1e948693eSPhilip Paeps /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 4929c7febSAndrew Rybchenko * Copyright (c) 2007-2016 Solarflare Communications Inc. 53c838a9fSAndrew Rybchenko * All rights reserved. 6e948693eSPhilip Paeps * 7e948693eSPhilip Paeps * Redistribution and use in source and binary forms, with or without 83c838a9fSAndrew Rybchenko * modification, are permitted provided that the following conditions are met: 9e948693eSPhilip Paeps * 103c838a9fSAndrew Rybchenko * 1. Redistributions of source code must retain the above copyright notice, 113c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer. 123c838a9fSAndrew Rybchenko * 2. Redistributions in binary form must reproduce the above copyright notice, 133c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer in the documentation 143c838a9fSAndrew Rybchenko * and/or other materials provided with the distribution. 153c838a9fSAndrew Rybchenko * 163c838a9fSAndrew Rybchenko * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 173c838a9fSAndrew Rybchenko * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 183c838a9fSAndrew Rybchenko * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 193c838a9fSAndrew Rybchenko * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 203c838a9fSAndrew Rybchenko * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 213c838a9fSAndrew Rybchenko * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 223c838a9fSAndrew Rybchenko * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 233c838a9fSAndrew Rybchenko * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 243c838a9fSAndrew Rybchenko * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 253c838a9fSAndrew Rybchenko * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, 263c838a9fSAndrew Rybchenko * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 273c838a9fSAndrew Rybchenko * 283c838a9fSAndrew Rybchenko * The views and conclusions contained in the software and documentation are 293c838a9fSAndrew Rybchenko * those of the authors and should not be interpreted as representing official 303c838a9fSAndrew Rybchenko * policies, either expressed or implied, of the FreeBSD Project. 315dee87d7SPhilip Paeps * 325dee87d7SPhilip Paeps * $FreeBSD$ 33e948693eSPhilip Paeps */ 34e948693eSPhilip Paeps 35e948693eSPhilip Paeps #ifndef _SYS_EFX_IMPL_H 36e948693eSPhilip Paeps #define _SYS_EFX_IMPL_H 37e948693eSPhilip Paeps 38e948693eSPhilip Paeps #include "efx.h" 39e948693eSPhilip Paeps #include "efx_regs.h" 403c838a9fSAndrew Rybchenko #include "efx_regs_ef10.h" 413c838a9fSAndrew Rybchenko 423c838a9fSAndrew Rybchenko /* FIXME: Add definition for driver generated software events */ 433c838a9fSAndrew Rybchenko #ifndef ESE_DZ_EV_CODE_DRV_GEN_EV 443c838a9fSAndrew Rybchenko #define ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV 453c838a9fSAndrew Rybchenko #endif 463c838a9fSAndrew Rybchenko 47e948693eSPhilip Paeps 48e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 49e948693eSPhilip Paeps #include "siena_impl.h" 50e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 51e948693eSPhilip Paeps 523c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 533c838a9fSAndrew Rybchenko #include "hunt_impl.h" 543c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON */ 553c838a9fSAndrew Rybchenko 565f5c71ccSAndrew Rybchenko #if EFSYS_OPT_MEDFORD 575f5c71ccSAndrew Rybchenko #include "medford_impl.h" 585f5c71ccSAndrew Rybchenko #endif /* EFSYS_OPT_MEDFORD */ 595f5c71ccSAndrew Rybchenko 605f5c71ccSAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 615f5c71ccSAndrew Rybchenko #include "ef10_impl.h" 625f5c71ccSAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 635f5c71ccSAndrew Rybchenko 64e948693eSPhilip Paeps #ifdef __cplusplus 65e948693eSPhilip Paeps extern "C" { 66e948693eSPhilip Paeps #endif 67e948693eSPhilip Paeps 68e948693eSPhilip Paeps #define EFX_MOD_MCDI 0x00000001 69e948693eSPhilip Paeps #define EFX_MOD_PROBE 0x00000002 70e948693eSPhilip Paeps #define EFX_MOD_NVRAM 0x00000004 71e948693eSPhilip Paeps #define EFX_MOD_VPD 0x00000008 72e948693eSPhilip Paeps #define EFX_MOD_NIC 0x00000010 73e948693eSPhilip Paeps #define EFX_MOD_INTR 0x00000020 74e948693eSPhilip Paeps #define EFX_MOD_EV 0x00000040 75e948693eSPhilip Paeps #define EFX_MOD_RX 0x00000080 76e948693eSPhilip Paeps #define EFX_MOD_TX 0x00000100 77e948693eSPhilip Paeps #define EFX_MOD_PORT 0x00000200 78e948693eSPhilip Paeps #define EFX_MOD_MON 0x00000400 79e948693eSPhilip Paeps #define EFX_MOD_FILTER 0x00001000 80908ecfc6SAndrew Rybchenko #define EFX_MOD_LIC 0x00002000 81*fdbe38cfSAndrew Rybchenko #define EFX_MOD_TUNNEL 0x00004000 82e948693eSPhilip Paeps 830c909247SAndrew Rybchenko #define EFX_RESET_PHY 0x00000001 840c909247SAndrew Rybchenko #define EFX_RESET_RXQ_ERR 0x00000002 850c909247SAndrew Rybchenko #define EFX_RESET_TXQ_ERR 0x00000004 86e948693eSPhilip Paeps 87e948693eSPhilip Paeps typedef enum efx_mac_type_e { 88e948693eSPhilip Paeps EFX_MAC_INVALID = 0, 89e948693eSPhilip Paeps EFX_MAC_SIENA, 903c838a9fSAndrew Rybchenko EFX_MAC_HUNTINGTON, 91c15d6d21SAndrew Rybchenko EFX_MAC_MEDFORD, 92e948693eSPhilip Paeps EFX_MAC_NTYPES 93e948693eSPhilip Paeps } efx_mac_type_t; 94e948693eSPhilip Paeps 953c838a9fSAndrew Rybchenko typedef struct efx_ev_ops_s { 96460cb568SAndrew Rybchenko efx_rc_t (*eevo_init)(efx_nic_t *); 973c838a9fSAndrew Rybchenko void (*eevo_fini)(efx_nic_t *); 98460cb568SAndrew Rybchenko efx_rc_t (*eevo_qcreate)(efx_nic_t *, unsigned int, 993c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 100a3fe009aSAndrew Rybchenko uint32_t, uint32_t, efx_evq_t *); 1013c838a9fSAndrew Rybchenko void (*eevo_qdestroy)(efx_evq_t *); 102460cb568SAndrew Rybchenko efx_rc_t (*eevo_qprime)(efx_evq_t *, unsigned int); 1033c838a9fSAndrew Rybchenko void (*eevo_qpost)(efx_evq_t *, uint16_t); 104460cb568SAndrew Rybchenko efx_rc_t (*eevo_qmoderate)(efx_evq_t *, unsigned int); 1053c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1063c838a9fSAndrew Rybchenko void (*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *); 1073c838a9fSAndrew Rybchenko #endif 1083c838a9fSAndrew Rybchenko } efx_ev_ops_t; 1093c838a9fSAndrew Rybchenko 1103c838a9fSAndrew Rybchenko typedef struct efx_tx_ops_s { 111460cb568SAndrew Rybchenko efx_rc_t (*etxo_init)(efx_nic_t *); 1123c838a9fSAndrew Rybchenko void (*etxo_fini)(efx_nic_t *); 113460cb568SAndrew Rybchenko efx_rc_t (*etxo_qcreate)(efx_nic_t *, 1143c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1153c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, 1163c838a9fSAndrew Rybchenko uint32_t, uint16_t, 1173c838a9fSAndrew Rybchenko efx_evq_t *, efx_txq_t *, 1183c838a9fSAndrew Rybchenko unsigned int *); 1193c838a9fSAndrew Rybchenko void (*etxo_qdestroy)(efx_txq_t *); 120460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpost)(efx_txq_t *, efx_buffer_t *, 1213c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1223c838a9fSAndrew Rybchenko unsigned int *); 1233c838a9fSAndrew Rybchenko void (*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int); 124460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpace)(efx_txq_t *, unsigned int); 125460cb568SAndrew Rybchenko efx_rc_t (*etxo_qflush)(efx_txq_t *); 1263c838a9fSAndrew Rybchenko void (*etxo_qenable)(efx_txq_t *); 127460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_enable)(efx_txq_t *); 1283c838a9fSAndrew Rybchenko void (*etxo_qpio_disable)(efx_txq_t *); 129460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_write)(efx_txq_t *, uint8_t *, size_t, 1303c838a9fSAndrew Rybchenko size_t); 131460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int, 1323c838a9fSAndrew Rybchenko unsigned int *); 133460cb568SAndrew Rybchenko efx_rc_t (*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *, 1343c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1353c838a9fSAndrew Rybchenko unsigned int *); 1363c838a9fSAndrew Rybchenko void (*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t, 1373c838a9fSAndrew Rybchenko size_t, boolean_t, 1383c838a9fSAndrew Rybchenko efx_desc_t *); 1393c838a9fSAndrew Rybchenko void (*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t, 1403c838a9fSAndrew Rybchenko uint32_t, uint8_t, 1413c838a9fSAndrew Rybchenko efx_desc_t *); 1424ab49369SAndrew Rybchenko void (*etxo_qdesc_tso2_create)(efx_txq_t *, uint16_t, 1434ab49369SAndrew Rybchenko uint32_t, uint16_t, 1444ab49369SAndrew Rybchenko efx_desc_t *, int); 1453c838a9fSAndrew Rybchenko void (*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t, 1463c838a9fSAndrew Rybchenko efx_desc_t *); 1473c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1483c838a9fSAndrew Rybchenko void (*etxo_qstats_update)(efx_txq_t *, 1493c838a9fSAndrew Rybchenko efsys_stat_t *); 1503c838a9fSAndrew Rybchenko #endif 1513c838a9fSAndrew Rybchenko } efx_tx_ops_t; 1523c838a9fSAndrew Rybchenko 1533c838a9fSAndrew Rybchenko typedef struct efx_rx_ops_s { 154460cb568SAndrew Rybchenko efx_rc_t (*erxo_init)(efx_nic_t *); 1553c838a9fSAndrew Rybchenko void (*erxo_fini)(efx_nic_t *); 1563c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER 157460cb568SAndrew Rybchenko efx_rc_t (*erxo_scatter_enable)(efx_nic_t *, unsigned int); 1583c838a9fSAndrew Rybchenko #endif 1593c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 160e6d55a0bSAndrew Rybchenko efx_rc_t (*erxo_scale_context_alloc)(efx_nic_t *, 161e6d55a0bSAndrew Rybchenko efx_rx_scale_context_type_t, 162e6d55a0bSAndrew Rybchenko uint32_t, uint32_t *); 163e6d55a0bSAndrew Rybchenko efx_rc_t (*erxo_scale_context_free)(efx_nic_t *, uint32_t); 16482af879cSAndrew Rybchenko efx_rc_t (*erxo_scale_mode_set)(efx_nic_t *, uint32_t, 16582af879cSAndrew Rybchenko efx_rx_hash_alg_t, 1663c838a9fSAndrew Rybchenko efx_rx_hash_type_t, boolean_t); 16782af879cSAndrew Rybchenko efx_rc_t (*erxo_scale_key_set)(efx_nic_t *, uint32_t, 16882af879cSAndrew Rybchenko uint8_t *, size_t); 16982af879cSAndrew Rybchenko efx_rc_t (*erxo_scale_tbl_set)(efx_nic_t *, uint32_t, 17082af879cSAndrew Rybchenko unsigned int *, size_t); 1710badfd72SAndrew Rybchenko uint32_t (*erxo_prefix_hash)(efx_nic_t *, efx_rx_hash_alg_t, 1720badfd72SAndrew Rybchenko uint8_t *); 1730badfd72SAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 1740badfd72SAndrew Rybchenko efx_rc_t (*erxo_prefix_pktlen)(efx_nic_t *, uint8_t *, 1750badfd72SAndrew Rybchenko uint16_t *); 1763c838a9fSAndrew Rybchenko void (*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t, 1773c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1783c838a9fSAndrew Rybchenko unsigned int); 1793c838a9fSAndrew Rybchenko void (*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *); 1808e0c4827SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM 1818e0c4827SAndrew Rybchenko void (*erxo_qpush_ps_credits)(efx_rxq_t *); 1828e0c4827SAndrew Rybchenko uint8_t * (*erxo_qps_packet_info)(efx_rxq_t *, uint8_t *, 1838e0c4827SAndrew Rybchenko uint32_t, uint32_t, 1848e0c4827SAndrew Rybchenko uint16_t *, uint32_t *, uint32_t *); 1858e0c4827SAndrew Rybchenko #endif 186460cb568SAndrew Rybchenko efx_rc_t (*erxo_qflush)(efx_rxq_t *); 1873c838a9fSAndrew Rybchenko void (*erxo_qenable)(efx_rxq_t *); 188460cb568SAndrew Rybchenko efx_rc_t (*erxo_qcreate)(efx_nic_t *enp, unsigned int, 189074cfb5cSAndrew Rybchenko unsigned int, efx_rxq_type_t, uint32_t, 1903c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 1919445d1c5SAndrew Rybchenko unsigned int, 1923c838a9fSAndrew Rybchenko efx_evq_t *, efx_rxq_t *); 1933c838a9fSAndrew Rybchenko void (*erxo_qdestroy)(efx_rxq_t *); 1943c838a9fSAndrew Rybchenko } efx_rx_ops_t; 1953c838a9fSAndrew Rybchenko 196e948693eSPhilip Paeps typedef struct efx_mac_ops_s { 197460cb568SAndrew Rybchenko efx_rc_t (*emo_poll)(efx_nic_t *, efx_link_mode_t *); 198460cb568SAndrew Rybchenko efx_rc_t (*emo_up)(efx_nic_t *, boolean_t *); 199460cb568SAndrew Rybchenko efx_rc_t (*emo_addr_set)(efx_nic_t *); 20008c5af79SAndrew Rybchenko efx_rc_t (*emo_pdu_set)(efx_nic_t *); 201d8484af2SAndrew Rybchenko efx_rc_t (*emo_pdu_get)(efx_nic_t *, size_t *); 202460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 203460cb568SAndrew Rybchenko efx_rc_t (*emo_multicast_list_set)(efx_nic_t *); 204460cb568SAndrew Rybchenko efx_rc_t (*emo_filter_default_rxq_set)(efx_nic_t *, 2053c838a9fSAndrew Rybchenko efx_rxq_t *, boolean_t); 2063c838a9fSAndrew Rybchenko void (*emo_filter_default_rxq_clear)(efx_nic_t *); 207e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 208460cb568SAndrew Rybchenko efx_rc_t (*emo_loopback_set)(efx_nic_t *, efx_link_mode_t, 209e948693eSPhilip Paeps efx_loopback_type_t); 210e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 211e948693eSPhilip Paeps #if EFSYS_OPT_MAC_STATS 21258a72cb2SAndrew Rybchenko efx_rc_t (*emo_stats_get_mask)(efx_nic_t *, uint32_t *, size_t); 21331e518b4SAndrew Rybchenko efx_rc_t (*emo_stats_clear)(efx_nic_t *); 214460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_upload)(efx_nic_t *, efsys_mem_t *); 215460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *, 216e948693eSPhilip Paeps uint16_t, boolean_t); 217460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 218e948693eSPhilip Paeps efsys_stat_t *, uint32_t *); 219e948693eSPhilip Paeps #endif /* EFSYS_OPT_MAC_STATS */ 220e948693eSPhilip Paeps } efx_mac_ops_t; 221e948693eSPhilip Paeps 222e948693eSPhilip Paeps typedef struct efx_phy_ops_s { 223460cb568SAndrew Rybchenko efx_rc_t (*epo_power)(efx_nic_t *, boolean_t); /* optional */ 224460cb568SAndrew Rybchenko efx_rc_t (*epo_reset)(efx_nic_t *); 225460cb568SAndrew Rybchenko efx_rc_t (*epo_reconfigure)(efx_nic_t *); 226460cb568SAndrew Rybchenko efx_rc_t (*epo_verify)(efx_nic_t *); 227460cb568SAndrew Rybchenko efx_rc_t (*epo_oui_get)(efx_nic_t *, uint32_t *); 228e948693eSPhilip Paeps #if EFSYS_OPT_PHY_STATS 229460cb568SAndrew Rybchenko efx_rc_t (*epo_stats_update)(efx_nic_t *, efsys_mem_t *, 230e948693eSPhilip Paeps uint32_t *); 231e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_STATS */ 2323c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 233460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_enable_offline)(efx_nic_t *); 234460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_start)(efx_nic_t *, efx_bist_type_t); 235460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_poll)(efx_nic_t *, efx_bist_type_t, 2363c838a9fSAndrew Rybchenko efx_bist_result_t *, uint32_t *, 237e948693eSPhilip Paeps unsigned long *, size_t); 2383c838a9fSAndrew Rybchenko void (*epo_bist_stop)(efx_nic_t *, efx_bist_type_t); 2393c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_BIST */ 240e948693eSPhilip Paeps } efx_phy_ops_t; 241e948693eSPhilip Paeps 2423c838a9fSAndrew Rybchenko #if EFSYS_OPT_FILTER 2433c838a9fSAndrew Rybchenko typedef struct efx_filter_ops_s { 244460cb568SAndrew Rybchenko efx_rc_t (*efo_init)(efx_nic_t *); 2453c838a9fSAndrew Rybchenko void (*efo_fini)(efx_nic_t *); 246460cb568SAndrew Rybchenko efx_rc_t (*efo_restore)(efx_nic_t *); 247460cb568SAndrew Rybchenko efx_rc_t (*efo_add)(efx_nic_t *, efx_filter_spec_t *, 2483c838a9fSAndrew Rybchenko boolean_t may_replace); 249460cb568SAndrew Rybchenko efx_rc_t (*efo_delete)(efx_nic_t *, efx_filter_spec_t *); 25063492ab8SAndrew Rybchenko efx_rc_t (*efo_supported_filters)(efx_nic_t *, uint32_t *, 25163492ab8SAndrew Rybchenko size_t, size_t *); 252460cb568SAndrew Rybchenko efx_rc_t (*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t, 2533c838a9fSAndrew Rybchenko boolean_t, boolean_t, boolean_t, 25447cb5106SAndrew Rybchenko uint8_t const *, uint32_t); 2553c838a9fSAndrew Rybchenko } efx_filter_ops_t; 2563c838a9fSAndrew Rybchenko 257460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 2583c838a9fSAndrew Rybchenko efx_filter_reconfigure( 2593c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 2603c838a9fSAndrew Rybchenko __in_ecount(6) uint8_t const *mac_addr, 2613c838a9fSAndrew Rybchenko __in boolean_t all_unicst, 2623c838a9fSAndrew Rybchenko __in boolean_t mulcst, 2633c838a9fSAndrew Rybchenko __in boolean_t all_mulcst, 2643c838a9fSAndrew Rybchenko __in boolean_t brdcst, 2653c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 26647cb5106SAndrew Rybchenko __in uint32_t count); 2673c838a9fSAndrew Rybchenko 2683c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */ 2693c838a9fSAndrew Rybchenko 270*fdbe38cfSAndrew Rybchenko #if EFSYS_OPT_TUNNEL 271*fdbe38cfSAndrew Rybchenko typedef struct efx_tunnel_ops_s { 272*fdbe38cfSAndrew Rybchenko boolean_t (*eto_udp_encap_supported)(efx_nic_t *); 273*fdbe38cfSAndrew Rybchenko efx_rc_t (*eto_reconfigure)(efx_nic_t *); 274*fdbe38cfSAndrew Rybchenko } efx_tunnel_ops_t; 275*fdbe38cfSAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */ 2763c838a9fSAndrew Rybchenko 277e948693eSPhilip Paeps typedef struct efx_port_s { 278e948693eSPhilip Paeps efx_mac_type_t ep_mac_type; 279e948693eSPhilip Paeps uint32_t ep_phy_type; 280e948693eSPhilip Paeps uint8_t ep_port; 281e948693eSPhilip Paeps uint32_t ep_mac_pdu; 282e948693eSPhilip Paeps uint8_t ep_mac_addr[6]; 283e948693eSPhilip Paeps efx_link_mode_t ep_link_mode; 2843c838a9fSAndrew Rybchenko boolean_t ep_all_unicst; 2853c838a9fSAndrew Rybchenko boolean_t ep_mulcst; 2863c838a9fSAndrew Rybchenko boolean_t ep_all_mulcst; 287e948693eSPhilip Paeps boolean_t ep_brdcst; 288e948693eSPhilip Paeps unsigned int ep_fcntl; 289e948693eSPhilip Paeps boolean_t ep_fcntl_autoneg; 290e948693eSPhilip Paeps efx_oword_t ep_multicst_hash[2]; 2913c838a9fSAndrew Rybchenko uint8_t ep_mulcst_addr_list[EFX_MAC_ADDR_LEN * 2923c838a9fSAndrew Rybchenko EFX_MAC_MULTICAST_LIST_MAX]; 2933c838a9fSAndrew Rybchenko uint32_t ep_mulcst_addr_count; 294e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 295e948693eSPhilip Paeps efx_loopback_type_t ep_loopback_type; 296e948693eSPhilip Paeps efx_link_mode_t ep_loopback_link_mode; 297e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 298e948693eSPhilip Paeps #if EFSYS_OPT_PHY_FLAGS 299e948693eSPhilip Paeps uint32_t ep_phy_flags; 300e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_FLAGS */ 301e948693eSPhilip Paeps #if EFSYS_OPT_PHY_LED_CONTROL 302e948693eSPhilip Paeps efx_phy_led_mode_t ep_phy_led_mode; 303e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_LED_CONTROL */ 304e948693eSPhilip Paeps efx_phy_media_type_t ep_fixed_port_type; 305e948693eSPhilip Paeps efx_phy_media_type_t ep_module_type; 306e948693eSPhilip Paeps uint32_t ep_adv_cap_mask; 307e948693eSPhilip Paeps uint32_t ep_lp_cap_mask; 308e948693eSPhilip Paeps uint32_t ep_default_adv_cap_mask; 309e948693eSPhilip Paeps uint32_t ep_phy_cap_mask; 310e948693eSPhilip Paeps boolean_t ep_mac_drain; 3113c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 3123c838a9fSAndrew Rybchenko efx_bist_type_t ep_current_bist; 313e948693eSPhilip Paeps #endif 314ec831f7fSAndrew Rybchenko const efx_mac_ops_t *ep_emop; 315ec831f7fSAndrew Rybchenko const efx_phy_ops_t *ep_epop; 316e948693eSPhilip Paeps } efx_port_t; 317e948693eSPhilip Paeps 318e948693eSPhilip Paeps typedef struct efx_mon_ops_s { 319e948693eSPhilip Paeps #if EFSYS_OPT_MON_STATS 320460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 321e948693eSPhilip Paeps efx_mon_stat_value_t *); 322e948693eSPhilip Paeps #endif /* EFSYS_OPT_MON_STATS */ 323e948693eSPhilip Paeps } efx_mon_ops_t; 324e948693eSPhilip Paeps 325e948693eSPhilip Paeps typedef struct efx_mon_s { 326e948693eSPhilip Paeps efx_mon_type_t em_type; 327ec831f7fSAndrew Rybchenko const efx_mon_ops_t *em_emop; 328e948693eSPhilip Paeps } efx_mon_t; 329e948693eSPhilip Paeps 3303c838a9fSAndrew Rybchenko typedef struct efx_intr_ops_s { 331460cb568SAndrew Rybchenko efx_rc_t (*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *); 3323c838a9fSAndrew Rybchenko void (*eio_enable)(efx_nic_t *); 3333c838a9fSAndrew Rybchenko void (*eio_disable)(efx_nic_t *); 3343c838a9fSAndrew Rybchenko void (*eio_disable_unlocked)(efx_nic_t *); 335460cb568SAndrew Rybchenko efx_rc_t (*eio_trigger)(efx_nic_t *, unsigned int); 3360c24a07eSAndrew Rybchenko void (*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *); 3370c24a07eSAndrew Rybchenko void (*eio_status_message)(efx_nic_t *, unsigned int, 3380c24a07eSAndrew Rybchenko boolean_t *); 3390c24a07eSAndrew Rybchenko void (*eio_fatal)(efx_nic_t *); 3403c838a9fSAndrew Rybchenko void (*eio_fini)(efx_nic_t *); 3413c838a9fSAndrew Rybchenko } efx_intr_ops_t; 3423c838a9fSAndrew Rybchenko 343e948693eSPhilip Paeps typedef struct efx_intr_s { 344ec831f7fSAndrew Rybchenko const efx_intr_ops_t *ei_eiop; 345e948693eSPhilip Paeps efsys_mem_t *ei_esmp; 3463c838a9fSAndrew Rybchenko efx_intr_type_t ei_type; 347e948693eSPhilip Paeps unsigned int ei_level; 348e948693eSPhilip Paeps } efx_intr_t; 349e948693eSPhilip Paeps 350e948693eSPhilip Paeps typedef struct efx_nic_ops_s { 351460cb568SAndrew Rybchenko efx_rc_t (*eno_probe)(efx_nic_t *); 352cfa023ebSAndrew Rybchenko efx_rc_t (*eno_board_cfg)(efx_nic_t *); 353460cb568SAndrew Rybchenko efx_rc_t (*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*); 354460cb568SAndrew Rybchenko efx_rc_t (*eno_reset)(efx_nic_t *); 355460cb568SAndrew Rybchenko efx_rc_t (*eno_init)(efx_nic_t *); 356460cb568SAndrew Rybchenko efx_rc_t (*eno_get_vi_pool)(efx_nic_t *, uint32_t *); 357460cb568SAndrew Rybchenko efx_rc_t (*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t, 3583c838a9fSAndrew Rybchenko uint32_t *, size_t *); 359e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 360460cb568SAndrew Rybchenko efx_rc_t (*eno_register_test)(efx_nic_t *); 361e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 362e948693eSPhilip Paeps void (*eno_fini)(efx_nic_t *); 363e948693eSPhilip Paeps void (*eno_unprobe)(efx_nic_t *); 364e948693eSPhilip Paeps } efx_nic_ops_t; 365e948693eSPhilip Paeps 3669ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET 367e948693eSPhilip Paeps #define EFX_TXQ_LIMIT_TARGET 259 3689ab060a7SAndrew Rybchenko #endif 3699ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET 37075ba9e1eSAndrew Rybchenko #define EFX_RXQ_LIMIT_TARGET 512 3719ab060a7SAndrew Rybchenko #endif 3722d99dff8SAndrew Rybchenko 373e948693eSPhilip Paeps 374e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 375e948693eSPhilip Paeps 376f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_spec_s { 377f7aa4b3dSAndrew Rybchenko uint8_t sfs_type; 378f7aa4b3dSAndrew Rybchenko uint32_t sfs_flags; 379f7aa4b3dSAndrew Rybchenko uint32_t sfs_dmaq_id; 380f7aa4b3dSAndrew Rybchenko uint32_t sfs_dword[3]; 381f7aa4b3dSAndrew Rybchenko } siena_filter_spec_t; 3823c838a9fSAndrew Rybchenko 383f7aa4b3dSAndrew Rybchenko typedef enum siena_filter_type_e { 384f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 385f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_TCP_WILD, /* TCP/IPv4 {dIP,dTCP, -, -} */ 386f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_UDP_FULL, /* UDP/IPv4 {dIP,dUDP,sIP,sUDP} */ 387f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_UDP_WILD, /* UDP/IPv4 {dIP,dUDP, -, -} */ 388f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_MAC_FULL, /* Ethernet {dMAC,VLAN} */ 389f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_MAC_WILD, /* Ethernet {dMAC, -} */ 390e948693eSPhilip Paeps 391f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 392f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_TCP_WILD, /* TCP/IPv4 { -, -,sIP,sTCP} */ 393f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_UDP_FULL, /* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */ 394f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_UDP_WILD, /* UDP/IPv4 { -, -,sIP,sUDP} */ 395f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_MAC_FULL, /* Ethernet {sMAC,VLAN} */ 396f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_MAC_WILD, /* Ethernet {sMAC, -} */ 397e948693eSPhilip Paeps 398f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_NTYPES 399f7aa4b3dSAndrew Rybchenko } siena_filter_type_t; 400e948693eSPhilip Paeps 401f7aa4b3dSAndrew Rybchenko typedef enum siena_filter_tbl_id_e { 402f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_RX_IP = 0, 403f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_RX_MAC, 404f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_TX_IP, 405f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_TX_MAC, 406f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_NTBLS 407f7aa4b3dSAndrew Rybchenko } siena_filter_tbl_id_t; 408e948693eSPhilip Paeps 409f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_tbl_s { 410f7aa4b3dSAndrew Rybchenko int sft_size; /* number of entries */ 411f7aa4b3dSAndrew Rybchenko int sft_used; /* active count */ 412f7aa4b3dSAndrew Rybchenko uint32_t *sft_bitmap; /* active bitmap */ 413f7aa4b3dSAndrew Rybchenko siena_filter_spec_t *sft_spec; /* array of saved specs */ 414f7aa4b3dSAndrew Rybchenko } siena_filter_tbl_t; 415e948693eSPhilip Paeps 416f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_s { 417f7aa4b3dSAndrew Rybchenko siena_filter_tbl_t sf_tbl[EFX_SIENA_FILTER_NTBLS]; 418f7aa4b3dSAndrew Rybchenko unsigned int sf_depth[EFX_SIENA_FILTER_NTYPES]; 419f7aa4b3dSAndrew Rybchenko } siena_filter_t; 420e948693eSPhilip Paeps 421e948693eSPhilip Paeps typedef struct efx_filter_s { 422e75412c9SAndrew Rybchenko #if EFSYS_OPT_SIENA 423f7aa4b3dSAndrew Rybchenko siena_filter_t *ef_siena_filter; 424e75412c9SAndrew Rybchenko #endif /* EFSYS_OPT_SIENA */ 4251289fe72SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD 4261289fe72SAndrew Rybchenko ef10_filter_table_t *ef_ef10_filter_table; 4271289fe72SAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */ 428e948693eSPhilip Paeps } efx_filter_t; 429e948693eSPhilip Paeps 430e948693eSPhilip Paeps extern void 4311c159dbfSAndrew Rybchenko siena_filter_tbl_clear( 432e948693eSPhilip Paeps __in efx_nic_t *enp, 433f7aa4b3dSAndrew Rybchenko __in siena_filter_tbl_id_t tbl); 434e948693eSPhilip Paeps 435e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 436e948693eSPhilip Paeps 4373c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 4383c838a9fSAndrew Rybchenko 439*fdbe38cfSAndrew Rybchenko #define EFX_TUNNEL_MAXNENTRIES (16) 440*fdbe38cfSAndrew Rybchenko 441*fdbe38cfSAndrew Rybchenko #if EFSYS_OPT_TUNNEL 442*fdbe38cfSAndrew Rybchenko 443*fdbe38cfSAndrew Rybchenko typedef struct efx_tunnel_udp_entry_s { 444*fdbe38cfSAndrew Rybchenko uint16_t etue_port; /* host/cpu-endian */ 445*fdbe38cfSAndrew Rybchenko uint16_t etue_protocol; 446*fdbe38cfSAndrew Rybchenko } efx_tunnel_udp_entry_t; 447*fdbe38cfSAndrew Rybchenko 448*fdbe38cfSAndrew Rybchenko typedef struct efx_tunnel_cfg_s { 449*fdbe38cfSAndrew Rybchenko efx_tunnel_udp_entry_t etc_udp_entries[EFX_TUNNEL_MAXNENTRIES]; 450*fdbe38cfSAndrew Rybchenko unsigned int etc_udp_entries_num; 451*fdbe38cfSAndrew Rybchenko } efx_tunnel_cfg_t; 452*fdbe38cfSAndrew Rybchenko 453*fdbe38cfSAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */ 454*fdbe38cfSAndrew Rybchenko 4553c838a9fSAndrew Rybchenko typedef struct efx_mcdi_ops_s { 456460cb568SAndrew Rybchenko efx_rc_t (*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *); 457fd7501bfSAndrew Rybchenko void (*emco_send_request)(efx_nic_t *, void *, size_t, 458fd7501bfSAndrew Rybchenko void *, size_t); 459460cb568SAndrew Rybchenko efx_rc_t (*emco_poll_reboot)(efx_nic_t *); 460548ebee5SAndrew Rybchenko boolean_t (*emco_poll_response)(efx_nic_t *); 461548ebee5SAndrew Rybchenko void (*emco_read_response)(efx_nic_t *, void *, size_t, size_t); 4623c838a9fSAndrew Rybchenko void (*emco_fini)(efx_nic_t *); 4638a4fcbd4SAndrew Rybchenko efx_rc_t (*emco_feature_supported)(efx_nic_t *, 4648a4fcbd4SAndrew Rybchenko efx_mcdi_feature_id_t, boolean_t *); 4658a4fcbd4SAndrew Rybchenko void (*emco_get_timeout)(efx_nic_t *, efx_mcdi_req_t *, 4668a4fcbd4SAndrew Rybchenko uint32_t *); 4673c838a9fSAndrew Rybchenko } efx_mcdi_ops_t; 4683c838a9fSAndrew Rybchenko 4693c838a9fSAndrew Rybchenko typedef struct efx_mcdi_s { 470ec831f7fSAndrew Rybchenko const efx_mcdi_ops_t *em_emcop; 4713c838a9fSAndrew Rybchenko const efx_mcdi_transport_t *em_emtp; 4723c838a9fSAndrew Rybchenko efx_mcdi_iface_t em_emip; 4733c838a9fSAndrew Rybchenko } efx_mcdi_t; 4743c838a9fSAndrew Rybchenko 4753c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 4763c838a9fSAndrew Rybchenko 477e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 4783d670ff5SAndrew Rybchenko 4793d670ff5SAndrew Rybchenko /* Invalid partition ID for en_nvram_partn_locked field of efx_nc_t */ 4803d670ff5SAndrew Rybchenko #define EFX_NVRAM_PARTN_INVALID (0xffffffffu) 4813d670ff5SAndrew Rybchenko 482e948693eSPhilip Paeps typedef struct efx_nvram_ops_s { 483e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 484460cb568SAndrew Rybchenko efx_rc_t (*envo_test)(efx_nic_t *); 485e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 486bce88e31SAndrew Rybchenko efx_rc_t (*envo_type_to_partn)(efx_nic_t *, efx_nvram_type_t, 487bce88e31SAndrew Rybchenko uint32_t *); 48856bd83b0SAndrew Rybchenko efx_rc_t (*envo_partn_size)(efx_nic_t *, uint32_t, size_t *); 4895d846e87SAndrew Rybchenko efx_rc_t (*envo_partn_rw_start)(efx_nic_t *, uint32_t, size_t *); 4900afdf29cSAndrew Rybchenko efx_rc_t (*envo_partn_read)(efx_nic_t *, uint32_t, 4910afdf29cSAndrew Rybchenko unsigned int, caddr_t, size_t); 492ede1a3edSAndrew Rybchenko efx_rc_t (*envo_partn_read_backup)(efx_nic_t *, uint32_t, 493ede1a3edSAndrew Rybchenko unsigned int, caddr_t, size_t); 494b60ff840SAndrew Rybchenko efx_rc_t (*envo_partn_erase)(efx_nic_t *, uint32_t, 495b60ff840SAndrew Rybchenko unsigned int, size_t); 496134c4c4aSAndrew Rybchenko efx_rc_t (*envo_partn_write)(efx_nic_t *, uint32_t, 497134c4c4aSAndrew Rybchenko unsigned int, caddr_t, size_t); 498a21b2f20SAndrew Rybchenko efx_rc_t (*envo_partn_rw_finish)(efx_nic_t *, uint32_t, 499a21b2f20SAndrew Rybchenko uint32_t *); 50092187119SAndrew Rybchenko efx_rc_t (*envo_partn_get_version)(efx_nic_t *, uint32_t, 50192187119SAndrew Rybchenko uint32_t *, uint16_t *); 5026d0b856cSAndrew Rybchenko efx_rc_t (*envo_partn_set_version)(efx_nic_t *, uint32_t, 5036d0b856cSAndrew Rybchenko uint16_t *); 5045abce2b9SAndrew Rybchenko efx_rc_t (*envo_buffer_validate)(efx_nic_t *, uint32_t, 5055abce2b9SAndrew Rybchenko caddr_t, size_t); 506e948693eSPhilip Paeps } efx_nvram_ops_t; 507e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 508e948693eSPhilip Paeps 509e948693eSPhilip Paeps #if EFSYS_OPT_VPD 510e948693eSPhilip Paeps typedef struct efx_vpd_ops_s { 511460cb568SAndrew Rybchenko efx_rc_t (*evpdo_init)(efx_nic_t *); 512460cb568SAndrew Rybchenko efx_rc_t (*evpdo_size)(efx_nic_t *, size_t *); 513460cb568SAndrew Rybchenko efx_rc_t (*evpdo_read)(efx_nic_t *, caddr_t, size_t); 514460cb568SAndrew Rybchenko efx_rc_t (*evpdo_verify)(efx_nic_t *, caddr_t, size_t); 515460cb568SAndrew Rybchenko efx_rc_t (*evpdo_reinit)(efx_nic_t *, caddr_t, size_t); 516460cb568SAndrew Rybchenko efx_rc_t (*evpdo_get)(efx_nic_t *, caddr_t, size_t, 517460cb568SAndrew Rybchenko efx_vpd_value_t *); 518460cb568SAndrew Rybchenko efx_rc_t (*evpdo_set)(efx_nic_t *, caddr_t, size_t, 519460cb568SAndrew Rybchenko efx_vpd_value_t *); 520460cb568SAndrew Rybchenko efx_rc_t (*evpdo_next)(efx_nic_t *, caddr_t, size_t, 521460cb568SAndrew Rybchenko efx_vpd_value_t *, unsigned int *); 522460cb568SAndrew Rybchenko efx_rc_t (*evpdo_write)(efx_nic_t *, caddr_t, size_t); 523e948693eSPhilip Paeps void (*evpdo_fini)(efx_nic_t *); 524e948693eSPhilip Paeps } efx_vpd_ops_t; 525e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 526e948693eSPhilip Paeps 5273c838a9fSAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM 5283c838a9fSAndrew Rybchenko 529460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5303c838a9fSAndrew Rybchenko efx_mcdi_nvram_partitions( 5313c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5323c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5333c838a9fSAndrew Rybchenko __in size_t size, 5343c838a9fSAndrew Rybchenko __out unsigned int *npartnp); 5353c838a9fSAndrew Rybchenko 536460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5373c838a9fSAndrew Rybchenko efx_mcdi_nvram_metadata( 5383c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5393c838a9fSAndrew Rybchenko __in uint32_t partn, 5403c838a9fSAndrew Rybchenko __out uint32_t *subtypep, 5413c838a9fSAndrew Rybchenko __out_ecount(4) uint16_t version[4], 5423c838a9fSAndrew Rybchenko __out_bcount_opt(size) char *descp, 5433c838a9fSAndrew Rybchenko __in size_t size); 5443c838a9fSAndrew Rybchenko 545460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5463c838a9fSAndrew Rybchenko efx_mcdi_nvram_info( 5473c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5483c838a9fSAndrew Rybchenko __in uint32_t partn, 5493c838a9fSAndrew Rybchenko __out_opt size_t *sizep, 5503c838a9fSAndrew Rybchenko __out_opt uint32_t *addressp, 5519cb71b16SAndrew Rybchenko __out_opt uint32_t *erase_sizep, 5529cb71b16SAndrew Rybchenko __out_opt uint32_t *write_sizep); 5533c838a9fSAndrew Rybchenko 554460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5553c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_start( 5563c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5573c838a9fSAndrew Rybchenko __in uint32_t partn); 5583c838a9fSAndrew Rybchenko 559460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5603c838a9fSAndrew Rybchenko efx_mcdi_nvram_read( 5613c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5623c838a9fSAndrew Rybchenko __in uint32_t partn, 5633c838a9fSAndrew Rybchenko __in uint32_t offset, 5643c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5659ad7e03fSAndrew Rybchenko __in size_t size, 5669ad7e03fSAndrew Rybchenko __in uint32_t mode); 5673c838a9fSAndrew Rybchenko 568460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5693c838a9fSAndrew Rybchenko efx_mcdi_nvram_erase( 5703c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5713c838a9fSAndrew Rybchenko __in uint32_t partn, 5723c838a9fSAndrew Rybchenko __in uint32_t offset, 5733c838a9fSAndrew Rybchenko __in size_t size); 5743c838a9fSAndrew Rybchenko 575460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5763c838a9fSAndrew Rybchenko efx_mcdi_nvram_write( 5773c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5783c838a9fSAndrew Rybchenko __in uint32_t partn, 5793c838a9fSAndrew Rybchenko __in uint32_t offset, 5803c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5813c838a9fSAndrew Rybchenko __in size_t size); 5823c838a9fSAndrew Rybchenko 583460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5843c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_finish( 5853c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5863c838a9fSAndrew Rybchenko __in uint32_t partn, 587e9c123a5SAndrew Rybchenko __in boolean_t reboot, 588a21b2f20SAndrew Rybchenko __out_opt uint32_t *verify_resultp); 5893c838a9fSAndrew Rybchenko 5903c838a9fSAndrew Rybchenko #if EFSYS_OPT_DIAG 5913c838a9fSAndrew Rybchenko 592460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5933c838a9fSAndrew Rybchenko efx_mcdi_nvram_test( 5943c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5953c838a9fSAndrew Rybchenko __in uint32_t partn); 5963c838a9fSAndrew Rybchenko 5973c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_DIAG */ 5983c838a9fSAndrew Rybchenko 5993c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */ 6003c838a9fSAndrew Rybchenko 6010c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING 6020c848230SAndrew Rybchenko 6030c848230SAndrew Rybchenko typedef struct efx_lic_ops_s { 6040c848230SAndrew Rybchenko efx_rc_t (*elo_update_licenses)(efx_nic_t *); 6050c848230SAndrew Rybchenko efx_rc_t (*elo_get_key_stats)(efx_nic_t *, efx_key_stats_t *); 6060c848230SAndrew Rybchenko efx_rc_t (*elo_app_state)(efx_nic_t *, uint64_t, boolean_t *); 6070c848230SAndrew Rybchenko efx_rc_t (*elo_get_id)(efx_nic_t *, size_t, uint32_t *, 6080c848230SAndrew Rybchenko size_t *, uint8_t *); 609fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_find_start) 610fc3a62cfSAndrew Rybchenko (efx_nic_t *, caddr_t, size_t, uint32_t *); 611fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_find_end)(efx_nic_t *, caddr_t, size_t, 612fc3a62cfSAndrew Rybchenko uint32_t, uint32_t *); 613fc3a62cfSAndrew Rybchenko boolean_t (*elo_find_key)(efx_nic_t *, caddr_t, size_t, 614fc3a62cfSAndrew Rybchenko uint32_t, uint32_t *, uint32_t *); 615fc3a62cfSAndrew Rybchenko boolean_t (*elo_validate_key)(efx_nic_t *, 616fc3a62cfSAndrew Rybchenko caddr_t, uint32_t); 617fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_read_key)(efx_nic_t *, 618fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, uint32_t, 619fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t *); 620fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_write_key)(efx_nic_t *, 621fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, 622fc3a62cfSAndrew Rybchenko caddr_t, uint32_t, uint32_t *); 623fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_delete_key)(efx_nic_t *, 624fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, 625fc3a62cfSAndrew Rybchenko uint32_t, uint32_t, uint32_t *); 626fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_create_partition)(efx_nic_t *, 627fc3a62cfSAndrew Rybchenko caddr_t, size_t); 628fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_finish_partition)(efx_nic_t *, 629fc3a62cfSAndrew Rybchenko caddr_t, size_t); 6300c848230SAndrew Rybchenko } efx_lic_ops_t; 6310c848230SAndrew Rybchenko 6320c848230SAndrew Rybchenko #endif 6330c848230SAndrew Rybchenko 6343c838a9fSAndrew Rybchenko typedef struct efx_drv_cfg_s { 6353c838a9fSAndrew Rybchenko uint32_t edc_min_vi_count; 6363c838a9fSAndrew Rybchenko uint32_t edc_max_vi_count; 6373c838a9fSAndrew Rybchenko 6383c838a9fSAndrew Rybchenko uint32_t edc_max_piobuf_count; 6393c838a9fSAndrew Rybchenko uint32_t edc_pio_alloc_size; 6403c838a9fSAndrew Rybchenko } efx_drv_cfg_t; 6413c838a9fSAndrew Rybchenko 642e948693eSPhilip Paeps struct efx_nic_s { 643e948693eSPhilip Paeps uint32_t en_magic; 644e948693eSPhilip Paeps efx_family_t en_family; 645e948693eSPhilip Paeps uint32_t en_features; 646e948693eSPhilip Paeps efsys_identifier_t *en_esip; 647e948693eSPhilip Paeps efsys_lock_t *en_eslp; 648e948693eSPhilip Paeps efsys_bar_t *en_esbp; 649e948693eSPhilip Paeps unsigned int en_mod_flags; 650e948693eSPhilip Paeps unsigned int en_reset_flags; 651e948693eSPhilip Paeps efx_nic_cfg_t en_nic_cfg; 6523c838a9fSAndrew Rybchenko efx_drv_cfg_t en_drv_cfg; 653e948693eSPhilip Paeps efx_port_t en_port; 654e948693eSPhilip Paeps efx_mon_t en_mon; 655e948693eSPhilip Paeps efx_intr_t en_intr; 656e948693eSPhilip Paeps uint32_t en_ev_qcount; 657e948693eSPhilip Paeps uint32_t en_rx_qcount; 658e948693eSPhilip Paeps uint32_t en_tx_qcount; 659ec831f7fSAndrew Rybchenko const efx_nic_ops_t *en_enop; 660ec831f7fSAndrew Rybchenko const efx_ev_ops_t *en_eevop; 661ec831f7fSAndrew Rybchenko const efx_tx_ops_t *en_etxop; 662ec831f7fSAndrew Rybchenko const efx_rx_ops_t *en_erxop; 663e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 664e948693eSPhilip Paeps efx_filter_t en_filter; 665ec831f7fSAndrew Rybchenko const efx_filter_ops_t *en_efop; 666e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 667*fdbe38cfSAndrew Rybchenko #if EFSYS_OPT_TUNNEL 668*fdbe38cfSAndrew Rybchenko efx_tunnel_cfg_t en_tunnel_cfg; 669*fdbe38cfSAndrew Rybchenko const efx_tunnel_ops_t *en_etop; 670*fdbe38cfSAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */ 6713c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 6723c838a9fSAndrew Rybchenko efx_mcdi_t en_mcdi; 6733c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 674e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 6753d670ff5SAndrew Rybchenko uint32_t en_nvram_partn_locked; 676ec831f7fSAndrew Rybchenko const efx_nvram_ops_t *en_envop; 677e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 678e948693eSPhilip Paeps #if EFSYS_OPT_VPD 679ec831f7fSAndrew Rybchenko const efx_vpd_ops_t *en_evpdop; 680e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6813c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 6823c838a9fSAndrew Rybchenko efx_rx_hash_support_t en_hash_support; 68339023729SAndrew Rybchenko efx_rx_scale_context_type_t en_rss_context_type; 6843c838a9fSAndrew Rybchenko uint32_t en_rss_context; 6853c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 6863c838a9fSAndrew Rybchenko uint32_t en_vport_id; 6870c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING 688ec831f7fSAndrew Rybchenko const efx_lic_ops_t *en_elop; 6895df3232cSAndrew Rybchenko boolean_t en_licensing_supported; 6900c848230SAndrew Rybchenko #endif 691e948693eSPhilip Paeps union { 692e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 693e948693eSPhilip Paeps struct { 694e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD 695e948693eSPhilip Paeps unsigned int enu_partn_mask; 696e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */ 697e948693eSPhilip Paeps #if EFSYS_OPT_VPD 698e948693eSPhilip Paeps caddr_t enu_svpd; 699e948693eSPhilip Paeps size_t enu_svpd_length; 700e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 7013c838a9fSAndrew Rybchenko int enu_unused; 702e948693eSPhilip Paeps } siena; 703e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 704e7119ad9SAndrew Rybchenko int enu_unused; 705e948693eSPhilip Paeps } en_u; 706e7119ad9SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 707e7119ad9SAndrew Rybchenko union en_arch { 708e7119ad9SAndrew Rybchenko struct { 709e7119ad9SAndrew Rybchenko int ena_vi_base; 710e7119ad9SAndrew Rybchenko int ena_vi_count; 711426f453bSAndrew Rybchenko int ena_vi_shift; 712e7119ad9SAndrew Rybchenko #if EFSYS_OPT_VPD 713e7119ad9SAndrew Rybchenko caddr_t ena_svpd; 714e7119ad9SAndrew Rybchenko size_t ena_svpd_length; 715e7119ad9SAndrew Rybchenko #endif /* EFSYS_OPT_VPD */ 716e7119ad9SAndrew Rybchenko efx_piobuf_handle_t ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS]; 717e7119ad9SAndrew Rybchenko uint32_t ena_piobuf_count; 718e7119ad9SAndrew Rybchenko uint32_t ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS]; 719e7119ad9SAndrew Rybchenko uint32_t ena_pio_write_vi_base; 720e7119ad9SAndrew Rybchenko /* Memory BAR mapping regions */ 721e7119ad9SAndrew Rybchenko uint32_t ena_uc_mem_map_offset; 722e7119ad9SAndrew Rybchenko size_t ena_uc_mem_map_size; 723e7119ad9SAndrew Rybchenko uint32_t ena_wc_mem_map_offset; 724e7119ad9SAndrew Rybchenko size_t ena_wc_mem_map_size; 725e7119ad9SAndrew Rybchenko } ef10; 726e7119ad9SAndrew Rybchenko } en_arch; 727e7119ad9SAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 728e948693eSPhilip Paeps }; 729e948693eSPhilip Paeps 730e948693eSPhilip Paeps 731e948693eSPhilip Paeps #define EFX_NIC_MAGIC 0x02121996 732e948693eSPhilip Paeps 733e948693eSPhilip Paeps typedef boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *, 734e948693eSPhilip Paeps const efx_ev_callbacks_t *, void *); 735e948693eSPhilip Paeps 7363c838a9fSAndrew Rybchenko typedef struct efx_evq_rxq_state_s { 7373c838a9fSAndrew Rybchenko unsigned int eers_rx_read_ptr; 7383c838a9fSAndrew Rybchenko unsigned int eers_rx_mask; 7398e0c4827SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM 7408e0c4827SAndrew Rybchenko unsigned int eers_rx_stream_npackets; 7418e0c4827SAndrew Rybchenko boolean_t eers_rx_packed_stream; 7428e0c4827SAndrew Rybchenko unsigned int eers_rx_packed_stream_credits; 7438e0c4827SAndrew Rybchenko #endif 7443c838a9fSAndrew Rybchenko } efx_evq_rxq_state_t; 7453c838a9fSAndrew Rybchenko 746e948693eSPhilip Paeps struct efx_evq_s { 747e948693eSPhilip Paeps uint32_t ee_magic; 748e948693eSPhilip Paeps efx_nic_t *ee_enp; 749e948693eSPhilip Paeps unsigned int ee_index; 750e948693eSPhilip Paeps unsigned int ee_mask; 751e948693eSPhilip Paeps efsys_mem_t *ee_esmp; 752e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 753e948693eSPhilip Paeps uint32_t ee_stat[EV_NQSTATS]; 754e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 7553c838a9fSAndrew Rybchenko 7563c838a9fSAndrew Rybchenko efx_ev_handler_t ee_rx; 7573c838a9fSAndrew Rybchenko efx_ev_handler_t ee_tx; 7583c838a9fSAndrew Rybchenko efx_ev_handler_t ee_driver; 7593c838a9fSAndrew Rybchenko efx_ev_handler_t ee_global; 7603c838a9fSAndrew Rybchenko efx_ev_handler_t ee_drv_gen; 7613c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 7623c838a9fSAndrew Rybchenko efx_ev_handler_t ee_mcdi; 7633c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 7643c838a9fSAndrew Rybchenko 7653c838a9fSAndrew Rybchenko efx_evq_rxq_state_t ee_rxq_state[EFX_EV_RX_NLABELS]; 76682d2a148SAndrew Rybchenko 76782d2a148SAndrew Rybchenko uint32_t ee_flags; 768e948693eSPhilip Paeps }; 769e948693eSPhilip Paeps 770e948693eSPhilip Paeps #define EFX_EVQ_MAGIC 0x08081997 771e948693eSPhilip Paeps 772af9078c3SAndrew Rybchenko #define EFX_EVQ_SIENA_TIMER_QUANTUM_NS 6144 /* 768 cycles */ 773e948693eSPhilip Paeps 774e948693eSPhilip Paeps struct efx_rxq_s { 775e948693eSPhilip Paeps uint32_t er_magic; 776e948693eSPhilip Paeps efx_nic_t *er_enp; 7773c838a9fSAndrew Rybchenko efx_evq_t *er_eep; 778e948693eSPhilip Paeps unsigned int er_index; 7793c838a9fSAndrew Rybchenko unsigned int er_label; 780e948693eSPhilip Paeps unsigned int er_mask; 781e948693eSPhilip Paeps efsys_mem_t *er_esmp; 7825fb80fd4SAndrew Rybchenko efx_evq_rxq_state_t *er_ev_qstate; 783e948693eSPhilip Paeps }; 784e948693eSPhilip Paeps 785e948693eSPhilip Paeps #define EFX_RXQ_MAGIC 0x15022005 786e948693eSPhilip Paeps 787e948693eSPhilip Paeps struct efx_txq_s { 788e948693eSPhilip Paeps uint32_t et_magic; 789e948693eSPhilip Paeps efx_nic_t *et_enp; 790e948693eSPhilip Paeps unsigned int et_index; 791e948693eSPhilip Paeps unsigned int et_mask; 792e948693eSPhilip Paeps efsys_mem_t *et_esmp; 7933c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 7943c838a9fSAndrew Rybchenko uint32_t et_pio_bufnum; 7953c838a9fSAndrew Rybchenko uint32_t et_pio_blknum; 7963c838a9fSAndrew Rybchenko uint32_t et_pio_write_offset; 7973c838a9fSAndrew Rybchenko uint32_t et_pio_offset; 7983c838a9fSAndrew Rybchenko size_t et_pio_size; 7993c838a9fSAndrew Rybchenko #endif 800e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 801e948693eSPhilip Paeps uint32_t et_stat[TX_NQSTATS]; 802e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 803e948693eSPhilip Paeps }; 804e948693eSPhilip Paeps 805e948693eSPhilip Paeps #define EFX_TXQ_MAGIC 0x05092005 806e948693eSPhilip Paeps 807e948693eSPhilip Paeps #define EFX_MAC_ADDR_COPY(_dst, _src) \ 808e948693eSPhilip Paeps do { \ 809e948693eSPhilip Paeps (_dst)[0] = (_src)[0]; \ 810e948693eSPhilip Paeps (_dst)[1] = (_src)[1]; \ 811e948693eSPhilip Paeps (_dst)[2] = (_src)[2]; \ 812e948693eSPhilip Paeps (_dst)[3] = (_src)[3]; \ 813e948693eSPhilip Paeps (_dst)[4] = (_src)[4]; \ 814e948693eSPhilip Paeps (_dst)[5] = (_src)[5]; \ 815e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 816e948693eSPhilip Paeps } while (B_FALSE) 817e948693eSPhilip Paeps 8183c838a9fSAndrew Rybchenko #define EFX_MAC_BROADCAST_ADDR_SET(_dst) \ 8193c838a9fSAndrew Rybchenko do { \ 8203c838a9fSAndrew Rybchenko uint16_t *_d = (uint16_t *)(_dst); \ 8213c838a9fSAndrew Rybchenko _d[0] = 0xffff; \ 8223c838a9fSAndrew Rybchenko _d[1] = 0xffff; \ 8233c838a9fSAndrew Rybchenko _d[2] = 0xffff; \ 8243c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 8253c838a9fSAndrew Rybchenko } while (B_FALSE) 8263c838a9fSAndrew Rybchenko 827e948693eSPhilip Paeps #if EFSYS_OPT_CHECK_REG 828e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) \ 829e948693eSPhilip Paeps do { \ 8303c838a9fSAndrew Rybchenko const char *name = #_reg; \ 831e948693eSPhilip Paeps char min = name[4]; \ 832e948693eSPhilip Paeps char max = name[5]; \ 833e948693eSPhilip Paeps char rev; \ 834e948693eSPhilip Paeps \ 835e948693eSPhilip Paeps switch ((_enp)->en_family) { \ 836e948693eSPhilip Paeps case EFX_FAMILY_SIENA: \ 837e948693eSPhilip Paeps rev = 'C'; \ 838e948693eSPhilip Paeps break; \ 839e948693eSPhilip Paeps \ 8403c838a9fSAndrew Rybchenko case EFX_FAMILY_HUNTINGTON: \ 8413c838a9fSAndrew Rybchenko rev = 'D'; \ 8423c838a9fSAndrew Rybchenko break; \ 8433c838a9fSAndrew Rybchenko \ 84434f6ea29SAndrew Rybchenko case EFX_FAMILY_MEDFORD: \ 84534f6ea29SAndrew Rybchenko rev = 'E'; \ 84634f6ea29SAndrew Rybchenko break; \ 84734f6ea29SAndrew Rybchenko \ 848e948693eSPhilip Paeps default: \ 849e948693eSPhilip Paeps rev = '?'; \ 850e948693eSPhilip Paeps break; \ 851e948693eSPhilip Paeps } \ 852e948693eSPhilip Paeps \ 853e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, >=, min); \ 854e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, <=, max); \ 855e948693eSPhilip Paeps \ 856e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 857e948693eSPhilip Paeps } while (B_FALSE) 858e948693eSPhilip Paeps #else 859e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) do { \ 860e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 861e948693eSPhilip Paeps } while (B_FALSE) 862e948693eSPhilip Paeps #endif 863e948693eSPhilip Paeps 864e948693eSPhilip Paeps #define EFX_BAR_READD(_enp, _reg, _edp, _lock) \ 865e948693eSPhilip Paeps do { \ 866e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 867e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST, \ 868e948693eSPhilip Paeps (_edp), (_lock)); \ 869e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_readd, const char *, #_reg, \ 870e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 871e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 872e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 873e948693eSPhilip Paeps } while (B_FALSE) 874e948693eSPhilip Paeps 875e948693eSPhilip Paeps #define EFX_BAR_WRITED(_enp, _reg, _edp, _lock) \ 876e948693eSPhilip Paeps do { \ 877e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 878e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_writed, const char *, #_reg, \ 879e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 880e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 881e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST, \ 882e948693eSPhilip Paeps (_edp), (_lock)); \ 883e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 884e948693eSPhilip Paeps } while (B_FALSE) 885e948693eSPhilip Paeps 886e948693eSPhilip Paeps #define EFX_BAR_READQ(_enp, _reg, _eqp) \ 887e948693eSPhilip Paeps do { \ 888e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 889e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST, \ 890e948693eSPhilip Paeps (_eqp)); \ 891e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_readq, const char *, #_reg, \ 892e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 893e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 894e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 895e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 896e948693eSPhilip Paeps } while (B_FALSE) 897e948693eSPhilip Paeps 898e948693eSPhilip Paeps #define EFX_BAR_WRITEQ(_enp, _reg, _eqp) \ 899e948693eSPhilip Paeps do { \ 900e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 901e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg, \ 902e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 903e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 904e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 905e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST, \ 906e948693eSPhilip Paeps (_eqp)); \ 907e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 908e948693eSPhilip Paeps } while (B_FALSE) 909e948693eSPhilip Paeps 910e948693eSPhilip Paeps #define EFX_BAR_READO(_enp, _reg, _eop) \ 911e948693eSPhilip Paeps do { \ 912e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 913e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST, \ 914e948693eSPhilip Paeps (_eop), B_TRUE); \ 915e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_reado, const char *, #_reg, \ 916e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 917e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 918e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 919e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 920e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 921e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 922e948693eSPhilip Paeps } while (B_FALSE) 923e948693eSPhilip Paeps 924e948693eSPhilip Paeps #define EFX_BAR_WRITEO(_enp, _reg, _eop) \ 925e948693eSPhilip Paeps do { \ 926e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 927e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg, \ 928e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 929e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 930e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 931e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 932e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 933e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST, \ 934e948693eSPhilip Paeps (_eop), B_TRUE); \ 935e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 936e948693eSPhilip Paeps } while (B_FALSE) 937e948693eSPhilip Paeps 938e948693eSPhilip Paeps #define EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock) \ 939e948693eSPhilip Paeps do { \ 940e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 941e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, \ 942e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 943e948693eSPhilip Paeps (_edp), (_lock)); \ 944e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg, \ 945e948693eSPhilip Paeps uint32_t, (_index), \ 946e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 947e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 948e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 949e948693eSPhilip Paeps } while (B_FALSE) 950e948693eSPhilip Paeps 951e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock) \ 952e948693eSPhilip Paeps do { \ 953e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 954e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 955e948693eSPhilip Paeps uint32_t, (_index), \ 956e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 957e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 958e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 959e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 960e948693eSPhilip Paeps (_edp), (_lock)); \ 961e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 962e948693eSPhilip Paeps } while (B_FALSE) 963e948693eSPhilip Paeps 9643c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITED2(_enp, _reg, _index, _edp, _lock) \ 9653c838a9fSAndrew Rybchenko do { \ 9663c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 9673c838a9fSAndrew Rybchenko EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 9683c838a9fSAndrew Rybchenko uint32_t, (_index), \ 9693c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 9703c838a9fSAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 9713c838a9fSAndrew Rybchenko EFSYS_BAR_WRITED((_enp)->en_esbp, \ 9723c838a9fSAndrew Rybchenko (_reg ## _OFST + \ 9733c838a9fSAndrew Rybchenko (2 * sizeof (efx_dword_t)) + \ 9743c838a9fSAndrew Rybchenko ((_index) * _reg ## _STEP)), \ 9753c838a9fSAndrew Rybchenko (_edp), (_lock)); \ 9763c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 9773c838a9fSAndrew Rybchenko } while (B_FALSE) 9783c838a9fSAndrew Rybchenko 979e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock) \ 980e948693eSPhilip Paeps do { \ 981e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 982e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 983e948693eSPhilip Paeps uint32_t, (_index), \ 984e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 985e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 986e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 987e948693eSPhilip Paeps (_reg ## _OFST + \ 988e948693eSPhilip Paeps (3 * sizeof (efx_dword_t)) + \ 989e948693eSPhilip Paeps ((_index) * _reg ## _STEP)), \ 990e948693eSPhilip Paeps (_edp), (_lock)); \ 991e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 992e948693eSPhilip Paeps } while (B_FALSE) 993e948693eSPhilip Paeps 994e948693eSPhilip Paeps #define EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp) \ 995e948693eSPhilip Paeps do { \ 996e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 997e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, \ 998e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 999e948693eSPhilip Paeps (_eqp)); \ 1000e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg, \ 1001e948693eSPhilip Paeps uint32_t, (_index), \ 1002e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1003e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 1004e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 1005e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1006e948693eSPhilip Paeps } while (B_FALSE) 1007e948693eSPhilip Paeps 1008e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp) \ 1009e948693eSPhilip Paeps do { \ 1010e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1011e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg, \ 1012e948693eSPhilip Paeps uint32_t, (_index), \ 1013e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1014e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 1015e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 1016e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, \ 1017e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 1018e948693eSPhilip Paeps (_eqp)); \ 1019e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1020e948693eSPhilip Paeps } while (B_FALSE) 1021e948693eSPhilip Paeps 10223c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock) \ 1023e948693eSPhilip Paeps do { \ 1024e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1025e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, \ 1026e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10273c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 1028e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg, \ 1029e948693eSPhilip Paeps uint32_t, (_index), \ 1030e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1031e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 1032e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1033e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1034e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1035e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1036e948693eSPhilip Paeps } while (B_FALSE) 1037e948693eSPhilip Paeps 10383c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock) \ 1039e948693eSPhilip Paeps do { \ 1040e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1041e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg, \ 1042e948693eSPhilip Paeps uint32_t, (_index), \ 1043e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1044e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 1045e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1046e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1047e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1048e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, \ 1049e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10503c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 10513c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10523c838a9fSAndrew Rybchenko } while (B_FALSE) 10533c838a9fSAndrew Rybchenko 10543c838a9fSAndrew Rybchenko /* 10553c838a9fSAndrew Rybchenko * Allow drivers to perform optimised 128-bit doorbell writes. 10563c838a9fSAndrew Rybchenko * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are 10573c838a9fSAndrew Rybchenko * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid 10583c838a9fSAndrew Rybchenko * the need for locking in the host, and are the only ones known to be safe to 10593c838a9fSAndrew Rybchenko * use 128-bites write with. 10603c838a9fSAndrew Rybchenko */ 10613c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_DOORBELL_WRITEO(_enp, _reg, _index, _eop) \ 10623c838a9fSAndrew Rybchenko do { \ 10633c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 10643c838a9fSAndrew Rybchenko EFSYS_PROBE7(efx_bar_tbl_doorbell_writeo, \ 106595c45bd0SAndrew Rybchenko const char *, #_reg, \ 10663c838a9fSAndrew Rybchenko uint32_t, (_index), \ 10673c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 10683c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[3], \ 10693c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[2], \ 10703c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[1], \ 10713c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[0]); \ 10723c838a9fSAndrew Rybchenko EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp, \ 10733c838a9fSAndrew Rybchenko (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10743c838a9fSAndrew Rybchenko (_eop)); \ 10753c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10763c838a9fSAndrew Rybchenko } while (B_FALSE) 10773c838a9fSAndrew Rybchenko 10783c838a9fSAndrew Rybchenko #define EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _wptr, _owptr) \ 10793c838a9fSAndrew Rybchenko do { \ 10803c838a9fSAndrew Rybchenko unsigned int _new = (_wptr); \ 10813c838a9fSAndrew Rybchenko unsigned int _old = (_owptr); \ 10823c838a9fSAndrew Rybchenko \ 10833c838a9fSAndrew Rybchenko if ((_new) >= (_old)) \ 10843c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10853c838a9fSAndrew Rybchenko (_old) * sizeof (efx_desc_t), \ 10863c838a9fSAndrew Rybchenko ((_new) - (_old)) * sizeof (efx_desc_t)); \ 10873c838a9fSAndrew Rybchenko else \ 10883c838a9fSAndrew Rybchenko /* \ 10893c838a9fSAndrew Rybchenko * It is cheaper to sync entire map than sync \ 10903c838a9fSAndrew Rybchenko * two parts especially when offset/size are \ 10913c838a9fSAndrew Rybchenko * ignored and entire map is synced in any case.\ 10923c838a9fSAndrew Rybchenko */ \ 10933c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10943c838a9fSAndrew Rybchenko 0, \ 10953c838a9fSAndrew Rybchenko (_entries) * sizeof (efx_desc_t)); \ 1096e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1097e948693eSPhilip Paeps } while (B_FALSE) 1098e948693eSPhilip Paeps 1099460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1100e948693eSPhilip Paeps efx_mac_select( 1101e948693eSPhilip Paeps __in efx_nic_t *enp); 1102e948693eSPhilip Paeps 11033c838a9fSAndrew Rybchenko extern void 11043c838a9fSAndrew Rybchenko efx_mac_multicast_hash_compute( 11053c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 11063c838a9fSAndrew Rybchenko __in int count, 11073c838a9fSAndrew Rybchenko __out efx_oword_t *hash_low, 11083c838a9fSAndrew Rybchenko __out efx_oword_t *hash_high); 11093c838a9fSAndrew Rybchenko 1110460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1111e948693eSPhilip Paeps efx_phy_probe( 1112e948693eSPhilip Paeps __in efx_nic_t *enp); 1113e948693eSPhilip Paeps 1114e948693eSPhilip Paeps extern void 1115e948693eSPhilip Paeps efx_phy_unprobe( 1116e948693eSPhilip Paeps __in efx_nic_t *enp); 1117e948693eSPhilip Paeps 1118e948693eSPhilip Paeps #if EFSYS_OPT_VPD 1119e948693eSPhilip Paeps 1120e948693eSPhilip Paeps /* VPD utility functions */ 1121e948693eSPhilip Paeps 1122460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1123e948693eSPhilip Paeps efx_vpd_hunk_length( 1124e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1125e948693eSPhilip Paeps __in size_t size, 1126e948693eSPhilip Paeps __out size_t *lengthp); 1127e948693eSPhilip Paeps 1128460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1129e948693eSPhilip Paeps efx_vpd_hunk_verify( 1130e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1131e948693eSPhilip Paeps __in size_t size, 1132e948693eSPhilip Paeps __out_opt boolean_t *cksummedp); 1133e948693eSPhilip Paeps 1134460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1135e948693eSPhilip Paeps efx_vpd_hunk_reinit( 11363c838a9fSAndrew Rybchenko __in_bcount(size) caddr_t data, 1137e948693eSPhilip Paeps __in size_t size, 1138e948693eSPhilip Paeps __in boolean_t wantpid); 1139e948693eSPhilip Paeps 1140460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1141e948693eSPhilip Paeps efx_vpd_hunk_get( 1142e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1143e948693eSPhilip Paeps __in size_t size, 1144e948693eSPhilip Paeps __in efx_vpd_tag_t tag, 1145e948693eSPhilip Paeps __in efx_vpd_keyword_t keyword, 1146e948693eSPhilip Paeps __out unsigned int *payloadp, 1147e948693eSPhilip Paeps __out uint8_t *paylenp); 1148e948693eSPhilip Paeps 1149460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1150e948693eSPhilip Paeps efx_vpd_hunk_next( 1151e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1152e948693eSPhilip Paeps __in size_t size, 1153e948693eSPhilip Paeps __out efx_vpd_tag_t *tagp, 1154e948693eSPhilip Paeps __out efx_vpd_keyword_t *keyword, 115586ec4b85SAndrew Rybchenko __out_opt unsigned int *payloadp, 1156e948693eSPhilip Paeps __out_opt uint8_t *paylenp, 1157e948693eSPhilip Paeps __inout unsigned int *contp); 1158e948693eSPhilip Paeps 1159460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1160e948693eSPhilip Paeps efx_vpd_hunk_set( 1161e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1162e948693eSPhilip Paeps __in size_t size, 1163e948693eSPhilip Paeps __in efx_vpd_value_t *evvp); 1164e948693eSPhilip Paeps 1165e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 1166e948693eSPhilip Paeps 11673c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 11683c838a9fSAndrew Rybchenko 1169460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11703c838a9fSAndrew Rybchenko efx_mcdi_set_workaround( 11713c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11723c838a9fSAndrew Rybchenko __in uint32_t type, 11733c838a9fSAndrew Rybchenko __in boolean_t enabled, 11743c838a9fSAndrew Rybchenko __out_opt uint32_t *flagsp); 11753c838a9fSAndrew Rybchenko 1176460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11773c838a9fSAndrew Rybchenko efx_mcdi_get_workarounds( 11783c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11793c838a9fSAndrew Rybchenko __out_opt uint32_t *implementedp, 11803c838a9fSAndrew Rybchenko __out_opt uint32_t *enabledp); 11813c838a9fSAndrew Rybchenko 11823c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 11833c838a9fSAndrew Rybchenko 118458a72cb2SAndrew Rybchenko #if EFSYS_OPT_MAC_STATS 118558a72cb2SAndrew Rybchenko 118658a72cb2SAndrew Rybchenko /* 118758a72cb2SAndrew Rybchenko * Closed range of stats (i.e. the first and the last are included). 118858a72cb2SAndrew Rybchenko * The last must be greater or equal (if the range is one item only) to 118958a72cb2SAndrew Rybchenko * the first. 119058a72cb2SAndrew Rybchenko */ 119158a72cb2SAndrew Rybchenko struct efx_mac_stats_range { 119258a72cb2SAndrew Rybchenko efx_mac_stat_t first; 119358a72cb2SAndrew Rybchenko efx_mac_stat_t last; 119458a72cb2SAndrew Rybchenko }; 119558a72cb2SAndrew Rybchenko 119658a72cb2SAndrew Rybchenko extern efx_rc_t 119758a72cb2SAndrew Rybchenko efx_mac_stats_mask_add_ranges( 119858a72cb2SAndrew Rybchenko __inout_bcount(mask_size) uint32_t *maskp, 119958a72cb2SAndrew Rybchenko __in size_t mask_size, 120058a72cb2SAndrew Rybchenko __in_ecount(rng_count) const struct efx_mac_stats_range *rngp, 120158a72cb2SAndrew Rybchenko __in unsigned int rng_count); 120258a72cb2SAndrew Rybchenko 120358a72cb2SAndrew Rybchenko #endif /* EFSYS_OPT_MAC_STATS */ 120458a72cb2SAndrew Rybchenko 1205e948693eSPhilip Paeps #ifdef __cplusplus 1206e948693eSPhilip Paeps } 1207e948693eSPhilip Paeps #endif 1208e948693eSPhilip Paeps 1209e948693eSPhilip Paeps #endif /* _SYS_EFX_IMPL_H */ 1210