1e948693eSPhilip Paeps /*- 23c838a9fSAndrew Rybchenko * Copyright (c) 2007-2015 Solarflare Communications Inc. 33c838a9fSAndrew Rybchenko * All rights reserved. 4e948693eSPhilip Paeps * 5e948693eSPhilip Paeps * Redistribution and use in source and binary forms, with or without 63c838a9fSAndrew Rybchenko * modification, are permitted provided that the following conditions are met: 7e948693eSPhilip Paeps * 83c838a9fSAndrew Rybchenko * 1. Redistributions of source code must retain the above copyright notice, 93c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer. 103c838a9fSAndrew Rybchenko * 2. Redistributions in binary form must reproduce the above copyright notice, 113c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer in the documentation 123c838a9fSAndrew Rybchenko * and/or other materials provided with the distribution. 133c838a9fSAndrew Rybchenko * 143c838a9fSAndrew Rybchenko * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 153c838a9fSAndrew Rybchenko * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 163c838a9fSAndrew Rybchenko * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 173c838a9fSAndrew Rybchenko * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 183c838a9fSAndrew Rybchenko * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 193c838a9fSAndrew Rybchenko * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 203c838a9fSAndrew Rybchenko * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 213c838a9fSAndrew Rybchenko * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 223c838a9fSAndrew Rybchenko * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 233c838a9fSAndrew Rybchenko * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, 243c838a9fSAndrew Rybchenko * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 253c838a9fSAndrew Rybchenko * 263c838a9fSAndrew Rybchenko * The views and conclusions contained in the software and documentation are 273c838a9fSAndrew Rybchenko * those of the authors and should not be interpreted as representing official 283c838a9fSAndrew Rybchenko * policies, either expressed or implied, of the FreeBSD Project. 295dee87d7SPhilip Paeps * 305dee87d7SPhilip Paeps * $FreeBSD$ 31e948693eSPhilip Paeps */ 32e948693eSPhilip Paeps 33e948693eSPhilip Paeps #ifndef _SYS_EFX_IMPL_H 34e948693eSPhilip Paeps #define _SYS_EFX_IMPL_H 35e948693eSPhilip Paeps 36e948693eSPhilip Paeps #include "efx.h" 37e948693eSPhilip Paeps #include "efx_regs.h" 383c838a9fSAndrew Rybchenko #include "efx_regs_ef10.h" 393c838a9fSAndrew Rybchenko 403c838a9fSAndrew Rybchenko /* FIXME: Add definition for driver generated software events */ 413c838a9fSAndrew Rybchenko #ifndef ESE_DZ_EV_CODE_DRV_GEN_EV 423c838a9fSAndrew Rybchenko #define ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV 433c838a9fSAndrew Rybchenko #endif 443c838a9fSAndrew Rybchenko 45e948693eSPhilip Paeps 46e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 47e948693eSPhilip Paeps #include "siena_impl.h" 48e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 49e948693eSPhilip Paeps 503c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 513c838a9fSAndrew Rybchenko #include "hunt_impl.h" 523c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON */ 533c838a9fSAndrew Rybchenko 545f5c71ccSAndrew Rybchenko #if EFSYS_OPT_MEDFORD 555f5c71ccSAndrew Rybchenko #include "medford_impl.h" 565f5c71ccSAndrew Rybchenko #endif /* EFSYS_OPT_MEDFORD */ 575f5c71ccSAndrew Rybchenko 585f5c71ccSAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 595f5c71ccSAndrew Rybchenko #include "ef10_impl.h" 605f5c71ccSAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 615f5c71ccSAndrew Rybchenko 62e948693eSPhilip Paeps #ifdef __cplusplus 63e948693eSPhilip Paeps extern "C" { 64e948693eSPhilip Paeps #endif 65e948693eSPhilip Paeps 66e948693eSPhilip Paeps #define EFX_MOD_MCDI 0x00000001 67e948693eSPhilip Paeps #define EFX_MOD_PROBE 0x00000002 68e948693eSPhilip Paeps #define EFX_MOD_NVRAM 0x00000004 69e948693eSPhilip Paeps #define EFX_MOD_VPD 0x00000008 70e948693eSPhilip Paeps #define EFX_MOD_NIC 0x00000010 71e948693eSPhilip Paeps #define EFX_MOD_INTR 0x00000020 72e948693eSPhilip Paeps #define EFX_MOD_EV 0x00000040 73e948693eSPhilip Paeps #define EFX_MOD_RX 0x00000080 74e948693eSPhilip Paeps #define EFX_MOD_TX 0x00000100 75e948693eSPhilip Paeps #define EFX_MOD_PORT 0x00000200 76e948693eSPhilip Paeps #define EFX_MOD_MON 0x00000400 77e948693eSPhilip Paeps #define EFX_MOD_WOL 0x00000800 78e948693eSPhilip Paeps #define EFX_MOD_FILTER 0x00001000 79908ecfc6SAndrew Rybchenko #define EFX_MOD_LIC 0x00002000 80e948693eSPhilip Paeps 810c909247SAndrew Rybchenko #define EFX_RESET_PHY 0x00000001 820c909247SAndrew Rybchenko #define EFX_RESET_RXQ_ERR 0x00000002 830c909247SAndrew Rybchenko #define EFX_RESET_TXQ_ERR 0x00000004 84e948693eSPhilip Paeps 85e948693eSPhilip Paeps typedef enum efx_mac_type_e { 86e948693eSPhilip Paeps EFX_MAC_INVALID = 0, 87e948693eSPhilip Paeps EFX_MAC_SIENA, 883c838a9fSAndrew Rybchenko EFX_MAC_HUNTINGTON, 89c15d6d21SAndrew Rybchenko EFX_MAC_MEDFORD, 90e948693eSPhilip Paeps EFX_MAC_NTYPES 91e948693eSPhilip Paeps } efx_mac_type_t; 92e948693eSPhilip Paeps 933c838a9fSAndrew Rybchenko typedef struct efx_ev_ops_s { 94460cb568SAndrew Rybchenko efx_rc_t (*eevo_init)(efx_nic_t *); 953c838a9fSAndrew Rybchenko void (*eevo_fini)(efx_nic_t *); 96460cb568SAndrew Rybchenko efx_rc_t (*eevo_qcreate)(efx_nic_t *, unsigned int, 973c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 983c838a9fSAndrew Rybchenko efx_evq_t *); 993c838a9fSAndrew Rybchenko void (*eevo_qdestroy)(efx_evq_t *); 100460cb568SAndrew Rybchenko efx_rc_t (*eevo_qprime)(efx_evq_t *, unsigned int); 1013c838a9fSAndrew Rybchenko void (*eevo_qpost)(efx_evq_t *, uint16_t); 102460cb568SAndrew Rybchenko efx_rc_t (*eevo_qmoderate)(efx_evq_t *, unsigned int); 1033c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1043c838a9fSAndrew Rybchenko void (*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *); 1053c838a9fSAndrew Rybchenko #endif 1063c838a9fSAndrew Rybchenko } efx_ev_ops_t; 1073c838a9fSAndrew Rybchenko 1083c838a9fSAndrew Rybchenko typedef struct efx_tx_ops_s { 109460cb568SAndrew Rybchenko efx_rc_t (*etxo_init)(efx_nic_t *); 1103c838a9fSAndrew Rybchenko void (*etxo_fini)(efx_nic_t *); 111460cb568SAndrew Rybchenko efx_rc_t (*etxo_qcreate)(efx_nic_t *, 1123c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1133c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, 1143c838a9fSAndrew Rybchenko uint32_t, uint16_t, 1153c838a9fSAndrew Rybchenko efx_evq_t *, efx_txq_t *, 1163c838a9fSAndrew Rybchenko unsigned int *); 1173c838a9fSAndrew Rybchenko void (*etxo_qdestroy)(efx_txq_t *); 118460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpost)(efx_txq_t *, efx_buffer_t *, 1193c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1203c838a9fSAndrew Rybchenko unsigned int *); 1213c838a9fSAndrew Rybchenko void (*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int); 122460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpace)(efx_txq_t *, unsigned int); 123460cb568SAndrew Rybchenko efx_rc_t (*etxo_qflush)(efx_txq_t *); 1243c838a9fSAndrew Rybchenko void (*etxo_qenable)(efx_txq_t *); 125460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_enable)(efx_txq_t *); 1263c838a9fSAndrew Rybchenko void (*etxo_qpio_disable)(efx_txq_t *); 127460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_write)(efx_txq_t *,uint8_t *, size_t, 1283c838a9fSAndrew Rybchenko size_t); 129460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int, 1303c838a9fSAndrew Rybchenko unsigned int *); 131460cb568SAndrew Rybchenko efx_rc_t (*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *, 1323c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1333c838a9fSAndrew Rybchenko unsigned int *); 1343c838a9fSAndrew Rybchenko void (*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t, 1353c838a9fSAndrew Rybchenko size_t, boolean_t, 1363c838a9fSAndrew Rybchenko efx_desc_t *); 1373c838a9fSAndrew Rybchenko void (*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t, 1383c838a9fSAndrew Rybchenko uint32_t, uint8_t, 1393c838a9fSAndrew Rybchenko efx_desc_t *); 1404ab49369SAndrew Rybchenko void (*etxo_qdesc_tso2_create)(efx_txq_t *, uint16_t, 1414ab49369SAndrew Rybchenko uint32_t, uint16_t, 1424ab49369SAndrew Rybchenko efx_desc_t *, int); 1433c838a9fSAndrew Rybchenko void (*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t, 1443c838a9fSAndrew Rybchenko efx_desc_t *); 1453c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1463c838a9fSAndrew Rybchenko void (*etxo_qstats_update)(efx_txq_t *, 1473c838a9fSAndrew Rybchenko efsys_stat_t *); 1483c838a9fSAndrew Rybchenko #endif 1493c838a9fSAndrew Rybchenko } efx_tx_ops_t; 1503c838a9fSAndrew Rybchenko 1513c838a9fSAndrew Rybchenko typedef struct efx_rx_ops_s { 152460cb568SAndrew Rybchenko efx_rc_t (*erxo_init)(efx_nic_t *); 1533c838a9fSAndrew Rybchenko void (*erxo_fini)(efx_nic_t *); 1543c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER 155460cb568SAndrew Rybchenko efx_rc_t (*erxo_scatter_enable)(efx_nic_t *, unsigned int); 1563c838a9fSAndrew Rybchenko #endif 1573c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 158460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_mode_set)(efx_nic_t *, efx_rx_hash_alg_t, 1593c838a9fSAndrew Rybchenko efx_rx_hash_type_t, boolean_t); 160460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_key_set)(efx_nic_t *, uint8_t *, size_t); 161460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_tbl_set)(efx_nic_t *, unsigned int *, 1623c838a9fSAndrew Rybchenko size_t); 1630badfd72SAndrew Rybchenko uint32_t (*erxo_prefix_hash)(efx_nic_t *, efx_rx_hash_alg_t, 1640badfd72SAndrew Rybchenko uint8_t *); 1650badfd72SAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 1660badfd72SAndrew Rybchenko efx_rc_t (*erxo_prefix_pktlen)(efx_nic_t *, uint8_t *, 1670badfd72SAndrew Rybchenko uint16_t *); 1683c838a9fSAndrew Rybchenko void (*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t, 1693c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1703c838a9fSAndrew Rybchenko unsigned int); 1713c838a9fSAndrew Rybchenko void (*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *); 172460cb568SAndrew Rybchenko efx_rc_t (*erxo_qflush)(efx_rxq_t *); 1733c838a9fSAndrew Rybchenko void (*erxo_qenable)(efx_rxq_t *); 174460cb568SAndrew Rybchenko efx_rc_t (*erxo_qcreate)(efx_nic_t *enp, unsigned int, 1753c838a9fSAndrew Rybchenko unsigned int, efx_rxq_type_t, 1763c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 1773c838a9fSAndrew Rybchenko efx_evq_t *, efx_rxq_t *); 1783c838a9fSAndrew Rybchenko void (*erxo_qdestroy)(efx_rxq_t *); 1793c838a9fSAndrew Rybchenko } efx_rx_ops_t; 1803c838a9fSAndrew Rybchenko 181e948693eSPhilip Paeps typedef struct efx_mac_ops_s { 182460cb568SAndrew Rybchenko efx_rc_t (*emo_poll)(efx_nic_t *, efx_link_mode_t *); 183460cb568SAndrew Rybchenko efx_rc_t (*emo_up)(efx_nic_t *, boolean_t *); 184460cb568SAndrew Rybchenko efx_rc_t (*emo_addr_set)(efx_nic_t *); 18508c5af79SAndrew Rybchenko efx_rc_t (*emo_pdu_set)(efx_nic_t *); 186*d8484af2SAndrew Rybchenko efx_rc_t (*emo_pdu_get)(efx_nic_t *, size_t *); 187460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 188460cb568SAndrew Rybchenko efx_rc_t (*emo_multicast_list_set)(efx_nic_t *); 189460cb568SAndrew Rybchenko efx_rc_t (*emo_filter_default_rxq_set)(efx_nic_t *, 1903c838a9fSAndrew Rybchenko efx_rxq_t *, boolean_t); 1913c838a9fSAndrew Rybchenko void (*emo_filter_default_rxq_clear)(efx_nic_t *); 192e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 193460cb568SAndrew Rybchenko efx_rc_t (*emo_loopback_set)(efx_nic_t *, efx_link_mode_t, 194e948693eSPhilip Paeps efx_loopback_type_t); 195e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 196e948693eSPhilip Paeps #if EFSYS_OPT_MAC_STATS 197460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_upload)(efx_nic_t *, efsys_mem_t *); 198460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *, 199e948693eSPhilip Paeps uint16_t, boolean_t); 200460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 201e948693eSPhilip Paeps efsys_stat_t *, uint32_t *); 202e948693eSPhilip Paeps #endif /* EFSYS_OPT_MAC_STATS */ 203e948693eSPhilip Paeps } efx_mac_ops_t; 204e948693eSPhilip Paeps 205e948693eSPhilip Paeps typedef struct efx_phy_ops_s { 206460cb568SAndrew Rybchenko efx_rc_t (*epo_power)(efx_nic_t *, boolean_t); /* optional */ 207460cb568SAndrew Rybchenko efx_rc_t (*epo_reset)(efx_nic_t *); 208460cb568SAndrew Rybchenko efx_rc_t (*epo_reconfigure)(efx_nic_t *); 209460cb568SAndrew Rybchenko efx_rc_t (*epo_verify)(efx_nic_t *); 210460cb568SAndrew Rybchenko efx_rc_t (*epo_oui_get)(efx_nic_t *, uint32_t *); 211e948693eSPhilip Paeps #if EFSYS_OPT_PHY_STATS 212460cb568SAndrew Rybchenko efx_rc_t (*epo_stats_update)(efx_nic_t *, efsys_mem_t *, 213e948693eSPhilip Paeps uint32_t *); 214e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_STATS */ 2153c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 216460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_enable_offline)(efx_nic_t *); 217460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_start)(efx_nic_t *, efx_bist_type_t); 218460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_poll)(efx_nic_t *, efx_bist_type_t, 2193c838a9fSAndrew Rybchenko efx_bist_result_t *, uint32_t *, 220e948693eSPhilip Paeps unsigned long *, size_t); 2213c838a9fSAndrew Rybchenko void (*epo_bist_stop)(efx_nic_t *, efx_bist_type_t); 2223c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_BIST */ 223e948693eSPhilip Paeps } efx_phy_ops_t; 224e948693eSPhilip Paeps 2253c838a9fSAndrew Rybchenko #if EFSYS_OPT_FILTER 2263c838a9fSAndrew Rybchenko typedef struct efx_filter_ops_s { 227460cb568SAndrew Rybchenko efx_rc_t (*efo_init)(efx_nic_t *); 2283c838a9fSAndrew Rybchenko void (*efo_fini)(efx_nic_t *); 229460cb568SAndrew Rybchenko efx_rc_t (*efo_restore)(efx_nic_t *); 230460cb568SAndrew Rybchenko efx_rc_t (*efo_add)(efx_nic_t *, efx_filter_spec_t *, 2313c838a9fSAndrew Rybchenko boolean_t may_replace); 232460cb568SAndrew Rybchenko efx_rc_t (*efo_delete)(efx_nic_t *, efx_filter_spec_t *); 233460cb568SAndrew Rybchenko efx_rc_t (*efo_supported_filters)(efx_nic_t *, uint32_t *, size_t *); 234460cb568SAndrew Rybchenko efx_rc_t (*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t, 2353c838a9fSAndrew Rybchenko boolean_t, boolean_t, boolean_t, 23647cb5106SAndrew Rybchenko uint8_t const *, uint32_t); 2373c838a9fSAndrew Rybchenko } efx_filter_ops_t; 2383c838a9fSAndrew Rybchenko 239460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 2403c838a9fSAndrew Rybchenko efx_filter_reconfigure( 2413c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 2423c838a9fSAndrew Rybchenko __in_ecount(6) uint8_t const *mac_addr, 2433c838a9fSAndrew Rybchenko __in boolean_t all_unicst, 2443c838a9fSAndrew Rybchenko __in boolean_t mulcst, 2453c838a9fSAndrew Rybchenko __in boolean_t all_mulcst, 2463c838a9fSAndrew Rybchenko __in boolean_t brdcst, 2473c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 24847cb5106SAndrew Rybchenko __in uint32_t count); 2493c838a9fSAndrew Rybchenko 2503c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */ 2513c838a9fSAndrew Rybchenko 2523c838a9fSAndrew Rybchenko 253e948693eSPhilip Paeps typedef struct efx_port_s { 254e948693eSPhilip Paeps efx_mac_type_t ep_mac_type; 255e948693eSPhilip Paeps uint32_t ep_phy_type; 256e948693eSPhilip Paeps uint8_t ep_port; 257e948693eSPhilip Paeps uint32_t ep_mac_pdu; 258e948693eSPhilip Paeps uint8_t ep_mac_addr[6]; 259e948693eSPhilip Paeps efx_link_mode_t ep_link_mode; 2603c838a9fSAndrew Rybchenko boolean_t ep_all_unicst; 2613c838a9fSAndrew Rybchenko boolean_t ep_mulcst; 2623c838a9fSAndrew Rybchenko boolean_t ep_all_mulcst; 263e948693eSPhilip Paeps boolean_t ep_brdcst; 264e948693eSPhilip Paeps unsigned int ep_fcntl; 265e948693eSPhilip Paeps boolean_t ep_fcntl_autoneg; 266e948693eSPhilip Paeps efx_oword_t ep_multicst_hash[2]; 2673c838a9fSAndrew Rybchenko uint8_t ep_mulcst_addr_list[EFX_MAC_ADDR_LEN * 2683c838a9fSAndrew Rybchenko EFX_MAC_MULTICAST_LIST_MAX]; 2693c838a9fSAndrew Rybchenko uint32_t ep_mulcst_addr_count; 270e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 271e948693eSPhilip Paeps efx_loopback_type_t ep_loopback_type; 272e948693eSPhilip Paeps efx_link_mode_t ep_loopback_link_mode; 273e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 274e948693eSPhilip Paeps #if EFSYS_OPT_PHY_FLAGS 275e948693eSPhilip Paeps uint32_t ep_phy_flags; 276e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_FLAGS */ 277e948693eSPhilip Paeps #if EFSYS_OPT_PHY_LED_CONTROL 278e948693eSPhilip Paeps efx_phy_led_mode_t ep_phy_led_mode; 279e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_LED_CONTROL */ 280e948693eSPhilip Paeps efx_phy_media_type_t ep_fixed_port_type; 281e948693eSPhilip Paeps efx_phy_media_type_t ep_module_type; 282e948693eSPhilip Paeps uint32_t ep_adv_cap_mask; 283e948693eSPhilip Paeps uint32_t ep_lp_cap_mask; 284e948693eSPhilip Paeps uint32_t ep_default_adv_cap_mask; 285e948693eSPhilip Paeps uint32_t ep_phy_cap_mask; 286e948693eSPhilip Paeps boolean_t ep_mac_drain; 287e948693eSPhilip Paeps boolean_t ep_mac_stats_pending; 2883c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 2893c838a9fSAndrew Rybchenko efx_bist_type_t ep_current_bist; 290e948693eSPhilip Paeps #endif 291ec831f7fSAndrew Rybchenko const efx_mac_ops_t *ep_emop; 292ec831f7fSAndrew Rybchenko const efx_phy_ops_t *ep_epop; 293e948693eSPhilip Paeps } efx_port_t; 294e948693eSPhilip Paeps 295e948693eSPhilip Paeps typedef struct efx_mon_ops_s { 296e948693eSPhilip Paeps #if EFSYS_OPT_MON_STATS 297460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 298e948693eSPhilip Paeps efx_mon_stat_value_t *); 299e948693eSPhilip Paeps #endif /* EFSYS_OPT_MON_STATS */ 300e948693eSPhilip Paeps } efx_mon_ops_t; 301e948693eSPhilip Paeps 302e948693eSPhilip Paeps typedef struct efx_mon_s { 303e948693eSPhilip Paeps efx_mon_type_t em_type; 304ec831f7fSAndrew Rybchenko const efx_mon_ops_t *em_emop; 305e948693eSPhilip Paeps } efx_mon_t; 306e948693eSPhilip Paeps 3073c838a9fSAndrew Rybchenko typedef struct efx_intr_ops_s { 308460cb568SAndrew Rybchenko efx_rc_t (*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *); 3093c838a9fSAndrew Rybchenko void (*eio_enable)(efx_nic_t *); 3103c838a9fSAndrew Rybchenko void (*eio_disable)(efx_nic_t *); 3113c838a9fSAndrew Rybchenko void (*eio_disable_unlocked)(efx_nic_t *); 312460cb568SAndrew Rybchenko efx_rc_t (*eio_trigger)(efx_nic_t *, unsigned int); 3130c24a07eSAndrew Rybchenko void (*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *); 3140c24a07eSAndrew Rybchenko void (*eio_status_message)(efx_nic_t *, unsigned int, 3150c24a07eSAndrew Rybchenko boolean_t *); 3160c24a07eSAndrew Rybchenko void (*eio_fatal)(efx_nic_t *); 3173c838a9fSAndrew Rybchenko void (*eio_fini)(efx_nic_t *); 3183c838a9fSAndrew Rybchenko } efx_intr_ops_t; 3193c838a9fSAndrew Rybchenko 320e948693eSPhilip Paeps typedef struct efx_intr_s { 321ec831f7fSAndrew Rybchenko const efx_intr_ops_t *ei_eiop; 322e948693eSPhilip Paeps efsys_mem_t *ei_esmp; 3233c838a9fSAndrew Rybchenko efx_intr_type_t ei_type; 324e948693eSPhilip Paeps unsigned int ei_level; 325e948693eSPhilip Paeps } efx_intr_t; 326e948693eSPhilip Paeps 327e948693eSPhilip Paeps typedef struct efx_nic_ops_s { 328460cb568SAndrew Rybchenko efx_rc_t (*eno_probe)(efx_nic_t *); 329cfa023ebSAndrew Rybchenko efx_rc_t (*eno_board_cfg)(efx_nic_t *); 330460cb568SAndrew Rybchenko efx_rc_t (*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*); 331460cb568SAndrew Rybchenko efx_rc_t (*eno_reset)(efx_nic_t *); 332460cb568SAndrew Rybchenko efx_rc_t (*eno_init)(efx_nic_t *); 333460cb568SAndrew Rybchenko efx_rc_t (*eno_get_vi_pool)(efx_nic_t *, uint32_t *); 334460cb568SAndrew Rybchenko efx_rc_t (*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t, 3353c838a9fSAndrew Rybchenko uint32_t *, size_t *); 336e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 337460cb568SAndrew Rybchenko efx_rc_t (*eno_register_test)(efx_nic_t *); 338e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 339e948693eSPhilip Paeps void (*eno_fini)(efx_nic_t *); 340e948693eSPhilip Paeps void (*eno_unprobe)(efx_nic_t *); 341e948693eSPhilip Paeps } efx_nic_ops_t; 342e948693eSPhilip Paeps 3439ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET 344e948693eSPhilip Paeps #define EFX_TXQ_LIMIT_TARGET 259 3459ab060a7SAndrew Rybchenko #endif 3469ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET 34775ba9e1eSAndrew Rybchenko #define EFX_RXQ_LIMIT_TARGET 512 3489ab060a7SAndrew Rybchenko #endif 3499ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_DC_SIZE 3509ab060a7SAndrew Rybchenko #define EFX_TXQ_DC_SIZE 1 /* 16 descriptors */ 3519ab060a7SAndrew Rybchenko #endif 3529ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_DC_SIZE 3539ab060a7SAndrew Rybchenko #define EFX_RXQ_DC_SIZE 3 /* 64 descriptors */ 3549ab060a7SAndrew Rybchenko #endif 355e948693eSPhilip Paeps 356e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 357e948693eSPhilip Paeps 358f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_spec_s { 359f7aa4b3dSAndrew Rybchenko uint8_t sfs_type; 360f7aa4b3dSAndrew Rybchenko uint32_t sfs_flags; 361f7aa4b3dSAndrew Rybchenko uint32_t sfs_dmaq_id; 362f7aa4b3dSAndrew Rybchenko uint32_t sfs_dword[3]; 363f7aa4b3dSAndrew Rybchenko } siena_filter_spec_t; 3643c838a9fSAndrew Rybchenko 365f7aa4b3dSAndrew Rybchenko typedef enum siena_filter_type_e { 366f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 367f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_TCP_WILD, /* TCP/IPv4 {dIP,dTCP, -, -} */ 368f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_UDP_FULL, /* UDP/IPv4 {dIP,dUDP,sIP,sUDP} */ 369f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_UDP_WILD, /* UDP/IPv4 {dIP,dUDP, -, -} */ 370f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_MAC_FULL, /* Ethernet {dMAC,VLAN} */ 371f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_MAC_WILD, /* Ethernet {dMAC, -} */ 372e948693eSPhilip Paeps 373f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 374f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_TCP_WILD, /* TCP/IPv4 { -, -,sIP,sTCP} */ 375f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_UDP_FULL, /* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */ 376f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_UDP_WILD, /* UDP/IPv4 { -, -,sIP,sUDP} */ 377f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_MAC_FULL, /* Ethernet {sMAC,VLAN} */ 378f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_MAC_WILD, /* Ethernet {sMAC, -} */ 379e948693eSPhilip Paeps 380f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_NTYPES 381f7aa4b3dSAndrew Rybchenko } siena_filter_type_t; 382e948693eSPhilip Paeps 383f7aa4b3dSAndrew Rybchenko typedef enum siena_filter_tbl_id_e { 384f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_RX_IP = 0, 385f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_RX_MAC, 386f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_TX_IP, 387f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_TX_MAC, 388f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_NTBLS 389f7aa4b3dSAndrew Rybchenko } siena_filter_tbl_id_t; 390e948693eSPhilip Paeps 391f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_tbl_s { 392f7aa4b3dSAndrew Rybchenko int sft_size; /* number of entries */ 393f7aa4b3dSAndrew Rybchenko int sft_used; /* active count */ 394f7aa4b3dSAndrew Rybchenko uint32_t *sft_bitmap; /* active bitmap */ 395f7aa4b3dSAndrew Rybchenko siena_filter_spec_t *sft_spec; /* array of saved specs */ 396f7aa4b3dSAndrew Rybchenko } siena_filter_tbl_t; 397e948693eSPhilip Paeps 398f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_s { 399f7aa4b3dSAndrew Rybchenko siena_filter_tbl_t sf_tbl[EFX_SIENA_FILTER_NTBLS]; 400f7aa4b3dSAndrew Rybchenko unsigned int sf_depth[EFX_SIENA_FILTER_NTYPES]; 401f7aa4b3dSAndrew Rybchenko } siena_filter_t; 402e948693eSPhilip Paeps 403e948693eSPhilip Paeps typedef struct efx_filter_s { 404e75412c9SAndrew Rybchenko #if EFSYS_OPT_SIENA 405f7aa4b3dSAndrew Rybchenko siena_filter_t *ef_siena_filter; 406e75412c9SAndrew Rybchenko #endif /* EFSYS_OPT_SIENA */ 4071289fe72SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD 4081289fe72SAndrew Rybchenko ef10_filter_table_t *ef_ef10_filter_table; 4091289fe72SAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */ 410e948693eSPhilip Paeps } efx_filter_t; 411e948693eSPhilip Paeps 412e948693eSPhilip Paeps extern void 4131c159dbfSAndrew Rybchenko siena_filter_tbl_clear( 414e948693eSPhilip Paeps __in efx_nic_t *enp, 415f7aa4b3dSAndrew Rybchenko __in siena_filter_tbl_id_t tbl); 416e948693eSPhilip Paeps 417e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 418e948693eSPhilip Paeps 4193c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 4203c838a9fSAndrew Rybchenko 4213c838a9fSAndrew Rybchenko typedef struct efx_mcdi_ops_s { 422460cb568SAndrew Rybchenko efx_rc_t (*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *); 423fd7501bfSAndrew Rybchenko void (*emco_send_request)(efx_nic_t *, void *, size_t, 424fd7501bfSAndrew Rybchenko void *, size_t); 425460cb568SAndrew Rybchenko efx_rc_t (*emco_poll_reboot)(efx_nic_t *); 426548ebee5SAndrew Rybchenko boolean_t (*emco_poll_response)(efx_nic_t *); 427548ebee5SAndrew Rybchenko void (*emco_read_response)(efx_nic_t *, void *, size_t, size_t); 4283c838a9fSAndrew Rybchenko void (*emco_fini)(efx_nic_t *); 429af986c75SAndrew Rybchenko efx_rc_t (*emco_feature_supported)(efx_nic_t *, efx_mcdi_feature_id_t, boolean_t *); 4303c838a9fSAndrew Rybchenko } efx_mcdi_ops_t; 4313c838a9fSAndrew Rybchenko 4323c838a9fSAndrew Rybchenko typedef struct efx_mcdi_s { 433ec831f7fSAndrew Rybchenko const efx_mcdi_ops_t *em_emcop; 4343c838a9fSAndrew Rybchenko const efx_mcdi_transport_t *em_emtp; 4353c838a9fSAndrew Rybchenko efx_mcdi_iface_t em_emip; 4363c838a9fSAndrew Rybchenko } efx_mcdi_t; 4373c838a9fSAndrew Rybchenko 4383c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 4393c838a9fSAndrew Rybchenko 440e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 441e948693eSPhilip Paeps typedef struct efx_nvram_ops_s { 442e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 443460cb568SAndrew Rybchenko efx_rc_t (*envo_test)(efx_nic_t *); 444e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 445bce88e31SAndrew Rybchenko efx_rc_t (*envo_type_to_partn)(efx_nic_t *, efx_nvram_type_t, 446bce88e31SAndrew Rybchenko uint32_t *); 44756bd83b0SAndrew Rybchenko efx_rc_t (*envo_partn_size)(efx_nic_t *, uint32_t, size_t *); 4485d846e87SAndrew Rybchenko efx_rc_t (*envo_partn_rw_start)(efx_nic_t *, uint32_t, size_t *); 4490afdf29cSAndrew Rybchenko efx_rc_t (*envo_partn_read)(efx_nic_t *, uint32_t, 4500afdf29cSAndrew Rybchenko unsigned int, caddr_t, size_t); 451b60ff840SAndrew Rybchenko efx_rc_t (*envo_partn_erase)(efx_nic_t *, uint32_t, 452b60ff840SAndrew Rybchenko unsigned int, size_t); 453134c4c4aSAndrew Rybchenko efx_rc_t (*envo_partn_write)(efx_nic_t *, uint32_t, 454134c4c4aSAndrew Rybchenko unsigned int, caddr_t, size_t); 455eb9703daSAndrew Rybchenko void (*envo_partn_rw_finish)(efx_nic_t *, uint32_t); 45692187119SAndrew Rybchenko efx_rc_t (*envo_partn_get_version)(efx_nic_t *, uint32_t, 45792187119SAndrew Rybchenko uint32_t *, uint16_t *); 4586d0b856cSAndrew Rybchenko efx_rc_t (*envo_partn_set_version)(efx_nic_t *, uint32_t, 4596d0b856cSAndrew Rybchenko uint16_t *); 4605abce2b9SAndrew Rybchenko efx_rc_t (*envo_buffer_validate)(efx_nic_t *, uint32_t, 4615abce2b9SAndrew Rybchenko caddr_t, size_t); 462e948693eSPhilip Paeps } efx_nvram_ops_t; 463e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 464e948693eSPhilip Paeps 465e948693eSPhilip Paeps #if EFSYS_OPT_VPD 466e948693eSPhilip Paeps typedef struct efx_vpd_ops_s { 467460cb568SAndrew Rybchenko efx_rc_t (*evpdo_init)(efx_nic_t *); 468460cb568SAndrew Rybchenko efx_rc_t (*evpdo_size)(efx_nic_t *, size_t *); 469460cb568SAndrew Rybchenko efx_rc_t (*evpdo_read)(efx_nic_t *, caddr_t, size_t); 470460cb568SAndrew Rybchenko efx_rc_t (*evpdo_verify)(efx_nic_t *, caddr_t, size_t); 471460cb568SAndrew Rybchenko efx_rc_t (*evpdo_reinit)(efx_nic_t *, caddr_t, size_t); 472460cb568SAndrew Rybchenko efx_rc_t (*evpdo_get)(efx_nic_t *, caddr_t, size_t, 473460cb568SAndrew Rybchenko efx_vpd_value_t *); 474460cb568SAndrew Rybchenko efx_rc_t (*evpdo_set)(efx_nic_t *, caddr_t, size_t, 475460cb568SAndrew Rybchenko efx_vpd_value_t *); 476460cb568SAndrew Rybchenko efx_rc_t (*evpdo_next)(efx_nic_t *, caddr_t, size_t, 477460cb568SAndrew Rybchenko efx_vpd_value_t *, unsigned int *); 478460cb568SAndrew Rybchenko efx_rc_t (*evpdo_write)(efx_nic_t *, caddr_t, size_t); 479e948693eSPhilip Paeps void (*evpdo_fini)(efx_nic_t *); 480e948693eSPhilip Paeps } efx_vpd_ops_t; 481e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 482e948693eSPhilip Paeps 4833c838a9fSAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM 4843c838a9fSAndrew Rybchenko 485460cb568SAndrew Rybchenko __checkReturn efx_rc_t 4863c838a9fSAndrew Rybchenko efx_mcdi_nvram_partitions( 4873c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 4883c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 4893c838a9fSAndrew Rybchenko __in size_t size, 4903c838a9fSAndrew Rybchenko __out unsigned int *npartnp); 4913c838a9fSAndrew Rybchenko 492460cb568SAndrew Rybchenko __checkReturn efx_rc_t 4933c838a9fSAndrew Rybchenko efx_mcdi_nvram_metadata( 4943c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 4953c838a9fSAndrew Rybchenko __in uint32_t partn, 4963c838a9fSAndrew Rybchenko __out uint32_t *subtypep, 4973c838a9fSAndrew Rybchenko __out_ecount(4) uint16_t version[4], 4983c838a9fSAndrew Rybchenko __out_bcount_opt(size) char *descp, 4993c838a9fSAndrew Rybchenko __in size_t size); 5003c838a9fSAndrew Rybchenko 501460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5023c838a9fSAndrew Rybchenko efx_mcdi_nvram_info( 5033c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5043c838a9fSAndrew Rybchenko __in uint32_t partn, 5053c838a9fSAndrew Rybchenko __out_opt size_t *sizep, 5063c838a9fSAndrew Rybchenko __out_opt uint32_t *addressp, 5079cb71b16SAndrew Rybchenko __out_opt uint32_t *erase_sizep, 5089cb71b16SAndrew Rybchenko __out_opt uint32_t *write_sizep); 5093c838a9fSAndrew Rybchenko 510460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5113c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_start( 5123c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5133c838a9fSAndrew Rybchenko __in uint32_t partn); 5143c838a9fSAndrew Rybchenko 515460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5163c838a9fSAndrew Rybchenko efx_mcdi_nvram_read( 5173c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5183c838a9fSAndrew Rybchenko __in uint32_t partn, 5193c838a9fSAndrew Rybchenko __in uint32_t offset, 5203c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5219ad7e03fSAndrew Rybchenko __in size_t size, 5229ad7e03fSAndrew Rybchenko __in uint32_t mode); 5233c838a9fSAndrew Rybchenko 524460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5253c838a9fSAndrew Rybchenko efx_mcdi_nvram_erase( 5263c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5273c838a9fSAndrew Rybchenko __in uint32_t partn, 5283c838a9fSAndrew Rybchenko __in uint32_t offset, 5293c838a9fSAndrew Rybchenko __in size_t size); 5303c838a9fSAndrew Rybchenko 531460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5323c838a9fSAndrew Rybchenko efx_mcdi_nvram_write( 5333c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5343c838a9fSAndrew Rybchenko __in uint32_t partn, 5353c838a9fSAndrew Rybchenko __in uint32_t offset, 5363c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5373c838a9fSAndrew Rybchenko __in size_t size); 5383c838a9fSAndrew Rybchenko 539460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5403c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_finish( 5413c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5423c838a9fSAndrew Rybchenko __in uint32_t partn, 5433c838a9fSAndrew Rybchenko __in boolean_t reboot); 5443c838a9fSAndrew Rybchenko 5453c838a9fSAndrew Rybchenko #if EFSYS_OPT_DIAG 5463c838a9fSAndrew Rybchenko 547460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5483c838a9fSAndrew Rybchenko efx_mcdi_nvram_test( 5493c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5503c838a9fSAndrew Rybchenko __in uint32_t partn); 5513c838a9fSAndrew Rybchenko 5523c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_DIAG */ 5533c838a9fSAndrew Rybchenko 5543c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */ 5553c838a9fSAndrew Rybchenko 5560c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING 5570c848230SAndrew Rybchenko 5580c848230SAndrew Rybchenko typedef struct efx_lic_ops_s { 5590c848230SAndrew Rybchenko efx_rc_t (*elo_update_licenses)(efx_nic_t *); 5600c848230SAndrew Rybchenko efx_rc_t (*elo_get_key_stats)(efx_nic_t *, efx_key_stats_t *); 5610c848230SAndrew Rybchenko efx_rc_t (*elo_app_state)(efx_nic_t *, uint64_t, boolean_t *); 5620c848230SAndrew Rybchenko efx_rc_t (*elo_get_id)(efx_nic_t *, size_t, uint32_t *, 5630c848230SAndrew Rybchenko size_t *, uint8_t *); 564fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_find_start) 565fc3a62cfSAndrew Rybchenko (efx_nic_t *, caddr_t, size_t, uint32_t *); 566fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_find_end)(efx_nic_t *, caddr_t, size_t, 567fc3a62cfSAndrew Rybchenko uint32_t , uint32_t *); 568fc3a62cfSAndrew Rybchenko boolean_t (*elo_find_key)(efx_nic_t *, caddr_t, size_t, 569fc3a62cfSAndrew Rybchenko uint32_t, uint32_t *, uint32_t *); 570fc3a62cfSAndrew Rybchenko boolean_t (*elo_validate_key)(efx_nic_t *, 571fc3a62cfSAndrew Rybchenko caddr_t, uint32_t); 572fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_read_key)(efx_nic_t *, 573fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, uint32_t, 574fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t *); 575fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_write_key)(efx_nic_t *, 576fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, 577fc3a62cfSAndrew Rybchenko caddr_t, uint32_t, uint32_t *); 578fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_delete_key)(efx_nic_t *, 579fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, 580fc3a62cfSAndrew Rybchenko uint32_t, uint32_t, uint32_t *); 581fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_create_partition)(efx_nic_t *, 582fc3a62cfSAndrew Rybchenko caddr_t, size_t); 583fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_finish_partition)(efx_nic_t *, 584fc3a62cfSAndrew Rybchenko caddr_t, size_t); 5850c848230SAndrew Rybchenko } efx_lic_ops_t; 5860c848230SAndrew Rybchenko 5870c848230SAndrew Rybchenko #endif 5880c848230SAndrew Rybchenko 5893c838a9fSAndrew Rybchenko typedef struct efx_drv_cfg_s { 5903c838a9fSAndrew Rybchenko uint32_t edc_min_vi_count; 5913c838a9fSAndrew Rybchenko uint32_t edc_max_vi_count; 5923c838a9fSAndrew Rybchenko 5933c838a9fSAndrew Rybchenko uint32_t edc_max_piobuf_count; 5943c838a9fSAndrew Rybchenko uint32_t edc_pio_alloc_size; 5953c838a9fSAndrew Rybchenko } efx_drv_cfg_t; 5963c838a9fSAndrew Rybchenko 597e948693eSPhilip Paeps struct efx_nic_s { 598e948693eSPhilip Paeps uint32_t en_magic; 599e948693eSPhilip Paeps efx_family_t en_family; 600e948693eSPhilip Paeps uint32_t en_features; 601e948693eSPhilip Paeps efsys_identifier_t *en_esip; 602e948693eSPhilip Paeps efsys_lock_t *en_eslp; 603e948693eSPhilip Paeps efsys_bar_t *en_esbp; 604e948693eSPhilip Paeps unsigned int en_mod_flags; 605e948693eSPhilip Paeps unsigned int en_reset_flags; 606e948693eSPhilip Paeps efx_nic_cfg_t en_nic_cfg; 6073c838a9fSAndrew Rybchenko efx_drv_cfg_t en_drv_cfg; 608e948693eSPhilip Paeps efx_port_t en_port; 609e948693eSPhilip Paeps efx_mon_t en_mon; 610e948693eSPhilip Paeps efx_intr_t en_intr; 611e948693eSPhilip Paeps uint32_t en_ev_qcount; 612e948693eSPhilip Paeps uint32_t en_rx_qcount; 613e948693eSPhilip Paeps uint32_t en_tx_qcount; 614ec831f7fSAndrew Rybchenko const efx_nic_ops_t *en_enop; 615ec831f7fSAndrew Rybchenko const efx_ev_ops_t *en_eevop; 616ec831f7fSAndrew Rybchenko const efx_tx_ops_t *en_etxop; 617ec831f7fSAndrew Rybchenko const efx_rx_ops_t *en_erxop; 618e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 619e948693eSPhilip Paeps efx_filter_t en_filter; 620ec831f7fSAndrew Rybchenko const efx_filter_ops_t *en_efop; 621e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 6223c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 6233c838a9fSAndrew Rybchenko efx_mcdi_t en_mcdi; 6243c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 625e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 626e948693eSPhilip Paeps efx_nvram_type_t en_nvram_locked; 627ec831f7fSAndrew Rybchenko const efx_nvram_ops_t *en_envop; 628e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 629e948693eSPhilip Paeps #if EFSYS_OPT_VPD 630ec831f7fSAndrew Rybchenko const efx_vpd_ops_t *en_evpdop; 631e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6323c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 6333c838a9fSAndrew Rybchenko efx_rx_hash_support_t en_hash_support; 6343c838a9fSAndrew Rybchenko efx_rx_scale_support_t en_rss_support; 6353c838a9fSAndrew Rybchenko uint32_t en_rss_context; 6363c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 6373c838a9fSAndrew Rybchenko uint32_t en_vport_id; 6380c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING 639ec831f7fSAndrew Rybchenko const efx_lic_ops_t *en_elop; 6405df3232cSAndrew Rybchenko boolean_t en_licensing_supported; 6410c848230SAndrew Rybchenko #endif 642e948693eSPhilip Paeps union { 643e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 644e948693eSPhilip Paeps struct { 645e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD 646e948693eSPhilip Paeps unsigned int enu_partn_mask; 647e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */ 648e948693eSPhilip Paeps #if EFSYS_OPT_VPD 649e948693eSPhilip Paeps caddr_t enu_svpd; 650e948693eSPhilip Paeps size_t enu_svpd_length; 651e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6523c838a9fSAndrew Rybchenko int enu_unused; 653e948693eSPhilip Paeps } siena; 654e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 655e7119ad9SAndrew Rybchenko int enu_unused; 656e948693eSPhilip Paeps } en_u; 657e7119ad9SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 658e7119ad9SAndrew Rybchenko union en_arch { 659e7119ad9SAndrew Rybchenko struct { 660e7119ad9SAndrew Rybchenko int ena_vi_base; 661e7119ad9SAndrew Rybchenko int ena_vi_count; 662426f453bSAndrew Rybchenko int ena_vi_shift; 663e7119ad9SAndrew Rybchenko #if EFSYS_OPT_VPD 664e7119ad9SAndrew Rybchenko caddr_t ena_svpd; 665e7119ad9SAndrew Rybchenko size_t ena_svpd_length; 666e7119ad9SAndrew Rybchenko #endif /* EFSYS_OPT_VPD */ 667e7119ad9SAndrew Rybchenko efx_piobuf_handle_t ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS]; 668e7119ad9SAndrew Rybchenko uint32_t ena_piobuf_count; 669e7119ad9SAndrew Rybchenko uint32_t ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS]; 670e7119ad9SAndrew Rybchenko uint32_t ena_pio_write_vi_base; 671e7119ad9SAndrew Rybchenko /* Memory BAR mapping regions */ 672e7119ad9SAndrew Rybchenko uint32_t ena_uc_mem_map_offset; 673e7119ad9SAndrew Rybchenko size_t ena_uc_mem_map_size; 674e7119ad9SAndrew Rybchenko uint32_t ena_wc_mem_map_offset; 675e7119ad9SAndrew Rybchenko size_t ena_wc_mem_map_size; 676e7119ad9SAndrew Rybchenko } ef10; 677e7119ad9SAndrew Rybchenko } en_arch; 678e7119ad9SAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 679e948693eSPhilip Paeps }; 680e948693eSPhilip Paeps 681e948693eSPhilip Paeps 682e948693eSPhilip Paeps #define EFX_NIC_MAGIC 0x02121996 683e948693eSPhilip Paeps 684e948693eSPhilip Paeps typedef boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *, 685e948693eSPhilip Paeps const efx_ev_callbacks_t *, void *); 686e948693eSPhilip Paeps 6873c838a9fSAndrew Rybchenko typedef struct efx_evq_rxq_state_s { 6883c838a9fSAndrew Rybchenko unsigned int eers_rx_read_ptr; 6893c838a9fSAndrew Rybchenko unsigned int eers_rx_mask; 6903c838a9fSAndrew Rybchenko } efx_evq_rxq_state_t; 6913c838a9fSAndrew Rybchenko 692e948693eSPhilip Paeps struct efx_evq_s { 693e948693eSPhilip Paeps uint32_t ee_magic; 694e948693eSPhilip Paeps efx_nic_t *ee_enp; 695e948693eSPhilip Paeps unsigned int ee_index; 696e948693eSPhilip Paeps unsigned int ee_mask; 697e948693eSPhilip Paeps efsys_mem_t *ee_esmp; 698e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 699e948693eSPhilip Paeps uint32_t ee_stat[EV_NQSTATS]; 700e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 7013c838a9fSAndrew Rybchenko 7023c838a9fSAndrew Rybchenko efx_ev_handler_t ee_rx; 7033c838a9fSAndrew Rybchenko efx_ev_handler_t ee_tx; 7043c838a9fSAndrew Rybchenko efx_ev_handler_t ee_driver; 7053c838a9fSAndrew Rybchenko efx_ev_handler_t ee_global; 7063c838a9fSAndrew Rybchenko efx_ev_handler_t ee_drv_gen; 7073c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 7083c838a9fSAndrew Rybchenko efx_ev_handler_t ee_mcdi; 7093c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 7103c838a9fSAndrew Rybchenko 7113c838a9fSAndrew Rybchenko efx_evq_rxq_state_t ee_rxq_state[EFX_EV_RX_NLABELS]; 712e948693eSPhilip Paeps }; 713e948693eSPhilip Paeps 714e948693eSPhilip Paeps #define EFX_EVQ_MAGIC 0x08081997 715e948693eSPhilip Paeps 716af9078c3SAndrew Rybchenko #define EFX_EVQ_SIENA_TIMER_QUANTUM_NS 6144 /* 768 cycles */ 717e948693eSPhilip Paeps 718e948693eSPhilip Paeps struct efx_rxq_s { 719e948693eSPhilip Paeps uint32_t er_magic; 720e948693eSPhilip Paeps efx_nic_t *er_enp; 7213c838a9fSAndrew Rybchenko efx_evq_t *er_eep; 722e948693eSPhilip Paeps unsigned int er_index; 7233c838a9fSAndrew Rybchenko unsigned int er_label; 724e948693eSPhilip Paeps unsigned int er_mask; 725e948693eSPhilip Paeps efsys_mem_t *er_esmp; 726e948693eSPhilip Paeps }; 727e948693eSPhilip Paeps 728e948693eSPhilip Paeps #define EFX_RXQ_MAGIC 0x15022005 729e948693eSPhilip Paeps 730e948693eSPhilip Paeps struct efx_txq_s { 731e948693eSPhilip Paeps uint32_t et_magic; 732e948693eSPhilip Paeps efx_nic_t *et_enp; 733e948693eSPhilip Paeps unsigned int et_index; 734e948693eSPhilip Paeps unsigned int et_mask; 735e948693eSPhilip Paeps efsys_mem_t *et_esmp; 7363c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 7373c838a9fSAndrew Rybchenko uint32_t et_pio_bufnum; 7383c838a9fSAndrew Rybchenko uint32_t et_pio_blknum; 7393c838a9fSAndrew Rybchenko uint32_t et_pio_write_offset; 7403c838a9fSAndrew Rybchenko uint32_t et_pio_offset; 7413c838a9fSAndrew Rybchenko size_t et_pio_size; 7423c838a9fSAndrew Rybchenko #endif 743e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 744e948693eSPhilip Paeps uint32_t et_stat[TX_NQSTATS]; 745e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 746e948693eSPhilip Paeps }; 747e948693eSPhilip Paeps 748e948693eSPhilip Paeps #define EFX_TXQ_MAGIC 0x05092005 749e948693eSPhilip Paeps 750e948693eSPhilip Paeps #define EFX_MAC_ADDR_COPY(_dst, _src) \ 751e948693eSPhilip Paeps do { \ 752e948693eSPhilip Paeps (_dst)[0] = (_src)[0]; \ 753e948693eSPhilip Paeps (_dst)[1] = (_src)[1]; \ 754e948693eSPhilip Paeps (_dst)[2] = (_src)[2]; \ 755e948693eSPhilip Paeps (_dst)[3] = (_src)[3]; \ 756e948693eSPhilip Paeps (_dst)[4] = (_src)[4]; \ 757e948693eSPhilip Paeps (_dst)[5] = (_src)[5]; \ 758e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 759e948693eSPhilip Paeps } while (B_FALSE) 760e948693eSPhilip Paeps 7613c838a9fSAndrew Rybchenko #define EFX_MAC_BROADCAST_ADDR_SET(_dst) \ 7623c838a9fSAndrew Rybchenko do { \ 7633c838a9fSAndrew Rybchenko uint16_t *_d = (uint16_t *)(_dst); \ 7643c838a9fSAndrew Rybchenko _d[0] = 0xffff; \ 7653c838a9fSAndrew Rybchenko _d[1] = 0xffff; \ 7663c838a9fSAndrew Rybchenko _d[2] = 0xffff; \ 7673c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 7683c838a9fSAndrew Rybchenko } while (B_FALSE) 7693c838a9fSAndrew Rybchenko 770e948693eSPhilip Paeps #if EFSYS_OPT_CHECK_REG 771e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) \ 772e948693eSPhilip Paeps do { \ 7733c838a9fSAndrew Rybchenko const char *name = #_reg; \ 774e948693eSPhilip Paeps char min = name[4]; \ 775e948693eSPhilip Paeps char max = name[5]; \ 776e948693eSPhilip Paeps char rev; \ 777e948693eSPhilip Paeps \ 778e948693eSPhilip Paeps switch ((_enp)->en_family) { \ 779e948693eSPhilip Paeps case EFX_FAMILY_SIENA: \ 780e948693eSPhilip Paeps rev = 'C'; \ 781e948693eSPhilip Paeps break; \ 782e948693eSPhilip Paeps \ 7833c838a9fSAndrew Rybchenko case EFX_FAMILY_HUNTINGTON: \ 7843c838a9fSAndrew Rybchenko rev = 'D'; \ 7853c838a9fSAndrew Rybchenko break; \ 7863c838a9fSAndrew Rybchenko \ 78734f6ea29SAndrew Rybchenko case EFX_FAMILY_MEDFORD: \ 78834f6ea29SAndrew Rybchenko rev = 'E'; \ 78934f6ea29SAndrew Rybchenko break; \ 79034f6ea29SAndrew Rybchenko \ 791e948693eSPhilip Paeps default: \ 792e948693eSPhilip Paeps rev = '?'; \ 793e948693eSPhilip Paeps break; \ 794e948693eSPhilip Paeps } \ 795e948693eSPhilip Paeps \ 796e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, >=, min); \ 797e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, <=, max); \ 798e948693eSPhilip Paeps \ 799e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 800e948693eSPhilip Paeps } while (B_FALSE) 801e948693eSPhilip Paeps #else 802e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) do { \ 803e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 804e948693eSPhilip Paeps } while(B_FALSE) 805e948693eSPhilip Paeps #endif 806e948693eSPhilip Paeps 807e948693eSPhilip Paeps #define EFX_BAR_READD(_enp, _reg, _edp, _lock) \ 808e948693eSPhilip Paeps do { \ 809e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 810e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST, \ 811e948693eSPhilip Paeps (_edp), (_lock)); \ 812e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_readd, const char *, #_reg, \ 813e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 814e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 815e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 816e948693eSPhilip Paeps } while (B_FALSE) 817e948693eSPhilip Paeps 818e948693eSPhilip Paeps #define EFX_BAR_WRITED(_enp, _reg, _edp, _lock) \ 819e948693eSPhilip Paeps do { \ 820e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 821e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_writed, const char *, #_reg, \ 822e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 823e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 824e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST, \ 825e948693eSPhilip Paeps (_edp), (_lock)); \ 826e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 827e948693eSPhilip Paeps } while (B_FALSE) 828e948693eSPhilip Paeps 829e948693eSPhilip Paeps #define EFX_BAR_READQ(_enp, _reg, _eqp) \ 830e948693eSPhilip Paeps do { \ 831e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 832e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST, \ 833e948693eSPhilip Paeps (_eqp)); \ 834e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_readq, const char *, #_reg, \ 835e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 836e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 837e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 838e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 839e948693eSPhilip Paeps } while (B_FALSE) 840e948693eSPhilip Paeps 841e948693eSPhilip Paeps #define EFX_BAR_WRITEQ(_enp, _reg, _eqp) \ 842e948693eSPhilip Paeps do { \ 843e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 844e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg, \ 845e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 846e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 847e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 848e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST, \ 849e948693eSPhilip Paeps (_eqp)); \ 850e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 851e948693eSPhilip Paeps } while (B_FALSE) 852e948693eSPhilip Paeps 853e948693eSPhilip Paeps #define EFX_BAR_READO(_enp, _reg, _eop) \ 854e948693eSPhilip Paeps do { \ 855e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 856e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST, \ 857e948693eSPhilip Paeps (_eop), B_TRUE); \ 858e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_reado, const char *, #_reg, \ 859e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 860e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 861e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 862e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 863e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 864e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 865e948693eSPhilip Paeps } while (B_FALSE) 866e948693eSPhilip Paeps 867e948693eSPhilip Paeps #define EFX_BAR_WRITEO(_enp, _reg, _eop) \ 868e948693eSPhilip Paeps do { \ 869e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 870e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg, \ 871e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 872e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 873e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 874e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 875e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 876e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST, \ 877e948693eSPhilip Paeps (_eop), B_TRUE); \ 878e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 879e948693eSPhilip Paeps } while (B_FALSE) 880e948693eSPhilip Paeps 881e948693eSPhilip Paeps #define EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock) \ 882e948693eSPhilip Paeps do { \ 883e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 884e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, \ 885e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 886e948693eSPhilip Paeps (_edp), (_lock)); \ 887e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg, \ 888e948693eSPhilip Paeps uint32_t, (_index), \ 889e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 890e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 891e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 892e948693eSPhilip Paeps } while (B_FALSE) 893e948693eSPhilip Paeps 894e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock) \ 895e948693eSPhilip Paeps do { \ 896e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 897e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 898e948693eSPhilip Paeps uint32_t, (_index), \ 899e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 900e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 901e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 902e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 903e948693eSPhilip Paeps (_edp), (_lock)); \ 904e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 905e948693eSPhilip Paeps } while (B_FALSE) 906e948693eSPhilip Paeps 9073c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITED2(_enp, _reg, _index, _edp, _lock) \ 9083c838a9fSAndrew Rybchenko do { \ 9093c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 9103c838a9fSAndrew Rybchenko EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 9113c838a9fSAndrew Rybchenko uint32_t, (_index), \ 9123c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 9133c838a9fSAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 9143c838a9fSAndrew Rybchenko EFSYS_BAR_WRITED((_enp)->en_esbp, \ 9153c838a9fSAndrew Rybchenko (_reg ## _OFST + \ 9163c838a9fSAndrew Rybchenko (2 * sizeof (efx_dword_t)) + \ 9173c838a9fSAndrew Rybchenko ((_index) * _reg ## _STEP)), \ 9183c838a9fSAndrew Rybchenko (_edp), (_lock)); \ 9193c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 9203c838a9fSAndrew Rybchenko } while (B_FALSE) 9213c838a9fSAndrew Rybchenko 922e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock) \ 923e948693eSPhilip Paeps do { \ 924e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 925e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 926e948693eSPhilip Paeps uint32_t, (_index), \ 927e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 928e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 929e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 930e948693eSPhilip Paeps (_reg ## _OFST + \ 931e948693eSPhilip Paeps (3 * sizeof (efx_dword_t)) + \ 932e948693eSPhilip Paeps ((_index) * _reg ## _STEP)), \ 933e948693eSPhilip Paeps (_edp), (_lock)); \ 934e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 935e948693eSPhilip Paeps } while (B_FALSE) 936e948693eSPhilip Paeps 937e948693eSPhilip Paeps #define EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp) \ 938e948693eSPhilip Paeps do { \ 939e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 940e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, \ 941e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 942e948693eSPhilip Paeps (_eqp)); \ 943e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg, \ 944e948693eSPhilip Paeps uint32_t, (_index), \ 945e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 946e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 947e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 948e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 949e948693eSPhilip Paeps } while (B_FALSE) 950e948693eSPhilip Paeps 951e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp) \ 952e948693eSPhilip Paeps do { \ 953e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 954e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg, \ 955e948693eSPhilip Paeps uint32_t, (_index), \ 956e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 957e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 958e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 959e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, \ 960e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 961e948693eSPhilip Paeps (_eqp)); \ 962e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 963e948693eSPhilip Paeps } while (B_FALSE) 964e948693eSPhilip Paeps 9653c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock) \ 966e948693eSPhilip Paeps do { \ 967e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 968e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, \ 969e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 9703c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 971e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg, \ 972e948693eSPhilip Paeps uint32_t, (_index), \ 973e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 974e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 975e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 976e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 977e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 978e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 979e948693eSPhilip Paeps } while (B_FALSE) 980e948693eSPhilip Paeps 9813c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock) \ 982e948693eSPhilip Paeps do { \ 983e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 984e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg, \ 985e948693eSPhilip Paeps uint32_t, (_index), \ 986e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 987e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 988e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 989e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 990e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 991e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, \ 992e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 9933c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 9943c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 9953c838a9fSAndrew Rybchenko } while (B_FALSE) 9963c838a9fSAndrew Rybchenko 9973c838a9fSAndrew Rybchenko /* 9983c838a9fSAndrew Rybchenko * Allow drivers to perform optimised 128-bit doorbell writes. 9993c838a9fSAndrew Rybchenko * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are 10003c838a9fSAndrew Rybchenko * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid 10013c838a9fSAndrew Rybchenko * the need for locking in the host, and are the only ones known to be safe to 10023c838a9fSAndrew Rybchenko * use 128-bites write with. 10033c838a9fSAndrew Rybchenko */ 10043c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_DOORBELL_WRITEO(_enp, _reg, _index, _eop) \ 10053c838a9fSAndrew Rybchenko do { \ 10063c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 10073c838a9fSAndrew Rybchenko EFSYS_PROBE7(efx_bar_tbl_doorbell_writeo, \ 10083c838a9fSAndrew Rybchenko const char *, \ 10093c838a9fSAndrew Rybchenko #_reg, \ 10103c838a9fSAndrew Rybchenko uint32_t, (_index), \ 10113c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 10123c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[3], \ 10133c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[2], \ 10143c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[1], \ 10153c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[0]); \ 10163c838a9fSAndrew Rybchenko EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp, \ 10173c838a9fSAndrew Rybchenko (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10183c838a9fSAndrew Rybchenko (_eop)); \ 10193c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10203c838a9fSAndrew Rybchenko } while (B_FALSE) 10213c838a9fSAndrew Rybchenko 10223c838a9fSAndrew Rybchenko #define EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _wptr, _owptr) \ 10233c838a9fSAndrew Rybchenko do { \ 10243c838a9fSAndrew Rybchenko unsigned int _new = (_wptr); \ 10253c838a9fSAndrew Rybchenko unsigned int _old = (_owptr); \ 10263c838a9fSAndrew Rybchenko \ 10273c838a9fSAndrew Rybchenko if ((_new) >= (_old)) \ 10283c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10293c838a9fSAndrew Rybchenko (_old) * sizeof (efx_desc_t), \ 10303c838a9fSAndrew Rybchenko ((_new) - (_old)) * sizeof (efx_desc_t)); \ 10313c838a9fSAndrew Rybchenko else \ 10323c838a9fSAndrew Rybchenko /* \ 10333c838a9fSAndrew Rybchenko * It is cheaper to sync entire map than sync \ 10343c838a9fSAndrew Rybchenko * two parts especially when offset/size are \ 10353c838a9fSAndrew Rybchenko * ignored and entire map is synced in any case.\ 10363c838a9fSAndrew Rybchenko */ \ 10373c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10383c838a9fSAndrew Rybchenko 0, \ 10393c838a9fSAndrew Rybchenko (_entries) * sizeof (efx_desc_t)); \ 1040e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1041e948693eSPhilip Paeps } while (B_FALSE) 1042e948693eSPhilip Paeps 1043460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 10443c838a9fSAndrew Rybchenko efx_nic_biu_test( 10453c838a9fSAndrew Rybchenko __in efx_nic_t *enp); 10463c838a9fSAndrew Rybchenko 1047460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1048e948693eSPhilip Paeps efx_mac_select( 1049e948693eSPhilip Paeps __in efx_nic_t *enp); 1050e948693eSPhilip Paeps 10513c838a9fSAndrew Rybchenko extern void 10523c838a9fSAndrew Rybchenko efx_mac_multicast_hash_compute( 10533c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 10543c838a9fSAndrew Rybchenko __in int count, 10553c838a9fSAndrew Rybchenko __out efx_oword_t *hash_low, 10563c838a9fSAndrew Rybchenko __out efx_oword_t *hash_high); 10573c838a9fSAndrew Rybchenko 1058460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1059e948693eSPhilip Paeps efx_phy_probe( 1060e948693eSPhilip Paeps __in efx_nic_t *enp); 1061e948693eSPhilip Paeps 1062e948693eSPhilip Paeps extern void 1063e948693eSPhilip Paeps efx_phy_unprobe( 1064e948693eSPhilip Paeps __in efx_nic_t *enp); 1065e948693eSPhilip Paeps 1066e948693eSPhilip Paeps #if EFSYS_OPT_VPD 1067e948693eSPhilip Paeps 1068e948693eSPhilip Paeps /* VPD utility functions */ 1069e948693eSPhilip Paeps 1070460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1071e948693eSPhilip Paeps efx_vpd_hunk_length( 1072e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1073e948693eSPhilip Paeps __in size_t size, 1074e948693eSPhilip Paeps __out size_t *lengthp); 1075e948693eSPhilip Paeps 1076460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1077e948693eSPhilip Paeps efx_vpd_hunk_verify( 1078e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1079e948693eSPhilip Paeps __in size_t size, 1080e948693eSPhilip Paeps __out_opt boolean_t *cksummedp); 1081e948693eSPhilip Paeps 1082460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1083e948693eSPhilip Paeps efx_vpd_hunk_reinit( 10843c838a9fSAndrew Rybchenko __in_bcount(size) caddr_t data, 1085e948693eSPhilip Paeps __in size_t size, 1086e948693eSPhilip Paeps __in boolean_t wantpid); 1087e948693eSPhilip Paeps 1088460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1089e948693eSPhilip Paeps efx_vpd_hunk_get( 1090e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1091e948693eSPhilip Paeps __in size_t size, 1092e948693eSPhilip Paeps __in efx_vpd_tag_t tag, 1093e948693eSPhilip Paeps __in efx_vpd_keyword_t keyword, 1094e948693eSPhilip Paeps __out unsigned int *payloadp, 1095e948693eSPhilip Paeps __out uint8_t *paylenp); 1096e948693eSPhilip Paeps 1097460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1098e948693eSPhilip Paeps efx_vpd_hunk_next( 1099e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1100e948693eSPhilip Paeps __in size_t size, 1101e948693eSPhilip Paeps __out efx_vpd_tag_t *tagp, 1102e948693eSPhilip Paeps __out efx_vpd_keyword_t *keyword, 110386ec4b85SAndrew Rybchenko __out_opt unsigned int *payloadp, 1104e948693eSPhilip Paeps __out_opt uint8_t *paylenp, 1105e948693eSPhilip Paeps __inout unsigned int *contp); 1106e948693eSPhilip Paeps 1107460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1108e948693eSPhilip Paeps efx_vpd_hunk_set( 1109e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1110e948693eSPhilip Paeps __in size_t size, 1111e948693eSPhilip Paeps __in efx_vpd_value_t *evvp); 1112e948693eSPhilip Paeps 1113e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 1114e948693eSPhilip Paeps 1115e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 1116e948693eSPhilip Paeps 11173c838a9fSAndrew Rybchenko extern efx_sram_pattern_fn_t __efx_sram_pattern_fns[]; 1118e948693eSPhilip Paeps 1119e948693eSPhilip Paeps typedef struct efx_register_set_s { 1120e948693eSPhilip Paeps unsigned int address; 1121e948693eSPhilip Paeps unsigned int step; 1122e948693eSPhilip Paeps unsigned int rows; 1123e948693eSPhilip Paeps efx_oword_t mask; 1124e948693eSPhilip Paeps } efx_register_set_t; 1125e948693eSPhilip Paeps 1126460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1127e948693eSPhilip Paeps efx_nic_test_registers( 1128e948693eSPhilip Paeps __in efx_nic_t *enp, 1129e948693eSPhilip Paeps __in efx_register_set_t *rsp, 1130e948693eSPhilip Paeps __in size_t count); 1131e948693eSPhilip Paeps 1132460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1133e948693eSPhilip Paeps efx_nic_test_tables( 1134e948693eSPhilip Paeps __in efx_nic_t *enp, 1135e948693eSPhilip Paeps __in efx_register_set_t *rsp, 1136e948693eSPhilip Paeps __in efx_pattern_type_t pattern, 1137e948693eSPhilip Paeps __in size_t count); 1138e948693eSPhilip Paeps 1139e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 1140e948693eSPhilip Paeps 11413c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 11423c838a9fSAndrew Rybchenko 1143460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11443c838a9fSAndrew Rybchenko efx_mcdi_set_workaround( 11453c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11463c838a9fSAndrew Rybchenko __in uint32_t type, 11473c838a9fSAndrew Rybchenko __in boolean_t enabled, 11483c838a9fSAndrew Rybchenko __out_opt uint32_t *flagsp); 11493c838a9fSAndrew Rybchenko 1150460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11513c838a9fSAndrew Rybchenko efx_mcdi_get_workarounds( 11523c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11533c838a9fSAndrew Rybchenko __out_opt uint32_t *implementedp, 11543c838a9fSAndrew Rybchenko __out_opt uint32_t *enabledp); 11553c838a9fSAndrew Rybchenko 11563c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 11573c838a9fSAndrew Rybchenko 1158e948693eSPhilip Paeps #ifdef __cplusplus 1159e948693eSPhilip Paeps } 1160e948693eSPhilip Paeps #endif 1161e948693eSPhilip Paeps 1162e948693eSPhilip Paeps #endif /* _SYS_EFX_IMPL_H */ 1163