xref: /freebsd/sys/dev/sfxge/common/efx_impl.h (revision 5d846e87968b9e98f59a3f950ffb5c6efb9f9022)
1e948693eSPhilip Paeps /*-
23c838a9fSAndrew Rybchenko  * Copyright (c) 2007-2015 Solarflare Communications Inc.
33c838a9fSAndrew Rybchenko  * All rights reserved.
4e948693eSPhilip Paeps  *
5e948693eSPhilip Paeps  * Redistribution and use in source and binary forms, with or without
63c838a9fSAndrew Rybchenko  * modification, are permitted provided that the following conditions are met:
7e948693eSPhilip Paeps  *
83c838a9fSAndrew Rybchenko  * 1. Redistributions of source code must retain the above copyright notice,
93c838a9fSAndrew Rybchenko  *    this list of conditions and the following disclaimer.
103c838a9fSAndrew Rybchenko  * 2. Redistributions in binary form must reproduce the above copyright notice,
113c838a9fSAndrew Rybchenko  *    this list of conditions and the following disclaimer in the documentation
123c838a9fSAndrew Rybchenko  *    and/or other materials provided with the distribution.
133c838a9fSAndrew Rybchenko  *
143c838a9fSAndrew Rybchenko  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
153c838a9fSAndrew Rybchenko  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
163c838a9fSAndrew Rybchenko  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
173c838a9fSAndrew Rybchenko  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
183c838a9fSAndrew Rybchenko  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
193c838a9fSAndrew Rybchenko  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
203c838a9fSAndrew Rybchenko  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
213c838a9fSAndrew Rybchenko  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
223c838a9fSAndrew Rybchenko  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
233c838a9fSAndrew Rybchenko  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
243c838a9fSAndrew Rybchenko  * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
253c838a9fSAndrew Rybchenko  *
263c838a9fSAndrew Rybchenko  * The views and conclusions contained in the software and documentation are
273c838a9fSAndrew Rybchenko  * those of the authors and should not be interpreted as representing official
283c838a9fSAndrew Rybchenko  * policies, either expressed or implied, of the FreeBSD Project.
295dee87d7SPhilip Paeps  *
305dee87d7SPhilip Paeps  * $FreeBSD$
31e948693eSPhilip Paeps  */
32e948693eSPhilip Paeps 
33e948693eSPhilip Paeps #ifndef	_SYS_EFX_IMPL_H
34e948693eSPhilip Paeps #define	_SYS_EFX_IMPL_H
35e948693eSPhilip Paeps 
36e948693eSPhilip Paeps #include "efsys.h"
37e948693eSPhilip Paeps #include "efx.h"
38e948693eSPhilip Paeps #include "efx_regs.h"
393c838a9fSAndrew Rybchenko #include "efx_regs_ef10.h"
403c838a9fSAndrew Rybchenko 
413c838a9fSAndrew Rybchenko /* FIXME: Add definition for driver generated software events */
423c838a9fSAndrew Rybchenko #ifndef	ESE_DZ_EV_CODE_DRV_GEN_EV
433c838a9fSAndrew Rybchenko #define	ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV
443c838a9fSAndrew Rybchenko #endif
453c838a9fSAndrew Rybchenko 
463c838a9fSAndrew Rybchenko #include "efx_check.h"
473c838a9fSAndrew Rybchenko 
48e948693eSPhilip Paeps 
49e948693eSPhilip Paeps #if EFSYS_OPT_FALCON
50e948693eSPhilip Paeps #include "falcon_impl.h"
51e948693eSPhilip Paeps #endif	/* EFSYS_OPT_FALCON */
52e948693eSPhilip Paeps 
53e948693eSPhilip Paeps #if EFSYS_OPT_SIENA
54e948693eSPhilip Paeps #include "siena_impl.h"
55e948693eSPhilip Paeps #endif	/* EFSYS_OPT_SIENA */
56e948693eSPhilip Paeps 
573c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON
583c838a9fSAndrew Rybchenko #include "hunt_impl.h"
593c838a9fSAndrew Rybchenko #endif	/* EFSYS_OPT_HUNTINGTON */
603c838a9fSAndrew Rybchenko 
615f5c71ccSAndrew Rybchenko #if EFSYS_OPT_MEDFORD
625f5c71ccSAndrew Rybchenko #include "medford_impl.h"
635f5c71ccSAndrew Rybchenko #endif	/* EFSYS_OPT_MEDFORD */
645f5c71ccSAndrew Rybchenko 
655f5c71ccSAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD)
665f5c71ccSAndrew Rybchenko #include "ef10_impl.h"
675f5c71ccSAndrew Rybchenko #endif	/* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */
685f5c71ccSAndrew Rybchenko 
69e948693eSPhilip Paeps #ifdef	__cplusplus
70e948693eSPhilip Paeps extern "C" {
71e948693eSPhilip Paeps #endif
72e948693eSPhilip Paeps 
73e948693eSPhilip Paeps #define	EFX_MOD_MCDI		0x00000001
74e948693eSPhilip Paeps #define	EFX_MOD_PROBE		0x00000002
75e948693eSPhilip Paeps #define	EFX_MOD_NVRAM		0x00000004
76e948693eSPhilip Paeps #define	EFX_MOD_VPD		0x00000008
77e948693eSPhilip Paeps #define	EFX_MOD_NIC		0x00000010
78e948693eSPhilip Paeps #define	EFX_MOD_INTR		0x00000020
79e948693eSPhilip Paeps #define	EFX_MOD_EV		0x00000040
80e948693eSPhilip Paeps #define	EFX_MOD_RX		0x00000080
81e948693eSPhilip Paeps #define	EFX_MOD_TX		0x00000100
82e948693eSPhilip Paeps #define	EFX_MOD_PORT		0x00000200
83e948693eSPhilip Paeps #define	EFX_MOD_MON		0x00000400
84e948693eSPhilip Paeps #define	EFX_MOD_WOL		0x00000800
85e948693eSPhilip Paeps #define	EFX_MOD_FILTER		0x00001000
863c838a9fSAndrew Rybchenko #define	EFX_MOD_PKTFILTER	0x00002000
870c848230SAndrew Rybchenko #define	EFX_MOD_LIC		0x00004000
88e948693eSPhilip Paeps 
89e948693eSPhilip Paeps #define	EFX_RESET_MAC		0x00000001
90e948693eSPhilip Paeps #define	EFX_RESET_PHY		0x00000002
913c838a9fSAndrew Rybchenko #define	EFX_RESET_RXQ_ERR	0x00000004
923c838a9fSAndrew Rybchenko #define	EFX_RESET_TXQ_ERR	0x00000008
93e948693eSPhilip Paeps 
94e948693eSPhilip Paeps typedef enum efx_mac_type_e {
95e948693eSPhilip Paeps 	EFX_MAC_INVALID = 0,
96e948693eSPhilip Paeps 	EFX_MAC_FALCON_GMAC,
97e948693eSPhilip Paeps 	EFX_MAC_FALCON_XMAC,
98e948693eSPhilip Paeps 	EFX_MAC_SIENA,
993c838a9fSAndrew Rybchenko 	EFX_MAC_HUNTINGTON,
100e948693eSPhilip Paeps 	EFX_MAC_NTYPES
101e948693eSPhilip Paeps } efx_mac_type_t;
102e948693eSPhilip Paeps 
1033c838a9fSAndrew Rybchenko typedef struct efx_ev_ops_s {
104460cb568SAndrew Rybchenko 	efx_rc_t	(*eevo_init)(efx_nic_t *);
1053c838a9fSAndrew Rybchenko 	void		(*eevo_fini)(efx_nic_t *);
106460cb568SAndrew Rybchenko 	efx_rc_t	(*eevo_qcreate)(efx_nic_t *, unsigned int,
1073c838a9fSAndrew Rybchenko 					  efsys_mem_t *, size_t, uint32_t,
1083c838a9fSAndrew Rybchenko 					  efx_evq_t *);
1093c838a9fSAndrew Rybchenko 	void		(*eevo_qdestroy)(efx_evq_t *);
110460cb568SAndrew Rybchenko 	efx_rc_t	(*eevo_qprime)(efx_evq_t *, unsigned int);
1113c838a9fSAndrew Rybchenko 	void		(*eevo_qpost)(efx_evq_t *, uint16_t);
112460cb568SAndrew Rybchenko 	efx_rc_t	(*eevo_qmoderate)(efx_evq_t *, unsigned int);
1133c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS
1143c838a9fSAndrew Rybchenko 	void		(*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *);
1153c838a9fSAndrew Rybchenko #endif
1163c838a9fSAndrew Rybchenko } efx_ev_ops_t;
1173c838a9fSAndrew Rybchenko 
1183c838a9fSAndrew Rybchenko typedef struct efx_tx_ops_s {
119460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_init)(efx_nic_t *);
1203c838a9fSAndrew Rybchenko 	void		(*etxo_fini)(efx_nic_t *);
121460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qcreate)(efx_nic_t *,
1223c838a9fSAndrew Rybchenko 					unsigned int, unsigned int,
1233c838a9fSAndrew Rybchenko 					efsys_mem_t *, size_t,
1243c838a9fSAndrew Rybchenko 					uint32_t, uint16_t,
1253c838a9fSAndrew Rybchenko 					efx_evq_t *, efx_txq_t *,
1263c838a9fSAndrew Rybchenko 					unsigned int *);
1273c838a9fSAndrew Rybchenko 	void		(*etxo_qdestroy)(efx_txq_t *);
128460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qpost)(efx_txq_t *, efx_buffer_t *,
1293c838a9fSAndrew Rybchenko 				      unsigned int, unsigned int,
1303c838a9fSAndrew Rybchenko 				      unsigned int *);
1313c838a9fSAndrew Rybchenko 	void		(*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int);
132460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qpace)(efx_txq_t *, unsigned int);
133460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qflush)(efx_txq_t *);
1343c838a9fSAndrew Rybchenko 	void		(*etxo_qenable)(efx_txq_t *);
135460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qpio_enable)(efx_txq_t *);
1363c838a9fSAndrew Rybchenko 	void		(*etxo_qpio_disable)(efx_txq_t *);
137460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qpio_write)(efx_txq_t *,uint8_t *, size_t,
1383c838a9fSAndrew Rybchenko 					   size_t);
139460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int,
1403c838a9fSAndrew Rybchenko 					   unsigned int *);
141460cb568SAndrew Rybchenko 	efx_rc_t	(*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *,
1423c838a9fSAndrew Rybchenko 				      unsigned int, unsigned int,
1433c838a9fSAndrew Rybchenko 				      unsigned int *);
1443c838a9fSAndrew Rybchenko 	void		(*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t,
1453c838a9fSAndrew Rybchenko 						size_t, boolean_t,
1463c838a9fSAndrew Rybchenko 						efx_desc_t *);
1473c838a9fSAndrew Rybchenko 	void		(*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t,
1483c838a9fSAndrew Rybchenko 						uint32_t, uint8_t,
1493c838a9fSAndrew Rybchenko 						efx_desc_t *);
1504ab49369SAndrew Rybchenko 	void		(*etxo_qdesc_tso2_create)(efx_txq_t *, uint16_t,
1514ab49369SAndrew Rybchenko 						uint32_t, uint16_t,
1524ab49369SAndrew Rybchenko 						efx_desc_t *, int);
1533c838a9fSAndrew Rybchenko 	void		(*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t,
1543c838a9fSAndrew Rybchenko 						efx_desc_t *);
1553c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS
1563c838a9fSAndrew Rybchenko 	void		(*etxo_qstats_update)(efx_txq_t *,
1573c838a9fSAndrew Rybchenko 					      efsys_stat_t *);
1583c838a9fSAndrew Rybchenko #endif
1593c838a9fSAndrew Rybchenko } efx_tx_ops_t;
1603c838a9fSAndrew Rybchenko 
1613c838a9fSAndrew Rybchenko typedef struct efx_rx_ops_s {
162460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_init)(efx_nic_t *);
1633c838a9fSAndrew Rybchenko 	void		(*erxo_fini)(efx_nic_t *);
1643c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER
165460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_scatter_enable)(efx_nic_t *, unsigned int);
1663c838a9fSAndrew Rybchenko #endif
1673c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE
168460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_mode_set)(efx_nic_t *, efx_rx_hash_alg_t,
1693c838a9fSAndrew Rybchenko 					       efx_rx_hash_type_t, boolean_t);
170460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_key_set)(efx_nic_t *, uint8_t *, size_t);
171460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_tbl_set)(efx_nic_t *, unsigned int *,
1723c838a9fSAndrew Rybchenko 					      size_t);
1730badfd72SAndrew Rybchenko 	uint32_t	(*erxo_prefix_hash)(efx_nic_t *, efx_rx_hash_alg_t,
1740badfd72SAndrew Rybchenko 					    uint8_t *);
1750badfd72SAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */
1760badfd72SAndrew Rybchenko 	efx_rc_t	(*erxo_prefix_pktlen)(efx_nic_t *, uint8_t *,
1770badfd72SAndrew Rybchenko 					      uint16_t *);
1783c838a9fSAndrew Rybchenko 	void		(*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t,
1793c838a9fSAndrew Rybchenko 				      unsigned int, unsigned int,
1803c838a9fSAndrew Rybchenko 				      unsigned int);
1813c838a9fSAndrew Rybchenko 	void		(*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *);
182460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_qflush)(efx_rxq_t *);
1833c838a9fSAndrew Rybchenko 	void		(*erxo_qenable)(efx_rxq_t *);
184460cb568SAndrew Rybchenko 	efx_rc_t	(*erxo_qcreate)(efx_nic_t *enp, unsigned int,
1853c838a9fSAndrew Rybchenko 					unsigned int, efx_rxq_type_t,
1863c838a9fSAndrew Rybchenko 					efsys_mem_t *, size_t, uint32_t,
1873c838a9fSAndrew Rybchenko 					efx_evq_t *, efx_rxq_t *);
1883c838a9fSAndrew Rybchenko 	void		(*erxo_qdestroy)(efx_rxq_t *);
1893c838a9fSAndrew Rybchenko } efx_rx_ops_t;
1903c838a9fSAndrew Rybchenko 
191e948693eSPhilip Paeps typedef struct efx_mac_ops_s {
192460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_reset)(efx_nic_t *); /* optional */
193460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_poll)(efx_nic_t *, efx_link_mode_t *);
194460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_up)(efx_nic_t *, boolean_t *);
195460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_addr_set)(efx_nic_t *);
196460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_reconfigure)(efx_nic_t *);
197460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_multicast_list_set)(efx_nic_t *);
198460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_filter_default_rxq_set)(efx_nic_t *,
1993c838a9fSAndrew Rybchenko 						      efx_rxq_t *, boolean_t);
2003c838a9fSAndrew Rybchenko 	void		(*emo_filter_default_rxq_clear)(efx_nic_t *);
201e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK
202460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_loopback_set)(efx_nic_t *, efx_link_mode_t,
203e948693eSPhilip Paeps 					    efx_loopback_type_t);
204e948693eSPhilip Paeps #endif	/* EFSYS_OPT_LOOPBACK */
205e948693eSPhilip Paeps #if EFSYS_OPT_MAC_STATS
206460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_stats_upload)(efx_nic_t *, efsys_mem_t *);
207460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *,
208e948693eSPhilip Paeps 					      uint16_t, boolean_t);
209460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_stats_update)(efx_nic_t *, efsys_mem_t *,
210e948693eSPhilip Paeps 					    efsys_stat_t *, uint32_t *);
211e948693eSPhilip Paeps #endif	/* EFSYS_OPT_MAC_STATS */
212e948693eSPhilip Paeps } efx_mac_ops_t;
213e948693eSPhilip Paeps 
214e948693eSPhilip Paeps typedef struct efx_phy_ops_s {
215460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_power)(efx_nic_t *, boolean_t); /* optional */
216460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_reset)(efx_nic_t *);
217460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_reconfigure)(efx_nic_t *);
218460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_verify)(efx_nic_t *);
219460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_uplink_check)(efx_nic_t *,
220e948693eSPhilip Paeps 					    boolean_t *); /* optional */
221460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_downlink_check)(efx_nic_t *, efx_link_mode_t *,
222e948693eSPhilip Paeps 					      unsigned int *, uint32_t *);
223460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_oui_get)(efx_nic_t *, uint32_t *);
224e948693eSPhilip Paeps #if EFSYS_OPT_PHY_STATS
225460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_stats_update)(efx_nic_t *, efsys_mem_t *,
226e948693eSPhilip Paeps 					    uint32_t *);
227e948693eSPhilip Paeps #endif	/* EFSYS_OPT_PHY_STATS */
228e948693eSPhilip Paeps #if EFSYS_OPT_PHY_PROPS
229e948693eSPhilip Paeps #if EFSYS_OPT_NAMES
2303c838a9fSAndrew Rybchenko 	const char	*(*epo_prop_name)(efx_nic_t *, unsigned int);
231e948693eSPhilip Paeps #endif	/* EFSYS_OPT_PHY_PROPS */
232460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_prop_get)(efx_nic_t *, unsigned int, uint32_t,
233e948693eSPhilip Paeps 					uint32_t *);
234460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_prop_set)(efx_nic_t *, unsigned int, uint32_t);
235e948693eSPhilip Paeps #endif	/* EFSYS_OPT_PHY_PROPS */
2363c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST
237460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_bist_enable_offline)(efx_nic_t *);
238460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_bist_start)(efx_nic_t *, efx_bist_type_t);
239460cb568SAndrew Rybchenko 	efx_rc_t	(*epo_bist_poll)(efx_nic_t *, efx_bist_type_t,
2403c838a9fSAndrew Rybchenko 					 efx_bist_result_t *, uint32_t *,
241e948693eSPhilip Paeps 					 unsigned long *, size_t);
2423c838a9fSAndrew Rybchenko 	void		(*epo_bist_stop)(efx_nic_t *, efx_bist_type_t);
2433c838a9fSAndrew Rybchenko #endif	/* EFSYS_OPT_BIST */
244e948693eSPhilip Paeps } efx_phy_ops_t;
245e948693eSPhilip Paeps 
2463c838a9fSAndrew Rybchenko #if EFSYS_OPT_FILTER
2473c838a9fSAndrew Rybchenko typedef struct efx_filter_ops_s {
248460cb568SAndrew Rybchenko 	efx_rc_t	(*efo_init)(efx_nic_t *);
2493c838a9fSAndrew Rybchenko 	void		(*efo_fini)(efx_nic_t *);
250460cb568SAndrew Rybchenko 	efx_rc_t	(*efo_restore)(efx_nic_t *);
251460cb568SAndrew Rybchenko 	efx_rc_t	(*efo_add)(efx_nic_t *, efx_filter_spec_t *,
2523c838a9fSAndrew Rybchenko 				   boolean_t may_replace);
253460cb568SAndrew Rybchenko 	efx_rc_t	(*efo_delete)(efx_nic_t *, efx_filter_spec_t *);
254460cb568SAndrew Rybchenko 	efx_rc_t	(*efo_supported_filters)(efx_nic_t *, uint32_t *, size_t *);
255460cb568SAndrew Rybchenko 	efx_rc_t	(*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t,
2563c838a9fSAndrew Rybchenko 				   boolean_t, boolean_t, boolean_t,
2573c838a9fSAndrew Rybchenko 				   uint8_t const *, int);
2583c838a9fSAndrew Rybchenko } efx_filter_ops_t;
2593c838a9fSAndrew Rybchenko 
260460cb568SAndrew Rybchenko extern	__checkReturn	efx_rc_t
2613c838a9fSAndrew Rybchenko efx_filter_reconfigure(
2623c838a9fSAndrew Rybchenko 	__in				efx_nic_t *enp,
2633c838a9fSAndrew Rybchenko 	__in_ecount(6)			uint8_t const *mac_addr,
2643c838a9fSAndrew Rybchenko 	__in				boolean_t all_unicst,
2653c838a9fSAndrew Rybchenko 	__in				boolean_t mulcst,
2663c838a9fSAndrew Rybchenko 	__in				boolean_t all_mulcst,
2673c838a9fSAndrew Rybchenko 	__in				boolean_t brdcst,
2683c838a9fSAndrew Rybchenko 	__in_ecount(6*count)		uint8_t const *addrs,
2693c838a9fSAndrew Rybchenko 	__in				int count);
2703c838a9fSAndrew Rybchenko 
2713c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */
2723c838a9fSAndrew Rybchenko 
2733c838a9fSAndrew Rybchenko 
274e948693eSPhilip Paeps typedef struct efx_port_s {
275e948693eSPhilip Paeps 	efx_mac_type_t		ep_mac_type;
276e948693eSPhilip Paeps 	uint32_t  		ep_phy_type;
277e948693eSPhilip Paeps 	uint8_t			ep_port;
278e948693eSPhilip Paeps 	uint32_t		ep_mac_pdu;
279e948693eSPhilip Paeps 	uint8_t			ep_mac_addr[6];
280e948693eSPhilip Paeps 	efx_link_mode_t		ep_link_mode;
2813c838a9fSAndrew Rybchenko 	boolean_t		ep_all_unicst;
2823c838a9fSAndrew Rybchenko 	boolean_t		ep_mulcst;
2833c838a9fSAndrew Rybchenko 	boolean_t		ep_all_mulcst;
284e948693eSPhilip Paeps 	boolean_t		ep_brdcst;
285e948693eSPhilip Paeps 	unsigned int		ep_fcntl;
286e948693eSPhilip Paeps 	boolean_t		ep_fcntl_autoneg;
287e948693eSPhilip Paeps 	efx_oword_t		ep_multicst_hash[2];
2883c838a9fSAndrew Rybchenko 	uint8_t			ep_mulcst_addr_list[EFX_MAC_ADDR_LEN *
2893c838a9fSAndrew Rybchenko 						    EFX_MAC_MULTICAST_LIST_MAX];
2903c838a9fSAndrew Rybchenko 	uint32_t		ep_mulcst_addr_count;
291e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK
292e948693eSPhilip Paeps 	efx_loopback_type_t	ep_loopback_type;
293e948693eSPhilip Paeps 	efx_link_mode_t		ep_loopback_link_mode;
294e948693eSPhilip Paeps #endif	/* EFSYS_OPT_LOOPBACK */
295e948693eSPhilip Paeps #if EFSYS_OPT_PHY_FLAGS
296e948693eSPhilip Paeps 	uint32_t		ep_phy_flags;
297e948693eSPhilip Paeps #endif	/* EFSYS_OPT_PHY_FLAGS */
298e948693eSPhilip Paeps #if EFSYS_OPT_PHY_LED_CONTROL
299e948693eSPhilip Paeps 	efx_phy_led_mode_t	ep_phy_led_mode;
300e948693eSPhilip Paeps #endif	/* EFSYS_OPT_PHY_LED_CONTROL */
301e948693eSPhilip Paeps 	efx_phy_media_type_t	ep_fixed_port_type;
302e948693eSPhilip Paeps 	efx_phy_media_type_t	ep_module_type;
303e948693eSPhilip Paeps 	uint32_t		ep_adv_cap_mask;
304e948693eSPhilip Paeps 	uint32_t		ep_lp_cap_mask;
305e948693eSPhilip Paeps 	uint32_t		ep_default_adv_cap_mask;
306e948693eSPhilip Paeps 	uint32_t		ep_phy_cap_mask;
307e948693eSPhilip Paeps #if EFSYS_OPT_PHY_TXC43128 || EFSYS_OPT_PHY_QT2025C
308e948693eSPhilip Paeps 	union {
309e948693eSPhilip Paeps 		struct {
310e948693eSPhilip Paeps 			unsigned int	bug10934_count;
311e948693eSPhilip Paeps 		} ep_txc43128;
312e948693eSPhilip Paeps 		struct {
313e948693eSPhilip Paeps 			unsigned int	bug17190_count;
314e948693eSPhilip Paeps 		} ep_qt2025c;
315e948693eSPhilip Paeps 	};
316e948693eSPhilip Paeps #endif
317e948693eSPhilip Paeps 	boolean_t		ep_mac_poll_needed; /* falcon only */
318e948693eSPhilip Paeps 	boolean_t		ep_mac_up; /* falcon only */
319e948693eSPhilip Paeps 	uint32_t		ep_fwver; /* falcon only */
320e948693eSPhilip Paeps 	boolean_t		ep_mac_drain;
321e948693eSPhilip Paeps 	boolean_t		ep_mac_stats_pending;
3223c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST
3233c838a9fSAndrew Rybchenko 	efx_bist_type_t		ep_current_bist;
324e948693eSPhilip Paeps #endif
325e948693eSPhilip Paeps 	efx_mac_ops_t		*ep_emop;
326e948693eSPhilip Paeps 	efx_phy_ops_t		*ep_epop;
327e948693eSPhilip Paeps } efx_port_t;
328e948693eSPhilip Paeps 
329e948693eSPhilip Paeps typedef struct efx_mon_ops_s {
330460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_reset)(efx_nic_t *);
331460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_reconfigure)(efx_nic_t *);
332e948693eSPhilip Paeps #if EFSYS_OPT_MON_STATS
333460cb568SAndrew Rybchenko 	efx_rc_t	(*emo_stats_update)(efx_nic_t *, efsys_mem_t *,
334e948693eSPhilip Paeps 					    efx_mon_stat_value_t *);
335e948693eSPhilip Paeps #endif	/* EFSYS_OPT_MON_STATS */
336e948693eSPhilip Paeps } efx_mon_ops_t;
337e948693eSPhilip Paeps 
338e948693eSPhilip Paeps typedef struct efx_mon_s {
339e948693eSPhilip Paeps 	efx_mon_type_t	em_type;
340e948693eSPhilip Paeps 	efx_mon_ops_t	*em_emop;
341e948693eSPhilip Paeps } efx_mon_t;
342e948693eSPhilip Paeps 
3433c838a9fSAndrew Rybchenko typedef struct efx_intr_ops_s {
344460cb568SAndrew Rybchenko 	efx_rc_t	(*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *);
3453c838a9fSAndrew Rybchenko 	void		(*eio_enable)(efx_nic_t *);
3463c838a9fSAndrew Rybchenko 	void		(*eio_disable)(efx_nic_t *);
3473c838a9fSAndrew Rybchenko 	void		(*eio_disable_unlocked)(efx_nic_t *);
348460cb568SAndrew Rybchenko 	efx_rc_t	(*eio_trigger)(efx_nic_t *, unsigned int);
3490c24a07eSAndrew Rybchenko 	void		(*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *);
3500c24a07eSAndrew Rybchenko 	void		(*eio_status_message)(efx_nic_t *, unsigned int,
3510c24a07eSAndrew Rybchenko 				 boolean_t *);
3520c24a07eSAndrew Rybchenko 	void		(*eio_fatal)(efx_nic_t *);
3533c838a9fSAndrew Rybchenko 	void		(*eio_fini)(efx_nic_t *);
3543c838a9fSAndrew Rybchenko } efx_intr_ops_t;
3553c838a9fSAndrew Rybchenko 
356e948693eSPhilip Paeps typedef struct efx_intr_s {
3573c838a9fSAndrew Rybchenko 	efx_intr_ops_t	*ei_eiop;
358e948693eSPhilip Paeps 	efsys_mem_t	*ei_esmp;
3593c838a9fSAndrew Rybchenko 	efx_intr_type_t	ei_type;
360e948693eSPhilip Paeps 	unsigned int	ei_level;
361e948693eSPhilip Paeps } efx_intr_t;
362e948693eSPhilip Paeps 
363e948693eSPhilip Paeps typedef struct efx_nic_ops_s {
364460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_probe)(efx_nic_t *);
365cfa023ebSAndrew Rybchenko 	efx_rc_t	(*eno_board_cfg)(efx_nic_t *);
366460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*);
367460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_reset)(efx_nic_t *);
368460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_init)(efx_nic_t *);
369460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_get_vi_pool)(efx_nic_t *, uint32_t *);
370460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t,
3713c838a9fSAndrew Rybchenko 					uint32_t *, size_t *);
372e948693eSPhilip Paeps #if EFSYS_OPT_DIAG
373460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_sram_test)(efx_nic_t *, efx_sram_pattern_fn_t);
374460cb568SAndrew Rybchenko 	efx_rc_t	(*eno_register_test)(efx_nic_t *);
375e948693eSPhilip Paeps #endif	/* EFSYS_OPT_DIAG */
376e948693eSPhilip Paeps 	void		(*eno_fini)(efx_nic_t *);
377e948693eSPhilip Paeps 	void		(*eno_unprobe)(efx_nic_t *);
378e948693eSPhilip Paeps } efx_nic_ops_t;
379e948693eSPhilip Paeps 
3809ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET
381e948693eSPhilip Paeps #define	EFX_TXQ_LIMIT_TARGET 259
3829ab060a7SAndrew Rybchenko #endif
3839ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET
38475ba9e1eSAndrew Rybchenko #define	EFX_RXQ_LIMIT_TARGET 512
3859ab060a7SAndrew Rybchenko #endif
3869ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_DC_SIZE
3879ab060a7SAndrew Rybchenko #define	EFX_TXQ_DC_SIZE 1 /* 16 descriptors */
3889ab060a7SAndrew Rybchenko #endif
3899ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_DC_SIZE
3909ab060a7SAndrew Rybchenko #define	EFX_RXQ_DC_SIZE 3 /* 64 descriptors */
3919ab060a7SAndrew Rybchenko #endif
392e948693eSPhilip Paeps 
393e948693eSPhilip Paeps #if EFSYS_OPT_FILTER
394e948693eSPhilip Paeps 
3953c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_spec_s {
3963c838a9fSAndrew Rybchenko 	uint8_t		fsfs_type;
3973c838a9fSAndrew Rybchenko 	uint32_t	fsfs_flags;
3983c838a9fSAndrew Rybchenko 	uint32_t	fsfs_dmaq_id;
3993c838a9fSAndrew Rybchenko 	uint32_t	fsfs_dword[3];
4003c838a9fSAndrew Rybchenko } falconsiena_filter_spec_t;
4013c838a9fSAndrew Rybchenko 
4023c838a9fSAndrew Rybchenko typedef enum falconsiena_filter_type_e {
4033c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_RX_TCP_FULL,	/* TCP/IPv4 4-tuple {dIP,dTCP,sIP,sTCP} */
4043c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_RX_TCP_WILD,	/* TCP/IPv4 dest    {dIP,dTCP,  -,   -} */
4053c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_RX_UDP_FULL,	/* UDP/IPv4 4-tuple {dIP,dUDP,sIP,sUDP} */
4063c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_RX_UDP_WILD,	/* UDP/IPv4 dest    {dIP,dUDP,  -,   -} */
407e948693eSPhilip Paeps 
408e948693eSPhilip Paeps #if EFSYS_OPT_SIENA
4093c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_RX_MAC_FULL,	/* Ethernet {dMAC,VLAN} */
4103c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_RX_MAC_WILD,	/* Ethernet {dMAC,   -} */
411e948693eSPhilip Paeps 
4123c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TX_TCP_FULL,		/* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */
4133c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TX_TCP_WILD,		/* TCP/IPv4 {  -,   -,sIP,sTCP} */
4143c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TX_UDP_FULL,		/* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */
4153c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TX_UDP_WILD,		/* UDP/IPv4 source (host, port) */
416e948693eSPhilip Paeps 
4173c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TX_MAC_FULL,		/* Ethernet source (MAC address, VLAN ID) */
4183c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TX_MAC_WILD,		/* Ethernet source (MAC address) */
419e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */
420e948693eSPhilip Paeps 
4213c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_NTYPES
4223c838a9fSAndrew Rybchenko } falconsiena_filter_type_t;
423e948693eSPhilip Paeps 
4243c838a9fSAndrew Rybchenko typedef enum falconsiena_filter_tbl_id_e {
4253c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TBL_RX_IP = 0,
4263c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TBL_RX_MAC,
4273c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TBL_TX_IP,
4283c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_TBL_TX_MAC,
4293c838a9fSAndrew Rybchenko 	EFX_FS_FILTER_NTBLS
4303c838a9fSAndrew Rybchenko } falconsiena_filter_tbl_id_t;
431e948693eSPhilip Paeps 
4323c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_tbl_s {
4333c838a9fSAndrew Rybchenko 	int				fsft_size;	/* number of entries */
4343c838a9fSAndrew Rybchenko 	int				fsft_used;	/* active count */
4353c838a9fSAndrew Rybchenko 	uint32_t			*fsft_bitmap;	/* active bitmap */
4363c838a9fSAndrew Rybchenko 	falconsiena_filter_spec_t	*fsft_spec;	/* array of saved specs */
4373c838a9fSAndrew Rybchenko } falconsiena_filter_tbl_t;
4383c838a9fSAndrew Rybchenko 
4393c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_s {
4403c838a9fSAndrew Rybchenko 	falconsiena_filter_tbl_t	fsf_tbl[EFX_FS_FILTER_NTBLS];
4413c838a9fSAndrew Rybchenko 	unsigned int			fsf_depth[EFX_FS_FILTER_NTYPES];
4423c838a9fSAndrew Rybchenko } falconsiena_filter_t;
443e948693eSPhilip Paeps 
444e948693eSPhilip Paeps typedef struct efx_filter_s {
4453c838a9fSAndrew Rybchenko #if EFSYS_OPT_FALCON || EFSYS_OPT_SIENA
4463c838a9fSAndrew Rybchenko 	falconsiena_filter_t	*ef_falconsiena_filter;
4473c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FALCON || EFSYS_OPT_SIENA */
4481289fe72SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD
4491289fe72SAndrew Rybchenko 	ef10_filter_table_t	*ef_ef10_filter_table;
4501289fe72SAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */
451e948693eSPhilip Paeps } efx_filter_t;
452e948693eSPhilip Paeps 
453e948693eSPhilip Paeps extern			void
4543c838a9fSAndrew Rybchenko falconsiena_filter_tbl_clear(
455e948693eSPhilip Paeps 	__in		efx_nic_t *enp,
4563c838a9fSAndrew Rybchenko 	__in		falconsiena_filter_tbl_id_t tbl);
457e948693eSPhilip Paeps 
458e948693eSPhilip Paeps #endif	/* EFSYS_OPT_FILTER */
459e948693eSPhilip Paeps 
4603c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI
4613c838a9fSAndrew Rybchenko 
4623c838a9fSAndrew Rybchenko typedef struct efx_mcdi_ops_s {
463460cb568SAndrew Rybchenko 	efx_rc_t	(*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *);
464fd7501bfSAndrew Rybchenko 	void		(*emco_send_request)(efx_nic_t *, void *, size_t,
465fd7501bfSAndrew Rybchenko 					void *, size_t);
466460cb568SAndrew Rybchenko 	efx_rc_t	(*emco_poll_reboot)(efx_nic_t *);
467548ebee5SAndrew Rybchenko 	boolean_t	(*emco_poll_response)(efx_nic_t *);
468548ebee5SAndrew Rybchenko 	void		(*emco_read_response)(efx_nic_t *, void *, size_t, size_t);
4693c838a9fSAndrew Rybchenko 	void		(*emco_fini)(efx_nic_t *);
470af986c75SAndrew Rybchenko 	efx_rc_t	(*emco_feature_supported)(efx_nic_t *, efx_mcdi_feature_id_t, boolean_t *);
4713c838a9fSAndrew Rybchenko } efx_mcdi_ops_t;
4723c838a9fSAndrew Rybchenko 
4733c838a9fSAndrew Rybchenko typedef struct efx_mcdi_s {
4743c838a9fSAndrew Rybchenko 	efx_mcdi_ops_t			*em_emcop;
4753c838a9fSAndrew Rybchenko 	const efx_mcdi_transport_t	*em_emtp;
4763c838a9fSAndrew Rybchenko 	efx_mcdi_iface_t		em_emip;
4773c838a9fSAndrew Rybchenko } efx_mcdi_t;
4783c838a9fSAndrew Rybchenko 
4793c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */
4803c838a9fSAndrew Rybchenko 
481e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM
482e948693eSPhilip Paeps typedef struct efx_nvram_ops_s {
483e948693eSPhilip Paeps #if EFSYS_OPT_DIAG
484460cb568SAndrew Rybchenko 	efx_rc_t	(*envo_test)(efx_nic_t *);
485e948693eSPhilip Paeps #endif	/* EFSYS_OPT_DIAG */
486460cb568SAndrew Rybchenko 	efx_rc_t	(*envo_get_version)(efx_nic_t *, efx_nvram_type_t,
487e948693eSPhilip Paeps 					    uint32_t *, uint16_t *);
488460cb568SAndrew Rybchenko 	efx_rc_t	(*envo_read_chunk)(efx_nic_t *, efx_nvram_type_t,
489e948693eSPhilip Paeps 					    unsigned int, caddr_t, size_t);
490460cb568SAndrew Rybchenko 	efx_rc_t	(*envo_erase)(efx_nic_t *, efx_nvram_type_t);
491460cb568SAndrew Rybchenko 	efx_rc_t	(*envo_write_chunk)(efx_nic_t *, efx_nvram_type_t,
492e948693eSPhilip Paeps 					    unsigned int, caddr_t, size_t);
493e948693eSPhilip Paeps 	void		(*envo_rw_finish)(efx_nic_t *, efx_nvram_type_t);
494460cb568SAndrew Rybchenko 	efx_rc_t	(*envo_set_version)(efx_nic_t *, efx_nvram_type_t,
495460cb568SAndrew Rybchenko 					    uint16_t *);
496e948693eSPhilip Paeps 
497bce88e31SAndrew Rybchenko 	efx_rc_t	(*envo_type_to_partn)(efx_nic_t *, efx_nvram_type_t,
498bce88e31SAndrew Rybchenko 					    uint32_t *);
49956bd83b0SAndrew Rybchenko 	efx_rc_t	(*envo_partn_size)(efx_nic_t *, uint32_t, size_t *);
500*5d846e87SAndrew Rybchenko 	efx_rc_t	(*envo_partn_rw_start)(efx_nic_t *, uint32_t, size_t *);
501e948693eSPhilip Paeps } efx_nvram_ops_t;
502e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */
503e948693eSPhilip Paeps 
504e948693eSPhilip Paeps #if EFSYS_OPT_VPD
505e948693eSPhilip Paeps typedef struct efx_vpd_ops_s {
506460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_init)(efx_nic_t *);
507460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_size)(efx_nic_t *, size_t *);
508460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_read)(efx_nic_t *, caddr_t, size_t);
509460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_verify)(efx_nic_t *, caddr_t, size_t);
510460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_reinit)(efx_nic_t *, caddr_t, size_t);
511460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_get)(efx_nic_t *, caddr_t, size_t,
512460cb568SAndrew Rybchenko 					efx_vpd_value_t *);
513460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_set)(efx_nic_t *, caddr_t, size_t,
514460cb568SAndrew Rybchenko 					efx_vpd_value_t *);
515460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_next)(efx_nic_t *, caddr_t, size_t,
516460cb568SAndrew Rybchenko 					efx_vpd_value_t *, unsigned int *);
517460cb568SAndrew Rybchenko 	efx_rc_t	(*evpdo_write)(efx_nic_t *, caddr_t, size_t);
518e948693eSPhilip Paeps 	void		(*evpdo_fini)(efx_nic_t *);
519e948693eSPhilip Paeps } efx_vpd_ops_t;
520e948693eSPhilip Paeps #endif	/* EFSYS_OPT_VPD */
521e948693eSPhilip Paeps 
5223c838a9fSAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM
5233c838a9fSAndrew Rybchenko 
524460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5253c838a9fSAndrew Rybchenko efx_mcdi_nvram_partitions(
5263c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5273c838a9fSAndrew Rybchenko 	__out_bcount(size)	caddr_t data,
5283c838a9fSAndrew Rybchenko 	__in			size_t size,
5293c838a9fSAndrew Rybchenko 	__out			unsigned int *npartnp);
5303c838a9fSAndrew Rybchenko 
531460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5323c838a9fSAndrew Rybchenko efx_mcdi_nvram_metadata(
5333c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5343c838a9fSAndrew Rybchenko 	__in			uint32_t partn,
5353c838a9fSAndrew Rybchenko 	__out			uint32_t *subtypep,
5363c838a9fSAndrew Rybchenko 	__out_ecount(4)		uint16_t version[4],
5373c838a9fSAndrew Rybchenko 	__out_bcount_opt(size)	char *descp,
5383c838a9fSAndrew Rybchenko 	__in			size_t size);
5393c838a9fSAndrew Rybchenko 
540460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5413c838a9fSAndrew Rybchenko efx_mcdi_nvram_info(
5423c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5433c838a9fSAndrew Rybchenko 	__in			uint32_t partn,
5443c838a9fSAndrew Rybchenko 	__out_opt		size_t *sizep,
5453c838a9fSAndrew Rybchenko 	__out_opt		uint32_t *addressp,
5469cb71b16SAndrew Rybchenko 	__out_opt		uint32_t *erase_sizep,
5479cb71b16SAndrew Rybchenko 	__out_opt		uint32_t *write_sizep);
5483c838a9fSAndrew Rybchenko 
549460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5503c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_start(
5513c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5523c838a9fSAndrew Rybchenko 	__in			uint32_t partn);
5533c838a9fSAndrew Rybchenko 
554460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5553c838a9fSAndrew Rybchenko efx_mcdi_nvram_read(
5563c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5573c838a9fSAndrew Rybchenko 	__in			uint32_t partn,
5583c838a9fSAndrew Rybchenko 	__in			uint32_t offset,
5593c838a9fSAndrew Rybchenko 	__out_bcount(size)	caddr_t data,
5603c838a9fSAndrew Rybchenko 	__in			size_t size);
5613c838a9fSAndrew Rybchenko 
562460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5633c838a9fSAndrew Rybchenko efx_mcdi_nvram_erase(
5643c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5653c838a9fSAndrew Rybchenko 	__in			uint32_t partn,
5663c838a9fSAndrew Rybchenko 	__in			uint32_t offset,
5673c838a9fSAndrew Rybchenko 	__in			size_t size);
5683c838a9fSAndrew Rybchenko 
569460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5703c838a9fSAndrew Rybchenko efx_mcdi_nvram_write(
5713c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5723c838a9fSAndrew Rybchenko 	__in			uint32_t partn,
5733c838a9fSAndrew Rybchenko 	__in			uint32_t offset,
5743c838a9fSAndrew Rybchenko 	__out_bcount(size)	caddr_t data,
5753c838a9fSAndrew Rybchenko 	__in			size_t size);
5763c838a9fSAndrew Rybchenko 
577460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5783c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_finish(
5793c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5803c838a9fSAndrew Rybchenko 	__in			uint32_t partn,
5813c838a9fSAndrew Rybchenko 	__in			boolean_t reboot);
5823c838a9fSAndrew Rybchenko 
5833c838a9fSAndrew Rybchenko #if EFSYS_OPT_DIAG
5843c838a9fSAndrew Rybchenko 
585460cb568SAndrew Rybchenko 	__checkReturn		efx_rc_t
5863c838a9fSAndrew Rybchenko efx_mcdi_nvram_test(
5873c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
5883c838a9fSAndrew Rybchenko 	__in			uint32_t partn);
5893c838a9fSAndrew Rybchenko 
5903c838a9fSAndrew Rybchenko #endif	/* EFSYS_OPT_DIAG */
5913c838a9fSAndrew Rybchenko 
5923c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */
5933c838a9fSAndrew Rybchenko 
5940c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING
5950c848230SAndrew Rybchenko 
5960c848230SAndrew Rybchenko typedef struct efx_lic_ops_s {
5970c848230SAndrew Rybchenko 	efx_rc_t	(*elo_update_licenses)(efx_nic_t *);
5980c848230SAndrew Rybchenko 	efx_rc_t	(*elo_get_key_stats)(efx_nic_t *, efx_key_stats_t *);
5990c848230SAndrew Rybchenko 	efx_rc_t	(*elo_app_state)(efx_nic_t *, uint64_t, boolean_t *);
6000c848230SAndrew Rybchenko 	efx_rc_t	(*elo_get_id)(efx_nic_t *, size_t, uint32_t *,
6010c848230SAndrew Rybchenko 				      size_t *, uint8_t *);
6020c848230SAndrew Rybchenko } efx_lic_ops_t;
6030c848230SAndrew Rybchenko 
6040c848230SAndrew Rybchenko #endif
6050c848230SAndrew Rybchenko 
6063c838a9fSAndrew Rybchenko typedef struct efx_drv_cfg_s {
6073c838a9fSAndrew Rybchenko 	uint32_t		edc_min_vi_count;
6083c838a9fSAndrew Rybchenko 	uint32_t		edc_max_vi_count;
6093c838a9fSAndrew Rybchenko 
6103c838a9fSAndrew Rybchenko 	uint32_t		edc_max_piobuf_count;
6113c838a9fSAndrew Rybchenko 	uint32_t		edc_pio_alloc_size;
6123c838a9fSAndrew Rybchenko } efx_drv_cfg_t;
6133c838a9fSAndrew Rybchenko 
614e948693eSPhilip Paeps struct efx_nic_s {
615e948693eSPhilip Paeps 	uint32_t		en_magic;
616e948693eSPhilip Paeps 	efx_family_t		en_family;
617e948693eSPhilip Paeps 	uint32_t		en_features;
618e948693eSPhilip Paeps 	efsys_identifier_t	*en_esip;
619e948693eSPhilip Paeps 	efsys_lock_t		*en_eslp;
620e948693eSPhilip Paeps 	efsys_bar_t 		*en_esbp;
621e948693eSPhilip Paeps 	unsigned int		en_mod_flags;
622e948693eSPhilip Paeps 	unsigned int		en_reset_flags;
623e948693eSPhilip Paeps 	efx_nic_cfg_t		en_nic_cfg;
6243c838a9fSAndrew Rybchenko 	efx_drv_cfg_t		en_drv_cfg;
625e948693eSPhilip Paeps 	efx_port_t		en_port;
626e948693eSPhilip Paeps 	efx_mon_t		en_mon;
627e948693eSPhilip Paeps 	efx_intr_t		en_intr;
628e948693eSPhilip Paeps 	uint32_t		en_ev_qcount;
629e948693eSPhilip Paeps 	uint32_t		en_rx_qcount;
630e948693eSPhilip Paeps 	uint32_t		en_tx_qcount;
631e948693eSPhilip Paeps 	efx_nic_ops_t		*en_enop;
6323c838a9fSAndrew Rybchenko 	efx_ev_ops_t		*en_eevop;
6333c838a9fSAndrew Rybchenko 	efx_tx_ops_t		*en_etxop;
6343c838a9fSAndrew Rybchenko 	efx_rx_ops_t		*en_erxop;
635e948693eSPhilip Paeps #if EFSYS_OPT_FILTER
636e948693eSPhilip Paeps 	efx_filter_t		en_filter;
6373c838a9fSAndrew Rybchenko 	efx_filter_ops_t	*en_efop;
638e948693eSPhilip Paeps #endif	/* EFSYS_OPT_FILTER */
6393c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI
6403c838a9fSAndrew Rybchenko 	efx_mcdi_t		en_mcdi;
6413c838a9fSAndrew Rybchenko #endif	/* EFSYS_OPT_MCDI */
642e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM
643e948693eSPhilip Paeps 	efx_nvram_type_t	en_nvram_locked;
644e948693eSPhilip Paeps 	efx_nvram_ops_t		*en_envop;
645e948693eSPhilip Paeps #endif	/* EFSYS_OPT_NVRAM */
646e948693eSPhilip Paeps #if EFSYS_OPT_VPD
647e948693eSPhilip Paeps 	efx_vpd_ops_t		*en_evpdop;
648e948693eSPhilip Paeps #endif	/* EFSYS_OPT_VPD */
6493c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE
6503c838a9fSAndrew Rybchenko 	efx_rx_hash_support_t	en_hash_support;
6513c838a9fSAndrew Rybchenko 	efx_rx_scale_support_t	en_rss_support;
6523c838a9fSAndrew Rybchenko 	uint32_t		en_rss_context;
6533c838a9fSAndrew Rybchenko #endif	/* EFSYS_OPT_RX_SCALE */
6543c838a9fSAndrew Rybchenko 	uint32_t		en_vport_id;
6550c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING
6560c848230SAndrew Rybchenko 	efx_lic_ops_t		*en_elop;
6570c848230SAndrew Rybchenko #endif
658e948693eSPhilip Paeps 	union {
659e948693eSPhilip Paeps #if EFSYS_OPT_FALCON
660e948693eSPhilip Paeps 		struct {
661e948693eSPhilip Paeps 			falcon_spi_dev_t	enu_fsd[FALCON_SPI_NTYPES];
662e948693eSPhilip Paeps 			falcon_i2c_t		enu_fip;
663e948693eSPhilip Paeps 			boolean_t		enu_i2c_locked;
664e948693eSPhilip Paeps #if EFSYS_OPT_FALCON_NIC_CFG_OVERRIDE
665e948693eSPhilip Paeps 			const uint8_t		*enu_forced_cfg;
666e948693eSPhilip Paeps #endif	/* EFSYS_OPT_FALCON_NIC_CFG_OVERRIDE */
667e948693eSPhilip Paeps 			uint8_t			enu_mon_devid;
668e948693eSPhilip Paeps #if EFSYS_OPT_PCIE_TUNE
669e948693eSPhilip Paeps 			unsigned int 		enu_nlanes;
670e948693eSPhilip Paeps #endif	/* EFSYS_OPT_PCIE_TUNE */
671e948693eSPhilip Paeps 			uint16_t		enu_board_rev;
672e948693eSPhilip Paeps 			boolean_t		enu_internal_sram;
673e948693eSPhilip Paeps 			uint8_t			enu_sram_num_bank;
674e948693eSPhilip Paeps 			uint8_t			enu_sram_bank_size;
675e948693eSPhilip Paeps 		} falcon;
676e948693eSPhilip Paeps #endif	/* EFSYS_OPT_FALCON */
677e948693eSPhilip Paeps #if EFSYS_OPT_SIENA
678e948693eSPhilip Paeps 		struct {
679e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD
680e948693eSPhilip Paeps 			unsigned int		enu_partn_mask;
681e948693eSPhilip Paeps #endif	/* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */
682e948693eSPhilip Paeps #if EFSYS_OPT_VPD
683e948693eSPhilip Paeps 			caddr_t			enu_svpd;
684e948693eSPhilip Paeps 			size_t			enu_svpd_length;
685e948693eSPhilip Paeps #endif	/* EFSYS_OPT_VPD */
6863c838a9fSAndrew Rybchenko 			int			enu_unused;
687e948693eSPhilip Paeps 		} siena;
688e948693eSPhilip Paeps #endif	/* EFSYS_OPT_SIENA */
689e7119ad9SAndrew Rybchenko 		int	enu_unused;
690e948693eSPhilip Paeps 	} en_u;
691e7119ad9SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD)
692e7119ad9SAndrew Rybchenko 	union en_arch {
693e7119ad9SAndrew Rybchenko 		struct {
694e7119ad9SAndrew Rybchenko 			int			ena_vi_base;
695e7119ad9SAndrew Rybchenko 			int			ena_vi_count;
696426f453bSAndrew Rybchenko 			int			ena_vi_shift;
697e7119ad9SAndrew Rybchenko #if EFSYS_OPT_VPD
698e7119ad9SAndrew Rybchenko 			caddr_t			ena_svpd;
699e7119ad9SAndrew Rybchenko 			size_t			ena_svpd_length;
700e7119ad9SAndrew Rybchenko #endif	/* EFSYS_OPT_VPD */
701e7119ad9SAndrew Rybchenko 			efx_piobuf_handle_t	ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS];
702e7119ad9SAndrew Rybchenko 			uint32_t		ena_piobuf_count;
703e7119ad9SAndrew Rybchenko 			uint32_t		ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS];
704e7119ad9SAndrew Rybchenko 			uint32_t		ena_pio_write_vi_base;
705e7119ad9SAndrew Rybchenko 			/* Memory BAR mapping regions */
706e7119ad9SAndrew Rybchenko 			uint32_t		ena_uc_mem_map_offset;
707e7119ad9SAndrew Rybchenko 			size_t			ena_uc_mem_map_size;
708e7119ad9SAndrew Rybchenko 			uint32_t		ena_wc_mem_map_offset;
709e7119ad9SAndrew Rybchenko 			size_t			ena_wc_mem_map_size;
710e7119ad9SAndrew Rybchenko 		} ef10;
711e7119ad9SAndrew Rybchenko 	} en_arch;
712e7119ad9SAndrew Rybchenko #endif	/* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */
713e948693eSPhilip Paeps };
714e948693eSPhilip Paeps 
715e948693eSPhilip Paeps 
716e948693eSPhilip Paeps #define	EFX_NIC_MAGIC	0x02121996
717e948693eSPhilip Paeps 
718e948693eSPhilip Paeps typedef	boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *,
719e948693eSPhilip Paeps     const efx_ev_callbacks_t *, void *);
720e948693eSPhilip Paeps 
7213c838a9fSAndrew Rybchenko typedef struct efx_evq_rxq_state_s {
7223c838a9fSAndrew Rybchenko 	unsigned int			eers_rx_read_ptr;
7233c838a9fSAndrew Rybchenko 	unsigned int			eers_rx_mask;
7243c838a9fSAndrew Rybchenko } efx_evq_rxq_state_t;
7253c838a9fSAndrew Rybchenko 
726e948693eSPhilip Paeps struct efx_evq_s {
727e948693eSPhilip Paeps 	uint32_t			ee_magic;
728e948693eSPhilip Paeps 	efx_nic_t			*ee_enp;
729e948693eSPhilip Paeps 	unsigned int			ee_index;
730e948693eSPhilip Paeps 	unsigned int			ee_mask;
731e948693eSPhilip Paeps 	efsys_mem_t			*ee_esmp;
732e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS
733e948693eSPhilip Paeps 	uint32_t			ee_stat[EV_NQSTATS];
734e948693eSPhilip Paeps #endif	/* EFSYS_OPT_QSTATS */
7353c838a9fSAndrew Rybchenko 
7363c838a9fSAndrew Rybchenko 	efx_ev_handler_t		ee_rx;
7373c838a9fSAndrew Rybchenko 	efx_ev_handler_t		ee_tx;
7383c838a9fSAndrew Rybchenko 	efx_ev_handler_t		ee_driver;
7393c838a9fSAndrew Rybchenko 	efx_ev_handler_t		ee_global;
7403c838a9fSAndrew Rybchenko 	efx_ev_handler_t		ee_drv_gen;
7413c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI
7423c838a9fSAndrew Rybchenko 	efx_ev_handler_t		ee_mcdi;
7433c838a9fSAndrew Rybchenko #endif	/* EFSYS_OPT_MCDI */
7443c838a9fSAndrew Rybchenko 
7453c838a9fSAndrew Rybchenko 	efx_evq_rxq_state_t		ee_rxq_state[EFX_EV_RX_NLABELS];
746e948693eSPhilip Paeps };
747e948693eSPhilip Paeps 
748e948693eSPhilip Paeps #define	EFX_EVQ_MAGIC	0x08081997
749e948693eSPhilip Paeps 
750af9078c3SAndrew Rybchenko #define	EFX_EVQ_FALCON_TIMER_QUANTUM_NS	4968 /* 621 cycles */
751af9078c3SAndrew Rybchenko #define	EFX_EVQ_SIENA_TIMER_QUANTUM_NS	6144 /* 768 cycles */
752e948693eSPhilip Paeps 
753e948693eSPhilip Paeps struct efx_rxq_s {
754e948693eSPhilip Paeps 	uint32_t			er_magic;
755e948693eSPhilip Paeps 	efx_nic_t			*er_enp;
7563c838a9fSAndrew Rybchenko 	efx_evq_t			*er_eep;
757e948693eSPhilip Paeps 	unsigned int			er_index;
7583c838a9fSAndrew Rybchenko 	unsigned int			er_label;
759e948693eSPhilip Paeps 	unsigned int			er_mask;
760e948693eSPhilip Paeps 	efsys_mem_t			*er_esmp;
761e948693eSPhilip Paeps };
762e948693eSPhilip Paeps 
763e948693eSPhilip Paeps #define	EFX_RXQ_MAGIC	0x15022005
764e948693eSPhilip Paeps 
765e948693eSPhilip Paeps struct efx_txq_s {
766e948693eSPhilip Paeps 	uint32_t			et_magic;
767e948693eSPhilip Paeps 	efx_nic_t			*et_enp;
768e948693eSPhilip Paeps 	unsigned int			et_index;
769e948693eSPhilip Paeps 	unsigned int			et_mask;
770e948693eSPhilip Paeps 	efsys_mem_t			*et_esmp;
7713c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON
7723c838a9fSAndrew Rybchenko 	uint32_t			et_pio_bufnum;
7733c838a9fSAndrew Rybchenko 	uint32_t			et_pio_blknum;
7743c838a9fSAndrew Rybchenko 	uint32_t			et_pio_write_offset;
7753c838a9fSAndrew Rybchenko 	uint32_t			et_pio_offset;
7763c838a9fSAndrew Rybchenko 	size_t				et_pio_size;
7773c838a9fSAndrew Rybchenko #endif
778e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS
779e948693eSPhilip Paeps 	uint32_t			et_stat[TX_NQSTATS];
780e948693eSPhilip Paeps #endif	/* EFSYS_OPT_QSTATS */
781e948693eSPhilip Paeps };
782e948693eSPhilip Paeps 
783e948693eSPhilip Paeps #define	EFX_TXQ_MAGIC	0x05092005
784e948693eSPhilip Paeps 
785e948693eSPhilip Paeps #define	EFX_MAC_ADDR_COPY(_dst, _src)					\
786e948693eSPhilip Paeps 	do {								\
787e948693eSPhilip Paeps 		(_dst)[0] = (_src)[0];					\
788e948693eSPhilip Paeps 		(_dst)[1] = (_src)[1];					\
789e948693eSPhilip Paeps 		(_dst)[2] = (_src)[2];					\
790e948693eSPhilip Paeps 		(_dst)[3] = (_src)[3];					\
791e948693eSPhilip Paeps 		(_dst)[4] = (_src)[4];					\
792e948693eSPhilip Paeps 		(_dst)[5] = (_src)[5];					\
793e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
794e948693eSPhilip Paeps 	} while (B_FALSE)
795e948693eSPhilip Paeps 
7963c838a9fSAndrew Rybchenko #define	EFX_MAC_BROADCAST_ADDR_SET(_dst)				\
7973c838a9fSAndrew Rybchenko 	do {								\
7983c838a9fSAndrew Rybchenko 		uint16_t *_d = (uint16_t *)(_dst);			\
7993c838a9fSAndrew Rybchenko 		_d[0] = 0xffff;						\
8003c838a9fSAndrew Rybchenko 		_d[1] = 0xffff;						\
8013c838a9fSAndrew Rybchenko 		_d[2] = 0xffff;						\
8023c838a9fSAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
8033c838a9fSAndrew Rybchenko 	} while (B_FALSE)
8043c838a9fSAndrew Rybchenko 
805e948693eSPhilip Paeps #if EFSYS_OPT_CHECK_REG
806e948693eSPhilip Paeps #define	EFX_CHECK_REG(_enp, _reg)					\
807e948693eSPhilip Paeps 	do {								\
8083c838a9fSAndrew Rybchenko 		const char *name = #_reg;				\
809e948693eSPhilip Paeps 		char min = name[4];					\
810e948693eSPhilip Paeps 		char max = name[5];					\
811e948693eSPhilip Paeps 		char rev;						\
812e948693eSPhilip Paeps 									\
813e948693eSPhilip Paeps 		switch ((_enp)->en_family) {				\
814e948693eSPhilip Paeps 		case EFX_FAMILY_FALCON:					\
815e948693eSPhilip Paeps 			rev = 'B';					\
816e948693eSPhilip Paeps 			break;						\
817e948693eSPhilip Paeps 									\
818e948693eSPhilip Paeps 		case EFX_FAMILY_SIENA:					\
819e948693eSPhilip Paeps 			rev = 'C';					\
820e948693eSPhilip Paeps 			break;						\
821e948693eSPhilip Paeps 									\
8223c838a9fSAndrew Rybchenko 		case EFX_FAMILY_HUNTINGTON:				\
8233c838a9fSAndrew Rybchenko 			rev = 'D';					\
8243c838a9fSAndrew Rybchenko 			break;						\
8253c838a9fSAndrew Rybchenko 									\
82634f6ea29SAndrew Rybchenko 		case EFX_FAMILY_MEDFORD:				\
82734f6ea29SAndrew Rybchenko 			rev = 'E';					\
82834f6ea29SAndrew Rybchenko 			break;						\
82934f6ea29SAndrew Rybchenko 									\
830e948693eSPhilip Paeps 		default:						\
831e948693eSPhilip Paeps 			rev = '?';					\
832e948693eSPhilip Paeps 			break;						\
833e948693eSPhilip Paeps 		}							\
834e948693eSPhilip Paeps 									\
835e948693eSPhilip Paeps 		EFSYS_ASSERT3S(rev, >=, min);				\
836e948693eSPhilip Paeps 		EFSYS_ASSERT3S(rev, <=, max);				\
837e948693eSPhilip Paeps 									\
838e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
839e948693eSPhilip Paeps 	} while (B_FALSE)
840e948693eSPhilip Paeps #else
841e948693eSPhilip Paeps #define	EFX_CHECK_REG(_enp, _reg) do {					\
842e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
843e948693eSPhilip Paeps 	} while(B_FALSE)
844e948693eSPhilip Paeps #endif
845e948693eSPhilip Paeps 
846e948693eSPhilip Paeps #define	EFX_BAR_READD(_enp, _reg, _edp, _lock)				\
847e948693eSPhilip Paeps 	do {								\
848e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
849e948693eSPhilip Paeps 		EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST,		\
850e948693eSPhilip Paeps 		    (_edp), (_lock));					\
851e948693eSPhilip Paeps 		EFSYS_PROBE3(efx_bar_readd, const char *, #_reg,	\
852e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
853e948693eSPhilip Paeps 		    uint32_t, (_edp)->ed_u32[0]);			\
854e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
855e948693eSPhilip Paeps 	} while (B_FALSE)
856e948693eSPhilip Paeps 
857e948693eSPhilip Paeps #define	EFX_BAR_WRITED(_enp, _reg, _edp, _lock)				\
858e948693eSPhilip Paeps 	do {								\
859e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
860e948693eSPhilip Paeps 		EFSYS_PROBE3(efx_bar_writed, const char *, #_reg,	\
861e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
862e948693eSPhilip Paeps 		    uint32_t, (_edp)->ed_u32[0]);			\
863e948693eSPhilip Paeps 		EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST,	\
864e948693eSPhilip Paeps 		    (_edp), (_lock));					\
865e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
866e948693eSPhilip Paeps 	} while (B_FALSE)
867e948693eSPhilip Paeps 
868e948693eSPhilip Paeps #define	EFX_BAR_READQ(_enp, _reg, _eqp)					\
869e948693eSPhilip Paeps 	do {								\
870e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
871e948693eSPhilip Paeps 		EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST,		\
872e948693eSPhilip Paeps 		    (_eqp));						\
873e948693eSPhilip Paeps 		EFSYS_PROBE4(efx_bar_readq, const char *, #_reg,	\
874e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
875e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[1],			\
876e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[0]);			\
877e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
878e948693eSPhilip Paeps 	} while (B_FALSE)
879e948693eSPhilip Paeps 
880e948693eSPhilip Paeps #define	EFX_BAR_WRITEQ(_enp, _reg, _eqp)				\
881e948693eSPhilip Paeps 	do {								\
882e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
883e948693eSPhilip Paeps 		EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg,	\
884e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
885e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[1],			\
886e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[0]);			\
887e948693eSPhilip Paeps 		EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST,	\
888e948693eSPhilip Paeps 		    (_eqp));						\
889e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
890e948693eSPhilip Paeps 	} while (B_FALSE)
891e948693eSPhilip Paeps 
892e948693eSPhilip Paeps #define	EFX_BAR_READO(_enp, _reg, _eop)					\
893e948693eSPhilip Paeps 	do {								\
894e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
895e948693eSPhilip Paeps 		EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST,		\
896e948693eSPhilip Paeps 		    (_eop), B_TRUE);					\
897e948693eSPhilip Paeps 		EFSYS_PROBE6(efx_bar_reado, const char *, #_reg,	\
898e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
899e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[3],			\
900e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[2],			\
901e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[1],			\
902e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[0]);			\
903e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
904e948693eSPhilip Paeps 	} while (B_FALSE)
905e948693eSPhilip Paeps 
906e948693eSPhilip Paeps #define	EFX_BAR_WRITEO(_enp, _reg, _eop)				\
907e948693eSPhilip Paeps 	do {								\
908e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
909e948693eSPhilip Paeps 		EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg,	\
910e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
911e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[3],			\
912e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[2],			\
913e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[1],			\
914e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[0]);			\
915e948693eSPhilip Paeps 		EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST,	\
916e948693eSPhilip Paeps 		    (_eop), B_TRUE);					\
917e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
918e948693eSPhilip Paeps 	} while (B_FALSE)
919e948693eSPhilip Paeps 
920e948693eSPhilip Paeps #define	EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock)		\
921e948693eSPhilip Paeps 	do {								\
922e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
923e948693eSPhilip Paeps 		EFSYS_BAR_READD((_enp)->en_esbp,			\
924e948693eSPhilip Paeps 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
925e948693eSPhilip Paeps 		    (_edp), (_lock));					\
926e948693eSPhilip Paeps 		EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg,	\
927e948693eSPhilip Paeps 		    uint32_t, (_index),					\
928e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
929e948693eSPhilip Paeps 		    uint32_t, (_edp)->ed_u32[0]);			\
930e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
931e948693eSPhilip Paeps 	} while (B_FALSE)
932e948693eSPhilip Paeps 
933e948693eSPhilip Paeps #define	EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock)		\
934e948693eSPhilip Paeps 	do {								\
935e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
936e948693eSPhilip Paeps 		EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg,	\
937e948693eSPhilip Paeps 		    uint32_t, (_index),					\
938e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
939e948693eSPhilip Paeps 		    uint32_t, (_edp)->ed_u32[0]);			\
940e948693eSPhilip Paeps 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
941e948693eSPhilip Paeps 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
942e948693eSPhilip Paeps 		    (_edp), (_lock));					\
943e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
944e948693eSPhilip Paeps 	} while (B_FALSE)
945e948693eSPhilip Paeps 
9463c838a9fSAndrew Rybchenko #define	EFX_BAR_TBL_WRITED2(_enp, _reg, _index, _edp, _lock)		\
9473c838a9fSAndrew Rybchenko 	do {								\
9483c838a9fSAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
9493c838a9fSAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg,	\
9503c838a9fSAndrew Rybchenko 		    uint32_t, (_index),					\
9513c838a9fSAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
9523c838a9fSAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
9533c838a9fSAndrew Rybchenko 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
9543c838a9fSAndrew Rybchenko 		    (_reg ## _OFST +					\
9553c838a9fSAndrew Rybchenko 		    (2 * sizeof (efx_dword_t)) + 			\
9563c838a9fSAndrew Rybchenko 		    ((_index) * _reg ## _STEP)),			\
9573c838a9fSAndrew Rybchenko 		    (_edp), (_lock));					\
9583c838a9fSAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
9593c838a9fSAndrew Rybchenko 	} while (B_FALSE)
9603c838a9fSAndrew Rybchenko 
961e948693eSPhilip Paeps #define	EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock)		\
962e948693eSPhilip Paeps 	do {								\
963e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
964e948693eSPhilip Paeps 		EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg,	\
965e948693eSPhilip Paeps 		    uint32_t, (_index),					\
966e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
967e948693eSPhilip Paeps 		    uint32_t, (_edp)->ed_u32[0]);			\
968e948693eSPhilip Paeps 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
969e948693eSPhilip Paeps 		    (_reg ## _OFST +					\
970e948693eSPhilip Paeps 		    (3 * sizeof (efx_dword_t)) + 			\
971e948693eSPhilip Paeps 		    ((_index) * _reg ## _STEP)),			\
972e948693eSPhilip Paeps 		    (_edp), (_lock));					\
973e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
974e948693eSPhilip Paeps 	} while (B_FALSE)
975e948693eSPhilip Paeps 
976e948693eSPhilip Paeps #define	EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp)			\
977e948693eSPhilip Paeps 	do {								\
978e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
979e948693eSPhilip Paeps 		EFSYS_BAR_READQ((_enp)->en_esbp,			\
980e948693eSPhilip Paeps 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
981e948693eSPhilip Paeps 		    (_eqp));						\
982e948693eSPhilip Paeps 		EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg,	\
983e948693eSPhilip Paeps 		    uint32_t, (_index),					\
984e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
985e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[1],			\
986e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[0]);			\
987e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
988e948693eSPhilip Paeps 	} while (B_FALSE)
989e948693eSPhilip Paeps 
990e948693eSPhilip Paeps #define	EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp)			\
991e948693eSPhilip Paeps 	do {								\
992e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
993e948693eSPhilip Paeps 		EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg,	\
994e948693eSPhilip Paeps 		    uint32_t, (_index),					\
995e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
996e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[1],			\
997e948693eSPhilip Paeps 		    uint32_t, (_eqp)->eq_u32[0]);			\
998e948693eSPhilip Paeps 		EFSYS_BAR_WRITEQ((_enp)->en_esbp,			\
999e948693eSPhilip Paeps 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
1000e948693eSPhilip Paeps 		    (_eqp));						\
1001e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
1002e948693eSPhilip Paeps 	} while (B_FALSE)
1003e948693eSPhilip Paeps 
10043c838a9fSAndrew Rybchenko #define	EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock)		\
1005e948693eSPhilip Paeps 	do {								\
1006e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
1007e948693eSPhilip Paeps 		EFSYS_BAR_READO((_enp)->en_esbp,			\
1008e948693eSPhilip Paeps 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
10093c838a9fSAndrew Rybchenko 		    (_eop), (_lock));					\
1010e948693eSPhilip Paeps 		EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg,	\
1011e948693eSPhilip Paeps 		    uint32_t, (_index),					\
1012e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
1013e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[3],			\
1014e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[2],			\
1015e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[1],			\
1016e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[0]);			\
1017e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
1018e948693eSPhilip Paeps 	} while (B_FALSE)
1019e948693eSPhilip Paeps 
10203c838a9fSAndrew Rybchenko #define	EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock)		\
1021e948693eSPhilip Paeps 	do {								\
1022e948693eSPhilip Paeps 		EFX_CHECK_REG((_enp), (_reg));				\
1023e948693eSPhilip Paeps 		EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg,	\
1024e948693eSPhilip Paeps 		    uint32_t, (_index),					\
1025e948693eSPhilip Paeps 		    uint32_t, _reg ## _OFST,				\
1026e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[3],			\
1027e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[2],			\
1028e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[1],			\
1029e948693eSPhilip Paeps 		    uint32_t, (_eop)->eo_u32[0]);			\
1030e948693eSPhilip Paeps 		EFSYS_BAR_WRITEO((_enp)->en_esbp,			\
1031e948693eSPhilip Paeps 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
10323c838a9fSAndrew Rybchenko 		    (_eop), (_lock));					\
10333c838a9fSAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
10343c838a9fSAndrew Rybchenko 	} while (B_FALSE)
10353c838a9fSAndrew Rybchenko 
10363c838a9fSAndrew Rybchenko /*
10373c838a9fSAndrew Rybchenko  * Allow drivers to perform optimised 128-bit doorbell writes.
10383c838a9fSAndrew Rybchenko  * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are
10393c838a9fSAndrew Rybchenko  * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid
10403c838a9fSAndrew Rybchenko  * the need for locking in the host, and are the only ones known to be safe to
10413c838a9fSAndrew Rybchenko  * use 128-bites write with.
10423c838a9fSAndrew Rybchenko  */
10433c838a9fSAndrew Rybchenko #define	EFX_BAR_TBL_DOORBELL_WRITEO(_enp, _reg, _index, _eop)		\
10443c838a9fSAndrew Rybchenko 	do {								\
10453c838a9fSAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
10463c838a9fSAndrew Rybchenko 		EFSYS_PROBE7(efx_bar_tbl_doorbell_writeo,		\
10473c838a9fSAndrew Rybchenko 		    const char *,					\
10483c838a9fSAndrew Rybchenko 		    #_reg,						\
10493c838a9fSAndrew Rybchenko 		    uint32_t, (_index),					\
10503c838a9fSAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
10513c838a9fSAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[3],			\
10523c838a9fSAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[2],			\
10533c838a9fSAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[1],			\
10543c838a9fSAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[0]);			\
10553c838a9fSAndrew Rybchenko 		EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp,		\
10563c838a9fSAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
10573c838a9fSAndrew Rybchenko 		    (_eop));						\
10583c838a9fSAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
10593c838a9fSAndrew Rybchenko 	} while (B_FALSE)
10603c838a9fSAndrew Rybchenko 
10613c838a9fSAndrew Rybchenko #define	EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _wptr, _owptr)	\
10623c838a9fSAndrew Rybchenko 	do {								\
10633c838a9fSAndrew Rybchenko 		unsigned int _new = (_wptr);				\
10643c838a9fSAndrew Rybchenko 		unsigned int _old = (_owptr);				\
10653c838a9fSAndrew Rybchenko 									\
10663c838a9fSAndrew Rybchenko 		if ((_new) >= (_old))					\
10673c838a9fSAndrew Rybchenko 			EFSYS_DMA_SYNC_FOR_DEVICE((_esmp),		\
10683c838a9fSAndrew Rybchenko 			    (_old) * sizeof (efx_desc_t),		\
10693c838a9fSAndrew Rybchenko 			    ((_new) - (_old)) * sizeof (efx_desc_t));	\
10703c838a9fSAndrew Rybchenko 		else							\
10713c838a9fSAndrew Rybchenko 			/*						\
10723c838a9fSAndrew Rybchenko 			 * It is cheaper to sync entire map than sync	\
10733c838a9fSAndrew Rybchenko 			 * two parts especially when offset/size are	\
10743c838a9fSAndrew Rybchenko 			 * ignored and entire map is synced in any case.\
10753c838a9fSAndrew Rybchenko 			 */						\
10763c838a9fSAndrew Rybchenko 			EFSYS_DMA_SYNC_FOR_DEVICE((_esmp),		\
10773c838a9fSAndrew Rybchenko 			    0,						\
10783c838a9fSAndrew Rybchenko 			    (_entries) * sizeof (efx_desc_t));		\
1079e948693eSPhilip Paeps 	_NOTE(CONSTANTCONDITION)					\
1080e948693eSPhilip Paeps 	} while (B_FALSE)
1081e948693eSPhilip Paeps 
1082460cb568SAndrew Rybchenko extern	__checkReturn	efx_rc_t
10833c838a9fSAndrew Rybchenko efx_nic_biu_test(
10843c838a9fSAndrew Rybchenko 	__in		efx_nic_t *enp);
10853c838a9fSAndrew Rybchenko 
1086460cb568SAndrew Rybchenko extern	__checkReturn	efx_rc_t
1087e948693eSPhilip Paeps efx_mac_select(
1088e948693eSPhilip Paeps 	__in		efx_nic_t *enp);
1089e948693eSPhilip Paeps 
10903c838a9fSAndrew Rybchenko extern	void
10913c838a9fSAndrew Rybchenko efx_mac_multicast_hash_compute(
10923c838a9fSAndrew Rybchenko 	__in_ecount(6*count)		uint8_t const *addrs,
10933c838a9fSAndrew Rybchenko 	__in				int count,
10943c838a9fSAndrew Rybchenko 	__out				efx_oword_t *hash_low,
10953c838a9fSAndrew Rybchenko 	__out				efx_oword_t *hash_high);
10963c838a9fSAndrew Rybchenko 
1097460cb568SAndrew Rybchenko extern	__checkReturn	efx_rc_t
1098e948693eSPhilip Paeps efx_phy_probe(
1099e948693eSPhilip Paeps 	__in		efx_nic_t *enp);
1100e948693eSPhilip Paeps 
1101e948693eSPhilip Paeps extern			void
1102e948693eSPhilip Paeps efx_phy_unprobe(
1103e948693eSPhilip Paeps 	__in		efx_nic_t *enp);
1104e948693eSPhilip Paeps 
1105e948693eSPhilip Paeps #if EFSYS_OPT_VPD
1106e948693eSPhilip Paeps 
1107e948693eSPhilip Paeps /* VPD utility functions */
1108e948693eSPhilip Paeps 
1109460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
1110e948693eSPhilip Paeps efx_vpd_hunk_length(
1111e948693eSPhilip Paeps 	__in_bcount(size)	caddr_t data,
1112e948693eSPhilip Paeps 	__in			size_t size,
1113e948693eSPhilip Paeps 	__out			size_t *lengthp);
1114e948693eSPhilip Paeps 
1115460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
1116e948693eSPhilip Paeps efx_vpd_hunk_verify(
1117e948693eSPhilip Paeps 	__in_bcount(size)	caddr_t data,
1118e948693eSPhilip Paeps 	__in			size_t size,
1119e948693eSPhilip Paeps 	__out_opt		boolean_t *cksummedp);
1120e948693eSPhilip Paeps 
1121460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
1122e948693eSPhilip Paeps efx_vpd_hunk_reinit(
11233c838a9fSAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
1124e948693eSPhilip Paeps 	__in			size_t size,
1125e948693eSPhilip Paeps 	__in			boolean_t wantpid);
1126e948693eSPhilip Paeps 
1127460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
1128e948693eSPhilip Paeps efx_vpd_hunk_get(
1129e948693eSPhilip Paeps 	__in_bcount(size)	caddr_t data,
1130e948693eSPhilip Paeps 	__in			size_t size,
1131e948693eSPhilip Paeps 	__in			efx_vpd_tag_t tag,
1132e948693eSPhilip Paeps 	__in			efx_vpd_keyword_t keyword,
1133e948693eSPhilip Paeps 	__out			unsigned int *payloadp,
1134e948693eSPhilip Paeps 	__out			uint8_t *paylenp);
1135e948693eSPhilip Paeps 
1136460cb568SAndrew Rybchenko extern	__checkReturn			efx_rc_t
1137e948693eSPhilip Paeps efx_vpd_hunk_next(
1138e948693eSPhilip Paeps 	__in_bcount(size)		caddr_t data,
1139e948693eSPhilip Paeps 	__in				size_t size,
1140e948693eSPhilip Paeps 	__out				efx_vpd_tag_t *tagp,
1141e948693eSPhilip Paeps 	__out				efx_vpd_keyword_t *keyword,
114286ec4b85SAndrew Rybchenko 	__out_opt			unsigned int *payloadp,
1143e948693eSPhilip Paeps 	__out_opt			uint8_t *paylenp,
1144e948693eSPhilip Paeps 	__inout				unsigned int *contp);
1145e948693eSPhilip Paeps 
1146460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
1147e948693eSPhilip Paeps efx_vpd_hunk_set(
1148e948693eSPhilip Paeps 	__in_bcount(size)	caddr_t data,
1149e948693eSPhilip Paeps 	__in			size_t size,
1150e948693eSPhilip Paeps 	__in			efx_vpd_value_t *evvp);
1151e948693eSPhilip Paeps 
1152e948693eSPhilip Paeps #endif	/* EFSYS_OPT_VPD */
1153e948693eSPhilip Paeps 
1154e948693eSPhilip Paeps #if EFSYS_OPT_DIAG
1155e948693eSPhilip Paeps 
11563c838a9fSAndrew Rybchenko extern	efx_sram_pattern_fn_t	__efx_sram_pattern_fns[];
1157e948693eSPhilip Paeps 
1158e948693eSPhilip Paeps typedef struct efx_register_set_s {
1159e948693eSPhilip Paeps 	unsigned int		address;
1160e948693eSPhilip Paeps 	unsigned int		step;
1161e948693eSPhilip Paeps 	unsigned int		rows;
1162e948693eSPhilip Paeps 	efx_oword_t		mask;
1163e948693eSPhilip Paeps } efx_register_set_t;
1164e948693eSPhilip Paeps 
1165460cb568SAndrew Rybchenko extern	__checkReturn	efx_rc_t
1166e948693eSPhilip Paeps efx_nic_test_registers(
1167e948693eSPhilip Paeps 	__in		efx_nic_t *enp,
1168e948693eSPhilip Paeps 	__in		efx_register_set_t *rsp,
1169e948693eSPhilip Paeps 	__in		size_t count);
1170e948693eSPhilip Paeps 
1171460cb568SAndrew Rybchenko extern	__checkReturn	efx_rc_t
1172e948693eSPhilip Paeps efx_nic_test_tables(
1173e948693eSPhilip Paeps 	__in		efx_nic_t *enp,
1174e948693eSPhilip Paeps 	__in		efx_register_set_t *rsp,
1175e948693eSPhilip Paeps 	__in		efx_pattern_type_t pattern,
1176e948693eSPhilip Paeps 	__in		size_t count);
1177e948693eSPhilip Paeps 
1178e948693eSPhilip Paeps #endif	/* EFSYS_OPT_DIAG */
1179e948693eSPhilip Paeps 
11803c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI
11813c838a9fSAndrew Rybchenko 
1182460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
11833c838a9fSAndrew Rybchenko efx_mcdi_set_workaround(
11843c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
11853c838a9fSAndrew Rybchenko 	__in			uint32_t type,
11863c838a9fSAndrew Rybchenko 	__in			boolean_t enabled,
11873c838a9fSAndrew Rybchenko 	__out_opt		uint32_t *flagsp);
11883c838a9fSAndrew Rybchenko 
1189460cb568SAndrew Rybchenko extern	__checkReturn		efx_rc_t
11903c838a9fSAndrew Rybchenko efx_mcdi_get_workarounds(
11913c838a9fSAndrew Rybchenko 	__in			efx_nic_t *enp,
11923c838a9fSAndrew Rybchenko 	__out_opt		uint32_t *implementedp,
11933c838a9fSAndrew Rybchenko 	__out_opt		uint32_t *enabledp);
11943c838a9fSAndrew Rybchenko 
11953c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */
11963c838a9fSAndrew Rybchenko 
1197e948693eSPhilip Paeps #ifdef	__cplusplus
1198e948693eSPhilip Paeps }
1199e948693eSPhilip Paeps #endif
1200e948693eSPhilip Paeps 
1201e948693eSPhilip Paeps #endif	/* _SYS_EFX_IMPL_H */
1202