1e948693eSPhilip Paeps /*- 23c838a9fSAndrew Rybchenko * Copyright (c) 2007-2015 Solarflare Communications Inc. 33c838a9fSAndrew Rybchenko * All rights reserved. 4e948693eSPhilip Paeps * 5e948693eSPhilip Paeps * Redistribution and use in source and binary forms, with or without 63c838a9fSAndrew Rybchenko * modification, are permitted provided that the following conditions are met: 7e948693eSPhilip Paeps * 83c838a9fSAndrew Rybchenko * 1. Redistributions of source code must retain the above copyright notice, 93c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer. 103c838a9fSAndrew Rybchenko * 2. Redistributions in binary form must reproduce the above copyright notice, 113c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer in the documentation 123c838a9fSAndrew Rybchenko * and/or other materials provided with the distribution. 133c838a9fSAndrew Rybchenko * 143c838a9fSAndrew Rybchenko * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 153c838a9fSAndrew Rybchenko * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 163c838a9fSAndrew Rybchenko * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 173c838a9fSAndrew Rybchenko * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 183c838a9fSAndrew Rybchenko * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 193c838a9fSAndrew Rybchenko * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 203c838a9fSAndrew Rybchenko * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 213c838a9fSAndrew Rybchenko * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 223c838a9fSAndrew Rybchenko * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 233c838a9fSAndrew Rybchenko * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, 243c838a9fSAndrew Rybchenko * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 253c838a9fSAndrew Rybchenko * 263c838a9fSAndrew Rybchenko * The views and conclusions contained in the software and documentation are 273c838a9fSAndrew Rybchenko * those of the authors and should not be interpreted as representing official 283c838a9fSAndrew Rybchenko * policies, either expressed or implied, of the FreeBSD Project. 295dee87d7SPhilip Paeps * 305dee87d7SPhilip Paeps * $FreeBSD$ 31e948693eSPhilip Paeps */ 32e948693eSPhilip Paeps 33e948693eSPhilip Paeps #ifndef _SYS_EFX_IMPL_H 34e948693eSPhilip Paeps #define _SYS_EFX_IMPL_H 35e948693eSPhilip Paeps 36e948693eSPhilip Paeps #include "efsys.h" 37e948693eSPhilip Paeps #include "efx.h" 38e948693eSPhilip Paeps #include "efx_regs.h" 393c838a9fSAndrew Rybchenko #include "efx_regs_ef10.h" 403c838a9fSAndrew Rybchenko 413c838a9fSAndrew Rybchenko /* FIXME: Add definition for driver generated software events */ 423c838a9fSAndrew Rybchenko #ifndef ESE_DZ_EV_CODE_DRV_GEN_EV 433c838a9fSAndrew Rybchenko #define ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV 443c838a9fSAndrew Rybchenko #endif 453c838a9fSAndrew Rybchenko 463c838a9fSAndrew Rybchenko #include "efx_check.h" 473c838a9fSAndrew Rybchenko 48e948693eSPhilip Paeps 49e948693eSPhilip Paeps #if EFSYS_OPT_FALCON 50e948693eSPhilip Paeps #include "falcon_impl.h" 51e948693eSPhilip Paeps #endif /* EFSYS_OPT_FALCON */ 52e948693eSPhilip Paeps 53e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 54e948693eSPhilip Paeps #include "siena_impl.h" 55e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 56e948693eSPhilip Paeps 573c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 583c838a9fSAndrew Rybchenko #include "hunt_impl.h" 593c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON */ 603c838a9fSAndrew Rybchenko 615f5c71ccSAndrew Rybchenko #if EFSYS_OPT_MEDFORD 625f5c71ccSAndrew Rybchenko #include "medford_impl.h" 635f5c71ccSAndrew Rybchenko #endif /* EFSYS_OPT_MEDFORD */ 645f5c71ccSAndrew Rybchenko 655f5c71ccSAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 665f5c71ccSAndrew Rybchenko #include "ef10_impl.h" 675f5c71ccSAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 685f5c71ccSAndrew Rybchenko 69e948693eSPhilip Paeps #ifdef __cplusplus 70e948693eSPhilip Paeps extern "C" { 71e948693eSPhilip Paeps #endif 72e948693eSPhilip Paeps 73e948693eSPhilip Paeps #define EFX_MOD_MCDI 0x00000001 74e948693eSPhilip Paeps #define EFX_MOD_PROBE 0x00000002 75e948693eSPhilip Paeps #define EFX_MOD_NVRAM 0x00000004 76e948693eSPhilip Paeps #define EFX_MOD_VPD 0x00000008 77e948693eSPhilip Paeps #define EFX_MOD_NIC 0x00000010 78e948693eSPhilip Paeps #define EFX_MOD_INTR 0x00000020 79e948693eSPhilip Paeps #define EFX_MOD_EV 0x00000040 80e948693eSPhilip Paeps #define EFX_MOD_RX 0x00000080 81e948693eSPhilip Paeps #define EFX_MOD_TX 0x00000100 82e948693eSPhilip Paeps #define EFX_MOD_PORT 0x00000200 83e948693eSPhilip Paeps #define EFX_MOD_MON 0x00000400 84e948693eSPhilip Paeps #define EFX_MOD_WOL 0x00000800 85e948693eSPhilip Paeps #define EFX_MOD_FILTER 0x00001000 863c838a9fSAndrew Rybchenko #define EFX_MOD_PKTFILTER 0x00002000 87e948693eSPhilip Paeps 88e948693eSPhilip Paeps #define EFX_RESET_MAC 0x00000001 89e948693eSPhilip Paeps #define EFX_RESET_PHY 0x00000002 903c838a9fSAndrew Rybchenko #define EFX_RESET_RXQ_ERR 0x00000004 913c838a9fSAndrew Rybchenko #define EFX_RESET_TXQ_ERR 0x00000008 92e948693eSPhilip Paeps 93e948693eSPhilip Paeps typedef enum efx_mac_type_e { 94e948693eSPhilip Paeps EFX_MAC_INVALID = 0, 95e948693eSPhilip Paeps EFX_MAC_FALCON_GMAC, 96e948693eSPhilip Paeps EFX_MAC_FALCON_XMAC, 97e948693eSPhilip Paeps EFX_MAC_SIENA, 983c838a9fSAndrew Rybchenko EFX_MAC_HUNTINGTON, 99e948693eSPhilip Paeps EFX_MAC_NTYPES 100e948693eSPhilip Paeps } efx_mac_type_t; 101e948693eSPhilip Paeps 1023c838a9fSAndrew Rybchenko typedef struct efx_ev_ops_s { 103460cb568SAndrew Rybchenko efx_rc_t (*eevo_init)(efx_nic_t *); 1043c838a9fSAndrew Rybchenko void (*eevo_fini)(efx_nic_t *); 105460cb568SAndrew Rybchenko efx_rc_t (*eevo_qcreate)(efx_nic_t *, unsigned int, 1063c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 1073c838a9fSAndrew Rybchenko efx_evq_t *); 1083c838a9fSAndrew Rybchenko void (*eevo_qdestroy)(efx_evq_t *); 109460cb568SAndrew Rybchenko efx_rc_t (*eevo_qprime)(efx_evq_t *, unsigned int); 1103c838a9fSAndrew Rybchenko void (*eevo_qpost)(efx_evq_t *, uint16_t); 111460cb568SAndrew Rybchenko efx_rc_t (*eevo_qmoderate)(efx_evq_t *, unsigned int); 1123c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1133c838a9fSAndrew Rybchenko void (*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *); 1143c838a9fSAndrew Rybchenko #endif 1153c838a9fSAndrew Rybchenko } efx_ev_ops_t; 1163c838a9fSAndrew Rybchenko 1173c838a9fSAndrew Rybchenko typedef struct efx_tx_ops_s { 118460cb568SAndrew Rybchenko efx_rc_t (*etxo_init)(efx_nic_t *); 1193c838a9fSAndrew Rybchenko void (*etxo_fini)(efx_nic_t *); 120460cb568SAndrew Rybchenko efx_rc_t (*etxo_qcreate)(efx_nic_t *, 1213c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1223c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, 1233c838a9fSAndrew Rybchenko uint32_t, uint16_t, 1243c838a9fSAndrew Rybchenko efx_evq_t *, efx_txq_t *, 1253c838a9fSAndrew Rybchenko unsigned int *); 1263c838a9fSAndrew Rybchenko void (*etxo_qdestroy)(efx_txq_t *); 127460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpost)(efx_txq_t *, efx_buffer_t *, 1283c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1293c838a9fSAndrew Rybchenko unsigned int *); 1303c838a9fSAndrew Rybchenko void (*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int); 131460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpace)(efx_txq_t *, unsigned int); 132460cb568SAndrew Rybchenko efx_rc_t (*etxo_qflush)(efx_txq_t *); 1333c838a9fSAndrew Rybchenko void (*etxo_qenable)(efx_txq_t *); 134460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_enable)(efx_txq_t *); 1353c838a9fSAndrew Rybchenko void (*etxo_qpio_disable)(efx_txq_t *); 136460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_write)(efx_txq_t *,uint8_t *, size_t, 1373c838a9fSAndrew Rybchenko size_t); 138460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int, 1393c838a9fSAndrew Rybchenko unsigned int *); 140460cb568SAndrew Rybchenko efx_rc_t (*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *, 1413c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1423c838a9fSAndrew Rybchenko unsigned int *); 1433c838a9fSAndrew Rybchenko void (*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t, 1443c838a9fSAndrew Rybchenko size_t, boolean_t, 1453c838a9fSAndrew Rybchenko efx_desc_t *); 1463c838a9fSAndrew Rybchenko void (*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t, 1473c838a9fSAndrew Rybchenko uint32_t, uint8_t, 1483c838a9fSAndrew Rybchenko efx_desc_t *); 149*4ab49369SAndrew Rybchenko void (*etxo_qdesc_tso2_create)(efx_txq_t *, uint16_t, 150*4ab49369SAndrew Rybchenko uint32_t, uint16_t, 151*4ab49369SAndrew Rybchenko efx_desc_t *, int); 1523c838a9fSAndrew Rybchenko void (*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t, 1533c838a9fSAndrew Rybchenko efx_desc_t *); 1543c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1553c838a9fSAndrew Rybchenko void (*etxo_qstats_update)(efx_txq_t *, 1563c838a9fSAndrew Rybchenko efsys_stat_t *); 1573c838a9fSAndrew Rybchenko #endif 1583c838a9fSAndrew Rybchenko } efx_tx_ops_t; 1593c838a9fSAndrew Rybchenko 1603c838a9fSAndrew Rybchenko typedef struct efx_rx_ops_s { 161460cb568SAndrew Rybchenko efx_rc_t (*erxo_init)(efx_nic_t *); 1623c838a9fSAndrew Rybchenko void (*erxo_fini)(efx_nic_t *); 1633c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER 164460cb568SAndrew Rybchenko efx_rc_t (*erxo_scatter_enable)(efx_nic_t *, unsigned int); 1653c838a9fSAndrew Rybchenko #endif 1663c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 167460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_mode_set)(efx_nic_t *, efx_rx_hash_alg_t, 1683c838a9fSAndrew Rybchenko efx_rx_hash_type_t, boolean_t); 169460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_key_set)(efx_nic_t *, uint8_t *, size_t); 170460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_tbl_set)(efx_nic_t *, unsigned int *, 1713c838a9fSAndrew Rybchenko size_t); 1720badfd72SAndrew Rybchenko uint32_t (*erxo_prefix_hash)(efx_nic_t *, efx_rx_hash_alg_t, 1730badfd72SAndrew Rybchenko uint8_t *); 1740badfd72SAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 1750badfd72SAndrew Rybchenko efx_rc_t (*erxo_prefix_pktlen)(efx_nic_t *, uint8_t *, 1760badfd72SAndrew Rybchenko uint16_t *); 1773c838a9fSAndrew Rybchenko void (*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t, 1783c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1793c838a9fSAndrew Rybchenko unsigned int); 1803c838a9fSAndrew Rybchenko void (*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *); 181460cb568SAndrew Rybchenko efx_rc_t (*erxo_qflush)(efx_rxq_t *); 1823c838a9fSAndrew Rybchenko void (*erxo_qenable)(efx_rxq_t *); 183460cb568SAndrew Rybchenko efx_rc_t (*erxo_qcreate)(efx_nic_t *enp, unsigned int, 1843c838a9fSAndrew Rybchenko unsigned int, efx_rxq_type_t, 1853c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 1863c838a9fSAndrew Rybchenko efx_evq_t *, efx_rxq_t *); 1873c838a9fSAndrew Rybchenko void (*erxo_qdestroy)(efx_rxq_t *); 1883c838a9fSAndrew Rybchenko } efx_rx_ops_t; 1893c838a9fSAndrew Rybchenko 190e948693eSPhilip Paeps typedef struct efx_mac_ops_s { 191460cb568SAndrew Rybchenko efx_rc_t (*emo_reset)(efx_nic_t *); /* optional */ 192460cb568SAndrew Rybchenko efx_rc_t (*emo_poll)(efx_nic_t *, efx_link_mode_t *); 193460cb568SAndrew Rybchenko efx_rc_t (*emo_up)(efx_nic_t *, boolean_t *); 194460cb568SAndrew Rybchenko efx_rc_t (*emo_addr_set)(efx_nic_t *); 195460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 196460cb568SAndrew Rybchenko efx_rc_t (*emo_multicast_list_set)(efx_nic_t *); 197460cb568SAndrew Rybchenko efx_rc_t (*emo_filter_default_rxq_set)(efx_nic_t *, 1983c838a9fSAndrew Rybchenko efx_rxq_t *, boolean_t); 1993c838a9fSAndrew Rybchenko void (*emo_filter_default_rxq_clear)(efx_nic_t *); 200e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 201460cb568SAndrew Rybchenko efx_rc_t (*emo_loopback_set)(efx_nic_t *, efx_link_mode_t, 202e948693eSPhilip Paeps efx_loopback_type_t); 203e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 204e948693eSPhilip Paeps #if EFSYS_OPT_MAC_STATS 205460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_upload)(efx_nic_t *, efsys_mem_t *); 206460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *, 207e948693eSPhilip Paeps uint16_t, boolean_t); 208460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 209e948693eSPhilip Paeps efsys_stat_t *, uint32_t *); 210e948693eSPhilip Paeps #endif /* EFSYS_OPT_MAC_STATS */ 211e948693eSPhilip Paeps } efx_mac_ops_t; 212e948693eSPhilip Paeps 213e948693eSPhilip Paeps typedef struct efx_phy_ops_s { 214460cb568SAndrew Rybchenko efx_rc_t (*epo_power)(efx_nic_t *, boolean_t); /* optional */ 215460cb568SAndrew Rybchenko efx_rc_t (*epo_reset)(efx_nic_t *); 216460cb568SAndrew Rybchenko efx_rc_t (*epo_reconfigure)(efx_nic_t *); 217460cb568SAndrew Rybchenko efx_rc_t (*epo_verify)(efx_nic_t *); 218460cb568SAndrew Rybchenko efx_rc_t (*epo_uplink_check)(efx_nic_t *, 219e948693eSPhilip Paeps boolean_t *); /* optional */ 220460cb568SAndrew Rybchenko efx_rc_t (*epo_downlink_check)(efx_nic_t *, efx_link_mode_t *, 221e948693eSPhilip Paeps unsigned int *, uint32_t *); 222460cb568SAndrew Rybchenko efx_rc_t (*epo_oui_get)(efx_nic_t *, uint32_t *); 223e948693eSPhilip Paeps #if EFSYS_OPT_PHY_STATS 224460cb568SAndrew Rybchenko efx_rc_t (*epo_stats_update)(efx_nic_t *, efsys_mem_t *, 225e948693eSPhilip Paeps uint32_t *); 226e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_STATS */ 227e948693eSPhilip Paeps #if EFSYS_OPT_PHY_PROPS 228e948693eSPhilip Paeps #if EFSYS_OPT_NAMES 2293c838a9fSAndrew Rybchenko const char *(*epo_prop_name)(efx_nic_t *, unsigned int); 230e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_PROPS */ 231460cb568SAndrew Rybchenko efx_rc_t (*epo_prop_get)(efx_nic_t *, unsigned int, uint32_t, 232e948693eSPhilip Paeps uint32_t *); 233460cb568SAndrew Rybchenko efx_rc_t (*epo_prop_set)(efx_nic_t *, unsigned int, uint32_t); 234e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_PROPS */ 2353c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 236460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_enable_offline)(efx_nic_t *); 237460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_start)(efx_nic_t *, efx_bist_type_t); 238460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_poll)(efx_nic_t *, efx_bist_type_t, 2393c838a9fSAndrew Rybchenko efx_bist_result_t *, uint32_t *, 240e948693eSPhilip Paeps unsigned long *, size_t); 2413c838a9fSAndrew Rybchenko void (*epo_bist_stop)(efx_nic_t *, efx_bist_type_t); 2423c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_BIST */ 243e948693eSPhilip Paeps } efx_phy_ops_t; 244e948693eSPhilip Paeps 2453c838a9fSAndrew Rybchenko #if EFSYS_OPT_FILTER 2463c838a9fSAndrew Rybchenko typedef struct efx_filter_ops_s { 247460cb568SAndrew Rybchenko efx_rc_t (*efo_init)(efx_nic_t *); 2483c838a9fSAndrew Rybchenko void (*efo_fini)(efx_nic_t *); 249460cb568SAndrew Rybchenko efx_rc_t (*efo_restore)(efx_nic_t *); 250460cb568SAndrew Rybchenko efx_rc_t (*efo_add)(efx_nic_t *, efx_filter_spec_t *, 2513c838a9fSAndrew Rybchenko boolean_t may_replace); 252460cb568SAndrew Rybchenko efx_rc_t (*efo_delete)(efx_nic_t *, efx_filter_spec_t *); 253460cb568SAndrew Rybchenko efx_rc_t (*efo_supported_filters)(efx_nic_t *, uint32_t *, size_t *); 254460cb568SAndrew Rybchenko efx_rc_t (*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t, 2553c838a9fSAndrew Rybchenko boolean_t, boolean_t, boolean_t, 2563c838a9fSAndrew Rybchenko uint8_t const *, int); 2573c838a9fSAndrew Rybchenko } efx_filter_ops_t; 2583c838a9fSAndrew Rybchenko 259460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 2603c838a9fSAndrew Rybchenko efx_filter_reconfigure( 2613c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 2623c838a9fSAndrew Rybchenko __in_ecount(6) uint8_t const *mac_addr, 2633c838a9fSAndrew Rybchenko __in boolean_t all_unicst, 2643c838a9fSAndrew Rybchenko __in boolean_t mulcst, 2653c838a9fSAndrew Rybchenko __in boolean_t all_mulcst, 2663c838a9fSAndrew Rybchenko __in boolean_t brdcst, 2673c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 2683c838a9fSAndrew Rybchenko __in int count); 2693c838a9fSAndrew Rybchenko 2703c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */ 2713c838a9fSAndrew Rybchenko 2723c838a9fSAndrew Rybchenko 273e948693eSPhilip Paeps typedef struct efx_port_s { 274e948693eSPhilip Paeps efx_mac_type_t ep_mac_type; 275e948693eSPhilip Paeps uint32_t ep_phy_type; 276e948693eSPhilip Paeps uint8_t ep_port; 277e948693eSPhilip Paeps uint32_t ep_mac_pdu; 278e948693eSPhilip Paeps uint8_t ep_mac_addr[6]; 279e948693eSPhilip Paeps efx_link_mode_t ep_link_mode; 2803c838a9fSAndrew Rybchenko boolean_t ep_all_unicst; 2813c838a9fSAndrew Rybchenko boolean_t ep_mulcst; 2823c838a9fSAndrew Rybchenko boolean_t ep_all_mulcst; 283e948693eSPhilip Paeps boolean_t ep_brdcst; 284e948693eSPhilip Paeps unsigned int ep_fcntl; 285e948693eSPhilip Paeps boolean_t ep_fcntl_autoneg; 286e948693eSPhilip Paeps efx_oword_t ep_multicst_hash[2]; 2873c838a9fSAndrew Rybchenko uint8_t ep_mulcst_addr_list[EFX_MAC_ADDR_LEN * 2883c838a9fSAndrew Rybchenko EFX_MAC_MULTICAST_LIST_MAX]; 2893c838a9fSAndrew Rybchenko uint32_t ep_mulcst_addr_count; 290e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 291e948693eSPhilip Paeps efx_loopback_type_t ep_loopback_type; 292e948693eSPhilip Paeps efx_link_mode_t ep_loopback_link_mode; 293e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 294e948693eSPhilip Paeps #if EFSYS_OPT_PHY_FLAGS 295e948693eSPhilip Paeps uint32_t ep_phy_flags; 296e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_FLAGS */ 297e948693eSPhilip Paeps #if EFSYS_OPT_PHY_LED_CONTROL 298e948693eSPhilip Paeps efx_phy_led_mode_t ep_phy_led_mode; 299e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_LED_CONTROL */ 300e948693eSPhilip Paeps efx_phy_media_type_t ep_fixed_port_type; 301e948693eSPhilip Paeps efx_phy_media_type_t ep_module_type; 302e948693eSPhilip Paeps uint32_t ep_adv_cap_mask; 303e948693eSPhilip Paeps uint32_t ep_lp_cap_mask; 304e948693eSPhilip Paeps uint32_t ep_default_adv_cap_mask; 305e948693eSPhilip Paeps uint32_t ep_phy_cap_mask; 306e948693eSPhilip Paeps #if EFSYS_OPT_PHY_TXC43128 || EFSYS_OPT_PHY_QT2025C 307e948693eSPhilip Paeps union { 308e948693eSPhilip Paeps struct { 309e948693eSPhilip Paeps unsigned int bug10934_count; 310e948693eSPhilip Paeps } ep_txc43128; 311e948693eSPhilip Paeps struct { 312e948693eSPhilip Paeps unsigned int bug17190_count; 313e948693eSPhilip Paeps } ep_qt2025c; 314e948693eSPhilip Paeps }; 315e948693eSPhilip Paeps #endif 316e948693eSPhilip Paeps boolean_t ep_mac_poll_needed; /* falcon only */ 317e948693eSPhilip Paeps boolean_t ep_mac_up; /* falcon only */ 318e948693eSPhilip Paeps uint32_t ep_fwver; /* falcon only */ 319e948693eSPhilip Paeps boolean_t ep_mac_drain; 320e948693eSPhilip Paeps boolean_t ep_mac_stats_pending; 3213c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 3223c838a9fSAndrew Rybchenko efx_bist_type_t ep_current_bist; 323e948693eSPhilip Paeps #endif 324e948693eSPhilip Paeps efx_mac_ops_t *ep_emop; 325e948693eSPhilip Paeps efx_phy_ops_t *ep_epop; 326e948693eSPhilip Paeps } efx_port_t; 327e948693eSPhilip Paeps 328e948693eSPhilip Paeps typedef struct efx_mon_ops_s { 329460cb568SAndrew Rybchenko efx_rc_t (*emo_reset)(efx_nic_t *); 330460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 331e948693eSPhilip Paeps #if EFSYS_OPT_MON_STATS 332460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 333e948693eSPhilip Paeps efx_mon_stat_value_t *); 334e948693eSPhilip Paeps #endif /* EFSYS_OPT_MON_STATS */ 335e948693eSPhilip Paeps } efx_mon_ops_t; 336e948693eSPhilip Paeps 337e948693eSPhilip Paeps typedef struct efx_mon_s { 338e948693eSPhilip Paeps efx_mon_type_t em_type; 339e948693eSPhilip Paeps efx_mon_ops_t *em_emop; 340e948693eSPhilip Paeps } efx_mon_t; 341e948693eSPhilip Paeps 3423c838a9fSAndrew Rybchenko typedef struct efx_intr_ops_s { 343460cb568SAndrew Rybchenko efx_rc_t (*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *); 3443c838a9fSAndrew Rybchenko void (*eio_enable)(efx_nic_t *); 3453c838a9fSAndrew Rybchenko void (*eio_disable)(efx_nic_t *); 3463c838a9fSAndrew Rybchenko void (*eio_disable_unlocked)(efx_nic_t *); 347460cb568SAndrew Rybchenko efx_rc_t (*eio_trigger)(efx_nic_t *, unsigned int); 3480c24a07eSAndrew Rybchenko void (*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *); 3490c24a07eSAndrew Rybchenko void (*eio_status_message)(efx_nic_t *, unsigned int, 3500c24a07eSAndrew Rybchenko boolean_t *); 3510c24a07eSAndrew Rybchenko void (*eio_fatal)(efx_nic_t *); 3523c838a9fSAndrew Rybchenko void (*eio_fini)(efx_nic_t *); 3533c838a9fSAndrew Rybchenko } efx_intr_ops_t; 3543c838a9fSAndrew Rybchenko 355e948693eSPhilip Paeps typedef struct efx_intr_s { 3563c838a9fSAndrew Rybchenko efx_intr_ops_t *ei_eiop; 357e948693eSPhilip Paeps efsys_mem_t *ei_esmp; 3583c838a9fSAndrew Rybchenko efx_intr_type_t ei_type; 359e948693eSPhilip Paeps unsigned int ei_level; 360e948693eSPhilip Paeps } efx_intr_t; 361e948693eSPhilip Paeps 362e948693eSPhilip Paeps typedef struct efx_nic_ops_s { 363460cb568SAndrew Rybchenko efx_rc_t (*eno_probe)(efx_nic_t *); 364cfa023ebSAndrew Rybchenko efx_rc_t (*eno_board_cfg)(efx_nic_t *); 365460cb568SAndrew Rybchenko efx_rc_t (*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*); 366460cb568SAndrew Rybchenko efx_rc_t (*eno_reset)(efx_nic_t *); 367460cb568SAndrew Rybchenko efx_rc_t (*eno_init)(efx_nic_t *); 368460cb568SAndrew Rybchenko efx_rc_t (*eno_get_vi_pool)(efx_nic_t *, uint32_t *); 369460cb568SAndrew Rybchenko efx_rc_t (*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t, 3703c838a9fSAndrew Rybchenko uint32_t *, size_t *); 371e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 372460cb568SAndrew Rybchenko efx_rc_t (*eno_sram_test)(efx_nic_t *, efx_sram_pattern_fn_t); 373460cb568SAndrew Rybchenko efx_rc_t (*eno_register_test)(efx_nic_t *); 374e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 375e948693eSPhilip Paeps void (*eno_fini)(efx_nic_t *); 376e948693eSPhilip Paeps void (*eno_unprobe)(efx_nic_t *); 377e948693eSPhilip Paeps } efx_nic_ops_t; 378e948693eSPhilip Paeps 3799ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET 380e948693eSPhilip Paeps #define EFX_TXQ_LIMIT_TARGET 259 3819ab060a7SAndrew Rybchenko #endif 3829ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET 38375ba9e1eSAndrew Rybchenko #define EFX_RXQ_LIMIT_TARGET 512 3849ab060a7SAndrew Rybchenko #endif 3859ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_DC_SIZE 3869ab060a7SAndrew Rybchenko #define EFX_TXQ_DC_SIZE 1 /* 16 descriptors */ 3879ab060a7SAndrew Rybchenko #endif 3889ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_DC_SIZE 3899ab060a7SAndrew Rybchenko #define EFX_RXQ_DC_SIZE 3 /* 64 descriptors */ 3909ab060a7SAndrew Rybchenko #endif 391e948693eSPhilip Paeps 392e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 393e948693eSPhilip Paeps 3943c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_spec_s { 3953c838a9fSAndrew Rybchenko uint8_t fsfs_type; 3963c838a9fSAndrew Rybchenko uint32_t fsfs_flags; 3973c838a9fSAndrew Rybchenko uint32_t fsfs_dmaq_id; 3983c838a9fSAndrew Rybchenko uint32_t fsfs_dword[3]; 3993c838a9fSAndrew Rybchenko } falconsiena_filter_spec_t; 4003c838a9fSAndrew Rybchenko 4013c838a9fSAndrew Rybchenko typedef enum falconsiena_filter_type_e { 4023c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_TCP_FULL, /* TCP/IPv4 4-tuple {dIP,dTCP,sIP,sTCP} */ 4033c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_TCP_WILD, /* TCP/IPv4 dest {dIP,dTCP, -, -} */ 4043c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_UDP_FULL, /* UDP/IPv4 4-tuple {dIP,dUDP,sIP,sUDP} */ 4053c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_UDP_WILD, /* UDP/IPv4 dest {dIP,dUDP, -, -} */ 406e948693eSPhilip Paeps 407e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 4083c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_MAC_FULL, /* Ethernet {dMAC,VLAN} */ 4093c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_MAC_WILD, /* Ethernet {dMAC, -} */ 410e948693eSPhilip Paeps 4113c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 4123c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_TCP_WILD, /* TCP/IPv4 { -, -,sIP,sTCP} */ 4133c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_UDP_FULL, /* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */ 4143c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_UDP_WILD, /* UDP/IPv4 source (host, port) */ 415e948693eSPhilip Paeps 4163c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_MAC_FULL, /* Ethernet source (MAC address, VLAN ID) */ 4173c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_MAC_WILD, /* Ethernet source (MAC address) */ 418e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 419e948693eSPhilip Paeps 4203c838a9fSAndrew Rybchenko EFX_FS_FILTER_NTYPES 4213c838a9fSAndrew Rybchenko } falconsiena_filter_type_t; 422e948693eSPhilip Paeps 4233c838a9fSAndrew Rybchenko typedef enum falconsiena_filter_tbl_id_e { 4243c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_RX_IP = 0, 4253c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_RX_MAC, 4263c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_TX_IP, 4273c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_TX_MAC, 4283c838a9fSAndrew Rybchenko EFX_FS_FILTER_NTBLS 4293c838a9fSAndrew Rybchenko } falconsiena_filter_tbl_id_t; 430e948693eSPhilip Paeps 4313c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_tbl_s { 4323c838a9fSAndrew Rybchenko int fsft_size; /* number of entries */ 4333c838a9fSAndrew Rybchenko int fsft_used; /* active count */ 4343c838a9fSAndrew Rybchenko uint32_t *fsft_bitmap; /* active bitmap */ 4353c838a9fSAndrew Rybchenko falconsiena_filter_spec_t *fsft_spec; /* array of saved specs */ 4363c838a9fSAndrew Rybchenko } falconsiena_filter_tbl_t; 4373c838a9fSAndrew Rybchenko 4383c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_s { 4393c838a9fSAndrew Rybchenko falconsiena_filter_tbl_t fsf_tbl[EFX_FS_FILTER_NTBLS]; 4403c838a9fSAndrew Rybchenko unsigned int fsf_depth[EFX_FS_FILTER_NTYPES]; 4413c838a9fSAndrew Rybchenko } falconsiena_filter_t; 442e948693eSPhilip Paeps 443e948693eSPhilip Paeps typedef struct efx_filter_s { 4443c838a9fSAndrew Rybchenko #if EFSYS_OPT_FALCON || EFSYS_OPT_SIENA 4453c838a9fSAndrew Rybchenko falconsiena_filter_t *ef_falconsiena_filter; 4463c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FALCON || EFSYS_OPT_SIENA */ 4471289fe72SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD 4481289fe72SAndrew Rybchenko ef10_filter_table_t *ef_ef10_filter_table; 4491289fe72SAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */ 450e948693eSPhilip Paeps } efx_filter_t; 451e948693eSPhilip Paeps 452e948693eSPhilip Paeps extern void 4533c838a9fSAndrew Rybchenko falconsiena_filter_tbl_clear( 454e948693eSPhilip Paeps __in efx_nic_t *enp, 4553c838a9fSAndrew Rybchenko __in falconsiena_filter_tbl_id_t tbl); 456e948693eSPhilip Paeps 457e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 458e948693eSPhilip Paeps 4593c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 4603c838a9fSAndrew Rybchenko 4613c838a9fSAndrew Rybchenko typedef struct efx_mcdi_ops_s { 462460cb568SAndrew Rybchenko efx_rc_t (*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *); 463fd7501bfSAndrew Rybchenko void (*emco_send_request)(efx_nic_t *, void *, size_t, 464fd7501bfSAndrew Rybchenko void *, size_t); 4653c838a9fSAndrew Rybchenko void (*emco_request_copyout)(efx_nic_t *, efx_mcdi_req_t *); 466460cb568SAndrew Rybchenko efx_rc_t (*emco_poll_reboot)(efx_nic_t *); 467548ebee5SAndrew Rybchenko boolean_t (*emco_poll_response)(efx_nic_t *); 468548ebee5SAndrew Rybchenko void (*emco_read_response)(efx_nic_t *, void *, size_t, size_t); 4693c838a9fSAndrew Rybchenko void (*emco_fini)(efx_nic_t *); 470af986c75SAndrew Rybchenko efx_rc_t (*emco_feature_supported)(efx_nic_t *, efx_mcdi_feature_id_t, boolean_t *); 4713c838a9fSAndrew Rybchenko } efx_mcdi_ops_t; 4723c838a9fSAndrew Rybchenko 4733c838a9fSAndrew Rybchenko typedef struct efx_mcdi_s { 4743c838a9fSAndrew Rybchenko efx_mcdi_ops_t *em_emcop; 4753c838a9fSAndrew Rybchenko const efx_mcdi_transport_t *em_emtp; 4763c838a9fSAndrew Rybchenko efx_mcdi_iface_t em_emip; 4773c838a9fSAndrew Rybchenko } efx_mcdi_t; 4783c838a9fSAndrew Rybchenko 4793c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 4803c838a9fSAndrew Rybchenko 481e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 482e948693eSPhilip Paeps typedef struct efx_nvram_ops_s { 483e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 484460cb568SAndrew Rybchenko efx_rc_t (*envo_test)(efx_nic_t *); 485e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 486460cb568SAndrew Rybchenko efx_rc_t (*envo_get_version)(efx_nic_t *, efx_nvram_type_t, 487e948693eSPhilip Paeps uint32_t *, uint16_t *); 488460cb568SAndrew Rybchenko efx_rc_t (*envo_rw_start)(efx_nic_t *, efx_nvram_type_t, size_t *); 489460cb568SAndrew Rybchenko efx_rc_t (*envo_read_chunk)(efx_nic_t *, efx_nvram_type_t, 490e948693eSPhilip Paeps unsigned int, caddr_t, size_t); 491460cb568SAndrew Rybchenko efx_rc_t (*envo_erase)(efx_nic_t *, efx_nvram_type_t); 492460cb568SAndrew Rybchenko efx_rc_t (*envo_write_chunk)(efx_nic_t *, efx_nvram_type_t, 493e948693eSPhilip Paeps unsigned int, caddr_t, size_t); 494e948693eSPhilip Paeps void (*envo_rw_finish)(efx_nic_t *, efx_nvram_type_t); 495460cb568SAndrew Rybchenko efx_rc_t (*envo_set_version)(efx_nic_t *, efx_nvram_type_t, 496460cb568SAndrew Rybchenko uint16_t *); 497e948693eSPhilip Paeps 498bce88e31SAndrew Rybchenko efx_rc_t (*envo_type_to_partn)(efx_nic_t *, efx_nvram_type_t, 499bce88e31SAndrew Rybchenko uint32_t *); 50056bd83b0SAndrew Rybchenko efx_rc_t (*envo_partn_size)(efx_nic_t *, uint32_t, size_t *); 501e948693eSPhilip Paeps } efx_nvram_ops_t; 502e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 503e948693eSPhilip Paeps 504e948693eSPhilip Paeps #if EFSYS_OPT_VPD 505e948693eSPhilip Paeps typedef struct efx_vpd_ops_s { 506460cb568SAndrew Rybchenko efx_rc_t (*evpdo_init)(efx_nic_t *); 507460cb568SAndrew Rybchenko efx_rc_t (*evpdo_size)(efx_nic_t *, size_t *); 508460cb568SAndrew Rybchenko efx_rc_t (*evpdo_read)(efx_nic_t *, caddr_t, size_t); 509460cb568SAndrew Rybchenko efx_rc_t (*evpdo_verify)(efx_nic_t *, caddr_t, size_t); 510460cb568SAndrew Rybchenko efx_rc_t (*evpdo_reinit)(efx_nic_t *, caddr_t, size_t); 511460cb568SAndrew Rybchenko efx_rc_t (*evpdo_get)(efx_nic_t *, caddr_t, size_t, 512460cb568SAndrew Rybchenko efx_vpd_value_t *); 513460cb568SAndrew Rybchenko efx_rc_t (*evpdo_set)(efx_nic_t *, caddr_t, size_t, 514460cb568SAndrew Rybchenko efx_vpd_value_t *); 515460cb568SAndrew Rybchenko efx_rc_t (*evpdo_next)(efx_nic_t *, caddr_t, size_t, 516460cb568SAndrew Rybchenko efx_vpd_value_t *, unsigned int *); 517460cb568SAndrew Rybchenko efx_rc_t (*evpdo_write)(efx_nic_t *, caddr_t, size_t); 518e948693eSPhilip Paeps void (*evpdo_fini)(efx_nic_t *); 519e948693eSPhilip Paeps } efx_vpd_ops_t; 520e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 521e948693eSPhilip Paeps 5223c838a9fSAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM 5233c838a9fSAndrew Rybchenko 524460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5253c838a9fSAndrew Rybchenko efx_mcdi_nvram_partitions( 5263c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5273c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5283c838a9fSAndrew Rybchenko __in size_t size, 5293c838a9fSAndrew Rybchenko __out unsigned int *npartnp); 5303c838a9fSAndrew Rybchenko 531460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5323c838a9fSAndrew Rybchenko efx_mcdi_nvram_metadata( 5333c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5343c838a9fSAndrew Rybchenko __in uint32_t partn, 5353c838a9fSAndrew Rybchenko __out uint32_t *subtypep, 5363c838a9fSAndrew Rybchenko __out_ecount(4) uint16_t version[4], 5373c838a9fSAndrew Rybchenko __out_bcount_opt(size) char *descp, 5383c838a9fSAndrew Rybchenko __in size_t size); 5393c838a9fSAndrew Rybchenko 540460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5413c838a9fSAndrew Rybchenko efx_mcdi_nvram_info( 5423c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5433c838a9fSAndrew Rybchenko __in uint32_t partn, 5443c838a9fSAndrew Rybchenko __out_opt size_t *sizep, 5453c838a9fSAndrew Rybchenko __out_opt uint32_t *addressp, 5469cb71b16SAndrew Rybchenko __out_opt uint32_t *erase_sizep, 5479cb71b16SAndrew Rybchenko __out_opt uint32_t *write_sizep); 5483c838a9fSAndrew Rybchenko 549460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5503c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_start( 5513c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5523c838a9fSAndrew Rybchenko __in uint32_t partn); 5533c838a9fSAndrew Rybchenko 554460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5553c838a9fSAndrew Rybchenko efx_mcdi_nvram_read( 5563c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5573c838a9fSAndrew Rybchenko __in uint32_t partn, 5583c838a9fSAndrew Rybchenko __in uint32_t offset, 5593c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5603c838a9fSAndrew Rybchenko __in size_t size); 5613c838a9fSAndrew Rybchenko 562460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5633c838a9fSAndrew Rybchenko efx_mcdi_nvram_erase( 5643c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5653c838a9fSAndrew Rybchenko __in uint32_t partn, 5663c838a9fSAndrew Rybchenko __in uint32_t offset, 5673c838a9fSAndrew Rybchenko __in size_t size); 5683c838a9fSAndrew Rybchenko 569460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5703c838a9fSAndrew Rybchenko efx_mcdi_nvram_write( 5713c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5723c838a9fSAndrew Rybchenko __in uint32_t partn, 5733c838a9fSAndrew Rybchenko __in uint32_t offset, 5743c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5753c838a9fSAndrew Rybchenko __in size_t size); 5763c838a9fSAndrew Rybchenko 577460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5783c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_finish( 5793c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5803c838a9fSAndrew Rybchenko __in uint32_t partn, 5813c838a9fSAndrew Rybchenko __in boolean_t reboot); 5823c838a9fSAndrew Rybchenko 5833c838a9fSAndrew Rybchenko #if EFSYS_OPT_DIAG 5843c838a9fSAndrew Rybchenko 585460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5863c838a9fSAndrew Rybchenko efx_mcdi_nvram_test( 5873c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5883c838a9fSAndrew Rybchenko __in uint32_t partn); 5893c838a9fSAndrew Rybchenko 5903c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_DIAG */ 5913c838a9fSAndrew Rybchenko 5923c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */ 5933c838a9fSAndrew Rybchenko 5943c838a9fSAndrew Rybchenko typedef struct efx_drv_cfg_s { 5953c838a9fSAndrew Rybchenko uint32_t edc_min_vi_count; 5963c838a9fSAndrew Rybchenko uint32_t edc_max_vi_count; 5973c838a9fSAndrew Rybchenko 5983c838a9fSAndrew Rybchenko uint32_t edc_max_piobuf_count; 5993c838a9fSAndrew Rybchenko uint32_t edc_pio_alloc_size; 6003c838a9fSAndrew Rybchenko } efx_drv_cfg_t; 6013c838a9fSAndrew Rybchenko 602e948693eSPhilip Paeps struct efx_nic_s { 603e948693eSPhilip Paeps uint32_t en_magic; 604e948693eSPhilip Paeps efx_family_t en_family; 605e948693eSPhilip Paeps uint32_t en_features; 606e948693eSPhilip Paeps efsys_identifier_t *en_esip; 607e948693eSPhilip Paeps efsys_lock_t *en_eslp; 608e948693eSPhilip Paeps efsys_bar_t *en_esbp; 609e948693eSPhilip Paeps unsigned int en_mod_flags; 610e948693eSPhilip Paeps unsigned int en_reset_flags; 611e948693eSPhilip Paeps efx_nic_cfg_t en_nic_cfg; 6123c838a9fSAndrew Rybchenko efx_drv_cfg_t en_drv_cfg; 613e948693eSPhilip Paeps efx_port_t en_port; 614e948693eSPhilip Paeps efx_mon_t en_mon; 615e948693eSPhilip Paeps efx_intr_t en_intr; 616e948693eSPhilip Paeps uint32_t en_ev_qcount; 617e948693eSPhilip Paeps uint32_t en_rx_qcount; 618e948693eSPhilip Paeps uint32_t en_tx_qcount; 619e948693eSPhilip Paeps efx_nic_ops_t *en_enop; 6203c838a9fSAndrew Rybchenko efx_ev_ops_t *en_eevop; 6213c838a9fSAndrew Rybchenko efx_tx_ops_t *en_etxop; 6223c838a9fSAndrew Rybchenko efx_rx_ops_t *en_erxop; 623e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 624e948693eSPhilip Paeps efx_filter_t en_filter; 6253c838a9fSAndrew Rybchenko efx_filter_ops_t *en_efop; 626e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 6273c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 6283c838a9fSAndrew Rybchenko efx_mcdi_t en_mcdi; 6293c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 630e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 631e948693eSPhilip Paeps efx_nvram_type_t en_nvram_locked; 632e948693eSPhilip Paeps efx_nvram_ops_t *en_envop; 633e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 634e948693eSPhilip Paeps #if EFSYS_OPT_VPD 635e948693eSPhilip Paeps efx_vpd_ops_t *en_evpdop; 636e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6373c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 6383c838a9fSAndrew Rybchenko efx_rx_hash_support_t en_hash_support; 6393c838a9fSAndrew Rybchenko efx_rx_scale_support_t en_rss_support; 6403c838a9fSAndrew Rybchenko uint32_t en_rss_context; 6413c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 6423c838a9fSAndrew Rybchenko uint32_t en_vport_id; 643e948693eSPhilip Paeps union { 644e948693eSPhilip Paeps #if EFSYS_OPT_FALCON 645e948693eSPhilip Paeps struct { 646e948693eSPhilip Paeps falcon_spi_dev_t enu_fsd[FALCON_SPI_NTYPES]; 647e948693eSPhilip Paeps falcon_i2c_t enu_fip; 648e948693eSPhilip Paeps boolean_t enu_i2c_locked; 649e948693eSPhilip Paeps #if EFSYS_OPT_FALCON_NIC_CFG_OVERRIDE 650e948693eSPhilip Paeps const uint8_t *enu_forced_cfg; 651e948693eSPhilip Paeps #endif /* EFSYS_OPT_FALCON_NIC_CFG_OVERRIDE */ 652e948693eSPhilip Paeps uint8_t enu_mon_devid; 653e948693eSPhilip Paeps #if EFSYS_OPT_PCIE_TUNE 654e948693eSPhilip Paeps unsigned int enu_nlanes; 655e948693eSPhilip Paeps #endif /* EFSYS_OPT_PCIE_TUNE */ 656e948693eSPhilip Paeps uint16_t enu_board_rev; 657e948693eSPhilip Paeps boolean_t enu_internal_sram; 658e948693eSPhilip Paeps uint8_t enu_sram_num_bank; 659e948693eSPhilip Paeps uint8_t enu_sram_bank_size; 660e948693eSPhilip Paeps } falcon; 661e948693eSPhilip Paeps #endif /* EFSYS_OPT_FALCON */ 662e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 663e948693eSPhilip Paeps struct { 664e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD 665e948693eSPhilip Paeps unsigned int enu_partn_mask; 666e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */ 667e948693eSPhilip Paeps #if EFSYS_OPT_VPD 668e948693eSPhilip Paeps caddr_t enu_svpd; 669e948693eSPhilip Paeps size_t enu_svpd_length; 670e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6713c838a9fSAndrew Rybchenko int enu_unused; 672e948693eSPhilip Paeps } siena; 673e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 674e7119ad9SAndrew Rybchenko int enu_unused; 675e948693eSPhilip Paeps } en_u; 676e7119ad9SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 677e7119ad9SAndrew Rybchenko union en_arch { 678e7119ad9SAndrew Rybchenko struct { 679e7119ad9SAndrew Rybchenko int ena_vi_base; 680e7119ad9SAndrew Rybchenko int ena_vi_count; 681426f453bSAndrew Rybchenko int ena_vi_shift; 682e7119ad9SAndrew Rybchenko #if EFSYS_OPT_VPD 683e7119ad9SAndrew Rybchenko caddr_t ena_svpd; 684e7119ad9SAndrew Rybchenko size_t ena_svpd_length; 685e7119ad9SAndrew Rybchenko #endif /* EFSYS_OPT_VPD */ 686e7119ad9SAndrew Rybchenko efx_piobuf_handle_t ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS]; 687e7119ad9SAndrew Rybchenko uint32_t ena_piobuf_count; 688e7119ad9SAndrew Rybchenko uint32_t ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS]; 689e7119ad9SAndrew Rybchenko uint32_t ena_pio_write_vi_base; 690e7119ad9SAndrew Rybchenko /* Memory BAR mapping regions */ 691e7119ad9SAndrew Rybchenko uint32_t ena_uc_mem_map_offset; 692e7119ad9SAndrew Rybchenko size_t ena_uc_mem_map_size; 693e7119ad9SAndrew Rybchenko uint32_t ena_wc_mem_map_offset; 694e7119ad9SAndrew Rybchenko size_t ena_wc_mem_map_size; 695e7119ad9SAndrew Rybchenko } ef10; 696e7119ad9SAndrew Rybchenko } en_arch; 697e7119ad9SAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 698e948693eSPhilip Paeps }; 699e948693eSPhilip Paeps 700e948693eSPhilip Paeps 701e948693eSPhilip Paeps #define EFX_NIC_MAGIC 0x02121996 702e948693eSPhilip Paeps 703e948693eSPhilip Paeps typedef boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *, 704e948693eSPhilip Paeps const efx_ev_callbacks_t *, void *); 705e948693eSPhilip Paeps 7063c838a9fSAndrew Rybchenko typedef struct efx_evq_rxq_state_s { 7073c838a9fSAndrew Rybchenko unsigned int eers_rx_read_ptr; 7083c838a9fSAndrew Rybchenko unsigned int eers_rx_mask; 7093c838a9fSAndrew Rybchenko } efx_evq_rxq_state_t; 7103c838a9fSAndrew Rybchenko 711e948693eSPhilip Paeps struct efx_evq_s { 712e948693eSPhilip Paeps uint32_t ee_magic; 713e948693eSPhilip Paeps efx_nic_t *ee_enp; 714e948693eSPhilip Paeps unsigned int ee_index; 715e948693eSPhilip Paeps unsigned int ee_mask; 716e948693eSPhilip Paeps efsys_mem_t *ee_esmp; 717e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 718e948693eSPhilip Paeps uint32_t ee_stat[EV_NQSTATS]; 719e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 7203c838a9fSAndrew Rybchenko 7213c838a9fSAndrew Rybchenko efx_ev_handler_t ee_rx; 7223c838a9fSAndrew Rybchenko efx_ev_handler_t ee_tx; 7233c838a9fSAndrew Rybchenko efx_ev_handler_t ee_driver; 7243c838a9fSAndrew Rybchenko efx_ev_handler_t ee_global; 7253c838a9fSAndrew Rybchenko efx_ev_handler_t ee_drv_gen; 7263c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 7273c838a9fSAndrew Rybchenko efx_ev_handler_t ee_mcdi; 7283c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 7293c838a9fSAndrew Rybchenko 7303c838a9fSAndrew Rybchenko efx_evq_rxq_state_t ee_rxq_state[EFX_EV_RX_NLABELS]; 731e948693eSPhilip Paeps }; 732e948693eSPhilip Paeps 733e948693eSPhilip Paeps #define EFX_EVQ_MAGIC 0x08081997 734e948693eSPhilip Paeps 735af9078c3SAndrew Rybchenko #define EFX_EVQ_FALCON_TIMER_QUANTUM_NS 4968 /* 621 cycles */ 736af9078c3SAndrew Rybchenko #define EFX_EVQ_SIENA_TIMER_QUANTUM_NS 6144 /* 768 cycles */ 737e948693eSPhilip Paeps 738e948693eSPhilip Paeps struct efx_rxq_s { 739e948693eSPhilip Paeps uint32_t er_magic; 740e948693eSPhilip Paeps efx_nic_t *er_enp; 7413c838a9fSAndrew Rybchenko efx_evq_t *er_eep; 742e948693eSPhilip Paeps unsigned int er_index; 7433c838a9fSAndrew Rybchenko unsigned int er_label; 744e948693eSPhilip Paeps unsigned int er_mask; 745e948693eSPhilip Paeps efsys_mem_t *er_esmp; 746e948693eSPhilip Paeps }; 747e948693eSPhilip Paeps 748e948693eSPhilip Paeps #define EFX_RXQ_MAGIC 0x15022005 749e948693eSPhilip Paeps 750e948693eSPhilip Paeps struct efx_txq_s { 751e948693eSPhilip Paeps uint32_t et_magic; 752e948693eSPhilip Paeps efx_nic_t *et_enp; 753e948693eSPhilip Paeps unsigned int et_index; 754e948693eSPhilip Paeps unsigned int et_mask; 755e948693eSPhilip Paeps efsys_mem_t *et_esmp; 7563c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 7573c838a9fSAndrew Rybchenko uint32_t et_pio_bufnum; 7583c838a9fSAndrew Rybchenko uint32_t et_pio_blknum; 7593c838a9fSAndrew Rybchenko uint32_t et_pio_write_offset; 7603c838a9fSAndrew Rybchenko uint32_t et_pio_offset; 7613c838a9fSAndrew Rybchenko size_t et_pio_size; 7623c838a9fSAndrew Rybchenko #endif 763e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 764e948693eSPhilip Paeps uint32_t et_stat[TX_NQSTATS]; 765e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 766e948693eSPhilip Paeps }; 767e948693eSPhilip Paeps 768e948693eSPhilip Paeps #define EFX_TXQ_MAGIC 0x05092005 769e948693eSPhilip Paeps 770e948693eSPhilip Paeps #define EFX_MAC_ADDR_COPY(_dst, _src) \ 771e948693eSPhilip Paeps do { \ 772e948693eSPhilip Paeps (_dst)[0] = (_src)[0]; \ 773e948693eSPhilip Paeps (_dst)[1] = (_src)[1]; \ 774e948693eSPhilip Paeps (_dst)[2] = (_src)[2]; \ 775e948693eSPhilip Paeps (_dst)[3] = (_src)[3]; \ 776e948693eSPhilip Paeps (_dst)[4] = (_src)[4]; \ 777e948693eSPhilip Paeps (_dst)[5] = (_src)[5]; \ 778e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 779e948693eSPhilip Paeps } while (B_FALSE) 780e948693eSPhilip Paeps 7813c838a9fSAndrew Rybchenko #define EFX_MAC_BROADCAST_ADDR_SET(_dst) \ 7823c838a9fSAndrew Rybchenko do { \ 7833c838a9fSAndrew Rybchenko uint16_t *_d = (uint16_t *)(_dst); \ 7843c838a9fSAndrew Rybchenko _d[0] = 0xffff; \ 7853c838a9fSAndrew Rybchenko _d[1] = 0xffff; \ 7863c838a9fSAndrew Rybchenko _d[2] = 0xffff; \ 7873c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 7883c838a9fSAndrew Rybchenko } while (B_FALSE) 7893c838a9fSAndrew Rybchenko 790e948693eSPhilip Paeps #if EFSYS_OPT_CHECK_REG 791e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) \ 792e948693eSPhilip Paeps do { \ 7933c838a9fSAndrew Rybchenko const char *name = #_reg; \ 794e948693eSPhilip Paeps char min = name[4]; \ 795e948693eSPhilip Paeps char max = name[5]; \ 796e948693eSPhilip Paeps char rev; \ 797e948693eSPhilip Paeps \ 798e948693eSPhilip Paeps switch ((_enp)->en_family) { \ 799e948693eSPhilip Paeps case EFX_FAMILY_FALCON: \ 800e948693eSPhilip Paeps rev = 'B'; \ 801e948693eSPhilip Paeps break; \ 802e948693eSPhilip Paeps \ 803e948693eSPhilip Paeps case EFX_FAMILY_SIENA: \ 804e948693eSPhilip Paeps rev = 'C'; \ 805e948693eSPhilip Paeps break; \ 806e948693eSPhilip Paeps \ 8073c838a9fSAndrew Rybchenko case EFX_FAMILY_HUNTINGTON: \ 8083c838a9fSAndrew Rybchenko rev = 'D'; \ 8093c838a9fSAndrew Rybchenko break; \ 8103c838a9fSAndrew Rybchenko \ 81134f6ea29SAndrew Rybchenko case EFX_FAMILY_MEDFORD: \ 81234f6ea29SAndrew Rybchenko rev = 'E'; \ 81334f6ea29SAndrew Rybchenko break; \ 81434f6ea29SAndrew Rybchenko \ 815e948693eSPhilip Paeps default: \ 816e948693eSPhilip Paeps rev = '?'; \ 817e948693eSPhilip Paeps break; \ 818e948693eSPhilip Paeps } \ 819e948693eSPhilip Paeps \ 820e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, >=, min); \ 821e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, <=, max); \ 822e948693eSPhilip Paeps \ 823e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 824e948693eSPhilip Paeps } while (B_FALSE) 825e948693eSPhilip Paeps #else 826e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) do { \ 827e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 828e948693eSPhilip Paeps } while(B_FALSE) 829e948693eSPhilip Paeps #endif 830e948693eSPhilip Paeps 831e948693eSPhilip Paeps #define EFX_BAR_READD(_enp, _reg, _edp, _lock) \ 832e948693eSPhilip Paeps do { \ 833e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 834e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST, \ 835e948693eSPhilip Paeps (_edp), (_lock)); \ 836e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_readd, const char *, #_reg, \ 837e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 838e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 839e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 840e948693eSPhilip Paeps } while (B_FALSE) 841e948693eSPhilip Paeps 842e948693eSPhilip Paeps #define EFX_BAR_WRITED(_enp, _reg, _edp, _lock) \ 843e948693eSPhilip Paeps do { \ 844e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 845e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_writed, const char *, #_reg, \ 846e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 847e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 848e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST, \ 849e948693eSPhilip Paeps (_edp), (_lock)); \ 850e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 851e948693eSPhilip Paeps } while (B_FALSE) 852e948693eSPhilip Paeps 853e948693eSPhilip Paeps #define EFX_BAR_READQ(_enp, _reg, _eqp) \ 854e948693eSPhilip Paeps do { \ 855e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 856e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST, \ 857e948693eSPhilip Paeps (_eqp)); \ 858e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_readq, const char *, #_reg, \ 859e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 860e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 861e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 862e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 863e948693eSPhilip Paeps } while (B_FALSE) 864e948693eSPhilip Paeps 865e948693eSPhilip Paeps #define EFX_BAR_WRITEQ(_enp, _reg, _eqp) \ 866e948693eSPhilip Paeps do { \ 867e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 868e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg, \ 869e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 870e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 871e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 872e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST, \ 873e948693eSPhilip Paeps (_eqp)); \ 874e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 875e948693eSPhilip Paeps } while (B_FALSE) 876e948693eSPhilip Paeps 877e948693eSPhilip Paeps #define EFX_BAR_READO(_enp, _reg, _eop) \ 878e948693eSPhilip Paeps do { \ 879e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 880e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST, \ 881e948693eSPhilip Paeps (_eop), B_TRUE); \ 882e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_reado, const char *, #_reg, \ 883e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 884e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 885e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 886e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 887e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 888e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 889e948693eSPhilip Paeps } while (B_FALSE) 890e948693eSPhilip Paeps 891e948693eSPhilip Paeps #define EFX_BAR_WRITEO(_enp, _reg, _eop) \ 892e948693eSPhilip Paeps do { \ 893e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 894e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg, \ 895e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 896e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 897e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 898e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 899e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 900e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST, \ 901e948693eSPhilip Paeps (_eop), B_TRUE); \ 902e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 903e948693eSPhilip Paeps } while (B_FALSE) 904e948693eSPhilip Paeps 905e948693eSPhilip Paeps #define EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock) \ 906e948693eSPhilip Paeps do { \ 907e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 908e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, \ 909e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 910e948693eSPhilip Paeps (_edp), (_lock)); \ 911e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg, \ 912e948693eSPhilip Paeps uint32_t, (_index), \ 913e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 914e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 915e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 916e948693eSPhilip Paeps } while (B_FALSE) 917e948693eSPhilip Paeps 918e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock) \ 919e948693eSPhilip Paeps do { \ 920e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 921e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 922e948693eSPhilip Paeps uint32_t, (_index), \ 923e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 924e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 925e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 926e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 927e948693eSPhilip Paeps (_edp), (_lock)); \ 928e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 929e948693eSPhilip Paeps } while (B_FALSE) 930e948693eSPhilip Paeps 9313c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITED2(_enp, _reg, _index, _edp, _lock) \ 9323c838a9fSAndrew Rybchenko do { \ 9333c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 9343c838a9fSAndrew Rybchenko EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 9353c838a9fSAndrew Rybchenko uint32_t, (_index), \ 9363c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 9373c838a9fSAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 9383c838a9fSAndrew Rybchenko EFSYS_BAR_WRITED((_enp)->en_esbp, \ 9393c838a9fSAndrew Rybchenko (_reg ## _OFST + \ 9403c838a9fSAndrew Rybchenko (2 * sizeof (efx_dword_t)) + \ 9413c838a9fSAndrew Rybchenko ((_index) * _reg ## _STEP)), \ 9423c838a9fSAndrew Rybchenko (_edp), (_lock)); \ 9433c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 9443c838a9fSAndrew Rybchenko } while (B_FALSE) 9453c838a9fSAndrew Rybchenko 946e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock) \ 947e948693eSPhilip Paeps do { \ 948e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 949e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 950e948693eSPhilip Paeps uint32_t, (_index), \ 951e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 952e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 953e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 954e948693eSPhilip Paeps (_reg ## _OFST + \ 955e948693eSPhilip Paeps (3 * sizeof (efx_dword_t)) + \ 956e948693eSPhilip Paeps ((_index) * _reg ## _STEP)), \ 957e948693eSPhilip Paeps (_edp), (_lock)); \ 958e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 959e948693eSPhilip Paeps } while (B_FALSE) 960e948693eSPhilip Paeps 961e948693eSPhilip Paeps #define EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp) \ 962e948693eSPhilip Paeps do { \ 963e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 964e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, \ 965e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 966e948693eSPhilip Paeps (_eqp)); \ 967e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg, \ 968e948693eSPhilip Paeps uint32_t, (_index), \ 969e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 970e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 971e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 972e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 973e948693eSPhilip Paeps } while (B_FALSE) 974e948693eSPhilip Paeps 975e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp) \ 976e948693eSPhilip Paeps do { \ 977e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 978e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg, \ 979e948693eSPhilip Paeps uint32_t, (_index), \ 980e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 981e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 982e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 983e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, \ 984e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 985e948693eSPhilip Paeps (_eqp)); \ 986e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 987e948693eSPhilip Paeps } while (B_FALSE) 988e948693eSPhilip Paeps 9893c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock) \ 990e948693eSPhilip Paeps do { \ 991e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 992e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, \ 993e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 9943c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 995e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg, \ 996e948693eSPhilip Paeps uint32_t, (_index), \ 997e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 998e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 999e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1000e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1001e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1002e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1003e948693eSPhilip Paeps } while (B_FALSE) 1004e948693eSPhilip Paeps 10053c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock) \ 1006e948693eSPhilip Paeps do { \ 1007e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1008e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg, \ 1009e948693eSPhilip Paeps uint32_t, (_index), \ 1010e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1011e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 1012e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1013e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1014e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1015e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, \ 1016e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10173c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 10183c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10193c838a9fSAndrew Rybchenko } while (B_FALSE) 10203c838a9fSAndrew Rybchenko 10213c838a9fSAndrew Rybchenko /* 10223c838a9fSAndrew Rybchenko * Allow drivers to perform optimised 128-bit doorbell writes. 10233c838a9fSAndrew Rybchenko * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are 10243c838a9fSAndrew Rybchenko * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid 10253c838a9fSAndrew Rybchenko * the need for locking in the host, and are the only ones known to be safe to 10263c838a9fSAndrew Rybchenko * use 128-bites write with. 10273c838a9fSAndrew Rybchenko */ 10283c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_DOORBELL_WRITEO(_enp, _reg, _index, _eop) \ 10293c838a9fSAndrew Rybchenko do { \ 10303c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 10313c838a9fSAndrew Rybchenko EFSYS_PROBE7(efx_bar_tbl_doorbell_writeo, \ 10323c838a9fSAndrew Rybchenko const char *, \ 10333c838a9fSAndrew Rybchenko #_reg, \ 10343c838a9fSAndrew Rybchenko uint32_t, (_index), \ 10353c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 10363c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[3], \ 10373c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[2], \ 10383c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[1], \ 10393c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[0]); \ 10403c838a9fSAndrew Rybchenko EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp, \ 10413c838a9fSAndrew Rybchenko (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10423c838a9fSAndrew Rybchenko (_eop)); \ 10433c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10443c838a9fSAndrew Rybchenko } while (B_FALSE) 10453c838a9fSAndrew Rybchenko 10463c838a9fSAndrew Rybchenko #define EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _wptr, _owptr) \ 10473c838a9fSAndrew Rybchenko do { \ 10483c838a9fSAndrew Rybchenko unsigned int _new = (_wptr); \ 10493c838a9fSAndrew Rybchenko unsigned int _old = (_owptr); \ 10503c838a9fSAndrew Rybchenko \ 10513c838a9fSAndrew Rybchenko if ((_new) >= (_old)) \ 10523c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10533c838a9fSAndrew Rybchenko (_old) * sizeof (efx_desc_t), \ 10543c838a9fSAndrew Rybchenko ((_new) - (_old)) * sizeof (efx_desc_t)); \ 10553c838a9fSAndrew Rybchenko else \ 10563c838a9fSAndrew Rybchenko /* \ 10573c838a9fSAndrew Rybchenko * It is cheaper to sync entire map than sync \ 10583c838a9fSAndrew Rybchenko * two parts especially when offset/size are \ 10593c838a9fSAndrew Rybchenko * ignored and entire map is synced in any case.\ 10603c838a9fSAndrew Rybchenko */ \ 10613c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10623c838a9fSAndrew Rybchenko 0, \ 10633c838a9fSAndrew Rybchenko (_entries) * sizeof (efx_desc_t)); \ 1064e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1065e948693eSPhilip Paeps } while (B_FALSE) 1066e948693eSPhilip Paeps 1067460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 10683c838a9fSAndrew Rybchenko efx_nic_biu_test( 10693c838a9fSAndrew Rybchenko __in efx_nic_t *enp); 10703c838a9fSAndrew Rybchenko 1071460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1072e948693eSPhilip Paeps efx_mac_select( 1073e948693eSPhilip Paeps __in efx_nic_t *enp); 1074e948693eSPhilip Paeps 10753c838a9fSAndrew Rybchenko extern void 10763c838a9fSAndrew Rybchenko efx_mac_multicast_hash_compute( 10773c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 10783c838a9fSAndrew Rybchenko __in int count, 10793c838a9fSAndrew Rybchenko __out efx_oword_t *hash_low, 10803c838a9fSAndrew Rybchenko __out efx_oword_t *hash_high); 10813c838a9fSAndrew Rybchenko 1082460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1083e948693eSPhilip Paeps efx_phy_probe( 1084e948693eSPhilip Paeps __in efx_nic_t *enp); 1085e948693eSPhilip Paeps 1086e948693eSPhilip Paeps extern void 1087e948693eSPhilip Paeps efx_phy_unprobe( 1088e948693eSPhilip Paeps __in efx_nic_t *enp); 1089e948693eSPhilip Paeps 1090e948693eSPhilip Paeps #if EFSYS_OPT_VPD 1091e948693eSPhilip Paeps 1092e948693eSPhilip Paeps /* VPD utility functions */ 1093e948693eSPhilip Paeps 1094460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1095e948693eSPhilip Paeps efx_vpd_hunk_length( 1096e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1097e948693eSPhilip Paeps __in size_t size, 1098e948693eSPhilip Paeps __out size_t *lengthp); 1099e948693eSPhilip Paeps 1100460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1101e948693eSPhilip Paeps efx_vpd_hunk_verify( 1102e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1103e948693eSPhilip Paeps __in size_t size, 1104e948693eSPhilip Paeps __out_opt boolean_t *cksummedp); 1105e948693eSPhilip Paeps 1106460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1107e948693eSPhilip Paeps efx_vpd_hunk_reinit( 11083c838a9fSAndrew Rybchenko __in_bcount(size) caddr_t data, 1109e948693eSPhilip Paeps __in size_t size, 1110e948693eSPhilip Paeps __in boolean_t wantpid); 1111e948693eSPhilip Paeps 1112460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1113e948693eSPhilip Paeps efx_vpd_hunk_get( 1114e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1115e948693eSPhilip Paeps __in size_t size, 1116e948693eSPhilip Paeps __in efx_vpd_tag_t tag, 1117e948693eSPhilip Paeps __in efx_vpd_keyword_t keyword, 1118e948693eSPhilip Paeps __out unsigned int *payloadp, 1119e948693eSPhilip Paeps __out uint8_t *paylenp); 1120e948693eSPhilip Paeps 1121460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1122e948693eSPhilip Paeps efx_vpd_hunk_next( 1123e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1124e948693eSPhilip Paeps __in size_t size, 1125e948693eSPhilip Paeps __out efx_vpd_tag_t *tagp, 1126e948693eSPhilip Paeps __out efx_vpd_keyword_t *keyword, 112786ec4b85SAndrew Rybchenko __out_opt unsigned int *payloadp, 1128e948693eSPhilip Paeps __out_opt uint8_t *paylenp, 1129e948693eSPhilip Paeps __inout unsigned int *contp); 1130e948693eSPhilip Paeps 1131460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1132e948693eSPhilip Paeps efx_vpd_hunk_set( 1133e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1134e948693eSPhilip Paeps __in size_t size, 1135e948693eSPhilip Paeps __in efx_vpd_value_t *evvp); 1136e948693eSPhilip Paeps 1137e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 1138e948693eSPhilip Paeps 1139e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 1140e948693eSPhilip Paeps 11413c838a9fSAndrew Rybchenko extern efx_sram_pattern_fn_t __efx_sram_pattern_fns[]; 1142e948693eSPhilip Paeps 1143e948693eSPhilip Paeps typedef struct efx_register_set_s { 1144e948693eSPhilip Paeps unsigned int address; 1145e948693eSPhilip Paeps unsigned int step; 1146e948693eSPhilip Paeps unsigned int rows; 1147e948693eSPhilip Paeps efx_oword_t mask; 1148e948693eSPhilip Paeps } efx_register_set_t; 1149e948693eSPhilip Paeps 1150460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1151e948693eSPhilip Paeps efx_nic_test_registers( 1152e948693eSPhilip Paeps __in efx_nic_t *enp, 1153e948693eSPhilip Paeps __in efx_register_set_t *rsp, 1154e948693eSPhilip Paeps __in size_t count); 1155e948693eSPhilip Paeps 1156460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1157e948693eSPhilip Paeps efx_nic_test_tables( 1158e948693eSPhilip Paeps __in efx_nic_t *enp, 1159e948693eSPhilip Paeps __in efx_register_set_t *rsp, 1160e948693eSPhilip Paeps __in efx_pattern_type_t pattern, 1161e948693eSPhilip Paeps __in size_t count); 1162e948693eSPhilip Paeps 1163e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 1164e948693eSPhilip Paeps 11653c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 11663c838a9fSAndrew Rybchenko 1167460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11683c838a9fSAndrew Rybchenko efx_mcdi_set_workaround( 11693c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11703c838a9fSAndrew Rybchenko __in uint32_t type, 11713c838a9fSAndrew Rybchenko __in boolean_t enabled, 11723c838a9fSAndrew Rybchenko __out_opt uint32_t *flagsp); 11733c838a9fSAndrew Rybchenko 1174460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11753c838a9fSAndrew Rybchenko efx_mcdi_get_workarounds( 11763c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11773c838a9fSAndrew Rybchenko __out_opt uint32_t *implementedp, 11783c838a9fSAndrew Rybchenko __out_opt uint32_t *enabledp); 11793c838a9fSAndrew Rybchenko 11803c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 11813c838a9fSAndrew Rybchenko 1182e948693eSPhilip Paeps #ifdef __cplusplus 1183e948693eSPhilip Paeps } 1184e948693eSPhilip Paeps #endif 1185e948693eSPhilip Paeps 1186e948693eSPhilip Paeps #endif /* _SYS_EFX_IMPL_H */ 1187