1e948693eSPhilip Paeps /*- 23c838a9fSAndrew Rybchenko * Copyright (c) 2007-2015 Solarflare Communications Inc. 33c838a9fSAndrew Rybchenko * All rights reserved. 4e948693eSPhilip Paeps * 5e948693eSPhilip Paeps * Redistribution and use in source and binary forms, with or without 63c838a9fSAndrew Rybchenko * modification, are permitted provided that the following conditions are met: 7e948693eSPhilip Paeps * 83c838a9fSAndrew Rybchenko * 1. Redistributions of source code must retain the above copyright notice, 93c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer. 103c838a9fSAndrew Rybchenko * 2. Redistributions in binary form must reproduce the above copyright notice, 113c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer in the documentation 123c838a9fSAndrew Rybchenko * and/or other materials provided with the distribution. 133c838a9fSAndrew Rybchenko * 143c838a9fSAndrew Rybchenko * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 153c838a9fSAndrew Rybchenko * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 163c838a9fSAndrew Rybchenko * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 173c838a9fSAndrew Rybchenko * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 183c838a9fSAndrew Rybchenko * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 193c838a9fSAndrew Rybchenko * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 203c838a9fSAndrew Rybchenko * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 213c838a9fSAndrew Rybchenko * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 223c838a9fSAndrew Rybchenko * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 233c838a9fSAndrew Rybchenko * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, 243c838a9fSAndrew Rybchenko * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 253c838a9fSAndrew Rybchenko * 263c838a9fSAndrew Rybchenko * The views and conclusions contained in the software and documentation are 273c838a9fSAndrew Rybchenko * those of the authors and should not be interpreted as representing official 283c838a9fSAndrew Rybchenko * policies, either expressed or implied, of the FreeBSD Project. 295dee87d7SPhilip Paeps * 305dee87d7SPhilip Paeps * $FreeBSD$ 31e948693eSPhilip Paeps */ 32e948693eSPhilip Paeps 33e948693eSPhilip Paeps #ifndef _SYS_EFX_IMPL_H 34e948693eSPhilip Paeps #define _SYS_EFX_IMPL_H 35e948693eSPhilip Paeps 36e948693eSPhilip Paeps #include "efsys.h" 37e948693eSPhilip Paeps #include "efx.h" 38e948693eSPhilip Paeps #include "efx_regs.h" 393c838a9fSAndrew Rybchenko #include "efx_regs_ef10.h" 403c838a9fSAndrew Rybchenko 413c838a9fSAndrew Rybchenko /* FIXME: Add definition for driver generated software events */ 423c838a9fSAndrew Rybchenko #ifndef ESE_DZ_EV_CODE_DRV_GEN_EV 433c838a9fSAndrew Rybchenko #define ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV 443c838a9fSAndrew Rybchenko #endif 453c838a9fSAndrew Rybchenko 463c838a9fSAndrew Rybchenko #include "efx_check.h" 473c838a9fSAndrew Rybchenko 48e948693eSPhilip Paeps 49e948693eSPhilip Paeps #if EFSYS_OPT_FALCON 50e948693eSPhilip Paeps #include "falcon_impl.h" 51e948693eSPhilip Paeps #endif /* EFSYS_OPT_FALCON */ 52e948693eSPhilip Paeps 53e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 54e948693eSPhilip Paeps #include "siena_impl.h" 55e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 56e948693eSPhilip Paeps 573c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 583c838a9fSAndrew Rybchenko #include "hunt_impl.h" 593c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON */ 603c838a9fSAndrew Rybchenko 615f5c71ccSAndrew Rybchenko #if EFSYS_OPT_MEDFORD 625f5c71ccSAndrew Rybchenko #include "medford_impl.h" 635f5c71ccSAndrew Rybchenko #endif /* EFSYS_OPT_MEDFORD */ 645f5c71ccSAndrew Rybchenko 655f5c71ccSAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 665f5c71ccSAndrew Rybchenko #include "ef10_impl.h" 675f5c71ccSAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 685f5c71ccSAndrew Rybchenko 69e948693eSPhilip Paeps #ifdef __cplusplus 70e948693eSPhilip Paeps extern "C" { 71e948693eSPhilip Paeps #endif 72e948693eSPhilip Paeps 73e948693eSPhilip Paeps #define EFX_MOD_MCDI 0x00000001 74e948693eSPhilip Paeps #define EFX_MOD_PROBE 0x00000002 75e948693eSPhilip Paeps #define EFX_MOD_NVRAM 0x00000004 76e948693eSPhilip Paeps #define EFX_MOD_VPD 0x00000008 77e948693eSPhilip Paeps #define EFX_MOD_NIC 0x00000010 78e948693eSPhilip Paeps #define EFX_MOD_INTR 0x00000020 79e948693eSPhilip Paeps #define EFX_MOD_EV 0x00000040 80e948693eSPhilip Paeps #define EFX_MOD_RX 0x00000080 81e948693eSPhilip Paeps #define EFX_MOD_TX 0x00000100 82e948693eSPhilip Paeps #define EFX_MOD_PORT 0x00000200 83e948693eSPhilip Paeps #define EFX_MOD_MON 0x00000400 84e948693eSPhilip Paeps #define EFX_MOD_WOL 0x00000800 85e948693eSPhilip Paeps #define EFX_MOD_FILTER 0x00001000 863c838a9fSAndrew Rybchenko #define EFX_MOD_PKTFILTER 0x00002000 87e948693eSPhilip Paeps 88e948693eSPhilip Paeps #define EFX_RESET_MAC 0x00000001 89e948693eSPhilip Paeps #define EFX_RESET_PHY 0x00000002 903c838a9fSAndrew Rybchenko #define EFX_RESET_RXQ_ERR 0x00000004 913c838a9fSAndrew Rybchenko #define EFX_RESET_TXQ_ERR 0x00000008 92e948693eSPhilip Paeps 93e948693eSPhilip Paeps typedef enum efx_mac_type_e { 94e948693eSPhilip Paeps EFX_MAC_INVALID = 0, 95e948693eSPhilip Paeps EFX_MAC_FALCON_GMAC, 96e948693eSPhilip Paeps EFX_MAC_FALCON_XMAC, 97e948693eSPhilip Paeps EFX_MAC_SIENA, 983c838a9fSAndrew Rybchenko EFX_MAC_HUNTINGTON, 99e948693eSPhilip Paeps EFX_MAC_NTYPES 100e948693eSPhilip Paeps } efx_mac_type_t; 101e948693eSPhilip Paeps 1023c838a9fSAndrew Rybchenko typedef struct efx_ev_ops_s { 103460cb568SAndrew Rybchenko efx_rc_t (*eevo_init)(efx_nic_t *); 1043c838a9fSAndrew Rybchenko void (*eevo_fini)(efx_nic_t *); 105460cb568SAndrew Rybchenko efx_rc_t (*eevo_qcreate)(efx_nic_t *, unsigned int, 1063c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 1073c838a9fSAndrew Rybchenko efx_evq_t *); 1083c838a9fSAndrew Rybchenko void (*eevo_qdestroy)(efx_evq_t *); 109460cb568SAndrew Rybchenko efx_rc_t (*eevo_qprime)(efx_evq_t *, unsigned int); 1103c838a9fSAndrew Rybchenko void (*eevo_qpost)(efx_evq_t *, uint16_t); 111460cb568SAndrew Rybchenko efx_rc_t (*eevo_qmoderate)(efx_evq_t *, unsigned int); 1123c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1133c838a9fSAndrew Rybchenko void (*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *); 1143c838a9fSAndrew Rybchenko #endif 1153c838a9fSAndrew Rybchenko } efx_ev_ops_t; 1163c838a9fSAndrew Rybchenko 1173c838a9fSAndrew Rybchenko typedef struct efx_tx_ops_s { 118460cb568SAndrew Rybchenko efx_rc_t (*etxo_init)(efx_nic_t *); 1193c838a9fSAndrew Rybchenko void (*etxo_fini)(efx_nic_t *); 120460cb568SAndrew Rybchenko efx_rc_t (*etxo_qcreate)(efx_nic_t *, 1213c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1223c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, 1233c838a9fSAndrew Rybchenko uint32_t, uint16_t, 1243c838a9fSAndrew Rybchenko efx_evq_t *, efx_txq_t *, 1253c838a9fSAndrew Rybchenko unsigned int *); 1263c838a9fSAndrew Rybchenko void (*etxo_qdestroy)(efx_txq_t *); 127460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpost)(efx_txq_t *, efx_buffer_t *, 1283c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1293c838a9fSAndrew Rybchenko unsigned int *); 1303c838a9fSAndrew Rybchenko void (*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int); 131460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpace)(efx_txq_t *, unsigned int); 132460cb568SAndrew Rybchenko efx_rc_t (*etxo_qflush)(efx_txq_t *); 1333c838a9fSAndrew Rybchenko void (*etxo_qenable)(efx_txq_t *); 134460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_enable)(efx_txq_t *); 1353c838a9fSAndrew Rybchenko void (*etxo_qpio_disable)(efx_txq_t *); 136460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_write)(efx_txq_t *,uint8_t *, size_t, 1373c838a9fSAndrew Rybchenko size_t); 138460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int, 1393c838a9fSAndrew Rybchenko unsigned int *); 140460cb568SAndrew Rybchenko efx_rc_t (*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *, 1413c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1423c838a9fSAndrew Rybchenko unsigned int *); 1433c838a9fSAndrew Rybchenko void (*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t, 1443c838a9fSAndrew Rybchenko size_t, boolean_t, 1453c838a9fSAndrew Rybchenko efx_desc_t *); 1463c838a9fSAndrew Rybchenko void (*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t, 1473c838a9fSAndrew Rybchenko uint32_t, uint8_t, 1483c838a9fSAndrew Rybchenko efx_desc_t *); 1493c838a9fSAndrew Rybchenko void (*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t, 1503c838a9fSAndrew Rybchenko efx_desc_t *); 1513c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1523c838a9fSAndrew Rybchenko void (*etxo_qstats_update)(efx_txq_t *, 1533c838a9fSAndrew Rybchenko efsys_stat_t *); 1543c838a9fSAndrew Rybchenko #endif 1553c838a9fSAndrew Rybchenko } efx_tx_ops_t; 1563c838a9fSAndrew Rybchenko 1573c838a9fSAndrew Rybchenko typedef struct efx_rx_ops_s { 158460cb568SAndrew Rybchenko efx_rc_t (*erxo_init)(efx_nic_t *); 1593c838a9fSAndrew Rybchenko void (*erxo_fini)(efx_nic_t *); 1603c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_HDR_SPLIT 161460cb568SAndrew Rybchenko efx_rc_t (*erxo_hdr_split_enable)(efx_nic_t *, unsigned int, 1623c838a9fSAndrew Rybchenko unsigned int); 1633c838a9fSAndrew Rybchenko #endif 1643c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER 165460cb568SAndrew Rybchenko efx_rc_t (*erxo_scatter_enable)(efx_nic_t *, unsigned int); 1663c838a9fSAndrew Rybchenko #endif 1673c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 168460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_mode_set)(efx_nic_t *, efx_rx_hash_alg_t, 1693c838a9fSAndrew Rybchenko efx_rx_hash_type_t, boolean_t); 170460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_key_set)(efx_nic_t *, uint8_t *, size_t); 171460cb568SAndrew Rybchenko efx_rc_t (*erxo_scale_tbl_set)(efx_nic_t *, unsigned int *, 1723c838a9fSAndrew Rybchenko size_t); 1733c838a9fSAndrew Rybchenko #endif 1743c838a9fSAndrew Rybchenko void (*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t, 1753c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1763c838a9fSAndrew Rybchenko unsigned int); 1773c838a9fSAndrew Rybchenko void (*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *); 178460cb568SAndrew Rybchenko efx_rc_t (*erxo_qflush)(efx_rxq_t *); 1793c838a9fSAndrew Rybchenko void (*erxo_qenable)(efx_rxq_t *); 180460cb568SAndrew Rybchenko efx_rc_t (*erxo_qcreate)(efx_nic_t *enp, unsigned int, 1813c838a9fSAndrew Rybchenko unsigned int, efx_rxq_type_t, 1823c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 1833c838a9fSAndrew Rybchenko efx_evq_t *, efx_rxq_t *); 1843c838a9fSAndrew Rybchenko void (*erxo_qdestroy)(efx_rxq_t *); 1853c838a9fSAndrew Rybchenko } efx_rx_ops_t; 1863c838a9fSAndrew Rybchenko 187e948693eSPhilip Paeps typedef struct efx_mac_ops_s { 188460cb568SAndrew Rybchenko efx_rc_t (*emo_reset)(efx_nic_t *); /* optional */ 189460cb568SAndrew Rybchenko efx_rc_t (*emo_poll)(efx_nic_t *, efx_link_mode_t *); 190460cb568SAndrew Rybchenko efx_rc_t (*emo_up)(efx_nic_t *, boolean_t *); 191460cb568SAndrew Rybchenko efx_rc_t (*emo_addr_set)(efx_nic_t *); 192460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 193460cb568SAndrew Rybchenko efx_rc_t (*emo_multicast_list_set)(efx_nic_t *); 194460cb568SAndrew Rybchenko efx_rc_t (*emo_filter_default_rxq_set)(efx_nic_t *, 1953c838a9fSAndrew Rybchenko efx_rxq_t *, boolean_t); 1963c838a9fSAndrew Rybchenko void (*emo_filter_default_rxq_clear)(efx_nic_t *); 197e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 198460cb568SAndrew Rybchenko efx_rc_t (*emo_loopback_set)(efx_nic_t *, efx_link_mode_t, 199e948693eSPhilip Paeps efx_loopback_type_t); 200e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 201e948693eSPhilip Paeps #if EFSYS_OPT_MAC_STATS 202460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_upload)(efx_nic_t *, efsys_mem_t *); 203460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *, 204e948693eSPhilip Paeps uint16_t, boolean_t); 205460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 206e948693eSPhilip Paeps efsys_stat_t *, uint32_t *); 207e948693eSPhilip Paeps #endif /* EFSYS_OPT_MAC_STATS */ 208e948693eSPhilip Paeps } efx_mac_ops_t; 209e948693eSPhilip Paeps 210e948693eSPhilip Paeps typedef struct efx_phy_ops_s { 211460cb568SAndrew Rybchenko efx_rc_t (*epo_power)(efx_nic_t *, boolean_t); /* optional */ 212460cb568SAndrew Rybchenko efx_rc_t (*epo_reset)(efx_nic_t *); 213460cb568SAndrew Rybchenko efx_rc_t (*epo_reconfigure)(efx_nic_t *); 214460cb568SAndrew Rybchenko efx_rc_t (*epo_verify)(efx_nic_t *); 215460cb568SAndrew Rybchenko efx_rc_t (*epo_uplink_check)(efx_nic_t *, 216e948693eSPhilip Paeps boolean_t *); /* optional */ 217460cb568SAndrew Rybchenko efx_rc_t (*epo_downlink_check)(efx_nic_t *, efx_link_mode_t *, 218e948693eSPhilip Paeps unsigned int *, uint32_t *); 219460cb568SAndrew Rybchenko efx_rc_t (*epo_oui_get)(efx_nic_t *, uint32_t *); 220e948693eSPhilip Paeps #if EFSYS_OPT_PHY_STATS 221460cb568SAndrew Rybchenko efx_rc_t (*epo_stats_update)(efx_nic_t *, efsys_mem_t *, 222e948693eSPhilip Paeps uint32_t *); 223e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_STATS */ 224e948693eSPhilip Paeps #if EFSYS_OPT_PHY_PROPS 225e948693eSPhilip Paeps #if EFSYS_OPT_NAMES 2263c838a9fSAndrew Rybchenko const char *(*epo_prop_name)(efx_nic_t *, unsigned int); 227e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_PROPS */ 228460cb568SAndrew Rybchenko efx_rc_t (*epo_prop_get)(efx_nic_t *, unsigned int, uint32_t, 229e948693eSPhilip Paeps uint32_t *); 230460cb568SAndrew Rybchenko efx_rc_t (*epo_prop_set)(efx_nic_t *, unsigned int, uint32_t); 231e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_PROPS */ 2323c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 233460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_enable_offline)(efx_nic_t *); 234460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_start)(efx_nic_t *, efx_bist_type_t); 235460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_poll)(efx_nic_t *, efx_bist_type_t, 2363c838a9fSAndrew Rybchenko efx_bist_result_t *, uint32_t *, 237e948693eSPhilip Paeps unsigned long *, size_t); 2383c838a9fSAndrew Rybchenko void (*epo_bist_stop)(efx_nic_t *, efx_bist_type_t); 2393c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_BIST */ 240e948693eSPhilip Paeps } efx_phy_ops_t; 241e948693eSPhilip Paeps 2423c838a9fSAndrew Rybchenko #if EFSYS_OPT_FILTER 2433c838a9fSAndrew Rybchenko typedef struct efx_filter_ops_s { 244460cb568SAndrew Rybchenko efx_rc_t (*efo_init)(efx_nic_t *); 2453c838a9fSAndrew Rybchenko void (*efo_fini)(efx_nic_t *); 246460cb568SAndrew Rybchenko efx_rc_t (*efo_restore)(efx_nic_t *); 247460cb568SAndrew Rybchenko efx_rc_t (*efo_add)(efx_nic_t *, efx_filter_spec_t *, 2483c838a9fSAndrew Rybchenko boolean_t may_replace); 249460cb568SAndrew Rybchenko efx_rc_t (*efo_delete)(efx_nic_t *, efx_filter_spec_t *); 250460cb568SAndrew Rybchenko efx_rc_t (*efo_supported_filters)(efx_nic_t *, uint32_t *, size_t *); 251460cb568SAndrew Rybchenko efx_rc_t (*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t, 2523c838a9fSAndrew Rybchenko boolean_t, boolean_t, boolean_t, 2533c838a9fSAndrew Rybchenko uint8_t const *, int); 2543c838a9fSAndrew Rybchenko } efx_filter_ops_t; 2553c838a9fSAndrew Rybchenko 256460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 2573c838a9fSAndrew Rybchenko efx_filter_reconfigure( 2583c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 2593c838a9fSAndrew Rybchenko __in_ecount(6) uint8_t const *mac_addr, 2603c838a9fSAndrew Rybchenko __in boolean_t all_unicst, 2613c838a9fSAndrew Rybchenko __in boolean_t mulcst, 2623c838a9fSAndrew Rybchenko __in boolean_t all_mulcst, 2633c838a9fSAndrew Rybchenko __in boolean_t brdcst, 2643c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 2653c838a9fSAndrew Rybchenko __in int count); 2663c838a9fSAndrew Rybchenko 2673c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */ 2683c838a9fSAndrew Rybchenko 2693c838a9fSAndrew Rybchenko 270e948693eSPhilip Paeps typedef struct efx_port_s { 271e948693eSPhilip Paeps efx_mac_type_t ep_mac_type; 272e948693eSPhilip Paeps uint32_t ep_phy_type; 273e948693eSPhilip Paeps uint8_t ep_port; 274e948693eSPhilip Paeps uint32_t ep_mac_pdu; 275e948693eSPhilip Paeps uint8_t ep_mac_addr[6]; 276e948693eSPhilip Paeps efx_link_mode_t ep_link_mode; 2773c838a9fSAndrew Rybchenko boolean_t ep_all_unicst; 2783c838a9fSAndrew Rybchenko boolean_t ep_mulcst; 2793c838a9fSAndrew Rybchenko boolean_t ep_all_mulcst; 280e948693eSPhilip Paeps boolean_t ep_brdcst; 281e948693eSPhilip Paeps unsigned int ep_fcntl; 282e948693eSPhilip Paeps boolean_t ep_fcntl_autoneg; 283e948693eSPhilip Paeps efx_oword_t ep_multicst_hash[2]; 2843c838a9fSAndrew Rybchenko uint8_t ep_mulcst_addr_list[EFX_MAC_ADDR_LEN * 2853c838a9fSAndrew Rybchenko EFX_MAC_MULTICAST_LIST_MAX]; 2863c838a9fSAndrew Rybchenko uint32_t ep_mulcst_addr_count; 287e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 288e948693eSPhilip Paeps efx_loopback_type_t ep_loopback_type; 289e948693eSPhilip Paeps efx_link_mode_t ep_loopback_link_mode; 290e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 291e948693eSPhilip Paeps #if EFSYS_OPT_PHY_FLAGS 292e948693eSPhilip Paeps uint32_t ep_phy_flags; 293e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_FLAGS */ 294e948693eSPhilip Paeps #if EFSYS_OPT_PHY_LED_CONTROL 295e948693eSPhilip Paeps efx_phy_led_mode_t ep_phy_led_mode; 296e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_LED_CONTROL */ 297e948693eSPhilip Paeps efx_phy_media_type_t ep_fixed_port_type; 298e948693eSPhilip Paeps efx_phy_media_type_t ep_module_type; 299e948693eSPhilip Paeps uint32_t ep_adv_cap_mask; 300e948693eSPhilip Paeps uint32_t ep_lp_cap_mask; 301e948693eSPhilip Paeps uint32_t ep_default_adv_cap_mask; 302e948693eSPhilip Paeps uint32_t ep_phy_cap_mask; 303e948693eSPhilip Paeps #if EFSYS_OPT_PHY_TXC43128 || EFSYS_OPT_PHY_QT2025C 304e948693eSPhilip Paeps union { 305e948693eSPhilip Paeps struct { 306e948693eSPhilip Paeps unsigned int bug10934_count; 307e948693eSPhilip Paeps } ep_txc43128; 308e948693eSPhilip Paeps struct { 309e948693eSPhilip Paeps unsigned int bug17190_count; 310e948693eSPhilip Paeps } ep_qt2025c; 311e948693eSPhilip Paeps }; 312e948693eSPhilip Paeps #endif 313e948693eSPhilip Paeps boolean_t ep_mac_poll_needed; /* falcon only */ 314e948693eSPhilip Paeps boolean_t ep_mac_up; /* falcon only */ 315e948693eSPhilip Paeps uint32_t ep_fwver; /* falcon only */ 316e948693eSPhilip Paeps boolean_t ep_mac_drain; 317e948693eSPhilip Paeps boolean_t ep_mac_stats_pending; 3183c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 3193c838a9fSAndrew Rybchenko efx_bist_type_t ep_current_bist; 320e948693eSPhilip Paeps #endif 321e948693eSPhilip Paeps efx_mac_ops_t *ep_emop; 322e948693eSPhilip Paeps efx_phy_ops_t *ep_epop; 323e948693eSPhilip Paeps } efx_port_t; 324e948693eSPhilip Paeps 325e948693eSPhilip Paeps typedef struct efx_mon_ops_s { 326460cb568SAndrew Rybchenko efx_rc_t (*emo_reset)(efx_nic_t *); 327460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 328e948693eSPhilip Paeps #if EFSYS_OPT_MON_STATS 329460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 330e948693eSPhilip Paeps efx_mon_stat_value_t *); 331e948693eSPhilip Paeps #endif /* EFSYS_OPT_MON_STATS */ 332e948693eSPhilip Paeps } efx_mon_ops_t; 333e948693eSPhilip Paeps 334e948693eSPhilip Paeps typedef struct efx_mon_s { 335e948693eSPhilip Paeps efx_mon_type_t em_type; 336e948693eSPhilip Paeps efx_mon_ops_t *em_emop; 337e948693eSPhilip Paeps } efx_mon_t; 338e948693eSPhilip Paeps 3393c838a9fSAndrew Rybchenko typedef struct efx_intr_ops_s { 340460cb568SAndrew Rybchenko efx_rc_t (*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *); 3413c838a9fSAndrew Rybchenko void (*eio_enable)(efx_nic_t *); 3423c838a9fSAndrew Rybchenko void (*eio_disable)(efx_nic_t *); 3433c838a9fSAndrew Rybchenko void (*eio_disable_unlocked)(efx_nic_t *); 344460cb568SAndrew Rybchenko efx_rc_t (*eio_trigger)(efx_nic_t *, unsigned int); 345*0c24a07eSAndrew Rybchenko void (*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *); 346*0c24a07eSAndrew Rybchenko void (*eio_status_message)(efx_nic_t *, unsigned int, 347*0c24a07eSAndrew Rybchenko boolean_t *); 348*0c24a07eSAndrew Rybchenko void (*eio_fatal)(efx_nic_t *); 3493c838a9fSAndrew Rybchenko void (*eio_fini)(efx_nic_t *); 3503c838a9fSAndrew Rybchenko } efx_intr_ops_t; 3513c838a9fSAndrew Rybchenko 352e948693eSPhilip Paeps typedef struct efx_intr_s { 3533c838a9fSAndrew Rybchenko efx_intr_ops_t *ei_eiop; 354e948693eSPhilip Paeps efsys_mem_t *ei_esmp; 3553c838a9fSAndrew Rybchenko efx_intr_type_t ei_type; 356e948693eSPhilip Paeps unsigned int ei_level; 357e948693eSPhilip Paeps } efx_intr_t; 358e948693eSPhilip Paeps 359e948693eSPhilip Paeps typedef struct efx_nic_ops_s { 360460cb568SAndrew Rybchenko efx_rc_t (*eno_probe)(efx_nic_t *); 361460cb568SAndrew Rybchenko efx_rc_t (*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*); 362460cb568SAndrew Rybchenko efx_rc_t (*eno_reset)(efx_nic_t *); 363460cb568SAndrew Rybchenko efx_rc_t (*eno_init)(efx_nic_t *); 364460cb568SAndrew Rybchenko efx_rc_t (*eno_get_vi_pool)(efx_nic_t *, uint32_t *); 365460cb568SAndrew Rybchenko efx_rc_t (*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t, 3663c838a9fSAndrew Rybchenko uint32_t *, size_t *); 367e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 368460cb568SAndrew Rybchenko efx_rc_t (*eno_sram_test)(efx_nic_t *, efx_sram_pattern_fn_t); 369460cb568SAndrew Rybchenko efx_rc_t (*eno_register_test)(efx_nic_t *); 370e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 371e948693eSPhilip Paeps void (*eno_fini)(efx_nic_t *); 372e948693eSPhilip Paeps void (*eno_unprobe)(efx_nic_t *); 373e948693eSPhilip Paeps } efx_nic_ops_t; 374e948693eSPhilip Paeps 3759ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET 376e948693eSPhilip Paeps #define EFX_TXQ_LIMIT_TARGET 259 3779ab060a7SAndrew Rybchenko #endif 3789ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET 37975ba9e1eSAndrew Rybchenko #define EFX_RXQ_LIMIT_TARGET 512 3809ab060a7SAndrew Rybchenko #endif 3819ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_DC_SIZE 3829ab060a7SAndrew Rybchenko #define EFX_TXQ_DC_SIZE 1 /* 16 descriptors */ 3839ab060a7SAndrew Rybchenko #endif 3849ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_DC_SIZE 3859ab060a7SAndrew Rybchenko #define EFX_RXQ_DC_SIZE 3 /* 64 descriptors */ 3869ab060a7SAndrew Rybchenko #endif 387e948693eSPhilip Paeps 388e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 389e948693eSPhilip Paeps 3903c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_spec_s { 3913c838a9fSAndrew Rybchenko uint8_t fsfs_type; 3923c838a9fSAndrew Rybchenko uint32_t fsfs_flags; 3933c838a9fSAndrew Rybchenko uint32_t fsfs_dmaq_id; 3943c838a9fSAndrew Rybchenko uint32_t fsfs_dword[3]; 3953c838a9fSAndrew Rybchenko } falconsiena_filter_spec_t; 3963c838a9fSAndrew Rybchenko 3973c838a9fSAndrew Rybchenko typedef enum falconsiena_filter_type_e { 3983c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_TCP_FULL, /* TCP/IPv4 4-tuple {dIP,dTCP,sIP,sTCP} */ 3993c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_TCP_WILD, /* TCP/IPv4 dest {dIP,dTCP, -, -} */ 4003c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_UDP_FULL, /* UDP/IPv4 4-tuple {dIP,dUDP,sIP,sUDP} */ 4013c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_UDP_WILD, /* UDP/IPv4 dest {dIP,dUDP, -, -} */ 402e948693eSPhilip Paeps 403e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 4043c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_MAC_FULL, /* Ethernet {dMAC,VLAN} */ 4053c838a9fSAndrew Rybchenko EFX_FS_FILTER_RX_MAC_WILD, /* Ethernet {dMAC, -} */ 406e948693eSPhilip Paeps 4073c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 4083c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_TCP_WILD, /* TCP/IPv4 { -, -,sIP,sTCP} */ 4093c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_UDP_FULL, /* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */ 4103c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_UDP_WILD, /* UDP/IPv4 source (host, port) */ 411e948693eSPhilip Paeps 4123c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_MAC_FULL, /* Ethernet source (MAC address, VLAN ID) */ 4133c838a9fSAndrew Rybchenko EFX_FS_FILTER_TX_MAC_WILD, /* Ethernet source (MAC address) */ 414e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 415e948693eSPhilip Paeps 4163c838a9fSAndrew Rybchenko EFX_FS_FILTER_NTYPES 4173c838a9fSAndrew Rybchenko } falconsiena_filter_type_t; 418e948693eSPhilip Paeps 4193c838a9fSAndrew Rybchenko typedef enum falconsiena_filter_tbl_id_e { 4203c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_RX_IP = 0, 4213c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_RX_MAC, 4223c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_TX_IP, 4233c838a9fSAndrew Rybchenko EFX_FS_FILTER_TBL_TX_MAC, 4243c838a9fSAndrew Rybchenko EFX_FS_FILTER_NTBLS 4253c838a9fSAndrew Rybchenko } falconsiena_filter_tbl_id_t; 426e948693eSPhilip Paeps 4273c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_tbl_s { 4283c838a9fSAndrew Rybchenko int fsft_size; /* number of entries */ 4293c838a9fSAndrew Rybchenko int fsft_used; /* active count */ 4303c838a9fSAndrew Rybchenko uint32_t *fsft_bitmap; /* active bitmap */ 4313c838a9fSAndrew Rybchenko falconsiena_filter_spec_t *fsft_spec; /* array of saved specs */ 4323c838a9fSAndrew Rybchenko } falconsiena_filter_tbl_t; 4333c838a9fSAndrew Rybchenko 4343c838a9fSAndrew Rybchenko typedef struct falconsiena_filter_s { 4353c838a9fSAndrew Rybchenko falconsiena_filter_tbl_t fsf_tbl[EFX_FS_FILTER_NTBLS]; 4363c838a9fSAndrew Rybchenko unsigned int fsf_depth[EFX_FS_FILTER_NTYPES]; 4373c838a9fSAndrew Rybchenko } falconsiena_filter_t; 438e948693eSPhilip Paeps 439e948693eSPhilip Paeps typedef struct efx_filter_s { 4403c838a9fSAndrew Rybchenko #if EFSYS_OPT_FALCON || EFSYS_OPT_SIENA 4413c838a9fSAndrew Rybchenko falconsiena_filter_t *ef_falconsiena_filter; 4423c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FALCON || EFSYS_OPT_SIENA */ 4431289fe72SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD 4441289fe72SAndrew Rybchenko ef10_filter_table_t *ef_ef10_filter_table; 4451289fe72SAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */ 446e948693eSPhilip Paeps } efx_filter_t; 447e948693eSPhilip Paeps 448e948693eSPhilip Paeps extern void 4493c838a9fSAndrew Rybchenko falconsiena_filter_tbl_clear( 450e948693eSPhilip Paeps __in efx_nic_t *enp, 4513c838a9fSAndrew Rybchenko __in falconsiena_filter_tbl_id_t tbl); 452e948693eSPhilip Paeps 453e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 454e948693eSPhilip Paeps 4553c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 4563c838a9fSAndrew Rybchenko 4573c838a9fSAndrew Rybchenko typedef struct efx_mcdi_ops_s { 458460cb568SAndrew Rybchenko efx_rc_t (*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *); 4593c838a9fSAndrew Rybchenko void (*emco_request_copyin)(efx_nic_t *, efx_mcdi_req_t *, 4603c838a9fSAndrew Rybchenko unsigned int, boolean_t, boolean_t); 4613c838a9fSAndrew Rybchenko void (*emco_request_copyout)(efx_nic_t *, efx_mcdi_req_t *); 462460cb568SAndrew Rybchenko efx_rc_t (*emco_poll_reboot)(efx_nic_t *); 463548ebee5SAndrew Rybchenko boolean_t (*emco_poll_response)(efx_nic_t *); 464548ebee5SAndrew Rybchenko void (*emco_read_response)(efx_nic_t *, void *, size_t, size_t); 4653c838a9fSAndrew Rybchenko void (*emco_fini)(efx_nic_t *); 466af986c75SAndrew Rybchenko efx_rc_t (*emco_feature_supported)(efx_nic_t *, efx_mcdi_feature_id_t, boolean_t *); 4673c838a9fSAndrew Rybchenko } efx_mcdi_ops_t; 4683c838a9fSAndrew Rybchenko 4693c838a9fSAndrew Rybchenko typedef struct efx_mcdi_s { 4703c838a9fSAndrew Rybchenko efx_mcdi_ops_t *em_emcop; 4713c838a9fSAndrew Rybchenko const efx_mcdi_transport_t *em_emtp; 4723c838a9fSAndrew Rybchenko efx_mcdi_iface_t em_emip; 4733c838a9fSAndrew Rybchenko } efx_mcdi_t; 4743c838a9fSAndrew Rybchenko 4753c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 4763c838a9fSAndrew Rybchenko 477e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 478e948693eSPhilip Paeps typedef struct efx_nvram_ops_s { 479e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 480460cb568SAndrew Rybchenko efx_rc_t (*envo_test)(efx_nic_t *); 481e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 482460cb568SAndrew Rybchenko efx_rc_t (*envo_size)(efx_nic_t *, efx_nvram_type_t, size_t *); 483460cb568SAndrew Rybchenko efx_rc_t (*envo_get_version)(efx_nic_t *, efx_nvram_type_t, 484e948693eSPhilip Paeps uint32_t *, uint16_t *); 485460cb568SAndrew Rybchenko efx_rc_t (*envo_rw_start)(efx_nic_t *, efx_nvram_type_t, size_t *); 486460cb568SAndrew Rybchenko efx_rc_t (*envo_read_chunk)(efx_nic_t *, efx_nvram_type_t, 487e948693eSPhilip Paeps unsigned int, caddr_t, size_t); 488460cb568SAndrew Rybchenko efx_rc_t (*envo_erase)(efx_nic_t *, efx_nvram_type_t); 489460cb568SAndrew Rybchenko efx_rc_t (*envo_write_chunk)(efx_nic_t *, efx_nvram_type_t, 490e948693eSPhilip Paeps unsigned int, caddr_t, size_t); 491e948693eSPhilip Paeps void (*envo_rw_finish)(efx_nic_t *, efx_nvram_type_t); 492460cb568SAndrew Rybchenko efx_rc_t (*envo_set_version)(efx_nic_t *, efx_nvram_type_t, 493460cb568SAndrew Rybchenko uint16_t *); 494e948693eSPhilip Paeps 495e948693eSPhilip Paeps } efx_nvram_ops_t; 496e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 497e948693eSPhilip Paeps 498e948693eSPhilip Paeps #if EFSYS_OPT_VPD 499e948693eSPhilip Paeps typedef struct efx_vpd_ops_s { 500460cb568SAndrew Rybchenko efx_rc_t (*evpdo_init)(efx_nic_t *); 501460cb568SAndrew Rybchenko efx_rc_t (*evpdo_size)(efx_nic_t *, size_t *); 502460cb568SAndrew Rybchenko efx_rc_t (*evpdo_read)(efx_nic_t *, caddr_t, size_t); 503460cb568SAndrew Rybchenko efx_rc_t (*evpdo_verify)(efx_nic_t *, caddr_t, size_t); 504460cb568SAndrew Rybchenko efx_rc_t (*evpdo_reinit)(efx_nic_t *, caddr_t, size_t); 505460cb568SAndrew Rybchenko efx_rc_t (*evpdo_get)(efx_nic_t *, caddr_t, size_t, 506460cb568SAndrew Rybchenko efx_vpd_value_t *); 507460cb568SAndrew Rybchenko efx_rc_t (*evpdo_set)(efx_nic_t *, caddr_t, size_t, 508460cb568SAndrew Rybchenko efx_vpd_value_t *); 509460cb568SAndrew Rybchenko efx_rc_t (*evpdo_next)(efx_nic_t *, caddr_t, size_t, 510460cb568SAndrew Rybchenko efx_vpd_value_t *, unsigned int *); 511460cb568SAndrew Rybchenko efx_rc_t (*evpdo_write)(efx_nic_t *, caddr_t, size_t); 512e948693eSPhilip Paeps void (*evpdo_fini)(efx_nic_t *); 513e948693eSPhilip Paeps } efx_vpd_ops_t; 514e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 515e948693eSPhilip Paeps 5163c838a9fSAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM 5173c838a9fSAndrew Rybchenko 518460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5193c838a9fSAndrew Rybchenko efx_mcdi_nvram_partitions( 5203c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5213c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5223c838a9fSAndrew Rybchenko __in size_t size, 5233c838a9fSAndrew Rybchenko __out unsigned int *npartnp); 5243c838a9fSAndrew Rybchenko 525460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5263c838a9fSAndrew Rybchenko efx_mcdi_nvram_metadata( 5273c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5283c838a9fSAndrew Rybchenko __in uint32_t partn, 5293c838a9fSAndrew Rybchenko __out uint32_t *subtypep, 5303c838a9fSAndrew Rybchenko __out_ecount(4) uint16_t version[4], 5313c838a9fSAndrew Rybchenko __out_bcount_opt(size) char *descp, 5323c838a9fSAndrew Rybchenko __in size_t size); 5333c838a9fSAndrew Rybchenko 534460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5353c838a9fSAndrew Rybchenko efx_mcdi_nvram_info( 5363c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5373c838a9fSAndrew Rybchenko __in uint32_t partn, 5383c838a9fSAndrew Rybchenko __out_opt size_t *sizep, 5393c838a9fSAndrew Rybchenko __out_opt uint32_t *addressp, 5409cb71b16SAndrew Rybchenko __out_opt uint32_t *erase_sizep, 5419cb71b16SAndrew Rybchenko __out_opt uint32_t *write_sizep); 5423c838a9fSAndrew Rybchenko 543460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5443c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_start( 5453c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5463c838a9fSAndrew Rybchenko __in uint32_t partn); 5473c838a9fSAndrew Rybchenko 548460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5493c838a9fSAndrew Rybchenko efx_mcdi_nvram_read( 5503c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5513c838a9fSAndrew Rybchenko __in uint32_t partn, 5523c838a9fSAndrew Rybchenko __in uint32_t offset, 5533c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5543c838a9fSAndrew Rybchenko __in size_t size); 5553c838a9fSAndrew Rybchenko 556460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5573c838a9fSAndrew Rybchenko efx_mcdi_nvram_erase( 5583c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5593c838a9fSAndrew Rybchenko __in uint32_t partn, 5603c838a9fSAndrew Rybchenko __in uint32_t offset, 5613c838a9fSAndrew Rybchenko __in size_t size); 5623c838a9fSAndrew Rybchenko 563460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5643c838a9fSAndrew Rybchenko efx_mcdi_nvram_write( 5653c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5663c838a9fSAndrew Rybchenko __in uint32_t partn, 5673c838a9fSAndrew Rybchenko __in uint32_t offset, 5683c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5693c838a9fSAndrew Rybchenko __in size_t size); 5703c838a9fSAndrew Rybchenko 571460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5723c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_finish( 5733c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5743c838a9fSAndrew Rybchenko __in uint32_t partn, 5753c838a9fSAndrew Rybchenko __in boolean_t reboot); 5763c838a9fSAndrew Rybchenko 5773c838a9fSAndrew Rybchenko #if EFSYS_OPT_DIAG 5783c838a9fSAndrew Rybchenko 579460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5803c838a9fSAndrew Rybchenko efx_mcdi_nvram_test( 5813c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5823c838a9fSAndrew Rybchenko __in uint32_t partn); 5833c838a9fSAndrew Rybchenko 5843c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_DIAG */ 5853c838a9fSAndrew Rybchenko 5863c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */ 5873c838a9fSAndrew Rybchenko 5883c838a9fSAndrew Rybchenko typedef struct efx_drv_cfg_s { 5893c838a9fSAndrew Rybchenko uint32_t edc_min_vi_count; 5903c838a9fSAndrew Rybchenko uint32_t edc_max_vi_count; 5913c838a9fSAndrew Rybchenko 5923c838a9fSAndrew Rybchenko uint32_t edc_max_piobuf_count; 5933c838a9fSAndrew Rybchenko uint32_t edc_pio_alloc_size; 5943c838a9fSAndrew Rybchenko } efx_drv_cfg_t; 5953c838a9fSAndrew Rybchenko 596e948693eSPhilip Paeps struct efx_nic_s { 597e948693eSPhilip Paeps uint32_t en_magic; 598e948693eSPhilip Paeps efx_family_t en_family; 599e948693eSPhilip Paeps uint32_t en_features; 600e948693eSPhilip Paeps efsys_identifier_t *en_esip; 601e948693eSPhilip Paeps efsys_lock_t *en_eslp; 602e948693eSPhilip Paeps efsys_bar_t *en_esbp; 603e948693eSPhilip Paeps unsigned int en_mod_flags; 604e948693eSPhilip Paeps unsigned int en_reset_flags; 605e948693eSPhilip Paeps efx_nic_cfg_t en_nic_cfg; 6063c838a9fSAndrew Rybchenko efx_drv_cfg_t en_drv_cfg; 607e948693eSPhilip Paeps efx_port_t en_port; 608e948693eSPhilip Paeps efx_mon_t en_mon; 609e948693eSPhilip Paeps efx_intr_t en_intr; 610e948693eSPhilip Paeps uint32_t en_ev_qcount; 611e948693eSPhilip Paeps uint32_t en_rx_qcount; 612e948693eSPhilip Paeps uint32_t en_tx_qcount; 613e948693eSPhilip Paeps efx_nic_ops_t *en_enop; 6143c838a9fSAndrew Rybchenko efx_ev_ops_t *en_eevop; 6153c838a9fSAndrew Rybchenko efx_tx_ops_t *en_etxop; 6163c838a9fSAndrew Rybchenko efx_rx_ops_t *en_erxop; 617e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 618e948693eSPhilip Paeps efx_filter_t en_filter; 6193c838a9fSAndrew Rybchenko efx_filter_ops_t *en_efop; 620e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 6213c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 6223c838a9fSAndrew Rybchenko efx_mcdi_t en_mcdi; 6233c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 624e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 625e948693eSPhilip Paeps efx_nvram_type_t en_nvram_locked; 626e948693eSPhilip Paeps efx_nvram_ops_t *en_envop; 627e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 628e948693eSPhilip Paeps #if EFSYS_OPT_VPD 629e948693eSPhilip Paeps efx_vpd_ops_t *en_evpdop; 630e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6313c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 6323c838a9fSAndrew Rybchenko efx_rx_hash_support_t en_hash_support; 6333c838a9fSAndrew Rybchenko efx_rx_scale_support_t en_rss_support; 6343c838a9fSAndrew Rybchenko uint32_t en_rss_context; 6353c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 6363c838a9fSAndrew Rybchenko uint32_t en_vport_id; 637e948693eSPhilip Paeps union { 638e948693eSPhilip Paeps #if EFSYS_OPT_FALCON 639e948693eSPhilip Paeps struct { 640e948693eSPhilip Paeps falcon_spi_dev_t enu_fsd[FALCON_SPI_NTYPES]; 641e948693eSPhilip Paeps falcon_i2c_t enu_fip; 642e948693eSPhilip Paeps boolean_t enu_i2c_locked; 643e948693eSPhilip Paeps #if EFSYS_OPT_FALCON_NIC_CFG_OVERRIDE 644e948693eSPhilip Paeps const uint8_t *enu_forced_cfg; 645e948693eSPhilip Paeps #endif /* EFSYS_OPT_FALCON_NIC_CFG_OVERRIDE */ 646e948693eSPhilip Paeps uint8_t enu_mon_devid; 647e948693eSPhilip Paeps #if EFSYS_OPT_PCIE_TUNE 648e948693eSPhilip Paeps unsigned int enu_nlanes; 649e948693eSPhilip Paeps #endif /* EFSYS_OPT_PCIE_TUNE */ 650e948693eSPhilip Paeps uint16_t enu_board_rev; 651e948693eSPhilip Paeps boolean_t enu_internal_sram; 652e948693eSPhilip Paeps uint8_t enu_sram_num_bank; 653e948693eSPhilip Paeps uint8_t enu_sram_bank_size; 654e948693eSPhilip Paeps } falcon; 655e948693eSPhilip Paeps #endif /* EFSYS_OPT_FALCON */ 656e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 657e948693eSPhilip Paeps struct { 658e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD 659e948693eSPhilip Paeps unsigned int enu_partn_mask; 660e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */ 661e948693eSPhilip Paeps #if EFSYS_OPT_VPD 662e948693eSPhilip Paeps caddr_t enu_svpd; 663e948693eSPhilip Paeps size_t enu_svpd_length; 664e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 6653c838a9fSAndrew Rybchenko int enu_unused; 666e948693eSPhilip Paeps } siena; 667e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 668e7119ad9SAndrew Rybchenko int enu_unused; 669e948693eSPhilip Paeps } en_u; 670e7119ad9SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) 671e7119ad9SAndrew Rybchenko union en_arch { 672e7119ad9SAndrew Rybchenko struct { 673e7119ad9SAndrew Rybchenko int ena_vi_base; 674e7119ad9SAndrew Rybchenko int ena_vi_count; 675e7119ad9SAndrew Rybchenko #if EFSYS_OPT_VPD 676e7119ad9SAndrew Rybchenko caddr_t ena_svpd; 677e7119ad9SAndrew Rybchenko size_t ena_svpd_length; 678e7119ad9SAndrew Rybchenko #endif /* EFSYS_OPT_VPD */ 679e7119ad9SAndrew Rybchenko efx_piobuf_handle_t ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS]; 680e7119ad9SAndrew Rybchenko uint32_t ena_piobuf_count; 681e7119ad9SAndrew Rybchenko uint32_t ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS]; 682e7119ad9SAndrew Rybchenko uint32_t ena_pio_write_vi_base; 683e7119ad9SAndrew Rybchenko /* Memory BAR mapping regions */ 684e7119ad9SAndrew Rybchenko uint32_t ena_uc_mem_map_offset; 685e7119ad9SAndrew Rybchenko size_t ena_uc_mem_map_size; 686e7119ad9SAndrew Rybchenko uint32_t ena_wc_mem_map_offset; 687e7119ad9SAndrew Rybchenko size_t ena_wc_mem_map_size; 688e7119ad9SAndrew Rybchenko } ef10; 689e7119ad9SAndrew Rybchenko } en_arch; 690e7119ad9SAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD) */ 691e948693eSPhilip Paeps }; 692e948693eSPhilip Paeps 693e948693eSPhilip Paeps 694e948693eSPhilip Paeps #define EFX_NIC_MAGIC 0x02121996 695e948693eSPhilip Paeps 696e948693eSPhilip Paeps typedef boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *, 697e948693eSPhilip Paeps const efx_ev_callbacks_t *, void *); 698e948693eSPhilip Paeps 6993c838a9fSAndrew Rybchenko typedef struct efx_evq_rxq_state_s { 7003c838a9fSAndrew Rybchenko unsigned int eers_rx_read_ptr; 7013c838a9fSAndrew Rybchenko unsigned int eers_rx_mask; 7023c838a9fSAndrew Rybchenko } efx_evq_rxq_state_t; 7033c838a9fSAndrew Rybchenko 704e948693eSPhilip Paeps struct efx_evq_s { 705e948693eSPhilip Paeps uint32_t ee_magic; 706e948693eSPhilip Paeps efx_nic_t *ee_enp; 707e948693eSPhilip Paeps unsigned int ee_index; 708e948693eSPhilip Paeps unsigned int ee_mask; 709e948693eSPhilip Paeps efsys_mem_t *ee_esmp; 710e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 711e948693eSPhilip Paeps uint32_t ee_stat[EV_NQSTATS]; 712e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 7133c838a9fSAndrew Rybchenko 7143c838a9fSAndrew Rybchenko efx_ev_handler_t ee_rx; 7153c838a9fSAndrew Rybchenko efx_ev_handler_t ee_tx; 7163c838a9fSAndrew Rybchenko efx_ev_handler_t ee_driver; 7173c838a9fSAndrew Rybchenko efx_ev_handler_t ee_global; 7183c838a9fSAndrew Rybchenko efx_ev_handler_t ee_drv_gen; 7193c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 7203c838a9fSAndrew Rybchenko efx_ev_handler_t ee_mcdi; 7213c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 7223c838a9fSAndrew Rybchenko 7233c838a9fSAndrew Rybchenko efx_evq_rxq_state_t ee_rxq_state[EFX_EV_RX_NLABELS]; 724e948693eSPhilip Paeps }; 725e948693eSPhilip Paeps 726e948693eSPhilip Paeps #define EFX_EVQ_MAGIC 0x08081997 727e948693eSPhilip Paeps 728af9078c3SAndrew Rybchenko #define EFX_EVQ_FALCON_TIMER_QUANTUM_NS 4968 /* 621 cycles */ 729af9078c3SAndrew Rybchenko #define EFX_EVQ_SIENA_TIMER_QUANTUM_NS 6144 /* 768 cycles */ 730e948693eSPhilip Paeps 731e948693eSPhilip Paeps struct efx_rxq_s { 732e948693eSPhilip Paeps uint32_t er_magic; 733e948693eSPhilip Paeps efx_nic_t *er_enp; 7343c838a9fSAndrew Rybchenko efx_evq_t *er_eep; 735e948693eSPhilip Paeps unsigned int er_index; 7363c838a9fSAndrew Rybchenko unsigned int er_label; 737e948693eSPhilip Paeps unsigned int er_mask; 738e948693eSPhilip Paeps efsys_mem_t *er_esmp; 739e948693eSPhilip Paeps }; 740e948693eSPhilip Paeps 741e948693eSPhilip Paeps #define EFX_RXQ_MAGIC 0x15022005 742e948693eSPhilip Paeps 743e948693eSPhilip Paeps struct efx_txq_s { 744e948693eSPhilip Paeps uint32_t et_magic; 745e948693eSPhilip Paeps efx_nic_t *et_enp; 746e948693eSPhilip Paeps unsigned int et_index; 747e948693eSPhilip Paeps unsigned int et_mask; 748e948693eSPhilip Paeps efsys_mem_t *et_esmp; 7493c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 7503c838a9fSAndrew Rybchenko uint32_t et_pio_bufnum; 7513c838a9fSAndrew Rybchenko uint32_t et_pio_blknum; 7523c838a9fSAndrew Rybchenko uint32_t et_pio_write_offset; 7533c838a9fSAndrew Rybchenko uint32_t et_pio_offset; 7543c838a9fSAndrew Rybchenko size_t et_pio_size; 7553c838a9fSAndrew Rybchenko #endif 756e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 757e948693eSPhilip Paeps uint32_t et_stat[TX_NQSTATS]; 758e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 759e948693eSPhilip Paeps }; 760e948693eSPhilip Paeps 761e948693eSPhilip Paeps #define EFX_TXQ_MAGIC 0x05092005 762e948693eSPhilip Paeps 763e948693eSPhilip Paeps #define EFX_MAC_ADDR_COPY(_dst, _src) \ 764e948693eSPhilip Paeps do { \ 765e948693eSPhilip Paeps (_dst)[0] = (_src)[0]; \ 766e948693eSPhilip Paeps (_dst)[1] = (_src)[1]; \ 767e948693eSPhilip Paeps (_dst)[2] = (_src)[2]; \ 768e948693eSPhilip Paeps (_dst)[3] = (_src)[3]; \ 769e948693eSPhilip Paeps (_dst)[4] = (_src)[4]; \ 770e948693eSPhilip Paeps (_dst)[5] = (_src)[5]; \ 771e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 772e948693eSPhilip Paeps } while (B_FALSE) 773e948693eSPhilip Paeps 7743c838a9fSAndrew Rybchenko #define EFX_MAC_BROADCAST_ADDR_SET(_dst) \ 7753c838a9fSAndrew Rybchenko do { \ 7763c838a9fSAndrew Rybchenko uint16_t *_d = (uint16_t *)(_dst); \ 7773c838a9fSAndrew Rybchenko _d[0] = 0xffff; \ 7783c838a9fSAndrew Rybchenko _d[1] = 0xffff; \ 7793c838a9fSAndrew Rybchenko _d[2] = 0xffff; \ 7803c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 7813c838a9fSAndrew Rybchenko } while (B_FALSE) 7823c838a9fSAndrew Rybchenko 783e948693eSPhilip Paeps #if EFSYS_OPT_CHECK_REG 784e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) \ 785e948693eSPhilip Paeps do { \ 7863c838a9fSAndrew Rybchenko const char *name = #_reg; \ 787e948693eSPhilip Paeps char min = name[4]; \ 788e948693eSPhilip Paeps char max = name[5]; \ 789e948693eSPhilip Paeps char rev; \ 790e948693eSPhilip Paeps \ 791e948693eSPhilip Paeps switch ((_enp)->en_family) { \ 792e948693eSPhilip Paeps case EFX_FAMILY_FALCON: \ 793e948693eSPhilip Paeps rev = 'B'; \ 794e948693eSPhilip Paeps break; \ 795e948693eSPhilip Paeps \ 796e948693eSPhilip Paeps case EFX_FAMILY_SIENA: \ 797e948693eSPhilip Paeps rev = 'C'; \ 798e948693eSPhilip Paeps break; \ 799e948693eSPhilip Paeps \ 8003c838a9fSAndrew Rybchenko case EFX_FAMILY_HUNTINGTON: \ 8013c838a9fSAndrew Rybchenko rev = 'D'; \ 8023c838a9fSAndrew Rybchenko break; \ 8033c838a9fSAndrew Rybchenko \ 80434f6ea29SAndrew Rybchenko case EFX_FAMILY_MEDFORD: \ 80534f6ea29SAndrew Rybchenko rev = 'E'; \ 80634f6ea29SAndrew Rybchenko break; \ 80734f6ea29SAndrew Rybchenko \ 808e948693eSPhilip Paeps default: \ 809e948693eSPhilip Paeps rev = '?'; \ 810e948693eSPhilip Paeps break; \ 811e948693eSPhilip Paeps } \ 812e948693eSPhilip Paeps \ 813e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, >=, min); \ 814e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, <=, max); \ 815e948693eSPhilip Paeps \ 816e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 817e948693eSPhilip Paeps } while (B_FALSE) 818e948693eSPhilip Paeps #else 819e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) do { \ 820e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 821e948693eSPhilip Paeps } while(B_FALSE) 822e948693eSPhilip Paeps #endif 823e948693eSPhilip Paeps 824e948693eSPhilip Paeps #define EFX_BAR_READD(_enp, _reg, _edp, _lock) \ 825e948693eSPhilip Paeps do { \ 826e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 827e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST, \ 828e948693eSPhilip Paeps (_edp), (_lock)); \ 829e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_readd, const char *, #_reg, \ 830e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 831e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 832e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 833e948693eSPhilip Paeps } while (B_FALSE) 834e948693eSPhilip Paeps 835e948693eSPhilip Paeps #define EFX_BAR_WRITED(_enp, _reg, _edp, _lock) \ 836e948693eSPhilip Paeps do { \ 837e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 838e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_writed, const char *, #_reg, \ 839e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 840e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 841e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST, \ 842e948693eSPhilip Paeps (_edp), (_lock)); \ 843e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 844e948693eSPhilip Paeps } while (B_FALSE) 845e948693eSPhilip Paeps 846e948693eSPhilip Paeps #define EFX_BAR_READQ(_enp, _reg, _eqp) \ 847e948693eSPhilip Paeps do { \ 848e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 849e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST, \ 850e948693eSPhilip Paeps (_eqp)); \ 851e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_readq, const char *, #_reg, \ 852e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 853e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 854e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 855e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 856e948693eSPhilip Paeps } while (B_FALSE) 857e948693eSPhilip Paeps 858e948693eSPhilip Paeps #define EFX_BAR_WRITEQ(_enp, _reg, _eqp) \ 859e948693eSPhilip Paeps do { \ 860e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 861e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg, \ 862e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 863e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 864e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 865e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST, \ 866e948693eSPhilip Paeps (_eqp)); \ 867e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 868e948693eSPhilip Paeps } while (B_FALSE) 869e948693eSPhilip Paeps 870e948693eSPhilip Paeps #define EFX_BAR_READO(_enp, _reg, _eop) \ 871e948693eSPhilip Paeps do { \ 872e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 873e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST, \ 874e948693eSPhilip Paeps (_eop), B_TRUE); \ 875e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_reado, const char *, #_reg, \ 876e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 877e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 878e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 879e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 880e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 881e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 882e948693eSPhilip Paeps } while (B_FALSE) 883e948693eSPhilip Paeps 884e948693eSPhilip Paeps #define EFX_BAR_WRITEO(_enp, _reg, _eop) \ 885e948693eSPhilip Paeps do { \ 886e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 887e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg, \ 888e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 889e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 890e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 891e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 892e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 893e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST, \ 894e948693eSPhilip Paeps (_eop), B_TRUE); \ 895e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 896e948693eSPhilip Paeps } while (B_FALSE) 897e948693eSPhilip Paeps 898e948693eSPhilip Paeps #define EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock) \ 899e948693eSPhilip Paeps do { \ 900e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 901e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, \ 902e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 903e948693eSPhilip Paeps (_edp), (_lock)); \ 904e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg, \ 905e948693eSPhilip Paeps uint32_t, (_index), \ 906e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 907e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 908e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 909e948693eSPhilip Paeps } while (B_FALSE) 910e948693eSPhilip Paeps 911e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock) \ 912e948693eSPhilip Paeps do { \ 913e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 914e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 915e948693eSPhilip Paeps uint32_t, (_index), \ 916e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 917e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 918e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 919e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 920e948693eSPhilip Paeps (_edp), (_lock)); \ 921e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 922e948693eSPhilip Paeps } while (B_FALSE) 923e948693eSPhilip Paeps 9243c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITED2(_enp, _reg, _index, _edp, _lock) \ 9253c838a9fSAndrew Rybchenko do { \ 9263c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 9273c838a9fSAndrew Rybchenko EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 9283c838a9fSAndrew Rybchenko uint32_t, (_index), \ 9293c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 9303c838a9fSAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 9313c838a9fSAndrew Rybchenko EFSYS_BAR_WRITED((_enp)->en_esbp, \ 9323c838a9fSAndrew Rybchenko (_reg ## _OFST + \ 9333c838a9fSAndrew Rybchenko (2 * sizeof (efx_dword_t)) + \ 9343c838a9fSAndrew Rybchenko ((_index) * _reg ## _STEP)), \ 9353c838a9fSAndrew Rybchenko (_edp), (_lock)); \ 9363c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 9373c838a9fSAndrew Rybchenko } while (B_FALSE) 9383c838a9fSAndrew Rybchenko 939e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock) \ 940e948693eSPhilip Paeps do { \ 941e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 942e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 943e948693eSPhilip Paeps uint32_t, (_index), \ 944e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 945e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 946e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 947e948693eSPhilip Paeps (_reg ## _OFST + \ 948e948693eSPhilip Paeps (3 * sizeof (efx_dword_t)) + \ 949e948693eSPhilip Paeps ((_index) * _reg ## _STEP)), \ 950e948693eSPhilip Paeps (_edp), (_lock)); \ 951e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 952e948693eSPhilip Paeps } while (B_FALSE) 953e948693eSPhilip Paeps 954e948693eSPhilip Paeps #define EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp) \ 955e948693eSPhilip Paeps do { \ 956e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 957e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, \ 958e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 959e948693eSPhilip Paeps (_eqp)); \ 960e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg, \ 961e948693eSPhilip Paeps uint32_t, (_index), \ 962e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 963e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 964e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 965e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 966e948693eSPhilip Paeps } while (B_FALSE) 967e948693eSPhilip Paeps 968e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp) \ 969e948693eSPhilip Paeps do { \ 970e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 971e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg, \ 972e948693eSPhilip Paeps uint32_t, (_index), \ 973e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 974e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 975e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 976e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, \ 977e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 978e948693eSPhilip Paeps (_eqp)); \ 979e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 980e948693eSPhilip Paeps } while (B_FALSE) 981e948693eSPhilip Paeps 9823c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock) \ 983e948693eSPhilip Paeps do { \ 984e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 985e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, \ 986e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 9873c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 988e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg, \ 989e948693eSPhilip Paeps uint32_t, (_index), \ 990e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 991e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 992e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 993e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 994e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 995e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 996e948693eSPhilip Paeps } while (B_FALSE) 997e948693eSPhilip Paeps 9983c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock) \ 999e948693eSPhilip Paeps do { \ 1000e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1001e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg, \ 1002e948693eSPhilip Paeps uint32_t, (_index), \ 1003e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1004e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 1005e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1006e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1007e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1008e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, \ 1009e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10103c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 10113c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10123c838a9fSAndrew Rybchenko } while (B_FALSE) 10133c838a9fSAndrew Rybchenko 10143c838a9fSAndrew Rybchenko /* 10153c838a9fSAndrew Rybchenko * Allow drivers to perform optimised 128-bit doorbell writes. 10163c838a9fSAndrew Rybchenko * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are 10173c838a9fSAndrew Rybchenko * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid 10183c838a9fSAndrew Rybchenko * the need for locking in the host, and are the only ones known to be safe to 10193c838a9fSAndrew Rybchenko * use 128-bites write with. 10203c838a9fSAndrew Rybchenko */ 10213c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_DOORBELL_WRITEO(_enp, _reg, _index, _eop) \ 10223c838a9fSAndrew Rybchenko do { \ 10233c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 10243c838a9fSAndrew Rybchenko EFSYS_PROBE7(efx_bar_tbl_doorbell_writeo, \ 10253c838a9fSAndrew Rybchenko const char *, \ 10263c838a9fSAndrew Rybchenko #_reg, \ 10273c838a9fSAndrew Rybchenko uint32_t, (_index), \ 10283c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 10293c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[3], \ 10303c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[2], \ 10313c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[1], \ 10323c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[0]); \ 10333c838a9fSAndrew Rybchenko EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp, \ 10343c838a9fSAndrew Rybchenko (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10353c838a9fSAndrew Rybchenko (_eop)); \ 10363c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10373c838a9fSAndrew Rybchenko } while (B_FALSE) 10383c838a9fSAndrew Rybchenko 10393c838a9fSAndrew Rybchenko #define EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _wptr, _owptr) \ 10403c838a9fSAndrew Rybchenko do { \ 10413c838a9fSAndrew Rybchenko unsigned int _new = (_wptr); \ 10423c838a9fSAndrew Rybchenko unsigned int _old = (_owptr); \ 10433c838a9fSAndrew Rybchenko \ 10443c838a9fSAndrew Rybchenko if ((_new) >= (_old)) \ 10453c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10463c838a9fSAndrew Rybchenko (_old) * sizeof (efx_desc_t), \ 10473c838a9fSAndrew Rybchenko ((_new) - (_old)) * sizeof (efx_desc_t)); \ 10483c838a9fSAndrew Rybchenko else \ 10493c838a9fSAndrew Rybchenko /* \ 10503c838a9fSAndrew Rybchenko * It is cheaper to sync entire map than sync \ 10513c838a9fSAndrew Rybchenko * two parts especially when offset/size are \ 10523c838a9fSAndrew Rybchenko * ignored and entire map is synced in any case.\ 10533c838a9fSAndrew Rybchenko */ \ 10543c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 10553c838a9fSAndrew Rybchenko 0, \ 10563c838a9fSAndrew Rybchenko (_entries) * sizeof (efx_desc_t)); \ 1057e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1058e948693eSPhilip Paeps } while (B_FALSE) 1059e948693eSPhilip Paeps 1060460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 10613c838a9fSAndrew Rybchenko efx_nic_biu_test( 10623c838a9fSAndrew Rybchenko __in efx_nic_t *enp); 10633c838a9fSAndrew Rybchenko 1064460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1065e948693eSPhilip Paeps efx_mac_select( 1066e948693eSPhilip Paeps __in efx_nic_t *enp); 1067e948693eSPhilip Paeps 10683c838a9fSAndrew Rybchenko extern void 10693c838a9fSAndrew Rybchenko efx_mac_multicast_hash_compute( 10703c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 10713c838a9fSAndrew Rybchenko __in int count, 10723c838a9fSAndrew Rybchenko __out efx_oword_t *hash_low, 10733c838a9fSAndrew Rybchenko __out efx_oword_t *hash_high); 10743c838a9fSAndrew Rybchenko 1075460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1076e948693eSPhilip Paeps efx_phy_probe( 1077e948693eSPhilip Paeps __in efx_nic_t *enp); 1078e948693eSPhilip Paeps 1079e948693eSPhilip Paeps extern void 1080e948693eSPhilip Paeps efx_phy_unprobe( 1081e948693eSPhilip Paeps __in efx_nic_t *enp); 1082e948693eSPhilip Paeps 1083e948693eSPhilip Paeps #if EFSYS_OPT_VPD 1084e948693eSPhilip Paeps 1085e948693eSPhilip Paeps /* VPD utility functions */ 1086e948693eSPhilip Paeps 1087460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1088e948693eSPhilip Paeps efx_vpd_hunk_length( 1089e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1090e948693eSPhilip Paeps __in size_t size, 1091e948693eSPhilip Paeps __out size_t *lengthp); 1092e948693eSPhilip Paeps 1093460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1094e948693eSPhilip Paeps efx_vpd_hunk_verify( 1095e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1096e948693eSPhilip Paeps __in size_t size, 1097e948693eSPhilip Paeps __out_opt boolean_t *cksummedp); 1098e948693eSPhilip Paeps 1099460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1100e948693eSPhilip Paeps efx_vpd_hunk_reinit( 11013c838a9fSAndrew Rybchenko __in_bcount(size) caddr_t data, 1102e948693eSPhilip Paeps __in size_t size, 1103e948693eSPhilip Paeps __in boolean_t wantpid); 1104e948693eSPhilip Paeps 1105460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1106e948693eSPhilip Paeps efx_vpd_hunk_get( 1107e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1108e948693eSPhilip Paeps __in size_t size, 1109e948693eSPhilip Paeps __in efx_vpd_tag_t tag, 1110e948693eSPhilip Paeps __in efx_vpd_keyword_t keyword, 1111e948693eSPhilip Paeps __out unsigned int *payloadp, 1112e948693eSPhilip Paeps __out uint8_t *paylenp); 1113e948693eSPhilip Paeps 1114460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1115e948693eSPhilip Paeps efx_vpd_hunk_next( 1116e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1117e948693eSPhilip Paeps __in size_t size, 1118e948693eSPhilip Paeps __out efx_vpd_tag_t *tagp, 1119e948693eSPhilip Paeps __out efx_vpd_keyword_t *keyword, 1120e948693eSPhilip Paeps __out_bcount_opt(*paylenp) unsigned int *payloadp, 1121e948693eSPhilip Paeps __out_opt uint8_t *paylenp, 1122e948693eSPhilip Paeps __inout unsigned int *contp); 1123e948693eSPhilip Paeps 1124460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1125e948693eSPhilip Paeps efx_vpd_hunk_set( 1126e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1127e948693eSPhilip Paeps __in size_t size, 1128e948693eSPhilip Paeps __in efx_vpd_value_t *evvp); 1129e948693eSPhilip Paeps 1130e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 1131e948693eSPhilip Paeps 1132e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 1133e948693eSPhilip Paeps 11343c838a9fSAndrew Rybchenko extern efx_sram_pattern_fn_t __efx_sram_pattern_fns[]; 1135e948693eSPhilip Paeps 1136e948693eSPhilip Paeps typedef struct efx_register_set_s { 1137e948693eSPhilip Paeps unsigned int address; 1138e948693eSPhilip Paeps unsigned int step; 1139e948693eSPhilip Paeps unsigned int rows; 1140e948693eSPhilip Paeps efx_oword_t mask; 1141e948693eSPhilip Paeps } efx_register_set_t; 1142e948693eSPhilip Paeps 1143460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1144e948693eSPhilip Paeps efx_nic_test_registers( 1145e948693eSPhilip Paeps __in efx_nic_t *enp, 1146e948693eSPhilip Paeps __in efx_register_set_t *rsp, 1147e948693eSPhilip Paeps __in size_t count); 1148e948693eSPhilip Paeps 1149460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1150e948693eSPhilip Paeps efx_nic_test_tables( 1151e948693eSPhilip Paeps __in efx_nic_t *enp, 1152e948693eSPhilip Paeps __in efx_register_set_t *rsp, 1153e948693eSPhilip Paeps __in efx_pattern_type_t pattern, 1154e948693eSPhilip Paeps __in size_t count); 1155e948693eSPhilip Paeps 1156e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 1157e948693eSPhilip Paeps 11583c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 11593c838a9fSAndrew Rybchenko 1160460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11613c838a9fSAndrew Rybchenko efx_mcdi_set_workaround( 11623c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11633c838a9fSAndrew Rybchenko __in uint32_t type, 11643c838a9fSAndrew Rybchenko __in boolean_t enabled, 11653c838a9fSAndrew Rybchenko __out_opt uint32_t *flagsp); 11663c838a9fSAndrew Rybchenko 1167460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 11683c838a9fSAndrew Rybchenko efx_mcdi_get_workarounds( 11693c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 11703c838a9fSAndrew Rybchenko __out_opt uint32_t *implementedp, 11713c838a9fSAndrew Rybchenko __out_opt uint32_t *enabledp); 11723c838a9fSAndrew Rybchenko 11733c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 11743c838a9fSAndrew Rybchenko 1175e948693eSPhilip Paeps #ifdef __cplusplus 1176e948693eSPhilip Paeps } 1177e948693eSPhilip Paeps #endif 1178e948693eSPhilip Paeps 1179e948693eSPhilip Paeps #endif /* _SYS_EFX_IMPL_H */ 1180