1e948693eSPhilip Paeps /*- 2718cf2ccSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3718cf2ccSPedro F. Giffuni * 4929c7febSAndrew Rybchenko * Copyright (c) 2007-2016 Solarflare Communications Inc. 53c838a9fSAndrew Rybchenko * All rights reserved. 6e948693eSPhilip Paeps * 7e948693eSPhilip Paeps * Redistribution and use in source and binary forms, with or without 83c838a9fSAndrew Rybchenko * modification, are permitted provided that the following conditions are met: 9e948693eSPhilip Paeps * 103c838a9fSAndrew Rybchenko * 1. Redistributions of source code must retain the above copyright notice, 113c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer. 123c838a9fSAndrew Rybchenko * 2. Redistributions in binary form must reproduce the above copyright notice, 133c838a9fSAndrew Rybchenko * this list of conditions and the following disclaimer in the documentation 143c838a9fSAndrew Rybchenko * and/or other materials provided with the distribution. 153c838a9fSAndrew Rybchenko * 163c838a9fSAndrew Rybchenko * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 173c838a9fSAndrew Rybchenko * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 183c838a9fSAndrew Rybchenko * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 193c838a9fSAndrew Rybchenko * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 203c838a9fSAndrew Rybchenko * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 213c838a9fSAndrew Rybchenko * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 223c838a9fSAndrew Rybchenko * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; 233c838a9fSAndrew Rybchenko * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 243c838a9fSAndrew Rybchenko * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR 253c838a9fSAndrew Rybchenko * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, 263c838a9fSAndrew Rybchenko * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 273c838a9fSAndrew Rybchenko * 283c838a9fSAndrew Rybchenko * The views and conclusions contained in the software and documentation are 293c838a9fSAndrew Rybchenko * those of the authors and should not be interpreted as representing official 303c838a9fSAndrew Rybchenko * policies, either expressed or implied, of the FreeBSD Project. 315dee87d7SPhilip Paeps * 325dee87d7SPhilip Paeps * $FreeBSD$ 33e948693eSPhilip Paeps */ 34e948693eSPhilip Paeps 35e948693eSPhilip Paeps #ifndef _SYS_EFX_IMPL_H 36e948693eSPhilip Paeps #define _SYS_EFX_IMPL_H 37e948693eSPhilip Paeps 38e948693eSPhilip Paeps #include "efx.h" 39e948693eSPhilip Paeps #include "efx_regs.h" 403c838a9fSAndrew Rybchenko #include "efx_regs_ef10.h" 413c838a9fSAndrew Rybchenko 423c838a9fSAndrew Rybchenko /* FIXME: Add definition for driver generated software events */ 433c838a9fSAndrew Rybchenko #ifndef ESE_DZ_EV_CODE_DRV_GEN_EV 443c838a9fSAndrew Rybchenko #define ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV 453c838a9fSAndrew Rybchenko #endif 463c838a9fSAndrew Rybchenko 47e948693eSPhilip Paeps 48e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 49e948693eSPhilip Paeps #include "siena_impl.h" 50e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 51e948693eSPhilip Paeps 523c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 533c838a9fSAndrew Rybchenko #include "hunt_impl.h" 543c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON */ 553c838a9fSAndrew Rybchenko 565f5c71ccSAndrew Rybchenko #if EFSYS_OPT_MEDFORD 575f5c71ccSAndrew Rybchenko #include "medford_impl.h" 585f5c71ccSAndrew Rybchenko #endif /* EFSYS_OPT_MEDFORD */ 595f5c71ccSAndrew Rybchenko 60ae64ac93SAndrew Rybchenko #if EFSYS_OPT_MEDFORD2 61ae64ac93SAndrew Rybchenko #include "medford2_impl.h" 62ae64ac93SAndrew Rybchenko #endif /* EFSYS_OPT_MEDFORD2 */ 63ae64ac93SAndrew Rybchenko 64ae64ac93SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2) 655f5c71ccSAndrew Rybchenko #include "ef10_impl.h" 66ae64ac93SAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2) */ 675f5c71ccSAndrew Rybchenko 68e948693eSPhilip Paeps #ifdef __cplusplus 69e948693eSPhilip Paeps extern "C" { 70e948693eSPhilip Paeps #endif 71e948693eSPhilip Paeps 72e948693eSPhilip Paeps #define EFX_MOD_MCDI 0x00000001 73e948693eSPhilip Paeps #define EFX_MOD_PROBE 0x00000002 74e948693eSPhilip Paeps #define EFX_MOD_NVRAM 0x00000004 75e948693eSPhilip Paeps #define EFX_MOD_VPD 0x00000008 76e948693eSPhilip Paeps #define EFX_MOD_NIC 0x00000010 77e948693eSPhilip Paeps #define EFX_MOD_INTR 0x00000020 78e948693eSPhilip Paeps #define EFX_MOD_EV 0x00000040 79e948693eSPhilip Paeps #define EFX_MOD_RX 0x00000080 80e948693eSPhilip Paeps #define EFX_MOD_TX 0x00000100 81e948693eSPhilip Paeps #define EFX_MOD_PORT 0x00000200 82e948693eSPhilip Paeps #define EFX_MOD_MON 0x00000400 83e948693eSPhilip Paeps #define EFX_MOD_FILTER 0x00001000 84908ecfc6SAndrew Rybchenko #define EFX_MOD_LIC 0x00002000 85fdbe38cfSAndrew Rybchenko #define EFX_MOD_TUNNEL 0x00004000 86e948693eSPhilip Paeps 870c909247SAndrew Rybchenko #define EFX_RESET_PHY 0x00000001 880c909247SAndrew Rybchenko #define EFX_RESET_RXQ_ERR 0x00000002 890c909247SAndrew Rybchenko #define EFX_RESET_TXQ_ERR 0x00000004 90e948693eSPhilip Paeps 91e948693eSPhilip Paeps typedef enum efx_mac_type_e { 92e948693eSPhilip Paeps EFX_MAC_INVALID = 0, 93e948693eSPhilip Paeps EFX_MAC_SIENA, 943c838a9fSAndrew Rybchenko EFX_MAC_HUNTINGTON, 95c15d6d21SAndrew Rybchenko EFX_MAC_MEDFORD, 96cbc3f94fSAndrew Rybchenko EFX_MAC_MEDFORD2, 97e948693eSPhilip Paeps EFX_MAC_NTYPES 98e948693eSPhilip Paeps } efx_mac_type_t; 99e948693eSPhilip Paeps 1003c838a9fSAndrew Rybchenko typedef struct efx_ev_ops_s { 101460cb568SAndrew Rybchenko efx_rc_t (*eevo_init)(efx_nic_t *); 1023c838a9fSAndrew Rybchenko void (*eevo_fini)(efx_nic_t *); 103460cb568SAndrew Rybchenko efx_rc_t (*eevo_qcreate)(efx_nic_t *, unsigned int, 1043c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 105a3fe009aSAndrew Rybchenko uint32_t, uint32_t, efx_evq_t *); 1063c838a9fSAndrew Rybchenko void (*eevo_qdestroy)(efx_evq_t *); 107460cb568SAndrew Rybchenko efx_rc_t (*eevo_qprime)(efx_evq_t *, unsigned int); 1083c838a9fSAndrew Rybchenko void (*eevo_qpost)(efx_evq_t *, uint16_t); 109460cb568SAndrew Rybchenko efx_rc_t (*eevo_qmoderate)(efx_evq_t *, unsigned int); 1103c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1113c838a9fSAndrew Rybchenko void (*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *); 1123c838a9fSAndrew Rybchenko #endif 1133c838a9fSAndrew Rybchenko } efx_ev_ops_t; 1143c838a9fSAndrew Rybchenko 1153c838a9fSAndrew Rybchenko typedef struct efx_tx_ops_s { 116460cb568SAndrew Rybchenko efx_rc_t (*etxo_init)(efx_nic_t *); 1173c838a9fSAndrew Rybchenko void (*etxo_fini)(efx_nic_t *); 118460cb568SAndrew Rybchenko efx_rc_t (*etxo_qcreate)(efx_nic_t *, 1193c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1203c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, 1213c838a9fSAndrew Rybchenko uint32_t, uint16_t, 1223c838a9fSAndrew Rybchenko efx_evq_t *, efx_txq_t *, 1233c838a9fSAndrew Rybchenko unsigned int *); 1243c838a9fSAndrew Rybchenko void (*etxo_qdestroy)(efx_txq_t *); 125460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpost)(efx_txq_t *, efx_buffer_t *, 1263c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1273c838a9fSAndrew Rybchenko unsigned int *); 1283c838a9fSAndrew Rybchenko void (*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int); 129460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpace)(efx_txq_t *, unsigned int); 130460cb568SAndrew Rybchenko efx_rc_t (*etxo_qflush)(efx_txq_t *); 1313c838a9fSAndrew Rybchenko void (*etxo_qenable)(efx_txq_t *); 132460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_enable)(efx_txq_t *); 1333c838a9fSAndrew Rybchenko void (*etxo_qpio_disable)(efx_txq_t *); 134460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_write)(efx_txq_t *, uint8_t *, size_t, 1353c838a9fSAndrew Rybchenko size_t); 136460cb568SAndrew Rybchenko efx_rc_t (*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int, 1373c838a9fSAndrew Rybchenko unsigned int *); 138460cb568SAndrew Rybchenko efx_rc_t (*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *, 1393c838a9fSAndrew Rybchenko unsigned int, unsigned int, 1403c838a9fSAndrew Rybchenko unsigned int *); 1413c838a9fSAndrew Rybchenko void (*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t, 1423c838a9fSAndrew Rybchenko size_t, boolean_t, 1433c838a9fSAndrew Rybchenko efx_desc_t *); 1443c838a9fSAndrew Rybchenko void (*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t, 1453c838a9fSAndrew Rybchenko uint32_t, uint8_t, 1463c838a9fSAndrew Rybchenko efx_desc_t *); 1474ab49369SAndrew Rybchenko void (*etxo_qdesc_tso2_create)(efx_txq_t *, uint16_t, 1484142e8cfSAndrew Rybchenko uint16_t, uint32_t, uint16_t, 1494ab49369SAndrew Rybchenko efx_desc_t *, int); 1503c838a9fSAndrew Rybchenko void (*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t, 1513c838a9fSAndrew Rybchenko efx_desc_t *); 1524effeb9eSAndrew Rybchenko void (*etxo_qdesc_checksum_create)(efx_txq_t *, uint16_t, 1534effeb9eSAndrew Rybchenko efx_desc_t *); 1543c838a9fSAndrew Rybchenko #if EFSYS_OPT_QSTATS 1553c838a9fSAndrew Rybchenko void (*etxo_qstats_update)(efx_txq_t *, 1563c838a9fSAndrew Rybchenko efsys_stat_t *); 1573c838a9fSAndrew Rybchenko #endif 1583c838a9fSAndrew Rybchenko } efx_tx_ops_t; 1593c838a9fSAndrew Rybchenko 1602a726a7fSAndrew Rybchenko typedef union efx_rxq_type_data_u { 1612a726a7fSAndrew Rybchenko /* Dummy member to have non-empty union if no options are enabled */ 1622a726a7fSAndrew Rybchenko uint32_t ertd_dummy; 1632a726a7fSAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM 1642a726a7fSAndrew Rybchenko struct { 1652a726a7fSAndrew Rybchenko uint32_t eps_buf_size; 1662a726a7fSAndrew Rybchenko } ertd_packed_stream; 1672a726a7fSAndrew Rybchenko #endif 168*04381b5eSAndrew Rybchenko #if EFSYS_OPT_RX_ES_SUPER_BUFFER 169*04381b5eSAndrew Rybchenko struct { 170*04381b5eSAndrew Rybchenko uint32_t eessb_bufs_per_desc; 171*04381b5eSAndrew Rybchenko uint32_t eessb_max_dma_len; 172*04381b5eSAndrew Rybchenko uint32_t eessb_buf_stride; 173*04381b5eSAndrew Rybchenko uint32_t eessb_hol_block_timeout; 174*04381b5eSAndrew Rybchenko } ertd_es_super_buffer; 175*04381b5eSAndrew Rybchenko #endif 1762a726a7fSAndrew Rybchenko } efx_rxq_type_data_t; 1772a726a7fSAndrew Rybchenko 1783c838a9fSAndrew Rybchenko typedef struct efx_rx_ops_s { 179460cb568SAndrew Rybchenko efx_rc_t (*erxo_init)(efx_nic_t *); 1803c838a9fSAndrew Rybchenko void (*erxo_fini)(efx_nic_t *); 1813c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER 182460cb568SAndrew Rybchenko efx_rc_t (*erxo_scatter_enable)(efx_nic_t *, unsigned int); 1833c838a9fSAndrew Rybchenko #endif 1843c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 185e6d55a0bSAndrew Rybchenko efx_rc_t (*erxo_scale_context_alloc)(efx_nic_t *, 186e6d55a0bSAndrew Rybchenko efx_rx_scale_context_type_t, 187e6d55a0bSAndrew Rybchenko uint32_t, uint32_t *); 188e6d55a0bSAndrew Rybchenko efx_rc_t (*erxo_scale_context_free)(efx_nic_t *, uint32_t); 18982af879cSAndrew Rybchenko efx_rc_t (*erxo_scale_mode_set)(efx_nic_t *, uint32_t, 19082af879cSAndrew Rybchenko efx_rx_hash_alg_t, 1913c838a9fSAndrew Rybchenko efx_rx_hash_type_t, boolean_t); 19282af879cSAndrew Rybchenko efx_rc_t (*erxo_scale_key_set)(efx_nic_t *, uint32_t, 19382af879cSAndrew Rybchenko uint8_t *, size_t); 19482af879cSAndrew Rybchenko efx_rc_t (*erxo_scale_tbl_set)(efx_nic_t *, uint32_t, 19582af879cSAndrew Rybchenko unsigned int *, size_t); 1960badfd72SAndrew Rybchenko uint32_t (*erxo_prefix_hash)(efx_nic_t *, efx_rx_hash_alg_t, 1970badfd72SAndrew Rybchenko uint8_t *); 1980badfd72SAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 1990badfd72SAndrew Rybchenko efx_rc_t (*erxo_prefix_pktlen)(efx_nic_t *, uint8_t *, 2000badfd72SAndrew Rybchenko uint16_t *); 2013c838a9fSAndrew Rybchenko void (*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t, 2023c838a9fSAndrew Rybchenko unsigned int, unsigned int, 2033c838a9fSAndrew Rybchenko unsigned int); 2043c838a9fSAndrew Rybchenko void (*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *); 2058e0c4827SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM 2068e0c4827SAndrew Rybchenko void (*erxo_qpush_ps_credits)(efx_rxq_t *); 2078e0c4827SAndrew Rybchenko uint8_t * (*erxo_qps_packet_info)(efx_rxq_t *, uint8_t *, 2088e0c4827SAndrew Rybchenko uint32_t, uint32_t, 2098e0c4827SAndrew Rybchenko uint16_t *, uint32_t *, uint32_t *); 2108e0c4827SAndrew Rybchenko #endif 211460cb568SAndrew Rybchenko efx_rc_t (*erxo_qflush)(efx_rxq_t *); 2123c838a9fSAndrew Rybchenko void (*erxo_qenable)(efx_rxq_t *); 213460cb568SAndrew Rybchenko efx_rc_t (*erxo_qcreate)(efx_nic_t *enp, unsigned int, 2142a726a7fSAndrew Rybchenko unsigned int, efx_rxq_type_t, 2152a726a7fSAndrew Rybchenko const efx_rxq_type_data_t *, 2163c838a9fSAndrew Rybchenko efsys_mem_t *, size_t, uint32_t, 2179445d1c5SAndrew Rybchenko unsigned int, 2183c838a9fSAndrew Rybchenko efx_evq_t *, efx_rxq_t *); 2193c838a9fSAndrew Rybchenko void (*erxo_qdestroy)(efx_rxq_t *); 2203c838a9fSAndrew Rybchenko } efx_rx_ops_t; 2213c838a9fSAndrew Rybchenko 222e948693eSPhilip Paeps typedef struct efx_mac_ops_s { 223460cb568SAndrew Rybchenko efx_rc_t (*emo_poll)(efx_nic_t *, efx_link_mode_t *); 224460cb568SAndrew Rybchenko efx_rc_t (*emo_up)(efx_nic_t *, boolean_t *); 225460cb568SAndrew Rybchenko efx_rc_t (*emo_addr_set)(efx_nic_t *); 22608c5af79SAndrew Rybchenko efx_rc_t (*emo_pdu_set)(efx_nic_t *); 227d8484af2SAndrew Rybchenko efx_rc_t (*emo_pdu_get)(efx_nic_t *, size_t *); 228460cb568SAndrew Rybchenko efx_rc_t (*emo_reconfigure)(efx_nic_t *); 229460cb568SAndrew Rybchenko efx_rc_t (*emo_multicast_list_set)(efx_nic_t *); 230460cb568SAndrew Rybchenko efx_rc_t (*emo_filter_default_rxq_set)(efx_nic_t *, 2313c838a9fSAndrew Rybchenko efx_rxq_t *, boolean_t); 2323c838a9fSAndrew Rybchenko void (*emo_filter_default_rxq_clear)(efx_nic_t *); 233e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 234460cb568SAndrew Rybchenko efx_rc_t (*emo_loopback_set)(efx_nic_t *, efx_link_mode_t, 235e948693eSPhilip Paeps efx_loopback_type_t); 236e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 237e948693eSPhilip Paeps #if EFSYS_OPT_MAC_STATS 23858a72cb2SAndrew Rybchenko efx_rc_t (*emo_stats_get_mask)(efx_nic_t *, uint32_t *, size_t); 23931e518b4SAndrew Rybchenko efx_rc_t (*emo_stats_clear)(efx_nic_t *); 240460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_upload)(efx_nic_t *, efsys_mem_t *); 241460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *, 242e948693eSPhilip Paeps uint16_t, boolean_t); 243460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 244e948693eSPhilip Paeps efsys_stat_t *, uint32_t *); 245e948693eSPhilip Paeps #endif /* EFSYS_OPT_MAC_STATS */ 246e948693eSPhilip Paeps } efx_mac_ops_t; 247e948693eSPhilip Paeps 248e948693eSPhilip Paeps typedef struct efx_phy_ops_s { 249460cb568SAndrew Rybchenko efx_rc_t (*epo_power)(efx_nic_t *, boolean_t); /* optional */ 250460cb568SAndrew Rybchenko efx_rc_t (*epo_reset)(efx_nic_t *); 251460cb568SAndrew Rybchenko efx_rc_t (*epo_reconfigure)(efx_nic_t *); 252460cb568SAndrew Rybchenko efx_rc_t (*epo_verify)(efx_nic_t *); 253460cb568SAndrew Rybchenko efx_rc_t (*epo_oui_get)(efx_nic_t *, uint32_t *); 254e948693eSPhilip Paeps #if EFSYS_OPT_PHY_STATS 255460cb568SAndrew Rybchenko efx_rc_t (*epo_stats_update)(efx_nic_t *, efsys_mem_t *, 256e948693eSPhilip Paeps uint32_t *); 257e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_STATS */ 2583c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 259460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_enable_offline)(efx_nic_t *); 260460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_start)(efx_nic_t *, efx_bist_type_t); 261460cb568SAndrew Rybchenko efx_rc_t (*epo_bist_poll)(efx_nic_t *, efx_bist_type_t, 2623c838a9fSAndrew Rybchenko efx_bist_result_t *, uint32_t *, 263e948693eSPhilip Paeps unsigned long *, size_t); 2643c838a9fSAndrew Rybchenko void (*epo_bist_stop)(efx_nic_t *, efx_bist_type_t); 2653c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_BIST */ 266e948693eSPhilip Paeps } efx_phy_ops_t; 267e948693eSPhilip Paeps 2683c838a9fSAndrew Rybchenko #if EFSYS_OPT_FILTER 2693c838a9fSAndrew Rybchenko typedef struct efx_filter_ops_s { 270460cb568SAndrew Rybchenko efx_rc_t (*efo_init)(efx_nic_t *); 2713c838a9fSAndrew Rybchenko void (*efo_fini)(efx_nic_t *); 272460cb568SAndrew Rybchenko efx_rc_t (*efo_restore)(efx_nic_t *); 273460cb568SAndrew Rybchenko efx_rc_t (*efo_add)(efx_nic_t *, efx_filter_spec_t *, 2743c838a9fSAndrew Rybchenko boolean_t may_replace); 275460cb568SAndrew Rybchenko efx_rc_t (*efo_delete)(efx_nic_t *, efx_filter_spec_t *); 27663492ab8SAndrew Rybchenko efx_rc_t (*efo_supported_filters)(efx_nic_t *, uint32_t *, 27763492ab8SAndrew Rybchenko size_t, size_t *); 278460cb568SAndrew Rybchenko efx_rc_t (*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t, 2793c838a9fSAndrew Rybchenko boolean_t, boolean_t, boolean_t, 28047cb5106SAndrew Rybchenko uint8_t const *, uint32_t); 2813c838a9fSAndrew Rybchenko } efx_filter_ops_t; 2823c838a9fSAndrew Rybchenko 283460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 2843c838a9fSAndrew Rybchenko efx_filter_reconfigure( 2853c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 2863c838a9fSAndrew Rybchenko __in_ecount(6) uint8_t const *mac_addr, 2873c838a9fSAndrew Rybchenko __in boolean_t all_unicst, 2883c838a9fSAndrew Rybchenko __in boolean_t mulcst, 2893c838a9fSAndrew Rybchenko __in boolean_t all_mulcst, 2903c838a9fSAndrew Rybchenko __in boolean_t brdcst, 2913c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 29247cb5106SAndrew Rybchenko __in uint32_t count); 2933c838a9fSAndrew Rybchenko 2943c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */ 2953c838a9fSAndrew Rybchenko 296fdbe38cfSAndrew Rybchenko #if EFSYS_OPT_TUNNEL 297fdbe38cfSAndrew Rybchenko typedef struct efx_tunnel_ops_s { 298fdbe38cfSAndrew Rybchenko boolean_t (*eto_udp_encap_supported)(efx_nic_t *); 299fdbe38cfSAndrew Rybchenko efx_rc_t (*eto_reconfigure)(efx_nic_t *); 300fdbe38cfSAndrew Rybchenko } efx_tunnel_ops_t; 301fdbe38cfSAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */ 3023c838a9fSAndrew Rybchenko 303e948693eSPhilip Paeps typedef struct efx_port_s { 304e948693eSPhilip Paeps efx_mac_type_t ep_mac_type; 305e948693eSPhilip Paeps uint32_t ep_phy_type; 306e948693eSPhilip Paeps uint8_t ep_port; 307e948693eSPhilip Paeps uint32_t ep_mac_pdu; 308e948693eSPhilip Paeps uint8_t ep_mac_addr[6]; 309e948693eSPhilip Paeps efx_link_mode_t ep_link_mode; 3103c838a9fSAndrew Rybchenko boolean_t ep_all_unicst; 3113c838a9fSAndrew Rybchenko boolean_t ep_mulcst; 3123c838a9fSAndrew Rybchenko boolean_t ep_all_mulcst; 313e948693eSPhilip Paeps boolean_t ep_brdcst; 314e948693eSPhilip Paeps unsigned int ep_fcntl; 315e948693eSPhilip Paeps boolean_t ep_fcntl_autoneg; 316e948693eSPhilip Paeps efx_oword_t ep_multicst_hash[2]; 3173c838a9fSAndrew Rybchenko uint8_t ep_mulcst_addr_list[EFX_MAC_ADDR_LEN * 3183c838a9fSAndrew Rybchenko EFX_MAC_MULTICAST_LIST_MAX]; 3193c838a9fSAndrew Rybchenko uint32_t ep_mulcst_addr_count; 320e948693eSPhilip Paeps #if EFSYS_OPT_LOOPBACK 321e948693eSPhilip Paeps efx_loopback_type_t ep_loopback_type; 322e948693eSPhilip Paeps efx_link_mode_t ep_loopback_link_mode; 323e948693eSPhilip Paeps #endif /* EFSYS_OPT_LOOPBACK */ 324e948693eSPhilip Paeps #if EFSYS_OPT_PHY_FLAGS 325e948693eSPhilip Paeps uint32_t ep_phy_flags; 326e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_FLAGS */ 327e948693eSPhilip Paeps #if EFSYS_OPT_PHY_LED_CONTROL 328e948693eSPhilip Paeps efx_phy_led_mode_t ep_phy_led_mode; 329e948693eSPhilip Paeps #endif /* EFSYS_OPT_PHY_LED_CONTROL */ 330e948693eSPhilip Paeps efx_phy_media_type_t ep_fixed_port_type; 331e948693eSPhilip Paeps efx_phy_media_type_t ep_module_type; 332e948693eSPhilip Paeps uint32_t ep_adv_cap_mask; 333e948693eSPhilip Paeps uint32_t ep_lp_cap_mask; 334e948693eSPhilip Paeps uint32_t ep_default_adv_cap_mask; 335e948693eSPhilip Paeps uint32_t ep_phy_cap_mask; 336e948693eSPhilip Paeps boolean_t ep_mac_drain; 3373c838a9fSAndrew Rybchenko #if EFSYS_OPT_BIST 3383c838a9fSAndrew Rybchenko efx_bist_type_t ep_current_bist; 339e948693eSPhilip Paeps #endif 340ec831f7fSAndrew Rybchenko const efx_mac_ops_t *ep_emop; 341ec831f7fSAndrew Rybchenko const efx_phy_ops_t *ep_epop; 342e948693eSPhilip Paeps } efx_port_t; 343e948693eSPhilip Paeps 344e948693eSPhilip Paeps typedef struct efx_mon_ops_s { 345e948693eSPhilip Paeps #if EFSYS_OPT_MON_STATS 346460cb568SAndrew Rybchenko efx_rc_t (*emo_stats_update)(efx_nic_t *, efsys_mem_t *, 347e948693eSPhilip Paeps efx_mon_stat_value_t *); 348e948693eSPhilip Paeps #endif /* EFSYS_OPT_MON_STATS */ 349e948693eSPhilip Paeps } efx_mon_ops_t; 350e948693eSPhilip Paeps 351e948693eSPhilip Paeps typedef struct efx_mon_s { 352e948693eSPhilip Paeps efx_mon_type_t em_type; 353ec831f7fSAndrew Rybchenko const efx_mon_ops_t *em_emop; 354e948693eSPhilip Paeps } efx_mon_t; 355e948693eSPhilip Paeps 3563c838a9fSAndrew Rybchenko typedef struct efx_intr_ops_s { 357460cb568SAndrew Rybchenko efx_rc_t (*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *); 3583c838a9fSAndrew Rybchenko void (*eio_enable)(efx_nic_t *); 3593c838a9fSAndrew Rybchenko void (*eio_disable)(efx_nic_t *); 3603c838a9fSAndrew Rybchenko void (*eio_disable_unlocked)(efx_nic_t *); 361460cb568SAndrew Rybchenko efx_rc_t (*eio_trigger)(efx_nic_t *, unsigned int); 3620c24a07eSAndrew Rybchenko void (*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *); 3630c24a07eSAndrew Rybchenko void (*eio_status_message)(efx_nic_t *, unsigned int, 3640c24a07eSAndrew Rybchenko boolean_t *); 3650c24a07eSAndrew Rybchenko void (*eio_fatal)(efx_nic_t *); 3663c838a9fSAndrew Rybchenko void (*eio_fini)(efx_nic_t *); 3673c838a9fSAndrew Rybchenko } efx_intr_ops_t; 3683c838a9fSAndrew Rybchenko 369e948693eSPhilip Paeps typedef struct efx_intr_s { 370ec831f7fSAndrew Rybchenko const efx_intr_ops_t *ei_eiop; 371e948693eSPhilip Paeps efsys_mem_t *ei_esmp; 3723c838a9fSAndrew Rybchenko efx_intr_type_t ei_type; 373e948693eSPhilip Paeps unsigned int ei_level; 374e948693eSPhilip Paeps } efx_intr_t; 375e948693eSPhilip Paeps 376e948693eSPhilip Paeps typedef struct efx_nic_ops_s { 377460cb568SAndrew Rybchenko efx_rc_t (*eno_probe)(efx_nic_t *); 378cfa023ebSAndrew Rybchenko efx_rc_t (*eno_board_cfg)(efx_nic_t *); 379460cb568SAndrew Rybchenko efx_rc_t (*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*); 380460cb568SAndrew Rybchenko efx_rc_t (*eno_reset)(efx_nic_t *); 381460cb568SAndrew Rybchenko efx_rc_t (*eno_init)(efx_nic_t *); 382460cb568SAndrew Rybchenko efx_rc_t (*eno_get_vi_pool)(efx_nic_t *, uint32_t *); 383460cb568SAndrew Rybchenko efx_rc_t (*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t, 3843c838a9fSAndrew Rybchenko uint32_t *, size_t *); 385e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 386460cb568SAndrew Rybchenko efx_rc_t (*eno_register_test)(efx_nic_t *); 387e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 388e948693eSPhilip Paeps void (*eno_fini)(efx_nic_t *); 389e948693eSPhilip Paeps void (*eno_unprobe)(efx_nic_t *); 390e948693eSPhilip Paeps } efx_nic_ops_t; 391e948693eSPhilip Paeps 3929ab060a7SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET 393e948693eSPhilip Paeps #define EFX_TXQ_LIMIT_TARGET 259 3949ab060a7SAndrew Rybchenko #endif 3959ab060a7SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET 39675ba9e1eSAndrew Rybchenko #define EFX_RXQ_LIMIT_TARGET 512 3979ab060a7SAndrew Rybchenko #endif 3982d99dff8SAndrew Rybchenko 399e948693eSPhilip Paeps 400e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 401e948693eSPhilip Paeps 402553455eaSAndrew Rybchenko #if EFSYS_OPT_SIENA 403553455eaSAndrew Rybchenko 404f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_spec_s { 405f7aa4b3dSAndrew Rybchenko uint8_t sfs_type; 406f7aa4b3dSAndrew Rybchenko uint32_t sfs_flags; 407f7aa4b3dSAndrew Rybchenko uint32_t sfs_dmaq_id; 408f7aa4b3dSAndrew Rybchenko uint32_t sfs_dword[3]; 409f7aa4b3dSAndrew Rybchenko } siena_filter_spec_t; 4103c838a9fSAndrew Rybchenko 411f7aa4b3dSAndrew Rybchenko typedef enum siena_filter_type_e { 412f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 413f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_TCP_WILD, /* TCP/IPv4 {dIP,dTCP, -, -} */ 414f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_UDP_FULL, /* UDP/IPv4 {dIP,dUDP,sIP,sUDP} */ 415f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_UDP_WILD, /* UDP/IPv4 {dIP,dUDP, -, -} */ 416f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_MAC_FULL, /* Ethernet {dMAC,VLAN} */ 417f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_RX_MAC_WILD, /* Ethernet {dMAC, -} */ 418e948693eSPhilip Paeps 419f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_TCP_FULL, /* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */ 420f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_TCP_WILD, /* TCP/IPv4 { -, -,sIP,sTCP} */ 421f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_UDP_FULL, /* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */ 422f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_UDP_WILD, /* UDP/IPv4 { -, -,sIP,sUDP} */ 423f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_MAC_FULL, /* Ethernet {sMAC,VLAN} */ 424f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TX_MAC_WILD, /* Ethernet {sMAC, -} */ 425e948693eSPhilip Paeps 426f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_NTYPES 427f7aa4b3dSAndrew Rybchenko } siena_filter_type_t; 428e948693eSPhilip Paeps 429f7aa4b3dSAndrew Rybchenko typedef enum siena_filter_tbl_id_e { 430f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_RX_IP = 0, 431f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_RX_MAC, 432f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_TX_IP, 433f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_TBL_TX_MAC, 434f7aa4b3dSAndrew Rybchenko EFX_SIENA_FILTER_NTBLS 435f7aa4b3dSAndrew Rybchenko } siena_filter_tbl_id_t; 436e948693eSPhilip Paeps 437f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_tbl_s { 438f7aa4b3dSAndrew Rybchenko int sft_size; /* number of entries */ 439f7aa4b3dSAndrew Rybchenko int sft_used; /* active count */ 440f7aa4b3dSAndrew Rybchenko uint32_t *sft_bitmap; /* active bitmap */ 441f7aa4b3dSAndrew Rybchenko siena_filter_spec_t *sft_spec; /* array of saved specs */ 442f7aa4b3dSAndrew Rybchenko } siena_filter_tbl_t; 443e948693eSPhilip Paeps 444f7aa4b3dSAndrew Rybchenko typedef struct siena_filter_s { 445f7aa4b3dSAndrew Rybchenko siena_filter_tbl_t sf_tbl[EFX_SIENA_FILTER_NTBLS]; 446f7aa4b3dSAndrew Rybchenko unsigned int sf_depth[EFX_SIENA_FILTER_NTYPES]; 447f7aa4b3dSAndrew Rybchenko } siena_filter_t; 448e948693eSPhilip Paeps 449553455eaSAndrew Rybchenko #endif /* EFSYS_OPT_SIENA */ 450553455eaSAndrew Rybchenko 451e948693eSPhilip Paeps typedef struct efx_filter_s { 452e75412c9SAndrew Rybchenko #if EFSYS_OPT_SIENA 453f7aa4b3dSAndrew Rybchenko siena_filter_t *ef_siena_filter; 454e75412c9SAndrew Rybchenko #endif /* EFSYS_OPT_SIENA */ 455ae64ac93SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2 4561289fe72SAndrew Rybchenko ef10_filter_table_t *ef_ef10_filter_table; 457ae64ac93SAndrew Rybchenko #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2 */ 458e948693eSPhilip Paeps } efx_filter_t; 459e948693eSPhilip Paeps 460553455eaSAndrew Rybchenko #if EFSYS_OPT_SIENA 461553455eaSAndrew Rybchenko 462e948693eSPhilip Paeps extern void 4631c159dbfSAndrew Rybchenko siena_filter_tbl_clear( 464e948693eSPhilip Paeps __in efx_nic_t *enp, 465f7aa4b3dSAndrew Rybchenko __in siena_filter_tbl_id_t tbl); 466e948693eSPhilip Paeps 467553455eaSAndrew Rybchenko #endif /* EFSYS_OPT_SIENA */ 468553455eaSAndrew Rybchenko 469e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 470e948693eSPhilip Paeps 4713c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 4723c838a9fSAndrew Rybchenko 473fdbe38cfSAndrew Rybchenko #define EFX_TUNNEL_MAXNENTRIES (16) 474fdbe38cfSAndrew Rybchenko 475fdbe38cfSAndrew Rybchenko #if EFSYS_OPT_TUNNEL 476fdbe38cfSAndrew Rybchenko 477fdbe38cfSAndrew Rybchenko typedef struct efx_tunnel_udp_entry_s { 478fdbe38cfSAndrew Rybchenko uint16_t etue_port; /* host/cpu-endian */ 479fdbe38cfSAndrew Rybchenko uint16_t etue_protocol; 480fdbe38cfSAndrew Rybchenko } efx_tunnel_udp_entry_t; 481fdbe38cfSAndrew Rybchenko 482fdbe38cfSAndrew Rybchenko typedef struct efx_tunnel_cfg_s { 483fdbe38cfSAndrew Rybchenko efx_tunnel_udp_entry_t etc_udp_entries[EFX_TUNNEL_MAXNENTRIES]; 484fdbe38cfSAndrew Rybchenko unsigned int etc_udp_entries_num; 485fdbe38cfSAndrew Rybchenko } efx_tunnel_cfg_t; 486fdbe38cfSAndrew Rybchenko 487fdbe38cfSAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */ 488fdbe38cfSAndrew Rybchenko 4893c838a9fSAndrew Rybchenko typedef struct efx_mcdi_ops_s { 490460cb568SAndrew Rybchenko efx_rc_t (*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *); 491fd7501bfSAndrew Rybchenko void (*emco_send_request)(efx_nic_t *, void *, size_t, 492fd7501bfSAndrew Rybchenko void *, size_t); 493460cb568SAndrew Rybchenko efx_rc_t (*emco_poll_reboot)(efx_nic_t *); 494548ebee5SAndrew Rybchenko boolean_t (*emco_poll_response)(efx_nic_t *); 495548ebee5SAndrew Rybchenko void (*emco_read_response)(efx_nic_t *, void *, size_t, size_t); 4963c838a9fSAndrew Rybchenko void (*emco_fini)(efx_nic_t *); 4978a4fcbd4SAndrew Rybchenko efx_rc_t (*emco_feature_supported)(efx_nic_t *, 4988a4fcbd4SAndrew Rybchenko efx_mcdi_feature_id_t, boolean_t *); 4998a4fcbd4SAndrew Rybchenko void (*emco_get_timeout)(efx_nic_t *, efx_mcdi_req_t *, 5008a4fcbd4SAndrew Rybchenko uint32_t *); 5013c838a9fSAndrew Rybchenko } efx_mcdi_ops_t; 5023c838a9fSAndrew Rybchenko 5033c838a9fSAndrew Rybchenko typedef struct efx_mcdi_s { 504ec831f7fSAndrew Rybchenko const efx_mcdi_ops_t *em_emcop; 5053c838a9fSAndrew Rybchenko const efx_mcdi_transport_t *em_emtp; 5063c838a9fSAndrew Rybchenko efx_mcdi_iface_t em_emip; 5073c838a9fSAndrew Rybchenko } efx_mcdi_t; 5083c838a9fSAndrew Rybchenko 5093c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 5103c838a9fSAndrew Rybchenko 511e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 5123d670ff5SAndrew Rybchenko 5133d670ff5SAndrew Rybchenko /* Invalid partition ID for en_nvram_partn_locked field of efx_nc_t */ 5143d670ff5SAndrew Rybchenko #define EFX_NVRAM_PARTN_INVALID (0xffffffffu) 5153d670ff5SAndrew Rybchenko 516e948693eSPhilip Paeps typedef struct efx_nvram_ops_s { 517e948693eSPhilip Paeps #if EFSYS_OPT_DIAG 518460cb568SAndrew Rybchenko efx_rc_t (*envo_test)(efx_nic_t *); 519e948693eSPhilip Paeps #endif /* EFSYS_OPT_DIAG */ 520bce88e31SAndrew Rybchenko efx_rc_t (*envo_type_to_partn)(efx_nic_t *, efx_nvram_type_t, 521bce88e31SAndrew Rybchenko uint32_t *); 52256bd83b0SAndrew Rybchenko efx_rc_t (*envo_partn_size)(efx_nic_t *, uint32_t, size_t *); 5235d846e87SAndrew Rybchenko efx_rc_t (*envo_partn_rw_start)(efx_nic_t *, uint32_t, size_t *); 5240afdf29cSAndrew Rybchenko efx_rc_t (*envo_partn_read)(efx_nic_t *, uint32_t, 5250afdf29cSAndrew Rybchenko unsigned int, caddr_t, size_t); 526ede1a3edSAndrew Rybchenko efx_rc_t (*envo_partn_read_backup)(efx_nic_t *, uint32_t, 527ede1a3edSAndrew Rybchenko unsigned int, caddr_t, size_t); 528b60ff840SAndrew Rybchenko efx_rc_t (*envo_partn_erase)(efx_nic_t *, uint32_t, 529b60ff840SAndrew Rybchenko unsigned int, size_t); 530134c4c4aSAndrew Rybchenko efx_rc_t (*envo_partn_write)(efx_nic_t *, uint32_t, 531134c4c4aSAndrew Rybchenko unsigned int, caddr_t, size_t); 532a21b2f20SAndrew Rybchenko efx_rc_t (*envo_partn_rw_finish)(efx_nic_t *, uint32_t, 533a21b2f20SAndrew Rybchenko uint32_t *); 53492187119SAndrew Rybchenko efx_rc_t (*envo_partn_get_version)(efx_nic_t *, uint32_t, 53592187119SAndrew Rybchenko uint32_t *, uint16_t *); 5366d0b856cSAndrew Rybchenko efx_rc_t (*envo_partn_set_version)(efx_nic_t *, uint32_t, 5376d0b856cSAndrew Rybchenko uint16_t *); 5385abce2b9SAndrew Rybchenko efx_rc_t (*envo_buffer_validate)(efx_nic_t *, uint32_t, 5395abce2b9SAndrew Rybchenko caddr_t, size_t); 540e948693eSPhilip Paeps } efx_nvram_ops_t; 541e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 542e948693eSPhilip Paeps 543e948693eSPhilip Paeps #if EFSYS_OPT_VPD 544e948693eSPhilip Paeps typedef struct efx_vpd_ops_s { 545460cb568SAndrew Rybchenko efx_rc_t (*evpdo_init)(efx_nic_t *); 546460cb568SAndrew Rybchenko efx_rc_t (*evpdo_size)(efx_nic_t *, size_t *); 547460cb568SAndrew Rybchenko efx_rc_t (*evpdo_read)(efx_nic_t *, caddr_t, size_t); 548460cb568SAndrew Rybchenko efx_rc_t (*evpdo_verify)(efx_nic_t *, caddr_t, size_t); 549460cb568SAndrew Rybchenko efx_rc_t (*evpdo_reinit)(efx_nic_t *, caddr_t, size_t); 550460cb568SAndrew Rybchenko efx_rc_t (*evpdo_get)(efx_nic_t *, caddr_t, size_t, 551460cb568SAndrew Rybchenko efx_vpd_value_t *); 552460cb568SAndrew Rybchenko efx_rc_t (*evpdo_set)(efx_nic_t *, caddr_t, size_t, 553460cb568SAndrew Rybchenko efx_vpd_value_t *); 554460cb568SAndrew Rybchenko efx_rc_t (*evpdo_next)(efx_nic_t *, caddr_t, size_t, 555460cb568SAndrew Rybchenko efx_vpd_value_t *, unsigned int *); 556460cb568SAndrew Rybchenko efx_rc_t (*evpdo_write)(efx_nic_t *, caddr_t, size_t); 557e948693eSPhilip Paeps void (*evpdo_fini)(efx_nic_t *); 558e948693eSPhilip Paeps } efx_vpd_ops_t; 559e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 560e948693eSPhilip Paeps 5613c838a9fSAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM 5623c838a9fSAndrew Rybchenko 563460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5643c838a9fSAndrew Rybchenko efx_mcdi_nvram_partitions( 5653c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5663c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5673c838a9fSAndrew Rybchenko __in size_t size, 5683c838a9fSAndrew Rybchenko __out unsigned int *npartnp); 5693c838a9fSAndrew Rybchenko 570460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5713c838a9fSAndrew Rybchenko efx_mcdi_nvram_metadata( 5723c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5733c838a9fSAndrew Rybchenko __in uint32_t partn, 5743c838a9fSAndrew Rybchenko __out uint32_t *subtypep, 5753c838a9fSAndrew Rybchenko __out_ecount(4) uint16_t version[4], 5763c838a9fSAndrew Rybchenko __out_bcount_opt(size) char *descp, 5773c838a9fSAndrew Rybchenko __in size_t size); 5783c838a9fSAndrew Rybchenko 579460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5803c838a9fSAndrew Rybchenko efx_mcdi_nvram_info( 5813c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5823c838a9fSAndrew Rybchenko __in uint32_t partn, 5833c838a9fSAndrew Rybchenko __out_opt size_t *sizep, 5843c838a9fSAndrew Rybchenko __out_opt uint32_t *addressp, 5859cb71b16SAndrew Rybchenko __out_opt uint32_t *erase_sizep, 5869cb71b16SAndrew Rybchenko __out_opt uint32_t *write_sizep); 5873c838a9fSAndrew Rybchenko 588460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5893c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_start( 5903c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5913c838a9fSAndrew Rybchenko __in uint32_t partn); 5923c838a9fSAndrew Rybchenko 593460cb568SAndrew Rybchenko __checkReturn efx_rc_t 5943c838a9fSAndrew Rybchenko efx_mcdi_nvram_read( 5953c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 5963c838a9fSAndrew Rybchenko __in uint32_t partn, 5973c838a9fSAndrew Rybchenko __in uint32_t offset, 5983c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 5999ad7e03fSAndrew Rybchenko __in size_t size, 6009ad7e03fSAndrew Rybchenko __in uint32_t mode); 6013c838a9fSAndrew Rybchenko 602460cb568SAndrew Rybchenko __checkReturn efx_rc_t 6033c838a9fSAndrew Rybchenko efx_mcdi_nvram_erase( 6043c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 6053c838a9fSAndrew Rybchenko __in uint32_t partn, 6063c838a9fSAndrew Rybchenko __in uint32_t offset, 6073c838a9fSAndrew Rybchenko __in size_t size); 6083c838a9fSAndrew Rybchenko 609460cb568SAndrew Rybchenko __checkReturn efx_rc_t 6103c838a9fSAndrew Rybchenko efx_mcdi_nvram_write( 6113c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 6123c838a9fSAndrew Rybchenko __in uint32_t partn, 6133c838a9fSAndrew Rybchenko __in uint32_t offset, 6143c838a9fSAndrew Rybchenko __out_bcount(size) caddr_t data, 6153c838a9fSAndrew Rybchenko __in size_t size); 6163c838a9fSAndrew Rybchenko 617460cb568SAndrew Rybchenko __checkReturn efx_rc_t 6183c838a9fSAndrew Rybchenko efx_mcdi_nvram_update_finish( 6193c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 6203c838a9fSAndrew Rybchenko __in uint32_t partn, 621e9c123a5SAndrew Rybchenko __in boolean_t reboot, 622a21b2f20SAndrew Rybchenko __out_opt uint32_t *verify_resultp); 6233c838a9fSAndrew Rybchenko 6243c838a9fSAndrew Rybchenko #if EFSYS_OPT_DIAG 6253c838a9fSAndrew Rybchenko 626460cb568SAndrew Rybchenko __checkReturn efx_rc_t 6273c838a9fSAndrew Rybchenko efx_mcdi_nvram_test( 6283c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 6293c838a9fSAndrew Rybchenko __in uint32_t partn); 6303c838a9fSAndrew Rybchenko 6313c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_DIAG */ 6323c838a9fSAndrew Rybchenko 6333c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */ 6343c838a9fSAndrew Rybchenko 6350c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING 6360c848230SAndrew Rybchenko 6370c848230SAndrew Rybchenko typedef struct efx_lic_ops_s { 6380c848230SAndrew Rybchenko efx_rc_t (*elo_update_licenses)(efx_nic_t *); 6390c848230SAndrew Rybchenko efx_rc_t (*elo_get_key_stats)(efx_nic_t *, efx_key_stats_t *); 6400c848230SAndrew Rybchenko efx_rc_t (*elo_app_state)(efx_nic_t *, uint64_t, boolean_t *); 6410c848230SAndrew Rybchenko efx_rc_t (*elo_get_id)(efx_nic_t *, size_t, uint32_t *, 6420c848230SAndrew Rybchenko size_t *, uint8_t *); 643fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_find_start) 644fc3a62cfSAndrew Rybchenko (efx_nic_t *, caddr_t, size_t, uint32_t *); 645fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_find_end)(efx_nic_t *, caddr_t, size_t, 646fc3a62cfSAndrew Rybchenko uint32_t, uint32_t *); 647fc3a62cfSAndrew Rybchenko boolean_t (*elo_find_key)(efx_nic_t *, caddr_t, size_t, 648fc3a62cfSAndrew Rybchenko uint32_t, uint32_t *, uint32_t *); 649fc3a62cfSAndrew Rybchenko boolean_t (*elo_validate_key)(efx_nic_t *, 650fc3a62cfSAndrew Rybchenko caddr_t, uint32_t); 651fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_read_key)(efx_nic_t *, 652fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, uint32_t, 653fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t *); 654fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_write_key)(efx_nic_t *, 655fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, 656fc3a62cfSAndrew Rybchenko caddr_t, uint32_t, uint32_t *); 657fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_delete_key)(efx_nic_t *, 658fc3a62cfSAndrew Rybchenko caddr_t, size_t, uint32_t, 659fc3a62cfSAndrew Rybchenko uint32_t, uint32_t, uint32_t *); 660fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_create_partition)(efx_nic_t *, 661fc3a62cfSAndrew Rybchenko caddr_t, size_t); 662fc3a62cfSAndrew Rybchenko efx_rc_t (*elo_finish_partition)(efx_nic_t *, 663fc3a62cfSAndrew Rybchenko caddr_t, size_t); 6640c848230SAndrew Rybchenko } efx_lic_ops_t; 6650c848230SAndrew Rybchenko 6660c848230SAndrew Rybchenko #endif 6670c848230SAndrew Rybchenko 6683c838a9fSAndrew Rybchenko typedef struct efx_drv_cfg_s { 6693c838a9fSAndrew Rybchenko uint32_t edc_min_vi_count; 6703c838a9fSAndrew Rybchenko uint32_t edc_max_vi_count; 6713c838a9fSAndrew Rybchenko 6723c838a9fSAndrew Rybchenko uint32_t edc_max_piobuf_count; 6733c838a9fSAndrew Rybchenko uint32_t edc_pio_alloc_size; 6743c838a9fSAndrew Rybchenko } efx_drv_cfg_t; 6753c838a9fSAndrew Rybchenko 676e948693eSPhilip Paeps struct efx_nic_s { 677e948693eSPhilip Paeps uint32_t en_magic; 678e948693eSPhilip Paeps efx_family_t en_family; 679e948693eSPhilip Paeps uint32_t en_features; 680e948693eSPhilip Paeps efsys_identifier_t *en_esip; 681e948693eSPhilip Paeps efsys_lock_t *en_eslp; 682e948693eSPhilip Paeps efsys_bar_t *en_esbp; 683e948693eSPhilip Paeps unsigned int en_mod_flags; 684e948693eSPhilip Paeps unsigned int en_reset_flags; 685e948693eSPhilip Paeps efx_nic_cfg_t en_nic_cfg; 6863c838a9fSAndrew Rybchenko efx_drv_cfg_t en_drv_cfg; 687e948693eSPhilip Paeps efx_port_t en_port; 688e948693eSPhilip Paeps efx_mon_t en_mon; 689e948693eSPhilip Paeps efx_intr_t en_intr; 690e948693eSPhilip Paeps uint32_t en_ev_qcount; 691e948693eSPhilip Paeps uint32_t en_rx_qcount; 692e948693eSPhilip Paeps uint32_t en_tx_qcount; 693ec831f7fSAndrew Rybchenko const efx_nic_ops_t *en_enop; 694ec831f7fSAndrew Rybchenko const efx_ev_ops_t *en_eevop; 695ec831f7fSAndrew Rybchenko const efx_tx_ops_t *en_etxop; 696ec831f7fSAndrew Rybchenko const efx_rx_ops_t *en_erxop; 69787a67e18SAndrew Rybchenko efx_fw_variant_t efv; 698e948693eSPhilip Paeps #if EFSYS_OPT_FILTER 699e948693eSPhilip Paeps efx_filter_t en_filter; 700ec831f7fSAndrew Rybchenko const efx_filter_ops_t *en_efop; 701e948693eSPhilip Paeps #endif /* EFSYS_OPT_FILTER */ 702fdbe38cfSAndrew Rybchenko #if EFSYS_OPT_TUNNEL 703fdbe38cfSAndrew Rybchenko efx_tunnel_cfg_t en_tunnel_cfg; 704fdbe38cfSAndrew Rybchenko const efx_tunnel_ops_t *en_etop; 705fdbe38cfSAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */ 7063c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 7073c838a9fSAndrew Rybchenko efx_mcdi_t en_mcdi; 7083c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 709e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM 7103d670ff5SAndrew Rybchenko uint32_t en_nvram_partn_locked; 711ec831f7fSAndrew Rybchenko const efx_nvram_ops_t *en_envop; 712e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM */ 713e948693eSPhilip Paeps #if EFSYS_OPT_VPD 714ec831f7fSAndrew Rybchenko const efx_vpd_ops_t *en_evpdop; 715e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 7163c838a9fSAndrew Rybchenko #if EFSYS_OPT_RX_SCALE 7173c838a9fSAndrew Rybchenko efx_rx_hash_support_t en_hash_support; 71839023729SAndrew Rybchenko efx_rx_scale_context_type_t en_rss_context_type; 7193c838a9fSAndrew Rybchenko uint32_t en_rss_context; 7203c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */ 7213c838a9fSAndrew Rybchenko uint32_t en_vport_id; 7220c848230SAndrew Rybchenko #if EFSYS_OPT_LICENSING 723ec831f7fSAndrew Rybchenko const efx_lic_ops_t *en_elop; 7245df3232cSAndrew Rybchenko boolean_t en_licensing_supported; 7250c848230SAndrew Rybchenko #endif 726e948693eSPhilip Paeps union { 727e948693eSPhilip Paeps #if EFSYS_OPT_SIENA 728e948693eSPhilip Paeps struct { 729e948693eSPhilip Paeps #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD 730e948693eSPhilip Paeps unsigned int enu_partn_mask; 731e948693eSPhilip Paeps #endif /* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */ 732e948693eSPhilip Paeps #if EFSYS_OPT_VPD 733e948693eSPhilip Paeps caddr_t enu_svpd; 734e948693eSPhilip Paeps size_t enu_svpd_length; 735e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 7363c838a9fSAndrew Rybchenko int enu_unused; 737e948693eSPhilip Paeps } siena; 738e948693eSPhilip Paeps #endif /* EFSYS_OPT_SIENA */ 739e7119ad9SAndrew Rybchenko int enu_unused; 740e948693eSPhilip Paeps } en_u; 741ae64ac93SAndrew Rybchenko #if (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2) 742e7119ad9SAndrew Rybchenko union en_arch { 743e7119ad9SAndrew Rybchenko struct { 744e7119ad9SAndrew Rybchenko int ena_vi_base; 745e7119ad9SAndrew Rybchenko int ena_vi_count; 746426f453bSAndrew Rybchenko int ena_vi_shift; 747e7119ad9SAndrew Rybchenko #if EFSYS_OPT_VPD 748e7119ad9SAndrew Rybchenko caddr_t ena_svpd; 749e7119ad9SAndrew Rybchenko size_t ena_svpd_length; 750e7119ad9SAndrew Rybchenko #endif /* EFSYS_OPT_VPD */ 751e7119ad9SAndrew Rybchenko efx_piobuf_handle_t ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS]; 752e7119ad9SAndrew Rybchenko uint32_t ena_piobuf_count; 753e7119ad9SAndrew Rybchenko uint32_t ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS]; 754e7119ad9SAndrew Rybchenko uint32_t ena_pio_write_vi_base; 755e7119ad9SAndrew Rybchenko /* Memory BAR mapping regions */ 756e7119ad9SAndrew Rybchenko uint32_t ena_uc_mem_map_offset; 757e7119ad9SAndrew Rybchenko size_t ena_uc_mem_map_size; 758e7119ad9SAndrew Rybchenko uint32_t ena_wc_mem_map_offset; 759e7119ad9SAndrew Rybchenko size_t ena_wc_mem_map_size; 760e7119ad9SAndrew Rybchenko } ef10; 761e7119ad9SAndrew Rybchenko } en_arch; 762ae64ac93SAndrew Rybchenko #endif /* (EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2) */ 763e948693eSPhilip Paeps }; 764e948693eSPhilip Paeps 765e948693eSPhilip Paeps 766e948693eSPhilip Paeps #define EFX_NIC_MAGIC 0x02121996 767e948693eSPhilip Paeps 768e948693eSPhilip Paeps typedef boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *, 769e948693eSPhilip Paeps const efx_ev_callbacks_t *, void *); 770e948693eSPhilip Paeps 7713c838a9fSAndrew Rybchenko typedef struct efx_evq_rxq_state_s { 7723c838a9fSAndrew Rybchenko unsigned int eers_rx_read_ptr; 7733c838a9fSAndrew Rybchenko unsigned int eers_rx_mask; 774*04381b5eSAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM || EFSYS_OPT_RX_ES_SUPER_BUFFER 7758e0c4827SAndrew Rybchenko unsigned int eers_rx_stream_npackets; 7768e0c4827SAndrew Rybchenko boolean_t eers_rx_packed_stream; 777*04381b5eSAndrew Rybchenko #endif 778*04381b5eSAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM 7798e0c4827SAndrew Rybchenko unsigned int eers_rx_packed_stream_credits; 7808e0c4827SAndrew Rybchenko #endif 7813c838a9fSAndrew Rybchenko } efx_evq_rxq_state_t; 7823c838a9fSAndrew Rybchenko 783e948693eSPhilip Paeps struct efx_evq_s { 784e948693eSPhilip Paeps uint32_t ee_magic; 785e948693eSPhilip Paeps efx_nic_t *ee_enp; 786e948693eSPhilip Paeps unsigned int ee_index; 787e948693eSPhilip Paeps unsigned int ee_mask; 788e948693eSPhilip Paeps efsys_mem_t *ee_esmp; 789e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 790e948693eSPhilip Paeps uint32_t ee_stat[EV_NQSTATS]; 791e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 7923c838a9fSAndrew Rybchenko 7933c838a9fSAndrew Rybchenko efx_ev_handler_t ee_rx; 7943c838a9fSAndrew Rybchenko efx_ev_handler_t ee_tx; 7953c838a9fSAndrew Rybchenko efx_ev_handler_t ee_driver; 7963c838a9fSAndrew Rybchenko efx_ev_handler_t ee_global; 7973c838a9fSAndrew Rybchenko efx_ev_handler_t ee_drv_gen; 7983c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 7993c838a9fSAndrew Rybchenko efx_ev_handler_t ee_mcdi; 8003c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 8013c838a9fSAndrew Rybchenko 8023c838a9fSAndrew Rybchenko efx_evq_rxq_state_t ee_rxq_state[EFX_EV_RX_NLABELS]; 80382d2a148SAndrew Rybchenko 80482d2a148SAndrew Rybchenko uint32_t ee_flags; 805e948693eSPhilip Paeps }; 806e948693eSPhilip Paeps 807e948693eSPhilip Paeps #define EFX_EVQ_MAGIC 0x08081997 808e948693eSPhilip Paeps 809af9078c3SAndrew Rybchenko #define EFX_EVQ_SIENA_TIMER_QUANTUM_NS 6144 /* 768 cycles */ 810e948693eSPhilip Paeps 811e948693eSPhilip Paeps struct efx_rxq_s { 812e948693eSPhilip Paeps uint32_t er_magic; 813e948693eSPhilip Paeps efx_nic_t *er_enp; 8143c838a9fSAndrew Rybchenko efx_evq_t *er_eep; 815e948693eSPhilip Paeps unsigned int er_index; 8163c838a9fSAndrew Rybchenko unsigned int er_label; 817e948693eSPhilip Paeps unsigned int er_mask; 818e948693eSPhilip Paeps efsys_mem_t *er_esmp; 8195fb80fd4SAndrew Rybchenko efx_evq_rxq_state_t *er_ev_qstate; 820e948693eSPhilip Paeps }; 821e948693eSPhilip Paeps 822e948693eSPhilip Paeps #define EFX_RXQ_MAGIC 0x15022005 823e948693eSPhilip Paeps 824e948693eSPhilip Paeps struct efx_txq_s { 825e948693eSPhilip Paeps uint32_t et_magic; 826e948693eSPhilip Paeps efx_nic_t *et_enp; 827e948693eSPhilip Paeps unsigned int et_index; 828e948693eSPhilip Paeps unsigned int et_mask; 829e948693eSPhilip Paeps efsys_mem_t *et_esmp; 8303c838a9fSAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON 8313c838a9fSAndrew Rybchenko uint32_t et_pio_bufnum; 8323c838a9fSAndrew Rybchenko uint32_t et_pio_blknum; 8333c838a9fSAndrew Rybchenko uint32_t et_pio_write_offset; 8343c838a9fSAndrew Rybchenko uint32_t et_pio_offset; 8353c838a9fSAndrew Rybchenko size_t et_pio_size; 8363c838a9fSAndrew Rybchenko #endif 837e948693eSPhilip Paeps #if EFSYS_OPT_QSTATS 838e948693eSPhilip Paeps uint32_t et_stat[TX_NQSTATS]; 839e948693eSPhilip Paeps #endif /* EFSYS_OPT_QSTATS */ 840e948693eSPhilip Paeps }; 841e948693eSPhilip Paeps 842e948693eSPhilip Paeps #define EFX_TXQ_MAGIC 0x05092005 843e948693eSPhilip Paeps 844e948693eSPhilip Paeps #define EFX_MAC_ADDR_COPY(_dst, _src) \ 845e948693eSPhilip Paeps do { \ 846e948693eSPhilip Paeps (_dst)[0] = (_src)[0]; \ 847e948693eSPhilip Paeps (_dst)[1] = (_src)[1]; \ 848e948693eSPhilip Paeps (_dst)[2] = (_src)[2]; \ 849e948693eSPhilip Paeps (_dst)[3] = (_src)[3]; \ 850e948693eSPhilip Paeps (_dst)[4] = (_src)[4]; \ 851e948693eSPhilip Paeps (_dst)[5] = (_src)[5]; \ 852e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 853e948693eSPhilip Paeps } while (B_FALSE) 854e948693eSPhilip Paeps 8553c838a9fSAndrew Rybchenko #define EFX_MAC_BROADCAST_ADDR_SET(_dst) \ 8563c838a9fSAndrew Rybchenko do { \ 8573c838a9fSAndrew Rybchenko uint16_t *_d = (uint16_t *)(_dst); \ 8583c838a9fSAndrew Rybchenko _d[0] = 0xffff; \ 8593c838a9fSAndrew Rybchenko _d[1] = 0xffff; \ 8603c838a9fSAndrew Rybchenko _d[2] = 0xffff; \ 8613c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 8623c838a9fSAndrew Rybchenko } while (B_FALSE) 8633c838a9fSAndrew Rybchenko 864e948693eSPhilip Paeps #if EFSYS_OPT_CHECK_REG 865e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) \ 866e948693eSPhilip Paeps do { \ 8673c838a9fSAndrew Rybchenko const char *name = #_reg; \ 868e948693eSPhilip Paeps char min = name[4]; \ 869e948693eSPhilip Paeps char max = name[5]; \ 870e948693eSPhilip Paeps char rev; \ 871e948693eSPhilip Paeps \ 872e948693eSPhilip Paeps switch ((_enp)->en_family) { \ 873e948693eSPhilip Paeps case EFX_FAMILY_SIENA: \ 874e948693eSPhilip Paeps rev = 'C'; \ 875e948693eSPhilip Paeps break; \ 876e948693eSPhilip Paeps \ 8773c838a9fSAndrew Rybchenko case EFX_FAMILY_HUNTINGTON: \ 8783c838a9fSAndrew Rybchenko rev = 'D'; \ 8793c838a9fSAndrew Rybchenko break; \ 8803c838a9fSAndrew Rybchenko \ 88134f6ea29SAndrew Rybchenko case EFX_FAMILY_MEDFORD: \ 88234f6ea29SAndrew Rybchenko rev = 'E'; \ 88334f6ea29SAndrew Rybchenko break; \ 88434f6ea29SAndrew Rybchenko \ 885ae64ac93SAndrew Rybchenko case EFX_FAMILY_MEDFORD2: \ 886ae64ac93SAndrew Rybchenko rev = 'F'; \ 887ae64ac93SAndrew Rybchenko break; \ 888ae64ac93SAndrew Rybchenko \ 889e948693eSPhilip Paeps default: \ 890e948693eSPhilip Paeps rev = '?'; \ 891e948693eSPhilip Paeps break; \ 892e948693eSPhilip Paeps } \ 893e948693eSPhilip Paeps \ 894e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, >=, min); \ 895e948693eSPhilip Paeps EFSYS_ASSERT3S(rev, <=, max); \ 896e948693eSPhilip Paeps \ 897e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 898e948693eSPhilip Paeps } while (B_FALSE) 899e948693eSPhilip Paeps #else 900e948693eSPhilip Paeps #define EFX_CHECK_REG(_enp, _reg) do { \ 901e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 902e948693eSPhilip Paeps } while (B_FALSE) 903e948693eSPhilip Paeps #endif 904e948693eSPhilip Paeps 905e948693eSPhilip Paeps #define EFX_BAR_READD(_enp, _reg, _edp, _lock) \ 906e948693eSPhilip Paeps do { \ 907e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 908e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST, \ 909e948693eSPhilip Paeps (_edp), (_lock)); \ 910e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_readd, const char *, #_reg, \ 911e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 912e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 913e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 914e948693eSPhilip Paeps } while (B_FALSE) 915e948693eSPhilip Paeps 916e948693eSPhilip Paeps #define EFX_BAR_WRITED(_enp, _reg, _edp, _lock) \ 917e948693eSPhilip Paeps do { \ 918e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 919e948693eSPhilip Paeps EFSYS_PROBE3(efx_bar_writed, const char *, #_reg, \ 920e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 921e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 922e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST, \ 923e948693eSPhilip Paeps (_edp), (_lock)); \ 924e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 925e948693eSPhilip Paeps } while (B_FALSE) 926e948693eSPhilip Paeps 927e948693eSPhilip Paeps #define EFX_BAR_READQ(_enp, _reg, _eqp) \ 928e948693eSPhilip Paeps do { \ 929e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 930e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST, \ 931e948693eSPhilip Paeps (_eqp)); \ 932e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_readq, const char *, #_reg, \ 933e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 934e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 935e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 936e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 937e948693eSPhilip Paeps } while (B_FALSE) 938e948693eSPhilip Paeps 939e948693eSPhilip Paeps #define EFX_BAR_WRITEQ(_enp, _reg, _eqp) \ 940e948693eSPhilip Paeps do { \ 941e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 942e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg, \ 943e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 944e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 945e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 946e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST, \ 947e948693eSPhilip Paeps (_eqp)); \ 948e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 949e948693eSPhilip Paeps } while (B_FALSE) 950e948693eSPhilip Paeps 951e948693eSPhilip Paeps #define EFX_BAR_READO(_enp, _reg, _eop) \ 952e948693eSPhilip Paeps do { \ 953e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 954e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST, \ 955e948693eSPhilip Paeps (_eop), B_TRUE); \ 956e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_reado, const char *, #_reg, \ 957e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 958e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 959e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 960e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 961e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 962e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 963e948693eSPhilip Paeps } while (B_FALSE) 964e948693eSPhilip Paeps 965e948693eSPhilip Paeps #define EFX_BAR_WRITEO(_enp, _reg, _eop) \ 966e948693eSPhilip Paeps do { \ 967e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 968e948693eSPhilip Paeps EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg, \ 969e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 970e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 971e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 972e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 973e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 974e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST, \ 975e948693eSPhilip Paeps (_eop), B_TRUE); \ 976e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 977e948693eSPhilip Paeps } while (B_FALSE) 978e948693eSPhilip Paeps 979c63c8369SAndrew Rybchenko /* 980c63c8369SAndrew Rybchenko * Accessors for memory BAR non-VI tables. 981c63c8369SAndrew Rybchenko * 982c63c8369SAndrew Rybchenko * Code used on EF10 *must* use EFX_BAR_VI_*() macros for per-VI registers, 983c63c8369SAndrew Rybchenko * to ensure the correct runtime VI window size is used on Medford2. 984c63c8369SAndrew Rybchenko * 985c63c8369SAndrew Rybchenko * Siena-only code may continue using EFX_BAR_TBL_*() macros for VI registers. 986c63c8369SAndrew Rybchenko */ 987c63c8369SAndrew Rybchenko 988e948693eSPhilip Paeps #define EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock) \ 989e948693eSPhilip Paeps do { \ 990e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 991e948693eSPhilip Paeps EFSYS_BAR_READD((_enp)->en_esbp, \ 992e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 993e948693eSPhilip Paeps (_edp), (_lock)); \ 994e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg, \ 995e948693eSPhilip Paeps uint32_t, (_index), \ 996e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 997e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 998e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 999e948693eSPhilip Paeps } while (B_FALSE) 1000e948693eSPhilip Paeps 1001e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock) \ 1002e948693eSPhilip Paeps do { \ 1003e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1004e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 1005e948693eSPhilip Paeps uint32_t, (_index), \ 1006e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1007e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 1008e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 1009e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 1010e948693eSPhilip Paeps (_edp), (_lock)); \ 1011e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1012e948693eSPhilip Paeps } while (B_FALSE) 1013e948693eSPhilip Paeps 1014e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock) \ 1015e948693eSPhilip Paeps do { \ 1016e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1017e948693eSPhilip Paeps EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg, \ 1018e948693eSPhilip Paeps uint32_t, (_index), \ 1019e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1020e948693eSPhilip Paeps uint32_t, (_edp)->ed_u32[0]); \ 1021e948693eSPhilip Paeps EFSYS_BAR_WRITED((_enp)->en_esbp, \ 1022e948693eSPhilip Paeps (_reg ## _OFST + \ 1023e948693eSPhilip Paeps (3 * sizeof (efx_dword_t)) + \ 1024e948693eSPhilip Paeps ((_index) * _reg ## _STEP)), \ 1025e948693eSPhilip Paeps (_edp), (_lock)); \ 1026e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1027e948693eSPhilip Paeps } while (B_FALSE) 1028e948693eSPhilip Paeps 1029e948693eSPhilip Paeps #define EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp) \ 1030e948693eSPhilip Paeps do { \ 1031e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1032e948693eSPhilip Paeps EFSYS_BAR_READQ((_enp)->en_esbp, \ 1033e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 1034e948693eSPhilip Paeps (_eqp)); \ 1035e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg, \ 1036e948693eSPhilip Paeps uint32_t, (_index), \ 1037e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1038e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 1039e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 1040e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1041e948693eSPhilip Paeps } while (B_FALSE) 1042e948693eSPhilip Paeps 1043e948693eSPhilip Paeps #define EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp) \ 1044e948693eSPhilip Paeps do { \ 1045e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1046e948693eSPhilip Paeps EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg, \ 1047e948693eSPhilip Paeps uint32_t, (_index), \ 1048e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1049e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[1], \ 1050e948693eSPhilip Paeps uint32_t, (_eqp)->eq_u32[0]); \ 1051e948693eSPhilip Paeps EFSYS_BAR_WRITEQ((_enp)->en_esbp, \ 1052e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 1053e948693eSPhilip Paeps (_eqp)); \ 1054e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1055e948693eSPhilip Paeps } while (B_FALSE) 1056e948693eSPhilip Paeps 10573c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock) \ 1058e948693eSPhilip Paeps do { \ 1059e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1060e948693eSPhilip Paeps EFSYS_BAR_READO((_enp)->en_esbp, \ 1061e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10623c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 1063e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg, \ 1064e948693eSPhilip Paeps uint32_t, (_index), \ 1065e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1066e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 1067e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1068e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1069e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1070e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1071e948693eSPhilip Paeps } while (B_FALSE) 1072e948693eSPhilip Paeps 10733c838a9fSAndrew Rybchenko #define EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock) \ 1074e948693eSPhilip Paeps do { \ 1075e948693eSPhilip Paeps EFX_CHECK_REG((_enp), (_reg)); \ 1076e948693eSPhilip Paeps EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg, \ 1077e948693eSPhilip Paeps uint32_t, (_index), \ 1078e948693eSPhilip Paeps uint32_t, _reg ## _OFST, \ 1079e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[3], \ 1080e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[2], \ 1081e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[1], \ 1082e948693eSPhilip Paeps uint32_t, (_eop)->eo_u32[0]); \ 1083e948693eSPhilip Paeps EFSYS_BAR_WRITEO((_enp)->en_esbp, \ 1084e948693eSPhilip Paeps (_reg ## _OFST + ((_index) * _reg ## _STEP)), \ 10853c838a9fSAndrew Rybchenko (_eop), (_lock)); \ 10863c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 10873c838a9fSAndrew Rybchenko } while (B_FALSE) 10883c838a9fSAndrew Rybchenko 10893c838a9fSAndrew Rybchenko /* 1090c63c8369SAndrew Rybchenko * Accessors for memory BAR per-VI registers. 1091c63c8369SAndrew Rybchenko * 1092c63c8369SAndrew Rybchenko * The VI window size is 8KB for Medford and all earlier controllers. 1093c63c8369SAndrew Rybchenko * For Medford2, the VI window size can be 8KB, 16KB or 64KB. 1094c63c8369SAndrew Rybchenko */ 1095c63c8369SAndrew Rybchenko 1096c63c8369SAndrew Rybchenko #define EFX_BAR_VI_READD(_enp, _reg, _index, _edp, _lock) \ 1097c63c8369SAndrew Rybchenko do { \ 1098c63c8369SAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 1099c63c8369SAndrew Rybchenko EFSYS_BAR_READD((_enp)->en_esbp, \ 1100c63c8369SAndrew Rybchenko ((_reg ## _OFST) + \ 1101c63c8369SAndrew Rybchenko ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \ 1102c63c8369SAndrew Rybchenko (_edp), (_lock)); \ 1103c63c8369SAndrew Rybchenko EFSYS_PROBE4(efx_bar_vi_readd, const char *, #_reg, \ 1104c63c8369SAndrew Rybchenko uint32_t, (_index), \ 1105c63c8369SAndrew Rybchenko uint32_t, _reg ## _OFST, \ 1106c63c8369SAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 1107c63c8369SAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 1108c63c8369SAndrew Rybchenko } while (B_FALSE) 1109c63c8369SAndrew Rybchenko 1110c63c8369SAndrew Rybchenko #define EFX_BAR_VI_WRITED(_enp, _reg, _index, _edp, _lock) \ 1111c63c8369SAndrew Rybchenko do { \ 1112c63c8369SAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 1113c63c8369SAndrew Rybchenko EFSYS_PROBE4(efx_bar_vi_writed, const char *, #_reg, \ 1114c63c8369SAndrew Rybchenko uint32_t, (_index), \ 1115c63c8369SAndrew Rybchenko uint32_t, _reg ## _OFST, \ 1116c63c8369SAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 1117c63c8369SAndrew Rybchenko EFSYS_BAR_WRITED((_enp)->en_esbp, \ 1118c63c8369SAndrew Rybchenko ((_reg ## _OFST) + \ 1119c63c8369SAndrew Rybchenko ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \ 1120c63c8369SAndrew Rybchenko (_edp), (_lock)); \ 1121c63c8369SAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 1122c63c8369SAndrew Rybchenko } while (B_FALSE) 1123c63c8369SAndrew Rybchenko 1124c63c8369SAndrew Rybchenko #define EFX_BAR_VI_WRITED2(_enp, _reg, _index, _edp, _lock) \ 1125c63c8369SAndrew Rybchenko do { \ 1126c63c8369SAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 1127c63c8369SAndrew Rybchenko EFSYS_PROBE4(efx_bar_vi_writed, const char *, #_reg, \ 1128c63c8369SAndrew Rybchenko uint32_t, (_index), \ 1129c63c8369SAndrew Rybchenko uint32_t, _reg ## _OFST, \ 1130c63c8369SAndrew Rybchenko uint32_t, (_edp)->ed_u32[0]); \ 1131c63c8369SAndrew Rybchenko EFSYS_BAR_WRITED((_enp)->en_esbp, \ 1132c63c8369SAndrew Rybchenko ((_reg ## _OFST) + \ 1133c63c8369SAndrew Rybchenko (2 * sizeof (efx_dword_t)) + \ 1134c63c8369SAndrew Rybchenko ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \ 1135c63c8369SAndrew Rybchenko (_edp), (_lock)); \ 1136c63c8369SAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 1137c63c8369SAndrew Rybchenko } while (B_FALSE) 1138c63c8369SAndrew Rybchenko 1139c63c8369SAndrew Rybchenko /* 1140c63c8369SAndrew Rybchenko * Allow drivers to perform optimised 128-bit VI doorbell writes. 11413c838a9fSAndrew Rybchenko * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are 11423c838a9fSAndrew Rybchenko * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid 11433c838a9fSAndrew Rybchenko * the need for locking in the host, and are the only ones known to be safe to 11443c838a9fSAndrew Rybchenko * use 128-bites write with. 11453c838a9fSAndrew Rybchenko */ 1146c63c8369SAndrew Rybchenko #define EFX_BAR_VI_DOORBELL_WRITEO(_enp, _reg, _index, _eop) \ 11473c838a9fSAndrew Rybchenko do { \ 11483c838a9fSAndrew Rybchenko EFX_CHECK_REG((_enp), (_reg)); \ 1149c63c8369SAndrew Rybchenko EFSYS_PROBE7(efx_bar_vi_doorbell_writeo, \ 115095c45bd0SAndrew Rybchenko const char *, #_reg, \ 11513c838a9fSAndrew Rybchenko uint32_t, (_index), \ 11523c838a9fSAndrew Rybchenko uint32_t, _reg ## _OFST, \ 11533c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[3], \ 11543c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[2], \ 11553c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[1], \ 11563c838a9fSAndrew Rybchenko uint32_t, (_eop)->eo_u32[0]); \ 11573c838a9fSAndrew Rybchenko EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp, \ 1158c63c8369SAndrew Rybchenko (_reg ## _OFST + \ 1159c63c8369SAndrew Rybchenko ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \ 11603c838a9fSAndrew Rybchenko (_eop)); \ 11613c838a9fSAndrew Rybchenko _NOTE(CONSTANTCONDITION) \ 11623c838a9fSAndrew Rybchenko } while (B_FALSE) 11633c838a9fSAndrew Rybchenko 11643c838a9fSAndrew Rybchenko #define EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _wptr, _owptr) \ 11653c838a9fSAndrew Rybchenko do { \ 11663c838a9fSAndrew Rybchenko unsigned int _new = (_wptr); \ 11673c838a9fSAndrew Rybchenko unsigned int _old = (_owptr); \ 11683c838a9fSAndrew Rybchenko \ 11693c838a9fSAndrew Rybchenko if ((_new) >= (_old)) \ 11703c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 11713c838a9fSAndrew Rybchenko (_old) * sizeof (efx_desc_t), \ 11723c838a9fSAndrew Rybchenko ((_new) - (_old)) * sizeof (efx_desc_t)); \ 11733c838a9fSAndrew Rybchenko else \ 11743c838a9fSAndrew Rybchenko /* \ 11753c838a9fSAndrew Rybchenko * It is cheaper to sync entire map than sync \ 11763c838a9fSAndrew Rybchenko * two parts especially when offset/size are \ 11773c838a9fSAndrew Rybchenko * ignored and entire map is synced in any case.\ 11783c838a9fSAndrew Rybchenko */ \ 11793c838a9fSAndrew Rybchenko EFSYS_DMA_SYNC_FOR_DEVICE((_esmp), \ 11803c838a9fSAndrew Rybchenko 0, \ 11813c838a9fSAndrew Rybchenko (_entries) * sizeof (efx_desc_t)); \ 1182e948693eSPhilip Paeps _NOTE(CONSTANTCONDITION) \ 1183e948693eSPhilip Paeps } while (B_FALSE) 1184e948693eSPhilip Paeps 1185460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1186e948693eSPhilip Paeps efx_mac_select( 1187e948693eSPhilip Paeps __in efx_nic_t *enp); 1188e948693eSPhilip Paeps 11893c838a9fSAndrew Rybchenko extern void 11903c838a9fSAndrew Rybchenko efx_mac_multicast_hash_compute( 11913c838a9fSAndrew Rybchenko __in_ecount(6*count) uint8_t const *addrs, 11923c838a9fSAndrew Rybchenko __in int count, 11933c838a9fSAndrew Rybchenko __out efx_oword_t *hash_low, 11943c838a9fSAndrew Rybchenko __out efx_oword_t *hash_high); 11953c838a9fSAndrew Rybchenko 1196460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1197e948693eSPhilip Paeps efx_phy_probe( 1198e948693eSPhilip Paeps __in efx_nic_t *enp); 1199e948693eSPhilip Paeps 1200e948693eSPhilip Paeps extern void 1201e948693eSPhilip Paeps efx_phy_unprobe( 1202e948693eSPhilip Paeps __in efx_nic_t *enp); 1203e948693eSPhilip Paeps 1204e948693eSPhilip Paeps #if EFSYS_OPT_VPD 1205e948693eSPhilip Paeps 1206e948693eSPhilip Paeps /* VPD utility functions */ 1207e948693eSPhilip Paeps 1208460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1209e948693eSPhilip Paeps efx_vpd_hunk_length( 1210e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1211e948693eSPhilip Paeps __in size_t size, 1212e948693eSPhilip Paeps __out size_t *lengthp); 1213e948693eSPhilip Paeps 1214460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1215e948693eSPhilip Paeps efx_vpd_hunk_verify( 1216e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1217e948693eSPhilip Paeps __in size_t size, 1218e948693eSPhilip Paeps __out_opt boolean_t *cksummedp); 1219e948693eSPhilip Paeps 1220460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1221e948693eSPhilip Paeps efx_vpd_hunk_reinit( 12223c838a9fSAndrew Rybchenko __in_bcount(size) caddr_t data, 1223e948693eSPhilip Paeps __in size_t size, 1224e948693eSPhilip Paeps __in boolean_t wantpid); 1225e948693eSPhilip Paeps 1226460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1227e948693eSPhilip Paeps efx_vpd_hunk_get( 1228e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1229e948693eSPhilip Paeps __in size_t size, 1230e948693eSPhilip Paeps __in efx_vpd_tag_t tag, 1231e948693eSPhilip Paeps __in efx_vpd_keyword_t keyword, 1232e948693eSPhilip Paeps __out unsigned int *payloadp, 1233e948693eSPhilip Paeps __out uint8_t *paylenp); 1234e948693eSPhilip Paeps 1235460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1236e948693eSPhilip Paeps efx_vpd_hunk_next( 1237e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1238e948693eSPhilip Paeps __in size_t size, 1239e948693eSPhilip Paeps __out efx_vpd_tag_t *tagp, 1240e948693eSPhilip Paeps __out efx_vpd_keyword_t *keyword, 124186ec4b85SAndrew Rybchenko __out_opt unsigned int *payloadp, 1242e948693eSPhilip Paeps __out_opt uint8_t *paylenp, 1243e948693eSPhilip Paeps __inout unsigned int *contp); 1244e948693eSPhilip Paeps 1245460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 1246e948693eSPhilip Paeps efx_vpd_hunk_set( 1247e948693eSPhilip Paeps __in_bcount(size) caddr_t data, 1248e948693eSPhilip Paeps __in size_t size, 1249e948693eSPhilip Paeps __in efx_vpd_value_t *evvp); 1250e948693eSPhilip Paeps 1251e948693eSPhilip Paeps #endif /* EFSYS_OPT_VPD */ 1252e948693eSPhilip Paeps 12533c838a9fSAndrew Rybchenko #if EFSYS_OPT_MCDI 12543c838a9fSAndrew Rybchenko 1255460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 12563c838a9fSAndrew Rybchenko efx_mcdi_set_workaround( 12573c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 12583c838a9fSAndrew Rybchenko __in uint32_t type, 12593c838a9fSAndrew Rybchenko __in boolean_t enabled, 12603c838a9fSAndrew Rybchenko __out_opt uint32_t *flagsp); 12613c838a9fSAndrew Rybchenko 1262460cb568SAndrew Rybchenko extern __checkReturn efx_rc_t 12633c838a9fSAndrew Rybchenko efx_mcdi_get_workarounds( 12643c838a9fSAndrew Rybchenko __in efx_nic_t *enp, 12653c838a9fSAndrew Rybchenko __out_opt uint32_t *implementedp, 12663c838a9fSAndrew Rybchenko __out_opt uint32_t *enabledp); 12673c838a9fSAndrew Rybchenko 12683c838a9fSAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */ 12693c838a9fSAndrew Rybchenko 127058a72cb2SAndrew Rybchenko #if EFSYS_OPT_MAC_STATS 127158a72cb2SAndrew Rybchenko 127258a72cb2SAndrew Rybchenko /* 127358a72cb2SAndrew Rybchenko * Closed range of stats (i.e. the first and the last are included). 127458a72cb2SAndrew Rybchenko * The last must be greater or equal (if the range is one item only) to 127558a72cb2SAndrew Rybchenko * the first. 127658a72cb2SAndrew Rybchenko */ 127758a72cb2SAndrew Rybchenko struct efx_mac_stats_range { 127858a72cb2SAndrew Rybchenko efx_mac_stat_t first; 127958a72cb2SAndrew Rybchenko efx_mac_stat_t last; 128058a72cb2SAndrew Rybchenko }; 128158a72cb2SAndrew Rybchenko 128258a72cb2SAndrew Rybchenko extern efx_rc_t 128358a72cb2SAndrew Rybchenko efx_mac_stats_mask_add_ranges( 128458a72cb2SAndrew Rybchenko __inout_bcount(mask_size) uint32_t *maskp, 128558a72cb2SAndrew Rybchenko __in size_t mask_size, 128658a72cb2SAndrew Rybchenko __in_ecount(rng_count) const struct efx_mac_stats_range *rngp, 128758a72cb2SAndrew Rybchenko __in unsigned int rng_count); 128858a72cb2SAndrew Rybchenko 128958a72cb2SAndrew Rybchenko #endif /* EFSYS_OPT_MAC_STATS */ 129058a72cb2SAndrew Rybchenko 1291e948693eSPhilip Paeps #ifdef __cplusplus 1292e948693eSPhilip Paeps } 1293e948693eSPhilip Paeps #endif 1294e948693eSPhilip Paeps 1295e948693eSPhilip Paeps #endif /* _SYS_EFX_IMPL_H */ 1296