xref: /freebsd/sys/dev/sfxge/common/efx_ev.c (revision 1f4bcc459a76b7aa664f3fd557684cd0ba6da352)
1 /*-
2  * Copyright (c) 2007-2015 Solarflare Communications Inc.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are met:
7  *
8  * 1. Redistributions of source code must retain the above copyright notice,
9  *    this list of conditions and the following disclaimer.
10  * 2. Redistributions in binary form must reproduce the above copyright notice,
11  *    this list of conditions and the following disclaimer in the documentation
12  *    and/or other materials provided with the distribution.
13  *
14  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
16  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
17  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
18  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
19  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
20  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
21  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
22  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
23  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
24  * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25  *
26  * The views and conclusions contained in the software and documentation are
27  * those of the authors and should not be interpreted as representing official
28  * policies, either expressed or implied, of the FreeBSD Project.
29  */
30 
31 #include <sys/cdefs.h>
32 __FBSDID("$FreeBSD$");
33 
34 #include "efx.h"
35 #include "efx_impl.h"
36 #if EFSYS_OPT_MON_MCDI
37 #include "mcdi_mon.h"
38 #endif
39 
40 #if EFSYS_OPT_QSTATS
41 #define	EFX_EV_QSTAT_INCR(_eep, _stat)					\
42 	do {								\
43 		(_eep)->ee_stat[_stat]++;				\
44 	_NOTE(CONSTANTCONDITION)					\
45 	} while (B_FALSE)
46 #else
47 #define	EFX_EV_QSTAT_INCR(_eep, _stat)
48 #endif
49 
50 #define	EFX_EV_PRESENT(_qword)						\
51 	(EFX_QWORD_FIELD((_qword), EFX_DWORD_0) != 0xffffffff &&	\
52 	EFX_QWORD_FIELD((_qword), EFX_DWORD_1) != 0xffffffff)
53 
54 
55 
56 #if EFSYS_OPT_FALCON || EFSYS_OPT_SIENA
57 
58 static	__checkReturn	efx_rc_t
59 falconsiena_ev_init(
60 	__in		efx_nic_t *enp);
61 
62 static			void
63 falconsiena_ev_fini(
64 	__in		efx_nic_t *enp);
65 
66 static	__checkReturn	efx_rc_t
67 falconsiena_ev_qcreate(
68 	__in		efx_nic_t *enp,
69 	__in		unsigned int index,
70 	__in		efsys_mem_t *esmp,
71 	__in		size_t n,
72 	__in		uint32_t id,
73 	__in		efx_evq_t *eep);
74 
75 static			void
76 falconsiena_ev_qdestroy(
77 	__in		efx_evq_t *eep);
78 
79 static	__checkReturn	efx_rc_t
80 falconsiena_ev_qprime(
81 	__in		efx_evq_t *eep,
82 	__in		unsigned int count);
83 
84 static			void
85 falconsiena_ev_qpoll(
86 	__in		efx_evq_t *eep,
87 	__inout		unsigned int *countp,
88 	__in		const efx_ev_callbacks_t *eecp,
89 	__in_opt	void *arg);
90 
91 static			void
92 falconsiena_ev_qpost(
93 	__in	efx_evq_t *eep,
94 	__in	uint16_t data);
95 
96 static	__checkReturn	efx_rc_t
97 falconsiena_ev_qmoderate(
98 	__in		efx_evq_t *eep,
99 	__in		unsigned int us);
100 
101 #if EFSYS_OPT_QSTATS
102 static			void
103 falconsiena_ev_qstats_update(
104 	__in				efx_evq_t *eep,
105 	__inout_ecount(EV_NQSTATS)	efsys_stat_t *stat);
106 
107 #endif
108 
109 #endif /* EFSYS_OPT_FALCON || EFSYS_OPT_SIENA */
110 
111 #if EFSYS_OPT_FALCON
112 static efx_ev_ops_t	__efx_ev_falcon_ops = {
113 	falconsiena_ev_init,			/* eevo_init */
114 	falconsiena_ev_fini,			/* eevo_fini */
115 	falconsiena_ev_qcreate,			/* eevo_qcreate */
116 	falconsiena_ev_qdestroy,		/* eevo_qdestroy */
117 	falconsiena_ev_qprime,			/* eevo_qprime */
118 	falconsiena_ev_qpost,			/* eevo_qpost */
119 	falconsiena_ev_qmoderate,		/* eevo_qmoderate */
120 #if EFSYS_OPT_QSTATS
121 	falconsiena_ev_qstats_update,		/* eevo_qstats_update */
122 #endif
123 };
124 #endif /* EFSYS_OPT_FALCON */
125 
126 #if EFSYS_OPT_SIENA
127 static efx_ev_ops_t	__efx_ev_siena_ops = {
128 	falconsiena_ev_init,			/* eevo_init */
129 	falconsiena_ev_fini,			/* eevo_fini */
130 	falconsiena_ev_qcreate,			/* eevo_qcreate */
131 	falconsiena_ev_qdestroy,		/* eevo_qdestroy */
132 	falconsiena_ev_qprime,			/* eevo_qprime */
133 	falconsiena_ev_qpost,			/* eevo_qpost */
134 	falconsiena_ev_qmoderate,		/* eevo_qmoderate */
135 #if EFSYS_OPT_QSTATS
136 	falconsiena_ev_qstats_update,		/* eevo_qstats_update */
137 #endif
138 };
139 #endif /* EFSYS_OPT_SIENA */
140 
141 #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD
142 static efx_ev_ops_t	__efx_ev_ef10_ops = {
143 	ef10_ev_init,				/* eevo_init */
144 	ef10_ev_fini,				/* eevo_fini */
145 	ef10_ev_qcreate,			/* eevo_qcreate */
146 	ef10_ev_qdestroy,			/* eevo_qdestroy */
147 	ef10_ev_qprime,				/* eevo_qprime */
148 	ef10_ev_qpost,				/* eevo_qpost */
149 	ef10_ev_qmoderate,			/* eevo_qmoderate */
150 #if EFSYS_OPT_QSTATS
151 	ef10_ev_qstats_update,			/* eevo_qstats_update */
152 #endif
153 };
154 #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */
155 
156 
157 	__checkReturn	efx_rc_t
158 efx_ev_init(
159 	__in		efx_nic_t *enp)
160 {
161 	efx_ev_ops_t *eevop;
162 	efx_rc_t rc;
163 
164 	EFSYS_ASSERT3U(enp->en_magic, ==, EFX_NIC_MAGIC);
165 	EFSYS_ASSERT3U(enp->en_mod_flags, &, EFX_MOD_INTR);
166 
167 	if (enp->en_mod_flags & EFX_MOD_EV) {
168 		rc = EINVAL;
169 		goto fail1;
170 	}
171 
172 	switch (enp->en_family) {
173 #if EFSYS_OPT_FALCON
174 	case EFX_FAMILY_FALCON:
175 		eevop = (efx_ev_ops_t *)&__efx_ev_falcon_ops;
176 		break;
177 #endif /* EFSYS_OPT_FALCON */
178 
179 #if EFSYS_OPT_SIENA
180 	case EFX_FAMILY_SIENA:
181 		eevop = (efx_ev_ops_t *)&__efx_ev_siena_ops;
182 		break;
183 #endif /* EFSYS_OPT_SIENA */
184 
185 #if EFSYS_OPT_HUNTINGTON
186 	case EFX_FAMILY_HUNTINGTON:
187 		eevop = (efx_ev_ops_t *)&__efx_ev_ef10_ops;
188 		break;
189 #endif /* EFSYS_OPT_HUNTINGTON */
190 
191 #if EFSYS_OPT_MEDFORD
192 	case EFX_FAMILY_MEDFORD:
193 		eevop = (efx_ev_ops_t *)&__efx_ev_ef10_ops;
194 		break;
195 #endif /* EFSYS_OPT_MEDFORD */
196 
197 	default:
198 		EFSYS_ASSERT(0);
199 		rc = ENOTSUP;
200 		goto fail1;
201 	}
202 
203 	EFSYS_ASSERT3U(enp->en_ev_qcount, ==, 0);
204 
205 	if ((rc = eevop->eevo_init(enp)) != 0)
206 		goto fail2;
207 
208 	enp->en_eevop = eevop;
209 	enp->en_mod_flags |= EFX_MOD_EV;
210 	return (0);
211 
212 fail2:
213 	EFSYS_PROBE(fail2);
214 
215 fail1:
216 	EFSYS_PROBE1(fail1, efx_rc_t, rc);
217 
218 	enp->en_eevop = NULL;
219 	enp->en_mod_flags &= ~EFX_MOD_EV;
220 	return (rc);
221 }
222 
223 		void
224 efx_ev_fini(
225 	__in	efx_nic_t *enp)
226 {
227 	efx_ev_ops_t *eevop = enp->en_eevop;
228 
229 	EFSYS_ASSERT3U(enp->en_magic, ==, EFX_NIC_MAGIC);
230 	EFSYS_ASSERT3U(enp->en_mod_flags, &, EFX_MOD_INTR);
231 	EFSYS_ASSERT3U(enp->en_mod_flags, &, EFX_MOD_EV);
232 	EFSYS_ASSERT(!(enp->en_mod_flags & EFX_MOD_RX));
233 	EFSYS_ASSERT(!(enp->en_mod_flags & EFX_MOD_TX));
234 	EFSYS_ASSERT3U(enp->en_ev_qcount, ==, 0);
235 
236 	eevop->eevo_fini(enp);
237 
238 	enp->en_eevop = NULL;
239 	enp->en_mod_flags &= ~EFX_MOD_EV;
240 }
241 
242 
243 	__checkReturn	efx_rc_t
244 efx_ev_qcreate(
245 	__in		efx_nic_t *enp,
246 	__in		unsigned int index,
247 	__in		efsys_mem_t *esmp,
248 	__in		size_t n,
249 	__in		uint32_t id,
250 	__deref_out	efx_evq_t **eepp)
251 {
252 	efx_ev_ops_t *eevop = enp->en_eevop;
253 	efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
254 	efx_evq_t *eep;
255 	efx_rc_t rc;
256 
257 	EFSYS_ASSERT3U(enp->en_magic, ==, EFX_NIC_MAGIC);
258 	EFSYS_ASSERT3U(enp->en_mod_flags, &, EFX_MOD_EV);
259 
260 	EFSYS_ASSERT3U(enp->en_ev_qcount + 1, <, encp->enc_evq_limit);
261 
262 	/* Allocate an EVQ object */
263 	EFSYS_KMEM_ALLOC(enp->en_esip, sizeof (efx_evq_t), eep);
264 	if (eep == NULL) {
265 		rc = ENOMEM;
266 		goto fail1;
267 	}
268 
269 	eep->ee_magic = EFX_EVQ_MAGIC;
270 	eep->ee_enp = enp;
271 	eep->ee_index = index;
272 	eep->ee_mask = n - 1;
273 	eep->ee_esmp = esmp;
274 
275 	if ((rc = eevop->eevo_qcreate(enp, index, esmp, n, id, eep)) != 0)
276 		goto fail2;
277 
278 	enp->en_ev_qcount++;
279 	*eepp = eep;
280 
281 	return (0);
282 
283 fail2:
284 	EFSYS_PROBE(fail2);
285 	EFSYS_KMEM_FREE(enp->en_esip, sizeof (efx_evq_t), eep);
286 fail1:
287 	EFSYS_PROBE1(fail1, efx_rc_t, rc);
288 	return (rc);
289 }
290 
291 		void
292 efx_ev_qdestroy(
293 	__in	efx_evq_t *eep)
294 {
295 	efx_nic_t *enp = eep->ee_enp;
296 	efx_ev_ops_t *eevop = enp->en_eevop;
297 
298 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
299 
300 	EFSYS_ASSERT(enp->en_ev_qcount != 0);
301 	--enp->en_ev_qcount;
302 
303 	eevop->eevo_qdestroy(eep);
304 
305 	/* Free the EVQ object */
306 	EFSYS_KMEM_FREE(enp->en_esip, sizeof (efx_evq_t), eep);
307 }
308 
309 	__checkReturn	efx_rc_t
310 efx_ev_qprime(
311 	__in		efx_evq_t *eep,
312 	__in		unsigned int count)
313 {
314 	efx_nic_t *enp = eep->ee_enp;
315 	efx_ev_ops_t *eevop = enp->en_eevop;
316 	efx_rc_t rc;
317 
318 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
319 
320 	if (!(enp->en_mod_flags & EFX_MOD_INTR)) {
321 		rc = EINVAL;
322 		goto fail1;
323 	}
324 
325 	if ((rc = eevop->eevo_qprime(eep, count)) != 0)
326 		goto fail2;
327 
328 	return (0);
329 
330 fail2:
331 	EFSYS_PROBE(fail2);
332 fail1:
333 	EFSYS_PROBE1(fail1, efx_rc_t, rc);
334 	return (rc);
335 }
336 
337 	__checkReturn	boolean_t
338 efx_ev_qpending(
339 	__in		efx_evq_t *eep,
340 	__in		unsigned int count)
341 {
342 	size_t offset;
343 	efx_qword_t qword;
344 
345 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
346 
347 	offset = (count & eep->ee_mask) * sizeof (efx_qword_t);
348 	EFSYS_MEM_READQ(eep->ee_esmp, offset, &qword);
349 
350 	return (EFX_EV_PRESENT(qword));
351 }
352 
353 #if EFSYS_OPT_EV_PREFETCH
354 
355 			void
356 efx_ev_qprefetch(
357 	__in		efx_evq_t *eep,
358 	__in		unsigned int count)
359 {
360 	efx_nic_t *enp = eep->ee_enp;
361 	unsigned int offset;
362 
363 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
364 
365 	offset = (count & eep->ee_mask) * sizeof (efx_qword_t);
366 	EFSYS_MEM_PREFETCH(eep->ee_esmp, offset);
367 }
368 
369 #endif	/* EFSYS_OPT_EV_PREFETCH */
370 
371 			void
372 efx_ev_qpoll(
373 	__in		efx_evq_t *eep,
374 	__inout		unsigned int *countp,
375 	__in		const efx_ev_callbacks_t *eecp,
376 	__in_opt	void *arg)
377 {
378 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
379 
380 	/*
381 	 * FIXME: Huntington will require support for hardware event batching
382 	 * and merging, which will need a different ev_qpoll implementation.
383 	 *
384 	 * Without those features the Falcon/Siena code can be used unchanged.
385 	 */
386 	EFX_STATIC_ASSERT(ESF_DZ_EV_CODE_LBN == FSF_AZ_EV_CODE_LBN);
387 	EFX_STATIC_ASSERT(ESF_DZ_EV_CODE_WIDTH == FSF_AZ_EV_CODE_WIDTH);
388 
389 	EFX_STATIC_ASSERT(ESE_DZ_EV_CODE_RX_EV == FSE_AZ_EV_CODE_RX_EV);
390 	EFX_STATIC_ASSERT(ESE_DZ_EV_CODE_TX_EV == FSE_AZ_EV_CODE_TX_EV);
391 	EFX_STATIC_ASSERT(ESE_DZ_EV_CODE_DRIVER_EV == FSE_AZ_EV_CODE_DRIVER_EV);
392 	EFX_STATIC_ASSERT(ESE_DZ_EV_CODE_DRV_GEN_EV ==
393 	    FSE_AZ_EV_CODE_DRV_GEN_EV);
394 #if EFSYS_OPT_MCDI
395 	EFX_STATIC_ASSERT(ESE_DZ_EV_CODE_MCDI_EV ==
396 	    FSE_AZ_EV_CODE_MCDI_EVRESPONSE);
397 #endif
398 	falconsiena_ev_qpoll(eep, countp, eecp, arg);
399 }
400 
401 			void
402 efx_ev_qpost(
403 	__in	efx_evq_t *eep,
404 	__in	uint16_t data)
405 {
406 	efx_nic_t *enp = eep->ee_enp;
407 	efx_ev_ops_t *eevop = enp->en_eevop;
408 
409 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
410 
411 	EFSYS_ASSERT(eevop != NULL &&
412 	    eevop->eevo_qpost != NULL);
413 
414 	eevop->eevo_qpost(eep, data);
415 }
416 
417 	__checkReturn	efx_rc_t
418 efx_ev_qmoderate(
419 	__in		efx_evq_t *eep,
420 	__in		unsigned int us)
421 {
422 	efx_nic_t *enp = eep->ee_enp;
423 	efx_ev_ops_t *eevop = enp->en_eevop;
424 	efx_rc_t rc;
425 
426 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
427 
428 	if ((rc = eevop->eevo_qmoderate(eep, us)) != 0)
429 		goto fail1;
430 
431 	return (0);
432 
433 fail1:
434 	EFSYS_PROBE1(fail1, efx_rc_t, rc);
435 	return (rc);
436 }
437 
438 #if EFSYS_OPT_QSTATS
439 					void
440 efx_ev_qstats_update(
441 	__in				efx_evq_t *eep,
442 	__inout_ecount(EV_NQSTATS)	efsys_stat_t *stat)
443 
444 {	efx_nic_t *enp = eep->ee_enp;
445 	efx_ev_ops_t *eevop = enp->en_eevop;
446 
447 	EFSYS_ASSERT3U(eep->ee_magic, ==, EFX_EVQ_MAGIC);
448 
449 	eevop->eevo_qstats_update(eep, stat);
450 }
451 
452 #endif	/* EFSYS_OPT_QSTATS */
453 
454 #if EFSYS_OPT_FALCON || EFSYS_OPT_SIENA
455 
456 static	__checkReturn	efx_rc_t
457 falconsiena_ev_init(
458 	__in		efx_nic_t *enp)
459 {
460 	efx_oword_t oword;
461 
462 	/*
463 	 * Program the event queue for receive and transmit queue
464 	 * flush events.
465 	 */
466 	EFX_BAR_READO(enp, FR_AZ_DP_CTRL_REG, &oword);
467 	EFX_SET_OWORD_FIELD(oword, FRF_AZ_FLS_EVQ_ID, 0);
468 	EFX_BAR_WRITEO(enp, FR_AZ_DP_CTRL_REG, &oword);
469 
470 	return (0);
471 
472 }
473 
474 static  __checkReturn   boolean_t
475 falconsiena_ev_rx_not_ok(
476 	__in		efx_evq_t *eep,
477 	__in		efx_qword_t *eqp,
478 	__in		uint32_t label,
479 	__in		uint32_t id,
480 	__inout		uint16_t *flagsp)
481 {
482 	boolean_t ignore = B_FALSE;
483 
484 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_TOBE_DISC) != 0) {
485 		EFX_EV_QSTAT_INCR(eep, EV_RX_TOBE_DISC);
486 		EFSYS_PROBE(tobe_disc);
487 		/*
488 		 * Assume this is a unicast address mismatch, unless below
489 		 * we find either FSF_AZ_RX_EV_ETH_CRC_ERR or
490 		 * EV_RX_PAUSE_FRM_ERR is set.
491 		 */
492 		(*flagsp) |= EFX_ADDR_MISMATCH;
493 	}
494 
495 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_FRM_TRUNC) != 0) {
496 		EFSYS_PROBE2(frm_trunc, uint32_t, label, uint32_t, id);
497 		EFX_EV_QSTAT_INCR(eep, EV_RX_FRM_TRUNC);
498 		(*flagsp) |= EFX_DISCARD;
499 
500 #if EFSYS_OPT_RX_SCATTER
501 		/*
502 		 * Lookout for payload queue ran dry errors and ignore them.
503 		 *
504 		 * Sadly for the header/data split cases, the descriptor
505 		 * pointer in this event refers to the header queue and
506 		 * therefore cannot be easily detected as duplicate.
507 		 * So we drop these and rely on the receive processing seeing
508 		 * a subsequent packet with FSF_AZ_RX_EV_SOP set to discard
509 		 * the partially received packet.
510 		 */
511 		if ((EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_SOP) == 0) &&
512 		    (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_JUMBO_CONT) == 0) &&
513 		    (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_BYTE_CNT) == 0))
514 			ignore = B_TRUE;
515 #endif	/* EFSYS_OPT_RX_SCATTER */
516 	}
517 
518 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_ETH_CRC_ERR) != 0) {
519 		EFX_EV_QSTAT_INCR(eep, EV_RX_ETH_CRC_ERR);
520 		EFSYS_PROBE(crc_err);
521 		(*flagsp) &= ~EFX_ADDR_MISMATCH;
522 		(*flagsp) |= EFX_DISCARD;
523 	}
524 
525 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_PAUSE_FRM_ERR) != 0) {
526 		EFX_EV_QSTAT_INCR(eep, EV_RX_PAUSE_FRM_ERR);
527 		EFSYS_PROBE(pause_frm_err);
528 		(*flagsp) &= ~EFX_ADDR_MISMATCH;
529 		(*flagsp) |= EFX_DISCARD;
530 	}
531 
532 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_BUF_OWNER_ID_ERR) != 0) {
533 		EFX_EV_QSTAT_INCR(eep, EV_RX_BUF_OWNER_ID_ERR);
534 		EFSYS_PROBE(owner_id_err);
535 		(*flagsp) |= EFX_DISCARD;
536 	}
537 
538 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR) != 0) {
539 		EFX_EV_QSTAT_INCR(eep, EV_RX_IPV4_HDR_CHKSUM_ERR);
540 		EFSYS_PROBE(ipv4_err);
541 		(*flagsp) &= ~EFX_CKSUM_IPV4;
542 	}
543 
544 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR) != 0) {
545 		EFX_EV_QSTAT_INCR(eep, EV_RX_TCP_UDP_CHKSUM_ERR);
546 		EFSYS_PROBE(udp_chk_err);
547 		(*flagsp) &= ~EFX_CKSUM_TCPUDP;
548 	}
549 
550 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_IP_FRAG_ERR) != 0) {
551 		EFX_EV_QSTAT_INCR(eep, EV_RX_IP_FRAG_ERR);
552 
553 		/*
554 		 * If IP is fragmented FSF_AZ_RX_EV_IP_FRAG_ERR is set. This
555 		 * causes FSF_AZ_RX_EV_PKT_OK to be clear. This is not an error
556 		 * condition.
557 		 */
558 		(*flagsp) &= ~(EFX_PKT_TCP | EFX_PKT_UDP | EFX_CKSUM_TCPUDP);
559 	}
560 
561 	return (ignore);
562 }
563 
564 static	__checkReturn	boolean_t
565 falconsiena_ev_rx(
566 	__in		efx_evq_t *eep,
567 	__in		efx_qword_t *eqp,
568 	__in		const efx_ev_callbacks_t *eecp,
569 	__in_opt	void *arg)
570 {
571 	efx_nic_t *enp = eep->ee_enp;
572 	uint32_t id;
573 	uint32_t size;
574 	uint32_t label;
575 	boolean_t ok;
576 #if EFSYS_OPT_RX_SCATTER
577 	boolean_t sop;
578 	boolean_t jumbo_cont;
579 #endif	/* EFSYS_OPT_RX_SCATTER */
580 	uint32_t hdr_type;
581 	boolean_t is_v6;
582 	uint16_t flags;
583 	boolean_t ignore;
584 	boolean_t should_abort;
585 
586 	EFX_EV_QSTAT_INCR(eep, EV_RX);
587 
588 	/* Basic packet information */
589 	id = EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_DESC_PTR);
590 	size = EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_BYTE_CNT);
591 	label = EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_Q_LABEL);
592 	ok = (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_PKT_OK) != 0);
593 
594 #if EFSYS_OPT_RX_SCATTER
595 	sop = (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_SOP) != 0);
596 	jumbo_cont = (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_JUMBO_CONT) != 0);
597 #endif	/* EFSYS_OPT_RX_SCATTER */
598 
599 	hdr_type = EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_HDR_TYPE);
600 
601 	is_v6 = (enp->en_family != EFX_FAMILY_FALCON &&
602 		    EFX_QWORD_FIELD(*eqp, FSF_CZ_RX_EV_IPV6_PKT) != 0);
603 
604 	/*
605 	 * If packet is marked as OK and packet type is TCP/IP or
606 	 * UDP/IP or other IP, then we can rely on the hardware checksums.
607 	 */
608 	switch (hdr_type) {
609 	case FSE_AZ_RX_EV_HDR_TYPE_IPV4V6_TCP:
610 		flags = EFX_PKT_TCP | EFX_CKSUM_TCPUDP;
611 		if (is_v6) {
612 			EFX_EV_QSTAT_INCR(eep, EV_RX_TCP_IPV6);
613 			flags |= EFX_PKT_IPV6;
614 		} else {
615 			EFX_EV_QSTAT_INCR(eep, EV_RX_TCP_IPV4);
616 			flags |= EFX_PKT_IPV4 | EFX_CKSUM_IPV4;
617 		}
618 		break;
619 
620 	case FSE_AZ_RX_EV_HDR_TYPE_IPV4V6_UDP:
621 		flags = EFX_PKT_UDP | EFX_CKSUM_TCPUDP;
622 		if (is_v6) {
623 			EFX_EV_QSTAT_INCR(eep, EV_RX_UDP_IPV6);
624 			flags |= EFX_PKT_IPV6;
625 		} else {
626 			EFX_EV_QSTAT_INCR(eep, EV_RX_UDP_IPV4);
627 			flags |= EFX_PKT_IPV4 | EFX_CKSUM_IPV4;
628 		}
629 		break;
630 
631 	case FSE_AZ_RX_EV_HDR_TYPE_IPV4V6_OTHER:
632 		if (is_v6) {
633 			EFX_EV_QSTAT_INCR(eep, EV_RX_OTHER_IPV6);
634 			flags = EFX_PKT_IPV6;
635 		} else {
636 			EFX_EV_QSTAT_INCR(eep, EV_RX_OTHER_IPV4);
637 			flags = EFX_PKT_IPV4 | EFX_CKSUM_IPV4;
638 		}
639 		break;
640 
641 	case FSE_AZ_RX_EV_HDR_TYPE_OTHER:
642 		EFX_EV_QSTAT_INCR(eep, EV_RX_NON_IP);
643 		flags = 0;
644 		break;
645 
646 	default:
647 		EFSYS_ASSERT(B_FALSE);
648 		flags = 0;
649 		break;
650 	}
651 
652 #if EFSYS_OPT_RX_SCATTER
653 	/* Report scatter and header/lookahead split buffer flags */
654 	if (sop)
655 		flags |= EFX_PKT_START;
656 	if (jumbo_cont)
657 		flags |= EFX_PKT_CONT;
658 #endif	/* EFSYS_OPT_RX_SCATTER */
659 
660 	/* Detect errors included in the FSF_AZ_RX_EV_PKT_OK indication */
661 	if (!ok) {
662 		ignore = falconsiena_ev_rx_not_ok(eep, eqp, label, id, &flags);
663 		if (ignore) {
664 			EFSYS_PROBE4(rx_complete, uint32_t, label, uint32_t, id,
665 			    uint32_t, size, uint16_t, flags);
666 
667 			return (B_FALSE);
668 		}
669 	}
670 
671 	/* If we're not discarding the packet then it is ok */
672 	if (~flags & EFX_DISCARD)
673 		EFX_EV_QSTAT_INCR(eep, EV_RX_OK);
674 
675 	/* Detect multicast packets that didn't match the filter */
676 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_MCAST_PKT) != 0) {
677 		EFX_EV_QSTAT_INCR(eep, EV_RX_MCAST_PKT);
678 
679 		if (EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_MCAST_HASH_MATCH) != 0) {
680 			EFX_EV_QSTAT_INCR(eep, EV_RX_MCAST_HASH_MATCH);
681 		} else {
682 			EFSYS_PROBE(mcast_mismatch);
683 			flags |= EFX_ADDR_MISMATCH;
684 		}
685 	} else {
686 		flags |= EFX_PKT_UNICAST;
687 	}
688 
689 	/*
690 	 * The packet parser in Siena can abort parsing packets under
691 	 * certain error conditions, setting the PKT_NOT_PARSED bit
692 	 * (which clears PKT_OK). If this is set, then don't trust
693 	 * the PKT_TYPE field.
694 	 */
695 	if (enp->en_family != EFX_FAMILY_FALCON && !ok) {
696 		uint32_t parse_err;
697 
698 		parse_err = EFX_QWORD_FIELD(*eqp, FSF_CZ_RX_EV_PKT_NOT_PARSED);
699 		if (parse_err != 0)
700 			flags |= EFX_CHECK_VLAN;
701 	}
702 
703 	if (~flags & EFX_CHECK_VLAN) {
704 		uint32_t pkt_type;
705 
706 		pkt_type = EFX_QWORD_FIELD(*eqp, FSF_AZ_RX_EV_PKT_TYPE);
707 		if (pkt_type >= FSE_AZ_RX_EV_PKT_TYPE_VLAN)
708 			flags |= EFX_PKT_VLAN_TAGGED;
709 	}
710 
711 	EFSYS_PROBE4(rx_complete, uint32_t, label, uint32_t, id,
712 	    uint32_t, size, uint16_t, flags);
713 
714 	EFSYS_ASSERT(eecp->eec_rx != NULL);
715 	should_abort = eecp->eec_rx(arg, label, id, size, flags);
716 
717 	return (should_abort);
718 }
719 
720 static	__checkReturn	boolean_t
721 falconsiena_ev_tx(
722 	__in		efx_evq_t *eep,
723 	__in		efx_qword_t *eqp,
724 	__in		const efx_ev_callbacks_t *eecp,
725 	__in_opt	void *arg)
726 {
727 	uint32_t id;
728 	uint32_t label;
729 	boolean_t should_abort;
730 
731 	EFX_EV_QSTAT_INCR(eep, EV_TX);
732 
733 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_COMP) != 0 &&
734 	    EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_PKT_ERR) == 0 &&
735 	    EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_PKT_TOO_BIG) == 0 &&
736 	    EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_WQ_FF_FULL) == 0) {
737 
738 		id = EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_DESC_PTR);
739 		label = EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_Q_LABEL);
740 
741 		EFSYS_PROBE2(tx_complete, uint32_t, label, uint32_t, id);
742 
743 		EFSYS_ASSERT(eecp->eec_tx != NULL);
744 		should_abort = eecp->eec_tx(arg, label, id);
745 
746 		return (should_abort);
747 	}
748 
749 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_COMP) != 0)
750 		EFSYS_PROBE3(bad_event, unsigned int, eep->ee_index,
751 			    uint32_t, EFX_QWORD_FIELD(*eqp, EFX_DWORD_1),
752 			    uint32_t, EFX_QWORD_FIELD(*eqp, EFX_DWORD_0));
753 
754 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_PKT_ERR) != 0)
755 		EFX_EV_QSTAT_INCR(eep, EV_TX_PKT_ERR);
756 
757 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_PKT_TOO_BIG) != 0)
758 		EFX_EV_QSTAT_INCR(eep, EV_TX_PKT_TOO_BIG);
759 
760 	if (EFX_QWORD_FIELD(*eqp, FSF_AZ_TX_EV_WQ_FF_FULL) != 0)
761 		EFX_EV_QSTAT_INCR(eep, EV_TX_WQ_FF_FULL);
762 
763 	EFX_EV_QSTAT_INCR(eep, EV_TX_UNEXPECTED);
764 	return (B_FALSE);
765 }
766 
767 static	__checkReturn	boolean_t
768 falconsiena_ev_global(
769 	__in		efx_evq_t *eep,
770 	__in		efx_qword_t *eqp,
771 	__in		const efx_ev_callbacks_t *eecp,
772 	__in_opt	void *arg)
773 {
774 	efx_nic_t *enp = eep->ee_enp;
775 	efx_port_t *epp = &(enp->en_port);
776 	boolean_t should_abort;
777 
778 	EFX_EV_QSTAT_INCR(eep, EV_GLOBAL);
779 	should_abort = B_FALSE;
780 
781 	/* Check for a link management event */
782 	if (EFX_QWORD_FIELD(*eqp, FSF_BZ_GLB_EV_XG_MNT_INTR) != 0) {
783 		EFX_EV_QSTAT_INCR(eep, EV_GLOBAL_MNT);
784 
785 		EFSYS_PROBE(xg_mgt);
786 
787 		epp->ep_mac_poll_needed = B_TRUE;
788 	}
789 
790 	return (should_abort);
791 }
792 
793 static	__checkReturn	boolean_t
794 falconsiena_ev_driver(
795 	__in		efx_evq_t *eep,
796 	__in		efx_qword_t *eqp,
797 	__in		const efx_ev_callbacks_t *eecp,
798 	__in_opt	void *arg)
799 {
800 	boolean_t should_abort;
801 
802 	EFX_EV_QSTAT_INCR(eep, EV_DRIVER);
803 	should_abort = B_FALSE;
804 
805 	switch (EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_SUBCODE)) {
806 	case FSE_AZ_TX_DESCQ_FLS_DONE_EV: {
807 		uint32_t txq_index;
808 
809 		EFX_EV_QSTAT_INCR(eep, EV_DRIVER_TX_DESCQ_FLS_DONE);
810 
811 		txq_index = EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_SUBDATA);
812 
813 		EFSYS_PROBE1(tx_descq_fls_done, uint32_t, txq_index);
814 
815 		EFSYS_ASSERT(eecp->eec_txq_flush_done != NULL);
816 		should_abort = eecp->eec_txq_flush_done(arg, txq_index);
817 
818 		break;
819 	}
820 	case FSE_AZ_RX_DESCQ_FLS_DONE_EV: {
821 		uint32_t rxq_index;
822 		uint32_t failed;
823 
824 		rxq_index = EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
825 		failed = EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
826 
827 		EFSYS_ASSERT(eecp->eec_rxq_flush_done != NULL);
828 		EFSYS_ASSERT(eecp->eec_rxq_flush_failed != NULL);
829 
830 		if (failed) {
831 			EFX_EV_QSTAT_INCR(eep, EV_DRIVER_RX_DESCQ_FLS_FAILED);
832 
833 			EFSYS_PROBE1(rx_descq_fls_failed, uint32_t, rxq_index);
834 
835 			should_abort = eecp->eec_rxq_flush_failed(arg,
836 								    rxq_index);
837 		} else {
838 			EFX_EV_QSTAT_INCR(eep, EV_DRIVER_RX_DESCQ_FLS_DONE);
839 
840 			EFSYS_PROBE1(rx_descq_fls_done, uint32_t, rxq_index);
841 
842 			should_abort = eecp->eec_rxq_flush_done(arg, rxq_index);
843 		}
844 
845 		break;
846 	}
847 	case FSE_AZ_EVQ_INIT_DONE_EV:
848 		EFSYS_ASSERT(eecp->eec_initialized != NULL);
849 		should_abort = eecp->eec_initialized(arg);
850 
851 		break;
852 
853 	case FSE_AZ_EVQ_NOT_EN_EV:
854 		EFSYS_PROBE(evq_not_en);
855 		break;
856 
857 	case FSE_AZ_SRM_UPD_DONE_EV: {
858 		uint32_t code;
859 
860 		EFX_EV_QSTAT_INCR(eep, EV_DRIVER_SRM_UPD_DONE);
861 
862 		code = EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_SUBDATA);
863 
864 		EFSYS_ASSERT(eecp->eec_sram != NULL);
865 		should_abort = eecp->eec_sram(arg, code);
866 
867 		break;
868 	}
869 	case FSE_AZ_WAKE_UP_EV: {
870 		uint32_t id;
871 
872 		id = EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_SUBDATA);
873 
874 		EFSYS_ASSERT(eecp->eec_wake_up != NULL);
875 		should_abort = eecp->eec_wake_up(arg, id);
876 
877 		break;
878 	}
879 	case FSE_AZ_TX_PKT_NON_TCP_UDP:
880 		EFSYS_PROBE(tx_pkt_non_tcp_udp);
881 		break;
882 
883 	case FSE_AZ_TIMER_EV: {
884 		uint32_t id;
885 
886 		id = EFX_QWORD_FIELD(*eqp, FSF_AZ_DRIVER_EV_SUBDATA);
887 
888 		EFSYS_ASSERT(eecp->eec_timer != NULL);
889 		should_abort = eecp->eec_timer(arg, id);
890 
891 		break;
892 	}
893 	case FSE_AZ_RX_DSC_ERROR_EV:
894 		EFX_EV_QSTAT_INCR(eep, EV_DRIVER_RX_DSC_ERROR);
895 
896 		EFSYS_PROBE(rx_dsc_error);
897 
898 		EFSYS_ASSERT(eecp->eec_exception != NULL);
899 		should_abort = eecp->eec_exception(arg,
900 			EFX_EXCEPTION_RX_DSC_ERROR, 0);
901 
902 		break;
903 
904 	case FSE_AZ_TX_DSC_ERROR_EV:
905 		EFX_EV_QSTAT_INCR(eep, EV_DRIVER_TX_DSC_ERROR);
906 
907 		EFSYS_PROBE(tx_dsc_error);
908 
909 		EFSYS_ASSERT(eecp->eec_exception != NULL);
910 		should_abort = eecp->eec_exception(arg,
911 			EFX_EXCEPTION_TX_DSC_ERROR, 0);
912 
913 		break;
914 
915 	default:
916 		break;
917 	}
918 
919 	return (should_abort);
920 }
921 
922 static	__checkReturn	boolean_t
923 falconsiena_ev_drv_gen(
924 	__in		efx_evq_t *eep,
925 	__in		efx_qword_t *eqp,
926 	__in		const efx_ev_callbacks_t *eecp,
927 	__in_opt	void *arg)
928 {
929 	uint32_t data;
930 	boolean_t should_abort;
931 
932 	EFX_EV_QSTAT_INCR(eep, EV_DRV_GEN);
933 
934 	data = EFX_QWORD_FIELD(*eqp, FSF_AZ_EV_DATA_DW0);
935 	if (data >= ((uint32_t)1 << 16)) {
936 		EFSYS_PROBE3(bad_event, unsigned int, eep->ee_index,
937 			    uint32_t, EFX_QWORD_FIELD(*eqp, EFX_DWORD_1),
938 			    uint32_t, EFX_QWORD_FIELD(*eqp, EFX_DWORD_0));
939 		return (B_TRUE);
940 	}
941 
942 	EFSYS_ASSERT(eecp->eec_software != NULL);
943 	should_abort = eecp->eec_software(arg, (uint16_t)data);
944 
945 	return (should_abort);
946 }
947 
948 #if EFSYS_OPT_MCDI
949 
950 static	__checkReturn	boolean_t
951 falconsiena_ev_mcdi(
952 	__in		efx_evq_t *eep,
953 	__in		efx_qword_t *eqp,
954 	__in		const efx_ev_callbacks_t *eecp,
955 	__in_opt	void *arg)
956 {
957 	efx_nic_t *enp = eep->ee_enp;
958 	unsigned code;
959 	boolean_t should_abort = B_FALSE;
960 
961 	EFSYS_ASSERT3U(enp->en_family, ==, EFX_FAMILY_SIENA);
962 
963 	if (enp->en_family != EFX_FAMILY_SIENA)
964 		goto out;
965 
966 	EFSYS_ASSERT(eecp->eec_link_change != NULL);
967 	EFSYS_ASSERT(eecp->eec_exception != NULL);
968 #if EFSYS_OPT_MON_STATS
969 	EFSYS_ASSERT(eecp->eec_monitor != NULL);
970 #endif
971 
972 	EFX_EV_QSTAT_INCR(eep, EV_MCDI_RESPONSE);
973 
974 	code = EFX_QWORD_FIELD(*eqp, MCDI_EVENT_CODE);
975 	switch (code) {
976 	case MCDI_EVENT_CODE_BADSSERT:
977 		efx_mcdi_ev_death(enp, EINTR);
978 		break;
979 
980 	case MCDI_EVENT_CODE_CMDDONE:
981 		efx_mcdi_ev_cpl(enp,
982 		    MCDI_EV_FIELD(eqp, CMDDONE_SEQ),
983 		    MCDI_EV_FIELD(eqp, CMDDONE_DATALEN),
984 		    MCDI_EV_FIELD(eqp, CMDDONE_ERRNO));
985 		break;
986 
987 	case MCDI_EVENT_CODE_LINKCHANGE: {
988 		efx_link_mode_t link_mode;
989 
990 		siena_phy_link_ev(enp, eqp, &link_mode);
991 		should_abort = eecp->eec_link_change(arg, link_mode);
992 		break;
993 	}
994 	case MCDI_EVENT_CODE_SENSOREVT: {
995 #if EFSYS_OPT_MON_STATS
996 		efx_mon_stat_t id;
997 		efx_mon_stat_value_t value;
998 		efx_rc_t rc;
999 
1000 		if ((rc = mcdi_mon_ev(enp, eqp, &id, &value)) == 0)
1001 			should_abort = eecp->eec_monitor(arg, id, value);
1002 		else if (rc == ENOTSUP) {
1003 			should_abort = eecp->eec_exception(arg,
1004 				EFX_EXCEPTION_UNKNOWN_SENSOREVT,
1005 				MCDI_EV_FIELD(eqp, DATA));
1006 		} else
1007 			EFSYS_ASSERT(rc == ENODEV);	/* Wrong port */
1008 #else
1009 		should_abort = B_FALSE;
1010 #endif
1011 		break;
1012 	}
1013 	case MCDI_EVENT_CODE_SCHEDERR:
1014 		/* Informational only */
1015 		break;
1016 
1017 	case MCDI_EVENT_CODE_REBOOT:
1018 		efx_mcdi_ev_death(enp, EIO);
1019 		break;
1020 
1021 	case MCDI_EVENT_CODE_MAC_STATS_DMA:
1022 #if EFSYS_OPT_MAC_STATS
1023 		if (eecp->eec_mac_stats != NULL) {
1024 			eecp->eec_mac_stats(arg,
1025 			    MCDI_EV_FIELD(eqp, MAC_STATS_DMA_GENERATION));
1026 		}
1027 #endif
1028 		break;
1029 
1030 	case MCDI_EVENT_CODE_FWALERT: {
1031 		uint32_t reason = MCDI_EV_FIELD(eqp, FWALERT_REASON);
1032 
1033 		if (reason == MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS)
1034 			should_abort = eecp->eec_exception(arg,
1035 				EFX_EXCEPTION_FWALERT_SRAM,
1036 				MCDI_EV_FIELD(eqp, FWALERT_DATA));
1037 		else
1038 			should_abort = eecp->eec_exception(arg,
1039 				EFX_EXCEPTION_UNKNOWN_FWALERT,
1040 				MCDI_EV_FIELD(eqp, DATA));
1041 		break;
1042 	}
1043 
1044 	default:
1045 		EFSYS_PROBE1(mc_pcol_error, int, code);
1046 		break;
1047 	}
1048 
1049 out:
1050 	return (should_abort);
1051 }
1052 
1053 #endif	/* EFSYS_OPT_MCDI */
1054 
1055 static	__checkReturn	efx_rc_t
1056 falconsiena_ev_qprime(
1057 	__in		efx_evq_t *eep,
1058 	__in		unsigned int count)
1059 {
1060 	efx_nic_t *enp = eep->ee_enp;
1061 	uint32_t rptr;
1062 	efx_dword_t dword;
1063 
1064 	rptr = count & eep->ee_mask;
1065 
1066 	EFX_POPULATE_DWORD_1(dword, FRF_AZ_EVQ_RPTR, rptr);
1067 
1068 	EFX_BAR_TBL_WRITED(enp, FR_AZ_EVQ_RPTR_REG, eep->ee_index,
1069 			    &dword, B_FALSE);
1070 
1071 	return (0);
1072 }
1073 
1074 #define	EFX_EV_BATCH	8
1075 
1076 static			void
1077 falconsiena_ev_qpoll(
1078 	__in		efx_evq_t *eep,
1079 	__inout		unsigned int *countp,
1080 	__in		const efx_ev_callbacks_t *eecp,
1081 	__in_opt	void *arg)
1082 {
1083 	efx_qword_t ev[EFX_EV_BATCH];
1084 	unsigned int batch;
1085 	unsigned int total;
1086 	unsigned int count;
1087 	unsigned int index;
1088 	size_t offset;
1089 
1090 	EFSYS_ASSERT(countp != NULL);
1091 	EFSYS_ASSERT(eecp != NULL);
1092 
1093 	count = *countp;
1094 	do {
1095 		/* Read up until the end of the batch period */
1096 		batch = EFX_EV_BATCH - (count & (EFX_EV_BATCH - 1));
1097 		offset = (count & eep->ee_mask) * sizeof (efx_qword_t);
1098 		for (total = 0; total < batch; ++total) {
1099 			EFSYS_MEM_READQ(eep->ee_esmp, offset, &(ev[total]));
1100 
1101 			if (!EFX_EV_PRESENT(ev[total]))
1102 				break;
1103 
1104 			EFSYS_PROBE3(event, unsigned int, eep->ee_index,
1105 			    uint32_t, EFX_QWORD_FIELD(ev[total], EFX_DWORD_1),
1106 			    uint32_t, EFX_QWORD_FIELD(ev[total], EFX_DWORD_0));
1107 
1108 			offset += sizeof (efx_qword_t);
1109 		}
1110 
1111 #if EFSYS_OPT_EV_PREFETCH && (EFSYS_OPT_EV_PREFETCH_PERIOD > 1)
1112 		/*
1113 		 * Prefetch the next batch when we get within PREFETCH_PERIOD
1114 		 * of a completed batch. If the batch is smaller, then prefetch
1115 		 * immediately.
1116 		 */
1117 		if (total == batch && total < EFSYS_OPT_EV_PREFETCH_PERIOD)
1118 			EFSYS_MEM_PREFETCH(eep->ee_esmp, offset);
1119 #endif	/* EFSYS_OPT_EV_PREFETCH */
1120 
1121 		/* Process the batch of events */
1122 		for (index = 0; index < total; ++index) {
1123 			boolean_t should_abort;
1124 			uint32_t code;
1125 
1126 #if EFSYS_OPT_EV_PREFETCH
1127 			/* Prefetch if we've now reached the batch period */
1128 			if (total == batch &&
1129 			    index + EFSYS_OPT_EV_PREFETCH_PERIOD == total) {
1130 				offset = (count + batch) & eep->ee_mask;
1131 				offset *= sizeof (efx_qword_t);
1132 
1133 				EFSYS_MEM_PREFETCH(eep->ee_esmp, offset);
1134 			}
1135 #endif	/* EFSYS_OPT_EV_PREFETCH */
1136 
1137 			EFX_EV_QSTAT_INCR(eep, EV_ALL);
1138 
1139 			code = EFX_QWORD_FIELD(ev[index], FSF_AZ_EV_CODE);
1140 			switch (code) {
1141 			case FSE_AZ_EV_CODE_RX_EV:
1142 				should_abort = eep->ee_rx(eep,
1143 				    &(ev[index]), eecp, arg);
1144 				break;
1145 			case FSE_AZ_EV_CODE_TX_EV:
1146 				should_abort = eep->ee_tx(eep,
1147 				    &(ev[index]), eecp, arg);
1148 				break;
1149 			case FSE_AZ_EV_CODE_DRIVER_EV:
1150 				should_abort = eep->ee_driver(eep,
1151 				    &(ev[index]), eecp, arg);
1152 				break;
1153 			case FSE_AZ_EV_CODE_DRV_GEN_EV:
1154 				should_abort = eep->ee_drv_gen(eep,
1155 				    &(ev[index]), eecp, arg);
1156 				break;
1157 #if EFSYS_OPT_MCDI
1158 			case FSE_AZ_EV_CODE_MCDI_EVRESPONSE:
1159 				should_abort = eep->ee_mcdi(eep,
1160 				    &(ev[index]), eecp, arg);
1161 				break;
1162 #endif
1163 			case FSE_AZ_EV_CODE_GLOBAL_EV:
1164 				if (eep->ee_global) {
1165 					should_abort = eep->ee_global(eep,
1166 					    &(ev[index]), eecp, arg);
1167 					break;
1168 				}
1169 				/* else fallthrough */
1170 			default:
1171 				EFSYS_PROBE3(bad_event,
1172 				    unsigned int, eep->ee_index,
1173 				    uint32_t,
1174 				    EFX_QWORD_FIELD(ev[index], EFX_DWORD_1),
1175 				    uint32_t,
1176 				    EFX_QWORD_FIELD(ev[index], EFX_DWORD_0));
1177 
1178 				EFSYS_ASSERT(eecp->eec_exception != NULL);
1179 				(void) eecp->eec_exception(arg,
1180 					EFX_EXCEPTION_EV_ERROR, code);
1181 				should_abort = B_TRUE;
1182 			}
1183 			if (should_abort) {
1184 				/* Ignore subsequent events */
1185 				total = index + 1;
1186 				break;
1187 			}
1188 		}
1189 
1190 		/*
1191 		 * Now that the hardware has most likely moved onto dma'ing
1192 		 * into the next cache line, clear the processed events. Take
1193 		 * care to only clear out events that we've processed
1194 		 */
1195 		EFX_SET_QWORD(ev[0]);
1196 		offset = (count & eep->ee_mask) * sizeof (efx_qword_t);
1197 		for (index = 0; index < total; ++index) {
1198 			EFSYS_MEM_WRITEQ(eep->ee_esmp, offset, &(ev[0]));
1199 			offset += sizeof (efx_qword_t);
1200 		}
1201 
1202 		count += total;
1203 
1204 	} while (total == batch);
1205 
1206 	*countp = count;
1207 }
1208 
1209 static		void
1210 falconsiena_ev_qpost(
1211 	__in	efx_evq_t *eep,
1212 	__in	uint16_t data)
1213 {
1214 	efx_nic_t *enp = eep->ee_enp;
1215 	efx_qword_t ev;
1216 	efx_oword_t oword;
1217 
1218 	EFX_POPULATE_QWORD_2(ev, FSF_AZ_EV_CODE, FSE_AZ_EV_CODE_DRV_GEN_EV,
1219 	    FSF_AZ_EV_DATA_DW0, (uint32_t)data);
1220 
1221 	EFX_POPULATE_OWORD_3(oword, FRF_AZ_DRV_EV_QID, eep->ee_index,
1222 	    EFX_DWORD_0, EFX_QWORD_FIELD(ev, EFX_DWORD_0),
1223 	    EFX_DWORD_1, EFX_QWORD_FIELD(ev, EFX_DWORD_1));
1224 
1225 	EFX_BAR_WRITEO(enp, FR_AZ_DRV_EV_REG, &oword);
1226 }
1227 
1228 static	__checkReturn	efx_rc_t
1229 falconsiena_ev_qmoderate(
1230 	__in		efx_evq_t *eep,
1231 	__in		unsigned int us)
1232 {
1233 	efx_nic_t *enp = eep->ee_enp;
1234 	efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
1235 	unsigned int locked;
1236 	efx_dword_t dword;
1237 	efx_rc_t rc;
1238 
1239 	if (us > encp->enc_evq_timer_max_us) {
1240 		rc = EINVAL;
1241 		goto fail1;
1242 	}
1243 
1244 	/* If the value is zero then disable the timer */
1245 	if (us == 0) {
1246 		if (enp->en_family == EFX_FAMILY_FALCON)
1247 			EFX_POPULATE_DWORD_2(dword,
1248 			    FRF_AB_TC_TIMER_MODE, FFE_AB_TIMER_MODE_DIS,
1249 			    FRF_AB_TC_TIMER_VAL, 0);
1250 		else
1251 			EFX_POPULATE_DWORD_2(dword,
1252 			    FRF_CZ_TC_TIMER_MODE, FFE_CZ_TIMER_MODE_DIS,
1253 			    FRF_CZ_TC_TIMER_VAL, 0);
1254 	} else {
1255 		uint32_t timer_val;
1256 
1257 		/* Calculate the timer value in quanta */
1258 		timer_val = us * 1000 / encp->enc_evq_timer_quantum_ns;
1259 
1260 		/* Moderation value is base 0 so we need to deduct 1 */
1261 		if (timer_val > 0)
1262 			timer_val--;
1263 
1264 		if (enp->en_family == EFX_FAMILY_FALCON)
1265 			EFX_POPULATE_DWORD_2(dword,
1266 			    FRF_AB_TC_TIMER_MODE, FFE_AB_TIMER_MODE_INT_HLDOFF,
1267 			    FRF_AB_TIMER_VAL, timer_val);
1268 		else
1269 			EFX_POPULATE_DWORD_2(dword,
1270 			    FRF_CZ_TC_TIMER_MODE, FFE_CZ_TIMER_MODE_INT_HLDOFF,
1271 			    FRF_CZ_TC_TIMER_VAL, timer_val);
1272 	}
1273 
1274 	locked = (eep->ee_index == 0) ? 1 : 0;
1275 
1276 	EFX_BAR_TBL_WRITED(enp, FR_BZ_TIMER_COMMAND_REGP0,
1277 	    eep->ee_index, &dword, locked);
1278 
1279 	return (0);
1280 
1281 fail1:
1282 	EFSYS_PROBE1(fail1, efx_rc_t, rc);
1283 
1284 	return (rc);
1285 }
1286 
1287 static	__checkReturn	efx_rc_t
1288 falconsiena_ev_qcreate(
1289 	__in		efx_nic_t *enp,
1290 	__in		unsigned int index,
1291 	__in		efsys_mem_t *esmp,
1292 	__in		size_t n,
1293 	__in		uint32_t id,
1294 	__in		efx_evq_t *eep)
1295 {
1296 	efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
1297 	uint32_t size;
1298 	efx_oword_t oword;
1299 	efx_rc_t rc;
1300 
1301 	EFX_STATIC_ASSERT(ISP2(EFX_EVQ_MAXNEVS));
1302 	EFX_STATIC_ASSERT(ISP2(EFX_EVQ_MINNEVS));
1303 
1304 	if (!ISP2(n) || (n < EFX_EVQ_MINNEVS) || (n > EFX_EVQ_MAXNEVS)) {
1305 		rc = EINVAL;
1306 		goto fail1;
1307 	}
1308 	if (index >= encp->enc_evq_limit) {
1309 		rc = EINVAL;
1310 		goto fail2;
1311 	}
1312 #if EFSYS_OPT_RX_SCALE
1313 	if (enp->en_intr.ei_type == EFX_INTR_LINE &&
1314 	    index >= EFX_MAXRSS_LEGACY) {
1315 		rc = EINVAL;
1316 		goto fail3;
1317 	}
1318 #endif
1319 	for (size = 0; (1 << size) <= (EFX_EVQ_MAXNEVS / EFX_EVQ_MINNEVS);
1320 	    size++)
1321 		if ((1 << size) == (int)(n / EFX_EVQ_MINNEVS))
1322 			break;
1323 	if (id + (1 << size) >= encp->enc_buftbl_limit) {
1324 		rc = EINVAL;
1325 		goto fail4;
1326 	}
1327 
1328 	/* Set up the handler table */
1329 	eep->ee_rx	= falconsiena_ev_rx;
1330 	eep->ee_tx	= falconsiena_ev_tx;
1331 	eep->ee_driver	= falconsiena_ev_driver;
1332 	eep->ee_global	= falconsiena_ev_global;
1333 	eep->ee_drv_gen	= falconsiena_ev_drv_gen;
1334 #if EFSYS_OPT_MCDI
1335 	eep->ee_mcdi	= falconsiena_ev_mcdi;
1336 #endif	/* EFSYS_OPT_MCDI */
1337 
1338 	/* Set up the new event queue */
1339 	if (enp->en_family != EFX_FAMILY_FALCON) {
1340 		EFX_POPULATE_OWORD_1(oword, FRF_CZ_TIMER_Q_EN, 1);
1341 		EFX_BAR_TBL_WRITEO(enp, FR_AZ_TIMER_TBL, index, &oword, B_TRUE);
1342 	}
1343 
1344 	EFX_POPULATE_OWORD_3(oword, FRF_AZ_EVQ_EN, 1, FRF_AZ_EVQ_SIZE, size,
1345 	    FRF_AZ_EVQ_BUF_BASE_ID, id);
1346 
1347 	EFX_BAR_TBL_WRITEO(enp, FR_AZ_EVQ_PTR_TBL, index, &oword, B_TRUE);
1348 
1349 	return (0);
1350 
1351 fail4:
1352 	EFSYS_PROBE(fail4);
1353 #if EFSYS_OPT_RX_SCALE
1354 fail3:
1355 	EFSYS_PROBE(fail3);
1356 #endif
1357 fail2:
1358 	EFSYS_PROBE(fail2);
1359 fail1:
1360 	EFSYS_PROBE1(fail1, efx_rc_t, rc);
1361 
1362 	return (rc);
1363 }
1364 
1365 #endif /* EFSYS_OPT_FALCON || EFSYS_OPT_SIENA */
1366 
1367 #if EFSYS_OPT_QSTATS
1368 #if EFSYS_OPT_NAMES
1369 /* START MKCONFIG GENERATED EfxEventQueueStatNamesBlock b693ddf85aee1bfd */
1370 static const char 	*__efx_ev_qstat_name[] = {
1371 	"all",
1372 	"rx",
1373 	"rx_ok",
1374 	"rx_frm_trunc",
1375 	"rx_tobe_disc",
1376 	"rx_pause_frm_err",
1377 	"rx_buf_owner_id_err",
1378 	"rx_ipv4_hdr_chksum_err",
1379 	"rx_tcp_udp_chksum_err",
1380 	"rx_eth_crc_err",
1381 	"rx_ip_frag_err",
1382 	"rx_mcast_pkt",
1383 	"rx_mcast_hash_match",
1384 	"rx_tcp_ipv4",
1385 	"rx_tcp_ipv6",
1386 	"rx_udp_ipv4",
1387 	"rx_udp_ipv6",
1388 	"rx_other_ipv4",
1389 	"rx_other_ipv6",
1390 	"rx_non_ip",
1391 	"rx_batch",
1392 	"tx",
1393 	"tx_wq_ff_full",
1394 	"tx_pkt_err",
1395 	"tx_pkt_too_big",
1396 	"tx_unexpected",
1397 	"global",
1398 	"global_mnt",
1399 	"driver",
1400 	"driver_srm_upd_done",
1401 	"driver_tx_descq_fls_done",
1402 	"driver_rx_descq_fls_done",
1403 	"driver_rx_descq_fls_failed",
1404 	"driver_rx_dsc_error",
1405 	"driver_tx_dsc_error",
1406 	"drv_gen",
1407 	"mcdi_response",
1408 };
1409 /* END MKCONFIG GENERATED EfxEventQueueStatNamesBlock */
1410 
1411 		const char *
1412 efx_ev_qstat_name(
1413 	__in	efx_nic_t *enp,
1414 	__in	unsigned int id)
1415 {
1416 	EFSYS_ASSERT3U(enp->en_magic, ==, EFX_NIC_MAGIC);
1417 	EFSYS_ASSERT3U(id, <, EV_NQSTATS);
1418 
1419 	return (__efx_ev_qstat_name[id]);
1420 }
1421 #endif	/* EFSYS_OPT_NAMES */
1422 #endif	/* EFSYS_OPT_QSTATS */
1423 
1424 #if EFSYS_OPT_FALCON || EFSYS_OPT_SIENA
1425 
1426 #if EFSYS_OPT_QSTATS
1427 static					void
1428 falconsiena_ev_qstats_update(
1429 	__in				efx_evq_t *eep,
1430 	__inout_ecount(EV_NQSTATS)	efsys_stat_t *stat)
1431 {
1432 	unsigned int id;
1433 
1434 	for (id = 0; id < EV_NQSTATS; id++) {
1435 		efsys_stat_t *essp = &stat[id];
1436 
1437 		EFSYS_STAT_INCR(essp, eep->ee_stat[id]);
1438 		eep->ee_stat[id] = 0;
1439 	}
1440 }
1441 #endif	/* EFSYS_OPT_QSTATS */
1442 
1443 static		void
1444 falconsiena_ev_qdestroy(
1445 	__in	efx_evq_t *eep)
1446 {
1447 	efx_nic_t *enp = eep->ee_enp;
1448 	efx_oword_t oword;
1449 
1450 	/* Purge event queue */
1451 	EFX_ZERO_OWORD(oword);
1452 
1453 	EFX_BAR_TBL_WRITEO(enp, FR_AZ_EVQ_PTR_TBL,
1454 	    eep->ee_index, &oword, B_TRUE);
1455 
1456 	if (enp->en_family != EFX_FAMILY_FALCON) {
1457 		EFX_ZERO_OWORD(oword);
1458 		EFX_BAR_TBL_WRITEO(enp, FR_AZ_TIMER_TBL,
1459 		    eep->ee_index, &oword, B_TRUE);
1460 	}
1461 }
1462 
1463 static		void
1464 falconsiena_ev_fini(
1465 	__in	efx_nic_t *enp)
1466 {
1467 	_NOTE(ARGUNUSED(enp))
1468 }
1469 
1470 #endif /* EFSYS_OPT_FALCON || EFSYS_OPT_SIENA */
1471