xref: /freebsd/sys/dev/sdhci/sdhci_xenon.h (revision 4fa977f854e27c93c22acfa6a3ba38f5c4959e15)
16f207f5bSLuiz Otavio O Souza /*-
26f207f5bSLuiz Otavio O Souza  * Copyright (c) 2018 Rubicon Communications, LLC (Netgate)
36f207f5bSLuiz Otavio O Souza  * All rights reserved.
46f207f5bSLuiz Otavio O Souza  *
56f207f5bSLuiz Otavio O Souza  * Redistribution and use in source and binary forms, with or without
66f207f5bSLuiz Otavio O Souza  * modification, are permitted provided that the following conditions
76f207f5bSLuiz Otavio O Souza  * are met:
86f207f5bSLuiz Otavio O Souza  * 1. Redistributions of source code must retain the above copyright
96f207f5bSLuiz Otavio O Souza  *    notice, this list of conditions and the following disclaimer.
106f207f5bSLuiz Otavio O Souza  * 2. Redistributions in binary form must reproduce the above copyright
116f207f5bSLuiz Otavio O Souza  *    notice, this list of conditions and the following disclaimer in the
126f207f5bSLuiz Otavio O Souza  *    documentation and/or other materials provided with the distribution.
136f207f5bSLuiz Otavio O Souza  *
146f207f5bSLuiz Otavio O Souza  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
156f207f5bSLuiz Otavio O Souza  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
166f207f5bSLuiz Otavio O Souza  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
176f207f5bSLuiz Otavio O Souza  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
186f207f5bSLuiz Otavio O Souza  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
196f207f5bSLuiz Otavio O Souza  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
206f207f5bSLuiz Otavio O Souza  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
216f207f5bSLuiz Otavio O Souza  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
226f207f5bSLuiz Otavio O Souza  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
236f207f5bSLuiz Otavio O Souza  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
246f207f5bSLuiz Otavio O Souza  *
256f207f5bSLuiz Otavio O Souza  * $FreeBSD$
266f207f5bSLuiz Otavio O Souza  */
276f207f5bSLuiz Otavio O Souza 
286f207f5bSLuiz Otavio O Souza /*
296f207f5bSLuiz Otavio O Souza  * Marvel Xenon SDHCI driver defines.
306f207f5bSLuiz Otavio O Souza  */
316f207f5bSLuiz Otavio O Souza 
326f207f5bSLuiz Otavio O Souza #ifndef	_SDHCI_XENON_H_
336f207f5bSLuiz Otavio O Souza #define	_SDHCI_XENON_H_
346f207f5bSLuiz Otavio O Souza 
356f207f5bSLuiz Otavio O Souza #define	XENON_LOWEST_SDCLK_FREQ			100000
366f207f5bSLuiz Otavio O Souza #define	XENON_MMC_MAX_CLK			400000000
376f207f5bSLuiz Otavio O Souza 
386f207f5bSLuiz Otavio O Souza #define	XENON_SYS_OP_CTRL			0x0108
396f207f5bSLuiz Otavio O Souza #define	 XENON_AUTO_CLKGATE_DISABLE		(1 << 20)
406f207f5bSLuiz Otavio O Souza #define	 XENON_SDCLK_IDLEOFF_ENABLE_SHIFT	8
416f207f5bSLuiz Otavio O Souza 
426f207f5bSLuiz Otavio O Souza #define	XENON_SYS_EXT_OP_CTRL			0x010C
436f207f5bSLuiz Otavio O Souza #define	 XENON_MASK_CMD_CONFLICT_ERR		(1 << 8)
446f207f5bSLuiz Otavio O Souza 
456f207f5bSLuiz Otavio O Souza #define	XENON_SLOT_EMMC_CTRL			0x0130
466f207f5bSLuiz Otavio O Souza #define	 XENON_ENABLE_DATA_STROBE		(1 << 24)
476f207f5bSLuiz Otavio O Souza #define	 XENON_ENABLE_RESP_STROBE		(1 << 25)
486f207f5bSLuiz Otavio O Souza 
49*4fa977f8SMarcin Wojtas /* Custom HS200 / HS400 Mode Select values in SDHCI_HOST_CONTROL2 register. */
50*4fa977f8SMarcin Wojtas #define	XENON_CTRL2_MMC_HS200			0x5
51*4fa977f8SMarcin Wojtas #define	XENON_CTRL2_MMC_HS400			0x6
52*4fa977f8SMarcin Wojtas 
536f207f5bSLuiz Otavio O Souza /* eMMC PHY */
546f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_REG_BASE			0x170
556f207f5bSLuiz Otavio O Souza 
566f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_TIMING_ADJUST		XENON_EMMC_PHY_REG_BASE
576f207f5bSLuiz Otavio O Souza #define	 XENON_SAMPL_INV_QSP_PHASE_SELECT	(1 << 18)
586f207f5bSLuiz Otavio O Souza #define	 XENON_TIMING_ADJUST_SDIO_MODE		(1 << 28)
596f207f5bSLuiz Otavio O Souza #define	 XENON_TIMING_ADJUST_SLOW_MODE		(1 << 29)
606f207f5bSLuiz Otavio O Souza #define	 XENON_PHY_INITIALIZATION		(1U << 31)
616f207f5bSLuiz Otavio O Souza #define	 XENON_WAIT_CYCLE_BEFORE_USING_MASK	0xF
626f207f5bSLuiz Otavio O Souza #define	 XENON_WAIT_CYCLE_BEFORE_USING_SHIFT	12
636f207f5bSLuiz Otavio O Souza #define	 XENON_FC_SYNC_EN_DURATION_MASK		0xF
646f207f5bSLuiz Otavio O Souza #define	 XENON_FC_SYNC_EN_DURATION_SHIFT	8
656f207f5bSLuiz Otavio O Souza #define	 XENON_FC_SYNC_RST_EN_DURATION_MASK	0xF
666f207f5bSLuiz Otavio O Souza #define	 XENON_FC_SYNC_RST_EN_DURATION_SHIFT	4
676f207f5bSLuiz Otavio O Souza #define	 XENON_FC_SYNC_RST_DURATION_MASK	0xF
686f207f5bSLuiz Otavio O Souza #define	 XENON_FC_SYNC_RST_DURATION_SHIFT	0
696f207f5bSLuiz Otavio O Souza 
706f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_FUNC_CONTROL		(XENON_EMMC_PHY_REG_BASE + 0x4)
716f207f5bSLuiz Otavio O Souza #define	 XENON_DQ_ASYNC_MODE			(1 << 4)
726f207f5bSLuiz Otavio O Souza #define	 XENON_CMD_DDR_MODE			(1 << 16)
736f207f5bSLuiz Otavio O Souza #define	 XENON_DQ_DDR_MODE_SHIFT		8
746f207f5bSLuiz Otavio O Souza #define	 XENON_DQ_DDR_MODE_MASK			0xFF
756f207f5bSLuiz Otavio O Souza #define	 XENON_ASYNC_DDRMODE_MASK		(1 << 23)
766f207f5bSLuiz Otavio O Souza #define	 XENON_ASYNC_DDRMODE_SHIFT		23
776f207f5bSLuiz Otavio O Souza 
786f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_PAD_CONTROL		(XENON_EMMC_PHY_REG_BASE + 0x8)
796f207f5bSLuiz Otavio O Souza #define	 XENON_FC_DQ_RECEN			(1 << 24)
806f207f5bSLuiz Otavio O Souza #define	 XENON_FC_CMD_RECEN			(1 << 25)
816f207f5bSLuiz Otavio O Souza #define	 XENON_FC_QSP_RECEN			(1 << 26)
826f207f5bSLuiz Otavio O Souza #define	 XENON_FC_QSN_RECEN			(1 << 27)
836f207f5bSLuiz Otavio O Souza #define	 XENON_OEN_QSN				(1 << 28)
846f207f5bSLuiz Otavio O Souza #define	 XENON_FC_ALL_CMOS_RECEIVER		0xF000
856f207f5bSLuiz Otavio O Souza 
866f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_PAD_CONTROL1		(XENON_EMMC_PHY_REG_BASE + 0xC)
876f207f5bSLuiz Otavio O Souza #define	 XENON_EMMC_FC_CMD_PD			(1 << 8)
886f207f5bSLuiz Otavio O Souza #define	 XENON_EMMC_FC_QSP_PD			(1 << 9)
896f207f5bSLuiz Otavio O Souza #define	 XENON_EMMC_FC_CMD_PU			(1 << 24)
906f207f5bSLuiz Otavio O Souza #define	 XENON_EMMC_FC_QSP_PU			(1 << 25)
916f207f5bSLuiz Otavio O Souza #define	 XENON_EMMC_FC_DQ_PD			0xFF
926f207f5bSLuiz Otavio O Souza #define	 XENON_EMMC_FC_DQ_PU			(0xFF << 16)
936f207f5bSLuiz Otavio O Souza 
946f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_PAD_CONTROL2		(XENON_EMMC_PHY_REG_BASE + 0x10)
956f207f5bSLuiz Otavio O Souza #define	 XENON_ZNR_MASK				0x1F
966f207f5bSLuiz Otavio O Souza #define	 XENON_ZNR_SHIFT			8
976f207f5bSLuiz Otavio O Souza #define	 XENON_ZPR_MASK				0x1F
986f207f5bSLuiz Otavio O Souza #define	 XENON_ZNR_DEF_VALUE			0xF
996f207f5bSLuiz Otavio O Souza #define	 XENON_ZPR_DEF_VALUE			0xF
1006f207f5bSLuiz Otavio O Souza 
1016f207f5bSLuiz Otavio O Souza #define	XENON_EMMC_PHY_LOGIC_TIMING_ADJUST	(XENON_EMMC_PHY_REG_BASE + 0x18)
1026f207f5bSLuiz Otavio O Souza #define	 XENON_LOGIC_TIMING_VALUE		0x00AA8977
1036f207f5bSLuiz Otavio O Souza 
1046f207f5bSLuiz Otavio O Souza #endif	/* _SDHCI_XENON_H_ */
105