1d6b3aaf8SOleksandr Tymoshenko /*- 2d6b3aaf8SOleksandr Tymoshenko * Copyright (c) 2008 Alexander Motin <mav@FreeBSD.org> 3d6b3aaf8SOleksandr Tymoshenko * All rights reserved. 4d6b3aaf8SOleksandr Tymoshenko * 5d6b3aaf8SOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without 6d6b3aaf8SOleksandr Tymoshenko * modification, are permitted provided that the following conditions 7d6b3aaf8SOleksandr Tymoshenko * are met: 8d6b3aaf8SOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright 9d6b3aaf8SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer. 10d6b3aaf8SOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright 11d6b3aaf8SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the 12d6b3aaf8SOleksandr Tymoshenko * documentation and/or other materials provided with the distribution. 13d6b3aaf8SOleksandr Tymoshenko * 14d6b3aaf8SOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 15d6b3aaf8SOleksandr Tymoshenko * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 16d6b3aaf8SOleksandr Tymoshenko * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 17d6b3aaf8SOleksandr Tymoshenko * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 18d6b3aaf8SOleksandr Tymoshenko * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 19d6b3aaf8SOleksandr Tymoshenko * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 20d6b3aaf8SOleksandr Tymoshenko * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 21d6b3aaf8SOleksandr Tymoshenko * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 22d6b3aaf8SOleksandr Tymoshenko * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 23d6b3aaf8SOleksandr Tymoshenko * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 24d6b3aaf8SOleksandr Tymoshenko */ 25d6b3aaf8SOleksandr Tymoshenko 26d6b3aaf8SOleksandr Tymoshenko #include <sys/cdefs.h> 27d6b3aaf8SOleksandr Tymoshenko __FBSDID("$FreeBSD$"); 28d6b3aaf8SOleksandr Tymoshenko 29d6b3aaf8SOleksandr Tymoshenko #include <sys/param.h> 30d6b3aaf8SOleksandr Tymoshenko #include <sys/systm.h> 31d6b3aaf8SOleksandr Tymoshenko #include <sys/bus.h> 32d6b3aaf8SOleksandr Tymoshenko #include <sys/conf.h> 33d6b3aaf8SOleksandr Tymoshenko #include <sys/kernel.h> 34d6b3aaf8SOleksandr Tymoshenko #include <sys/lock.h> 35d6b3aaf8SOleksandr Tymoshenko #include <sys/module.h> 36d6b3aaf8SOleksandr Tymoshenko #include <sys/mutex.h> 37d6b3aaf8SOleksandr Tymoshenko #include <sys/resource.h> 38d6b3aaf8SOleksandr Tymoshenko #include <sys/rman.h> 39d6b3aaf8SOleksandr Tymoshenko #include <sys/sysctl.h> 40d6b3aaf8SOleksandr Tymoshenko #include <sys/taskqueue.h> 41d6b3aaf8SOleksandr Tymoshenko 42d6b3aaf8SOleksandr Tymoshenko #include <dev/pci/pcireg.h> 43d6b3aaf8SOleksandr Tymoshenko #include <dev/pci/pcivar.h> 44d6b3aaf8SOleksandr Tymoshenko 45d6b3aaf8SOleksandr Tymoshenko #include <machine/bus.h> 46d6b3aaf8SOleksandr Tymoshenko #include <machine/resource.h> 47d6b3aaf8SOleksandr Tymoshenko #include <machine/stdarg.h> 48d6b3aaf8SOleksandr Tymoshenko 49d6b3aaf8SOleksandr Tymoshenko #include <dev/mmc/bridge.h> 50d6b3aaf8SOleksandr Tymoshenko #include <dev/mmc/mmcreg.h> 51d6b3aaf8SOleksandr Tymoshenko #include <dev/mmc/mmcbrvar.h> 52d6b3aaf8SOleksandr Tymoshenko 53d6b3aaf8SOleksandr Tymoshenko #include "sdhci.h" 54d6b3aaf8SOleksandr Tymoshenko #include "mmcbr_if.h" 55d6b3aaf8SOleksandr Tymoshenko #include "sdhci_if.h" 56d6b3aaf8SOleksandr Tymoshenko 57d6b3aaf8SOleksandr Tymoshenko /* 58d6b3aaf8SOleksandr Tymoshenko * PCI registers 59d6b3aaf8SOleksandr Tymoshenko */ 60d6b3aaf8SOleksandr Tymoshenko 61d6b3aaf8SOleksandr Tymoshenko #define PCI_SDHCI_IFPIO 0x00 62d6b3aaf8SOleksandr Tymoshenko #define PCI_SDHCI_IFDMA 0x01 63d6b3aaf8SOleksandr Tymoshenko #define PCI_SDHCI_IFVENDOR 0x02 64d6b3aaf8SOleksandr Tymoshenko 65d6b3aaf8SOleksandr Tymoshenko #define PCI_SLOT_INFO 0x40 /* 8 bits */ 66d6b3aaf8SOleksandr Tymoshenko #define PCI_SLOT_INFO_SLOTS(x) (((x >> 4) & 7) + 1) 67d6b3aaf8SOleksandr Tymoshenko #define PCI_SLOT_INFO_FIRST_BAR(x) ((x) & 7) 68d6b3aaf8SOleksandr Tymoshenko 69d6b3aaf8SOleksandr Tymoshenko /* 70d6b3aaf8SOleksandr Tymoshenko * RICOH specific PCI registers 71d6b3aaf8SOleksandr Tymoshenko */ 72d6b3aaf8SOleksandr Tymoshenko #define SDHC_PCI_MODE_KEY 0xf9 73d6b3aaf8SOleksandr Tymoshenko #define SDHC_PCI_MODE 0x150 74d6b3aaf8SOleksandr Tymoshenko #define SDHC_PCI_MODE_SD20 0x10 75d6b3aaf8SOleksandr Tymoshenko #define SDHC_PCI_BASE_FREQ_KEY 0xfc 76d6b3aaf8SOleksandr Tymoshenko #define SDHC_PCI_BASE_FREQ 0xe1 77d6b3aaf8SOleksandr Tymoshenko 78d6b3aaf8SOleksandr Tymoshenko static const struct sdhci_device { 79d6b3aaf8SOleksandr Tymoshenko uint32_t model; 80d6b3aaf8SOleksandr Tymoshenko uint16_t subvendor; 81*f0d2731dSMarius Strobl const char *desc; 82d6b3aaf8SOleksandr Tymoshenko u_int quirks; 83d6b3aaf8SOleksandr Tymoshenko } sdhci_devices[] = { 84d6b3aaf8SOleksandr Tymoshenko { 0x08221180, 0xffff, "RICOH R5C822 SD", 85d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_FORCE_DMA }, 86d6b3aaf8SOleksandr Tymoshenko { 0xe8221180, 0xffff, "RICOH SD", 87d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_FORCE_DMA }, 88d6b3aaf8SOleksandr Tymoshenko { 0xe8231180, 0xffff, "RICOH R5CE823 SD", 89d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_LOWER_FREQUENCY }, 90d6b3aaf8SOleksandr Tymoshenko { 0x8034104c, 0xffff, "TI XX21/XX11 SD", 91d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_FORCE_DMA }, 92d6b3aaf8SOleksandr Tymoshenko { 0x05501524, 0xffff, "ENE CB712 SD", 93d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_BROKEN_TIMINGS }, 94d6b3aaf8SOleksandr Tymoshenko { 0x05511524, 0xffff, "ENE CB712 SD 2", 95d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_BROKEN_TIMINGS }, 96d6b3aaf8SOleksandr Tymoshenko { 0x07501524, 0xffff, "ENE CB714 SD", 97d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_RESET_ON_IOS | 98d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_BROKEN_TIMINGS }, 99d6b3aaf8SOleksandr Tymoshenko { 0x07511524, 0xffff, "ENE CB714 SD 2", 100d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_RESET_ON_IOS | 101d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_BROKEN_TIMINGS }, 102d6b3aaf8SOleksandr Tymoshenko { 0x410111ab, 0xffff, "Marvell CaFe SD", 103d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_INCR_TIMEOUT_CONTROL }, 104d6b3aaf8SOleksandr Tymoshenko { 0x2381197B, 0xffff, "JMicron JMB38X SD", 105d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_32BIT_DMA_SIZE | 106d6b3aaf8SOleksandr Tymoshenko SDHCI_QUIRK_RESET_AFTER_REQUEST }, 107d6b3aaf8SOleksandr Tymoshenko { 0, 0xffff, NULL, 108d6b3aaf8SOleksandr Tymoshenko 0 } 109d6b3aaf8SOleksandr Tymoshenko }; 110d6b3aaf8SOleksandr Tymoshenko 111d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc { 112d6b3aaf8SOleksandr Tymoshenko device_t dev; /* Controller device */ 113d6b3aaf8SOleksandr Tymoshenko u_int quirks; /* Chip specific quirks */ 114d6b3aaf8SOleksandr Tymoshenko struct resource *irq_res; /* IRQ resource */ 115d6b3aaf8SOleksandr Tymoshenko void *intrhand; /* Interrupt handle */ 116d6b3aaf8SOleksandr Tymoshenko 117d6b3aaf8SOleksandr Tymoshenko int num_slots; /* Number of slots on this controller */ 118d6b3aaf8SOleksandr Tymoshenko struct sdhci_slot slots[6]; 119d6b3aaf8SOleksandr Tymoshenko struct resource *mem_res[6]; /* Memory resource */ 120d6b3aaf8SOleksandr Tymoshenko }; 121d6b3aaf8SOleksandr Tymoshenko 122*f0d2731dSMarius Strobl static int sdhci_enable_msi = 1; 123*f0d2731dSMarius Strobl SYSCTL_INT(_hw_sdhci, OID_AUTO, enable_msi, CTLFLAG_RDTUN, &sdhci_enable_msi, 124*f0d2731dSMarius Strobl 0, "Enable MSI interrupts"); 125d6b3aaf8SOleksandr Tymoshenko 126d6b3aaf8SOleksandr Tymoshenko static uint8_t 127d6b3aaf8SOleksandr Tymoshenko sdhci_pci_read_1(device_t dev, struct sdhci_slot *slot, bus_size_t off) 128d6b3aaf8SOleksandr Tymoshenko { 129d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 130d6b3aaf8SOleksandr Tymoshenko 131d6b3aaf8SOleksandr Tymoshenko bus_barrier(sc->mem_res[slot->num], 0, 0xFF, 132d6b3aaf8SOleksandr Tymoshenko BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 133d6b3aaf8SOleksandr Tymoshenko return bus_read_1(sc->mem_res[slot->num], off); 134d6b3aaf8SOleksandr Tymoshenko } 135d6b3aaf8SOleksandr Tymoshenko 136d6b3aaf8SOleksandr Tymoshenko static void 137d6b3aaf8SOleksandr Tymoshenko sdhci_pci_write_1(device_t dev, struct sdhci_slot *slot, bus_size_t off, uint8_t val) 138d6b3aaf8SOleksandr Tymoshenko { 139d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 140d6b3aaf8SOleksandr Tymoshenko 141d6b3aaf8SOleksandr Tymoshenko bus_barrier(sc->mem_res[slot->num], 0, 0xFF, 142d6b3aaf8SOleksandr Tymoshenko BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 143d6b3aaf8SOleksandr Tymoshenko bus_write_1(sc->mem_res[slot->num], off, val); 144d6b3aaf8SOleksandr Tymoshenko } 145d6b3aaf8SOleksandr Tymoshenko 146d6b3aaf8SOleksandr Tymoshenko static uint16_t 147d6b3aaf8SOleksandr Tymoshenko sdhci_pci_read_2(device_t dev, struct sdhci_slot *slot, bus_size_t off) 148d6b3aaf8SOleksandr Tymoshenko { 149d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 150d6b3aaf8SOleksandr Tymoshenko 151d6b3aaf8SOleksandr Tymoshenko bus_barrier(sc->mem_res[slot->num], 0, 0xFF, 152d6b3aaf8SOleksandr Tymoshenko BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 153d6b3aaf8SOleksandr Tymoshenko return bus_read_2(sc->mem_res[slot->num], off); 154d6b3aaf8SOleksandr Tymoshenko } 155d6b3aaf8SOleksandr Tymoshenko 156d6b3aaf8SOleksandr Tymoshenko static void 157d6b3aaf8SOleksandr Tymoshenko sdhci_pci_write_2(device_t dev, struct sdhci_slot *slot, bus_size_t off, uint16_t val) 158d6b3aaf8SOleksandr Tymoshenko { 159d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 160d6b3aaf8SOleksandr Tymoshenko 161d6b3aaf8SOleksandr Tymoshenko bus_barrier(sc->mem_res[slot->num], 0, 0xFF, 162d6b3aaf8SOleksandr Tymoshenko BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 163d6b3aaf8SOleksandr Tymoshenko bus_write_2(sc->mem_res[slot->num], off, val); 164d6b3aaf8SOleksandr Tymoshenko } 165d6b3aaf8SOleksandr Tymoshenko 166d6b3aaf8SOleksandr Tymoshenko static uint32_t 167d6b3aaf8SOleksandr Tymoshenko sdhci_pci_read_4(device_t dev, struct sdhci_slot *slot, bus_size_t off) 168d6b3aaf8SOleksandr Tymoshenko { 169d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 170d6b3aaf8SOleksandr Tymoshenko 171d6b3aaf8SOleksandr Tymoshenko bus_barrier(sc->mem_res[slot->num], 0, 0xFF, 172d6b3aaf8SOleksandr Tymoshenko BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 173d6b3aaf8SOleksandr Tymoshenko return bus_read_4(sc->mem_res[slot->num], off); 174d6b3aaf8SOleksandr Tymoshenko } 175d6b3aaf8SOleksandr Tymoshenko 176d6b3aaf8SOleksandr Tymoshenko static void 177d6b3aaf8SOleksandr Tymoshenko sdhci_pci_write_4(device_t dev, struct sdhci_slot *slot, bus_size_t off, uint32_t val) 178d6b3aaf8SOleksandr Tymoshenko { 179d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 180d6b3aaf8SOleksandr Tymoshenko 181d6b3aaf8SOleksandr Tymoshenko bus_barrier(sc->mem_res[slot->num], 0, 0xFF, 182d6b3aaf8SOleksandr Tymoshenko BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE); 183d6b3aaf8SOleksandr Tymoshenko bus_write_4(sc->mem_res[slot->num], off, val); 184d6b3aaf8SOleksandr Tymoshenko } 185d6b3aaf8SOleksandr Tymoshenko 186d6b3aaf8SOleksandr Tymoshenko static void 187d6b3aaf8SOleksandr Tymoshenko sdhci_pci_read_multi_4(device_t dev, struct sdhci_slot *slot, 188d6b3aaf8SOleksandr Tymoshenko bus_size_t off, uint32_t *data, bus_size_t count) 189d6b3aaf8SOleksandr Tymoshenko { 190d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 191d6b3aaf8SOleksandr Tymoshenko 192d6b3aaf8SOleksandr Tymoshenko bus_read_multi_stream_4(sc->mem_res[slot->num], off, data, count); 193d6b3aaf8SOleksandr Tymoshenko } 194d6b3aaf8SOleksandr Tymoshenko 195d6b3aaf8SOleksandr Tymoshenko static void 196d6b3aaf8SOleksandr Tymoshenko sdhci_pci_write_multi_4(device_t dev, struct sdhci_slot *slot, 197d6b3aaf8SOleksandr Tymoshenko bus_size_t off, uint32_t *data, bus_size_t count) 198d6b3aaf8SOleksandr Tymoshenko { 199d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 200d6b3aaf8SOleksandr Tymoshenko 201d6b3aaf8SOleksandr Tymoshenko bus_write_multi_stream_4(sc->mem_res[slot->num], off, data, count); 202d6b3aaf8SOleksandr Tymoshenko } 203d6b3aaf8SOleksandr Tymoshenko 204d6b3aaf8SOleksandr Tymoshenko static void sdhci_pci_intr(void *arg); 205d6b3aaf8SOleksandr Tymoshenko 206d6b3aaf8SOleksandr Tymoshenko static void 207d6b3aaf8SOleksandr Tymoshenko sdhci_lower_frequency(device_t dev) 208d6b3aaf8SOleksandr Tymoshenko { 209d6b3aaf8SOleksandr Tymoshenko 210d6b3aaf8SOleksandr Tymoshenko /* Enable SD2.0 mode. */ 211d6b3aaf8SOleksandr Tymoshenko pci_write_config(dev, SDHC_PCI_MODE_KEY, 0xfc, 1); 212d6b3aaf8SOleksandr Tymoshenko pci_write_config(dev, SDHC_PCI_MODE, SDHC_PCI_MODE_SD20, 1); 213d6b3aaf8SOleksandr Tymoshenko pci_write_config(dev, SDHC_PCI_MODE_KEY, 0x00, 1); 214d6b3aaf8SOleksandr Tymoshenko 215d6b3aaf8SOleksandr Tymoshenko /* 216d6b3aaf8SOleksandr Tymoshenko * Some SD/MMC cards don't work with the default base 217d6b3aaf8SOleksandr Tymoshenko * clock frequency of 200MHz. Lower it to 50Hz. 218d6b3aaf8SOleksandr Tymoshenko */ 219d6b3aaf8SOleksandr Tymoshenko pci_write_config(dev, SDHC_PCI_BASE_FREQ_KEY, 0x01, 1); 220d6b3aaf8SOleksandr Tymoshenko pci_write_config(dev, SDHC_PCI_BASE_FREQ, 50, 1); 221d6b3aaf8SOleksandr Tymoshenko pci_write_config(dev, SDHC_PCI_BASE_FREQ_KEY, 0x00, 1); 222d6b3aaf8SOleksandr Tymoshenko } 223d6b3aaf8SOleksandr Tymoshenko 224d6b3aaf8SOleksandr Tymoshenko static int 225d6b3aaf8SOleksandr Tymoshenko sdhci_pci_probe(device_t dev) 226d6b3aaf8SOleksandr Tymoshenko { 227d6b3aaf8SOleksandr Tymoshenko uint32_t model; 228d6b3aaf8SOleksandr Tymoshenko uint16_t subvendor; 229d6b3aaf8SOleksandr Tymoshenko uint8_t class, subclass; 230d6b3aaf8SOleksandr Tymoshenko int i, result; 231d6b3aaf8SOleksandr Tymoshenko 232d6b3aaf8SOleksandr Tymoshenko model = (uint32_t)pci_get_device(dev) << 16; 233d6b3aaf8SOleksandr Tymoshenko model |= (uint32_t)pci_get_vendor(dev) & 0x0000ffff; 234d6b3aaf8SOleksandr Tymoshenko subvendor = pci_get_subvendor(dev); 235d6b3aaf8SOleksandr Tymoshenko class = pci_get_class(dev); 236d6b3aaf8SOleksandr Tymoshenko subclass = pci_get_subclass(dev); 237d6b3aaf8SOleksandr Tymoshenko 238d6b3aaf8SOleksandr Tymoshenko result = ENXIO; 239d6b3aaf8SOleksandr Tymoshenko for (i = 0; sdhci_devices[i].model != 0; i++) { 240d6b3aaf8SOleksandr Tymoshenko if (sdhci_devices[i].model == model && 241d6b3aaf8SOleksandr Tymoshenko (sdhci_devices[i].subvendor == 0xffff || 242d6b3aaf8SOleksandr Tymoshenko sdhci_devices[i].subvendor == subvendor)) { 243d6b3aaf8SOleksandr Tymoshenko device_set_desc(dev, sdhci_devices[i].desc); 244d6b3aaf8SOleksandr Tymoshenko result = BUS_PROBE_DEFAULT; 245d6b3aaf8SOleksandr Tymoshenko break; 246d6b3aaf8SOleksandr Tymoshenko } 247d6b3aaf8SOleksandr Tymoshenko } 248d6b3aaf8SOleksandr Tymoshenko if (result == ENXIO && class == PCIC_BASEPERIPH && 249d6b3aaf8SOleksandr Tymoshenko subclass == PCIS_BASEPERIPH_SDHC) { 250d6b3aaf8SOleksandr Tymoshenko device_set_desc(dev, "Generic SD HCI"); 251d6b3aaf8SOleksandr Tymoshenko result = BUS_PROBE_GENERIC; 252d6b3aaf8SOleksandr Tymoshenko } 253d6b3aaf8SOleksandr Tymoshenko 254d6b3aaf8SOleksandr Tymoshenko return (result); 255d6b3aaf8SOleksandr Tymoshenko } 256d6b3aaf8SOleksandr Tymoshenko 257d6b3aaf8SOleksandr Tymoshenko static int 258d6b3aaf8SOleksandr Tymoshenko sdhci_pci_attach(device_t dev) 259d6b3aaf8SOleksandr Tymoshenko { 260d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 261d6b3aaf8SOleksandr Tymoshenko uint32_t model; 262d6b3aaf8SOleksandr Tymoshenko uint16_t subvendor; 263d6b3aaf8SOleksandr Tymoshenko uint8_t class, subclass, progif; 264*f0d2731dSMarius Strobl int bar, err, rid, slots, i; 265d6b3aaf8SOleksandr Tymoshenko 266d6b3aaf8SOleksandr Tymoshenko sc->dev = dev; 267d6b3aaf8SOleksandr Tymoshenko model = (uint32_t)pci_get_device(dev) << 16; 268d6b3aaf8SOleksandr Tymoshenko model |= (uint32_t)pci_get_vendor(dev) & 0x0000ffff; 269d6b3aaf8SOleksandr Tymoshenko subvendor = pci_get_subvendor(dev); 270d6b3aaf8SOleksandr Tymoshenko class = pci_get_class(dev); 271d6b3aaf8SOleksandr Tymoshenko subclass = pci_get_subclass(dev); 272d6b3aaf8SOleksandr Tymoshenko progif = pci_get_progif(dev); 273d6b3aaf8SOleksandr Tymoshenko /* Apply chip specific quirks. */ 274d6b3aaf8SOleksandr Tymoshenko for (i = 0; sdhci_devices[i].model != 0; i++) { 275d6b3aaf8SOleksandr Tymoshenko if (sdhci_devices[i].model == model && 276d6b3aaf8SOleksandr Tymoshenko (sdhci_devices[i].subvendor == 0xffff || 277d6b3aaf8SOleksandr Tymoshenko sdhci_devices[i].subvendor == subvendor)) { 278d6b3aaf8SOleksandr Tymoshenko sc->quirks = sdhci_devices[i].quirks; 279d6b3aaf8SOleksandr Tymoshenko break; 280d6b3aaf8SOleksandr Tymoshenko } 281d6b3aaf8SOleksandr Tymoshenko } 282d6b3aaf8SOleksandr Tymoshenko /* Some controllers need to be bumped into the right mode. */ 283d6b3aaf8SOleksandr Tymoshenko if (sc->quirks & SDHCI_QUIRK_LOWER_FREQUENCY) 284d6b3aaf8SOleksandr Tymoshenko sdhci_lower_frequency(dev); 285d6b3aaf8SOleksandr Tymoshenko /* Read slots info from PCI registers. */ 286d6b3aaf8SOleksandr Tymoshenko slots = pci_read_config(dev, PCI_SLOT_INFO, 1); 287d6b3aaf8SOleksandr Tymoshenko bar = PCI_SLOT_INFO_FIRST_BAR(slots); 288d6b3aaf8SOleksandr Tymoshenko slots = PCI_SLOT_INFO_SLOTS(slots); 289d6b3aaf8SOleksandr Tymoshenko if (slots > 6 || bar > 5) { 290d6b3aaf8SOleksandr Tymoshenko device_printf(dev, "Incorrect slots information (%d, %d).\n", 291d6b3aaf8SOleksandr Tymoshenko slots, bar); 292d6b3aaf8SOleksandr Tymoshenko return (EINVAL); 293d6b3aaf8SOleksandr Tymoshenko } 294d6b3aaf8SOleksandr Tymoshenko /* Allocate IRQ. */ 295*f0d2731dSMarius Strobl i = 1; 296*f0d2731dSMarius Strobl rid = 0; 297*f0d2731dSMarius Strobl if (sdhci_enable_msi != 0 && pci_alloc_msi(dev, &i) == 0) 298*f0d2731dSMarius Strobl rid = 1; 299*f0d2731dSMarius Strobl sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 300*f0d2731dSMarius Strobl RF_ACTIVE | (rid != 0 ? 0 : RF_SHAREABLE)); 301d6b3aaf8SOleksandr Tymoshenko if (sc->irq_res == NULL) { 302d6b3aaf8SOleksandr Tymoshenko device_printf(dev, "Can't allocate IRQ\n"); 303*f0d2731dSMarius Strobl pci_release_msi(dev); 304d6b3aaf8SOleksandr Tymoshenko return (ENOMEM); 305d6b3aaf8SOleksandr Tymoshenko } 306d6b3aaf8SOleksandr Tymoshenko /* Scan all slots. */ 307d6b3aaf8SOleksandr Tymoshenko for (i = 0; i < slots; i++) { 308d6b3aaf8SOleksandr Tymoshenko struct sdhci_slot *slot = &sc->slots[sc->num_slots]; 309d6b3aaf8SOleksandr Tymoshenko 310d6b3aaf8SOleksandr Tymoshenko /* Allocate memory. */ 311*f0d2731dSMarius Strobl rid = PCIR_BAR(bar + i); 312*f0d2731dSMarius Strobl sc->mem_res[i] = bus_alloc_resource(dev, SYS_RES_MEMORY, 313*f0d2731dSMarius Strobl &rid, 0ul, ~0ul, 0x100, RF_ACTIVE); 314d6b3aaf8SOleksandr Tymoshenko if (sc->mem_res[i] == NULL) { 315d6b3aaf8SOleksandr Tymoshenko device_printf(dev, "Can't allocate memory for slot %d\n", i); 316d6b3aaf8SOleksandr Tymoshenko continue; 317d6b3aaf8SOleksandr Tymoshenko } 318d6b3aaf8SOleksandr Tymoshenko 319d6b3aaf8SOleksandr Tymoshenko if (sdhci_init_slot(dev, slot, i) != 0) 320d6b3aaf8SOleksandr Tymoshenko continue; 321d6b3aaf8SOleksandr Tymoshenko 322d6b3aaf8SOleksandr Tymoshenko sc->num_slots++; 323d6b3aaf8SOleksandr Tymoshenko } 324d6b3aaf8SOleksandr Tymoshenko device_printf(dev, "%d slot(s) allocated\n", sc->num_slots); 325d6b3aaf8SOleksandr Tymoshenko /* Activate the interrupt */ 326d6b3aaf8SOleksandr Tymoshenko err = bus_setup_intr(dev, sc->irq_res, INTR_TYPE_MISC | INTR_MPSAFE, 327d6b3aaf8SOleksandr Tymoshenko NULL, sdhci_pci_intr, sc, &sc->intrhand); 328d6b3aaf8SOleksandr Tymoshenko if (err) 329d6b3aaf8SOleksandr Tymoshenko device_printf(dev, "Can't setup IRQ\n"); 330d6b3aaf8SOleksandr Tymoshenko pci_enable_busmaster(dev); 331d6b3aaf8SOleksandr Tymoshenko /* Process cards detection. */ 332d6b3aaf8SOleksandr Tymoshenko for (i = 0; i < sc->num_slots; i++) { 333d6b3aaf8SOleksandr Tymoshenko struct sdhci_slot *slot = &sc->slots[i]; 334d6b3aaf8SOleksandr Tymoshenko 335d6b3aaf8SOleksandr Tymoshenko sdhci_start_slot(slot); 336d6b3aaf8SOleksandr Tymoshenko } 337d6b3aaf8SOleksandr Tymoshenko 338d6b3aaf8SOleksandr Tymoshenko return (0); 339d6b3aaf8SOleksandr Tymoshenko } 340d6b3aaf8SOleksandr Tymoshenko 341d6b3aaf8SOleksandr Tymoshenko static int 342d6b3aaf8SOleksandr Tymoshenko sdhci_pci_detach(device_t dev) 343d6b3aaf8SOleksandr Tymoshenko { 344d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 345d6b3aaf8SOleksandr Tymoshenko int i; 346d6b3aaf8SOleksandr Tymoshenko 347d6b3aaf8SOleksandr Tymoshenko bus_teardown_intr(dev, sc->irq_res, sc->intrhand); 348d6b3aaf8SOleksandr Tymoshenko bus_release_resource(dev, SYS_RES_IRQ, 349*f0d2731dSMarius Strobl rman_get_rid(sc->irq_res), sc->irq_res); 350*f0d2731dSMarius Strobl pci_release_msi(dev); 351d6b3aaf8SOleksandr Tymoshenko 352d6b3aaf8SOleksandr Tymoshenko for (i = 0; i < sc->num_slots; i++) { 353d6b3aaf8SOleksandr Tymoshenko struct sdhci_slot *slot = &sc->slots[i]; 354d6b3aaf8SOleksandr Tymoshenko 355d6b3aaf8SOleksandr Tymoshenko sdhci_cleanup_slot(slot); 356d6b3aaf8SOleksandr Tymoshenko bus_release_resource(dev, SYS_RES_MEMORY, 357*f0d2731dSMarius Strobl rman_get_rid(sc->mem_res[i]), sc->mem_res[i]); 358d6b3aaf8SOleksandr Tymoshenko } 359d6b3aaf8SOleksandr Tymoshenko return (0); 360d6b3aaf8SOleksandr Tymoshenko } 361d6b3aaf8SOleksandr Tymoshenko 362d6b3aaf8SOleksandr Tymoshenko static int 363d6b3aaf8SOleksandr Tymoshenko sdhci_pci_suspend(device_t dev) 364d6b3aaf8SOleksandr Tymoshenko { 365d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 366d6b3aaf8SOleksandr Tymoshenko int i, err; 367d6b3aaf8SOleksandr Tymoshenko 368d6b3aaf8SOleksandr Tymoshenko err = bus_generic_suspend(dev); 369d6b3aaf8SOleksandr Tymoshenko if (err) 370d6b3aaf8SOleksandr Tymoshenko return (err); 371d6b3aaf8SOleksandr Tymoshenko for (i = 0; i < sc->num_slots; i++) 372d6b3aaf8SOleksandr Tymoshenko sdhci_generic_suspend(&sc->slots[i]); 373d6b3aaf8SOleksandr Tymoshenko return (0); 374d6b3aaf8SOleksandr Tymoshenko } 375d6b3aaf8SOleksandr Tymoshenko 376d6b3aaf8SOleksandr Tymoshenko static int 377d6b3aaf8SOleksandr Tymoshenko sdhci_pci_resume(device_t dev) 378d6b3aaf8SOleksandr Tymoshenko { 379d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = device_get_softc(dev); 380d6b3aaf8SOleksandr Tymoshenko int i; 381d6b3aaf8SOleksandr Tymoshenko 382d6b3aaf8SOleksandr Tymoshenko for (i = 0; i < sc->num_slots; i++) 383d6b3aaf8SOleksandr Tymoshenko sdhci_generic_resume(&sc->slots[i]); 384d6b3aaf8SOleksandr Tymoshenko return (bus_generic_resume(dev)); 385d6b3aaf8SOleksandr Tymoshenko } 386d6b3aaf8SOleksandr Tymoshenko 387d6b3aaf8SOleksandr Tymoshenko static void 388d6b3aaf8SOleksandr Tymoshenko sdhci_pci_intr(void *arg) 389d6b3aaf8SOleksandr Tymoshenko { 390d6b3aaf8SOleksandr Tymoshenko struct sdhci_pci_softc *sc = (struct sdhci_pci_softc *)arg; 391d6b3aaf8SOleksandr Tymoshenko int i; 392d6b3aaf8SOleksandr Tymoshenko 393d6b3aaf8SOleksandr Tymoshenko for (i = 0; i < sc->num_slots; i++) { 394d6b3aaf8SOleksandr Tymoshenko struct sdhci_slot *slot = &sc->slots[i]; 395d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(slot); 396d6b3aaf8SOleksandr Tymoshenko } 397d6b3aaf8SOleksandr Tymoshenko } 398d6b3aaf8SOleksandr Tymoshenko 399d6b3aaf8SOleksandr Tymoshenko static device_method_t sdhci_methods[] = { 400d6b3aaf8SOleksandr Tymoshenko /* device_if */ 401d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(device_probe, sdhci_pci_probe), 402d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(device_attach, sdhci_pci_attach), 403d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(device_detach, sdhci_pci_detach), 404d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(device_suspend, sdhci_pci_suspend), 405d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(device_resume, sdhci_pci_resume), 406d6b3aaf8SOleksandr Tymoshenko 407d6b3aaf8SOleksandr Tymoshenko /* Bus interface */ 408d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(bus_read_ivar, sdhci_generic_read_ivar), 409d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(bus_write_ivar, sdhci_generic_write_ivar), 410d6b3aaf8SOleksandr Tymoshenko 411d6b3aaf8SOleksandr Tymoshenko /* mmcbr_if */ 412d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(mmcbr_update_ios, sdhci_generic_update_ios), 413d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(mmcbr_request, sdhci_generic_request), 414d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(mmcbr_get_ro, sdhci_generic_get_ro), 415d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(mmcbr_acquire_host, sdhci_generic_acquire_host), 416d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(mmcbr_release_host, sdhci_generic_release_host), 417d6b3aaf8SOleksandr Tymoshenko 418d6b3aaf8SOleksandr Tymoshenko /* SDHCI registers accessors */ 419d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_read_1, sdhci_pci_read_1), 420d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_read_2, sdhci_pci_read_2), 421d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_read_4, sdhci_pci_read_4), 422d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_read_multi_4, sdhci_pci_read_multi_4), 423d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_write_1, sdhci_pci_write_1), 424d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_write_2, sdhci_pci_write_2), 425d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_write_4, sdhci_pci_write_4), 426d6b3aaf8SOleksandr Tymoshenko DEVMETHOD(sdhci_write_multi_4, sdhci_pci_write_multi_4), 427d6b3aaf8SOleksandr Tymoshenko 42861bfd867SSofian Brabez DEVMETHOD_END 429d6b3aaf8SOleksandr Tymoshenko }; 430d6b3aaf8SOleksandr Tymoshenko 431d6b3aaf8SOleksandr Tymoshenko static driver_t sdhci_pci_driver = { 432d6b3aaf8SOleksandr Tymoshenko "sdhci_pci", 433d6b3aaf8SOleksandr Tymoshenko sdhci_methods, 434d6b3aaf8SOleksandr Tymoshenko sizeof(struct sdhci_pci_softc), 435d6b3aaf8SOleksandr Tymoshenko }; 436d6b3aaf8SOleksandr Tymoshenko static devclass_t sdhci_pci_devclass; 437d6b3aaf8SOleksandr Tymoshenko 438*f0d2731dSMarius Strobl DRIVER_MODULE(sdhci_pci, pci, sdhci_pci_driver, sdhci_pci_devclass, NULL, 439*f0d2731dSMarius Strobl NULL); 440d6b3aaf8SOleksandr Tymoshenko MODULE_DEPEND(sdhci_pci, sdhci, 1, 1, 1); 441