1831f5dcfSAlexander Motin /*- 2831f5dcfSAlexander Motin * Copyright (c) 2008 Alexander Motin <mav@FreeBSD.org> 3aca38eabSMarius Strobl * Copyright (c) 2017 Marius Strobl <marius@FreeBSD.org> 4831f5dcfSAlexander Motin * All rights reserved. 5831f5dcfSAlexander Motin * 6831f5dcfSAlexander Motin * Redistribution and use in source and binary forms, with or without 7831f5dcfSAlexander Motin * modification, are permitted provided that the following conditions 8831f5dcfSAlexander Motin * are met: 9831f5dcfSAlexander Motin * 1. Redistributions of source code must retain the above copyright 10831f5dcfSAlexander Motin * notice, this list of conditions and the following disclaimer. 11831f5dcfSAlexander Motin * 2. Redistributions in binary form must reproduce the above copyright 12831f5dcfSAlexander Motin * notice, this list of conditions and the following disclaimer in the 13831f5dcfSAlexander Motin * documentation and/or other materials provided with the distribution. 14831f5dcfSAlexander Motin * 15831f5dcfSAlexander Motin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16831f5dcfSAlexander Motin * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17831f5dcfSAlexander Motin * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18831f5dcfSAlexander Motin * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19831f5dcfSAlexander Motin * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20831f5dcfSAlexander Motin * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21831f5dcfSAlexander Motin * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22831f5dcfSAlexander Motin * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23831f5dcfSAlexander Motin * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24831f5dcfSAlexander Motin * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25831f5dcfSAlexander Motin */ 26831f5dcfSAlexander Motin 27831f5dcfSAlexander Motin #include <sys/cdefs.h> 28831f5dcfSAlexander Motin __FBSDID("$FreeBSD$"); 29831f5dcfSAlexander Motin 30831f5dcfSAlexander Motin #include <sys/param.h> 31831f5dcfSAlexander Motin #include <sys/systm.h> 32831f5dcfSAlexander Motin #include <sys/bus.h> 33e64f01a9SIan Lepore #include <sys/callout.h> 34831f5dcfSAlexander Motin #include <sys/conf.h> 35831f5dcfSAlexander Motin #include <sys/kernel.h> 36aca38eabSMarius Strobl #include <sys/kobj.h> 37831f5dcfSAlexander Motin #include <sys/lock.h> 38aca38eabSMarius Strobl #include <sys/malloc.h> 39831f5dcfSAlexander Motin #include <sys/module.h> 40831f5dcfSAlexander Motin #include <sys/mutex.h> 41831f5dcfSAlexander Motin #include <sys/resource.h> 42831f5dcfSAlexander Motin #include <sys/rman.h> 435b69a497SAlexander Motin #include <sys/sysctl.h> 44831f5dcfSAlexander Motin #include <sys/taskqueue.h> 45831f5dcfSAlexander Motin 46831f5dcfSAlexander Motin #include <machine/bus.h> 47831f5dcfSAlexander Motin #include <machine/resource.h> 48831f5dcfSAlexander Motin #include <machine/stdarg.h> 49831f5dcfSAlexander Motin 50831f5dcfSAlexander Motin #include <dev/mmc/bridge.h> 51831f5dcfSAlexander Motin #include <dev/mmc/mmcreg.h> 52831f5dcfSAlexander Motin #include <dev/mmc/mmcbrvar.h> 53831f5dcfSAlexander Motin 54aca38eabSMarius Strobl #include <dev/sdhci/sdhci.h> 55aca38eabSMarius Strobl 56a94a63f0SWarner Losh #include <cam/cam.h> 57a94a63f0SWarner Losh #include <cam/cam_ccb.h> 58a94a63f0SWarner Losh #include <cam/cam_debug.h> 59a94a63f0SWarner Losh #include <cam/cam_sim.h> 60a94a63f0SWarner Losh #include <cam/cam_xpt_sim.h> 61a94a63f0SWarner Losh 62831f5dcfSAlexander Motin #include "mmcbr_if.h" 63d6b3aaf8SOleksandr Tymoshenko #include "sdhci_if.h" 64831f5dcfSAlexander Motin 65a94a63f0SWarner Losh #include "opt_mmccam.h" 66a94a63f0SWarner Losh 67f0d2731dSMarius Strobl SYSCTL_NODE(_hw, OID_AUTO, sdhci, CTLFLAG_RD, 0, "sdhci driver"); 68831f5dcfSAlexander Motin 69a94a63f0SWarner Losh static int sdhci_debug = 0; 707e6ccea3SMarius Strobl SYSCTL_INT(_hw_sdhci, OID_AUTO, debug, CTLFLAG_RWTUN, &sdhci_debug, 0, 717e6ccea3SMarius Strobl "Debug level"); 720f34084fSMarius Strobl u_int sdhci_quirk_clear = 0; 730f34084fSMarius Strobl SYSCTL_INT(_hw_sdhci, OID_AUTO, quirk_clear, CTLFLAG_RWTUN, &sdhci_quirk_clear, 740f34084fSMarius Strobl 0, "Mask of quirks to clear"); 750f34084fSMarius Strobl u_int sdhci_quirk_set = 0; 760f34084fSMarius Strobl SYSCTL_INT(_hw_sdhci, OID_AUTO, quirk_set, CTLFLAG_RWTUN, &sdhci_quirk_set, 0, 770f34084fSMarius Strobl "Mask of quirks to set"); 785b69a497SAlexander Motin 79d6b3aaf8SOleksandr Tymoshenko #define RD1(slot, off) SDHCI_READ_1((slot)->bus, (slot), (off)) 80d6b3aaf8SOleksandr Tymoshenko #define RD2(slot, off) SDHCI_READ_2((slot)->bus, (slot), (off)) 81d6b3aaf8SOleksandr Tymoshenko #define RD4(slot, off) SDHCI_READ_4((slot)->bus, (slot), (off)) 82d6b3aaf8SOleksandr Tymoshenko #define RD_MULTI_4(slot, off, ptr, count) \ 83d6b3aaf8SOleksandr Tymoshenko SDHCI_READ_MULTI_4((slot)->bus, (slot), (off), (ptr), (count)) 84831f5dcfSAlexander Motin 85d6b3aaf8SOleksandr Tymoshenko #define WR1(slot, off, val) SDHCI_WRITE_1((slot)->bus, (slot), (off), (val)) 86d6b3aaf8SOleksandr Tymoshenko #define WR2(slot, off, val) SDHCI_WRITE_2((slot)->bus, (slot), (off), (val)) 87d6b3aaf8SOleksandr Tymoshenko #define WR4(slot, off, val) SDHCI_WRITE_4((slot)->bus, (slot), (off), (val)) 88d6b3aaf8SOleksandr Tymoshenko #define WR_MULTI_4(slot, off, ptr, count) \ 89d6b3aaf8SOleksandr Tymoshenko SDHCI_WRITE_MULTI_4((slot)->bus, (slot), (off), (ptr), (count)) 90831f5dcfSAlexander Motin 91aca38eabSMarius Strobl static void sdhci_card_poll(void *arg); 92aca38eabSMarius Strobl static void sdhci_card_task(void *arg, int pending); 93aca38eabSMarius Strobl static int sdhci_exec_tuning(struct sdhci_slot *slot, bool reset); 94aca38eabSMarius Strobl static void sdhci_req_wakeup(struct mmc_request *req); 95aca38eabSMarius Strobl static void sdhci_retune(void *arg); 96831f5dcfSAlexander Motin static void sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock); 97831f5dcfSAlexander Motin static void sdhci_start(struct sdhci_slot *slot); 98831f5dcfSAlexander Motin static void sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data); 99831f5dcfSAlexander Motin 10015c440e1SWarner Losh #ifdef MMCCAM 101a94a63f0SWarner Losh /* CAM-related */ 102a94a63f0SWarner Losh int sdhci_cam_get_possible_host_clock(struct sdhci_slot *slot, int proposed_clock); 103a94a63f0SWarner Losh static int sdhci_cam_update_ios(struct sdhci_slot *slot); 104a94a63f0SWarner Losh static int sdhci_cam_request(struct sdhci_slot *slot, union ccb *ccb); 105a94a63f0SWarner Losh static void sdhci_cam_action(struct cam_sim *sim, union ccb *ccb); 106a94a63f0SWarner Losh static void sdhci_cam_poll(struct cam_sim *sim); 107a94a63f0SWarner Losh static int sdhci_cam_settran_settings(struct sdhci_slot *slot, union ccb *ccb); 10815c440e1SWarner Losh #endif 109a94a63f0SWarner Losh 110831f5dcfSAlexander Motin /* helper routines */ 1110f34084fSMarius Strobl static void sdhci_dumpregs(struct sdhci_slot *slot); 1120f34084fSMarius Strobl static int slot_printf(struct sdhci_slot *slot, const char * fmt, ...) 1130f34084fSMarius Strobl __printflike(2, 3); 114aca38eabSMarius Strobl static uint32_t sdhci_tuning_intmask(struct sdhci_slot *slot); 1150f34084fSMarius Strobl 116831f5dcfSAlexander Motin #define SDHCI_LOCK(_slot) mtx_lock(&(_slot)->mtx) 117831f5dcfSAlexander Motin #define SDHCI_UNLOCK(_slot) mtx_unlock(&(_slot)->mtx) 118831f5dcfSAlexander Motin #define SDHCI_LOCK_INIT(_slot) \ 119831f5dcfSAlexander Motin mtx_init(&_slot->mtx, "SD slot mtx", "sdhci", MTX_DEF) 120831f5dcfSAlexander Motin #define SDHCI_LOCK_DESTROY(_slot) mtx_destroy(&_slot->mtx); 121831f5dcfSAlexander Motin #define SDHCI_ASSERT_LOCKED(_slot) mtx_assert(&_slot->mtx, MA_OWNED); 122831f5dcfSAlexander Motin #define SDHCI_ASSERT_UNLOCKED(_slot) mtx_assert(&_slot->mtx, MA_NOTOWNED); 123831f5dcfSAlexander Motin 12433aad34dSOleksandr Tymoshenko #define SDHCI_DEFAULT_MAX_FREQ 50 12533aad34dSOleksandr Tymoshenko 12657677a3aSOleksandr Tymoshenko #define SDHCI_200_MAX_DIVIDER 256 12757677a3aSOleksandr Tymoshenko #define SDHCI_300_MAX_DIVIDER 2046 12857677a3aSOleksandr Tymoshenko 129639f59f0SIan Lepore #define SDHCI_CARD_PRESENT_TICKS (hz / 5) 130639f59f0SIan Lepore #define SDHCI_INSERT_DELAY_TICKS (hz / 2) 131639f59f0SIan Lepore 13293efdc63SAdrian Chadd /* 13393efdc63SAdrian Chadd * Broadcom BCM577xx Controller Constants 13493efdc63SAdrian Chadd */ 1351bacf3beSMarius Strobl /* Maximum divider supported by the default clock source. */ 1361bacf3beSMarius Strobl #define BCM577XX_DEFAULT_MAX_DIVIDER 256 1371bacf3beSMarius Strobl /* Alternative clock's base frequency. */ 1381bacf3beSMarius Strobl #define BCM577XX_ALT_CLOCK_BASE 63000000 13993efdc63SAdrian Chadd 14093efdc63SAdrian Chadd #define BCM577XX_HOST_CONTROL 0x198 14193efdc63SAdrian Chadd #define BCM577XX_CTRL_CLKSEL_MASK 0xFFFFCFFF 14293efdc63SAdrian Chadd #define BCM577XX_CTRL_CLKSEL_SHIFT 12 14393efdc63SAdrian Chadd #define BCM577XX_CTRL_CLKSEL_DEFAULT 0x0 14493efdc63SAdrian Chadd #define BCM577XX_CTRL_CLKSEL_64MHZ 0x3 14593efdc63SAdrian Chadd 146831f5dcfSAlexander Motin static void 147831f5dcfSAlexander Motin sdhci_getaddr(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 148831f5dcfSAlexander Motin { 1497e6ccea3SMarius Strobl 150831f5dcfSAlexander Motin if (error != 0) { 151831f5dcfSAlexander Motin printf("getaddr: error %d\n", error); 152831f5dcfSAlexander Motin return; 153831f5dcfSAlexander Motin } 154831f5dcfSAlexander Motin *(bus_addr_t *)arg = segs[0].ds_addr; 155831f5dcfSAlexander Motin } 156831f5dcfSAlexander Motin 157d6b3aaf8SOleksandr Tymoshenko static int 158d6b3aaf8SOleksandr Tymoshenko slot_printf(struct sdhci_slot *slot, const char * fmt, ...) 159d6b3aaf8SOleksandr Tymoshenko { 160d6b3aaf8SOleksandr Tymoshenko va_list ap; 161d6b3aaf8SOleksandr Tymoshenko int retval; 162d6b3aaf8SOleksandr Tymoshenko 163d6b3aaf8SOleksandr Tymoshenko retval = printf("%s-slot%d: ", 164d6b3aaf8SOleksandr Tymoshenko device_get_nameunit(slot->bus), slot->num); 165d6b3aaf8SOleksandr Tymoshenko 166d6b3aaf8SOleksandr Tymoshenko va_start(ap, fmt); 167d6b3aaf8SOleksandr Tymoshenko retval += vprintf(fmt, ap); 168d6b3aaf8SOleksandr Tymoshenko va_end(ap); 169d6b3aaf8SOleksandr Tymoshenko return (retval); 170d6b3aaf8SOleksandr Tymoshenko } 171d6b3aaf8SOleksandr Tymoshenko 172831f5dcfSAlexander Motin static void 173831f5dcfSAlexander Motin sdhci_dumpregs(struct sdhci_slot *slot) 174831f5dcfSAlexander Motin { 1757e6ccea3SMarius Strobl 176831f5dcfSAlexander Motin slot_printf(slot, 177831f5dcfSAlexander Motin "============== REGISTER DUMP ==============\n"); 178831f5dcfSAlexander Motin 179831f5dcfSAlexander Motin slot_printf(slot, "Sys addr: 0x%08x | Version: 0x%08x\n", 180831f5dcfSAlexander Motin RD4(slot, SDHCI_DMA_ADDRESS), RD2(slot, SDHCI_HOST_VERSION)); 181831f5dcfSAlexander Motin slot_printf(slot, "Blk size: 0x%08x | Blk cnt: 0x%08x\n", 182831f5dcfSAlexander Motin RD2(slot, SDHCI_BLOCK_SIZE), RD2(slot, SDHCI_BLOCK_COUNT)); 183831f5dcfSAlexander Motin slot_printf(slot, "Argument: 0x%08x | Trn mode: 0x%08x\n", 184831f5dcfSAlexander Motin RD4(slot, SDHCI_ARGUMENT), RD2(slot, SDHCI_TRANSFER_MODE)); 185831f5dcfSAlexander Motin slot_printf(slot, "Present: 0x%08x | Host ctl: 0x%08x\n", 186831f5dcfSAlexander Motin RD4(slot, SDHCI_PRESENT_STATE), RD1(slot, SDHCI_HOST_CONTROL)); 187831f5dcfSAlexander Motin slot_printf(slot, "Power: 0x%08x | Blk gap: 0x%08x\n", 188831f5dcfSAlexander Motin RD1(slot, SDHCI_POWER_CONTROL), RD1(slot, SDHCI_BLOCK_GAP_CONTROL)); 189831f5dcfSAlexander Motin slot_printf(slot, "Wake-up: 0x%08x | Clock: 0x%08x\n", 190831f5dcfSAlexander Motin RD1(slot, SDHCI_WAKE_UP_CONTROL), RD2(slot, SDHCI_CLOCK_CONTROL)); 191831f5dcfSAlexander Motin slot_printf(slot, "Timeout: 0x%08x | Int stat: 0x%08x\n", 192831f5dcfSAlexander Motin RD1(slot, SDHCI_TIMEOUT_CONTROL), RD4(slot, SDHCI_INT_STATUS)); 193831f5dcfSAlexander Motin slot_printf(slot, "Int enab: 0x%08x | Sig enab: 0x%08x\n", 194831f5dcfSAlexander Motin RD4(slot, SDHCI_INT_ENABLE), RD4(slot, SDHCI_SIGNAL_ENABLE)); 1959dbf8c46SMarius Strobl slot_printf(slot, "AC12 err: 0x%08x | Host ctl2:0x%08x\n", 1969dbf8c46SMarius Strobl RD2(slot, SDHCI_ACMD12_ERR), RD2(slot, SDHCI_HOST_CONTROL2)); 1979dbf8c46SMarius Strobl slot_printf(slot, "Caps: 0x%08x | Caps2: 0x%08x\n", 1989dbf8c46SMarius Strobl RD4(slot, SDHCI_CAPABILITIES), RD4(slot, SDHCI_CAPABILITIES2)); 1999dbf8c46SMarius Strobl slot_printf(slot, "Max curr: 0x%08x | ADMA err: 0x%08x\n", 2009dbf8c46SMarius Strobl RD4(slot, SDHCI_MAX_CURRENT), RD1(slot, SDHCI_ADMA_ERR)); 2019dbf8c46SMarius Strobl slot_printf(slot, "ADMA addr:0x%08x | Slot int: 0x%08x\n", 2029dbf8c46SMarius Strobl RD4(slot, SDHCI_ADMA_ADDRESS_LO), RD2(slot, SDHCI_SLOT_INT_STATUS)); 203831f5dcfSAlexander Motin 204831f5dcfSAlexander Motin slot_printf(slot, 205831f5dcfSAlexander Motin "===========================================\n"); 206831f5dcfSAlexander Motin } 207831f5dcfSAlexander Motin 208831f5dcfSAlexander Motin static void 209831f5dcfSAlexander Motin sdhci_reset(struct sdhci_slot *slot, uint8_t mask) 210831f5dcfSAlexander Motin { 211831f5dcfSAlexander Motin int timeout; 212b440e965SMarius Strobl uint32_t clock; 213831f5dcfSAlexander Motin 214d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) { 2156e37fb2bSIan Lepore if (!SDHCI_GET_CARD_PRESENT(slot->bus, slot)) 216831f5dcfSAlexander Motin return; 217831f5dcfSAlexander Motin } 218831f5dcfSAlexander Motin 219831f5dcfSAlexander Motin /* Some controllers need this kick or reset won't work. */ 220831f5dcfSAlexander Motin if ((mask & SDHCI_RESET_ALL) == 0 && 221d6b3aaf8SOleksandr Tymoshenko (slot->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)) { 222831f5dcfSAlexander Motin /* This is to force an update */ 223831f5dcfSAlexander Motin clock = slot->clock; 224831f5dcfSAlexander Motin slot->clock = 0; 225831f5dcfSAlexander Motin sdhci_set_clock(slot, clock); 226831f5dcfSAlexander Motin } 227831f5dcfSAlexander Motin 228d8208d9eSAlexander Motin if (mask & SDHCI_RESET_ALL) { 229831f5dcfSAlexander Motin slot->clock = 0; 230d8208d9eSAlexander Motin slot->power = 0; 231d8208d9eSAlexander Motin } 232831f5dcfSAlexander Motin 23361bc42f7SIan Lepore WR1(slot, SDHCI_SOFTWARE_RESET, mask); 23461bc42f7SIan Lepore 23561bc42f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_WAITFOR_RESET_ASSERTED) { 23661bc42f7SIan Lepore /* 23761bc42f7SIan Lepore * Resets on TI OMAPs and AM335x are incompatible with SDHCI 23861bc42f7SIan Lepore * specification. The reset bit has internal propagation delay, 23961bc42f7SIan Lepore * so a fast read after write returns 0 even if reset process is 24061bc42f7SIan Lepore * in progress. The workaround is to poll for 1 before polling 24161bc42f7SIan Lepore * for 0. In the worst case, if we miss seeing it asserted the 24261bc42f7SIan Lepore * time we spent waiting is enough to ensure the reset finishes. 24361bc42f7SIan Lepore */ 24461bc42f7SIan Lepore timeout = 10000; 24561bc42f7SIan Lepore while ((RD1(slot, SDHCI_SOFTWARE_RESET) & mask) != mask) { 24661bc42f7SIan Lepore if (timeout <= 0) 24761bc42f7SIan Lepore break; 24861bc42f7SIan Lepore timeout--; 24961bc42f7SIan Lepore DELAY(1); 25061bc42f7SIan Lepore } 25161bc42f7SIan Lepore } 25261bc42f7SIan Lepore 253831f5dcfSAlexander Motin /* Wait max 100 ms */ 25461bc42f7SIan Lepore timeout = 10000; 255831f5dcfSAlexander Motin /* Controller clears the bits when it's done */ 25661bc42f7SIan Lepore while (RD1(slot, SDHCI_SOFTWARE_RESET) & mask) { 25761bc42f7SIan Lepore if (timeout <= 0) { 25861bc42f7SIan Lepore slot_printf(slot, "Reset 0x%x never completed.\n", 25961bc42f7SIan Lepore mask); 260831f5dcfSAlexander Motin sdhci_dumpregs(slot); 261831f5dcfSAlexander Motin return; 262831f5dcfSAlexander Motin } 263831f5dcfSAlexander Motin timeout--; 26461bc42f7SIan Lepore DELAY(10); 265831f5dcfSAlexander Motin } 266831f5dcfSAlexander Motin } 267831f5dcfSAlexander Motin 268aca38eabSMarius Strobl static uint32_t 269aca38eabSMarius Strobl sdhci_tuning_intmask(struct sdhci_slot *slot) 270aca38eabSMarius Strobl { 271aca38eabSMarius Strobl uint32_t intmask; 272aca38eabSMarius Strobl 273aca38eabSMarius Strobl intmask = 0; 274aca38eabSMarius Strobl if (slot->opt & SDHCI_TUNING_SUPPORTED) { 275aca38eabSMarius Strobl intmask |= SDHCI_INT_TUNEERR; 276aca38eabSMarius Strobl if (slot->retune_mode == SDHCI_RETUNE_MODE_2 || 277aca38eabSMarius Strobl slot->retune_mode == SDHCI_RETUNE_MODE_3) 278aca38eabSMarius Strobl intmask |= SDHCI_INT_RETUNE; 279aca38eabSMarius Strobl } 280aca38eabSMarius Strobl return (intmask); 281aca38eabSMarius Strobl } 282aca38eabSMarius Strobl 283831f5dcfSAlexander Motin static void 284831f5dcfSAlexander Motin sdhci_init(struct sdhci_slot *slot) 285831f5dcfSAlexander Motin { 286831f5dcfSAlexander Motin 287831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_ALL); 288831f5dcfSAlexander Motin 289831f5dcfSAlexander Motin /* Enable interrupts. */ 290831f5dcfSAlexander Motin slot->intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | 291831f5dcfSAlexander Motin SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | 292831f5dcfSAlexander Motin SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT | 293831f5dcfSAlexander Motin SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 294831f5dcfSAlexander Motin SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE | 2953685b398SWarner Losh SDHCI_INT_ACMD12ERR; 296639f59f0SIan Lepore 297639f59f0SIan Lepore if (!(slot->quirks & SDHCI_QUIRK_POLL_CARD_PRESENT) && 298639f59f0SIan Lepore !(slot->opt & SDHCI_NON_REMOVABLE)) { 299639f59f0SIan Lepore slot->intmask |= SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT; 300639f59f0SIan Lepore } 301639f59f0SIan Lepore 302aca38eabSMarius Strobl WR4(slot, SDHCI_INT_ENABLE, slot->intmask | sdhci_tuning_intmask(slot)); 303831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 304831f5dcfSAlexander Motin } 305831f5dcfSAlexander Motin 306831f5dcfSAlexander Motin static void 307831f5dcfSAlexander Motin sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock) 308831f5dcfSAlexander Motin { 30993efdc63SAdrian Chadd uint32_t clk_base; 31093efdc63SAdrian Chadd uint32_t clk_sel; 311831f5dcfSAlexander Motin uint32_t res; 312831f5dcfSAlexander Motin uint16_t clk; 3138f3b7d56SOleksandr Tymoshenko uint16_t div; 314831f5dcfSAlexander Motin int timeout; 315831f5dcfSAlexander Motin 316831f5dcfSAlexander Motin if (clock == slot->clock) 317831f5dcfSAlexander Motin return; 318831f5dcfSAlexander Motin slot->clock = clock; 319831f5dcfSAlexander Motin 320831f5dcfSAlexander Motin /* Turn off the clock. */ 3214ddc0172SIan Lepore clk = RD2(slot, SDHCI_CLOCK_CONTROL); 3224ddc0172SIan Lepore WR2(slot, SDHCI_CLOCK_CONTROL, clk & ~SDHCI_CLOCK_CARD_EN); 323b440e965SMarius Strobl /* If no clock requested - leave it so. */ 324831f5dcfSAlexander Motin if (clock == 0) 325831f5dcfSAlexander Motin return; 326ceb9e9f7SIan Lepore 32793efdc63SAdrian Chadd /* Determine the clock base frequency */ 32893efdc63SAdrian Chadd clk_base = slot->max_clk; 32993efdc63SAdrian Chadd if (slot->quirks & SDHCI_QUIRK_BCM577XX_400KHZ_CLKSRC) { 3301bacf3beSMarius Strobl clk_sel = RD2(slot, BCM577XX_HOST_CONTROL) & 3311bacf3beSMarius Strobl BCM577XX_CTRL_CLKSEL_MASK; 33293efdc63SAdrian Chadd 3331bacf3beSMarius Strobl /* 3341bacf3beSMarius Strobl * Select clock source appropriate for the requested frequency. 3351bacf3beSMarius Strobl */ 33693efdc63SAdrian Chadd if ((clk_base / BCM577XX_DEFAULT_MAX_DIVIDER) > clock) { 33793efdc63SAdrian Chadd clk_base = BCM577XX_ALT_CLOCK_BASE; 3381bacf3beSMarius Strobl clk_sel |= (BCM577XX_CTRL_CLKSEL_64MHZ << 3391bacf3beSMarius Strobl BCM577XX_CTRL_CLKSEL_SHIFT); 34093efdc63SAdrian Chadd } else { 3411bacf3beSMarius Strobl clk_sel |= (BCM577XX_CTRL_CLKSEL_DEFAULT << 3421bacf3beSMarius Strobl BCM577XX_CTRL_CLKSEL_SHIFT); 34393efdc63SAdrian Chadd } 34493efdc63SAdrian Chadd 34593efdc63SAdrian Chadd WR2(slot, BCM577XX_HOST_CONTROL, clk_sel); 34693efdc63SAdrian Chadd } 34793efdc63SAdrian Chadd 348ceb9e9f7SIan Lepore /* Recalculate timeout clock frequency based on the new sd clock. */ 349ceb9e9f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) 350ceb9e9f7SIan Lepore slot->timeout_clk = slot->clock / 1000; 351ceb9e9f7SIan Lepore 3528f3b7d56SOleksandr Tymoshenko if (slot->version < SDHCI_SPEC_300) { 353831f5dcfSAlexander Motin /* Looking for highest freq <= clock. */ 35493efdc63SAdrian Chadd res = clk_base; 35557677a3aSOleksandr Tymoshenko for (div = 1; div < SDHCI_200_MAX_DIVIDER; div <<= 1) { 356831f5dcfSAlexander Motin if (res <= clock) 357831f5dcfSAlexander Motin break; 358831f5dcfSAlexander Motin res >>= 1; 359831f5dcfSAlexander Motin } 360831f5dcfSAlexander Motin /* Divider 1:1 is 0x00, 2:1 is 0x01, 256:1 is 0x80 ... */ 3618f3b7d56SOleksandr Tymoshenko div >>= 1; 362c11bbc7dSMarius Strobl } else { 3638f3b7d56SOleksandr Tymoshenko /* Version 3.0 divisors are multiples of two up to 1023 * 2 */ 36493efdc63SAdrian Chadd if (clock >= clk_base) 36557677a3aSOleksandr Tymoshenko div = 0; 3668f3b7d56SOleksandr Tymoshenko else { 36757677a3aSOleksandr Tymoshenko for (div = 2; div < SDHCI_300_MAX_DIVIDER; div += 2) { 36893efdc63SAdrian Chadd if ((clk_base / div) <= clock) 3698f3b7d56SOleksandr Tymoshenko break; 3708f3b7d56SOleksandr Tymoshenko } 3718f3b7d56SOleksandr Tymoshenko } 3728f3b7d56SOleksandr Tymoshenko div >>= 1; 3738f3b7d56SOleksandr Tymoshenko } 3748f3b7d56SOleksandr Tymoshenko 3758f3b7d56SOleksandr Tymoshenko if (bootverbose || sdhci_debug) 37693efdc63SAdrian Chadd slot_printf(slot, "Divider %d for freq %d (base %d)\n", 37793efdc63SAdrian Chadd div, clock, clk_base); 3788f3b7d56SOleksandr Tymoshenko 379831f5dcfSAlexander Motin /* Now we have got divider, set it. */ 3808f3b7d56SOleksandr Tymoshenko clk = (div & SDHCI_DIVIDER_MASK) << SDHCI_DIVIDER_SHIFT; 3818f3b7d56SOleksandr Tymoshenko clk |= ((div >> SDHCI_DIVIDER_MASK_LEN) & SDHCI_DIVIDER_HI_MASK) 3828f3b7d56SOleksandr Tymoshenko << SDHCI_DIVIDER_HI_SHIFT; 3838f3b7d56SOleksandr Tymoshenko 384831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 385831f5dcfSAlexander Motin /* Enable clock. */ 386831f5dcfSAlexander Motin clk |= SDHCI_CLOCK_INT_EN; 387831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 388831f5dcfSAlexander Motin /* Wait up to 10 ms until it stabilize. */ 389831f5dcfSAlexander Motin timeout = 10; 390831f5dcfSAlexander Motin while (!((clk = RD2(slot, SDHCI_CLOCK_CONTROL)) 391831f5dcfSAlexander Motin & SDHCI_CLOCK_INT_STABLE)) { 392831f5dcfSAlexander Motin if (timeout == 0) { 393831f5dcfSAlexander Motin slot_printf(slot, 394831f5dcfSAlexander Motin "Internal clock never stabilised.\n"); 395831f5dcfSAlexander Motin sdhci_dumpregs(slot); 396831f5dcfSAlexander Motin return; 397831f5dcfSAlexander Motin } 398831f5dcfSAlexander Motin timeout--; 399831f5dcfSAlexander Motin DELAY(1000); 400831f5dcfSAlexander Motin } 401831f5dcfSAlexander Motin /* Pass clock signal to the bus. */ 402831f5dcfSAlexander Motin clk |= SDHCI_CLOCK_CARD_EN; 403831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 404831f5dcfSAlexander Motin } 405831f5dcfSAlexander Motin 406831f5dcfSAlexander Motin static void 407831f5dcfSAlexander Motin sdhci_set_power(struct sdhci_slot *slot, u_char power) 408831f5dcfSAlexander Motin { 40985083a80SMarius Strobl int i; 410831f5dcfSAlexander Motin uint8_t pwr; 411831f5dcfSAlexander Motin 412831f5dcfSAlexander Motin if (slot->power == power) 413831f5dcfSAlexander Motin return; 414d6b3aaf8SOleksandr Tymoshenko 415831f5dcfSAlexander Motin slot->power = power; 416831f5dcfSAlexander Motin 417831f5dcfSAlexander Motin /* Turn off the power. */ 418831f5dcfSAlexander Motin pwr = 0; 419831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 420b440e965SMarius Strobl /* If power down requested - leave it so. */ 421831f5dcfSAlexander Motin if (power == 0) 422831f5dcfSAlexander Motin return; 423831f5dcfSAlexander Motin /* Set voltage. */ 424831f5dcfSAlexander Motin switch (1 << power) { 425831f5dcfSAlexander Motin case MMC_OCR_LOW_VOLTAGE: 426831f5dcfSAlexander Motin pwr |= SDHCI_POWER_180; 427831f5dcfSAlexander Motin break; 428831f5dcfSAlexander Motin case MMC_OCR_290_300: 429831f5dcfSAlexander Motin case MMC_OCR_300_310: 430831f5dcfSAlexander Motin pwr |= SDHCI_POWER_300; 431831f5dcfSAlexander Motin break; 432831f5dcfSAlexander Motin case MMC_OCR_320_330: 433831f5dcfSAlexander Motin case MMC_OCR_330_340: 434831f5dcfSAlexander Motin pwr |= SDHCI_POWER_330; 435831f5dcfSAlexander Motin break; 436831f5dcfSAlexander Motin } 437831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 43885083a80SMarius Strobl /* 43985083a80SMarius Strobl * Turn on VDD1 power. Note that at least some Intel controllers can 44085083a80SMarius Strobl * fail to enable bus power on the first try after transiting from D3 4418022c8ebSMarius Strobl * to D0, so we give them up to 2 ms. 44285083a80SMarius Strobl */ 443831f5dcfSAlexander Motin pwr |= SDHCI_POWER_ON; 44485083a80SMarius Strobl for (i = 0; i < 20; i++) { 445831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 44685083a80SMarius Strobl if (RD1(slot, SDHCI_POWER_CONTROL) & SDHCI_POWER_ON) 44785083a80SMarius Strobl break; 44885083a80SMarius Strobl DELAY(100); 44985083a80SMarius Strobl } 45085083a80SMarius Strobl if (!(RD1(slot, SDHCI_POWER_CONTROL) & SDHCI_POWER_ON)) 45185083a80SMarius Strobl slot_printf(slot, "Bus power failed to enable"); 452a2832f9fSMarius Strobl 453a2832f9fSMarius Strobl if (slot->quirks & SDHCI_QUIRK_INTEL_POWER_UP_RESET) { 454a2832f9fSMarius Strobl WR1(slot, SDHCI_POWER_CONTROL, pwr | 0x10); 455a2832f9fSMarius Strobl DELAY(10); 456a2832f9fSMarius Strobl WR1(slot, SDHCI_POWER_CONTROL, pwr); 457a2832f9fSMarius Strobl DELAY(300); 458a2832f9fSMarius Strobl } 459831f5dcfSAlexander Motin } 460831f5dcfSAlexander Motin 461831f5dcfSAlexander Motin static void 462831f5dcfSAlexander Motin sdhci_read_block_pio(struct sdhci_slot *slot) 463831f5dcfSAlexander Motin { 464831f5dcfSAlexander Motin uint32_t data; 465831f5dcfSAlexander Motin char *buffer; 466831f5dcfSAlexander Motin size_t left; 467831f5dcfSAlexander Motin 468831f5dcfSAlexander Motin buffer = slot->curcmd->data->data; 469831f5dcfSAlexander Motin buffer += slot->offset; 470831f5dcfSAlexander Motin /* Transfer one block at a time. */ 471831f5dcfSAlexander Motin left = min(512, slot->curcmd->data->len - slot->offset); 472831f5dcfSAlexander Motin slot->offset += left; 473831f5dcfSAlexander Motin 474831f5dcfSAlexander Motin /* If we are too fast, broken controllers return zeroes. */ 475d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) 476831f5dcfSAlexander Motin DELAY(10); 477ecc2d997SRui Paulo /* Handle unaligned and aligned buffer cases. */ 478831f5dcfSAlexander Motin if ((intptr_t)buffer & 3) { 479831f5dcfSAlexander Motin while (left > 3) { 480831f5dcfSAlexander Motin data = RD4(slot, SDHCI_BUFFER); 481831f5dcfSAlexander Motin buffer[0] = data; 482831f5dcfSAlexander Motin buffer[1] = (data >> 8); 483831f5dcfSAlexander Motin buffer[2] = (data >> 16); 484831f5dcfSAlexander Motin buffer[3] = (data >> 24); 485831f5dcfSAlexander Motin buffer += 4; 486831f5dcfSAlexander Motin left -= 4; 487831f5dcfSAlexander Motin } 488831f5dcfSAlexander Motin } else { 489d6b3aaf8SOleksandr Tymoshenko RD_MULTI_4(slot, SDHCI_BUFFER, 490831f5dcfSAlexander Motin (uint32_t *)buffer, left >> 2); 491831f5dcfSAlexander Motin left &= 3; 492831f5dcfSAlexander Motin } 493831f5dcfSAlexander Motin /* Handle uneven size case. */ 494831f5dcfSAlexander Motin if (left > 0) { 495831f5dcfSAlexander Motin data = RD4(slot, SDHCI_BUFFER); 496831f5dcfSAlexander Motin while (left > 0) { 497831f5dcfSAlexander Motin *(buffer++) = data; 498831f5dcfSAlexander Motin data >>= 8; 499831f5dcfSAlexander Motin left--; 500831f5dcfSAlexander Motin } 501831f5dcfSAlexander Motin } 502831f5dcfSAlexander Motin } 503831f5dcfSAlexander Motin 504831f5dcfSAlexander Motin static void 505831f5dcfSAlexander Motin sdhci_write_block_pio(struct sdhci_slot *slot) 506831f5dcfSAlexander Motin { 507831f5dcfSAlexander Motin uint32_t data = 0; 508831f5dcfSAlexander Motin char *buffer; 509831f5dcfSAlexander Motin size_t left; 510831f5dcfSAlexander Motin 511831f5dcfSAlexander Motin buffer = slot->curcmd->data->data; 512831f5dcfSAlexander Motin buffer += slot->offset; 513831f5dcfSAlexander Motin /* Transfer one block at a time. */ 514831f5dcfSAlexander Motin left = min(512, slot->curcmd->data->len - slot->offset); 515831f5dcfSAlexander Motin slot->offset += left; 516831f5dcfSAlexander Motin 517ecc2d997SRui Paulo /* Handle unaligned and aligned buffer cases. */ 518831f5dcfSAlexander Motin if ((intptr_t)buffer & 3) { 519831f5dcfSAlexander Motin while (left > 3) { 520831f5dcfSAlexander Motin data = buffer[0] + 521831f5dcfSAlexander Motin (buffer[1] << 8) + 522831f5dcfSAlexander Motin (buffer[2] << 16) + 523831f5dcfSAlexander Motin (buffer[3] << 24); 524831f5dcfSAlexander Motin left -= 4; 525831f5dcfSAlexander Motin buffer += 4; 526831f5dcfSAlexander Motin WR4(slot, SDHCI_BUFFER, data); 527831f5dcfSAlexander Motin } 528831f5dcfSAlexander Motin } else { 529d6b3aaf8SOleksandr Tymoshenko WR_MULTI_4(slot, SDHCI_BUFFER, 530831f5dcfSAlexander Motin (uint32_t *)buffer, left >> 2); 531831f5dcfSAlexander Motin left &= 3; 532831f5dcfSAlexander Motin } 533831f5dcfSAlexander Motin /* Handle uneven size case. */ 534831f5dcfSAlexander Motin if (left > 0) { 535831f5dcfSAlexander Motin while (left > 0) { 536831f5dcfSAlexander Motin data <<= 8; 537831f5dcfSAlexander Motin data += *(buffer++); 538831f5dcfSAlexander Motin left--; 539831f5dcfSAlexander Motin } 540831f5dcfSAlexander Motin WR4(slot, SDHCI_BUFFER, data); 541831f5dcfSAlexander Motin } 542831f5dcfSAlexander Motin } 543831f5dcfSAlexander Motin 544831f5dcfSAlexander Motin static void 545831f5dcfSAlexander Motin sdhci_transfer_pio(struct sdhci_slot *slot) 546831f5dcfSAlexander Motin { 547831f5dcfSAlexander Motin 548831f5dcfSAlexander Motin /* Read as many blocks as possible. */ 549831f5dcfSAlexander Motin if (slot->curcmd->data->flags & MMC_DATA_READ) { 550831f5dcfSAlexander Motin while (RD4(slot, SDHCI_PRESENT_STATE) & 551831f5dcfSAlexander Motin SDHCI_DATA_AVAILABLE) { 552831f5dcfSAlexander Motin sdhci_read_block_pio(slot); 553831f5dcfSAlexander Motin if (slot->offset >= slot->curcmd->data->len) 554831f5dcfSAlexander Motin break; 555831f5dcfSAlexander Motin } 556831f5dcfSAlexander Motin } else { 557831f5dcfSAlexander Motin while (RD4(slot, SDHCI_PRESENT_STATE) & 558831f5dcfSAlexander Motin SDHCI_SPACE_AVAILABLE) { 559831f5dcfSAlexander Motin sdhci_write_block_pio(slot); 560831f5dcfSAlexander Motin if (slot->offset >= slot->curcmd->data->len) 561831f5dcfSAlexander Motin break; 562831f5dcfSAlexander Motin } 563831f5dcfSAlexander Motin } 564831f5dcfSAlexander Motin } 565831f5dcfSAlexander Motin 566831f5dcfSAlexander Motin static void 5677e6ccea3SMarius Strobl sdhci_card_task(void *arg, int pending __unused) 568831f5dcfSAlexander Motin { 569831f5dcfSAlexander Motin struct sdhci_slot *slot = arg; 5707e6ccea3SMarius Strobl device_t d; 571831f5dcfSAlexander Motin 572831f5dcfSAlexander Motin SDHCI_LOCK(slot); 5736e37fb2bSIan Lepore if (SDHCI_GET_CARD_PRESENT(slot->bus, slot)) { 574a94a63f0SWarner Losh #ifdef MMCCAM 575a94a63f0SWarner Losh if (slot->card_present == 0) { 576a94a63f0SWarner Losh #else 577831f5dcfSAlexander Motin if (slot->dev == NULL) { 578a94a63f0SWarner Losh #endif 579831f5dcfSAlexander Motin /* If card is present - attach mmc bus. */ 580639f59f0SIan Lepore if (bootverbose || sdhci_debug) 581639f59f0SIan Lepore slot_printf(slot, "Card inserted\n"); 582a94a63f0SWarner Losh #ifdef MMCCAM 583a94a63f0SWarner Losh slot->card_present = 1; 584a94a63f0SWarner Losh union ccb *ccb; 585a94a63f0SWarner Losh uint32_t pathid; 586a94a63f0SWarner Losh pathid = cam_sim_path(slot->sim); 587a94a63f0SWarner Losh ccb = xpt_alloc_ccb_nowait(); 588a94a63f0SWarner Losh if (ccb == NULL) { 589a94a63f0SWarner Losh slot_printf(slot, "Unable to alloc CCB for rescan\n"); 590a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 591a94a63f0SWarner Losh return; 592a94a63f0SWarner Losh } 593a94a63f0SWarner Losh 594a94a63f0SWarner Losh /* 595a94a63f0SWarner Losh * We create a rescan request for BUS:0:0, since the card 596a94a63f0SWarner Losh * will be at lun 0. 597a94a63f0SWarner Losh */ 598a94a63f0SWarner Losh if (xpt_create_path(&ccb->ccb_h.path, NULL, pathid, 599a94a63f0SWarner Losh /* target */ 0, /* lun */ 0) != CAM_REQ_CMP) { 600a94a63f0SWarner Losh slot_printf(slot, "Unable to create path for rescan\n"); 601a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 602a94a63f0SWarner Losh xpt_free_ccb(ccb); 603a94a63f0SWarner Losh return; 604a94a63f0SWarner Losh } 605a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 606a94a63f0SWarner Losh xpt_rescan(ccb); 607a94a63f0SWarner Losh #else 608aca38eabSMarius Strobl d = slot->dev = device_add_child(slot->bus, "mmc", -1); 609831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 610aca38eabSMarius Strobl if (d) { 611aca38eabSMarius Strobl device_set_ivars(d, slot); 612aca38eabSMarius Strobl (void)device_probe_and_attach(d); 613aca38eabSMarius Strobl } 614a94a63f0SWarner Losh #endif 615831f5dcfSAlexander Motin } else 616831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 617831f5dcfSAlexander Motin } else { 618a94a63f0SWarner Losh #ifdef MMCCAM 619a94a63f0SWarner Losh if (slot->card_present == 1) { 620a94a63f0SWarner Losh #else 621831f5dcfSAlexander Motin if (slot->dev != NULL) { 622a94a63f0SWarner Losh #endif 623831f5dcfSAlexander Motin /* If no card present - detach mmc bus. */ 624639f59f0SIan Lepore if (bootverbose || sdhci_debug) 625639f59f0SIan Lepore slot_printf(slot, "Card removed\n"); 6267e6ccea3SMarius Strobl d = slot->dev; 627831f5dcfSAlexander Motin slot->dev = NULL; 628a94a63f0SWarner Losh #ifdef MMCCAM 629a94a63f0SWarner Losh slot->card_present = 0; 630a94a63f0SWarner Losh union ccb *ccb; 631a94a63f0SWarner Losh uint32_t pathid; 632a94a63f0SWarner Losh pathid = cam_sim_path(slot->sim); 633a94a63f0SWarner Losh ccb = xpt_alloc_ccb_nowait(); 634a94a63f0SWarner Losh if (ccb == NULL) { 635a94a63f0SWarner Losh slot_printf(slot, "Unable to alloc CCB for rescan\n"); 636a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 637a94a63f0SWarner Losh return; 638a94a63f0SWarner Losh } 639a94a63f0SWarner Losh 640a94a63f0SWarner Losh /* 641a94a63f0SWarner Losh * We create a rescan request for BUS:0:0, since the card 642a94a63f0SWarner Losh * will be at lun 0. 643a94a63f0SWarner Losh */ 644a94a63f0SWarner Losh if (xpt_create_path(&ccb->ccb_h.path, NULL, pathid, 645a94a63f0SWarner Losh /* target */ 0, /* lun */ 0) != CAM_REQ_CMP) { 646a94a63f0SWarner Losh slot_printf(slot, "Unable to create path for rescan\n"); 647a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 648a94a63f0SWarner Losh xpt_free_ccb(ccb); 649a94a63f0SWarner Losh return; 650a94a63f0SWarner Losh } 651a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 652a94a63f0SWarner Losh xpt_rescan(ccb); 653a94a63f0SWarner Losh #else 654aca38eabSMarius Strobl slot->intmask &= ~sdhci_tuning_intmask(slot); 655aca38eabSMarius Strobl WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 656aca38eabSMarius Strobl slot->opt &= ~SDHCI_TUNING_ENABLED; 657831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 658aca38eabSMarius Strobl callout_drain(&slot->retune_callout); 659d6b3aaf8SOleksandr Tymoshenko device_delete_child(slot->bus, d); 660a94a63f0SWarner Losh #endif 661831f5dcfSAlexander Motin } else 662831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 663831f5dcfSAlexander Motin } 664831f5dcfSAlexander Motin } 665831f5dcfSAlexander Motin 666b8bf08b1SIan Lepore static void 667b8bf08b1SIan Lepore sdhci_handle_card_present_locked(struct sdhci_slot *slot, bool is_present) 668639f59f0SIan Lepore { 669639f59f0SIan Lepore bool was_present; 670639f59f0SIan Lepore 671639f59f0SIan Lepore /* 672639f59f0SIan Lepore * If there was no card and now there is one, schedule the task to 673639f59f0SIan Lepore * create the child device after a short delay. The delay is to 674639f59f0SIan Lepore * debounce the card insert (sometimes the card detect pin stabilizes 675639f59f0SIan Lepore * before the other pins have made good contact). 676639f59f0SIan Lepore * 677639f59f0SIan Lepore * If there was a card present and now it's gone, immediately schedule 678639f59f0SIan Lepore * the task to delete the child device. No debouncing -- gone is gone, 679639f59f0SIan Lepore * because once power is removed, a full card re-init is needed, and 680639f59f0SIan Lepore * that happens by deleting and recreating the child device. 681639f59f0SIan Lepore */ 682a94a63f0SWarner Losh #ifdef MMCCAM 683a94a63f0SWarner Losh was_present = slot->card_present; 684a94a63f0SWarner Losh #else 685639f59f0SIan Lepore was_present = slot->dev != NULL; 686a94a63f0SWarner Losh #endif 687639f59f0SIan Lepore if (!was_present && is_present) { 688639f59f0SIan Lepore taskqueue_enqueue_timeout(taskqueue_swi_giant, 689639f59f0SIan Lepore &slot->card_delayed_task, -SDHCI_INSERT_DELAY_TICKS); 690639f59f0SIan Lepore } else if (was_present && !is_present) { 691639f59f0SIan Lepore taskqueue_enqueue(taskqueue_swi_giant, &slot->card_task); 692639f59f0SIan Lepore } 693b8bf08b1SIan Lepore } 694b8bf08b1SIan Lepore 695b8bf08b1SIan Lepore void 696b8bf08b1SIan Lepore sdhci_handle_card_present(struct sdhci_slot *slot, bool is_present) 697b8bf08b1SIan Lepore { 698b8bf08b1SIan Lepore 699b8bf08b1SIan Lepore SDHCI_LOCK(slot); 700b8bf08b1SIan Lepore sdhci_handle_card_present_locked(slot, is_present); 701639f59f0SIan Lepore SDHCI_UNLOCK(slot); 702639f59f0SIan Lepore } 703639f59f0SIan Lepore 704639f59f0SIan Lepore static void 705639f59f0SIan Lepore sdhci_card_poll(void *arg) 706639f59f0SIan Lepore { 707639f59f0SIan Lepore struct sdhci_slot *slot = arg; 708639f59f0SIan Lepore 709639f59f0SIan Lepore sdhci_handle_card_present(slot, 710639f59f0SIan Lepore SDHCI_GET_CARD_PRESENT(slot->bus, slot)); 711639f59f0SIan Lepore callout_reset(&slot->card_poll_callout, SDHCI_CARD_PRESENT_TICKS, 712639f59f0SIan Lepore sdhci_card_poll, slot); 713639f59f0SIan Lepore } 714639f59f0SIan Lepore 715d6b3aaf8SOleksandr Tymoshenko int 716d6b3aaf8SOleksandr Tymoshenko sdhci_init_slot(device_t dev, struct sdhci_slot *slot, int num) 717831f5dcfSAlexander Motin { 718aca38eabSMarius Strobl kobjop_desc_t kobj_desc; 719aca38eabSMarius Strobl kobj_method_t *kobj_method; 7200f34084fSMarius Strobl uint32_t caps, caps2, freq, host_caps; 721d6b3aaf8SOleksandr Tymoshenko int err; 722831f5dcfSAlexander Motin 723831f5dcfSAlexander Motin SDHCI_LOCK_INIT(slot); 724a94a63f0SWarner Losh 725d6b3aaf8SOleksandr Tymoshenko slot->num = num; 726d6b3aaf8SOleksandr Tymoshenko slot->bus = dev; 727d6b3aaf8SOleksandr Tymoshenko 728831f5dcfSAlexander Motin /* Allocate DMA tag. */ 729831f5dcfSAlexander Motin err = bus_dma_tag_create(bus_get_dma_tag(dev), 730831f5dcfSAlexander Motin DMA_BLOCK_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 731831f5dcfSAlexander Motin BUS_SPACE_MAXADDR, NULL, NULL, 732831f5dcfSAlexander Motin DMA_BLOCK_SIZE, 1, DMA_BLOCK_SIZE, 733831f5dcfSAlexander Motin BUS_DMA_ALLOCNOW, NULL, NULL, 734831f5dcfSAlexander Motin &slot->dmatag); 735831f5dcfSAlexander Motin if (err != 0) { 736831f5dcfSAlexander Motin device_printf(dev, "Can't create DMA tag\n"); 737831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 738d6b3aaf8SOleksandr Tymoshenko return (err); 739831f5dcfSAlexander Motin } 740831f5dcfSAlexander Motin /* Allocate DMA memory. */ 741831f5dcfSAlexander Motin err = bus_dmamem_alloc(slot->dmatag, (void **)&slot->dmamem, 742831f5dcfSAlexander Motin BUS_DMA_NOWAIT, &slot->dmamap); 743831f5dcfSAlexander Motin if (err != 0) { 744831f5dcfSAlexander Motin device_printf(dev, "Can't alloc DMA memory\n"); 7457fcf4780SMarius Strobl bus_dma_tag_destroy(slot->dmatag); 746831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 747d6b3aaf8SOleksandr Tymoshenko return (err); 748831f5dcfSAlexander Motin } 749831f5dcfSAlexander Motin /* Map the memory. */ 750831f5dcfSAlexander Motin err = bus_dmamap_load(slot->dmatag, slot->dmamap, 751831f5dcfSAlexander Motin (void *)slot->dmamem, DMA_BLOCK_SIZE, 752831f5dcfSAlexander Motin sdhci_getaddr, &slot->paddr, 0); 753831f5dcfSAlexander Motin if (err != 0 || slot->paddr == 0) { 754831f5dcfSAlexander Motin device_printf(dev, "Can't load DMA memory\n"); 7557fcf4780SMarius Strobl bus_dmamem_free(slot->dmatag, slot->dmamem, slot->dmamap); 7567fcf4780SMarius Strobl bus_dma_tag_destroy(slot->dmatag); 757831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 758d6b3aaf8SOleksandr Tymoshenko if (err) 759d6b3aaf8SOleksandr Tymoshenko return (err); 760d6b3aaf8SOleksandr Tymoshenko else 761d6b3aaf8SOleksandr Tymoshenko return (EFAULT); 762831f5dcfSAlexander Motin } 763d6b3aaf8SOleksandr Tymoshenko 764d6b3aaf8SOleksandr Tymoshenko slot->version = (RD2(slot, SDHCI_HOST_VERSION) 765d6b3aaf8SOleksandr Tymoshenko >> SDHCI_SPEC_VER_SHIFT) & SDHCI_SPEC_VER_MASK; 7660f34084fSMarius Strobl if (slot->quirks & SDHCI_QUIRK_MISSING_CAPS) { 7678f3b7d56SOleksandr Tymoshenko caps = slot->caps; 7680f34084fSMarius Strobl caps2 = slot->caps2; 7690f34084fSMarius Strobl } else { 770831f5dcfSAlexander Motin caps = RD4(slot, SDHCI_CAPABILITIES); 7710f34084fSMarius Strobl if (slot->version >= SDHCI_SPEC_300) 7720f34084fSMarius Strobl caps2 = RD4(slot, SDHCI_CAPABILITIES2); 7730f34084fSMarius Strobl else 7740f34084fSMarius Strobl caps2 = 0; 7750f34084fSMarius Strobl } 7767fcf4780SMarius Strobl if (slot->version >= SDHCI_SPEC_300) { 7777fcf4780SMarius Strobl if ((caps & SDHCI_SLOTTYPE_MASK) != SDHCI_SLOTTYPE_REMOVABLE && 7787fcf4780SMarius Strobl (caps & SDHCI_SLOTTYPE_MASK) != SDHCI_SLOTTYPE_EMBEDDED) { 7797fcf4780SMarius Strobl device_printf(dev, 7807fcf4780SMarius Strobl "Driver doesn't support shared bus slots\n"); 7817fcf4780SMarius Strobl bus_dmamap_unload(slot->dmatag, slot->dmamap); 7827fcf4780SMarius Strobl bus_dmamem_free(slot->dmatag, slot->dmamem, 7837fcf4780SMarius Strobl slot->dmamap); 7847fcf4780SMarius Strobl bus_dma_tag_destroy(slot->dmatag); 7857fcf4780SMarius Strobl SDHCI_LOCK_DESTROY(slot); 7867fcf4780SMarius Strobl return (ENXIO); 7877fcf4780SMarius Strobl } else if ((caps & SDHCI_SLOTTYPE_MASK) == 7887fcf4780SMarius Strobl SDHCI_SLOTTYPE_EMBEDDED) { 7897fcf4780SMarius Strobl slot->opt |= SDHCI_SLOT_EMBEDDED | SDHCI_NON_REMOVABLE; 7907fcf4780SMarius Strobl } 7917fcf4780SMarius Strobl } 792831f5dcfSAlexander Motin /* Calculate base clock frequency. */ 79333aad34dSOleksandr Tymoshenko if (slot->version >= SDHCI_SPEC_300) 79487a6a871SIan Lepore freq = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> 79587a6a871SIan Lepore SDHCI_CLOCK_BASE_SHIFT; 79633aad34dSOleksandr Tymoshenko else 79787a6a871SIan Lepore freq = (caps & SDHCI_CLOCK_BASE_MASK) >> 79887a6a871SIan Lepore SDHCI_CLOCK_BASE_SHIFT; 79987a6a871SIan Lepore if (freq != 0) 80087a6a871SIan Lepore slot->max_clk = freq * 1000000; 80187a6a871SIan Lepore /* 80287a6a871SIan Lepore * If the frequency wasn't in the capabilities and the hardware driver 80387a6a871SIan Lepore * hasn't already set max_clk we're probably not going to work right 80487a6a871SIan Lepore * with an assumption, so complain about it. 80587a6a871SIan Lepore */ 806831f5dcfSAlexander Motin if (slot->max_clk == 0) { 80787a6a871SIan Lepore slot->max_clk = SDHCI_DEFAULT_MAX_FREQ * 1000000; 808831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't specify base clock " 8091bacf3beSMarius Strobl "frequency, using %dMHz as default.\n", 8101bacf3beSMarius Strobl SDHCI_DEFAULT_MAX_FREQ); 811831f5dcfSAlexander Motin } 812a2832f9fSMarius Strobl /* Calculate/set timeout clock frequency. */ 8138f3b7d56SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) { 8148f3b7d56SOleksandr Tymoshenko slot->timeout_clk = slot->max_clk / 1000; 815a2832f9fSMarius Strobl } else if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_1MHZ) { 816a2832f9fSMarius Strobl slot->timeout_clk = 1000; 8178f3b7d56SOleksandr Tymoshenko } else { 8181bacf3beSMarius Strobl slot->timeout_clk = (caps & SDHCI_TIMEOUT_CLK_MASK) >> 8191bacf3beSMarius Strobl SDHCI_TIMEOUT_CLK_SHIFT; 8208f3b7d56SOleksandr Tymoshenko if (caps & SDHCI_TIMEOUT_CLK_UNIT) 8218f3b7d56SOleksandr Tymoshenko slot->timeout_clk *= 1000; 8228f3b7d56SOleksandr Tymoshenko } 82387a6a871SIan Lepore /* 82487a6a871SIan Lepore * If the frequency wasn't in the capabilities and the hardware driver 82587a6a871SIan Lepore * hasn't already set timeout_clk we'll probably work okay using the 82687a6a871SIan Lepore * max timeout, but still mention it. 82787a6a871SIan Lepore */ 828831f5dcfSAlexander Motin if (slot->timeout_clk == 0) { 829831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't specify timeout clock " 830ceb9e9f7SIan Lepore "frequency, setting BROKEN_TIMEOUT quirk.\n"); 831ceb9e9f7SIan Lepore slot->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL; 832831f5dcfSAlexander Motin } 833831f5dcfSAlexander Motin 83457677a3aSOleksandr Tymoshenko slot->host.f_min = SDHCI_MIN_FREQ(slot->bus, slot); 835831f5dcfSAlexander Motin slot->host.f_max = slot->max_clk; 836831f5dcfSAlexander Motin slot->host.host_ocr = 0; 837831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_330) 838831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_320_330 | MMC_OCR_330_340; 839831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_300) 840831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_290_300 | MMC_OCR_300_310; 8417fcf4780SMarius Strobl /* 1.8V VDD is not supposed to be used for removable cards. */ 8427fcf4780SMarius Strobl if ((caps & SDHCI_CAN_VDD_180) && (slot->opt & SDHCI_SLOT_EMBEDDED)) 843831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_LOW_VOLTAGE; 844831f5dcfSAlexander Motin if (slot->host.host_ocr == 0) { 845831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't report any " 846831f5dcfSAlexander Motin "support voltages.\n"); 847831f5dcfSAlexander Motin } 848aca38eabSMarius Strobl 8490f34084fSMarius Strobl host_caps = MMC_CAP_4_BIT_DATA; 8502d1731b8SIan Lepore if (caps & SDHCI_CAN_DO_8BITBUS) 8510f34084fSMarius Strobl host_caps |= MMC_CAP_8_BIT_DATA; 852831f5dcfSAlexander Motin if (caps & SDHCI_CAN_DO_HISPD) 8530f34084fSMarius Strobl host_caps |= MMC_CAP_HSPEED; 85472dec079SMarius Strobl if (slot->quirks & SDHCI_QUIRK_BOOT_NOACC) 8550f34084fSMarius Strobl host_caps |= MMC_CAP_BOOT_NOACC; 85672dec079SMarius Strobl if (slot->quirks & SDHCI_QUIRK_WAIT_WHILE_BUSY) 8570f34084fSMarius Strobl host_caps |= MMC_CAP_WAIT_WHILE_BUSY; 858aca38eabSMarius Strobl 859aca38eabSMarius Strobl /* Determine supported UHS-I and eMMC modes. */ 8600f34084fSMarius Strobl if (caps2 & (SDHCI_CAN_SDR50 | SDHCI_CAN_SDR104 | SDHCI_CAN_DDR50)) 8610f34084fSMarius Strobl host_caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25; 8620f34084fSMarius Strobl if (caps2 & SDHCI_CAN_SDR104) { 8630f34084fSMarius Strobl host_caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50; 8640f34084fSMarius Strobl if (!(slot->quirks & SDHCI_QUIRK_BROKEN_MMC_HS200)) 8650f34084fSMarius Strobl host_caps |= MMC_CAP_MMC_HS200; 8660f34084fSMarius Strobl } else if (caps2 & SDHCI_CAN_SDR50) 8670f34084fSMarius Strobl host_caps |= MMC_CAP_UHS_SDR50; 8680f34084fSMarius Strobl if (caps2 & SDHCI_CAN_DDR50 && 8690f34084fSMarius Strobl !(slot->quirks & SDHCI_QUIRK_BROKEN_UHS_DDR50)) 8700f34084fSMarius Strobl host_caps |= MMC_CAP_UHS_DDR50; 8710f34084fSMarius Strobl if (slot->quirks & SDHCI_QUIRK_MMC_DDR52) 8720f34084fSMarius Strobl host_caps |= MMC_CAP_MMC_DDR52; 8730f34084fSMarius Strobl if (slot->quirks & SDHCI_QUIRK_CAPS_BIT63_FOR_MMC_HS400 && 8740f34084fSMarius Strobl caps2 & SDHCI_CAN_MMC_HS400) 8750f34084fSMarius Strobl host_caps |= MMC_CAP_MMC_HS400; 876aca38eabSMarius Strobl 877aca38eabSMarius Strobl /* 878aca38eabSMarius Strobl * Disable UHS-I and eMMC modes if the set_uhs_timing method is the 879aca38eabSMarius Strobl * default NULL implementation. 880aca38eabSMarius Strobl */ 881aca38eabSMarius Strobl kobj_desc = &sdhci_set_uhs_timing_desc; 882aca38eabSMarius Strobl kobj_method = kobj_lookup_method(((kobj_t)dev)->ops->cls, NULL, 883aca38eabSMarius Strobl kobj_desc); 884aca38eabSMarius Strobl if (kobj_method == &kobj_desc->deflt) 885aca38eabSMarius Strobl host_caps &= ~(MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | 886aca38eabSMarius Strobl MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_DDR50 | MMC_CAP_UHS_SDR104 | 887aca38eabSMarius Strobl MMC_CAP_MMC_DDR52 | MMC_CAP_MMC_HS200 | MMC_CAP_MMC_HS400); 888aca38eabSMarius Strobl 889aca38eabSMarius Strobl #define SDHCI_CAP_MODES_TUNING(caps2) \ 890aca38eabSMarius Strobl (((caps2) & SDHCI_TUNE_SDR50 ? MMC_CAP_UHS_SDR50 : 0) | \ 891aca38eabSMarius Strobl MMC_CAP_UHS_DDR50 | MMC_CAP_UHS_SDR104 | MMC_CAP_MMC_HS200 | \ 892aca38eabSMarius Strobl MMC_CAP_MMC_HS400) 893aca38eabSMarius Strobl 894aca38eabSMarius Strobl /* 895aca38eabSMarius Strobl * Disable UHS-I and eMMC modes that require (re-)tuning if either 896aca38eabSMarius Strobl * the tune or re-tune method is the default NULL implementation. 897aca38eabSMarius Strobl */ 898aca38eabSMarius Strobl kobj_desc = &mmcbr_tune_desc; 899aca38eabSMarius Strobl kobj_method = kobj_lookup_method(((kobj_t)dev)->ops->cls, NULL, 900aca38eabSMarius Strobl kobj_desc); 901aca38eabSMarius Strobl if (kobj_method == &kobj_desc->deflt) 902aca38eabSMarius Strobl goto no_tuning; 903aca38eabSMarius Strobl kobj_desc = &mmcbr_retune_desc; 904aca38eabSMarius Strobl kobj_method = kobj_lookup_method(((kobj_t)dev)->ops->cls, NULL, 905aca38eabSMarius Strobl kobj_desc); 906aca38eabSMarius Strobl if (kobj_method == &kobj_desc->deflt) { 907aca38eabSMarius Strobl no_tuning: 908aca38eabSMarius Strobl host_caps &= ~(SDHCI_CAP_MODES_TUNING(caps2)); 909aca38eabSMarius Strobl } 910aca38eabSMarius Strobl 911aca38eabSMarius Strobl /* Allocate tuning structures and determine tuning parameters. */ 912aca38eabSMarius Strobl if (host_caps & SDHCI_CAP_MODES_TUNING(caps2)) { 913aca38eabSMarius Strobl slot->opt |= SDHCI_TUNING_SUPPORTED; 914aca38eabSMarius Strobl slot->tune_req = malloc(sizeof(*slot->tune_req), M_DEVBUF, 915aca38eabSMarius Strobl M_WAITOK); 916aca38eabSMarius Strobl slot->tune_cmd = malloc(sizeof(*slot->tune_cmd), M_DEVBUF, 917aca38eabSMarius Strobl M_WAITOK); 918aca38eabSMarius Strobl slot->tune_data = malloc(sizeof(*slot->tune_data), M_DEVBUF, 919aca38eabSMarius Strobl M_WAITOK); 920aca38eabSMarius Strobl if (caps2 & SDHCI_TUNE_SDR50) 921aca38eabSMarius Strobl slot->opt |= SDHCI_SDR50_NEEDS_TUNING; 922aca38eabSMarius Strobl slot->retune_mode = (caps2 & SDHCI_RETUNE_MODES_MASK) >> 923aca38eabSMarius Strobl SDHCI_RETUNE_MODES_SHIFT; 924aca38eabSMarius Strobl if (slot->retune_mode == SDHCI_RETUNE_MODE_1) { 925aca38eabSMarius Strobl slot->retune_count = (caps2 & SDHCI_RETUNE_CNT_MASK) >> 926aca38eabSMarius Strobl SDHCI_RETUNE_CNT_SHIFT; 927aca38eabSMarius Strobl if (slot->retune_count > 0xb) { 928aca38eabSMarius Strobl device_printf(dev, "Unknown re-tuning count " 929aca38eabSMarius Strobl "%x, using 1 sec\n", slot->retune_count); 930aca38eabSMarius Strobl slot->retune_count = 1; 931aca38eabSMarius Strobl } else if (slot->retune_count != 0) 932aca38eabSMarius Strobl slot->retune_count = 933aca38eabSMarius Strobl 1 << (slot->retune_count - 1); 934aca38eabSMarius Strobl } 935aca38eabSMarius Strobl } 936aca38eabSMarius Strobl 937aca38eabSMarius Strobl #undef SDHCI_CAP_MODES_TUNING 938aca38eabSMarius Strobl 939aca38eabSMarius Strobl /* Determine supported VCCQ signaling levels. */ 9400f34084fSMarius Strobl host_caps |= MMC_CAP_SIGNALING_330; 9410f34084fSMarius Strobl if (host_caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | 942aca38eabSMarius Strobl MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_DDR50 | MMC_CAP_UHS_SDR104 | 9430f34084fSMarius Strobl MMC_CAP_MMC_DDR52_180 | MMC_CAP_MMC_HS200_180 | 9440f34084fSMarius Strobl MMC_CAP_MMC_HS400_180)) 945aca38eabSMarius Strobl host_caps |= MMC_CAP_SIGNALING_120 | MMC_CAP_SIGNALING_180; 946aca38eabSMarius Strobl 947aca38eabSMarius Strobl /* 948aca38eabSMarius Strobl * Disable 1.2 V and 1.8 V signaling if the switch_vccq method is the 949aca38eabSMarius Strobl * default NULL implementation. Disable 1.2 V support if it's the 950aca38eabSMarius Strobl * generic SDHCI implementation. 951aca38eabSMarius Strobl */ 952aca38eabSMarius Strobl kobj_desc = &mmcbr_switch_vccq_desc; 953aca38eabSMarius Strobl kobj_method = kobj_lookup_method(((kobj_t)dev)->ops->cls, NULL, 954aca38eabSMarius Strobl kobj_desc); 955aca38eabSMarius Strobl if (kobj_method == &kobj_desc->deflt) 956aca38eabSMarius Strobl host_caps &= ~(MMC_CAP_SIGNALING_120 | MMC_CAP_SIGNALING_180); 957aca38eabSMarius Strobl else if (kobj_method->func == (kobjop_t)sdhci_generic_switch_vccq) 958aca38eabSMarius Strobl host_caps &= ~MMC_CAP_SIGNALING_120; 959aca38eabSMarius Strobl 960aca38eabSMarius Strobl /* Determine supported driver types (type B is always mandatory). */ 961f8b883c1SImre Vadász if (caps2 & SDHCI_CAN_DRIVE_TYPE_A) 9620f34084fSMarius Strobl host_caps |= MMC_CAP_DRIVER_TYPE_A; 963f8b883c1SImre Vadász if (caps2 & SDHCI_CAN_DRIVE_TYPE_C) 9640f34084fSMarius Strobl host_caps |= MMC_CAP_DRIVER_TYPE_C; 965f8b883c1SImre Vadász if (caps2 & SDHCI_CAN_DRIVE_TYPE_D) 9660f34084fSMarius Strobl host_caps |= MMC_CAP_DRIVER_TYPE_D; 9670f34084fSMarius Strobl slot->host.caps = host_caps; 9680f34084fSMarius Strobl 969831f5dcfSAlexander Motin /* Decide if we have usable DMA. */ 970831f5dcfSAlexander Motin if (caps & SDHCI_CAN_DO_DMA) 971831f5dcfSAlexander Motin slot->opt |= SDHCI_HAVE_DMA; 972d6b3aaf8SOleksandr Tymoshenko 973d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_BROKEN_DMA) 974831f5dcfSAlexander Motin slot->opt &= ~SDHCI_HAVE_DMA; 975d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_FORCE_DMA) 976831f5dcfSAlexander Motin slot->opt |= SDHCI_HAVE_DMA; 977a2832f9fSMarius Strobl if (slot->quirks & SDHCI_QUIRK_ALL_SLOTS_NON_REMOVABLE) 978a2832f9fSMarius Strobl slot->opt |= SDHCI_NON_REMOVABLE; 979831f5dcfSAlexander Motin 980c3a0f75aSOleksandr Tymoshenko /* 981c3a0f75aSOleksandr Tymoshenko * Use platform-provided transfer backend 982c3a0f75aSOleksandr Tymoshenko * with PIO as a fallback mechanism 983c3a0f75aSOleksandr Tymoshenko */ 984c3a0f75aSOleksandr Tymoshenko if (slot->opt & SDHCI_PLATFORM_TRANSFER) 985c3a0f75aSOleksandr Tymoshenko slot->opt &= ~SDHCI_HAVE_DMA; 986c3a0f75aSOleksandr Tymoshenko 9875b69a497SAlexander Motin if (bootverbose || sdhci_debug) { 9880f34084fSMarius Strobl slot_printf(slot, 9897fcf4780SMarius Strobl "%uMHz%s %s VDD:%s%s%s VCCQ: 3.3V%s%s DRV: B%s%s%s %s %s\n", 990831f5dcfSAlexander Motin slot->max_clk / 1000000, 991831f5dcfSAlexander Motin (caps & SDHCI_CAN_DO_HISPD) ? " HS" : "", 9920f34084fSMarius Strobl (host_caps & MMC_CAP_8_BIT_DATA) ? "8bits" : 9930f34084fSMarius Strobl ((host_caps & MMC_CAP_4_BIT_DATA) ? "4bits" : "1bit"), 994831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_330) ? " 3.3V" : "", 995831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_300) ? " 3.0V" : "", 9967fcf4780SMarius Strobl ((caps & SDHCI_CAN_VDD_180) && 9977fcf4780SMarius Strobl (slot->opt & SDHCI_SLOT_EMBEDDED)) ? " 1.8V" : "", 9980f34084fSMarius Strobl (host_caps & MMC_CAP_SIGNALING_180) ? " 1.8V" : "", 9990f34084fSMarius Strobl (host_caps & MMC_CAP_SIGNALING_120) ? " 1.2V" : "", 1000aca38eabSMarius Strobl (host_caps & MMC_CAP_DRIVER_TYPE_A) ? "A" : "", 1001aca38eabSMarius Strobl (host_caps & MMC_CAP_DRIVER_TYPE_C) ? "C" : "", 1002aca38eabSMarius Strobl (host_caps & MMC_CAP_DRIVER_TYPE_D) ? "D" : "", 10037fcf4780SMarius Strobl (slot->opt & SDHCI_HAVE_DMA) ? "DMA" : "PIO", 10047fcf4780SMarius Strobl (slot->opt & SDHCI_SLOT_EMBEDDED) ? "embedded" : 10057fcf4780SMarius Strobl (slot->opt & SDHCI_NON_REMOVABLE) ? "non-removable" : 10067fcf4780SMarius Strobl "removable"); 10070f34084fSMarius Strobl if (host_caps & (MMC_CAP_MMC_DDR52 | MMC_CAP_MMC_HS200 | 10080f34084fSMarius Strobl MMC_CAP_MMC_HS400 | MMC_CAP_MMC_ENH_STROBE)) 10090f34084fSMarius Strobl slot_printf(slot, "eMMC:%s%s%s%s\n", 10100f34084fSMarius Strobl (host_caps & MMC_CAP_MMC_DDR52) ? " DDR52" : "", 10110f34084fSMarius Strobl (host_caps & MMC_CAP_MMC_HS200) ? " HS200" : "", 10120f34084fSMarius Strobl (host_caps & MMC_CAP_MMC_HS400) ? " HS400" : "", 10130f34084fSMarius Strobl ((host_caps & 10140f34084fSMarius Strobl (MMC_CAP_MMC_HS400 | MMC_CAP_MMC_ENH_STROBE)) == 10150f34084fSMarius Strobl (MMC_CAP_MMC_HS400 | MMC_CAP_MMC_ENH_STROBE)) ? 10160f34084fSMarius Strobl " HS400ES" : ""); 10170f34084fSMarius Strobl if (host_caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | 10180f34084fSMarius Strobl MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104)) 10190f34084fSMarius Strobl slot_printf(slot, "UHS-I:%s%s%s%s%s\n", 10200f34084fSMarius Strobl (host_caps & MMC_CAP_UHS_SDR12) ? " SDR12" : "", 10210f34084fSMarius Strobl (host_caps & MMC_CAP_UHS_SDR25) ? " SDR25" : "", 10220f34084fSMarius Strobl (host_caps & MMC_CAP_UHS_SDR50) ? " SDR50" : "", 10230f34084fSMarius Strobl (host_caps & MMC_CAP_UHS_SDR104) ? " SDR104" : "", 10240f34084fSMarius Strobl (host_caps & MMC_CAP_UHS_DDR50) ? " DDR50" : ""); 1025aca38eabSMarius Strobl if (slot->opt & SDHCI_TUNING_SUPPORTED) 1026aca38eabSMarius Strobl slot_printf(slot, "Re-tuning count %d secs, mode %d\n", 1027aca38eabSMarius Strobl slot->retune_count, slot->retune_mode + 1); 1028831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1029831f5dcfSAlexander Motin } 1030831f5dcfSAlexander Motin 1031ba6fc1c7SLuiz Otavio O Souza slot->timeout = 10; 1032ba6fc1c7SLuiz Otavio O Souza SYSCTL_ADD_INT(device_get_sysctl_ctx(slot->bus), 1033ba6fc1c7SLuiz Otavio O Souza SYSCTL_CHILDREN(device_get_sysctl_tree(slot->bus)), OID_AUTO, 1034ba6fc1c7SLuiz Otavio O Souza "timeout", CTLFLAG_RW, &slot->timeout, 0, 1035ba6fc1c7SLuiz Otavio O Souza "Maximum timeout for SDHCI transfers (in secs)"); 1036831f5dcfSAlexander Motin TASK_INIT(&slot->card_task, 0, sdhci_card_task, slot); 1037639f59f0SIan Lepore TIMEOUT_TASK_INIT(taskqueue_swi_giant, &slot->card_delayed_task, 0, 1038639f59f0SIan Lepore sdhci_card_task, slot); 1039639f59f0SIan Lepore callout_init(&slot->card_poll_callout, 1); 1040e64f01a9SIan Lepore callout_init_mtx(&slot->timeout_callout, &slot->mtx, 0); 1041aca38eabSMarius Strobl callout_init_mtx(&slot->retune_callout, &slot->mtx, 0); 1042ba6fc1c7SLuiz Otavio O Souza 1043639f59f0SIan Lepore if ((slot->quirks & SDHCI_QUIRK_POLL_CARD_PRESENT) && 1044639f59f0SIan Lepore !(slot->opt & SDHCI_NON_REMOVABLE)) { 1045639f59f0SIan Lepore callout_reset(&slot->card_poll_callout, 1046639f59f0SIan Lepore SDHCI_CARD_PRESENT_TICKS, sdhci_card_poll, slot); 1047639f59f0SIan Lepore } 1048639f59f0SIan Lepore 1049aca38eabSMarius Strobl sdhci_init(slot); 1050aca38eabSMarius Strobl 1051831f5dcfSAlexander Motin return (0); 1052831f5dcfSAlexander Motin } 1053831f5dcfSAlexander Motin 1054*d91f1a10SIlya Bakulin #ifndef MMCCAM 1055d6b3aaf8SOleksandr Tymoshenko void 1056d6b3aaf8SOleksandr Tymoshenko sdhci_start_slot(struct sdhci_slot *slot) 1057831f5dcfSAlexander Motin { 10587e6ccea3SMarius Strobl 1059d6b3aaf8SOleksandr Tymoshenko sdhci_card_task(slot, 0); 1060d6b3aaf8SOleksandr Tymoshenko } 1061*d91f1a10SIlya Bakulin #endif 1062831f5dcfSAlexander Motin 1063d6b3aaf8SOleksandr Tymoshenko int 1064d6b3aaf8SOleksandr Tymoshenko sdhci_cleanup_slot(struct sdhci_slot *slot) 1065d6b3aaf8SOleksandr Tymoshenko { 1066831f5dcfSAlexander Motin device_t d; 1067831f5dcfSAlexander Motin 1068e64f01a9SIan Lepore callout_drain(&slot->timeout_callout); 1069639f59f0SIan Lepore callout_drain(&slot->card_poll_callout); 1070aca38eabSMarius Strobl callout_drain(&slot->retune_callout); 1071831f5dcfSAlexander Motin taskqueue_drain(taskqueue_swi_giant, &slot->card_task); 1072639f59f0SIan Lepore taskqueue_drain_timeout(taskqueue_swi_giant, &slot->card_delayed_task); 1073831f5dcfSAlexander Motin 1074831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1075831f5dcfSAlexander Motin d = slot->dev; 1076831f5dcfSAlexander Motin slot->dev = NULL; 1077831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1078831f5dcfSAlexander Motin if (d != NULL) 1079d6b3aaf8SOleksandr Tymoshenko device_delete_child(slot->bus, d); 1080831f5dcfSAlexander Motin 1081831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1082831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_ALL); 1083831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1084831f5dcfSAlexander Motin bus_dmamap_unload(slot->dmatag, slot->dmamap); 1085831f5dcfSAlexander Motin bus_dmamem_free(slot->dmatag, slot->dmamem, slot->dmamap); 1086831f5dcfSAlexander Motin bus_dma_tag_destroy(slot->dmatag); 1087aca38eabSMarius Strobl if (slot->opt & SDHCI_TUNING_SUPPORTED) { 1088aca38eabSMarius Strobl free(slot->tune_req, M_DEVBUF); 1089aca38eabSMarius Strobl free(slot->tune_cmd, M_DEVBUF); 1090aca38eabSMarius Strobl free(slot->tune_data, M_DEVBUF); 1091aca38eabSMarius Strobl } 1092d6b3aaf8SOleksandr Tymoshenko 1093831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 1094d6b3aaf8SOleksandr Tymoshenko 1095831f5dcfSAlexander Motin return (0); 1096831f5dcfSAlexander Motin } 1097831f5dcfSAlexander Motin 1098d6b3aaf8SOleksandr Tymoshenko int 1099d6b3aaf8SOleksandr Tymoshenko sdhci_generic_suspend(struct sdhci_slot *slot) 110092bf0e27SAlexander Motin { 11017e6ccea3SMarius Strobl 1102aca38eabSMarius Strobl /* 1103aca38eabSMarius Strobl * We expect the MMC layer to issue initial tuning after resume. 1104aca38eabSMarius Strobl * Otherwise, we'd need to indicate re-tuning including circuit reset 1105aca38eabSMarius Strobl * being required at least for re-tuning modes 1 and 2 ourselves. 1106aca38eabSMarius Strobl */ 1107aca38eabSMarius Strobl callout_drain(&slot->retune_callout); 1108aca38eabSMarius Strobl SDHCI_LOCK(slot); 1109aca38eabSMarius Strobl slot->opt &= ~SDHCI_TUNING_ENABLED; 1110d6b3aaf8SOleksandr Tymoshenko sdhci_reset(slot, SDHCI_RESET_ALL); 1111aca38eabSMarius Strobl SDHCI_UNLOCK(slot); 111292bf0e27SAlexander Motin 111392bf0e27SAlexander Motin return (0); 111492bf0e27SAlexander Motin } 111592bf0e27SAlexander Motin 1116d6b3aaf8SOleksandr Tymoshenko int 1117d6b3aaf8SOleksandr Tymoshenko sdhci_generic_resume(struct sdhci_slot *slot) 111892bf0e27SAlexander Motin { 11197e6ccea3SMarius Strobl 1120aca38eabSMarius Strobl SDHCI_LOCK(slot); 1121d6b3aaf8SOleksandr Tymoshenko sdhci_init(slot); 1122aca38eabSMarius Strobl SDHCI_UNLOCK(slot); 112392bf0e27SAlexander Motin 1124d6b3aaf8SOleksandr Tymoshenko return (0); 112592bf0e27SAlexander Motin } 112692bf0e27SAlexander Motin 112757677a3aSOleksandr Tymoshenko uint32_t 1128b440e965SMarius Strobl sdhci_generic_min_freq(device_t brdev __unused, struct sdhci_slot *slot) 112957677a3aSOleksandr Tymoshenko { 11307e6ccea3SMarius Strobl 113157677a3aSOleksandr Tymoshenko if (slot->version >= SDHCI_SPEC_300) 113257677a3aSOleksandr Tymoshenko return (slot->max_clk / SDHCI_300_MAX_DIVIDER); 113357677a3aSOleksandr Tymoshenko else 113457677a3aSOleksandr Tymoshenko return (slot->max_clk / SDHCI_200_MAX_DIVIDER); 113557677a3aSOleksandr Tymoshenko } 113657677a3aSOleksandr Tymoshenko 11376e37fb2bSIan Lepore bool 1138b440e965SMarius Strobl sdhci_generic_get_card_present(device_t brdev __unused, struct sdhci_slot *slot) 11396e37fb2bSIan Lepore { 11406e37fb2bSIan Lepore 1141639f59f0SIan Lepore if (slot->opt & SDHCI_NON_REMOVABLE) 1142639f59f0SIan Lepore return true; 1143639f59f0SIan Lepore 11446e37fb2bSIan Lepore return (RD4(slot, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT); 11456e37fb2bSIan Lepore } 11466e37fb2bSIan Lepore 11470f34084fSMarius Strobl void 11480f34084fSMarius Strobl sdhci_generic_set_uhs_timing(device_t brdev __unused, struct sdhci_slot *slot) 11490f34084fSMarius Strobl { 11500f34084fSMarius Strobl struct mmc_ios *ios; 11510f34084fSMarius Strobl uint16_t hostctrl2; 11520f34084fSMarius Strobl 11530f34084fSMarius Strobl if (slot->version < SDHCI_SPEC_300) 11540f34084fSMarius Strobl return; 11550f34084fSMarius Strobl 1156aca38eabSMarius Strobl SDHCI_ASSERT_LOCKED(slot); 11570f34084fSMarius Strobl ios = &slot->host.ios; 11580f34084fSMarius Strobl sdhci_set_clock(slot, 0); 11590f34084fSMarius Strobl hostctrl2 = RD2(slot, SDHCI_HOST_CONTROL2); 11600f34084fSMarius Strobl hostctrl2 &= ~SDHCI_CTRL2_UHS_MASK; 1161aca38eabSMarius Strobl if (ios->clock > SD_SDR50_MAX) { 11620f34084fSMarius Strobl if (ios->timing == bus_timing_mmc_hs400 || 11630f34084fSMarius Strobl ios->timing == bus_timing_mmc_hs400es) 11640f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_MMC_HS400; 1165aca38eabSMarius Strobl else 11660f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_UHS_SDR104; 1167aca38eabSMarius Strobl } 11680f34084fSMarius Strobl else if (ios->clock > SD_SDR25_MAX) 11690f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_UHS_SDR50; 11700f34084fSMarius Strobl else if (ios->clock > SD_SDR12_MAX) { 11710f34084fSMarius Strobl if (ios->timing == bus_timing_uhs_ddr50 || 11720f34084fSMarius Strobl ios->timing == bus_timing_mmc_ddr52) 11730f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_UHS_DDR50; 11740f34084fSMarius Strobl else 11750f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_UHS_SDR25; 11760f34084fSMarius Strobl } else if (ios->clock > SD_MMC_CARD_ID_FREQUENCY) 11770f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_UHS_SDR12; 11780f34084fSMarius Strobl WR2(slot, SDHCI_HOST_CONTROL2, hostctrl2); 11790f34084fSMarius Strobl sdhci_set_clock(slot, ios->clock); 11800f34084fSMarius Strobl } 11810f34084fSMarius Strobl 1182d6b3aaf8SOleksandr Tymoshenko int 1183d6b3aaf8SOleksandr Tymoshenko sdhci_generic_update_ios(device_t brdev, device_t reqdev) 1184831f5dcfSAlexander Motin { 1185831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1186831f5dcfSAlexander Motin struct mmc_ios *ios = &slot->host.ios; 1187831f5dcfSAlexander Motin 1188831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1189831f5dcfSAlexander Motin /* Do full reset on bus power down to clear from any state. */ 1190831f5dcfSAlexander Motin if (ios->power_mode == power_off) { 1191831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 0); 1192831f5dcfSAlexander Motin sdhci_init(slot); 1193831f5dcfSAlexander Motin } 1194831f5dcfSAlexander Motin /* Configure the bus. */ 1195831f5dcfSAlexander Motin sdhci_set_clock(slot, ios->clock); 1196831f5dcfSAlexander Motin sdhci_set_power(slot, (ios->power_mode == power_off) ? 0 : ios->vdd); 11972d1731b8SIan Lepore if (ios->bus_width == bus_width_8) { 11982d1731b8SIan Lepore slot->hostctrl |= SDHCI_CTRL_8BITBUS; 1199831f5dcfSAlexander Motin slot->hostctrl &= ~SDHCI_CTRL_4BITBUS; 12002d1731b8SIan Lepore } else if (ios->bus_width == bus_width_4) { 12012d1731b8SIan Lepore slot->hostctrl &= ~SDHCI_CTRL_8BITBUS; 12022d1731b8SIan Lepore slot->hostctrl |= SDHCI_CTRL_4BITBUS; 12032d1731b8SIan Lepore } else if (ios->bus_width == bus_width_1) { 12042d1731b8SIan Lepore slot->hostctrl &= ~SDHCI_CTRL_8BITBUS; 12052d1731b8SIan Lepore slot->hostctrl &= ~SDHCI_CTRL_4BITBUS; 12062d1731b8SIan Lepore } else { 12072d1731b8SIan Lepore panic("Invalid bus width: %d", ios->bus_width); 12082d1731b8SIan Lepore } 12090f34084fSMarius Strobl if (ios->clock > SD_SDR12_MAX && 1210bba987dcSIan Lepore !(slot->quirks & SDHCI_QUIRK_DONT_SET_HISPD_BIT)) 1211831f5dcfSAlexander Motin slot->hostctrl |= SDHCI_CTRL_HISPD; 1212831f5dcfSAlexander Motin else 1213831f5dcfSAlexander Motin slot->hostctrl &= ~SDHCI_CTRL_HISPD; 1214831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl); 12150f34084fSMarius Strobl SDHCI_SET_UHS_TIMING(brdev, slot); 1216831f5dcfSAlexander Motin /* Some controllers like reset after bus changes. */ 1217d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_RESET_ON_IOS) 1218831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA); 1219831f5dcfSAlexander Motin 1220831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1221831f5dcfSAlexander Motin return (0); 1222831f5dcfSAlexander Motin } 1223831f5dcfSAlexander Motin 12240f34084fSMarius Strobl int 12250f34084fSMarius Strobl sdhci_generic_switch_vccq(device_t brdev __unused, device_t reqdev) 12260f34084fSMarius Strobl { 12270f34084fSMarius Strobl struct sdhci_slot *slot = device_get_ivars(reqdev); 12280f34084fSMarius Strobl enum mmc_vccq vccq; 12290f34084fSMarius Strobl int err; 12300f34084fSMarius Strobl uint16_t hostctrl2; 12310f34084fSMarius Strobl 12320f34084fSMarius Strobl if (slot->version < SDHCI_SPEC_300) 12330f34084fSMarius Strobl return (0); 12340f34084fSMarius Strobl 12350f34084fSMarius Strobl err = 0; 12360f34084fSMarius Strobl vccq = slot->host.ios.vccq; 12370f34084fSMarius Strobl SDHCI_LOCK(slot); 12380f34084fSMarius Strobl sdhci_set_clock(slot, 0); 12390f34084fSMarius Strobl hostctrl2 = RD2(slot, SDHCI_HOST_CONTROL2); 12400f34084fSMarius Strobl switch (vccq) { 12410f34084fSMarius Strobl case vccq_330: 12420f34084fSMarius Strobl if (!(hostctrl2 & SDHCI_CTRL2_S18_ENABLE)) 12430f34084fSMarius Strobl goto done; 12440f34084fSMarius Strobl hostctrl2 &= ~SDHCI_CTRL2_S18_ENABLE; 12450f34084fSMarius Strobl WR2(slot, SDHCI_HOST_CONTROL2, hostctrl2); 12460f34084fSMarius Strobl DELAY(5000); 12470f34084fSMarius Strobl hostctrl2 = RD2(slot, SDHCI_HOST_CONTROL2); 12480f34084fSMarius Strobl if (!(hostctrl2 & SDHCI_CTRL2_S18_ENABLE)) 12490f34084fSMarius Strobl goto done; 12500f34084fSMarius Strobl err = EAGAIN; 12510f34084fSMarius Strobl break; 12520f34084fSMarius Strobl case vccq_180: 12530f34084fSMarius Strobl if (!(slot->host.caps & MMC_CAP_SIGNALING_180)) { 12540f34084fSMarius Strobl err = EINVAL; 12550f34084fSMarius Strobl goto done; 12560f34084fSMarius Strobl } 12570f34084fSMarius Strobl if (hostctrl2 & SDHCI_CTRL2_S18_ENABLE) 12580f34084fSMarius Strobl goto done; 12590f34084fSMarius Strobl hostctrl2 |= SDHCI_CTRL2_S18_ENABLE; 12600f34084fSMarius Strobl WR2(slot, SDHCI_HOST_CONTROL2, hostctrl2); 12610f34084fSMarius Strobl DELAY(5000); 12620f34084fSMarius Strobl hostctrl2 = RD2(slot, SDHCI_HOST_CONTROL2); 12630f34084fSMarius Strobl if (hostctrl2 & SDHCI_CTRL2_S18_ENABLE) 12640f34084fSMarius Strobl goto done; 12650f34084fSMarius Strobl err = EAGAIN; 12660f34084fSMarius Strobl break; 12670f34084fSMarius Strobl default: 12680f34084fSMarius Strobl slot_printf(slot, 12690f34084fSMarius Strobl "Attempt to set unsupported signaling voltage\n"); 12700f34084fSMarius Strobl err = EINVAL; 12710f34084fSMarius Strobl break; 12720f34084fSMarius Strobl } 12730f34084fSMarius Strobl done: 12740f34084fSMarius Strobl sdhci_set_clock(slot, slot->host.ios.clock); 12750f34084fSMarius Strobl SDHCI_UNLOCK(slot); 12760f34084fSMarius Strobl return (err); 12770f34084fSMarius Strobl } 12780f34084fSMarius Strobl 1279aca38eabSMarius Strobl int 1280aca38eabSMarius Strobl sdhci_generic_tune(device_t brdev __unused, device_t reqdev, bool hs400) 1281aca38eabSMarius Strobl { 1282aca38eabSMarius Strobl struct sdhci_slot *slot = device_get_ivars(reqdev); 1283aca38eabSMarius Strobl struct mmc_ios *ios = &slot->host.ios; 1284aca38eabSMarius Strobl struct mmc_command *tune_cmd; 1285aca38eabSMarius Strobl struct mmc_data *tune_data; 1286aca38eabSMarius Strobl uint32_t opcode; 1287aca38eabSMarius Strobl int err; 1288aca38eabSMarius Strobl 1289aca38eabSMarius Strobl if (!(slot->opt & SDHCI_TUNING_SUPPORTED)) 1290aca38eabSMarius Strobl return (0); 1291aca38eabSMarius Strobl 1292aca38eabSMarius Strobl slot->retune_ticks = slot->retune_count * hz; 1293aca38eabSMarius Strobl opcode = MMC_SEND_TUNING_BLOCK; 1294aca38eabSMarius Strobl SDHCI_LOCK(slot); 1295aca38eabSMarius Strobl switch (ios->timing) { 1296aca38eabSMarius Strobl case bus_timing_mmc_hs400: 1297aca38eabSMarius Strobl slot_printf(slot, "HS400 must be tuned in HS200 mode\n"); 1298aca38eabSMarius Strobl SDHCI_UNLOCK(slot); 1299aca38eabSMarius Strobl return (EINVAL); 1300aca38eabSMarius Strobl case bus_timing_mmc_hs200: 1301aca38eabSMarius Strobl /* 1302aca38eabSMarius Strobl * In HS400 mode, controllers use the data strobe line to 1303aca38eabSMarius Strobl * latch data from the devices so periodic re-tuning isn't 1304aca38eabSMarius Strobl * expected to be required. 1305aca38eabSMarius Strobl */ 1306aca38eabSMarius Strobl if (hs400) 1307aca38eabSMarius Strobl slot->retune_ticks = 0; 1308aca38eabSMarius Strobl opcode = MMC_SEND_TUNING_BLOCK_HS200; 1309aca38eabSMarius Strobl break; 1310aca38eabSMarius Strobl case bus_timing_uhs_ddr50: 1311aca38eabSMarius Strobl case bus_timing_uhs_sdr104: 1312aca38eabSMarius Strobl break; 1313aca38eabSMarius Strobl case bus_timing_uhs_sdr50: 1314aca38eabSMarius Strobl if (slot->opt & SDHCI_SDR50_NEEDS_TUNING) 1315aca38eabSMarius Strobl break; 1316aca38eabSMarius Strobl /* FALLTHROUGH */ 1317aca38eabSMarius Strobl default: 1318aca38eabSMarius Strobl SDHCI_UNLOCK(slot); 1319aca38eabSMarius Strobl return (0); 1320aca38eabSMarius Strobl } 1321aca38eabSMarius Strobl 1322aca38eabSMarius Strobl tune_cmd = slot->tune_cmd; 1323aca38eabSMarius Strobl memset(tune_cmd, 0, sizeof(*tune_cmd)); 1324aca38eabSMarius Strobl tune_cmd->opcode = opcode; 1325aca38eabSMarius Strobl tune_cmd->flags = MMC_RSP_R1 | MMC_CMD_ADTC; 1326aca38eabSMarius Strobl tune_data = tune_cmd->data = slot->tune_data; 1327aca38eabSMarius Strobl memset(tune_data, 0, sizeof(*tune_data)); 1328aca38eabSMarius Strobl tune_data->len = (opcode == MMC_SEND_TUNING_BLOCK_HS200 && 1329aca38eabSMarius Strobl ios->bus_width == bus_width_8) ? MMC_TUNING_LEN_HS200 : 1330aca38eabSMarius Strobl MMC_TUNING_LEN; 1331aca38eabSMarius Strobl tune_data->flags = MMC_DATA_READ; 1332aca38eabSMarius Strobl tune_data->mrq = tune_cmd->mrq = slot->tune_req; 1333aca38eabSMarius Strobl 1334aca38eabSMarius Strobl slot->opt &= ~SDHCI_TUNING_ENABLED; 1335aca38eabSMarius Strobl err = sdhci_exec_tuning(slot, true); 1336aca38eabSMarius Strobl if (err == 0) { 1337aca38eabSMarius Strobl slot->opt |= SDHCI_TUNING_ENABLED; 1338aca38eabSMarius Strobl slot->intmask |= sdhci_tuning_intmask(slot); 1339aca38eabSMarius Strobl WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 1340aca38eabSMarius Strobl if (slot->retune_ticks) { 1341aca38eabSMarius Strobl callout_reset(&slot->retune_callout, slot->retune_ticks, 1342aca38eabSMarius Strobl sdhci_retune, slot); 1343aca38eabSMarius Strobl } 1344aca38eabSMarius Strobl } 1345aca38eabSMarius Strobl SDHCI_UNLOCK(slot); 1346aca38eabSMarius Strobl return (err); 1347aca38eabSMarius Strobl } 1348aca38eabSMarius Strobl 1349aca38eabSMarius Strobl int 1350aca38eabSMarius Strobl sdhci_generic_retune(device_t brdev __unused, device_t reqdev, bool reset) 1351aca38eabSMarius Strobl { 1352aca38eabSMarius Strobl struct sdhci_slot *slot = device_get_ivars(reqdev); 1353aca38eabSMarius Strobl int err; 1354aca38eabSMarius Strobl 1355aca38eabSMarius Strobl if (!(slot->opt & SDHCI_TUNING_ENABLED)) 1356aca38eabSMarius Strobl return (0); 1357aca38eabSMarius Strobl 1358aca38eabSMarius Strobl /* HS400 must be tuned in HS200 mode. */ 1359aca38eabSMarius Strobl if (slot->host.ios.timing == bus_timing_mmc_hs400) 1360aca38eabSMarius Strobl return (EINVAL); 1361aca38eabSMarius Strobl 1362aca38eabSMarius Strobl SDHCI_LOCK(slot); 1363aca38eabSMarius Strobl err = sdhci_exec_tuning(slot, reset); 1364aca38eabSMarius Strobl /* 1365aca38eabSMarius Strobl * There are two ways sdhci_exec_tuning() can fail: 1366aca38eabSMarius Strobl * EBUSY should not actually happen when requests are only issued 1367aca38eabSMarius Strobl * with the host properly acquired, and 1368aca38eabSMarius Strobl * EIO re-tuning failed (but it did work initially). 1369aca38eabSMarius Strobl * 1370aca38eabSMarius Strobl * In both cases, we should retry at later point if periodic re-tuning 1371aca38eabSMarius Strobl * is enabled. Note that due to slot->retune_req not being cleared in 1372aca38eabSMarius Strobl * these failure cases, the MMC layer should trigger another attempt at 1373aca38eabSMarius Strobl * re-tuning with the next request anyway, though. 1374aca38eabSMarius Strobl */ 1375aca38eabSMarius Strobl if (slot->retune_ticks) { 1376aca38eabSMarius Strobl callout_reset(&slot->retune_callout, slot->retune_ticks, 1377aca38eabSMarius Strobl sdhci_retune, slot); 1378aca38eabSMarius Strobl } 1379aca38eabSMarius Strobl SDHCI_UNLOCK(slot); 1380aca38eabSMarius Strobl return (err); 1381aca38eabSMarius Strobl } 1382aca38eabSMarius Strobl 1383aca38eabSMarius Strobl static int 1384aca38eabSMarius Strobl sdhci_exec_tuning(struct sdhci_slot *slot, bool reset) 1385aca38eabSMarius Strobl { 1386aca38eabSMarius Strobl struct mmc_request *tune_req; 1387aca38eabSMarius Strobl struct mmc_command *tune_cmd; 1388aca38eabSMarius Strobl int i; 1389aca38eabSMarius Strobl uint32_t intmask; 1390aca38eabSMarius Strobl uint16_t hostctrl2; 1391aca38eabSMarius Strobl u_char opt; 1392aca38eabSMarius Strobl 1393aca38eabSMarius Strobl SDHCI_ASSERT_LOCKED(slot); 1394aca38eabSMarius Strobl if (slot->req != NULL) 1395aca38eabSMarius Strobl return (EBUSY); 1396aca38eabSMarius Strobl 1397aca38eabSMarius Strobl /* Tuning doesn't work with DMA enabled. */ 1398aca38eabSMarius Strobl opt = slot->opt; 1399aca38eabSMarius Strobl slot->opt = opt & ~SDHCI_HAVE_DMA; 1400aca38eabSMarius Strobl 1401aca38eabSMarius Strobl /* 1402aca38eabSMarius Strobl * Ensure that as documented, SDHCI_INT_DATA_AVAIL is the only 1403aca38eabSMarius Strobl * kind of interrupt we receive in response to a tuning request. 1404aca38eabSMarius Strobl */ 1405aca38eabSMarius Strobl intmask = slot->intmask; 1406aca38eabSMarius Strobl slot->intmask = SDHCI_INT_DATA_AVAIL; 1407aca38eabSMarius Strobl WR4(slot, SDHCI_SIGNAL_ENABLE, SDHCI_INT_DATA_AVAIL); 1408aca38eabSMarius Strobl 1409aca38eabSMarius Strobl hostctrl2 = RD2(slot, SDHCI_HOST_CONTROL2); 1410aca38eabSMarius Strobl if (reset) 1411aca38eabSMarius Strobl hostctrl2 &= ~SDHCI_CTRL2_SAMPLING_CLOCK; 1412aca38eabSMarius Strobl else 1413aca38eabSMarius Strobl hostctrl2 |= SDHCI_CTRL2_SAMPLING_CLOCK; 1414aca38eabSMarius Strobl WR2(slot, SDHCI_HOST_CONTROL2, hostctrl2 | SDHCI_CTRL2_EXEC_TUNING); 1415aca38eabSMarius Strobl 1416aca38eabSMarius Strobl tune_req = slot->tune_req; 1417aca38eabSMarius Strobl tune_cmd = slot->tune_cmd; 1418aca38eabSMarius Strobl for (i = 0; i < MMC_TUNING_MAX; i++) { 1419aca38eabSMarius Strobl memset(tune_req, 0, sizeof(*tune_req)); 1420aca38eabSMarius Strobl tune_req->cmd = tune_cmd; 1421aca38eabSMarius Strobl tune_req->done = sdhci_req_wakeup; 1422aca38eabSMarius Strobl tune_req->done_data = slot; 1423aca38eabSMarius Strobl slot->req = tune_req; 1424aca38eabSMarius Strobl slot->flags = 0; 1425aca38eabSMarius Strobl sdhci_start(slot); 1426aca38eabSMarius Strobl while (!(tune_req->flags & MMC_REQ_DONE)) 1427aca38eabSMarius Strobl msleep(tune_req, &slot->mtx, 0, "sdhciet", 0); 1428aca38eabSMarius Strobl if (!(tune_req->flags & MMC_TUNE_DONE)) 1429aca38eabSMarius Strobl break; 1430aca38eabSMarius Strobl hostctrl2 = RD2(slot, SDHCI_HOST_CONTROL2); 1431aca38eabSMarius Strobl if (!(hostctrl2 & SDHCI_CTRL2_EXEC_TUNING)) 1432aca38eabSMarius Strobl break; 1433aca38eabSMarius Strobl if (tune_cmd->opcode == MMC_SEND_TUNING_BLOCK) 1434aca38eabSMarius Strobl DELAY(1000); 1435aca38eabSMarius Strobl } 1436aca38eabSMarius Strobl 1437aca38eabSMarius Strobl slot->opt = opt; 1438aca38eabSMarius Strobl slot->intmask = intmask; 1439aca38eabSMarius Strobl WR4(slot, SDHCI_SIGNAL_ENABLE, intmask); 1440aca38eabSMarius Strobl 1441aca38eabSMarius Strobl if ((hostctrl2 & (SDHCI_CTRL2_EXEC_TUNING | 1442aca38eabSMarius Strobl SDHCI_CTRL2_SAMPLING_CLOCK)) == SDHCI_CTRL2_SAMPLING_CLOCK) { 1443aca38eabSMarius Strobl slot->retune_req = 0; 1444aca38eabSMarius Strobl return (0); 1445aca38eabSMarius Strobl } 1446aca38eabSMarius Strobl 1447aca38eabSMarius Strobl slot_printf(slot, "Tuning failed, using fixed sampling clock\n"); 1448aca38eabSMarius Strobl WR2(slot, SDHCI_HOST_CONTROL2, hostctrl2 & ~(SDHCI_CTRL2_EXEC_TUNING | 1449aca38eabSMarius Strobl SDHCI_CTRL2_SAMPLING_CLOCK)); 1450aca38eabSMarius Strobl sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA); 1451aca38eabSMarius Strobl return (EIO); 1452aca38eabSMarius Strobl } 1453aca38eabSMarius Strobl 1454aca38eabSMarius Strobl static void 1455aca38eabSMarius Strobl sdhci_retune(void *arg) 1456aca38eabSMarius Strobl { 1457aca38eabSMarius Strobl struct sdhci_slot *slot = arg; 1458aca38eabSMarius Strobl 1459aca38eabSMarius Strobl slot->retune_req |= SDHCI_RETUNE_REQ_NEEDED; 1460aca38eabSMarius Strobl } 1461aca38eabSMarius Strobl 1462a94a63f0SWarner Losh #ifdef MMCCAM 1463a94a63f0SWarner Losh static void 1464a94a63f0SWarner Losh sdhci_req_done(struct sdhci_slot *slot) 1465a94a63f0SWarner Losh { 1466a94a63f0SWarner Losh union ccb *ccb; 146715c440e1SWarner Losh 1468aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 146915c440e1SWarner Losh slot_printf(slot, "%s\n", __func__); 1470a94a63f0SWarner Losh if (slot->ccb != NULL && slot->curcmd != NULL) { 1471a94a63f0SWarner Losh callout_stop(&slot->timeout_callout); 1472a94a63f0SWarner Losh ccb = slot->ccb; 1473a94a63f0SWarner Losh slot->ccb = NULL; 1474a94a63f0SWarner Losh slot->curcmd = NULL; 1475a94a63f0SWarner Losh 1476a94a63f0SWarner Losh /* Tell CAM the request is finished */ 1477a94a63f0SWarner Losh struct ccb_mmcio *mmcio; 1478a94a63f0SWarner Losh mmcio = &ccb->mmcio; 1479a94a63f0SWarner Losh 1480a94a63f0SWarner Losh ccb->ccb_h.status = 1481a94a63f0SWarner Losh (mmcio->cmd.error == 0 ? CAM_REQ_CMP : CAM_REQ_CMP_ERR); 1482a94a63f0SWarner Losh xpt_done(ccb); 1483a94a63f0SWarner Losh } 1484a94a63f0SWarner Losh } 1485a94a63f0SWarner Losh #else 1486831f5dcfSAlexander Motin static void 1487e64f01a9SIan Lepore sdhci_req_done(struct sdhci_slot *slot) 1488e64f01a9SIan Lepore { 1489e64f01a9SIan Lepore struct mmc_request *req; 1490e64f01a9SIan Lepore 1491e64f01a9SIan Lepore if (slot->req != NULL && slot->curcmd != NULL) { 1492e64f01a9SIan Lepore callout_stop(&slot->timeout_callout); 1493e64f01a9SIan Lepore req = slot->req; 1494e64f01a9SIan Lepore slot->req = NULL; 1495e64f01a9SIan Lepore slot->curcmd = NULL; 1496e64f01a9SIan Lepore req->done(req); 1497e64f01a9SIan Lepore } 1498e64f01a9SIan Lepore } 1499a94a63f0SWarner Losh #endif 1500e64f01a9SIan Lepore 1501e64f01a9SIan Lepore static void 1502aca38eabSMarius Strobl sdhci_req_wakeup(struct mmc_request *req) 1503aca38eabSMarius Strobl { 1504aca38eabSMarius Strobl struct sdhci_slot *slot; 1505aca38eabSMarius Strobl 1506aca38eabSMarius Strobl slot = req->done_data; 1507aca38eabSMarius Strobl req->flags |= MMC_REQ_DONE; 1508aca38eabSMarius Strobl wakeup(req); 1509aca38eabSMarius Strobl } 1510aca38eabSMarius Strobl 1511aca38eabSMarius Strobl static void 1512e64f01a9SIan Lepore sdhci_timeout(void *arg) 1513e64f01a9SIan Lepore { 1514e64f01a9SIan Lepore struct sdhci_slot *slot = arg; 1515e64f01a9SIan Lepore 1516e64f01a9SIan Lepore if (slot->curcmd != NULL) { 15177e586643SIan Lepore slot_printf(slot, "Controller timeout\n"); 15187e586643SIan Lepore sdhci_dumpregs(slot); 1519a6873fd1SIan Lepore sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA); 1520e64f01a9SIan Lepore slot->curcmd->error = MMC_ERR_TIMEOUT; 1521e64f01a9SIan Lepore sdhci_req_done(slot); 15227e586643SIan Lepore } else { 15237e586643SIan Lepore slot_printf(slot, "Spurious timeout - no active command\n"); 1524e64f01a9SIan Lepore } 1525e64f01a9SIan Lepore } 1526e64f01a9SIan Lepore 1527e64f01a9SIan Lepore static void 1528b440e965SMarius Strobl sdhci_set_transfer_mode(struct sdhci_slot *slot, struct mmc_data *data) 1529831f5dcfSAlexander Motin { 1530831f5dcfSAlexander Motin uint16_t mode; 1531831f5dcfSAlexander Motin 1532831f5dcfSAlexander Motin if (data == NULL) 1533831f5dcfSAlexander Motin return; 1534831f5dcfSAlexander Motin 1535831f5dcfSAlexander Motin mode = SDHCI_TRNS_BLK_CNT_EN; 1536831f5dcfSAlexander Motin if (data->len > 512) 1537831f5dcfSAlexander Motin mode |= SDHCI_TRNS_MULTI; 1538831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) 1539831f5dcfSAlexander Motin mode |= SDHCI_TRNS_READ; 1540a94a63f0SWarner Losh #ifdef MMCCAM 1541a94a63f0SWarner Losh struct ccb_mmcio *mmcio; 1542a94a63f0SWarner Losh mmcio = &slot->ccb->mmcio; 1543a94a63f0SWarner Losh if (mmcio->stop.opcode == MMC_STOP_TRANSMISSION 1544a94a63f0SWarner Losh && !(slot->quirks & SDHCI_QUIRK_BROKEN_AUTO_STOP)) 1545a94a63f0SWarner Losh mode |= SDHCI_TRNS_ACMD12; 1546a94a63f0SWarner Losh #else 1547915780d7SLuiz Otavio O Souza if (slot->req->stop && !(slot->quirks & SDHCI_QUIRK_BROKEN_AUTO_STOP)) 1548831f5dcfSAlexander Motin mode |= SDHCI_TRNS_ACMD12; 1549a94a63f0SWarner Losh #endif 1550831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) 1551831f5dcfSAlexander Motin mode |= SDHCI_TRNS_DMA; 1552831f5dcfSAlexander Motin 1553831f5dcfSAlexander Motin WR2(slot, SDHCI_TRANSFER_MODE, mode); 1554831f5dcfSAlexander Motin } 1555831f5dcfSAlexander Motin 1556831f5dcfSAlexander Motin static void 1557831f5dcfSAlexander Motin sdhci_start_command(struct sdhci_slot *slot, struct mmc_command *cmd) 1558831f5dcfSAlexander Motin { 1559831f5dcfSAlexander Motin int flags, timeout; 156090993663SIan Lepore uint32_t mask; 1561831f5dcfSAlexander Motin 1562831f5dcfSAlexander Motin slot->curcmd = cmd; 1563831f5dcfSAlexander Motin slot->cmd_done = 0; 1564831f5dcfSAlexander Motin 1565831f5dcfSAlexander Motin cmd->error = MMC_ERR_NONE; 1566831f5dcfSAlexander Motin 1567831f5dcfSAlexander Motin /* This flags combination is not supported by controller. */ 1568831f5dcfSAlexander Motin if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) { 1569831f5dcfSAlexander Motin slot_printf(slot, "Unsupported response type!\n"); 1570831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 1571e64f01a9SIan Lepore sdhci_req_done(slot); 1572831f5dcfSAlexander Motin return; 1573831f5dcfSAlexander Motin } 1574831f5dcfSAlexander Motin 1575b440e965SMarius Strobl /* 1576b440e965SMarius Strobl * Do not issue command if there is no card, clock or power. 1577b440e965SMarius Strobl * Controller will not detect timeout without clock active. 1578b440e965SMarius Strobl */ 15796e37fb2bSIan Lepore if (!SDHCI_GET_CARD_PRESENT(slot->bus, slot) || 1580d8208d9eSAlexander Motin slot->power == 0 || 1581d8208d9eSAlexander Motin slot->clock == 0) { 1582a94a63f0SWarner Losh slot_printf(slot, 1583a94a63f0SWarner Losh "Cannot issue a command (power=%d clock=%d)", 1584a94a63f0SWarner Losh slot->power, slot->clock); 1585831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 1586e64f01a9SIan Lepore sdhci_req_done(slot); 1587831f5dcfSAlexander Motin return; 1588831f5dcfSAlexander Motin } 1589831f5dcfSAlexander Motin /* Always wait for free CMD bus. */ 1590831f5dcfSAlexander Motin mask = SDHCI_CMD_INHIBIT; 1591831f5dcfSAlexander Motin /* Wait for free DAT if we have data or busy signal. */ 1592a94a63f0SWarner Losh if (cmd->data != NULL || (cmd->flags & MMC_RSP_BUSY)) 1593831f5dcfSAlexander Motin mask |= SDHCI_DAT_INHIBIT; 1594aca38eabSMarius Strobl /* 1595aca38eabSMarius Strobl * We shouldn't wait for DAT for stop commands or CMD19/CMD21. Note 1596aca38eabSMarius Strobl * that these latter are also special in that SDHCI_CMD_DATA should 1597aca38eabSMarius Strobl * be set below but no actual data is ever read from the controller. 1598aca38eabSMarius Strobl */ 1599a94a63f0SWarner Losh #ifdef MMCCAM 1600aca38eabSMarius Strobl if (cmd == &slot->ccb->mmcio.stop || 1601a94a63f0SWarner Losh #else 1602aca38eabSMarius Strobl if (cmd == slot->req->stop || 1603a94a63f0SWarner Losh #endif 1604aca38eabSMarius Strobl __predict_false(cmd->opcode == MMC_SEND_TUNING_BLOCK || 1605aca38eabSMarius Strobl cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)) 1606aca38eabSMarius Strobl mask &= ~SDHCI_DAT_INHIBIT; 16078775ab45SIan Lepore /* 16088775ab45SIan Lepore * Wait for bus no more then 250 ms. Typically there will be no wait 16098775ab45SIan Lepore * here at all, but when writing a crash dump we may be bypassing the 16108775ab45SIan Lepore * host platform's interrupt handler, and in some cases that handler 16118775ab45SIan Lepore * may be working around hardware quirks such as not respecting r1b 16128775ab45SIan Lepore * busy indications. In those cases, this wait-loop serves the purpose 16138775ab45SIan Lepore * of waiting for the prior command and data transfers to be done, and 16148775ab45SIan Lepore * SD cards are allowed to take up to 250ms for write and erase ops. 16158775ab45SIan Lepore * (It's usually more like 20-30ms in the real world.) 16168775ab45SIan Lepore */ 16178775ab45SIan Lepore timeout = 250; 161890993663SIan Lepore while (mask & RD4(slot, SDHCI_PRESENT_STATE)) { 1619831f5dcfSAlexander Motin if (timeout == 0) { 1620831f5dcfSAlexander Motin slot_printf(slot, "Controller never released " 1621831f5dcfSAlexander Motin "inhibit bit(s).\n"); 1622831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1623831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 1624e64f01a9SIan Lepore sdhci_req_done(slot); 1625831f5dcfSAlexander Motin return; 1626831f5dcfSAlexander Motin } 1627831f5dcfSAlexander Motin timeout--; 1628831f5dcfSAlexander Motin DELAY(1000); 1629831f5dcfSAlexander Motin } 1630831f5dcfSAlexander Motin 1631831f5dcfSAlexander Motin /* Prepare command flags. */ 1632831f5dcfSAlexander Motin if (!(cmd->flags & MMC_RSP_PRESENT)) 1633831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_NONE; 1634831f5dcfSAlexander Motin else if (cmd->flags & MMC_RSP_136) 1635831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_LONG; 1636831f5dcfSAlexander Motin else if (cmd->flags & MMC_RSP_BUSY) 1637831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_SHORT_BUSY; 1638831f5dcfSAlexander Motin else 1639831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_SHORT; 1640831f5dcfSAlexander Motin if (cmd->flags & MMC_RSP_CRC) 1641831f5dcfSAlexander Motin flags |= SDHCI_CMD_CRC; 1642831f5dcfSAlexander Motin if (cmd->flags & MMC_RSP_OPCODE) 1643831f5dcfSAlexander Motin flags |= SDHCI_CMD_INDEX; 1644a94a63f0SWarner Losh if (cmd->data != NULL) 1645831f5dcfSAlexander Motin flags |= SDHCI_CMD_DATA; 1646831f5dcfSAlexander Motin if (cmd->opcode == MMC_STOP_TRANSMISSION) 1647831f5dcfSAlexander Motin flags |= SDHCI_CMD_TYPE_ABORT; 1648831f5dcfSAlexander Motin /* Prepare data. */ 1649831f5dcfSAlexander Motin sdhci_start_data(slot, cmd->data); 1650831f5dcfSAlexander Motin /* 1651831f5dcfSAlexander Motin * Interrupt aggregation: To reduce total number of interrupts 1652831f5dcfSAlexander Motin * group response interrupt with data interrupt when possible. 1653831f5dcfSAlexander Motin * If there going to be data interrupt, mask response one. 1654831f5dcfSAlexander Motin */ 1655831f5dcfSAlexander Motin if (slot->data_done == 0) { 1656831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 1657831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_RESPONSE); 1658831f5dcfSAlexander Motin } 1659831f5dcfSAlexander Motin /* Set command argument. */ 1660831f5dcfSAlexander Motin WR4(slot, SDHCI_ARGUMENT, cmd->arg); 1661831f5dcfSAlexander Motin /* Set data transfer mode. */ 1662831f5dcfSAlexander Motin sdhci_set_transfer_mode(slot, cmd->data); 1663aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 1664a94a63f0SWarner Losh slot_printf(slot, "Starting command!\n"); 1665831f5dcfSAlexander Motin /* Start command. */ 1666d6b3aaf8SOleksandr Tymoshenko WR2(slot, SDHCI_COMMAND_FLAGS, (cmd->opcode << 8) | (flags & 0xff)); 1667a6873fd1SIan Lepore /* Start timeout callout. */ 1668ba6fc1c7SLuiz Otavio O Souza callout_reset(&slot->timeout_callout, slot->timeout * hz, 1669ba6fc1c7SLuiz Otavio O Souza sdhci_timeout, slot); 1670831f5dcfSAlexander Motin } 1671831f5dcfSAlexander Motin 1672831f5dcfSAlexander Motin static void 1673831f5dcfSAlexander Motin sdhci_finish_command(struct sdhci_slot *slot) 1674831f5dcfSAlexander Motin { 1675831f5dcfSAlexander Motin int i; 16761bacf3beSMarius Strobl uint32_t val; 16771bacf3beSMarius Strobl uint8_t extra; 1678831f5dcfSAlexander Motin 1679aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 1680a94a63f0SWarner Losh slot_printf(slot, "%s: called, err %d flags %d\n", 1681a94a63f0SWarner Losh __func__, slot->curcmd->error, slot->curcmd->flags); 1682831f5dcfSAlexander Motin slot->cmd_done = 1; 168372dec079SMarius Strobl /* 168472dec079SMarius Strobl * Interrupt aggregation: Restore command interrupt. 1685831f5dcfSAlexander Motin * Main restore point for the case when command interrupt 168672dec079SMarius Strobl * happened first. 168772dec079SMarius Strobl */ 1688aca38eabSMarius Strobl if (__predict_true(slot->curcmd->opcode != MMC_SEND_TUNING_BLOCK && 1689aca38eabSMarius Strobl slot->curcmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)) 1690aca38eabSMarius Strobl WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask |= 1691aca38eabSMarius Strobl SDHCI_INT_RESPONSE); 1692831f5dcfSAlexander Motin /* In case of error - reset host and return. */ 1693831f5dcfSAlexander Motin if (slot->curcmd->error) { 1694aca38eabSMarius Strobl if (slot->curcmd->error == MMC_ERR_BADCRC) 1695aca38eabSMarius Strobl slot->retune_req |= SDHCI_RETUNE_REQ_RESET; 1696831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1697831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 1698831f5dcfSAlexander Motin sdhci_start(slot); 1699831f5dcfSAlexander Motin return; 1700831f5dcfSAlexander Motin } 1701831f5dcfSAlexander Motin /* If command has response - fetch it. */ 1702831f5dcfSAlexander Motin if (slot->curcmd->flags & MMC_RSP_PRESENT) { 1703831f5dcfSAlexander Motin if (slot->curcmd->flags & MMC_RSP_136) { 1704831f5dcfSAlexander Motin /* CRC is stripped so we need one byte shift. */ 17051bacf3beSMarius Strobl extra = 0; 1706831f5dcfSAlexander Motin for (i = 0; i < 4; i++) { 17071bacf3beSMarius Strobl val = RD4(slot, SDHCI_RESPONSE + i * 4); 17081bacf3beSMarius Strobl if (slot->quirks & 17091bacf3beSMarius Strobl SDHCI_QUIRK_DONT_SHIFT_RESPONSE) 1710677ee494SIan Lepore slot->curcmd->resp[3 - i] = val; 1711677ee494SIan Lepore else { 1712677ee494SIan Lepore slot->curcmd->resp[3 - i] = 1713677ee494SIan Lepore (val << 8) | extra; 1714831f5dcfSAlexander Motin extra = val >> 24; 1715831f5dcfSAlexander Motin } 1716677ee494SIan Lepore } 1717831f5dcfSAlexander Motin } else 1718831f5dcfSAlexander Motin slot->curcmd->resp[0] = RD4(slot, SDHCI_RESPONSE); 1719831f5dcfSAlexander Motin } 1720aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 1721a94a63f0SWarner Losh printf("Resp: %02x %02x %02x %02x\n", 1722a94a63f0SWarner Losh slot->curcmd->resp[0], slot->curcmd->resp[1], 1723a94a63f0SWarner Losh slot->curcmd->resp[2], slot->curcmd->resp[3]); 1724a94a63f0SWarner Losh 1725831f5dcfSAlexander Motin /* If data ready - finish. */ 1726831f5dcfSAlexander Motin if (slot->data_done) 1727831f5dcfSAlexander Motin sdhci_start(slot); 1728831f5dcfSAlexander Motin } 1729831f5dcfSAlexander Motin 1730831f5dcfSAlexander Motin static void 1731831f5dcfSAlexander Motin sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data) 1732831f5dcfSAlexander Motin { 1733831f5dcfSAlexander Motin uint32_t target_timeout, current_timeout; 1734831f5dcfSAlexander Motin uint8_t div; 1735831f5dcfSAlexander Motin 1736831f5dcfSAlexander Motin if (data == NULL && (slot->curcmd->flags & MMC_RSP_BUSY) == 0) { 1737831f5dcfSAlexander Motin slot->data_done = 1; 1738831f5dcfSAlexander Motin return; 1739831f5dcfSAlexander Motin } 1740831f5dcfSAlexander Motin 1741831f5dcfSAlexander Motin slot->data_done = 0; 1742831f5dcfSAlexander Motin 1743831f5dcfSAlexander Motin /* Calculate and set data timeout.*/ 1744831f5dcfSAlexander Motin /* XXX: We should have this from mmc layer, now assume 1 sec. */ 1745ceb9e9f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL) { 1746ceb9e9f7SIan Lepore div = 0xE; 1747ceb9e9f7SIan Lepore } else { 1748831f5dcfSAlexander Motin target_timeout = 1000000; 1749831f5dcfSAlexander Motin div = 0; 1750831f5dcfSAlexander Motin current_timeout = (1 << 13) * 1000 / slot->timeout_clk; 1751ceb9e9f7SIan Lepore while (current_timeout < target_timeout && div < 0xE) { 1752ceb9e9f7SIan Lepore ++div; 1753831f5dcfSAlexander Motin current_timeout <<= 1; 1754831f5dcfSAlexander Motin } 1755831f5dcfSAlexander Motin /* Compensate for an off-by-one error in the CaFe chip.*/ 1756ceb9e9f7SIan Lepore if (div < 0xE && 1757ceb9e9f7SIan Lepore (slot->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL)) { 1758ceb9e9f7SIan Lepore ++div; 1759831f5dcfSAlexander Motin } 1760ceb9e9f7SIan Lepore } 1761831f5dcfSAlexander Motin WR1(slot, SDHCI_TIMEOUT_CONTROL, div); 1762831f5dcfSAlexander Motin 1763831f5dcfSAlexander Motin if (data == NULL) 1764831f5dcfSAlexander Motin return; 1765831f5dcfSAlexander Motin 1766831f5dcfSAlexander Motin /* Use DMA if possible. */ 1767831f5dcfSAlexander Motin if ((slot->opt & SDHCI_HAVE_DMA)) 1768831f5dcfSAlexander Motin slot->flags |= SDHCI_USE_DMA; 1769831f5dcfSAlexander Motin /* If data is small, broken DMA may return zeroes instead of data, */ 1770d6b3aaf8SOleksandr Tymoshenko if ((slot->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) && 1771831f5dcfSAlexander Motin (data->len <= 512)) 1772831f5dcfSAlexander Motin slot->flags &= ~SDHCI_USE_DMA; 1773831f5dcfSAlexander Motin /* Some controllers require even block sizes. */ 1774d6b3aaf8SOleksandr Tymoshenko if ((slot->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) && 1775831f5dcfSAlexander Motin ((data->len) & 0x3)) 1776831f5dcfSAlexander Motin slot->flags &= ~SDHCI_USE_DMA; 1777831f5dcfSAlexander Motin /* Load DMA buffer. */ 1778831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) { 1779831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) 1780ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 1781ecc2d997SRui Paulo BUS_DMASYNC_PREREAD); 1782831f5dcfSAlexander Motin else { 1783831f5dcfSAlexander Motin memcpy(slot->dmamem, data->data, 1784ecc2d997SRui Paulo (data->len < DMA_BLOCK_SIZE) ? 1785ecc2d997SRui Paulo data->len : DMA_BLOCK_SIZE); 1786ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 1787ecc2d997SRui Paulo BUS_DMASYNC_PREWRITE); 1788831f5dcfSAlexander Motin } 1789831f5dcfSAlexander Motin WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr); 1790831f5dcfSAlexander Motin /* Interrupt aggregation: Mask border interrupt 1791831f5dcfSAlexander Motin * for the last page and unmask else. */ 1792831f5dcfSAlexander Motin if (data->len == DMA_BLOCK_SIZE) 1793831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_DMA_END; 1794831f5dcfSAlexander Motin else 1795831f5dcfSAlexander Motin slot->intmask |= SDHCI_INT_DMA_END; 1796831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 1797831f5dcfSAlexander Motin } 1798831f5dcfSAlexander Motin /* Current data offset for both PIO and DMA. */ 1799831f5dcfSAlexander Motin slot->offset = 0; 1800831f5dcfSAlexander Motin /* Set block size and request IRQ on 4K border. */ 18011bacf3beSMarius Strobl WR2(slot, SDHCI_BLOCK_SIZE, SDHCI_MAKE_BLKSZ(DMA_BOUNDARY, 18021bacf3beSMarius Strobl (data->len < 512) ? data->len : 512)); 1803831f5dcfSAlexander Motin /* Set block count. */ 1804831f5dcfSAlexander Motin WR2(slot, SDHCI_BLOCK_COUNT, (data->len + 511) / 512); 1805a94a63f0SWarner Losh 1806aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 180715c440e1SWarner Losh slot_printf(slot, "Block size: %02x, count %lu\n", 180815c440e1SWarner Losh (unsigned int)SDHCI_MAKE_BLKSZ(DMA_BOUNDARY, (data->len < 512) ? data->len : 512), 1809a94a63f0SWarner Losh (unsigned long)(data->len + 511) / 512); 1810831f5dcfSAlexander Motin } 1811831f5dcfSAlexander Motin 1812c3a0f75aSOleksandr Tymoshenko void 1813831f5dcfSAlexander Motin sdhci_finish_data(struct sdhci_slot *slot) 1814831f5dcfSAlexander Motin { 1815831f5dcfSAlexander Motin struct mmc_data *data = slot->curcmd->data; 18167e6ccea3SMarius Strobl size_t left; 1817831f5dcfSAlexander Motin 1818831f5dcfSAlexander Motin /* Interrupt aggregation: Restore command interrupt. 1819ecc2d997SRui Paulo * Auxiliary restore point for the case when data interrupt 1820831f5dcfSAlexander Motin * happened first. */ 1821831f5dcfSAlexander Motin if (!slot->cmd_done) { 1822831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 1823831f5dcfSAlexander Motin slot->intmask |= SDHCI_INT_RESPONSE); 1824831f5dcfSAlexander Motin } 1825831f5dcfSAlexander Motin /* Unload rest of data from DMA buffer. */ 1826915780d7SLuiz Otavio O Souza if (!slot->data_done && (slot->flags & SDHCI_USE_DMA) && 1827915780d7SLuiz Otavio O Souza slot->curcmd->data != NULL) { 1828831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 18297e6ccea3SMarius Strobl left = data->len - slot->offset; 1830ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 1831ecc2d997SRui Paulo BUS_DMASYNC_POSTREAD); 1832831f5dcfSAlexander Motin memcpy((u_char*)data->data + slot->offset, slot->dmamem, 1833831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE) ? left : DMA_BLOCK_SIZE); 1834831f5dcfSAlexander Motin } else 1835ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 1836ecc2d997SRui Paulo BUS_DMASYNC_POSTWRITE); 1837831f5dcfSAlexander Motin } 1838a98788edSIan Lepore slot->data_done = 1; 1839831f5dcfSAlexander Motin /* If there was error - reset the host. */ 1840831f5dcfSAlexander Motin if (slot->curcmd->error) { 1841aca38eabSMarius Strobl if (slot->curcmd->error == MMC_ERR_BADCRC) 1842aca38eabSMarius Strobl slot->retune_req |= SDHCI_RETUNE_REQ_RESET; 1843831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1844831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 1845831f5dcfSAlexander Motin sdhci_start(slot); 1846831f5dcfSAlexander Motin return; 1847831f5dcfSAlexander Motin } 1848831f5dcfSAlexander Motin /* If we already have command response - finish. */ 1849831f5dcfSAlexander Motin if (slot->cmd_done) 1850831f5dcfSAlexander Motin sdhci_start(slot); 1851831f5dcfSAlexander Motin } 1852831f5dcfSAlexander Motin 1853a94a63f0SWarner Losh #ifdef MMCCAM 1854a94a63f0SWarner Losh static void 1855a94a63f0SWarner Losh sdhci_start(struct sdhci_slot *slot) 1856a94a63f0SWarner Losh { 1857a94a63f0SWarner Losh union ccb *ccb; 1858a94a63f0SWarner Losh 1859a94a63f0SWarner Losh ccb = slot->ccb; 1860a94a63f0SWarner Losh if (ccb == NULL) 1861a94a63f0SWarner Losh return; 1862a94a63f0SWarner Losh 1863a94a63f0SWarner Losh struct ccb_mmcio *mmcio; 1864a94a63f0SWarner Losh mmcio = &ccb->mmcio; 1865a94a63f0SWarner Losh 1866a94a63f0SWarner Losh if (!(slot->flags & CMD_STARTED)) { 1867a94a63f0SWarner Losh slot->flags |= CMD_STARTED; 1868a94a63f0SWarner Losh sdhci_start_command(slot, &mmcio->cmd); 1869a94a63f0SWarner Losh return; 1870a94a63f0SWarner Losh } 1871a94a63f0SWarner Losh 1872a94a63f0SWarner Losh /* 1873a94a63f0SWarner Losh * Old stack doesn't use this! 1874a94a63f0SWarner Losh * Enabling this code causes significant performance degradation 1875a94a63f0SWarner Losh * and IRQ storms on BBB, Wandboard behaves fine. 1876a94a63f0SWarner Losh * Not using this code does no harm... 1877a94a63f0SWarner Losh if (!(slot->flags & STOP_STARTED) && mmcio->stop.opcode != 0) { 1878a94a63f0SWarner Losh slot->flags |= STOP_STARTED; 1879a94a63f0SWarner Losh sdhci_start_command(slot, &mmcio->stop); 1880a94a63f0SWarner Losh return; 1881a94a63f0SWarner Losh } 1882a94a63f0SWarner Losh */ 1883aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 1884a94a63f0SWarner Losh slot_printf(slot, "result: %d\n", mmcio->cmd.error); 1885a94a63f0SWarner Losh if (mmcio->cmd.error == 0 && 1886a94a63f0SWarner Losh (slot->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) { 1887a94a63f0SWarner Losh sdhci_reset(slot, SDHCI_RESET_CMD); 1888a94a63f0SWarner Losh sdhci_reset(slot, SDHCI_RESET_DATA); 1889a94a63f0SWarner Losh } 1890a94a63f0SWarner Losh 1891a94a63f0SWarner Losh sdhci_req_done(slot); 1892a94a63f0SWarner Losh } 1893a94a63f0SWarner Losh #else 1894831f5dcfSAlexander Motin static void 1895831f5dcfSAlexander Motin sdhci_start(struct sdhci_slot *slot) 1896831f5dcfSAlexander Motin { 1897831f5dcfSAlexander Motin struct mmc_request *req; 1898831f5dcfSAlexander Motin 1899831f5dcfSAlexander Motin req = slot->req; 1900831f5dcfSAlexander Motin if (req == NULL) 1901831f5dcfSAlexander Motin return; 1902831f5dcfSAlexander Motin 1903831f5dcfSAlexander Motin if (!(slot->flags & CMD_STARTED)) { 1904831f5dcfSAlexander Motin slot->flags |= CMD_STARTED; 1905831f5dcfSAlexander Motin sdhci_start_command(slot, req->cmd); 1906831f5dcfSAlexander Motin return; 1907831f5dcfSAlexander Motin } 1908915780d7SLuiz Otavio O Souza if ((slot->quirks & SDHCI_QUIRK_BROKEN_AUTO_STOP) && 1909915780d7SLuiz Otavio O Souza !(slot->flags & STOP_STARTED) && req->stop) { 1910831f5dcfSAlexander Motin slot->flags |= STOP_STARTED; 1911831f5dcfSAlexander Motin sdhci_start_command(slot, req->stop); 1912831f5dcfSAlexander Motin return; 1913831f5dcfSAlexander Motin } 1914aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 19155b69a497SAlexander Motin slot_printf(slot, "result: %d\n", req->cmd->error); 19165b69a497SAlexander Motin if (!req->cmd->error && 1917915780d7SLuiz Otavio O Souza ((slot->curcmd == req->stop && 1918915780d7SLuiz Otavio O Souza (slot->quirks & SDHCI_QUIRK_BROKEN_AUTO_STOP)) || 1919915780d7SLuiz Otavio O Souza (slot->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) { 1920831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1921831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 1922831f5dcfSAlexander Motin } 1923831f5dcfSAlexander Motin 1924e64f01a9SIan Lepore sdhci_req_done(slot); 1925831f5dcfSAlexander Motin } 1926a94a63f0SWarner Losh #endif 1927831f5dcfSAlexander Motin 1928d6b3aaf8SOleksandr Tymoshenko int 1929b440e965SMarius Strobl sdhci_generic_request(device_t brdev __unused, device_t reqdev, 1930b440e965SMarius Strobl struct mmc_request *req) 1931831f5dcfSAlexander Motin { 1932831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1933831f5dcfSAlexander Motin 1934831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1935831f5dcfSAlexander Motin if (slot->req != NULL) { 1936831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1937831f5dcfSAlexander Motin return (EBUSY); 1938831f5dcfSAlexander Motin } 1939aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) { 19401bacf3beSMarius Strobl slot_printf(slot, 19411bacf3beSMarius Strobl "CMD%u arg %#x flags %#x dlen %u dflags %#x\n", 1942831f5dcfSAlexander Motin req->cmd->opcode, req->cmd->arg, req->cmd->flags, 19435b69a497SAlexander Motin (req->cmd->data)?(u_int)req->cmd->data->len:0, 19445b69a497SAlexander Motin (req->cmd->data)?req->cmd->data->flags:0); 19455b69a497SAlexander Motin } 1946831f5dcfSAlexander Motin slot->req = req; 1947831f5dcfSAlexander Motin slot->flags = 0; 1948831f5dcfSAlexander Motin sdhci_start(slot); 1949831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1950bea2dca2SAlexander Motin if (dumping) { 1951bea2dca2SAlexander Motin while (slot->req != NULL) { 1952d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(slot); 1953bea2dca2SAlexander Motin DELAY(10); 1954bea2dca2SAlexander Motin } 1955bea2dca2SAlexander Motin } 1956831f5dcfSAlexander Motin return (0); 1957831f5dcfSAlexander Motin } 1958831f5dcfSAlexander Motin 1959d6b3aaf8SOleksandr Tymoshenko int 1960b440e965SMarius Strobl sdhci_generic_get_ro(device_t brdev __unused, device_t reqdev) 1961831f5dcfSAlexander Motin { 1962831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1963831f5dcfSAlexander Motin uint32_t val; 1964831f5dcfSAlexander Motin 1965831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1966831f5dcfSAlexander Motin val = RD4(slot, SDHCI_PRESENT_STATE); 1967831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1968831f5dcfSAlexander Motin return (!(val & SDHCI_WRITE_PROTECT)); 1969831f5dcfSAlexander Motin } 1970831f5dcfSAlexander Motin 1971d6b3aaf8SOleksandr Tymoshenko int 1972b440e965SMarius Strobl sdhci_generic_acquire_host(device_t brdev __unused, device_t reqdev) 1973831f5dcfSAlexander Motin { 1974831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1975831f5dcfSAlexander Motin int err = 0; 1976831f5dcfSAlexander Motin 1977831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1978831f5dcfSAlexander Motin while (slot->bus_busy) 1979d493985aSAlexander Motin msleep(slot, &slot->mtx, 0, "sdhciah", 0); 1980831f5dcfSAlexander Motin slot->bus_busy++; 1981831f5dcfSAlexander Motin /* Activate led. */ 1982831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl |= SDHCI_CTRL_LED); 1983831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1984831f5dcfSAlexander Motin return (err); 1985831f5dcfSAlexander Motin } 1986831f5dcfSAlexander Motin 1987d6b3aaf8SOleksandr Tymoshenko int 1988b440e965SMarius Strobl sdhci_generic_release_host(device_t brdev __unused, device_t reqdev) 1989831f5dcfSAlexander Motin { 1990831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1991831f5dcfSAlexander Motin 1992831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1993831f5dcfSAlexander Motin /* Deactivate led. */ 1994831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl &= ~SDHCI_CTRL_LED); 1995831f5dcfSAlexander Motin slot->bus_busy--; 1996831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1997d493985aSAlexander Motin wakeup(slot); 1998831f5dcfSAlexander Motin return (0); 1999831f5dcfSAlexander Motin } 2000831f5dcfSAlexander Motin 2001831f5dcfSAlexander Motin static void 2002831f5dcfSAlexander Motin sdhci_cmd_irq(struct sdhci_slot *slot, uint32_t intmask) 2003831f5dcfSAlexander Motin { 2004831f5dcfSAlexander Motin 2005831f5dcfSAlexander Motin if (!slot->curcmd) { 2006831f5dcfSAlexander Motin slot_printf(slot, "Got command interrupt 0x%08x, but " 2007831f5dcfSAlexander Motin "there is no active command.\n", intmask); 2008831f5dcfSAlexander Motin sdhci_dumpregs(slot); 2009831f5dcfSAlexander Motin return; 2010831f5dcfSAlexander Motin } 2011831f5dcfSAlexander Motin if (intmask & SDHCI_INT_TIMEOUT) 2012831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_TIMEOUT; 2013831f5dcfSAlexander Motin else if (intmask & SDHCI_INT_CRC) 2014831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_BADCRC; 2015831f5dcfSAlexander Motin else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) 2016831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_FIFO; 2017831f5dcfSAlexander Motin 2018831f5dcfSAlexander Motin sdhci_finish_command(slot); 2019831f5dcfSAlexander Motin } 2020831f5dcfSAlexander Motin 2021831f5dcfSAlexander Motin static void 2022831f5dcfSAlexander Motin sdhci_data_irq(struct sdhci_slot *slot, uint32_t intmask) 2023831f5dcfSAlexander Motin { 20241bacf3beSMarius Strobl struct mmc_data *data; 202515c440e1SWarner Losh size_t left; 2026831f5dcfSAlexander Motin 2027831f5dcfSAlexander Motin if (!slot->curcmd) { 2028831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 2029831f5dcfSAlexander Motin "there is no active command.\n", intmask); 2030831f5dcfSAlexander Motin sdhci_dumpregs(slot); 2031831f5dcfSAlexander Motin return; 2032831f5dcfSAlexander Motin } 2033831f5dcfSAlexander Motin if (slot->curcmd->data == NULL && 2034831f5dcfSAlexander Motin (slot->curcmd->flags & MMC_RSP_BUSY) == 0) { 2035831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 2036831f5dcfSAlexander Motin "there is no active data operation.\n", 2037831f5dcfSAlexander Motin intmask); 2038831f5dcfSAlexander Motin sdhci_dumpregs(slot); 2039831f5dcfSAlexander Motin return; 2040831f5dcfSAlexander Motin } 2041831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DATA_TIMEOUT) 2042831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_TIMEOUT; 2043acbaa69fSOleksandr Tymoshenko else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT)) 2044831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_BADCRC; 2045831f5dcfSAlexander Motin if (slot->curcmd->data == NULL && 2046831f5dcfSAlexander Motin (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 2047831f5dcfSAlexander Motin SDHCI_INT_DMA_END))) { 2048831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 2049831f5dcfSAlexander Motin "there is busy-only command.\n", intmask); 2050831f5dcfSAlexander Motin sdhci_dumpregs(slot); 2051831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_INVALID; 2052831f5dcfSAlexander Motin } 2053831f5dcfSAlexander Motin if (slot->curcmd->error) { 2054831f5dcfSAlexander Motin /* No need to continue after any error. */ 2055a98788edSIan Lepore goto done; 2056831f5dcfSAlexander Motin } 2057831f5dcfSAlexander Motin 2058aca38eabSMarius Strobl /* Handle tuning completion interrupt. */ 2059aca38eabSMarius Strobl if (__predict_false((intmask & SDHCI_INT_DATA_AVAIL) && 2060aca38eabSMarius Strobl (slot->curcmd->opcode == MMC_SEND_TUNING_BLOCK || 2061aca38eabSMarius Strobl slot->curcmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) { 2062aca38eabSMarius Strobl slot->req->flags |= MMC_TUNE_DONE; 2063aca38eabSMarius Strobl sdhci_finish_command(slot); 2064aca38eabSMarius Strobl sdhci_finish_data(slot); 2065aca38eabSMarius Strobl return; 2066aca38eabSMarius Strobl } 2067831f5dcfSAlexander Motin /* Handle PIO interrupt. */ 2068c3a0f75aSOleksandr Tymoshenko if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL)) { 2069c3a0f75aSOleksandr Tymoshenko if ((slot->opt & SDHCI_PLATFORM_TRANSFER) && 2070c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_WILL_HANDLE(slot->bus, slot)) { 20711bacf3beSMarius Strobl SDHCI_PLATFORM_START_TRANSFER(slot->bus, slot, 20721bacf3beSMarius Strobl &intmask); 2073c3a0f75aSOleksandr Tymoshenko slot->flags |= PLATFORM_DATA_STARTED; 2074c3a0f75aSOleksandr Tymoshenko } else 2075831f5dcfSAlexander Motin sdhci_transfer_pio(slot); 2076c3a0f75aSOleksandr Tymoshenko } 2077831f5dcfSAlexander Motin /* Handle DMA border. */ 2078831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DMA_END) { 20791bacf3beSMarius Strobl data = slot->curcmd->data; 2080831f5dcfSAlexander Motin 2081831f5dcfSAlexander Motin /* Unload DMA buffer ... */ 2082831f5dcfSAlexander Motin left = data->len - slot->offset; 2083831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 2084831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 2085831f5dcfSAlexander Motin BUS_DMASYNC_POSTREAD); 2086831f5dcfSAlexander Motin memcpy((u_char*)data->data + slot->offset, slot->dmamem, 2087831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE) ? left : DMA_BLOCK_SIZE); 2088831f5dcfSAlexander Motin } else { 2089831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 2090831f5dcfSAlexander Motin BUS_DMASYNC_POSTWRITE); 2091831f5dcfSAlexander Motin } 2092831f5dcfSAlexander Motin /* ... and reload it again. */ 2093831f5dcfSAlexander Motin slot->offset += DMA_BLOCK_SIZE; 2094831f5dcfSAlexander Motin left = data->len - slot->offset; 2095831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 2096831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 2097831f5dcfSAlexander Motin BUS_DMASYNC_PREREAD); 2098831f5dcfSAlexander Motin } else { 2099831f5dcfSAlexander Motin memcpy(slot->dmamem, (u_char*)data->data + slot->offset, 2100831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)? left : DMA_BLOCK_SIZE); 2101831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 2102831f5dcfSAlexander Motin BUS_DMASYNC_PREWRITE); 2103831f5dcfSAlexander Motin } 2104831f5dcfSAlexander Motin /* Interrupt aggregation: Mask border interrupt 2105831f5dcfSAlexander Motin * for the last page. */ 2106831f5dcfSAlexander Motin if (left == DMA_BLOCK_SIZE) { 2107831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_DMA_END; 2108831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 2109831f5dcfSAlexander Motin } 2110831f5dcfSAlexander Motin /* Restart DMA. */ 2111831f5dcfSAlexander Motin WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr); 2112831f5dcfSAlexander Motin } 2113831f5dcfSAlexander Motin /* We have got all data. */ 2114c3a0f75aSOleksandr Tymoshenko if (intmask & SDHCI_INT_DATA_END) { 2115c3a0f75aSOleksandr Tymoshenko if (slot->flags & PLATFORM_DATA_STARTED) { 2116c3a0f75aSOleksandr Tymoshenko slot->flags &= ~PLATFORM_DATA_STARTED; 2117c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_FINISH_TRANSFER(slot->bus, slot); 2118c3a0f75aSOleksandr Tymoshenko } else 2119831f5dcfSAlexander Motin sdhci_finish_data(slot); 2120831f5dcfSAlexander Motin } 2121a98788edSIan Lepore done: 2122a98788edSIan Lepore if (slot->curcmd != NULL && slot->curcmd->error != 0) { 2123a98788edSIan Lepore if (slot->flags & PLATFORM_DATA_STARTED) { 2124a98788edSIan Lepore slot->flags &= ~PLATFORM_DATA_STARTED; 2125a98788edSIan Lepore SDHCI_PLATFORM_FINISH_TRANSFER(slot->bus, slot); 2126a98788edSIan Lepore } else 2127a98788edSIan Lepore sdhci_finish_data(slot); 2128a98788edSIan Lepore } 2129c3a0f75aSOleksandr Tymoshenko } 2130831f5dcfSAlexander Motin 2131831f5dcfSAlexander Motin static void 2132831f5dcfSAlexander Motin sdhci_acmd_irq(struct sdhci_slot *slot) 2133831f5dcfSAlexander Motin { 2134831f5dcfSAlexander Motin uint16_t err; 2135831f5dcfSAlexander Motin 2136831f5dcfSAlexander Motin err = RD4(slot, SDHCI_ACMD12_ERR); 2137831f5dcfSAlexander Motin if (!slot->curcmd) { 2138831f5dcfSAlexander Motin slot_printf(slot, "Got AutoCMD12 error 0x%04x, but " 2139831f5dcfSAlexander Motin "there is no active command.\n", err); 2140831f5dcfSAlexander Motin sdhci_dumpregs(slot); 2141831f5dcfSAlexander Motin return; 2142831f5dcfSAlexander Motin } 2143831f5dcfSAlexander Motin slot_printf(slot, "Got AutoCMD12 error 0x%04x\n", err); 2144831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 2145831f5dcfSAlexander Motin } 2146831f5dcfSAlexander Motin 2147d6b3aaf8SOleksandr Tymoshenko void 2148d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(struct sdhci_slot *slot) 2149831f5dcfSAlexander Motin { 21502b96b955SJustin Hibbits uint32_t intmask, present; 2151831f5dcfSAlexander Motin 2152831f5dcfSAlexander Motin SDHCI_LOCK(slot); 2153831f5dcfSAlexander Motin /* Read slot interrupt status. */ 2154831f5dcfSAlexander Motin intmask = RD4(slot, SDHCI_INT_STATUS); 2155831f5dcfSAlexander Motin if (intmask == 0 || intmask == 0xffffffff) { 2156831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 2157d6b3aaf8SOleksandr Tymoshenko return; 2158831f5dcfSAlexander Motin } 2159aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 2)) 21605b69a497SAlexander Motin slot_printf(slot, "Interrupt %#x\n", intmask); 21615b69a497SAlexander Motin 2162aca38eabSMarius Strobl /* Handle tuning error interrupt. */ 2163aca38eabSMarius Strobl if (__predict_false(intmask & SDHCI_INT_TUNEERR)) { 2164aca38eabSMarius Strobl slot_printf(slot, "Tuning error indicated\n"); 2165aca38eabSMarius Strobl slot->retune_req |= SDHCI_RETUNE_REQ_RESET; 2166aca38eabSMarius Strobl if (slot->curcmd) { 2167aca38eabSMarius Strobl slot->curcmd->error = MMC_ERR_BADCRC; 2168aca38eabSMarius Strobl sdhci_finish_command(slot); 2169aca38eabSMarius Strobl } 2170aca38eabSMarius Strobl } 2171aca38eabSMarius Strobl /* Handle re-tuning interrupt. */ 2172aca38eabSMarius Strobl if (__predict_false(intmask & SDHCI_INT_RETUNE)) 2173aca38eabSMarius Strobl slot->retune_req |= SDHCI_RETUNE_REQ_NEEDED; 2174831f5dcfSAlexander Motin /* Handle card presence interrupts. */ 2175831f5dcfSAlexander Motin if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) { 2176639f59f0SIan Lepore present = (intmask & SDHCI_INT_CARD_INSERT) != 0; 21772b96b955SJustin Hibbits slot->intmask &= 21782b96b955SJustin Hibbits ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE); 21792b96b955SJustin Hibbits slot->intmask |= present ? SDHCI_INT_CARD_REMOVE : 21802b96b955SJustin Hibbits SDHCI_INT_CARD_INSERT; 21812b96b955SJustin Hibbits WR4(slot, SDHCI_INT_ENABLE, slot->intmask); 21822b96b955SJustin Hibbits WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 2183831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & 2184831f5dcfSAlexander Motin (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)); 2185b8bf08b1SIan Lepore sdhci_handle_card_present_locked(slot, present); 2186831f5dcfSAlexander Motin } 2187831f5dcfSAlexander Motin /* Handle command interrupts. */ 2188831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CMD_MASK) { 2189831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_CMD_MASK); 2190831f5dcfSAlexander Motin sdhci_cmd_irq(slot, intmask & SDHCI_INT_CMD_MASK); 2191831f5dcfSAlexander Motin } 2192831f5dcfSAlexander Motin /* Handle data interrupts. */ 2193831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DATA_MASK) { 2194831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_DATA_MASK); 21957e6ccea3SMarius Strobl /* Don't call data_irq in case of errored command. */ 21967e586643SIan Lepore if ((intmask & SDHCI_INT_CMD_ERROR_MASK) == 0) 2197831f5dcfSAlexander Motin sdhci_data_irq(slot, intmask & SDHCI_INT_DATA_MASK); 2198831f5dcfSAlexander Motin } 2199831f5dcfSAlexander Motin /* Handle AutoCMD12 error interrupt. */ 2200831f5dcfSAlexander Motin if (intmask & SDHCI_INT_ACMD12ERR) { 2201831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_ACMD12ERR); 2202831f5dcfSAlexander Motin sdhci_acmd_irq(slot); 2203831f5dcfSAlexander Motin } 2204831f5dcfSAlexander Motin /* Handle bus power interrupt. */ 2205831f5dcfSAlexander Motin if (intmask & SDHCI_INT_BUS_POWER) { 2206831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_BUS_POWER); 2207aca38eabSMarius Strobl slot_printf(slot, "Card is consuming too much power!\n"); 2208831f5dcfSAlexander Motin } 2209aca38eabSMarius Strobl intmask &= ~(SDHCI_INT_ERROR | SDHCI_INT_TUNEERR | SDHCI_INT_RETUNE | 2210aca38eabSMarius Strobl SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE | SDHCI_INT_CMD_MASK | 2211aca38eabSMarius Strobl SDHCI_INT_DATA_MASK | SDHCI_INT_ACMD12ERR | SDHCI_INT_BUS_POWER); 2212831f5dcfSAlexander Motin /* The rest is unknown. */ 2213831f5dcfSAlexander Motin if (intmask) { 2214831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask); 2215831f5dcfSAlexander Motin slot_printf(slot, "Unexpected interrupt 0x%08x.\n", 2216831f5dcfSAlexander Motin intmask); 2217831f5dcfSAlexander Motin sdhci_dumpregs(slot); 2218831f5dcfSAlexander Motin } 2219831f5dcfSAlexander Motin 2220831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 2221831f5dcfSAlexander Motin } 2222831f5dcfSAlexander Motin 2223d6b3aaf8SOleksandr Tymoshenko int 22241bacf3beSMarius Strobl sdhci_generic_read_ivar(device_t bus, device_t child, int which, 22251bacf3beSMarius Strobl uintptr_t *result) 2226831f5dcfSAlexander Motin { 2227831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(child); 2228831f5dcfSAlexander Motin 2229831f5dcfSAlexander Motin switch (which) { 2230831f5dcfSAlexander Motin default: 2231831f5dcfSAlexander Motin return (EINVAL); 2232831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_MODE: 2233bcd91d25SJayachandran C. *result = slot->host.ios.bus_mode; 2234831f5dcfSAlexander Motin break; 2235831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_WIDTH: 2236bcd91d25SJayachandran C. *result = slot->host.ios.bus_width; 2237831f5dcfSAlexander Motin break; 2238831f5dcfSAlexander Motin case MMCBR_IVAR_CHIP_SELECT: 2239bcd91d25SJayachandran C. *result = slot->host.ios.chip_select; 2240831f5dcfSAlexander Motin break; 2241831f5dcfSAlexander Motin case MMCBR_IVAR_CLOCK: 2242bcd91d25SJayachandran C. *result = slot->host.ios.clock; 2243831f5dcfSAlexander Motin break; 2244831f5dcfSAlexander Motin case MMCBR_IVAR_F_MIN: 2245bcd91d25SJayachandran C. *result = slot->host.f_min; 2246831f5dcfSAlexander Motin break; 2247831f5dcfSAlexander Motin case MMCBR_IVAR_F_MAX: 2248bcd91d25SJayachandran C. *result = slot->host.f_max; 2249831f5dcfSAlexander Motin break; 2250831f5dcfSAlexander Motin case MMCBR_IVAR_HOST_OCR: 2251bcd91d25SJayachandran C. *result = slot->host.host_ocr; 2252831f5dcfSAlexander Motin break; 2253831f5dcfSAlexander Motin case MMCBR_IVAR_MODE: 2254bcd91d25SJayachandran C. *result = slot->host.mode; 2255831f5dcfSAlexander Motin break; 2256831f5dcfSAlexander Motin case MMCBR_IVAR_OCR: 2257bcd91d25SJayachandran C. *result = slot->host.ocr; 2258831f5dcfSAlexander Motin break; 2259831f5dcfSAlexander Motin case MMCBR_IVAR_POWER_MODE: 2260bcd91d25SJayachandran C. *result = slot->host.ios.power_mode; 2261831f5dcfSAlexander Motin break; 2262831f5dcfSAlexander Motin case MMCBR_IVAR_VDD: 2263bcd91d25SJayachandran C. *result = slot->host.ios.vdd; 2264831f5dcfSAlexander Motin break; 2265aca38eabSMarius Strobl case MMCBR_IVAR_RETUNE_REQ: 2266aca38eabSMarius Strobl if (slot->opt & SDHCI_TUNING_ENABLED) { 2267aca38eabSMarius Strobl if (slot->retune_req & SDHCI_RETUNE_REQ_RESET) { 2268aca38eabSMarius Strobl *result = retune_req_reset; 2269aca38eabSMarius Strobl break; 2270aca38eabSMarius Strobl } 2271aca38eabSMarius Strobl if (slot->retune_req & SDHCI_RETUNE_REQ_NEEDED) { 2272aca38eabSMarius Strobl *result = retune_req_normal; 2273aca38eabSMarius Strobl break; 2274aca38eabSMarius Strobl } 2275aca38eabSMarius Strobl } 2276aca38eabSMarius Strobl *result = retune_req_none; 2277aca38eabSMarius Strobl break; 22780f34084fSMarius Strobl case MMCBR_IVAR_VCCQ: 22790f34084fSMarius Strobl *result = slot->host.ios.vccq; 22800f34084fSMarius Strobl break; 2281831f5dcfSAlexander Motin case MMCBR_IVAR_CAPS: 2282bcd91d25SJayachandran C. *result = slot->host.caps; 2283831f5dcfSAlexander Motin break; 2284831f5dcfSAlexander Motin case MMCBR_IVAR_TIMING: 2285bcd91d25SJayachandran C. *result = slot->host.ios.timing; 2286831f5dcfSAlexander Motin break; 22873a4a2557SAlexander Motin case MMCBR_IVAR_MAX_DATA: 2288aca38eabSMarius Strobl /* 2289aca38eabSMarius Strobl * Re-tuning modes 1 and 2 restrict the maximum data length 2290aca38eabSMarius Strobl * per read/write command to 4 MiB. 2291aca38eabSMarius Strobl */ 2292aca38eabSMarius Strobl if (slot->opt & SDHCI_TUNING_ENABLED && 2293aca38eabSMarius Strobl (slot->retune_mode == SDHCI_RETUNE_MODE_1 || 2294aca38eabSMarius Strobl slot->retune_mode == SDHCI_RETUNE_MODE_2)) { 2295aca38eabSMarius Strobl *result = 4 * 1024 * 1024 / MMC_SECTOR_SIZE; 2296aca38eabSMarius Strobl break; 2297aca38eabSMarius Strobl } 2298bcd91d25SJayachandran C. *result = 65535; 22993a4a2557SAlexander Motin break; 230072dec079SMarius Strobl case MMCBR_IVAR_MAX_BUSY_TIMEOUT: 230172dec079SMarius Strobl /* 230272dec079SMarius Strobl * Currently, sdhci_start_data() hardcodes 1 s for all CMDs. 230372dec079SMarius Strobl */ 230472dec079SMarius Strobl *result = 1000000; 230572dec079SMarius Strobl break; 2306831f5dcfSAlexander Motin } 2307831f5dcfSAlexander Motin return (0); 2308831f5dcfSAlexander Motin } 2309831f5dcfSAlexander Motin 2310d6b3aaf8SOleksandr Tymoshenko int 23111bacf3beSMarius Strobl sdhci_generic_write_ivar(device_t bus, device_t child, int which, 23121bacf3beSMarius Strobl uintptr_t value) 2313831f5dcfSAlexander Motin { 2314831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(child); 2315b440e965SMarius Strobl uint32_t clock, max_clock; 2316b440e965SMarius Strobl int i; 2317831f5dcfSAlexander Motin 231815c440e1SWarner Losh if (sdhci_debug > 1) 231915c440e1SWarner Losh slot_printf(slot, "%s: var=%d\n", __func__, which); 2320831f5dcfSAlexander Motin switch (which) { 2321831f5dcfSAlexander Motin default: 2322831f5dcfSAlexander Motin return (EINVAL); 2323831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_MODE: 2324831f5dcfSAlexander Motin slot->host.ios.bus_mode = value; 2325831f5dcfSAlexander Motin break; 2326831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_WIDTH: 2327831f5dcfSAlexander Motin slot->host.ios.bus_width = value; 2328831f5dcfSAlexander Motin break; 2329831f5dcfSAlexander Motin case MMCBR_IVAR_CHIP_SELECT: 2330831f5dcfSAlexander Motin slot->host.ios.chip_select = value; 2331831f5dcfSAlexander Motin break; 2332831f5dcfSAlexander Motin case MMCBR_IVAR_CLOCK: 2333831f5dcfSAlexander Motin if (value > 0) { 233457677a3aSOleksandr Tymoshenko max_clock = slot->max_clk; 233557677a3aSOleksandr Tymoshenko clock = max_clock; 233657677a3aSOleksandr Tymoshenko 233757677a3aSOleksandr Tymoshenko if (slot->version < SDHCI_SPEC_300) { 233857677a3aSOleksandr Tymoshenko for (i = 0; i < SDHCI_200_MAX_DIVIDER; 233957677a3aSOleksandr Tymoshenko i <<= 1) { 2340831f5dcfSAlexander Motin if (clock <= value) 2341831f5dcfSAlexander Motin break; 2342831f5dcfSAlexander Motin clock >>= 1; 2343831f5dcfSAlexander Motin } 2344b440e965SMarius Strobl } else { 234557677a3aSOleksandr Tymoshenko for (i = 0; i < SDHCI_300_MAX_DIVIDER; 234657677a3aSOleksandr Tymoshenko i += 2) { 234757677a3aSOleksandr Tymoshenko if (clock <= value) 234857677a3aSOleksandr Tymoshenko break; 234957677a3aSOleksandr Tymoshenko clock = max_clock / (i + 2); 235057677a3aSOleksandr Tymoshenko } 235157677a3aSOleksandr Tymoshenko } 235257677a3aSOleksandr Tymoshenko 2353831f5dcfSAlexander Motin slot->host.ios.clock = clock; 2354831f5dcfSAlexander Motin } else 2355831f5dcfSAlexander Motin slot->host.ios.clock = 0; 2356831f5dcfSAlexander Motin break; 2357831f5dcfSAlexander Motin case MMCBR_IVAR_MODE: 2358831f5dcfSAlexander Motin slot->host.mode = value; 2359831f5dcfSAlexander Motin break; 2360831f5dcfSAlexander Motin case MMCBR_IVAR_OCR: 2361831f5dcfSAlexander Motin slot->host.ocr = value; 2362831f5dcfSAlexander Motin break; 2363831f5dcfSAlexander Motin case MMCBR_IVAR_POWER_MODE: 2364831f5dcfSAlexander Motin slot->host.ios.power_mode = value; 2365831f5dcfSAlexander Motin break; 2366831f5dcfSAlexander Motin case MMCBR_IVAR_VDD: 2367831f5dcfSAlexander Motin slot->host.ios.vdd = value; 2368831f5dcfSAlexander Motin break; 23690f34084fSMarius Strobl case MMCBR_IVAR_VCCQ: 23700f34084fSMarius Strobl slot->host.ios.vccq = value; 23710f34084fSMarius Strobl break; 2372831f5dcfSAlexander Motin case MMCBR_IVAR_TIMING: 2373831f5dcfSAlexander Motin slot->host.ios.timing = value; 2374831f5dcfSAlexander Motin break; 2375831f5dcfSAlexander Motin case MMCBR_IVAR_CAPS: 2376831f5dcfSAlexander Motin case MMCBR_IVAR_HOST_OCR: 2377831f5dcfSAlexander Motin case MMCBR_IVAR_F_MIN: 2378831f5dcfSAlexander Motin case MMCBR_IVAR_F_MAX: 23793a4a2557SAlexander Motin case MMCBR_IVAR_MAX_DATA: 2380aca38eabSMarius Strobl case MMCBR_IVAR_RETUNE_REQ: 2381831f5dcfSAlexander Motin return (EINVAL); 2382831f5dcfSAlexander Motin } 2383831f5dcfSAlexander Motin return (0); 2384831f5dcfSAlexander Motin } 2385831f5dcfSAlexander Motin 238615c440e1SWarner Losh #ifdef MMCCAM 2387a94a63f0SWarner Losh void 2388*d91f1a10SIlya Bakulin sdhci_start_slot(struct sdhci_slot *slot) 2389a94a63f0SWarner Losh { 2390a94a63f0SWarner Losh if ((slot->devq = cam_simq_alloc(1)) == NULL) { 2391a94a63f0SWarner Losh goto fail; 2392a94a63f0SWarner Losh } 2393a94a63f0SWarner Losh 2394a94a63f0SWarner Losh mtx_init(&slot->sim_mtx, "sdhcisim", NULL, MTX_DEF); 2395a94a63f0SWarner Losh slot->sim = cam_sim_alloc(sdhci_cam_action, sdhci_cam_poll, 2396a94a63f0SWarner Losh "sdhci_slot", slot, device_get_unit(slot->bus), 2397a94a63f0SWarner Losh &slot->sim_mtx, 1, 1, slot->devq); 2398a94a63f0SWarner Losh 2399a94a63f0SWarner Losh if (slot->sim == NULL) { 2400a94a63f0SWarner Losh cam_simq_free(slot->devq); 2401a94a63f0SWarner Losh slot_printf(slot, "cannot allocate CAM SIM\n"); 2402a94a63f0SWarner Losh goto fail; 2403a94a63f0SWarner Losh } 2404a94a63f0SWarner Losh 2405a94a63f0SWarner Losh mtx_lock(&slot->sim_mtx); 2406a94a63f0SWarner Losh if (xpt_bus_register(slot->sim, slot->bus, 0) != 0) { 2407a94a63f0SWarner Losh slot_printf(slot, 2408a94a63f0SWarner Losh "cannot register SCSI pass-through bus\n"); 2409a94a63f0SWarner Losh cam_sim_free(slot->sim, FALSE); 2410a94a63f0SWarner Losh cam_simq_free(slot->devq); 2411a94a63f0SWarner Losh mtx_unlock(&slot->sim_mtx); 2412a94a63f0SWarner Losh goto fail; 2413a94a63f0SWarner Losh } 2414a94a63f0SWarner Losh 2415a94a63f0SWarner Losh mtx_unlock(&slot->sim_mtx); 2416a94a63f0SWarner Losh /* End CAM-specific init */ 2417a94a63f0SWarner Losh slot->card_present = 0; 2418a94a63f0SWarner Losh sdhci_card_task(slot, 0); 2419a94a63f0SWarner Losh return; 2420a94a63f0SWarner Losh 2421a94a63f0SWarner Losh fail: 2422a94a63f0SWarner Losh if (slot->sim != NULL) { 2423a94a63f0SWarner Losh mtx_lock(&slot->sim_mtx); 2424a94a63f0SWarner Losh xpt_bus_deregister(cam_sim_path(slot->sim)); 2425a94a63f0SWarner Losh cam_sim_free(slot->sim, FALSE); 2426a94a63f0SWarner Losh mtx_unlock(&slot->sim_mtx); 2427a94a63f0SWarner Losh } 2428a94a63f0SWarner Losh 2429a94a63f0SWarner Losh if (slot->devq != NULL) 2430a94a63f0SWarner Losh cam_simq_free(slot->devq); 2431a94a63f0SWarner Losh } 2432a94a63f0SWarner Losh 2433a94a63f0SWarner Losh static void 2434a94a63f0SWarner Losh sdhci_cam_handle_mmcio(struct cam_sim *sim, union ccb *ccb) 2435a94a63f0SWarner Losh { 2436a94a63f0SWarner Losh struct sdhci_slot *slot; 2437a94a63f0SWarner Losh 2438a94a63f0SWarner Losh slot = cam_sim_softc(sim); 2439a94a63f0SWarner Losh 2440a94a63f0SWarner Losh sdhci_cam_request(slot, ccb); 2441a94a63f0SWarner Losh } 2442a94a63f0SWarner Losh 2443a94a63f0SWarner Losh void 2444a94a63f0SWarner Losh sdhci_cam_action(struct cam_sim *sim, union ccb *ccb) 2445a94a63f0SWarner Losh { 2446a94a63f0SWarner Losh struct sdhci_slot *slot; 2447a94a63f0SWarner Losh 2448a94a63f0SWarner Losh slot = cam_sim_softc(sim); 2449a94a63f0SWarner Losh if (slot == NULL) { 2450a94a63f0SWarner Losh ccb->ccb_h.status = CAM_SEL_TIMEOUT; 2451a94a63f0SWarner Losh xpt_done(ccb); 2452a94a63f0SWarner Losh return; 2453a94a63f0SWarner Losh } 2454a94a63f0SWarner Losh 2455a94a63f0SWarner Losh mtx_assert(&slot->sim_mtx, MA_OWNED); 2456a94a63f0SWarner Losh 2457a94a63f0SWarner Losh switch (ccb->ccb_h.func_code) { 2458a94a63f0SWarner Losh case XPT_PATH_INQ: 2459a94a63f0SWarner Losh { 2460a94a63f0SWarner Losh struct ccb_pathinq *cpi; 2461a94a63f0SWarner Losh 2462a94a63f0SWarner Losh cpi = &ccb->cpi; 2463a94a63f0SWarner Losh cpi->version_num = 1; 2464a94a63f0SWarner Losh cpi->hba_inquiry = 0; 2465a94a63f0SWarner Losh cpi->target_sprt = 0; 2466a94a63f0SWarner Losh cpi->hba_misc = PIM_NOBUSRESET | PIM_SEQSCAN; 2467a94a63f0SWarner Losh cpi->hba_eng_cnt = 0; 2468a94a63f0SWarner Losh cpi->max_target = 0; 2469a94a63f0SWarner Losh cpi->max_lun = 0; 2470a94a63f0SWarner Losh cpi->initiator_id = 1; 2471a94a63f0SWarner Losh cpi->maxio = MAXPHYS; 2472a94a63f0SWarner Losh strncpy(cpi->sim_vid, "FreeBSD", SIM_IDLEN); 2473a94a63f0SWarner Losh strncpy(cpi->hba_vid, "Deglitch Networks", HBA_IDLEN); 2474a94a63f0SWarner Losh strncpy(cpi->dev_name, cam_sim_name(sim), DEV_IDLEN); 2475a94a63f0SWarner Losh cpi->unit_number = cam_sim_unit(sim); 2476a94a63f0SWarner Losh cpi->bus_id = cam_sim_bus(sim); 2477a94a63f0SWarner Losh cpi->base_transfer_speed = 100; /* XXX WTF? */ 2478a94a63f0SWarner Losh cpi->protocol = PROTO_MMCSD; 2479a94a63f0SWarner Losh cpi->protocol_version = SCSI_REV_0; 2480a94a63f0SWarner Losh cpi->transport = XPORT_MMCSD; 2481a94a63f0SWarner Losh cpi->transport_version = 0; 2482a94a63f0SWarner Losh 2483a94a63f0SWarner Losh cpi->ccb_h.status = CAM_REQ_CMP; 2484a94a63f0SWarner Losh break; 2485a94a63f0SWarner Losh } 2486a94a63f0SWarner Losh case XPT_GET_TRAN_SETTINGS: 2487a94a63f0SWarner Losh { 2488a94a63f0SWarner Losh struct ccb_trans_settings *cts = &ccb->cts; 2489a94a63f0SWarner Losh 2490a94a63f0SWarner Losh if (sdhci_debug > 1) 2491a94a63f0SWarner Losh slot_printf(slot, "Got XPT_GET_TRAN_SETTINGS\n"); 2492a94a63f0SWarner Losh 2493a94a63f0SWarner Losh cts->protocol = PROTO_MMCSD; 2494a94a63f0SWarner Losh cts->protocol_version = 1; 2495a94a63f0SWarner Losh cts->transport = XPORT_MMCSD; 2496a94a63f0SWarner Losh cts->transport_version = 1; 2497a94a63f0SWarner Losh cts->xport_specific.valid = 0; 2498a94a63f0SWarner Losh cts->proto_specific.mmc.host_ocr = slot->host.host_ocr; 2499a94a63f0SWarner Losh cts->proto_specific.mmc.host_f_min = slot->host.f_min; 2500a94a63f0SWarner Losh cts->proto_specific.mmc.host_f_max = slot->host.f_max; 2501a94a63f0SWarner Losh cts->proto_specific.mmc.host_caps = slot->host.caps; 2502a94a63f0SWarner Losh memcpy(&cts->proto_specific.mmc.ios, &slot->host.ios, sizeof(struct mmc_ios)); 2503a94a63f0SWarner Losh ccb->ccb_h.status = CAM_REQ_CMP; 2504a94a63f0SWarner Losh break; 2505a94a63f0SWarner Losh } 2506a94a63f0SWarner Losh case XPT_SET_TRAN_SETTINGS: 2507a94a63f0SWarner Losh { 2508a94a63f0SWarner Losh if (sdhci_debug > 1) 2509a94a63f0SWarner Losh slot_printf(slot, "Got XPT_SET_TRAN_SETTINGS\n"); 2510a94a63f0SWarner Losh sdhci_cam_settran_settings(slot, ccb); 2511a94a63f0SWarner Losh ccb->ccb_h.status = CAM_REQ_CMP; 2512a94a63f0SWarner Losh break; 2513a94a63f0SWarner Losh } 2514a94a63f0SWarner Losh case XPT_RESET_BUS: 2515a94a63f0SWarner Losh if (sdhci_debug > 1) 2516a94a63f0SWarner Losh slot_printf(slot, "Got XPT_RESET_BUS, ACK it...\n"); 2517a94a63f0SWarner Losh ccb->ccb_h.status = CAM_REQ_CMP; 2518a94a63f0SWarner Losh break; 2519a94a63f0SWarner Losh case XPT_MMC_IO: 2520a94a63f0SWarner Losh /* 2521a94a63f0SWarner Losh * Here is the HW-dependent part of 2522a94a63f0SWarner Losh * sending the command to the underlying h/w 2523a94a63f0SWarner Losh * At some point in the future an interrupt comes. 2524a94a63f0SWarner Losh * Then the request will be marked as completed. 2525a94a63f0SWarner Losh */ 2526aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) 2527a94a63f0SWarner Losh slot_printf(slot, "Got XPT_MMC_IO\n"); 2528a94a63f0SWarner Losh ccb->ccb_h.status = CAM_REQ_INPROG; 2529a94a63f0SWarner Losh 2530a94a63f0SWarner Losh sdhci_cam_handle_mmcio(sim, ccb); 2531a94a63f0SWarner Losh return; 2532a94a63f0SWarner Losh /* NOTREACHED */ 2533a94a63f0SWarner Losh break; 2534a94a63f0SWarner Losh default: 2535a94a63f0SWarner Losh ccb->ccb_h.status = CAM_REQ_INVALID; 2536a94a63f0SWarner Losh break; 2537a94a63f0SWarner Losh } 2538a94a63f0SWarner Losh xpt_done(ccb); 2539a94a63f0SWarner Losh return; 2540a94a63f0SWarner Losh } 2541a94a63f0SWarner Losh 2542a94a63f0SWarner Losh void 2543a94a63f0SWarner Losh sdhci_cam_poll(struct cam_sim *sim) 2544a94a63f0SWarner Losh { 2545a94a63f0SWarner Losh return; 2546a94a63f0SWarner Losh } 2547a94a63f0SWarner Losh 2548a94a63f0SWarner Losh int sdhci_cam_get_possible_host_clock(struct sdhci_slot *slot, int proposed_clock) { 2549a94a63f0SWarner Losh int max_clock, clock, i; 2550a94a63f0SWarner Losh 2551a94a63f0SWarner Losh if (proposed_clock == 0) 2552a94a63f0SWarner Losh return 0; 2553a94a63f0SWarner Losh max_clock = slot->max_clk; 2554a94a63f0SWarner Losh clock = max_clock; 2555a94a63f0SWarner Losh 2556a94a63f0SWarner Losh if (slot->version < SDHCI_SPEC_300) { 2557a94a63f0SWarner Losh for (i = 0; i < SDHCI_200_MAX_DIVIDER; 2558a94a63f0SWarner Losh i <<= 1) { 2559a94a63f0SWarner Losh if (clock <= proposed_clock) 2560a94a63f0SWarner Losh break; 2561a94a63f0SWarner Losh clock >>= 1; 2562a94a63f0SWarner Losh } 2563a94a63f0SWarner Losh } else { 2564a94a63f0SWarner Losh for (i = 0; i < SDHCI_300_MAX_DIVIDER; 2565a94a63f0SWarner Losh i += 2) { 2566a94a63f0SWarner Losh if (clock <= proposed_clock) 2567a94a63f0SWarner Losh break; 2568a94a63f0SWarner Losh clock = max_clock / (i + 2); 2569a94a63f0SWarner Losh } 2570a94a63f0SWarner Losh } 2571a94a63f0SWarner Losh return clock; 2572a94a63f0SWarner Losh } 2573a94a63f0SWarner Losh 2574a94a63f0SWarner Losh int 2575a94a63f0SWarner Losh sdhci_cam_settran_settings(struct sdhci_slot *slot, union ccb *ccb) 2576a94a63f0SWarner Losh { 2577a94a63f0SWarner Losh struct mmc_ios *ios; 2578a94a63f0SWarner Losh struct mmc_ios *new_ios; 2579a94a63f0SWarner Losh struct ccb_trans_settings_mmc *cts; 2580a94a63f0SWarner Losh 2581a94a63f0SWarner Losh ios = &slot->host.ios; 2582a94a63f0SWarner Losh 2583a94a63f0SWarner Losh cts = &ccb->cts.proto_specific.mmc; 2584a94a63f0SWarner Losh new_ios = &cts->ios; 2585a94a63f0SWarner Losh 2586a94a63f0SWarner Losh /* Update only requested fields */ 2587a94a63f0SWarner Losh if (cts->ios_valid & MMC_CLK) { 2588a94a63f0SWarner Losh ios->clock = sdhci_cam_get_possible_host_clock(slot, new_ios->clock); 2589a94a63f0SWarner Losh slot_printf(slot, "Clock => %d\n", ios->clock); 2590a94a63f0SWarner Losh } 2591a94a63f0SWarner Losh if (cts->ios_valid & MMC_VDD) { 2592a94a63f0SWarner Losh ios->vdd = new_ios->vdd; 2593a94a63f0SWarner Losh slot_printf(slot, "VDD => %d\n", ios->vdd); 2594a94a63f0SWarner Losh } 2595a94a63f0SWarner Losh if (cts->ios_valid & MMC_CS) { 2596a94a63f0SWarner Losh ios->chip_select = new_ios->chip_select; 2597a94a63f0SWarner Losh slot_printf(slot, "CS => %d\n", ios->chip_select); 2598a94a63f0SWarner Losh } 2599a94a63f0SWarner Losh if (cts->ios_valid & MMC_BW) { 2600a94a63f0SWarner Losh ios->bus_width = new_ios->bus_width; 2601a94a63f0SWarner Losh slot_printf(slot, "Bus width => %d\n", ios->bus_width); 2602a94a63f0SWarner Losh } 2603a94a63f0SWarner Losh if (cts->ios_valid & MMC_PM) { 2604a94a63f0SWarner Losh ios->power_mode = new_ios->power_mode; 2605a94a63f0SWarner Losh slot_printf(slot, "Power mode => %d\n", ios->power_mode); 2606a94a63f0SWarner Losh } 2607a94a63f0SWarner Losh if (cts->ios_valid & MMC_BT) { 2608a94a63f0SWarner Losh ios->timing = new_ios->timing; 2609a94a63f0SWarner Losh slot_printf(slot, "Timing => %d\n", ios->timing); 2610a94a63f0SWarner Losh } 2611a94a63f0SWarner Losh if (cts->ios_valid & MMC_BM) { 2612a94a63f0SWarner Losh ios->bus_mode = new_ios->bus_mode; 2613a94a63f0SWarner Losh slot_printf(slot, "Bus mode => %d\n", ios->bus_mode); 2614a94a63f0SWarner Losh } 2615a94a63f0SWarner Losh 2616a94a63f0SWarner Losh /* XXX Provide a way to call a chip-specific IOS update, required for TI */ 2617a94a63f0SWarner Losh return (sdhci_cam_update_ios(slot)); 2618a94a63f0SWarner Losh } 2619a94a63f0SWarner Losh 2620a94a63f0SWarner Losh int 2621a94a63f0SWarner Losh sdhci_cam_update_ios(struct sdhci_slot *slot) 2622a94a63f0SWarner Losh { 2623a94a63f0SWarner Losh struct mmc_ios *ios = &slot->host.ios; 2624a94a63f0SWarner Losh 2625a94a63f0SWarner Losh slot_printf(slot, "%s: power_mode=%d, clk=%d, bus_width=%d, timing=%d\n", 2626a94a63f0SWarner Losh __func__, ios->power_mode, ios->clock, ios->bus_width, ios->timing); 2627a94a63f0SWarner Losh SDHCI_LOCK(slot); 2628a94a63f0SWarner Losh /* Do full reset on bus power down to clear from any state. */ 2629a94a63f0SWarner Losh if (ios->power_mode == power_off) { 2630a94a63f0SWarner Losh WR4(slot, SDHCI_SIGNAL_ENABLE, 0); 2631a94a63f0SWarner Losh sdhci_init(slot); 2632a94a63f0SWarner Losh } 2633a94a63f0SWarner Losh /* Configure the bus. */ 2634a94a63f0SWarner Losh sdhci_set_clock(slot, ios->clock); 2635a94a63f0SWarner Losh sdhci_set_power(slot, (ios->power_mode == power_off) ? 0 : ios->vdd); 2636a94a63f0SWarner Losh if (ios->bus_width == bus_width_8) { 2637a94a63f0SWarner Losh slot->hostctrl |= SDHCI_CTRL_8BITBUS; 2638a94a63f0SWarner Losh slot->hostctrl &= ~SDHCI_CTRL_4BITBUS; 2639a94a63f0SWarner Losh } else if (ios->bus_width == bus_width_4) { 2640a94a63f0SWarner Losh slot->hostctrl &= ~SDHCI_CTRL_8BITBUS; 2641a94a63f0SWarner Losh slot->hostctrl |= SDHCI_CTRL_4BITBUS; 2642a94a63f0SWarner Losh } else if (ios->bus_width == bus_width_1) { 2643a94a63f0SWarner Losh slot->hostctrl &= ~SDHCI_CTRL_8BITBUS; 2644a94a63f0SWarner Losh slot->hostctrl &= ~SDHCI_CTRL_4BITBUS; 2645a94a63f0SWarner Losh } else { 2646a94a63f0SWarner Losh panic("Invalid bus width: %d", ios->bus_width); 2647a94a63f0SWarner Losh } 2648a94a63f0SWarner Losh if (ios->timing == bus_timing_hs && 2649a94a63f0SWarner Losh !(slot->quirks & SDHCI_QUIRK_DONT_SET_HISPD_BIT)) 2650a94a63f0SWarner Losh slot->hostctrl |= SDHCI_CTRL_HISPD; 2651a94a63f0SWarner Losh else 2652a94a63f0SWarner Losh slot->hostctrl &= ~SDHCI_CTRL_HISPD; 2653a94a63f0SWarner Losh WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl); 2654a94a63f0SWarner Losh /* Some controllers like reset after bus changes. */ 2655a94a63f0SWarner Losh if(slot->quirks & SDHCI_QUIRK_RESET_ON_IOS) 2656a94a63f0SWarner Losh sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA); 2657a94a63f0SWarner Losh 2658a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 2659a94a63f0SWarner Losh return (0); 2660a94a63f0SWarner Losh } 2661a94a63f0SWarner Losh 2662a94a63f0SWarner Losh int 2663a94a63f0SWarner Losh sdhci_cam_request(struct sdhci_slot *slot, union ccb *ccb) 2664a94a63f0SWarner Losh { 2665a94a63f0SWarner Losh struct ccb_mmcio *mmcio; 2666a94a63f0SWarner Losh 2667a94a63f0SWarner Losh mmcio = &ccb->mmcio; 2668a94a63f0SWarner Losh 2669a94a63f0SWarner Losh SDHCI_LOCK(slot); 2670a94a63f0SWarner Losh /* if (slot->req != NULL) { 2671a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 2672a94a63f0SWarner Losh return (EBUSY); 2673a94a63f0SWarner Losh } 2674a94a63f0SWarner Losh */ 2675aca38eabSMarius Strobl if (__predict_false(sdhci_debug > 1)) { 2676a94a63f0SWarner Losh slot_printf(slot, "CMD%u arg %#x flags %#x dlen %u dflags %#x\n", 2677a94a63f0SWarner Losh mmcio->cmd.opcode, mmcio->cmd.arg, mmcio->cmd.flags, 2678a94a63f0SWarner Losh mmcio->cmd.data != NULL ? (unsigned int) mmcio->cmd.data->len : 0, 2679a94a63f0SWarner Losh mmcio->cmd.data != NULL ? mmcio->cmd.data->flags: 0); 2680a94a63f0SWarner Losh } 2681a94a63f0SWarner Losh if (mmcio->cmd.data != NULL) { 2682a94a63f0SWarner Losh if (mmcio->cmd.data->len == 0 || mmcio->cmd.data->flags == 0) 2683a94a63f0SWarner Losh panic("data->len = %d, data->flags = %d -- something is b0rked", 2684a94a63f0SWarner Losh (int)mmcio->cmd.data->len, mmcio->cmd.data->flags); 2685a94a63f0SWarner Losh } 2686a94a63f0SWarner Losh slot->ccb = ccb; 2687a94a63f0SWarner Losh slot->flags = 0; 2688a94a63f0SWarner Losh sdhci_start(slot); 2689a94a63f0SWarner Losh SDHCI_UNLOCK(slot); 2690a94a63f0SWarner Losh if (dumping) { 2691a94a63f0SWarner Losh while (slot->ccb != NULL) { 2692a94a63f0SWarner Losh sdhci_generic_intr(slot); 2693a94a63f0SWarner Losh DELAY(10); 2694a94a63f0SWarner Losh } 2695a94a63f0SWarner Losh } 2696a94a63f0SWarner Losh return (0); 2697a94a63f0SWarner Losh } 269815c440e1SWarner Losh #endif /* MMCCAM */ 2699a94a63f0SWarner Losh 2700d6b3aaf8SOleksandr Tymoshenko MODULE_VERSION(sdhci, 1); 2701