1831f5dcfSAlexander Motin /*- 2831f5dcfSAlexander Motin * Copyright (c) 2008 Alexander Motin <mav@FreeBSD.org> 3831f5dcfSAlexander Motin * All rights reserved. 4831f5dcfSAlexander Motin * 5831f5dcfSAlexander Motin * Redistribution and use in source and binary forms, with or without 6831f5dcfSAlexander Motin * modification, are permitted provided that the following conditions 7831f5dcfSAlexander Motin * are met: 8831f5dcfSAlexander Motin * 1. Redistributions of source code must retain the above copyright 9831f5dcfSAlexander Motin * notice, this list of conditions and the following disclaimer. 10831f5dcfSAlexander Motin * 2. Redistributions in binary form must reproduce the above copyright 11831f5dcfSAlexander Motin * notice, this list of conditions and the following disclaimer in the 12831f5dcfSAlexander Motin * documentation and/or other materials provided with the distribution. 13831f5dcfSAlexander Motin * 14831f5dcfSAlexander Motin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 15831f5dcfSAlexander Motin * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 16831f5dcfSAlexander Motin * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 17831f5dcfSAlexander Motin * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 18831f5dcfSAlexander Motin * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 19831f5dcfSAlexander Motin * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 20831f5dcfSAlexander Motin * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 21831f5dcfSAlexander Motin * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 22831f5dcfSAlexander Motin * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 23831f5dcfSAlexander Motin * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 24831f5dcfSAlexander Motin */ 25831f5dcfSAlexander Motin 26831f5dcfSAlexander Motin #include <sys/cdefs.h> 27831f5dcfSAlexander Motin __FBSDID("$FreeBSD$"); 28831f5dcfSAlexander Motin 29831f5dcfSAlexander Motin #include <sys/param.h> 30831f5dcfSAlexander Motin #include <sys/systm.h> 31831f5dcfSAlexander Motin #include <sys/bus.h> 32831f5dcfSAlexander Motin #include <sys/conf.h> 33831f5dcfSAlexander Motin #include <sys/kernel.h> 34831f5dcfSAlexander Motin #include <sys/lock.h> 35831f5dcfSAlexander Motin #include <sys/module.h> 36831f5dcfSAlexander Motin #include <sys/mutex.h> 37831f5dcfSAlexander Motin #include <sys/resource.h> 38831f5dcfSAlexander Motin #include <sys/rman.h> 395b69a497SAlexander Motin #include <sys/sysctl.h> 40831f5dcfSAlexander Motin #include <sys/taskqueue.h> 41831f5dcfSAlexander Motin 42831f5dcfSAlexander Motin #include <machine/bus.h> 43831f5dcfSAlexander Motin #include <machine/resource.h> 44831f5dcfSAlexander Motin #include <machine/stdarg.h> 45831f5dcfSAlexander Motin 46831f5dcfSAlexander Motin #include <dev/mmc/bridge.h> 47831f5dcfSAlexander Motin #include <dev/mmc/mmcreg.h> 48831f5dcfSAlexander Motin #include <dev/mmc/mmcbrvar.h> 49831f5dcfSAlexander Motin 50831f5dcfSAlexander Motin #include "mmcbr_if.h" 51831f5dcfSAlexander Motin #include "sdhci.h" 52d6b3aaf8SOleksandr Tymoshenko #include "sdhci_if.h" 53831f5dcfSAlexander Motin 54831f5dcfSAlexander Motin struct sdhci_softc; 55831f5dcfSAlexander Motin 56831f5dcfSAlexander Motin struct sdhci_softc { 57831f5dcfSAlexander Motin device_t dev; /* Controller device */ 58831f5dcfSAlexander Motin struct resource *irq_res; /* IRQ resource */ 59831f5dcfSAlexander Motin int irq_rid; 60831f5dcfSAlexander Motin void *intrhand; /* Interrupt handle */ 61831f5dcfSAlexander Motin 62831f5dcfSAlexander Motin int num_slots; /* Number of slots on this controller */ 63831f5dcfSAlexander Motin struct sdhci_slot slots[6]; 64831f5dcfSAlexander Motin }; 65831f5dcfSAlexander Motin 666472ac3dSEd Schouten static SYSCTL_NODE(_hw, OID_AUTO, sdhci, CTLFLAG_RD, 0, "sdhci driver"); 675b69a497SAlexander Motin 687337a22fSOleksandr Tymoshenko int sdhci_debug = 0; 695b69a497SAlexander Motin TUNABLE_INT("hw.sdhci.debug", &sdhci_debug); 705b69a497SAlexander Motin SYSCTL_INT(_hw_sdhci, OID_AUTO, debug, CTLFLAG_RW, &sdhci_debug, 0, "Debug level"); 715b69a497SAlexander Motin 72d6b3aaf8SOleksandr Tymoshenko #define RD1(slot, off) SDHCI_READ_1((slot)->bus, (slot), (off)) 73d6b3aaf8SOleksandr Tymoshenko #define RD2(slot, off) SDHCI_READ_2((slot)->bus, (slot), (off)) 74d6b3aaf8SOleksandr Tymoshenko #define RD4(slot, off) SDHCI_READ_4((slot)->bus, (slot), (off)) 75d6b3aaf8SOleksandr Tymoshenko #define RD_MULTI_4(slot, off, ptr, count) \ 76d6b3aaf8SOleksandr Tymoshenko SDHCI_READ_MULTI_4((slot)->bus, (slot), (off), (ptr), (count)) 77831f5dcfSAlexander Motin 78d6b3aaf8SOleksandr Tymoshenko #define WR1(slot, off, val) SDHCI_WRITE_1((slot)->bus, (slot), (off), (val)) 79d6b3aaf8SOleksandr Tymoshenko #define WR2(slot, off, val) SDHCI_WRITE_2((slot)->bus, (slot), (off), (val)) 80d6b3aaf8SOleksandr Tymoshenko #define WR4(slot, off, val) SDHCI_WRITE_4((slot)->bus, (slot), (off), (val)) 81d6b3aaf8SOleksandr Tymoshenko #define WR_MULTI_4(slot, off, ptr, count) \ 82d6b3aaf8SOleksandr Tymoshenko SDHCI_WRITE_MULTI_4((slot)->bus, (slot), (off), (ptr), (count)) 83831f5dcfSAlexander Motin 84831f5dcfSAlexander Motin static void sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock); 85831f5dcfSAlexander Motin static void sdhci_start(struct sdhci_slot *slot); 86831f5dcfSAlexander Motin static void sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data); 87831f5dcfSAlexander Motin 88831f5dcfSAlexander Motin static void sdhci_card_task(void *, int); 89831f5dcfSAlexander Motin 90831f5dcfSAlexander Motin /* helper routines */ 91831f5dcfSAlexander Motin #define SDHCI_LOCK(_slot) mtx_lock(&(_slot)->mtx) 92831f5dcfSAlexander Motin #define SDHCI_UNLOCK(_slot) mtx_unlock(&(_slot)->mtx) 93831f5dcfSAlexander Motin #define SDHCI_LOCK_INIT(_slot) \ 94831f5dcfSAlexander Motin mtx_init(&_slot->mtx, "SD slot mtx", "sdhci", MTX_DEF) 95831f5dcfSAlexander Motin #define SDHCI_LOCK_DESTROY(_slot) mtx_destroy(&_slot->mtx); 96831f5dcfSAlexander Motin #define SDHCI_ASSERT_LOCKED(_slot) mtx_assert(&_slot->mtx, MA_OWNED); 97831f5dcfSAlexander Motin #define SDHCI_ASSERT_UNLOCKED(_slot) mtx_assert(&_slot->mtx, MA_NOTOWNED); 98831f5dcfSAlexander Motin 9933aad34dSOleksandr Tymoshenko #define SDHCI_DEFAULT_MAX_FREQ 50 10033aad34dSOleksandr Tymoshenko 10157677a3aSOleksandr Tymoshenko #define SDHCI_200_MAX_DIVIDER 256 10257677a3aSOleksandr Tymoshenko #define SDHCI_300_MAX_DIVIDER 2046 10357677a3aSOleksandr Tymoshenko 104831f5dcfSAlexander Motin static void 105831f5dcfSAlexander Motin sdhci_getaddr(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 106831f5dcfSAlexander Motin { 107831f5dcfSAlexander Motin if (error != 0) { 108831f5dcfSAlexander Motin printf("getaddr: error %d\n", error); 109831f5dcfSAlexander Motin return; 110831f5dcfSAlexander Motin } 111831f5dcfSAlexander Motin *(bus_addr_t *)arg = segs[0].ds_addr; 112831f5dcfSAlexander Motin } 113831f5dcfSAlexander Motin 114d6b3aaf8SOleksandr Tymoshenko static int 115d6b3aaf8SOleksandr Tymoshenko slot_printf(struct sdhci_slot *slot, const char * fmt, ...) 116d6b3aaf8SOleksandr Tymoshenko { 117d6b3aaf8SOleksandr Tymoshenko va_list ap; 118d6b3aaf8SOleksandr Tymoshenko int retval; 119d6b3aaf8SOleksandr Tymoshenko 120d6b3aaf8SOleksandr Tymoshenko retval = printf("%s-slot%d: ", 121d6b3aaf8SOleksandr Tymoshenko device_get_nameunit(slot->bus), slot->num); 122d6b3aaf8SOleksandr Tymoshenko 123d6b3aaf8SOleksandr Tymoshenko va_start(ap, fmt); 124d6b3aaf8SOleksandr Tymoshenko retval += vprintf(fmt, ap); 125d6b3aaf8SOleksandr Tymoshenko va_end(ap); 126d6b3aaf8SOleksandr Tymoshenko return (retval); 127d6b3aaf8SOleksandr Tymoshenko } 128d6b3aaf8SOleksandr Tymoshenko 129831f5dcfSAlexander Motin static void 130831f5dcfSAlexander Motin sdhci_dumpregs(struct sdhci_slot *slot) 131831f5dcfSAlexander Motin { 132831f5dcfSAlexander Motin slot_printf(slot, 133831f5dcfSAlexander Motin "============== REGISTER DUMP ==============\n"); 134831f5dcfSAlexander Motin 135831f5dcfSAlexander Motin slot_printf(slot, "Sys addr: 0x%08x | Version: 0x%08x\n", 136831f5dcfSAlexander Motin RD4(slot, SDHCI_DMA_ADDRESS), RD2(slot, SDHCI_HOST_VERSION)); 137831f5dcfSAlexander Motin slot_printf(slot, "Blk size: 0x%08x | Blk cnt: 0x%08x\n", 138831f5dcfSAlexander Motin RD2(slot, SDHCI_BLOCK_SIZE), RD2(slot, SDHCI_BLOCK_COUNT)); 139831f5dcfSAlexander Motin slot_printf(slot, "Argument: 0x%08x | Trn mode: 0x%08x\n", 140831f5dcfSAlexander Motin RD4(slot, SDHCI_ARGUMENT), RD2(slot, SDHCI_TRANSFER_MODE)); 141831f5dcfSAlexander Motin slot_printf(slot, "Present: 0x%08x | Host ctl: 0x%08x\n", 142831f5dcfSAlexander Motin RD4(slot, SDHCI_PRESENT_STATE), RD1(slot, SDHCI_HOST_CONTROL)); 143831f5dcfSAlexander Motin slot_printf(slot, "Power: 0x%08x | Blk gap: 0x%08x\n", 144831f5dcfSAlexander Motin RD1(slot, SDHCI_POWER_CONTROL), RD1(slot, SDHCI_BLOCK_GAP_CONTROL)); 145831f5dcfSAlexander Motin slot_printf(slot, "Wake-up: 0x%08x | Clock: 0x%08x\n", 146831f5dcfSAlexander Motin RD1(slot, SDHCI_WAKE_UP_CONTROL), RD2(slot, SDHCI_CLOCK_CONTROL)); 147831f5dcfSAlexander Motin slot_printf(slot, "Timeout: 0x%08x | Int stat: 0x%08x\n", 148831f5dcfSAlexander Motin RD1(slot, SDHCI_TIMEOUT_CONTROL), RD4(slot, SDHCI_INT_STATUS)); 149831f5dcfSAlexander Motin slot_printf(slot, "Int enab: 0x%08x | Sig enab: 0x%08x\n", 150831f5dcfSAlexander Motin RD4(slot, SDHCI_INT_ENABLE), RD4(slot, SDHCI_SIGNAL_ENABLE)); 151831f5dcfSAlexander Motin slot_printf(slot, "AC12 err: 0x%08x | Slot int: 0x%08x\n", 152831f5dcfSAlexander Motin RD2(slot, SDHCI_ACMD12_ERR), RD2(slot, SDHCI_SLOT_INT_STATUS)); 153831f5dcfSAlexander Motin slot_printf(slot, "Caps: 0x%08x | Max curr: 0x%08x\n", 154831f5dcfSAlexander Motin RD4(slot, SDHCI_CAPABILITIES), RD4(slot, SDHCI_MAX_CURRENT)); 155831f5dcfSAlexander Motin 156831f5dcfSAlexander Motin slot_printf(slot, 157831f5dcfSAlexander Motin "===========================================\n"); 158831f5dcfSAlexander Motin } 159831f5dcfSAlexander Motin 160831f5dcfSAlexander Motin static void 161831f5dcfSAlexander Motin sdhci_reset(struct sdhci_slot *slot, uint8_t mask) 162831f5dcfSAlexander Motin { 163831f5dcfSAlexander Motin int timeout; 164831f5dcfSAlexander Motin uint8_t res; 165831f5dcfSAlexander Motin 166d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) { 167831f5dcfSAlexander Motin if (!(RD4(slot, SDHCI_PRESENT_STATE) & 168831f5dcfSAlexander Motin SDHCI_CARD_PRESENT)) 169831f5dcfSAlexander Motin return; 170831f5dcfSAlexander Motin } 171831f5dcfSAlexander Motin 172831f5dcfSAlexander Motin /* Some controllers need this kick or reset won't work. */ 173831f5dcfSAlexander Motin if ((mask & SDHCI_RESET_ALL) == 0 && 174d6b3aaf8SOleksandr Tymoshenko (slot->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)) { 175831f5dcfSAlexander Motin uint32_t clock; 176831f5dcfSAlexander Motin 177831f5dcfSAlexander Motin /* This is to force an update */ 178831f5dcfSAlexander Motin clock = slot->clock; 179831f5dcfSAlexander Motin slot->clock = 0; 180831f5dcfSAlexander Motin sdhci_set_clock(slot, clock); 181831f5dcfSAlexander Motin } 182831f5dcfSAlexander Motin 183831f5dcfSAlexander Motin WR1(slot, SDHCI_SOFTWARE_RESET, mask); 184831f5dcfSAlexander Motin 185d8208d9eSAlexander Motin if (mask & SDHCI_RESET_ALL) { 186831f5dcfSAlexander Motin slot->clock = 0; 187d8208d9eSAlexander Motin slot->power = 0; 188d8208d9eSAlexander Motin } 189831f5dcfSAlexander Motin 190831f5dcfSAlexander Motin /* Wait max 100 ms */ 191831f5dcfSAlexander Motin timeout = 100; 192831f5dcfSAlexander Motin /* Controller clears the bits when it's done */ 193831f5dcfSAlexander Motin while ((res = RD1(slot, SDHCI_SOFTWARE_RESET)) & mask) { 194831f5dcfSAlexander Motin if (timeout == 0) { 195831f5dcfSAlexander Motin slot_printf(slot, 196831f5dcfSAlexander Motin "Reset 0x%x never completed - 0x%x.\n", 197831f5dcfSAlexander Motin (int)mask, (int)res); 198831f5dcfSAlexander Motin sdhci_dumpregs(slot); 199831f5dcfSAlexander Motin return; 200831f5dcfSAlexander Motin } 201831f5dcfSAlexander Motin timeout--; 202831f5dcfSAlexander Motin DELAY(1000); 203831f5dcfSAlexander Motin } 204831f5dcfSAlexander Motin } 205831f5dcfSAlexander Motin 206831f5dcfSAlexander Motin static void 207831f5dcfSAlexander Motin sdhci_init(struct sdhci_slot *slot) 208831f5dcfSAlexander Motin { 209831f5dcfSAlexander Motin 210831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_ALL); 211831f5dcfSAlexander Motin 212831f5dcfSAlexander Motin /* Enable interrupts. */ 213831f5dcfSAlexander Motin slot->intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | 214831f5dcfSAlexander Motin SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | 215831f5dcfSAlexander Motin SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT | 216831f5dcfSAlexander Motin SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT | 217831f5dcfSAlexander Motin SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 218831f5dcfSAlexander Motin SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE | 219831f5dcfSAlexander Motin SDHCI_INT_ACMD12ERR; 220831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_ENABLE, slot->intmask); 221831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 222831f5dcfSAlexander Motin } 223831f5dcfSAlexander Motin 224831f5dcfSAlexander Motin static void 225831f5dcfSAlexander Motin sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock) 226831f5dcfSAlexander Motin { 227831f5dcfSAlexander Motin uint32_t res; 228831f5dcfSAlexander Motin uint16_t clk; 2298f3b7d56SOleksandr Tymoshenko uint16_t div; 230831f5dcfSAlexander Motin int timeout; 231831f5dcfSAlexander Motin 232831f5dcfSAlexander Motin if (clock == slot->clock) 233831f5dcfSAlexander Motin return; 234831f5dcfSAlexander Motin slot->clock = clock; 235831f5dcfSAlexander Motin 236831f5dcfSAlexander Motin /* Turn off the clock. */ 237831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, 0); 238831f5dcfSAlexander Motin /* If no clock requested - left it so. */ 239831f5dcfSAlexander Motin if (clock == 0) 240831f5dcfSAlexander Motin return; 241*ceb9e9f7SIan Lepore 242*ceb9e9f7SIan Lepore /* Recalculate timeout clock frequency based on the new sd clock. */ 243*ceb9e9f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) 244*ceb9e9f7SIan Lepore slot->timeout_clk = slot->clock / 1000; 245*ceb9e9f7SIan Lepore 2468f3b7d56SOleksandr Tymoshenko if (slot->version < SDHCI_SPEC_300) { 247831f5dcfSAlexander Motin /* Looking for highest freq <= clock. */ 248831f5dcfSAlexander Motin res = slot->max_clk; 24957677a3aSOleksandr Tymoshenko for (div = 1; div < SDHCI_200_MAX_DIVIDER; div <<= 1) { 250831f5dcfSAlexander Motin if (res <= clock) 251831f5dcfSAlexander Motin break; 252831f5dcfSAlexander Motin res >>= 1; 253831f5dcfSAlexander Motin } 254831f5dcfSAlexander Motin /* Divider 1:1 is 0x00, 2:1 is 0x01, 256:1 is 0x80 ... */ 2558f3b7d56SOleksandr Tymoshenko div >>= 1; 2568f3b7d56SOleksandr Tymoshenko } 2578f3b7d56SOleksandr Tymoshenko else { 2588f3b7d56SOleksandr Tymoshenko /* Version 3.0 divisors are multiples of two up to 1023*2 */ 25957677a3aSOleksandr Tymoshenko if (clock >= slot->max_clk) 26057677a3aSOleksandr Tymoshenko div = 0; 2618f3b7d56SOleksandr Tymoshenko else { 26257677a3aSOleksandr Tymoshenko for (div = 2; div < SDHCI_300_MAX_DIVIDER; div += 2) { 2638f3b7d56SOleksandr Tymoshenko if ((slot->max_clk / div) <= clock) 2648f3b7d56SOleksandr Tymoshenko break; 2658f3b7d56SOleksandr Tymoshenko } 2668f3b7d56SOleksandr Tymoshenko } 2678f3b7d56SOleksandr Tymoshenko div >>= 1; 2688f3b7d56SOleksandr Tymoshenko } 2698f3b7d56SOleksandr Tymoshenko 2708f3b7d56SOleksandr Tymoshenko if (bootverbose || sdhci_debug) 2718f3b7d56SOleksandr Tymoshenko slot_printf(slot, "Divider %d for freq %d (max %d)\n", 2728f3b7d56SOleksandr Tymoshenko div, clock, slot->max_clk); 2738f3b7d56SOleksandr Tymoshenko 274831f5dcfSAlexander Motin /* Now we have got divider, set it. */ 2758f3b7d56SOleksandr Tymoshenko clk = (div & SDHCI_DIVIDER_MASK) << SDHCI_DIVIDER_SHIFT; 2768f3b7d56SOleksandr Tymoshenko clk |= ((div >> SDHCI_DIVIDER_MASK_LEN) & SDHCI_DIVIDER_HI_MASK) 2778f3b7d56SOleksandr Tymoshenko << SDHCI_DIVIDER_HI_SHIFT; 2788f3b7d56SOleksandr Tymoshenko 279831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 280831f5dcfSAlexander Motin /* Enable clock. */ 281831f5dcfSAlexander Motin clk |= SDHCI_CLOCK_INT_EN; 282831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 283831f5dcfSAlexander Motin /* Wait up to 10 ms until it stabilize. */ 284831f5dcfSAlexander Motin timeout = 10; 285831f5dcfSAlexander Motin while (!((clk = RD2(slot, SDHCI_CLOCK_CONTROL)) 286831f5dcfSAlexander Motin & SDHCI_CLOCK_INT_STABLE)) { 287831f5dcfSAlexander Motin if (timeout == 0) { 288831f5dcfSAlexander Motin slot_printf(slot, 289831f5dcfSAlexander Motin "Internal clock never stabilised.\n"); 290831f5dcfSAlexander Motin sdhci_dumpregs(slot); 291831f5dcfSAlexander Motin return; 292831f5dcfSAlexander Motin } 293831f5dcfSAlexander Motin timeout--; 294831f5dcfSAlexander Motin DELAY(1000); 295831f5dcfSAlexander Motin } 296831f5dcfSAlexander Motin /* Pass clock signal to the bus. */ 297831f5dcfSAlexander Motin clk |= SDHCI_CLOCK_CARD_EN; 298831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 299831f5dcfSAlexander Motin } 300831f5dcfSAlexander Motin 301831f5dcfSAlexander Motin static void 302831f5dcfSAlexander Motin sdhci_set_power(struct sdhci_slot *slot, u_char power) 303831f5dcfSAlexander Motin { 304831f5dcfSAlexander Motin uint8_t pwr; 305831f5dcfSAlexander Motin 306831f5dcfSAlexander Motin if (slot->power == power) 307831f5dcfSAlexander Motin return; 308d6b3aaf8SOleksandr Tymoshenko 309831f5dcfSAlexander Motin slot->power = power; 310831f5dcfSAlexander Motin 311831f5dcfSAlexander Motin /* Turn off the power. */ 312831f5dcfSAlexander Motin pwr = 0; 313831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 314831f5dcfSAlexander Motin /* If power down requested - left it so. */ 315831f5dcfSAlexander Motin if (power == 0) 316831f5dcfSAlexander Motin return; 317831f5dcfSAlexander Motin /* Set voltage. */ 318831f5dcfSAlexander Motin switch (1 << power) { 319831f5dcfSAlexander Motin case MMC_OCR_LOW_VOLTAGE: 320831f5dcfSAlexander Motin pwr |= SDHCI_POWER_180; 321831f5dcfSAlexander Motin break; 322831f5dcfSAlexander Motin case MMC_OCR_290_300: 323831f5dcfSAlexander Motin case MMC_OCR_300_310: 324831f5dcfSAlexander Motin pwr |= SDHCI_POWER_300; 325831f5dcfSAlexander Motin break; 326831f5dcfSAlexander Motin case MMC_OCR_320_330: 327831f5dcfSAlexander Motin case MMC_OCR_330_340: 328831f5dcfSAlexander Motin pwr |= SDHCI_POWER_330; 329831f5dcfSAlexander Motin break; 330831f5dcfSAlexander Motin } 331831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 332831f5dcfSAlexander Motin /* Turn on the power. */ 333831f5dcfSAlexander Motin pwr |= SDHCI_POWER_ON; 334831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 335831f5dcfSAlexander Motin } 336831f5dcfSAlexander Motin 337831f5dcfSAlexander Motin static void 338831f5dcfSAlexander Motin sdhci_read_block_pio(struct sdhci_slot *slot) 339831f5dcfSAlexander Motin { 340831f5dcfSAlexander Motin uint32_t data; 341831f5dcfSAlexander Motin char *buffer; 342831f5dcfSAlexander Motin size_t left; 343831f5dcfSAlexander Motin 344831f5dcfSAlexander Motin buffer = slot->curcmd->data->data; 345831f5dcfSAlexander Motin buffer += slot->offset; 346831f5dcfSAlexander Motin /* Transfer one block at a time. */ 347831f5dcfSAlexander Motin left = min(512, slot->curcmd->data->len - slot->offset); 348831f5dcfSAlexander Motin slot->offset += left; 349831f5dcfSAlexander Motin 350831f5dcfSAlexander Motin /* If we are too fast, broken controllers return zeroes. */ 351d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) 352831f5dcfSAlexander Motin DELAY(10); 353831f5dcfSAlexander Motin /* Handle unalligned and alligned buffer cases. */ 354831f5dcfSAlexander Motin if ((intptr_t)buffer & 3) { 355831f5dcfSAlexander Motin while (left > 3) { 356831f5dcfSAlexander Motin data = RD4(slot, SDHCI_BUFFER); 357831f5dcfSAlexander Motin buffer[0] = data; 358831f5dcfSAlexander Motin buffer[1] = (data >> 8); 359831f5dcfSAlexander Motin buffer[2] = (data >> 16); 360831f5dcfSAlexander Motin buffer[3] = (data >> 24); 361831f5dcfSAlexander Motin buffer += 4; 362831f5dcfSAlexander Motin left -= 4; 363831f5dcfSAlexander Motin } 364831f5dcfSAlexander Motin } else { 365d6b3aaf8SOleksandr Tymoshenko RD_MULTI_4(slot, SDHCI_BUFFER, 366831f5dcfSAlexander Motin (uint32_t *)buffer, left >> 2); 367831f5dcfSAlexander Motin left &= 3; 368831f5dcfSAlexander Motin } 369831f5dcfSAlexander Motin /* Handle uneven size case. */ 370831f5dcfSAlexander Motin if (left > 0) { 371831f5dcfSAlexander Motin data = RD4(slot, SDHCI_BUFFER); 372831f5dcfSAlexander Motin while (left > 0) { 373831f5dcfSAlexander Motin *(buffer++) = data; 374831f5dcfSAlexander Motin data >>= 8; 375831f5dcfSAlexander Motin left--; 376831f5dcfSAlexander Motin } 377831f5dcfSAlexander Motin } 378831f5dcfSAlexander Motin } 379831f5dcfSAlexander Motin 380831f5dcfSAlexander Motin static void 381831f5dcfSAlexander Motin sdhci_write_block_pio(struct sdhci_slot *slot) 382831f5dcfSAlexander Motin { 383831f5dcfSAlexander Motin uint32_t data = 0; 384831f5dcfSAlexander Motin char *buffer; 385831f5dcfSAlexander Motin size_t left; 386831f5dcfSAlexander Motin 387831f5dcfSAlexander Motin buffer = slot->curcmd->data->data; 388831f5dcfSAlexander Motin buffer += slot->offset; 389831f5dcfSAlexander Motin /* Transfer one block at a time. */ 390831f5dcfSAlexander Motin left = min(512, slot->curcmd->data->len - slot->offset); 391831f5dcfSAlexander Motin slot->offset += left; 392831f5dcfSAlexander Motin 393831f5dcfSAlexander Motin /* Handle unalligned and alligned buffer cases. */ 394831f5dcfSAlexander Motin if ((intptr_t)buffer & 3) { 395831f5dcfSAlexander Motin while (left > 3) { 396831f5dcfSAlexander Motin data = buffer[0] + 397831f5dcfSAlexander Motin (buffer[1] << 8) + 398831f5dcfSAlexander Motin (buffer[2] << 16) + 399831f5dcfSAlexander Motin (buffer[3] << 24); 400831f5dcfSAlexander Motin left -= 4; 401831f5dcfSAlexander Motin buffer += 4; 402831f5dcfSAlexander Motin WR4(slot, SDHCI_BUFFER, data); 403831f5dcfSAlexander Motin } 404831f5dcfSAlexander Motin } else { 405d6b3aaf8SOleksandr Tymoshenko WR_MULTI_4(slot, SDHCI_BUFFER, 406831f5dcfSAlexander Motin (uint32_t *)buffer, left >> 2); 407831f5dcfSAlexander Motin left &= 3; 408831f5dcfSAlexander Motin } 409831f5dcfSAlexander Motin /* Handle uneven size case. */ 410831f5dcfSAlexander Motin if (left > 0) { 411831f5dcfSAlexander Motin while (left > 0) { 412831f5dcfSAlexander Motin data <<= 8; 413831f5dcfSAlexander Motin data += *(buffer++); 414831f5dcfSAlexander Motin left--; 415831f5dcfSAlexander Motin } 416831f5dcfSAlexander Motin WR4(slot, SDHCI_BUFFER, data); 417831f5dcfSAlexander Motin } 418831f5dcfSAlexander Motin } 419831f5dcfSAlexander Motin 420831f5dcfSAlexander Motin static void 421831f5dcfSAlexander Motin sdhci_transfer_pio(struct sdhci_slot *slot) 422831f5dcfSAlexander Motin { 423831f5dcfSAlexander Motin 424831f5dcfSAlexander Motin /* Read as many blocks as possible. */ 425831f5dcfSAlexander Motin if (slot->curcmd->data->flags & MMC_DATA_READ) { 426831f5dcfSAlexander Motin while (RD4(slot, SDHCI_PRESENT_STATE) & 427831f5dcfSAlexander Motin SDHCI_DATA_AVAILABLE) { 428831f5dcfSAlexander Motin sdhci_read_block_pio(slot); 429831f5dcfSAlexander Motin if (slot->offset >= slot->curcmd->data->len) 430831f5dcfSAlexander Motin break; 431831f5dcfSAlexander Motin } 432831f5dcfSAlexander Motin } else { 433831f5dcfSAlexander Motin while (RD4(slot, SDHCI_PRESENT_STATE) & 434831f5dcfSAlexander Motin SDHCI_SPACE_AVAILABLE) { 435831f5dcfSAlexander Motin sdhci_write_block_pio(slot); 436831f5dcfSAlexander Motin if (slot->offset >= slot->curcmd->data->len) 437831f5dcfSAlexander Motin break; 438831f5dcfSAlexander Motin } 439831f5dcfSAlexander Motin } 440831f5dcfSAlexander Motin } 441831f5dcfSAlexander Motin 442831f5dcfSAlexander Motin static void 443831f5dcfSAlexander Motin sdhci_card_delay(void *arg) 444831f5dcfSAlexander Motin { 445831f5dcfSAlexander Motin struct sdhci_slot *slot = arg; 446831f5dcfSAlexander Motin 447831f5dcfSAlexander Motin taskqueue_enqueue(taskqueue_swi_giant, &slot->card_task); 448831f5dcfSAlexander Motin } 449831f5dcfSAlexander Motin 450831f5dcfSAlexander Motin static void 451831f5dcfSAlexander Motin sdhci_card_task(void *arg, int pending) 452831f5dcfSAlexander Motin { 453831f5dcfSAlexander Motin struct sdhci_slot *slot = arg; 454831f5dcfSAlexander Motin 455831f5dcfSAlexander Motin SDHCI_LOCK(slot); 456831f5dcfSAlexander Motin if (RD4(slot, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT) { 457831f5dcfSAlexander Motin if (slot->dev == NULL) { 458831f5dcfSAlexander Motin /* If card is present - attach mmc bus. */ 459d6b3aaf8SOleksandr Tymoshenko slot->dev = device_add_child(slot->bus, "mmc", -1); 460831f5dcfSAlexander Motin device_set_ivars(slot->dev, slot); 461831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 462831f5dcfSAlexander Motin device_probe_and_attach(slot->dev); 463831f5dcfSAlexander Motin } else 464831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 465831f5dcfSAlexander Motin } else { 466831f5dcfSAlexander Motin if (slot->dev != NULL) { 467831f5dcfSAlexander Motin /* If no card present - detach mmc bus. */ 468831f5dcfSAlexander Motin device_t d = slot->dev; 469831f5dcfSAlexander Motin slot->dev = NULL; 470831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 471d6b3aaf8SOleksandr Tymoshenko device_delete_child(slot->bus, d); 472831f5dcfSAlexander Motin } else 473831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 474831f5dcfSAlexander Motin } 475831f5dcfSAlexander Motin } 476831f5dcfSAlexander Motin 477d6b3aaf8SOleksandr Tymoshenko int 478d6b3aaf8SOleksandr Tymoshenko sdhci_init_slot(device_t dev, struct sdhci_slot *slot, int num) 479831f5dcfSAlexander Motin { 480831f5dcfSAlexander Motin uint32_t caps; 481d6b3aaf8SOleksandr Tymoshenko int err; 482831f5dcfSAlexander Motin 483831f5dcfSAlexander Motin SDHCI_LOCK_INIT(slot); 484d6b3aaf8SOleksandr Tymoshenko slot->num = num; 485d6b3aaf8SOleksandr Tymoshenko slot->bus = dev; 486d6b3aaf8SOleksandr Tymoshenko 487831f5dcfSAlexander Motin /* Allocate DMA tag. */ 488831f5dcfSAlexander Motin err = bus_dma_tag_create(bus_get_dma_tag(dev), 489831f5dcfSAlexander Motin DMA_BLOCK_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 490831f5dcfSAlexander Motin BUS_SPACE_MAXADDR, NULL, NULL, 491831f5dcfSAlexander Motin DMA_BLOCK_SIZE, 1, DMA_BLOCK_SIZE, 492831f5dcfSAlexander Motin BUS_DMA_ALLOCNOW, NULL, NULL, 493831f5dcfSAlexander Motin &slot->dmatag); 494831f5dcfSAlexander Motin if (err != 0) { 495831f5dcfSAlexander Motin device_printf(dev, "Can't create DMA tag\n"); 496831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 497d6b3aaf8SOleksandr Tymoshenko return (err); 498831f5dcfSAlexander Motin } 499831f5dcfSAlexander Motin /* Allocate DMA memory. */ 500831f5dcfSAlexander Motin err = bus_dmamem_alloc(slot->dmatag, (void **)&slot->dmamem, 501831f5dcfSAlexander Motin BUS_DMA_NOWAIT, &slot->dmamap); 502831f5dcfSAlexander Motin if (err != 0) { 503831f5dcfSAlexander Motin device_printf(dev, "Can't alloc DMA memory\n"); 504831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 505d6b3aaf8SOleksandr Tymoshenko return (err); 506831f5dcfSAlexander Motin } 507831f5dcfSAlexander Motin /* Map the memory. */ 508831f5dcfSAlexander Motin err = bus_dmamap_load(slot->dmatag, slot->dmamap, 509831f5dcfSAlexander Motin (void *)slot->dmamem, DMA_BLOCK_SIZE, 510831f5dcfSAlexander Motin sdhci_getaddr, &slot->paddr, 0); 511831f5dcfSAlexander Motin if (err != 0 || slot->paddr == 0) { 512831f5dcfSAlexander Motin device_printf(dev, "Can't load DMA memory\n"); 513831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 514d6b3aaf8SOleksandr Tymoshenko if(err) 515d6b3aaf8SOleksandr Tymoshenko return (err); 516d6b3aaf8SOleksandr Tymoshenko else 517d6b3aaf8SOleksandr Tymoshenko return (EFAULT); 518831f5dcfSAlexander Motin } 519d6b3aaf8SOleksandr Tymoshenko 520831f5dcfSAlexander Motin /* Initialize slot. */ 521831f5dcfSAlexander Motin sdhci_init(slot); 522d6b3aaf8SOleksandr Tymoshenko slot->version = (RD2(slot, SDHCI_HOST_VERSION) 523d6b3aaf8SOleksandr Tymoshenko >> SDHCI_SPEC_VER_SHIFT) & SDHCI_SPEC_VER_MASK; 5248f3b7d56SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_MISSING_CAPS) 5258f3b7d56SOleksandr Tymoshenko caps = slot->caps; 5268f3b7d56SOleksandr Tymoshenko else 527831f5dcfSAlexander Motin caps = RD4(slot, SDHCI_CAPABILITIES); 528831f5dcfSAlexander Motin /* Calculate base clock frequency. */ 52933aad34dSOleksandr Tymoshenko if (slot->version >= SDHCI_SPEC_300) 53033aad34dSOleksandr Tymoshenko slot->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK) 53133aad34dSOleksandr Tymoshenko >> SDHCI_CLOCK_BASE_SHIFT; 53233aad34dSOleksandr Tymoshenko else 53333aad34dSOleksandr Tymoshenko slot->max_clk = (caps & SDHCI_CLOCK_BASE_MASK) 53433aad34dSOleksandr Tymoshenko >> SDHCI_CLOCK_BASE_SHIFT; 535831f5dcfSAlexander Motin if (slot->max_clk == 0) { 53633aad34dSOleksandr Tymoshenko slot->max_clk = SDHCI_DEFAULT_MAX_FREQ; 537831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't specify base clock " 53833aad34dSOleksandr Tymoshenko "frequency, using %dMHz as default.\n", SDHCI_DEFAULT_MAX_FREQ); 539831f5dcfSAlexander Motin } 540831f5dcfSAlexander Motin slot->max_clk *= 1000000; 541831f5dcfSAlexander Motin /* Calculate timeout clock frequency. */ 5428f3b7d56SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) { 5438f3b7d56SOleksandr Tymoshenko slot->timeout_clk = slot->max_clk / 1000; 5448f3b7d56SOleksandr Tymoshenko } else { 545831f5dcfSAlexander Motin slot->timeout_clk = 546831f5dcfSAlexander Motin (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT; 5478f3b7d56SOleksandr Tymoshenko if (caps & SDHCI_TIMEOUT_CLK_UNIT) 5488f3b7d56SOleksandr Tymoshenko slot->timeout_clk *= 1000; 5498f3b7d56SOleksandr Tymoshenko } 5508f3b7d56SOleksandr Tymoshenko 551831f5dcfSAlexander Motin if (slot->timeout_clk == 0) { 552831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't specify timeout clock " 553*ceb9e9f7SIan Lepore "frequency, setting BROKEN_TIMEOUT quirk.\n"); 554*ceb9e9f7SIan Lepore slot->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL; 555831f5dcfSAlexander Motin } 556831f5dcfSAlexander Motin 55757677a3aSOleksandr Tymoshenko slot->host.f_min = SDHCI_MIN_FREQ(slot->bus, slot); 558831f5dcfSAlexander Motin slot->host.f_max = slot->max_clk; 559831f5dcfSAlexander Motin slot->host.host_ocr = 0; 560831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_330) 561831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_320_330 | MMC_OCR_330_340; 562831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_300) 563831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_290_300 | MMC_OCR_300_310; 564831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_180) 565831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_LOW_VOLTAGE; 566831f5dcfSAlexander Motin if (slot->host.host_ocr == 0) { 567831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't report any " 568831f5dcfSAlexander Motin "support voltages.\n"); 569831f5dcfSAlexander Motin } 570831f5dcfSAlexander Motin slot->host.caps = MMC_CAP_4_BIT_DATA; 571831f5dcfSAlexander Motin if (caps & SDHCI_CAN_DO_HISPD) 572831f5dcfSAlexander Motin slot->host.caps |= MMC_CAP_HSPEED; 573831f5dcfSAlexander Motin /* Decide if we have usable DMA. */ 574831f5dcfSAlexander Motin if (caps & SDHCI_CAN_DO_DMA) 575831f5dcfSAlexander Motin slot->opt |= SDHCI_HAVE_DMA; 576d6b3aaf8SOleksandr Tymoshenko 577d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_BROKEN_DMA) 578831f5dcfSAlexander Motin slot->opt &= ~SDHCI_HAVE_DMA; 579d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_FORCE_DMA) 580831f5dcfSAlexander Motin slot->opt |= SDHCI_HAVE_DMA; 581831f5dcfSAlexander Motin 582c3a0f75aSOleksandr Tymoshenko /* 583c3a0f75aSOleksandr Tymoshenko * Use platform-provided transfer backend 584c3a0f75aSOleksandr Tymoshenko * with PIO as a fallback mechanism 585c3a0f75aSOleksandr Tymoshenko */ 586c3a0f75aSOleksandr Tymoshenko if (slot->opt & SDHCI_PLATFORM_TRANSFER) 587c3a0f75aSOleksandr Tymoshenko slot->opt &= ~SDHCI_HAVE_DMA; 588c3a0f75aSOleksandr Tymoshenko 5895b69a497SAlexander Motin if (bootverbose || sdhci_debug) { 590831f5dcfSAlexander Motin slot_printf(slot, "%uMHz%s 4bits%s%s%s %s\n", 591831f5dcfSAlexander Motin slot->max_clk / 1000000, 592831f5dcfSAlexander Motin (caps & SDHCI_CAN_DO_HISPD) ? " HS" : "", 593831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_330) ? " 3.3V" : "", 594831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_300) ? " 3.0V" : "", 595831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_180) ? " 1.8V" : "", 596831f5dcfSAlexander Motin (slot->opt & SDHCI_HAVE_DMA) ? "DMA" : "PIO"); 597831f5dcfSAlexander Motin sdhci_dumpregs(slot); 598831f5dcfSAlexander Motin } 599831f5dcfSAlexander Motin 600831f5dcfSAlexander Motin TASK_INIT(&slot->card_task, 0, sdhci_card_task, slot); 601831f5dcfSAlexander Motin callout_init(&slot->card_callout, 1); 602831f5dcfSAlexander Motin return (0); 603831f5dcfSAlexander Motin } 604831f5dcfSAlexander Motin 605d6b3aaf8SOleksandr Tymoshenko void 606d6b3aaf8SOleksandr Tymoshenko sdhci_start_slot(struct sdhci_slot *slot) 607831f5dcfSAlexander Motin { 608d6b3aaf8SOleksandr Tymoshenko sdhci_card_task(slot, 0); 609d6b3aaf8SOleksandr Tymoshenko } 610831f5dcfSAlexander Motin 611d6b3aaf8SOleksandr Tymoshenko int 612d6b3aaf8SOleksandr Tymoshenko sdhci_cleanup_slot(struct sdhci_slot *slot) 613d6b3aaf8SOleksandr Tymoshenko { 614831f5dcfSAlexander Motin device_t d; 615831f5dcfSAlexander Motin 616831f5dcfSAlexander Motin callout_drain(&slot->card_callout); 617831f5dcfSAlexander Motin taskqueue_drain(taskqueue_swi_giant, &slot->card_task); 618831f5dcfSAlexander Motin 619831f5dcfSAlexander Motin SDHCI_LOCK(slot); 620831f5dcfSAlexander Motin d = slot->dev; 621831f5dcfSAlexander Motin slot->dev = NULL; 622831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 623831f5dcfSAlexander Motin if (d != NULL) 624d6b3aaf8SOleksandr Tymoshenko device_delete_child(slot->bus, d); 625831f5dcfSAlexander Motin 626831f5dcfSAlexander Motin SDHCI_LOCK(slot); 627831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_ALL); 628831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 629831f5dcfSAlexander Motin bus_dmamap_unload(slot->dmatag, slot->dmamap); 630831f5dcfSAlexander Motin bus_dmamem_free(slot->dmatag, slot->dmamem, slot->dmamap); 631831f5dcfSAlexander Motin bus_dma_tag_destroy(slot->dmatag); 632d6b3aaf8SOleksandr Tymoshenko 633831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 634d6b3aaf8SOleksandr Tymoshenko 635831f5dcfSAlexander Motin return (0); 636831f5dcfSAlexander Motin } 637831f5dcfSAlexander Motin 638d6b3aaf8SOleksandr Tymoshenko int 639d6b3aaf8SOleksandr Tymoshenko sdhci_generic_suspend(struct sdhci_slot *slot) 64092bf0e27SAlexander Motin { 641d6b3aaf8SOleksandr Tymoshenko sdhci_reset(slot, SDHCI_RESET_ALL); 64292bf0e27SAlexander Motin 64392bf0e27SAlexander Motin return (0); 64492bf0e27SAlexander Motin } 64592bf0e27SAlexander Motin 646d6b3aaf8SOleksandr Tymoshenko int 647d6b3aaf8SOleksandr Tymoshenko sdhci_generic_resume(struct sdhci_slot *slot) 64892bf0e27SAlexander Motin { 649d6b3aaf8SOleksandr Tymoshenko sdhci_init(slot); 65092bf0e27SAlexander Motin 651d6b3aaf8SOleksandr Tymoshenko return (0); 65292bf0e27SAlexander Motin } 65392bf0e27SAlexander Motin 65457677a3aSOleksandr Tymoshenko uint32_t 65557677a3aSOleksandr Tymoshenko sdhci_generic_min_freq(device_t brdev, struct sdhci_slot *slot) 65657677a3aSOleksandr Tymoshenko { 65757677a3aSOleksandr Tymoshenko if (slot->version >= SDHCI_SPEC_300) 65857677a3aSOleksandr Tymoshenko return (slot->max_clk / SDHCI_300_MAX_DIVIDER); 65957677a3aSOleksandr Tymoshenko else 66057677a3aSOleksandr Tymoshenko return (slot->max_clk / SDHCI_200_MAX_DIVIDER); 66157677a3aSOleksandr Tymoshenko } 66257677a3aSOleksandr Tymoshenko 663d6b3aaf8SOleksandr Tymoshenko int 664d6b3aaf8SOleksandr Tymoshenko sdhci_generic_update_ios(device_t brdev, device_t reqdev) 665831f5dcfSAlexander Motin { 666831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 667831f5dcfSAlexander Motin struct mmc_ios *ios = &slot->host.ios; 668831f5dcfSAlexander Motin 669831f5dcfSAlexander Motin SDHCI_LOCK(slot); 670831f5dcfSAlexander Motin /* Do full reset on bus power down to clear from any state. */ 671831f5dcfSAlexander Motin if (ios->power_mode == power_off) { 672831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 0); 673831f5dcfSAlexander Motin sdhci_init(slot); 674831f5dcfSAlexander Motin } 675831f5dcfSAlexander Motin /* Configure the bus. */ 676831f5dcfSAlexander Motin sdhci_set_clock(slot, ios->clock); 677831f5dcfSAlexander Motin sdhci_set_power(slot, (ios->power_mode == power_off)?0:ios->vdd); 678831f5dcfSAlexander Motin if (ios->bus_width == bus_width_4) 679831f5dcfSAlexander Motin slot->hostctrl |= SDHCI_CTRL_4BITBUS; 680831f5dcfSAlexander Motin else 681831f5dcfSAlexander Motin slot->hostctrl &= ~SDHCI_CTRL_4BITBUS; 682831f5dcfSAlexander Motin if (ios->timing == bus_timing_hs) 683831f5dcfSAlexander Motin slot->hostctrl |= SDHCI_CTRL_HISPD; 684831f5dcfSAlexander Motin else 685831f5dcfSAlexander Motin slot->hostctrl &= ~SDHCI_CTRL_HISPD; 686831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl); 687831f5dcfSAlexander Motin /* Some controllers like reset after bus changes. */ 688d6b3aaf8SOleksandr Tymoshenko if(slot->quirks & SDHCI_QUIRK_RESET_ON_IOS) 689831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA); 690831f5dcfSAlexander Motin 691831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 692831f5dcfSAlexander Motin return (0); 693831f5dcfSAlexander Motin } 694831f5dcfSAlexander Motin 695831f5dcfSAlexander Motin static void 696831f5dcfSAlexander Motin sdhci_set_transfer_mode(struct sdhci_slot *slot, 697831f5dcfSAlexander Motin struct mmc_data *data) 698831f5dcfSAlexander Motin { 699831f5dcfSAlexander Motin uint16_t mode; 700831f5dcfSAlexander Motin 701831f5dcfSAlexander Motin if (data == NULL) 702831f5dcfSAlexander Motin return; 703831f5dcfSAlexander Motin 704831f5dcfSAlexander Motin mode = SDHCI_TRNS_BLK_CNT_EN; 705831f5dcfSAlexander Motin if (data->len > 512) 706831f5dcfSAlexander Motin mode |= SDHCI_TRNS_MULTI; 707831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) 708831f5dcfSAlexander Motin mode |= SDHCI_TRNS_READ; 709831f5dcfSAlexander Motin if (slot->req->stop) 710831f5dcfSAlexander Motin mode |= SDHCI_TRNS_ACMD12; 711831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) 712831f5dcfSAlexander Motin mode |= SDHCI_TRNS_DMA; 713831f5dcfSAlexander Motin 714831f5dcfSAlexander Motin WR2(slot, SDHCI_TRANSFER_MODE, mode); 715831f5dcfSAlexander Motin } 716831f5dcfSAlexander Motin 717831f5dcfSAlexander Motin static void 718831f5dcfSAlexander Motin sdhci_start_command(struct sdhci_slot *slot, struct mmc_command *cmd) 719831f5dcfSAlexander Motin { 720831f5dcfSAlexander Motin struct mmc_request *req = slot->req; 721831f5dcfSAlexander Motin int flags, timeout; 722831f5dcfSAlexander Motin uint32_t mask, state; 723831f5dcfSAlexander Motin 724831f5dcfSAlexander Motin slot->curcmd = cmd; 725831f5dcfSAlexander Motin slot->cmd_done = 0; 726831f5dcfSAlexander Motin 727831f5dcfSAlexander Motin cmd->error = MMC_ERR_NONE; 728831f5dcfSAlexander Motin 729831f5dcfSAlexander Motin /* This flags combination is not supported by controller. */ 730831f5dcfSAlexander Motin if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) { 731831f5dcfSAlexander Motin slot_printf(slot, "Unsupported response type!\n"); 732831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 733831f5dcfSAlexander Motin slot->req = NULL; 734831f5dcfSAlexander Motin slot->curcmd = NULL; 735831f5dcfSAlexander Motin req->done(req); 736831f5dcfSAlexander Motin return; 737831f5dcfSAlexander Motin } 738831f5dcfSAlexander Motin 739831f5dcfSAlexander Motin /* Read controller present state. */ 740831f5dcfSAlexander Motin state = RD4(slot, SDHCI_PRESENT_STATE); 741d8208d9eSAlexander Motin /* Do not issue command if there is no card, clock or power. 742d8208d9eSAlexander Motin * Controller will not detect timeout without clock active. */ 743d8208d9eSAlexander Motin if ((state & SDHCI_CARD_PRESENT) == 0 || 744d8208d9eSAlexander Motin slot->power == 0 || 745d8208d9eSAlexander Motin slot->clock == 0) { 746831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 747831f5dcfSAlexander Motin slot->req = NULL; 748831f5dcfSAlexander Motin slot->curcmd = NULL; 749831f5dcfSAlexander Motin req->done(req); 750831f5dcfSAlexander Motin return; 751831f5dcfSAlexander Motin } 752831f5dcfSAlexander Motin /* Always wait for free CMD bus. */ 753831f5dcfSAlexander Motin mask = SDHCI_CMD_INHIBIT; 754831f5dcfSAlexander Motin /* Wait for free DAT if we have data or busy signal. */ 755831f5dcfSAlexander Motin if (cmd->data || (cmd->flags & MMC_RSP_BUSY)) 756831f5dcfSAlexander Motin mask |= SDHCI_DAT_INHIBIT; 757831f5dcfSAlexander Motin /* We shouldn't wait for DAT for stop commands. */ 758831f5dcfSAlexander Motin if (cmd == slot->req->stop) 759831f5dcfSAlexander Motin mask &= ~SDHCI_DAT_INHIBIT; 760831f5dcfSAlexander Motin /* Wait for bus no more then 10 ms. */ 761831f5dcfSAlexander Motin timeout = 10; 762831f5dcfSAlexander Motin while (state & mask) { 763831f5dcfSAlexander Motin if (timeout == 0) { 764831f5dcfSAlexander Motin slot_printf(slot, "Controller never released " 765831f5dcfSAlexander Motin "inhibit bit(s).\n"); 766831f5dcfSAlexander Motin sdhci_dumpregs(slot); 767831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 768831f5dcfSAlexander Motin slot->req = NULL; 769831f5dcfSAlexander Motin slot->curcmd = NULL; 770831f5dcfSAlexander Motin req->done(req); 771831f5dcfSAlexander Motin return; 772831f5dcfSAlexander Motin } 773831f5dcfSAlexander Motin timeout--; 774831f5dcfSAlexander Motin DELAY(1000); 775831f5dcfSAlexander Motin state = RD4(slot, SDHCI_PRESENT_STATE); 776831f5dcfSAlexander Motin } 777831f5dcfSAlexander Motin 778831f5dcfSAlexander Motin /* Prepare command flags. */ 779831f5dcfSAlexander Motin if (!(cmd->flags & MMC_RSP_PRESENT)) 780831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_NONE; 781831f5dcfSAlexander Motin else if (cmd->flags & MMC_RSP_136) 782831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_LONG; 783831f5dcfSAlexander Motin else if (cmd->flags & MMC_RSP_BUSY) 784831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_SHORT_BUSY; 785831f5dcfSAlexander Motin else 786831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_SHORT; 787831f5dcfSAlexander Motin if (cmd->flags & MMC_RSP_CRC) 788831f5dcfSAlexander Motin flags |= SDHCI_CMD_CRC; 789831f5dcfSAlexander Motin if (cmd->flags & MMC_RSP_OPCODE) 790831f5dcfSAlexander Motin flags |= SDHCI_CMD_INDEX; 791831f5dcfSAlexander Motin if (cmd->data) 792831f5dcfSAlexander Motin flags |= SDHCI_CMD_DATA; 793831f5dcfSAlexander Motin if (cmd->opcode == MMC_STOP_TRANSMISSION) 794831f5dcfSAlexander Motin flags |= SDHCI_CMD_TYPE_ABORT; 795831f5dcfSAlexander Motin /* Prepare data. */ 796831f5dcfSAlexander Motin sdhci_start_data(slot, cmd->data); 797831f5dcfSAlexander Motin /* 798831f5dcfSAlexander Motin * Interrupt aggregation: To reduce total number of interrupts 799831f5dcfSAlexander Motin * group response interrupt with data interrupt when possible. 800831f5dcfSAlexander Motin * If there going to be data interrupt, mask response one. 801831f5dcfSAlexander Motin */ 802831f5dcfSAlexander Motin if (slot->data_done == 0) { 803831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 804831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_RESPONSE); 805831f5dcfSAlexander Motin } 806831f5dcfSAlexander Motin /* Set command argument. */ 807831f5dcfSAlexander Motin WR4(slot, SDHCI_ARGUMENT, cmd->arg); 808831f5dcfSAlexander Motin /* Set data transfer mode. */ 809831f5dcfSAlexander Motin sdhci_set_transfer_mode(slot, cmd->data); 810831f5dcfSAlexander Motin /* Start command. */ 811d6b3aaf8SOleksandr Tymoshenko WR2(slot, SDHCI_COMMAND_FLAGS, (cmd->opcode << 8) | (flags & 0xff)); 812831f5dcfSAlexander Motin } 813831f5dcfSAlexander Motin 814831f5dcfSAlexander Motin static void 815831f5dcfSAlexander Motin sdhci_finish_command(struct sdhci_slot *slot) 816831f5dcfSAlexander Motin { 817831f5dcfSAlexander Motin int i; 818831f5dcfSAlexander Motin 819831f5dcfSAlexander Motin slot->cmd_done = 1; 820831f5dcfSAlexander Motin /* Interrupt aggregation: Restore command interrupt. 821831f5dcfSAlexander Motin * Main restore point for the case when command interrupt 822831f5dcfSAlexander Motin * happened first. */ 823831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask |= SDHCI_INT_RESPONSE); 824831f5dcfSAlexander Motin /* In case of error - reset host and return. */ 825831f5dcfSAlexander Motin if (slot->curcmd->error) { 826831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 827831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 828831f5dcfSAlexander Motin sdhci_start(slot); 829831f5dcfSAlexander Motin return; 830831f5dcfSAlexander Motin } 831831f5dcfSAlexander Motin /* If command has response - fetch it. */ 832831f5dcfSAlexander Motin if (slot->curcmd->flags & MMC_RSP_PRESENT) { 833831f5dcfSAlexander Motin if (slot->curcmd->flags & MMC_RSP_136) { 834831f5dcfSAlexander Motin /* CRC is stripped so we need one byte shift. */ 835831f5dcfSAlexander Motin uint8_t extra = 0; 836831f5dcfSAlexander Motin for (i = 0; i < 4; i++) { 837831f5dcfSAlexander Motin uint32_t val = RD4(slot, SDHCI_RESPONSE + i * 4); 838831f5dcfSAlexander Motin slot->curcmd->resp[3 - i] = (val << 8) + extra; 839831f5dcfSAlexander Motin extra = val >> 24; 840831f5dcfSAlexander Motin } 841831f5dcfSAlexander Motin } else 842831f5dcfSAlexander Motin slot->curcmd->resp[0] = RD4(slot, SDHCI_RESPONSE); 843831f5dcfSAlexander Motin } 844831f5dcfSAlexander Motin /* If data ready - finish. */ 845831f5dcfSAlexander Motin if (slot->data_done) 846831f5dcfSAlexander Motin sdhci_start(slot); 847831f5dcfSAlexander Motin } 848831f5dcfSAlexander Motin 849831f5dcfSAlexander Motin static void 850831f5dcfSAlexander Motin sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data) 851831f5dcfSAlexander Motin { 852831f5dcfSAlexander Motin uint32_t target_timeout, current_timeout; 853831f5dcfSAlexander Motin uint8_t div; 854831f5dcfSAlexander Motin 855831f5dcfSAlexander Motin if (data == NULL && (slot->curcmd->flags & MMC_RSP_BUSY) == 0) { 856831f5dcfSAlexander Motin slot->data_done = 1; 857831f5dcfSAlexander Motin return; 858831f5dcfSAlexander Motin } 859831f5dcfSAlexander Motin 860831f5dcfSAlexander Motin slot->data_done = 0; 861831f5dcfSAlexander Motin 862831f5dcfSAlexander Motin /* Calculate and set data timeout.*/ 863831f5dcfSAlexander Motin /* XXX: We should have this from mmc layer, now assume 1 sec. */ 864*ceb9e9f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL) { 865*ceb9e9f7SIan Lepore div = 0xE; 866*ceb9e9f7SIan Lepore } else { 867831f5dcfSAlexander Motin target_timeout = 1000000; 868831f5dcfSAlexander Motin div = 0; 869831f5dcfSAlexander Motin current_timeout = (1 << 13) * 1000 / slot->timeout_clk; 870*ceb9e9f7SIan Lepore while (current_timeout < target_timeout && div < 0xE) { 871*ceb9e9f7SIan Lepore ++div; 872831f5dcfSAlexander Motin current_timeout <<= 1; 873831f5dcfSAlexander Motin } 874831f5dcfSAlexander Motin /* Compensate for an off-by-one error in the CaFe chip.*/ 875*ceb9e9f7SIan Lepore if (div < 0xE && 876*ceb9e9f7SIan Lepore (slot->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL)) { 877*ceb9e9f7SIan Lepore ++div; 878831f5dcfSAlexander Motin } 879*ceb9e9f7SIan Lepore } 880831f5dcfSAlexander Motin WR1(slot, SDHCI_TIMEOUT_CONTROL, div); 881831f5dcfSAlexander Motin 882831f5dcfSAlexander Motin if (data == NULL) 883831f5dcfSAlexander Motin return; 884831f5dcfSAlexander Motin 885831f5dcfSAlexander Motin /* Use DMA if possible. */ 886831f5dcfSAlexander Motin if ((slot->opt & SDHCI_HAVE_DMA)) 887831f5dcfSAlexander Motin slot->flags |= SDHCI_USE_DMA; 888831f5dcfSAlexander Motin /* If data is small, broken DMA may return zeroes instead of data, */ 889d6b3aaf8SOleksandr Tymoshenko if ((slot->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) && 890831f5dcfSAlexander Motin (data->len <= 512)) 891831f5dcfSAlexander Motin slot->flags &= ~SDHCI_USE_DMA; 892831f5dcfSAlexander Motin /* Some controllers require even block sizes. */ 893d6b3aaf8SOleksandr Tymoshenko if ((slot->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) && 894831f5dcfSAlexander Motin ((data->len) & 0x3)) 895831f5dcfSAlexander Motin slot->flags &= ~SDHCI_USE_DMA; 896831f5dcfSAlexander Motin /* Load DMA buffer. */ 897831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) { 898831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) 899831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_PREREAD); 900831f5dcfSAlexander Motin else { 901831f5dcfSAlexander Motin memcpy(slot->dmamem, data->data, 902831f5dcfSAlexander Motin (data->len < DMA_BLOCK_SIZE)?data->len:DMA_BLOCK_SIZE); 903831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_PREWRITE); 904831f5dcfSAlexander Motin } 905831f5dcfSAlexander Motin WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr); 906831f5dcfSAlexander Motin /* Interrupt aggregation: Mask border interrupt 907831f5dcfSAlexander Motin * for the last page and unmask else. */ 908831f5dcfSAlexander Motin if (data->len == DMA_BLOCK_SIZE) 909831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_DMA_END; 910831f5dcfSAlexander Motin else 911831f5dcfSAlexander Motin slot->intmask |= SDHCI_INT_DMA_END; 912831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 913831f5dcfSAlexander Motin } 914831f5dcfSAlexander Motin /* Current data offset for both PIO and DMA. */ 915831f5dcfSAlexander Motin slot->offset = 0; 916831f5dcfSAlexander Motin /* Set block size and request IRQ on 4K border. */ 917831f5dcfSAlexander Motin WR2(slot, SDHCI_BLOCK_SIZE, 918831f5dcfSAlexander Motin SDHCI_MAKE_BLKSZ(DMA_BOUNDARY, (data->len < 512)?data->len:512)); 919831f5dcfSAlexander Motin /* Set block count. */ 920831f5dcfSAlexander Motin WR2(slot, SDHCI_BLOCK_COUNT, (data->len + 511) / 512); 921831f5dcfSAlexander Motin } 922831f5dcfSAlexander Motin 923c3a0f75aSOleksandr Tymoshenko void 924831f5dcfSAlexander Motin sdhci_finish_data(struct sdhci_slot *slot) 925831f5dcfSAlexander Motin { 926831f5dcfSAlexander Motin struct mmc_data *data = slot->curcmd->data; 927831f5dcfSAlexander Motin 928831f5dcfSAlexander Motin slot->data_done = 1; 929831f5dcfSAlexander Motin /* Interrupt aggregation: Restore command interrupt. 930831f5dcfSAlexander Motin * Auxillary restore point for the case when data interrupt 931831f5dcfSAlexander Motin * happened first. */ 932831f5dcfSAlexander Motin if (!slot->cmd_done) { 933831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 934831f5dcfSAlexander Motin slot->intmask |= SDHCI_INT_RESPONSE); 935831f5dcfSAlexander Motin } 936831f5dcfSAlexander Motin /* Unload rest of data from DMA buffer. */ 937831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) { 938831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 939831f5dcfSAlexander Motin size_t left = data->len - slot->offset; 940831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_POSTREAD); 941831f5dcfSAlexander Motin memcpy((u_char*)data->data + slot->offset, slot->dmamem, 942831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE); 943831f5dcfSAlexander Motin } else 944831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_POSTWRITE); 945831f5dcfSAlexander Motin } 946831f5dcfSAlexander Motin /* If there was error - reset the host. */ 947831f5dcfSAlexander Motin if (slot->curcmd->error) { 948831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 949831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 950831f5dcfSAlexander Motin sdhci_start(slot); 951831f5dcfSAlexander Motin return; 952831f5dcfSAlexander Motin } 953831f5dcfSAlexander Motin /* If we already have command response - finish. */ 954831f5dcfSAlexander Motin if (slot->cmd_done) 955831f5dcfSAlexander Motin sdhci_start(slot); 956831f5dcfSAlexander Motin } 957831f5dcfSAlexander Motin 958831f5dcfSAlexander Motin static void 959831f5dcfSAlexander Motin sdhci_start(struct sdhci_slot *slot) 960831f5dcfSAlexander Motin { 961831f5dcfSAlexander Motin struct mmc_request *req; 962831f5dcfSAlexander Motin 963831f5dcfSAlexander Motin req = slot->req; 964831f5dcfSAlexander Motin if (req == NULL) 965831f5dcfSAlexander Motin return; 966831f5dcfSAlexander Motin 967831f5dcfSAlexander Motin if (!(slot->flags & CMD_STARTED)) { 968831f5dcfSAlexander Motin slot->flags |= CMD_STARTED; 969831f5dcfSAlexander Motin sdhci_start_command(slot, req->cmd); 970831f5dcfSAlexander Motin return; 971831f5dcfSAlexander Motin } 972831f5dcfSAlexander Motin /* We don't need this until using Auto-CMD12 feature 973831f5dcfSAlexander Motin if (!(slot->flags & STOP_STARTED) && req->stop) { 974831f5dcfSAlexander Motin slot->flags |= STOP_STARTED; 975831f5dcfSAlexander Motin sdhci_start_command(slot, req->stop); 976831f5dcfSAlexander Motin return; 977831f5dcfSAlexander Motin } 978831f5dcfSAlexander Motin */ 9795b69a497SAlexander Motin if (sdhci_debug > 1) 9805b69a497SAlexander Motin slot_printf(slot, "result: %d\n", req->cmd->error); 9815b69a497SAlexander Motin if (!req->cmd->error && 982d6b3aaf8SOleksandr Tymoshenko (slot->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) { 983831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 984831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 985831f5dcfSAlexander Motin } 986831f5dcfSAlexander Motin 987831f5dcfSAlexander Motin /* We must be done -- bad idea to do this while locked? */ 988831f5dcfSAlexander Motin slot->req = NULL; 989831f5dcfSAlexander Motin slot->curcmd = NULL; 990831f5dcfSAlexander Motin req->done(req); 991831f5dcfSAlexander Motin } 992831f5dcfSAlexander Motin 993d6b3aaf8SOleksandr Tymoshenko int 994d6b3aaf8SOleksandr Tymoshenko sdhci_generic_request(device_t brdev, device_t reqdev, struct mmc_request *req) 995831f5dcfSAlexander Motin { 996831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 997831f5dcfSAlexander Motin 998831f5dcfSAlexander Motin SDHCI_LOCK(slot); 999831f5dcfSAlexander Motin if (slot->req != NULL) { 1000831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1001831f5dcfSAlexander Motin return (EBUSY); 1002831f5dcfSAlexander Motin } 10035b69a497SAlexander Motin if (sdhci_debug > 1) { 10045b69a497SAlexander Motin slot_printf(slot, "CMD%u arg %#x flags %#x dlen %u dflags %#x\n", 1005831f5dcfSAlexander Motin req->cmd->opcode, req->cmd->arg, req->cmd->flags, 10065b69a497SAlexander Motin (req->cmd->data)?(u_int)req->cmd->data->len:0, 10075b69a497SAlexander Motin (req->cmd->data)?req->cmd->data->flags:0); 10085b69a497SAlexander Motin } 1009831f5dcfSAlexander Motin slot->req = req; 1010831f5dcfSAlexander Motin slot->flags = 0; 1011831f5dcfSAlexander Motin sdhci_start(slot); 1012831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1013bea2dca2SAlexander Motin if (dumping) { 1014bea2dca2SAlexander Motin while (slot->req != NULL) { 1015d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(slot); 1016bea2dca2SAlexander Motin DELAY(10); 1017bea2dca2SAlexander Motin } 1018bea2dca2SAlexander Motin } 1019831f5dcfSAlexander Motin return (0); 1020831f5dcfSAlexander Motin } 1021831f5dcfSAlexander Motin 1022d6b3aaf8SOleksandr Tymoshenko int 1023d6b3aaf8SOleksandr Tymoshenko sdhci_generic_get_ro(device_t brdev, device_t reqdev) 1024831f5dcfSAlexander Motin { 1025831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1026831f5dcfSAlexander Motin uint32_t val; 1027831f5dcfSAlexander Motin 1028831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1029831f5dcfSAlexander Motin val = RD4(slot, SDHCI_PRESENT_STATE); 1030831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1031831f5dcfSAlexander Motin return (!(val & SDHCI_WRITE_PROTECT)); 1032831f5dcfSAlexander Motin } 1033831f5dcfSAlexander Motin 1034d6b3aaf8SOleksandr Tymoshenko int 1035d6b3aaf8SOleksandr Tymoshenko sdhci_generic_acquire_host(device_t brdev, device_t reqdev) 1036831f5dcfSAlexander Motin { 1037831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1038831f5dcfSAlexander Motin int err = 0; 1039831f5dcfSAlexander Motin 1040831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1041831f5dcfSAlexander Motin while (slot->bus_busy) 1042d493985aSAlexander Motin msleep(slot, &slot->mtx, 0, "sdhciah", 0); 1043831f5dcfSAlexander Motin slot->bus_busy++; 1044831f5dcfSAlexander Motin /* Activate led. */ 1045831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl |= SDHCI_CTRL_LED); 1046831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1047831f5dcfSAlexander Motin return (err); 1048831f5dcfSAlexander Motin } 1049831f5dcfSAlexander Motin 1050d6b3aaf8SOleksandr Tymoshenko int 1051d6b3aaf8SOleksandr Tymoshenko sdhci_generic_release_host(device_t brdev, device_t reqdev) 1052831f5dcfSAlexander Motin { 1053831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1054831f5dcfSAlexander Motin 1055831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1056831f5dcfSAlexander Motin /* Deactivate led. */ 1057831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl &= ~SDHCI_CTRL_LED); 1058831f5dcfSAlexander Motin slot->bus_busy--; 1059831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1060d493985aSAlexander Motin wakeup(slot); 1061831f5dcfSAlexander Motin return (0); 1062831f5dcfSAlexander Motin } 1063831f5dcfSAlexander Motin 1064831f5dcfSAlexander Motin static void 1065831f5dcfSAlexander Motin sdhci_cmd_irq(struct sdhci_slot *slot, uint32_t intmask) 1066831f5dcfSAlexander Motin { 1067831f5dcfSAlexander Motin 1068831f5dcfSAlexander Motin if (!slot->curcmd) { 1069831f5dcfSAlexander Motin slot_printf(slot, "Got command interrupt 0x%08x, but " 1070831f5dcfSAlexander Motin "there is no active command.\n", intmask); 1071831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1072831f5dcfSAlexander Motin return; 1073831f5dcfSAlexander Motin } 1074831f5dcfSAlexander Motin if (intmask & SDHCI_INT_TIMEOUT) 1075831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_TIMEOUT; 1076831f5dcfSAlexander Motin else if (intmask & SDHCI_INT_CRC) 1077831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_BADCRC; 1078831f5dcfSAlexander Motin else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) 1079831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_FIFO; 1080831f5dcfSAlexander Motin 1081831f5dcfSAlexander Motin sdhci_finish_command(slot); 1082831f5dcfSAlexander Motin } 1083831f5dcfSAlexander Motin 1084831f5dcfSAlexander Motin static void 1085831f5dcfSAlexander Motin sdhci_data_irq(struct sdhci_slot *slot, uint32_t intmask) 1086831f5dcfSAlexander Motin { 1087831f5dcfSAlexander Motin 1088831f5dcfSAlexander Motin if (!slot->curcmd) { 1089831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 1090831f5dcfSAlexander Motin "there is no active command.\n", intmask); 1091831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1092831f5dcfSAlexander Motin return; 1093831f5dcfSAlexander Motin } 1094831f5dcfSAlexander Motin if (slot->curcmd->data == NULL && 1095831f5dcfSAlexander Motin (slot->curcmd->flags & MMC_RSP_BUSY) == 0) { 1096831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 1097831f5dcfSAlexander Motin "there is no active data operation.\n", 1098831f5dcfSAlexander Motin intmask); 1099831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1100831f5dcfSAlexander Motin return; 1101831f5dcfSAlexander Motin } 1102831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DATA_TIMEOUT) 1103831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_TIMEOUT; 1104acbaa69fSOleksandr Tymoshenko else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT)) 1105831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_BADCRC; 1106831f5dcfSAlexander Motin if (slot->curcmd->data == NULL && 1107831f5dcfSAlexander Motin (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 1108831f5dcfSAlexander Motin SDHCI_INT_DMA_END))) { 1109831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 1110831f5dcfSAlexander Motin "there is busy-only command.\n", intmask); 1111831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1112831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_INVALID; 1113831f5dcfSAlexander Motin } 1114831f5dcfSAlexander Motin if (slot->curcmd->error) { 1115831f5dcfSAlexander Motin /* No need to continue after any error. */ 1116c3a0f75aSOleksandr Tymoshenko if (slot->flags & PLATFORM_DATA_STARTED) { 1117c3a0f75aSOleksandr Tymoshenko slot->flags &= ~PLATFORM_DATA_STARTED; 1118c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_FINISH_TRANSFER(slot->bus, slot); 1119c3a0f75aSOleksandr Tymoshenko } else 1120831f5dcfSAlexander Motin sdhci_finish_data(slot); 1121831f5dcfSAlexander Motin return; 1122831f5dcfSAlexander Motin } 1123831f5dcfSAlexander Motin 1124831f5dcfSAlexander Motin /* Handle PIO interrupt. */ 1125c3a0f75aSOleksandr Tymoshenko if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL)) { 1126c3a0f75aSOleksandr Tymoshenko if ((slot->opt & SDHCI_PLATFORM_TRANSFER) && 1127c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_WILL_HANDLE(slot->bus, slot)) { 1128c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_START_TRANSFER(slot->bus, slot, &intmask); 1129c3a0f75aSOleksandr Tymoshenko slot->flags |= PLATFORM_DATA_STARTED; 1130c3a0f75aSOleksandr Tymoshenko } else 1131831f5dcfSAlexander Motin sdhci_transfer_pio(slot); 1132c3a0f75aSOleksandr Tymoshenko } 1133831f5dcfSAlexander Motin /* Handle DMA border. */ 1134831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DMA_END) { 1135831f5dcfSAlexander Motin struct mmc_data *data = slot->curcmd->data; 1136831f5dcfSAlexander Motin size_t left; 1137831f5dcfSAlexander Motin 1138831f5dcfSAlexander Motin /* Unload DMA buffer... */ 1139831f5dcfSAlexander Motin left = data->len - slot->offset; 1140831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 1141831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1142831f5dcfSAlexander Motin BUS_DMASYNC_POSTREAD); 1143831f5dcfSAlexander Motin memcpy((u_char*)data->data + slot->offset, slot->dmamem, 1144831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE); 1145831f5dcfSAlexander Motin } else { 1146831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1147831f5dcfSAlexander Motin BUS_DMASYNC_POSTWRITE); 1148831f5dcfSAlexander Motin } 1149831f5dcfSAlexander Motin /* ... and reload it again. */ 1150831f5dcfSAlexander Motin slot->offset += DMA_BLOCK_SIZE; 1151831f5dcfSAlexander Motin left = data->len - slot->offset; 1152831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 1153831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1154831f5dcfSAlexander Motin BUS_DMASYNC_PREREAD); 1155831f5dcfSAlexander Motin } else { 1156831f5dcfSAlexander Motin memcpy(slot->dmamem, (u_char*)data->data + slot->offset, 1157831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE); 1158831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1159831f5dcfSAlexander Motin BUS_DMASYNC_PREWRITE); 1160831f5dcfSAlexander Motin } 1161831f5dcfSAlexander Motin /* Interrupt aggregation: Mask border interrupt 1162831f5dcfSAlexander Motin * for the last page. */ 1163831f5dcfSAlexander Motin if (left == DMA_BLOCK_SIZE) { 1164831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_DMA_END; 1165831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 1166831f5dcfSAlexander Motin } 1167831f5dcfSAlexander Motin /* Restart DMA. */ 1168831f5dcfSAlexander Motin WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr); 1169831f5dcfSAlexander Motin } 1170831f5dcfSAlexander Motin /* We have got all data. */ 1171c3a0f75aSOleksandr Tymoshenko if (intmask & SDHCI_INT_DATA_END) { 1172c3a0f75aSOleksandr Tymoshenko if (slot->flags & PLATFORM_DATA_STARTED) { 1173c3a0f75aSOleksandr Tymoshenko slot->flags &= ~PLATFORM_DATA_STARTED; 1174c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_FINISH_TRANSFER(slot->bus, slot); 1175c3a0f75aSOleksandr Tymoshenko } else 1176831f5dcfSAlexander Motin sdhci_finish_data(slot); 1177831f5dcfSAlexander Motin } 1178c3a0f75aSOleksandr Tymoshenko } 1179831f5dcfSAlexander Motin 1180831f5dcfSAlexander Motin static void 1181831f5dcfSAlexander Motin sdhci_acmd_irq(struct sdhci_slot *slot) 1182831f5dcfSAlexander Motin { 1183831f5dcfSAlexander Motin uint16_t err; 1184831f5dcfSAlexander Motin 1185831f5dcfSAlexander Motin err = RD4(slot, SDHCI_ACMD12_ERR); 1186831f5dcfSAlexander Motin if (!slot->curcmd) { 1187831f5dcfSAlexander Motin slot_printf(slot, "Got AutoCMD12 error 0x%04x, but " 1188831f5dcfSAlexander Motin "there is no active command.\n", err); 1189831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1190831f5dcfSAlexander Motin return; 1191831f5dcfSAlexander Motin } 1192831f5dcfSAlexander Motin slot_printf(slot, "Got AutoCMD12 error 0x%04x\n", err); 1193831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1194831f5dcfSAlexander Motin } 1195831f5dcfSAlexander Motin 1196d6b3aaf8SOleksandr Tymoshenko void 1197d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(struct sdhci_slot *slot) 1198831f5dcfSAlexander Motin { 1199831f5dcfSAlexander Motin uint32_t intmask; 1200831f5dcfSAlexander Motin 1201831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1202831f5dcfSAlexander Motin /* Read slot interrupt status. */ 1203831f5dcfSAlexander Motin intmask = RD4(slot, SDHCI_INT_STATUS); 1204831f5dcfSAlexander Motin if (intmask == 0 || intmask == 0xffffffff) { 1205831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1206d6b3aaf8SOleksandr Tymoshenko return; 1207831f5dcfSAlexander Motin } 12085b69a497SAlexander Motin if (sdhci_debug > 2) 12095b69a497SAlexander Motin slot_printf(slot, "Interrupt %#x\n", intmask); 12105b69a497SAlexander Motin 1211831f5dcfSAlexander Motin /* Handle card presence interrupts. */ 1212831f5dcfSAlexander Motin if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) { 1213831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & 1214831f5dcfSAlexander Motin (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)); 1215831f5dcfSAlexander Motin 1216831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CARD_REMOVE) { 12175b69a497SAlexander Motin if (bootverbose || sdhci_debug) 1218831f5dcfSAlexander Motin slot_printf(slot, "Card removed\n"); 1219831f5dcfSAlexander Motin callout_stop(&slot->card_callout); 1220831f5dcfSAlexander Motin taskqueue_enqueue(taskqueue_swi_giant, 1221831f5dcfSAlexander Motin &slot->card_task); 1222831f5dcfSAlexander Motin } 1223831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CARD_INSERT) { 12245b69a497SAlexander Motin if (bootverbose || sdhci_debug) 1225831f5dcfSAlexander Motin slot_printf(slot, "Card inserted\n"); 1226831f5dcfSAlexander Motin callout_reset(&slot->card_callout, hz / 2, 1227831f5dcfSAlexander Motin sdhci_card_delay, slot); 1228831f5dcfSAlexander Motin } 1229831f5dcfSAlexander Motin intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE); 1230831f5dcfSAlexander Motin } 1231831f5dcfSAlexander Motin /* Handle command interrupts. */ 1232831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CMD_MASK) { 1233831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_CMD_MASK); 1234831f5dcfSAlexander Motin sdhci_cmd_irq(slot, intmask & SDHCI_INT_CMD_MASK); 1235831f5dcfSAlexander Motin } 1236831f5dcfSAlexander Motin /* Handle data interrupts. */ 1237831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DATA_MASK) { 1238831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_DATA_MASK); 1239831f5dcfSAlexander Motin sdhci_data_irq(slot, intmask & SDHCI_INT_DATA_MASK); 1240831f5dcfSAlexander Motin } 1241831f5dcfSAlexander Motin /* Handle AutoCMD12 error interrupt. */ 1242831f5dcfSAlexander Motin if (intmask & SDHCI_INT_ACMD12ERR) { 1243831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_ACMD12ERR); 1244831f5dcfSAlexander Motin sdhci_acmd_irq(slot); 1245831f5dcfSAlexander Motin } 1246831f5dcfSAlexander Motin intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK); 1247831f5dcfSAlexander Motin intmask &= ~SDHCI_INT_ACMD12ERR; 1248831f5dcfSAlexander Motin intmask &= ~SDHCI_INT_ERROR; 1249831f5dcfSAlexander Motin /* Handle bus power interrupt. */ 1250831f5dcfSAlexander Motin if (intmask & SDHCI_INT_BUS_POWER) { 1251831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_BUS_POWER); 1252831f5dcfSAlexander Motin slot_printf(slot, 1253831f5dcfSAlexander Motin "Card is consuming too much power!\n"); 1254831f5dcfSAlexander Motin intmask &= ~SDHCI_INT_BUS_POWER; 1255831f5dcfSAlexander Motin } 1256831f5dcfSAlexander Motin /* The rest is unknown. */ 1257831f5dcfSAlexander Motin if (intmask) { 1258831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask); 1259831f5dcfSAlexander Motin slot_printf(slot, "Unexpected interrupt 0x%08x.\n", 1260831f5dcfSAlexander Motin intmask); 1261831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1262831f5dcfSAlexander Motin } 1263831f5dcfSAlexander Motin 1264831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1265831f5dcfSAlexander Motin } 1266831f5dcfSAlexander Motin 1267d6b3aaf8SOleksandr Tymoshenko int 1268d6b3aaf8SOleksandr Tymoshenko sdhci_generic_read_ivar(device_t bus, device_t child, int which, uintptr_t *result) 1269831f5dcfSAlexander Motin { 1270831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(child); 1271831f5dcfSAlexander Motin 1272831f5dcfSAlexander Motin switch (which) { 1273831f5dcfSAlexander Motin default: 1274831f5dcfSAlexander Motin return (EINVAL); 1275831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_MODE: 1276bcd91d25SJayachandran C. *result = slot->host.ios.bus_mode; 1277831f5dcfSAlexander Motin break; 1278831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_WIDTH: 1279bcd91d25SJayachandran C. *result = slot->host.ios.bus_width; 1280831f5dcfSAlexander Motin break; 1281831f5dcfSAlexander Motin case MMCBR_IVAR_CHIP_SELECT: 1282bcd91d25SJayachandran C. *result = slot->host.ios.chip_select; 1283831f5dcfSAlexander Motin break; 1284831f5dcfSAlexander Motin case MMCBR_IVAR_CLOCK: 1285bcd91d25SJayachandran C. *result = slot->host.ios.clock; 1286831f5dcfSAlexander Motin break; 1287831f5dcfSAlexander Motin case MMCBR_IVAR_F_MIN: 1288bcd91d25SJayachandran C. *result = slot->host.f_min; 1289831f5dcfSAlexander Motin break; 1290831f5dcfSAlexander Motin case MMCBR_IVAR_F_MAX: 1291bcd91d25SJayachandran C. *result = slot->host.f_max; 1292831f5dcfSAlexander Motin break; 1293831f5dcfSAlexander Motin case MMCBR_IVAR_HOST_OCR: 1294bcd91d25SJayachandran C. *result = slot->host.host_ocr; 1295831f5dcfSAlexander Motin break; 1296831f5dcfSAlexander Motin case MMCBR_IVAR_MODE: 1297bcd91d25SJayachandran C. *result = slot->host.mode; 1298831f5dcfSAlexander Motin break; 1299831f5dcfSAlexander Motin case MMCBR_IVAR_OCR: 1300bcd91d25SJayachandran C. *result = slot->host.ocr; 1301831f5dcfSAlexander Motin break; 1302831f5dcfSAlexander Motin case MMCBR_IVAR_POWER_MODE: 1303bcd91d25SJayachandran C. *result = slot->host.ios.power_mode; 1304831f5dcfSAlexander Motin break; 1305831f5dcfSAlexander Motin case MMCBR_IVAR_VDD: 1306bcd91d25SJayachandran C. *result = slot->host.ios.vdd; 1307831f5dcfSAlexander Motin break; 1308831f5dcfSAlexander Motin case MMCBR_IVAR_CAPS: 1309bcd91d25SJayachandran C. *result = slot->host.caps; 1310831f5dcfSAlexander Motin break; 1311831f5dcfSAlexander Motin case MMCBR_IVAR_TIMING: 1312bcd91d25SJayachandran C. *result = slot->host.ios.timing; 1313831f5dcfSAlexander Motin break; 13143a4a2557SAlexander Motin case MMCBR_IVAR_MAX_DATA: 1315bcd91d25SJayachandran C. *result = 65535; 13163a4a2557SAlexander Motin break; 1317831f5dcfSAlexander Motin } 1318831f5dcfSAlexander Motin return (0); 1319831f5dcfSAlexander Motin } 1320831f5dcfSAlexander Motin 1321d6b3aaf8SOleksandr Tymoshenko int 1322d6b3aaf8SOleksandr Tymoshenko sdhci_generic_write_ivar(device_t bus, device_t child, int which, uintptr_t value) 1323831f5dcfSAlexander Motin { 1324831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(child); 1325831f5dcfSAlexander Motin 1326831f5dcfSAlexander Motin switch (which) { 1327831f5dcfSAlexander Motin default: 1328831f5dcfSAlexander Motin return (EINVAL); 1329831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_MODE: 1330831f5dcfSAlexander Motin slot->host.ios.bus_mode = value; 1331831f5dcfSAlexander Motin break; 1332831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_WIDTH: 1333831f5dcfSAlexander Motin slot->host.ios.bus_width = value; 1334831f5dcfSAlexander Motin break; 1335831f5dcfSAlexander Motin case MMCBR_IVAR_CHIP_SELECT: 1336831f5dcfSAlexander Motin slot->host.ios.chip_select = value; 1337831f5dcfSAlexander Motin break; 1338831f5dcfSAlexander Motin case MMCBR_IVAR_CLOCK: 1339831f5dcfSAlexander Motin if (value > 0) { 134057677a3aSOleksandr Tymoshenko uint32_t max_clock; 134157677a3aSOleksandr Tymoshenko uint32_t clock; 1342831f5dcfSAlexander Motin int i; 1343831f5dcfSAlexander Motin 134457677a3aSOleksandr Tymoshenko max_clock = slot->max_clk; 134557677a3aSOleksandr Tymoshenko clock = max_clock; 134657677a3aSOleksandr Tymoshenko 134757677a3aSOleksandr Tymoshenko if (slot->version < SDHCI_SPEC_300) { 134857677a3aSOleksandr Tymoshenko for (i = 0; i < SDHCI_200_MAX_DIVIDER; 134957677a3aSOleksandr Tymoshenko i <<= 1) { 1350831f5dcfSAlexander Motin if (clock <= value) 1351831f5dcfSAlexander Motin break; 1352831f5dcfSAlexander Motin clock >>= 1; 1353831f5dcfSAlexander Motin } 135457677a3aSOleksandr Tymoshenko } 135557677a3aSOleksandr Tymoshenko else { 135657677a3aSOleksandr Tymoshenko for (i = 0; i < SDHCI_300_MAX_DIVIDER; 135757677a3aSOleksandr Tymoshenko i += 2) { 135857677a3aSOleksandr Tymoshenko if (clock <= value) 135957677a3aSOleksandr Tymoshenko break; 136057677a3aSOleksandr Tymoshenko clock = max_clock / (i + 2); 136157677a3aSOleksandr Tymoshenko } 136257677a3aSOleksandr Tymoshenko } 136357677a3aSOleksandr Tymoshenko 1364831f5dcfSAlexander Motin slot->host.ios.clock = clock; 1365831f5dcfSAlexander Motin } else 1366831f5dcfSAlexander Motin slot->host.ios.clock = 0; 1367831f5dcfSAlexander Motin break; 1368831f5dcfSAlexander Motin case MMCBR_IVAR_MODE: 1369831f5dcfSAlexander Motin slot->host.mode = value; 1370831f5dcfSAlexander Motin break; 1371831f5dcfSAlexander Motin case MMCBR_IVAR_OCR: 1372831f5dcfSAlexander Motin slot->host.ocr = value; 1373831f5dcfSAlexander Motin break; 1374831f5dcfSAlexander Motin case MMCBR_IVAR_POWER_MODE: 1375831f5dcfSAlexander Motin slot->host.ios.power_mode = value; 1376831f5dcfSAlexander Motin break; 1377831f5dcfSAlexander Motin case MMCBR_IVAR_VDD: 1378831f5dcfSAlexander Motin slot->host.ios.vdd = value; 1379831f5dcfSAlexander Motin break; 1380831f5dcfSAlexander Motin case MMCBR_IVAR_TIMING: 1381831f5dcfSAlexander Motin slot->host.ios.timing = value; 1382831f5dcfSAlexander Motin break; 1383831f5dcfSAlexander Motin case MMCBR_IVAR_CAPS: 1384831f5dcfSAlexander Motin case MMCBR_IVAR_HOST_OCR: 1385831f5dcfSAlexander Motin case MMCBR_IVAR_F_MIN: 1386831f5dcfSAlexander Motin case MMCBR_IVAR_F_MAX: 13873a4a2557SAlexander Motin case MMCBR_IVAR_MAX_DATA: 1388831f5dcfSAlexander Motin return (EINVAL); 1389831f5dcfSAlexander Motin } 1390831f5dcfSAlexander Motin return (0); 1391831f5dcfSAlexander Motin } 1392831f5dcfSAlexander Motin 1393d6b3aaf8SOleksandr Tymoshenko MODULE_VERSION(sdhci, 1); 1394