1831f5dcfSAlexander Motin /*- 2831f5dcfSAlexander Motin * Copyright (c) 2008 Alexander Motin <mav@FreeBSD.org> 3831f5dcfSAlexander Motin * All rights reserved. 4831f5dcfSAlexander Motin * 5831f5dcfSAlexander Motin * Redistribution and use in source and binary forms, with or without 6831f5dcfSAlexander Motin * modification, are permitted provided that the following conditions 7831f5dcfSAlexander Motin * are met: 8831f5dcfSAlexander Motin * 1. Redistributions of source code must retain the above copyright 9831f5dcfSAlexander Motin * notice, this list of conditions and the following disclaimer. 10831f5dcfSAlexander Motin * 2. Redistributions in binary form must reproduce the above copyright 11831f5dcfSAlexander Motin * notice, this list of conditions and the following disclaimer in the 12831f5dcfSAlexander Motin * documentation and/or other materials provided with the distribution. 13831f5dcfSAlexander Motin * 14831f5dcfSAlexander Motin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 15831f5dcfSAlexander Motin * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 16831f5dcfSAlexander Motin * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 17831f5dcfSAlexander Motin * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 18831f5dcfSAlexander Motin * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 19831f5dcfSAlexander Motin * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 20831f5dcfSAlexander Motin * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 21831f5dcfSAlexander Motin * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 22831f5dcfSAlexander Motin * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 23831f5dcfSAlexander Motin * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 24831f5dcfSAlexander Motin */ 25831f5dcfSAlexander Motin 26831f5dcfSAlexander Motin #include <sys/cdefs.h> 27831f5dcfSAlexander Motin __FBSDID("$FreeBSD$"); 28831f5dcfSAlexander Motin 29831f5dcfSAlexander Motin #include <sys/param.h> 30831f5dcfSAlexander Motin #include <sys/systm.h> 31831f5dcfSAlexander Motin #include <sys/bus.h> 32e64f01a9SIan Lepore #include <sys/callout.h> 33831f5dcfSAlexander Motin #include <sys/conf.h> 34831f5dcfSAlexander Motin #include <sys/kernel.h> 35831f5dcfSAlexander Motin #include <sys/lock.h> 36831f5dcfSAlexander Motin #include <sys/module.h> 37831f5dcfSAlexander Motin #include <sys/mutex.h> 38831f5dcfSAlexander Motin #include <sys/resource.h> 39831f5dcfSAlexander Motin #include <sys/rman.h> 405b69a497SAlexander Motin #include <sys/sysctl.h> 41831f5dcfSAlexander Motin #include <sys/taskqueue.h> 42831f5dcfSAlexander Motin 43831f5dcfSAlexander Motin #include <machine/bus.h> 44831f5dcfSAlexander Motin #include <machine/resource.h> 45831f5dcfSAlexander Motin #include <machine/stdarg.h> 46831f5dcfSAlexander Motin 47831f5dcfSAlexander Motin #include <dev/mmc/bridge.h> 48831f5dcfSAlexander Motin #include <dev/mmc/mmcreg.h> 49831f5dcfSAlexander Motin #include <dev/mmc/mmcbrvar.h> 50831f5dcfSAlexander Motin 51831f5dcfSAlexander Motin #include "mmcbr_if.h" 52831f5dcfSAlexander Motin #include "sdhci.h" 53d6b3aaf8SOleksandr Tymoshenko #include "sdhci_if.h" 54831f5dcfSAlexander Motin 55831f5dcfSAlexander Motin struct sdhci_softc; 56831f5dcfSAlexander Motin 57831f5dcfSAlexander Motin struct sdhci_softc { 58831f5dcfSAlexander Motin device_t dev; /* Controller device */ 59831f5dcfSAlexander Motin struct resource *irq_res; /* IRQ resource */ 60831f5dcfSAlexander Motin int irq_rid; 61831f5dcfSAlexander Motin void *intrhand; /* Interrupt handle */ 62831f5dcfSAlexander Motin 63831f5dcfSAlexander Motin int num_slots; /* Number of slots on this controller */ 64831f5dcfSAlexander Motin struct sdhci_slot slots[6]; 65831f5dcfSAlexander Motin }; 66831f5dcfSAlexander Motin 676472ac3dSEd Schouten static SYSCTL_NODE(_hw, OID_AUTO, sdhci, CTLFLAG_RD, 0, "sdhci driver"); 685b69a497SAlexander Motin 697337a22fSOleksandr Tymoshenko int sdhci_debug = 0; 705b69a497SAlexander Motin TUNABLE_INT("hw.sdhci.debug", &sdhci_debug); 715b69a497SAlexander Motin SYSCTL_INT(_hw_sdhci, OID_AUTO, debug, CTLFLAG_RW, &sdhci_debug, 0, "Debug level"); 725b69a497SAlexander Motin 73d6b3aaf8SOleksandr Tymoshenko #define RD1(slot, off) SDHCI_READ_1((slot)->bus, (slot), (off)) 74d6b3aaf8SOleksandr Tymoshenko #define RD2(slot, off) SDHCI_READ_2((slot)->bus, (slot), (off)) 75d6b3aaf8SOleksandr Tymoshenko #define RD4(slot, off) SDHCI_READ_4((slot)->bus, (slot), (off)) 76d6b3aaf8SOleksandr Tymoshenko #define RD_MULTI_4(slot, off, ptr, count) \ 77d6b3aaf8SOleksandr Tymoshenko SDHCI_READ_MULTI_4((slot)->bus, (slot), (off), (ptr), (count)) 78831f5dcfSAlexander Motin 79d6b3aaf8SOleksandr Tymoshenko #define WR1(slot, off, val) SDHCI_WRITE_1((slot)->bus, (slot), (off), (val)) 80d6b3aaf8SOleksandr Tymoshenko #define WR2(slot, off, val) SDHCI_WRITE_2((slot)->bus, (slot), (off), (val)) 81d6b3aaf8SOleksandr Tymoshenko #define WR4(slot, off, val) SDHCI_WRITE_4((slot)->bus, (slot), (off), (val)) 82d6b3aaf8SOleksandr Tymoshenko #define WR_MULTI_4(slot, off, ptr, count) \ 83d6b3aaf8SOleksandr Tymoshenko SDHCI_WRITE_MULTI_4((slot)->bus, (slot), (off), (ptr), (count)) 84831f5dcfSAlexander Motin 85831f5dcfSAlexander Motin static void sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock); 86831f5dcfSAlexander Motin static void sdhci_start(struct sdhci_slot *slot); 87831f5dcfSAlexander Motin static void sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data); 88831f5dcfSAlexander Motin 89831f5dcfSAlexander Motin static void sdhci_card_task(void *, int); 90831f5dcfSAlexander Motin 91831f5dcfSAlexander Motin /* helper routines */ 92831f5dcfSAlexander Motin #define SDHCI_LOCK(_slot) mtx_lock(&(_slot)->mtx) 93831f5dcfSAlexander Motin #define SDHCI_UNLOCK(_slot) mtx_unlock(&(_slot)->mtx) 94831f5dcfSAlexander Motin #define SDHCI_LOCK_INIT(_slot) \ 95831f5dcfSAlexander Motin mtx_init(&_slot->mtx, "SD slot mtx", "sdhci", MTX_DEF) 96831f5dcfSAlexander Motin #define SDHCI_LOCK_DESTROY(_slot) mtx_destroy(&_slot->mtx); 97831f5dcfSAlexander Motin #define SDHCI_ASSERT_LOCKED(_slot) mtx_assert(&_slot->mtx, MA_OWNED); 98831f5dcfSAlexander Motin #define SDHCI_ASSERT_UNLOCKED(_slot) mtx_assert(&_slot->mtx, MA_NOTOWNED); 99831f5dcfSAlexander Motin 10033aad34dSOleksandr Tymoshenko #define SDHCI_DEFAULT_MAX_FREQ 50 10133aad34dSOleksandr Tymoshenko 10257677a3aSOleksandr Tymoshenko #define SDHCI_200_MAX_DIVIDER 256 10357677a3aSOleksandr Tymoshenko #define SDHCI_300_MAX_DIVIDER 2046 10457677a3aSOleksandr Tymoshenko 105831f5dcfSAlexander Motin static void 106831f5dcfSAlexander Motin sdhci_getaddr(void *arg, bus_dma_segment_t *segs, int nsegs, int error) 107831f5dcfSAlexander Motin { 108831f5dcfSAlexander Motin if (error != 0) { 109831f5dcfSAlexander Motin printf("getaddr: error %d\n", error); 110831f5dcfSAlexander Motin return; 111831f5dcfSAlexander Motin } 112831f5dcfSAlexander Motin *(bus_addr_t *)arg = segs[0].ds_addr; 113831f5dcfSAlexander Motin } 114831f5dcfSAlexander Motin 115d6b3aaf8SOleksandr Tymoshenko static int 116d6b3aaf8SOleksandr Tymoshenko slot_printf(struct sdhci_slot *slot, const char * fmt, ...) 117d6b3aaf8SOleksandr Tymoshenko { 118d6b3aaf8SOleksandr Tymoshenko va_list ap; 119d6b3aaf8SOleksandr Tymoshenko int retval; 120d6b3aaf8SOleksandr Tymoshenko 121d6b3aaf8SOleksandr Tymoshenko retval = printf("%s-slot%d: ", 122d6b3aaf8SOleksandr Tymoshenko device_get_nameunit(slot->bus), slot->num); 123d6b3aaf8SOleksandr Tymoshenko 124d6b3aaf8SOleksandr Tymoshenko va_start(ap, fmt); 125d6b3aaf8SOleksandr Tymoshenko retval += vprintf(fmt, ap); 126d6b3aaf8SOleksandr Tymoshenko va_end(ap); 127d6b3aaf8SOleksandr Tymoshenko return (retval); 128d6b3aaf8SOleksandr Tymoshenko } 129d6b3aaf8SOleksandr Tymoshenko 130831f5dcfSAlexander Motin static void 131831f5dcfSAlexander Motin sdhci_dumpregs(struct sdhci_slot *slot) 132831f5dcfSAlexander Motin { 133831f5dcfSAlexander Motin slot_printf(slot, 134831f5dcfSAlexander Motin "============== REGISTER DUMP ==============\n"); 135831f5dcfSAlexander Motin 136831f5dcfSAlexander Motin slot_printf(slot, "Sys addr: 0x%08x | Version: 0x%08x\n", 137831f5dcfSAlexander Motin RD4(slot, SDHCI_DMA_ADDRESS), RD2(slot, SDHCI_HOST_VERSION)); 138831f5dcfSAlexander Motin slot_printf(slot, "Blk size: 0x%08x | Blk cnt: 0x%08x\n", 139831f5dcfSAlexander Motin RD2(slot, SDHCI_BLOCK_SIZE), RD2(slot, SDHCI_BLOCK_COUNT)); 140831f5dcfSAlexander Motin slot_printf(slot, "Argument: 0x%08x | Trn mode: 0x%08x\n", 141831f5dcfSAlexander Motin RD4(slot, SDHCI_ARGUMENT), RD2(slot, SDHCI_TRANSFER_MODE)); 142831f5dcfSAlexander Motin slot_printf(slot, "Present: 0x%08x | Host ctl: 0x%08x\n", 143831f5dcfSAlexander Motin RD4(slot, SDHCI_PRESENT_STATE), RD1(slot, SDHCI_HOST_CONTROL)); 144831f5dcfSAlexander Motin slot_printf(slot, "Power: 0x%08x | Blk gap: 0x%08x\n", 145831f5dcfSAlexander Motin RD1(slot, SDHCI_POWER_CONTROL), RD1(slot, SDHCI_BLOCK_GAP_CONTROL)); 146831f5dcfSAlexander Motin slot_printf(slot, "Wake-up: 0x%08x | Clock: 0x%08x\n", 147831f5dcfSAlexander Motin RD1(slot, SDHCI_WAKE_UP_CONTROL), RD2(slot, SDHCI_CLOCK_CONTROL)); 148831f5dcfSAlexander Motin slot_printf(slot, "Timeout: 0x%08x | Int stat: 0x%08x\n", 149831f5dcfSAlexander Motin RD1(slot, SDHCI_TIMEOUT_CONTROL), RD4(slot, SDHCI_INT_STATUS)); 150831f5dcfSAlexander Motin slot_printf(slot, "Int enab: 0x%08x | Sig enab: 0x%08x\n", 151831f5dcfSAlexander Motin RD4(slot, SDHCI_INT_ENABLE), RD4(slot, SDHCI_SIGNAL_ENABLE)); 152831f5dcfSAlexander Motin slot_printf(slot, "AC12 err: 0x%08x | Slot int: 0x%08x\n", 153831f5dcfSAlexander Motin RD2(slot, SDHCI_ACMD12_ERR), RD2(slot, SDHCI_SLOT_INT_STATUS)); 154831f5dcfSAlexander Motin slot_printf(slot, "Caps: 0x%08x | Max curr: 0x%08x\n", 155831f5dcfSAlexander Motin RD4(slot, SDHCI_CAPABILITIES), RD4(slot, SDHCI_MAX_CURRENT)); 156831f5dcfSAlexander Motin 157831f5dcfSAlexander Motin slot_printf(slot, 158831f5dcfSAlexander Motin "===========================================\n"); 159831f5dcfSAlexander Motin } 160831f5dcfSAlexander Motin 161831f5dcfSAlexander Motin static void 162831f5dcfSAlexander Motin sdhci_reset(struct sdhci_slot *slot, uint8_t mask) 163831f5dcfSAlexander Motin { 164831f5dcfSAlexander Motin int timeout; 165831f5dcfSAlexander Motin uint8_t res; 166831f5dcfSAlexander Motin 167d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) { 168831f5dcfSAlexander Motin if (!(RD4(slot, SDHCI_PRESENT_STATE) & 169831f5dcfSAlexander Motin SDHCI_CARD_PRESENT)) 170831f5dcfSAlexander Motin return; 171831f5dcfSAlexander Motin } 172831f5dcfSAlexander Motin 173831f5dcfSAlexander Motin /* Some controllers need this kick or reset won't work. */ 174831f5dcfSAlexander Motin if ((mask & SDHCI_RESET_ALL) == 0 && 175d6b3aaf8SOleksandr Tymoshenko (slot->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)) { 176831f5dcfSAlexander Motin uint32_t clock; 177831f5dcfSAlexander Motin 178831f5dcfSAlexander Motin /* This is to force an update */ 179831f5dcfSAlexander Motin clock = slot->clock; 180831f5dcfSAlexander Motin slot->clock = 0; 181831f5dcfSAlexander Motin sdhci_set_clock(slot, clock); 182831f5dcfSAlexander Motin } 183831f5dcfSAlexander Motin 184831f5dcfSAlexander Motin WR1(slot, SDHCI_SOFTWARE_RESET, mask); 185831f5dcfSAlexander Motin 186d8208d9eSAlexander Motin if (mask & SDHCI_RESET_ALL) { 187831f5dcfSAlexander Motin slot->clock = 0; 188d8208d9eSAlexander Motin slot->power = 0; 189d8208d9eSAlexander Motin } 190831f5dcfSAlexander Motin 191831f5dcfSAlexander Motin /* Wait max 100 ms */ 192831f5dcfSAlexander Motin timeout = 100; 193831f5dcfSAlexander Motin /* Controller clears the bits when it's done */ 194831f5dcfSAlexander Motin while ((res = RD1(slot, SDHCI_SOFTWARE_RESET)) & mask) { 195831f5dcfSAlexander Motin if (timeout == 0) { 196831f5dcfSAlexander Motin slot_printf(slot, 197831f5dcfSAlexander Motin "Reset 0x%x never completed - 0x%x.\n", 198831f5dcfSAlexander Motin (int)mask, (int)res); 199831f5dcfSAlexander Motin sdhci_dumpregs(slot); 200831f5dcfSAlexander Motin return; 201831f5dcfSAlexander Motin } 202831f5dcfSAlexander Motin timeout--; 203831f5dcfSAlexander Motin DELAY(1000); 204831f5dcfSAlexander Motin } 205831f5dcfSAlexander Motin } 206831f5dcfSAlexander Motin 207831f5dcfSAlexander Motin static void 208831f5dcfSAlexander Motin sdhci_init(struct sdhci_slot *slot) 209831f5dcfSAlexander Motin { 210831f5dcfSAlexander Motin 211831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_ALL); 212831f5dcfSAlexander Motin 213831f5dcfSAlexander Motin /* Enable interrupts. */ 214831f5dcfSAlexander Motin slot->intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | 215831f5dcfSAlexander Motin SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | 216831f5dcfSAlexander Motin SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT | 217831f5dcfSAlexander Motin SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT | 218831f5dcfSAlexander Motin SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 219831f5dcfSAlexander Motin SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE | 220831f5dcfSAlexander Motin SDHCI_INT_ACMD12ERR; 221831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_ENABLE, slot->intmask); 222831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 223831f5dcfSAlexander Motin } 224831f5dcfSAlexander Motin 225831f5dcfSAlexander Motin static void 226831f5dcfSAlexander Motin sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock) 227831f5dcfSAlexander Motin { 228831f5dcfSAlexander Motin uint32_t res; 229831f5dcfSAlexander Motin uint16_t clk; 2308f3b7d56SOleksandr Tymoshenko uint16_t div; 231831f5dcfSAlexander Motin int timeout; 232831f5dcfSAlexander Motin 233831f5dcfSAlexander Motin if (clock == slot->clock) 234831f5dcfSAlexander Motin return; 235831f5dcfSAlexander Motin slot->clock = clock; 236831f5dcfSAlexander Motin 237831f5dcfSAlexander Motin /* Turn off the clock. */ 238831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, 0); 239831f5dcfSAlexander Motin /* If no clock requested - left it so. */ 240831f5dcfSAlexander Motin if (clock == 0) 241831f5dcfSAlexander Motin return; 242ceb9e9f7SIan Lepore 243ceb9e9f7SIan Lepore /* Recalculate timeout clock frequency based on the new sd clock. */ 244ceb9e9f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) 245ceb9e9f7SIan Lepore slot->timeout_clk = slot->clock / 1000; 246ceb9e9f7SIan Lepore 2478f3b7d56SOleksandr Tymoshenko if (slot->version < SDHCI_SPEC_300) { 248831f5dcfSAlexander Motin /* Looking for highest freq <= clock. */ 249831f5dcfSAlexander Motin res = slot->max_clk; 25057677a3aSOleksandr Tymoshenko for (div = 1; div < SDHCI_200_MAX_DIVIDER; div <<= 1) { 251831f5dcfSAlexander Motin if (res <= clock) 252831f5dcfSAlexander Motin break; 253831f5dcfSAlexander Motin res >>= 1; 254831f5dcfSAlexander Motin } 255831f5dcfSAlexander Motin /* Divider 1:1 is 0x00, 2:1 is 0x01, 256:1 is 0x80 ... */ 2568f3b7d56SOleksandr Tymoshenko div >>= 1; 2578f3b7d56SOleksandr Tymoshenko } 2588f3b7d56SOleksandr Tymoshenko else { 2598f3b7d56SOleksandr Tymoshenko /* Version 3.0 divisors are multiples of two up to 1023*2 */ 26057677a3aSOleksandr Tymoshenko if (clock >= slot->max_clk) 26157677a3aSOleksandr Tymoshenko div = 0; 2628f3b7d56SOleksandr Tymoshenko else { 26357677a3aSOleksandr Tymoshenko for (div = 2; div < SDHCI_300_MAX_DIVIDER; div += 2) { 2648f3b7d56SOleksandr Tymoshenko if ((slot->max_clk / div) <= clock) 2658f3b7d56SOleksandr Tymoshenko break; 2668f3b7d56SOleksandr Tymoshenko } 2678f3b7d56SOleksandr Tymoshenko } 2688f3b7d56SOleksandr Tymoshenko div >>= 1; 2698f3b7d56SOleksandr Tymoshenko } 2708f3b7d56SOleksandr Tymoshenko 2718f3b7d56SOleksandr Tymoshenko if (bootverbose || sdhci_debug) 2728f3b7d56SOleksandr Tymoshenko slot_printf(slot, "Divider %d for freq %d (max %d)\n", 2738f3b7d56SOleksandr Tymoshenko div, clock, slot->max_clk); 2748f3b7d56SOleksandr Tymoshenko 275831f5dcfSAlexander Motin /* Now we have got divider, set it. */ 2768f3b7d56SOleksandr Tymoshenko clk = (div & SDHCI_DIVIDER_MASK) << SDHCI_DIVIDER_SHIFT; 2778f3b7d56SOleksandr Tymoshenko clk |= ((div >> SDHCI_DIVIDER_MASK_LEN) & SDHCI_DIVIDER_HI_MASK) 2788f3b7d56SOleksandr Tymoshenko << SDHCI_DIVIDER_HI_SHIFT; 2798f3b7d56SOleksandr Tymoshenko 280831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 281831f5dcfSAlexander Motin /* Enable clock. */ 282831f5dcfSAlexander Motin clk |= SDHCI_CLOCK_INT_EN; 283831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 284831f5dcfSAlexander Motin /* Wait up to 10 ms until it stabilize. */ 285831f5dcfSAlexander Motin timeout = 10; 286831f5dcfSAlexander Motin while (!((clk = RD2(slot, SDHCI_CLOCK_CONTROL)) 287831f5dcfSAlexander Motin & SDHCI_CLOCK_INT_STABLE)) { 288831f5dcfSAlexander Motin if (timeout == 0) { 289831f5dcfSAlexander Motin slot_printf(slot, 290831f5dcfSAlexander Motin "Internal clock never stabilised.\n"); 291831f5dcfSAlexander Motin sdhci_dumpregs(slot); 292831f5dcfSAlexander Motin return; 293831f5dcfSAlexander Motin } 294831f5dcfSAlexander Motin timeout--; 295831f5dcfSAlexander Motin DELAY(1000); 296831f5dcfSAlexander Motin } 297831f5dcfSAlexander Motin /* Pass clock signal to the bus. */ 298831f5dcfSAlexander Motin clk |= SDHCI_CLOCK_CARD_EN; 299831f5dcfSAlexander Motin WR2(slot, SDHCI_CLOCK_CONTROL, clk); 300831f5dcfSAlexander Motin } 301831f5dcfSAlexander Motin 302831f5dcfSAlexander Motin static void 303831f5dcfSAlexander Motin sdhci_set_power(struct sdhci_slot *slot, u_char power) 304831f5dcfSAlexander Motin { 305831f5dcfSAlexander Motin uint8_t pwr; 306831f5dcfSAlexander Motin 307831f5dcfSAlexander Motin if (slot->power == power) 308831f5dcfSAlexander Motin return; 309d6b3aaf8SOleksandr Tymoshenko 310831f5dcfSAlexander Motin slot->power = power; 311831f5dcfSAlexander Motin 312831f5dcfSAlexander Motin /* Turn off the power. */ 313831f5dcfSAlexander Motin pwr = 0; 314831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 315831f5dcfSAlexander Motin /* If power down requested - left it so. */ 316831f5dcfSAlexander Motin if (power == 0) 317831f5dcfSAlexander Motin return; 318831f5dcfSAlexander Motin /* Set voltage. */ 319831f5dcfSAlexander Motin switch (1 << power) { 320831f5dcfSAlexander Motin case MMC_OCR_LOW_VOLTAGE: 321831f5dcfSAlexander Motin pwr |= SDHCI_POWER_180; 322831f5dcfSAlexander Motin break; 323831f5dcfSAlexander Motin case MMC_OCR_290_300: 324831f5dcfSAlexander Motin case MMC_OCR_300_310: 325831f5dcfSAlexander Motin pwr |= SDHCI_POWER_300; 326831f5dcfSAlexander Motin break; 327831f5dcfSAlexander Motin case MMC_OCR_320_330: 328831f5dcfSAlexander Motin case MMC_OCR_330_340: 329831f5dcfSAlexander Motin pwr |= SDHCI_POWER_330; 330831f5dcfSAlexander Motin break; 331831f5dcfSAlexander Motin } 332831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 333831f5dcfSAlexander Motin /* Turn on the power. */ 334831f5dcfSAlexander Motin pwr |= SDHCI_POWER_ON; 335831f5dcfSAlexander Motin WR1(slot, SDHCI_POWER_CONTROL, pwr); 336831f5dcfSAlexander Motin } 337831f5dcfSAlexander Motin 338831f5dcfSAlexander Motin static void 339831f5dcfSAlexander Motin sdhci_read_block_pio(struct sdhci_slot *slot) 340831f5dcfSAlexander Motin { 341831f5dcfSAlexander Motin uint32_t data; 342831f5dcfSAlexander Motin char *buffer; 343831f5dcfSAlexander Motin size_t left; 344831f5dcfSAlexander Motin 345831f5dcfSAlexander Motin buffer = slot->curcmd->data->data; 346831f5dcfSAlexander Motin buffer += slot->offset; 347831f5dcfSAlexander Motin /* Transfer one block at a time. */ 348831f5dcfSAlexander Motin left = min(512, slot->curcmd->data->len - slot->offset); 349831f5dcfSAlexander Motin slot->offset += left; 350831f5dcfSAlexander Motin 351831f5dcfSAlexander Motin /* If we are too fast, broken controllers return zeroes. */ 352d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) 353831f5dcfSAlexander Motin DELAY(10); 354ecc2d997SRui Paulo /* Handle unaligned and aligned buffer cases. */ 355831f5dcfSAlexander Motin if ((intptr_t)buffer & 3) { 356831f5dcfSAlexander Motin while (left > 3) { 357831f5dcfSAlexander Motin data = RD4(slot, SDHCI_BUFFER); 358831f5dcfSAlexander Motin buffer[0] = data; 359831f5dcfSAlexander Motin buffer[1] = (data >> 8); 360831f5dcfSAlexander Motin buffer[2] = (data >> 16); 361831f5dcfSAlexander Motin buffer[3] = (data >> 24); 362831f5dcfSAlexander Motin buffer += 4; 363831f5dcfSAlexander Motin left -= 4; 364831f5dcfSAlexander Motin } 365831f5dcfSAlexander Motin } else { 366d6b3aaf8SOleksandr Tymoshenko RD_MULTI_4(slot, SDHCI_BUFFER, 367831f5dcfSAlexander Motin (uint32_t *)buffer, left >> 2); 368831f5dcfSAlexander Motin left &= 3; 369831f5dcfSAlexander Motin } 370831f5dcfSAlexander Motin /* Handle uneven size case. */ 371831f5dcfSAlexander Motin if (left > 0) { 372831f5dcfSAlexander Motin data = RD4(slot, SDHCI_BUFFER); 373831f5dcfSAlexander Motin while (left > 0) { 374831f5dcfSAlexander Motin *(buffer++) = data; 375831f5dcfSAlexander Motin data >>= 8; 376831f5dcfSAlexander Motin left--; 377831f5dcfSAlexander Motin } 378831f5dcfSAlexander Motin } 379831f5dcfSAlexander Motin } 380831f5dcfSAlexander Motin 381831f5dcfSAlexander Motin static void 382831f5dcfSAlexander Motin sdhci_write_block_pio(struct sdhci_slot *slot) 383831f5dcfSAlexander Motin { 384831f5dcfSAlexander Motin uint32_t data = 0; 385831f5dcfSAlexander Motin char *buffer; 386831f5dcfSAlexander Motin size_t left; 387831f5dcfSAlexander Motin 388831f5dcfSAlexander Motin buffer = slot->curcmd->data->data; 389831f5dcfSAlexander Motin buffer += slot->offset; 390831f5dcfSAlexander Motin /* Transfer one block at a time. */ 391831f5dcfSAlexander Motin left = min(512, slot->curcmd->data->len - slot->offset); 392831f5dcfSAlexander Motin slot->offset += left; 393831f5dcfSAlexander Motin 394ecc2d997SRui Paulo /* Handle unaligned and aligned buffer cases. */ 395831f5dcfSAlexander Motin if ((intptr_t)buffer & 3) { 396831f5dcfSAlexander Motin while (left > 3) { 397831f5dcfSAlexander Motin data = buffer[0] + 398831f5dcfSAlexander Motin (buffer[1] << 8) + 399831f5dcfSAlexander Motin (buffer[2] << 16) + 400831f5dcfSAlexander Motin (buffer[3] << 24); 401831f5dcfSAlexander Motin left -= 4; 402831f5dcfSAlexander Motin buffer += 4; 403831f5dcfSAlexander Motin WR4(slot, SDHCI_BUFFER, data); 404831f5dcfSAlexander Motin } 405831f5dcfSAlexander Motin } else { 406d6b3aaf8SOleksandr Tymoshenko WR_MULTI_4(slot, SDHCI_BUFFER, 407831f5dcfSAlexander Motin (uint32_t *)buffer, left >> 2); 408831f5dcfSAlexander Motin left &= 3; 409831f5dcfSAlexander Motin } 410831f5dcfSAlexander Motin /* Handle uneven size case. */ 411831f5dcfSAlexander Motin if (left > 0) { 412831f5dcfSAlexander Motin while (left > 0) { 413831f5dcfSAlexander Motin data <<= 8; 414831f5dcfSAlexander Motin data += *(buffer++); 415831f5dcfSAlexander Motin left--; 416831f5dcfSAlexander Motin } 417831f5dcfSAlexander Motin WR4(slot, SDHCI_BUFFER, data); 418831f5dcfSAlexander Motin } 419831f5dcfSAlexander Motin } 420831f5dcfSAlexander Motin 421831f5dcfSAlexander Motin static void 422831f5dcfSAlexander Motin sdhci_transfer_pio(struct sdhci_slot *slot) 423831f5dcfSAlexander Motin { 424831f5dcfSAlexander Motin 425831f5dcfSAlexander Motin /* Read as many blocks as possible. */ 426831f5dcfSAlexander Motin if (slot->curcmd->data->flags & MMC_DATA_READ) { 427831f5dcfSAlexander Motin while (RD4(slot, SDHCI_PRESENT_STATE) & 428831f5dcfSAlexander Motin SDHCI_DATA_AVAILABLE) { 429831f5dcfSAlexander Motin sdhci_read_block_pio(slot); 430831f5dcfSAlexander Motin if (slot->offset >= slot->curcmd->data->len) 431831f5dcfSAlexander Motin break; 432831f5dcfSAlexander Motin } 433831f5dcfSAlexander Motin } else { 434831f5dcfSAlexander Motin while (RD4(slot, SDHCI_PRESENT_STATE) & 435831f5dcfSAlexander Motin SDHCI_SPACE_AVAILABLE) { 436831f5dcfSAlexander Motin sdhci_write_block_pio(slot); 437831f5dcfSAlexander Motin if (slot->offset >= slot->curcmd->data->len) 438831f5dcfSAlexander Motin break; 439831f5dcfSAlexander Motin } 440831f5dcfSAlexander Motin } 441831f5dcfSAlexander Motin } 442831f5dcfSAlexander Motin 443831f5dcfSAlexander Motin static void 444831f5dcfSAlexander Motin sdhci_card_delay(void *arg) 445831f5dcfSAlexander Motin { 446831f5dcfSAlexander Motin struct sdhci_slot *slot = arg; 447831f5dcfSAlexander Motin 448831f5dcfSAlexander Motin taskqueue_enqueue(taskqueue_swi_giant, &slot->card_task); 449831f5dcfSAlexander Motin } 450831f5dcfSAlexander Motin 451831f5dcfSAlexander Motin static void 452831f5dcfSAlexander Motin sdhci_card_task(void *arg, int pending) 453831f5dcfSAlexander Motin { 454831f5dcfSAlexander Motin struct sdhci_slot *slot = arg; 455831f5dcfSAlexander Motin 456831f5dcfSAlexander Motin SDHCI_LOCK(slot); 457831f5dcfSAlexander Motin if (RD4(slot, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT) { 458831f5dcfSAlexander Motin if (slot->dev == NULL) { 459831f5dcfSAlexander Motin /* If card is present - attach mmc bus. */ 460d6b3aaf8SOleksandr Tymoshenko slot->dev = device_add_child(slot->bus, "mmc", -1); 461831f5dcfSAlexander Motin device_set_ivars(slot->dev, slot); 462831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 463831f5dcfSAlexander Motin device_probe_and_attach(slot->dev); 464831f5dcfSAlexander Motin } else 465831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 466831f5dcfSAlexander Motin } else { 467831f5dcfSAlexander Motin if (slot->dev != NULL) { 468831f5dcfSAlexander Motin /* If no card present - detach mmc bus. */ 469831f5dcfSAlexander Motin device_t d = slot->dev; 470831f5dcfSAlexander Motin slot->dev = NULL; 471831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 472d6b3aaf8SOleksandr Tymoshenko device_delete_child(slot->bus, d); 473831f5dcfSAlexander Motin } else 474831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 475831f5dcfSAlexander Motin } 476831f5dcfSAlexander Motin } 477831f5dcfSAlexander Motin 478d6b3aaf8SOleksandr Tymoshenko int 479d6b3aaf8SOleksandr Tymoshenko sdhci_init_slot(device_t dev, struct sdhci_slot *slot, int num) 480831f5dcfSAlexander Motin { 48187a6a871SIan Lepore uint32_t caps, freq; 482d6b3aaf8SOleksandr Tymoshenko int err; 483831f5dcfSAlexander Motin 484831f5dcfSAlexander Motin SDHCI_LOCK_INIT(slot); 485d6b3aaf8SOleksandr Tymoshenko slot->num = num; 486d6b3aaf8SOleksandr Tymoshenko slot->bus = dev; 487d6b3aaf8SOleksandr Tymoshenko 488831f5dcfSAlexander Motin /* Allocate DMA tag. */ 489831f5dcfSAlexander Motin err = bus_dma_tag_create(bus_get_dma_tag(dev), 490831f5dcfSAlexander Motin DMA_BLOCK_SIZE, 0, BUS_SPACE_MAXADDR_32BIT, 491831f5dcfSAlexander Motin BUS_SPACE_MAXADDR, NULL, NULL, 492831f5dcfSAlexander Motin DMA_BLOCK_SIZE, 1, DMA_BLOCK_SIZE, 493831f5dcfSAlexander Motin BUS_DMA_ALLOCNOW, NULL, NULL, 494831f5dcfSAlexander Motin &slot->dmatag); 495831f5dcfSAlexander Motin if (err != 0) { 496831f5dcfSAlexander Motin device_printf(dev, "Can't create DMA tag\n"); 497831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 498d6b3aaf8SOleksandr Tymoshenko return (err); 499831f5dcfSAlexander Motin } 500831f5dcfSAlexander Motin /* Allocate DMA memory. */ 501831f5dcfSAlexander Motin err = bus_dmamem_alloc(slot->dmatag, (void **)&slot->dmamem, 502831f5dcfSAlexander Motin BUS_DMA_NOWAIT, &slot->dmamap); 503831f5dcfSAlexander Motin if (err != 0) { 504831f5dcfSAlexander Motin device_printf(dev, "Can't alloc DMA memory\n"); 505831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 506d6b3aaf8SOleksandr Tymoshenko return (err); 507831f5dcfSAlexander Motin } 508831f5dcfSAlexander Motin /* Map the memory. */ 509831f5dcfSAlexander Motin err = bus_dmamap_load(slot->dmatag, slot->dmamap, 510831f5dcfSAlexander Motin (void *)slot->dmamem, DMA_BLOCK_SIZE, 511831f5dcfSAlexander Motin sdhci_getaddr, &slot->paddr, 0); 512831f5dcfSAlexander Motin if (err != 0 || slot->paddr == 0) { 513831f5dcfSAlexander Motin device_printf(dev, "Can't load DMA memory\n"); 514831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 515d6b3aaf8SOleksandr Tymoshenko if(err) 516d6b3aaf8SOleksandr Tymoshenko return (err); 517d6b3aaf8SOleksandr Tymoshenko else 518d6b3aaf8SOleksandr Tymoshenko return (EFAULT); 519831f5dcfSAlexander Motin } 520d6b3aaf8SOleksandr Tymoshenko 521831f5dcfSAlexander Motin /* Initialize slot. */ 522831f5dcfSAlexander Motin sdhci_init(slot); 523d6b3aaf8SOleksandr Tymoshenko slot->version = (RD2(slot, SDHCI_HOST_VERSION) 524d6b3aaf8SOleksandr Tymoshenko >> SDHCI_SPEC_VER_SHIFT) & SDHCI_SPEC_VER_MASK; 5258f3b7d56SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_MISSING_CAPS) 5268f3b7d56SOleksandr Tymoshenko caps = slot->caps; 5278f3b7d56SOleksandr Tymoshenko else 528831f5dcfSAlexander Motin caps = RD4(slot, SDHCI_CAPABILITIES); 529831f5dcfSAlexander Motin /* Calculate base clock frequency. */ 53033aad34dSOleksandr Tymoshenko if (slot->version >= SDHCI_SPEC_300) 53187a6a871SIan Lepore freq = (caps & SDHCI_CLOCK_V3_BASE_MASK) >> 53287a6a871SIan Lepore SDHCI_CLOCK_BASE_SHIFT; 53333aad34dSOleksandr Tymoshenko else 53487a6a871SIan Lepore freq = (caps & SDHCI_CLOCK_BASE_MASK) >> 53587a6a871SIan Lepore SDHCI_CLOCK_BASE_SHIFT; 53687a6a871SIan Lepore if (freq != 0) 53787a6a871SIan Lepore slot->max_clk = freq * 1000000; 53887a6a871SIan Lepore /* 53987a6a871SIan Lepore * If the frequency wasn't in the capabilities and the hardware driver 54087a6a871SIan Lepore * hasn't already set max_clk we're probably not going to work right 54187a6a871SIan Lepore * with an assumption, so complain about it. 54287a6a871SIan Lepore */ 543831f5dcfSAlexander Motin if (slot->max_clk == 0) { 54487a6a871SIan Lepore slot->max_clk = SDHCI_DEFAULT_MAX_FREQ * 1000000; 545831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't specify base clock " 54633aad34dSOleksandr Tymoshenko "frequency, using %dMHz as default.\n", SDHCI_DEFAULT_MAX_FREQ); 547831f5dcfSAlexander Motin } 548831f5dcfSAlexander Motin /* Calculate timeout clock frequency. */ 5498f3b7d56SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK) { 5508f3b7d56SOleksandr Tymoshenko slot->timeout_clk = slot->max_clk / 1000; 5518f3b7d56SOleksandr Tymoshenko } else { 552831f5dcfSAlexander Motin slot->timeout_clk = 553831f5dcfSAlexander Motin (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT; 5548f3b7d56SOleksandr Tymoshenko if (caps & SDHCI_TIMEOUT_CLK_UNIT) 5558f3b7d56SOleksandr Tymoshenko slot->timeout_clk *= 1000; 5568f3b7d56SOleksandr Tymoshenko } 55787a6a871SIan Lepore /* 55887a6a871SIan Lepore * If the frequency wasn't in the capabilities and the hardware driver 55987a6a871SIan Lepore * hasn't already set timeout_clk we'll probably work okay using the 56087a6a871SIan Lepore * max timeout, but still mention it. 56187a6a871SIan Lepore */ 562831f5dcfSAlexander Motin if (slot->timeout_clk == 0) { 563831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't specify timeout clock " 564ceb9e9f7SIan Lepore "frequency, setting BROKEN_TIMEOUT quirk.\n"); 565ceb9e9f7SIan Lepore slot->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL; 566831f5dcfSAlexander Motin } 567831f5dcfSAlexander Motin 56857677a3aSOleksandr Tymoshenko slot->host.f_min = SDHCI_MIN_FREQ(slot->bus, slot); 569831f5dcfSAlexander Motin slot->host.f_max = slot->max_clk; 570831f5dcfSAlexander Motin slot->host.host_ocr = 0; 571831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_330) 572831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_320_330 | MMC_OCR_330_340; 573831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_300) 574831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_290_300 | MMC_OCR_300_310; 575831f5dcfSAlexander Motin if (caps & SDHCI_CAN_VDD_180) 576831f5dcfSAlexander Motin slot->host.host_ocr |= MMC_OCR_LOW_VOLTAGE; 577831f5dcfSAlexander Motin if (slot->host.host_ocr == 0) { 578831f5dcfSAlexander Motin device_printf(dev, "Hardware doesn't report any " 579831f5dcfSAlexander Motin "support voltages.\n"); 580831f5dcfSAlexander Motin } 581831f5dcfSAlexander Motin slot->host.caps = MMC_CAP_4_BIT_DATA; 582831f5dcfSAlexander Motin if (caps & SDHCI_CAN_DO_HISPD) 583831f5dcfSAlexander Motin slot->host.caps |= MMC_CAP_HSPEED; 584831f5dcfSAlexander Motin /* Decide if we have usable DMA. */ 585831f5dcfSAlexander Motin if (caps & SDHCI_CAN_DO_DMA) 586831f5dcfSAlexander Motin slot->opt |= SDHCI_HAVE_DMA; 587d6b3aaf8SOleksandr Tymoshenko 588d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_BROKEN_DMA) 589831f5dcfSAlexander Motin slot->opt &= ~SDHCI_HAVE_DMA; 590d6b3aaf8SOleksandr Tymoshenko if (slot->quirks & SDHCI_QUIRK_FORCE_DMA) 591831f5dcfSAlexander Motin slot->opt |= SDHCI_HAVE_DMA; 592831f5dcfSAlexander Motin 593c3a0f75aSOleksandr Tymoshenko /* 594c3a0f75aSOleksandr Tymoshenko * Use platform-provided transfer backend 595c3a0f75aSOleksandr Tymoshenko * with PIO as a fallback mechanism 596c3a0f75aSOleksandr Tymoshenko */ 597c3a0f75aSOleksandr Tymoshenko if (slot->opt & SDHCI_PLATFORM_TRANSFER) 598c3a0f75aSOleksandr Tymoshenko slot->opt &= ~SDHCI_HAVE_DMA; 599c3a0f75aSOleksandr Tymoshenko 6005b69a497SAlexander Motin if (bootverbose || sdhci_debug) { 601831f5dcfSAlexander Motin slot_printf(slot, "%uMHz%s 4bits%s%s%s %s\n", 602831f5dcfSAlexander Motin slot->max_clk / 1000000, 603831f5dcfSAlexander Motin (caps & SDHCI_CAN_DO_HISPD) ? " HS" : "", 604831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_330) ? " 3.3V" : "", 605831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_300) ? " 3.0V" : "", 606831f5dcfSAlexander Motin (caps & SDHCI_CAN_VDD_180) ? " 1.8V" : "", 607831f5dcfSAlexander Motin (slot->opt & SDHCI_HAVE_DMA) ? "DMA" : "PIO"); 608831f5dcfSAlexander Motin sdhci_dumpregs(slot); 609831f5dcfSAlexander Motin } 610831f5dcfSAlexander Motin 611831f5dcfSAlexander Motin TASK_INIT(&slot->card_task, 0, sdhci_card_task, slot); 612831f5dcfSAlexander Motin callout_init(&slot->card_callout, 1); 613e64f01a9SIan Lepore callout_init_mtx(&slot->timeout_callout, &slot->mtx, 0); 614831f5dcfSAlexander Motin return (0); 615831f5dcfSAlexander Motin } 616831f5dcfSAlexander Motin 617d6b3aaf8SOleksandr Tymoshenko void 618d6b3aaf8SOleksandr Tymoshenko sdhci_start_slot(struct sdhci_slot *slot) 619831f5dcfSAlexander Motin { 620d6b3aaf8SOleksandr Tymoshenko sdhci_card_task(slot, 0); 621d6b3aaf8SOleksandr Tymoshenko } 622831f5dcfSAlexander Motin 623d6b3aaf8SOleksandr Tymoshenko int 624d6b3aaf8SOleksandr Tymoshenko sdhci_cleanup_slot(struct sdhci_slot *slot) 625d6b3aaf8SOleksandr Tymoshenko { 626831f5dcfSAlexander Motin device_t d; 627831f5dcfSAlexander Motin 628e64f01a9SIan Lepore callout_drain(&slot->timeout_callout); 629831f5dcfSAlexander Motin callout_drain(&slot->card_callout); 630831f5dcfSAlexander Motin taskqueue_drain(taskqueue_swi_giant, &slot->card_task); 631831f5dcfSAlexander Motin 632831f5dcfSAlexander Motin SDHCI_LOCK(slot); 633831f5dcfSAlexander Motin d = slot->dev; 634831f5dcfSAlexander Motin slot->dev = NULL; 635831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 636831f5dcfSAlexander Motin if (d != NULL) 637d6b3aaf8SOleksandr Tymoshenko device_delete_child(slot->bus, d); 638831f5dcfSAlexander Motin 639831f5dcfSAlexander Motin SDHCI_LOCK(slot); 640831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_ALL); 641831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 642831f5dcfSAlexander Motin bus_dmamap_unload(slot->dmatag, slot->dmamap); 643831f5dcfSAlexander Motin bus_dmamem_free(slot->dmatag, slot->dmamem, slot->dmamap); 644831f5dcfSAlexander Motin bus_dma_tag_destroy(slot->dmatag); 645d6b3aaf8SOleksandr Tymoshenko 646831f5dcfSAlexander Motin SDHCI_LOCK_DESTROY(slot); 647d6b3aaf8SOleksandr Tymoshenko 648831f5dcfSAlexander Motin return (0); 649831f5dcfSAlexander Motin } 650831f5dcfSAlexander Motin 651d6b3aaf8SOleksandr Tymoshenko int 652d6b3aaf8SOleksandr Tymoshenko sdhci_generic_suspend(struct sdhci_slot *slot) 65392bf0e27SAlexander Motin { 654d6b3aaf8SOleksandr Tymoshenko sdhci_reset(slot, SDHCI_RESET_ALL); 65592bf0e27SAlexander Motin 65692bf0e27SAlexander Motin return (0); 65792bf0e27SAlexander Motin } 65892bf0e27SAlexander Motin 659d6b3aaf8SOleksandr Tymoshenko int 660d6b3aaf8SOleksandr Tymoshenko sdhci_generic_resume(struct sdhci_slot *slot) 66192bf0e27SAlexander Motin { 662d6b3aaf8SOleksandr Tymoshenko sdhci_init(slot); 66392bf0e27SAlexander Motin 664d6b3aaf8SOleksandr Tymoshenko return (0); 66592bf0e27SAlexander Motin } 66692bf0e27SAlexander Motin 66757677a3aSOleksandr Tymoshenko uint32_t 66857677a3aSOleksandr Tymoshenko sdhci_generic_min_freq(device_t brdev, struct sdhci_slot *slot) 66957677a3aSOleksandr Tymoshenko { 67057677a3aSOleksandr Tymoshenko if (slot->version >= SDHCI_SPEC_300) 67157677a3aSOleksandr Tymoshenko return (slot->max_clk / SDHCI_300_MAX_DIVIDER); 67257677a3aSOleksandr Tymoshenko else 67357677a3aSOleksandr Tymoshenko return (slot->max_clk / SDHCI_200_MAX_DIVIDER); 67457677a3aSOleksandr Tymoshenko } 67557677a3aSOleksandr Tymoshenko 676d6b3aaf8SOleksandr Tymoshenko int 677d6b3aaf8SOleksandr Tymoshenko sdhci_generic_update_ios(device_t brdev, device_t reqdev) 678831f5dcfSAlexander Motin { 679831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 680831f5dcfSAlexander Motin struct mmc_ios *ios = &slot->host.ios; 681831f5dcfSAlexander Motin 682831f5dcfSAlexander Motin SDHCI_LOCK(slot); 683831f5dcfSAlexander Motin /* Do full reset on bus power down to clear from any state. */ 684831f5dcfSAlexander Motin if (ios->power_mode == power_off) { 685831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 0); 686831f5dcfSAlexander Motin sdhci_init(slot); 687831f5dcfSAlexander Motin } 688831f5dcfSAlexander Motin /* Configure the bus. */ 689831f5dcfSAlexander Motin sdhci_set_clock(slot, ios->clock); 690831f5dcfSAlexander Motin sdhci_set_power(slot, (ios->power_mode == power_off)?0:ios->vdd); 691831f5dcfSAlexander Motin if (ios->bus_width == bus_width_4) 692831f5dcfSAlexander Motin slot->hostctrl |= SDHCI_CTRL_4BITBUS; 693831f5dcfSAlexander Motin else 694831f5dcfSAlexander Motin slot->hostctrl &= ~SDHCI_CTRL_4BITBUS; 695831f5dcfSAlexander Motin if (ios->timing == bus_timing_hs) 696831f5dcfSAlexander Motin slot->hostctrl |= SDHCI_CTRL_HISPD; 697831f5dcfSAlexander Motin else 698831f5dcfSAlexander Motin slot->hostctrl &= ~SDHCI_CTRL_HISPD; 699831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl); 700831f5dcfSAlexander Motin /* Some controllers like reset after bus changes. */ 701d6b3aaf8SOleksandr Tymoshenko if(slot->quirks & SDHCI_QUIRK_RESET_ON_IOS) 702831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA); 703831f5dcfSAlexander Motin 704831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 705831f5dcfSAlexander Motin return (0); 706831f5dcfSAlexander Motin } 707831f5dcfSAlexander Motin 708831f5dcfSAlexander Motin static void 709e64f01a9SIan Lepore sdhci_req_done(struct sdhci_slot *slot) 710e64f01a9SIan Lepore { 711e64f01a9SIan Lepore struct mmc_request *req; 712e64f01a9SIan Lepore 713e64f01a9SIan Lepore if (slot->req != NULL && slot->curcmd != NULL) { 714e64f01a9SIan Lepore callout_stop(&slot->timeout_callout); 715e64f01a9SIan Lepore req = slot->req; 716e64f01a9SIan Lepore slot->req = NULL; 717e64f01a9SIan Lepore slot->curcmd = NULL; 718e64f01a9SIan Lepore req->done(req); 719e64f01a9SIan Lepore } 720e64f01a9SIan Lepore } 721e64f01a9SIan Lepore 722e64f01a9SIan Lepore static void 723e64f01a9SIan Lepore sdhci_timeout(void *arg) 724e64f01a9SIan Lepore { 725e64f01a9SIan Lepore struct sdhci_slot *slot = arg; 726e64f01a9SIan Lepore 727e64f01a9SIan Lepore if (slot->curcmd != NULL) { 728*a6873fd1SIan Lepore sdhci_reset(slot, SDHCI_RESET_CMD|SDHCI_RESET_DATA); 729e64f01a9SIan Lepore slot->curcmd->error = MMC_ERR_TIMEOUT; 730e64f01a9SIan Lepore sdhci_req_done(slot); 731e64f01a9SIan Lepore } 732e64f01a9SIan Lepore } 733e64f01a9SIan Lepore 734e64f01a9SIan Lepore static void 735831f5dcfSAlexander Motin sdhci_set_transfer_mode(struct sdhci_slot *slot, 736831f5dcfSAlexander Motin struct mmc_data *data) 737831f5dcfSAlexander Motin { 738831f5dcfSAlexander Motin uint16_t mode; 739831f5dcfSAlexander Motin 740831f5dcfSAlexander Motin if (data == NULL) 741831f5dcfSAlexander Motin return; 742831f5dcfSAlexander Motin 743831f5dcfSAlexander Motin mode = SDHCI_TRNS_BLK_CNT_EN; 744831f5dcfSAlexander Motin if (data->len > 512) 745831f5dcfSAlexander Motin mode |= SDHCI_TRNS_MULTI; 746831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) 747831f5dcfSAlexander Motin mode |= SDHCI_TRNS_READ; 748831f5dcfSAlexander Motin if (slot->req->stop) 749831f5dcfSAlexander Motin mode |= SDHCI_TRNS_ACMD12; 750831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) 751831f5dcfSAlexander Motin mode |= SDHCI_TRNS_DMA; 752831f5dcfSAlexander Motin 753831f5dcfSAlexander Motin WR2(slot, SDHCI_TRANSFER_MODE, mode); 754831f5dcfSAlexander Motin } 755831f5dcfSAlexander Motin 756831f5dcfSAlexander Motin static void 757831f5dcfSAlexander Motin sdhci_start_command(struct sdhci_slot *slot, struct mmc_command *cmd) 758831f5dcfSAlexander Motin { 759831f5dcfSAlexander Motin int flags, timeout; 760831f5dcfSAlexander Motin uint32_t mask, state; 761831f5dcfSAlexander Motin 762831f5dcfSAlexander Motin slot->curcmd = cmd; 763831f5dcfSAlexander Motin slot->cmd_done = 0; 764831f5dcfSAlexander Motin 765831f5dcfSAlexander Motin cmd->error = MMC_ERR_NONE; 766831f5dcfSAlexander Motin 767831f5dcfSAlexander Motin /* This flags combination is not supported by controller. */ 768831f5dcfSAlexander Motin if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) { 769831f5dcfSAlexander Motin slot_printf(slot, "Unsupported response type!\n"); 770831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 771e64f01a9SIan Lepore sdhci_req_done(slot); 772831f5dcfSAlexander Motin return; 773831f5dcfSAlexander Motin } 774831f5dcfSAlexander Motin 775831f5dcfSAlexander Motin /* Read controller present state. */ 776831f5dcfSAlexander Motin state = RD4(slot, SDHCI_PRESENT_STATE); 777d8208d9eSAlexander Motin /* Do not issue command if there is no card, clock or power. 778d8208d9eSAlexander Motin * Controller will not detect timeout without clock active. */ 779d8208d9eSAlexander Motin if ((state & SDHCI_CARD_PRESENT) == 0 || 780d8208d9eSAlexander Motin slot->power == 0 || 781d8208d9eSAlexander Motin slot->clock == 0) { 782831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 783e64f01a9SIan Lepore sdhci_req_done(slot); 784831f5dcfSAlexander Motin return; 785831f5dcfSAlexander Motin } 786831f5dcfSAlexander Motin /* Always wait for free CMD bus. */ 787831f5dcfSAlexander Motin mask = SDHCI_CMD_INHIBIT; 788831f5dcfSAlexander Motin /* Wait for free DAT if we have data or busy signal. */ 789831f5dcfSAlexander Motin if (cmd->data || (cmd->flags & MMC_RSP_BUSY)) 790831f5dcfSAlexander Motin mask |= SDHCI_DAT_INHIBIT; 791831f5dcfSAlexander Motin /* We shouldn't wait for DAT for stop commands. */ 792831f5dcfSAlexander Motin if (cmd == slot->req->stop) 793831f5dcfSAlexander Motin mask &= ~SDHCI_DAT_INHIBIT; 7948775ab45SIan Lepore /* 7958775ab45SIan Lepore * Wait for bus no more then 250 ms. Typically there will be no wait 7968775ab45SIan Lepore * here at all, but when writing a crash dump we may be bypassing the 7978775ab45SIan Lepore * host platform's interrupt handler, and in some cases that handler 7988775ab45SIan Lepore * may be working around hardware quirks such as not respecting r1b 7998775ab45SIan Lepore * busy indications. In those cases, this wait-loop serves the purpose 8008775ab45SIan Lepore * of waiting for the prior command and data transfers to be done, and 8018775ab45SIan Lepore * SD cards are allowed to take up to 250ms for write and erase ops. 8028775ab45SIan Lepore * (It's usually more like 20-30ms in the real world.) 8038775ab45SIan Lepore */ 8048775ab45SIan Lepore timeout = 250; 805831f5dcfSAlexander Motin while (state & mask) { 806831f5dcfSAlexander Motin if (timeout == 0) { 807831f5dcfSAlexander Motin slot_printf(slot, "Controller never released " 808831f5dcfSAlexander Motin "inhibit bit(s).\n"); 809831f5dcfSAlexander Motin sdhci_dumpregs(slot); 810831f5dcfSAlexander Motin cmd->error = MMC_ERR_FAILED; 811e64f01a9SIan Lepore sdhci_req_done(slot); 812831f5dcfSAlexander Motin return; 813831f5dcfSAlexander Motin } 814831f5dcfSAlexander Motin timeout--; 815831f5dcfSAlexander Motin DELAY(1000); 816831f5dcfSAlexander Motin state = RD4(slot, SDHCI_PRESENT_STATE); 817831f5dcfSAlexander Motin } 818831f5dcfSAlexander Motin 819831f5dcfSAlexander Motin /* Prepare command flags. */ 820831f5dcfSAlexander Motin if (!(cmd->flags & MMC_RSP_PRESENT)) 821831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_NONE; 822831f5dcfSAlexander Motin else if (cmd->flags & MMC_RSP_136) 823831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_LONG; 824831f5dcfSAlexander Motin else if (cmd->flags & MMC_RSP_BUSY) 825831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_SHORT_BUSY; 826831f5dcfSAlexander Motin else 827831f5dcfSAlexander Motin flags = SDHCI_CMD_RESP_SHORT; 828831f5dcfSAlexander Motin if (cmd->flags & MMC_RSP_CRC) 829831f5dcfSAlexander Motin flags |= SDHCI_CMD_CRC; 830831f5dcfSAlexander Motin if (cmd->flags & MMC_RSP_OPCODE) 831831f5dcfSAlexander Motin flags |= SDHCI_CMD_INDEX; 832831f5dcfSAlexander Motin if (cmd->data) 833831f5dcfSAlexander Motin flags |= SDHCI_CMD_DATA; 834831f5dcfSAlexander Motin if (cmd->opcode == MMC_STOP_TRANSMISSION) 835831f5dcfSAlexander Motin flags |= SDHCI_CMD_TYPE_ABORT; 836831f5dcfSAlexander Motin /* Prepare data. */ 837831f5dcfSAlexander Motin sdhci_start_data(slot, cmd->data); 838831f5dcfSAlexander Motin /* 839831f5dcfSAlexander Motin * Interrupt aggregation: To reduce total number of interrupts 840831f5dcfSAlexander Motin * group response interrupt with data interrupt when possible. 841831f5dcfSAlexander Motin * If there going to be data interrupt, mask response one. 842831f5dcfSAlexander Motin */ 843831f5dcfSAlexander Motin if (slot->data_done == 0) { 844831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 845831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_RESPONSE); 846831f5dcfSAlexander Motin } 847831f5dcfSAlexander Motin /* Set command argument. */ 848831f5dcfSAlexander Motin WR4(slot, SDHCI_ARGUMENT, cmd->arg); 849831f5dcfSAlexander Motin /* Set data transfer mode. */ 850831f5dcfSAlexander Motin sdhci_set_transfer_mode(slot, cmd->data); 851831f5dcfSAlexander Motin /* Start command. */ 852d6b3aaf8SOleksandr Tymoshenko WR2(slot, SDHCI_COMMAND_FLAGS, (cmd->opcode << 8) | (flags & 0xff)); 853*a6873fd1SIan Lepore /* Start timeout callout. */ 854*a6873fd1SIan Lepore callout_reset(&slot->timeout_callout, 2*hz, sdhci_timeout, slot); 855831f5dcfSAlexander Motin } 856831f5dcfSAlexander Motin 857831f5dcfSAlexander Motin static void 858831f5dcfSAlexander Motin sdhci_finish_command(struct sdhci_slot *slot) 859831f5dcfSAlexander Motin { 860831f5dcfSAlexander Motin int i; 861831f5dcfSAlexander Motin 862831f5dcfSAlexander Motin slot->cmd_done = 1; 863831f5dcfSAlexander Motin /* Interrupt aggregation: Restore command interrupt. 864831f5dcfSAlexander Motin * Main restore point for the case when command interrupt 865831f5dcfSAlexander Motin * happened first. */ 866831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask |= SDHCI_INT_RESPONSE); 867831f5dcfSAlexander Motin /* In case of error - reset host and return. */ 868831f5dcfSAlexander Motin if (slot->curcmd->error) { 869831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 870831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 871831f5dcfSAlexander Motin sdhci_start(slot); 872831f5dcfSAlexander Motin return; 873831f5dcfSAlexander Motin } 874831f5dcfSAlexander Motin /* If command has response - fetch it. */ 875831f5dcfSAlexander Motin if (slot->curcmd->flags & MMC_RSP_PRESENT) { 876831f5dcfSAlexander Motin if (slot->curcmd->flags & MMC_RSP_136) { 877831f5dcfSAlexander Motin /* CRC is stripped so we need one byte shift. */ 878831f5dcfSAlexander Motin uint8_t extra = 0; 879831f5dcfSAlexander Motin for (i = 0; i < 4; i++) { 880831f5dcfSAlexander Motin uint32_t val = RD4(slot, SDHCI_RESPONSE + i * 4); 881677ee494SIan Lepore if (slot->quirks & SDHCI_QUIRK_DONT_SHIFT_RESPONSE) 882677ee494SIan Lepore slot->curcmd->resp[3 - i] = val; 883677ee494SIan Lepore else { 884677ee494SIan Lepore slot->curcmd->resp[3 - i] = 885677ee494SIan Lepore (val << 8) | extra; 886831f5dcfSAlexander Motin extra = val >> 24; 887831f5dcfSAlexander Motin } 888677ee494SIan Lepore } 889831f5dcfSAlexander Motin } else 890831f5dcfSAlexander Motin slot->curcmd->resp[0] = RD4(slot, SDHCI_RESPONSE); 891831f5dcfSAlexander Motin } 892831f5dcfSAlexander Motin /* If data ready - finish. */ 893831f5dcfSAlexander Motin if (slot->data_done) 894831f5dcfSAlexander Motin sdhci_start(slot); 895831f5dcfSAlexander Motin } 896831f5dcfSAlexander Motin 897831f5dcfSAlexander Motin static void 898831f5dcfSAlexander Motin sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data) 899831f5dcfSAlexander Motin { 900831f5dcfSAlexander Motin uint32_t target_timeout, current_timeout; 901831f5dcfSAlexander Motin uint8_t div; 902831f5dcfSAlexander Motin 903831f5dcfSAlexander Motin if (data == NULL && (slot->curcmd->flags & MMC_RSP_BUSY) == 0) { 904831f5dcfSAlexander Motin slot->data_done = 1; 905831f5dcfSAlexander Motin return; 906831f5dcfSAlexander Motin } 907831f5dcfSAlexander Motin 908831f5dcfSAlexander Motin slot->data_done = 0; 909831f5dcfSAlexander Motin 910831f5dcfSAlexander Motin /* Calculate and set data timeout.*/ 911831f5dcfSAlexander Motin /* XXX: We should have this from mmc layer, now assume 1 sec. */ 912ceb9e9f7SIan Lepore if (slot->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL) { 913ceb9e9f7SIan Lepore div = 0xE; 914ceb9e9f7SIan Lepore } else { 915831f5dcfSAlexander Motin target_timeout = 1000000; 916831f5dcfSAlexander Motin div = 0; 917831f5dcfSAlexander Motin current_timeout = (1 << 13) * 1000 / slot->timeout_clk; 918ceb9e9f7SIan Lepore while (current_timeout < target_timeout && div < 0xE) { 919ceb9e9f7SIan Lepore ++div; 920831f5dcfSAlexander Motin current_timeout <<= 1; 921831f5dcfSAlexander Motin } 922831f5dcfSAlexander Motin /* Compensate for an off-by-one error in the CaFe chip.*/ 923ceb9e9f7SIan Lepore if (div < 0xE && 924ceb9e9f7SIan Lepore (slot->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL)) { 925ceb9e9f7SIan Lepore ++div; 926831f5dcfSAlexander Motin } 927ceb9e9f7SIan Lepore } 928831f5dcfSAlexander Motin WR1(slot, SDHCI_TIMEOUT_CONTROL, div); 929831f5dcfSAlexander Motin 930831f5dcfSAlexander Motin if (data == NULL) 931831f5dcfSAlexander Motin return; 932831f5dcfSAlexander Motin 933831f5dcfSAlexander Motin /* Use DMA if possible. */ 934831f5dcfSAlexander Motin if ((slot->opt & SDHCI_HAVE_DMA)) 935831f5dcfSAlexander Motin slot->flags |= SDHCI_USE_DMA; 936831f5dcfSAlexander Motin /* If data is small, broken DMA may return zeroes instead of data, */ 937d6b3aaf8SOleksandr Tymoshenko if ((slot->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) && 938831f5dcfSAlexander Motin (data->len <= 512)) 939831f5dcfSAlexander Motin slot->flags &= ~SDHCI_USE_DMA; 940831f5dcfSAlexander Motin /* Some controllers require even block sizes. */ 941d6b3aaf8SOleksandr Tymoshenko if ((slot->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) && 942831f5dcfSAlexander Motin ((data->len) & 0x3)) 943831f5dcfSAlexander Motin slot->flags &= ~SDHCI_USE_DMA; 944831f5dcfSAlexander Motin /* Load DMA buffer. */ 945831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) { 946831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) 947ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 948ecc2d997SRui Paulo BUS_DMASYNC_PREREAD); 949831f5dcfSAlexander Motin else { 950831f5dcfSAlexander Motin memcpy(slot->dmamem, data->data, 951ecc2d997SRui Paulo (data->len < DMA_BLOCK_SIZE) ? 952ecc2d997SRui Paulo data->len : DMA_BLOCK_SIZE); 953ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 954ecc2d997SRui Paulo BUS_DMASYNC_PREWRITE); 955831f5dcfSAlexander Motin } 956831f5dcfSAlexander Motin WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr); 957831f5dcfSAlexander Motin /* Interrupt aggregation: Mask border interrupt 958831f5dcfSAlexander Motin * for the last page and unmask else. */ 959831f5dcfSAlexander Motin if (data->len == DMA_BLOCK_SIZE) 960831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_DMA_END; 961831f5dcfSAlexander Motin else 962831f5dcfSAlexander Motin slot->intmask |= SDHCI_INT_DMA_END; 963831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 964831f5dcfSAlexander Motin } 965831f5dcfSAlexander Motin /* Current data offset for both PIO and DMA. */ 966831f5dcfSAlexander Motin slot->offset = 0; 967831f5dcfSAlexander Motin /* Set block size and request IRQ on 4K border. */ 968831f5dcfSAlexander Motin WR2(slot, SDHCI_BLOCK_SIZE, 969831f5dcfSAlexander Motin SDHCI_MAKE_BLKSZ(DMA_BOUNDARY, (data->len < 512)?data->len:512)); 970831f5dcfSAlexander Motin /* Set block count. */ 971831f5dcfSAlexander Motin WR2(slot, SDHCI_BLOCK_COUNT, (data->len + 511) / 512); 972831f5dcfSAlexander Motin } 973831f5dcfSAlexander Motin 974c3a0f75aSOleksandr Tymoshenko void 975831f5dcfSAlexander Motin sdhci_finish_data(struct sdhci_slot *slot) 976831f5dcfSAlexander Motin { 977831f5dcfSAlexander Motin struct mmc_data *data = slot->curcmd->data; 978831f5dcfSAlexander Motin 979831f5dcfSAlexander Motin slot->data_done = 1; 980831f5dcfSAlexander Motin /* Interrupt aggregation: Restore command interrupt. 981ecc2d997SRui Paulo * Auxiliary restore point for the case when data interrupt 982831f5dcfSAlexander Motin * happened first. */ 983831f5dcfSAlexander Motin if (!slot->cmd_done) { 984831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, 985831f5dcfSAlexander Motin slot->intmask |= SDHCI_INT_RESPONSE); 986831f5dcfSAlexander Motin } 987831f5dcfSAlexander Motin /* Unload rest of data from DMA buffer. */ 988831f5dcfSAlexander Motin if (slot->flags & SDHCI_USE_DMA) { 989831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 990831f5dcfSAlexander Motin size_t left = data->len - slot->offset; 991ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 992ecc2d997SRui Paulo BUS_DMASYNC_POSTREAD); 993831f5dcfSAlexander Motin memcpy((u_char*)data->data + slot->offset, slot->dmamem, 994831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE); 995831f5dcfSAlexander Motin } else 996ecc2d997SRui Paulo bus_dmamap_sync(slot->dmatag, slot->dmamap, 997ecc2d997SRui Paulo BUS_DMASYNC_POSTWRITE); 998831f5dcfSAlexander Motin } 999831f5dcfSAlexander Motin /* If there was error - reset the host. */ 1000831f5dcfSAlexander Motin if (slot->curcmd->error) { 1001831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1002831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 1003831f5dcfSAlexander Motin sdhci_start(slot); 1004831f5dcfSAlexander Motin return; 1005831f5dcfSAlexander Motin } 1006831f5dcfSAlexander Motin /* If we already have command response - finish. */ 1007831f5dcfSAlexander Motin if (slot->cmd_done) 1008831f5dcfSAlexander Motin sdhci_start(slot); 1009831f5dcfSAlexander Motin } 1010831f5dcfSAlexander Motin 1011831f5dcfSAlexander Motin static void 1012831f5dcfSAlexander Motin sdhci_start(struct sdhci_slot *slot) 1013831f5dcfSAlexander Motin { 1014831f5dcfSAlexander Motin struct mmc_request *req; 1015831f5dcfSAlexander Motin 1016831f5dcfSAlexander Motin req = slot->req; 1017831f5dcfSAlexander Motin if (req == NULL) 1018831f5dcfSAlexander Motin return; 1019831f5dcfSAlexander Motin 1020831f5dcfSAlexander Motin if (!(slot->flags & CMD_STARTED)) { 1021831f5dcfSAlexander Motin slot->flags |= CMD_STARTED; 1022831f5dcfSAlexander Motin sdhci_start_command(slot, req->cmd); 1023831f5dcfSAlexander Motin return; 1024831f5dcfSAlexander Motin } 1025831f5dcfSAlexander Motin /* We don't need this until using Auto-CMD12 feature 1026831f5dcfSAlexander Motin if (!(slot->flags & STOP_STARTED) && req->stop) { 1027831f5dcfSAlexander Motin slot->flags |= STOP_STARTED; 1028831f5dcfSAlexander Motin sdhci_start_command(slot, req->stop); 1029831f5dcfSAlexander Motin return; 1030831f5dcfSAlexander Motin } 1031831f5dcfSAlexander Motin */ 10325b69a497SAlexander Motin if (sdhci_debug > 1) 10335b69a497SAlexander Motin slot_printf(slot, "result: %d\n", req->cmd->error); 10345b69a497SAlexander Motin if (!req->cmd->error && 1035d6b3aaf8SOleksandr Tymoshenko (slot->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) { 1036831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1037831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_DATA); 1038831f5dcfSAlexander Motin } 1039831f5dcfSAlexander Motin 1040e64f01a9SIan Lepore sdhci_req_done(slot); 1041831f5dcfSAlexander Motin } 1042831f5dcfSAlexander Motin 1043d6b3aaf8SOleksandr Tymoshenko int 1044d6b3aaf8SOleksandr Tymoshenko sdhci_generic_request(device_t brdev, device_t reqdev, struct mmc_request *req) 1045831f5dcfSAlexander Motin { 1046831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1047831f5dcfSAlexander Motin 1048831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1049831f5dcfSAlexander Motin if (slot->req != NULL) { 1050831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1051831f5dcfSAlexander Motin return (EBUSY); 1052831f5dcfSAlexander Motin } 10535b69a497SAlexander Motin if (sdhci_debug > 1) { 10545b69a497SAlexander Motin slot_printf(slot, "CMD%u arg %#x flags %#x dlen %u dflags %#x\n", 1055831f5dcfSAlexander Motin req->cmd->opcode, req->cmd->arg, req->cmd->flags, 10565b69a497SAlexander Motin (req->cmd->data)?(u_int)req->cmd->data->len:0, 10575b69a497SAlexander Motin (req->cmd->data)?req->cmd->data->flags:0); 10585b69a497SAlexander Motin } 1059831f5dcfSAlexander Motin slot->req = req; 1060831f5dcfSAlexander Motin slot->flags = 0; 1061831f5dcfSAlexander Motin sdhci_start(slot); 1062831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1063bea2dca2SAlexander Motin if (dumping) { 1064bea2dca2SAlexander Motin while (slot->req != NULL) { 1065d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(slot); 1066bea2dca2SAlexander Motin DELAY(10); 1067bea2dca2SAlexander Motin } 1068bea2dca2SAlexander Motin } 1069831f5dcfSAlexander Motin return (0); 1070831f5dcfSAlexander Motin } 1071831f5dcfSAlexander Motin 1072d6b3aaf8SOleksandr Tymoshenko int 1073d6b3aaf8SOleksandr Tymoshenko sdhci_generic_get_ro(device_t brdev, device_t reqdev) 1074831f5dcfSAlexander Motin { 1075831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1076831f5dcfSAlexander Motin uint32_t val; 1077831f5dcfSAlexander Motin 1078831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1079831f5dcfSAlexander Motin val = RD4(slot, SDHCI_PRESENT_STATE); 1080831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1081831f5dcfSAlexander Motin return (!(val & SDHCI_WRITE_PROTECT)); 1082831f5dcfSAlexander Motin } 1083831f5dcfSAlexander Motin 1084d6b3aaf8SOleksandr Tymoshenko int 1085d6b3aaf8SOleksandr Tymoshenko sdhci_generic_acquire_host(device_t brdev, device_t reqdev) 1086831f5dcfSAlexander Motin { 1087831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1088831f5dcfSAlexander Motin int err = 0; 1089831f5dcfSAlexander Motin 1090831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1091831f5dcfSAlexander Motin while (slot->bus_busy) 1092d493985aSAlexander Motin msleep(slot, &slot->mtx, 0, "sdhciah", 0); 1093831f5dcfSAlexander Motin slot->bus_busy++; 1094831f5dcfSAlexander Motin /* Activate led. */ 1095831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl |= SDHCI_CTRL_LED); 1096831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1097831f5dcfSAlexander Motin return (err); 1098831f5dcfSAlexander Motin } 1099831f5dcfSAlexander Motin 1100d6b3aaf8SOleksandr Tymoshenko int 1101d6b3aaf8SOleksandr Tymoshenko sdhci_generic_release_host(device_t brdev, device_t reqdev) 1102831f5dcfSAlexander Motin { 1103831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(reqdev); 1104831f5dcfSAlexander Motin 1105831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1106831f5dcfSAlexander Motin /* Deactivate led. */ 1107831f5dcfSAlexander Motin WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl &= ~SDHCI_CTRL_LED); 1108831f5dcfSAlexander Motin slot->bus_busy--; 1109831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1110d493985aSAlexander Motin wakeup(slot); 1111831f5dcfSAlexander Motin return (0); 1112831f5dcfSAlexander Motin } 1113831f5dcfSAlexander Motin 1114831f5dcfSAlexander Motin static void 1115831f5dcfSAlexander Motin sdhci_cmd_irq(struct sdhci_slot *slot, uint32_t intmask) 1116831f5dcfSAlexander Motin { 1117831f5dcfSAlexander Motin 1118831f5dcfSAlexander Motin if (!slot->curcmd) { 1119831f5dcfSAlexander Motin slot_printf(slot, "Got command interrupt 0x%08x, but " 1120831f5dcfSAlexander Motin "there is no active command.\n", intmask); 1121831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1122831f5dcfSAlexander Motin return; 1123831f5dcfSAlexander Motin } 1124831f5dcfSAlexander Motin if (intmask & SDHCI_INT_TIMEOUT) 1125831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_TIMEOUT; 1126831f5dcfSAlexander Motin else if (intmask & SDHCI_INT_CRC) 1127831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_BADCRC; 1128831f5dcfSAlexander Motin else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) 1129831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_FIFO; 1130831f5dcfSAlexander Motin 1131831f5dcfSAlexander Motin sdhci_finish_command(slot); 1132831f5dcfSAlexander Motin } 1133831f5dcfSAlexander Motin 1134831f5dcfSAlexander Motin static void 1135831f5dcfSAlexander Motin sdhci_data_irq(struct sdhci_slot *slot, uint32_t intmask) 1136831f5dcfSAlexander Motin { 1137831f5dcfSAlexander Motin 1138831f5dcfSAlexander Motin if (!slot->curcmd) { 1139831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 1140831f5dcfSAlexander Motin "there is no active command.\n", intmask); 1141831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1142831f5dcfSAlexander Motin return; 1143831f5dcfSAlexander Motin } 1144831f5dcfSAlexander Motin if (slot->curcmd->data == NULL && 1145831f5dcfSAlexander Motin (slot->curcmd->flags & MMC_RSP_BUSY) == 0) { 1146831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 1147831f5dcfSAlexander Motin "there is no active data operation.\n", 1148831f5dcfSAlexander Motin intmask); 1149831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1150831f5dcfSAlexander Motin return; 1151831f5dcfSAlexander Motin } 1152831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DATA_TIMEOUT) 1153831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_TIMEOUT; 1154acbaa69fSOleksandr Tymoshenko else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT)) 1155831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_BADCRC; 1156831f5dcfSAlexander Motin if (slot->curcmd->data == NULL && 1157831f5dcfSAlexander Motin (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 1158831f5dcfSAlexander Motin SDHCI_INT_DMA_END))) { 1159831f5dcfSAlexander Motin slot_printf(slot, "Got data interrupt 0x%08x, but " 1160831f5dcfSAlexander Motin "there is busy-only command.\n", intmask); 1161831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1162831f5dcfSAlexander Motin slot->curcmd->error = MMC_ERR_INVALID; 1163831f5dcfSAlexander Motin } 1164831f5dcfSAlexander Motin if (slot->curcmd->error) { 1165831f5dcfSAlexander Motin /* No need to continue after any error. */ 1166c3a0f75aSOleksandr Tymoshenko if (slot->flags & PLATFORM_DATA_STARTED) { 1167c3a0f75aSOleksandr Tymoshenko slot->flags &= ~PLATFORM_DATA_STARTED; 1168c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_FINISH_TRANSFER(slot->bus, slot); 1169c3a0f75aSOleksandr Tymoshenko } else 1170831f5dcfSAlexander Motin sdhci_finish_data(slot); 1171831f5dcfSAlexander Motin return; 1172831f5dcfSAlexander Motin } 1173831f5dcfSAlexander Motin 1174831f5dcfSAlexander Motin /* Handle PIO interrupt. */ 1175c3a0f75aSOleksandr Tymoshenko if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL)) { 1176c3a0f75aSOleksandr Tymoshenko if ((slot->opt & SDHCI_PLATFORM_TRANSFER) && 1177c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_WILL_HANDLE(slot->bus, slot)) { 1178c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_START_TRANSFER(slot->bus, slot, &intmask); 1179c3a0f75aSOleksandr Tymoshenko slot->flags |= PLATFORM_DATA_STARTED; 1180c3a0f75aSOleksandr Tymoshenko } else 1181831f5dcfSAlexander Motin sdhci_transfer_pio(slot); 1182c3a0f75aSOleksandr Tymoshenko } 1183831f5dcfSAlexander Motin /* Handle DMA border. */ 1184831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DMA_END) { 1185831f5dcfSAlexander Motin struct mmc_data *data = slot->curcmd->data; 1186831f5dcfSAlexander Motin size_t left; 1187831f5dcfSAlexander Motin 1188831f5dcfSAlexander Motin /* Unload DMA buffer... */ 1189831f5dcfSAlexander Motin left = data->len - slot->offset; 1190831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 1191831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1192831f5dcfSAlexander Motin BUS_DMASYNC_POSTREAD); 1193831f5dcfSAlexander Motin memcpy((u_char*)data->data + slot->offset, slot->dmamem, 1194831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE); 1195831f5dcfSAlexander Motin } else { 1196831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1197831f5dcfSAlexander Motin BUS_DMASYNC_POSTWRITE); 1198831f5dcfSAlexander Motin } 1199831f5dcfSAlexander Motin /* ... and reload it again. */ 1200831f5dcfSAlexander Motin slot->offset += DMA_BLOCK_SIZE; 1201831f5dcfSAlexander Motin left = data->len - slot->offset; 1202831f5dcfSAlexander Motin if (data->flags & MMC_DATA_READ) { 1203831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1204831f5dcfSAlexander Motin BUS_DMASYNC_PREREAD); 1205831f5dcfSAlexander Motin } else { 1206831f5dcfSAlexander Motin memcpy(slot->dmamem, (u_char*)data->data + slot->offset, 1207831f5dcfSAlexander Motin (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE); 1208831f5dcfSAlexander Motin bus_dmamap_sync(slot->dmatag, slot->dmamap, 1209831f5dcfSAlexander Motin BUS_DMASYNC_PREWRITE); 1210831f5dcfSAlexander Motin } 1211831f5dcfSAlexander Motin /* Interrupt aggregation: Mask border interrupt 1212831f5dcfSAlexander Motin * for the last page. */ 1213831f5dcfSAlexander Motin if (left == DMA_BLOCK_SIZE) { 1214831f5dcfSAlexander Motin slot->intmask &= ~SDHCI_INT_DMA_END; 1215831f5dcfSAlexander Motin WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask); 1216831f5dcfSAlexander Motin } 1217831f5dcfSAlexander Motin /* Restart DMA. */ 1218831f5dcfSAlexander Motin WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr); 1219831f5dcfSAlexander Motin } 1220831f5dcfSAlexander Motin /* We have got all data. */ 1221c3a0f75aSOleksandr Tymoshenko if (intmask & SDHCI_INT_DATA_END) { 1222c3a0f75aSOleksandr Tymoshenko if (slot->flags & PLATFORM_DATA_STARTED) { 1223c3a0f75aSOleksandr Tymoshenko slot->flags &= ~PLATFORM_DATA_STARTED; 1224c3a0f75aSOleksandr Tymoshenko SDHCI_PLATFORM_FINISH_TRANSFER(slot->bus, slot); 1225c3a0f75aSOleksandr Tymoshenko } else 1226831f5dcfSAlexander Motin sdhci_finish_data(slot); 1227831f5dcfSAlexander Motin } 1228c3a0f75aSOleksandr Tymoshenko } 1229831f5dcfSAlexander Motin 1230831f5dcfSAlexander Motin static void 1231831f5dcfSAlexander Motin sdhci_acmd_irq(struct sdhci_slot *slot) 1232831f5dcfSAlexander Motin { 1233831f5dcfSAlexander Motin uint16_t err; 1234831f5dcfSAlexander Motin 1235831f5dcfSAlexander Motin err = RD4(slot, SDHCI_ACMD12_ERR); 1236831f5dcfSAlexander Motin if (!slot->curcmd) { 1237831f5dcfSAlexander Motin slot_printf(slot, "Got AutoCMD12 error 0x%04x, but " 1238831f5dcfSAlexander Motin "there is no active command.\n", err); 1239831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1240831f5dcfSAlexander Motin return; 1241831f5dcfSAlexander Motin } 1242831f5dcfSAlexander Motin slot_printf(slot, "Got AutoCMD12 error 0x%04x\n", err); 1243831f5dcfSAlexander Motin sdhci_reset(slot, SDHCI_RESET_CMD); 1244831f5dcfSAlexander Motin } 1245831f5dcfSAlexander Motin 1246d6b3aaf8SOleksandr Tymoshenko void 1247d6b3aaf8SOleksandr Tymoshenko sdhci_generic_intr(struct sdhci_slot *slot) 1248831f5dcfSAlexander Motin { 1249831f5dcfSAlexander Motin uint32_t intmask; 1250831f5dcfSAlexander Motin 1251831f5dcfSAlexander Motin SDHCI_LOCK(slot); 1252831f5dcfSAlexander Motin /* Read slot interrupt status. */ 1253831f5dcfSAlexander Motin intmask = RD4(slot, SDHCI_INT_STATUS); 1254831f5dcfSAlexander Motin if (intmask == 0 || intmask == 0xffffffff) { 1255831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1256d6b3aaf8SOleksandr Tymoshenko return; 1257831f5dcfSAlexander Motin } 12585b69a497SAlexander Motin if (sdhci_debug > 2) 12595b69a497SAlexander Motin slot_printf(slot, "Interrupt %#x\n", intmask); 12605b69a497SAlexander Motin 1261831f5dcfSAlexander Motin /* Handle card presence interrupts. */ 1262831f5dcfSAlexander Motin if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) { 1263831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & 1264831f5dcfSAlexander Motin (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)); 1265831f5dcfSAlexander Motin 1266831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CARD_REMOVE) { 12675b69a497SAlexander Motin if (bootverbose || sdhci_debug) 1268831f5dcfSAlexander Motin slot_printf(slot, "Card removed\n"); 1269831f5dcfSAlexander Motin callout_stop(&slot->card_callout); 1270831f5dcfSAlexander Motin taskqueue_enqueue(taskqueue_swi_giant, 1271831f5dcfSAlexander Motin &slot->card_task); 1272831f5dcfSAlexander Motin } 1273831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CARD_INSERT) { 12745b69a497SAlexander Motin if (bootverbose || sdhci_debug) 1275831f5dcfSAlexander Motin slot_printf(slot, "Card inserted\n"); 1276831f5dcfSAlexander Motin callout_reset(&slot->card_callout, hz / 2, 1277831f5dcfSAlexander Motin sdhci_card_delay, slot); 1278831f5dcfSAlexander Motin } 1279831f5dcfSAlexander Motin intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE); 1280831f5dcfSAlexander Motin } 1281831f5dcfSAlexander Motin /* Handle command interrupts. */ 1282831f5dcfSAlexander Motin if (intmask & SDHCI_INT_CMD_MASK) { 1283831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_CMD_MASK); 1284831f5dcfSAlexander Motin sdhci_cmd_irq(slot, intmask & SDHCI_INT_CMD_MASK); 1285831f5dcfSAlexander Motin } 1286831f5dcfSAlexander Motin /* Handle data interrupts. */ 1287831f5dcfSAlexander Motin if (intmask & SDHCI_INT_DATA_MASK) { 1288831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_DATA_MASK); 1289831f5dcfSAlexander Motin sdhci_data_irq(slot, intmask & SDHCI_INT_DATA_MASK); 1290831f5dcfSAlexander Motin } 1291831f5dcfSAlexander Motin /* Handle AutoCMD12 error interrupt. */ 1292831f5dcfSAlexander Motin if (intmask & SDHCI_INT_ACMD12ERR) { 1293831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_ACMD12ERR); 1294831f5dcfSAlexander Motin sdhci_acmd_irq(slot); 1295831f5dcfSAlexander Motin } 1296831f5dcfSAlexander Motin intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK); 1297831f5dcfSAlexander Motin intmask &= ~SDHCI_INT_ACMD12ERR; 1298831f5dcfSAlexander Motin intmask &= ~SDHCI_INT_ERROR; 1299831f5dcfSAlexander Motin /* Handle bus power interrupt. */ 1300831f5dcfSAlexander Motin if (intmask & SDHCI_INT_BUS_POWER) { 1301831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_BUS_POWER); 1302831f5dcfSAlexander Motin slot_printf(slot, 1303831f5dcfSAlexander Motin "Card is consuming too much power!\n"); 1304831f5dcfSAlexander Motin intmask &= ~SDHCI_INT_BUS_POWER; 1305831f5dcfSAlexander Motin } 1306831f5dcfSAlexander Motin /* The rest is unknown. */ 1307831f5dcfSAlexander Motin if (intmask) { 1308831f5dcfSAlexander Motin WR4(slot, SDHCI_INT_STATUS, intmask); 1309831f5dcfSAlexander Motin slot_printf(slot, "Unexpected interrupt 0x%08x.\n", 1310831f5dcfSAlexander Motin intmask); 1311831f5dcfSAlexander Motin sdhci_dumpregs(slot); 1312831f5dcfSAlexander Motin } 1313831f5dcfSAlexander Motin 1314831f5dcfSAlexander Motin SDHCI_UNLOCK(slot); 1315831f5dcfSAlexander Motin } 1316831f5dcfSAlexander Motin 1317d6b3aaf8SOleksandr Tymoshenko int 1318d6b3aaf8SOleksandr Tymoshenko sdhci_generic_read_ivar(device_t bus, device_t child, int which, uintptr_t *result) 1319831f5dcfSAlexander Motin { 1320831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(child); 1321831f5dcfSAlexander Motin 1322831f5dcfSAlexander Motin switch (which) { 1323831f5dcfSAlexander Motin default: 1324831f5dcfSAlexander Motin return (EINVAL); 1325831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_MODE: 1326bcd91d25SJayachandran C. *result = slot->host.ios.bus_mode; 1327831f5dcfSAlexander Motin break; 1328831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_WIDTH: 1329bcd91d25SJayachandran C. *result = slot->host.ios.bus_width; 1330831f5dcfSAlexander Motin break; 1331831f5dcfSAlexander Motin case MMCBR_IVAR_CHIP_SELECT: 1332bcd91d25SJayachandran C. *result = slot->host.ios.chip_select; 1333831f5dcfSAlexander Motin break; 1334831f5dcfSAlexander Motin case MMCBR_IVAR_CLOCK: 1335bcd91d25SJayachandran C. *result = slot->host.ios.clock; 1336831f5dcfSAlexander Motin break; 1337831f5dcfSAlexander Motin case MMCBR_IVAR_F_MIN: 1338bcd91d25SJayachandran C. *result = slot->host.f_min; 1339831f5dcfSAlexander Motin break; 1340831f5dcfSAlexander Motin case MMCBR_IVAR_F_MAX: 1341bcd91d25SJayachandran C. *result = slot->host.f_max; 1342831f5dcfSAlexander Motin break; 1343831f5dcfSAlexander Motin case MMCBR_IVAR_HOST_OCR: 1344bcd91d25SJayachandran C. *result = slot->host.host_ocr; 1345831f5dcfSAlexander Motin break; 1346831f5dcfSAlexander Motin case MMCBR_IVAR_MODE: 1347bcd91d25SJayachandran C. *result = slot->host.mode; 1348831f5dcfSAlexander Motin break; 1349831f5dcfSAlexander Motin case MMCBR_IVAR_OCR: 1350bcd91d25SJayachandran C. *result = slot->host.ocr; 1351831f5dcfSAlexander Motin break; 1352831f5dcfSAlexander Motin case MMCBR_IVAR_POWER_MODE: 1353bcd91d25SJayachandran C. *result = slot->host.ios.power_mode; 1354831f5dcfSAlexander Motin break; 1355831f5dcfSAlexander Motin case MMCBR_IVAR_VDD: 1356bcd91d25SJayachandran C. *result = slot->host.ios.vdd; 1357831f5dcfSAlexander Motin break; 1358831f5dcfSAlexander Motin case MMCBR_IVAR_CAPS: 1359bcd91d25SJayachandran C. *result = slot->host.caps; 1360831f5dcfSAlexander Motin break; 1361831f5dcfSAlexander Motin case MMCBR_IVAR_TIMING: 1362bcd91d25SJayachandran C. *result = slot->host.ios.timing; 1363831f5dcfSAlexander Motin break; 13643a4a2557SAlexander Motin case MMCBR_IVAR_MAX_DATA: 1365bcd91d25SJayachandran C. *result = 65535; 13663a4a2557SAlexander Motin break; 1367831f5dcfSAlexander Motin } 1368831f5dcfSAlexander Motin return (0); 1369831f5dcfSAlexander Motin } 1370831f5dcfSAlexander Motin 1371d6b3aaf8SOleksandr Tymoshenko int 1372d6b3aaf8SOleksandr Tymoshenko sdhci_generic_write_ivar(device_t bus, device_t child, int which, uintptr_t value) 1373831f5dcfSAlexander Motin { 1374831f5dcfSAlexander Motin struct sdhci_slot *slot = device_get_ivars(child); 1375831f5dcfSAlexander Motin 1376831f5dcfSAlexander Motin switch (which) { 1377831f5dcfSAlexander Motin default: 1378831f5dcfSAlexander Motin return (EINVAL); 1379831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_MODE: 1380831f5dcfSAlexander Motin slot->host.ios.bus_mode = value; 1381831f5dcfSAlexander Motin break; 1382831f5dcfSAlexander Motin case MMCBR_IVAR_BUS_WIDTH: 1383831f5dcfSAlexander Motin slot->host.ios.bus_width = value; 1384831f5dcfSAlexander Motin break; 1385831f5dcfSAlexander Motin case MMCBR_IVAR_CHIP_SELECT: 1386831f5dcfSAlexander Motin slot->host.ios.chip_select = value; 1387831f5dcfSAlexander Motin break; 1388831f5dcfSAlexander Motin case MMCBR_IVAR_CLOCK: 1389831f5dcfSAlexander Motin if (value > 0) { 139057677a3aSOleksandr Tymoshenko uint32_t max_clock; 139157677a3aSOleksandr Tymoshenko uint32_t clock; 1392831f5dcfSAlexander Motin int i; 1393831f5dcfSAlexander Motin 139457677a3aSOleksandr Tymoshenko max_clock = slot->max_clk; 139557677a3aSOleksandr Tymoshenko clock = max_clock; 139657677a3aSOleksandr Tymoshenko 139757677a3aSOleksandr Tymoshenko if (slot->version < SDHCI_SPEC_300) { 139857677a3aSOleksandr Tymoshenko for (i = 0; i < SDHCI_200_MAX_DIVIDER; 139957677a3aSOleksandr Tymoshenko i <<= 1) { 1400831f5dcfSAlexander Motin if (clock <= value) 1401831f5dcfSAlexander Motin break; 1402831f5dcfSAlexander Motin clock >>= 1; 1403831f5dcfSAlexander Motin } 140457677a3aSOleksandr Tymoshenko } 140557677a3aSOleksandr Tymoshenko else { 140657677a3aSOleksandr Tymoshenko for (i = 0; i < SDHCI_300_MAX_DIVIDER; 140757677a3aSOleksandr Tymoshenko i += 2) { 140857677a3aSOleksandr Tymoshenko if (clock <= value) 140957677a3aSOleksandr Tymoshenko break; 141057677a3aSOleksandr Tymoshenko clock = max_clock / (i + 2); 141157677a3aSOleksandr Tymoshenko } 141257677a3aSOleksandr Tymoshenko } 141357677a3aSOleksandr Tymoshenko 1414831f5dcfSAlexander Motin slot->host.ios.clock = clock; 1415831f5dcfSAlexander Motin } else 1416831f5dcfSAlexander Motin slot->host.ios.clock = 0; 1417831f5dcfSAlexander Motin break; 1418831f5dcfSAlexander Motin case MMCBR_IVAR_MODE: 1419831f5dcfSAlexander Motin slot->host.mode = value; 1420831f5dcfSAlexander Motin break; 1421831f5dcfSAlexander Motin case MMCBR_IVAR_OCR: 1422831f5dcfSAlexander Motin slot->host.ocr = value; 1423831f5dcfSAlexander Motin break; 1424831f5dcfSAlexander Motin case MMCBR_IVAR_POWER_MODE: 1425831f5dcfSAlexander Motin slot->host.ios.power_mode = value; 1426831f5dcfSAlexander Motin break; 1427831f5dcfSAlexander Motin case MMCBR_IVAR_VDD: 1428831f5dcfSAlexander Motin slot->host.ios.vdd = value; 1429831f5dcfSAlexander Motin break; 1430831f5dcfSAlexander Motin case MMCBR_IVAR_TIMING: 1431831f5dcfSAlexander Motin slot->host.ios.timing = value; 1432831f5dcfSAlexander Motin break; 1433831f5dcfSAlexander Motin case MMCBR_IVAR_CAPS: 1434831f5dcfSAlexander Motin case MMCBR_IVAR_HOST_OCR: 1435831f5dcfSAlexander Motin case MMCBR_IVAR_F_MIN: 1436831f5dcfSAlexander Motin case MMCBR_IVAR_F_MAX: 14373a4a2557SAlexander Motin case MMCBR_IVAR_MAX_DATA: 1438831f5dcfSAlexander Motin return (EINVAL); 1439831f5dcfSAlexander Motin } 1440831f5dcfSAlexander Motin return (0); 1441831f5dcfSAlexander Motin } 1442831f5dcfSAlexander Motin 1443d6b3aaf8SOleksandr Tymoshenko MODULE_VERSION(sdhci, 1); 1444