xref: /freebsd/sys/dev/sdhci/sdhci.c (revision 5b69a497e5c8c28ab1a512a1881c5db1783d3b1d)
1831f5dcfSAlexander Motin /*-
2831f5dcfSAlexander Motin  * Copyright (c) 2008 Alexander Motin <mav@FreeBSD.org>
3831f5dcfSAlexander Motin  * All rights reserved.
4831f5dcfSAlexander Motin  *
5831f5dcfSAlexander Motin  * Redistribution and use in source and binary forms, with or without
6831f5dcfSAlexander Motin  * modification, are permitted provided that the following conditions
7831f5dcfSAlexander Motin  * are met:
8831f5dcfSAlexander Motin  * 1. Redistributions of source code must retain the above copyright
9831f5dcfSAlexander Motin  *    notice, this list of conditions and the following disclaimer.
10831f5dcfSAlexander Motin  * 2. Redistributions in binary form must reproduce the above copyright
11831f5dcfSAlexander Motin  *    notice, this list of conditions and the following disclaimer in the
12831f5dcfSAlexander Motin  *    documentation and/or other materials provided with the distribution.
13831f5dcfSAlexander Motin  *
14831f5dcfSAlexander Motin  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
15831f5dcfSAlexander Motin  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
16831f5dcfSAlexander Motin  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
17831f5dcfSAlexander Motin  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18831f5dcfSAlexander Motin  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19831f5dcfSAlexander Motin  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
20831f5dcfSAlexander Motin  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
21831f5dcfSAlexander Motin  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22831f5dcfSAlexander Motin  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23831f5dcfSAlexander Motin  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24831f5dcfSAlexander Motin  */
25831f5dcfSAlexander Motin 
26831f5dcfSAlexander Motin #include <sys/cdefs.h>
27831f5dcfSAlexander Motin __FBSDID("$FreeBSD$");
28831f5dcfSAlexander Motin 
29831f5dcfSAlexander Motin #include <sys/param.h>
30831f5dcfSAlexander Motin #include <sys/systm.h>
31831f5dcfSAlexander Motin #include <sys/bus.h>
32831f5dcfSAlexander Motin #include <sys/conf.h>
33831f5dcfSAlexander Motin #include <sys/kernel.h>
34831f5dcfSAlexander Motin #include <sys/lock.h>
35831f5dcfSAlexander Motin #include <sys/module.h>
36831f5dcfSAlexander Motin #include <sys/mutex.h>
37831f5dcfSAlexander Motin #include <sys/resource.h>
38831f5dcfSAlexander Motin #include <sys/rman.h>
395b69a497SAlexander Motin #include <sys/sysctl.h>
40831f5dcfSAlexander Motin #include <sys/taskqueue.h>
41831f5dcfSAlexander Motin 
42831f5dcfSAlexander Motin #include <dev/pci/pcireg.h>
43831f5dcfSAlexander Motin #include <dev/pci/pcivar.h>
44831f5dcfSAlexander Motin 
45831f5dcfSAlexander Motin #include <machine/bus.h>
46831f5dcfSAlexander Motin #include <machine/resource.h>
47831f5dcfSAlexander Motin #include <machine/stdarg.h>
48831f5dcfSAlexander Motin 
49831f5dcfSAlexander Motin #include <dev/mmc/bridge.h>
50831f5dcfSAlexander Motin #include <dev/mmc/mmcreg.h>
51831f5dcfSAlexander Motin #include <dev/mmc/mmcbrvar.h>
52831f5dcfSAlexander Motin 
53831f5dcfSAlexander Motin #include "mmcbr_if.h"
54831f5dcfSAlexander Motin #include "sdhci.h"
55831f5dcfSAlexander Motin 
56831f5dcfSAlexander Motin #define DMA_BLOCK_SIZE	4096
57831f5dcfSAlexander Motin #define DMA_BOUNDARY	0	/* DMA reload every 4K */
58831f5dcfSAlexander Motin 
59831f5dcfSAlexander Motin /* Controller doesn't honor resets unless we touch the clock register */
60831f5dcfSAlexander Motin #define SDHCI_QUIRK_CLOCK_BEFORE_RESET			(1<<0)
61831f5dcfSAlexander Motin /* Controller really supports DMA */
62831f5dcfSAlexander Motin #define SDHCI_QUIRK_FORCE_DMA				(1<<1)
63831f5dcfSAlexander Motin /* Controller has unusable DMA engine */
64831f5dcfSAlexander Motin #define SDHCI_QUIRK_BROKEN_DMA				(1<<2)
65831f5dcfSAlexander Motin /* Controller doesn't like to be reset when there is no card inserted. */
66831f5dcfSAlexander Motin #define SDHCI_QUIRK_NO_CARD_NO_RESET			(1<<3)
67831f5dcfSAlexander Motin /* Controller has flaky internal state so reset it on each ios change */
68831f5dcfSAlexander Motin #define SDHCI_QUIRK_RESET_ON_IOS			(1<<4)
69831f5dcfSAlexander Motin /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
70831f5dcfSAlexander Motin #define SDHCI_QUIRK_32BIT_DMA_SIZE			(1<<5)
71831f5dcfSAlexander Motin /* Controller needs to be reset after each request to stay stable */
72831f5dcfSAlexander Motin #define SDHCI_QUIRK_RESET_AFTER_REQUEST			(1<<6)
73831f5dcfSAlexander Motin /* Controller has an off-by-one issue with timeout value */
74831f5dcfSAlexander Motin #define SDHCI_QUIRK_INCR_TIMEOUT_CONTROL		(1<<7)
75831f5dcfSAlexander Motin /* Controller has broken read timings */
76831f5dcfSAlexander Motin #define SDHCI_QUIRK_BROKEN_TIMINGS			(1<<8)
77831f5dcfSAlexander Motin 
78831f5dcfSAlexander Motin static const struct sdhci_device {
79831f5dcfSAlexander Motin 	uint32_t	model;
80831f5dcfSAlexander Motin 	uint16_t	subvendor;
81831f5dcfSAlexander Motin 	char		*desc;
82831f5dcfSAlexander Motin 	u_int		quirks;
83831f5dcfSAlexander Motin } sdhci_devices[] = {
84831f5dcfSAlexander Motin 	{ 0x08221180, 	0xffff,	"RICOH R5C822 SD",
85831f5dcfSAlexander Motin 	    SDHCI_QUIRK_FORCE_DMA },
86831f5dcfSAlexander Motin 	{ 0x8034104c, 	0xffff, "TI XX21/XX11 SD",
87831f5dcfSAlexander Motin 	    SDHCI_QUIRK_FORCE_DMA },
88831f5dcfSAlexander Motin 	{ 0x05501524, 	0xffff, "ENE CB712 SD",
89831f5dcfSAlexander Motin 	    SDHCI_QUIRK_BROKEN_TIMINGS },
90831f5dcfSAlexander Motin 	{ 0x05511524, 	0xffff, "ENE CB712 SD 2",
91831f5dcfSAlexander Motin 	    SDHCI_QUIRK_BROKEN_TIMINGS },
92831f5dcfSAlexander Motin 	{ 0x07501524, 	0xffff, "ENE CB714 SD",
93831f5dcfSAlexander Motin 	    SDHCI_QUIRK_RESET_ON_IOS |
94831f5dcfSAlexander Motin 	    SDHCI_QUIRK_BROKEN_TIMINGS },
95831f5dcfSAlexander Motin 	{ 0x07511524, 	0xffff, "ENE CB714 SD 2",
96831f5dcfSAlexander Motin 	    SDHCI_QUIRK_RESET_ON_IOS |
97831f5dcfSAlexander Motin 	    SDHCI_QUIRK_BROKEN_TIMINGS },
98831f5dcfSAlexander Motin 	{ 0x410111ab, 	0xffff, "Marvell CaFe SD",
99831f5dcfSAlexander Motin 	    SDHCI_QUIRK_INCR_TIMEOUT_CONTROL },
100831f5dcfSAlexander Motin 	{ 0x2381197B, 	0xffff,	"JMicron JMB38X SD",
101831f5dcfSAlexander Motin 	    SDHCI_QUIRK_32BIT_DMA_SIZE |
102831f5dcfSAlexander Motin 	    SDHCI_QUIRK_RESET_AFTER_REQUEST },
103831f5dcfSAlexander Motin 	{ 0,		0xffff,	NULL,
104831f5dcfSAlexander Motin 	    0 }
105831f5dcfSAlexander Motin };
106831f5dcfSAlexander Motin 
107831f5dcfSAlexander Motin struct sdhci_softc;
108831f5dcfSAlexander Motin 
109831f5dcfSAlexander Motin struct sdhci_slot {
110831f5dcfSAlexander Motin 	struct sdhci_softc	*sc;
111831f5dcfSAlexander Motin 	device_t	dev;		/* Slot device */
112831f5dcfSAlexander Motin 	u_char		num;		/* Slot number */
113831f5dcfSAlexander Motin 	u_char		opt;		/* Slot options */
114831f5dcfSAlexander Motin #define SDHCI_HAVE_DMA		1
115831f5dcfSAlexander Motin 	uint32_t	max_clk;	/* Max possible freq */
116831f5dcfSAlexander Motin 	uint32_t	timeout_clk;	/* Timeout freq */
117831f5dcfSAlexander Motin 	struct resource	*mem_res;	/* Memory resource */
118831f5dcfSAlexander Motin 	int		mem_rid;
119831f5dcfSAlexander Motin 	bus_dma_tag_t 	dmatag;
120831f5dcfSAlexander Motin 	bus_dmamap_t 	dmamap;
121831f5dcfSAlexander Motin 	u_char		*dmamem;
122831f5dcfSAlexander Motin 	bus_addr_t	paddr;		/* DMA buffer address */
123831f5dcfSAlexander Motin 	struct task	card_task;	/* Card presence check task */
124831f5dcfSAlexander Motin 	struct callout	card_callout;	/* Card insert delay callout */
125831f5dcfSAlexander Motin 	struct mmc_host host;		/* Host parameters */
126831f5dcfSAlexander Motin 	struct mmc_request *req;	/* Current request */
127831f5dcfSAlexander Motin 	struct mmc_command *curcmd;	/* Current command of current request */
128831f5dcfSAlexander Motin 
129831f5dcfSAlexander Motin 	uint32_t	intmask;	/* Current interrupt mask */
130831f5dcfSAlexander Motin 	uint32_t	clock;		/* Current clock freq. */
131831f5dcfSAlexander Motin 	size_t		offset;		/* Data buffer offset */
132831f5dcfSAlexander Motin 	uint8_t		hostctrl;	/* Current host control register */
133831f5dcfSAlexander Motin 	u_char		power;		/* Current power */
134831f5dcfSAlexander Motin 	u_char		bus_busy;	/* Bus busy status */
135831f5dcfSAlexander Motin 	u_char		cmd_done;	/* CMD command part done flag */
136831f5dcfSAlexander Motin 	u_char		data_done;	/* DAT command part done flag */
137831f5dcfSAlexander Motin 	u_char		flags;		/* Request execution flags */
138831f5dcfSAlexander Motin #define CMD_STARTED		1
139831f5dcfSAlexander Motin #define STOP_STARTED		2
140831f5dcfSAlexander Motin #define SDHCI_USE_DMA		4	/* Use DMA for this req. */
141831f5dcfSAlexander Motin 	struct mtx	mtx;		/* Slot mutex */
142831f5dcfSAlexander Motin };
143831f5dcfSAlexander Motin 
144831f5dcfSAlexander Motin struct sdhci_softc {
145831f5dcfSAlexander Motin 	device_t	dev;		/* Controller device */
146831f5dcfSAlexander Motin 	u_int		quirks;		/* Chip specific quirks */
147831f5dcfSAlexander Motin 	struct resource *irq_res;	/* IRQ resource */
148831f5dcfSAlexander Motin 	int 		irq_rid;
149831f5dcfSAlexander Motin 	void 		*intrhand;	/* Interrupt handle */
150831f5dcfSAlexander Motin 
151831f5dcfSAlexander Motin 	int		num_slots;	/* Number of slots on this controller */
152831f5dcfSAlexander Motin 	struct sdhci_slot slots[6];
153831f5dcfSAlexander Motin };
154831f5dcfSAlexander Motin 
1555b69a497SAlexander Motin SYSCTL_NODE(_hw, OID_AUTO, sdhci, CTLFLAG_RD, 0, "sdhci driver");
1565b69a497SAlexander Motin 
1575b69a497SAlexander Motin int	sdhci_debug;
1585b69a497SAlexander Motin TUNABLE_INT("hw.sdhci.debug", &sdhci_debug);
1595b69a497SAlexander Motin SYSCTL_INT(_hw_sdhci, OID_AUTO, debug, CTLFLAG_RW, &sdhci_debug, 0, "Debug level");
1605b69a497SAlexander Motin 
161831f5dcfSAlexander Motin static inline uint8_t
162831f5dcfSAlexander Motin RD1(struct sdhci_slot *slot, bus_size_t off)
163831f5dcfSAlexander Motin {
164831f5dcfSAlexander Motin 	bus_barrier(slot->mem_res, 0, 0xFF,
165831f5dcfSAlexander Motin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
166831f5dcfSAlexander Motin 	return bus_read_1(slot->mem_res, off);
167831f5dcfSAlexander Motin }
168831f5dcfSAlexander Motin 
169831f5dcfSAlexander Motin static inline void
170831f5dcfSAlexander Motin WR1(struct sdhci_slot *slot, bus_size_t off, uint8_t val)
171831f5dcfSAlexander Motin {
172831f5dcfSAlexander Motin 	bus_barrier(slot->mem_res, 0, 0xFF,
173831f5dcfSAlexander Motin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
174831f5dcfSAlexander Motin 	bus_write_1(slot->mem_res, off, val);
175831f5dcfSAlexander Motin }
176831f5dcfSAlexander Motin 
177831f5dcfSAlexander Motin static inline uint16_t
178831f5dcfSAlexander Motin RD2(struct sdhci_slot *slot, bus_size_t off)
179831f5dcfSAlexander Motin {
180831f5dcfSAlexander Motin 	bus_barrier(slot->mem_res, 0, 0xFF,
181831f5dcfSAlexander Motin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
182831f5dcfSAlexander Motin 	return bus_read_2(slot->mem_res, off);
183831f5dcfSAlexander Motin }
184831f5dcfSAlexander Motin 
185831f5dcfSAlexander Motin static inline void
186831f5dcfSAlexander Motin WR2(struct sdhci_slot *slot, bus_size_t off, uint16_t val)
187831f5dcfSAlexander Motin {
188831f5dcfSAlexander Motin 	bus_barrier(slot->mem_res, 0, 0xFF,
189831f5dcfSAlexander Motin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
190831f5dcfSAlexander Motin 	bus_write_2(slot->mem_res, off, val);
191831f5dcfSAlexander Motin }
192831f5dcfSAlexander Motin 
193831f5dcfSAlexander Motin static inline uint32_t
194831f5dcfSAlexander Motin RD4(struct sdhci_slot *slot, bus_size_t off)
195831f5dcfSAlexander Motin {
196831f5dcfSAlexander Motin 	bus_barrier(slot->mem_res, 0, 0xFF,
197831f5dcfSAlexander Motin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
198831f5dcfSAlexander Motin 	return bus_read_4(slot->mem_res, off);
199831f5dcfSAlexander Motin }
200831f5dcfSAlexander Motin 
201831f5dcfSAlexander Motin static inline void
202831f5dcfSAlexander Motin WR4(struct sdhci_slot *slot, bus_size_t off, uint32_t val)
203831f5dcfSAlexander Motin {
204831f5dcfSAlexander Motin 	bus_barrier(slot->mem_res, 0, 0xFF,
205831f5dcfSAlexander Motin 	    BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
206831f5dcfSAlexander Motin 	bus_write_4(slot->mem_res, off, val);
207831f5dcfSAlexander Motin }
208831f5dcfSAlexander Motin 
209831f5dcfSAlexander Motin /* bus entry points */
210831f5dcfSAlexander Motin static int sdhci_probe(device_t dev);
211831f5dcfSAlexander Motin static int sdhci_attach(device_t dev);
212831f5dcfSAlexander Motin static int sdhci_detach(device_t dev);
213831f5dcfSAlexander Motin static void sdhci_intr(void *);
214831f5dcfSAlexander Motin 
215831f5dcfSAlexander Motin static void sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock);
216831f5dcfSAlexander Motin static void sdhci_start(struct sdhci_slot *slot);
217831f5dcfSAlexander Motin static void sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data);
218831f5dcfSAlexander Motin 
219831f5dcfSAlexander Motin static void sdhci_card_task(void *, int);
220831f5dcfSAlexander Motin 
221831f5dcfSAlexander Motin /* helper routines */
222831f5dcfSAlexander Motin #define SDHCI_LOCK(_slot)		mtx_lock(&(_slot)->mtx)
223831f5dcfSAlexander Motin #define	SDHCI_UNLOCK(_slot)		mtx_unlock(&(_slot)->mtx)
224831f5dcfSAlexander Motin #define SDHCI_LOCK_INIT(_slot) \
225831f5dcfSAlexander Motin 	mtx_init(&_slot->mtx, "SD slot mtx", "sdhci", MTX_DEF)
226831f5dcfSAlexander Motin #define SDHCI_LOCK_DESTROY(_slot)	mtx_destroy(&_slot->mtx);
227831f5dcfSAlexander Motin #define SDHCI_ASSERT_LOCKED(_slot)	mtx_assert(&_slot->mtx, MA_OWNED);
228831f5dcfSAlexander Motin #define SDHCI_ASSERT_UNLOCKED(_slot)	mtx_assert(&_slot->mtx, MA_NOTOWNED);
229831f5dcfSAlexander Motin 
230831f5dcfSAlexander Motin static int
231831f5dcfSAlexander Motin slot_printf(struct sdhci_slot *slot, const char * fmt, ...)
232831f5dcfSAlexander Motin {
233831f5dcfSAlexander Motin 	va_list ap;
234831f5dcfSAlexander Motin 	int retval;
235831f5dcfSAlexander Motin 
236831f5dcfSAlexander Motin     	retval = printf("%s-slot%d: ",
237831f5dcfSAlexander Motin 	    device_get_nameunit(slot->sc->dev), slot->num);
238831f5dcfSAlexander Motin 
239831f5dcfSAlexander Motin 	va_start(ap, fmt);
240831f5dcfSAlexander Motin 	retval += vprintf(fmt, ap);
241831f5dcfSAlexander Motin 	va_end(ap);
242831f5dcfSAlexander Motin 	return (retval);
243831f5dcfSAlexander Motin }
244831f5dcfSAlexander Motin 
245831f5dcfSAlexander Motin static void
246831f5dcfSAlexander Motin sdhci_getaddr(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
247831f5dcfSAlexander Motin {
248831f5dcfSAlexander Motin 	if (error != 0) {
249831f5dcfSAlexander Motin 		printf("getaddr: error %d\n", error);
250831f5dcfSAlexander Motin 		return;
251831f5dcfSAlexander Motin 	}
252831f5dcfSAlexander Motin 	*(bus_addr_t *)arg = segs[0].ds_addr;
253831f5dcfSAlexander Motin }
254831f5dcfSAlexander Motin 
255831f5dcfSAlexander Motin static void
256831f5dcfSAlexander Motin sdhci_dumpregs(struct sdhci_slot *slot)
257831f5dcfSAlexander Motin {
258831f5dcfSAlexander Motin 	slot_printf(slot,
259831f5dcfSAlexander Motin 	    "============== REGISTER DUMP ==============\n");
260831f5dcfSAlexander Motin 
261831f5dcfSAlexander Motin 	slot_printf(slot, "Sys addr: 0x%08x | Version:  0x%08x\n",
262831f5dcfSAlexander Motin 	    RD4(slot, SDHCI_DMA_ADDRESS), RD2(slot, SDHCI_HOST_VERSION));
263831f5dcfSAlexander Motin 	slot_printf(slot, "Blk size: 0x%08x | Blk cnt:  0x%08x\n",
264831f5dcfSAlexander Motin 	    RD2(slot, SDHCI_BLOCK_SIZE), RD2(slot, SDHCI_BLOCK_COUNT));
265831f5dcfSAlexander Motin 	slot_printf(slot, "Argument: 0x%08x | Trn mode: 0x%08x\n",
266831f5dcfSAlexander Motin 	    RD4(slot, SDHCI_ARGUMENT), RD2(slot, SDHCI_TRANSFER_MODE));
267831f5dcfSAlexander Motin 	slot_printf(slot, "Present:  0x%08x | Host ctl: 0x%08x\n",
268831f5dcfSAlexander Motin 	    RD4(slot, SDHCI_PRESENT_STATE), RD1(slot, SDHCI_HOST_CONTROL));
269831f5dcfSAlexander Motin 	slot_printf(slot, "Power:    0x%08x | Blk gap:  0x%08x\n",
270831f5dcfSAlexander Motin 	    RD1(slot, SDHCI_POWER_CONTROL), RD1(slot, SDHCI_BLOCK_GAP_CONTROL));
271831f5dcfSAlexander Motin 	slot_printf(slot, "Wake-up:  0x%08x | Clock:    0x%08x\n",
272831f5dcfSAlexander Motin 	    RD1(slot, SDHCI_WAKE_UP_CONTROL), RD2(slot, SDHCI_CLOCK_CONTROL));
273831f5dcfSAlexander Motin 	slot_printf(slot, "Timeout:  0x%08x | Int stat: 0x%08x\n",
274831f5dcfSAlexander Motin 	    RD1(slot, SDHCI_TIMEOUT_CONTROL), RD4(slot, SDHCI_INT_STATUS));
275831f5dcfSAlexander Motin 	slot_printf(slot, "Int enab: 0x%08x | Sig enab: 0x%08x\n",
276831f5dcfSAlexander Motin 	    RD4(slot, SDHCI_INT_ENABLE), RD4(slot, SDHCI_SIGNAL_ENABLE));
277831f5dcfSAlexander Motin 	slot_printf(slot, "AC12 err: 0x%08x | Slot int: 0x%08x\n",
278831f5dcfSAlexander Motin 	    RD2(slot, SDHCI_ACMD12_ERR), RD2(slot, SDHCI_SLOT_INT_STATUS));
279831f5dcfSAlexander Motin 	slot_printf(slot, "Caps:     0x%08x | Max curr: 0x%08x\n",
280831f5dcfSAlexander Motin 	    RD4(slot, SDHCI_CAPABILITIES), RD4(slot, SDHCI_MAX_CURRENT));
281831f5dcfSAlexander Motin 
282831f5dcfSAlexander Motin 	slot_printf(slot,
283831f5dcfSAlexander Motin 	    "===========================================\n");
284831f5dcfSAlexander Motin }
285831f5dcfSAlexander Motin 
286831f5dcfSAlexander Motin static void
287831f5dcfSAlexander Motin sdhci_reset(struct sdhci_slot *slot, uint8_t mask)
288831f5dcfSAlexander Motin {
289831f5dcfSAlexander Motin 	int timeout;
290831f5dcfSAlexander Motin 	uint8_t res;
291831f5dcfSAlexander Motin 
292831f5dcfSAlexander Motin 	if (slot->sc->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
293831f5dcfSAlexander Motin 		if (!(RD4(slot, SDHCI_PRESENT_STATE) &
294831f5dcfSAlexander Motin 			SDHCI_CARD_PRESENT))
295831f5dcfSAlexander Motin 			return;
296831f5dcfSAlexander Motin 	}
297831f5dcfSAlexander Motin 
298831f5dcfSAlexander Motin 	/* Some controllers need this kick or reset won't work. */
299831f5dcfSAlexander Motin 	if ((mask & SDHCI_RESET_ALL) == 0 &&
300831f5dcfSAlexander Motin 	    (slot->sc->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)) {
301831f5dcfSAlexander Motin 		uint32_t clock;
302831f5dcfSAlexander Motin 
303831f5dcfSAlexander Motin 		/* This is to force an update */
304831f5dcfSAlexander Motin 		clock = slot->clock;
305831f5dcfSAlexander Motin 		slot->clock = 0;
306831f5dcfSAlexander Motin 		sdhci_set_clock(slot, clock);
307831f5dcfSAlexander Motin 	}
308831f5dcfSAlexander Motin 
309831f5dcfSAlexander Motin 	WR1(slot, SDHCI_SOFTWARE_RESET, mask);
310831f5dcfSAlexander Motin 
311d8208d9eSAlexander Motin 	if (mask & SDHCI_RESET_ALL) {
312831f5dcfSAlexander Motin 		slot->clock = 0;
313d8208d9eSAlexander Motin 		slot->power = 0;
314d8208d9eSAlexander Motin 	}
315831f5dcfSAlexander Motin 
316831f5dcfSAlexander Motin 	/* Wait max 100 ms */
317831f5dcfSAlexander Motin 	timeout = 100;
318831f5dcfSAlexander Motin 	/* Controller clears the bits when it's done */
319831f5dcfSAlexander Motin 	while ((res = RD1(slot, SDHCI_SOFTWARE_RESET)) & mask) {
320831f5dcfSAlexander Motin 		if (timeout == 0) {
321831f5dcfSAlexander Motin 			slot_printf(slot,
322831f5dcfSAlexander Motin 			    "Reset 0x%x never completed - 0x%x.\n",
323831f5dcfSAlexander Motin 			    (int)mask, (int)res);
324831f5dcfSAlexander Motin 			sdhci_dumpregs(slot);
325831f5dcfSAlexander Motin 			return;
326831f5dcfSAlexander Motin 		}
327831f5dcfSAlexander Motin 		timeout--;
328831f5dcfSAlexander Motin 		DELAY(1000);
329831f5dcfSAlexander Motin 	}
330831f5dcfSAlexander Motin }
331831f5dcfSAlexander Motin 
332831f5dcfSAlexander Motin static void
333831f5dcfSAlexander Motin sdhci_init(struct sdhci_slot *slot)
334831f5dcfSAlexander Motin {
335831f5dcfSAlexander Motin 
336831f5dcfSAlexander Motin 	sdhci_reset(slot, SDHCI_RESET_ALL);
337831f5dcfSAlexander Motin 
338831f5dcfSAlexander Motin 	/* Enable interrupts. */
339831f5dcfSAlexander Motin 	slot->intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
340831f5dcfSAlexander Motin 	    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
341831f5dcfSAlexander Motin 	    SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
342831f5dcfSAlexander Motin 	    SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
343831f5dcfSAlexander Motin 	    SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
344831f5dcfSAlexander Motin 	    SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE |
345831f5dcfSAlexander Motin 	    SDHCI_INT_ACMD12ERR;
346831f5dcfSAlexander Motin 	WR4(slot, SDHCI_INT_ENABLE, slot->intmask);
347831f5dcfSAlexander Motin 	WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask);
348831f5dcfSAlexander Motin }
349831f5dcfSAlexander Motin 
350831f5dcfSAlexander Motin static void
351831f5dcfSAlexander Motin sdhci_set_clock(struct sdhci_slot *slot, uint32_t clock)
352831f5dcfSAlexander Motin {
353831f5dcfSAlexander Motin 	uint32_t res;
354831f5dcfSAlexander Motin 	uint16_t clk;
355831f5dcfSAlexander Motin 	int timeout;
356831f5dcfSAlexander Motin 
357831f5dcfSAlexander Motin 	if (clock == slot->clock)
358831f5dcfSAlexander Motin 		return;
359831f5dcfSAlexander Motin 	slot->clock = clock;
360831f5dcfSAlexander Motin 
361831f5dcfSAlexander Motin 	/* Turn off the clock. */
362831f5dcfSAlexander Motin 	WR2(slot, SDHCI_CLOCK_CONTROL, 0);
363831f5dcfSAlexander Motin 	/* If no clock requested - left it so. */
364831f5dcfSAlexander Motin 	if (clock == 0)
365831f5dcfSAlexander Motin 		return;
366831f5dcfSAlexander Motin 	/* Looking for highest freq <= clock. */
367831f5dcfSAlexander Motin 	res = slot->max_clk;
368831f5dcfSAlexander Motin 	for (clk = 1; clk < 256; clk <<= 1) {
369831f5dcfSAlexander Motin 		if (res <= clock)
370831f5dcfSAlexander Motin 			break;
371831f5dcfSAlexander Motin 		res >>= 1;
372831f5dcfSAlexander Motin 	}
373831f5dcfSAlexander Motin 	/* Divider 1:1 is 0x00, 2:1 is 0x01, 256:1 is 0x80 ... */
374831f5dcfSAlexander Motin 	clk >>= 1;
375831f5dcfSAlexander Motin 	/* Now we have got divider, set it. */
376831f5dcfSAlexander Motin 	clk <<= SDHCI_DIVIDER_SHIFT;
377831f5dcfSAlexander Motin 	WR2(slot, SDHCI_CLOCK_CONTROL, clk);
378831f5dcfSAlexander Motin 	/* Enable clock. */
379831f5dcfSAlexander Motin 	clk |= SDHCI_CLOCK_INT_EN;
380831f5dcfSAlexander Motin 	WR2(slot, SDHCI_CLOCK_CONTROL, clk);
381831f5dcfSAlexander Motin 	/* Wait up to 10 ms until it stabilize. */
382831f5dcfSAlexander Motin 	timeout = 10;
383831f5dcfSAlexander Motin 	while (!((clk = RD2(slot, SDHCI_CLOCK_CONTROL))
384831f5dcfSAlexander Motin 		& SDHCI_CLOCK_INT_STABLE)) {
385831f5dcfSAlexander Motin 		if (timeout == 0) {
386831f5dcfSAlexander Motin 			slot_printf(slot,
387831f5dcfSAlexander Motin 			    "Internal clock never stabilised.\n");
388831f5dcfSAlexander Motin 			sdhci_dumpregs(slot);
389831f5dcfSAlexander Motin 			return;
390831f5dcfSAlexander Motin 		}
391831f5dcfSAlexander Motin 		timeout--;
392831f5dcfSAlexander Motin 		DELAY(1000);
393831f5dcfSAlexander Motin 	}
394831f5dcfSAlexander Motin 	/* Pass clock signal to the bus. */
395831f5dcfSAlexander Motin 	clk |= SDHCI_CLOCK_CARD_EN;
396831f5dcfSAlexander Motin 	WR2(slot, SDHCI_CLOCK_CONTROL, clk);
397831f5dcfSAlexander Motin }
398831f5dcfSAlexander Motin 
399831f5dcfSAlexander Motin static void
400831f5dcfSAlexander Motin sdhci_set_power(struct sdhci_slot *slot, u_char power)
401831f5dcfSAlexander Motin {
402831f5dcfSAlexander Motin 	uint8_t pwr;
403831f5dcfSAlexander Motin 
404831f5dcfSAlexander Motin 	if (slot->power == power)
405831f5dcfSAlexander Motin 		return;
406831f5dcfSAlexander Motin 	slot->power = power;
407831f5dcfSAlexander Motin 
408831f5dcfSAlexander Motin 	/* Turn off the power. */
409831f5dcfSAlexander Motin 	pwr = 0;
410831f5dcfSAlexander Motin 	WR1(slot, SDHCI_POWER_CONTROL, pwr);
411831f5dcfSAlexander Motin 	/* If power down requested - left it so. */
412831f5dcfSAlexander Motin 	if (power == 0)
413831f5dcfSAlexander Motin 		return;
414831f5dcfSAlexander Motin 	/* Set voltage. */
415831f5dcfSAlexander Motin 	switch (1 << power) {
416831f5dcfSAlexander Motin 	case MMC_OCR_LOW_VOLTAGE:
417831f5dcfSAlexander Motin 		pwr |= SDHCI_POWER_180;
418831f5dcfSAlexander Motin 		break;
419831f5dcfSAlexander Motin 	case MMC_OCR_290_300:
420831f5dcfSAlexander Motin 	case MMC_OCR_300_310:
421831f5dcfSAlexander Motin 		pwr |= SDHCI_POWER_300;
422831f5dcfSAlexander Motin 		break;
423831f5dcfSAlexander Motin 	case MMC_OCR_320_330:
424831f5dcfSAlexander Motin 	case MMC_OCR_330_340:
425831f5dcfSAlexander Motin 		pwr |= SDHCI_POWER_330;
426831f5dcfSAlexander Motin 		break;
427831f5dcfSAlexander Motin 	}
428831f5dcfSAlexander Motin 	WR1(slot, SDHCI_POWER_CONTROL, pwr);
429831f5dcfSAlexander Motin 	/* Turn on the power. */
430831f5dcfSAlexander Motin 	pwr |= SDHCI_POWER_ON;
431831f5dcfSAlexander Motin 	WR1(slot, SDHCI_POWER_CONTROL, pwr);
432831f5dcfSAlexander Motin }
433831f5dcfSAlexander Motin 
434831f5dcfSAlexander Motin static void
435831f5dcfSAlexander Motin sdhci_read_block_pio(struct sdhci_slot *slot)
436831f5dcfSAlexander Motin {
437831f5dcfSAlexander Motin 	uint32_t data;
438831f5dcfSAlexander Motin 	char *buffer;
439831f5dcfSAlexander Motin 	size_t left;
440831f5dcfSAlexander Motin 
441831f5dcfSAlexander Motin 	buffer = slot->curcmd->data->data;
442831f5dcfSAlexander Motin 	buffer += slot->offset;
443831f5dcfSAlexander Motin 	/* Transfer one block at a time. */
444831f5dcfSAlexander Motin 	left = min(512, slot->curcmd->data->len - slot->offset);
445831f5dcfSAlexander Motin 	slot->offset += left;
446831f5dcfSAlexander Motin 
447831f5dcfSAlexander Motin 	/* If we are too fast, broken controllers return zeroes. */
448831f5dcfSAlexander Motin 	if (slot->sc->quirks & SDHCI_QUIRK_BROKEN_TIMINGS)
449831f5dcfSAlexander Motin 		DELAY(10);
450831f5dcfSAlexander Motin 	/* Handle unalligned and alligned buffer cases. */
451831f5dcfSAlexander Motin 	if ((intptr_t)buffer & 3) {
452831f5dcfSAlexander Motin 		while (left > 3) {
453831f5dcfSAlexander Motin 			data = RD4(slot, SDHCI_BUFFER);
454831f5dcfSAlexander Motin 			buffer[0] = data;
455831f5dcfSAlexander Motin 			buffer[1] = (data >> 8);
456831f5dcfSAlexander Motin 			buffer[2] = (data >> 16);
457831f5dcfSAlexander Motin 			buffer[3] = (data >> 24);
458831f5dcfSAlexander Motin 			buffer += 4;
459831f5dcfSAlexander Motin 			left -= 4;
460831f5dcfSAlexander Motin 		}
461831f5dcfSAlexander Motin 	} else {
462831f5dcfSAlexander Motin 		bus_read_multi_stream_4(slot->mem_res, SDHCI_BUFFER,
463831f5dcfSAlexander Motin 		    (uint32_t *)buffer, left >> 2);
464831f5dcfSAlexander Motin 		left &= 3;
465831f5dcfSAlexander Motin 	}
466831f5dcfSAlexander Motin 	/* Handle uneven size case. */
467831f5dcfSAlexander Motin 	if (left > 0) {
468831f5dcfSAlexander Motin 		data = RD4(slot, SDHCI_BUFFER);
469831f5dcfSAlexander Motin 		while (left > 0) {
470831f5dcfSAlexander Motin 			*(buffer++) = data;
471831f5dcfSAlexander Motin 			data >>= 8;
472831f5dcfSAlexander Motin 			left--;
473831f5dcfSAlexander Motin 		}
474831f5dcfSAlexander Motin 	}
475831f5dcfSAlexander Motin }
476831f5dcfSAlexander Motin 
477831f5dcfSAlexander Motin static void
478831f5dcfSAlexander Motin sdhci_write_block_pio(struct sdhci_slot *slot)
479831f5dcfSAlexander Motin {
480831f5dcfSAlexander Motin 	uint32_t data = 0;
481831f5dcfSAlexander Motin 	char *buffer;
482831f5dcfSAlexander Motin 	size_t left;
483831f5dcfSAlexander Motin 
484831f5dcfSAlexander Motin 	buffer = slot->curcmd->data->data;
485831f5dcfSAlexander Motin 	buffer += slot->offset;
486831f5dcfSAlexander Motin 	/* Transfer one block at a time. */
487831f5dcfSAlexander Motin 	left = min(512, slot->curcmd->data->len - slot->offset);
488831f5dcfSAlexander Motin 	slot->offset += left;
489831f5dcfSAlexander Motin 
490831f5dcfSAlexander Motin 	/* Handle unalligned and alligned buffer cases. */
491831f5dcfSAlexander Motin 	if ((intptr_t)buffer & 3) {
492831f5dcfSAlexander Motin 		while (left > 3) {
493831f5dcfSAlexander Motin 			data = buffer[0] +
494831f5dcfSAlexander Motin 			    (buffer[1] << 8) +
495831f5dcfSAlexander Motin 			    (buffer[2] << 16) +
496831f5dcfSAlexander Motin 			    (buffer[3] << 24);
497831f5dcfSAlexander Motin 			left -= 4;
498831f5dcfSAlexander Motin 			buffer += 4;
499831f5dcfSAlexander Motin 			WR4(slot, SDHCI_BUFFER, data);
500831f5dcfSAlexander Motin 		}
501831f5dcfSAlexander Motin 	} else {
502831f5dcfSAlexander Motin 		bus_write_multi_stream_4(slot->mem_res, SDHCI_BUFFER,
503831f5dcfSAlexander Motin 		    (uint32_t *)buffer, left >> 2);
504831f5dcfSAlexander Motin 		left &= 3;
505831f5dcfSAlexander Motin 	}
506831f5dcfSAlexander Motin 	/* Handle uneven size case. */
507831f5dcfSAlexander Motin 	if (left > 0) {
508831f5dcfSAlexander Motin 		while (left > 0) {
509831f5dcfSAlexander Motin 			data <<= 8;
510831f5dcfSAlexander Motin 			data += *(buffer++);
511831f5dcfSAlexander Motin 			left--;
512831f5dcfSAlexander Motin 		}
513831f5dcfSAlexander Motin 		WR4(slot, SDHCI_BUFFER, data);
514831f5dcfSAlexander Motin 	}
515831f5dcfSAlexander Motin }
516831f5dcfSAlexander Motin 
517831f5dcfSAlexander Motin static void
518831f5dcfSAlexander Motin sdhci_transfer_pio(struct sdhci_slot *slot)
519831f5dcfSAlexander Motin {
520831f5dcfSAlexander Motin 
521831f5dcfSAlexander Motin 	/* Read as many blocks as possible. */
522831f5dcfSAlexander Motin 	if (slot->curcmd->data->flags & MMC_DATA_READ) {
523831f5dcfSAlexander Motin 		while (RD4(slot, SDHCI_PRESENT_STATE) &
524831f5dcfSAlexander Motin 		    SDHCI_DATA_AVAILABLE) {
525831f5dcfSAlexander Motin 			sdhci_read_block_pio(slot);
526831f5dcfSAlexander Motin 			if (slot->offset >= slot->curcmd->data->len)
527831f5dcfSAlexander Motin 				break;
528831f5dcfSAlexander Motin 		}
529831f5dcfSAlexander Motin 	} else {
530831f5dcfSAlexander Motin 		while (RD4(slot, SDHCI_PRESENT_STATE) &
531831f5dcfSAlexander Motin 		    SDHCI_SPACE_AVAILABLE) {
532831f5dcfSAlexander Motin 			sdhci_write_block_pio(slot);
533831f5dcfSAlexander Motin 			if (slot->offset >= slot->curcmd->data->len)
534831f5dcfSAlexander Motin 				break;
535831f5dcfSAlexander Motin 		}
536831f5dcfSAlexander Motin 	}
537831f5dcfSAlexander Motin }
538831f5dcfSAlexander Motin 
539831f5dcfSAlexander Motin static void
540831f5dcfSAlexander Motin sdhci_card_delay(void *arg)
541831f5dcfSAlexander Motin {
542831f5dcfSAlexander Motin 	struct sdhci_slot *slot = arg;
543831f5dcfSAlexander Motin 
544831f5dcfSAlexander Motin 	taskqueue_enqueue(taskqueue_swi_giant, &slot->card_task);
545831f5dcfSAlexander Motin }
546831f5dcfSAlexander Motin 
547831f5dcfSAlexander Motin static void
548831f5dcfSAlexander Motin sdhci_card_task(void *arg, int pending)
549831f5dcfSAlexander Motin {
550831f5dcfSAlexander Motin 	struct sdhci_slot *slot = arg;
551831f5dcfSAlexander Motin 
552831f5dcfSAlexander Motin 	SDHCI_LOCK(slot);
553831f5dcfSAlexander Motin 	if (RD4(slot, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT) {
554831f5dcfSAlexander Motin 		if (slot->dev == NULL) {
555831f5dcfSAlexander Motin 			/* If card is present - attach mmc bus. */
556831f5dcfSAlexander Motin 			slot->dev = device_add_child(slot->sc->dev, "mmc", -1);
557831f5dcfSAlexander Motin 			device_set_ivars(slot->dev, slot);
558831f5dcfSAlexander Motin 			SDHCI_UNLOCK(slot);
559831f5dcfSAlexander Motin 			device_probe_and_attach(slot->dev);
560831f5dcfSAlexander Motin 		} else
561831f5dcfSAlexander Motin 			SDHCI_UNLOCK(slot);
562831f5dcfSAlexander Motin 	} else {
563831f5dcfSAlexander Motin 		if (slot->dev != NULL) {
564831f5dcfSAlexander Motin 			/* If no card present - detach mmc bus. */
565831f5dcfSAlexander Motin 			device_t d = slot->dev;
566831f5dcfSAlexander Motin 			slot->dev = NULL;
567831f5dcfSAlexander Motin 			SDHCI_UNLOCK(slot);
568831f5dcfSAlexander Motin 			device_delete_child(slot->sc->dev, d);
569831f5dcfSAlexander Motin 		} else
570831f5dcfSAlexander Motin 			SDHCI_UNLOCK(slot);
571831f5dcfSAlexander Motin 	}
572831f5dcfSAlexander Motin }
573831f5dcfSAlexander Motin 
574831f5dcfSAlexander Motin static int
575831f5dcfSAlexander Motin sdhci_probe(device_t dev)
576831f5dcfSAlexander Motin {
577831f5dcfSAlexander Motin 	uint32_t model;
578831f5dcfSAlexander Motin 	uint16_t subvendor;
579831f5dcfSAlexander Motin 	uint8_t class, subclass;
580831f5dcfSAlexander Motin 	int i, result;
581831f5dcfSAlexander Motin 
582831f5dcfSAlexander Motin 	model = (uint32_t)pci_get_device(dev) << 16;
583831f5dcfSAlexander Motin 	model |= (uint32_t)pci_get_vendor(dev) & 0x0000ffff;
584831f5dcfSAlexander Motin 	subvendor = pci_get_subvendor(dev);
585831f5dcfSAlexander Motin 	class = pci_get_class(dev);
586831f5dcfSAlexander Motin 	subclass = pci_get_subclass(dev);
587831f5dcfSAlexander Motin 
588831f5dcfSAlexander Motin 	result = ENXIO;
589831f5dcfSAlexander Motin 	for (i = 0; sdhci_devices[i].model != 0; i++) {
590831f5dcfSAlexander Motin 		if (sdhci_devices[i].model == model &&
591831f5dcfSAlexander Motin 		    (sdhci_devices[i].subvendor == 0xffff ||
592831f5dcfSAlexander Motin 		    sdhci_devices[i].subvendor == subvendor)) {
593831f5dcfSAlexander Motin 			device_set_desc(dev, sdhci_devices[i].desc);
594831f5dcfSAlexander Motin 			result = BUS_PROBE_DEFAULT;
595831f5dcfSAlexander Motin 			break;
596831f5dcfSAlexander Motin 		}
597831f5dcfSAlexander Motin 	}
598831f5dcfSAlexander Motin 	if (result == ENXIO && class == PCIC_BASEPERIPH &&
599831f5dcfSAlexander Motin 	    subclass == PCIS_BASEPERIPH_SDHC) {
600831f5dcfSAlexander Motin 		device_set_desc(dev, "Generic SD HCI");
601831f5dcfSAlexander Motin 		result = BUS_PROBE_GENERIC;
602831f5dcfSAlexander Motin 	}
603831f5dcfSAlexander Motin 
604831f5dcfSAlexander Motin 	return (result);
605831f5dcfSAlexander Motin }
606831f5dcfSAlexander Motin 
607831f5dcfSAlexander Motin static int
608831f5dcfSAlexander Motin sdhci_attach(device_t dev)
609831f5dcfSAlexander Motin {
610831f5dcfSAlexander Motin 	struct sdhci_softc *sc = device_get_softc(dev);
611831f5dcfSAlexander Motin 	uint32_t model;
612831f5dcfSAlexander Motin 	uint16_t subvendor;
613831f5dcfSAlexander Motin 	uint8_t class, subclass, progif;
614831f5dcfSAlexander Motin 	int err, slots, bar, i;
615831f5dcfSAlexander Motin 
616831f5dcfSAlexander Motin 	sc->dev = dev;
617831f5dcfSAlexander Motin 	model = (uint32_t)pci_get_device(dev) << 16;
618831f5dcfSAlexander Motin 	model |= (uint32_t)pci_get_vendor(dev) & 0x0000ffff;
619831f5dcfSAlexander Motin 	subvendor = pci_get_subvendor(dev);
620831f5dcfSAlexander Motin 	class = pci_get_class(dev);
621831f5dcfSAlexander Motin 	subclass = pci_get_subclass(dev);
622831f5dcfSAlexander Motin 	progif = pci_get_progif(dev);
623831f5dcfSAlexander Motin 	/* Apply chip specific quirks. */
624831f5dcfSAlexander Motin 	for (i = 0; sdhci_devices[i].model != 0; i++) {
625831f5dcfSAlexander Motin 		if (sdhci_devices[i].model == model &&
626831f5dcfSAlexander Motin 		    (sdhci_devices[i].subvendor == 0xffff ||
627831f5dcfSAlexander Motin 		    sdhci_devices[i].subvendor == subvendor)) {
628831f5dcfSAlexander Motin 			sc->quirks = sdhci_devices[i].quirks;
629831f5dcfSAlexander Motin 			break;
630831f5dcfSAlexander Motin 		}
631831f5dcfSAlexander Motin 	}
632831f5dcfSAlexander Motin 	/* Read slots info from PCI registers. */
633831f5dcfSAlexander Motin 	slots = pci_read_config(dev, PCI_SLOT_INFO, 1);
634831f5dcfSAlexander Motin 	bar = PCI_SLOT_INFO_FIRST_BAR(slots);
635831f5dcfSAlexander Motin 	slots = PCI_SLOT_INFO_SLOTS(slots);
636831f5dcfSAlexander Motin 	if (slots > 6 || bar > 5) {
637831f5dcfSAlexander Motin 		device_printf(dev, "Incorrect slots information (%d, %d).\n",
638831f5dcfSAlexander Motin 		    slots, bar);
639831f5dcfSAlexander Motin 		return (EINVAL);
640831f5dcfSAlexander Motin 	}
641831f5dcfSAlexander Motin 	/* Allocate IRQ. */
642831f5dcfSAlexander Motin 	sc->irq_rid = 0;
643831f5dcfSAlexander Motin 	sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->irq_rid,
644831f5dcfSAlexander Motin 	    RF_SHAREABLE | RF_ACTIVE);
645831f5dcfSAlexander Motin 	if (sc->irq_res == NULL) {
646831f5dcfSAlexander Motin 		device_printf(dev, "Can't allocate IRQ\n");
647831f5dcfSAlexander Motin 		return (ENOMEM);
648831f5dcfSAlexander Motin 	}
649831f5dcfSAlexander Motin 	/* Scan all slots. */
650831f5dcfSAlexander Motin 	for (i = 0; i < slots; i++) {
651831f5dcfSAlexander Motin 		struct sdhci_slot *slot = &sc->slots[sc->num_slots];
652831f5dcfSAlexander Motin 		uint32_t caps;
653831f5dcfSAlexander Motin 
654831f5dcfSAlexander Motin 		SDHCI_LOCK_INIT(slot);
655831f5dcfSAlexander Motin 		slot->sc = sc;
656831f5dcfSAlexander Motin 		slot->num = sc->num_slots;
657831f5dcfSAlexander Motin 		/* Allocate memory. */
658831f5dcfSAlexander Motin 		slot->mem_rid = PCIR_BAR(bar + i);
659831f5dcfSAlexander Motin 		slot->mem_res = bus_alloc_resource(dev,
660831f5dcfSAlexander Motin 		    SYS_RES_MEMORY, &slot->mem_rid, 0ul, ~0ul, 0x100, RF_ACTIVE);
661831f5dcfSAlexander Motin 		if (slot->mem_res == NULL) {
662831f5dcfSAlexander Motin 			device_printf(dev, "Can't allocate memory\n");
663831f5dcfSAlexander Motin 			SDHCI_LOCK_DESTROY(slot);
664831f5dcfSAlexander Motin 			continue;
665831f5dcfSAlexander Motin 		}
666831f5dcfSAlexander Motin 		/* Allocate DMA tag. */
667831f5dcfSAlexander Motin 		err = bus_dma_tag_create(bus_get_dma_tag(dev),
668831f5dcfSAlexander Motin 		    DMA_BLOCK_SIZE, 0, BUS_SPACE_MAXADDR_32BIT,
669831f5dcfSAlexander Motin 		    BUS_SPACE_MAXADDR, NULL, NULL,
670831f5dcfSAlexander Motin 		    DMA_BLOCK_SIZE, 1, DMA_BLOCK_SIZE,
671831f5dcfSAlexander Motin 		    BUS_DMA_ALLOCNOW, NULL, NULL,
672831f5dcfSAlexander Motin 		    &slot->dmatag);
673831f5dcfSAlexander Motin 		if (err != 0) {
674831f5dcfSAlexander Motin 			device_printf(dev, "Can't create DMA tag\n");
675831f5dcfSAlexander Motin 			SDHCI_LOCK_DESTROY(slot);
676831f5dcfSAlexander Motin 			continue;
677831f5dcfSAlexander Motin 		}
678831f5dcfSAlexander Motin 		/* Allocate DMA memory. */
679831f5dcfSAlexander Motin 		err = bus_dmamem_alloc(slot->dmatag, (void **)&slot->dmamem,
680831f5dcfSAlexander Motin 		    BUS_DMA_NOWAIT, &slot->dmamap);
681831f5dcfSAlexander Motin 		if (err != 0) {
682831f5dcfSAlexander Motin 			device_printf(dev, "Can't alloc DMA memory\n");
683831f5dcfSAlexander Motin 			SDHCI_LOCK_DESTROY(slot);
684831f5dcfSAlexander Motin 			continue;
685831f5dcfSAlexander Motin 		}
686831f5dcfSAlexander Motin 		/* Map the memory. */
687831f5dcfSAlexander Motin 		err = bus_dmamap_load(slot->dmatag, slot->dmamap,
688831f5dcfSAlexander Motin 		    (void *)slot->dmamem, DMA_BLOCK_SIZE,
689831f5dcfSAlexander Motin 		    sdhci_getaddr, &slot->paddr, 0);
690831f5dcfSAlexander Motin 		if (err != 0 || slot->paddr == 0) {
691831f5dcfSAlexander Motin 			device_printf(dev, "Can't load DMA memory\n");
692831f5dcfSAlexander Motin 			SDHCI_LOCK_DESTROY(slot);
693831f5dcfSAlexander Motin 			continue;
694831f5dcfSAlexander Motin 		}
695831f5dcfSAlexander Motin 		/* Initialize slot. */
696831f5dcfSAlexander Motin 		sdhci_init(slot);
697831f5dcfSAlexander Motin 		caps = RD4(slot, SDHCI_CAPABILITIES);
698831f5dcfSAlexander Motin 		/* Calculate base clock frequency. */
699831f5dcfSAlexander Motin 		slot->max_clk =
700831f5dcfSAlexander Motin 			(caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
701831f5dcfSAlexander Motin 		if (slot->max_clk == 0) {
702831f5dcfSAlexander Motin 			device_printf(dev, "Hardware doesn't specify base clock "
703831f5dcfSAlexander Motin 			    "frequency.\n");
704831f5dcfSAlexander Motin 		}
705831f5dcfSAlexander Motin 		slot->max_clk *= 1000000;
706831f5dcfSAlexander Motin 		/* Calculate timeout clock frequency. */
707831f5dcfSAlexander Motin 		slot->timeout_clk =
708831f5dcfSAlexander Motin 			(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
709831f5dcfSAlexander Motin 		if (slot->timeout_clk == 0) {
710831f5dcfSAlexander Motin 			device_printf(dev, "Hardware doesn't specify timeout clock "
711831f5dcfSAlexander Motin 			    "frequency.\n");
712831f5dcfSAlexander Motin 		}
713831f5dcfSAlexander Motin 		if (caps & SDHCI_TIMEOUT_CLK_UNIT)
714831f5dcfSAlexander Motin 			slot->timeout_clk *= 1000;
715831f5dcfSAlexander Motin 
716831f5dcfSAlexander Motin 		slot->host.f_min = slot->max_clk / 256;
717831f5dcfSAlexander Motin 		slot->host.f_max = slot->max_clk;
718831f5dcfSAlexander Motin 		slot->host.host_ocr = 0;
719831f5dcfSAlexander Motin 		if (caps & SDHCI_CAN_VDD_330)
720831f5dcfSAlexander Motin 		    slot->host.host_ocr |= MMC_OCR_320_330 | MMC_OCR_330_340;
721831f5dcfSAlexander Motin 		if (caps & SDHCI_CAN_VDD_300)
722831f5dcfSAlexander Motin 		    slot->host.host_ocr |= MMC_OCR_290_300 | MMC_OCR_300_310;
723831f5dcfSAlexander Motin 		if (caps & SDHCI_CAN_VDD_180)
724831f5dcfSAlexander Motin 		    slot->host.host_ocr |= MMC_OCR_LOW_VOLTAGE;
725831f5dcfSAlexander Motin 		if (slot->host.host_ocr == 0) {
726831f5dcfSAlexander Motin 			device_printf(dev, "Hardware doesn't report any "
727831f5dcfSAlexander Motin 			    "support voltages.\n");
728831f5dcfSAlexander Motin 		}
729831f5dcfSAlexander Motin 		slot->host.caps = MMC_CAP_4_BIT_DATA;
730831f5dcfSAlexander Motin 		if (caps & SDHCI_CAN_DO_HISPD)
731831f5dcfSAlexander Motin 			slot->host.caps |= MMC_CAP_HSPEED;
732831f5dcfSAlexander Motin 		/* Decide if we have usable DMA. */
733831f5dcfSAlexander Motin 		if (caps & SDHCI_CAN_DO_DMA)
734831f5dcfSAlexander Motin 			slot->opt |= SDHCI_HAVE_DMA;
735831f5dcfSAlexander Motin 		if (class == PCIC_BASEPERIPH &&
736831f5dcfSAlexander Motin 		    subclass == PCIS_BASEPERIPH_SDHC &&
737831f5dcfSAlexander Motin 		    progif != PCI_SDHCI_IFDMA)
738831f5dcfSAlexander Motin 			slot->opt &= ~SDHCI_HAVE_DMA;
739831f5dcfSAlexander Motin 		if (sc->quirks & SDHCI_QUIRK_BROKEN_DMA)
740831f5dcfSAlexander Motin 			slot->opt &= ~SDHCI_HAVE_DMA;
741831f5dcfSAlexander Motin 		if (sc->quirks & SDHCI_QUIRK_FORCE_DMA)
742831f5dcfSAlexander Motin 			slot->opt |= SDHCI_HAVE_DMA;
743831f5dcfSAlexander Motin 
7445b69a497SAlexander Motin 		if (bootverbose || sdhci_debug) {
745831f5dcfSAlexander Motin 			slot_printf(slot, "%uMHz%s 4bits%s%s%s %s\n",
746831f5dcfSAlexander Motin 			    slot->max_clk / 1000000,
747831f5dcfSAlexander Motin 			    (caps & SDHCI_CAN_DO_HISPD) ? " HS" : "",
748831f5dcfSAlexander Motin 			    (caps & SDHCI_CAN_VDD_330) ? " 3.3V" : "",
749831f5dcfSAlexander Motin 			    (caps & SDHCI_CAN_VDD_300) ? " 3.0V" : "",
750831f5dcfSAlexander Motin 			    (caps & SDHCI_CAN_VDD_180) ? " 1.8V" : "",
751831f5dcfSAlexander Motin 			    (slot->opt & SDHCI_HAVE_DMA) ? "DMA" : "PIO");
752831f5dcfSAlexander Motin 			sdhci_dumpregs(slot);
753831f5dcfSAlexander Motin 		}
754831f5dcfSAlexander Motin 
755831f5dcfSAlexander Motin 		TASK_INIT(&slot->card_task, 0, sdhci_card_task, slot);
756831f5dcfSAlexander Motin 		callout_init(&slot->card_callout, 1);
757831f5dcfSAlexander Motin 		sc->num_slots++;
758831f5dcfSAlexander Motin 	}
759831f5dcfSAlexander Motin 	device_printf(dev, "%d slot(s) allocated\n", sc->num_slots);
760831f5dcfSAlexander Motin 	/* Activate the interrupt */
761831f5dcfSAlexander Motin 	err = bus_setup_intr(dev, sc->irq_res, INTR_TYPE_MISC | INTR_MPSAFE,
762831f5dcfSAlexander Motin 	    NULL, sdhci_intr, sc, &sc->intrhand);
763831f5dcfSAlexander Motin 	if (err)
764831f5dcfSAlexander Motin 		device_printf(dev, "Can't setup IRQ\n");
765831f5dcfSAlexander Motin 	pci_enable_busmaster(dev);
766831f5dcfSAlexander Motin 	/* Process cards detection. */
767831f5dcfSAlexander Motin 	for (i = 0; i < sc->num_slots; i++) {
768831f5dcfSAlexander Motin 		struct sdhci_slot *slot = &sc->slots[i];
769831f5dcfSAlexander Motin 
770831f5dcfSAlexander Motin 		sdhci_card_task(slot, 0);
771831f5dcfSAlexander Motin 	}
772831f5dcfSAlexander Motin 
773831f5dcfSAlexander Motin 	return (0);
774831f5dcfSAlexander Motin }
775831f5dcfSAlexander Motin 
776831f5dcfSAlexander Motin static int
777831f5dcfSAlexander Motin sdhci_detach(device_t dev)
778831f5dcfSAlexander Motin {
779831f5dcfSAlexander Motin 	struct sdhci_softc *sc = device_get_softc(dev);
780831f5dcfSAlexander Motin 	int i;
781831f5dcfSAlexander Motin 
782831f5dcfSAlexander Motin 	bus_teardown_intr(dev, sc->irq_res, sc->intrhand);
783831f5dcfSAlexander Motin 	bus_release_resource(dev, SYS_RES_IRQ,
784831f5dcfSAlexander Motin 	    sc->irq_rid, sc->irq_res);
785831f5dcfSAlexander Motin 
786831f5dcfSAlexander Motin 	for (i = 0; i < sc->num_slots; i++) {
787831f5dcfSAlexander Motin 		struct sdhci_slot *slot = &sc->slots[i];
788831f5dcfSAlexander Motin 		device_t d;
789831f5dcfSAlexander Motin 
790831f5dcfSAlexander Motin 		callout_drain(&slot->card_callout);
791831f5dcfSAlexander Motin 		taskqueue_drain(taskqueue_swi_giant, &slot->card_task);
792831f5dcfSAlexander Motin 
793831f5dcfSAlexander Motin 		SDHCI_LOCK(slot);
794831f5dcfSAlexander Motin 		d = slot->dev;
795831f5dcfSAlexander Motin 		slot->dev = NULL;
796831f5dcfSAlexander Motin 		SDHCI_UNLOCK(slot);
797831f5dcfSAlexander Motin 		if (d != NULL)
798831f5dcfSAlexander Motin 			device_delete_child(dev, d);
799831f5dcfSAlexander Motin 
800831f5dcfSAlexander Motin 		SDHCI_LOCK(slot);
801831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_ALL);
802831f5dcfSAlexander Motin 		SDHCI_UNLOCK(slot);
803831f5dcfSAlexander Motin 		bus_dmamap_unload(slot->dmatag, slot->dmamap);
804831f5dcfSAlexander Motin 		bus_dmamem_free(slot->dmatag, slot->dmamem, slot->dmamap);
805831f5dcfSAlexander Motin 		bus_dma_tag_destroy(slot->dmatag);
806831f5dcfSAlexander Motin 		bus_release_resource(dev, SYS_RES_MEMORY,
807831f5dcfSAlexander Motin 		    slot->mem_rid, slot->mem_res);
808831f5dcfSAlexander Motin 		SDHCI_LOCK_DESTROY(slot);
809831f5dcfSAlexander Motin 	}
810831f5dcfSAlexander Motin 	return (0);
811831f5dcfSAlexander Motin }
812831f5dcfSAlexander Motin 
813831f5dcfSAlexander Motin static int
81492bf0e27SAlexander Motin sdhci_suspend(device_t dev)
81592bf0e27SAlexander Motin {
81692bf0e27SAlexander Motin 	struct sdhci_softc *sc = device_get_softc(dev);
81792bf0e27SAlexander Motin 	int i, err;
81892bf0e27SAlexander Motin 
81992bf0e27SAlexander Motin 	err = bus_generic_suspend(dev);
82092bf0e27SAlexander Motin 	if (err)
82192bf0e27SAlexander Motin 		return (err);
82292bf0e27SAlexander Motin 	for (i = 0; i < sc->num_slots; i++)
82392bf0e27SAlexander Motin 		sdhci_reset(&sc->slots[i], SDHCI_RESET_ALL);
82492bf0e27SAlexander Motin 	return (0);
82592bf0e27SAlexander Motin }
82692bf0e27SAlexander Motin 
82792bf0e27SAlexander Motin static int
82892bf0e27SAlexander Motin sdhci_resume(device_t dev)
82992bf0e27SAlexander Motin {
83092bf0e27SAlexander Motin 	struct sdhci_softc *sc = device_get_softc(dev);
83192bf0e27SAlexander Motin 	int i;
83292bf0e27SAlexander Motin 
83392bf0e27SAlexander Motin 	for (i = 0; i < sc->num_slots; i++)
83492bf0e27SAlexander Motin 		sdhci_init(&sc->slots[i]);
83592bf0e27SAlexander Motin 	return (bus_generic_resume(dev));
83692bf0e27SAlexander Motin }
83792bf0e27SAlexander Motin 
83892bf0e27SAlexander Motin static int
839831f5dcfSAlexander Motin sdhci_update_ios(device_t brdev, device_t reqdev)
840831f5dcfSAlexander Motin {
841831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(reqdev);
842831f5dcfSAlexander Motin 	struct mmc_ios *ios = &slot->host.ios;
843831f5dcfSAlexander Motin 
844831f5dcfSAlexander Motin 	SDHCI_LOCK(slot);
845831f5dcfSAlexander Motin 	/* Do full reset on bus power down to clear from any state. */
846831f5dcfSAlexander Motin 	if (ios->power_mode == power_off) {
847831f5dcfSAlexander Motin 		WR4(slot, SDHCI_SIGNAL_ENABLE, 0);
848831f5dcfSAlexander Motin 		sdhci_init(slot);
849831f5dcfSAlexander Motin 	}
850831f5dcfSAlexander Motin 	/* Configure the bus. */
851831f5dcfSAlexander Motin 	sdhci_set_clock(slot, ios->clock);
852831f5dcfSAlexander Motin 	sdhci_set_power(slot, (ios->power_mode == power_off)?0:ios->vdd);
853831f5dcfSAlexander Motin 	if (ios->bus_width == bus_width_4)
854831f5dcfSAlexander Motin 		slot->hostctrl |= SDHCI_CTRL_4BITBUS;
855831f5dcfSAlexander Motin 	else
856831f5dcfSAlexander Motin 		slot->hostctrl &= ~SDHCI_CTRL_4BITBUS;
857831f5dcfSAlexander Motin 	if (ios->timing == bus_timing_hs)
858831f5dcfSAlexander Motin 		slot->hostctrl |= SDHCI_CTRL_HISPD;
859831f5dcfSAlexander Motin 	else
860831f5dcfSAlexander Motin 		slot->hostctrl &= ~SDHCI_CTRL_HISPD;
861831f5dcfSAlexander Motin 	WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl);
862831f5dcfSAlexander Motin 	/* Some controllers like reset after bus changes. */
863831f5dcfSAlexander Motin 	if(slot->sc->quirks & SDHCI_QUIRK_RESET_ON_IOS)
864831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
865831f5dcfSAlexander Motin 
866831f5dcfSAlexander Motin 	SDHCI_UNLOCK(slot);
867831f5dcfSAlexander Motin 	return (0);
868831f5dcfSAlexander Motin }
869831f5dcfSAlexander Motin 
870831f5dcfSAlexander Motin static void
871831f5dcfSAlexander Motin sdhci_set_transfer_mode(struct sdhci_slot *slot,
872831f5dcfSAlexander Motin 	struct mmc_data *data)
873831f5dcfSAlexander Motin {
874831f5dcfSAlexander Motin 	uint16_t mode;
875831f5dcfSAlexander Motin 
876831f5dcfSAlexander Motin 	if (data == NULL)
877831f5dcfSAlexander Motin 		return;
878831f5dcfSAlexander Motin 
879831f5dcfSAlexander Motin 	mode = SDHCI_TRNS_BLK_CNT_EN;
880831f5dcfSAlexander Motin 	if (data->len > 512)
881831f5dcfSAlexander Motin 		mode |= SDHCI_TRNS_MULTI;
882831f5dcfSAlexander Motin 	if (data->flags & MMC_DATA_READ)
883831f5dcfSAlexander Motin 		mode |= SDHCI_TRNS_READ;
884831f5dcfSAlexander Motin 	if (slot->req->stop)
885831f5dcfSAlexander Motin 		mode |= SDHCI_TRNS_ACMD12;
886831f5dcfSAlexander Motin 	if (slot->flags & SDHCI_USE_DMA)
887831f5dcfSAlexander Motin 		mode |= SDHCI_TRNS_DMA;
888831f5dcfSAlexander Motin 
889831f5dcfSAlexander Motin 	WR2(slot, SDHCI_TRANSFER_MODE, mode);
890831f5dcfSAlexander Motin }
891831f5dcfSAlexander Motin 
892831f5dcfSAlexander Motin static void
893831f5dcfSAlexander Motin sdhci_start_command(struct sdhci_slot *slot, struct mmc_command *cmd)
894831f5dcfSAlexander Motin {
895831f5dcfSAlexander Motin 	struct mmc_request *req = slot->req;
896831f5dcfSAlexander Motin 	int flags, timeout;
897831f5dcfSAlexander Motin 	uint32_t mask, state;
898831f5dcfSAlexander Motin 
899831f5dcfSAlexander Motin 	slot->curcmd = cmd;
900831f5dcfSAlexander Motin 	slot->cmd_done = 0;
901831f5dcfSAlexander Motin 
902831f5dcfSAlexander Motin 	cmd->error = MMC_ERR_NONE;
903831f5dcfSAlexander Motin 
904831f5dcfSAlexander Motin 	/* This flags combination is not supported by controller. */
905831f5dcfSAlexander Motin 	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
906831f5dcfSAlexander Motin 		slot_printf(slot, "Unsupported response type!\n");
907831f5dcfSAlexander Motin 		cmd->error = MMC_ERR_FAILED;
908831f5dcfSAlexander Motin 		slot->req = NULL;
909831f5dcfSAlexander Motin 		slot->curcmd = NULL;
910831f5dcfSAlexander Motin 		req->done(req);
911831f5dcfSAlexander Motin 		return;
912831f5dcfSAlexander Motin 	}
913831f5dcfSAlexander Motin 
914831f5dcfSAlexander Motin 	/* Read controller present state. */
915831f5dcfSAlexander Motin 	state = RD4(slot, SDHCI_PRESENT_STATE);
916d8208d9eSAlexander Motin 	/* Do not issue command if there is no card, clock or power.
917d8208d9eSAlexander Motin 	 * Controller will not detect timeout without clock active. */
918d8208d9eSAlexander Motin 	if ((state & SDHCI_CARD_PRESENT) == 0 ||
919d8208d9eSAlexander Motin 	    slot->power == 0 ||
920d8208d9eSAlexander Motin 	    slot->clock == 0) {
921831f5dcfSAlexander Motin 		cmd->error = MMC_ERR_FAILED;
922831f5dcfSAlexander Motin 		slot->req = NULL;
923831f5dcfSAlexander Motin 		slot->curcmd = NULL;
924831f5dcfSAlexander Motin 		req->done(req);
925831f5dcfSAlexander Motin 		return;
926831f5dcfSAlexander Motin 	}
927831f5dcfSAlexander Motin 	/* Always wait for free CMD bus. */
928831f5dcfSAlexander Motin 	mask = SDHCI_CMD_INHIBIT;
929831f5dcfSAlexander Motin 	/* Wait for free DAT if we have data or busy signal. */
930831f5dcfSAlexander Motin 	if (cmd->data || (cmd->flags & MMC_RSP_BUSY))
931831f5dcfSAlexander Motin 		mask |= SDHCI_DAT_INHIBIT;
932831f5dcfSAlexander Motin 	/* We shouldn't wait for DAT for stop commands. */
933831f5dcfSAlexander Motin 	if (cmd == slot->req->stop)
934831f5dcfSAlexander Motin 		mask &= ~SDHCI_DAT_INHIBIT;
935831f5dcfSAlexander Motin 	/* Wait for bus no more then 10 ms. */
936831f5dcfSAlexander Motin 	timeout = 10;
937831f5dcfSAlexander Motin 	while (state & mask) {
938831f5dcfSAlexander Motin 		if (timeout == 0) {
939831f5dcfSAlexander Motin 			slot_printf(slot, "Controller never released "
940831f5dcfSAlexander Motin 			    "inhibit bit(s).\n");
941831f5dcfSAlexander Motin 			sdhci_dumpregs(slot);
942831f5dcfSAlexander Motin 			cmd->error = MMC_ERR_FAILED;
943831f5dcfSAlexander Motin 			slot->req = NULL;
944831f5dcfSAlexander Motin 			slot->curcmd = NULL;
945831f5dcfSAlexander Motin 			req->done(req);
946831f5dcfSAlexander Motin 			return;
947831f5dcfSAlexander Motin 		}
948831f5dcfSAlexander Motin 		timeout--;
949831f5dcfSAlexander Motin 		DELAY(1000);
950831f5dcfSAlexander Motin 		state = RD4(slot, SDHCI_PRESENT_STATE);
951831f5dcfSAlexander Motin 	}
952831f5dcfSAlexander Motin 
953831f5dcfSAlexander Motin 	/* Prepare command flags. */
954831f5dcfSAlexander Motin 	if (!(cmd->flags & MMC_RSP_PRESENT))
955831f5dcfSAlexander Motin 		flags = SDHCI_CMD_RESP_NONE;
956831f5dcfSAlexander Motin 	else if (cmd->flags & MMC_RSP_136)
957831f5dcfSAlexander Motin 		flags = SDHCI_CMD_RESP_LONG;
958831f5dcfSAlexander Motin 	else if (cmd->flags & MMC_RSP_BUSY)
959831f5dcfSAlexander Motin 		flags = SDHCI_CMD_RESP_SHORT_BUSY;
960831f5dcfSAlexander Motin 	else
961831f5dcfSAlexander Motin 		flags = SDHCI_CMD_RESP_SHORT;
962831f5dcfSAlexander Motin 	if (cmd->flags & MMC_RSP_CRC)
963831f5dcfSAlexander Motin 		flags |= SDHCI_CMD_CRC;
964831f5dcfSAlexander Motin 	if (cmd->flags & MMC_RSP_OPCODE)
965831f5dcfSAlexander Motin 		flags |= SDHCI_CMD_INDEX;
966831f5dcfSAlexander Motin 	if (cmd->data)
967831f5dcfSAlexander Motin 		flags |= SDHCI_CMD_DATA;
968831f5dcfSAlexander Motin 	if (cmd->opcode == MMC_STOP_TRANSMISSION)
969831f5dcfSAlexander Motin 		flags |= SDHCI_CMD_TYPE_ABORT;
970831f5dcfSAlexander Motin 	/* Prepare data. */
971831f5dcfSAlexander Motin 	sdhci_start_data(slot, cmd->data);
972831f5dcfSAlexander Motin 	/*
973831f5dcfSAlexander Motin 	 * Interrupt aggregation: To reduce total number of interrupts
974831f5dcfSAlexander Motin 	 * group response interrupt with data interrupt when possible.
975831f5dcfSAlexander Motin 	 * If there going to be data interrupt, mask response one.
976831f5dcfSAlexander Motin 	 */
977831f5dcfSAlexander Motin 	if (slot->data_done == 0) {
978831f5dcfSAlexander Motin 		WR4(slot, SDHCI_SIGNAL_ENABLE,
979831f5dcfSAlexander Motin 		    slot->intmask &= ~SDHCI_INT_RESPONSE);
980831f5dcfSAlexander Motin 	}
981831f5dcfSAlexander Motin 	/* Set command argument. */
982831f5dcfSAlexander Motin 	WR4(slot, SDHCI_ARGUMENT, cmd->arg);
983831f5dcfSAlexander Motin 	/* Set data transfer mode. */
984831f5dcfSAlexander Motin 	sdhci_set_transfer_mode(slot, cmd->data);
985831f5dcfSAlexander Motin 	/* Set command flags. */
986831f5dcfSAlexander Motin 	WR1(slot, SDHCI_COMMAND_FLAGS, flags);
987831f5dcfSAlexander Motin 	/* Start command. */
988831f5dcfSAlexander Motin 	WR1(slot, SDHCI_COMMAND, cmd->opcode);
989831f5dcfSAlexander Motin }
990831f5dcfSAlexander Motin 
991831f5dcfSAlexander Motin static void
992831f5dcfSAlexander Motin sdhci_finish_command(struct sdhci_slot *slot)
993831f5dcfSAlexander Motin {
994831f5dcfSAlexander Motin 	int i;
995831f5dcfSAlexander Motin 
996831f5dcfSAlexander Motin 	slot->cmd_done = 1;
997831f5dcfSAlexander Motin 	/* Interrupt aggregation: Restore command interrupt.
998831f5dcfSAlexander Motin 	 * Main restore point for the case when command interrupt
999831f5dcfSAlexander Motin 	 * happened first. */
1000831f5dcfSAlexander Motin 	WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask |= SDHCI_INT_RESPONSE);
1001831f5dcfSAlexander Motin 	/* In case of error - reset host and return. */
1002831f5dcfSAlexander Motin 	if (slot->curcmd->error) {
1003831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_CMD);
1004831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_DATA);
1005831f5dcfSAlexander Motin 		sdhci_start(slot);
1006831f5dcfSAlexander Motin 		return;
1007831f5dcfSAlexander Motin 	}
1008831f5dcfSAlexander Motin 	/* If command has response - fetch it. */
1009831f5dcfSAlexander Motin 	if (slot->curcmd->flags & MMC_RSP_PRESENT) {
1010831f5dcfSAlexander Motin 		if (slot->curcmd->flags & MMC_RSP_136) {
1011831f5dcfSAlexander Motin 			/* CRC is stripped so we need one byte shift. */
1012831f5dcfSAlexander Motin 			uint8_t extra = 0;
1013831f5dcfSAlexander Motin 			for (i = 0; i < 4; i++) {
1014831f5dcfSAlexander Motin 				uint32_t val = RD4(slot, SDHCI_RESPONSE + i * 4);
1015831f5dcfSAlexander Motin 				slot->curcmd->resp[3 - i] = (val << 8) + extra;
1016831f5dcfSAlexander Motin 				extra = val >> 24;
1017831f5dcfSAlexander Motin 			}
1018831f5dcfSAlexander Motin 		} else
1019831f5dcfSAlexander Motin 			slot->curcmd->resp[0] = RD4(slot, SDHCI_RESPONSE);
1020831f5dcfSAlexander Motin 	}
1021831f5dcfSAlexander Motin 	/* If data ready - finish. */
1022831f5dcfSAlexander Motin 	if (slot->data_done)
1023831f5dcfSAlexander Motin 		sdhci_start(slot);
1024831f5dcfSAlexander Motin }
1025831f5dcfSAlexander Motin 
1026831f5dcfSAlexander Motin static void
1027831f5dcfSAlexander Motin sdhci_start_data(struct sdhci_slot *slot, struct mmc_data *data)
1028831f5dcfSAlexander Motin {
1029831f5dcfSAlexander Motin 	uint32_t target_timeout, current_timeout;
1030831f5dcfSAlexander Motin 	uint8_t div;
1031831f5dcfSAlexander Motin 
1032831f5dcfSAlexander Motin 	if (data == NULL && (slot->curcmd->flags & MMC_RSP_BUSY) == 0) {
1033831f5dcfSAlexander Motin 		slot->data_done = 1;
1034831f5dcfSAlexander Motin 		return;
1035831f5dcfSAlexander Motin 	}
1036831f5dcfSAlexander Motin 
1037831f5dcfSAlexander Motin 	slot->data_done = 0;
1038831f5dcfSAlexander Motin 
1039831f5dcfSAlexander Motin 	/* Calculate and set data timeout.*/
1040831f5dcfSAlexander Motin 	/* XXX: We should have this from mmc layer, now assume 1 sec. */
1041831f5dcfSAlexander Motin 	target_timeout = 1000000;
1042831f5dcfSAlexander Motin 	div = 0;
1043831f5dcfSAlexander Motin 	current_timeout = (1 << 13) * 1000 / slot->timeout_clk;
1044831f5dcfSAlexander Motin 	while (current_timeout < target_timeout) {
1045831f5dcfSAlexander Motin 		div++;
1046831f5dcfSAlexander Motin 		current_timeout <<= 1;
1047831f5dcfSAlexander Motin 		if (div >= 0xF)
1048831f5dcfSAlexander Motin 			break;
1049831f5dcfSAlexander Motin 	}
1050831f5dcfSAlexander Motin 	/* Compensate for an off-by-one error in the CaFe chip.*/
1051831f5dcfSAlexander Motin 	if (slot->sc->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL)
1052831f5dcfSAlexander Motin 		div++;
1053831f5dcfSAlexander Motin 	if (div >= 0xF) {
1054831f5dcfSAlexander Motin 		slot_printf(slot, "Timeout too large!\n");
1055831f5dcfSAlexander Motin 		div = 0xE;
1056831f5dcfSAlexander Motin 	}
1057831f5dcfSAlexander Motin 	WR1(slot, SDHCI_TIMEOUT_CONTROL, div);
1058831f5dcfSAlexander Motin 
1059831f5dcfSAlexander Motin 	if (data == NULL)
1060831f5dcfSAlexander Motin 		return;
1061831f5dcfSAlexander Motin 
1062831f5dcfSAlexander Motin 	/* Use DMA if possible. */
1063831f5dcfSAlexander Motin 	if ((slot->opt & SDHCI_HAVE_DMA))
1064831f5dcfSAlexander Motin 		slot->flags |= SDHCI_USE_DMA;
1065831f5dcfSAlexander Motin 	/* If data is small, broken DMA may return zeroes instead of data, */
1066831f5dcfSAlexander Motin 	if ((slot->sc->quirks & SDHCI_QUIRK_BROKEN_TIMINGS) &&
1067831f5dcfSAlexander Motin 	    (data->len <= 512))
1068831f5dcfSAlexander Motin 		slot->flags &= ~SDHCI_USE_DMA;
1069831f5dcfSAlexander Motin 	/* Some controllers require even block sizes. */
1070831f5dcfSAlexander Motin 	if ((slot->sc->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
1071831f5dcfSAlexander Motin 	    ((data->len) & 0x3))
1072831f5dcfSAlexander Motin 		slot->flags &= ~SDHCI_USE_DMA;
1073831f5dcfSAlexander Motin 	/* Load DMA buffer. */
1074831f5dcfSAlexander Motin 	if (slot->flags & SDHCI_USE_DMA) {
1075831f5dcfSAlexander Motin 		if (data->flags & MMC_DATA_READ)
1076831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_PREREAD);
1077831f5dcfSAlexander Motin 		else {
1078831f5dcfSAlexander Motin 			memcpy(slot->dmamem, data->data,
1079831f5dcfSAlexander Motin 			    (data->len < DMA_BLOCK_SIZE)?data->len:DMA_BLOCK_SIZE);
1080831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_PREWRITE);
1081831f5dcfSAlexander Motin 		}
1082831f5dcfSAlexander Motin 		WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr);
1083831f5dcfSAlexander Motin 		/* Interrupt aggregation: Mask border interrupt
1084831f5dcfSAlexander Motin 		 * for the last page and unmask else. */
1085831f5dcfSAlexander Motin 		if (data->len == DMA_BLOCK_SIZE)
1086831f5dcfSAlexander Motin 			slot->intmask &= ~SDHCI_INT_DMA_END;
1087831f5dcfSAlexander Motin 		else
1088831f5dcfSAlexander Motin 			slot->intmask |= SDHCI_INT_DMA_END;
1089831f5dcfSAlexander Motin 		WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask);
1090831f5dcfSAlexander Motin 	}
1091831f5dcfSAlexander Motin 	/* Current data offset for both PIO and DMA. */
1092831f5dcfSAlexander Motin 	slot->offset = 0;
1093831f5dcfSAlexander Motin 	/* Set block size and request IRQ on 4K border. */
1094831f5dcfSAlexander Motin 	WR2(slot, SDHCI_BLOCK_SIZE,
1095831f5dcfSAlexander Motin 	    SDHCI_MAKE_BLKSZ(DMA_BOUNDARY, (data->len < 512)?data->len:512));
1096831f5dcfSAlexander Motin 	/* Set block count. */
1097831f5dcfSAlexander Motin 	WR2(slot, SDHCI_BLOCK_COUNT, (data->len + 511) / 512);
1098831f5dcfSAlexander Motin }
1099831f5dcfSAlexander Motin 
1100831f5dcfSAlexander Motin static void
1101831f5dcfSAlexander Motin sdhci_finish_data(struct sdhci_slot *slot)
1102831f5dcfSAlexander Motin {
1103831f5dcfSAlexander Motin 	struct mmc_data *data = slot->curcmd->data;
1104831f5dcfSAlexander Motin 
1105831f5dcfSAlexander Motin 	slot->data_done = 1;
1106831f5dcfSAlexander Motin 	/* Interrupt aggregation: Restore command interrupt.
1107831f5dcfSAlexander Motin 	 * Auxillary restore point for the case when data interrupt
1108831f5dcfSAlexander Motin 	 * happened first. */
1109831f5dcfSAlexander Motin 	if (!slot->cmd_done) {
1110831f5dcfSAlexander Motin 		WR4(slot, SDHCI_SIGNAL_ENABLE,
1111831f5dcfSAlexander Motin 		    slot->intmask |= SDHCI_INT_RESPONSE);
1112831f5dcfSAlexander Motin 	}
1113831f5dcfSAlexander Motin 	/* Unload rest of data from DMA buffer. */
1114831f5dcfSAlexander Motin 	if (slot->flags & SDHCI_USE_DMA) {
1115831f5dcfSAlexander Motin 		if (data->flags & MMC_DATA_READ) {
1116831f5dcfSAlexander Motin 			size_t left = data->len - slot->offset;
1117831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_POSTREAD);
1118831f5dcfSAlexander Motin 			memcpy((u_char*)data->data + slot->offset, slot->dmamem,
1119831f5dcfSAlexander Motin 			    (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE);
1120831f5dcfSAlexander Motin 		} else
1121831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap, BUS_DMASYNC_POSTWRITE);
1122831f5dcfSAlexander Motin 	}
1123831f5dcfSAlexander Motin 	/* If there was error - reset the host. */
1124831f5dcfSAlexander Motin 	if (slot->curcmd->error) {
1125831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_CMD);
1126831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_DATA);
1127831f5dcfSAlexander Motin 		sdhci_start(slot);
1128831f5dcfSAlexander Motin 		return;
1129831f5dcfSAlexander Motin 	}
1130831f5dcfSAlexander Motin 	/* If we already have command response - finish. */
1131831f5dcfSAlexander Motin 	if (slot->cmd_done)
1132831f5dcfSAlexander Motin 		sdhci_start(slot);
1133831f5dcfSAlexander Motin }
1134831f5dcfSAlexander Motin 
1135831f5dcfSAlexander Motin static void
1136831f5dcfSAlexander Motin sdhci_start(struct sdhci_slot *slot)
1137831f5dcfSAlexander Motin {
1138831f5dcfSAlexander Motin 	struct mmc_request *req;
1139831f5dcfSAlexander Motin 
1140831f5dcfSAlexander Motin 	req = slot->req;
1141831f5dcfSAlexander Motin 	if (req == NULL)
1142831f5dcfSAlexander Motin 		return;
1143831f5dcfSAlexander Motin 
1144831f5dcfSAlexander Motin 	if (!(slot->flags & CMD_STARTED)) {
1145831f5dcfSAlexander Motin 		slot->flags |= CMD_STARTED;
1146831f5dcfSAlexander Motin 		sdhci_start_command(slot, req->cmd);
1147831f5dcfSAlexander Motin 		return;
1148831f5dcfSAlexander Motin 	}
1149831f5dcfSAlexander Motin /* 	We don't need this until using Auto-CMD12 feature
1150831f5dcfSAlexander Motin 	if (!(slot->flags & STOP_STARTED) && req->stop) {
1151831f5dcfSAlexander Motin 		slot->flags |= STOP_STARTED;
1152831f5dcfSAlexander Motin 		sdhci_start_command(slot, req->stop);
1153831f5dcfSAlexander Motin 		return;
1154831f5dcfSAlexander Motin 	}
1155831f5dcfSAlexander Motin */
11565b69a497SAlexander Motin 	if (sdhci_debug > 1)
11575b69a497SAlexander Motin 		slot_printf(slot, "result: %d\n", req->cmd->error);
11585b69a497SAlexander Motin 	if (!req->cmd->error &&
11595b69a497SAlexander Motin 	    (slot->sc->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
1160831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_CMD);
1161831f5dcfSAlexander Motin 		sdhci_reset(slot, SDHCI_RESET_DATA);
1162831f5dcfSAlexander Motin 	}
1163831f5dcfSAlexander Motin 
1164831f5dcfSAlexander Motin 	/* We must be done -- bad idea to do this while locked? */
1165831f5dcfSAlexander Motin 	slot->req = NULL;
1166831f5dcfSAlexander Motin 	slot->curcmd = NULL;
1167831f5dcfSAlexander Motin 	req->done(req);
1168831f5dcfSAlexander Motin }
1169831f5dcfSAlexander Motin 
1170831f5dcfSAlexander Motin static int
1171831f5dcfSAlexander Motin sdhci_request(device_t brdev, device_t reqdev, struct mmc_request *req)
1172831f5dcfSAlexander Motin {
1173831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(reqdev);
1174831f5dcfSAlexander Motin 
1175831f5dcfSAlexander Motin 	SDHCI_LOCK(slot);
1176831f5dcfSAlexander Motin 	if (slot->req != NULL) {
1177831f5dcfSAlexander Motin 		SDHCI_UNLOCK(slot);
1178831f5dcfSAlexander Motin 		return (EBUSY);
1179831f5dcfSAlexander Motin 	}
11805b69a497SAlexander Motin 	if (sdhci_debug > 1) {
11815b69a497SAlexander Motin 		slot_printf(slot, "CMD%u arg %#x flags %#x dlen %u dflags %#x\n",
1182831f5dcfSAlexander Motin     		    req->cmd->opcode, req->cmd->arg, req->cmd->flags,
11835b69a497SAlexander Motin     		    (req->cmd->data)?(u_int)req->cmd->data->len:0,
11845b69a497SAlexander Motin 		    (req->cmd->data)?req->cmd->data->flags:0);
11855b69a497SAlexander Motin 	}
1186831f5dcfSAlexander Motin 	slot->req = req;
1187831f5dcfSAlexander Motin 	slot->flags = 0;
1188831f5dcfSAlexander Motin 	sdhci_start(slot);
1189831f5dcfSAlexander Motin 	SDHCI_UNLOCK(slot);
1190831f5dcfSAlexander Motin 	return (0);
1191831f5dcfSAlexander Motin }
1192831f5dcfSAlexander Motin 
1193831f5dcfSAlexander Motin static int
1194831f5dcfSAlexander Motin sdhci_get_ro(device_t brdev, device_t reqdev)
1195831f5dcfSAlexander Motin {
1196831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(reqdev);
1197831f5dcfSAlexander Motin 	uint32_t val;
1198831f5dcfSAlexander Motin 
1199831f5dcfSAlexander Motin 	SDHCI_LOCK(slot);
1200831f5dcfSAlexander Motin 	val = RD4(slot, SDHCI_PRESENT_STATE);
1201831f5dcfSAlexander Motin 	SDHCI_UNLOCK(slot);
1202831f5dcfSAlexander Motin 	return (!(val & SDHCI_WRITE_PROTECT));
1203831f5dcfSAlexander Motin }
1204831f5dcfSAlexander Motin 
1205831f5dcfSAlexander Motin static int
1206831f5dcfSAlexander Motin sdhci_acquire_host(device_t brdev, device_t reqdev)
1207831f5dcfSAlexander Motin {
1208831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(reqdev);
1209831f5dcfSAlexander Motin 	int err = 0;
1210831f5dcfSAlexander Motin 
1211831f5dcfSAlexander Motin 	SDHCI_LOCK(slot);
1212831f5dcfSAlexander Motin 	while (slot->bus_busy)
1213d493985aSAlexander Motin 		msleep(slot, &slot->mtx, 0, "sdhciah", 0);
1214831f5dcfSAlexander Motin 	slot->bus_busy++;
1215831f5dcfSAlexander Motin 	/* Activate led. */
1216831f5dcfSAlexander Motin 	WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl |= SDHCI_CTRL_LED);
1217831f5dcfSAlexander Motin 	SDHCI_UNLOCK(slot);
1218831f5dcfSAlexander Motin 	return (err);
1219831f5dcfSAlexander Motin }
1220831f5dcfSAlexander Motin 
1221831f5dcfSAlexander Motin static int
1222831f5dcfSAlexander Motin sdhci_release_host(device_t brdev, device_t reqdev)
1223831f5dcfSAlexander Motin {
1224831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(reqdev);
1225831f5dcfSAlexander Motin 
1226831f5dcfSAlexander Motin 	SDHCI_LOCK(slot);
1227831f5dcfSAlexander Motin 	/* Deactivate led. */
1228831f5dcfSAlexander Motin 	WR1(slot, SDHCI_HOST_CONTROL, slot->hostctrl &= ~SDHCI_CTRL_LED);
1229831f5dcfSAlexander Motin 	slot->bus_busy--;
1230831f5dcfSAlexander Motin 	SDHCI_UNLOCK(slot);
1231d493985aSAlexander Motin 	wakeup(slot);
1232831f5dcfSAlexander Motin 	return (0);
1233831f5dcfSAlexander Motin }
1234831f5dcfSAlexander Motin 
1235831f5dcfSAlexander Motin static void
1236831f5dcfSAlexander Motin sdhci_cmd_irq(struct sdhci_slot *slot, uint32_t intmask)
1237831f5dcfSAlexander Motin {
1238831f5dcfSAlexander Motin 
1239831f5dcfSAlexander Motin 	if (!slot->curcmd) {
1240831f5dcfSAlexander Motin 		slot_printf(slot, "Got command interrupt 0x%08x, but "
1241831f5dcfSAlexander Motin 		    "there is no active command.\n", intmask);
1242831f5dcfSAlexander Motin 		sdhci_dumpregs(slot);
1243831f5dcfSAlexander Motin 		return;
1244831f5dcfSAlexander Motin 	}
1245831f5dcfSAlexander Motin 	if (intmask & SDHCI_INT_TIMEOUT)
1246831f5dcfSAlexander Motin 		slot->curcmd->error = MMC_ERR_TIMEOUT;
1247831f5dcfSAlexander Motin 	else if (intmask & SDHCI_INT_CRC)
1248831f5dcfSAlexander Motin 		slot->curcmd->error = MMC_ERR_BADCRC;
1249831f5dcfSAlexander Motin 	else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
1250831f5dcfSAlexander Motin 		slot->curcmd->error = MMC_ERR_FIFO;
1251831f5dcfSAlexander Motin 
1252831f5dcfSAlexander Motin 	sdhci_finish_command(slot);
1253831f5dcfSAlexander Motin }
1254831f5dcfSAlexander Motin 
1255831f5dcfSAlexander Motin static void
1256831f5dcfSAlexander Motin sdhci_data_irq(struct sdhci_slot *slot, uint32_t intmask)
1257831f5dcfSAlexander Motin {
1258831f5dcfSAlexander Motin 
1259831f5dcfSAlexander Motin 	if (!slot->curcmd) {
1260831f5dcfSAlexander Motin 		slot_printf(slot, "Got data interrupt 0x%08x, but "
1261831f5dcfSAlexander Motin 		    "there is no active command.\n", intmask);
1262831f5dcfSAlexander Motin 		sdhci_dumpregs(slot);
1263831f5dcfSAlexander Motin 		return;
1264831f5dcfSAlexander Motin 	}
1265831f5dcfSAlexander Motin 	if (slot->curcmd->data == NULL &&
1266831f5dcfSAlexander Motin 	    (slot->curcmd->flags & MMC_RSP_BUSY) == 0) {
1267831f5dcfSAlexander Motin 		slot_printf(slot, "Got data interrupt 0x%08x, but "
1268831f5dcfSAlexander Motin 		    "there is no active data operation.\n",
1269831f5dcfSAlexander Motin 		    intmask);
1270831f5dcfSAlexander Motin 		sdhci_dumpregs(slot);
1271831f5dcfSAlexander Motin 		return;
1272831f5dcfSAlexander Motin 	}
1273831f5dcfSAlexander Motin 	if (intmask & SDHCI_INT_DATA_TIMEOUT)
1274831f5dcfSAlexander Motin 		slot->curcmd->error = MMC_ERR_TIMEOUT;
1275831f5dcfSAlexander Motin 	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
1276831f5dcfSAlexander Motin 		slot->curcmd->error = MMC_ERR_BADCRC;
1277831f5dcfSAlexander Motin 	if (slot->curcmd->data == NULL &&
1278831f5dcfSAlexander Motin 	    (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
1279831f5dcfSAlexander Motin 	    SDHCI_INT_DMA_END))) {
1280831f5dcfSAlexander Motin 		slot_printf(slot, "Got data interrupt 0x%08x, but "
1281831f5dcfSAlexander Motin 		    "there is busy-only command.\n", intmask);
1282831f5dcfSAlexander Motin 		sdhci_dumpregs(slot);
1283831f5dcfSAlexander Motin 		slot->curcmd->error = MMC_ERR_INVALID;
1284831f5dcfSAlexander Motin 	}
1285831f5dcfSAlexander Motin 	if (slot->curcmd->error) {
1286831f5dcfSAlexander Motin 		/* No need to continue after any error. */
1287831f5dcfSAlexander Motin 		sdhci_finish_data(slot);
1288831f5dcfSAlexander Motin 		return;
1289831f5dcfSAlexander Motin 	}
1290831f5dcfSAlexander Motin 
1291831f5dcfSAlexander Motin 	/* Handle PIO interrupt. */
1292831f5dcfSAlexander Motin 	if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1293831f5dcfSAlexander Motin 		sdhci_transfer_pio(slot);
1294831f5dcfSAlexander Motin 	/* Handle DMA border. */
1295831f5dcfSAlexander Motin 	if (intmask & SDHCI_INT_DMA_END) {
1296831f5dcfSAlexander Motin 		struct mmc_data *data = slot->curcmd->data;
1297831f5dcfSAlexander Motin 		size_t left;
1298831f5dcfSAlexander Motin 
1299831f5dcfSAlexander Motin 		/* Unload DMA buffer... */
1300831f5dcfSAlexander Motin 		left = data->len - slot->offset;
1301831f5dcfSAlexander Motin 		if (data->flags & MMC_DATA_READ) {
1302831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap,
1303831f5dcfSAlexander Motin 			    BUS_DMASYNC_POSTREAD);
1304831f5dcfSAlexander Motin 			memcpy((u_char*)data->data + slot->offset, slot->dmamem,
1305831f5dcfSAlexander Motin 			    (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE);
1306831f5dcfSAlexander Motin 		} else {
1307831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap,
1308831f5dcfSAlexander Motin 			    BUS_DMASYNC_POSTWRITE);
1309831f5dcfSAlexander Motin 		}
1310831f5dcfSAlexander Motin 		/* ... and reload it again. */
1311831f5dcfSAlexander Motin 		slot->offset += DMA_BLOCK_SIZE;
1312831f5dcfSAlexander Motin 		left = data->len - slot->offset;
1313831f5dcfSAlexander Motin 		if (data->flags & MMC_DATA_READ) {
1314831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap,
1315831f5dcfSAlexander Motin 			    BUS_DMASYNC_PREREAD);
1316831f5dcfSAlexander Motin 		} else {
1317831f5dcfSAlexander Motin 			memcpy(slot->dmamem, (u_char*)data->data + slot->offset,
1318831f5dcfSAlexander Motin 			    (left < DMA_BLOCK_SIZE)?left:DMA_BLOCK_SIZE);
1319831f5dcfSAlexander Motin 			bus_dmamap_sync(slot->dmatag, slot->dmamap,
1320831f5dcfSAlexander Motin 			    BUS_DMASYNC_PREWRITE);
1321831f5dcfSAlexander Motin 		}
1322831f5dcfSAlexander Motin 		/* Interrupt aggregation: Mask border interrupt
1323831f5dcfSAlexander Motin 		 * for the last page. */
1324831f5dcfSAlexander Motin 		if (left == DMA_BLOCK_SIZE) {
1325831f5dcfSAlexander Motin 			slot->intmask &= ~SDHCI_INT_DMA_END;
1326831f5dcfSAlexander Motin 			WR4(slot, SDHCI_SIGNAL_ENABLE, slot->intmask);
1327831f5dcfSAlexander Motin 		}
1328831f5dcfSAlexander Motin 		/* Restart DMA. */
1329831f5dcfSAlexander Motin 		WR4(slot, SDHCI_DMA_ADDRESS, slot->paddr);
1330831f5dcfSAlexander Motin 	}
1331831f5dcfSAlexander Motin 	/* We have got all data. */
1332831f5dcfSAlexander Motin 	if (intmask & SDHCI_INT_DATA_END)
1333831f5dcfSAlexander Motin 		sdhci_finish_data(slot);
1334831f5dcfSAlexander Motin }
1335831f5dcfSAlexander Motin 
1336831f5dcfSAlexander Motin static void
1337831f5dcfSAlexander Motin sdhci_acmd_irq(struct sdhci_slot *slot)
1338831f5dcfSAlexander Motin {
1339831f5dcfSAlexander Motin 	uint16_t err;
1340831f5dcfSAlexander Motin 
1341831f5dcfSAlexander Motin 	err = RD4(slot, SDHCI_ACMD12_ERR);
1342831f5dcfSAlexander Motin 	if (!slot->curcmd) {
1343831f5dcfSAlexander Motin 		slot_printf(slot, "Got AutoCMD12 error 0x%04x, but "
1344831f5dcfSAlexander Motin 		    "there is no active command.\n", err);
1345831f5dcfSAlexander Motin 		sdhci_dumpregs(slot);
1346831f5dcfSAlexander Motin 		return;
1347831f5dcfSAlexander Motin 	}
1348831f5dcfSAlexander Motin 	slot_printf(slot, "Got AutoCMD12 error 0x%04x\n", err);
1349831f5dcfSAlexander Motin 	sdhci_reset(slot, SDHCI_RESET_CMD);
1350831f5dcfSAlexander Motin }
1351831f5dcfSAlexander Motin 
1352831f5dcfSAlexander Motin static void
1353831f5dcfSAlexander Motin sdhci_intr(void *arg)
1354831f5dcfSAlexander Motin {
1355831f5dcfSAlexander Motin 	struct sdhci_softc *sc = (struct sdhci_softc *)arg;
1356831f5dcfSAlexander Motin 	int i;
1357831f5dcfSAlexander Motin 
1358831f5dcfSAlexander Motin 	for (i = 0; i < sc->num_slots; i++) {
1359831f5dcfSAlexander Motin 		struct sdhci_slot *slot = &sc->slots[i];
1360831f5dcfSAlexander Motin 		uint32_t intmask;
1361831f5dcfSAlexander Motin 
1362831f5dcfSAlexander Motin 		SDHCI_LOCK(slot);
1363831f5dcfSAlexander Motin 		/* Read slot interrupt status. */
1364831f5dcfSAlexander Motin 		intmask = RD4(slot, SDHCI_INT_STATUS);
1365831f5dcfSAlexander Motin 		if (intmask == 0 || intmask == 0xffffffff) {
1366831f5dcfSAlexander Motin 			SDHCI_UNLOCK(slot);
1367831f5dcfSAlexander Motin 			continue;
1368831f5dcfSAlexander Motin 		}
13695b69a497SAlexander Motin 		if (sdhci_debug > 2)
13705b69a497SAlexander Motin 			slot_printf(slot, "Interrupt %#x\n", intmask);
13715b69a497SAlexander Motin 
1372831f5dcfSAlexander Motin 		/* Handle card presence interrupts. */
1373831f5dcfSAlexander Motin 		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1374831f5dcfSAlexander Motin 			WR4(slot, SDHCI_INT_STATUS, intmask &
1375831f5dcfSAlexander Motin 			    (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE));
1376831f5dcfSAlexander Motin 
1377831f5dcfSAlexander Motin 			if (intmask & SDHCI_INT_CARD_REMOVE) {
13785b69a497SAlexander Motin 				if (bootverbose || sdhci_debug)
1379831f5dcfSAlexander Motin 					slot_printf(slot, "Card removed\n");
1380831f5dcfSAlexander Motin 				callout_stop(&slot->card_callout);
1381831f5dcfSAlexander Motin 				taskqueue_enqueue(taskqueue_swi_giant,
1382831f5dcfSAlexander Motin 				    &slot->card_task);
1383831f5dcfSAlexander Motin 			}
1384831f5dcfSAlexander Motin 			if (intmask & SDHCI_INT_CARD_INSERT) {
13855b69a497SAlexander Motin 				if (bootverbose || sdhci_debug)
1386831f5dcfSAlexander Motin 					slot_printf(slot, "Card inserted\n");
1387831f5dcfSAlexander Motin 				callout_reset(&slot->card_callout, hz / 2,
1388831f5dcfSAlexander Motin 				    sdhci_card_delay, slot);
1389831f5dcfSAlexander Motin 			}
1390831f5dcfSAlexander Motin 			intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1391831f5dcfSAlexander Motin 		}
1392831f5dcfSAlexander Motin 		/* Handle command interrupts. */
1393831f5dcfSAlexander Motin 		if (intmask & SDHCI_INT_CMD_MASK) {
1394831f5dcfSAlexander Motin 			WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_CMD_MASK);
1395831f5dcfSAlexander Motin 			sdhci_cmd_irq(slot, intmask & SDHCI_INT_CMD_MASK);
1396831f5dcfSAlexander Motin 		}
1397831f5dcfSAlexander Motin 		/* Handle data interrupts. */
1398831f5dcfSAlexander Motin 		if (intmask & SDHCI_INT_DATA_MASK) {
1399831f5dcfSAlexander Motin 			WR4(slot, SDHCI_INT_STATUS, intmask & SDHCI_INT_DATA_MASK);
1400831f5dcfSAlexander Motin 			sdhci_data_irq(slot, intmask & SDHCI_INT_DATA_MASK);
1401831f5dcfSAlexander Motin 		}
1402831f5dcfSAlexander Motin 		/* Handle AutoCMD12 error interrupt. */
1403831f5dcfSAlexander Motin 		if (intmask & SDHCI_INT_ACMD12ERR) {
1404831f5dcfSAlexander Motin 			WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_ACMD12ERR);
1405831f5dcfSAlexander Motin 			sdhci_acmd_irq(slot);
1406831f5dcfSAlexander Motin 		}
1407831f5dcfSAlexander Motin 		intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
1408831f5dcfSAlexander Motin 		intmask &= ~SDHCI_INT_ACMD12ERR;
1409831f5dcfSAlexander Motin 		intmask &= ~SDHCI_INT_ERROR;
1410831f5dcfSAlexander Motin 		/* Handle bus power interrupt. */
1411831f5dcfSAlexander Motin 		if (intmask & SDHCI_INT_BUS_POWER) {
1412831f5dcfSAlexander Motin 			WR4(slot, SDHCI_INT_STATUS, SDHCI_INT_BUS_POWER);
1413831f5dcfSAlexander Motin 			slot_printf(slot,
1414831f5dcfSAlexander Motin 			    "Card is consuming too much power!\n");
1415831f5dcfSAlexander Motin 			intmask &= ~SDHCI_INT_BUS_POWER;
1416831f5dcfSAlexander Motin 		}
1417831f5dcfSAlexander Motin 		/* The rest is unknown. */
1418831f5dcfSAlexander Motin 		if (intmask) {
1419831f5dcfSAlexander Motin 			WR4(slot, SDHCI_INT_STATUS, intmask);
1420831f5dcfSAlexander Motin 			slot_printf(slot, "Unexpected interrupt 0x%08x.\n",
1421831f5dcfSAlexander Motin 			    intmask);
1422831f5dcfSAlexander Motin 			sdhci_dumpregs(slot);
1423831f5dcfSAlexander Motin 		}
1424831f5dcfSAlexander Motin 
1425831f5dcfSAlexander Motin 		SDHCI_UNLOCK(slot);
1426831f5dcfSAlexander Motin 	}
1427831f5dcfSAlexander Motin }
1428831f5dcfSAlexander Motin 
1429831f5dcfSAlexander Motin static int
1430831f5dcfSAlexander Motin sdhci_read_ivar(device_t bus, device_t child, int which, u_char *result)
1431831f5dcfSAlexander Motin {
1432831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(child);
1433831f5dcfSAlexander Motin 
1434831f5dcfSAlexander Motin 	switch (which) {
1435831f5dcfSAlexander Motin 	default:
1436831f5dcfSAlexander Motin 		return (EINVAL);
1437831f5dcfSAlexander Motin 	case MMCBR_IVAR_BUS_MODE:
1438831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.bus_mode;
1439831f5dcfSAlexander Motin 		break;
1440831f5dcfSAlexander Motin 	case MMCBR_IVAR_BUS_WIDTH:
1441831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.bus_width;
1442831f5dcfSAlexander Motin 		break;
1443831f5dcfSAlexander Motin 	case MMCBR_IVAR_CHIP_SELECT:
1444831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.chip_select;
1445831f5dcfSAlexander Motin 		break;
1446831f5dcfSAlexander Motin 	case MMCBR_IVAR_CLOCK:
1447831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.clock;
1448831f5dcfSAlexander Motin 		break;
1449831f5dcfSAlexander Motin 	case MMCBR_IVAR_F_MIN:
1450831f5dcfSAlexander Motin 		*(int *)result = slot->host.f_min;
1451831f5dcfSAlexander Motin 		break;
1452831f5dcfSAlexander Motin 	case MMCBR_IVAR_F_MAX:
1453831f5dcfSAlexander Motin 		*(int *)result = slot->host.f_max;
1454831f5dcfSAlexander Motin 		break;
1455831f5dcfSAlexander Motin 	case MMCBR_IVAR_HOST_OCR:
1456831f5dcfSAlexander Motin 		*(int *)result = slot->host.host_ocr;
1457831f5dcfSAlexander Motin 		break;
1458831f5dcfSAlexander Motin 	case MMCBR_IVAR_MODE:
1459831f5dcfSAlexander Motin 		*(int *)result = slot->host.mode;
1460831f5dcfSAlexander Motin 		break;
1461831f5dcfSAlexander Motin 	case MMCBR_IVAR_OCR:
1462831f5dcfSAlexander Motin 		*(int *)result = slot->host.ocr;
1463831f5dcfSAlexander Motin 		break;
1464831f5dcfSAlexander Motin 	case MMCBR_IVAR_POWER_MODE:
1465831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.power_mode;
1466831f5dcfSAlexander Motin 		break;
1467831f5dcfSAlexander Motin 	case MMCBR_IVAR_VDD:
1468831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.vdd;
1469831f5dcfSAlexander Motin 		break;
1470831f5dcfSAlexander Motin 	case MMCBR_IVAR_CAPS:
1471831f5dcfSAlexander Motin 		*(int *)result = slot->host.caps;
1472831f5dcfSAlexander Motin 		break;
1473831f5dcfSAlexander Motin 	case MMCBR_IVAR_TIMING:
1474831f5dcfSAlexander Motin 		*(int *)result = slot->host.ios.timing;
1475831f5dcfSAlexander Motin 		break;
14763a4a2557SAlexander Motin 	case MMCBR_IVAR_MAX_DATA:
14773a4a2557SAlexander Motin 		*(int *)result = 65535;
14783a4a2557SAlexander Motin 		break;
1479831f5dcfSAlexander Motin 	}
1480831f5dcfSAlexander Motin 	return (0);
1481831f5dcfSAlexander Motin }
1482831f5dcfSAlexander Motin 
1483831f5dcfSAlexander Motin static int
1484831f5dcfSAlexander Motin sdhci_write_ivar(device_t bus, device_t child, int which, uintptr_t value)
1485831f5dcfSAlexander Motin {
1486831f5dcfSAlexander Motin 	struct sdhci_slot *slot = device_get_ivars(child);
1487831f5dcfSAlexander Motin 
1488831f5dcfSAlexander Motin 	switch (which) {
1489831f5dcfSAlexander Motin 	default:
1490831f5dcfSAlexander Motin 		return (EINVAL);
1491831f5dcfSAlexander Motin 	case MMCBR_IVAR_BUS_MODE:
1492831f5dcfSAlexander Motin 		slot->host.ios.bus_mode = value;
1493831f5dcfSAlexander Motin 		break;
1494831f5dcfSAlexander Motin 	case MMCBR_IVAR_BUS_WIDTH:
1495831f5dcfSAlexander Motin 		slot->host.ios.bus_width = value;
1496831f5dcfSAlexander Motin 		break;
1497831f5dcfSAlexander Motin 	case MMCBR_IVAR_CHIP_SELECT:
1498831f5dcfSAlexander Motin 		slot->host.ios.chip_select = value;
1499831f5dcfSAlexander Motin 		break;
1500831f5dcfSAlexander Motin 	case MMCBR_IVAR_CLOCK:
1501831f5dcfSAlexander Motin 		if (value > 0) {
1502831f5dcfSAlexander Motin 			uint32_t clock = slot->max_clk;
1503831f5dcfSAlexander Motin 			int i;
1504831f5dcfSAlexander Motin 
1505831f5dcfSAlexander Motin 			for (i = 0; i < 8; i++) {
1506831f5dcfSAlexander Motin 				if (clock <= value)
1507831f5dcfSAlexander Motin 					break;
1508831f5dcfSAlexander Motin 				clock >>= 1;
1509831f5dcfSAlexander Motin 			}
1510831f5dcfSAlexander Motin 			slot->host.ios.clock = clock;
1511831f5dcfSAlexander Motin 		} else
1512831f5dcfSAlexander Motin 			slot->host.ios.clock = 0;
1513831f5dcfSAlexander Motin 		break;
1514831f5dcfSAlexander Motin 	case MMCBR_IVAR_MODE:
1515831f5dcfSAlexander Motin 		slot->host.mode = value;
1516831f5dcfSAlexander Motin 		break;
1517831f5dcfSAlexander Motin 	case MMCBR_IVAR_OCR:
1518831f5dcfSAlexander Motin 		slot->host.ocr = value;
1519831f5dcfSAlexander Motin 		break;
1520831f5dcfSAlexander Motin 	case MMCBR_IVAR_POWER_MODE:
1521831f5dcfSAlexander Motin 		slot->host.ios.power_mode = value;
1522831f5dcfSAlexander Motin 		break;
1523831f5dcfSAlexander Motin 	case MMCBR_IVAR_VDD:
1524831f5dcfSAlexander Motin 		slot->host.ios.vdd = value;
1525831f5dcfSAlexander Motin 		break;
1526831f5dcfSAlexander Motin 	case MMCBR_IVAR_TIMING:
1527831f5dcfSAlexander Motin 		slot->host.ios.timing = value;
1528831f5dcfSAlexander Motin 		break;
1529831f5dcfSAlexander Motin 	case MMCBR_IVAR_CAPS:
1530831f5dcfSAlexander Motin 	case MMCBR_IVAR_HOST_OCR:
1531831f5dcfSAlexander Motin 	case MMCBR_IVAR_F_MIN:
1532831f5dcfSAlexander Motin 	case MMCBR_IVAR_F_MAX:
15333a4a2557SAlexander Motin 	case MMCBR_IVAR_MAX_DATA:
1534831f5dcfSAlexander Motin 		return (EINVAL);
1535831f5dcfSAlexander Motin 	}
1536831f5dcfSAlexander Motin 	return (0);
1537831f5dcfSAlexander Motin }
1538831f5dcfSAlexander Motin 
1539831f5dcfSAlexander Motin static device_method_t sdhci_methods[] = {
1540831f5dcfSAlexander Motin 	/* device_if */
1541831f5dcfSAlexander Motin 	DEVMETHOD(device_probe, sdhci_probe),
1542831f5dcfSAlexander Motin 	DEVMETHOD(device_attach, sdhci_attach),
1543831f5dcfSAlexander Motin 	DEVMETHOD(device_detach, sdhci_detach),
154492bf0e27SAlexander Motin 	DEVMETHOD(device_suspend, sdhci_suspend),
154592bf0e27SAlexander Motin 	DEVMETHOD(device_resume, sdhci_resume),
1546831f5dcfSAlexander Motin 
1547831f5dcfSAlexander Motin 	/* Bus interface */
1548831f5dcfSAlexander Motin 	DEVMETHOD(bus_read_ivar,	sdhci_read_ivar),
1549831f5dcfSAlexander Motin 	DEVMETHOD(bus_write_ivar,	sdhci_write_ivar),
1550831f5dcfSAlexander Motin 
1551831f5dcfSAlexander Motin 	/* mmcbr_if */
1552831f5dcfSAlexander Motin 	DEVMETHOD(mmcbr_update_ios, sdhci_update_ios),
1553831f5dcfSAlexander Motin 	DEVMETHOD(mmcbr_request, sdhci_request),
1554831f5dcfSAlexander Motin 	DEVMETHOD(mmcbr_get_ro, sdhci_get_ro),
1555831f5dcfSAlexander Motin 	DEVMETHOD(mmcbr_acquire_host, sdhci_acquire_host),
1556831f5dcfSAlexander Motin 	DEVMETHOD(mmcbr_release_host, sdhci_release_host),
1557831f5dcfSAlexander Motin 
1558831f5dcfSAlexander Motin 	{0, 0},
1559831f5dcfSAlexander Motin };
1560831f5dcfSAlexander Motin 
1561831f5dcfSAlexander Motin static driver_t sdhci_driver = {
1562831f5dcfSAlexander Motin 	"sdhci",
1563831f5dcfSAlexander Motin 	sdhci_methods,
1564831f5dcfSAlexander Motin 	sizeof(struct sdhci_softc),
1565831f5dcfSAlexander Motin };
1566831f5dcfSAlexander Motin static devclass_t sdhci_devclass;
1567831f5dcfSAlexander Motin 
1568831f5dcfSAlexander Motin 
1569831f5dcfSAlexander Motin DRIVER_MODULE(sdhci, pci, sdhci_driver, sdhci_devclass, 0, 0);
1570