xref: /freebsd/sys/dev/safe/safe.c (revision d2b677bb1ad8b7b83a1a54d988de291088d165a5)
1b7e3f244SSam Leffler /*-
2b7e3f244SSam Leffler  * Copyright (c) 2003 Sam Leffler, Errno Consulting
3b7e3f244SSam Leffler  * Copyright (c) 2003 Global Technology Associates, Inc.
4b7e3f244SSam Leffler  * All rights reserved.
5b7e3f244SSam Leffler  *
6b7e3f244SSam Leffler  * Redistribution and use in source and binary forms, with or without
7b7e3f244SSam Leffler  * modification, are permitted provided that the following conditions
8b7e3f244SSam Leffler  * are met:
9b7e3f244SSam Leffler  * 1. Redistributions of source code must retain the above copyright
10b7e3f244SSam Leffler  *    notice, this list of conditions and the following disclaimer.
11b7e3f244SSam Leffler  * 2. Redistributions in binary form must reproduce the above copyright
12b7e3f244SSam Leffler  *    notice, this list of conditions and the following disclaimer in the
13b7e3f244SSam Leffler  *    documentation and/or other materials provided with the distribution.
14b7e3f244SSam Leffler  *
15b7e3f244SSam Leffler  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16b7e3f244SSam Leffler  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17b7e3f244SSam Leffler  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18b7e3f244SSam Leffler  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19b7e3f244SSam Leffler  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20b7e3f244SSam Leffler  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21b7e3f244SSam Leffler  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22b7e3f244SSam Leffler  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23b7e3f244SSam Leffler  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24b7e3f244SSam Leffler  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25b7e3f244SSam Leffler  * SUCH DAMAGE.
26b7e3f244SSam Leffler  */
27b7e3f244SSam Leffler 
28b7e3f244SSam Leffler #include <sys/cdefs.h>
29b7e3f244SSam Leffler __FBSDID("$FreeBSD$");
30b7e3f244SSam Leffler 
31b7e3f244SSam Leffler /*
32b7e3f244SSam Leffler  * SafeNet SafeXcel-1141 hardware crypto accelerator
33b7e3f244SSam Leffler  */
34b7e3f244SSam Leffler #include "opt_safe.h"
35b7e3f244SSam Leffler 
36b7e3f244SSam Leffler #include <sys/param.h>
37b7e3f244SSam Leffler #include <sys/systm.h>
38b7e3f244SSam Leffler #include <sys/proc.h>
39b7e3f244SSam Leffler #include <sys/errno.h>
40b7e3f244SSam Leffler #include <sys/malloc.h>
41b7e3f244SSam Leffler #include <sys/kernel.h>
42b7e3f244SSam Leffler #include <sys/mbuf.h>
43fe12f24bSPoul-Henning Kamp #include <sys/module.h>
44b7e3f244SSam Leffler #include <sys/lock.h>
45b7e3f244SSam Leffler #include <sys/mutex.h>
46b7e3f244SSam Leffler #include <sys/sysctl.h>
47b7e3f244SSam Leffler #include <sys/endian.h>
48b7e3f244SSam Leffler 
49b7e3f244SSam Leffler #include <vm/vm.h>
50b7e3f244SSam Leffler #include <vm/pmap.h>
51b7e3f244SSam Leffler 
52b7e3f244SSam Leffler #include <machine/clock.h>
53b7e3f244SSam Leffler #include <machine/bus.h>
54b7e3f244SSam Leffler #include <machine/resource.h>
55b7e3f244SSam Leffler #include <sys/bus.h>
56b7e3f244SSam Leffler #include <sys/rman.h>
57b7e3f244SSam Leffler 
58b7e3f244SSam Leffler #include <crypto/sha1.h>
59b7e3f244SSam Leffler #include <opencrypto/cryptodev.h>
60b7e3f244SSam Leffler #include <opencrypto/cryptosoft.h>
61b7e3f244SSam Leffler #include <sys/md5.h>
62b7e3f244SSam Leffler #include <sys/random.h>
63b7e3f244SSam Leffler 
6490cf0136SWarner Losh #include <dev/pci/pcivar.h>
6590cf0136SWarner Losh #include <dev/pci/pcireg.h>
66b7e3f244SSam Leffler 
67b7e3f244SSam Leffler #ifdef SAFE_RNDTEST
68b7e3f244SSam Leffler #include <dev/rndtest/rndtest.h>
69b7e3f244SSam Leffler #endif
70b7e3f244SSam Leffler #include <dev/safe/safereg.h>
71b7e3f244SSam Leffler #include <dev/safe/safevar.h>
72b7e3f244SSam Leffler 
73b7e3f244SSam Leffler #ifndef bswap32
74b7e3f244SSam Leffler #define	bswap32	NTOHL
75b7e3f244SSam Leffler #endif
76b7e3f244SSam Leffler 
77b7e3f244SSam Leffler /*
78b7e3f244SSam Leffler  * Prototypes and count for the pci_device structure
79b7e3f244SSam Leffler  */
80b7e3f244SSam Leffler static	int safe_probe(device_t);
81b7e3f244SSam Leffler static	int safe_attach(device_t);
82b7e3f244SSam Leffler static	int safe_detach(device_t);
83b7e3f244SSam Leffler static	int safe_suspend(device_t);
84b7e3f244SSam Leffler static	int safe_resume(device_t);
85b7e3f244SSam Leffler static	void safe_shutdown(device_t);
86b7e3f244SSam Leffler 
87b7e3f244SSam Leffler static device_method_t safe_methods[] = {
88b7e3f244SSam Leffler 	/* Device interface */
89b7e3f244SSam Leffler 	DEVMETHOD(device_probe,		safe_probe),
90b7e3f244SSam Leffler 	DEVMETHOD(device_attach,	safe_attach),
91b7e3f244SSam Leffler 	DEVMETHOD(device_detach,	safe_detach),
92b7e3f244SSam Leffler 	DEVMETHOD(device_suspend,	safe_suspend),
93b7e3f244SSam Leffler 	DEVMETHOD(device_resume,	safe_resume),
94b7e3f244SSam Leffler 	DEVMETHOD(device_shutdown,	safe_shutdown),
95b7e3f244SSam Leffler 
96b7e3f244SSam Leffler 	/* bus interface */
97b7e3f244SSam Leffler 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
98b7e3f244SSam Leffler 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
99b7e3f244SSam Leffler 
100b7e3f244SSam Leffler 	{ 0, 0 }
101b7e3f244SSam Leffler };
102b7e3f244SSam Leffler static driver_t safe_driver = {
103b7e3f244SSam Leffler 	"safe",
104b7e3f244SSam Leffler 	safe_methods,
105b7e3f244SSam Leffler 	sizeof (struct safe_softc)
106b7e3f244SSam Leffler };
107b7e3f244SSam Leffler static devclass_t safe_devclass;
108b7e3f244SSam Leffler 
109b7e3f244SSam Leffler DRIVER_MODULE(safe, pci, safe_driver, safe_devclass, 0, 0);
110b7e3f244SSam Leffler MODULE_DEPEND(safe, crypto, 1, 1, 1);
111b7e3f244SSam Leffler #ifdef SAFE_RNDTEST
112b7e3f244SSam Leffler MODULE_DEPEND(safe, rndtest, 1, 1, 1);
113b7e3f244SSam Leffler #endif
114b7e3f244SSam Leffler 
115b7e3f244SSam Leffler static	void safe_intr(void *);
116b7e3f244SSam Leffler static	int safe_newsession(void *, u_int32_t *, struct cryptoini *);
117b7e3f244SSam Leffler static	int safe_freesession(void *, u_int64_t);
118b7e3f244SSam Leffler static	int safe_process(void *, struct cryptop *, int);
119b7e3f244SSam Leffler static	void safe_callback(struct safe_softc *, struct safe_ringentry *);
120b7e3f244SSam Leffler static	void safe_feed(struct safe_softc *, struct safe_ringentry *);
121b7e3f244SSam Leffler static	void safe_mcopy(struct mbuf *, struct mbuf *, u_int);
122b7e3f244SSam Leffler #ifndef SAFE_NO_RNG
123b7e3f244SSam Leffler static	void safe_rng_init(struct safe_softc *);
124b7e3f244SSam Leffler static	void safe_rng(void *);
125b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */
126b7e3f244SSam Leffler static	int safe_dma_malloc(struct safe_softc *, bus_size_t,
127b7e3f244SSam Leffler 	        struct safe_dma_alloc *, int);
128b7e3f244SSam Leffler #define	safe_dma_sync(_dma, _flags) \
129b7e3f244SSam Leffler 	bus_dmamap_sync((_dma)->dma_tag, (_dma)->dma_map, (_flags))
130b7e3f244SSam Leffler static	void safe_dma_free(struct safe_softc *, struct safe_dma_alloc *);
131b7e3f244SSam Leffler static	int safe_dmamap_aligned(const struct safe_operand *);
132b7e3f244SSam Leffler static	int safe_dmamap_uniform(const struct safe_operand *);
133b7e3f244SSam Leffler 
134b7e3f244SSam Leffler static	void safe_reset_board(struct safe_softc *);
135b7e3f244SSam Leffler static	void safe_init_board(struct safe_softc *);
136b7e3f244SSam Leffler static	void safe_init_pciregs(device_t dev);
137b7e3f244SSam Leffler static	void safe_cleanchip(struct safe_softc *);
138b7e3f244SSam Leffler static	void safe_totalreset(struct safe_softc *);
139b7e3f244SSam Leffler 
140b7e3f244SSam Leffler static	int safe_free_entry(struct safe_softc *, struct safe_ringentry *);
141b7e3f244SSam Leffler 
142b7e3f244SSam Leffler SYSCTL_NODE(_hw, OID_AUTO, safe, CTLFLAG_RD, 0, "SafeNet driver parameters");
143b7e3f244SSam Leffler 
144b7e3f244SSam Leffler #ifdef SAFE_DEBUG
145b7e3f244SSam Leffler static	void safe_dump_dmastatus(struct safe_softc *, const char *);
146b7e3f244SSam Leffler static	void safe_dump_ringstate(struct safe_softc *, const char *);
147b7e3f244SSam Leffler static	void safe_dump_intrstate(struct safe_softc *, const char *);
148b7e3f244SSam Leffler static	void safe_dump_request(struct safe_softc *, const char *,
149b7e3f244SSam Leffler 		struct safe_ringentry *);
150b7e3f244SSam Leffler 
151b7e3f244SSam Leffler static	struct safe_softc *safec;		/* for use by hw.safe.dump */
152b7e3f244SSam Leffler 
153b7e3f244SSam Leffler static	int safe_debug = 0;
154b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, debug, CTLFLAG_RW, &safe_debug,
155b7e3f244SSam Leffler 	    0, "control debugging msgs");
156b7e3f244SSam Leffler #define	DPRINTF(_x)	if (safe_debug) printf _x
157b7e3f244SSam Leffler #else
158b7e3f244SSam Leffler #define	DPRINTF(_x)
159b7e3f244SSam Leffler #endif
160b7e3f244SSam Leffler 
161b7e3f244SSam Leffler #define	READ_REG(sc,r) \
162b7e3f244SSam Leffler 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (r))
163b7e3f244SSam Leffler 
164b7e3f244SSam Leffler #define WRITE_REG(sc,reg,val) \
165b7e3f244SSam Leffler 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, reg, val)
166b7e3f244SSam Leffler 
167b7e3f244SSam Leffler struct safe_stats safestats;
168b7e3f244SSam Leffler SYSCTL_STRUCT(_hw_safe, OID_AUTO, stats, CTLFLAG_RD, &safestats,
169b7e3f244SSam Leffler 	    safe_stats, "driver statistics");
170b7e3f244SSam Leffler #ifndef SAFE_NO_RNG
171b7e3f244SSam Leffler static	int safe_rnginterval = 1;		/* poll once a second */
172b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, rnginterval, CTLFLAG_RW, &safe_rnginterval,
173b7e3f244SSam Leffler 	    0, "RNG polling interval (secs)");
174b7e3f244SSam Leffler static	int safe_rngbufsize = 16;		/* 64 bytes each poll  */
175b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, rngbufsize, CTLFLAG_RW, &safe_rngbufsize,
176b7e3f244SSam Leffler 	    0, "RNG polling buffer size (32-bit words)");
177b7e3f244SSam Leffler static	int safe_rngmaxalarm = 8;		/* max alarms before reset */
178b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, rngmaxalarm, CTLFLAG_RW, &safe_rngmaxalarm,
179b7e3f244SSam Leffler 	    0, "RNG max alarms before reset");
180b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */
181b7e3f244SSam Leffler 
182b7e3f244SSam Leffler static int
183b7e3f244SSam Leffler safe_probe(device_t dev)
184b7e3f244SSam Leffler {
185b7e3f244SSam Leffler 	if (pci_get_vendor(dev) == PCI_VENDOR_SAFENET &&
186b7e3f244SSam Leffler 	    pci_get_device(dev) == PCI_PRODUCT_SAFEXCEL)
187d2b677bbSWarner Losh 		return (BUS_PROBE_DEFAULT);
188b7e3f244SSam Leffler 	return (ENXIO);
189b7e3f244SSam Leffler }
190b7e3f244SSam Leffler 
191b7e3f244SSam Leffler static const char*
192b7e3f244SSam Leffler safe_partname(struct safe_softc *sc)
193b7e3f244SSam Leffler {
194b7e3f244SSam Leffler 	/* XXX sprintf numbers when not decoded */
195b7e3f244SSam Leffler 	switch (pci_get_vendor(sc->sc_dev)) {
196b7e3f244SSam Leffler 	case PCI_VENDOR_SAFENET:
197b7e3f244SSam Leffler 		switch (pci_get_device(sc->sc_dev)) {
198b7e3f244SSam Leffler 		case PCI_PRODUCT_SAFEXCEL: return "SafeNet SafeXcel-1141";
199b7e3f244SSam Leffler 		}
200b7e3f244SSam Leffler 		return "SafeNet unknown-part";
201b7e3f244SSam Leffler 	}
202b7e3f244SSam Leffler 	return "Unknown-vendor unknown-part";
203b7e3f244SSam Leffler }
204b7e3f244SSam Leffler 
205b7e3f244SSam Leffler #ifndef SAFE_NO_RNG
206b7e3f244SSam Leffler static void
207b7e3f244SSam Leffler default_harvest(struct rndtest_state *rsp, void *buf, u_int count)
208b7e3f244SSam Leffler {
209b7e3f244SSam Leffler 	random_harvest(buf, count, count*NBBY, 0, RANDOM_PURE);
210b7e3f244SSam Leffler }
211b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */
212b7e3f244SSam Leffler 
213b7e3f244SSam Leffler static int
214b7e3f244SSam Leffler safe_attach(device_t dev)
215b7e3f244SSam Leffler {
216b7e3f244SSam Leffler 	struct safe_softc *sc = device_get_softc(dev);
217b7e3f244SSam Leffler 	u_int32_t raddr;
218b7e3f244SSam Leffler 	u_int32_t cmd, i, devinfo;
219b7e3f244SSam Leffler 	int rid;
220b7e3f244SSam Leffler 
221b7e3f244SSam Leffler 	bzero(sc, sizeof (*sc));
222b7e3f244SSam Leffler 	sc->sc_dev = dev;
223b7e3f244SSam Leffler 
224b7e3f244SSam Leffler 	/* XXX handle power management */
225b7e3f244SSam Leffler 
226b7e3f244SSam Leffler 	cmd = pci_read_config(dev, PCIR_COMMAND, 4);
227b7e3f244SSam Leffler 	cmd |= PCIM_CMD_MEMEN | PCIM_CMD_BUSMASTEREN;
228b7e3f244SSam Leffler 	pci_write_config(dev, PCIR_COMMAND, cmd, 4);
229b7e3f244SSam Leffler 	cmd = pci_read_config(dev, PCIR_COMMAND, 4);
230b7e3f244SSam Leffler 
231b7e3f244SSam Leffler 	if (!(cmd & PCIM_CMD_MEMEN)) {
232b7e3f244SSam Leffler 		device_printf(dev, "failed to enable memory mapping\n");
233b7e3f244SSam Leffler 		goto bad;
234b7e3f244SSam Leffler 	}
235b7e3f244SSam Leffler 
236b7e3f244SSam Leffler 	if (!(cmd & PCIM_CMD_BUSMASTEREN)) {
237b7e3f244SSam Leffler 		device_printf(dev, "failed to enable bus mastering\n");
238b7e3f244SSam Leffler 		goto bad;
239b7e3f244SSam Leffler 	}
240b7e3f244SSam Leffler 
241b7e3f244SSam Leffler 	/*
242b7e3f244SSam Leffler 	 * Setup memory-mapping of PCI registers.
243b7e3f244SSam Leffler 	 */
244b7e3f244SSam Leffler 	rid = BS_BAR;
2455f96beb9SNate Lawson 	sc->sc_sr = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
2465f96beb9SNate Lawson 					   RF_ACTIVE);
247b7e3f244SSam Leffler 	if (sc->sc_sr == NULL) {
248b7e3f244SSam Leffler 		device_printf(dev, "cannot map register space\n");
249b7e3f244SSam Leffler 		goto bad;
250b7e3f244SSam Leffler 	}
251b7e3f244SSam Leffler 	sc->sc_st = rman_get_bustag(sc->sc_sr);
252b7e3f244SSam Leffler 	sc->sc_sh = rman_get_bushandle(sc->sc_sr);
253b7e3f244SSam Leffler 
254b7e3f244SSam Leffler 	/*
255b7e3f244SSam Leffler 	 * Arrange interrupt line.
256b7e3f244SSam Leffler 	 */
257b7e3f244SSam Leffler 	rid = 0;
2585f96beb9SNate Lawson 	sc->sc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
2595f96beb9SNate Lawson 					    RF_SHAREABLE|RF_ACTIVE);
260b7e3f244SSam Leffler 	if (sc->sc_irq == NULL) {
261b7e3f244SSam Leffler 		device_printf(dev, "could not map interrupt\n");
262b7e3f244SSam Leffler 		goto bad1;
263b7e3f244SSam Leffler 	}
264b7e3f244SSam Leffler 	/*
265b7e3f244SSam Leffler 	 * NB: Network code assumes we are blocked with splimp()
266b7e3f244SSam Leffler 	 *     so make sure the IRQ is mapped appropriately.
267b7e3f244SSam Leffler 	 */
268b7e3f244SSam Leffler 	if (bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_NET | INTR_MPSAFE,
269b7e3f244SSam Leffler 			   safe_intr, sc, &sc->sc_ih)) {
270b7e3f244SSam Leffler 		device_printf(dev, "could not establish interrupt\n");
271b7e3f244SSam Leffler 		goto bad2;
272b7e3f244SSam Leffler 	}
273b7e3f244SSam Leffler 
274b7e3f244SSam Leffler 	sc->sc_cid = crypto_get_driverid(0);
275b7e3f244SSam Leffler 	if (sc->sc_cid < 0) {
276b7e3f244SSam Leffler 		device_printf(dev, "could not get crypto driver id\n");
277b7e3f244SSam Leffler 		goto bad3;
278b7e3f244SSam Leffler 	}
279b7e3f244SSam Leffler 
280b7e3f244SSam Leffler 	sc->sc_chiprev = READ_REG(sc, SAFE_DEVINFO) &
281b7e3f244SSam Leffler 		(SAFE_DEVINFO_REV_MAJ | SAFE_DEVINFO_REV_MIN);
282b7e3f244SSam Leffler 
283b7e3f244SSam Leffler 	/*
284b7e3f244SSam Leffler 	 * Setup DMA descriptor area.
285b7e3f244SSam Leffler 	 */
286b7e3f244SSam Leffler 	if (bus_dma_tag_create(NULL,			/* parent */
287b7e3f244SSam Leffler 			       1,			/* alignment */
288b7e3f244SSam Leffler 			       SAFE_DMA_BOUNDARY,	/* boundary */
289b7e3f244SSam Leffler 			       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
290b7e3f244SSam Leffler 			       BUS_SPACE_MAXADDR,	/* highaddr */
291b7e3f244SSam Leffler 			       NULL, NULL,		/* filter, filterarg */
292b7e3f244SSam Leffler 			       SAFE_MAX_DMA,		/* maxsize */
293b7e3f244SSam Leffler 			       SAFE_MAX_PART,		/* nsegments */
294b7e3f244SSam Leffler 			       SAFE_MAX_SSIZE,		/* maxsegsize */
295b7e3f244SSam Leffler 			       BUS_DMA_ALLOCNOW,	/* flags */
296b7e3f244SSam Leffler 			       NULL, NULL,		/* locking */
297b7e3f244SSam Leffler 			       &sc->sc_srcdmat)) {
298b7e3f244SSam Leffler 		device_printf(dev, "cannot allocate DMA tag\n");
299b7e3f244SSam Leffler 		goto bad4;
300b7e3f244SSam Leffler 	}
301b7e3f244SSam Leffler 	if (bus_dma_tag_create(NULL,			/* parent */
302b7e3f244SSam Leffler 			       sizeof(u_int32_t),	/* alignment */
303b7e3f244SSam Leffler 			       SAFE_MAX_DSIZE,		/* boundary */
304b7e3f244SSam Leffler 			       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
305b7e3f244SSam Leffler 			       BUS_SPACE_MAXADDR,	/* highaddr */
306b7e3f244SSam Leffler 			       NULL, NULL,		/* filter, filterarg */
307b7e3f244SSam Leffler 			       SAFE_MAX_DMA,		/* maxsize */
308b7e3f244SSam Leffler 			       SAFE_MAX_PART,		/* nsegments */
309b7e3f244SSam Leffler 			       SAFE_MAX_DSIZE,		/* maxsegsize */
310b7e3f244SSam Leffler 			       BUS_DMA_ALLOCNOW,	/* flags */
311b7e3f244SSam Leffler 			       NULL, NULL,		/* locking */
312b7e3f244SSam Leffler 			       &sc->sc_dstdmat)) {
313b7e3f244SSam Leffler 		device_printf(dev, "cannot allocate DMA tag\n");
314b7e3f244SSam Leffler 		goto bad4;
315b7e3f244SSam Leffler 	}
316b7e3f244SSam Leffler 
317b7e3f244SSam Leffler 	/*
318b7e3f244SSam Leffler 	 * Allocate packet engine descriptors.
319b7e3f244SSam Leffler 	 */
320b7e3f244SSam Leffler 	if (safe_dma_malloc(sc,
321b7e3f244SSam Leffler 	    SAFE_MAX_NQUEUE * sizeof (struct safe_ringentry),
322b7e3f244SSam Leffler 	    &sc->sc_ringalloc, 0)) {
323b7e3f244SSam Leffler 		device_printf(dev, "cannot allocate PE descriptor ring\n");
324b7e3f244SSam Leffler 		bus_dma_tag_destroy(sc->sc_srcdmat);
325b7e3f244SSam Leffler 		goto bad4;
326b7e3f244SSam Leffler 	}
327b7e3f244SSam Leffler 	/*
328b7e3f244SSam Leffler 	 * Hookup the static portion of all our data structures.
329b7e3f244SSam Leffler 	 */
330b7e3f244SSam Leffler 	sc->sc_ring = (struct safe_ringentry *) sc->sc_ringalloc.dma_vaddr;
331b7e3f244SSam Leffler 	sc->sc_ringtop = sc->sc_ring + SAFE_MAX_NQUEUE;
332b7e3f244SSam Leffler 	sc->sc_front = sc->sc_ring;
333b7e3f244SSam Leffler 	sc->sc_back = sc->sc_ring;
334b7e3f244SSam Leffler 	raddr = sc->sc_ringalloc.dma_paddr;
335b7e3f244SSam Leffler 	bzero(sc->sc_ring, SAFE_MAX_NQUEUE * sizeof(struct safe_ringentry));
336b7e3f244SSam Leffler 	for (i = 0; i < SAFE_MAX_NQUEUE; i++) {
337b7e3f244SSam Leffler 		struct safe_ringentry *re = &sc->sc_ring[i];
338b7e3f244SSam Leffler 
339b7e3f244SSam Leffler 		re->re_desc.d_sa = raddr +
340b7e3f244SSam Leffler 			offsetof(struct safe_ringentry, re_sa);
341b7e3f244SSam Leffler 		re->re_sa.sa_staterec = raddr +
342b7e3f244SSam Leffler 			offsetof(struct safe_ringentry, re_sastate);
343b7e3f244SSam Leffler 
344b7e3f244SSam Leffler 		raddr += sizeof (struct safe_ringentry);
345b7e3f244SSam Leffler 	}
346b7e3f244SSam Leffler 	mtx_init(&sc->sc_ringmtx, device_get_nameunit(dev),
347b7e3f244SSam Leffler 		"packet engine ring", MTX_DEF);
348b7e3f244SSam Leffler 
349b7e3f244SSam Leffler 	/*
350b7e3f244SSam Leffler 	 * Allocate scatter and gather particle descriptors.
351b7e3f244SSam Leffler 	 */
352b7e3f244SSam Leffler 	if (safe_dma_malloc(sc, SAFE_TOTAL_SPART * sizeof (struct safe_pdesc),
353b7e3f244SSam Leffler 	    &sc->sc_spalloc, 0)) {
354b7e3f244SSam Leffler 		device_printf(dev, "cannot allocate source particle "
355b7e3f244SSam Leffler 			"descriptor ring\n");
356b7e3f244SSam Leffler 		mtx_destroy(&sc->sc_ringmtx);
357b7e3f244SSam Leffler 		safe_dma_free(sc, &sc->sc_ringalloc);
358b7e3f244SSam Leffler 		bus_dma_tag_destroy(sc->sc_srcdmat);
359b7e3f244SSam Leffler 		goto bad4;
360b7e3f244SSam Leffler 	}
361b7e3f244SSam Leffler 	sc->sc_spring = (struct safe_pdesc *) sc->sc_spalloc.dma_vaddr;
362b7e3f244SSam Leffler 	sc->sc_springtop = sc->sc_spring + SAFE_TOTAL_SPART;
363b7e3f244SSam Leffler 	sc->sc_spfree = sc->sc_spring;
364b7e3f244SSam Leffler 	bzero(sc->sc_spring, SAFE_TOTAL_SPART * sizeof(struct safe_pdesc));
365b7e3f244SSam Leffler 
366b7e3f244SSam Leffler 	if (safe_dma_malloc(sc, SAFE_TOTAL_DPART * sizeof (struct safe_pdesc),
367b7e3f244SSam Leffler 	    &sc->sc_dpalloc, 0)) {
368b7e3f244SSam Leffler 		device_printf(dev, "cannot allocate destination particle "
369b7e3f244SSam Leffler 			"descriptor ring\n");
370b7e3f244SSam Leffler 		mtx_destroy(&sc->sc_ringmtx);
371b7e3f244SSam Leffler 		safe_dma_free(sc, &sc->sc_spalloc);
372b7e3f244SSam Leffler 		safe_dma_free(sc, &sc->sc_ringalloc);
373b7e3f244SSam Leffler 		bus_dma_tag_destroy(sc->sc_dstdmat);
374b7e3f244SSam Leffler 		goto bad4;
375b7e3f244SSam Leffler 	}
376b7e3f244SSam Leffler 	sc->sc_dpring = (struct safe_pdesc *) sc->sc_dpalloc.dma_vaddr;
377b7e3f244SSam Leffler 	sc->sc_dpringtop = sc->sc_dpring + SAFE_TOTAL_DPART;
378b7e3f244SSam Leffler 	sc->sc_dpfree = sc->sc_dpring;
379b7e3f244SSam Leffler 	bzero(sc->sc_dpring, SAFE_TOTAL_DPART * sizeof(struct safe_pdesc));
380b7e3f244SSam Leffler 
381b7e3f244SSam Leffler 	device_printf(sc->sc_dev, "%s", safe_partname(sc));
382b7e3f244SSam Leffler 
383b7e3f244SSam Leffler 	devinfo = READ_REG(sc, SAFE_DEVINFO);
384b7e3f244SSam Leffler 	if (devinfo & SAFE_DEVINFO_RNG) {
385b7e3f244SSam Leffler 		sc->sc_flags |= SAFE_FLAGS_RNG;
386b7e3f244SSam Leffler 		printf(" rng");
387b7e3f244SSam Leffler 	}
388b7e3f244SSam Leffler 	if (devinfo & SAFE_DEVINFO_PKEY) {
389b7e3f244SSam Leffler #if 0
390b7e3f244SSam Leffler 		printf(" key");
391b7e3f244SSam Leffler 		sc->sc_flags |= SAFE_FLAGS_KEY;
392b7e3f244SSam Leffler 		crypto_kregister(sc->sc_cid, CRK_MOD_EXP, 0,
393b7e3f244SSam Leffler 			safe_kprocess, sc);
394b7e3f244SSam Leffler 		crypto_kregister(sc->sc_cid, CRK_MOD_EXP_CRT, 0,
395b7e3f244SSam Leffler 			safe_kprocess, sc);
396b7e3f244SSam Leffler #endif
397b7e3f244SSam Leffler 	}
398b7e3f244SSam Leffler 	if (devinfo & SAFE_DEVINFO_DES) {
399b7e3f244SSam Leffler 		printf(" des/3des");
400b7e3f244SSam Leffler 		crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0,
401b7e3f244SSam Leffler 			safe_newsession, safe_freesession, safe_process, sc);
402b7e3f244SSam Leffler 		crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0,
403b7e3f244SSam Leffler 			safe_newsession, safe_freesession, safe_process, sc);
404b7e3f244SSam Leffler 	}
405b7e3f244SSam Leffler 	if (devinfo & SAFE_DEVINFO_AES) {
406b7e3f244SSam Leffler 		printf(" aes");
407b7e3f244SSam Leffler 		crypto_register(sc->sc_cid, CRYPTO_AES_CBC, 0, 0,
408b7e3f244SSam Leffler 			safe_newsession, safe_freesession, safe_process, sc);
409b7e3f244SSam Leffler 	}
410b7e3f244SSam Leffler 	if (devinfo & SAFE_DEVINFO_MD5) {
411b7e3f244SSam Leffler 		printf(" md5");
412b7e3f244SSam Leffler 		crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC, 0, 0,
413b7e3f244SSam Leffler 			safe_newsession, safe_freesession, safe_process, sc);
414b7e3f244SSam Leffler 	}
415b7e3f244SSam Leffler 	if (devinfo & SAFE_DEVINFO_SHA1) {
416b7e3f244SSam Leffler 		printf(" sha1");
417b7e3f244SSam Leffler 		crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC, 0, 0,
418b7e3f244SSam Leffler 			safe_newsession, safe_freesession, safe_process, sc);
419b7e3f244SSam Leffler 	}
420b7e3f244SSam Leffler 	printf(" null");
421b7e3f244SSam Leffler 	crypto_register(sc->sc_cid, CRYPTO_NULL_CBC, 0, 0,
422b7e3f244SSam Leffler 		safe_newsession, safe_freesession, safe_process, sc);
423b7e3f244SSam Leffler 	crypto_register(sc->sc_cid, CRYPTO_NULL_HMAC, 0, 0,
424b7e3f244SSam Leffler 		safe_newsession, safe_freesession, safe_process, sc);
425b7e3f244SSam Leffler 	/* XXX other supported algorithms */
426b7e3f244SSam Leffler 	printf("\n");
427b7e3f244SSam Leffler 
428b7e3f244SSam Leffler 	safe_reset_board(sc);		/* reset h/w */
429b7e3f244SSam Leffler 	safe_init_pciregs(dev);		/* init pci settings */
430b7e3f244SSam Leffler 	safe_init_board(sc);		/* init h/w */
431b7e3f244SSam Leffler 
432b7e3f244SSam Leffler #ifndef SAFE_NO_RNG
433b7e3f244SSam Leffler 	if (sc->sc_flags & SAFE_FLAGS_RNG) {
434b7e3f244SSam Leffler #ifdef SAFE_RNDTEST
435b7e3f244SSam Leffler 		sc->sc_rndtest = rndtest_attach(dev);
436b7e3f244SSam Leffler 		if (sc->sc_rndtest)
437b7e3f244SSam Leffler 			sc->sc_harvest = rndtest_harvest;
438b7e3f244SSam Leffler 		else
439b7e3f244SSam Leffler 			sc->sc_harvest = default_harvest;
440b7e3f244SSam Leffler #else
441b7e3f244SSam Leffler 		sc->sc_harvest = default_harvest;
442b7e3f244SSam Leffler #endif
443b7e3f244SSam Leffler 		safe_rng_init(sc);
444b7e3f244SSam Leffler 
445c06eb4e2SSam Leffler 		callout_init(&sc->sc_rngto, CALLOUT_MPSAFE);
446b7e3f244SSam Leffler 		callout_reset(&sc->sc_rngto, hz*safe_rnginterval, safe_rng, sc);
447b7e3f244SSam Leffler 	}
448b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */
449b7e3f244SSam Leffler #ifdef SAFE_DEBUG
450b7e3f244SSam Leffler 	safec = sc;			/* for use by hw.safe.dump */
451b7e3f244SSam Leffler #endif
452b7e3f244SSam Leffler 	return (0);
453b7e3f244SSam Leffler bad4:
454b7e3f244SSam Leffler 	crypto_unregister_all(sc->sc_cid);
455b7e3f244SSam Leffler bad3:
456b7e3f244SSam Leffler 	bus_teardown_intr(dev, sc->sc_irq, sc->sc_ih);
457b7e3f244SSam Leffler bad2:
458b7e3f244SSam Leffler 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq);
459b7e3f244SSam Leffler bad1:
460b7e3f244SSam Leffler 	bus_release_resource(dev, SYS_RES_MEMORY, BS_BAR, sc->sc_sr);
461b7e3f244SSam Leffler bad:
462b7e3f244SSam Leffler 	return (ENXIO);
463b7e3f244SSam Leffler }
464b7e3f244SSam Leffler 
465b7e3f244SSam Leffler /*
466b7e3f244SSam Leffler  * Detach a device that successfully probed.
467b7e3f244SSam Leffler  */
468b7e3f244SSam Leffler static int
469b7e3f244SSam Leffler safe_detach(device_t dev)
470b7e3f244SSam Leffler {
471b7e3f244SSam Leffler 	struct safe_softc *sc = device_get_softc(dev);
472b7e3f244SSam Leffler 
473b7e3f244SSam Leffler 	/* XXX wait/abort active ops */
474b7e3f244SSam Leffler 
475b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_HI_MASK, 0);		/* disable interrupts */
476b7e3f244SSam Leffler 
477b7e3f244SSam Leffler 	callout_stop(&sc->sc_rngto);
478b7e3f244SSam Leffler 
479b7e3f244SSam Leffler 	crypto_unregister_all(sc->sc_cid);
480b7e3f244SSam Leffler 
481b7e3f244SSam Leffler #ifdef SAFE_RNDTEST
482b7e3f244SSam Leffler 	if (sc->sc_rndtest)
483b7e3f244SSam Leffler 		rndtest_detach(sc->sc_rndtest);
484b7e3f244SSam Leffler #endif
485b7e3f244SSam Leffler 
486b7e3f244SSam Leffler 	safe_cleanchip(sc);
487b7e3f244SSam Leffler 	safe_dma_free(sc, &sc->sc_dpalloc);
488b7e3f244SSam Leffler 	safe_dma_free(sc, &sc->sc_spalloc);
489b7e3f244SSam Leffler 	mtx_destroy(&sc->sc_ringmtx);
490b7e3f244SSam Leffler 	safe_dma_free(sc, &sc->sc_ringalloc);
491b7e3f244SSam Leffler 
492b7e3f244SSam Leffler 	bus_generic_detach(dev);
493b7e3f244SSam Leffler 	bus_teardown_intr(dev, sc->sc_irq, sc->sc_ih);
494b7e3f244SSam Leffler 	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq);
495b7e3f244SSam Leffler 
496b7e3f244SSam Leffler 	bus_dma_tag_destroy(sc->sc_srcdmat);
497b7e3f244SSam Leffler 	bus_dma_tag_destroy(sc->sc_dstdmat);
498b7e3f244SSam Leffler 	bus_release_resource(dev, SYS_RES_MEMORY, BS_BAR, sc->sc_sr);
499b7e3f244SSam Leffler 
500b7e3f244SSam Leffler 	return (0);
501b7e3f244SSam Leffler }
502b7e3f244SSam Leffler 
503b7e3f244SSam Leffler /*
504b7e3f244SSam Leffler  * Stop all chip i/o so that the kernel's probe routines don't
505b7e3f244SSam Leffler  * get confused by errant DMAs when rebooting.
506b7e3f244SSam Leffler  */
507b7e3f244SSam Leffler static void
508b7e3f244SSam Leffler safe_shutdown(device_t dev)
509b7e3f244SSam Leffler {
510b7e3f244SSam Leffler #ifdef notyet
511b7e3f244SSam Leffler 	safe_stop(device_get_softc(dev));
512b7e3f244SSam Leffler #endif
513b7e3f244SSam Leffler }
514b7e3f244SSam Leffler 
515b7e3f244SSam Leffler /*
516b7e3f244SSam Leffler  * Device suspend routine.
517b7e3f244SSam Leffler  */
518b7e3f244SSam Leffler static int
519b7e3f244SSam Leffler safe_suspend(device_t dev)
520b7e3f244SSam Leffler {
521b7e3f244SSam Leffler 	struct safe_softc *sc = device_get_softc(dev);
522b7e3f244SSam Leffler 
523b7e3f244SSam Leffler #ifdef notyet
524b7e3f244SSam Leffler 	/* XXX stop the device and save PCI settings */
525b7e3f244SSam Leffler #endif
526b7e3f244SSam Leffler 	sc->sc_suspended = 1;
527b7e3f244SSam Leffler 
528b7e3f244SSam Leffler 	return (0);
529b7e3f244SSam Leffler }
530b7e3f244SSam Leffler 
531b7e3f244SSam Leffler static int
532b7e3f244SSam Leffler safe_resume(device_t dev)
533b7e3f244SSam Leffler {
534b7e3f244SSam Leffler 	struct safe_softc *sc = device_get_softc(dev);
535b7e3f244SSam Leffler 
536b7e3f244SSam Leffler #ifdef notyet
537b7e3f244SSam Leffler 	/* XXX retore PCI settings and start the device */
538b7e3f244SSam Leffler #endif
539b7e3f244SSam Leffler 	sc->sc_suspended = 0;
540b7e3f244SSam Leffler 	return (0);
541b7e3f244SSam Leffler }
542b7e3f244SSam Leffler 
543b7e3f244SSam Leffler /*
544b7e3f244SSam Leffler  * SafeXcel Interrupt routine
545b7e3f244SSam Leffler  */
546b7e3f244SSam Leffler static void
547b7e3f244SSam Leffler safe_intr(void *arg)
548b7e3f244SSam Leffler {
549b7e3f244SSam Leffler 	struct safe_softc *sc = arg;
550b7e3f244SSam Leffler 	volatile u_int32_t stat;
551b7e3f244SSam Leffler 
552b7e3f244SSam Leffler 	stat = READ_REG(sc, SAFE_HM_STAT);
553b7e3f244SSam Leffler 	if (stat == 0)			/* shared irq, not for us */
554b7e3f244SSam Leffler 		return;
555b7e3f244SSam Leffler 
556b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_HI_CLR, stat);	/* IACK */
557b7e3f244SSam Leffler 
558b7e3f244SSam Leffler 	if ((stat & SAFE_INT_PE_DDONE)) {
559b7e3f244SSam Leffler 		/*
560b7e3f244SSam Leffler 		 * Descriptor(s) done; scan the ring and
561b7e3f244SSam Leffler 		 * process completed operations.
562b7e3f244SSam Leffler 		 */
563b7e3f244SSam Leffler 		mtx_lock(&sc->sc_ringmtx);
564b7e3f244SSam Leffler 		while (sc->sc_back != sc->sc_front) {
565b7e3f244SSam Leffler 			struct safe_ringentry *re = sc->sc_back;
566b7e3f244SSam Leffler #ifdef SAFE_DEBUG
567b7e3f244SSam Leffler 			if (safe_debug) {
568b7e3f244SSam Leffler 				safe_dump_ringstate(sc, __func__);
569b7e3f244SSam Leffler 				safe_dump_request(sc, __func__, re);
570b7e3f244SSam Leffler 			}
571b7e3f244SSam Leffler #endif
572b7e3f244SSam Leffler 			/*
573b7e3f244SSam Leffler 			 * safe_process marks ring entries that were allocated
574b7e3f244SSam Leffler 			 * but not used with a csr of zero.  This insures the
575b7e3f244SSam Leffler 			 * ring front pointer never needs to be set backwards
576b7e3f244SSam Leffler 			 * in the event that an entry is allocated but not used
577b7e3f244SSam Leffler 			 * because of a setup error.
578b7e3f244SSam Leffler 			 */
579b7e3f244SSam Leffler 			if (re->re_desc.d_csr != 0) {
580b7e3f244SSam Leffler 				if (!SAFE_PE_CSR_IS_DONE(re->re_desc.d_csr))
581b7e3f244SSam Leffler 					break;
582b7e3f244SSam Leffler 				if (!SAFE_PE_LEN_IS_DONE(re->re_desc.d_len))
583b7e3f244SSam Leffler 					break;
584b7e3f244SSam Leffler 				sc->sc_nqchip--;
585b7e3f244SSam Leffler 				safe_callback(sc, re);
586b7e3f244SSam Leffler 			}
587b7e3f244SSam Leffler 			if (++(sc->sc_back) == sc->sc_ringtop)
588b7e3f244SSam Leffler 				sc->sc_back = sc->sc_ring;
589b7e3f244SSam Leffler 		}
590b7e3f244SSam Leffler 		mtx_unlock(&sc->sc_ringmtx);
591b7e3f244SSam Leffler 	}
592b7e3f244SSam Leffler 
593b7e3f244SSam Leffler 	/*
594b7e3f244SSam Leffler 	 * Check to see if we got any DMA Error
595b7e3f244SSam Leffler 	 */
596b7e3f244SSam Leffler 	if (stat & SAFE_INT_PE_ERROR) {
597b7e3f244SSam Leffler 		DPRINTF(("dmaerr dmastat %08x\n",
598b7e3f244SSam Leffler 			READ_REG(sc, SAFE_PE_DMASTAT)));
599b7e3f244SSam Leffler 		safestats.st_dmaerr++;
600b7e3f244SSam Leffler 		safe_totalreset(sc);
601b7e3f244SSam Leffler #if 0
602b7e3f244SSam Leffler 		safe_feed(sc);
603b7e3f244SSam Leffler #endif
604b7e3f244SSam Leffler 	}
605b7e3f244SSam Leffler 
606b7e3f244SSam Leffler 	if (sc->sc_needwakeup) {		/* XXX check high watermark */
607b7e3f244SSam Leffler 		int wakeup = sc->sc_needwakeup & (CRYPTO_SYMQ|CRYPTO_ASYMQ);
608b7e3f244SSam Leffler 		DPRINTF(("%s: wakeup crypto %x\n", __func__,
609b7e3f244SSam Leffler 			sc->sc_needwakeup));
610b7e3f244SSam Leffler 		sc->sc_needwakeup &= ~wakeup;
611b7e3f244SSam Leffler 		crypto_unblock(sc->sc_cid, wakeup);
612b7e3f244SSam Leffler 	}
613b7e3f244SSam Leffler }
614b7e3f244SSam Leffler 
615b7e3f244SSam Leffler /*
616b7e3f244SSam Leffler  * safe_feed() - post a request to chip
617b7e3f244SSam Leffler  */
618b7e3f244SSam Leffler static void
619b7e3f244SSam Leffler safe_feed(struct safe_softc *sc, struct safe_ringentry *re)
620b7e3f244SSam Leffler {
621b7e3f244SSam Leffler 	bus_dmamap_sync(sc->sc_srcdmat, re->re_src_map, BUS_DMASYNC_PREWRITE);
622b7e3f244SSam Leffler 	if (re->re_dst_map != NULL)
623b7e3f244SSam Leffler 		bus_dmamap_sync(sc->sc_dstdmat, re->re_dst_map,
624b7e3f244SSam Leffler 			BUS_DMASYNC_PREREAD);
625b7e3f244SSam Leffler 	/* XXX have no smaller granularity */
626b7e3f244SSam Leffler 	safe_dma_sync(&sc->sc_ringalloc,
627b7e3f244SSam Leffler 		BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
628b7e3f244SSam Leffler 	safe_dma_sync(&sc->sc_spalloc, BUS_DMASYNC_PREWRITE);
629b7e3f244SSam Leffler 	safe_dma_sync(&sc->sc_dpalloc, BUS_DMASYNC_PREWRITE);
630b7e3f244SSam Leffler 
631b7e3f244SSam Leffler #ifdef SAFE_DEBUG
632b7e3f244SSam Leffler 	if (safe_debug) {
633b7e3f244SSam Leffler 		safe_dump_ringstate(sc, __func__);
634b7e3f244SSam Leffler 		safe_dump_request(sc, __func__, re);
635b7e3f244SSam Leffler 	}
636b7e3f244SSam Leffler #endif
637b7e3f244SSam Leffler 	sc->sc_nqchip++;
638b7e3f244SSam Leffler 	if (sc->sc_nqchip > safestats.st_maxqchip)
639b7e3f244SSam Leffler 		safestats.st_maxqchip = sc->sc_nqchip;
640b7e3f244SSam Leffler 	/* poke h/w to check descriptor ring, any value can be written */
641b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_HI_RD_DESCR, 0);
642b7e3f244SSam Leffler }
643b7e3f244SSam Leffler 
644b7e3f244SSam Leffler /*
645b7e3f244SSam Leffler  * Allocate a new 'session' and return an encoded session id.  'sidp'
646b7e3f244SSam Leffler  * contains our registration id, and should contain an encoded session
647b7e3f244SSam Leffler  * id on successful allocation.
648b7e3f244SSam Leffler  */
649b7e3f244SSam Leffler static int
650b7e3f244SSam Leffler safe_newsession(void *arg, u_int32_t *sidp, struct cryptoini *cri)
651b7e3f244SSam Leffler {
652b7e3f244SSam Leffler #define	N(a)	(sizeof(a) / sizeof (a[0]))
653b7e3f244SSam Leffler 	struct cryptoini *c, *encini = NULL, *macini = NULL;
654b7e3f244SSam Leffler 	struct safe_softc *sc = arg;
655b7e3f244SSam Leffler 	struct safe_session *ses = NULL;
656b7e3f244SSam Leffler 	MD5_CTX md5ctx;
657b7e3f244SSam Leffler 	SHA1_CTX sha1ctx;
658b7e3f244SSam Leffler 	int i, sesn;
659b7e3f244SSam Leffler 
660b7e3f244SSam Leffler 	if (sidp == NULL || cri == NULL || sc == NULL)
661b7e3f244SSam Leffler 		return (EINVAL);
662b7e3f244SSam Leffler 
663b7e3f244SSam Leffler 	for (c = cri; c != NULL; c = c->cri_next) {
664b7e3f244SSam Leffler 		if (c->cri_alg == CRYPTO_MD5_HMAC ||
665b7e3f244SSam Leffler 		    c->cri_alg == CRYPTO_SHA1_HMAC ||
666b7e3f244SSam Leffler 		    c->cri_alg == CRYPTO_NULL_HMAC) {
667b7e3f244SSam Leffler 			if (macini)
668b7e3f244SSam Leffler 				return (EINVAL);
669b7e3f244SSam Leffler 			macini = c;
670b7e3f244SSam Leffler 		} else if (c->cri_alg == CRYPTO_DES_CBC ||
671b7e3f244SSam Leffler 		    c->cri_alg == CRYPTO_3DES_CBC ||
672b7e3f244SSam Leffler 		    c->cri_alg == CRYPTO_AES_CBC ||
673b7e3f244SSam Leffler 		    c->cri_alg == CRYPTO_NULL_CBC) {
674b7e3f244SSam Leffler 			if (encini)
675b7e3f244SSam Leffler 				return (EINVAL);
676b7e3f244SSam Leffler 			encini = c;
677b7e3f244SSam Leffler 		} else
678b7e3f244SSam Leffler 			return (EINVAL);
679b7e3f244SSam Leffler 	}
680b7e3f244SSam Leffler 	if (encini == NULL && macini == NULL)
681b7e3f244SSam Leffler 		return (EINVAL);
682b7e3f244SSam Leffler 	if (encini) {			/* validate key length */
683b7e3f244SSam Leffler 		switch (encini->cri_alg) {
684b7e3f244SSam Leffler 		case CRYPTO_DES_CBC:
685b7e3f244SSam Leffler 			if (encini->cri_klen != 64)
686b7e3f244SSam Leffler 				return (EINVAL);
687b7e3f244SSam Leffler 			break;
688b7e3f244SSam Leffler 		case CRYPTO_3DES_CBC:
689b7e3f244SSam Leffler 			if (encini->cri_klen != 192)
690b7e3f244SSam Leffler 				return (EINVAL);
691b7e3f244SSam Leffler 			break;
692b7e3f244SSam Leffler 		case CRYPTO_AES_CBC:
693b7e3f244SSam Leffler 			if (encini->cri_klen != 128 &&
694b7e3f244SSam Leffler 			    encini->cri_klen != 192 &&
695b7e3f244SSam Leffler 			    encini->cri_klen != 256)
696b7e3f244SSam Leffler 				return (EINVAL);
697b7e3f244SSam Leffler 			break;
698b7e3f244SSam Leffler 		}
699b7e3f244SSam Leffler 	}
700b7e3f244SSam Leffler 
701b7e3f244SSam Leffler 	if (sc->sc_sessions == NULL) {
702b7e3f244SSam Leffler 		ses = sc->sc_sessions = (struct safe_session *)malloc(
703b7e3f244SSam Leffler 		    sizeof(struct safe_session), M_DEVBUF, M_NOWAIT);
704b7e3f244SSam Leffler 		if (ses == NULL)
705b7e3f244SSam Leffler 			return (ENOMEM);
706b7e3f244SSam Leffler 		sesn = 0;
707b7e3f244SSam Leffler 		sc->sc_nsessions = 1;
708b7e3f244SSam Leffler 	} else {
709b7e3f244SSam Leffler 		for (sesn = 0; sesn < sc->sc_nsessions; sesn++) {
710b7e3f244SSam Leffler 			if (sc->sc_sessions[sesn].ses_used == 0) {
711b7e3f244SSam Leffler 				ses = &sc->sc_sessions[sesn];
712b7e3f244SSam Leffler 				break;
713b7e3f244SSam Leffler 			}
714b7e3f244SSam Leffler 		}
715b7e3f244SSam Leffler 
716b7e3f244SSam Leffler 		if (ses == NULL) {
717b7e3f244SSam Leffler 			sesn = sc->sc_nsessions;
718b7e3f244SSam Leffler 			ses = (struct safe_session *)malloc((sesn + 1) *
719b7e3f244SSam Leffler 			    sizeof(struct safe_session), M_DEVBUF, M_NOWAIT);
720b7e3f244SSam Leffler 			if (ses == NULL)
721b7e3f244SSam Leffler 				return (ENOMEM);
722b7e3f244SSam Leffler 			bcopy(sc->sc_sessions, ses, sesn *
723b7e3f244SSam Leffler 			    sizeof(struct safe_session));
724b7e3f244SSam Leffler 			bzero(sc->sc_sessions, sesn *
725b7e3f244SSam Leffler 			    sizeof(struct safe_session));
726b7e3f244SSam Leffler 			free(sc->sc_sessions, M_DEVBUF);
727b7e3f244SSam Leffler 			sc->sc_sessions = ses;
728b7e3f244SSam Leffler 			ses = &sc->sc_sessions[sesn];
729b7e3f244SSam Leffler 			sc->sc_nsessions++;
730b7e3f244SSam Leffler 		}
731b7e3f244SSam Leffler 	}
732b7e3f244SSam Leffler 
733b7e3f244SSam Leffler 	bzero(ses, sizeof(struct safe_session));
734b7e3f244SSam Leffler 	ses->ses_used = 1;
735b7e3f244SSam Leffler 
736b7e3f244SSam Leffler 	if (encini) {
737b7e3f244SSam Leffler 		/* get an IV */
738b7e3f244SSam Leffler 		/* XXX may read fewer than requested */
739b7e3f244SSam Leffler 		read_random(ses->ses_iv, sizeof(ses->ses_iv));
740b7e3f244SSam Leffler 
741b7e3f244SSam Leffler 		ses->ses_klen = encini->cri_klen;
742b7e3f244SSam Leffler 		bcopy(encini->cri_key, ses->ses_key, ses->ses_klen / 8);
743b7e3f244SSam Leffler 
744b7e3f244SSam Leffler 		/* PE is little-endian, insure proper byte order */
745b7e3f244SSam Leffler 		for (i = 0; i < N(ses->ses_key); i++)
746b7e3f244SSam Leffler 			ses->ses_key[i] = htole32(ses->ses_key[i]);
747b7e3f244SSam Leffler 	}
748b7e3f244SSam Leffler 
749b7e3f244SSam Leffler 	if (macini) {
750b7e3f244SSam Leffler 		for (i = 0; i < macini->cri_klen / 8; i++)
751b7e3f244SSam Leffler 			macini->cri_key[i] ^= HMAC_IPAD_VAL;
752b7e3f244SSam Leffler 
753b7e3f244SSam Leffler 		if (macini->cri_alg == CRYPTO_MD5_HMAC) {
754b7e3f244SSam Leffler 			MD5Init(&md5ctx);
755b7e3f244SSam Leffler 			MD5Update(&md5ctx, macini->cri_key,
756b7e3f244SSam Leffler 			    macini->cri_klen / 8);
757b7e3f244SSam Leffler 			MD5Update(&md5ctx, hmac_ipad_buffer,
758b7e3f244SSam Leffler 			    HMAC_BLOCK_LEN - (macini->cri_klen / 8));
759b7e3f244SSam Leffler 			bcopy(md5ctx.state, ses->ses_hminner,
760b7e3f244SSam Leffler 			    sizeof(md5ctx.state));
761b7e3f244SSam Leffler 		} else {
762b7e3f244SSam Leffler 			SHA1Init(&sha1ctx);
763b7e3f244SSam Leffler 			SHA1Update(&sha1ctx, macini->cri_key,
764b7e3f244SSam Leffler 			    macini->cri_klen / 8);
765b7e3f244SSam Leffler 			SHA1Update(&sha1ctx, hmac_ipad_buffer,
766b7e3f244SSam Leffler 			    HMAC_BLOCK_LEN - (macini->cri_klen / 8));
767b7e3f244SSam Leffler 			bcopy(sha1ctx.h.b32, ses->ses_hminner,
768b7e3f244SSam Leffler 			    sizeof(sha1ctx.h.b32));
769b7e3f244SSam Leffler 		}
770b7e3f244SSam Leffler 
771b7e3f244SSam Leffler 		for (i = 0; i < macini->cri_klen / 8; i++)
772b7e3f244SSam Leffler 			macini->cri_key[i] ^= (HMAC_IPAD_VAL ^ HMAC_OPAD_VAL);
773b7e3f244SSam Leffler 
774b7e3f244SSam Leffler 		if (macini->cri_alg == CRYPTO_MD5_HMAC) {
775b7e3f244SSam Leffler 			MD5Init(&md5ctx);
776b7e3f244SSam Leffler 			MD5Update(&md5ctx, macini->cri_key,
777b7e3f244SSam Leffler 			    macini->cri_klen / 8);
778b7e3f244SSam Leffler 			MD5Update(&md5ctx, hmac_opad_buffer,
779b7e3f244SSam Leffler 			    HMAC_BLOCK_LEN - (macini->cri_klen / 8));
780b7e3f244SSam Leffler 			bcopy(md5ctx.state, ses->ses_hmouter,
781b7e3f244SSam Leffler 			    sizeof(md5ctx.state));
782b7e3f244SSam Leffler 		} else {
783b7e3f244SSam Leffler 			SHA1Init(&sha1ctx);
784b7e3f244SSam Leffler 			SHA1Update(&sha1ctx, macini->cri_key,
785b7e3f244SSam Leffler 			    macini->cri_klen / 8);
786b7e3f244SSam Leffler 			SHA1Update(&sha1ctx, hmac_opad_buffer,
787b7e3f244SSam Leffler 			    HMAC_BLOCK_LEN - (macini->cri_klen / 8));
788b7e3f244SSam Leffler 			bcopy(sha1ctx.h.b32, ses->ses_hmouter,
789b7e3f244SSam Leffler 			    sizeof(sha1ctx.h.b32));
790b7e3f244SSam Leffler 		}
791b7e3f244SSam Leffler 
792b7e3f244SSam Leffler 		for (i = 0; i < macini->cri_klen / 8; i++)
793b7e3f244SSam Leffler 			macini->cri_key[i] ^= HMAC_OPAD_VAL;
794b7e3f244SSam Leffler 
795b7e3f244SSam Leffler 		/* PE is little-endian, insure proper byte order */
796b7e3f244SSam Leffler 		for (i = 0; i < N(ses->ses_hminner); i++) {
797b7e3f244SSam Leffler 			ses->ses_hminner[i] = htole32(ses->ses_hminner[i]);
798b7e3f244SSam Leffler 			ses->ses_hmouter[i] = htole32(ses->ses_hmouter[i]);
799b7e3f244SSam Leffler 		}
800b7e3f244SSam Leffler 	}
801b7e3f244SSam Leffler 
802b7e3f244SSam Leffler 	*sidp = SAFE_SID(device_get_unit(sc->sc_dev), sesn);
803b7e3f244SSam Leffler 	return (0);
804b7e3f244SSam Leffler #undef N
805b7e3f244SSam Leffler }
806b7e3f244SSam Leffler 
807b7e3f244SSam Leffler /*
808b7e3f244SSam Leffler  * Deallocate a session.
809b7e3f244SSam Leffler  */
810b7e3f244SSam Leffler static int
811b7e3f244SSam Leffler safe_freesession(void *arg, u_int64_t tid)
812b7e3f244SSam Leffler {
813b7e3f244SSam Leffler 	struct safe_softc *sc = arg;
814b7e3f244SSam Leffler 	int session, ret;
815b7e3f244SSam Leffler 	u_int32_t sid = ((u_int32_t) tid) & 0xffffffff;
816b7e3f244SSam Leffler 
817b7e3f244SSam Leffler 	if (sc == NULL)
818b7e3f244SSam Leffler 		return (EINVAL);
819b7e3f244SSam Leffler 
820b7e3f244SSam Leffler 	session = SAFE_SESSION(sid);
821b7e3f244SSam Leffler 	if (session < sc->sc_nsessions) {
822b7e3f244SSam Leffler 		bzero(&sc->sc_sessions[session], sizeof(sc->sc_sessions[session]));
823b7e3f244SSam Leffler 		ret = 0;
824b7e3f244SSam Leffler 	} else
825b7e3f244SSam Leffler 		ret = EINVAL;
826b7e3f244SSam Leffler 	return (ret);
827b7e3f244SSam Leffler }
828b7e3f244SSam Leffler 
829b7e3f244SSam Leffler static void
830b7e3f244SSam Leffler safe_op_cb(void *arg, bus_dma_segment_t *seg, int nsegs, bus_size_t mapsize, int error)
831b7e3f244SSam Leffler {
832b7e3f244SSam Leffler 	struct safe_operand *op = arg;
833b7e3f244SSam Leffler 
834b7e3f244SSam Leffler 	DPRINTF(("%s: mapsize %u nsegs %d error %d\n", __func__,
835b7e3f244SSam Leffler 		(u_int) mapsize, nsegs, error));
836b7e3f244SSam Leffler 	if (error != 0)
837b7e3f244SSam Leffler 		return;
838b7e3f244SSam Leffler 	op->mapsize = mapsize;
839b7e3f244SSam Leffler 	op->nsegs = nsegs;
840b7e3f244SSam Leffler 	bcopy(seg, op->segs, nsegs * sizeof (seg[0]));
841b7e3f244SSam Leffler }
842b7e3f244SSam Leffler 
843b7e3f244SSam Leffler static int
844b7e3f244SSam Leffler safe_process(void *arg, struct cryptop *crp, int hint)
845b7e3f244SSam Leffler {
846b7e3f244SSam Leffler 	int err = 0, i, nicealign, uniform;
847b7e3f244SSam Leffler 	struct safe_softc *sc = arg;
848b7e3f244SSam Leffler 	struct cryptodesc *crd1, *crd2, *maccrd, *enccrd;
849b7e3f244SSam Leffler 	int bypass, oplen, ivsize;
850b7e3f244SSam Leffler 	caddr_t iv;
851b7e3f244SSam Leffler 	int16_t coffset;
852b7e3f244SSam Leffler 	struct safe_session *ses;
853b7e3f244SSam Leffler 	struct safe_ringentry *re;
854b7e3f244SSam Leffler 	struct safe_sarec *sa;
855b7e3f244SSam Leffler 	struct safe_pdesc *pd;
856b7e3f244SSam Leffler 	u_int32_t cmd0, cmd1, staterec;
857b7e3f244SSam Leffler 
858b7e3f244SSam Leffler 	if (crp == NULL || crp->crp_callback == NULL || sc == NULL) {
859b7e3f244SSam Leffler 		safestats.st_invalid++;
860b7e3f244SSam Leffler 		return (EINVAL);
861b7e3f244SSam Leffler 	}
862b7e3f244SSam Leffler 	if (SAFE_SESSION(crp->crp_sid) >= sc->sc_nsessions) {
863b7e3f244SSam Leffler 		safestats.st_badsession++;
864b7e3f244SSam Leffler 		return (EINVAL);
865b7e3f244SSam Leffler 	}
866b7e3f244SSam Leffler 
867b7e3f244SSam Leffler 	mtx_lock(&sc->sc_ringmtx);
868b7e3f244SSam Leffler 	if (sc->sc_front == sc->sc_back && sc->sc_nqchip != 0) {
869b7e3f244SSam Leffler 		safestats.st_ringfull++;
870b7e3f244SSam Leffler 		sc->sc_needwakeup |= CRYPTO_SYMQ;
871b7e3f244SSam Leffler 		mtx_unlock(&sc->sc_ringmtx);
872b7e3f244SSam Leffler 		return (ERESTART);
873b7e3f244SSam Leffler 	}
874b7e3f244SSam Leffler 	re = sc->sc_front;
875b7e3f244SSam Leffler 
876b7e3f244SSam Leffler 	staterec = re->re_sa.sa_staterec;	/* save */
877b7e3f244SSam Leffler 	/* NB: zero everything but the PE descriptor */
878b7e3f244SSam Leffler 	bzero(&re->re_sa, sizeof(struct safe_ringentry) - sizeof(re->re_desc));
879b7e3f244SSam Leffler 	re->re_sa.sa_staterec = staterec;	/* restore */
880b7e3f244SSam Leffler 
881b7e3f244SSam Leffler 	re->re_crp = crp;
882b7e3f244SSam Leffler 	re->re_sesn = SAFE_SESSION(crp->crp_sid);
883b7e3f244SSam Leffler 
884b7e3f244SSam Leffler 	if (crp->crp_flags & CRYPTO_F_IMBUF) {
885b7e3f244SSam Leffler 		re->re_src_m = (struct mbuf *)crp->crp_buf;
886b7e3f244SSam Leffler 		re->re_dst_m = (struct mbuf *)crp->crp_buf;
887b7e3f244SSam Leffler 	} else if (crp->crp_flags & CRYPTO_F_IOV) {
888b7e3f244SSam Leffler 		re->re_src_io = (struct uio *)crp->crp_buf;
889b7e3f244SSam Leffler 		re->re_dst_io = (struct uio *)crp->crp_buf;
890b7e3f244SSam Leffler 	} else {
891b7e3f244SSam Leffler 		safestats.st_badflags++;
892b7e3f244SSam Leffler 		err = EINVAL;
893b7e3f244SSam Leffler 		goto errout;	/* XXX we don't handle contiguous blocks! */
894b7e3f244SSam Leffler 	}
895b7e3f244SSam Leffler 
896b7e3f244SSam Leffler 	sa = &re->re_sa;
897b7e3f244SSam Leffler 	ses = &sc->sc_sessions[re->re_sesn];
898b7e3f244SSam Leffler 
899b7e3f244SSam Leffler 	crd1 = crp->crp_desc;
900b7e3f244SSam Leffler 	if (crd1 == NULL) {
901b7e3f244SSam Leffler 		safestats.st_nodesc++;
902b7e3f244SSam Leffler 		err = EINVAL;
903b7e3f244SSam Leffler 		goto errout;
904b7e3f244SSam Leffler 	}
905b7e3f244SSam Leffler 	crd2 = crd1->crd_next;
906b7e3f244SSam Leffler 
907b7e3f244SSam Leffler 	cmd0 = SAFE_SA_CMD0_BASIC;		/* basic group operation */
908b7e3f244SSam Leffler 	cmd1 = 0;
909b7e3f244SSam Leffler 	if (crd2 == NULL) {
910b7e3f244SSam Leffler 		if (crd1->crd_alg == CRYPTO_MD5_HMAC ||
911b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_SHA1_HMAC ||
912b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_NULL_HMAC) {
913b7e3f244SSam Leffler 			maccrd = crd1;
914b7e3f244SSam Leffler 			enccrd = NULL;
915b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_OP_HASH;
916b7e3f244SSam Leffler 		} else if (crd1->crd_alg == CRYPTO_DES_CBC ||
917b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_3DES_CBC ||
918b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_AES_CBC ||
919b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_NULL_CBC) {
920b7e3f244SSam Leffler 			maccrd = NULL;
921b7e3f244SSam Leffler 			enccrd = crd1;
922b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_OP_CRYPT;
923b7e3f244SSam Leffler 		} else {
924b7e3f244SSam Leffler 			safestats.st_badalg++;
925b7e3f244SSam Leffler 			err = EINVAL;
926b7e3f244SSam Leffler 			goto errout;
927b7e3f244SSam Leffler 		}
928b7e3f244SSam Leffler 	} else {
929b7e3f244SSam Leffler 		if ((crd1->crd_alg == CRYPTO_MD5_HMAC ||
930b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_SHA1_HMAC ||
931b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_NULL_HMAC) &&
932b7e3f244SSam Leffler 		    (crd2->crd_alg == CRYPTO_DES_CBC ||
933b7e3f244SSam Leffler 			crd2->crd_alg == CRYPTO_3DES_CBC ||
934b7e3f244SSam Leffler 		        crd2->crd_alg == CRYPTO_AES_CBC ||
935b7e3f244SSam Leffler 		        crd2->crd_alg == CRYPTO_NULL_CBC) &&
936b7e3f244SSam Leffler 		    ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) {
937b7e3f244SSam Leffler 			maccrd = crd1;
938b7e3f244SSam Leffler 			enccrd = crd2;
939b7e3f244SSam Leffler 		} else if ((crd1->crd_alg == CRYPTO_DES_CBC ||
940b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_3DES_CBC ||
941b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_AES_CBC ||
942b7e3f244SSam Leffler 		    crd1->crd_alg == CRYPTO_NULL_CBC) &&
943b7e3f244SSam Leffler 		    (crd2->crd_alg == CRYPTO_MD5_HMAC ||
944b7e3f244SSam Leffler 			crd2->crd_alg == CRYPTO_SHA1_HMAC ||
945b7e3f244SSam Leffler 			crd2->crd_alg == CRYPTO_NULL_HMAC) &&
946b7e3f244SSam Leffler 		    (crd1->crd_flags & CRD_F_ENCRYPT)) {
947b7e3f244SSam Leffler 			enccrd = crd1;
948b7e3f244SSam Leffler 			maccrd = crd2;
949b7e3f244SSam Leffler 		} else {
950b7e3f244SSam Leffler 			safestats.st_badalg++;
951b7e3f244SSam Leffler 			err = EINVAL;
952b7e3f244SSam Leffler 			goto errout;
953b7e3f244SSam Leffler 		}
954b7e3f244SSam Leffler 		cmd0 |= SAFE_SA_CMD0_OP_BOTH;
955b7e3f244SSam Leffler 	}
956b7e3f244SSam Leffler 
957b7e3f244SSam Leffler 	if (enccrd) {
958b7e3f244SSam Leffler 		if (enccrd->crd_alg == CRYPTO_DES_CBC) {
959b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_DES;
960b7e3f244SSam Leffler 			cmd1 |= SAFE_SA_CMD1_CBC;
961b7e3f244SSam Leffler 			ivsize = 2*sizeof(u_int32_t);
962b7e3f244SSam Leffler 		} else if (enccrd->crd_alg == CRYPTO_3DES_CBC) {
963b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_3DES;
964b7e3f244SSam Leffler 			cmd1 |= SAFE_SA_CMD1_CBC;
965b7e3f244SSam Leffler 			ivsize = 2*sizeof(u_int32_t);
966b7e3f244SSam Leffler 		} else if (enccrd->crd_alg == CRYPTO_AES_CBC) {
967b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_AES;
968b7e3f244SSam Leffler 			cmd1 |= SAFE_SA_CMD1_CBC;
969b7e3f244SSam Leffler 			if (ses->ses_klen == 128)
970b7e3f244SSam Leffler 			     cmd1 |=  SAFE_SA_CMD1_AES128;
971b7e3f244SSam Leffler 			else if (ses->ses_klen == 192)
972b7e3f244SSam Leffler 			     cmd1 |=  SAFE_SA_CMD1_AES192;
973b7e3f244SSam Leffler 			else
974b7e3f244SSam Leffler 			     cmd1 |=  SAFE_SA_CMD1_AES256;
975b7e3f244SSam Leffler 			ivsize = 4*sizeof(u_int32_t);
976b7e3f244SSam Leffler 		} else {
977b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_CRYPT_NULL;
978b7e3f244SSam Leffler 			ivsize = 0;
979b7e3f244SSam Leffler 		}
980b7e3f244SSam Leffler 
981b7e3f244SSam Leffler 		/*
982b7e3f244SSam Leffler 		 * Setup encrypt/decrypt state.  When using basic ops
983b7e3f244SSam Leffler 		 * we can't use an inline IV because hash/crypt offset
984b7e3f244SSam Leffler 		 * must be from the end of the IV to the start of the
985b7e3f244SSam Leffler 		 * crypt data and this leaves out the preceding header
986b7e3f244SSam Leffler 		 * from the hash calculation.  Instead we place the IV
987b7e3f244SSam Leffler 		 * in the state record and set the hash/crypt offset to
988b7e3f244SSam Leffler 		 * copy both the header+IV.
989b7e3f244SSam Leffler 		 */
990b7e3f244SSam Leffler 		if (enccrd->crd_flags & CRD_F_ENCRYPT) {
991b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_OUTBOUND;
992b7e3f244SSam Leffler 
993b7e3f244SSam Leffler 			if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
994b7e3f244SSam Leffler 				iv = enccrd->crd_iv;
995b7e3f244SSam Leffler 			else
996b7e3f244SSam Leffler 				iv = (caddr_t) ses->ses_iv;
997b7e3f244SSam Leffler 			if ((enccrd->crd_flags & CRD_F_IV_PRESENT) == 0) {
998b7e3f244SSam Leffler 				if (crp->crp_flags & CRYPTO_F_IMBUF)
999b7e3f244SSam Leffler 					m_copyback(re->re_src_m,
1000b7e3f244SSam Leffler 						enccrd->crd_inject, ivsize, iv);
1001b7e3f244SSam Leffler 				else if (crp->crp_flags & CRYPTO_F_IOV)
1002b7e3f244SSam Leffler 					cuio_copyback(re->re_src_io,
1003b7e3f244SSam Leffler 						enccrd->crd_inject, ivsize, iv);
1004b7e3f244SSam Leffler 			}
1005b7e3f244SSam Leffler 			bcopy(iv, re->re_sastate.sa_saved_iv, ivsize);
1006b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_IVLD_STATE | SAFE_SA_CMD0_SAVEIV;
1007b7e3f244SSam Leffler 			re->re_flags |= SAFE_QFLAGS_COPYOUTIV;
1008b7e3f244SSam Leffler 		} else {
1009b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_INBOUND;
1010b7e3f244SSam Leffler 
1011b7e3f244SSam Leffler 			if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
1012b7e3f244SSam Leffler 				bcopy(enccrd->crd_iv,
1013b7e3f244SSam Leffler 					re->re_sastate.sa_saved_iv, ivsize);
1014b7e3f244SSam Leffler 			else if (crp->crp_flags & CRYPTO_F_IMBUF)
1015b7e3f244SSam Leffler 				m_copydata(re->re_src_m, enccrd->crd_inject,
1016b7e3f244SSam Leffler 					ivsize,
1017b7e3f244SSam Leffler 					(caddr_t)re->re_sastate.sa_saved_iv);
1018b7e3f244SSam Leffler 			else if (crp->crp_flags & CRYPTO_F_IOV)
1019b7e3f244SSam Leffler 				cuio_copydata(re->re_src_io, enccrd->crd_inject,
1020b7e3f244SSam Leffler 					ivsize,
1021b7e3f244SSam Leffler 					(caddr_t)re->re_sastate.sa_saved_iv);
1022b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_IVLD_STATE;
1023b7e3f244SSam Leffler 		}
1024b7e3f244SSam Leffler 		/*
1025b7e3f244SSam Leffler 		 * For basic encryption use the zero pad algorithm.
1026b7e3f244SSam Leffler 		 * This pads results to an 8-byte boundary and
1027b7e3f244SSam Leffler 		 * suppresses padding verification for inbound (i.e.
1028b7e3f244SSam Leffler 		 * decrypt) operations.
1029b7e3f244SSam Leffler 		 *
1030b7e3f244SSam Leffler 		 * NB: Not sure if the 8-byte pad boundary is a problem.
1031b7e3f244SSam Leffler 		 */
1032b7e3f244SSam Leffler 		cmd0 |= SAFE_SA_CMD0_PAD_ZERO;
1033b7e3f244SSam Leffler 
1034b7e3f244SSam Leffler 		/* XXX assert key bufs have the same size */
1035b7e3f244SSam Leffler 		bcopy(ses->ses_key, sa->sa_key, sizeof(sa->sa_key));
1036b7e3f244SSam Leffler 	}
1037b7e3f244SSam Leffler 
1038b7e3f244SSam Leffler 	if (maccrd) {
1039b7e3f244SSam Leffler 		if (maccrd->crd_alg == CRYPTO_MD5_HMAC) {
1040b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_MD5;
1041b7e3f244SSam Leffler 			cmd1 |= SAFE_SA_CMD1_HMAC;	/* NB: enable HMAC */
1042b7e3f244SSam Leffler 		} else if (maccrd->crd_alg == CRYPTO_SHA1_HMAC) {
1043b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_SHA1;
1044b7e3f244SSam Leffler 			cmd1 |= SAFE_SA_CMD1_HMAC;	/* NB: enable HMAC */
1045b7e3f244SSam Leffler 		} else {
1046b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_HASH_NULL;
1047b7e3f244SSam Leffler 		}
1048b7e3f244SSam Leffler 		/*
1049b7e3f244SSam Leffler 		 * Digest data is loaded from the SA and the hash
1050b7e3f244SSam Leffler 		 * result is saved to the state block where we
1051b7e3f244SSam Leffler 		 * retrieve it for return to the caller.
1052b7e3f244SSam Leffler 		 */
1053b7e3f244SSam Leffler 		/* XXX assert digest bufs have the same size */
1054b7e3f244SSam Leffler 		bcopy(ses->ses_hminner, sa->sa_indigest,
1055b7e3f244SSam Leffler 			sizeof(sa->sa_indigest));
1056b7e3f244SSam Leffler 		bcopy(ses->ses_hmouter, sa->sa_outdigest,
1057b7e3f244SSam Leffler 			sizeof(sa->sa_outdigest));
1058b7e3f244SSam Leffler 
1059b7e3f244SSam Leffler 		cmd0 |= SAFE_SA_CMD0_HSLD_SA | SAFE_SA_CMD0_SAVEHASH;
1060b7e3f244SSam Leffler 		re->re_flags |= SAFE_QFLAGS_COPYOUTICV;
1061b7e3f244SSam Leffler 	}
1062b7e3f244SSam Leffler 
1063b7e3f244SSam Leffler 	if (enccrd && maccrd) {
1064b7e3f244SSam Leffler 		/*
1065b7e3f244SSam Leffler 		 * The offset from hash data to the start of
1066b7e3f244SSam Leffler 		 * crypt data is the difference in the skips.
1067b7e3f244SSam Leffler 		 */
1068b7e3f244SSam Leffler 		bypass = maccrd->crd_skip;
1069b7e3f244SSam Leffler 		coffset = enccrd->crd_skip - maccrd->crd_skip;
1070b7e3f244SSam Leffler 		if (coffset < 0) {
1071b7e3f244SSam Leffler 			DPRINTF(("%s: hash does not precede crypt; "
1072b7e3f244SSam Leffler 				"mac skip %u enc skip %u\n",
1073b7e3f244SSam Leffler 				__func__, maccrd->crd_skip, enccrd->crd_skip));
1074b7e3f244SSam Leffler 			safestats.st_skipmismatch++;
1075b7e3f244SSam Leffler 			err = EINVAL;
1076b7e3f244SSam Leffler 			goto errout;
1077b7e3f244SSam Leffler 		}
1078b7e3f244SSam Leffler 		oplen = enccrd->crd_skip + enccrd->crd_len;
1079b7e3f244SSam Leffler 		if (maccrd->crd_skip + maccrd->crd_len != oplen) {
1080b7e3f244SSam Leffler 			DPRINTF(("%s: hash amount %u != crypt amount %u\n",
1081b7e3f244SSam Leffler 				__func__, maccrd->crd_skip + maccrd->crd_len,
1082b7e3f244SSam Leffler 				oplen));
1083b7e3f244SSam Leffler 			safestats.st_lenmismatch++;
1084b7e3f244SSam Leffler 			err = EINVAL;
1085b7e3f244SSam Leffler 			goto errout;
1086b7e3f244SSam Leffler 		}
1087b7e3f244SSam Leffler #ifdef SAFE_DEBUG
1088b7e3f244SSam Leffler 		if (safe_debug) {
1089b7e3f244SSam Leffler 			printf("mac: skip %d, len %d, inject %d\n",
1090b7e3f244SSam Leffler 			    maccrd->crd_skip, maccrd->crd_len,
1091b7e3f244SSam Leffler 			    maccrd->crd_inject);
1092b7e3f244SSam Leffler 			printf("enc: skip %d, len %d, inject %d\n",
1093b7e3f244SSam Leffler 			    enccrd->crd_skip, enccrd->crd_len,
1094b7e3f244SSam Leffler 			    enccrd->crd_inject);
1095b7e3f244SSam Leffler 			printf("bypass %d coffset %d oplen %d\n",
1096b7e3f244SSam Leffler 				bypass, coffset, oplen);
1097b7e3f244SSam Leffler 		}
1098b7e3f244SSam Leffler #endif
1099b7e3f244SSam Leffler 		if (coffset & 3) {	/* offset must be 32-bit aligned */
1100b7e3f244SSam Leffler 			DPRINTF(("%s: coffset %u misaligned\n",
1101b7e3f244SSam Leffler 				__func__, coffset));
1102b7e3f244SSam Leffler 			safestats.st_coffmisaligned++;
1103b7e3f244SSam Leffler 			err = EINVAL;
1104b7e3f244SSam Leffler 			goto errout;
1105b7e3f244SSam Leffler 		}
1106b7e3f244SSam Leffler 		coffset >>= 2;
1107b7e3f244SSam Leffler 		if (coffset > 255) {	/* offset must be <256 dwords */
1108b7e3f244SSam Leffler 			DPRINTF(("%s: coffset %u too big\n",
1109b7e3f244SSam Leffler 				__func__, coffset));
1110b7e3f244SSam Leffler 			safestats.st_cofftoobig++;
1111b7e3f244SSam Leffler 			err = EINVAL;
1112b7e3f244SSam Leffler 			goto errout;
1113b7e3f244SSam Leffler 		}
1114b7e3f244SSam Leffler 		/*
1115b7e3f244SSam Leffler 		 * Tell the hardware to copy the header to the output.
1116b7e3f244SSam Leffler 		 * The header is defined as the data from the end of
1117b7e3f244SSam Leffler 		 * the bypass to the start of data to be encrypted.
1118b7e3f244SSam Leffler 		 * Typically this is the inline IV.  Note that you need
1119b7e3f244SSam Leffler 		 * to do this even if src+dst are the same; it appears
1120b7e3f244SSam Leffler 		 * that w/o this bit the crypted data is written
1121b7e3f244SSam Leffler 		 * immediately after the bypass data.
1122b7e3f244SSam Leffler 		 */
1123b7e3f244SSam Leffler 		cmd1 |= SAFE_SA_CMD1_HDRCOPY;
1124b7e3f244SSam Leffler 		/*
1125b7e3f244SSam Leffler 		 * Disable IP header mutable bit handling.  This is
1126b7e3f244SSam Leffler 		 * needed to get correct HMAC calculations.
1127b7e3f244SSam Leffler 		 */
1128b7e3f244SSam Leffler 		cmd1 |= SAFE_SA_CMD1_MUTABLE;
1129b7e3f244SSam Leffler 	} else {
1130b7e3f244SSam Leffler 		if (enccrd) {
1131b7e3f244SSam Leffler 			bypass = enccrd->crd_skip;
1132b7e3f244SSam Leffler 			oplen = bypass + enccrd->crd_len;
1133b7e3f244SSam Leffler 		} else {
1134b7e3f244SSam Leffler 			bypass = maccrd->crd_skip;
1135b7e3f244SSam Leffler 			oplen = bypass + maccrd->crd_len;
1136b7e3f244SSam Leffler 		}
1137b7e3f244SSam Leffler 		coffset = 0;
1138b7e3f244SSam Leffler 	}
1139b7e3f244SSam Leffler 	/* XXX verify multiple of 4 when using s/g */
1140b7e3f244SSam Leffler 	if (bypass > 96) {		/* bypass offset must be <= 96 bytes */
1141b7e3f244SSam Leffler 		DPRINTF(("%s: bypass %u too big\n", __func__, bypass));
1142b7e3f244SSam Leffler 		safestats.st_bypasstoobig++;
1143b7e3f244SSam Leffler 		err = EINVAL;
1144b7e3f244SSam Leffler 		goto errout;
1145b7e3f244SSam Leffler 	}
1146b7e3f244SSam Leffler 
1147b7e3f244SSam Leffler 	if (bus_dmamap_create(sc->sc_srcdmat, BUS_DMA_NOWAIT, &re->re_src_map)) {
1148b7e3f244SSam Leffler 		safestats.st_nomap++;
1149b7e3f244SSam Leffler 		err = ENOMEM;
1150b7e3f244SSam Leffler 		goto errout;
1151b7e3f244SSam Leffler 	}
1152b7e3f244SSam Leffler 	if (crp->crp_flags & CRYPTO_F_IMBUF) {
1153b7e3f244SSam Leffler 		if (bus_dmamap_load_mbuf(sc->sc_srcdmat, re->re_src_map,
1154b7e3f244SSam Leffler 		    re->re_src_m, safe_op_cb,
1155b7e3f244SSam Leffler 		    &re->re_src, BUS_DMA_NOWAIT) != 0) {
1156b7e3f244SSam Leffler 			bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map);
1157b7e3f244SSam Leffler 			re->re_src_map = NULL;
1158b7e3f244SSam Leffler 			safestats.st_noload++;
1159b7e3f244SSam Leffler 			err = ENOMEM;
1160b7e3f244SSam Leffler 			goto errout;
1161b7e3f244SSam Leffler 		}
1162b7e3f244SSam Leffler 	} else if (crp->crp_flags & CRYPTO_F_IOV) {
1163b7e3f244SSam Leffler 		if (bus_dmamap_load_uio(sc->sc_srcdmat, re->re_src_map,
1164b7e3f244SSam Leffler 		    re->re_src_io, safe_op_cb,
1165b7e3f244SSam Leffler 		    &re->re_src, BUS_DMA_NOWAIT) != 0) {
1166b7e3f244SSam Leffler 			bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map);
1167b7e3f244SSam Leffler 			re->re_src_map = NULL;
1168b7e3f244SSam Leffler 			safestats.st_noload++;
1169b7e3f244SSam Leffler 			err = ENOMEM;
1170b7e3f244SSam Leffler 			goto errout;
1171b7e3f244SSam Leffler 		}
1172b7e3f244SSam Leffler 	}
1173b7e3f244SSam Leffler 	nicealign = safe_dmamap_aligned(&re->re_src);
1174b7e3f244SSam Leffler 	uniform = safe_dmamap_uniform(&re->re_src);
1175b7e3f244SSam Leffler 
1176b7e3f244SSam Leffler 	DPRINTF(("src nicealign %u uniform %u nsegs %u\n",
1177b7e3f244SSam Leffler 		nicealign, uniform, re->re_src.nsegs));
1178b7e3f244SSam Leffler 	if (re->re_src.nsegs > 1) {
1179b7e3f244SSam Leffler 		re->re_desc.d_src = sc->sc_spalloc.dma_paddr +
1180b7e3f244SSam Leffler 			((caddr_t) sc->sc_spfree - (caddr_t) sc->sc_spring);
1181b7e3f244SSam Leffler 		for (i = 0; i < re->re_src_nsegs; i++) {
1182b7e3f244SSam Leffler 			/* NB: no need to check if there's space */
1183b7e3f244SSam Leffler 			pd = sc->sc_spfree;
1184b7e3f244SSam Leffler 			if (++(sc->sc_spfree) == sc->sc_springtop)
1185b7e3f244SSam Leffler 				sc->sc_spfree = sc->sc_spring;
1186b7e3f244SSam Leffler 
1187b7e3f244SSam Leffler 			KASSERT((pd->pd_flags&3) == 0 ||
1188b7e3f244SSam Leffler 				(pd->pd_flags&3) == SAFE_PD_DONE,
1189b7e3f244SSam Leffler 				("bogus source particle descriptor; flags %x",
1190b7e3f244SSam Leffler 				pd->pd_flags));
1191b7e3f244SSam Leffler 			pd->pd_addr = re->re_src_segs[i].ds_addr;
1192b7e3f244SSam Leffler 			pd->pd_size = re->re_src_segs[i].ds_len;
1193b7e3f244SSam Leffler 			pd->pd_flags = SAFE_PD_READY;
1194b7e3f244SSam Leffler 		}
1195b7e3f244SSam Leffler 		cmd0 |= SAFE_SA_CMD0_IGATHER;
1196b7e3f244SSam Leffler 	} else {
1197b7e3f244SSam Leffler 		/*
1198b7e3f244SSam Leffler 		 * No need for gather, reference the operand directly.
1199b7e3f244SSam Leffler 		 */
1200b7e3f244SSam Leffler 		re->re_desc.d_src = re->re_src_segs[0].ds_addr;
1201b7e3f244SSam Leffler 	}
1202b7e3f244SSam Leffler 
1203b7e3f244SSam Leffler 	if (enccrd == NULL && maccrd != NULL) {
1204b7e3f244SSam Leffler 		/*
1205b7e3f244SSam Leffler 		 * Hash op; no destination needed.
1206b7e3f244SSam Leffler 		 */
1207b7e3f244SSam Leffler 	} else {
1208b7e3f244SSam Leffler 		if (crp->crp_flags & CRYPTO_F_IOV) {
1209b7e3f244SSam Leffler 			if (!nicealign) {
1210b7e3f244SSam Leffler 				safestats.st_iovmisaligned++;
1211b7e3f244SSam Leffler 				err = EINVAL;
1212b7e3f244SSam Leffler 				goto errout;
1213b7e3f244SSam Leffler 			}
1214b7e3f244SSam Leffler 			if (uniform != 1) {
1215b7e3f244SSam Leffler 				/*
1216b7e3f244SSam Leffler 				 * Source is not suitable for direct use as
1217b7e3f244SSam Leffler 				 * the destination.  Create a new scatter/gather
1218b7e3f244SSam Leffler 				 * list based on the destination requirements
1219b7e3f244SSam Leffler 				 * and check if that's ok.
1220b7e3f244SSam Leffler 				 */
1221b7e3f244SSam Leffler 				if (bus_dmamap_create(sc->sc_dstdmat,
1222b7e3f244SSam Leffler 				    BUS_DMA_NOWAIT, &re->re_dst_map)) {
1223b7e3f244SSam Leffler 					safestats.st_nomap++;
1224b7e3f244SSam Leffler 					err = ENOMEM;
1225b7e3f244SSam Leffler 					goto errout;
1226b7e3f244SSam Leffler 				}
1227b7e3f244SSam Leffler 				if (bus_dmamap_load_uio(sc->sc_dstdmat,
1228b7e3f244SSam Leffler 				    re->re_dst_map, re->re_dst_io,
1229b7e3f244SSam Leffler 				    safe_op_cb, &re->re_dst,
1230b7e3f244SSam Leffler 				    BUS_DMA_NOWAIT) != 0) {
1231b7e3f244SSam Leffler 					bus_dmamap_destroy(sc->sc_dstdmat,
1232b7e3f244SSam Leffler 						re->re_dst_map);
1233b7e3f244SSam Leffler 					re->re_dst_map = NULL;
1234b7e3f244SSam Leffler 					safestats.st_noload++;
1235b7e3f244SSam Leffler 					err = ENOMEM;
1236b7e3f244SSam Leffler 					goto errout;
1237b7e3f244SSam Leffler 				}
1238b7e3f244SSam Leffler 				uniform = safe_dmamap_uniform(&re->re_dst);
1239b7e3f244SSam Leffler 				if (!uniform) {
1240b7e3f244SSam Leffler 					/*
1241b7e3f244SSam Leffler 					 * There's no way to handle the DMA
1242b7e3f244SSam Leffler 					 * requirements with this uio.  We
1243b7e3f244SSam Leffler 					 * could create a separate DMA area for
1244b7e3f244SSam Leffler 					 * the result and then copy it back,
1245b7e3f244SSam Leffler 					 * but for now we just bail and return
1246b7e3f244SSam Leffler 					 * an error.  Note that uio requests
1247b7e3f244SSam Leffler 					 * > SAFE_MAX_DSIZE are handled because
1248b7e3f244SSam Leffler 					 * the DMA map and segment list for the
1249b7e3f244SSam Leffler 					 * destination wil result in a
1250b7e3f244SSam Leffler 					 * destination particle list that does
1251b7e3f244SSam Leffler 					 * the necessary scatter DMA.
1252b7e3f244SSam Leffler 					 */
1253b7e3f244SSam Leffler 					safestats.st_iovnotuniform++;
1254b7e3f244SSam Leffler 					err = EINVAL;
1255b7e3f244SSam Leffler 					goto errout;
1256b7e3f244SSam Leffler 				}
1257900017e8SSam Leffler 			} else
1258900017e8SSam Leffler 				re->re_dst = re->re_src;
1259b7e3f244SSam Leffler 		} else if (crp->crp_flags & CRYPTO_F_IMBUF) {
1260b7e3f244SSam Leffler 			if (nicealign && uniform == 1) {
1261b7e3f244SSam Leffler 				/*
1262b7e3f244SSam Leffler 				 * Source layout is suitable for direct
1263b7e3f244SSam Leffler 				 * sharing of the DMA map and segment list.
1264b7e3f244SSam Leffler 				 */
1265b7e3f244SSam Leffler 				re->re_dst = re->re_src;
1266b7e3f244SSam Leffler 			} else if (nicealign && uniform == 2) {
1267b7e3f244SSam Leffler 				/*
1268b7e3f244SSam Leffler 				 * The source is properly aligned but requires a
1269b7e3f244SSam Leffler 				 * different particle list to handle DMA of the
1270b7e3f244SSam Leffler 				 * result.  Create a new map and do the load to
1271b7e3f244SSam Leffler 				 * create the segment list.  The particle
1272b7e3f244SSam Leffler 				 * descriptor setup code below will handle the
1273b7e3f244SSam Leffler 				 * rest.
1274b7e3f244SSam Leffler 				 */
1275b7e3f244SSam Leffler 				if (bus_dmamap_create(sc->sc_dstdmat,
1276b7e3f244SSam Leffler 				    BUS_DMA_NOWAIT, &re->re_dst_map)) {
1277b7e3f244SSam Leffler 					safestats.st_nomap++;
1278b7e3f244SSam Leffler 					err = ENOMEM;
1279b7e3f244SSam Leffler 					goto errout;
1280b7e3f244SSam Leffler 				}
1281b7e3f244SSam Leffler 				if (bus_dmamap_load_mbuf(sc->sc_dstdmat,
1282b7e3f244SSam Leffler 				    re->re_dst_map, re->re_dst_m,
1283b7e3f244SSam Leffler 				    safe_op_cb, &re->re_dst,
1284b7e3f244SSam Leffler 				    BUS_DMA_NOWAIT) != 0) {
1285b7e3f244SSam Leffler 					bus_dmamap_destroy(sc->sc_dstdmat,
1286b7e3f244SSam Leffler 						re->re_dst_map);
1287b7e3f244SSam Leffler 					re->re_dst_map = NULL;
1288b7e3f244SSam Leffler 					safestats.st_noload++;
1289b7e3f244SSam Leffler 					err = ENOMEM;
1290b7e3f244SSam Leffler 					goto errout;
1291b7e3f244SSam Leffler 				}
1292b7e3f244SSam Leffler 			} else {		/* !(aligned and/or uniform) */
1293b7e3f244SSam Leffler 				int totlen, len;
1294b7e3f244SSam Leffler 				struct mbuf *m, *top, **mp;
1295b7e3f244SSam Leffler 
1296b7e3f244SSam Leffler 				/*
1297b7e3f244SSam Leffler 				 * DMA constraints require that we allocate a
1298b7e3f244SSam Leffler 				 * new mbuf chain for the destination.  We
1299b7e3f244SSam Leffler 				 * allocate an entire new set of mbufs of
1300b7e3f244SSam Leffler 				 * optimal/required size and then tell the
1301b7e3f244SSam Leffler 				 * hardware to copy any bits that are not
1302b7e3f244SSam Leffler 				 * created as a byproduct of the operation.
1303b7e3f244SSam Leffler 				 */
1304b7e3f244SSam Leffler 				if (!nicealign)
1305b7e3f244SSam Leffler 					safestats.st_unaligned++;
1306b7e3f244SSam Leffler 				if (!uniform)
1307b7e3f244SSam Leffler 					safestats.st_notuniform++;
1308b7e3f244SSam Leffler 				totlen = re->re_src_mapsize;
1309b7e3f244SSam Leffler 				if (re->re_src_m->m_flags & M_PKTHDR) {
1310b7e3f244SSam Leffler 					len = MHLEN;
1311b7e3f244SSam Leffler 					MGETHDR(m, M_DONTWAIT, MT_DATA);
1312b7e3f244SSam Leffler 					if (m && !m_dup_pkthdr(m, re->re_src_m,
1313b7e3f244SSam Leffler 					    M_DONTWAIT)) {
1314b7e3f244SSam Leffler 						m_free(m);
1315b7e3f244SSam Leffler 						m = NULL;
1316b7e3f244SSam Leffler 					}
1317b7e3f244SSam Leffler 				} else {
1318b7e3f244SSam Leffler 					len = MLEN;
1319b7e3f244SSam Leffler 					MGET(m, M_DONTWAIT, MT_DATA);
1320b7e3f244SSam Leffler 				}
1321b7e3f244SSam Leffler 				if (m == NULL) {
1322b7e3f244SSam Leffler 					safestats.st_nombuf++;
1323b7e3f244SSam Leffler 					err = sc->sc_nqchip ? ERESTART : ENOMEM;
1324b7e3f244SSam Leffler 					goto errout;
1325b7e3f244SSam Leffler 				}
1326b7e3f244SSam Leffler 				if (totlen >= MINCLSIZE) {
1327b7e3f244SSam Leffler 					MCLGET(m, M_DONTWAIT);
1328b7e3f244SSam Leffler 					if ((m->m_flags & M_EXT) == 0) {
1329b7e3f244SSam Leffler 						m_free(m);
1330b7e3f244SSam Leffler 						safestats.st_nomcl++;
1331b7e3f244SSam Leffler 						err = sc->sc_nqchip ?
1332b7e3f244SSam Leffler 							ERESTART : ENOMEM;
1333b7e3f244SSam Leffler 						goto errout;
1334b7e3f244SSam Leffler 					}
1335b7e3f244SSam Leffler 					len = MCLBYTES;
1336b7e3f244SSam Leffler 				}
1337b7e3f244SSam Leffler 				m->m_len = len;
1338b7e3f244SSam Leffler 				top = NULL;
1339b7e3f244SSam Leffler 				mp = &top;
1340b7e3f244SSam Leffler 
1341b7e3f244SSam Leffler 				while (totlen > 0) {
1342b7e3f244SSam Leffler 					if (top) {
1343b7e3f244SSam Leffler 						MGET(m, M_DONTWAIT, MT_DATA);
1344b7e3f244SSam Leffler 						if (m == NULL) {
1345b7e3f244SSam Leffler 							m_freem(top);
1346b7e3f244SSam Leffler 							safestats.st_nombuf++;
1347b7e3f244SSam Leffler 							err = sc->sc_nqchip ?
1348b7e3f244SSam Leffler 							    ERESTART : ENOMEM;
1349b7e3f244SSam Leffler 							goto errout;
1350b7e3f244SSam Leffler 						}
1351b7e3f244SSam Leffler 						len = MLEN;
1352b7e3f244SSam Leffler 					}
1353b7e3f244SSam Leffler 					if (top && totlen >= MINCLSIZE) {
1354b7e3f244SSam Leffler 						MCLGET(m, M_DONTWAIT);
1355b7e3f244SSam Leffler 						if ((m->m_flags & M_EXT) == 0) {
1356b7e3f244SSam Leffler 							*mp = m;
1357b7e3f244SSam Leffler 							m_freem(top);
1358b7e3f244SSam Leffler 							safestats.st_nomcl++;
1359b7e3f244SSam Leffler 							err = sc->sc_nqchip ?
1360b7e3f244SSam Leffler 							    ERESTART : ENOMEM;
1361b7e3f244SSam Leffler 							goto errout;
1362b7e3f244SSam Leffler 						}
1363b7e3f244SSam Leffler 						len = MCLBYTES;
1364b7e3f244SSam Leffler 					}
1365b7e3f244SSam Leffler 					m->m_len = len = min(totlen, len);
1366b7e3f244SSam Leffler 					totlen -= len;
1367b7e3f244SSam Leffler 					*mp = m;
1368b7e3f244SSam Leffler 					mp = &m->m_next;
1369b7e3f244SSam Leffler 				}
1370b7e3f244SSam Leffler 				re->re_dst_m = top;
1371b7e3f244SSam Leffler 				if (bus_dmamap_create(sc->sc_dstdmat,
1372b7e3f244SSam Leffler 				    BUS_DMA_NOWAIT, &re->re_dst_map) != 0) {
1373b7e3f244SSam Leffler 					safestats.st_nomap++;
1374b7e3f244SSam Leffler 					err = ENOMEM;
1375b7e3f244SSam Leffler 					goto errout;
1376b7e3f244SSam Leffler 				}
1377b7e3f244SSam Leffler 				if (bus_dmamap_load_mbuf(sc->sc_dstdmat,
1378b7e3f244SSam Leffler 				    re->re_dst_map, re->re_dst_m,
1379b7e3f244SSam Leffler 				    safe_op_cb, &re->re_dst,
1380b7e3f244SSam Leffler 				    BUS_DMA_NOWAIT) != 0) {
1381b7e3f244SSam Leffler 					bus_dmamap_destroy(sc->sc_dstdmat,
1382b7e3f244SSam Leffler 					re->re_dst_map);
1383b7e3f244SSam Leffler 					re->re_dst_map = NULL;
1384b7e3f244SSam Leffler 					safestats.st_noload++;
1385b7e3f244SSam Leffler 					err = ENOMEM;
1386b7e3f244SSam Leffler 					goto errout;
1387b7e3f244SSam Leffler 				}
1388b7e3f244SSam Leffler 				if (re->re_src.mapsize > oplen) {
1389b7e3f244SSam Leffler 					/*
1390b7e3f244SSam Leffler 					 * There's data following what the
1391b7e3f244SSam Leffler 					 * hardware will copy for us.  If this
1392b7e3f244SSam Leffler 					 * isn't just the ICV (that's going to
1393b7e3f244SSam Leffler 					 * be written on completion), copy it
1394b7e3f244SSam Leffler 					 * to the new mbufs
1395b7e3f244SSam Leffler 					 */
1396b7e3f244SSam Leffler 					if (!(maccrd &&
1397b7e3f244SSam Leffler 					    (re->re_src.mapsize-oplen) == 12 &&
1398b7e3f244SSam Leffler 					    maccrd->crd_inject == oplen))
1399b7e3f244SSam Leffler 						safe_mcopy(re->re_src_m,
1400b7e3f244SSam Leffler 							   re->re_dst_m,
1401b7e3f244SSam Leffler 							   oplen);
1402b7e3f244SSam Leffler 					else
1403b7e3f244SSam Leffler 						safestats.st_noicvcopy++;
1404b7e3f244SSam Leffler 				}
1405b7e3f244SSam Leffler 			}
1406b7e3f244SSam Leffler 		} else {
1407b7e3f244SSam Leffler 			safestats.st_badflags++;
1408b7e3f244SSam Leffler 			err = EINVAL;
1409b7e3f244SSam Leffler 			goto errout;
1410b7e3f244SSam Leffler 		}
1411b7e3f244SSam Leffler 
1412b7e3f244SSam Leffler 		if (re->re_dst.nsegs > 1) {
1413b7e3f244SSam Leffler 			re->re_desc.d_dst = sc->sc_dpalloc.dma_paddr +
1414b7e3f244SSam Leffler 			    ((caddr_t) sc->sc_dpfree - (caddr_t) sc->sc_dpring);
1415b7e3f244SSam Leffler 			for (i = 0; i < re->re_dst_nsegs; i++) {
1416b7e3f244SSam Leffler 				pd = sc->sc_dpfree;
1417b7e3f244SSam Leffler 				KASSERT((pd->pd_flags&3) == 0 ||
1418b7e3f244SSam Leffler 					(pd->pd_flags&3) == SAFE_PD_DONE,
1419b7e3f244SSam Leffler 					("bogus dest particle descriptor; flags %x",
1420b7e3f244SSam Leffler 						pd->pd_flags));
1421b7e3f244SSam Leffler 				if (++(sc->sc_dpfree) == sc->sc_dpringtop)
1422b7e3f244SSam Leffler 					sc->sc_dpfree = sc->sc_dpring;
1423b7e3f244SSam Leffler 				pd->pd_addr = re->re_dst_segs[i].ds_addr;
1424b7e3f244SSam Leffler 				pd->pd_flags = SAFE_PD_READY;
1425b7e3f244SSam Leffler 			}
1426b7e3f244SSam Leffler 			cmd0 |= SAFE_SA_CMD0_OSCATTER;
1427b7e3f244SSam Leffler 		} else {
1428b7e3f244SSam Leffler 			/*
1429b7e3f244SSam Leffler 			 * No need for scatter, reference the operand directly.
1430b7e3f244SSam Leffler 			 */
1431b7e3f244SSam Leffler 			re->re_desc.d_dst = re->re_dst_segs[0].ds_addr;
1432b7e3f244SSam Leffler 		}
1433b7e3f244SSam Leffler 	}
1434b7e3f244SSam Leffler 
1435b7e3f244SSam Leffler 	/*
1436b7e3f244SSam Leffler 	 * All done with setup; fillin the SA command words
1437b7e3f244SSam Leffler 	 * and the packet engine descriptor.  The operation
1438b7e3f244SSam Leffler 	 * is now ready for submission to the hardware.
1439b7e3f244SSam Leffler 	 */
1440b7e3f244SSam Leffler 	sa->sa_cmd0 = cmd0 | SAFE_SA_CMD0_IPCI | SAFE_SA_CMD0_OPCI;
1441b7e3f244SSam Leffler 	sa->sa_cmd1 = cmd1
1442b7e3f244SSam Leffler 		    | (coffset << SAFE_SA_CMD1_OFFSET_S)
1443b7e3f244SSam Leffler 		    | SAFE_SA_CMD1_SAREV1	/* Rev 1 SA data structure */
1444b7e3f244SSam Leffler 		    | SAFE_SA_CMD1_SRPCI
1445b7e3f244SSam Leffler 		    ;
1446b7e3f244SSam Leffler 	/*
1447b7e3f244SSam Leffler 	 * NB: the order of writes is important here.  In case the
1448b7e3f244SSam Leffler 	 * chip is scanning the ring because of an outstanding request
1449b7e3f244SSam Leffler 	 * it might nab this one too.  In that case we need to make
1450b7e3f244SSam Leffler 	 * sure the setup is complete before we write the length
1451b7e3f244SSam Leffler 	 * field of the descriptor as it signals the descriptor is
1452b7e3f244SSam Leffler 	 * ready for processing.
1453b7e3f244SSam Leffler 	 */
1454b7e3f244SSam Leffler 	re->re_desc.d_csr = SAFE_PE_CSR_READY | SAFE_PE_CSR_SAPCI;
1455b7e3f244SSam Leffler 	if (maccrd)
1456b7e3f244SSam Leffler 		re->re_desc.d_csr |= SAFE_PE_CSR_LOADSA | SAFE_PE_CSR_HASHFINAL;
1457b7e3f244SSam Leffler 	re->re_desc.d_len = oplen
1458b7e3f244SSam Leffler 			  | SAFE_PE_LEN_READY
1459b7e3f244SSam Leffler 			  | (bypass << SAFE_PE_LEN_BYPASS_S)
1460b7e3f244SSam Leffler 			  ;
1461b7e3f244SSam Leffler 
1462b7e3f244SSam Leffler 	safestats.st_ipackets++;
1463b7e3f244SSam Leffler 	safestats.st_ibytes += oplen;
1464b7e3f244SSam Leffler 
1465b7e3f244SSam Leffler 	if (++(sc->sc_front) == sc->sc_ringtop)
1466b7e3f244SSam Leffler 		sc->sc_front = sc->sc_ring;
1467b7e3f244SSam Leffler 
1468b7e3f244SSam Leffler 	/* XXX honor batching */
1469b7e3f244SSam Leffler 	safe_feed(sc, re);
1470b7e3f244SSam Leffler 	mtx_unlock(&sc->sc_ringmtx);
1471b7e3f244SSam Leffler 	return (0);
1472b7e3f244SSam Leffler 
1473b7e3f244SSam Leffler errout:
1474b7e3f244SSam Leffler 	if ((re->re_dst_m != NULL) && (re->re_src_m != re->re_dst_m))
1475b7e3f244SSam Leffler 		m_freem(re->re_dst_m);
1476b7e3f244SSam Leffler 
1477b7e3f244SSam Leffler 	if (re->re_dst_map != NULL && re->re_dst_map != re->re_src_map) {
1478b7e3f244SSam Leffler 		bus_dmamap_unload(sc->sc_dstdmat, re->re_dst_map);
1479b7e3f244SSam Leffler 		bus_dmamap_destroy(sc->sc_dstdmat, re->re_dst_map);
1480b7e3f244SSam Leffler 	}
1481b7e3f244SSam Leffler 	if (re->re_src_map != NULL) {
1482b7e3f244SSam Leffler 		bus_dmamap_unload(sc->sc_srcdmat, re->re_src_map);
1483b7e3f244SSam Leffler 		bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map);
1484b7e3f244SSam Leffler 	}
1485b7e3f244SSam Leffler 	mtx_unlock(&sc->sc_ringmtx);
1486b7e3f244SSam Leffler 	if (err != ERESTART) {
1487b7e3f244SSam Leffler 		crp->crp_etype = err;
1488b7e3f244SSam Leffler 		crypto_done(crp);
1489b7e3f244SSam Leffler 	} else {
1490b7e3f244SSam Leffler 		sc->sc_needwakeup |= CRYPTO_SYMQ;
1491b7e3f244SSam Leffler 	}
1492b7e3f244SSam Leffler 	return (err);
1493b7e3f244SSam Leffler }
1494b7e3f244SSam Leffler 
1495b7e3f244SSam Leffler static void
1496b7e3f244SSam Leffler safe_callback(struct safe_softc *sc, struct safe_ringentry *re)
1497b7e3f244SSam Leffler {
1498b7e3f244SSam Leffler 	struct cryptop *crp = (struct cryptop *)re->re_crp;
1499b7e3f244SSam Leffler 	struct cryptodesc *crd;
1500b7e3f244SSam Leffler 
1501b7e3f244SSam Leffler 	safestats.st_opackets++;
1502b7e3f244SSam Leffler 	safestats.st_obytes += re->re_dst.mapsize;
1503b7e3f244SSam Leffler 
1504b7e3f244SSam Leffler 	safe_dma_sync(&sc->sc_ringalloc,
1505b7e3f244SSam Leffler 		BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1506b7e3f244SSam Leffler 	if (re->re_desc.d_csr & SAFE_PE_CSR_STATUS) {
1507b7e3f244SSam Leffler 		device_printf(sc->sc_dev, "csr 0x%x cmd0 0x%x cmd1 0x%x\n",
1508b7e3f244SSam Leffler 			re->re_desc.d_csr,
1509b7e3f244SSam Leffler 			re->re_sa.sa_cmd0, re->re_sa.sa_cmd1);
1510b7e3f244SSam Leffler 		safestats.st_peoperr++;
1511b7e3f244SSam Leffler 		crp->crp_etype = EIO;		/* something more meaningful? */
1512b7e3f244SSam Leffler 	}
1513b7e3f244SSam Leffler 	if (re->re_dst_map != NULL && re->re_dst_map != re->re_src_map) {
1514b7e3f244SSam Leffler 		bus_dmamap_sync(sc->sc_dstdmat, re->re_dst_map,
1515b7e3f244SSam Leffler 		    BUS_DMASYNC_POSTREAD);
1516b7e3f244SSam Leffler 		bus_dmamap_unload(sc->sc_dstdmat, re->re_dst_map);
1517b7e3f244SSam Leffler 		bus_dmamap_destroy(sc->sc_dstdmat, re->re_dst_map);
1518b7e3f244SSam Leffler 	}
1519b7e3f244SSam Leffler 	bus_dmamap_sync(sc->sc_srcdmat, re->re_src_map, BUS_DMASYNC_POSTWRITE);
1520b7e3f244SSam Leffler 	bus_dmamap_unload(sc->sc_srcdmat, re->re_src_map);
1521b7e3f244SSam Leffler 	bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map);
1522b7e3f244SSam Leffler 
1523b7e3f244SSam Leffler 	/*
1524b7e3f244SSam Leffler 	 * If result was written to a differet mbuf chain, swap
1525b7e3f244SSam Leffler 	 * it in as the return value and reclaim the original.
1526b7e3f244SSam Leffler 	 */
1527b7e3f244SSam Leffler 	if ((crp->crp_flags & CRYPTO_F_IMBUF) && re->re_src_m != re->re_dst_m) {
1528b7e3f244SSam Leffler 		m_freem(re->re_src_m);
1529b7e3f244SSam Leffler 		crp->crp_buf = (caddr_t)re->re_dst_m;
1530b7e3f244SSam Leffler 	}
1531b7e3f244SSam Leffler 
1532b7e3f244SSam Leffler 	if (re->re_flags & SAFE_QFLAGS_COPYOUTIV) {
1533b7e3f244SSam Leffler 		/* copy out IV for future use */
1534b7e3f244SSam Leffler 		for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
1535b7e3f244SSam Leffler 			int ivsize;
1536b7e3f244SSam Leffler 
1537b7e3f244SSam Leffler 			if (crd->crd_alg == CRYPTO_DES_CBC ||
1538b7e3f244SSam Leffler 			    crd->crd_alg == CRYPTO_3DES_CBC) {
1539b7e3f244SSam Leffler 				ivsize = 2*sizeof(u_int32_t);
1540b7e3f244SSam Leffler 			} else if (crd->crd_alg == CRYPTO_AES_CBC) {
1541b7e3f244SSam Leffler 				ivsize = 4*sizeof(u_int32_t);
1542b7e3f244SSam Leffler 			} else
1543b7e3f244SSam Leffler 				continue;
1544b7e3f244SSam Leffler 			if (crp->crp_flags & CRYPTO_F_IMBUF) {
1545b7e3f244SSam Leffler 				m_copydata((struct mbuf *)crp->crp_buf,
1546b7e3f244SSam Leffler 					crd->crd_skip + crd->crd_len - ivsize,
1547b7e3f244SSam Leffler 					ivsize,
1548b7e3f244SSam Leffler 					(caddr_t) sc->sc_sessions[re->re_sesn].ses_iv);
1549b7e3f244SSam Leffler 			} else if (crp->crp_flags & CRYPTO_F_IOV) {
1550b7e3f244SSam Leffler 				cuio_copydata((struct uio *)crp->crp_buf,
1551b7e3f244SSam Leffler 					crd->crd_skip + crd->crd_len - ivsize,
1552b7e3f244SSam Leffler 					ivsize,
1553b7e3f244SSam Leffler 					(caddr_t)sc->sc_sessions[re->re_sesn].ses_iv);
1554b7e3f244SSam Leffler 			}
1555b7e3f244SSam Leffler 			break;
1556b7e3f244SSam Leffler 		}
1557b7e3f244SSam Leffler 	}
1558b7e3f244SSam Leffler 
1559b7e3f244SSam Leffler 	if (re->re_flags & SAFE_QFLAGS_COPYOUTICV) {
1560b7e3f244SSam Leffler 		/* copy out ICV result */
1561b7e3f244SSam Leffler 		for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
1562b7e3f244SSam Leffler 			if (!(crd->crd_alg == CRYPTO_MD5_HMAC ||
1563b7e3f244SSam Leffler 			    crd->crd_alg == CRYPTO_SHA1_HMAC ||
1564b7e3f244SSam Leffler 			    crd->crd_alg == CRYPTO_NULL_HMAC))
1565b7e3f244SSam Leffler 				continue;
1566b7e3f244SSam Leffler 			if (crd->crd_alg == CRYPTO_SHA1_HMAC) {
1567b7e3f244SSam Leffler 				/*
1568b7e3f244SSam Leffler 				 * SHA-1 ICV's are byte-swapped; fix 'em up
1569b7e3f244SSam Leffler 				 * before copy them to their destination.
1570b7e3f244SSam Leffler 				 */
1571b7e3f244SSam Leffler 				bswap32(re->re_sastate.sa_saved_indigest[0]);
1572b7e3f244SSam Leffler 				bswap32(re->re_sastate.sa_saved_indigest[1]);
1573b7e3f244SSam Leffler 				bswap32(re->re_sastate.sa_saved_indigest[2]);
1574b7e3f244SSam Leffler 			}
1575b7e3f244SSam Leffler 			if (crp->crp_flags & CRYPTO_F_IMBUF) {
1576b7e3f244SSam Leffler 				m_copyback((struct mbuf *)crp->crp_buf,
1577b7e3f244SSam Leffler 					crd->crd_inject, 12,
1578b7e3f244SSam Leffler 					(caddr_t)re->re_sastate.sa_saved_indigest);
1579b7e3f244SSam Leffler 			} else if (crp->crp_flags & CRYPTO_F_IOV && crp->crp_mac) {
1580b7e3f244SSam Leffler 				bcopy((caddr_t)re->re_sastate.sa_saved_indigest,
1581b7e3f244SSam Leffler 					crp->crp_mac, 12);
1582b7e3f244SSam Leffler 			}
1583b7e3f244SSam Leffler 			break;
1584b7e3f244SSam Leffler 		}
1585b7e3f244SSam Leffler 	}
1586b7e3f244SSam Leffler 	crypto_done(crp);
1587b7e3f244SSam Leffler }
1588b7e3f244SSam Leffler 
1589b7e3f244SSam Leffler /*
1590b7e3f244SSam Leffler  * Copy all data past offset from srcm to dstm.
1591b7e3f244SSam Leffler  */
1592b7e3f244SSam Leffler static void
1593b7e3f244SSam Leffler safe_mcopy(struct mbuf *srcm, struct mbuf *dstm, u_int offset)
1594b7e3f244SSam Leffler {
1595b7e3f244SSam Leffler 	u_int j, dlen, slen;
1596b7e3f244SSam Leffler 	caddr_t dptr, sptr;
1597b7e3f244SSam Leffler 
1598b7e3f244SSam Leffler 	/*
1599b7e3f244SSam Leffler 	 * Advance src and dst to offset.
1600b7e3f244SSam Leffler 	 */
1601b7e3f244SSam Leffler 	j = offset;
1602b7e3f244SSam Leffler 	while (j >= 0) {
1603b7e3f244SSam Leffler 		if (srcm->m_len > j)
1604b7e3f244SSam Leffler 			break;
1605b7e3f244SSam Leffler 		j -= srcm->m_len;
1606b7e3f244SSam Leffler 		srcm = srcm->m_next;
1607b7e3f244SSam Leffler 		if (srcm == NULL)
1608b7e3f244SSam Leffler 			return;
1609b7e3f244SSam Leffler 	}
1610b7e3f244SSam Leffler 	sptr = mtod(srcm, caddr_t) + j;
1611b7e3f244SSam Leffler 	slen = srcm->m_len - j;
1612b7e3f244SSam Leffler 
1613b7e3f244SSam Leffler 	j = offset;
1614b7e3f244SSam Leffler 	while (j >= 0) {
1615b7e3f244SSam Leffler 		if (dstm->m_len > j)
1616b7e3f244SSam Leffler 			break;
1617b7e3f244SSam Leffler 		j -= dstm->m_len;
1618b7e3f244SSam Leffler 		dstm = dstm->m_next;
1619b7e3f244SSam Leffler 		if (dstm == NULL)
1620b7e3f244SSam Leffler 			return;
1621b7e3f244SSam Leffler 	}
1622b7e3f244SSam Leffler 	dptr = mtod(dstm, caddr_t) + j;
1623b7e3f244SSam Leffler 	dlen = dstm->m_len - j;
1624b7e3f244SSam Leffler 
1625b7e3f244SSam Leffler 	/*
1626b7e3f244SSam Leffler 	 * Copy everything that remains.
1627b7e3f244SSam Leffler 	 */
1628b7e3f244SSam Leffler 	for (;;) {
1629b7e3f244SSam Leffler 		j = min(slen, dlen);
1630b7e3f244SSam Leffler 		bcopy(sptr, dptr, j);
1631b7e3f244SSam Leffler 		if (slen == j) {
1632b7e3f244SSam Leffler 			srcm = srcm->m_next;
1633b7e3f244SSam Leffler 			if (srcm == NULL)
1634b7e3f244SSam Leffler 				return;
1635b7e3f244SSam Leffler 			sptr = srcm->m_data;
1636b7e3f244SSam Leffler 			slen = srcm->m_len;
1637b7e3f244SSam Leffler 		} else
1638b7e3f244SSam Leffler 			sptr += j, slen -= j;
1639b7e3f244SSam Leffler 		if (dlen == j) {
1640b7e3f244SSam Leffler 			dstm = dstm->m_next;
1641b7e3f244SSam Leffler 			if (dstm == NULL)
1642b7e3f244SSam Leffler 				return;
1643b7e3f244SSam Leffler 			dptr = dstm->m_data;
1644b7e3f244SSam Leffler 			dlen = dstm->m_len;
1645b7e3f244SSam Leffler 		} else
1646b7e3f244SSam Leffler 			dptr += j, dlen -= j;
1647b7e3f244SSam Leffler 	}
1648b7e3f244SSam Leffler }
1649b7e3f244SSam Leffler 
1650b7e3f244SSam Leffler #ifndef SAFE_NO_RNG
1651b7e3f244SSam Leffler #define	SAFE_RNG_MAXWAIT	1000
1652b7e3f244SSam Leffler 
1653b7e3f244SSam Leffler static void
1654b7e3f244SSam Leffler safe_rng_init(struct safe_softc *sc)
1655b7e3f244SSam Leffler {
1656b7e3f244SSam Leffler 	u_int32_t w, v;
1657b7e3f244SSam Leffler 	int i;
1658b7e3f244SSam Leffler 
1659b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_RNG_CTRL, 0);
1660b7e3f244SSam Leffler 	/* use default value according to the manual */
1661b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_RNG_CNFG, 0x834);	/* magic from SafeNet */
1662b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_RNG_ALM_CNT, 0);
1663b7e3f244SSam Leffler 
1664b7e3f244SSam Leffler 	/*
1665b7e3f244SSam Leffler 	 * There is a bug in rev 1.0 of the 1140 that when the RNG
1666b7e3f244SSam Leffler 	 * is brought out of reset the ready status flag does not
1667b7e3f244SSam Leffler 	 * work until the RNG has finished its internal initialization.
1668b7e3f244SSam Leffler 	 *
1669b7e3f244SSam Leffler 	 * So in order to determine the device is through its
1670b7e3f244SSam Leffler 	 * initialization we must read the data register, using the
1671b7e3f244SSam Leffler 	 * status reg in the read in case it is initialized.  Then read
1672b7e3f244SSam Leffler 	 * the data register until it changes from the first read.
1673b7e3f244SSam Leffler 	 * Once it changes read the data register until it changes
1674b7e3f244SSam Leffler 	 * again.  At this time the RNG is considered initialized.
1675b7e3f244SSam Leffler 	 * This could take between 750ms - 1000ms in time.
1676b7e3f244SSam Leffler 	 */
1677b7e3f244SSam Leffler 	i = 0;
1678b7e3f244SSam Leffler 	w = READ_REG(sc, SAFE_RNG_OUT);
1679b7e3f244SSam Leffler 	do {
1680b7e3f244SSam Leffler 		v = READ_REG(sc, SAFE_RNG_OUT);
1681b7e3f244SSam Leffler 		if (v != w) {
1682b7e3f244SSam Leffler 			w = v;
1683b7e3f244SSam Leffler 			break;
1684b7e3f244SSam Leffler 		}
1685b7e3f244SSam Leffler 		DELAY(10);
1686b7e3f244SSam Leffler 	} while (++i < SAFE_RNG_MAXWAIT);
1687b7e3f244SSam Leffler 
1688b7e3f244SSam Leffler 	/* Wait Until data changes again */
1689b7e3f244SSam Leffler 	i = 0;
1690b7e3f244SSam Leffler 	do {
1691b7e3f244SSam Leffler 		v = READ_REG(sc, SAFE_RNG_OUT);
1692b7e3f244SSam Leffler 		if (v != w)
1693b7e3f244SSam Leffler 			break;
1694b7e3f244SSam Leffler 		DELAY(10);
1695b7e3f244SSam Leffler 	} while (++i < SAFE_RNG_MAXWAIT);
1696b7e3f244SSam Leffler }
1697b7e3f244SSam Leffler 
1698b7e3f244SSam Leffler static __inline void
1699b7e3f244SSam Leffler safe_rng_disable_short_cycle(struct safe_softc *sc)
1700b7e3f244SSam Leffler {
1701b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_RNG_CTRL,
1702b7e3f244SSam Leffler 		READ_REG(sc, SAFE_RNG_CTRL) &~ SAFE_RNG_CTRL_SHORTEN);
1703b7e3f244SSam Leffler }
1704b7e3f244SSam Leffler 
1705b7e3f244SSam Leffler static __inline void
1706b7e3f244SSam Leffler safe_rng_enable_short_cycle(struct safe_softc *sc)
1707b7e3f244SSam Leffler {
1708b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_RNG_CTRL,
1709b7e3f244SSam Leffler 		READ_REG(sc, SAFE_RNG_CTRL) | SAFE_RNG_CTRL_SHORTEN);
1710b7e3f244SSam Leffler }
1711b7e3f244SSam Leffler 
1712b7e3f244SSam Leffler static __inline u_int32_t
1713b7e3f244SSam Leffler safe_rng_read(struct safe_softc *sc)
1714b7e3f244SSam Leffler {
1715b7e3f244SSam Leffler 	int i;
1716b7e3f244SSam Leffler 
1717b7e3f244SSam Leffler 	i = 0;
1718b7e3f244SSam Leffler 	while (READ_REG(sc, SAFE_RNG_STAT) != 0 && ++i < SAFE_RNG_MAXWAIT)
1719b7e3f244SSam Leffler 		;
1720b7e3f244SSam Leffler 	return READ_REG(sc, SAFE_RNG_OUT);
1721b7e3f244SSam Leffler }
1722b7e3f244SSam Leffler 
1723b7e3f244SSam Leffler static void
1724b7e3f244SSam Leffler safe_rng(void *arg)
1725b7e3f244SSam Leffler {
1726b7e3f244SSam Leffler 	struct safe_softc *sc = arg;
1727b7e3f244SSam Leffler 	u_int32_t buf[SAFE_RNG_MAXBUFSIZ];	/* NB: maybe move to softc */
1728b7e3f244SSam Leffler 	u_int maxwords;
1729b7e3f244SSam Leffler 	int i;
1730b7e3f244SSam Leffler 
1731b7e3f244SSam Leffler 	safestats.st_rng++;
1732b7e3f244SSam Leffler 	/*
1733b7e3f244SSam Leffler 	 * Fetch the next block of data.
1734b7e3f244SSam Leffler 	 */
1735b7e3f244SSam Leffler 	maxwords = safe_rngbufsize;
1736b7e3f244SSam Leffler 	if (maxwords > SAFE_RNG_MAXBUFSIZ)
1737b7e3f244SSam Leffler 		maxwords = SAFE_RNG_MAXBUFSIZ;
1738b7e3f244SSam Leffler retry:
1739b7e3f244SSam Leffler 	for (i = 0; i < maxwords; i++)
1740b7e3f244SSam Leffler 		buf[i] = safe_rng_read(sc);
1741b7e3f244SSam Leffler 	/*
1742b7e3f244SSam Leffler 	 * Check the comparator alarm count and reset the h/w if
1743b7e3f244SSam Leffler 	 * it exceeds our threshold.  This guards against the
1744b7e3f244SSam Leffler 	 * hardware oscillators resonating with external signals.
1745b7e3f244SSam Leffler 	 */
1746b7e3f244SSam Leffler 	if (READ_REG(sc, SAFE_RNG_ALM_CNT) > safe_rngmaxalarm) {
1747b7e3f244SSam Leffler 		u_int32_t freq_inc, w;
1748b7e3f244SSam Leffler 
1749b7e3f244SSam Leffler 		DPRINTF(("%s: alarm count %u exceeds threshold %u\n", __func__,
1750b7e3f244SSam Leffler 			READ_REG(sc, SAFE_RNG_ALM_CNT), safe_rngmaxalarm));
1751b7e3f244SSam Leffler 		safestats.st_rngalarm++;
1752b7e3f244SSam Leffler 		safe_rng_enable_short_cycle(sc);
1753b7e3f244SSam Leffler 		freq_inc = 18;
1754b7e3f244SSam Leffler 		for (i = 0; i < 64; i++) {
1755b7e3f244SSam Leffler 			w = READ_REG(sc, SAFE_RNG_CNFG);
1756b7e3f244SSam Leffler 			freq_inc = ((w + freq_inc) & 0x3fL);
1757b7e3f244SSam Leffler 			w = ((w & ~0x3fL) | freq_inc);
1758b7e3f244SSam Leffler 			WRITE_REG(sc, SAFE_RNG_CNFG, w);
1759b7e3f244SSam Leffler 
1760b7e3f244SSam Leffler 			WRITE_REG(sc, SAFE_RNG_ALM_CNT, 0);
1761b7e3f244SSam Leffler 
1762b7e3f244SSam Leffler 			(void) safe_rng_read(sc);
1763b7e3f244SSam Leffler 			DELAY(25);
1764b7e3f244SSam Leffler 
1765b7e3f244SSam Leffler 			if (READ_REG(sc, SAFE_RNG_ALM_CNT) == 0) {
1766b7e3f244SSam Leffler 				safe_rng_disable_short_cycle(sc);
1767b7e3f244SSam Leffler 				goto retry;
1768b7e3f244SSam Leffler 			}
1769b7e3f244SSam Leffler 			freq_inc = 1;
1770b7e3f244SSam Leffler 		}
1771b7e3f244SSam Leffler 		safe_rng_disable_short_cycle(sc);
1772b7e3f244SSam Leffler 	} else
1773b7e3f244SSam Leffler 		WRITE_REG(sc, SAFE_RNG_ALM_CNT, 0);
1774b7e3f244SSam Leffler 
1775b7e3f244SSam Leffler 	(*sc->sc_harvest)(sc->sc_rndtest, buf, maxwords*sizeof (u_int32_t));
1776b7e3f244SSam Leffler 	callout_reset(&sc->sc_rngto,
1777b7e3f244SSam Leffler 		hz * (safe_rnginterval ? safe_rnginterval : 1), safe_rng, sc);
1778b7e3f244SSam Leffler }
1779b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */
1780b7e3f244SSam Leffler 
1781b7e3f244SSam Leffler static void
1782b7e3f244SSam Leffler safe_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
1783b7e3f244SSam Leffler {
1784b7e3f244SSam Leffler 	bus_addr_t *paddr = (bus_addr_t*) arg;
1785b7e3f244SSam Leffler 	*paddr = segs->ds_addr;
1786b7e3f244SSam Leffler }
1787b7e3f244SSam Leffler 
1788b7e3f244SSam Leffler static int
1789b7e3f244SSam Leffler safe_dma_malloc(
1790b7e3f244SSam Leffler 	struct safe_softc *sc,
1791b7e3f244SSam Leffler 	bus_size_t size,
1792b7e3f244SSam Leffler 	struct safe_dma_alloc *dma,
1793b7e3f244SSam Leffler 	int mapflags
1794b7e3f244SSam Leffler )
1795b7e3f244SSam Leffler {
1796b7e3f244SSam Leffler 	int r;
1797b7e3f244SSam Leffler 
1798b7e3f244SSam Leffler 	r = bus_dma_tag_create(NULL,			/* parent */
1799b7e3f244SSam Leffler 			       sizeof(u_int32_t), 0,	/* alignment, bounds */
1800b7e3f244SSam Leffler 			       BUS_SPACE_MAXADDR_32BIT,	/* lowaddr */
1801b7e3f244SSam Leffler 			       BUS_SPACE_MAXADDR,	/* highaddr */
1802b7e3f244SSam Leffler 			       NULL, NULL,		/* filter, filterarg */
1803b7e3f244SSam Leffler 			       size,			/* maxsize */
1804b7e3f244SSam Leffler 			       1,			/* nsegments */
1805b7e3f244SSam Leffler 			       size,			/* maxsegsize */
1806b7e3f244SSam Leffler 			       BUS_DMA_ALLOCNOW,	/* flags */
1807b7e3f244SSam Leffler 			       NULL, NULL,		/* locking */
1808b7e3f244SSam Leffler 			       &dma->dma_tag);
1809b7e3f244SSam Leffler 	if (r != 0) {
1810b7e3f244SSam Leffler 		device_printf(sc->sc_dev, "safe_dma_malloc: "
1811b7e3f244SSam Leffler 			"bus_dma_tag_create failed; error %u\n", r);
1812b7e3f244SSam Leffler 		goto fail_0;
1813b7e3f244SSam Leffler 	}
1814b7e3f244SSam Leffler 
1815b7e3f244SSam Leffler 	r = bus_dmamap_create(dma->dma_tag, BUS_DMA_NOWAIT, &dma->dma_map);
1816b7e3f244SSam Leffler 	if (r != 0) {
1817b7e3f244SSam Leffler 		device_printf(sc->sc_dev, "safe_dma_malloc: "
1818b7e3f244SSam Leffler 			"bus_dmamap_create failed; error %u\n", r);
1819b7e3f244SSam Leffler 		goto fail_1;
1820b7e3f244SSam Leffler 	}
1821b7e3f244SSam Leffler 
1822b7e3f244SSam Leffler 	r = bus_dmamem_alloc(dma->dma_tag, (void**) &dma->dma_vaddr,
1823b7e3f244SSam Leffler 			     BUS_DMA_NOWAIT, &dma->dma_map);
1824b7e3f244SSam Leffler 	if (r != 0) {
1825b7e3f244SSam Leffler 		device_printf(sc->sc_dev, "safe_dma_malloc: "
1826b7e3f244SSam Leffler 			"bus_dmammem_alloc failed; size %zu, error %u\n",
1827b7e3f244SSam Leffler 			size, r);
1828b7e3f244SSam Leffler 		goto fail_2;
1829b7e3f244SSam Leffler 	}
1830b7e3f244SSam Leffler 
1831b7e3f244SSam Leffler 	r = bus_dmamap_load(dma->dma_tag, dma->dma_map, dma->dma_vaddr,
1832b7e3f244SSam Leffler 		            size,
1833b7e3f244SSam Leffler 			    safe_dmamap_cb,
1834b7e3f244SSam Leffler 			    &dma->dma_paddr,
1835b7e3f244SSam Leffler 			    mapflags | BUS_DMA_NOWAIT);
1836b7e3f244SSam Leffler 	if (r != 0) {
1837b7e3f244SSam Leffler 		device_printf(sc->sc_dev, "safe_dma_malloc: "
1838b7e3f244SSam Leffler 			"bus_dmamap_load failed; error %u\n", r);
1839b7e3f244SSam Leffler 		goto fail_3;
1840b7e3f244SSam Leffler 	}
1841b7e3f244SSam Leffler 
1842b7e3f244SSam Leffler 	dma->dma_size = size;
1843b7e3f244SSam Leffler 	return (0);
1844b7e3f244SSam Leffler 
1845b7e3f244SSam Leffler fail_3:
1846b7e3f244SSam Leffler 	bus_dmamap_unload(dma->dma_tag, dma->dma_map);
1847b7e3f244SSam Leffler fail_2:
1848b7e3f244SSam Leffler 	bus_dmamem_free(dma->dma_tag, dma->dma_vaddr, dma->dma_map);
1849b7e3f244SSam Leffler fail_1:
1850b7e3f244SSam Leffler 	bus_dmamap_destroy(dma->dma_tag, dma->dma_map);
1851b7e3f244SSam Leffler 	bus_dma_tag_destroy(dma->dma_tag);
1852b7e3f244SSam Leffler fail_0:
1853b7e3f244SSam Leffler 	dma->dma_map = NULL;
1854b7e3f244SSam Leffler 	dma->dma_tag = NULL;
1855b7e3f244SSam Leffler 	return (r);
1856b7e3f244SSam Leffler }
1857b7e3f244SSam Leffler 
1858b7e3f244SSam Leffler static void
1859b7e3f244SSam Leffler safe_dma_free(struct safe_softc *sc, struct safe_dma_alloc *dma)
1860b7e3f244SSam Leffler {
1861b7e3f244SSam Leffler 	bus_dmamap_unload(dma->dma_tag, dma->dma_map);
1862b7e3f244SSam Leffler 	bus_dmamem_free(dma->dma_tag, dma->dma_vaddr, dma->dma_map);
1863b7e3f244SSam Leffler 	bus_dmamap_destroy(dma->dma_tag, dma->dma_map);
1864b7e3f244SSam Leffler 	bus_dma_tag_destroy(dma->dma_tag);
1865b7e3f244SSam Leffler }
1866b7e3f244SSam Leffler 
1867b7e3f244SSam Leffler /*
1868b7e3f244SSam Leffler  * Resets the board.  Values in the regesters are left as is
1869b7e3f244SSam Leffler  * from the reset (i.e. initial values are assigned elsewhere).
1870b7e3f244SSam Leffler  */
1871b7e3f244SSam Leffler static void
1872b7e3f244SSam Leffler safe_reset_board(struct safe_softc *sc)
1873b7e3f244SSam Leffler {
1874b7e3f244SSam Leffler 	u_int32_t v;
1875b7e3f244SSam Leffler 	/*
1876b7e3f244SSam Leffler 	 * Reset the device.  The manual says no delay
1877b7e3f244SSam Leffler 	 * is needed between marking and clearing reset.
1878b7e3f244SSam Leffler 	 */
1879b7e3f244SSam Leffler 	v = READ_REG(sc, SAFE_PE_DMACFG) &~
1880b7e3f244SSam Leffler 		(SAFE_PE_DMACFG_PERESET | SAFE_PE_DMACFG_PDRRESET |
1881b7e3f244SSam Leffler 		 SAFE_PE_DMACFG_SGRESET);
1882b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_DMACFG, v
1883b7e3f244SSam Leffler 				    | SAFE_PE_DMACFG_PERESET
1884b7e3f244SSam Leffler 				    | SAFE_PE_DMACFG_PDRRESET
1885b7e3f244SSam Leffler 				    | SAFE_PE_DMACFG_SGRESET);
1886b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_DMACFG, v);
1887b7e3f244SSam Leffler }
1888b7e3f244SSam Leffler 
1889b7e3f244SSam Leffler /*
1890b7e3f244SSam Leffler  * Initialize registers we need to touch only once.
1891b7e3f244SSam Leffler  */
1892b7e3f244SSam Leffler static void
1893b7e3f244SSam Leffler safe_init_board(struct safe_softc *sc)
1894b7e3f244SSam Leffler {
1895b7e3f244SSam Leffler 	u_int32_t v, dwords;
1896b7e3f244SSam Leffler 
1897b7e3f244SSam Leffler 	v = READ_REG(sc, SAFE_PE_DMACFG);;
1898b7e3f244SSam Leffler 	v &=~ SAFE_PE_DMACFG_PEMODE;
1899b7e3f244SSam Leffler 	v |= SAFE_PE_DMACFG_FSENA		/* failsafe enable */
1900b7e3f244SSam Leffler 	  |  SAFE_PE_DMACFG_GPRPCI		/* gather ring on PCI */
1901b7e3f244SSam Leffler 	  |  SAFE_PE_DMACFG_SPRPCI		/* scatter ring on PCI */
1902b7e3f244SSam Leffler 	  |  SAFE_PE_DMACFG_ESDESC		/* endian-swap descriptors */
1903b7e3f244SSam Leffler 	  |  SAFE_PE_DMACFG_ESSA		/* endian-swap SA's */
1904b7e3f244SSam Leffler 	  |  SAFE_PE_DMACFG_ESPDESC		/* endian-swap part. desc's */
1905b7e3f244SSam Leffler 	  ;
1906b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_DMACFG, v);
1907b7e3f244SSam Leffler #if 0
1908b7e3f244SSam Leffler 	/* XXX select byte swap based on host byte order */
1909b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_ENDIAN, 0x1b);
1910b7e3f244SSam Leffler #endif
1911b7e3f244SSam Leffler 	if (sc->sc_chiprev == SAFE_REV(1,0)) {
1912b7e3f244SSam Leffler 		/*
1913b7e3f244SSam Leffler 		 * Avoid large PCI DMA transfers.  Rev 1.0 has a bug where
1914b7e3f244SSam Leffler 		 * "target mode transfers" done while the chip is DMA'ing
1915b7e3f244SSam Leffler 		 * >1020 bytes cause the hardware to lockup.  To avoid this
1916b7e3f244SSam Leffler 		 * we reduce the max PCI transfer size and use small source
1917b7e3f244SSam Leffler 		 * particle descriptors (<= 256 bytes).
1918b7e3f244SSam Leffler 		 */
1919b7e3f244SSam Leffler 		WRITE_REG(sc, SAFE_DMA_CFG, 256);
1920b7e3f244SSam Leffler 		device_printf(sc->sc_dev,
1921b7e3f244SSam Leffler 			"Reduce max DMA size to %u words for rev %u.%u WAR\n",
1922b7e3f244SSam Leffler 			(READ_REG(sc, SAFE_DMA_CFG)>>2) & 0xff,
1923b7e3f244SSam Leffler 			SAFE_REV_MAJ(sc->sc_chiprev),
1924b7e3f244SSam Leffler 			SAFE_REV_MIN(sc->sc_chiprev));
1925b7e3f244SSam Leffler 	}
1926b7e3f244SSam Leffler 
1927b7e3f244SSam Leffler 	/* NB: operands+results are overlaid */
1928b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_PDRBASE, sc->sc_ringalloc.dma_paddr);
1929b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_RDRBASE, sc->sc_ringalloc.dma_paddr);
1930b7e3f244SSam Leffler 	/*
1931b7e3f244SSam Leffler 	 * Configure ring entry size and number of items in the ring.
1932b7e3f244SSam Leffler 	 */
1933b7e3f244SSam Leffler 	KASSERT((sizeof(struct safe_ringentry) % sizeof(u_int32_t)) == 0,
1934b7e3f244SSam Leffler 		("PE ring entry not 32-bit aligned!"));
1935b7e3f244SSam Leffler 	dwords = sizeof(struct safe_ringentry) / sizeof(u_int32_t);
1936b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_RINGCFG,
1937b7e3f244SSam Leffler 		(dwords << SAFE_PE_RINGCFG_OFFSET_S) | SAFE_MAX_NQUEUE);
1938b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_RINGPOLL, 0);	/* disable polling */
1939b7e3f244SSam Leffler 
1940b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_GRNGBASE, sc->sc_spalloc.dma_paddr);
1941b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_SRNGBASE, sc->sc_dpalloc.dma_paddr);
1942b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_PARTSIZE,
1943b7e3f244SSam Leffler 		(SAFE_TOTAL_DPART<<16) | SAFE_TOTAL_SPART);
1944b7e3f244SSam Leffler 	/*
1945b7e3f244SSam Leffler 	 * NB: destination particles are fixed size.  We use
1946b7e3f244SSam Leffler 	 *     an mbuf cluster and require all results go to
1947b7e3f244SSam Leffler 	 *     clusters or smaller.
1948b7e3f244SSam Leffler 	 */
1949b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_PARTCFG, SAFE_MAX_DSIZE);
1950b7e3f244SSam Leffler 
1951b7e3f244SSam Leffler 	/* it's now safe to enable PE mode, do it */
1952b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_PE_DMACFG, v | SAFE_PE_DMACFG_PEMODE);
1953b7e3f244SSam Leffler 
1954b7e3f244SSam Leffler 	/*
1955b7e3f244SSam Leffler 	 * Configure hardware to use level-triggered interrupts and
1956b7e3f244SSam Leffler 	 * to interrupt after each descriptor is processed.
1957b7e3f244SSam Leffler 	 */
1958b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_HI_CFG, SAFE_HI_CFG_LEVEL);
1959b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_HI_DESC_CNT, 1);
1960b7e3f244SSam Leffler 	WRITE_REG(sc, SAFE_HI_MASK, SAFE_INT_PE_DDONE | SAFE_INT_PE_ERROR);
1961b7e3f244SSam Leffler }
1962b7e3f244SSam Leffler 
1963b7e3f244SSam Leffler /*
1964b7e3f244SSam Leffler  * Init PCI registers
1965b7e3f244SSam Leffler  */
1966b7e3f244SSam Leffler static void
1967b7e3f244SSam Leffler safe_init_pciregs(device_t dev)
1968b7e3f244SSam Leffler {
1969b7e3f244SSam Leffler }
1970b7e3f244SSam Leffler 
1971b7e3f244SSam Leffler /*
1972b7e3f244SSam Leffler  * Clean up after a chip crash.
1973b7e3f244SSam Leffler  * It is assumed that the caller in splimp()
1974b7e3f244SSam Leffler  */
1975b7e3f244SSam Leffler static void
1976b7e3f244SSam Leffler safe_cleanchip(struct safe_softc *sc)
1977b7e3f244SSam Leffler {
1978b7e3f244SSam Leffler 
1979b7e3f244SSam Leffler 	if (sc->sc_nqchip != 0) {
1980b7e3f244SSam Leffler 		struct safe_ringentry *re = sc->sc_back;
1981b7e3f244SSam Leffler 
1982b7e3f244SSam Leffler 		while (re != sc->sc_front) {
1983b7e3f244SSam Leffler 			if (re->re_desc.d_csr != 0)
1984b7e3f244SSam Leffler 				safe_free_entry(sc, re);
1985b7e3f244SSam Leffler 			if (++re == sc->sc_ringtop)
1986b7e3f244SSam Leffler 				re = sc->sc_ring;
1987b7e3f244SSam Leffler 		}
1988b7e3f244SSam Leffler 		sc->sc_back = re;
1989b7e3f244SSam Leffler 		sc->sc_nqchip = 0;
1990b7e3f244SSam Leffler 	}
1991b7e3f244SSam Leffler }
1992b7e3f244SSam Leffler 
1993b7e3f244SSam Leffler /*
1994b7e3f244SSam Leffler  * free a safe_q
1995b7e3f244SSam Leffler  * It is assumed that the caller is within splimp().
1996b7e3f244SSam Leffler  */
1997b7e3f244SSam Leffler static int
1998b7e3f244SSam Leffler safe_free_entry(struct safe_softc *sc, struct safe_ringentry *re)
1999b7e3f244SSam Leffler {
2000b7e3f244SSam Leffler 	struct cryptop *crp;
2001b7e3f244SSam Leffler 
2002b7e3f244SSam Leffler 	/*
2003b7e3f244SSam Leffler 	 * Free header MCR
2004b7e3f244SSam Leffler 	 */
2005b7e3f244SSam Leffler 	if ((re->re_dst_m != NULL) && (re->re_src_m != re->re_dst_m))
2006b7e3f244SSam Leffler 		m_freem(re->re_dst_m);
2007b7e3f244SSam Leffler 
2008b7e3f244SSam Leffler 	crp = (struct cryptop *)re->re_crp;
2009b7e3f244SSam Leffler 
2010b7e3f244SSam Leffler 	re->re_desc.d_csr = 0;
2011b7e3f244SSam Leffler 
2012b7e3f244SSam Leffler 	crp->crp_etype = EFAULT;
2013b7e3f244SSam Leffler 	crypto_done(crp);
2014b7e3f244SSam Leffler 	return(0);
2015b7e3f244SSam Leffler }
2016b7e3f244SSam Leffler 
2017b7e3f244SSam Leffler /*
2018b7e3f244SSam Leffler  * Routine to reset the chip and clean up.
2019b7e3f244SSam Leffler  * It is assumed that the caller is in splimp()
2020b7e3f244SSam Leffler  */
2021b7e3f244SSam Leffler static void
2022b7e3f244SSam Leffler safe_totalreset(struct safe_softc *sc)
2023b7e3f244SSam Leffler {
2024b7e3f244SSam Leffler 	safe_reset_board(sc);
2025b7e3f244SSam Leffler 	safe_init_board(sc);
2026b7e3f244SSam Leffler 	safe_cleanchip(sc);
2027b7e3f244SSam Leffler }
2028b7e3f244SSam Leffler 
2029b7e3f244SSam Leffler /*
2030b7e3f244SSam Leffler  * Is the operand suitable aligned for direct DMA.  Each
2031b7e3f244SSam Leffler  * segment must be aligned on a 32-bit boundary and all
2032b7e3f244SSam Leffler  * but the last segment must be a multiple of 4 bytes.
2033b7e3f244SSam Leffler  */
2034b7e3f244SSam Leffler static int
2035b7e3f244SSam Leffler safe_dmamap_aligned(const struct safe_operand *op)
2036b7e3f244SSam Leffler {
2037b7e3f244SSam Leffler 	int i;
2038b7e3f244SSam Leffler 
2039b7e3f244SSam Leffler 	for (i = 0; i < op->nsegs; i++) {
2040b7e3f244SSam Leffler 		if (op->segs[i].ds_addr & 3)
2041b7e3f244SSam Leffler 			return (0);
2042b7e3f244SSam Leffler 		if (i != (op->nsegs - 1) && (op->segs[i].ds_len & 3))
2043b7e3f244SSam Leffler 			return (0);
2044b7e3f244SSam Leffler 	}
2045b7e3f244SSam Leffler 	return (1);
2046b7e3f244SSam Leffler }
2047b7e3f244SSam Leffler 
2048b7e3f244SSam Leffler /*
2049b7e3f244SSam Leffler  * Is the operand suitable for direct DMA as the destination
2050b7e3f244SSam Leffler  * of an operation.  The hardware requires that each ``particle''
2051b7e3f244SSam Leffler  * but the last in an operation result have the same size.  We
2052b7e3f244SSam Leffler  * fix that size at SAFE_MAX_DSIZE bytes.  This routine returns
2053b7e3f244SSam Leffler  * 0 if some segment is not a multiple of of this size, 1 if all
2054b7e3f244SSam Leffler  * segments are exactly this size, or 2 if segments are at worst
2055b7e3f244SSam Leffler  * a multple of this size.
2056b7e3f244SSam Leffler  */
2057b7e3f244SSam Leffler static int
2058b7e3f244SSam Leffler safe_dmamap_uniform(const struct safe_operand *op)
2059b7e3f244SSam Leffler {
2060b7e3f244SSam Leffler 	int result = 1;
2061b7e3f244SSam Leffler 
2062b7e3f244SSam Leffler 	if (op->nsegs > 0) {
2063b7e3f244SSam Leffler 		int i;
2064b7e3f244SSam Leffler 
2065900017e8SSam Leffler 		for (i = 0; i < op->nsegs-1; i++) {
2066b7e3f244SSam Leffler 			if (op->segs[i].ds_len % SAFE_MAX_DSIZE)
2067b7e3f244SSam Leffler 				return (0);
2068b7e3f244SSam Leffler 			if (op->segs[i].ds_len != SAFE_MAX_DSIZE)
2069b7e3f244SSam Leffler 				result = 2;
2070b7e3f244SSam Leffler 		}
2071900017e8SSam Leffler 	}
2072b7e3f244SSam Leffler 	return (result);
2073b7e3f244SSam Leffler }
2074b7e3f244SSam Leffler 
2075b7e3f244SSam Leffler #ifdef SAFE_DEBUG
2076b7e3f244SSam Leffler static void
2077b7e3f244SSam Leffler safe_dump_dmastatus(struct safe_softc *sc, const char *tag)
2078b7e3f244SSam Leffler {
2079b7e3f244SSam Leffler 	printf("%s: ENDIAN 0x%x SRC 0x%x DST 0x%x STAT 0x%x\n"
2080b7e3f244SSam Leffler 		, tag
2081b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_DMA_ENDIAN)
2082b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_DMA_SRCADDR)
2083b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_DMA_DSTADDR)
2084b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_DMA_STAT)
2085b7e3f244SSam Leffler 	);
2086b7e3f244SSam Leffler }
2087b7e3f244SSam Leffler 
2088b7e3f244SSam Leffler static void
2089b7e3f244SSam Leffler safe_dump_intrstate(struct safe_softc *sc, const char *tag)
2090b7e3f244SSam Leffler {
2091b7e3f244SSam Leffler 	printf("%s: HI_CFG 0x%x HI_MASK 0x%x HI_DESC_CNT 0x%x HU_STAT 0x%x HM_STAT 0x%x\n"
2092b7e3f244SSam Leffler 		, tag
2093b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_HI_CFG)
2094b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_HI_MASK)
2095b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_HI_DESC_CNT)
2096b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_HU_STAT)
2097b7e3f244SSam Leffler 		, READ_REG(sc, SAFE_HM_STAT)
2098b7e3f244SSam Leffler 	);
2099b7e3f244SSam Leffler }
2100b7e3f244SSam Leffler 
2101b7e3f244SSam Leffler static void
2102b7e3f244SSam Leffler safe_dump_ringstate(struct safe_softc *sc, const char *tag)
2103b7e3f244SSam Leffler {
2104b7e3f244SSam Leffler 	u_int32_t estat = READ_REG(sc, SAFE_PE_ERNGSTAT);
2105b7e3f244SSam Leffler 
2106b7e3f244SSam Leffler 	/* NB: assume caller has lock on ring */
2107668329e9SPeter Wemm 	printf("%s: ERNGSTAT %x (next %u) back %lu front %lu\n",
2108b7e3f244SSam Leffler 		tag,
2109b7e3f244SSam Leffler 		estat, (estat >> SAFE_PE_ERNGSTAT_NEXT_S),
2110668329e9SPeter Wemm 		(unsigned long)(sc->sc_back - sc->sc_ring),
2111668329e9SPeter Wemm 		(unsigned long)(sc->sc_front - sc->sc_ring));
2112b7e3f244SSam Leffler }
2113b7e3f244SSam Leffler 
2114b7e3f244SSam Leffler static void
2115b7e3f244SSam Leffler safe_dump_request(struct safe_softc *sc, const char* tag, struct safe_ringentry *re)
2116b7e3f244SSam Leffler {
2117b7e3f244SSam Leffler 	int ix, nsegs;
2118b7e3f244SSam Leffler 
2119b7e3f244SSam Leffler 	ix = re - sc->sc_ring;
2120b7e3f244SSam Leffler 	printf("%s: %p (%u): csr %x src %x dst %x sa %x len %x\n"
2121b7e3f244SSam Leffler 		, tag
2122b7e3f244SSam Leffler 		, re, ix
2123b7e3f244SSam Leffler 		, re->re_desc.d_csr
2124b7e3f244SSam Leffler 		, re->re_desc.d_src
2125b7e3f244SSam Leffler 		, re->re_desc.d_dst
2126b7e3f244SSam Leffler 		, re->re_desc.d_sa
2127b7e3f244SSam Leffler 		, re->re_desc.d_len
2128b7e3f244SSam Leffler 	);
2129b7e3f244SSam Leffler 	if (re->re_src.nsegs > 1) {
2130b7e3f244SSam Leffler 		ix = (re->re_desc.d_src - sc->sc_spalloc.dma_paddr) /
2131b7e3f244SSam Leffler 			sizeof(struct safe_pdesc);
2132b7e3f244SSam Leffler 		for (nsegs = re->re_src.nsegs; nsegs; nsegs--) {
2133b7e3f244SSam Leffler 			printf(" spd[%u] %p: %p size %u flags %x"
2134b7e3f244SSam Leffler 				, ix, &sc->sc_spring[ix]
2135668329e9SPeter Wemm 				, (caddr_t)(uintptr_t) sc->sc_spring[ix].pd_addr
2136b7e3f244SSam Leffler 				, sc->sc_spring[ix].pd_size
2137b7e3f244SSam Leffler 				, sc->sc_spring[ix].pd_flags
2138b7e3f244SSam Leffler 			);
2139b7e3f244SSam Leffler 			if (sc->sc_spring[ix].pd_size == 0)
2140b7e3f244SSam Leffler 				printf(" (zero!)");
2141b7e3f244SSam Leffler 			printf("\n");
2142b7e3f244SSam Leffler 			if (++ix == SAFE_TOTAL_SPART)
2143b7e3f244SSam Leffler 				ix = 0;
2144b7e3f244SSam Leffler 		}
2145b7e3f244SSam Leffler 	}
2146b7e3f244SSam Leffler 	if (re->re_dst.nsegs > 1) {
2147b7e3f244SSam Leffler 		ix = (re->re_desc.d_dst - sc->sc_dpalloc.dma_paddr) /
2148b7e3f244SSam Leffler 			sizeof(struct safe_pdesc);
2149b7e3f244SSam Leffler 		for (nsegs = re->re_dst.nsegs; nsegs; nsegs--) {
2150b7e3f244SSam Leffler 			printf(" dpd[%u] %p: %p flags %x\n"
2151b7e3f244SSam Leffler 				, ix, &sc->sc_dpring[ix]
2152668329e9SPeter Wemm 				, (caddr_t)(uintptr_t) sc->sc_dpring[ix].pd_addr
2153b7e3f244SSam Leffler 				, sc->sc_dpring[ix].pd_flags
2154b7e3f244SSam Leffler 			);
2155b7e3f244SSam Leffler 			if (++ix == SAFE_TOTAL_DPART)
2156b7e3f244SSam Leffler 				ix = 0;
2157b7e3f244SSam Leffler 		}
2158b7e3f244SSam Leffler 	}
2159b7e3f244SSam Leffler 	printf("sa: cmd0 %08x cmd1 %08x staterec %x\n",
2160b7e3f244SSam Leffler 		re->re_sa.sa_cmd0, re->re_sa.sa_cmd1, re->re_sa.sa_staterec);
2161b7e3f244SSam Leffler 	printf("sa: key %x %x %x %x %x %x %x %x\n"
2162b7e3f244SSam Leffler 		, re->re_sa.sa_key[0]
2163b7e3f244SSam Leffler 		, re->re_sa.sa_key[1]
2164b7e3f244SSam Leffler 		, re->re_sa.sa_key[2]
2165b7e3f244SSam Leffler 		, re->re_sa.sa_key[3]
2166b7e3f244SSam Leffler 		, re->re_sa.sa_key[4]
2167b7e3f244SSam Leffler 		, re->re_sa.sa_key[5]
2168b7e3f244SSam Leffler 		, re->re_sa.sa_key[6]
2169b7e3f244SSam Leffler 		, re->re_sa.sa_key[7]
2170b7e3f244SSam Leffler 	);
2171b7e3f244SSam Leffler 	printf("sa: indigest %x %x %x %x %x\n"
2172b7e3f244SSam Leffler 		, re->re_sa.sa_indigest[0]
2173b7e3f244SSam Leffler 		, re->re_sa.sa_indigest[1]
2174b7e3f244SSam Leffler 		, re->re_sa.sa_indigest[2]
2175b7e3f244SSam Leffler 		, re->re_sa.sa_indigest[3]
2176b7e3f244SSam Leffler 		, re->re_sa.sa_indigest[4]
2177b7e3f244SSam Leffler 	);
2178b7e3f244SSam Leffler 	printf("sa: outdigest %x %x %x %x %x\n"
2179b7e3f244SSam Leffler 		, re->re_sa.sa_outdigest[0]
2180b7e3f244SSam Leffler 		, re->re_sa.sa_outdigest[1]
2181b7e3f244SSam Leffler 		, re->re_sa.sa_outdigest[2]
2182b7e3f244SSam Leffler 		, re->re_sa.sa_outdigest[3]
2183b7e3f244SSam Leffler 		, re->re_sa.sa_outdigest[4]
2184b7e3f244SSam Leffler 	);
2185b7e3f244SSam Leffler 	printf("sr: iv %x %x %x %x\n"
2186b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_iv[0]
2187b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_iv[1]
2188b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_iv[2]
2189b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_iv[3]
2190b7e3f244SSam Leffler 	);
2191b7e3f244SSam Leffler 	printf("sr: hashbc %u indigest %x %x %x %x %x\n"
2192b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_hashbc
2193b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_indigest[0]
2194b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_indigest[1]
2195b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_indigest[2]
2196b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_indigest[3]
2197b7e3f244SSam Leffler 		, re->re_sastate.sa_saved_indigest[4]
2198b7e3f244SSam Leffler 	);
2199b7e3f244SSam Leffler }
2200b7e3f244SSam Leffler 
2201b7e3f244SSam Leffler static void
2202b7e3f244SSam Leffler safe_dump_ring(struct safe_softc *sc, const char *tag)
2203b7e3f244SSam Leffler {
2204b7e3f244SSam Leffler 	mtx_lock(&sc->sc_ringmtx);
2205b7e3f244SSam Leffler 	printf("\nSafeNet Ring State:\n");
2206b7e3f244SSam Leffler 	safe_dump_intrstate(sc, tag);
2207b7e3f244SSam Leffler 	safe_dump_dmastatus(sc, tag);
2208b7e3f244SSam Leffler 	safe_dump_ringstate(sc, tag);
2209b7e3f244SSam Leffler 	if (sc->sc_nqchip) {
2210b7e3f244SSam Leffler 		struct safe_ringentry *re = sc->sc_back;
2211b7e3f244SSam Leffler 		do {
2212b7e3f244SSam Leffler 			safe_dump_request(sc, tag, re);
2213b7e3f244SSam Leffler 			if (++re == sc->sc_ringtop)
2214b7e3f244SSam Leffler 				re = sc->sc_ring;
2215b7e3f244SSam Leffler 		} while (re != sc->sc_front);
2216b7e3f244SSam Leffler 	}
2217b7e3f244SSam Leffler 	mtx_unlock(&sc->sc_ringmtx);
2218b7e3f244SSam Leffler }
2219b7e3f244SSam Leffler 
2220b7e3f244SSam Leffler static int
2221b7e3f244SSam Leffler sysctl_hw_safe_dump(SYSCTL_HANDLER_ARGS)
2222b7e3f244SSam Leffler {
2223b7e3f244SSam Leffler 	char dmode[64];
2224b7e3f244SSam Leffler 	int error;
2225b7e3f244SSam Leffler 
2226b7e3f244SSam Leffler 	strncpy(dmode, "", sizeof(dmode) - 1);
2227b7e3f244SSam Leffler 	dmode[sizeof(dmode) - 1] = '\0';
2228b7e3f244SSam Leffler 	error = sysctl_handle_string(oidp, &dmode[0], sizeof(dmode), req);
2229b7e3f244SSam Leffler 
2230b7e3f244SSam Leffler 	if (error == 0 && req->newptr != NULL) {
2231b7e3f244SSam Leffler 		struct safe_softc *sc = safec;
2232b7e3f244SSam Leffler 
2233b7e3f244SSam Leffler 		if (!sc)
2234b7e3f244SSam Leffler 			return EINVAL;
2235b7e3f244SSam Leffler 		if (strncmp(dmode, "dma", 3) == 0)
2236b7e3f244SSam Leffler 			safe_dump_dmastatus(sc, "safe0");
2237b7e3f244SSam Leffler 		else if (strncmp(dmode, "int", 3) == 0)
2238b7e3f244SSam Leffler 			safe_dump_intrstate(sc, "safe0");
2239b7e3f244SSam Leffler 		else if (strncmp(dmode, "ring", 4) == 0)
2240b7e3f244SSam Leffler 			safe_dump_ring(sc, "safe0");
2241b7e3f244SSam Leffler 		else
2242b7e3f244SSam Leffler 			return EINVAL;
2243b7e3f244SSam Leffler 	}
2244b7e3f244SSam Leffler 	return error;
2245b7e3f244SSam Leffler }
2246b7e3f244SSam Leffler SYSCTL_PROC(_hw_safe, OID_AUTO, dump, CTLTYPE_STRING | CTLFLAG_RW,
2247b7e3f244SSam Leffler 	0, 0, sysctl_hw_safe_dump, "A", "Dump driver state");
2248b7e3f244SSam Leffler #endif /* SAFE_DEBUG */
2249