1b7e3f244SSam Leffler /*- 2b7e3f244SSam Leffler * Copyright (c) 2003 Sam Leffler, Errno Consulting 3b7e3f244SSam Leffler * Copyright (c) 2003 Global Technology Associates, Inc. 4b7e3f244SSam Leffler * All rights reserved. 5b7e3f244SSam Leffler * 6b7e3f244SSam Leffler * Redistribution and use in source and binary forms, with or without 7b7e3f244SSam Leffler * modification, are permitted provided that the following conditions 8b7e3f244SSam Leffler * are met: 9b7e3f244SSam Leffler * 1. Redistributions of source code must retain the above copyright 10b7e3f244SSam Leffler * notice, this list of conditions and the following disclaimer. 11b7e3f244SSam Leffler * 2. Redistributions in binary form must reproduce the above copyright 12b7e3f244SSam Leffler * notice, this list of conditions and the following disclaimer in the 13b7e3f244SSam Leffler * documentation and/or other materials provided with the distribution. 14b7e3f244SSam Leffler * 15b7e3f244SSam Leffler * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16b7e3f244SSam Leffler * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17b7e3f244SSam Leffler * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18b7e3f244SSam Leffler * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19b7e3f244SSam Leffler * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20b7e3f244SSam Leffler * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21b7e3f244SSam Leffler * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22b7e3f244SSam Leffler * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23b7e3f244SSam Leffler * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24b7e3f244SSam Leffler * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25b7e3f244SSam Leffler * SUCH DAMAGE. 26b7e3f244SSam Leffler */ 27b7e3f244SSam Leffler 28b7e3f244SSam Leffler #include <sys/cdefs.h> 29b7e3f244SSam Leffler __FBSDID("$FreeBSD$"); 30b7e3f244SSam Leffler 31b7e3f244SSam Leffler /* 32b7e3f244SSam Leffler * SafeNet SafeXcel-1141 hardware crypto accelerator 33b7e3f244SSam Leffler */ 34b7e3f244SSam Leffler #include "opt_safe.h" 35b7e3f244SSam Leffler 36b7e3f244SSam Leffler #include <sys/param.h> 37b7e3f244SSam Leffler #include <sys/systm.h> 38b7e3f244SSam Leffler #include <sys/proc.h> 39b7e3f244SSam Leffler #include <sys/errno.h> 40b7e3f244SSam Leffler #include <sys/malloc.h> 41b7e3f244SSam Leffler #include <sys/kernel.h> 42b7e3f244SSam Leffler #include <sys/mbuf.h> 43b7e3f244SSam Leffler #include <sys/lock.h> 44b7e3f244SSam Leffler #include <sys/mutex.h> 45b7e3f244SSam Leffler #include <sys/sysctl.h> 46b7e3f244SSam Leffler #include <sys/endian.h> 47b7e3f244SSam Leffler 48b7e3f244SSam Leffler #include <vm/vm.h> 49b7e3f244SSam Leffler #include <vm/pmap.h> 50b7e3f244SSam Leffler 51b7e3f244SSam Leffler #include <machine/clock.h> 52b7e3f244SSam Leffler #include <machine/bus.h> 53b7e3f244SSam Leffler #include <machine/resource.h> 54b7e3f244SSam Leffler #include <sys/bus.h> 55b7e3f244SSam Leffler #include <sys/rman.h> 56b7e3f244SSam Leffler 57b7e3f244SSam Leffler #include <crypto/sha1.h> 58b7e3f244SSam Leffler #include <opencrypto/cryptodev.h> 59b7e3f244SSam Leffler #include <opencrypto/cryptosoft.h> 60b7e3f244SSam Leffler #include <sys/md5.h> 61b7e3f244SSam Leffler #include <sys/random.h> 62b7e3f244SSam Leffler 6390cf0136SWarner Losh #include <dev/pci/pcivar.h> 6490cf0136SWarner Losh #include <dev/pci/pcireg.h> 65b7e3f244SSam Leffler 66b7e3f244SSam Leffler #ifdef SAFE_RNDTEST 67b7e3f244SSam Leffler #include <dev/rndtest/rndtest.h> 68b7e3f244SSam Leffler #endif 69b7e3f244SSam Leffler #include <dev/safe/safereg.h> 70b7e3f244SSam Leffler #include <dev/safe/safevar.h> 71b7e3f244SSam Leffler 72b7e3f244SSam Leffler #ifndef bswap32 73b7e3f244SSam Leffler #define bswap32 NTOHL 74b7e3f244SSam Leffler #endif 75b7e3f244SSam Leffler 76b7e3f244SSam Leffler /* 77b7e3f244SSam Leffler * Prototypes and count for the pci_device structure 78b7e3f244SSam Leffler */ 79b7e3f244SSam Leffler static int safe_probe(device_t); 80b7e3f244SSam Leffler static int safe_attach(device_t); 81b7e3f244SSam Leffler static int safe_detach(device_t); 82b7e3f244SSam Leffler static int safe_suspend(device_t); 83b7e3f244SSam Leffler static int safe_resume(device_t); 84b7e3f244SSam Leffler static void safe_shutdown(device_t); 85b7e3f244SSam Leffler 86b7e3f244SSam Leffler static device_method_t safe_methods[] = { 87b7e3f244SSam Leffler /* Device interface */ 88b7e3f244SSam Leffler DEVMETHOD(device_probe, safe_probe), 89b7e3f244SSam Leffler DEVMETHOD(device_attach, safe_attach), 90b7e3f244SSam Leffler DEVMETHOD(device_detach, safe_detach), 91b7e3f244SSam Leffler DEVMETHOD(device_suspend, safe_suspend), 92b7e3f244SSam Leffler DEVMETHOD(device_resume, safe_resume), 93b7e3f244SSam Leffler DEVMETHOD(device_shutdown, safe_shutdown), 94b7e3f244SSam Leffler 95b7e3f244SSam Leffler /* bus interface */ 96b7e3f244SSam Leffler DEVMETHOD(bus_print_child, bus_generic_print_child), 97b7e3f244SSam Leffler DEVMETHOD(bus_driver_added, bus_generic_driver_added), 98b7e3f244SSam Leffler 99b7e3f244SSam Leffler { 0, 0 } 100b7e3f244SSam Leffler }; 101b7e3f244SSam Leffler static driver_t safe_driver = { 102b7e3f244SSam Leffler "safe", 103b7e3f244SSam Leffler safe_methods, 104b7e3f244SSam Leffler sizeof (struct safe_softc) 105b7e3f244SSam Leffler }; 106b7e3f244SSam Leffler static devclass_t safe_devclass; 107b7e3f244SSam Leffler 108b7e3f244SSam Leffler DRIVER_MODULE(safe, pci, safe_driver, safe_devclass, 0, 0); 109b7e3f244SSam Leffler MODULE_DEPEND(safe, crypto, 1, 1, 1); 110b7e3f244SSam Leffler #ifdef SAFE_RNDTEST 111b7e3f244SSam Leffler MODULE_DEPEND(safe, rndtest, 1, 1, 1); 112b7e3f244SSam Leffler #endif 113b7e3f244SSam Leffler 114b7e3f244SSam Leffler static void safe_intr(void *); 115b7e3f244SSam Leffler static int safe_newsession(void *, u_int32_t *, struct cryptoini *); 116b7e3f244SSam Leffler static int safe_freesession(void *, u_int64_t); 117b7e3f244SSam Leffler static int safe_process(void *, struct cryptop *, int); 118b7e3f244SSam Leffler static void safe_callback(struct safe_softc *, struct safe_ringentry *); 119b7e3f244SSam Leffler static void safe_feed(struct safe_softc *, struct safe_ringentry *); 120b7e3f244SSam Leffler static void safe_mcopy(struct mbuf *, struct mbuf *, u_int); 121b7e3f244SSam Leffler #ifndef SAFE_NO_RNG 122b7e3f244SSam Leffler static void safe_rng_init(struct safe_softc *); 123b7e3f244SSam Leffler static void safe_rng(void *); 124b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */ 125b7e3f244SSam Leffler static int safe_dma_malloc(struct safe_softc *, bus_size_t, 126b7e3f244SSam Leffler struct safe_dma_alloc *, int); 127b7e3f244SSam Leffler #define safe_dma_sync(_dma, _flags) \ 128b7e3f244SSam Leffler bus_dmamap_sync((_dma)->dma_tag, (_dma)->dma_map, (_flags)) 129b7e3f244SSam Leffler static void safe_dma_free(struct safe_softc *, struct safe_dma_alloc *); 130b7e3f244SSam Leffler static int safe_dmamap_aligned(const struct safe_operand *); 131b7e3f244SSam Leffler static int safe_dmamap_uniform(const struct safe_operand *); 132b7e3f244SSam Leffler 133b7e3f244SSam Leffler static void safe_reset_board(struct safe_softc *); 134b7e3f244SSam Leffler static void safe_init_board(struct safe_softc *); 135b7e3f244SSam Leffler static void safe_init_pciregs(device_t dev); 136b7e3f244SSam Leffler static void safe_cleanchip(struct safe_softc *); 137b7e3f244SSam Leffler static void safe_totalreset(struct safe_softc *); 138b7e3f244SSam Leffler 139b7e3f244SSam Leffler static int safe_free_entry(struct safe_softc *, struct safe_ringentry *); 140b7e3f244SSam Leffler 141b7e3f244SSam Leffler SYSCTL_NODE(_hw, OID_AUTO, safe, CTLFLAG_RD, 0, "SafeNet driver parameters"); 142b7e3f244SSam Leffler 143b7e3f244SSam Leffler #ifdef SAFE_DEBUG 144b7e3f244SSam Leffler static void safe_dump_dmastatus(struct safe_softc *, const char *); 145b7e3f244SSam Leffler static void safe_dump_ringstate(struct safe_softc *, const char *); 146b7e3f244SSam Leffler static void safe_dump_intrstate(struct safe_softc *, const char *); 147b7e3f244SSam Leffler static void safe_dump_request(struct safe_softc *, const char *, 148b7e3f244SSam Leffler struct safe_ringentry *); 149b7e3f244SSam Leffler 150b7e3f244SSam Leffler static struct safe_softc *safec; /* for use by hw.safe.dump */ 151b7e3f244SSam Leffler 152b7e3f244SSam Leffler static int safe_debug = 0; 153b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, debug, CTLFLAG_RW, &safe_debug, 154b7e3f244SSam Leffler 0, "control debugging msgs"); 155b7e3f244SSam Leffler #define DPRINTF(_x) if (safe_debug) printf _x 156b7e3f244SSam Leffler #else 157b7e3f244SSam Leffler #define DPRINTF(_x) 158b7e3f244SSam Leffler #endif 159b7e3f244SSam Leffler 160b7e3f244SSam Leffler #define READ_REG(sc,r) \ 161b7e3f244SSam Leffler bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (r)) 162b7e3f244SSam Leffler 163b7e3f244SSam Leffler #define WRITE_REG(sc,reg,val) \ 164b7e3f244SSam Leffler bus_space_write_4((sc)->sc_st, (sc)->sc_sh, reg, val) 165b7e3f244SSam Leffler 166b7e3f244SSam Leffler struct safe_stats safestats; 167b7e3f244SSam Leffler SYSCTL_STRUCT(_hw_safe, OID_AUTO, stats, CTLFLAG_RD, &safestats, 168b7e3f244SSam Leffler safe_stats, "driver statistics"); 169b7e3f244SSam Leffler #ifndef SAFE_NO_RNG 170b7e3f244SSam Leffler static int safe_rnginterval = 1; /* poll once a second */ 171b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, rnginterval, CTLFLAG_RW, &safe_rnginterval, 172b7e3f244SSam Leffler 0, "RNG polling interval (secs)"); 173b7e3f244SSam Leffler static int safe_rngbufsize = 16; /* 64 bytes each poll */ 174b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, rngbufsize, CTLFLAG_RW, &safe_rngbufsize, 175b7e3f244SSam Leffler 0, "RNG polling buffer size (32-bit words)"); 176b7e3f244SSam Leffler static int safe_rngmaxalarm = 8; /* max alarms before reset */ 177b7e3f244SSam Leffler SYSCTL_INT(_hw_safe, OID_AUTO, rngmaxalarm, CTLFLAG_RW, &safe_rngmaxalarm, 178b7e3f244SSam Leffler 0, "RNG max alarms before reset"); 179b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */ 180b7e3f244SSam Leffler 181b7e3f244SSam Leffler static int 182b7e3f244SSam Leffler safe_probe(device_t dev) 183b7e3f244SSam Leffler { 184b7e3f244SSam Leffler if (pci_get_vendor(dev) == PCI_VENDOR_SAFENET && 185b7e3f244SSam Leffler pci_get_device(dev) == PCI_PRODUCT_SAFEXCEL) 186b7e3f244SSam Leffler return (0); 187b7e3f244SSam Leffler return (ENXIO); 188b7e3f244SSam Leffler } 189b7e3f244SSam Leffler 190b7e3f244SSam Leffler static const char* 191b7e3f244SSam Leffler safe_partname(struct safe_softc *sc) 192b7e3f244SSam Leffler { 193b7e3f244SSam Leffler /* XXX sprintf numbers when not decoded */ 194b7e3f244SSam Leffler switch (pci_get_vendor(sc->sc_dev)) { 195b7e3f244SSam Leffler case PCI_VENDOR_SAFENET: 196b7e3f244SSam Leffler switch (pci_get_device(sc->sc_dev)) { 197b7e3f244SSam Leffler case PCI_PRODUCT_SAFEXCEL: return "SafeNet SafeXcel-1141"; 198b7e3f244SSam Leffler } 199b7e3f244SSam Leffler return "SafeNet unknown-part"; 200b7e3f244SSam Leffler } 201b7e3f244SSam Leffler return "Unknown-vendor unknown-part"; 202b7e3f244SSam Leffler } 203b7e3f244SSam Leffler 204b7e3f244SSam Leffler #ifndef SAFE_NO_RNG 205b7e3f244SSam Leffler static void 206b7e3f244SSam Leffler default_harvest(struct rndtest_state *rsp, void *buf, u_int count) 207b7e3f244SSam Leffler { 208b7e3f244SSam Leffler random_harvest(buf, count, count*NBBY, 0, RANDOM_PURE); 209b7e3f244SSam Leffler } 210b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */ 211b7e3f244SSam Leffler 212b7e3f244SSam Leffler static int 213b7e3f244SSam Leffler safe_attach(device_t dev) 214b7e3f244SSam Leffler { 215b7e3f244SSam Leffler struct safe_softc *sc = device_get_softc(dev); 216b7e3f244SSam Leffler u_int32_t raddr; 217b7e3f244SSam Leffler u_int32_t cmd, i, devinfo; 218b7e3f244SSam Leffler int rid; 219b7e3f244SSam Leffler 220b7e3f244SSam Leffler bzero(sc, sizeof (*sc)); 221b7e3f244SSam Leffler sc->sc_dev = dev; 222b7e3f244SSam Leffler 223b7e3f244SSam Leffler /* XXX handle power management */ 224b7e3f244SSam Leffler 225b7e3f244SSam Leffler cmd = pci_read_config(dev, PCIR_COMMAND, 4); 226b7e3f244SSam Leffler cmd |= PCIM_CMD_MEMEN | PCIM_CMD_BUSMASTEREN; 227b7e3f244SSam Leffler pci_write_config(dev, PCIR_COMMAND, cmd, 4); 228b7e3f244SSam Leffler cmd = pci_read_config(dev, PCIR_COMMAND, 4); 229b7e3f244SSam Leffler 230b7e3f244SSam Leffler if (!(cmd & PCIM_CMD_MEMEN)) { 231b7e3f244SSam Leffler device_printf(dev, "failed to enable memory mapping\n"); 232b7e3f244SSam Leffler goto bad; 233b7e3f244SSam Leffler } 234b7e3f244SSam Leffler 235b7e3f244SSam Leffler if (!(cmd & PCIM_CMD_BUSMASTEREN)) { 236b7e3f244SSam Leffler device_printf(dev, "failed to enable bus mastering\n"); 237b7e3f244SSam Leffler goto bad; 238b7e3f244SSam Leffler } 239b7e3f244SSam Leffler 240b7e3f244SSam Leffler /* 241b7e3f244SSam Leffler * Setup memory-mapping of PCI registers. 242b7e3f244SSam Leffler */ 243b7e3f244SSam Leffler rid = BS_BAR; 2445f96beb9SNate Lawson sc->sc_sr = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 2455f96beb9SNate Lawson RF_ACTIVE); 246b7e3f244SSam Leffler if (sc->sc_sr == NULL) { 247b7e3f244SSam Leffler device_printf(dev, "cannot map register space\n"); 248b7e3f244SSam Leffler goto bad; 249b7e3f244SSam Leffler } 250b7e3f244SSam Leffler sc->sc_st = rman_get_bustag(sc->sc_sr); 251b7e3f244SSam Leffler sc->sc_sh = rman_get_bushandle(sc->sc_sr); 252b7e3f244SSam Leffler 253b7e3f244SSam Leffler /* 254b7e3f244SSam Leffler * Arrange interrupt line. 255b7e3f244SSam Leffler */ 256b7e3f244SSam Leffler rid = 0; 2575f96beb9SNate Lawson sc->sc_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 2585f96beb9SNate Lawson RF_SHAREABLE|RF_ACTIVE); 259b7e3f244SSam Leffler if (sc->sc_irq == NULL) { 260b7e3f244SSam Leffler device_printf(dev, "could not map interrupt\n"); 261b7e3f244SSam Leffler goto bad1; 262b7e3f244SSam Leffler } 263b7e3f244SSam Leffler /* 264b7e3f244SSam Leffler * NB: Network code assumes we are blocked with splimp() 265b7e3f244SSam Leffler * so make sure the IRQ is mapped appropriately. 266b7e3f244SSam Leffler */ 267b7e3f244SSam Leffler if (bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_NET | INTR_MPSAFE, 268b7e3f244SSam Leffler safe_intr, sc, &sc->sc_ih)) { 269b7e3f244SSam Leffler device_printf(dev, "could not establish interrupt\n"); 270b7e3f244SSam Leffler goto bad2; 271b7e3f244SSam Leffler } 272b7e3f244SSam Leffler 273b7e3f244SSam Leffler sc->sc_cid = crypto_get_driverid(0); 274b7e3f244SSam Leffler if (sc->sc_cid < 0) { 275b7e3f244SSam Leffler device_printf(dev, "could not get crypto driver id\n"); 276b7e3f244SSam Leffler goto bad3; 277b7e3f244SSam Leffler } 278b7e3f244SSam Leffler 279b7e3f244SSam Leffler sc->sc_chiprev = READ_REG(sc, SAFE_DEVINFO) & 280b7e3f244SSam Leffler (SAFE_DEVINFO_REV_MAJ | SAFE_DEVINFO_REV_MIN); 281b7e3f244SSam Leffler 282b7e3f244SSam Leffler /* 283b7e3f244SSam Leffler * Setup DMA descriptor area. 284b7e3f244SSam Leffler */ 285b7e3f244SSam Leffler if (bus_dma_tag_create(NULL, /* parent */ 286b7e3f244SSam Leffler 1, /* alignment */ 287b7e3f244SSam Leffler SAFE_DMA_BOUNDARY, /* boundary */ 288b7e3f244SSam Leffler BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 289b7e3f244SSam Leffler BUS_SPACE_MAXADDR, /* highaddr */ 290b7e3f244SSam Leffler NULL, NULL, /* filter, filterarg */ 291b7e3f244SSam Leffler SAFE_MAX_DMA, /* maxsize */ 292b7e3f244SSam Leffler SAFE_MAX_PART, /* nsegments */ 293b7e3f244SSam Leffler SAFE_MAX_SSIZE, /* maxsegsize */ 294b7e3f244SSam Leffler BUS_DMA_ALLOCNOW, /* flags */ 295b7e3f244SSam Leffler NULL, NULL, /* locking */ 296b7e3f244SSam Leffler &sc->sc_srcdmat)) { 297b7e3f244SSam Leffler device_printf(dev, "cannot allocate DMA tag\n"); 298b7e3f244SSam Leffler goto bad4; 299b7e3f244SSam Leffler } 300b7e3f244SSam Leffler if (bus_dma_tag_create(NULL, /* parent */ 301b7e3f244SSam Leffler sizeof(u_int32_t), /* alignment */ 302b7e3f244SSam Leffler SAFE_MAX_DSIZE, /* boundary */ 303b7e3f244SSam Leffler BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 304b7e3f244SSam Leffler BUS_SPACE_MAXADDR, /* highaddr */ 305b7e3f244SSam Leffler NULL, NULL, /* filter, filterarg */ 306b7e3f244SSam Leffler SAFE_MAX_DMA, /* maxsize */ 307b7e3f244SSam Leffler SAFE_MAX_PART, /* nsegments */ 308b7e3f244SSam Leffler SAFE_MAX_DSIZE, /* maxsegsize */ 309b7e3f244SSam Leffler BUS_DMA_ALLOCNOW, /* flags */ 310b7e3f244SSam Leffler NULL, NULL, /* locking */ 311b7e3f244SSam Leffler &sc->sc_dstdmat)) { 312b7e3f244SSam Leffler device_printf(dev, "cannot allocate DMA tag\n"); 313b7e3f244SSam Leffler goto bad4; 314b7e3f244SSam Leffler } 315b7e3f244SSam Leffler 316b7e3f244SSam Leffler /* 317b7e3f244SSam Leffler * Allocate packet engine descriptors. 318b7e3f244SSam Leffler */ 319b7e3f244SSam Leffler if (safe_dma_malloc(sc, 320b7e3f244SSam Leffler SAFE_MAX_NQUEUE * sizeof (struct safe_ringentry), 321b7e3f244SSam Leffler &sc->sc_ringalloc, 0)) { 322b7e3f244SSam Leffler device_printf(dev, "cannot allocate PE descriptor ring\n"); 323b7e3f244SSam Leffler bus_dma_tag_destroy(sc->sc_srcdmat); 324b7e3f244SSam Leffler goto bad4; 325b7e3f244SSam Leffler } 326b7e3f244SSam Leffler /* 327b7e3f244SSam Leffler * Hookup the static portion of all our data structures. 328b7e3f244SSam Leffler */ 329b7e3f244SSam Leffler sc->sc_ring = (struct safe_ringentry *) sc->sc_ringalloc.dma_vaddr; 330b7e3f244SSam Leffler sc->sc_ringtop = sc->sc_ring + SAFE_MAX_NQUEUE; 331b7e3f244SSam Leffler sc->sc_front = sc->sc_ring; 332b7e3f244SSam Leffler sc->sc_back = sc->sc_ring; 333b7e3f244SSam Leffler raddr = sc->sc_ringalloc.dma_paddr; 334b7e3f244SSam Leffler bzero(sc->sc_ring, SAFE_MAX_NQUEUE * sizeof(struct safe_ringentry)); 335b7e3f244SSam Leffler for (i = 0; i < SAFE_MAX_NQUEUE; i++) { 336b7e3f244SSam Leffler struct safe_ringentry *re = &sc->sc_ring[i]; 337b7e3f244SSam Leffler 338b7e3f244SSam Leffler re->re_desc.d_sa = raddr + 339b7e3f244SSam Leffler offsetof(struct safe_ringentry, re_sa); 340b7e3f244SSam Leffler re->re_sa.sa_staterec = raddr + 341b7e3f244SSam Leffler offsetof(struct safe_ringentry, re_sastate); 342b7e3f244SSam Leffler 343b7e3f244SSam Leffler raddr += sizeof (struct safe_ringentry); 344b7e3f244SSam Leffler } 345b7e3f244SSam Leffler mtx_init(&sc->sc_ringmtx, device_get_nameunit(dev), 346b7e3f244SSam Leffler "packet engine ring", MTX_DEF); 347b7e3f244SSam Leffler 348b7e3f244SSam Leffler /* 349b7e3f244SSam Leffler * Allocate scatter and gather particle descriptors. 350b7e3f244SSam Leffler */ 351b7e3f244SSam Leffler if (safe_dma_malloc(sc, SAFE_TOTAL_SPART * sizeof (struct safe_pdesc), 352b7e3f244SSam Leffler &sc->sc_spalloc, 0)) { 353b7e3f244SSam Leffler device_printf(dev, "cannot allocate source particle " 354b7e3f244SSam Leffler "descriptor ring\n"); 355b7e3f244SSam Leffler mtx_destroy(&sc->sc_ringmtx); 356b7e3f244SSam Leffler safe_dma_free(sc, &sc->sc_ringalloc); 357b7e3f244SSam Leffler bus_dma_tag_destroy(sc->sc_srcdmat); 358b7e3f244SSam Leffler goto bad4; 359b7e3f244SSam Leffler } 360b7e3f244SSam Leffler sc->sc_spring = (struct safe_pdesc *) sc->sc_spalloc.dma_vaddr; 361b7e3f244SSam Leffler sc->sc_springtop = sc->sc_spring + SAFE_TOTAL_SPART; 362b7e3f244SSam Leffler sc->sc_spfree = sc->sc_spring; 363b7e3f244SSam Leffler bzero(sc->sc_spring, SAFE_TOTAL_SPART * sizeof(struct safe_pdesc)); 364b7e3f244SSam Leffler 365b7e3f244SSam Leffler if (safe_dma_malloc(sc, SAFE_TOTAL_DPART * sizeof (struct safe_pdesc), 366b7e3f244SSam Leffler &sc->sc_dpalloc, 0)) { 367b7e3f244SSam Leffler device_printf(dev, "cannot allocate destination particle " 368b7e3f244SSam Leffler "descriptor ring\n"); 369b7e3f244SSam Leffler mtx_destroy(&sc->sc_ringmtx); 370b7e3f244SSam Leffler safe_dma_free(sc, &sc->sc_spalloc); 371b7e3f244SSam Leffler safe_dma_free(sc, &sc->sc_ringalloc); 372b7e3f244SSam Leffler bus_dma_tag_destroy(sc->sc_dstdmat); 373b7e3f244SSam Leffler goto bad4; 374b7e3f244SSam Leffler } 375b7e3f244SSam Leffler sc->sc_dpring = (struct safe_pdesc *) sc->sc_dpalloc.dma_vaddr; 376b7e3f244SSam Leffler sc->sc_dpringtop = sc->sc_dpring + SAFE_TOTAL_DPART; 377b7e3f244SSam Leffler sc->sc_dpfree = sc->sc_dpring; 378b7e3f244SSam Leffler bzero(sc->sc_dpring, SAFE_TOTAL_DPART * sizeof(struct safe_pdesc)); 379b7e3f244SSam Leffler 380b7e3f244SSam Leffler device_printf(sc->sc_dev, "%s", safe_partname(sc)); 381b7e3f244SSam Leffler 382b7e3f244SSam Leffler devinfo = READ_REG(sc, SAFE_DEVINFO); 383b7e3f244SSam Leffler if (devinfo & SAFE_DEVINFO_RNG) { 384b7e3f244SSam Leffler sc->sc_flags |= SAFE_FLAGS_RNG; 385b7e3f244SSam Leffler printf(" rng"); 386b7e3f244SSam Leffler } 387b7e3f244SSam Leffler if (devinfo & SAFE_DEVINFO_PKEY) { 388b7e3f244SSam Leffler #if 0 389b7e3f244SSam Leffler printf(" key"); 390b7e3f244SSam Leffler sc->sc_flags |= SAFE_FLAGS_KEY; 391b7e3f244SSam Leffler crypto_kregister(sc->sc_cid, CRK_MOD_EXP, 0, 392b7e3f244SSam Leffler safe_kprocess, sc); 393b7e3f244SSam Leffler crypto_kregister(sc->sc_cid, CRK_MOD_EXP_CRT, 0, 394b7e3f244SSam Leffler safe_kprocess, sc); 395b7e3f244SSam Leffler #endif 396b7e3f244SSam Leffler } 397b7e3f244SSam Leffler if (devinfo & SAFE_DEVINFO_DES) { 398b7e3f244SSam Leffler printf(" des/3des"); 399b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0, 400b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 401b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0, 402b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 403b7e3f244SSam Leffler } 404b7e3f244SSam Leffler if (devinfo & SAFE_DEVINFO_AES) { 405b7e3f244SSam Leffler printf(" aes"); 406b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_AES_CBC, 0, 0, 407b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 408b7e3f244SSam Leffler } 409b7e3f244SSam Leffler if (devinfo & SAFE_DEVINFO_MD5) { 410b7e3f244SSam Leffler printf(" md5"); 411b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC, 0, 0, 412b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 413b7e3f244SSam Leffler } 414b7e3f244SSam Leffler if (devinfo & SAFE_DEVINFO_SHA1) { 415b7e3f244SSam Leffler printf(" sha1"); 416b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC, 0, 0, 417b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 418b7e3f244SSam Leffler } 419b7e3f244SSam Leffler printf(" null"); 420b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_NULL_CBC, 0, 0, 421b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 422b7e3f244SSam Leffler crypto_register(sc->sc_cid, CRYPTO_NULL_HMAC, 0, 0, 423b7e3f244SSam Leffler safe_newsession, safe_freesession, safe_process, sc); 424b7e3f244SSam Leffler /* XXX other supported algorithms */ 425b7e3f244SSam Leffler printf("\n"); 426b7e3f244SSam Leffler 427b7e3f244SSam Leffler safe_reset_board(sc); /* reset h/w */ 428b7e3f244SSam Leffler safe_init_pciregs(dev); /* init pci settings */ 429b7e3f244SSam Leffler safe_init_board(sc); /* init h/w */ 430b7e3f244SSam Leffler 431b7e3f244SSam Leffler #ifndef SAFE_NO_RNG 432b7e3f244SSam Leffler if (sc->sc_flags & SAFE_FLAGS_RNG) { 433b7e3f244SSam Leffler #ifdef SAFE_RNDTEST 434b7e3f244SSam Leffler sc->sc_rndtest = rndtest_attach(dev); 435b7e3f244SSam Leffler if (sc->sc_rndtest) 436b7e3f244SSam Leffler sc->sc_harvest = rndtest_harvest; 437b7e3f244SSam Leffler else 438b7e3f244SSam Leffler sc->sc_harvest = default_harvest; 439b7e3f244SSam Leffler #else 440b7e3f244SSam Leffler sc->sc_harvest = default_harvest; 441b7e3f244SSam Leffler #endif 442b7e3f244SSam Leffler safe_rng_init(sc); 443b7e3f244SSam Leffler 444c06eb4e2SSam Leffler callout_init(&sc->sc_rngto, CALLOUT_MPSAFE); 445b7e3f244SSam Leffler callout_reset(&sc->sc_rngto, hz*safe_rnginterval, safe_rng, sc); 446b7e3f244SSam Leffler } 447b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */ 448b7e3f244SSam Leffler #ifdef SAFE_DEBUG 449b7e3f244SSam Leffler safec = sc; /* for use by hw.safe.dump */ 450b7e3f244SSam Leffler #endif 451b7e3f244SSam Leffler return (0); 452b7e3f244SSam Leffler bad4: 453b7e3f244SSam Leffler crypto_unregister_all(sc->sc_cid); 454b7e3f244SSam Leffler bad3: 455b7e3f244SSam Leffler bus_teardown_intr(dev, sc->sc_irq, sc->sc_ih); 456b7e3f244SSam Leffler bad2: 457b7e3f244SSam Leffler bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq); 458b7e3f244SSam Leffler bad1: 459b7e3f244SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, BS_BAR, sc->sc_sr); 460b7e3f244SSam Leffler bad: 461b7e3f244SSam Leffler return (ENXIO); 462b7e3f244SSam Leffler } 463b7e3f244SSam Leffler 464b7e3f244SSam Leffler /* 465b7e3f244SSam Leffler * Detach a device that successfully probed. 466b7e3f244SSam Leffler */ 467b7e3f244SSam Leffler static int 468b7e3f244SSam Leffler safe_detach(device_t dev) 469b7e3f244SSam Leffler { 470b7e3f244SSam Leffler struct safe_softc *sc = device_get_softc(dev); 471b7e3f244SSam Leffler 472b7e3f244SSam Leffler /* XXX wait/abort active ops */ 473b7e3f244SSam Leffler 474b7e3f244SSam Leffler WRITE_REG(sc, SAFE_HI_MASK, 0); /* disable interrupts */ 475b7e3f244SSam Leffler 476b7e3f244SSam Leffler callout_stop(&sc->sc_rngto); 477b7e3f244SSam Leffler 478b7e3f244SSam Leffler crypto_unregister_all(sc->sc_cid); 479b7e3f244SSam Leffler 480b7e3f244SSam Leffler #ifdef SAFE_RNDTEST 481b7e3f244SSam Leffler if (sc->sc_rndtest) 482b7e3f244SSam Leffler rndtest_detach(sc->sc_rndtest); 483b7e3f244SSam Leffler #endif 484b7e3f244SSam Leffler 485b7e3f244SSam Leffler safe_cleanchip(sc); 486b7e3f244SSam Leffler safe_dma_free(sc, &sc->sc_dpalloc); 487b7e3f244SSam Leffler safe_dma_free(sc, &sc->sc_spalloc); 488b7e3f244SSam Leffler mtx_destroy(&sc->sc_ringmtx); 489b7e3f244SSam Leffler safe_dma_free(sc, &sc->sc_ringalloc); 490b7e3f244SSam Leffler 491b7e3f244SSam Leffler bus_generic_detach(dev); 492b7e3f244SSam Leffler bus_teardown_intr(dev, sc->sc_irq, sc->sc_ih); 493b7e3f244SSam Leffler bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq); 494b7e3f244SSam Leffler 495b7e3f244SSam Leffler bus_dma_tag_destroy(sc->sc_srcdmat); 496b7e3f244SSam Leffler bus_dma_tag_destroy(sc->sc_dstdmat); 497b7e3f244SSam Leffler bus_release_resource(dev, SYS_RES_MEMORY, BS_BAR, sc->sc_sr); 498b7e3f244SSam Leffler 499b7e3f244SSam Leffler return (0); 500b7e3f244SSam Leffler } 501b7e3f244SSam Leffler 502b7e3f244SSam Leffler /* 503b7e3f244SSam Leffler * Stop all chip i/o so that the kernel's probe routines don't 504b7e3f244SSam Leffler * get confused by errant DMAs when rebooting. 505b7e3f244SSam Leffler */ 506b7e3f244SSam Leffler static void 507b7e3f244SSam Leffler safe_shutdown(device_t dev) 508b7e3f244SSam Leffler { 509b7e3f244SSam Leffler #ifdef notyet 510b7e3f244SSam Leffler safe_stop(device_get_softc(dev)); 511b7e3f244SSam Leffler #endif 512b7e3f244SSam Leffler } 513b7e3f244SSam Leffler 514b7e3f244SSam Leffler /* 515b7e3f244SSam Leffler * Device suspend routine. 516b7e3f244SSam Leffler */ 517b7e3f244SSam Leffler static int 518b7e3f244SSam Leffler safe_suspend(device_t dev) 519b7e3f244SSam Leffler { 520b7e3f244SSam Leffler struct safe_softc *sc = device_get_softc(dev); 521b7e3f244SSam Leffler 522b7e3f244SSam Leffler #ifdef notyet 523b7e3f244SSam Leffler /* XXX stop the device and save PCI settings */ 524b7e3f244SSam Leffler #endif 525b7e3f244SSam Leffler sc->sc_suspended = 1; 526b7e3f244SSam Leffler 527b7e3f244SSam Leffler return (0); 528b7e3f244SSam Leffler } 529b7e3f244SSam Leffler 530b7e3f244SSam Leffler static int 531b7e3f244SSam Leffler safe_resume(device_t dev) 532b7e3f244SSam Leffler { 533b7e3f244SSam Leffler struct safe_softc *sc = device_get_softc(dev); 534b7e3f244SSam Leffler 535b7e3f244SSam Leffler #ifdef notyet 536b7e3f244SSam Leffler /* XXX retore PCI settings and start the device */ 537b7e3f244SSam Leffler #endif 538b7e3f244SSam Leffler sc->sc_suspended = 0; 539b7e3f244SSam Leffler return (0); 540b7e3f244SSam Leffler } 541b7e3f244SSam Leffler 542b7e3f244SSam Leffler /* 543b7e3f244SSam Leffler * SafeXcel Interrupt routine 544b7e3f244SSam Leffler */ 545b7e3f244SSam Leffler static void 546b7e3f244SSam Leffler safe_intr(void *arg) 547b7e3f244SSam Leffler { 548b7e3f244SSam Leffler struct safe_softc *sc = arg; 549b7e3f244SSam Leffler volatile u_int32_t stat; 550b7e3f244SSam Leffler 551b7e3f244SSam Leffler stat = READ_REG(sc, SAFE_HM_STAT); 552b7e3f244SSam Leffler if (stat == 0) /* shared irq, not for us */ 553b7e3f244SSam Leffler return; 554b7e3f244SSam Leffler 555b7e3f244SSam Leffler WRITE_REG(sc, SAFE_HI_CLR, stat); /* IACK */ 556b7e3f244SSam Leffler 557b7e3f244SSam Leffler if ((stat & SAFE_INT_PE_DDONE)) { 558b7e3f244SSam Leffler /* 559b7e3f244SSam Leffler * Descriptor(s) done; scan the ring and 560b7e3f244SSam Leffler * process completed operations. 561b7e3f244SSam Leffler */ 562b7e3f244SSam Leffler mtx_lock(&sc->sc_ringmtx); 563b7e3f244SSam Leffler while (sc->sc_back != sc->sc_front) { 564b7e3f244SSam Leffler struct safe_ringentry *re = sc->sc_back; 565b7e3f244SSam Leffler #ifdef SAFE_DEBUG 566b7e3f244SSam Leffler if (safe_debug) { 567b7e3f244SSam Leffler safe_dump_ringstate(sc, __func__); 568b7e3f244SSam Leffler safe_dump_request(sc, __func__, re); 569b7e3f244SSam Leffler } 570b7e3f244SSam Leffler #endif 571b7e3f244SSam Leffler /* 572b7e3f244SSam Leffler * safe_process marks ring entries that were allocated 573b7e3f244SSam Leffler * but not used with a csr of zero. This insures the 574b7e3f244SSam Leffler * ring front pointer never needs to be set backwards 575b7e3f244SSam Leffler * in the event that an entry is allocated but not used 576b7e3f244SSam Leffler * because of a setup error. 577b7e3f244SSam Leffler */ 578b7e3f244SSam Leffler if (re->re_desc.d_csr != 0) { 579b7e3f244SSam Leffler if (!SAFE_PE_CSR_IS_DONE(re->re_desc.d_csr)) 580b7e3f244SSam Leffler break; 581b7e3f244SSam Leffler if (!SAFE_PE_LEN_IS_DONE(re->re_desc.d_len)) 582b7e3f244SSam Leffler break; 583b7e3f244SSam Leffler sc->sc_nqchip--; 584b7e3f244SSam Leffler safe_callback(sc, re); 585b7e3f244SSam Leffler } 586b7e3f244SSam Leffler if (++(sc->sc_back) == sc->sc_ringtop) 587b7e3f244SSam Leffler sc->sc_back = sc->sc_ring; 588b7e3f244SSam Leffler } 589b7e3f244SSam Leffler mtx_unlock(&sc->sc_ringmtx); 590b7e3f244SSam Leffler } 591b7e3f244SSam Leffler 592b7e3f244SSam Leffler /* 593b7e3f244SSam Leffler * Check to see if we got any DMA Error 594b7e3f244SSam Leffler */ 595b7e3f244SSam Leffler if (stat & SAFE_INT_PE_ERROR) { 596b7e3f244SSam Leffler DPRINTF(("dmaerr dmastat %08x\n", 597b7e3f244SSam Leffler READ_REG(sc, SAFE_PE_DMASTAT))); 598b7e3f244SSam Leffler safestats.st_dmaerr++; 599b7e3f244SSam Leffler safe_totalreset(sc); 600b7e3f244SSam Leffler #if 0 601b7e3f244SSam Leffler safe_feed(sc); 602b7e3f244SSam Leffler #endif 603b7e3f244SSam Leffler } 604b7e3f244SSam Leffler 605b7e3f244SSam Leffler if (sc->sc_needwakeup) { /* XXX check high watermark */ 606b7e3f244SSam Leffler int wakeup = sc->sc_needwakeup & (CRYPTO_SYMQ|CRYPTO_ASYMQ); 607b7e3f244SSam Leffler DPRINTF(("%s: wakeup crypto %x\n", __func__, 608b7e3f244SSam Leffler sc->sc_needwakeup)); 609b7e3f244SSam Leffler sc->sc_needwakeup &= ~wakeup; 610b7e3f244SSam Leffler crypto_unblock(sc->sc_cid, wakeup); 611b7e3f244SSam Leffler } 612b7e3f244SSam Leffler } 613b7e3f244SSam Leffler 614b7e3f244SSam Leffler /* 615b7e3f244SSam Leffler * safe_feed() - post a request to chip 616b7e3f244SSam Leffler */ 617b7e3f244SSam Leffler static void 618b7e3f244SSam Leffler safe_feed(struct safe_softc *sc, struct safe_ringentry *re) 619b7e3f244SSam Leffler { 620b7e3f244SSam Leffler bus_dmamap_sync(sc->sc_srcdmat, re->re_src_map, BUS_DMASYNC_PREWRITE); 621b7e3f244SSam Leffler if (re->re_dst_map != NULL) 622b7e3f244SSam Leffler bus_dmamap_sync(sc->sc_dstdmat, re->re_dst_map, 623b7e3f244SSam Leffler BUS_DMASYNC_PREREAD); 624b7e3f244SSam Leffler /* XXX have no smaller granularity */ 625b7e3f244SSam Leffler safe_dma_sync(&sc->sc_ringalloc, 626b7e3f244SSam Leffler BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 627b7e3f244SSam Leffler safe_dma_sync(&sc->sc_spalloc, BUS_DMASYNC_PREWRITE); 628b7e3f244SSam Leffler safe_dma_sync(&sc->sc_dpalloc, BUS_DMASYNC_PREWRITE); 629b7e3f244SSam Leffler 630b7e3f244SSam Leffler #ifdef SAFE_DEBUG 631b7e3f244SSam Leffler if (safe_debug) { 632b7e3f244SSam Leffler safe_dump_ringstate(sc, __func__); 633b7e3f244SSam Leffler safe_dump_request(sc, __func__, re); 634b7e3f244SSam Leffler } 635b7e3f244SSam Leffler #endif 636b7e3f244SSam Leffler sc->sc_nqchip++; 637b7e3f244SSam Leffler if (sc->sc_nqchip > safestats.st_maxqchip) 638b7e3f244SSam Leffler safestats.st_maxqchip = sc->sc_nqchip; 639b7e3f244SSam Leffler /* poke h/w to check descriptor ring, any value can be written */ 640b7e3f244SSam Leffler WRITE_REG(sc, SAFE_HI_RD_DESCR, 0); 641b7e3f244SSam Leffler } 642b7e3f244SSam Leffler 643b7e3f244SSam Leffler /* 644b7e3f244SSam Leffler * Allocate a new 'session' and return an encoded session id. 'sidp' 645b7e3f244SSam Leffler * contains our registration id, and should contain an encoded session 646b7e3f244SSam Leffler * id on successful allocation. 647b7e3f244SSam Leffler */ 648b7e3f244SSam Leffler static int 649b7e3f244SSam Leffler safe_newsession(void *arg, u_int32_t *sidp, struct cryptoini *cri) 650b7e3f244SSam Leffler { 651b7e3f244SSam Leffler #define N(a) (sizeof(a) / sizeof (a[0])) 652b7e3f244SSam Leffler struct cryptoini *c, *encini = NULL, *macini = NULL; 653b7e3f244SSam Leffler struct safe_softc *sc = arg; 654b7e3f244SSam Leffler struct safe_session *ses = NULL; 655b7e3f244SSam Leffler MD5_CTX md5ctx; 656b7e3f244SSam Leffler SHA1_CTX sha1ctx; 657b7e3f244SSam Leffler int i, sesn; 658b7e3f244SSam Leffler 659b7e3f244SSam Leffler if (sidp == NULL || cri == NULL || sc == NULL) 660b7e3f244SSam Leffler return (EINVAL); 661b7e3f244SSam Leffler 662b7e3f244SSam Leffler for (c = cri; c != NULL; c = c->cri_next) { 663b7e3f244SSam Leffler if (c->cri_alg == CRYPTO_MD5_HMAC || 664b7e3f244SSam Leffler c->cri_alg == CRYPTO_SHA1_HMAC || 665b7e3f244SSam Leffler c->cri_alg == CRYPTO_NULL_HMAC) { 666b7e3f244SSam Leffler if (macini) 667b7e3f244SSam Leffler return (EINVAL); 668b7e3f244SSam Leffler macini = c; 669b7e3f244SSam Leffler } else if (c->cri_alg == CRYPTO_DES_CBC || 670b7e3f244SSam Leffler c->cri_alg == CRYPTO_3DES_CBC || 671b7e3f244SSam Leffler c->cri_alg == CRYPTO_AES_CBC || 672b7e3f244SSam Leffler c->cri_alg == CRYPTO_NULL_CBC) { 673b7e3f244SSam Leffler if (encini) 674b7e3f244SSam Leffler return (EINVAL); 675b7e3f244SSam Leffler encini = c; 676b7e3f244SSam Leffler } else 677b7e3f244SSam Leffler return (EINVAL); 678b7e3f244SSam Leffler } 679b7e3f244SSam Leffler if (encini == NULL && macini == NULL) 680b7e3f244SSam Leffler return (EINVAL); 681b7e3f244SSam Leffler if (encini) { /* validate key length */ 682b7e3f244SSam Leffler switch (encini->cri_alg) { 683b7e3f244SSam Leffler case CRYPTO_DES_CBC: 684b7e3f244SSam Leffler if (encini->cri_klen != 64) 685b7e3f244SSam Leffler return (EINVAL); 686b7e3f244SSam Leffler break; 687b7e3f244SSam Leffler case CRYPTO_3DES_CBC: 688b7e3f244SSam Leffler if (encini->cri_klen != 192) 689b7e3f244SSam Leffler return (EINVAL); 690b7e3f244SSam Leffler break; 691b7e3f244SSam Leffler case CRYPTO_AES_CBC: 692b7e3f244SSam Leffler if (encini->cri_klen != 128 && 693b7e3f244SSam Leffler encini->cri_klen != 192 && 694b7e3f244SSam Leffler encini->cri_klen != 256) 695b7e3f244SSam Leffler return (EINVAL); 696b7e3f244SSam Leffler break; 697b7e3f244SSam Leffler } 698b7e3f244SSam Leffler } 699b7e3f244SSam Leffler 700b7e3f244SSam Leffler if (sc->sc_sessions == NULL) { 701b7e3f244SSam Leffler ses = sc->sc_sessions = (struct safe_session *)malloc( 702b7e3f244SSam Leffler sizeof(struct safe_session), M_DEVBUF, M_NOWAIT); 703b7e3f244SSam Leffler if (ses == NULL) 704b7e3f244SSam Leffler return (ENOMEM); 705b7e3f244SSam Leffler sesn = 0; 706b7e3f244SSam Leffler sc->sc_nsessions = 1; 707b7e3f244SSam Leffler } else { 708b7e3f244SSam Leffler for (sesn = 0; sesn < sc->sc_nsessions; sesn++) { 709b7e3f244SSam Leffler if (sc->sc_sessions[sesn].ses_used == 0) { 710b7e3f244SSam Leffler ses = &sc->sc_sessions[sesn]; 711b7e3f244SSam Leffler break; 712b7e3f244SSam Leffler } 713b7e3f244SSam Leffler } 714b7e3f244SSam Leffler 715b7e3f244SSam Leffler if (ses == NULL) { 716b7e3f244SSam Leffler sesn = sc->sc_nsessions; 717b7e3f244SSam Leffler ses = (struct safe_session *)malloc((sesn + 1) * 718b7e3f244SSam Leffler sizeof(struct safe_session), M_DEVBUF, M_NOWAIT); 719b7e3f244SSam Leffler if (ses == NULL) 720b7e3f244SSam Leffler return (ENOMEM); 721b7e3f244SSam Leffler bcopy(sc->sc_sessions, ses, sesn * 722b7e3f244SSam Leffler sizeof(struct safe_session)); 723b7e3f244SSam Leffler bzero(sc->sc_sessions, sesn * 724b7e3f244SSam Leffler sizeof(struct safe_session)); 725b7e3f244SSam Leffler free(sc->sc_sessions, M_DEVBUF); 726b7e3f244SSam Leffler sc->sc_sessions = ses; 727b7e3f244SSam Leffler ses = &sc->sc_sessions[sesn]; 728b7e3f244SSam Leffler sc->sc_nsessions++; 729b7e3f244SSam Leffler } 730b7e3f244SSam Leffler } 731b7e3f244SSam Leffler 732b7e3f244SSam Leffler bzero(ses, sizeof(struct safe_session)); 733b7e3f244SSam Leffler ses->ses_used = 1; 734b7e3f244SSam Leffler 735b7e3f244SSam Leffler if (encini) { 736b7e3f244SSam Leffler /* get an IV */ 737b7e3f244SSam Leffler /* XXX may read fewer than requested */ 738b7e3f244SSam Leffler read_random(ses->ses_iv, sizeof(ses->ses_iv)); 739b7e3f244SSam Leffler 740b7e3f244SSam Leffler ses->ses_klen = encini->cri_klen; 741b7e3f244SSam Leffler bcopy(encini->cri_key, ses->ses_key, ses->ses_klen / 8); 742b7e3f244SSam Leffler 743b7e3f244SSam Leffler /* PE is little-endian, insure proper byte order */ 744b7e3f244SSam Leffler for (i = 0; i < N(ses->ses_key); i++) 745b7e3f244SSam Leffler ses->ses_key[i] = htole32(ses->ses_key[i]); 746b7e3f244SSam Leffler } 747b7e3f244SSam Leffler 748b7e3f244SSam Leffler if (macini) { 749b7e3f244SSam Leffler for (i = 0; i < macini->cri_klen / 8; i++) 750b7e3f244SSam Leffler macini->cri_key[i] ^= HMAC_IPAD_VAL; 751b7e3f244SSam Leffler 752b7e3f244SSam Leffler if (macini->cri_alg == CRYPTO_MD5_HMAC) { 753b7e3f244SSam Leffler MD5Init(&md5ctx); 754b7e3f244SSam Leffler MD5Update(&md5ctx, macini->cri_key, 755b7e3f244SSam Leffler macini->cri_klen / 8); 756b7e3f244SSam Leffler MD5Update(&md5ctx, hmac_ipad_buffer, 757b7e3f244SSam Leffler HMAC_BLOCK_LEN - (macini->cri_klen / 8)); 758b7e3f244SSam Leffler bcopy(md5ctx.state, ses->ses_hminner, 759b7e3f244SSam Leffler sizeof(md5ctx.state)); 760b7e3f244SSam Leffler } else { 761b7e3f244SSam Leffler SHA1Init(&sha1ctx); 762b7e3f244SSam Leffler SHA1Update(&sha1ctx, macini->cri_key, 763b7e3f244SSam Leffler macini->cri_klen / 8); 764b7e3f244SSam Leffler SHA1Update(&sha1ctx, hmac_ipad_buffer, 765b7e3f244SSam Leffler HMAC_BLOCK_LEN - (macini->cri_klen / 8)); 766b7e3f244SSam Leffler bcopy(sha1ctx.h.b32, ses->ses_hminner, 767b7e3f244SSam Leffler sizeof(sha1ctx.h.b32)); 768b7e3f244SSam Leffler } 769b7e3f244SSam Leffler 770b7e3f244SSam Leffler for (i = 0; i < macini->cri_klen / 8; i++) 771b7e3f244SSam Leffler macini->cri_key[i] ^= (HMAC_IPAD_VAL ^ HMAC_OPAD_VAL); 772b7e3f244SSam Leffler 773b7e3f244SSam Leffler if (macini->cri_alg == CRYPTO_MD5_HMAC) { 774b7e3f244SSam Leffler MD5Init(&md5ctx); 775b7e3f244SSam Leffler MD5Update(&md5ctx, macini->cri_key, 776b7e3f244SSam Leffler macini->cri_klen / 8); 777b7e3f244SSam Leffler MD5Update(&md5ctx, hmac_opad_buffer, 778b7e3f244SSam Leffler HMAC_BLOCK_LEN - (macini->cri_klen / 8)); 779b7e3f244SSam Leffler bcopy(md5ctx.state, ses->ses_hmouter, 780b7e3f244SSam Leffler sizeof(md5ctx.state)); 781b7e3f244SSam Leffler } else { 782b7e3f244SSam Leffler SHA1Init(&sha1ctx); 783b7e3f244SSam Leffler SHA1Update(&sha1ctx, macini->cri_key, 784b7e3f244SSam Leffler macini->cri_klen / 8); 785b7e3f244SSam Leffler SHA1Update(&sha1ctx, hmac_opad_buffer, 786b7e3f244SSam Leffler HMAC_BLOCK_LEN - (macini->cri_klen / 8)); 787b7e3f244SSam Leffler bcopy(sha1ctx.h.b32, ses->ses_hmouter, 788b7e3f244SSam Leffler sizeof(sha1ctx.h.b32)); 789b7e3f244SSam Leffler } 790b7e3f244SSam Leffler 791b7e3f244SSam Leffler for (i = 0; i < macini->cri_klen / 8; i++) 792b7e3f244SSam Leffler macini->cri_key[i] ^= HMAC_OPAD_VAL; 793b7e3f244SSam Leffler 794b7e3f244SSam Leffler /* PE is little-endian, insure proper byte order */ 795b7e3f244SSam Leffler for (i = 0; i < N(ses->ses_hminner); i++) { 796b7e3f244SSam Leffler ses->ses_hminner[i] = htole32(ses->ses_hminner[i]); 797b7e3f244SSam Leffler ses->ses_hmouter[i] = htole32(ses->ses_hmouter[i]); 798b7e3f244SSam Leffler } 799b7e3f244SSam Leffler } 800b7e3f244SSam Leffler 801b7e3f244SSam Leffler *sidp = SAFE_SID(device_get_unit(sc->sc_dev), sesn); 802b7e3f244SSam Leffler return (0); 803b7e3f244SSam Leffler #undef N 804b7e3f244SSam Leffler } 805b7e3f244SSam Leffler 806b7e3f244SSam Leffler /* 807b7e3f244SSam Leffler * Deallocate a session. 808b7e3f244SSam Leffler */ 809b7e3f244SSam Leffler static int 810b7e3f244SSam Leffler safe_freesession(void *arg, u_int64_t tid) 811b7e3f244SSam Leffler { 812b7e3f244SSam Leffler struct safe_softc *sc = arg; 813b7e3f244SSam Leffler int session, ret; 814b7e3f244SSam Leffler u_int32_t sid = ((u_int32_t) tid) & 0xffffffff; 815b7e3f244SSam Leffler 816b7e3f244SSam Leffler if (sc == NULL) 817b7e3f244SSam Leffler return (EINVAL); 818b7e3f244SSam Leffler 819b7e3f244SSam Leffler session = SAFE_SESSION(sid); 820b7e3f244SSam Leffler if (session < sc->sc_nsessions) { 821b7e3f244SSam Leffler bzero(&sc->sc_sessions[session], sizeof(sc->sc_sessions[session])); 822b7e3f244SSam Leffler ret = 0; 823b7e3f244SSam Leffler } else 824b7e3f244SSam Leffler ret = EINVAL; 825b7e3f244SSam Leffler return (ret); 826b7e3f244SSam Leffler } 827b7e3f244SSam Leffler 828b7e3f244SSam Leffler static void 829b7e3f244SSam Leffler safe_op_cb(void *arg, bus_dma_segment_t *seg, int nsegs, bus_size_t mapsize, int error) 830b7e3f244SSam Leffler { 831b7e3f244SSam Leffler struct safe_operand *op = arg; 832b7e3f244SSam Leffler 833b7e3f244SSam Leffler DPRINTF(("%s: mapsize %u nsegs %d error %d\n", __func__, 834b7e3f244SSam Leffler (u_int) mapsize, nsegs, error)); 835b7e3f244SSam Leffler if (error != 0) 836b7e3f244SSam Leffler return; 837b7e3f244SSam Leffler op->mapsize = mapsize; 838b7e3f244SSam Leffler op->nsegs = nsegs; 839b7e3f244SSam Leffler bcopy(seg, op->segs, nsegs * sizeof (seg[0])); 840b7e3f244SSam Leffler } 841b7e3f244SSam Leffler 842b7e3f244SSam Leffler static int 843b7e3f244SSam Leffler safe_process(void *arg, struct cryptop *crp, int hint) 844b7e3f244SSam Leffler { 845b7e3f244SSam Leffler int err = 0, i, nicealign, uniform; 846b7e3f244SSam Leffler struct safe_softc *sc = arg; 847b7e3f244SSam Leffler struct cryptodesc *crd1, *crd2, *maccrd, *enccrd; 848b7e3f244SSam Leffler int bypass, oplen, ivsize; 849b7e3f244SSam Leffler caddr_t iv; 850b7e3f244SSam Leffler int16_t coffset; 851b7e3f244SSam Leffler struct safe_session *ses; 852b7e3f244SSam Leffler struct safe_ringentry *re; 853b7e3f244SSam Leffler struct safe_sarec *sa; 854b7e3f244SSam Leffler struct safe_pdesc *pd; 855b7e3f244SSam Leffler u_int32_t cmd0, cmd1, staterec; 856b7e3f244SSam Leffler 857b7e3f244SSam Leffler if (crp == NULL || crp->crp_callback == NULL || sc == NULL) { 858b7e3f244SSam Leffler safestats.st_invalid++; 859b7e3f244SSam Leffler return (EINVAL); 860b7e3f244SSam Leffler } 861b7e3f244SSam Leffler if (SAFE_SESSION(crp->crp_sid) >= sc->sc_nsessions) { 862b7e3f244SSam Leffler safestats.st_badsession++; 863b7e3f244SSam Leffler return (EINVAL); 864b7e3f244SSam Leffler } 865b7e3f244SSam Leffler 866b7e3f244SSam Leffler mtx_lock(&sc->sc_ringmtx); 867b7e3f244SSam Leffler if (sc->sc_front == sc->sc_back && sc->sc_nqchip != 0) { 868b7e3f244SSam Leffler safestats.st_ringfull++; 869b7e3f244SSam Leffler sc->sc_needwakeup |= CRYPTO_SYMQ; 870b7e3f244SSam Leffler mtx_unlock(&sc->sc_ringmtx); 871b7e3f244SSam Leffler return (ERESTART); 872b7e3f244SSam Leffler } 873b7e3f244SSam Leffler re = sc->sc_front; 874b7e3f244SSam Leffler 875b7e3f244SSam Leffler staterec = re->re_sa.sa_staterec; /* save */ 876b7e3f244SSam Leffler /* NB: zero everything but the PE descriptor */ 877b7e3f244SSam Leffler bzero(&re->re_sa, sizeof(struct safe_ringentry) - sizeof(re->re_desc)); 878b7e3f244SSam Leffler re->re_sa.sa_staterec = staterec; /* restore */ 879b7e3f244SSam Leffler 880b7e3f244SSam Leffler re->re_crp = crp; 881b7e3f244SSam Leffler re->re_sesn = SAFE_SESSION(crp->crp_sid); 882b7e3f244SSam Leffler 883b7e3f244SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 884b7e3f244SSam Leffler re->re_src_m = (struct mbuf *)crp->crp_buf; 885b7e3f244SSam Leffler re->re_dst_m = (struct mbuf *)crp->crp_buf; 886b7e3f244SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV) { 887b7e3f244SSam Leffler re->re_src_io = (struct uio *)crp->crp_buf; 888b7e3f244SSam Leffler re->re_dst_io = (struct uio *)crp->crp_buf; 889b7e3f244SSam Leffler } else { 890b7e3f244SSam Leffler safestats.st_badflags++; 891b7e3f244SSam Leffler err = EINVAL; 892b7e3f244SSam Leffler goto errout; /* XXX we don't handle contiguous blocks! */ 893b7e3f244SSam Leffler } 894b7e3f244SSam Leffler 895b7e3f244SSam Leffler sa = &re->re_sa; 896b7e3f244SSam Leffler ses = &sc->sc_sessions[re->re_sesn]; 897b7e3f244SSam Leffler 898b7e3f244SSam Leffler crd1 = crp->crp_desc; 899b7e3f244SSam Leffler if (crd1 == NULL) { 900b7e3f244SSam Leffler safestats.st_nodesc++; 901b7e3f244SSam Leffler err = EINVAL; 902b7e3f244SSam Leffler goto errout; 903b7e3f244SSam Leffler } 904b7e3f244SSam Leffler crd2 = crd1->crd_next; 905b7e3f244SSam Leffler 906b7e3f244SSam Leffler cmd0 = SAFE_SA_CMD0_BASIC; /* basic group operation */ 907b7e3f244SSam Leffler cmd1 = 0; 908b7e3f244SSam Leffler if (crd2 == NULL) { 909b7e3f244SSam Leffler if (crd1->crd_alg == CRYPTO_MD5_HMAC || 910b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_SHA1_HMAC || 911b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_NULL_HMAC) { 912b7e3f244SSam Leffler maccrd = crd1; 913b7e3f244SSam Leffler enccrd = NULL; 914b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_OP_HASH; 915b7e3f244SSam Leffler } else if (crd1->crd_alg == CRYPTO_DES_CBC || 916b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_3DES_CBC || 917b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_AES_CBC || 918b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_NULL_CBC) { 919b7e3f244SSam Leffler maccrd = NULL; 920b7e3f244SSam Leffler enccrd = crd1; 921b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_OP_CRYPT; 922b7e3f244SSam Leffler } else { 923b7e3f244SSam Leffler safestats.st_badalg++; 924b7e3f244SSam Leffler err = EINVAL; 925b7e3f244SSam Leffler goto errout; 926b7e3f244SSam Leffler } 927b7e3f244SSam Leffler } else { 928b7e3f244SSam Leffler if ((crd1->crd_alg == CRYPTO_MD5_HMAC || 929b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_SHA1_HMAC || 930b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_NULL_HMAC) && 931b7e3f244SSam Leffler (crd2->crd_alg == CRYPTO_DES_CBC || 932b7e3f244SSam Leffler crd2->crd_alg == CRYPTO_3DES_CBC || 933b7e3f244SSam Leffler crd2->crd_alg == CRYPTO_AES_CBC || 934b7e3f244SSam Leffler crd2->crd_alg == CRYPTO_NULL_CBC) && 935b7e3f244SSam Leffler ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) { 936b7e3f244SSam Leffler maccrd = crd1; 937b7e3f244SSam Leffler enccrd = crd2; 938b7e3f244SSam Leffler } else if ((crd1->crd_alg == CRYPTO_DES_CBC || 939b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_3DES_CBC || 940b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_AES_CBC || 941b7e3f244SSam Leffler crd1->crd_alg == CRYPTO_NULL_CBC) && 942b7e3f244SSam Leffler (crd2->crd_alg == CRYPTO_MD5_HMAC || 943b7e3f244SSam Leffler crd2->crd_alg == CRYPTO_SHA1_HMAC || 944b7e3f244SSam Leffler crd2->crd_alg == CRYPTO_NULL_HMAC) && 945b7e3f244SSam Leffler (crd1->crd_flags & CRD_F_ENCRYPT)) { 946b7e3f244SSam Leffler enccrd = crd1; 947b7e3f244SSam Leffler maccrd = crd2; 948b7e3f244SSam Leffler } else { 949b7e3f244SSam Leffler safestats.st_badalg++; 950b7e3f244SSam Leffler err = EINVAL; 951b7e3f244SSam Leffler goto errout; 952b7e3f244SSam Leffler } 953b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_OP_BOTH; 954b7e3f244SSam Leffler } 955b7e3f244SSam Leffler 956b7e3f244SSam Leffler if (enccrd) { 957b7e3f244SSam Leffler if (enccrd->crd_alg == CRYPTO_DES_CBC) { 958b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_DES; 959b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_CBC; 960b7e3f244SSam Leffler ivsize = 2*sizeof(u_int32_t); 961b7e3f244SSam Leffler } else if (enccrd->crd_alg == CRYPTO_3DES_CBC) { 962b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_3DES; 963b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_CBC; 964b7e3f244SSam Leffler ivsize = 2*sizeof(u_int32_t); 965b7e3f244SSam Leffler } else if (enccrd->crd_alg == CRYPTO_AES_CBC) { 966b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_AES; 967b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_CBC; 968b7e3f244SSam Leffler if (ses->ses_klen == 128) 969b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_AES128; 970b7e3f244SSam Leffler else if (ses->ses_klen == 192) 971b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_AES192; 972b7e3f244SSam Leffler else 973b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_AES256; 974b7e3f244SSam Leffler ivsize = 4*sizeof(u_int32_t); 975b7e3f244SSam Leffler } else { 976b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_CRYPT_NULL; 977b7e3f244SSam Leffler ivsize = 0; 978b7e3f244SSam Leffler } 979b7e3f244SSam Leffler 980b7e3f244SSam Leffler /* 981b7e3f244SSam Leffler * Setup encrypt/decrypt state. When using basic ops 982b7e3f244SSam Leffler * we can't use an inline IV because hash/crypt offset 983b7e3f244SSam Leffler * must be from the end of the IV to the start of the 984b7e3f244SSam Leffler * crypt data and this leaves out the preceding header 985b7e3f244SSam Leffler * from the hash calculation. Instead we place the IV 986b7e3f244SSam Leffler * in the state record and set the hash/crypt offset to 987b7e3f244SSam Leffler * copy both the header+IV. 988b7e3f244SSam Leffler */ 989b7e3f244SSam Leffler if (enccrd->crd_flags & CRD_F_ENCRYPT) { 990b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_OUTBOUND; 991b7e3f244SSam Leffler 992b7e3f244SSam Leffler if (enccrd->crd_flags & CRD_F_IV_EXPLICIT) 993b7e3f244SSam Leffler iv = enccrd->crd_iv; 994b7e3f244SSam Leffler else 995b7e3f244SSam Leffler iv = (caddr_t) ses->ses_iv; 996b7e3f244SSam Leffler if ((enccrd->crd_flags & CRD_F_IV_PRESENT) == 0) { 997b7e3f244SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) 998b7e3f244SSam Leffler m_copyback(re->re_src_m, 999b7e3f244SSam Leffler enccrd->crd_inject, ivsize, iv); 1000b7e3f244SSam Leffler else if (crp->crp_flags & CRYPTO_F_IOV) 1001b7e3f244SSam Leffler cuio_copyback(re->re_src_io, 1002b7e3f244SSam Leffler enccrd->crd_inject, ivsize, iv); 1003b7e3f244SSam Leffler } 1004b7e3f244SSam Leffler bcopy(iv, re->re_sastate.sa_saved_iv, ivsize); 1005b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_IVLD_STATE | SAFE_SA_CMD0_SAVEIV; 1006b7e3f244SSam Leffler re->re_flags |= SAFE_QFLAGS_COPYOUTIV; 1007b7e3f244SSam Leffler } else { 1008b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_INBOUND; 1009b7e3f244SSam Leffler 1010b7e3f244SSam Leffler if (enccrd->crd_flags & CRD_F_IV_EXPLICIT) 1011b7e3f244SSam Leffler bcopy(enccrd->crd_iv, 1012b7e3f244SSam Leffler re->re_sastate.sa_saved_iv, ivsize); 1013b7e3f244SSam Leffler else if (crp->crp_flags & CRYPTO_F_IMBUF) 1014b7e3f244SSam Leffler m_copydata(re->re_src_m, enccrd->crd_inject, 1015b7e3f244SSam Leffler ivsize, 1016b7e3f244SSam Leffler (caddr_t)re->re_sastate.sa_saved_iv); 1017b7e3f244SSam Leffler else if (crp->crp_flags & CRYPTO_F_IOV) 1018b7e3f244SSam Leffler cuio_copydata(re->re_src_io, enccrd->crd_inject, 1019b7e3f244SSam Leffler ivsize, 1020b7e3f244SSam Leffler (caddr_t)re->re_sastate.sa_saved_iv); 1021b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_IVLD_STATE; 1022b7e3f244SSam Leffler } 1023b7e3f244SSam Leffler /* 1024b7e3f244SSam Leffler * For basic encryption use the zero pad algorithm. 1025b7e3f244SSam Leffler * This pads results to an 8-byte boundary and 1026b7e3f244SSam Leffler * suppresses padding verification for inbound (i.e. 1027b7e3f244SSam Leffler * decrypt) operations. 1028b7e3f244SSam Leffler * 1029b7e3f244SSam Leffler * NB: Not sure if the 8-byte pad boundary is a problem. 1030b7e3f244SSam Leffler */ 1031b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_PAD_ZERO; 1032b7e3f244SSam Leffler 1033b7e3f244SSam Leffler /* XXX assert key bufs have the same size */ 1034b7e3f244SSam Leffler bcopy(ses->ses_key, sa->sa_key, sizeof(sa->sa_key)); 1035b7e3f244SSam Leffler } 1036b7e3f244SSam Leffler 1037b7e3f244SSam Leffler if (maccrd) { 1038b7e3f244SSam Leffler if (maccrd->crd_alg == CRYPTO_MD5_HMAC) { 1039b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_MD5; 1040b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_HMAC; /* NB: enable HMAC */ 1041b7e3f244SSam Leffler } else if (maccrd->crd_alg == CRYPTO_SHA1_HMAC) { 1042b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_SHA1; 1043b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_HMAC; /* NB: enable HMAC */ 1044b7e3f244SSam Leffler } else { 1045b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_HASH_NULL; 1046b7e3f244SSam Leffler } 1047b7e3f244SSam Leffler /* 1048b7e3f244SSam Leffler * Digest data is loaded from the SA and the hash 1049b7e3f244SSam Leffler * result is saved to the state block where we 1050b7e3f244SSam Leffler * retrieve it for return to the caller. 1051b7e3f244SSam Leffler */ 1052b7e3f244SSam Leffler /* XXX assert digest bufs have the same size */ 1053b7e3f244SSam Leffler bcopy(ses->ses_hminner, sa->sa_indigest, 1054b7e3f244SSam Leffler sizeof(sa->sa_indigest)); 1055b7e3f244SSam Leffler bcopy(ses->ses_hmouter, sa->sa_outdigest, 1056b7e3f244SSam Leffler sizeof(sa->sa_outdigest)); 1057b7e3f244SSam Leffler 1058b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_HSLD_SA | SAFE_SA_CMD0_SAVEHASH; 1059b7e3f244SSam Leffler re->re_flags |= SAFE_QFLAGS_COPYOUTICV; 1060b7e3f244SSam Leffler } 1061b7e3f244SSam Leffler 1062b7e3f244SSam Leffler if (enccrd && maccrd) { 1063b7e3f244SSam Leffler /* 1064b7e3f244SSam Leffler * The offset from hash data to the start of 1065b7e3f244SSam Leffler * crypt data is the difference in the skips. 1066b7e3f244SSam Leffler */ 1067b7e3f244SSam Leffler bypass = maccrd->crd_skip; 1068b7e3f244SSam Leffler coffset = enccrd->crd_skip - maccrd->crd_skip; 1069b7e3f244SSam Leffler if (coffset < 0) { 1070b7e3f244SSam Leffler DPRINTF(("%s: hash does not precede crypt; " 1071b7e3f244SSam Leffler "mac skip %u enc skip %u\n", 1072b7e3f244SSam Leffler __func__, maccrd->crd_skip, enccrd->crd_skip)); 1073b7e3f244SSam Leffler safestats.st_skipmismatch++; 1074b7e3f244SSam Leffler err = EINVAL; 1075b7e3f244SSam Leffler goto errout; 1076b7e3f244SSam Leffler } 1077b7e3f244SSam Leffler oplen = enccrd->crd_skip + enccrd->crd_len; 1078b7e3f244SSam Leffler if (maccrd->crd_skip + maccrd->crd_len != oplen) { 1079b7e3f244SSam Leffler DPRINTF(("%s: hash amount %u != crypt amount %u\n", 1080b7e3f244SSam Leffler __func__, maccrd->crd_skip + maccrd->crd_len, 1081b7e3f244SSam Leffler oplen)); 1082b7e3f244SSam Leffler safestats.st_lenmismatch++; 1083b7e3f244SSam Leffler err = EINVAL; 1084b7e3f244SSam Leffler goto errout; 1085b7e3f244SSam Leffler } 1086b7e3f244SSam Leffler #ifdef SAFE_DEBUG 1087b7e3f244SSam Leffler if (safe_debug) { 1088b7e3f244SSam Leffler printf("mac: skip %d, len %d, inject %d\n", 1089b7e3f244SSam Leffler maccrd->crd_skip, maccrd->crd_len, 1090b7e3f244SSam Leffler maccrd->crd_inject); 1091b7e3f244SSam Leffler printf("enc: skip %d, len %d, inject %d\n", 1092b7e3f244SSam Leffler enccrd->crd_skip, enccrd->crd_len, 1093b7e3f244SSam Leffler enccrd->crd_inject); 1094b7e3f244SSam Leffler printf("bypass %d coffset %d oplen %d\n", 1095b7e3f244SSam Leffler bypass, coffset, oplen); 1096b7e3f244SSam Leffler } 1097b7e3f244SSam Leffler #endif 1098b7e3f244SSam Leffler if (coffset & 3) { /* offset must be 32-bit aligned */ 1099b7e3f244SSam Leffler DPRINTF(("%s: coffset %u misaligned\n", 1100b7e3f244SSam Leffler __func__, coffset)); 1101b7e3f244SSam Leffler safestats.st_coffmisaligned++; 1102b7e3f244SSam Leffler err = EINVAL; 1103b7e3f244SSam Leffler goto errout; 1104b7e3f244SSam Leffler } 1105b7e3f244SSam Leffler coffset >>= 2; 1106b7e3f244SSam Leffler if (coffset > 255) { /* offset must be <256 dwords */ 1107b7e3f244SSam Leffler DPRINTF(("%s: coffset %u too big\n", 1108b7e3f244SSam Leffler __func__, coffset)); 1109b7e3f244SSam Leffler safestats.st_cofftoobig++; 1110b7e3f244SSam Leffler err = EINVAL; 1111b7e3f244SSam Leffler goto errout; 1112b7e3f244SSam Leffler } 1113b7e3f244SSam Leffler /* 1114b7e3f244SSam Leffler * Tell the hardware to copy the header to the output. 1115b7e3f244SSam Leffler * The header is defined as the data from the end of 1116b7e3f244SSam Leffler * the bypass to the start of data to be encrypted. 1117b7e3f244SSam Leffler * Typically this is the inline IV. Note that you need 1118b7e3f244SSam Leffler * to do this even if src+dst are the same; it appears 1119b7e3f244SSam Leffler * that w/o this bit the crypted data is written 1120b7e3f244SSam Leffler * immediately after the bypass data. 1121b7e3f244SSam Leffler */ 1122b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_HDRCOPY; 1123b7e3f244SSam Leffler /* 1124b7e3f244SSam Leffler * Disable IP header mutable bit handling. This is 1125b7e3f244SSam Leffler * needed to get correct HMAC calculations. 1126b7e3f244SSam Leffler */ 1127b7e3f244SSam Leffler cmd1 |= SAFE_SA_CMD1_MUTABLE; 1128b7e3f244SSam Leffler } else { 1129b7e3f244SSam Leffler if (enccrd) { 1130b7e3f244SSam Leffler bypass = enccrd->crd_skip; 1131b7e3f244SSam Leffler oplen = bypass + enccrd->crd_len; 1132b7e3f244SSam Leffler } else { 1133b7e3f244SSam Leffler bypass = maccrd->crd_skip; 1134b7e3f244SSam Leffler oplen = bypass + maccrd->crd_len; 1135b7e3f244SSam Leffler } 1136b7e3f244SSam Leffler coffset = 0; 1137b7e3f244SSam Leffler } 1138b7e3f244SSam Leffler /* XXX verify multiple of 4 when using s/g */ 1139b7e3f244SSam Leffler if (bypass > 96) { /* bypass offset must be <= 96 bytes */ 1140b7e3f244SSam Leffler DPRINTF(("%s: bypass %u too big\n", __func__, bypass)); 1141b7e3f244SSam Leffler safestats.st_bypasstoobig++; 1142b7e3f244SSam Leffler err = EINVAL; 1143b7e3f244SSam Leffler goto errout; 1144b7e3f244SSam Leffler } 1145b7e3f244SSam Leffler 1146b7e3f244SSam Leffler if (bus_dmamap_create(sc->sc_srcdmat, BUS_DMA_NOWAIT, &re->re_src_map)) { 1147b7e3f244SSam Leffler safestats.st_nomap++; 1148b7e3f244SSam Leffler err = ENOMEM; 1149b7e3f244SSam Leffler goto errout; 1150b7e3f244SSam Leffler } 1151b7e3f244SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 1152b7e3f244SSam Leffler if (bus_dmamap_load_mbuf(sc->sc_srcdmat, re->re_src_map, 1153b7e3f244SSam Leffler re->re_src_m, safe_op_cb, 1154b7e3f244SSam Leffler &re->re_src, BUS_DMA_NOWAIT) != 0) { 1155b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map); 1156b7e3f244SSam Leffler re->re_src_map = NULL; 1157b7e3f244SSam Leffler safestats.st_noload++; 1158b7e3f244SSam Leffler err = ENOMEM; 1159b7e3f244SSam Leffler goto errout; 1160b7e3f244SSam Leffler } 1161b7e3f244SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV) { 1162b7e3f244SSam Leffler if (bus_dmamap_load_uio(sc->sc_srcdmat, re->re_src_map, 1163b7e3f244SSam Leffler re->re_src_io, safe_op_cb, 1164b7e3f244SSam Leffler &re->re_src, BUS_DMA_NOWAIT) != 0) { 1165b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map); 1166b7e3f244SSam Leffler re->re_src_map = NULL; 1167b7e3f244SSam Leffler safestats.st_noload++; 1168b7e3f244SSam Leffler err = ENOMEM; 1169b7e3f244SSam Leffler goto errout; 1170b7e3f244SSam Leffler } 1171b7e3f244SSam Leffler } 1172b7e3f244SSam Leffler nicealign = safe_dmamap_aligned(&re->re_src); 1173b7e3f244SSam Leffler uniform = safe_dmamap_uniform(&re->re_src); 1174b7e3f244SSam Leffler 1175b7e3f244SSam Leffler DPRINTF(("src nicealign %u uniform %u nsegs %u\n", 1176b7e3f244SSam Leffler nicealign, uniform, re->re_src.nsegs)); 1177b7e3f244SSam Leffler if (re->re_src.nsegs > 1) { 1178b7e3f244SSam Leffler re->re_desc.d_src = sc->sc_spalloc.dma_paddr + 1179b7e3f244SSam Leffler ((caddr_t) sc->sc_spfree - (caddr_t) sc->sc_spring); 1180b7e3f244SSam Leffler for (i = 0; i < re->re_src_nsegs; i++) { 1181b7e3f244SSam Leffler /* NB: no need to check if there's space */ 1182b7e3f244SSam Leffler pd = sc->sc_spfree; 1183b7e3f244SSam Leffler if (++(sc->sc_spfree) == sc->sc_springtop) 1184b7e3f244SSam Leffler sc->sc_spfree = sc->sc_spring; 1185b7e3f244SSam Leffler 1186b7e3f244SSam Leffler KASSERT((pd->pd_flags&3) == 0 || 1187b7e3f244SSam Leffler (pd->pd_flags&3) == SAFE_PD_DONE, 1188b7e3f244SSam Leffler ("bogus source particle descriptor; flags %x", 1189b7e3f244SSam Leffler pd->pd_flags)); 1190b7e3f244SSam Leffler pd->pd_addr = re->re_src_segs[i].ds_addr; 1191b7e3f244SSam Leffler pd->pd_size = re->re_src_segs[i].ds_len; 1192b7e3f244SSam Leffler pd->pd_flags = SAFE_PD_READY; 1193b7e3f244SSam Leffler } 1194b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_IGATHER; 1195b7e3f244SSam Leffler } else { 1196b7e3f244SSam Leffler /* 1197b7e3f244SSam Leffler * No need for gather, reference the operand directly. 1198b7e3f244SSam Leffler */ 1199b7e3f244SSam Leffler re->re_desc.d_src = re->re_src_segs[0].ds_addr; 1200b7e3f244SSam Leffler } 1201b7e3f244SSam Leffler 1202b7e3f244SSam Leffler if (enccrd == NULL && maccrd != NULL) { 1203b7e3f244SSam Leffler /* 1204b7e3f244SSam Leffler * Hash op; no destination needed. 1205b7e3f244SSam Leffler */ 1206b7e3f244SSam Leffler } else { 1207b7e3f244SSam Leffler if (crp->crp_flags & CRYPTO_F_IOV) { 1208b7e3f244SSam Leffler if (!nicealign) { 1209b7e3f244SSam Leffler safestats.st_iovmisaligned++; 1210b7e3f244SSam Leffler err = EINVAL; 1211b7e3f244SSam Leffler goto errout; 1212b7e3f244SSam Leffler } 1213b7e3f244SSam Leffler if (uniform != 1) { 1214b7e3f244SSam Leffler /* 1215b7e3f244SSam Leffler * Source is not suitable for direct use as 1216b7e3f244SSam Leffler * the destination. Create a new scatter/gather 1217b7e3f244SSam Leffler * list based on the destination requirements 1218b7e3f244SSam Leffler * and check if that's ok. 1219b7e3f244SSam Leffler */ 1220b7e3f244SSam Leffler if (bus_dmamap_create(sc->sc_dstdmat, 1221b7e3f244SSam Leffler BUS_DMA_NOWAIT, &re->re_dst_map)) { 1222b7e3f244SSam Leffler safestats.st_nomap++; 1223b7e3f244SSam Leffler err = ENOMEM; 1224b7e3f244SSam Leffler goto errout; 1225b7e3f244SSam Leffler } 1226b7e3f244SSam Leffler if (bus_dmamap_load_uio(sc->sc_dstdmat, 1227b7e3f244SSam Leffler re->re_dst_map, re->re_dst_io, 1228b7e3f244SSam Leffler safe_op_cb, &re->re_dst, 1229b7e3f244SSam Leffler BUS_DMA_NOWAIT) != 0) { 1230b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_dstdmat, 1231b7e3f244SSam Leffler re->re_dst_map); 1232b7e3f244SSam Leffler re->re_dst_map = NULL; 1233b7e3f244SSam Leffler safestats.st_noload++; 1234b7e3f244SSam Leffler err = ENOMEM; 1235b7e3f244SSam Leffler goto errout; 1236b7e3f244SSam Leffler } 1237b7e3f244SSam Leffler uniform = safe_dmamap_uniform(&re->re_dst); 1238b7e3f244SSam Leffler if (!uniform) { 1239b7e3f244SSam Leffler /* 1240b7e3f244SSam Leffler * There's no way to handle the DMA 1241b7e3f244SSam Leffler * requirements with this uio. We 1242b7e3f244SSam Leffler * could create a separate DMA area for 1243b7e3f244SSam Leffler * the result and then copy it back, 1244b7e3f244SSam Leffler * but for now we just bail and return 1245b7e3f244SSam Leffler * an error. Note that uio requests 1246b7e3f244SSam Leffler * > SAFE_MAX_DSIZE are handled because 1247b7e3f244SSam Leffler * the DMA map and segment list for the 1248b7e3f244SSam Leffler * destination wil result in a 1249b7e3f244SSam Leffler * destination particle list that does 1250b7e3f244SSam Leffler * the necessary scatter DMA. 1251b7e3f244SSam Leffler */ 1252b7e3f244SSam Leffler safestats.st_iovnotuniform++; 1253b7e3f244SSam Leffler err = EINVAL; 1254b7e3f244SSam Leffler goto errout; 1255b7e3f244SSam Leffler } 1256900017e8SSam Leffler } else 1257900017e8SSam Leffler re->re_dst = re->re_src; 1258b7e3f244SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IMBUF) { 1259b7e3f244SSam Leffler if (nicealign && uniform == 1) { 1260b7e3f244SSam Leffler /* 1261b7e3f244SSam Leffler * Source layout is suitable for direct 1262b7e3f244SSam Leffler * sharing of the DMA map and segment list. 1263b7e3f244SSam Leffler */ 1264b7e3f244SSam Leffler re->re_dst = re->re_src; 1265b7e3f244SSam Leffler } else if (nicealign && uniform == 2) { 1266b7e3f244SSam Leffler /* 1267b7e3f244SSam Leffler * The source is properly aligned but requires a 1268b7e3f244SSam Leffler * different particle list to handle DMA of the 1269b7e3f244SSam Leffler * result. Create a new map and do the load to 1270b7e3f244SSam Leffler * create the segment list. The particle 1271b7e3f244SSam Leffler * descriptor setup code below will handle the 1272b7e3f244SSam Leffler * rest. 1273b7e3f244SSam Leffler */ 1274b7e3f244SSam Leffler if (bus_dmamap_create(sc->sc_dstdmat, 1275b7e3f244SSam Leffler BUS_DMA_NOWAIT, &re->re_dst_map)) { 1276b7e3f244SSam Leffler safestats.st_nomap++; 1277b7e3f244SSam Leffler err = ENOMEM; 1278b7e3f244SSam Leffler goto errout; 1279b7e3f244SSam Leffler } 1280b7e3f244SSam Leffler if (bus_dmamap_load_mbuf(sc->sc_dstdmat, 1281b7e3f244SSam Leffler re->re_dst_map, re->re_dst_m, 1282b7e3f244SSam Leffler safe_op_cb, &re->re_dst, 1283b7e3f244SSam Leffler BUS_DMA_NOWAIT) != 0) { 1284b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_dstdmat, 1285b7e3f244SSam Leffler re->re_dst_map); 1286b7e3f244SSam Leffler re->re_dst_map = NULL; 1287b7e3f244SSam Leffler safestats.st_noload++; 1288b7e3f244SSam Leffler err = ENOMEM; 1289b7e3f244SSam Leffler goto errout; 1290b7e3f244SSam Leffler } 1291b7e3f244SSam Leffler } else { /* !(aligned and/or uniform) */ 1292b7e3f244SSam Leffler int totlen, len; 1293b7e3f244SSam Leffler struct mbuf *m, *top, **mp; 1294b7e3f244SSam Leffler 1295b7e3f244SSam Leffler /* 1296b7e3f244SSam Leffler * DMA constraints require that we allocate a 1297b7e3f244SSam Leffler * new mbuf chain for the destination. We 1298b7e3f244SSam Leffler * allocate an entire new set of mbufs of 1299b7e3f244SSam Leffler * optimal/required size and then tell the 1300b7e3f244SSam Leffler * hardware to copy any bits that are not 1301b7e3f244SSam Leffler * created as a byproduct of the operation. 1302b7e3f244SSam Leffler */ 1303b7e3f244SSam Leffler if (!nicealign) 1304b7e3f244SSam Leffler safestats.st_unaligned++; 1305b7e3f244SSam Leffler if (!uniform) 1306b7e3f244SSam Leffler safestats.st_notuniform++; 1307b7e3f244SSam Leffler totlen = re->re_src_mapsize; 1308b7e3f244SSam Leffler if (re->re_src_m->m_flags & M_PKTHDR) { 1309b7e3f244SSam Leffler len = MHLEN; 1310b7e3f244SSam Leffler MGETHDR(m, M_DONTWAIT, MT_DATA); 1311b7e3f244SSam Leffler if (m && !m_dup_pkthdr(m, re->re_src_m, 1312b7e3f244SSam Leffler M_DONTWAIT)) { 1313b7e3f244SSam Leffler m_free(m); 1314b7e3f244SSam Leffler m = NULL; 1315b7e3f244SSam Leffler } 1316b7e3f244SSam Leffler } else { 1317b7e3f244SSam Leffler len = MLEN; 1318b7e3f244SSam Leffler MGET(m, M_DONTWAIT, MT_DATA); 1319b7e3f244SSam Leffler } 1320b7e3f244SSam Leffler if (m == NULL) { 1321b7e3f244SSam Leffler safestats.st_nombuf++; 1322b7e3f244SSam Leffler err = sc->sc_nqchip ? ERESTART : ENOMEM; 1323b7e3f244SSam Leffler goto errout; 1324b7e3f244SSam Leffler } 1325b7e3f244SSam Leffler if (totlen >= MINCLSIZE) { 1326b7e3f244SSam Leffler MCLGET(m, M_DONTWAIT); 1327b7e3f244SSam Leffler if ((m->m_flags & M_EXT) == 0) { 1328b7e3f244SSam Leffler m_free(m); 1329b7e3f244SSam Leffler safestats.st_nomcl++; 1330b7e3f244SSam Leffler err = sc->sc_nqchip ? 1331b7e3f244SSam Leffler ERESTART : ENOMEM; 1332b7e3f244SSam Leffler goto errout; 1333b7e3f244SSam Leffler } 1334b7e3f244SSam Leffler len = MCLBYTES; 1335b7e3f244SSam Leffler } 1336b7e3f244SSam Leffler m->m_len = len; 1337b7e3f244SSam Leffler top = NULL; 1338b7e3f244SSam Leffler mp = ⊤ 1339b7e3f244SSam Leffler 1340b7e3f244SSam Leffler while (totlen > 0) { 1341b7e3f244SSam Leffler if (top) { 1342b7e3f244SSam Leffler MGET(m, M_DONTWAIT, MT_DATA); 1343b7e3f244SSam Leffler if (m == NULL) { 1344b7e3f244SSam Leffler m_freem(top); 1345b7e3f244SSam Leffler safestats.st_nombuf++; 1346b7e3f244SSam Leffler err = sc->sc_nqchip ? 1347b7e3f244SSam Leffler ERESTART : ENOMEM; 1348b7e3f244SSam Leffler goto errout; 1349b7e3f244SSam Leffler } 1350b7e3f244SSam Leffler len = MLEN; 1351b7e3f244SSam Leffler } 1352b7e3f244SSam Leffler if (top && totlen >= MINCLSIZE) { 1353b7e3f244SSam Leffler MCLGET(m, M_DONTWAIT); 1354b7e3f244SSam Leffler if ((m->m_flags & M_EXT) == 0) { 1355b7e3f244SSam Leffler *mp = m; 1356b7e3f244SSam Leffler m_freem(top); 1357b7e3f244SSam Leffler safestats.st_nomcl++; 1358b7e3f244SSam Leffler err = sc->sc_nqchip ? 1359b7e3f244SSam Leffler ERESTART : ENOMEM; 1360b7e3f244SSam Leffler goto errout; 1361b7e3f244SSam Leffler } 1362b7e3f244SSam Leffler len = MCLBYTES; 1363b7e3f244SSam Leffler } 1364b7e3f244SSam Leffler m->m_len = len = min(totlen, len); 1365b7e3f244SSam Leffler totlen -= len; 1366b7e3f244SSam Leffler *mp = m; 1367b7e3f244SSam Leffler mp = &m->m_next; 1368b7e3f244SSam Leffler } 1369b7e3f244SSam Leffler re->re_dst_m = top; 1370b7e3f244SSam Leffler if (bus_dmamap_create(sc->sc_dstdmat, 1371b7e3f244SSam Leffler BUS_DMA_NOWAIT, &re->re_dst_map) != 0) { 1372b7e3f244SSam Leffler safestats.st_nomap++; 1373b7e3f244SSam Leffler err = ENOMEM; 1374b7e3f244SSam Leffler goto errout; 1375b7e3f244SSam Leffler } 1376b7e3f244SSam Leffler if (bus_dmamap_load_mbuf(sc->sc_dstdmat, 1377b7e3f244SSam Leffler re->re_dst_map, re->re_dst_m, 1378b7e3f244SSam Leffler safe_op_cb, &re->re_dst, 1379b7e3f244SSam Leffler BUS_DMA_NOWAIT) != 0) { 1380b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_dstdmat, 1381b7e3f244SSam Leffler re->re_dst_map); 1382b7e3f244SSam Leffler re->re_dst_map = NULL; 1383b7e3f244SSam Leffler safestats.st_noload++; 1384b7e3f244SSam Leffler err = ENOMEM; 1385b7e3f244SSam Leffler goto errout; 1386b7e3f244SSam Leffler } 1387b7e3f244SSam Leffler if (re->re_src.mapsize > oplen) { 1388b7e3f244SSam Leffler /* 1389b7e3f244SSam Leffler * There's data following what the 1390b7e3f244SSam Leffler * hardware will copy for us. If this 1391b7e3f244SSam Leffler * isn't just the ICV (that's going to 1392b7e3f244SSam Leffler * be written on completion), copy it 1393b7e3f244SSam Leffler * to the new mbufs 1394b7e3f244SSam Leffler */ 1395b7e3f244SSam Leffler if (!(maccrd && 1396b7e3f244SSam Leffler (re->re_src.mapsize-oplen) == 12 && 1397b7e3f244SSam Leffler maccrd->crd_inject == oplen)) 1398b7e3f244SSam Leffler safe_mcopy(re->re_src_m, 1399b7e3f244SSam Leffler re->re_dst_m, 1400b7e3f244SSam Leffler oplen); 1401b7e3f244SSam Leffler else 1402b7e3f244SSam Leffler safestats.st_noicvcopy++; 1403b7e3f244SSam Leffler } 1404b7e3f244SSam Leffler } 1405b7e3f244SSam Leffler } else { 1406b7e3f244SSam Leffler safestats.st_badflags++; 1407b7e3f244SSam Leffler err = EINVAL; 1408b7e3f244SSam Leffler goto errout; 1409b7e3f244SSam Leffler } 1410b7e3f244SSam Leffler 1411b7e3f244SSam Leffler if (re->re_dst.nsegs > 1) { 1412b7e3f244SSam Leffler re->re_desc.d_dst = sc->sc_dpalloc.dma_paddr + 1413b7e3f244SSam Leffler ((caddr_t) sc->sc_dpfree - (caddr_t) sc->sc_dpring); 1414b7e3f244SSam Leffler for (i = 0; i < re->re_dst_nsegs; i++) { 1415b7e3f244SSam Leffler pd = sc->sc_dpfree; 1416b7e3f244SSam Leffler KASSERT((pd->pd_flags&3) == 0 || 1417b7e3f244SSam Leffler (pd->pd_flags&3) == SAFE_PD_DONE, 1418b7e3f244SSam Leffler ("bogus dest particle descriptor; flags %x", 1419b7e3f244SSam Leffler pd->pd_flags)); 1420b7e3f244SSam Leffler if (++(sc->sc_dpfree) == sc->sc_dpringtop) 1421b7e3f244SSam Leffler sc->sc_dpfree = sc->sc_dpring; 1422b7e3f244SSam Leffler pd->pd_addr = re->re_dst_segs[i].ds_addr; 1423b7e3f244SSam Leffler pd->pd_flags = SAFE_PD_READY; 1424b7e3f244SSam Leffler } 1425b7e3f244SSam Leffler cmd0 |= SAFE_SA_CMD0_OSCATTER; 1426b7e3f244SSam Leffler } else { 1427b7e3f244SSam Leffler /* 1428b7e3f244SSam Leffler * No need for scatter, reference the operand directly. 1429b7e3f244SSam Leffler */ 1430b7e3f244SSam Leffler re->re_desc.d_dst = re->re_dst_segs[0].ds_addr; 1431b7e3f244SSam Leffler } 1432b7e3f244SSam Leffler } 1433b7e3f244SSam Leffler 1434b7e3f244SSam Leffler /* 1435b7e3f244SSam Leffler * All done with setup; fillin the SA command words 1436b7e3f244SSam Leffler * and the packet engine descriptor. The operation 1437b7e3f244SSam Leffler * is now ready for submission to the hardware. 1438b7e3f244SSam Leffler */ 1439b7e3f244SSam Leffler sa->sa_cmd0 = cmd0 | SAFE_SA_CMD0_IPCI | SAFE_SA_CMD0_OPCI; 1440b7e3f244SSam Leffler sa->sa_cmd1 = cmd1 1441b7e3f244SSam Leffler | (coffset << SAFE_SA_CMD1_OFFSET_S) 1442b7e3f244SSam Leffler | SAFE_SA_CMD1_SAREV1 /* Rev 1 SA data structure */ 1443b7e3f244SSam Leffler | SAFE_SA_CMD1_SRPCI 1444b7e3f244SSam Leffler ; 1445b7e3f244SSam Leffler /* 1446b7e3f244SSam Leffler * NB: the order of writes is important here. In case the 1447b7e3f244SSam Leffler * chip is scanning the ring because of an outstanding request 1448b7e3f244SSam Leffler * it might nab this one too. In that case we need to make 1449b7e3f244SSam Leffler * sure the setup is complete before we write the length 1450b7e3f244SSam Leffler * field of the descriptor as it signals the descriptor is 1451b7e3f244SSam Leffler * ready for processing. 1452b7e3f244SSam Leffler */ 1453b7e3f244SSam Leffler re->re_desc.d_csr = SAFE_PE_CSR_READY | SAFE_PE_CSR_SAPCI; 1454b7e3f244SSam Leffler if (maccrd) 1455b7e3f244SSam Leffler re->re_desc.d_csr |= SAFE_PE_CSR_LOADSA | SAFE_PE_CSR_HASHFINAL; 1456b7e3f244SSam Leffler re->re_desc.d_len = oplen 1457b7e3f244SSam Leffler | SAFE_PE_LEN_READY 1458b7e3f244SSam Leffler | (bypass << SAFE_PE_LEN_BYPASS_S) 1459b7e3f244SSam Leffler ; 1460b7e3f244SSam Leffler 1461b7e3f244SSam Leffler safestats.st_ipackets++; 1462b7e3f244SSam Leffler safestats.st_ibytes += oplen; 1463b7e3f244SSam Leffler 1464b7e3f244SSam Leffler if (++(sc->sc_front) == sc->sc_ringtop) 1465b7e3f244SSam Leffler sc->sc_front = sc->sc_ring; 1466b7e3f244SSam Leffler 1467b7e3f244SSam Leffler /* XXX honor batching */ 1468b7e3f244SSam Leffler safe_feed(sc, re); 1469b7e3f244SSam Leffler mtx_unlock(&sc->sc_ringmtx); 1470b7e3f244SSam Leffler return (0); 1471b7e3f244SSam Leffler 1472b7e3f244SSam Leffler errout: 1473b7e3f244SSam Leffler if ((re->re_dst_m != NULL) && (re->re_src_m != re->re_dst_m)) 1474b7e3f244SSam Leffler m_freem(re->re_dst_m); 1475b7e3f244SSam Leffler 1476b7e3f244SSam Leffler if (re->re_dst_map != NULL && re->re_dst_map != re->re_src_map) { 1477b7e3f244SSam Leffler bus_dmamap_unload(sc->sc_dstdmat, re->re_dst_map); 1478b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_dstdmat, re->re_dst_map); 1479b7e3f244SSam Leffler } 1480b7e3f244SSam Leffler if (re->re_src_map != NULL) { 1481b7e3f244SSam Leffler bus_dmamap_unload(sc->sc_srcdmat, re->re_src_map); 1482b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map); 1483b7e3f244SSam Leffler } 1484b7e3f244SSam Leffler mtx_unlock(&sc->sc_ringmtx); 1485b7e3f244SSam Leffler if (err != ERESTART) { 1486b7e3f244SSam Leffler crp->crp_etype = err; 1487b7e3f244SSam Leffler crypto_done(crp); 1488b7e3f244SSam Leffler } else { 1489b7e3f244SSam Leffler sc->sc_needwakeup |= CRYPTO_SYMQ; 1490b7e3f244SSam Leffler } 1491b7e3f244SSam Leffler return (err); 1492b7e3f244SSam Leffler } 1493b7e3f244SSam Leffler 1494b7e3f244SSam Leffler static void 1495b7e3f244SSam Leffler safe_callback(struct safe_softc *sc, struct safe_ringentry *re) 1496b7e3f244SSam Leffler { 1497b7e3f244SSam Leffler struct cryptop *crp = (struct cryptop *)re->re_crp; 1498b7e3f244SSam Leffler struct cryptodesc *crd; 1499b7e3f244SSam Leffler 1500b7e3f244SSam Leffler safestats.st_opackets++; 1501b7e3f244SSam Leffler safestats.st_obytes += re->re_dst.mapsize; 1502b7e3f244SSam Leffler 1503b7e3f244SSam Leffler safe_dma_sync(&sc->sc_ringalloc, 1504b7e3f244SSam Leffler BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 1505b7e3f244SSam Leffler if (re->re_desc.d_csr & SAFE_PE_CSR_STATUS) { 1506b7e3f244SSam Leffler device_printf(sc->sc_dev, "csr 0x%x cmd0 0x%x cmd1 0x%x\n", 1507b7e3f244SSam Leffler re->re_desc.d_csr, 1508b7e3f244SSam Leffler re->re_sa.sa_cmd0, re->re_sa.sa_cmd1); 1509b7e3f244SSam Leffler safestats.st_peoperr++; 1510b7e3f244SSam Leffler crp->crp_etype = EIO; /* something more meaningful? */ 1511b7e3f244SSam Leffler } 1512b7e3f244SSam Leffler if (re->re_dst_map != NULL && re->re_dst_map != re->re_src_map) { 1513b7e3f244SSam Leffler bus_dmamap_sync(sc->sc_dstdmat, re->re_dst_map, 1514b7e3f244SSam Leffler BUS_DMASYNC_POSTREAD); 1515b7e3f244SSam Leffler bus_dmamap_unload(sc->sc_dstdmat, re->re_dst_map); 1516b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_dstdmat, re->re_dst_map); 1517b7e3f244SSam Leffler } 1518b7e3f244SSam Leffler bus_dmamap_sync(sc->sc_srcdmat, re->re_src_map, BUS_DMASYNC_POSTWRITE); 1519b7e3f244SSam Leffler bus_dmamap_unload(sc->sc_srcdmat, re->re_src_map); 1520b7e3f244SSam Leffler bus_dmamap_destroy(sc->sc_srcdmat, re->re_src_map); 1521b7e3f244SSam Leffler 1522b7e3f244SSam Leffler /* 1523b7e3f244SSam Leffler * If result was written to a differet mbuf chain, swap 1524b7e3f244SSam Leffler * it in as the return value and reclaim the original. 1525b7e3f244SSam Leffler */ 1526b7e3f244SSam Leffler if ((crp->crp_flags & CRYPTO_F_IMBUF) && re->re_src_m != re->re_dst_m) { 1527b7e3f244SSam Leffler m_freem(re->re_src_m); 1528b7e3f244SSam Leffler crp->crp_buf = (caddr_t)re->re_dst_m; 1529b7e3f244SSam Leffler } 1530b7e3f244SSam Leffler 1531b7e3f244SSam Leffler if (re->re_flags & SAFE_QFLAGS_COPYOUTIV) { 1532b7e3f244SSam Leffler /* copy out IV for future use */ 1533b7e3f244SSam Leffler for (crd = crp->crp_desc; crd; crd = crd->crd_next) { 1534b7e3f244SSam Leffler int ivsize; 1535b7e3f244SSam Leffler 1536b7e3f244SSam Leffler if (crd->crd_alg == CRYPTO_DES_CBC || 1537b7e3f244SSam Leffler crd->crd_alg == CRYPTO_3DES_CBC) { 1538b7e3f244SSam Leffler ivsize = 2*sizeof(u_int32_t); 1539b7e3f244SSam Leffler } else if (crd->crd_alg == CRYPTO_AES_CBC) { 1540b7e3f244SSam Leffler ivsize = 4*sizeof(u_int32_t); 1541b7e3f244SSam Leffler } else 1542b7e3f244SSam Leffler continue; 1543b7e3f244SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 1544b7e3f244SSam Leffler m_copydata((struct mbuf *)crp->crp_buf, 1545b7e3f244SSam Leffler crd->crd_skip + crd->crd_len - ivsize, 1546b7e3f244SSam Leffler ivsize, 1547b7e3f244SSam Leffler (caddr_t) sc->sc_sessions[re->re_sesn].ses_iv); 1548b7e3f244SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV) { 1549b7e3f244SSam Leffler cuio_copydata((struct uio *)crp->crp_buf, 1550b7e3f244SSam Leffler crd->crd_skip + crd->crd_len - ivsize, 1551b7e3f244SSam Leffler ivsize, 1552b7e3f244SSam Leffler (caddr_t)sc->sc_sessions[re->re_sesn].ses_iv); 1553b7e3f244SSam Leffler } 1554b7e3f244SSam Leffler break; 1555b7e3f244SSam Leffler } 1556b7e3f244SSam Leffler } 1557b7e3f244SSam Leffler 1558b7e3f244SSam Leffler if (re->re_flags & SAFE_QFLAGS_COPYOUTICV) { 1559b7e3f244SSam Leffler /* copy out ICV result */ 1560b7e3f244SSam Leffler for (crd = crp->crp_desc; crd; crd = crd->crd_next) { 1561b7e3f244SSam Leffler if (!(crd->crd_alg == CRYPTO_MD5_HMAC || 1562b7e3f244SSam Leffler crd->crd_alg == CRYPTO_SHA1_HMAC || 1563b7e3f244SSam Leffler crd->crd_alg == CRYPTO_NULL_HMAC)) 1564b7e3f244SSam Leffler continue; 1565b7e3f244SSam Leffler if (crd->crd_alg == CRYPTO_SHA1_HMAC) { 1566b7e3f244SSam Leffler /* 1567b7e3f244SSam Leffler * SHA-1 ICV's are byte-swapped; fix 'em up 1568b7e3f244SSam Leffler * before copy them to their destination. 1569b7e3f244SSam Leffler */ 1570b7e3f244SSam Leffler bswap32(re->re_sastate.sa_saved_indigest[0]); 1571b7e3f244SSam Leffler bswap32(re->re_sastate.sa_saved_indigest[1]); 1572b7e3f244SSam Leffler bswap32(re->re_sastate.sa_saved_indigest[2]); 1573b7e3f244SSam Leffler } 1574b7e3f244SSam Leffler if (crp->crp_flags & CRYPTO_F_IMBUF) { 1575b7e3f244SSam Leffler m_copyback((struct mbuf *)crp->crp_buf, 1576b7e3f244SSam Leffler crd->crd_inject, 12, 1577b7e3f244SSam Leffler (caddr_t)re->re_sastate.sa_saved_indigest); 1578b7e3f244SSam Leffler } else if (crp->crp_flags & CRYPTO_F_IOV && crp->crp_mac) { 1579b7e3f244SSam Leffler bcopy((caddr_t)re->re_sastate.sa_saved_indigest, 1580b7e3f244SSam Leffler crp->crp_mac, 12); 1581b7e3f244SSam Leffler } 1582b7e3f244SSam Leffler break; 1583b7e3f244SSam Leffler } 1584b7e3f244SSam Leffler } 1585b7e3f244SSam Leffler crypto_done(crp); 1586b7e3f244SSam Leffler } 1587b7e3f244SSam Leffler 1588b7e3f244SSam Leffler /* 1589b7e3f244SSam Leffler * Copy all data past offset from srcm to dstm. 1590b7e3f244SSam Leffler */ 1591b7e3f244SSam Leffler static void 1592b7e3f244SSam Leffler safe_mcopy(struct mbuf *srcm, struct mbuf *dstm, u_int offset) 1593b7e3f244SSam Leffler { 1594b7e3f244SSam Leffler u_int j, dlen, slen; 1595b7e3f244SSam Leffler caddr_t dptr, sptr; 1596b7e3f244SSam Leffler 1597b7e3f244SSam Leffler /* 1598b7e3f244SSam Leffler * Advance src and dst to offset. 1599b7e3f244SSam Leffler */ 1600b7e3f244SSam Leffler j = offset; 1601b7e3f244SSam Leffler while (j >= 0) { 1602b7e3f244SSam Leffler if (srcm->m_len > j) 1603b7e3f244SSam Leffler break; 1604b7e3f244SSam Leffler j -= srcm->m_len; 1605b7e3f244SSam Leffler srcm = srcm->m_next; 1606b7e3f244SSam Leffler if (srcm == NULL) 1607b7e3f244SSam Leffler return; 1608b7e3f244SSam Leffler } 1609b7e3f244SSam Leffler sptr = mtod(srcm, caddr_t) + j; 1610b7e3f244SSam Leffler slen = srcm->m_len - j; 1611b7e3f244SSam Leffler 1612b7e3f244SSam Leffler j = offset; 1613b7e3f244SSam Leffler while (j >= 0) { 1614b7e3f244SSam Leffler if (dstm->m_len > j) 1615b7e3f244SSam Leffler break; 1616b7e3f244SSam Leffler j -= dstm->m_len; 1617b7e3f244SSam Leffler dstm = dstm->m_next; 1618b7e3f244SSam Leffler if (dstm == NULL) 1619b7e3f244SSam Leffler return; 1620b7e3f244SSam Leffler } 1621b7e3f244SSam Leffler dptr = mtod(dstm, caddr_t) + j; 1622b7e3f244SSam Leffler dlen = dstm->m_len - j; 1623b7e3f244SSam Leffler 1624b7e3f244SSam Leffler /* 1625b7e3f244SSam Leffler * Copy everything that remains. 1626b7e3f244SSam Leffler */ 1627b7e3f244SSam Leffler for (;;) { 1628b7e3f244SSam Leffler j = min(slen, dlen); 1629b7e3f244SSam Leffler bcopy(sptr, dptr, j); 1630b7e3f244SSam Leffler if (slen == j) { 1631b7e3f244SSam Leffler srcm = srcm->m_next; 1632b7e3f244SSam Leffler if (srcm == NULL) 1633b7e3f244SSam Leffler return; 1634b7e3f244SSam Leffler sptr = srcm->m_data; 1635b7e3f244SSam Leffler slen = srcm->m_len; 1636b7e3f244SSam Leffler } else 1637b7e3f244SSam Leffler sptr += j, slen -= j; 1638b7e3f244SSam Leffler if (dlen == j) { 1639b7e3f244SSam Leffler dstm = dstm->m_next; 1640b7e3f244SSam Leffler if (dstm == NULL) 1641b7e3f244SSam Leffler return; 1642b7e3f244SSam Leffler dptr = dstm->m_data; 1643b7e3f244SSam Leffler dlen = dstm->m_len; 1644b7e3f244SSam Leffler } else 1645b7e3f244SSam Leffler dptr += j, dlen -= j; 1646b7e3f244SSam Leffler } 1647b7e3f244SSam Leffler } 1648b7e3f244SSam Leffler 1649b7e3f244SSam Leffler #ifndef SAFE_NO_RNG 1650b7e3f244SSam Leffler #define SAFE_RNG_MAXWAIT 1000 1651b7e3f244SSam Leffler 1652b7e3f244SSam Leffler static void 1653b7e3f244SSam Leffler safe_rng_init(struct safe_softc *sc) 1654b7e3f244SSam Leffler { 1655b7e3f244SSam Leffler u_int32_t w, v; 1656b7e3f244SSam Leffler int i; 1657b7e3f244SSam Leffler 1658b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_CTRL, 0); 1659b7e3f244SSam Leffler /* use default value according to the manual */ 1660b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_CNFG, 0x834); /* magic from SafeNet */ 1661b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_ALM_CNT, 0); 1662b7e3f244SSam Leffler 1663b7e3f244SSam Leffler /* 1664b7e3f244SSam Leffler * There is a bug in rev 1.0 of the 1140 that when the RNG 1665b7e3f244SSam Leffler * is brought out of reset the ready status flag does not 1666b7e3f244SSam Leffler * work until the RNG has finished its internal initialization. 1667b7e3f244SSam Leffler * 1668b7e3f244SSam Leffler * So in order to determine the device is through its 1669b7e3f244SSam Leffler * initialization we must read the data register, using the 1670b7e3f244SSam Leffler * status reg in the read in case it is initialized. Then read 1671b7e3f244SSam Leffler * the data register until it changes from the first read. 1672b7e3f244SSam Leffler * Once it changes read the data register until it changes 1673b7e3f244SSam Leffler * again. At this time the RNG is considered initialized. 1674b7e3f244SSam Leffler * This could take between 750ms - 1000ms in time. 1675b7e3f244SSam Leffler */ 1676b7e3f244SSam Leffler i = 0; 1677b7e3f244SSam Leffler w = READ_REG(sc, SAFE_RNG_OUT); 1678b7e3f244SSam Leffler do { 1679b7e3f244SSam Leffler v = READ_REG(sc, SAFE_RNG_OUT); 1680b7e3f244SSam Leffler if (v != w) { 1681b7e3f244SSam Leffler w = v; 1682b7e3f244SSam Leffler break; 1683b7e3f244SSam Leffler } 1684b7e3f244SSam Leffler DELAY(10); 1685b7e3f244SSam Leffler } while (++i < SAFE_RNG_MAXWAIT); 1686b7e3f244SSam Leffler 1687b7e3f244SSam Leffler /* Wait Until data changes again */ 1688b7e3f244SSam Leffler i = 0; 1689b7e3f244SSam Leffler do { 1690b7e3f244SSam Leffler v = READ_REG(sc, SAFE_RNG_OUT); 1691b7e3f244SSam Leffler if (v != w) 1692b7e3f244SSam Leffler break; 1693b7e3f244SSam Leffler DELAY(10); 1694b7e3f244SSam Leffler } while (++i < SAFE_RNG_MAXWAIT); 1695b7e3f244SSam Leffler } 1696b7e3f244SSam Leffler 1697b7e3f244SSam Leffler static __inline void 1698b7e3f244SSam Leffler safe_rng_disable_short_cycle(struct safe_softc *sc) 1699b7e3f244SSam Leffler { 1700b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_CTRL, 1701b7e3f244SSam Leffler READ_REG(sc, SAFE_RNG_CTRL) &~ SAFE_RNG_CTRL_SHORTEN); 1702b7e3f244SSam Leffler } 1703b7e3f244SSam Leffler 1704b7e3f244SSam Leffler static __inline void 1705b7e3f244SSam Leffler safe_rng_enable_short_cycle(struct safe_softc *sc) 1706b7e3f244SSam Leffler { 1707b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_CTRL, 1708b7e3f244SSam Leffler READ_REG(sc, SAFE_RNG_CTRL) | SAFE_RNG_CTRL_SHORTEN); 1709b7e3f244SSam Leffler } 1710b7e3f244SSam Leffler 1711b7e3f244SSam Leffler static __inline u_int32_t 1712b7e3f244SSam Leffler safe_rng_read(struct safe_softc *sc) 1713b7e3f244SSam Leffler { 1714b7e3f244SSam Leffler int i; 1715b7e3f244SSam Leffler 1716b7e3f244SSam Leffler i = 0; 1717b7e3f244SSam Leffler while (READ_REG(sc, SAFE_RNG_STAT) != 0 && ++i < SAFE_RNG_MAXWAIT) 1718b7e3f244SSam Leffler ; 1719b7e3f244SSam Leffler return READ_REG(sc, SAFE_RNG_OUT); 1720b7e3f244SSam Leffler } 1721b7e3f244SSam Leffler 1722b7e3f244SSam Leffler static void 1723b7e3f244SSam Leffler safe_rng(void *arg) 1724b7e3f244SSam Leffler { 1725b7e3f244SSam Leffler struct safe_softc *sc = arg; 1726b7e3f244SSam Leffler u_int32_t buf[SAFE_RNG_MAXBUFSIZ]; /* NB: maybe move to softc */ 1727b7e3f244SSam Leffler u_int maxwords; 1728b7e3f244SSam Leffler int i; 1729b7e3f244SSam Leffler 1730b7e3f244SSam Leffler safestats.st_rng++; 1731b7e3f244SSam Leffler /* 1732b7e3f244SSam Leffler * Fetch the next block of data. 1733b7e3f244SSam Leffler */ 1734b7e3f244SSam Leffler maxwords = safe_rngbufsize; 1735b7e3f244SSam Leffler if (maxwords > SAFE_RNG_MAXBUFSIZ) 1736b7e3f244SSam Leffler maxwords = SAFE_RNG_MAXBUFSIZ; 1737b7e3f244SSam Leffler retry: 1738b7e3f244SSam Leffler for (i = 0; i < maxwords; i++) 1739b7e3f244SSam Leffler buf[i] = safe_rng_read(sc); 1740b7e3f244SSam Leffler /* 1741b7e3f244SSam Leffler * Check the comparator alarm count and reset the h/w if 1742b7e3f244SSam Leffler * it exceeds our threshold. This guards against the 1743b7e3f244SSam Leffler * hardware oscillators resonating with external signals. 1744b7e3f244SSam Leffler */ 1745b7e3f244SSam Leffler if (READ_REG(sc, SAFE_RNG_ALM_CNT) > safe_rngmaxalarm) { 1746b7e3f244SSam Leffler u_int32_t freq_inc, w; 1747b7e3f244SSam Leffler 1748b7e3f244SSam Leffler DPRINTF(("%s: alarm count %u exceeds threshold %u\n", __func__, 1749b7e3f244SSam Leffler READ_REG(sc, SAFE_RNG_ALM_CNT), safe_rngmaxalarm)); 1750b7e3f244SSam Leffler safestats.st_rngalarm++; 1751b7e3f244SSam Leffler safe_rng_enable_short_cycle(sc); 1752b7e3f244SSam Leffler freq_inc = 18; 1753b7e3f244SSam Leffler for (i = 0; i < 64; i++) { 1754b7e3f244SSam Leffler w = READ_REG(sc, SAFE_RNG_CNFG); 1755b7e3f244SSam Leffler freq_inc = ((w + freq_inc) & 0x3fL); 1756b7e3f244SSam Leffler w = ((w & ~0x3fL) | freq_inc); 1757b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_CNFG, w); 1758b7e3f244SSam Leffler 1759b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_ALM_CNT, 0); 1760b7e3f244SSam Leffler 1761b7e3f244SSam Leffler (void) safe_rng_read(sc); 1762b7e3f244SSam Leffler DELAY(25); 1763b7e3f244SSam Leffler 1764b7e3f244SSam Leffler if (READ_REG(sc, SAFE_RNG_ALM_CNT) == 0) { 1765b7e3f244SSam Leffler safe_rng_disable_short_cycle(sc); 1766b7e3f244SSam Leffler goto retry; 1767b7e3f244SSam Leffler } 1768b7e3f244SSam Leffler freq_inc = 1; 1769b7e3f244SSam Leffler } 1770b7e3f244SSam Leffler safe_rng_disable_short_cycle(sc); 1771b7e3f244SSam Leffler } else 1772b7e3f244SSam Leffler WRITE_REG(sc, SAFE_RNG_ALM_CNT, 0); 1773b7e3f244SSam Leffler 1774b7e3f244SSam Leffler (*sc->sc_harvest)(sc->sc_rndtest, buf, maxwords*sizeof (u_int32_t)); 1775b7e3f244SSam Leffler callout_reset(&sc->sc_rngto, 1776b7e3f244SSam Leffler hz * (safe_rnginterval ? safe_rnginterval : 1), safe_rng, sc); 1777b7e3f244SSam Leffler } 1778b7e3f244SSam Leffler #endif /* SAFE_NO_RNG */ 1779b7e3f244SSam Leffler 1780b7e3f244SSam Leffler static void 1781b7e3f244SSam Leffler safe_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nseg, int error) 1782b7e3f244SSam Leffler { 1783b7e3f244SSam Leffler bus_addr_t *paddr = (bus_addr_t*) arg; 1784b7e3f244SSam Leffler *paddr = segs->ds_addr; 1785b7e3f244SSam Leffler } 1786b7e3f244SSam Leffler 1787b7e3f244SSam Leffler static int 1788b7e3f244SSam Leffler safe_dma_malloc( 1789b7e3f244SSam Leffler struct safe_softc *sc, 1790b7e3f244SSam Leffler bus_size_t size, 1791b7e3f244SSam Leffler struct safe_dma_alloc *dma, 1792b7e3f244SSam Leffler int mapflags 1793b7e3f244SSam Leffler ) 1794b7e3f244SSam Leffler { 1795b7e3f244SSam Leffler int r; 1796b7e3f244SSam Leffler 1797b7e3f244SSam Leffler r = bus_dma_tag_create(NULL, /* parent */ 1798b7e3f244SSam Leffler sizeof(u_int32_t), 0, /* alignment, bounds */ 1799b7e3f244SSam Leffler BUS_SPACE_MAXADDR_32BIT, /* lowaddr */ 1800b7e3f244SSam Leffler BUS_SPACE_MAXADDR, /* highaddr */ 1801b7e3f244SSam Leffler NULL, NULL, /* filter, filterarg */ 1802b7e3f244SSam Leffler size, /* maxsize */ 1803b7e3f244SSam Leffler 1, /* nsegments */ 1804b7e3f244SSam Leffler size, /* maxsegsize */ 1805b7e3f244SSam Leffler BUS_DMA_ALLOCNOW, /* flags */ 1806b7e3f244SSam Leffler NULL, NULL, /* locking */ 1807b7e3f244SSam Leffler &dma->dma_tag); 1808b7e3f244SSam Leffler if (r != 0) { 1809b7e3f244SSam Leffler device_printf(sc->sc_dev, "safe_dma_malloc: " 1810b7e3f244SSam Leffler "bus_dma_tag_create failed; error %u\n", r); 1811b7e3f244SSam Leffler goto fail_0; 1812b7e3f244SSam Leffler } 1813b7e3f244SSam Leffler 1814b7e3f244SSam Leffler r = bus_dmamap_create(dma->dma_tag, BUS_DMA_NOWAIT, &dma->dma_map); 1815b7e3f244SSam Leffler if (r != 0) { 1816b7e3f244SSam Leffler device_printf(sc->sc_dev, "safe_dma_malloc: " 1817b7e3f244SSam Leffler "bus_dmamap_create failed; error %u\n", r); 1818b7e3f244SSam Leffler goto fail_1; 1819b7e3f244SSam Leffler } 1820b7e3f244SSam Leffler 1821b7e3f244SSam Leffler r = bus_dmamem_alloc(dma->dma_tag, (void**) &dma->dma_vaddr, 1822b7e3f244SSam Leffler BUS_DMA_NOWAIT, &dma->dma_map); 1823b7e3f244SSam Leffler if (r != 0) { 1824b7e3f244SSam Leffler device_printf(sc->sc_dev, "safe_dma_malloc: " 1825b7e3f244SSam Leffler "bus_dmammem_alloc failed; size %zu, error %u\n", 1826b7e3f244SSam Leffler size, r); 1827b7e3f244SSam Leffler goto fail_2; 1828b7e3f244SSam Leffler } 1829b7e3f244SSam Leffler 1830b7e3f244SSam Leffler r = bus_dmamap_load(dma->dma_tag, dma->dma_map, dma->dma_vaddr, 1831b7e3f244SSam Leffler size, 1832b7e3f244SSam Leffler safe_dmamap_cb, 1833b7e3f244SSam Leffler &dma->dma_paddr, 1834b7e3f244SSam Leffler mapflags | BUS_DMA_NOWAIT); 1835b7e3f244SSam Leffler if (r != 0) { 1836b7e3f244SSam Leffler device_printf(sc->sc_dev, "safe_dma_malloc: " 1837b7e3f244SSam Leffler "bus_dmamap_load failed; error %u\n", r); 1838b7e3f244SSam Leffler goto fail_3; 1839b7e3f244SSam Leffler } 1840b7e3f244SSam Leffler 1841b7e3f244SSam Leffler dma->dma_size = size; 1842b7e3f244SSam Leffler return (0); 1843b7e3f244SSam Leffler 1844b7e3f244SSam Leffler fail_3: 1845b7e3f244SSam Leffler bus_dmamap_unload(dma->dma_tag, dma->dma_map); 1846b7e3f244SSam Leffler fail_2: 1847b7e3f244SSam Leffler bus_dmamem_free(dma->dma_tag, dma->dma_vaddr, dma->dma_map); 1848b7e3f244SSam Leffler fail_1: 1849b7e3f244SSam Leffler bus_dmamap_destroy(dma->dma_tag, dma->dma_map); 1850b7e3f244SSam Leffler bus_dma_tag_destroy(dma->dma_tag); 1851b7e3f244SSam Leffler fail_0: 1852b7e3f244SSam Leffler dma->dma_map = NULL; 1853b7e3f244SSam Leffler dma->dma_tag = NULL; 1854b7e3f244SSam Leffler return (r); 1855b7e3f244SSam Leffler } 1856b7e3f244SSam Leffler 1857b7e3f244SSam Leffler static void 1858b7e3f244SSam Leffler safe_dma_free(struct safe_softc *sc, struct safe_dma_alloc *dma) 1859b7e3f244SSam Leffler { 1860b7e3f244SSam Leffler bus_dmamap_unload(dma->dma_tag, dma->dma_map); 1861b7e3f244SSam Leffler bus_dmamem_free(dma->dma_tag, dma->dma_vaddr, dma->dma_map); 1862b7e3f244SSam Leffler bus_dmamap_destroy(dma->dma_tag, dma->dma_map); 1863b7e3f244SSam Leffler bus_dma_tag_destroy(dma->dma_tag); 1864b7e3f244SSam Leffler } 1865b7e3f244SSam Leffler 1866b7e3f244SSam Leffler /* 1867b7e3f244SSam Leffler * Resets the board. Values in the regesters are left as is 1868b7e3f244SSam Leffler * from the reset (i.e. initial values are assigned elsewhere). 1869b7e3f244SSam Leffler */ 1870b7e3f244SSam Leffler static void 1871b7e3f244SSam Leffler safe_reset_board(struct safe_softc *sc) 1872b7e3f244SSam Leffler { 1873b7e3f244SSam Leffler u_int32_t v; 1874b7e3f244SSam Leffler /* 1875b7e3f244SSam Leffler * Reset the device. The manual says no delay 1876b7e3f244SSam Leffler * is needed between marking and clearing reset. 1877b7e3f244SSam Leffler */ 1878b7e3f244SSam Leffler v = READ_REG(sc, SAFE_PE_DMACFG) &~ 1879b7e3f244SSam Leffler (SAFE_PE_DMACFG_PERESET | SAFE_PE_DMACFG_PDRRESET | 1880b7e3f244SSam Leffler SAFE_PE_DMACFG_SGRESET); 1881b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_DMACFG, v 1882b7e3f244SSam Leffler | SAFE_PE_DMACFG_PERESET 1883b7e3f244SSam Leffler | SAFE_PE_DMACFG_PDRRESET 1884b7e3f244SSam Leffler | SAFE_PE_DMACFG_SGRESET); 1885b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_DMACFG, v); 1886b7e3f244SSam Leffler } 1887b7e3f244SSam Leffler 1888b7e3f244SSam Leffler /* 1889b7e3f244SSam Leffler * Initialize registers we need to touch only once. 1890b7e3f244SSam Leffler */ 1891b7e3f244SSam Leffler static void 1892b7e3f244SSam Leffler safe_init_board(struct safe_softc *sc) 1893b7e3f244SSam Leffler { 1894b7e3f244SSam Leffler u_int32_t v, dwords; 1895b7e3f244SSam Leffler 1896b7e3f244SSam Leffler v = READ_REG(sc, SAFE_PE_DMACFG);; 1897b7e3f244SSam Leffler v &=~ SAFE_PE_DMACFG_PEMODE; 1898b7e3f244SSam Leffler v |= SAFE_PE_DMACFG_FSENA /* failsafe enable */ 1899b7e3f244SSam Leffler | SAFE_PE_DMACFG_GPRPCI /* gather ring on PCI */ 1900b7e3f244SSam Leffler | SAFE_PE_DMACFG_SPRPCI /* scatter ring on PCI */ 1901b7e3f244SSam Leffler | SAFE_PE_DMACFG_ESDESC /* endian-swap descriptors */ 1902b7e3f244SSam Leffler | SAFE_PE_DMACFG_ESSA /* endian-swap SA's */ 1903b7e3f244SSam Leffler | SAFE_PE_DMACFG_ESPDESC /* endian-swap part. desc's */ 1904b7e3f244SSam Leffler ; 1905b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_DMACFG, v); 1906b7e3f244SSam Leffler #if 0 1907b7e3f244SSam Leffler /* XXX select byte swap based on host byte order */ 1908b7e3f244SSam Leffler WRITE_REG(sc, SAFE_ENDIAN, 0x1b); 1909b7e3f244SSam Leffler #endif 1910b7e3f244SSam Leffler if (sc->sc_chiprev == SAFE_REV(1,0)) { 1911b7e3f244SSam Leffler /* 1912b7e3f244SSam Leffler * Avoid large PCI DMA transfers. Rev 1.0 has a bug where 1913b7e3f244SSam Leffler * "target mode transfers" done while the chip is DMA'ing 1914b7e3f244SSam Leffler * >1020 bytes cause the hardware to lockup. To avoid this 1915b7e3f244SSam Leffler * we reduce the max PCI transfer size and use small source 1916b7e3f244SSam Leffler * particle descriptors (<= 256 bytes). 1917b7e3f244SSam Leffler */ 1918b7e3f244SSam Leffler WRITE_REG(sc, SAFE_DMA_CFG, 256); 1919b7e3f244SSam Leffler device_printf(sc->sc_dev, 1920b7e3f244SSam Leffler "Reduce max DMA size to %u words for rev %u.%u WAR\n", 1921b7e3f244SSam Leffler (READ_REG(sc, SAFE_DMA_CFG)>>2) & 0xff, 1922b7e3f244SSam Leffler SAFE_REV_MAJ(sc->sc_chiprev), 1923b7e3f244SSam Leffler SAFE_REV_MIN(sc->sc_chiprev)); 1924b7e3f244SSam Leffler } 1925b7e3f244SSam Leffler 1926b7e3f244SSam Leffler /* NB: operands+results are overlaid */ 1927b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_PDRBASE, sc->sc_ringalloc.dma_paddr); 1928b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_RDRBASE, sc->sc_ringalloc.dma_paddr); 1929b7e3f244SSam Leffler /* 1930b7e3f244SSam Leffler * Configure ring entry size and number of items in the ring. 1931b7e3f244SSam Leffler */ 1932b7e3f244SSam Leffler KASSERT((sizeof(struct safe_ringentry) % sizeof(u_int32_t)) == 0, 1933b7e3f244SSam Leffler ("PE ring entry not 32-bit aligned!")); 1934b7e3f244SSam Leffler dwords = sizeof(struct safe_ringentry) / sizeof(u_int32_t); 1935b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_RINGCFG, 1936b7e3f244SSam Leffler (dwords << SAFE_PE_RINGCFG_OFFSET_S) | SAFE_MAX_NQUEUE); 1937b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_RINGPOLL, 0); /* disable polling */ 1938b7e3f244SSam Leffler 1939b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_GRNGBASE, sc->sc_spalloc.dma_paddr); 1940b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_SRNGBASE, sc->sc_dpalloc.dma_paddr); 1941b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_PARTSIZE, 1942b7e3f244SSam Leffler (SAFE_TOTAL_DPART<<16) | SAFE_TOTAL_SPART); 1943b7e3f244SSam Leffler /* 1944b7e3f244SSam Leffler * NB: destination particles are fixed size. We use 1945b7e3f244SSam Leffler * an mbuf cluster and require all results go to 1946b7e3f244SSam Leffler * clusters or smaller. 1947b7e3f244SSam Leffler */ 1948b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_PARTCFG, SAFE_MAX_DSIZE); 1949b7e3f244SSam Leffler 1950b7e3f244SSam Leffler /* it's now safe to enable PE mode, do it */ 1951b7e3f244SSam Leffler WRITE_REG(sc, SAFE_PE_DMACFG, v | SAFE_PE_DMACFG_PEMODE); 1952b7e3f244SSam Leffler 1953b7e3f244SSam Leffler /* 1954b7e3f244SSam Leffler * Configure hardware to use level-triggered interrupts and 1955b7e3f244SSam Leffler * to interrupt after each descriptor is processed. 1956b7e3f244SSam Leffler */ 1957b7e3f244SSam Leffler WRITE_REG(sc, SAFE_HI_CFG, SAFE_HI_CFG_LEVEL); 1958b7e3f244SSam Leffler WRITE_REG(sc, SAFE_HI_DESC_CNT, 1); 1959b7e3f244SSam Leffler WRITE_REG(sc, SAFE_HI_MASK, SAFE_INT_PE_DDONE | SAFE_INT_PE_ERROR); 1960b7e3f244SSam Leffler } 1961b7e3f244SSam Leffler 1962b7e3f244SSam Leffler /* 1963b7e3f244SSam Leffler * Init PCI registers 1964b7e3f244SSam Leffler */ 1965b7e3f244SSam Leffler static void 1966b7e3f244SSam Leffler safe_init_pciregs(device_t dev) 1967b7e3f244SSam Leffler { 1968b7e3f244SSam Leffler } 1969b7e3f244SSam Leffler 1970b7e3f244SSam Leffler /* 1971b7e3f244SSam Leffler * Clean up after a chip crash. 1972b7e3f244SSam Leffler * It is assumed that the caller in splimp() 1973b7e3f244SSam Leffler */ 1974b7e3f244SSam Leffler static void 1975b7e3f244SSam Leffler safe_cleanchip(struct safe_softc *sc) 1976b7e3f244SSam Leffler { 1977b7e3f244SSam Leffler 1978b7e3f244SSam Leffler if (sc->sc_nqchip != 0) { 1979b7e3f244SSam Leffler struct safe_ringentry *re = sc->sc_back; 1980b7e3f244SSam Leffler 1981b7e3f244SSam Leffler while (re != sc->sc_front) { 1982b7e3f244SSam Leffler if (re->re_desc.d_csr != 0) 1983b7e3f244SSam Leffler safe_free_entry(sc, re); 1984b7e3f244SSam Leffler if (++re == sc->sc_ringtop) 1985b7e3f244SSam Leffler re = sc->sc_ring; 1986b7e3f244SSam Leffler } 1987b7e3f244SSam Leffler sc->sc_back = re; 1988b7e3f244SSam Leffler sc->sc_nqchip = 0; 1989b7e3f244SSam Leffler } 1990b7e3f244SSam Leffler } 1991b7e3f244SSam Leffler 1992b7e3f244SSam Leffler /* 1993b7e3f244SSam Leffler * free a safe_q 1994b7e3f244SSam Leffler * It is assumed that the caller is within splimp(). 1995b7e3f244SSam Leffler */ 1996b7e3f244SSam Leffler static int 1997b7e3f244SSam Leffler safe_free_entry(struct safe_softc *sc, struct safe_ringentry *re) 1998b7e3f244SSam Leffler { 1999b7e3f244SSam Leffler struct cryptop *crp; 2000b7e3f244SSam Leffler 2001b7e3f244SSam Leffler /* 2002b7e3f244SSam Leffler * Free header MCR 2003b7e3f244SSam Leffler */ 2004b7e3f244SSam Leffler if ((re->re_dst_m != NULL) && (re->re_src_m != re->re_dst_m)) 2005b7e3f244SSam Leffler m_freem(re->re_dst_m); 2006b7e3f244SSam Leffler 2007b7e3f244SSam Leffler crp = (struct cryptop *)re->re_crp; 2008b7e3f244SSam Leffler 2009b7e3f244SSam Leffler re->re_desc.d_csr = 0; 2010b7e3f244SSam Leffler 2011b7e3f244SSam Leffler crp->crp_etype = EFAULT; 2012b7e3f244SSam Leffler crypto_done(crp); 2013b7e3f244SSam Leffler return(0); 2014b7e3f244SSam Leffler } 2015b7e3f244SSam Leffler 2016b7e3f244SSam Leffler /* 2017b7e3f244SSam Leffler * Routine to reset the chip and clean up. 2018b7e3f244SSam Leffler * It is assumed that the caller is in splimp() 2019b7e3f244SSam Leffler */ 2020b7e3f244SSam Leffler static void 2021b7e3f244SSam Leffler safe_totalreset(struct safe_softc *sc) 2022b7e3f244SSam Leffler { 2023b7e3f244SSam Leffler safe_reset_board(sc); 2024b7e3f244SSam Leffler safe_init_board(sc); 2025b7e3f244SSam Leffler safe_cleanchip(sc); 2026b7e3f244SSam Leffler } 2027b7e3f244SSam Leffler 2028b7e3f244SSam Leffler /* 2029b7e3f244SSam Leffler * Is the operand suitable aligned for direct DMA. Each 2030b7e3f244SSam Leffler * segment must be aligned on a 32-bit boundary and all 2031b7e3f244SSam Leffler * but the last segment must be a multiple of 4 bytes. 2032b7e3f244SSam Leffler */ 2033b7e3f244SSam Leffler static int 2034b7e3f244SSam Leffler safe_dmamap_aligned(const struct safe_operand *op) 2035b7e3f244SSam Leffler { 2036b7e3f244SSam Leffler int i; 2037b7e3f244SSam Leffler 2038b7e3f244SSam Leffler for (i = 0; i < op->nsegs; i++) { 2039b7e3f244SSam Leffler if (op->segs[i].ds_addr & 3) 2040b7e3f244SSam Leffler return (0); 2041b7e3f244SSam Leffler if (i != (op->nsegs - 1) && (op->segs[i].ds_len & 3)) 2042b7e3f244SSam Leffler return (0); 2043b7e3f244SSam Leffler } 2044b7e3f244SSam Leffler return (1); 2045b7e3f244SSam Leffler } 2046b7e3f244SSam Leffler 2047b7e3f244SSam Leffler /* 2048b7e3f244SSam Leffler * Is the operand suitable for direct DMA as the destination 2049b7e3f244SSam Leffler * of an operation. The hardware requires that each ``particle'' 2050b7e3f244SSam Leffler * but the last in an operation result have the same size. We 2051b7e3f244SSam Leffler * fix that size at SAFE_MAX_DSIZE bytes. This routine returns 2052b7e3f244SSam Leffler * 0 if some segment is not a multiple of of this size, 1 if all 2053b7e3f244SSam Leffler * segments are exactly this size, or 2 if segments are at worst 2054b7e3f244SSam Leffler * a multple of this size. 2055b7e3f244SSam Leffler */ 2056b7e3f244SSam Leffler static int 2057b7e3f244SSam Leffler safe_dmamap_uniform(const struct safe_operand *op) 2058b7e3f244SSam Leffler { 2059b7e3f244SSam Leffler int result = 1; 2060b7e3f244SSam Leffler 2061b7e3f244SSam Leffler if (op->nsegs > 0) { 2062b7e3f244SSam Leffler int i; 2063b7e3f244SSam Leffler 2064900017e8SSam Leffler for (i = 0; i < op->nsegs-1; i++) { 2065b7e3f244SSam Leffler if (op->segs[i].ds_len % SAFE_MAX_DSIZE) 2066b7e3f244SSam Leffler return (0); 2067b7e3f244SSam Leffler if (op->segs[i].ds_len != SAFE_MAX_DSIZE) 2068b7e3f244SSam Leffler result = 2; 2069b7e3f244SSam Leffler } 2070900017e8SSam Leffler } 2071b7e3f244SSam Leffler return (result); 2072b7e3f244SSam Leffler } 2073b7e3f244SSam Leffler 2074b7e3f244SSam Leffler #ifdef SAFE_DEBUG 2075b7e3f244SSam Leffler static void 2076b7e3f244SSam Leffler safe_dump_dmastatus(struct safe_softc *sc, const char *tag) 2077b7e3f244SSam Leffler { 2078b7e3f244SSam Leffler printf("%s: ENDIAN 0x%x SRC 0x%x DST 0x%x STAT 0x%x\n" 2079b7e3f244SSam Leffler , tag 2080b7e3f244SSam Leffler , READ_REG(sc, SAFE_DMA_ENDIAN) 2081b7e3f244SSam Leffler , READ_REG(sc, SAFE_DMA_SRCADDR) 2082b7e3f244SSam Leffler , READ_REG(sc, SAFE_DMA_DSTADDR) 2083b7e3f244SSam Leffler , READ_REG(sc, SAFE_DMA_STAT) 2084b7e3f244SSam Leffler ); 2085b7e3f244SSam Leffler } 2086b7e3f244SSam Leffler 2087b7e3f244SSam Leffler static void 2088b7e3f244SSam Leffler safe_dump_intrstate(struct safe_softc *sc, const char *tag) 2089b7e3f244SSam Leffler { 2090b7e3f244SSam Leffler printf("%s: HI_CFG 0x%x HI_MASK 0x%x HI_DESC_CNT 0x%x HU_STAT 0x%x HM_STAT 0x%x\n" 2091b7e3f244SSam Leffler , tag 2092b7e3f244SSam Leffler , READ_REG(sc, SAFE_HI_CFG) 2093b7e3f244SSam Leffler , READ_REG(sc, SAFE_HI_MASK) 2094b7e3f244SSam Leffler , READ_REG(sc, SAFE_HI_DESC_CNT) 2095b7e3f244SSam Leffler , READ_REG(sc, SAFE_HU_STAT) 2096b7e3f244SSam Leffler , READ_REG(sc, SAFE_HM_STAT) 2097b7e3f244SSam Leffler ); 2098b7e3f244SSam Leffler } 2099b7e3f244SSam Leffler 2100b7e3f244SSam Leffler static void 2101b7e3f244SSam Leffler safe_dump_ringstate(struct safe_softc *sc, const char *tag) 2102b7e3f244SSam Leffler { 2103b7e3f244SSam Leffler u_int32_t estat = READ_REG(sc, SAFE_PE_ERNGSTAT); 2104b7e3f244SSam Leffler 2105b7e3f244SSam Leffler /* NB: assume caller has lock on ring */ 2106668329e9SPeter Wemm printf("%s: ERNGSTAT %x (next %u) back %lu front %lu\n", 2107b7e3f244SSam Leffler tag, 2108b7e3f244SSam Leffler estat, (estat >> SAFE_PE_ERNGSTAT_NEXT_S), 2109668329e9SPeter Wemm (unsigned long)(sc->sc_back - sc->sc_ring), 2110668329e9SPeter Wemm (unsigned long)(sc->sc_front - sc->sc_ring)); 2111b7e3f244SSam Leffler } 2112b7e3f244SSam Leffler 2113b7e3f244SSam Leffler static void 2114b7e3f244SSam Leffler safe_dump_request(struct safe_softc *sc, const char* tag, struct safe_ringentry *re) 2115b7e3f244SSam Leffler { 2116b7e3f244SSam Leffler int ix, nsegs; 2117b7e3f244SSam Leffler 2118b7e3f244SSam Leffler ix = re - sc->sc_ring; 2119b7e3f244SSam Leffler printf("%s: %p (%u): csr %x src %x dst %x sa %x len %x\n" 2120b7e3f244SSam Leffler , tag 2121b7e3f244SSam Leffler , re, ix 2122b7e3f244SSam Leffler , re->re_desc.d_csr 2123b7e3f244SSam Leffler , re->re_desc.d_src 2124b7e3f244SSam Leffler , re->re_desc.d_dst 2125b7e3f244SSam Leffler , re->re_desc.d_sa 2126b7e3f244SSam Leffler , re->re_desc.d_len 2127b7e3f244SSam Leffler ); 2128b7e3f244SSam Leffler if (re->re_src.nsegs > 1) { 2129b7e3f244SSam Leffler ix = (re->re_desc.d_src - sc->sc_spalloc.dma_paddr) / 2130b7e3f244SSam Leffler sizeof(struct safe_pdesc); 2131b7e3f244SSam Leffler for (nsegs = re->re_src.nsegs; nsegs; nsegs--) { 2132b7e3f244SSam Leffler printf(" spd[%u] %p: %p size %u flags %x" 2133b7e3f244SSam Leffler , ix, &sc->sc_spring[ix] 2134668329e9SPeter Wemm , (caddr_t)(uintptr_t) sc->sc_spring[ix].pd_addr 2135b7e3f244SSam Leffler , sc->sc_spring[ix].pd_size 2136b7e3f244SSam Leffler , sc->sc_spring[ix].pd_flags 2137b7e3f244SSam Leffler ); 2138b7e3f244SSam Leffler if (sc->sc_spring[ix].pd_size == 0) 2139b7e3f244SSam Leffler printf(" (zero!)"); 2140b7e3f244SSam Leffler printf("\n"); 2141b7e3f244SSam Leffler if (++ix == SAFE_TOTAL_SPART) 2142b7e3f244SSam Leffler ix = 0; 2143b7e3f244SSam Leffler } 2144b7e3f244SSam Leffler } 2145b7e3f244SSam Leffler if (re->re_dst.nsegs > 1) { 2146b7e3f244SSam Leffler ix = (re->re_desc.d_dst - sc->sc_dpalloc.dma_paddr) / 2147b7e3f244SSam Leffler sizeof(struct safe_pdesc); 2148b7e3f244SSam Leffler for (nsegs = re->re_dst.nsegs; nsegs; nsegs--) { 2149b7e3f244SSam Leffler printf(" dpd[%u] %p: %p flags %x\n" 2150b7e3f244SSam Leffler , ix, &sc->sc_dpring[ix] 2151668329e9SPeter Wemm , (caddr_t)(uintptr_t) sc->sc_dpring[ix].pd_addr 2152b7e3f244SSam Leffler , sc->sc_dpring[ix].pd_flags 2153b7e3f244SSam Leffler ); 2154b7e3f244SSam Leffler if (++ix == SAFE_TOTAL_DPART) 2155b7e3f244SSam Leffler ix = 0; 2156b7e3f244SSam Leffler } 2157b7e3f244SSam Leffler } 2158b7e3f244SSam Leffler printf("sa: cmd0 %08x cmd1 %08x staterec %x\n", 2159b7e3f244SSam Leffler re->re_sa.sa_cmd0, re->re_sa.sa_cmd1, re->re_sa.sa_staterec); 2160b7e3f244SSam Leffler printf("sa: key %x %x %x %x %x %x %x %x\n" 2161b7e3f244SSam Leffler , re->re_sa.sa_key[0] 2162b7e3f244SSam Leffler , re->re_sa.sa_key[1] 2163b7e3f244SSam Leffler , re->re_sa.sa_key[2] 2164b7e3f244SSam Leffler , re->re_sa.sa_key[3] 2165b7e3f244SSam Leffler , re->re_sa.sa_key[4] 2166b7e3f244SSam Leffler , re->re_sa.sa_key[5] 2167b7e3f244SSam Leffler , re->re_sa.sa_key[6] 2168b7e3f244SSam Leffler , re->re_sa.sa_key[7] 2169b7e3f244SSam Leffler ); 2170b7e3f244SSam Leffler printf("sa: indigest %x %x %x %x %x\n" 2171b7e3f244SSam Leffler , re->re_sa.sa_indigest[0] 2172b7e3f244SSam Leffler , re->re_sa.sa_indigest[1] 2173b7e3f244SSam Leffler , re->re_sa.sa_indigest[2] 2174b7e3f244SSam Leffler , re->re_sa.sa_indigest[3] 2175b7e3f244SSam Leffler , re->re_sa.sa_indigest[4] 2176b7e3f244SSam Leffler ); 2177b7e3f244SSam Leffler printf("sa: outdigest %x %x %x %x %x\n" 2178b7e3f244SSam Leffler , re->re_sa.sa_outdigest[0] 2179b7e3f244SSam Leffler , re->re_sa.sa_outdigest[1] 2180b7e3f244SSam Leffler , re->re_sa.sa_outdigest[2] 2181b7e3f244SSam Leffler , re->re_sa.sa_outdigest[3] 2182b7e3f244SSam Leffler , re->re_sa.sa_outdigest[4] 2183b7e3f244SSam Leffler ); 2184b7e3f244SSam Leffler printf("sr: iv %x %x %x %x\n" 2185b7e3f244SSam Leffler , re->re_sastate.sa_saved_iv[0] 2186b7e3f244SSam Leffler , re->re_sastate.sa_saved_iv[1] 2187b7e3f244SSam Leffler , re->re_sastate.sa_saved_iv[2] 2188b7e3f244SSam Leffler , re->re_sastate.sa_saved_iv[3] 2189b7e3f244SSam Leffler ); 2190b7e3f244SSam Leffler printf("sr: hashbc %u indigest %x %x %x %x %x\n" 2191b7e3f244SSam Leffler , re->re_sastate.sa_saved_hashbc 2192b7e3f244SSam Leffler , re->re_sastate.sa_saved_indigest[0] 2193b7e3f244SSam Leffler , re->re_sastate.sa_saved_indigest[1] 2194b7e3f244SSam Leffler , re->re_sastate.sa_saved_indigest[2] 2195b7e3f244SSam Leffler , re->re_sastate.sa_saved_indigest[3] 2196b7e3f244SSam Leffler , re->re_sastate.sa_saved_indigest[4] 2197b7e3f244SSam Leffler ); 2198b7e3f244SSam Leffler } 2199b7e3f244SSam Leffler 2200b7e3f244SSam Leffler static void 2201b7e3f244SSam Leffler safe_dump_ring(struct safe_softc *sc, const char *tag) 2202b7e3f244SSam Leffler { 2203b7e3f244SSam Leffler mtx_lock(&sc->sc_ringmtx); 2204b7e3f244SSam Leffler printf("\nSafeNet Ring State:\n"); 2205b7e3f244SSam Leffler safe_dump_intrstate(sc, tag); 2206b7e3f244SSam Leffler safe_dump_dmastatus(sc, tag); 2207b7e3f244SSam Leffler safe_dump_ringstate(sc, tag); 2208b7e3f244SSam Leffler if (sc->sc_nqchip) { 2209b7e3f244SSam Leffler struct safe_ringentry *re = sc->sc_back; 2210b7e3f244SSam Leffler do { 2211b7e3f244SSam Leffler safe_dump_request(sc, tag, re); 2212b7e3f244SSam Leffler if (++re == sc->sc_ringtop) 2213b7e3f244SSam Leffler re = sc->sc_ring; 2214b7e3f244SSam Leffler } while (re != sc->sc_front); 2215b7e3f244SSam Leffler } 2216b7e3f244SSam Leffler mtx_unlock(&sc->sc_ringmtx); 2217b7e3f244SSam Leffler } 2218b7e3f244SSam Leffler 2219b7e3f244SSam Leffler static int 2220b7e3f244SSam Leffler sysctl_hw_safe_dump(SYSCTL_HANDLER_ARGS) 2221b7e3f244SSam Leffler { 2222b7e3f244SSam Leffler char dmode[64]; 2223b7e3f244SSam Leffler int error; 2224b7e3f244SSam Leffler 2225b7e3f244SSam Leffler strncpy(dmode, "", sizeof(dmode) - 1); 2226b7e3f244SSam Leffler dmode[sizeof(dmode) - 1] = '\0'; 2227b7e3f244SSam Leffler error = sysctl_handle_string(oidp, &dmode[0], sizeof(dmode), req); 2228b7e3f244SSam Leffler 2229b7e3f244SSam Leffler if (error == 0 && req->newptr != NULL) { 2230b7e3f244SSam Leffler struct safe_softc *sc = safec; 2231b7e3f244SSam Leffler 2232b7e3f244SSam Leffler if (!sc) 2233b7e3f244SSam Leffler return EINVAL; 2234b7e3f244SSam Leffler if (strncmp(dmode, "dma", 3) == 0) 2235b7e3f244SSam Leffler safe_dump_dmastatus(sc, "safe0"); 2236b7e3f244SSam Leffler else if (strncmp(dmode, "int", 3) == 0) 2237b7e3f244SSam Leffler safe_dump_intrstate(sc, "safe0"); 2238b7e3f244SSam Leffler else if (strncmp(dmode, "ring", 4) == 0) 2239b7e3f244SSam Leffler safe_dump_ring(sc, "safe0"); 2240b7e3f244SSam Leffler else 2241b7e3f244SSam Leffler return EINVAL; 2242b7e3f244SSam Leffler } 2243b7e3f244SSam Leffler return error; 2244b7e3f244SSam Leffler } 2245b7e3f244SSam Leffler SYSCTL_PROC(_hw_safe, OID_AUTO, dump, CTLTYPE_STRING | CTLFLAG_RW, 2246b7e3f244SSam Leffler 0, 0, sysctl_hw_safe_dump, "A", "Dump driver state"); 2247b7e3f244SSam Leffler #endif /* SAFE_DEBUG */ 2248