1*7453645fSAndriy Voskoboinyk /*-
2*7453645fSAndriy Voskoboinyk * Copyright (c) 2016 Andriy Voskoboinyk <avos@FreeBSD.org>
3*7453645fSAndriy Voskoboinyk * All rights reserved.
4*7453645fSAndriy Voskoboinyk *
5*7453645fSAndriy Voskoboinyk * Redistribution and use in source and binary forms, with or without
6*7453645fSAndriy Voskoboinyk * modification, are permitted provided that the following conditions
7*7453645fSAndriy Voskoboinyk * are met:
8*7453645fSAndriy Voskoboinyk * 1. Redistributions of source code must retain the above copyright
9*7453645fSAndriy Voskoboinyk * notice, this list of conditions and the following disclaimer.
10*7453645fSAndriy Voskoboinyk * 2. Redistributions in binary form must reproduce the above copyright
11*7453645fSAndriy Voskoboinyk * notice, this list of conditions and the following disclaimer in the
12*7453645fSAndriy Voskoboinyk * documentation and/or other materials provided with the distribution.
13*7453645fSAndriy Voskoboinyk *
14*7453645fSAndriy Voskoboinyk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15*7453645fSAndriy Voskoboinyk * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16*7453645fSAndriy Voskoboinyk * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17*7453645fSAndriy Voskoboinyk * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18*7453645fSAndriy Voskoboinyk * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19*7453645fSAndriy Voskoboinyk * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20*7453645fSAndriy Voskoboinyk * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21*7453645fSAndriy Voskoboinyk * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22*7453645fSAndriy Voskoboinyk * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23*7453645fSAndriy Voskoboinyk * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24*7453645fSAndriy Voskoboinyk * SUCH DAMAGE.
25*7453645fSAndriy Voskoboinyk */
26*7453645fSAndriy Voskoboinyk
27*7453645fSAndriy Voskoboinyk #include <sys/cdefs.h>
28*7453645fSAndriy Voskoboinyk #include "opt_wlan.h"
29*7453645fSAndriy Voskoboinyk
30*7453645fSAndriy Voskoboinyk #include <sys/param.h>
31*7453645fSAndriy Voskoboinyk #include <sys/lock.h>
32*7453645fSAndriy Voskoboinyk #include <sys/mutex.h>
33*7453645fSAndriy Voskoboinyk #include <sys/mbuf.h>
34*7453645fSAndriy Voskoboinyk #include <sys/kernel.h>
35*7453645fSAndriy Voskoboinyk #include <sys/socket.h>
36*7453645fSAndriy Voskoboinyk #include <sys/systm.h>
37*7453645fSAndriy Voskoboinyk #include <sys/malloc.h>
38*7453645fSAndriy Voskoboinyk #include <sys/queue.h>
39*7453645fSAndriy Voskoboinyk #include <sys/taskqueue.h>
40*7453645fSAndriy Voskoboinyk #include <sys/bus.h>
41*7453645fSAndriy Voskoboinyk #include <sys/endian.h>
42*7453645fSAndriy Voskoboinyk #include <sys/linker.h>
43*7453645fSAndriy Voskoboinyk
44*7453645fSAndriy Voskoboinyk #include <net/if.h>
45*7453645fSAndriy Voskoboinyk #include <net/ethernet.h>
46*7453645fSAndriy Voskoboinyk #include <net/if_media.h>
47*7453645fSAndriy Voskoboinyk
48*7453645fSAndriy Voskoboinyk #include <net80211/ieee80211_var.h>
49*7453645fSAndriy Voskoboinyk #include <net80211/ieee80211_radiotap.h>
50*7453645fSAndriy Voskoboinyk
51*7453645fSAndriy Voskoboinyk #include <dev/rtwn/if_rtwnreg.h>
52*7453645fSAndriy Voskoboinyk #include <dev/rtwn/if_rtwnvar.h>
53*7453645fSAndriy Voskoboinyk
54*7453645fSAndriy Voskoboinyk #include <dev/rtwn/if_rtwn_debug.h>
55*7453645fSAndriy Voskoboinyk
56*7453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8192c/r92c.h>
57*7453645fSAndriy Voskoboinyk
58*7453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8812a/r12a.h>
59*7453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8812a/r12a_priv.h>
60*7453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8812a/r12a_reg.h>
61*7453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8812a/r12a_var.h>
62*7453645fSAndriy Voskoboinyk
63*7453645fSAndriy Voskoboinyk int
r12a_check_condition(struct rtwn_softc * sc,const uint8_t cond[])64*7453645fSAndriy Voskoboinyk r12a_check_condition(struct rtwn_softc *sc, const uint8_t cond[])
65*7453645fSAndriy Voskoboinyk {
66*7453645fSAndriy Voskoboinyk struct r12a_softc *rs = sc->sc_priv;
67*7453645fSAndriy Voskoboinyk uint8_t mask[4];
68*7453645fSAndriy Voskoboinyk int i, j, nmasks;
69*7453645fSAndriy Voskoboinyk
70*7453645fSAndriy Voskoboinyk RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
71*7453645fSAndriy Voskoboinyk "%s: condition byte 0: %02X; ext PA/LNA: %d/%d (2 GHz), "
72*7453645fSAndriy Voskoboinyk "%d/%d (5 GHz)\n", __func__, cond[0], rs->ext_pa_2g,
73*7453645fSAndriy Voskoboinyk rs->ext_lna_2g, rs->ext_pa_5g, rs->ext_lna_5g);
74*7453645fSAndriy Voskoboinyk
75*7453645fSAndriy Voskoboinyk if (cond[0] == 0)
76*7453645fSAndriy Voskoboinyk return (1);
77*7453645fSAndriy Voskoboinyk
78*7453645fSAndriy Voskoboinyk if (!rs->ext_pa_2g && !rs->ext_lna_2g &&
79*7453645fSAndriy Voskoboinyk !rs->ext_pa_5g && !rs->ext_lna_5g)
80*7453645fSAndriy Voskoboinyk return (0);
81*7453645fSAndriy Voskoboinyk
82*7453645fSAndriy Voskoboinyk nmasks = 0;
83*7453645fSAndriy Voskoboinyk if (rs->ext_pa_2g) {
84*7453645fSAndriy Voskoboinyk mask[nmasks] = R12A_COND_GPA;
85*7453645fSAndriy Voskoboinyk mask[nmasks] |= R12A_COND_TYPE(rs->type_pa_2g);
86*7453645fSAndriy Voskoboinyk nmasks++;
87*7453645fSAndriy Voskoboinyk }
88*7453645fSAndriy Voskoboinyk if (rs->ext_pa_5g) {
89*7453645fSAndriy Voskoboinyk mask[nmasks] = R12A_COND_APA;
90*7453645fSAndriy Voskoboinyk mask[nmasks] |= R12A_COND_TYPE(rs->type_pa_5g);
91*7453645fSAndriy Voskoboinyk nmasks++;
92*7453645fSAndriy Voskoboinyk }
93*7453645fSAndriy Voskoboinyk if (rs->ext_lna_2g) {
94*7453645fSAndriy Voskoboinyk mask[nmasks] = R12A_COND_GLNA;
95*7453645fSAndriy Voskoboinyk mask[nmasks] |= R12A_COND_TYPE(rs->type_lna_2g);
96*7453645fSAndriy Voskoboinyk nmasks++;
97*7453645fSAndriy Voskoboinyk }
98*7453645fSAndriy Voskoboinyk if (rs->ext_lna_5g) {
99*7453645fSAndriy Voskoboinyk mask[nmasks] = R12A_COND_ALNA;
100*7453645fSAndriy Voskoboinyk mask[nmasks] |= R12A_COND_TYPE(rs->type_lna_5g);
101*7453645fSAndriy Voskoboinyk nmasks++;
102*7453645fSAndriy Voskoboinyk }
103*7453645fSAndriy Voskoboinyk
104*7453645fSAndriy Voskoboinyk for (i = 0; i < RTWN_MAX_CONDITIONS && cond[i] != 0; i++)
105*7453645fSAndriy Voskoboinyk for (j = 0; j < nmasks; j++)
106*7453645fSAndriy Voskoboinyk if ((cond[i] & mask[j]) == mask[j])
107*7453645fSAndriy Voskoboinyk return (1);
108*7453645fSAndriy Voskoboinyk
109*7453645fSAndriy Voskoboinyk return (0);
110*7453645fSAndriy Voskoboinyk }
111*7453645fSAndriy Voskoboinyk
112*7453645fSAndriy Voskoboinyk int
r12a_set_page_size(struct rtwn_softc * sc)113*7453645fSAndriy Voskoboinyk r12a_set_page_size(struct rtwn_softc *sc)
114*7453645fSAndriy Voskoboinyk {
115*7453645fSAndriy Voskoboinyk return (rtwn_setbits_1(sc, R92C_PBP, R92C_PBP_PSTX_M,
116*7453645fSAndriy Voskoboinyk R92C_PBP_512 << R92C_PBP_PSTX_S) == 0);
117*7453645fSAndriy Voskoboinyk }
118*7453645fSAndriy Voskoboinyk
119*7453645fSAndriy Voskoboinyk void
r12a_init_edca(struct rtwn_softc * sc)120*7453645fSAndriy Voskoboinyk r12a_init_edca(struct rtwn_softc *sc)
121*7453645fSAndriy Voskoboinyk {
122*7453645fSAndriy Voskoboinyk r92c_init_edca(sc);
123*7453645fSAndriy Voskoboinyk
124*7453645fSAndriy Voskoboinyk /* 80 MHz clock */
125*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_USTIME_TSF, 0x50);
126*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_USTIME_EDCA, 0x50);
127*7453645fSAndriy Voskoboinyk }
128*7453645fSAndriy Voskoboinyk
129*7453645fSAndriy Voskoboinyk void
r12a_init_bb(struct rtwn_softc * sc)130*7453645fSAndriy Voskoboinyk r12a_init_bb(struct rtwn_softc *sc)
131*7453645fSAndriy Voskoboinyk {
132*7453645fSAndriy Voskoboinyk int i, j;
133*7453645fSAndriy Voskoboinyk
134*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_FUNC_EN, 0, R92C_SYS_FUNC_EN_USBA);
135*7453645fSAndriy Voskoboinyk
136*7453645fSAndriy Voskoboinyk /* Enable BB and RF. */
137*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_FUNC_EN, 0,
138*7453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST);
139*7453645fSAndriy Voskoboinyk
140*7453645fSAndriy Voskoboinyk /* PathA RF Power On. */
141*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_RF_CTRL,
142*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
143*7453645fSAndriy Voskoboinyk
144*7453645fSAndriy Voskoboinyk /* PathB RF Power On. */
145*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_RF_B_CTRL,
146*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
147*7453645fSAndriy Voskoboinyk
148*7453645fSAndriy Voskoboinyk /* Write BB initialization values. */
149*7453645fSAndriy Voskoboinyk for (i = 0; i < sc->bb_size; i++) {
150*7453645fSAndriy Voskoboinyk const struct rtwn_bb_prog *bb_prog = &sc->bb_prog[i];
151*7453645fSAndriy Voskoboinyk
152*7453645fSAndriy Voskoboinyk while (!rtwn_check_condition(sc, bb_prog->cond)) {
153*7453645fSAndriy Voskoboinyk KASSERT(bb_prog->next != NULL,
154*7453645fSAndriy Voskoboinyk ("%s: wrong condition value (i %d)\n",
155*7453645fSAndriy Voskoboinyk __func__, i));
156*7453645fSAndriy Voskoboinyk bb_prog = bb_prog->next;
157*7453645fSAndriy Voskoboinyk }
158*7453645fSAndriy Voskoboinyk
159*7453645fSAndriy Voskoboinyk for (j = 0; j < bb_prog->count; j++) {
160*7453645fSAndriy Voskoboinyk RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
161*7453645fSAndriy Voskoboinyk "BB: reg 0x%03x, val 0x%08x\n",
162*7453645fSAndriy Voskoboinyk bb_prog->reg[j], bb_prog->val[j]);
163*7453645fSAndriy Voskoboinyk
164*7453645fSAndriy Voskoboinyk rtwn_bb_write(sc, bb_prog->reg[j], bb_prog->val[j]);
165*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 1);
166*7453645fSAndriy Voskoboinyk }
167*7453645fSAndriy Voskoboinyk }
168*7453645fSAndriy Voskoboinyk
169*7453645fSAndriy Voskoboinyk /* XXX meshpoint mode? */
170*7453645fSAndriy Voskoboinyk
171*7453645fSAndriy Voskoboinyk /* Write AGC values. */
172*7453645fSAndriy Voskoboinyk for (i = 0; i < sc->agc_size; i++) {
173*7453645fSAndriy Voskoboinyk const struct rtwn_agc_prog *agc_prog = &sc->agc_prog[i];
174*7453645fSAndriy Voskoboinyk
175*7453645fSAndriy Voskoboinyk while (!rtwn_check_condition(sc, agc_prog->cond)) {
176*7453645fSAndriy Voskoboinyk KASSERT(agc_prog->next != NULL,
177*7453645fSAndriy Voskoboinyk ("%s: wrong condition value (2) (i %d)\n",
178*7453645fSAndriy Voskoboinyk __func__, i));
179*7453645fSAndriy Voskoboinyk agc_prog = agc_prog->next;
180*7453645fSAndriy Voskoboinyk }
181*7453645fSAndriy Voskoboinyk
182*7453645fSAndriy Voskoboinyk for (j = 0; j < agc_prog->count; j++) {
183*7453645fSAndriy Voskoboinyk RTWN_DPRINTF(sc, RTWN_DEBUG_RESET,
184*7453645fSAndriy Voskoboinyk "AGC: val 0x%08x\n", agc_prog->val[j]);
185*7453645fSAndriy Voskoboinyk
186*7453645fSAndriy Voskoboinyk rtwn_bb_write(sc, 0x81c, agc_prog->val[j]);
187*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 1);
188*7453645fSAndriy Voskoboinyk }
189*7453645fSAndriy Voskoboinyk }
190*7453645fSAndriy Voskoboinyk
191*7453645fSAndriy Voskoboinyk for (i = 0; i < sc->nrxchains; i++) {
192*7453645fSAndriy Voskoboinyk rtwn_bb_write(sc, R12A_INITIAL_GAIN(i), 0x22);
193*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 1);
194*7453645fSAndriy Voskoboinyk rtwn_bb_write(sc, R12A_INITIAL_GAIN(i), 0x20);
195*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 1);
196*7453645fSAndriy Voskoboinyk }
197*7453645fSAndriy Voskoboinyk
198*7453645fSAndriy Voskoboinyk rtwn_r12a_crystalcap_write(sc);
199*7453645fSAndriy Voskoboinyk
200*7453645fSAndriy Voskoboinyk if (rtwn_bb_read(sc, R12A_CCK_RPT_FORMAT) & R12A_CCK_RPT_FORMAT_HIPWR)
201*7453645fSAndriy Voskoboinyk sc->sc_flags |= RTWN_FLAG_CCK_HIPWR;
202*7453645fSAndriy Voskoboinyk }
203*7453645fSAndriy Voskoboinyk
204*7453645fSAndriy Voskoboinyk void
r12a_init_rf(struct rtwn_softc * sc)205*7453645fSAndriy Voskoboinyk r12a_init_rf(struct rtwn_softc *sc)
206*7453645fSAndriy Voskoboinyk {
207*7453645fSAndriy Voskoboinyk int chain, i;
208*7453645fSAndriy Voskoboinyk
209*7453645fSAndriy Voskoboinyk for (chain = 0, i = 0; chain < sc->nrxchains; chain++, i++) {
210*7453645fSAndriy Voskoboinyk /* Write RF initialization values for this chain. */
211*7453645fSAndriy Voskoboinyk i += r92c_init_rf_chain(sc, &sc->rf_prog[i], chain);
212*7453645fSAndriy Voskoboinyk }
213*7453645fSAndriy Voskoboinyk }
214*7453645fSAndriy Voskoboinyk
215*7453645fSAndriy Voskoboinyk void
r12a_crystalcap_write(struct rtwn_softc * sc)216*7453645fSAndriy Voskoboinyk r12a_crystalcap_write(struct rtwn_softc *sc)
217*7453645fSAndriy Voskoboinyk {
218*7453645fSAndriy Voskoboinyk struct r12a_softc *rs = sc->sc_priv;
219*7453645fSAndriy Voskoboinyk uint32_t reg;
220*7453645fSAndriy Voskoboinyk uint8_t val;
221*7453645fSAndriy Voskoboinyk
222*7453645fSAndriy Voskoboinyk val = rs->crystalcap & 0x3f;
223*7453645fSAndriy Voskoboinyk reg = rtwn_bb_read(sc, R92C_MAC_PHY_CTRL);
224*7453645fSAndriy Voskoboinyk reg = RW(reg, R12A_MAC_PHY_CRYSTALCAP, val | (val << 6));
225*7453645fSAndriy Voskoboinyk rtwn_bb_write(sc, R92C_MAC_PHY_CTRL, reg);
226*7453645fSAndriy Voskoboinyk }
227*7453645fSAndriy Voskoboinyk
228*7453645fSAndriy Voskoboinyk static void
r12a_rf_init_workaround(struct rtwn_softc * sc)229*7453645fSAndriy Voskoboinyk r12a_rf_init_workaround(struct rtwn_softc *sc)
230*7453645fSAndriy Voskoboinyk {
231*7453645fSAndriy Voskoboinyk
232*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_RF_CTRL,
233*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_SDMRSTB);
234*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_RF_CTRL,
235*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB |
236*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_SDMRSTB);
237*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_RF_B_CTRL,
238*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_SDMRSTB);
239*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_RF_B_CTRL,
240*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB |
241*7453645fSAndriy Voskoboinyk R92C_RF_CTRL_SDMRSTB);
242*7453645fSAndriy Voskoboinyk }
243*7453645fSAndriy Voskoboinyk
244*7453645fSAndriy Voskoboinyk int
r12a_power_on(struct rtwn_softc * sc)245*7453645fSAndriy Voskoboinyk r12a_power_on(struct rtwn_softc *sc)
246*7453645fSAndriy Voskoboinyk {
247*7453645fSAndriy Voskoboinyk #define RTWN_CHK(res) do { \
248*7453645fSAndriy Voskoboinyk if (res != 0) \
249*7453645fSAndriy Voskoboinyk return (EIO); \
250*7453645fSAndriy Voskoboinyk } while(0)
251*7453645fSAndriy Voskoboinyk int ntries;
252*7453645fSAndriy Voskoboinyk
253*7453645fSAndriy Voskoboinyk r12a_rf_init_workaround(sc);
254*7453645fSAndriy Voskoboinyk
255*7453645fSAndriy Voskoboinyk /* Force PWM mode. */
256*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1(sc, R92C_SPS0_CTRL + 1, 0, 0x01));
257*7453645fSAndriy Voskoboinyk
258*7453645fSAndriy Voskoboinyk /* Turn off ZCD. */
259*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_2(sc, 0x014, 0x0180, 0));
260*7453645fSAndriy Voskoboinyk
261*7453645fSAndriy Voskoboinyk /* Enable LDO normal mode. */
262*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1(sc, R92C_LPLDO_CTRL, R92C_LPLDO_CTRL_SLEEP,
263*7453645fSAndriy Voskoboinyk 0));
264*7453645fSAndriy Voskoboinyk
265*7453645fSAndriy Voskoboinyk /* GPIO 0...7 input mode. */
266*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_1(sc, R92C_GPIO_IOSEL, 0));
267*7453645fSAndriy Voskoboinyk
268*7453645fSAndriy Voskoboinyk /* GPIO 11...8 input mode. */
269*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_1(sc, R92C_MAC_PINMUX_CFG, 0));
270*7453645fSAndriy Voskoboinyk
271*7453645fSAndriy Voskoboinyk /* Enable WL suspend. */
272*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_APS_FSMCO,
273*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_AFSM_HSUS, 0, 1));
274*7453645fSAndriy Voskoboinyk
275*7453645fSAndriy Voskoboinyk /* Enable 8051. */
276*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_SYS_FUNC_EN,
277*7453645fSAndriy Voskoboinyk 0, R92C_SYS_FUNC_EN_CPUEN, 1));
278*7453645fSAndriy Voskoboinyk
279*7453645fSAndriy Voskoboinyk /* Disable SW LPS. */
280*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_APS_FSMCO,
281*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APFM_RSM, 0, 1));
282*7453645fSAndriy Voskoboinyk
283*7453645fSAndriy Voskoboinyk /* Wait for power ready bit. */
284*7453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 5000; ntries++) {
285*7453645fSAndriy Voskoboinyk if (rtwn_read_4(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_SUS_HOST)
286*7453645fSAndriy Voskoboinyk break;
287*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 10);
288*7453645fSAndriy Voskoboinyk }
289*7453645fSAndriy Voskoboinyk if (ntries == 5000) {
290*7453645fSAndriy Voskoboinyk device_printf(sc->sc_dev,
291*7453645fSAndriy Voskoboinyk "timeout waiting for chip power up\n");
292*7453645fSAndriy Voskoboinyk return (ETIMEDOUT);
293*7453645fSAndriy Voskoboinyk }
294*7453645fSAndriy Voskoboinyk
295*7453645fSAndriy Voskoboinyk /* Disable WL suspend. */
296*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_APS_FSMCO,
297*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_AFSM_HSUS, 0, 1));
298*7453645fSAndriy Voskoboinyk
299*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_APS_FSMCO, 0,
300*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APFM_ONMAC, 1));
301*7453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 5000; ntries++) {
302*7453645fSAndriy Voskoboinyk if (!(rtwn_read_2(sc, R92C_APS_FSMCO) &
303*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APFM_ONMAC))
304*7453645fSAndriy Voskoboinyk break;
305*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 10);
306*7453645fSAndriy Voskoboinyk }
307*7453645fSAndriy Voskoboinyk if (ntries == 5000)
308*7453645fSAndriy Voskoboinyk return (ETIMEDOUT);
309*7453645fSAndriy Voskoboinyk
310*7453645fSAndriy Voskoboinyk /* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
311*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_2(sc, R92C_CR, 0x0000));
312*7453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_2(sc, R92C_CR, 0,
313*7453645fSAndriy Voskoboinyk R92C_CR_HCI_TXDMA_EN | R92C_CR_TXDMA_EN |
314*7453645fSAndriy Voskoboinyk R92C_CR_HCI_RXDMA_EN | R92C_CR_RXDMA_EN |
315*7453645fSAndriy Voskoboinyk R92C_CR_PROTOCOL_EN | R92C_CR_SCHEDULE_EN |
316*7453645fSAndriy Voskoboinyk ((sc->sc_hwcrypto != RTWN_CRYPTO_SW) ? R92C_CR_ENSEC : 0) |
317*7453645fSAndriy Voskoboinyk R92C_CR_CALTMR_EN));
318*7453645fSAndriy Voskoboinyk
319*7453645fSAndriy Voskoboinyk return (0);
320*7453645fSAndriy Voskoboinyk }
321*7453645fSAndriy Voskoboinyk
322*7453645fSAndriy Voskoboinyk void
r12a_power_off(struct rtwn_softc * sc)323*7453645fSAndriy Voskoboinyk r12a_power_off(struct rtwn_softc *sc)
324*7453645fSAndriy Voskoboinyk {
325*7453645fSAndriy Voskoboinyk struct r12a_softc *rs = sc->sc_priv;
326*7453645fSAndriy Voskoboinyk int error, ntries;
327*7453645fSAndriy Voskoboinyk
328*7453645fSAndriy Voskoboinyk /* Stop Rx. */
329*7453645fSAndriy Voskoboinyk error = rtwn_write_1(sc, R92C_CR, 0);
330*7453645fSAndriy Voskoboinyk if (error == ENXIO) /* hardware gone */
331*7453645fSAndriy Voskoboinyk return;
332*7453645fSAndriy Voskoboinyk
333*7453645fSAndriy Voskoboinyk /* Move card to Low Power state. */
334*7453645fSAndriy Voskoboinyk /* Block all Tx queues. */
335*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_TXPAUSE, R92C_TX_QUEUE_ALL);
336*7453645fSAndriy Voskoboinyk
337*7453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 10; ntries++) {
338*7453645fSAndriy Voskoboinyk /* Should be zero if no packet is transmitting. */
339*7453645fSAndriy Voskoboinyk if (rtwn_read_4(sc, R88E_SCH_TXCMD) == 0)
340*7453645fSAndriy Voskoboinyk break;
341*7453645fSAndriy Voskoboinyk
342*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 5000);
343*7453645fSAndriy Voskoboinyk }
344*7453645fSAndriy Voskoboinyk if (ntries == 10) {
345*7453645fSAndriy Voskoboinyk device_printf(sc->sc_dev, "%s: failed to block Tx queues\n",
346*7453645fSAndriy Voskoboinyk __func__);
347*7453645fSAndriy Voskoboinyk return;
348*7453645fSAndriy Voskoboinyk }
349*7453645fSAndriy Voskoboinyk
350*7453645fSAndriy Voskoboinyk /* Turn off 3-wire. */
351*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_HSSI_PARAM1(0), 0x04);
352*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_HSSI_PARAM1(1), 0x04);
353*7453645fSAndriy Voskoboinyk
354*7453645fSAndriy Voskoboinyk /* CCK and OFDM are disabled, and clock are gated. */
355*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_FUNC_EN, R92C_SYS_FUNC_EN_BBRSTB, 0);
356*7453645fSAndriy Voskoboinyk
357*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 1);
358*7453645fSAndriy Voskoboinyk
359*7453645fSAndriy Voskoboinyk /* Reset whole BB. */
360*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_FUNC_EN, R92C_SYS_FUNC_EN_BB_GLB_RST, 0);
361*7453645fSAndriy Voskoboinyk
362*7453645fSAndriy Voskoboinyk /* Reset MAC TRX. */
363*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_CR,
364*7453645fSAndriy Voskoboinyk R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN);
365*7453645fSAndriy Voskoboinyk
366*7453645fSAndriy Voskoboinyk /* check if removed later. (?) */
367*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_CR, R92C_CR_ENSEC, 0, 1);
368*7453645fSAndriy Voskoboinyk
369*7453645fSAndriy Voskoboinyk /* Respond TxOK to scheduler */
370*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_DUAL_TSF_RST, 0, R92C_DUAL_TSF_RST_TXOK);
371*7453645fSAndriy Voskoboinyk
372*7453645fSAndriy Voskoboinyk /* If firmware in ram code, do reset. */
373*7453645fSAndriy Voskoboinyk #ifndef RTWN_WITHOUT_UCODE
374*7453645fSAndriy Voskoboinyk if (rtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL)
375*7453645fSAndriy Voskoboinyk r12a_fw_reset(sc, RTWN_FW_RESET_SHUTDOWN);
376*7453645fSAndriy Voskoboinyk #endif
377*7453645fSAndriy Voskoboinyk
378*7453645fSAndriy Voskoboinyk /* Reset MCU. */
379*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_SYS_FUNC_EN, R92C_SYS_FUNC_EN_CPUEN,
380*7453645fSAndriy Voskoboinyk 0, 1);
381*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_MCUFWDL, 0);
382*7453645fSAndriy Voskoboinyk
383*7453645fSAndriy Voskoboinyk /* Move card to Disabled state. */
384*7453645fSAndriy Voskoboinyk /* Turn off 3-wire. */
385*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_HSSI_PARAM1(0), 0x04);
386*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R12A_HSSI_PARAM1(1), 0x04);
387*7453645fSAndriy Voskoboinyk
388*7453645fSAndriy Voskoboinyk /* Reset BB, close RF. */
389*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_FUNC_EN, R92C_SYS_FUNC_EN_BB_GLB_RST, 0);
390*7453645fSAndriy Voskoboinyk
391*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 1);
392*7453645fSAndriy Voskoboinyk
393*7453645fSAndriy Voskoboinyk /* SPS PWM mode. */
394*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_APS_FSMCO, 0xff,
395*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_SOP_RCK | R92C_APS_FSMCO_SOP_ABG, 3);
396*7453645fSAndriy Voskoboinyk
397*7453645fSAndriy Voskoboinyk /* ANA clock = 500k. */
398*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_CLKR, R92C_SYS_CLKR_ANA8M, 0);
399*7453645fSAndriy Voskoboinyk
400*7453645fSAndriy Voskoboinyk /* Turn off MAC by HW state machine */
401*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_APS_FSMCO, 0, R92C_APS_FSMCO_APFM_OFF,
402*7453645fSAndriy Voskoboinyk 1);
403*7453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 10; ntries++) {
404*7453645fSAndriy Voskoboinyk /* Wait until it will be disabled. */
405*7453645fSAndriy Voskoboinyk if ((rtwn_read_2(sc, R92C_APS_FSMCO) &
406*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APFM_OFF) == 0)
407*7453645fSAndriy Voskoboinyk break;
408*7453645fSAndriy Voskoboinyk
409*7453645fSAndriy Voskoboinyk rtwn_delay(sc, 5000);
410*7453645fSAndriy Voskoboinyk }
411*7453645fSAndriy Voskoboinyk if (ntries == 10) {
412*7453645fSAndriy Voskoboinyk device_printf(sc->sc_dev, "%s: could not turn off MAC\n",
413*7453645fSAndriy Voskoboinyk __func__);
414*7453645fSAndriy Voskoboinyk return;
415*7453645fSAndriy Voskoboinyk }
416*7453645fSAndriy Voskoboinyk
417*7453645fSAndriy Voskoboinyk /* Reset 8051. */
418*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_SYS_FUNC_EN, R92C_SYS_FUNC_EN_CPUEN,
419*7453645fSAndriy Voskoboinyk 0, 1);
420*7453645fSAndriy Voskoboinyk
421*7453645fSAndriy Voskoboinyk /* Fill the default value of host_CPU handshake field. */
422*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_MCUFWDL,
423*7453645fSAndriy Voskoboinyk R92C_MCUFWDL_EN | R92C_MCUFWDL_CHKSUM_RPT);
424*7453645fSAndriy Voskoboinyk
425*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_GPIO_IO_SEL, 0xf0, 0xc0);
426*7453645fSAndriy Voskoboinyk
427*7453645fSAndriy Voskoboinyk /* GPIO 11 input mode, 10...8 output mode. */
428*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_MAC_PINMUX_CFG, 0x07);
429*7453645fSAndriy Voskoboinyk
430*7453645fSAndriy Voskoboinyk /* GPIO 7...0, output = input */
431*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_GPIO_OUT, 0);
432*7453645fSAndriy Voskoboinyk
433*7453645fSAndriy Voskoboinyk /* GPIO 7...0 output mode. */
434*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_GPIO_IOSEL, 0xff);
435*7453645fSAndriy Voskoboinyk
436*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_GPIO_MOD, 0);
437*7453645fSAndriy Voskoboinyk
438*7453645fSAndriy Voskoboinyk /* Turn on ZCD. */
439*7453645fSAndriy Voskoboinyk rtwn_setbits_2(sc, 0x014, 0, 0x0180);
440*7453645fSAndriy Voskoboinyk
441*7453645fSAndriy Voskoboinyk /* Force PFM mode. */
442*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SPS0_CTRL + 1, 0x01, 0);
443*7453645fSAndriy Voskoboinyk
444*7453645fSAndriy Voskoboinyk /* LDO sleep mode. */
445*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_LPLDO_CTRL, 0, R92C_LPLDO_CTRL_SLEEP);
446*7453645fSAndriy Voskoboinyk
447*7453645fSAndriy Voskoboinyk /* ANA clock = 500k. */
448*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_SYS_CLKR, R92C_SYS_CLKR_ANA8M, 0);
449*7453645fSAndriy Voskoboinyk
450*7453645fSAndriy Voskoboinyk /* SOP option to disable BG/MB. */
451*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_APS_FSMCO, 0xff,
452*7453645fSAndriy Voskoboinyk R92C_APS_FSMCO_SOP_RCK, 3);
453*7453645fSAndriy Voskoboinyk
454*7453645fSAndriy Voskoboinyk /* Disable RFC_0. */
455*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_RF_CTRL, R92C_RF_CTRL_RSTB, 0);
456*7453645fSAndriy Voskoboinyk
457*7453645fSAndriy Voskoboinyk /* Disable RFC_1. */
458*7453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R12A_RF_B_CTRL, R92C_RF_CTRL_RSTB, 0);
459*7453645fSAndriy Voskoboinyk
460*7453645fSAndriy Voskoboinyk /* Enable WL suspend. */
461*7453645fSAndriy Voskoboinyk rtwn_setbits_1_shift(sc, R92C_APS_FSMCO, 0, R92C_APS_FSMCO_AFSM_HSUS,
462*7453645fSAndriy Voskoboinyk 1);
463*7453645fSAndriy Voskoboinyk
464*7453645fSAndriy Voskoboinyk rs->rs_flags &= ~R12A_IQK_RUNNING;
465*7453645fSAndriy Voskoboinyk }
466*7453645fSAndriy Voskoboinyk
467*7453645fSAndriy Voskoboinyk void
r12a_init_intr(struct rtwn_softc * sc)468*7453645fSAndriy Voskoboinyk r12a_init_intr(struct rtwn_softc *sc)
469*7453645fSAndriy Voskoboinyk {
470*7453645fSAndriy Voskoboinyk rtwn_write_4(sc, R88E_HIMR, 0);
471*7453645fSAndriy Voskoboinyk rtwn_write_4(sc, R88E_HIMRE, 0);
472*7453645fSAndriy Voskoboinyk }
473*7453645fSAndriy Voskoboinyk
474*7453645fSAndriy Voskoboinyk void
r12a_init_antsel(struct rtwn_softc * sc)475*7453645fSAndriy Voskoboinyk r12a_init_antsel(struct rtwn_softc *sc)
476*7453645fSAndriy Voskoboinyk {
477*7453645fSAndriy Voskoboinyk uint32_t reg;
478*7453645fSAndriy Voskoboinyk
479*7453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_LEDCFG2, 0x82);
480*7453645fSAndriy Voskoboinyk rtwn_bb_setbits(sc, R92C_FPGA0_RFPARAM(0), 0, 0x2000);
481*7453645fSAndriy Voskoboinyk reg = rtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(0));
482*7453645fSAndriy Voskoboinyk sc->sc_ant = MS(reg, R92C_FPGA0_RFIFACEOE0_ANT);
483*7453645fSAndriy Voskoboinyk }
484