17453645fSAndriy Voskoboinyk /* $OpenBSD: if_urtwn.c,v 1.16 2011/02/10 17:26:40 jakemsr Exp $ */
27453645fSAndriy Voskoboinyk
37453645fSAndriy Voskoboinyk /*-
47453645fSAndriy Voskoboinyk * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr>
57453645fSAndriy Voskoboinyk * Copyright (c) 2014 Kevin Lo <kevlo@FreeBSD.org>
67453645fSAndriy Voskoboinyk * Copyright (c) 2015-2016 Andriy Voskoboinyk <avos@FreeBSD.org>
77453645fSAndriy Voskoboinyk *
87453645fSAndriy Voskoboinyk * Permission to use, copy, modify, and distribute this software for any
97453645fSAndriy Voskoboinyk * purpose with or without fee is hereby granted, provided that the above
107453645fSAndriy Voskoboinyk * copyright notice and this permission notice appear in all copies.
117453645fSAndriy Voskoboinyk *
127453645fSAndriy Voskoboinyk * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
137453645fSAndriy Voskoboinyk * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
147453645fSAndriy Voskoboinyk * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
157453645fSAndriy Voskoboinyk * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
167453645fSAndriy Voskoboinyk * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
177453645fSAndriy Voskoboinyk * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
187453645fSAndriy Voskoboinyk * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
197453645fSAndriy Voskoboinyk */
207453645fSAndriy Voskoboinyk
217453645fSAndriy Voskoboinyk #include <sys/cdefs.h>
227453645fSAndriy Voskoboinyk #include "opt_wlan.h"
237453645fSAndriy Voskoboinyk
247453645fSAndriy Voskoboinyk #include <sys/param.h>
257453645fSAndriy Voskoboinyk #include <sys/lock.h>
267453645fSAndriy Voskoboinyk #include <sys/mutex.h>
277453645fSAndriy Voskoboinyk #include <sys/mbuf.h>
287453645fSAndriy Voskoboinyk #include <sys/kernel.h>
297453645fSAndriy Voskoboinyk #include <sys/socket.h>
307453645fSAndriy Voskoboinyk #include <sys/systm.h>
317453645fSAndriy Voskoboinyk #include <sys/malloc.h>
327453645fSAndriy Voskoboinyk #include <sys/queue.h>
337453645fSAndriy Voskoboinyk #include <sys/taskqueue.h>
347453645fSAndriy Voskoboinyk #include <sys/bus.h>
357453645fSAndriy Voskoboinyk #include <sys/endian.h>
367453645fSAndriy Voskoboinyk #include <sys/linker.h>
377453645fSAndriy Voskoboinyk
387453645fSAndriy Voskoboinyk #include <net/if.h>
397453645fSAndriy Voskoboinyk #include <net/ethernet.h>
407453645fSAndriy Voskoboinyk #include <net/if_media.h>
417453645fSAndriy Voskoboinyk
427453645fSAndriy Voskoboinyk #include <net80211/ieee80211_var.h>
437453645fSAndriy Voskoboinyk #include <net80211/ieee80211_radiotap.h>
447453645fSAndriy Voskoboinyk
457453645fSAndriy Voskoboinyk #include <dev/rtwn/if_rtwnreg.h>
467453645fSAndriy Voskoboinyk #include <dev/rtwn/if_rtwnvar.h>
477453645fSAndriy Voskoboinyk #include <dev/rtwn/if_rtwn_debug.h>
487453645fSAndriy Voskoboinyk
497453645fSAndriy Voskoboinyk #include <dev/rtwn/usb/rtwn_usb_var.h>
507453645fSAndriy Voskoboinyk
517453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8192c/r92c_var.h>
527453645fSAndriy Voskoboinyk
537453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8192c/usb/r92cu.h>
547453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8192c/usb/r92cu_reg.h>
557453645fSAndriy Voskoboinyk
567453645fSAndriy Voskoboinyk void
r92cu_init_bb(struct rtwn_softc * sc)577453645fSAndriy Voskoboinyk r92cu_init_bb(struct rtwn_softc *sc)
587453645fSAndriy Voskoboinyk {
597453645fSAndriy Voskoboinyk
607453645fSAndriy Voskoboinyk /* Enable BB and RF. */
617453645fSAndriy Voskoboinyk rtwn_setbits_2(sc, R92C_SYS_FUNC_EN, 0,
627453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
637453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_DIO_RF);
647453645fSAndriy Voskoboinyk
657453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_AFE_PLL_CTRL, 0xdb83);
667453645fSAndriy Voskoboinyk
677453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_RF_CTRL,
687453645fSAndriy Voskoboinyk R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
697453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SYS_FUNC_EN,
707453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
717453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
727453645fSAndriy Voskoboinyk
737453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
747453645fSAndriy Voskoboinyk rtwn_write_1(sc, 0x15, 0xe9);
757453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
767453645fSAndriy Voskoboinyk
777453645fSAndriy Voskoboinyk r92c_init_bb_common(sc);
787453645fSAndriy Voskoboinyk }
797453645fSAndriy Voskoboinyk
807453645fSAndriy Voskoboinyk int
r92cu_power_on(struct rtwn_softc * sc)817453645fSAndriy Voskoboinyk r92cu_power_on(struct rtwn_softc *sc)
827453645fSAndriy Voskoboinyk {
837453645fSAndriy Voskoboinyk #define RTWN_CHK(res) do { \
847453645fSAndriy Voskoboinyk if (res != 0) \
857453645fSAndriy Voskoboinyk return (EIO); \
867453645fSAndriy Voskoboinyk } while(0)
877453645fSAndriy Voskoboinyk uint32_t reg;
887453645fSAndriy Voskoboinyk int ntries;
897453645fSAndriy Voskoboinyk
907453645fSAndriy Voskoboinyk /* Wait for autoload done bit. */
917453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 5000; ntries++) {
927453645fSAndriy Voskoboinyk if (rtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
937453645fSAndriy Voskoboinyk break;
947453645fSAndriy Voskoboinyk rtwn_delay(sc, 10);
957453645fSAndriy Voskoboinyk }
967453645fSAndriy Voskoboinyk if (ntries == 5000) {
977453645fSAndriy Voskoboinyk device_printf(sc->sc_dev,
987453645fSAndriy Voskoboinyk "timeout waiting for chip autoload\n");
997453645fSAndriy Voskoboinyk return (ETIMEDOUT);
1007453645fSAndriy Voskoboinyk }
1017453645fSAndriy Voskoboinyk
1027453645fSAndriy Voskoboinyk /* Unlock ISO/CLK/Power control register. */
1037453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_1(sc, R92C_RSV_CTRL, 0));
1047453645fSAndriy Voskoboinyk
1057453645fSAndriy Voskoboinyk /* Move SPS into PWM mode. */
1067453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b));
1077453645fSAndriy Voskoboinyk
1087453645fSAndriy Voskoboinyk /* just in case if power_off() was not properly executed. */
1097453645fSAndriy Voskoboinyk rtwn_delay(sc, 100);
1107453645fSAndriy Voskoboinyk
1117453645fSAndriy Voskoboinyk reg = rtwn_read_1(sc, R92C_LDOV12D_CTRL);
1127453645fSAndriy Voskoboinyk if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
1137453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_1(sc, R92C_LDOV12D_CTRL,
1147453645fSAndriy Voskoboinyk reg | R92C_LDOV12D_CTRL_LDV12_EN));
1157453645fSAndriy Voskoboinyk
1167453645fSAndriy Voskoboinyk rtwn_delay(sc, 100);
1177453645fSAndriy Voskoboinyk
1187453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1(sc, R92C_SYS_ISO_CTRL,
1197453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_MD2PP, 0));
1207453645fSAndriy Voskoboinyk }
1217453645fSAndriy Voskoboinyk
1227453645fSAndriy Voskoboinyk /* Auto enable WLAN. */
1237453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_APS_FSMCO, 0,
1247453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APFM_ONMAC, 1));
1257453645fSAndriy Voskoboinyk
1267453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 5000; ntries++) {
1277453645fSAndriy Voskoboinyk if (!(rtwn_read_2(sc, R92C_APS_FSMCO) &
1287453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APFM_ONMAC))
1297453645fSAndriy Voskoboinyk break;
1307453645fSAndriy Voskoboinyk rtwn_delay(sc, 10);
1317453645fSAndriy Voskoboinyk }
1327453645fSAndriy Voskoboinyk if (ntries == 5000) {
1337453645fSAndriy Voskoboinyk device_printf(sc->sc_dev,
1347453645fSAndriy Voskoboinyk "timeout waiting for MAC auto ON\n");
1357453645fSAndriy Voskoboinyk return (ETIMEDOUT);
1367453645fSAndriy Voskoboinyk }
1377453645fSAndriy Voskoboinyk
1387453645fSAndriy Voskoboinyk /* Enable radio, GPIO and LED functions. */
1397453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_2(sc, R92C_APS_FSMCO,
1407453645fSAndriy Voskoboinyk R92C_APS_FSMCO_AFSM_HSUS |
1417453645fSAndriy Voskoboinyk R92C_APS_FSMCO_PDN_EN |
1427453645fSAndriy Voskoboinyk R92C_APS_FSMCO_PFM_ALDN));
1437453645fSAndriy Voskoboinyk
1447453645fSAndriy Voskoboinyk /* Release RF digital isolation. */
1457453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1_shift(sc, R92C_SYS_ISO_CTRL,
1467453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_DIOR, 0, 1));
1477453645fSAndriy Voskoboinyk
1487453645fSAndriy Voskoboinyk /* Initialize MAC. */
1497453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_1(sc, R92C_APSD_CTRL,
1507453645fSAndriy Voskoboinyk R92C_APSD_CTRL_OFF, 0));
1517453645fSAndriy Voskoboinyk for (ntries = 0; ntries < 1000; ntries++) {
1527453645fSAndriy Voskoboinyk if (!(rtwn_read_1(sc, R92C_APSD_CTRL) &
1537453645fSAndriy Voskoboinyk R92C_APSD_CTRL_OFF_STATUS))
1547453645fSAndriy Voskoboinyk break;
1557453645fSAndriy Voskoboinyk rtwn_delay(sc, 50);
1567453645fSAndriy Voskoboinyk }
1577453645fSAndriy Voskoboinyk if (ntries == 1000) {
1587453645fSAndriy Voskoboinyk device_printf(sc->sc_dev,
1597453645fSAndriy Voskoboinyk "timeout waiting for MAC initialization\n");
1607453645fSAndriy Voskoboinyk return (ETIMEDOUT);
1617453645fSAndriy Voskoboinyk }
1627453645fSAndriy Voskoboinyk
1637453645fSAndriy Voskoboinyk /* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
1647453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_setbits_2(sc, R92C_CR, 0,
1657453645fSAndriy Voskoboinyk R92C_CR_HCI_TXDMA_EN | R92C_CR_TXDMA_EN |
1667453645fSAndriy Voskoboinyk R92C_CR_HCI_RXDMA_EN | R92C_CR_RXDMA_EN |
1677453645fSAndriy Voskoboinyk R92C_CR_PROTOCOL_EN | R92C_CR_SCHEDULE_EN |
1687453645fSAndriy Voskoboinyk ((sc->sc_hwcrypto != RTWN_CRYPTO_SW) ? R92C_CR_ENSEC : 0) |
1697453645fSAndriy Voskoboinyk R92C_CR_CALTMR_EN));
1707453645fSAndriy Voskoboinyk
1717453645fSAndriy Voskoboinyk RTWN_CHK(rtwn_write_1(sc, 0xfe10, 0x19));
1727453645fSAndriy Voskoboinyk
1737453645fSAndriy Voskoboinyk return (0);
1747453645fSAndriy Voskoboinyk #undef RTWN_CHK
1757453645fSAndriy Voskoboinyk }
1767453645fSAndriy Voskoboinyk
1777453645fSAndriy Voskoboinyk void
r92cu_power_off(struct rtwn_softc * sc)1787453645fSAndriy Voskoboinyk r92cu_power_off(struct rtwn_softc *sc)
1797453645fSAndriy Voskoboinyk {
1807453645fSAndriy Voskoboinyk #ifndef RTWN_WITHOUT_UCODE
1817453645fSAndriy Voskoboinyk struct r92c_softc *rs = sc->sc_priv;
1827453645fSAndriy Voskoboinyk #endif
1837453645fSAndriy Voskoboinyk uint32_t reg;
1847453645fSAndriy Voskoboinyk int error;
1857453645fSAndriy Voskoboinyk
1867453645fSAndriy Voskoboinyk /* Deinit C2H event handler. */
1877453645fSAndriy Voskoboinyk #ifndef RTWN_WITHOUT_UCODE
1887453645fSAndriy Voskoboinyk callout_stop(&rs->rs_c2h_report);
1897453645fSAndriy Voskoboinyk rs->rs_c2h_paused = 0;
1907453645fSAndriy Voskoboinyk rs->rs_c2h_pending = 0;
1917453645fSAndriy Voskoboinyk rs->rs_c2h_timeout = hz;
1927453645fSAndriy Voskoboinyk #endif
1937453645fSAndriy Voskoboinyk
1947453645fSAndriy Voskoboinyk /* Block all Tx queues. */
1957453645fSAndriy Voskoboinyk error = rtwn_write_1(sc, R92C_TXPAUSE, R92C_TX_QUEUE_ALL);
1967453645fSAndriy Voskoboinyk if (error == ENXIO) /* hardware gone */
1977453645fSAndriy Voskoboinyk return;
1987453645fSAndriy Voskoboinyk
1997453645fSAndriy Voskoboinyk /* Disable RF */
2007453645fSAndriy Voskoboinyk rtwn_rf_write(sc, 0, 0, 0);
2017453645fSAndriy Voskoboinyk
2027453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_APSD_CTRL, R92C_APSD_CTRL_OFF);
2037453645fSAndriy Voskoboinyk
2047453645fSAndriy Voskoboinyk /* Reset BB state machine */
2057453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SYS_FUNC_EN,
2067453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA |
2077453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_BB_GLB_RST);
2087453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SYS_FUNC_EN,
2097453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_USBD | R92C_SYS_FUNC_EN_USBA);
2107453645fSAndriy Voskoboinyk
2117453645fSAndriy Voskoboinyk /*
2127453645fSAndriy Voskoboinyk * Reset digital sequence
2137453645fSAndriy Voskoboinyk */
2147453645fSAndriy Voskoboinyk #ifndef RTWN_WITHOUT_UCODE
2157453645fSAndriy Voskoboinyk if (rtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RDY) {
2167453645fSAndriy Voskoboinyk /* Reset MCU ready status */
2177453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_MCUFWDL, 0);
2187453645fSAndriy Voskoboinyk
2197453645fSAndriy Voskoboinyk /* If firmware in ram code, do reset */
2207453645fSAndriy Voskoboinyk r92c_fw_reset(sc, RTWN_FW_RESET_SHUTDOWN);
2217453645fSAndriy Voskoboinyk }
2227453645fSAndriy Voskoboinyk #endif
2237453645fSAndriy Voskoboinyk
2247453645fSAndriy Voskoboinyk /* Reset MAC and Enable 8051 */
2257453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SYS_FUNC_EN + 1,
2267453645fSAndriy Voskoboinyk (R92C_SYS_FUNC_EN_CPUEN |
2277453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_ELDR |
2287453645fSAndriy Voskoboinyk R92C_SYS_FUNC_EN_HWPDN) >> 8);
2297453645fSAndriy Voskoboinyk
2307453645fSAndriy Voskoboinyk /* Reset MCU ready status */
2317453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_MCUFWDL, 0);
2327453645fSAndriy Voskoboinyk
2337453645fSAndriy Voskoboinyk /* Disable MAC clock */
2347453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_SYS_CLKR,
2357453645fSAndriy Voskoboinyk R92C_SYS_CLKR_ANAD16V_EN |
2367453645fSAndriy Voskoboinyk R92C_SYS_CLKR_ANA8M |
2377453645fSAndriy Voskoboinyk R92C_SYS_CLKR_LOADER_EN |
2387453645fSAndriy Voskoboinyk R92C_SYS_CLKR_80M_SSC_DIS |
2397453645fSAndriy Voskoboinyk R92C_SYS_CLKR_SYS_EN |
2407453645fSAndriy Voskoboinyk R92C_SYS_CLKR_RING_EN |
2417453645fSAndriy Voskoboinyk 0x4000);
2427453645fSAndriy Voskoboinyk
2437453645fSAndriy Voskoboinyk /* Disable AFE PLL */
2447453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_AFE_PLL_CTRL, 0x80);
2457453645fSAndriy Voskoboinyk
2467453645fSAndriy Voskoboinyk /* Gated AFE DIG_CLOCK */
2477453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_AFE_XTAL_CTRL, 0x880F);
2487453645fSAndriy Voskoboinyk
2497453645fSAndriy Voskoboinyk /* Isolated digital to PON */
2507453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SYS_ISO_CTRL,
2517453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_MD2PP |
2527453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_PA2PCIE |
2537453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_PD2CORE |
2547453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_IP2MAC |
2557453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_DIOP |
2567453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_DIOE);
2577453645fSAndriy Voskoboinyk
2587453645fSAndriy Voskoboinyk /*
2597453645fSAndriy Voskoboinyk * Pull GPIO PIN to balance level and LED control
2607453645fSAndriy Voskoboinyk */
2617453645fSAndriy Voskoboinyk /* 1. Disable GPIO[7:0] */
2627453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_GPIO_IOSEL, 0x0000);
2637453645fSAndriy Voskoboinyk
2647453645fSAndriy Voskoboinyk reg = rtwn_read_4(sc, R92C_GPIO_PIN_CTRL) & ~0x0000ff00;
2657453645fSAndriy Voskoboinyk reg |= ((reg << 8) & 0x0000ff00) | 0x00ff0000;
2667453645fSAndriy Voskoboinyk rtwn_write_4(sc, R92C_GPIO_PIN_CTRL, reg);
2677453645fSAndriy Voskoboinyk
2687453645fSAndriy Voskoboinyk /* Disable GPIO[10:8] */
2697453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_MAC_PINMUX_CFG, 0x00);
2707453645fSAndriy Voskoboinyk
2717453645fSAndriy Voskoboinyk reg = rtwn_read_2(sc, R92C_GPIO_IO_SEL) & ~0x00f0;
2727453645fSAndriy Voskoboinyk reg |= (((reg & 0x000f) << 4) | 0x0780);
2737453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_GPIO_IO_SEL, reg);
2747453645fSAndriy Voskoboinyk
2757453645fSAndriy Voskoboinyk /* Disable LED0 & 1 */
2767453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_LEDCFG0, 0x8080);
2777453645fSAndriy Voskoboinyk
2787453645fSAndriy Voskoboinyk /*
2797453645fSAndriy Voskoboinyk * Reset digital sequence
2807453645fSAndriy Voskoboinyk */
2817453645fSAndriy Voskoboinyk /* Disable ELDR clock */
2827453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_SYS_CLKR,
2837453645fSAndriy Voskoboinyk R92C_SYS_CLKR_ANAD16V_EN |
2847453645fSAndriy Voskoboinyk R92C_SYS_CLKR_ANA8M |
2857453645fSAndriy Voskoboinyk R92C_SYS_CLKR_LOADER_EN |
2867453645fSAndriy Voskoboinyk R92C_SYS_CLKR_80M_SSC_DIS |
2877453645fSAndriy Voskoboinyk R92C_SYS_CLKR_SYS_EN |
2887453645fSAndriy Voskoboinyk R92C_SYS_CLKR_RING_EN |
2897453645fSAndriy Voskoboinyk 0x4000);
2907453645fSAndriy Voskoboinyk
2917453645fSAndriy Voskoboinyk /* Isolated ELDR to PON */
2927453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SYS_ISO_CTRL + 1,
2937453645fSAndriy Voskoboinyk (R92C_SYS_ISO_CTRL_DIOR |
2947453645fSAndriy Voskoboinyk R92C_SYS_ISO_CTRL_PWC_EV12V) >> 8);
2957453645fSAndriy Voskoboinyk
2967453645fSAndriy Voskoboinyk /*
2977453645fSAndriy Voskoboinyk * Disable analog sequence
2987453645fSAndriy Voskoboinyk */
2997453645fSAndriy Voskoboinyk /* Disable A15 power */
3007453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_LDOA15_CTRL, R92C_LDOA15_CTRL_OBUF);
3017453645fSAndriy Voskoboinyk /* Disable digital core power */
3027453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_LDOV12D_CTRL,
3037453645fSAndriy Voskoboinyk R92C_LDOV12D_CTRL_LDV12_EN, 0);
3047453645fSAndriy Voskoboinyk
3057453645fSAndriy Voskoboinyk /* Enter PFM mode */
3067453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_SPS0_CTRL, 0x23);
3077453645fSAndriy Voskoboinyk
3087453645fSAndriy Voskoboinyk /* Set USB suspend */
3097453645fSAndriy Voskoboinyk rtwn_write_2(sc, R92C_APS_FSMCO,
3107453645fSAndriy Voskoboinyk R92C_APS_FSMCO_APDM_HOST |
3117453645fSAndriy Voskoboinyk R92C_APS_FSMCO_AFSM_HSUS |
3127453645fSAndriy Voskoboinyk R92C_APS_FSMCO_PFM_ALDN);
3137453645fSAndriy Voskoboinyk
3147453645fSAndriy Voskoboinyk /* Lock ISO/CLK/Power control register. */
3157453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_RSV_CTRL, 0x0E);
3167453645fSAndriy Voskoboinyk }
3177453645fSAndriy Voskoboinyk
3187453645fSAndriy Voskoboinyk void
r92cu_init_intr(struct rtwn_softc * sc)3197453645fSAndriy Voskoboinyk r92cu_init_intr(struct rtwn_softc *sc)
3207453645fSAndriy Voskoboinyk {
3217453645fSAndriy Voskoboinyk rtwn_write_4(sc, R92C_HISR, 0xffffffff);
3227453645fSAndriy Voskoboinyk rtwn_write_4(sc, R92C_HIMR, 0xffffffff);
3237453645fSAndriy Voskoboinyk }
3247453645fSAndriy Voskoboinyk
3257453645fSAndriy Voskoboinyk void
r92cu_init_tx_agg(struct rtwn_softc * sc)3267453645fSAndriy Voskoboinyk r92cu_init_tx_agg(struct rtwn_softc *sc)
3277453645fSAndriy Voskoboinyk {
3287453645fSAndriy Voskoboinyk struct rtwn_usb_softc *uc = RTWN_USB_SOFTC(sc);
329*3094a376SKevin Lo uint32_t reg;
3307453645fSAndriy Voskoboinyk
331*3094a376SKevin Lo reg = rtwn_read_4(sc, R92C_TDECTRL);
332*3094a376SKevin Lo reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, uc->tx_agg_desc_num);
333*3094a376SKevin Lo rtwn_write_4(sc, R92C_TDECTRL, reg);
3347453645fSAndriy Voskoboinyk }
3357453645fSAndriy Voskoboinyk
3367453645fSAndriy Voskoboinyk void
r92cu_init_rx_agg(struct rtwn_softc * sc)3377453645fSAndriy Voskoboinyk r92cu_init_rx_agg(struct rtwn_softc *sc)
3387453645fSAndriy Voskoboinyk {
3397453645fSAndriy Voskoboinyk
3407453645fSAndriy Voskoboinyk /* Rx aggregation (DMA & USB). */
3417453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_TRXDMA_CTRL, 0,
3427453645fSAndriy Voskoboinyk R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
3437453645fSAndriy Voskoboinyk rtwn_setbits_1(sc, R92C_USB_SPECIAL_OPTION, 0,
3447453645fSAndriy Voskoboinyk R92C_USB_SPECIAL_OPTION_AGG_EN);
3457453645fSAndriy Voskoboinyk
3467453645fSAndriy Voskoboinyk /* XXX dehardcode */
3477453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
3487453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
3497453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_USB_AGG_TH, 8);
3507453645fSAndriy Voskoboinyk rtwn_write_1(sc, R92C_USB_AGG_TO, 6);
3517453645fSAndriy Voskoboinyk }
3527453645fSAndriy Voskoboinyk
3537453645fSAndriy Voskoboinyk void
r92cu_post_init(struct rtwn_softc * sc)3547453645fSAndriy Voskoboinyk r92cu_post_init(struct rtwn_softc *sc)
3557453645fSAndriy Voskoboinyk {
3567453645fSAndriy Voskoboinyk
3577453645fSAndriy Voskoboinyk /* Perform LO and IQ calibrations. */
3587453645fSAndriy Voskoboinyk r92c_iq_calib(sc);
3597453645fSAndriy Voskoboinyk /* Perform LC calibration. */
3607453645fSAndriy Voskoboinyk r92c_lc_calib(sc);
3617453645fSAndriy Voskoboinyk
3627453645fSAndriy Voskoboinyk /* Fix USB interference issue. */
3637453645fSAndriy Voskoboinyk rtwn_write_1(sc, 0xfe40, 0xe0);
3647453645fSAndriy Voskoboinyk rtwn_write_1(sc, 0xfe41, 0x8d);
3657453645fSAndriy Voskoboinyk rtwn_write_1(sc, 0xfe42, 0x80);
3667453645fSAndriy Voskoboinyk
3677453645fSAndriy Voskoboinyk r92c_pa_bias_init(sc);
3687453645fSAndriy Voskoboinyk
3697453645fSAndriy Voskoboinyk /* Fix for lower temperature. */
3707453645fSAndriy Voskoboinyk rtwn_write_1(sc, 0x15, 0xe9);
3717453645fSAndriy Voskoboinyk
3727453645fSAndriy Voskoboinyk #ifndef RTWN_WITHOUT_UCODE
3737453645fSAndriy Voskoboinyk if (sc->sc_flags & RTWN_FW_LOADED) {
3747453645fSAndriy Voskoboinyk struct r92c_softc *rs = sc->sc_priv;
3757453645fSAndriy Voskoboinyk
3767453645fSAndriy Voskoboinyk sc->sc_ratectl = sc->sc_ratectl_sysctl;
3777453645fSAndriy Voskoboinyk
3787453645fSAndriy Voskoboinyk /* Start C2H event handling. */
3797453645fSAndriy Voskoboinyk callout_reset(&rs->rs_c2h_report, rs->rs_c2h_timeout,
3807453645fSAndriy Voskoboinyk r92c_handle_c2h_report, sc);
3817453645fSAndriy Voskoboinyk } else
3827453645fSAndriy Voskoboinyk #endif
3837453645fSAndriy Voskoboinyk sc->sc_ratectl = RTWN_RATECTL_NONE;
3847453645fSAndriy Voskoboinyk }
385