1*7453645fSAndriy Voskoboinyk /* $OpenBSD: if_rtwnreg.h,v 1.3 2015/06/14 08:02:47 stsp Exp $ */ 2*7453645fSAndriy Voskoboinyk 3*7453645fSAndriy Voskoboinyk /*- 4*7453645fSAndriy Voskoboinyk * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr> 5*7453645fSAndriy Voskoboinyk * Copyright (c) 2015 Stefan Sperling <stsp@openbsd.org> 6*7453645fSAndriy Voskoboinyk * Copyright (c) 2016 Andriy Voskoboinyk <avos@FreeBSD.org> 7*7453645fSAndriy Voskoboinyk * 8*7453645fSAndriy Voskoboinyk * Permission to use, copy, modify, and distribute this software for any 9*7453645fSAndriy Voskoboinyk * purpose with or without fee is hereby granted, provided that the above 10*7453645fSAndriy Voskoboinyk * copyright notice and this permission notice appear in all copies. 11*7453645fSAndriy Voskoboinyk * 12*7453645fSAndriy Voskoboinyk * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 13*7453645fSAndriy Voskoboinyk * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 14*7453645fSAndriy Voskoboinyk * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 15*7453645fSAndriy Voskoboinyk * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 16*7453645fSAndriy Voskoboinyk * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 17*7453645fSAndriy Voskoboinyk * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 18*7453645fSAndriy Voskoboinyk * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 19*7453645fSAndriy Voskoboinyk * 20*7453645fSAndriy Voskoboinyk */ 21*7453645fSAndriy Voskoboinyk 22*7453645fSAndriy Voskoboinyk #ifndef R92CE_REG_H 23*7453645fSAndriy Voskoboinyk #define R92CE_REG_H 24*7453645fSAndriy Voskoboinyk 25*7453645fSAndriy Voskoboinyk #include <dev/rtwn/rtl8192c/r92c_reg.h> 26*7453645fSAndriy Voskoboinyk 27*7453645fSAndriy Voskoboinyk /* 28*7453645fSAndriy Voskoboinyk * MAC registers. 29*7453645fSAndriy Voskoboinyk */ 30*7453645fSAndriy Voskoboinyk /* System Configuration. */ 31*7453645fSAndriy Voskoboinyk #define R92C_PCIE_MIO_INTF 0x0e4 32*7453645fSAndriy Voskoboinyk #define R92C_PCIE_MIO_INTD 0x0e8 33*7453645fSAndriy Voskoboinyk /* PCIe Configuration. */ 34*7453645fSAndriy Voskoboinyk #define R92C_PCIE_CTRL_REG 0x300 35*7453645fSAndriy Voskoboinyk #define R92C_INT_MIG 0x304 36*7453645fSAndriy Voskoboinyk #define R92C_BCNQ_DESA 0x308 37*7453645fSAndriy Voskoboinyk #define R92C_HQ_DESA 0x310 38*7453645fSAndriy Voskoboinyk #define R92C_MGQ_DESA 0x318 39*7453645fSAndriy Voskoboinyk #define R92C_VOQ_DESA 0x320 40*7453645fSAndriy Voskoboinyk #define R92C_VIQ_DESA 0x328 41*7453645fSAndriy Voskoboinyk #define R92C_BEQ_DESA 0x330 42*7453645fSAndriy Voskoboinyk #define R92C_BKQ_DESA 0x338 43*7453645fSAndriy Voskoboinyk #define R92C_RX_DESA 0x340 44*7453645fSAndriy Voskoboinyk #define R92C_DBI 0x348 45*7453645fSAndriy Voskoboinyk #define R92C_MDIO 0x354 46*7453645fSAndriy Voskoboinyk #define R92C_DBG_SEL 0x360 47*7453645fSAndriy Voskoboinyk #define R92C_PCIE_HRPWM 0x361 48*7453645fSAndriy Voskoboinyk #define R92C_PCIE_HCPWM 0x363 49*7453645fSAndriy Voskoboinyk #define R92C_UART_CTRL 0x364 50*7453645fSAndriy Voskoboinyk #define R92C_UART_TX_DES 0x370 51*7453645fSAndriy Voskoboinyk #define R92C_UART_RX_DES 0x378 52*7453645fSAndriy Voskoboinyk 53*7453645fSAndriy Voskoboinyk /* Bits for R92C_GPIO_MUXCFG. */ 54*7453645fSAndriy Voskoboinyk #define R92C_GPIO_MUXCFG_RFKILL 0x0008 55*7453645fSAndriy Voskoboinyk 56*7453645fSAndriy Voskoboinyk /* Bits for R92C_GPIO_IO_SEL. */ 57*7453645fSAndriy Voskoboinyk #define R92C_GPIO_IO_SEL_RFKILL 0x0008 58*7453645fSAndriy Voskoboinyk 59*7453645fSAndriy Voskoboinyk /* Bits for R92C_LEDCFG2. */ 60*7453645fSAndriy Voskoboinyk #define R92C_LEDCFG2_EN 0x60 61*7453645fSAndriy Voskoboinyk #define R92C_LEDCFG2_DIS 0x68 62*7453645fSAndriy Voskoboinyk 63*7453645fSAndriy Voskoboinyk /* Bits for R92C_HIMR. */ 64*7453645fSAndriy Voskoboinyk #define R92C_IMR_ROK 0x00000001 /* receive DMA OK */ 65*7453645fSAndriy Voskoboinyk #define R92C_IMR_VODOK 0x00000002 /* AC_VO DMA OK */ 66*7453645fSAndriy Voskoboinyk #define R92C_IMR_VIDOK 0x00000004 /* AC_VI DMA OK */ 67*7453645fSAndriy Voskoboinyk #define R92C_IMR_BEDOK 0x00000008 /* AC_BE DMA OK */ 68*7453645fSAndriy Voskoboinyk #define R92C_IMR_BKDOK 0x00000010 /* AC_BK DMA OK */ 69*7453645fSAndriy Voskoboinyk #define R92C_IMR_TXBDER 0x00000020 /* beacon transmit error */ 70*7453645fSAndriy Voskoboinyk #define R92C_IMR_MGNTDOK 0x00000040 /* management queue DMA OK */ 71*7453645fSAndriy Voskoboinyk #define R92C_IMR_TBDOK 0x00000080 /* beacon transmit OK */ 72*7453645fSAndriy Voskoboinyk #define R92C_IMR_HIGHDOK 0x00000100 /* high queue DMA OK */ 73*7453645fSAndriy Voskoboinyk #define R92C_IMR_BDOK 0x00000200 /* beacon queue DMA OK */ 74*7453645fSAndriy Voskoboinyk #define R92C_IMR_ATIMEND 0x00000400 /* ATIM window end interrupt */ 75*7453645fSAndriy Voskoboinyk #define R92C_IMR_RDU 0x00000800 /* Rx descriptor unavailable */ 76*7453645fSAndriy Voskoboinyk #define R92C_IMR_RXFOVW 0x00001000 /* receive FIFO overflow */ 77*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNINT 0x00002000 /* beacon DMA interrupt 0 */ 78*7453645fSAndriy Voskoboinyk #define R92C_IMR_PSTIMEOUT 0x00004000 /* powersave timeout */ 79*7453645fSAndriy Voskoboinyk #define R92C_IMR_TXFOVW 0x00008000 /* transmit FIFO overflow */ 80*7453645fSAndriy Voskoboinyk #define R92C_IMR_TIMEOUT1 0x00010000 /* timeout interrupt 1 */ 81*7453645fSAndriy Voskoboinyk #define R92C_IMR_TIMEOUT2 0x00020000 /* timeout interrupt 2 */ 82*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK1 0x00040000 /* beacon queue DMA OK (1) */ 83*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK2 0x00080000 /* beacon queue DMA OK (2) */ 84*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK3 0x00100000 /* beacon queue DMA OK (3) */ 85*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK4 0x00200000 /* beacon queue DMA OK (4) */ 86*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK5 0x00400000 /* beacon queue DMA OK (5) */ 87*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK6 0x00800000 /* beacon queue DMA OK (6) */ 88*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK7 0x01000000 /* beacon queue DMA OK (7) */ 89*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDOK8 0x02000000 /* beacon queue DMA OK (8) */ 90*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDMAINT1 0x04000000 /* beacon DMA interrupt 1 */ 91*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDMAINT2 0x08000000 /* beacon DMA interrupt 2 */ 92*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDMAINT3 0x10000000 /* beacon DMA interrupt 3 */ 93*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDMAINT4 0x20000000 /* beacon DMA interrupt 4 */ 94*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDMAINT5 0x40000000 /* beacon DMA interrupt 5 */ 95*7453645fSAndriy Voskoboinyk #define R92C_IMR_BCNDMAINT6 0x80000000 /* beacon DMA interrupt 6 */ 96*7453645fSAndriy Voskoboinyk 97*7453645fSAndriy Voskoboinyk /* Shortcut. */ 98*7453645fSAndriy Voskoboinyk #define R92C_IBSS_INT_MASK \ 99*7453645fSAndriy Voskoboinyk (R92C_IMR_BCNINT | R92C_IMR_TBDOK | R92C_IMR_TBDER) 100*7453645fSAndriy Voskoboinyk 101*7453645fSAndriy Voskoboinyk #endif /* R92CE_REG_H */ 102