xref: /freebsd/sys/dev/re/if_re.c (revision edd033746c5a0e5a36770d127ee3a360c27c8cde)
1a94100faSBill Paul /*
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
33a94100faSBill Paul /*
34a94100faSBill Paul  * RealTek 8139C+/8169/8169S/8110S PCI NIC driver
35a94100faSBill Paul  *
36a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
37a94100faSBill Paul  * Senior Networking Software Engineer
38a94100faSBill Paul  * Wind River Systems
39a94100faSBill Paul  */
40a94100faSBill Paul 
41a94100faSBill Paul /*
42a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
43a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
44a94100faSBill Paul  * four devices in this family: the RTL8139C+, the RTL8169, the RTL8169S
45a94100faSBill Paul  * and the RTL8110S.
46a94100faSBill Paul  *
47a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
48a94100faSBill Paul  * with the older 8139 family, however it also supports a special
49a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
50a94100faSBill Paul  * features. These include:
51a94100faSBill Paul  *
52a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
53a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
54a94100faSBill Paul  *	  any byte boundary.
55a94100faSBill Paul  *
56a94100faSBill Paul  *	o 64-bit DMA
57a94100faSBill Paul  *
58a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
59a94100faSBill Paul  *
60a94100faSBill Paul  *	o High and normal priority transmit DMA rings
61a94100faSBill Paul  *
62a94100faSBill Paul  *	o VLAN tag insertion and extraction
63a94100faSBill Paul  *
64a94100faSBill Paul  *	o TCP large send (segmentation offload)
65a94100faSBill Paul  *
66a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
67a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
68a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
69a94100faSBill Paul  * chips.
70a94100faSBill Paul  *
71a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
72a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
73a94100faSBill Paul  * differences and additions:
74a94100faSBill Paul  *
75a94100faSBill Paul  *	o 1000Mbps mode
76a94100faSBill Paul  *
77a94100faSBill Paul  *	o Jumbo frames
78a94100faSBill Paul  *
79a94100faSBill Paul  * 	o GMII and TBI ports/registers for interfacing with copper
80a94100faSBill Paul  *	  or fiber PHYs
81a94100faSBill Paul  *
82a94100faSBill Paul  *      o RX and TX DMA rings can have up to 1024 descriptors
83a94100faSBill Paul  *        (the 8139C+ allows a maximum of 64)
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
86a94100faSBill Paul  *
87a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
88a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
89a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
90a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
91a94100faSBill Paul  * copper gigE PHY.
92a94100faSBill Paul  *
93a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
94a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
95a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
96a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
97a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
98a94100faSBill Paul  *
99a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
100a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
101a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
102a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
103a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
104a94100faSBill Paul  * jumbo frames larger than 7.5K, so the max MTU possible with this
105a94100faSBill Paul  * driver is 7500 bytes.
106a94100faSBill Paul  */
107a94100faSBill Paul 
108a94100faSBill Paul #include <sys/cdefs.h>
109a94100faSBill Paul __FBSDID("$FreeBSD$");
110a94100faSBill Paul 
111a94100faSBill Paul #include <sys/param.h>
112a94100faSBill Paul #include <sys/endian.h>
113a94100faSBill Paul #include <sys/systm.h>
114a94100faSBill Paul #include <sys/sockio.h>
115a94100faSBill Paul #include <sys/mbuf.h>
116a94100faSBill Paul #include <sys/malloc.h>
117a94100faSBill Paul #include <sys/kernel.h>
118a94100faSBill Paul #include <sys/socket.h>
119a94100faSBill Paul 
120a94100faSBill Paul #include <net/if.h>
121a94100faSBill Paul #include <net/if_arp.h>
122a94100faSBill Paul #include <net/ethernet.h>
123a94100faSBill Paul #include <net/if_dl.h>
124a94100faSBill Paul #include <net/if_media.h>
125a94100faSBill Paul #include <net/if_vlan_var.h>
126a94100faSBill Paul 
127a94100faSBill Paul #include <net/bpf.h>
128a94100faSBill Paul 
129a94100faSBill Paul #include <machine/bus_pio.h>
130a94100faSBill Paul #include <machine/bus_memio.h>
131a94100faSBill Paul #include <machine/bus.h>
132a94100faSBill Paul #include <machine/resource.h>
133a94100faSBill Paul #include <sys/bus.h>
134a94100faSBill Paul #include <sys/rman.h>
135a94100faSBill Paul 
136a94100faSBill Paul #include <dev/mii/mii.h>
137a94100faSBill Paul #include <dev/mii/miivar.h>
138a94100faSBill Paul 
139a94100faSBill Paul #include <dev/pci/pcireg.h>
140a94100faSBill Paul #include <dev/pci/pcivar.h>
141a94100faSBill Paul 
142a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
143a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
144a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
145a94100faSBill Paul 
146a94100faSBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
147a94100faSBill Paul #include "miibus_if.h"
148a94100faSBill Paul 
149a94100faSBill Paul /*
150a94100faSBill Paul  * Default to using PIO access for this driver.
151a94100faSBill Paul  */
152a94100faSBill Paul #define RE_USEIOSPACE
153a94100faSBill Paul 
154a94100faSBill Paul #include <pci/if_rlreg.h>
155a94100faSBill Paul 
156a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
157a94100faSBill Paul 
158a94100faSBill Paul /*
159a94100faSBill Paul  * Various supported device vendors/types and their names.
160a94100faSBill Paul  */
161a94100faSBill Paul static struct rl_type re_devs[] = {
162a94100faSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS,
163a94100faSBill Paul 		"RealTek 8139C+ 10/100BaseTX" },
164a94100faSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169,
165a94100faSBill Paul 		"RealTek 8169 Gigabit Ethernet" },
16669a6b7fbSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S,
16769a6b7fbSBill Paul 		"RealTek 8169S Single-chip Gigabit Ethernet" },
16869a6b7fbSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S,
16969a6b7fbSBill Paul 		"RealTek 8110S Single-chip Gigabit Ethernet" },
170a94100faSBill Paul 	{ 0, 0, 0, NULL }
171a94100faSBill Paul };
172a94100faSBill Paul 
173a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = {
174a94100faSBill Paul 	{ RL_HWREV_8139, RL_8139,  "" },
175a94100faSBill Paul 	{ RL_HWREV_8139A, RL_8139, "A" },
176a94100faSBill Paul 	{ RL_HWREV_8139AG, RL_8139, "A-G" },
177a94100faSBill Paul 	{ RL_HWREV_8139B, RL_8139, "B" },
178a94100faSBill Paul 	{ RL_HWREV_8130, RL_8139, "8130" },
179a94100faSBill Paul 	{ RL_HWREV_8139C, RL_8139, "C" },
180a94100faSBill Paul 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" },
181a94100faSBill Paul 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"},
182a94100faSBill Paul 	{ RL_HWREV_8169, RL_8169, "8169"},
18369a6b7fbSBill Paul 	{ RL_HWREV_8169S, RL_8169, "8169S"},
18469a6b7fbSBill Paul 	{ RL_HWREV_8110S, RL_8169, "8110S"},
185a94100faSBill Paul 	{ RL_HWREV_8100, RL_8139, "8100"},
186a94100faSBill Paul 	{ RL_HWREV_8101, RL_8139, "8101"},
187a94100faSBill Paul 	{ 0, 0, NULL }
188a94100faSBill Paul };
189a94100faSBill Paul 
190a94100faSBill Paul static int re_probe		(device_t);
191a94100faSBill Paul static int re_attach		(device_t);
192a94100faSBill Paul static int re_detach		(device_t);
193a94100faSBill Paul 
194a94100faSBill Paul static int re_encap		(struct rl_softc *, struct mbuf *, int *);
195a94100faSBill Paul 
196a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
197a94100faSBill Paul static void re_dma_map_desc	(void *, bus_dma_segment_t *, int,
198a94100faSBill Paul 				    bus_size_t, int);
199a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
200a94100faSBill Paul static int re_newbuf		(struct rl_softc *, int, struct mbuf *);
201a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
202a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
203a94100faSBill Paul static void re_rxeof		(struct rl_softc *);
204a94100faSBill Paul static void re_txeof		(struct rl_softc *);
205a94100faSBill Paul static void re_intr		(void *);
206a94100faSBill Paul static void re_tick		(void *);
207a94100faSBill Paul static void re_start		(struct ifnet *);
208a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
209a94100faSBill Paul static void re_init		(void *);
210a94100faSBill Paul static void re_stop		(struct rl_softc *);
211a94100faSBill Paul static void re_watchdog		(struct ifnet *);
212a94100faSBill Paul static int re_suspend		(device_t);
213a94100faSBill Paul static int re_resume		(device_t);
214a94100faSBill Paul static void re_shutdown		(device_t);
215a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
216a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
217a94100faSBill Paul 
218a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
219a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
220a94100faSBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int, int);
221a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
222a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
223a94100faSBill Paul 
224a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
225a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
226a94100faSBill Paul static void re_miibus_statchg	(device_t);
227a94100faSBill Paul 
228a94100faSBill Paul static u_int8_t re_calchash	(caddr_t);
229a94100faSBill Paul static void re_setmulti		(struct rl_softc *);
230a94100faSBill Paul static void re_reset		(struct rl_softc *);
231a94100faSBill Paul 
232a94100faSBill Paul static int re_diag		(struct rl_softc *);
233a94100faSBill Paul 
234a94100faSBill Paul #ifdef RE_USEIOSPACE
235a94100faSBill Paul #define RL_RES			SYS_RES_IOPORT
236a94100faSBill Paul #define RL_RID			RL_PCI_LOIO
237a94100faSBill Paul #else
238a94100faSBill Paul #define RL_RES			SYS_RES_MEMORY
239a94100faSBill Paul #define RL_RID			RL_PCI_LOMEM
240a94100faSBill Paul #endif
241a94100faSBill Paul 
242a94100faSBill Paul static device_method_t re_methods[] = {
243a94100faSBill Paul 	/* Device interface */
244a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
245a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
246a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
247a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
248a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
249a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
250a94100faSBill Paul 
251a94100faSBill Paul 	/* bus interface */
252a94100faSBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
253a94100faSBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
254a94100faSBill Paul 
255a94100faSBill Paul 	/* MII interface */
256a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
257a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
258a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
259a94100faSBill Paul 
260a94100faSBill Paul 	{ 0, 0 }
261a94100faSBill Paul };
262a94100faSBill Paul 
263a94100faSBill Paul static driver_t re_driver = {
264a94100faSBill Paul 	"re",
265a94100faSBill Paul 	re_methods,
266a94100faSBill Paul 	sizeof(struct rl_softc)
267a94100faSBill Paul };
268a94100faSBill Paul 
269a94100faSBill Paul static devclass_t re_devclass;
270a94100faSBill Paul 
271a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
272a94100faSBill Paul DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0);
273a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
274a94100faSBill Paul 
275a94100faSBill Paul #define EE_SET(x)					\
276a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
277a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
278a94100faSBill Paul 
279a94100faSBill Paul #define EE_CLR(x)					\
280a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
281a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
282a94100faSBill Paul 
283a94100faSBill Paul /*
284a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
285a94100faSBill Paul  */
286a94100faSBill Paul static void
287a94100faSBill Paul re_eeprom_putbyte(sc, addr)
288a94100faSBill Paul 	struct rl_softc		*sc;
289a94100faSBill Paul 	int			addr;
290a94100faSBill Paul {
291a94100faSBill Paul 	register int		d, i;
292a94100faSBill Paul 
293a94100faSBill Paul 	d = addr | sc->rl_eecmd_read;
294a94100faSBill Paul 
295a94100faSBill Paul 	/*
296a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
297a94100faSBill Paul 	 */
298a94100faSBill Paul 	for (i = 0x400; i; i >>= 1) {
299a94100faSBill Paul 		if (d & i) {
300a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
301a94100faSBill Paul 		} else {
302a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
303a94100faSBill Paul 		}
304a94100faSBill Paul 		DELAY(100);
305a94100faSBill Paul 		EE_SET(RL_EE_CLK);
306a94100faSBill Paul 		DELAY(150);
307a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
308a94100faSBill Paul 		DELAY(100);
309a94100faSBill Paul 	}
310a94100faSBill Paul 
311a94100faSBill Paul 	return;
312a94100faSBill Paul }
313a94100faSBill Paul 
314a94100faSBill Paul /*
315a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
316a94100faSBill Paul  */
317a94100faSBill Paul static void
318a94100faSBill Paul re_eeprom_getword(sc, addr, dest)
319a94100faSBill Paul 	struct rl_softc		*sc;
320a94100faSBill Paul 	int			addr;
321a94100faSBill Paul 	u_int16_t		*dest;
322a94100faSBill Paul {
323a94100faSBill Paul 	register int		i;
324a94100faSBill Paul 	u_int16_t		word = 0;
325a94100faSBill Paul 
326a94100faSBill Paul 	/* Enter EEPROM access mode. */
327a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL);
328a94100faSBill Paul 
329a94100faSBill Paul 	/*
330a94100faSBill Paul 	 * Send address of word we want to read.
331a94100faSBill Paul 	 */
332a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
333a94100faSBill Paul 
334a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL);
335a94100faSBill Paul 
336a94100faSBill Paul 	/*
337a94100faSBill Paul 	 * Start reading bits from EEPROM.
338a94100faSBill Paul 	 */
339a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
340a94100faSBill Paul 		EE_SET(RL_EE_CLK);
341a94100faSBill Paul 		DELAY(100);
342a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
343a94100faSBill Paul 			word |= i;
344a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
345a94100faSBill Paul 		DELAY(100);
346a94100faSBill Paul 	}
347a94100faSBill Paul 
348a94100faSBill Paul 	/* Turn off EEPROM access mode. */
349a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
350a94100faSBill Paul 
351a94100faSBill Paul 	*dest = word;
352a94100faSBill Paul 
353a94100faSBill Paul 	return;
354a94100faSBill Paul }
355a94100faSBill Paul 
356a94100faSBill Paul /*
357a94100faSBill Paul  * Read a sequence of words from the EEPROM.
358a94100faSBill Paul  */
359a94100faSBill Paul static void
360a94100faSBill Paul re_read_eeprom(sc, dest, off, cnt, swap)
361a94100faSBill Paul 	struct rl_softc		*sc;
362a94100faSBill Paul 	caddr_t			dest;
363a94100faSBill Paul 	int			off;
364a94100faSBill Paul 	int			cnt;
365a94100faSBill Paul 	int			swap;
366a94100faSBill Paul {
367a94100faSBill Paul 	int			i;
368a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
369a94100faSBill Paul 
370a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
371a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
372a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
373a94100faSBill Paul 		if (swap)
374a94100faSBill Paul 			*ptr = ntohs(word);
375a94100faSBill Paul 		else
376a94100faSBill Paul 			*ptr = word;
377a94100faSBill Paul 	}
378a94100faSBill Paul 
379a94100faSBill Paul 	return;
380a94100faSBill Paul }
381a94100faSBill Paul 
382a94100faSBill Paul static int
383a94100faSBill Paul re_gmii_readreg(dev, phy, reg)
384a94100faSBill Paul 	device_t		dev;
385a94100faSBill Paul 	int			phy, reg;
386a94100faSBill Paul {
387a94100faSBill Paul 	struct rl_softc		*sc;
388a94100faSBill Paul 	u_int32_t		rval;
389a94100faSBill Paul 	int			i;
390a94100faSBill Paul 
391a94100faSBill Paul 	if (phy != 1)
392a94100faSBill Paul 		return(0);
393a94100faSBill Paul 
394a94100faSBill Paul 	sc = device_get_softc(dev);
395a94100faSBill Paul 
3969bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
3979bac70b8SBill Paul 
3989bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
3999bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4009bac70b8SBill Paul 		return(rval);
4019bac70b8SBill Paul 	}
4029bac70b8SBill Paul 
403a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
404a94100faSBill Paul 	DELAY(1000);
405a94100faSBill Paul 
406a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
407a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
408a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
409a94100faSBill Paul 			break;
410a94100faSBill Paul 		DELAY(100);
411a94100faSBill Paul 	}
412a94100faSBill Paul 
413a94100faSBill Paul 	if (i == RL_TIMEOUT) {
414a94100faSBill Paul 		printf ("re%d: PHY read failed\n", sc->rl_unit);
415a94100faSBill Paul 		return (0);
416a94100faSBill Paul 	}
417a94100faSBill Paul 
418a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
419a94100faSBill Paul }
420a94100faSBill Paul 
421a94100faSBill Paul static int
422a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data)
423a94100faSBill Paul 	device_t		dev;
424a94100faSBill Paul 	int			phy, reg, data;
425a94100faSBill Paul {
426a94100faSBill Paul 	struct rl_softc		*sc;
427a94100faSBill Paul 	u_int32_t		rval;
428a94100faSBill Paul 	int			i;
429a94100faSBill Paul 
430a94100faSBill Paul 	sc = device_get_softc(dev);
431a94100faSBill Paul 
432a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4339bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
434a94100faSBill Paul 	DELAY(1000);
435a94100faSBill Paul 
436a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
437a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
438a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
439a94100faSBill Paul 			break;
440a94100faSBill Paul 		DELAY(100);
441a94100faSBill Paul 	}
442a94100faSBill Paul 
443a94100faSBill Paul 	if (i == RL_TIMEOUT) {
444a94100faSBill Paul 		printf ("re%d: PHY write failed\n", sc->rl_unit);
445a94100faSBill Paul 		return (0);
446a94100faSBill Paul 	}
447a94100faSBill Paul 
448a94100faSBill Paul 	return (0);
449a94100faSBill Paul }
450a94100faSBill Paul 
451a94100faSBill Paul static int
452a94100faSBill Paul re_miibus_readreg(dev, phy, reg)
453a94100faSBill Paul 	device_t		dev;
454a94100faSBill Paul 	int			phy, reg;
455a94100faSBill Paul {
456a94100faSBill Paul 	struct rl_softc		*sc;
457a94100faSBill Paul 	u_int16_t		rval = 0;
458a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
459a94100faSBill Paul 
460a94100faSBill Paul 	sc = device_get_softc(dev);
461a94100faSBill Paul 	RL_LOCK(sc);
462a94100faSBill Paul 
463a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
464a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
465a94100faSBill Paul 		RL_UNLOCK(sc);
466a94100faSBill Paul 		return (rval);
467a94100faSBill Paul 	}
468a94100faSBill Paul 
469a94100faSBill Paul 	/* Pretend the internal PHY is only at address 0 */
470a94100faSBill Paul 	if (phy) {
471a94100faSBill Paul 		RL_UNLOCK(sc);
472a94100faSBill Paul 		return(0);
473a94100faSBill Paul 	}
474a94100faSBill Paul 	switch(reg) {
475a94100faSBill Paul 	case MII_BMCR:
476a94100faSBill Paul 		re8139_reg = RL_BMCR;
477a94100faSBill Paul 		break;
478a94100faSBill Paul 	case MII_BMSR:
479a94100faSBill Paul 		re8139_reg = RL_BMSR;
480a94100faSBill Paul 		break;
481a94100faSBill Paul 	case MII_ANAR:
482a94100faSBill Paul 		re8139_reg = RL_ANAR;
483a94100faSBill Paul 		break;
484a94100faSBill Paul 	case MII_ANER:
485a94100faSBill Paul 		re8139_reg = RL_ANER;
486a94100faSBill Paul 		break;
487a94100faSBill Paul 	case MII_ANLPAR:
488a94100faSBill Paul 		re8139_reg = RL_LPAR;
489a94100faSBill Paul 		break;
490a94100faSBill Paul 	case MII_PHYIDR1:
491a94100faSBill Paul 	case MII_PHYIDR2:
492a94100faSBill Paul 		RL_UNLOCK(sc);
493a94100faSBill Paul 		return(0);
494a94100faSBill Paul 	/*
495a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
496a94100faSBill Paul 	 * register. If we have a link partner which does not
497a94100faSBill Paul 	 * support NWAY, this is the register which will tell
498a94100faSBill Paul 	 * us the results of parallel detection.
499a94100faSBill Paul 	 */
500a94100faSBill Paul 	case RL_MEDIASTAT:
501a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
502a94100faSBill Paul 		RL_UNLOCK(sc);
503a94100faSBill Paul 		return(rval);
504a94100faSBill Paul 	default:
505a94100faSBill Paul 		printf("re%d: bad phy register\n", sc->rl_unit);
506a94100faSBill Paul 		RL_UNLOCK(sc);
507a94100faSBill Paul 		return(0);
508a94100faSBill Paul 	}
509a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
510a94100faSBill Paul 	RL_UNLOCK(sc);
511a94100faSBill Paul 	return(rval);
512a94100faSBill Paul }
513a94100faSBill Paul 
514a94100faSBill Paul static int
515a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data)
516a94100faSBill Paul 	device_t		dev;
517a94100faSBill Paul 	int			phy, reg, data;
518a94100faSBill Paul {
519a94100faSBill Paul 	struct rl_softc		*sc;
520a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
521a94100faSBill Paul 	int			rval = 0;
522a94100faSBill Paul 
523a94100faSBill Paul 	sc = device_get_softc(dev);
524a94100faSBill Paul 	RL_LOCK(sc);
525a94100faSBill Paul 
526a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
527a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
528a94100faSBill Paul 		RL_UNLOCK(sc);
529a94100faSBill Paul 		return (rval);
530a94100faSBill Paul 	}
531a94100faSBill Paul 
532a94100faSBill Paul 	/* Pretend the internal PHY is only at address 0 */
533a94100faSBill Paul 	if (phy) {
534a94100faSBill Paul 		RL_UNLOCK(sc);
535a94100faSBill Paul 		return(0);
536a94100faSBill Paul 	}
537a94100faSBill Paul 	switch(reg) {
538a94100faSBill Paul 	case MII_BMCR:
539a94100faSBill Paul 		re8139_reg = RL_BMCR;
540a94100faSBill Paul 		break;
541a94100faSBill Paul 	case MII_BMSR:
542a94100faSBill Paul 		re8139_reg = RL_BMSR;
543a94100faSBill Paul 		break;
544a94100faSBill Paul 	case MII_ANAR:
545a94100faSBill Paul 		re8139_reg = RL_ANAR;
546a94100faSBill Paul 		break;
547a94100faSBill Paul 	case MII_ANER:
548a94100faSBill Paul 		re8139_reg = RL_ANER;
549a94100faSBill Paul 		break;
550a94100faSBill Paul 	case MII_ANLPAR:
551a94100faSBill Paul 		re8139_reg = RL_LPAR;
552a94100faSBill Paul 		break;
553a94100faSBill Paul 	case MII_PHYIDR1:
554a94100faSBill Paul 	case MII_PHYIDR2:
555a94100faSBill Paul 		RL_UNLOCK(sc);
556a94100faSBill Paul 		return(0);
557a94100faSBill Paul 		break;
558a94100faSBill Paul 	default:
559a94100faSBill Paul 		printf("re%d: bad phy register\n", sc->rl_unit);
560a94100faSBill Paul 		RL_UNLOCK(sc);
561a94100faSBill Paul 		return(0);
562a94100faSBill Paul 	}
563a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
564a94100faSBill Paul 	RL_UNLOCK(sc);
565a94100faSBill Paul 	return(0);
566a94100faSBill Paul }
567a94100faSBill Paul 
568a94100faSBill Paul static void
569a94100faSBill Paul re_miibus_statchg(dev)
570a94100faSBill Paul 	device_t		dev;
571a94100faSBill Paul {
572a94100faSBill Paul 	return;
573a94100faSBill Paul }
574a94100faSBill Paul 
575a94100faSBill Paul /*
576a94100faSBill Paul  * Calculate CRC of a multicast group address, return the upper 6 bits.
577a94100faSBill Paul  */
578a94100faSBill Paul static u_int8_t
579a94100faSBill Paul re_calchash(addr)
580a94100faSBill Paul 	caddr_t			addr;
581a94100faSBill Paul {
582a94100faSBill Paul 	u_int32_t		crc, carry;
583a94100faSBill Paul 	int			i, j;
584a94100faSBill Paul 	u_int8_t		c;
585a94100faSBill Paul 
586a94100faSBill Paul 	/* Compute CRC for the address value. */
587a94100faSBill Paul 	crc = 0xFFFFFFFF; /* initial value */
588a94100faSBill Paul 
589a94100faSBill Paul 	for (i = 0; i < 6; i++) {
590a94100faSBill Paul 		c = *(addr + i);
591a94100faSBill Paul 		for (j = 0; j < 8; j++) {
592a94100faSBill Paul 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
593a94100faSBill Paul 			crc <<= 1;
594a94100faSBill Paul 			c >>= 1;
595a94100faSBill Paul 			if (carry)
596a94100faSBill Paul 				crc = (crc ^ 0x04c11db6) | carry;
597a94100faSBill Paul 		}
598a94100faSBill Paul 	}
599a94100faSBill Paul 
600a94100faSBill Paul 	/* return the filter bit position */
601a94100faSBill Paul 	return(crc >> 26);
602a94100faSBill Paul }
603a94100faSBill Paul 
604a94100faSBill Paul /*
605a94100faSBill Paul  * Program the 64-bit multicast hash filter.
606a94100faSBill Paul  */
607a94100faSBill Paul static void
608a94100faSBill Paul re_setmulti(sc)
609a94100faSBill Paul 	struct rl_softc		*sc;
610a94100faSBill Paul {
611a94100faSBill Paul 	struct ifnet		*ifp;
612a94100faSBill Paul 	int			h = 0;
613a94100faSBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
614a94100faSBill Paul 	struct ifmultiaddr	*ifma;
615a94100faSBill Paul 	u_int32_t		rxfilt;
616a94100faSBill Paul 	int			mcnt = 0;
617a94100faSBill Paul 
618a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
619a94100faSBill Paul 
620a94100faSBill Paul 	rxfilt = CSR_READ_4(sc, RL_RXCFG);
621a94100faSBill Paul 
622a94100faSBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
623a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
624a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
625a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF);
626a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF);
627a94100faSBill Paul 		return;
628a94100faSBill Paul 	}
629a94100faSBill Paul 
630a94100faSBill Paul 	/* first, zot all the existing hash bits */
631a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, 0);
632a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, 0);
633a94100faSBill Paul 
634a94100faSBill Paul 	/* now program new ones */
635a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
636a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
637a94100faSBill Paul 			continue;
638a94100faSBill Paul 		h = re_calchash(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
639a94100faSBill Paul 		if (h < 32)
640a94100faSBill Paul 			hashes[0] |= (1 << h);
641a94100faSBill Paul 		else
642a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
643a94100faSBill Paul 		mcnt++;
644a94100faSBill Paul 	}
645a94100faSBill Paul 
646a94100faSBill Paul 	if (mcnt)
647a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
648a94100faSBill Paul 	else
649a94100faSBill Paul 		rxfilt &= ~RL_RXCFG_RX_MULTI;
650a94100faSBill Paul 
651a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
652a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
653a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
654a94100faSBill Paul 
655a94100faSBill Paul 	return;
656a94100faSBill Paul }
657a94100faSBill Paul 
658a94100faSBill Paul static void
659a94100faSBill Paul re_reset(sc)
660a94100faSBill Paul 	struct rl_softc		*sc;
661a94100faSBill Paul {
662a94100faSBill Paul 	register int		i;
663a94100faSBill Paul 
664a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
665a94100faSBill Paul 
666a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
667a94100faSBill Paul 		DELAY(10);
668a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
669a94100faSBill Paul 			break;
670a94100faSBill Paul 	}
671a94100faSBill Paul 	if (i == RL_TIMEOUT)
672a94100faSBill Paul 		printf("re%d: reset never completed!\n", sc->rl_unit);
673a94100faSBill Paul 
674a94100faSBill Paul 	CSR_WRITE_1(sc, 0x82, 1);
675a94100faSBill Paul 
676a94100faSBill Paul 	return;
677a94100faSBill Paul }
678a94100faSBill Paul 
679a94100faSBill Paul /*
680a94100faSBill Paul  * The following routine is designed to test for a defect on some
681a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
682a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
683a94100faSBill Paul  * should be pulled high. The result of this defect is that the
684a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
685a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
686a94100faSBill Paul  * because the 64-bit data lines aren't connected.
687a94100faSBill Paul  *
688a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
689a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
690a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
691a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
692a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
693a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
694a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
695a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
696a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
697a94100faSBill Paul  */
698a94100faSBill Paul 
699a94100faSBill Paul static int
700a94100faSBill Paul re_diag(sc)
701a94100faSBill Paul 	struct rl_softc		*sc;
702a94100faSBill Paul {
703a94100faSBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
704a94100faSBill Paul 	struct mbuf		*m0;
705a94100faSBill Paul 	struct ether_header	*eh;
706a94100faSBill Paul 	struct rl_desc		*cur_rx;
707a94100faSBill Paul 	u_int16_t		status;
708a94100faSBill Paul 	u_int32_t		rxstat;
709a94100faSBill Paul 	int			total_len, i, error = 0;
710a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
711a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
712a94100faSBill Paul 
713a94100faSBill Paul 	/* Allocate a single mbuf */
714a94100faSBill Paul 
715a94100faSBill Paul 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
716a94100faSBill Paul 	if (m0 == NULL)
717a94100faSBill Paul 		return(ENOBUFS);
718a94100faSBill Paul 
719a94100faSBill Paul 	/*
720a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
721a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
722a94100faSBill Paul 	 * following special functions:
723a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
724a94100faSBill Paul 	 * - Enables digital loopback mode
725a94100faSBill Paul 	 * - Leaves interrupts turned off
726a94100faSBill Paul 	 */
727a94100faSBill Paul 
728a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
729a94100faSBill Paul 	sc->rl_testmode = 1;
730a94100faSBill Paul 	re_init(sc);
731804af9a1SBill Paul 	re_stop(sc);
732804af9a1SBill Paul 	DELAY(100000);
733804af9a1SBill Paul 	re_init(sc);
734a94100faSBill Paul 
735a94100faSBill Paul 	/* Put some data in the mbuf */
736a94100faSBill Paul 
737a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
738a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
739a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
740a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
741a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
742a94100faSBill Paul 
7437cae6651SBill Paul 	/*
7447cae6651SBill Paul 	 * Queue the packet, start transmission.
7457cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
7467cae6651SBill Paul 	 */
747a94100faSBill Paul 
748abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
7497cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
750a94100faSBill Paul 	m0 = NULL;
751a94100faSBill Paul 
752a94100faSBill Paul 	/* Wait for it to propagate through the chip */
753a94100faSBill Paul 
754abc8ff44SBill Paul 	DELAY(100000);
755a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
756a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
757abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
758abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
759a94100faSBill Paul 			break;
760a94100faSBill Paul 		DELAY(10);
761a94100faSBill Paul 	}
762a94100faSBill Paul 
763a94100faSBill Paul 	if (i == RL_TIMEOUT) {
764a94100faSBill Paul 		printf("re%d: diagnostic failed, failed to receive packet "
765a94100faSBill Paul 		    "in loopback mode\n", sc->rl_unit);
766a94100faSBill Paul 		error = EIO;
767a94100faSBill Paul 		goto done;
768a94100faSBill Paul 	}
769a94100faSBill Paul 
770a94100faSBill Paul 	/*
771a94100faSBill Paul 	 * The packet should have been dumped into the first
772a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
773a94100faSBill Paul 	 */
774a94100faSBill Paul 
775a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
776a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
777a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
778a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_mtag,
779a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[0],
780a94100faSBill Paul 	    BUS_DMASYNC_POSTWRITE);
781a94100faSBill Paul 	bus_dmamap_unload(sc->rl_ldata.rl_mtag,
782a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[0]);
783a94100faSBill Paul 
784a94100faSBill Paul 	m0 = sc->rl_ldata.rl_rx_mbuf[0];
785a94100faSBill Paul 	sc->rl_ldata.rl_rx_mbuf[0] = NULL;
786a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
787a94100faSBill Paul 
788a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
789a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
790a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
791a94100faSBill Paul 
792a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
793a94100faSBill Paul 		printf("re%d: diagnostic failed, received short packet\n",
794a94100faSBill Paul 		    sc->rl_unit);
795a94100faSBill Paul 		error = EIO;
796a94100faSBill Paul 		goto done;
797a94100faSBill Paul 	}
798a94100faSBill Paul 
799a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
800a94100faSBill Paul 
801a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
802a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
803a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
804a94100faSBill Paul 		printf("re%d: WARNING, DMA FAILURE!\n", sc->rl_unit);
805a94100faSBill Paul 		printf("re%d: expected TX data: %6D/%6D/0x%x\n", sc->rl_unit,
806a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
807a94100faSBill Paul 		printf("re%d: received RX data: %6D/%6D/0x%x\n", sc->rl_unit,
808a94100faSBill Paul 		    eh->ether_dhost, ":",  eh->ether_shost, ":",
809a94100faSBill Paul 		    ntohs(eh->ether_type));
810a94100faSBill Paul 		printf("re%d: You may have a defective 32-bit NIC plugged "
811a94100faSBill Paul 		    "into a 64-bit PCI slot.\n", sc->rl_unit);
812a94100faSBill Paul 		printf("re%d: Please re-install the NIC in a 32-bit slot "
813a94100faSBill Paul 		    "for proper operation.\n", sc->rl_unit);
814a94100faSBill Paul 		printf("re%d: Read the re(4) man page for more details.\n",
815a94100faSBill Paul 		    sc->rl_unit);
816a94100faSBill Paul 		error = EIO;
817a94100faSBill Paul 	}
818a94100faSBill Paul 
819a94100faSBill Paul done:
820a94100faSBill Paul 	/* Turn interface off, release resources */
821a94100faSBill Paul 
822a94100faSBill Paul 	sc->rl_testmode = 0;
823a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
824a94100faSBill Paul 	re_stop(sc);
825a94100faSBill Paul 	if (m0 != NULL)
826a94100faSBill Paul 		m_freem(m0);
827a94100faSBill Paul 
828a94100faSBill Paul 	return (error);
829a94100faSBill Paul }
830a94100faSBill Paul 
831a94100faSBill Paul /*
832a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
833a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
834a94100faSBill Paul  */
835a94100faSBill Paul static int
836a94100faSBill Paul re_probe(dev)
837a94100faSBill Paul 	device_t		dev;
838a94100faSBill Paul {
839a94100faSBill Paul 	struct rl_type		*t;
840a94100faSBill Paul 	struct rl_softc		*sc;
841a94100faSBill Paul 	int			rid;
842a94100faSBill Paul 	u_int32_t		hwrev;
843a94100faSBill Paul 
844a94100faSBill Paul 	t = re_devs;
845a94100faSBill Paul 	sc = device_get_softc(dev);
846a94100faSBill Paul 
847a94100faSBill Paul 	while(t->rl_name != NULL) {
848a94100faSBill Paul 		if ((pci_get_vendor(dev) == t->rl_vid) &&
849a94100faSBill Paul 		    (pci_get_device(dev) == t->rl_did)) {
850a94100faSBill Paul 
851a94100faSBill Paul 			/*
852a94100faSBill Paul 			 * Temporarily map the I/O space
853a94100faSBill Paul 			 * so we can read the chip ID register.
854a94100faSBill Paul 			 */
855a94100faSBill Paul 			rid = RL_RID;
856a94100faSBill Paul 			sc->rl_res = bus_alloc_resource(dev, RL_RES, &rid,
857a94100faSBill Paul 			    0, ~0, 1, RF_ACTIVE);
858a94100faSBill Paul 			if (sc->rl_res == NULL) {
859a94100faSBill Paul 				device_printf(dev,
860a94100faSBill Paul 				    "couldn't map ports/memory\n");
861a94100faSBill Paul 				return(ENXIO);
862a94100faSBill Paul 			}
863a94100faSBill Paul 			sc->rl_btag = rman_get_bustag(sc->rl_res);
864a94100faSBill Paul 			sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
865a94100faSBill Paul 			mtx_init(&sc->rl_mtx,
866a94100faSBill Paul 			    device_get_nameunit(dev),
867a94100faSBill Paul 			    MTX_NETWORK_LOCK, MTX_DEF);
868a94100faSBill Paul 			RL_LOCK(sc);
869a94100faSBill Paul 			hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV;
870a94100faSBill Paul 			bus_release_resource(dev, RL_RES,
871a94100faSBill Paul 			    RL_RID, sc->rl_res);
872a94100faSBill Paul 			RL_UNLOCK(sc);
873a94100faSBill Paul 			mtx_destroy(&sc->rl_mtx);
874a94100faSBill Paul 			if (t->rl_basetype == hwrev) {
875a94100faSBill Paul 				device_set_desc(dev, t->rl_name);
876a94100faSBill Paul 				return(0);
877a94100faSBill Paul 			}
878a94100faSBill Paul 		}
879a94100faSBill Paul 		t++;
880a94100faSBill Paul 	}
881a94100faSBill Paul 
882a94100faSBill Paul 	return(ENXIO);
883a94100faSBill Paul }
884a94100faSBill Paul 
885a94100faSBill Paul /*
886a94100faSBill Paul  * This routine takes the segment list provided as the result of
887a94100faSBill Paul  * a bus_dma_map_load() operation and assigns the addresses/lengths
888a94100faSBill Paul  * to RealTek DMA descriptors. This can be called either by the RX
889a94100faSBill Paul  * code or the TX code. In the RX case, we'll probably wind up mapping
890a94100faSBill Paul  * at most one segment. For the TX case, there could be any number of
891a94100faSBill Paul  * segments since TX packets may span multiple mbufs. In either case,
892a94100faSBill Paul  * if the number of segments is larger than the rl_maxsegs limit
893a94100faSBill Paul  * specified by the caller, we abort the mapping operation. Sadly,
894a94100faSBill Paul  * whoever designed the buffer mapping API did not provide a way to
895a94100faSBill Paul  * return an error from here, so we have to fake it a bit.
896a94100faSBill Paul  */
897a94100faSBill Paul 
898a94100faSBill Paul static void
899a94100faSBill Paul re_dma_map_desc(arg, segs, nseg, mapsize, error)
900a94100faSBill Paul 	void			*arg;
901a94100faSBill Paul 	bus_dma_segment_t	*segs;
902a94100faSBill Paul 	int			nseg;
903a94100faSBill Paul 	bus_size_t		mapsize;
904a94100faSBill Paul 	int			error;
905a94100faSBill Paul {
906a94100faSBill Paul 	struct rl_dmaload_arg	*ctx;
907a94100faSBill Paul 	struct rl_desc		*d = NULL;
908a94100faSBill Paul 	int			i = 0, idx;
909a94100faSBill Paul 
910a94100faSBill Paul 	if (error)
911a94100faSBill Paul 		return;
912a94100faSBill Paul 
913a94100faSBill Paul 	ctx = arg;
914a94100faSBill Paul 
915a94100faSBill Paul 	/* Signal error to caller if there's too many segments */
916a94100faSBill Paul 	if (nseg > ctx->rl_maxsegs) {
917a94100faSBill Paul 		ctx->rl_maxsegs = 0;
918a94100faSBill Paul 		return;
919a94100faSBill Paul 	}
920a94100faSBill Paul 
921a94100faSBill Paul 	/*
922a94100faSBill Paul 	 * Map the segment array into descriptors. Note that we set the
923a94100faSBill Paul 	 * start-of-frame and end-of-frame markers for either TX or RX, but
924a94100faSBill Paul 	 * they really only have meaning in the TX case. (In the RX case,
925a94100faSBill Paul 	 * it's the chip that tells us where packets begin and end.)
926a94100faSBill Paul 	 * We also keep track of the end of the ring and set the
927a94100faSBill Paul 	 * end-of-ring bits as needed, and we set the ownership bits
928a94100faSBill Paul 	 * in all except the very first descriptor. (The caller will
929a94100faSBill Paul 	 * set this descriptor later when it start transmission or
930a94100faSBill Paul 	 * reception.)
931a94100faSBill Paul 	 */
932a94100faSBill Paul 	idx = ctx->rl_idx;
933a94100faSBill Paul 	while(1) {
934a94100faSBill Paul 		u_int32_t		cmdstat;
935a94100faSBill Paul 		d = &ctx->rl_ring[idx];
936a94100faSBill Paul 		if (le32toh(d->rl_cmdstat) & RL_RDESC_STAT_OWN) {
937a94100faSBill Paul 			ctx->rl_maxsegs = 0;
938a94100faSBill Paul 			return;
939a94100faSBill Paul 		}
940a94100faSBill Paul 		cmdstat = segs[i].ds_len;
941a94100faSBill Paul 		d->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
942a94100faSBill Paul 		d->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
943a94100faSBill Paul 		if (i == 0)
944a94100faSBill Paul 			cmdstat |= RL_TDESC_CMD_SOF;
945a94100faSBill Paul 		else
946a94100faSBill Paul 			cmdstat |= RL_TDESC_CMD_OWN;
947a94100faSBill Paul 		if (idx == (RL_RX_DESC_CNT - 1))
948a94100faSBill Paul 			cmdstat |= RL_TDESC_CMD_EOR;
949a94100faSBill Paul 		d->rl_cmdstat = htole32(cmdstat | ctx->rl_flags);
950a94100faSBill Paul 		i++;
951a94100faSBill Paul 		if (i == nseg)
952a94100faSBill Paul 			break;
953a94100faSBill Paul 		RL_DESC_INC(idx);
954a94100faSBill Paul 	}
955a94100faSBill Paul 
956a94100faSBill Paul 	d->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
957a94100faSBill Paul 	ctx->rl_maxsegs = nseg;
958a94100faSBill Paul 	ctx->rl_idx = idx;
959a94100faSBill Paul 
960a94100faSBill Paul 	return;
961a94100faSBill Paul }
962a94100faSBill Paul 
963a94100faSBill Paul /*
964a94100faSBill Paul  * Map a single buffer address.
965a94100faSBill Paul  */
966a94100faSBill Paul 
967a94100faSBill Paul static void
968a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error)
969a94100faSBill Paul 	void			*arg;
970a94100faSBill Paul 	bus_dma_segment_t	*segs;
971a94100faSBill Paul 	int			nseg;
972a94100faSBill Paul 	int			error;
973a94100faSBill Paul {
974a94100faSBill Paul 	u_int32_t		*addr;
975a94100faSBill Paul 
976a94100faSBill Paul 	if (error)
977a94100faSBill Paul 		return;
978a94100faSBill Paul 
979a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
980a94100faSBill Paul 	addr = arg;
981a94100faSBill Paul 	*addr = segs->ds_addr;
982a94100faSBill Paul 
983a94100faSBill Paul 	return;
984a94100faSBill Paul }
985a94100faSBill Paul 
986a94100faSBill Paul static int
987a94100faSBill Paul re_allocmem(dev, sc)
988a94100faSBill Paul 	device_t		dev;
989a94100faSBill Paul 	struct rl_softc		*sc;
990a94100faSBill Paul {
991a94100faSBill Paul 	int			error;
992a94100faSBill Paul 	int			nseg;
993a94100faSBill Paul 	int			i;
994a94100faSBill Paul 
995a94100faSBill Paul 	/*
996a94100faSBill Paul 	 * Allocate map for RX mbufs.
997a94100faSBill Paul 	 */
998a94100faSBill Paul 	nseg = 32;
999a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, ETHER_ALIGN, 0,
1000a94100faSBill Paul 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
10016110675fSBill Paul 	    NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW,
1002a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_mtag);
1003a94100faSBill Paul 	if (error) {
1004a94100faSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1005a94100faSBill Paul 		return (ENOMEM);
1006a94100faSBill Paul 	}
1007a94100faSBill Paul 
1008a94100faSBill Paul 	/*
1009a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1010a94100faSBill Paul 	 */
1011a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1012a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1013a94100faSBill Paul             NULL, RL_TX_LIST_SZ, 1, RL_TX_LIST_SZ, BUS_DMA_ALLOCNOW,
1014a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1015a94100faSBill Paul 	if (error) {
1016a94100faSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1017a94100faSBill Paul 		return (ENOMEM);
1018a94100faSBill Paul 	}
1019a94100faSBill Paul 
1020a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1021a94100faSBill Paul 
1022a94100faSBill Paul         error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1023a94100faSBill Paul 	    (void **)&sc->rl_ldata.rl_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO,
1024a94100faSBill Paul             &sc->rl_ldata.rl_tx_list_map);
1025a94100faSBill Paul         if (error)
1026a94100faSBill Paul                 return (ENOMEM);
1027a94100faSBill Paul 
1028a94100faSBill Paul 	/* Load the map for the TX ring. */
1029a94100faSBill Paul 
1030a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1031a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1032a94100faSBill Paul 	     RL_TX_LIST_SZ, re_dma_map_addr,
1033a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1034a94100faSBill Paul 
1035a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1036a94100faSBill Paul 
1037a94100faSBill Paul 	for (i = 0; i < RL_TX_DESC_CNT; i++) {
1038a94100faSBill Paul 		error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0,
1039a94100faSBill Paul 			    &sc->rl_ldata.rl_tx_dmamap[i]);
1040a94100faSBill Paul 		if (error) {
1041a94100faSBill Paul 			device_printf(dev, "can't create DMA map for TX\n");
1042a94100faSBill Paul 			return(ENOMEM);
1043a94100faSBill Paul 		}
1044a94100faSBill Paul 	}
1045a94100faSBill Paul 
1046a94100faSBill Paul 	/*
1047a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1048a94100faSBill Paul 	 */
1049a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1050a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1051a94100faSBill Paul             NULL, RL_TX_LIST_SZ, 1, RL_TX_LIST_SZ, BUS_DMA_ALLOCNOW,
1052a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1053a94100faSBill Paul 	if (error) {
1054a94100faSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1055a94100faSBill Paul 		return (ENOMEM);
1056a94100faSBill Paul 	}
1057a94100faSBill Paul 
1058a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1059a94100faSBill Paul 
1060a94100faSBill Paul         error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1061a94100faSBill Paul 	    (void **)&sc->rl_ldata.rl_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO,
1062a94100faSBill Paul             &sc->rl_ldata.rl_rx_list_map);
1063a94100faSBill Paul         if (error)
1064a94100faSBill Paul                 return (ENOMEM);
1065a94100faSBill Paul 
1066a94100faSBill Paul 	/* Load the map for the RX ring. */
1067a94100faSBill Paul 
1068a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1069a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1070a94100faSBill Paul 	     RL_TX_LIST_SZ, re_dma_map_addr,
1071a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1072a94100faSBill Paul 
1073a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1074a94100faSBill Paul 
1075a94100faSBill Paul 	for (i = 0; i < RL_RX_DESC_CNT; i++) {
1076a94100faSBill Paul 		error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0,
1077a94100faSBill Paul 			    &sc->rl_ldata.rl_rx_dmamap[i]);
1078a94100faSBill Paul 		if (error) {
1079a94100faSBill Paul 			device_printf(dev, "can't create DMA map for RX\n");
1080a94100faSBill Paul 			return(ENOMEM);
1081a94100faSBill Paul 		}
1082a94100faSBill Paul 	}
1083a94100faSBill Paul 
1084a94100faSBill Paul 	return(0);
1085a94100faSBill Paul }
1086a94100faSBill Paul 
1087a94100faSBill Paul /*
1088a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1089a94100faSBill Paul  * setup and ethernet/BPF attach.
1090a94100faSBill Paul  */
1091a94100faSBill Paul static int
1092a94100faSBill Paul re_attach(dev)
1093a94100faSBill Paul 	device_t		dev;
1094a94100faSBill Paul {
1095a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1096a94100faSBill Paul 	u_int16_t		as[3];
1097a94100faSBill Paul 	struct rl_softc		*sc;
1098a94100faSBill Paul 	struct ifnet		*ifp;
1099a94100faSBill Paul 	struct rl_hwrev		*hw_rev;
1100a94100faSBill Paul 	int			hwrev;
1101a94100faSBill Paul 	u_int16_t		re_did = 0;
1102a94100faSBill Paul 	int			unit, error = 0, rid, i;
1103a94100faSBill Paul 
1104a94100faSBill Paul 	sc = device_get_softc(dev);
1105a94100faSBill Paul 	unit = device_get_unit(dev);
1106a94100faSBill Paul 
1107a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
1108a94100faSBill Paul 	    MTX_DEF | MTX_RECURSE);
1109a94100faSBill Paul #ifndef BURN_BRIDGES
1110a94100faSBill Paul 	/*
1111a94100faSBill Paul 	 * Handle power management nonsense.
1112a94100faSBill Paul 	 */
1113a94100faSBill Paul 
1114a94100faSBill Paul 	if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
1115a94100faSBill Paul 		u_int32_t		iobase, membase, irq;
1116a94100faSBill Paul 
1117a94100faSBill Paul 		/* Save important PCI config data. */
1118a94100faSBill Paul 		iobase = pci_read_config(dev, RL_PCI_LOIO, 4);
1119a94100faSBill Paul 		membase = pci_read_config(dev, RL_PCI_LOMEM, 4);
1120a94100faSBill Paul 		irq = pci_read_config(dev, RL_PCI_INTLINE, 4);
1121a94100faSBill Paul 
1122a94100faSBill Paul 		/* Reset the power state. */
1123a94100faSBill Paul 		printf("re%d: chip is is in D%d power mode "
1124a94100faSBill Paul 		    "-- setting to D0\n", unit,
1125a94100faSBill Paul 		    pci_get_powerstate(dev));
1126a94100faSBill Paul 
1127a94100faSBill Paul 		pci_set_powerstate(dev, PCI_POWERSTATE_D0);
1128a94100faSBill Paul 
1129a94100faSBill Paul 		/* Restore PCI config data. */
1130a94100faSBill Paul 		pci_write_config(dev, RL_PCI_LOIO, iobase, 4);
1131a94100faSBill Paul 		pci_write_config(dev, RL_PCI_LOMEM, membase, 4);
1132a94100faSBill Paul 		pci_write_config(dev, RL_PCI_INTLINE, irq, 4);
1133a94100faSBill Paul 	}
1134a94100faSBill Paul #endif
1135a94100faSBill Paul 	/*
1136a94100faSBill Paul 	 * Map control/status registers.
1137a94100faSBill Paul 	 */
1138a94100faSBill Paul 	pci_enable_busmaster(dev);
1139a94100faSBill Paul 
1140a94100faSBill Paul 	rid = RL_RID;
1141a94100faSBill Paul 	sc->rl_res = bus_alloc_resource(dev, RL_RES, &rid,
1142a94100faSBill Paul 	    0, ~0, 1, RF_ACTIVE);
1143a94100faSBill Paul 
1144a94100faSBill Paul 	if (sc->rl_res == NULL) {
1145a94100faSBill Paul 		printf ("re%d: couldn't map ports/memory\n", unit);
1146a94100faSBill Paul 		error = ENXIO;
1147a94100faSBill Paul 		goto fail;
1148a94100faSBill Paul 	}
1149a94100faSBill Paul 
1150a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1151a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1152a94100faSBill Paul 
1153a94100faSBill Paul 	/* Allocate interrupt */
1154a94100faSBill Paul 	rid = 0;
1155a94100faSBill Paul 	sc->rl_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
1156a94100faSBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
1157a94100faSBill Paul 
1158a94100faSBill Paul 	if (sc->rl_irq == NULL) {
1159a94100faSBill Paul 		printf("re%d: couldn't map interrupt\n", unit);
1160a94100faSBill Paul 		error = ENXIO;
1161a94100faSBill Paul 		goto fail;
1162a94100faSBill Paul 	}
1163a94100faSBill Paul 
1164a94100faSBill Paul 	/* Reset the adapter. */
1165a94100faSBill Paul 	re_reset(sc);
1166abc8ff44SBill Paul 
1167abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1168abc8ff44SBill Paul 	hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV;
1169abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1170abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1171abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
1172abc8ff44SBill Paul 			break;
1173abc8ff44SBill Paul 		}
1174abc8ff44SBill Paul 		hw_rev++;
1175abc8ff44SBill Paul 	}
1176abc8ff44SBill Paul 
1177abc8ff44SBill Paul 	if (sc->rl_type == RL_8169) {
1178abc8ff44SBill Paul 
1179abc8ff44SBill Paul 		/* Set RX length mask */
1180abc8ff44SBill Paul 
1181abc8ff44SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1182abc8ff44SBill Paul 
1183abc8ff44SBill Paul 		/* Force station address autoload from the EEPROM */
1184abc8ff44SBill Paul 
1185abc8ff44SBill Paul 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_AUTOLOAD);
1186abc8ff44SBill Paul 		for (i = 0; i < RL_TIMEOUT; i++) {
1187abc8ff44SBill Paul 			if (!(CSR_READ_1(sc, RL_EECMD) & RL_EEMODE_AUTOLOAD))
1188abc8ff44SBill Paul 				break;
1189abc8ff44SBill Paul 			DELAY(100);
1190abc8ff44SBill Paul 		}
1191abc8ff44SBill Paul 		if (i == RL_TIMEOUT)
1192abc8ff44SBill Paul 			printf ("re%d: eeprom autoload timed out\n", unit);
1193abc8ff44SBill Paul 
1194abc8ff44SBill Paul 			for (i = 0; i < ETHER_ADDR_LEN; i++)
1195abc8ff44SBill Paul 				eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1196abc8ff44SBill Paul 	} else {
1197abc8ff44SBill Paul 
1198abc8ff44SBill Paul 		/* Set RX length mask */
1199abc8ff44SBill Paul 
1200abc8ff44SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1201abc8ff44SBill Paul 
1202a94100faSBill Paul 		sc->rl_eecmd_read = RL_EECMD_READ_6BIT;
1203a94100faSBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1, 0);
1204a94100faSBill Paul 		if (re_did != 0x8129)
1205a94100faSBill Paul 			sc->rl_eecmd_read = RL_EECMD_READ_8BIT;
1206a94100faSBill Paul 
1207a94100faSBill Paul 		/*
1208a94100faSBill Paul 		 * Get station address from the EEPROM.
1209a94100faSBill Paul 		 */
1210a94100faSBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3, 0);
1211a94100faSBill Paul 		for (i = 0; i < 3; i++) {
1212a94100faSBill Paul 			eaddr[(i * 2) + 0] = as[i] & 0xff;
1213a94100faSBill Paul 			eaddr[(i * 2) + 1] = as[i] >> 8;
1214a94100faSBill Paul 		}
1215abc8ff44SBill Paul 	}
12169bac70b8SBill Paul 
1217a94100faSBill Paul 	/*
1218a94100faSBill Paul 	 * A RealTek chip was detected. Inform the world.
1219a94100faSBill Paul 	 */
1220a94100faSBill Paul 	printf("re%d: Ethernet address: %6D\n", unit, eaddr, ":");
1221a94100faSBill Paul 
1222a94100faSBill Paul 	sc->rl_unit = unit;
1223a94100faSBill Paul 	bcopy(eaddr, (char *)&sc->arpcom.ac_enaddr, ETHER_ADDR_LEN);
1224a94100faSBill Paul 
1225a94100faSBill Paul 	/*
1226a94100faSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
1227a94100faSBill Paul 	 */
1228a94100faSBill Paul #define RL_NSEG_NEW 32
1229a94100faSBill Paul 	error = bus_dma_tag_create(NULL,	/* parent */
1230a94100faSBill Paul 			1, 0,			/* alignment, boundary */
1231a94100faSBill Paul 			BUS_SPACE_MAXADDR_32BIT,/* lowaddr */
1232a94100faSBill Paul 			BUS_SPACE_MAXADDR,	/* highaddr */
1233a94100faSBill Paul 			NULL, NULL,		/* filter, filterarg */
1234a94100faSBill Paul 			MAXBSIZE, RL_NSEG_NEW,	/* maxsize, nsegments */
1235a94100faSBill Paul 			BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */
1236a94100faSBill Paul 			BUS_DMA_ALLOCNOW,	/* flags */
1237a94100faSBill Paul 			NULL, NULL,		/* lockfunc, lockarg */
1238a94100faSBill Paul 			&sc->rl_parent_tag);
1239a94100faSBill Paul 	if (error)
1240a94100faSBill Paul 		goto fail;
1241a94100faSBill Paul 
1242a94100faSBill Paul 	error = re_allocmem(dev, sc);
1243a94100faSBill Paul 
1244a94100faSBill Paul 	if (error)
1245a94100faSBill Paul 		goto fail;
1246a94100faSBill Paul 
1247a94100faSBill Paul 	/* Do MII setup */
1248a94100faSBill Paul 	if (mii_phy_probe(dev, &sc->rl_miibus,
1249a94100faSBill Paul 	    re_ifmedia_upd, re_ifmedia_sts)) {
1250a94100faSBill Paul 		printf("re%d: MII without any phy!\n", sc->rl_unit);
1251a94100faSBill Paul 		error = ENXIO;
1252a94100faSBill Paul 		goto fail;
1253a94100faSBill Paul 	}
1254a94100faSBill Paul 
1255a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
1256a94100faSBill Paul 	ifp->if_softc = sc;
1257a94100faSBill Paul 	ifp->if_unit = unit;
1258a94100faSBill Paul 	ifp->if_name = "re";
1259a94100faSBill Paul 	ifp->if_mtu = ETHERMTU;
1260a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1261a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1262a94100faSBill Paul 	ifp->if_output = ether_output;
1263a94100faSBill Paul 	ifp->if_capabilities = IFCAP_VLAN_MTU;
1264a94100faSBill Paul 	ifp->if_start = re_start;
1265a94100faSBill Paul 	ifp->if_hwassist = RE_CSUM_FEATURES;
1266a94100faSBill Paul 	ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING;
1267a94100faSBill Paul 	ifp->if_watchdog = re_watchdog;
1268a94100faSBill Paul 	ifp->if_init = re_init;
1269a94100faSBill Paul 	if (sc->rl_type == RL_8169)
1270a94100faSBill Paul 		ifp->if_baudrate = 1000000000;
1271a94100faSBill Paul 	else
1272a94100faSBill Paul 		ifp->if_baudrate = 100000000;
1273a94100faSBill Paul 	ifp->if_snd.ifq_maxlen = RL_IFQ_MAXLEN;
1274a94100faSBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1275a94100faSBill Paul 
1276a94100faSBill Paul 	callout_handle_init(&sc->rl_stat_ch);
1277a94100faSBill Paul 
1278a94100faSBill Paul 	/*
1279a94100faSBill Paul 	 * Call MI attach routine.
1280a94100faSBill Paul 	 */
1281a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1282a94100faSBill Paul 
1283a94100faSBill Paul 	/* Perform hardware diagnostic. */
1284a94100faSBill Paul 	error = re_diag(sc);
1285a94100faSBill Paul 
1286a94100faSBill Paul 	if (error) {
1287a94100faSBill Paul 		printf("re%d: attach aborted due to hardware diag failure\n",
1288a94100faSBill Paul 		    unit);
1289a94100faSBill Paul 		ether_ifdetach(ifp);
1290a94100faSBill Paul 		goto fail;
1291a94100faSBill Paul 	}
1292a94100faSBill Paul 
1293a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1294a94100faSBill Paul 	error = bus_setup_intr(dev, sc->rl_irq, INTR_TYPE_NET,
1295a94100faSBill Paul 	    re_intr, sc, &sc->rl_intrhand);
1296a94100faSBill Paul 
1297a94100faSBill Paul 	if (error) {
1298a94100faSBill Paul 		printf("re%d: couldn't set up irq\n", unit);
1299a94100faSBill Paul 		ether_ifdetach(ifp);
1300a94100faSBill Paul 		goto fail;
1301a94100faSBill Paul 	}
1302a94100faSBill Paul 
1303a94100faSBill Paul fail:
1304a94100faSBill Paul 	if (error)
1305a94100faSBill Paul 		re_detach(dev);
1306a94100faSBill Paul 
1307a94100faSBill Paul 	return (error);
1308a94100faSBill Paul }
1309a94100faSBill Paul 
1310a94100faSBill Paul /*
1311a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1312a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1313a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1314a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1315a94100faSBill Paul  * allocated.
1316a94100faSBill Paul  */
1317a94100faSBill Paul static int
1318a94100faSBill Paul re_detach(dev)
1319a94100faSBill Paul 	device_t		dev;
1320a94100faSBill Paul {
1321a94100faSBill Paul 	struct rl_softc		*sc;
1322a94100faSBill Paul 	struct ifnet		*ifp;
1323a94100faSBill Paul 	int			i;
1324a94100faSBill Paul 
1325a94100faSBill Paul 	sc = device_get_softc(dev);
1326a94100faSBill Paul 	KASSERT(mtx_initialized(&sc->rl_mtx), ("rl mutex not initialized"));
1327a94100faSBill Paul 	RL_LOCK(sc);
1328a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
1329a94100faSBill Paul 
1330a94100faSBill Paul 	/* These should only be active if attach succeeded */
1331a94100faSBill Paul 	if (device_is_attached(dev)) {
1332a94100faSBill Paul 		re_stop(sc);
1333a94100faSBill Paul 		/*
1334a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1335a94100faSBill Paul 		 * still had a BPF descriptor attached to this
1336a94100faSBill Paul 		 * interface. If they do, ether_ifattach() will cause
1337a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1338a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1339a94100faSBill Paul 		 * which will try to call re_init() again. This will
1340a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1341a94100faSBill Paul 		 * which will panic the system when the kernel tries
1342a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1343a94100faSBill Paul 		 * anymore.
1344a94100faSBill Paul 		 */
1345a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1346a94100faSBill Paul 		ether_ifdetach(ifp);
1347a94100faSBill Paul 	}
1348a94100faSBill Paul 	if (sc->rl_miibus)
1349a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1350a94100faSBill Paul 	bus_generic_detach(dev);
1351a94100faSBill Paul 
1352a94100faSBill Paul 	if (sc->rl_intrhand)
1353a94100faSBill Paul 		bus_teardown_intr(dev, sc->rl_irq, sc->rl_intrhand);
1354a94100faSBill Paul 	if (sc->rl_irq)
1355a94100faSBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->rl_irq);
1356a94100faSBill Paul 	if (sc->rl_res)
1357a94100faSBill Paul 		bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res);
1358a94100faSBill Paul 
1359a94100faSBill Paul 
1360a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1361a94100faSBill Paul 
1362a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1363a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1364a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1365a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1366a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list,
1367a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1368a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1369a94100faSBill Paul 	}
1370a94100faSBill Paul 
1371a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1372a94100faSBill Paul 
1373a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1374a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1375a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list_map);
1376a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1377a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list,
1378a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list_map);
1379a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1380a94100faSBill Paul 	}
1381a94100faSBill Paul 
1382a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1383a94100faSBill Paul 
1384a94100faSBill Paul 	if (sc->rl_ldata.rl_mtag) {
1385a94100faSBill Paul 		for (i = 0; i < RL_TX_DESC_CNT; i++)
1386a94100faSBill Paul 			bus_dmamap_destroy(sc->rl_ldata.rl_mtag,
1387a94100faSBill Paul 			    sc->rl_ldata.rl_tx_dmamap[i]);
1388a94100faSBill Paul 		for (i = 0; i < RL_RX_DESC_CNT; i++)
1389a94100faSBill Paul 			bus_dmamap_destroy(sc->rl_ldata.rl_mtag,
1390a94100faSBill Paul 			    sc->rl_ldata.rl_rx_dmamap[i]);
1391a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_mtag);
1392a94100faSBill Paul 	}
1393a94100faSBill Paul 
1394a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1395a94100faSBill Paul 
1396a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1397a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_stag,
1398a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1399a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_stag,
1400a94100faSBill Paul 		    sc->rl_ldata.rl_stats,
1401a94100faSBill Paul 		    sc->rl_ldata.rl_smap);
1402a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1403a94100faSBill Paul 	}
1404a94100faSBill Paul 
1405a94100faSBill Paul 	if (sc->rl_parent_tag)
1406a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1407a94100faSBill Paul 
1408a94100faSBill Paul 	RL_UNLOCK(sc);
1409a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1410a94100faSBill Paul 
1411a94100faSBill Paul 	return(0);
1412a94100faSBill Paul }
1413a94100faSBill Paul 
1414a94100faSBill Paul static int
1415a94100faSBill Paul re_newbuf(sc, idx, m)
1416a94100faSBill Paul 	struct rl_softc		*sc;
1417a94100faSBill Paul 	int			idx;
1418a94100faSBill Paul 	struct mbuf		*m;
1419a94100faSBill Paul {
1420a94100faSBill Paul 	struct rl_dmaload_arg	arg;
1421a94100faSBill Paul 	struct mbuf		*n = NULL;
1422a94100faSBill Paul 	int			error;
1423a94100faSBill Paul 
1424a94100faSBill Paul 	if (m == NULL) {
1425a94100faSBill Paul 		n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1426a94100faSBill Paul 		if (n == NULL)
1427a94100faSBill Paul 			return(ENOBUFS);
1428a94100faSBill Paul 		m = n;
1429a94100faSBill Paul 	} else
1430a94100faSBill Paul 		m->m_data = m->m_ext.ext_buf;
1431a94100faSBill Paul 
1432a94100faSBill Paul 	/*
1433a94100faSBill Paul 	 * Initialize mbuf length fields and fixup
1434a94100faSBill Paul 	 * alignment so that the frame payload is
1435a94100faSBill Paul 	 * longword aligned.
1436a94100faSBill Paul 	 */
1437a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
1438a94100faSBill Paul 	m_adj(m, ETHER_ALIGN);
1439a94100faSBill Paul 
1440a94100faSBill Paul 	arg.sc = sc;
1441a94100faSBill Paul 	arg.rl_idx = idx;
1442a94100faSBill Paul 	arg.rl_maxsegs = 1;
1443a94100faSBill Paul 	arg.rl_flags = 0;
1444a94100faSBill Paul 	arg.rl_ring = sc->rl_ldata.rl_rx_list;
1445a94100faSBill Paul 
1446a94100faSBill Paul         error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag,
1447a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[idx], m, re_dma_map_desc,
1448a94100faSBill Paul 	    &arg, BUS_DMA_NOWAIT);
1449a94100faSBill Paul 	if (error || arg.rl_maxsegs != 1) {
1450a94100faSBill Paul 		if (n != NULL)
1451a94100faSBill Paul 			m_freem(n);
1452a94100faSBill Paul 		return (ENOMEM);
1453a94100faSBill Paul 	}
1454a94100faSBill Paul 
1455a94100faSBill Paul 	sc->rl_ldata.rl_rx_list[idx].rl_cmdstat |= htole32(RL_RDESC_CMD_OWN);
1456a94100faSBill Paul 	sc->rl_ldata.rl_rx_mbuf[idx] = m;
1457a94100faSBill Paul 
1458a94100faSBill Paul         bus_dmamap_sync(sc->rl_ldata.rl_mtag,
1459a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[idx],
1460a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1461a94100faSBill Paul 
1462a94100faSBill Paul 	return(0);
1463a94100faSBill Paul }
1464a94100faSBill Paul 
1465a94100faSBill Paul static int
1466a94100faSBill Paul re_tx_list_init(sc)
1467a94100faSBill Paul 	struct rl_softc		*sc;
1468a94100faSBill Paul {
1469a94100faSBill Paul 	bzero ((char *)sc->rl_ldata.rl_tx_list, RL_TX_LIST_SZ);
1470a94100faSBill Paul 	bzero ((char *)&sc->rl_ldata.rl_tx_mbuf,
1471a94100faSBill Paul 	    (RL_TX_DESC_CNT * sizeof(struct mbuf *)));
1472a94100faSBill Paul 
1473a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1474a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map, BUS_DMASYNC_PREWRITE);
1475a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
1476a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
1477a94100faSBill Paul 	sc->rl_ldata.rl_tx_free = RL_TX_DESC_CNT;
1478a94100faSBill Paul 
1479a94100faSBill Paul 	return(0);
1480a94100faSBill Paul }
1481a94100faSBill Paul 
1482a94100faSBill Paul static int
1483a94100faSBill Paul re_rx_list_init(sc)
1484a94100faSBill Paul 	struct rl_softc		*sc;
1485a94100faSBill Paul {
1486a94100faSBill Paul 	int			i;
1487a94100faSBill Paul 
1488a94100faSBill Paul 	bzero ((char *)sc->rl_ldata.rl_rx_list, RL_RX_LIST_SZ);
1489a94100faSBill Paul 	bzero ((char *)&sc->rl_ldata.rl_rx_mbuf,
1490a94100faSBill Paul 	    (RL_RX_DESC_CNT * sizeof(struct mbuf *)));
1491a94100faSBill Paul 
1492a94100faSBill Paul 	for (i = 0; i < RL_RX_DESC_CNT; i++) {
1493a94100faSBill Paul 		if (re_newbuf(sc, i, NULL) == ENOBUFS)
1494a94100faSBill Paul 			return(ENOBUFS);
1495a94100faSBill Paul 	}
1496a94100faSBill Paul 
1497a94100faSBill Paul 	/* Flush the RX descriptors */
1498a94100faSBill Paul 
1499a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1500a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1501a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1502a94100faSBill Paul 
1503a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
1504a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
1505a94100faSBill Paul 
1506a94100faSBill Paul 	return(0);
1507a94100faSBill Paul }
1508a94100faSBill Paul 
1509a94100faSBill Paul /*
1510a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
1511a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
1512a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
1513a94100faSBill Paul  */
1514a94100faSBill Paul static void
1515a94100faSBill Paul re_rxeof(sc)
1516a94100faSBill Paul 	struct rl_softc		*sc;
1517a94100faSBill Paul {
1518a94100faSBill Paul 	struct mbuf		*m;
1519a94100faSBill Paul 	struct ifnet		*ifp;
1520a94100faSBill Paul 	int			i, total_len;
1521a94100faSBill Paul 	struct rl_desc		*cur_rx;
1522a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
1523a94100faSBill Paul 
1524a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
1525a94100faSBill Paul 	i = sc->rl_ldata.rl_rx_prodidx;
1526a94100faSBill Paul 
1527a94100faSBill Paul 	/* Invalidate the descriptor memory */
1528a94100faSBill Paul 
1529a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1530a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1531a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
1532a94100faSBill Paul 
1533a94100faSBill Paul 	while (!RL_OWN(&sc->rl_ldata.rl_rx_list[i])) {
1534a94100faSBill Paul 
1535a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
1536a94100faSBill Paul 		m = sc->rl_ldata.rl_rx_mbuf[i];
1537a94100faSBill Paul 		total_len = RL_RXBYTES(cur_rx);
1538a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
1539a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
1540a94100faSBill Paul 
1541a94100faSBill Paul 		/* Invalidate the RX mbuf and unload its map */
1542a94100faSBill Paul 
1543a94100faSBill Paul 		bus_dmamap_sync(sc->rl_ldata.rl_mtag,
1544a94100faSBill Paul 		    sc->rl_ldata.rl_rx_dmamap[i],
1545a94100faSBill Paul 		    BUS_DMASYNC_POSTWRITE);
1546a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_mtag,
1547a94100faSBill Paul 		    sc->rl_ldata.rl_rx_dmamap[i]);
1548a94100faSBill Paul 
1549a94100faSBill Paul 		if (!(rxstat & RL_RDESC_STAT_EOF)) {
1550a94100faSBill Paul 			m->m_len = MCLBYTES - ETHER_ALIGN;
1551a94100faSBill Paul 			if (sc->rl_head == NULL)
1552a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
1553a94100faSBill Paul 			else {
1554a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
1555a94100faSBill Paul 				sc->rl_tail->m_next = m;
1556a94100faSBill Paul 				sc->rl_tail = m;
1557a94100faSBill Paul 			}
1558a94100faSBill Paul 			re_newbuf(sc, i, NULL);
1559a94100faSBill Paul 			RL_DESC_INC(i);
1560a94100faSBill Paul 			continue;
1561a94100faSBill Paul 		}
1562a94100faSBill Paul 
1563a94100faSBill Paul 		/*
1564a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
1565a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
1566a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
1567a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
1568a94100faSBill Paul 		 * were already used, so to make room for the extra
1569a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
1570a94100faSBill Paul 		 * error' bit and shifted the other status bits
1571a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
1572a94100faSBill Paul 		 * still in the same places. We have already extracted
1573a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
1574a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
1575a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
1576a94100faSBill Paul 		 * them using the 8169 status as though it was in the
1577a94100faSBill Paul 		 * same format as that of the 8139C+.
1578a94100faSBill Paul 		 */
1579a94100faSBill Paul 		if (sc->rl_type == RL_8169)
1580a94100faSBill Paul 			rxstat >>= 1;
1581a94100faSBill Paul 
1582a94100faSBill Paul 		if (rxstat & RL_RDESC_STAT_RXERRSUM) {
1583a94100faSBill Paul 			ifp->if_ierrors++;
1584a94100faSBill Paul 			/*
1585a94100faSBill Paul 			 * If this is part of a multi-fragment packet,
1586a94100faSBill Paul 			 * discard all the pieces.
1587a94100faSBill Paul 			 */
1588a94100faSBill Paul 			if (sc->rl_head != NULL) {
1589a94100faSBill Paul 				m_freem(sc->rl_head);
1590a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
1591a94100faSBill Paul 			}
1592a94100faSBill Paul 			re_newbuf(sc, i, m);
1593a94100faSBill Paul 			RL_DESC_INC(i);
1594a94100faSBill Paul 			continue;
1595a94100faSBill Paul 		}
1596a94100faSBill Paul 
1597a94100faSBill Paul 		/*
1598a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
1599a94100faSBill Paul 		 * reload the current one.
1600a94100faSBill Paul 		 */
1601a94100faSBill Paul 
1602a94100faSBill Paul 		if (re_newbuf(sc, i, NULL)) {
1603a94100faSBill Paul 			ifp->if_ierrors++;
1604a94100faSBill Paul 			if (sc->rl_head != NULL) {
1605a94100faSBill Paul 				m_freem(sc->rl_head);
1606a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
1607a94100faSBill Paul 			}
1608a94100faSBill Paul 			re_newbuf(sc, i, m);
1609a94100faSBill Paul 			RL_DESC_INC(i);
1610a94100faSBill Paul 			continue;
1611a94100faSBill Paul 		}
1612a94100faSBill Paul 
1613a94100faSBill Paul 		RL_DESC_INC(i);
1614a94100faSBill Paul 
1615a94100faSBill Paul 		if (sc->rl_head != NULL) {
1616a94100faSBill Paul 			m->m_len = total_len % (MCLBYTES - ETHER_ALIGN);
1617a94100faSBill Paul 			/*
1618a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
1619a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
1620a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
1621a94100faSBill Paul 			 * care about anyway.
1622a94100faSBill Paul 			 */
1623a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
1624a94100faSBill Paul 				sc->rl_tail->m_len -=
1625a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
1626a94100faSBill Paul 				m_freem(m);
1627a94100faSBill Paul 			} else {
1628a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
1629a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
1630a94100faSBill Paul 				sc->rl_tail->m_next = m;
1631a94100faSBill Paul 			}
1632a94100faSBill Paul 			m = sc->rl_head;
1633a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
1634a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1635a94100faSBill Paul 		} else
1636a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
1637a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
1638a94100faSBill Paul 
1639a94100faSBill Paul 		ifp->if_ipackets++;
1640a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
1641a94100faSBill Paul 
1642a94100faSBill Paul 		/* Do RX checksumming if enabled */
1643a94100faSBill Paul 
1644a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
1645a94100faSBill Paul 
1646a94100faSBill Paul 			/* Check IP header checksum */
1647a94100faSBill Paul 			if (rxstat & RL_RDESC_STAT_PROTOID)
1648a94100faSBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1649a94100faSBill Paul 			if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
1650a94100faSBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1651a94100faSBill Paul 
1652a94100faSBill Paul 			/* Check TCP/UDP checksum */
1653a94100faSBill Paul 			if ((RL_TCPPKT(rxstat) &&
1654a94100faSBill Paul 			    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
1655a94100faSBill Paul 			    (RL_UDPPKT(rxstat) &&
1656a94100faSBill Paul 			    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
1657a94100faSBill Paul 				m->m_pkthdr.csum_flags |=
1658a94100faSBill Paul 				    CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1659a94100faSBill Paul 				m->m_pkthdr.csum_data = 0xffff;
1660a94100faSBill Paul 			}
1661a94100faSBill Paul 		}
1662a94100faSBill Paul 
1663a94100faSBill Paul 		if (rxvlan & RL_RDESC_VLANCTL_TAG)
1664a94100faSBill Paul 			VLAN_INPUT_TAG(ifp, m,
1665a94100faSBill Paul 			    ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)), continue);
1666a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
1667a94100faSBill Paul 	}
1668a94100faSBill Paul 
1669a94100faSBill Paul 	/* Flush the RX DMA ring */
1670a94100faSBill Paul 
1671a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1672a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1673a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1674a94100faSBill Paul 
1675a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
1676a94100faSBill Paul 
1677a94100faSBill Paul 	return;
1678a94100faSBill Paul }
1679a94100faSBill Paul 
1680a94100faSBill Paul static void
1681a94100faSBill Paul re_txeof(sc)
1682a94100faSBill Paul 	struct rl_softc		*sc;
1683a94100faSBill Paul {
1684a94100faSBill Paul 	struct ifnet		*ifp;
1685a94100faSBill Paul 	u_int32_t		txstat;
1686a94100faSBill Paul 	int			idx;
1687a94100faSBill Paul 
1688a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
1689a94100faSBill Paul 	idx = sc->rl_ldata.rl_tx_considx;
1690a94100faSBill Paul 
1691a94100faSBill Paul 	/* Invalidate the TX descriptor list */
1692a94100faSBill Paul 
1693a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1694a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
1695a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
1696a94100faSBill Paul 
1697a94100faSBill Paul 	while (idx != sc->rl_ldata.rl_tx_prodidx) {
1698a94100faSBill Paul 
1699a94100faSBill Paul 		txstat = le32toh(sc->rl_ldata.rl_tx_list[idx].rl_cmdstat);
1700a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_OWN)
1701a94100faSBill Paul 			break;
1702a94100faSBill Paul 
1703a94100faSBill Paul 		/*
1704a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
1705a94100faSBill Paul 		 * in a fragment chain, which also happens to
1706a94100faSBill Paul 		 * be the only place where the TX status bits
1707a94100faSBill Paul 		 * are valid.
1708a94100faSBill Paul 		 */
1709a94100faSBill Paul 
1710a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
1711a94100faSBill Paul 			m_freem(sc->rl_ldata.rl_tx_mbuf[idx]);
1712a94100faSBill Paul 			sc->rl_ldata.rl_tx_mbuf[idx] = NULL;
1713a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_mtag,
1714a94100faSBill Paul 			    sc->rl_ldata.rl_tx_dmamap[idx]);
1715a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
1716a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
1717a94100faSBill Paul 				ifp->if_collisions++;
1718a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
1719a94100faSBill Paul 				ifp->if_oerrors++;
1720a94100faSBill Paul 			else
1721a94100faSBill Paul 				ifp->if_opackets++;
1722a94100faSBill Paul 		}
1723a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
1724a94100faSBill Paul 		RL_DESC_INC(idx);
1725a94100faSBill Paul 	}
1726a94100faSBill Paul 
1727a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
1728a94100faSBill Paul 
1729a94100faSBill Paul 	if (idx != sc->rl_ldata.rl_tx_considx) {
1730a94100faSBill Paul 		sc->rl_ldata.rl_tx_considx = idx;
1731a94100faSBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
1732a94100faSBill Paul 		ifp->if_timer = 0;
1733a94100faSBill Paul 	}
1734a94100faSBill Paul 
1735a94100faSBill Paul 	/*
1736a94100faSBill Paul 	 * If not all descriptors have been released reaped yet,
1737a94100faSBill Paul 	 * reload the timer so that we will eventually get another
1738a94100faSBill Paul 	 * interrupt that will cause us to re-enter this routine.
1739a94100faSBill Paul 	 * This is done in case the transmitter has gone idle.
1740a94100faSBill Paul 	 */
1741a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT)
1742a94100faSBill Paul                 CSR_WRITE_4(sc, RL_TIMERCNT, 1);
1743a94100faSBill Paul 
1744a94100faSBill Paul 	return;
1745a94100faSBill Paul }
1746a94100faSBill Paul 
1747a94100faSBill Paul static void
1748a94100faSBill Paul re_tick(xsc)
1749a94100faSBill Paul 	void			*xsc;
1750a94100faSBill Paul {
1751a94100faSBill Paul 	struct rl_softc		*sc;
1752a94100faSBill Paul 	struct mii_data		*mii;
1753a94100faSBill Paul 
1754a94100faSBill Paul 	sc = xsc;
1755a94100faSBill Paul 	RL_LOCK(sc);
1756a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
1757a94100faSBill Paul 
1758a94100faSBill Paul 	mii_tick(mii);
1759a94100faSBill Paul 
1760a94100faSBill Paul 	sc->rl_stat_ch = timeout(re_tick, sc, hz);
1761a94100faSBill Paul 	RL_UNLOCK(sc);
1762a94100faSBill Paul 
1763a94100faSBill Paul 	return;
1764a94100faSBill Paul }
1765a94100faSBill Paul 
1766a94100faSBill Paul #ifdef DEVICE_POLLING
1767a94100faSBill Paul static void
1768a94100faSBill Paul re_poll (struct ifnet *ifp, enum poll_cmd cmd, int count)
1769a94100faSBill Paul {
1770a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
1771a94100faSBill Paul 
1772a94100faSBill Paul 	RL_LOCK(sc);
1773a94100faSBill Paul 	if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */
1774a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
1775a94100faSBill Paul 		goto done;
1776a94100faSBill Paul 	}
1777a94100faSBill Paul 
1778a94100faSBill Paul 	sc->rxcycles = count;
1779a94100faSBill Paul 	re_rxeof(sc);
1780a94100faSBill Paul 	re_txeof(sc);
1781a94100faSBill Paul 
1782a94100faSBill Paul 	if (ifp->if_snd.ifq_head != NULL)
1783a94100faSBill Paul 		(*ifp->if_start)(ifp);
1784a94100faSBill Paul 
1785a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1786a94100faSBill Paul 		u_int16_t       status;
1787a94100faSBill Paul 
1788a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
1789a94100faSBill Paul 		if (status == 0xffff)
1790a94100faSBill Paul 			goto done;
1791a94100faSBill Paul 		if (status)
1792a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
1793a94100faSBill Paul 
1794a94100faSBill Paul 		/*
1795a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
1796a94100faSBill Paul 		 */
1797a94100faSBill Paul 
1798a94100faSBill Paul 		if (status & RL_ISR_SYSTEM_ERR) {
1799a94100faSBill Paul 			re_reset(sc);
1800a94100faSBill Paul 			re_init(sc);
1801a94100faSBill Paul 		}
1802a94100faSBill Paul 	}
1803a94100faSBill Paul done:
1804a94100faSBill Paul 	RL_UNLOCK(sc);
1805a94100faSBill Paul }
1806a94100faSBill Paul #endif /* DEVICE_POLLING */
1807a94100faSBill Paul 
1808a94100faSBill Paul static void
1809a94100faSBill Paul re_intr(arg)
1810a94100faSBill Paul 	void			*arg;
1811a94100faSBill Paul {
1812a94100faSBill Paul 	struct rl_softc		*sc;
1813a94100faSBill Paul 	struct ifnet		*ifp;
1814a94100faSBill Paul 	u_int16_t		status;
1815a94100faSBill Paul 
1816a94100faSBill Paul 	sc = arg;
1817a94100faSBill Paul 
1818a94100faSBill Paul 	if (sc->suspended) {
1819a94100faSBill Paul 		return;
1820a94100faSBill Paul 	}
1821a94100faSBill Paul 
1822a94100faSBill Paul 	RL_LOCK(sc);
1823a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
1824a94100faSBill Paul 
18259bac70b8SBill Paul 	if (!(ifp->if_flags & IFF_UP)) {
18269bac70b8SBill Paul 		RL_UNLOCK(sc);
18279bac70b8SBill Paul 		return;
18289bac70b8SBill Paul 	}
18299bac70b8SBill Paul 
1830a94100faSBill Paul #ifdef DEVICE_POLLING
1831a94100faSBill Paul 	if  (ifp->if_flags & IFF_POLLING)
1832a94100faSBill Paul 		goto done;
1833a94100faSBill Paul 	if (ether_poll_register(re_poll, ifp)) { /* ok, disable interrupts */
1834a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0x0000);
1835a94100faSBill Paul 		re_poll(ifp, 0, 1);
1836a94100faSBill Paul 		goto done;
1837a94100faSBill Paul 	}
1838a94100faSBill Paul #endif /* DEVICE_POLLING */
1839a94100faSBill Paul 
1840a94100faSBill Paul 	for (;;) {
1841a94100faSBill Paul 
1842a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
1843a94100faSBill Paul 		/* If the card has gone away the read returns 0xffff. */
1844a94100faSBill Paul 		if (status == 0xffff)
1845a94100faSBill Paul 			break;
1846a94100faSBill Paul 		if (status)
1847a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
1848a94100faSBill Paul 
1849a94100faSBill Paul 		if ((status & RL_INTRS_CPLUS) == 0)
1850a94100faSBill Paul 			break;
1851a94100faSBill Paul 
1852a94100faSBill Paul 		if (status & RL_ISR_RX_OK)
1853a94100faSBill Paul 			re_rxeof(sc);
1854a94100faSBill Paul 
1855a94100faSBill Paul 		if (status & RL_ISR_RX_ERR)
1856a94100faSBill Paul 			re_rxeof(sc);
1857a94100faSBill Paul 
1858a94100faSBill Paul 		if ((status & RL_ISR_TIMEOUT_EXPIRED) ||
1859a94100faSBill Paul 		    (status & RL_ISR_TX_ERR) ||
1860a94100faSBill Paul 		    (status & RL_ISR_TX_DESC_UNAVAIL))
1861a94100faSBill Paul 			re_txeof(sc);
1862a94100faSBill Paul 
1863a94100faSBill Paul 		if (status & RL_ISR_SYSTEM_ERR) {
1864a94100faSBill Paul 			re_reset(sc);
1865a94100faSBill Paul 			re_init(sc);
1866a94100faSBill Paul 		}
1867a94100faSBill Paul 
1868a94100faSBill Paul 		if (status & RL_ISR_LINKCHG) {
1869a94100faSBill Paul 			untimeout(re_tick, sc, sc->rl_stat_ch);
1870a94100faSBill Paul 			re_tick(sc);
1871a94100faSBill Paul 		}
1872a94100faSBill Paul 	}
1873a94100faSBill Paul 
1874a94100faSBill Paul 	if (ifp->if_snd.ifq_head != NULL)
1875a94100faSBill Paul 		(*ifp->if_start)(ifp);
1876a94100faSBill Paul 
1877a94100faSBill Paul #ifdef DEVICE_POLLING
1878a94100faSBill Paul done:
1879a94100faSBill Paul #endif
1880a94100faSBill Paul 	RL_UNLOCK(sc);
1881a94100faSBill Paul 
1882a94100faSBill Paul 	return;
1883a94100faSBill Paul }
1884a94100faSBill Paul 
1885a94100faSBill Paul static int
1886a94100faSBill Paul re_encap(sc, m_head, idx)
1887a94100faSBill Paul 	struct rl_softc		*sc;
1888a94100faSBill Paul 	struct mbuf		*m_head;
1889a94100faSBill Paul 	int			*idx;
1890a94100faSBill Paul {
1891a94100faSBill Paul 	struct mbuf		*m_new = NULL;
1892a94100faSBill Paul 	struct rl_dmaload_arg	arg;
1893a94100faSBill Paul 	bus_dmamap_t		map;
1894a94100faSBill Paul 	int			error;
1895a94100faSBill Paul 	struct m_tag		*mtag;
1896a94100faSBill Paul 
18977cae6651SBill Paul 	if (sc->rl_ldata.rl_tx_free <= 4)
1898a94100faSBill Paul 		return(EFBIG);
1899a94100faSBill Paul 
1900a94100faSBill Paul 	/*
1901a94100faSBill Paul 	 * Set up checksum offload. Note: checksum offload bits must
1902a94100faSBill Paul 	 * appear in all descriptors of a multi-descriptor transmit
1903a94100faSBill Paul 	 * attempt. (This is according to testing done with an 8169
1904a94100faSBill Paul 	 * chip. I'm not sure if this is a requirement or a bug.)
1905a94100faSBill Paul 	 */
1906a94100faSBill Paul 
1907a94100faSBill Paul 	arg.rl_flags = 0;
1908a94100faSBill Paul 
1909a94100faSBill Paul 	if (m_head->m_pkthdr.csum_flags & CSUM_IP)
1910a94100faSBill Paul 		arg.rl_flags |= RL_TDESC_CMD_IPCSUM;
1911a94100faSBill Paul 	if (m_head->m_pkthdr.csum_flags & CSUM_TCP)
1912a94100faSBill Paul 		arg.rl_flags |= RL_TDESC_CMD_TCPCSUM;
1913a94100faSBill Paul 	if (m_head->m_pkthdr.csum_flags & CSUM_UDP)
1914a94100faSBill Paul 		arg.rl_flags |= RL_TDESC_CMD_UDPCSUM;
1915a94100faSBill Paul 
1916a94100faSBill Paul 	arg.sc = sc;
1917a94100faSBill Paul 	arg.rl_idx = *idx;
1918a94100faSBill Paul 	arg.rl_maxsegs = sc->rl_ldata.rl_tx_free;
19197cae6651SBill Paul 	if (arg.rl_maxsegs > 4)
19207cae6651SBill Paul 		arg.rl_maxsegs -= 4;
1921a94100faSBill Paul 	arg.rl_ring = sc->rl_ldata.rl_tx_list;
1922a94100faSBill Paul 
1923a94100faSBill Paul 	map = sc->rl_ldata.rl_tx_dmamap[*idx];
1924a94100faSBill Paul 	error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map,
1925a94100faSBill Paul 	    m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT);
1926a94100faSBill Paul 
1927a94100faSBill Paul 	if (error && error != EFBIG) {
1928a94100faSBill Paul 		printf("re%d: can't map mbuf (error %d)\n", sc->rl_unit, error);
1929a94100faSBill Paul 		return(ENOBUFS);
1930a94100faSBill Paul 	}
1931a94100faSBill Paul 
1932a94100faSBill Paul 	/* Too many segments to map, coalesce into a single mbuf */
1933a94100faSBill Paul 
1934a94100faSBill Paul 	if (error || arg.rl_maxsegs == 0) {
1935a94100faSBill Paul 		m_new = m_defrag(m_head, M_DONTWAIT);
1936a94100faSBill Paul 		if (m_new == NULL)
1937a94100faSBill Paul 			return(1);
1938a94100faSBill Paul 		else
1939a94100faSBill Paul 			m_head = m_new;
1940a94100faSBill Paul 
1941a94100faSBill Paul 		arg.sc = sc;
1942a94100faSBill Paul 		arg.rl_idx = *idx;
1943a94100faSBill Paul 		arg.rl_maxsegs = sc->rl_ldata.rl_tx_free;
1944a94100faSBill Paul 		arg.rl_ring = sc->rl_ldata.rl_tx_list;
1945a94100faSBill Paul 
1946a94100faSBill Paul 		error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map,
1947a94100faSBill Paul 		    m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT);
1948a94100faSBill Paul 		if (error) {
1949a94100faSBill Paul 			printf("re%d: can't map mbuf (error %d)\n",
1950a94100faSBill Paul 			    sc->rl_unit, error);
1951a94100faSBill Paul 			return(EFBIG);
1952a94100faSBill Paul 		}
1953a94100faSBill Paul 	}
1954a94100faSBill Paul 
1955a94100faSBill Paul 	/*
1956a94100faSBill Paul 	 * Insure that the map for this transmission
1957a94100faSBill Paul 	 * is placed at the array index of the last descriptor
1958a94100faSBill Paul 	 * in this chain.
1959a94100faSBill Paul 	 */
1960a94100faSBill Paul 	sc->rl_ldata.rl_tx_dmamap[*idx] =
1961a94100faSBill Paul 	    sc->rl_ldata.rl_tx_dmamap[arg.rl_idx];
1962a94100faSBill Paul 	sc->rl_ldata.rl_tx_dmamap[arg.rl_idx] = map;
1963a94100faSBill Paul 
1964a94100faSBill Paul 	sc->rl_ldata.rl_tx_mbuf[arg.rl_idx] = m_head;
1965a94100faSBill Paul 	sc->rl_ldata.rl_tx_free -= arg.rl_maxsegs;
1966a94100faSBill Paul 
1967a94100faSBill Paul 	/*
1968a94100faSBill Paul 	 * Set up hardware VLAN tagging. Note: vlan tag info must
1969a94100faSBill Paul 	 * appear in the first descriptor of a multi-descriptor
1970a94100faSBill Paul 	 * transmission attempt.
1971a94100faSBill Paul 	 */
1972a94100faSBill Paul 
1973a94100faSBill Paul 	mtag = VLAN_OUTPUT_TAG(&sc->arpcom.ac_if, m_head);
1974a94100faSBill Paul 	if (mtag != NULL)
1975a94100faSBill Paul 		sc->rl_ldata.rl_tx_list[*idx].rl_vlanctl =
1976a94100faSBill Paul 		    htole32(htons(VLAN_TAG_VALUE(mtag)) | RL_TDESC_VLANCTL_TAG);
1977a94100faSBill Paul 
1978a94100faSBill Paul 	/* Transfer ownership of packet to the chip. */
1979a94100faSBill Paul 
1980a94100faSBill Paul 	sc->rl_ldata.rl_tx_list[arg.rl_idx].rl_cmdstat |=
1981a94100faSBill Paul 	    htole32(RL_TDESC_CMD_OWN);
1982a94100faSBill Paul 	if (*idx != arg.rl_idx)
1983a94100faSBill Paul 		sc->rl_ldata.rl_tx_list[*idx].rl_cmdstat |=
1984a94100faSBill Paul 		    htole32(RL_TDESC_CMD_OWN);
1985a94100faSBill Paul 
1986a94100faSBill Paul 	RL_DESC_INC(arg.rl_idx);
1987a94100faSBill Paul 	*idx = arg.rl_idx;
1988a94100faSBill Paul 
1989a94100faSBill Paul 	return(0);
1990a94100faSBill Paul }
1991a94100faSBill Paul 
1992a94100faSBill Paul /*
1993a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
1994a94100faSBill Paul  */
1995a94100faSBill Paul 
1996a94100faSBill Paul static void
1997a94100faSBill Paul re_start(ifp)
1998a94100faSBill Paul 	struct ifnet		*ifp;
1999a94100faSBill Paul {
2000a94100faSBill Paul 	struct rl_softc		*sc;
2001a94100faSBill Paul 	struct mbuf		*m_head = NULL;
2002a94100faSBill Paul 	int			idx;
2003a94100faSBill Paul 
2004a94100faSBill Paul 	sc = ifp->if_softc;
2005a94100faSBill Paul 	RL_LOCK(sc);
2006a94100faSBill Paul 
2007a94100faSBill Paul 	idx = sc->rl_ldata.rl_tx_prodidx;
2008a94100faSBill Paul 
2009a94100faSBill Paul 	while (sc->rl_ldata.rl_tx_mbuf[idx] == NULL) {
2010a94100faSBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
2011a94100faSBill Paul 		if (m_head == NULL)
2012a94100faSBill Paul 			break;
2013a94100faSBill Paul 
2014a94100faSBill Paul 		if (re_encap(sc, m_head, &idx)) {
2015a94100faSBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
2016a94100faSBill Paul 			ifp->if_flags |= IFF_OACTIVE;
2017a94100faSBill Paul 			break;
2018a94100faSBill Paul 		}
2019a94100faSBill Paul 
2020a94100faSBill Paul 		/*
2021a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2022a94100faSBill Paul 		 * to him.
2023a94100faSBill Paul 		 */
2024a94100faSBill Paul 		BPF_MTAP(ifp, m_head);
2025a94100faSBill Paul 	}
2026a94100faSBill Paul 
2027a94100faSBill Paul 	/* Flush the TX descriptors */
2028a94100faSBill Paul 
2029a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2030a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2031a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2032a94100faSBill Paul 
2033a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = idx;
2034a94100faSBill Paul 
2035a94100faSBill Paul 	/*
2036a94100faSBill Paul 	 * RealTek put the TX poll request register in a different
2037a94100faSBill Paul 	 * location on the 8169 gigE chip. I don't know why.
2038a94100faSBill Paul 	 */
2039a94100faSBill Paul 
2040a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2041a94100faSBill Paul 		CSR_WRITE_2(sc, RL_GTXSTART, RL_TXSTART_START);
2042a94100faSBill Paul 	else
2043a94100faSBill Paul 		CSR_WRITE_2(sc, RL_TXSTART, RL_TXSTART_START);
2044a94100faSBill Paul 
2045a94100faSBill Paul 	/*
2046a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2047a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2048a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2049a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2050a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2051a94100faSBill Paul 	 * the timer count is reset to 0.
2052a94100faSBill Paul 	 */
2053a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2054a94100faSBill Paul 
2055a94100faSBill Paul 	RL_UNLOCK(sc);
2056a94100faSBill Paul 
2057a94100faSBill Paul 	/*
2058a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2059a94100faSBill Paul 	 */
2060a94100faSBill Paul 	ifp->if_timer = 5;
2061a94100faSBill Paul 
2062a94100faSBill Paul 	return;
2063a94100faSBill Paul }
2064a94100faSBill Paul 
2065a94100faSBill Paul static void
2066a94100faSBill Paul re_init(xsc)
2067a94100faSBill Paul 	void			*xsc;
2068a94100faSBill Paul {
2069a94100faSBill Paul 	struct rl_softc		*sc = xsc;
2070a94100faSBill Paul 	struct ifnet		*ifp = &sc->arpcom.ac_if;
2071a94100faSBill Paul 	struct mii_data		*mii;
2072a94100faSBill Paul 	u_int32_t		rxcfg = 0;
2073a94100faSBill Paul 
2074a94100faSBill Paul 	RL_LOCK(sc);
2075a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2076a94100faSBill Paul 
2077a94100faSBill Paul 	/*
2078a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2079a94100faSBill Paul 	 */
2080a94100faSBill Paul 	re_stop(sc);
2081a94100faSBill Paul 
2082a94100faSBill Paul 	/*
2083c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
2084edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
2085c2c6548bSBill Paul 	 * before all others.
2086c2c6548bSBill Paul 	 */
2087c2c6548bSBill Paul 	CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB|
2088c2c6548bSBill Paul 	    RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW|
2089edd03374SBill Paul 	    RL_CPLUSCMD_VLANSTRIP|
2090c2c6548bSBill Paul 	    (ifp->if_capenable & IFCAP_RXCSUM ?
2091c2c6548bSBill Paul 	    RL_CPLUSCMD_RXCSUM_ENB : 0));
2092c2c6548bSBill Paul 
2093c2c6548bSBill Paul 	/*
2094a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
2095a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
2096a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
2097a94100faSBill Paul 	 */
2098a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
2099a94100faSBill Paul 	CSR_WRITE_STREAM_4(sc, RL_IDR0,
2100a94100faSBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
2101a94100faSBill Paul 	CSR_WRITE_STREAM_4(sc, RL_IDR4,
2102a94100faSBill Paul 	    *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
2103a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
2104a94100faSBill Paul 
2105a94100faSBill Paul 	/*
2106a94100faSBill Paul 	 * For C+ mode, initialize the RX descriptors and mbufs.
2107a94100faSBill Paul 	 */
2108a94100faSBill Paul 	re_rx_list_init(sc);
2109a94100faSBill Paul 	re_tx_list_init(sc);
2110a94100faSBill Paul 
2111a94100faSBill Paul 	/*
2112a94100faSBill Paul 	 * Enable transmit and receive.
2113a94100faSBill Paul 	 */
2114a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
2115a94100faSBill Paul 
2116a94100faSBill Paul 	/*
2117a94100faSBill Paul 	 * Set the initial TX and RX configuration.
2118a94100faSBill Paul 	 */
2119abc8ff44SBill Paul 	if (sc->rl_testmode) {
2120abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
2121abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
2122abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
2123a94100faSBill Paul 		else
2124abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
2125abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
2126abc8ff44SBill Paul 	} else
2127a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
2128a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
2129a94100faSBill Paul 
2130a94100faSBill Paul 	/* Set the individual bit to receive frames for this host only. */
2131a94100faSBill Paul 	rxcfg = CSR_READ_4(sc, RL_RXCFG);
2132a94100faSBill Paul 	rxcfg |= RL_RXCFG_RX_INDIV;
2133a94100faSBill Paul 
2134a94100faSBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
2135a94100faSBill Paul 	if (ifp->if_flags & IFF_PROMISC) {
2136a94100faSBill Paul 		rxcfg |= RL_RXCFG_RX_ALLPHYS;
2137a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2138a94100faSBill Paul 	} else {
2139a94100faSBill Paul 		rxcfg &= ~RL_RXCFG_RX_ALLPHYS;
2140a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2141a94100faSBill Paul 	}
2142a94100faSBill Paul 
2143a94100faSBill Paul 	/*
2144a94100faSBill Paul 	 * Set capture broadcast bit to capture broadcast frames.
2145a94100faSBill Paul 	 */
2146a94100faSBill Paul 	if (ifp->if_flags & IFF_BROADCAST) {
2147a94100faSBill Paul 		rxcfg |= RL_RXCFG_RX_BROAD;
2148a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2149a94100faSBill Paul 	} else {
2150a94100faSBill Paul 		rxcfg &= ~RL_RXCFG_RX_BROAD;
2151a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2152a94100faSBill Paul 	}
2153a94100faSBill Paul 
2154a94100faSBill Paul 	/*
2155a94100faSBill Paul 	 * Program the multicast filter, if necessary.
2156a94100faSBill Paul 	 */
2157a94100faSBill Paul 	re_setmulti(sc);
2158a94100faSBill Paul 
2159a94100faSBill Paul #ifdef DEVICE_POLLING
2160a94100faSBill Paul 	/*
2161a94100faSBill Paul 	 * Disable interrupts if we are polling.
2162a94100faSBill Paul 	 */
2163a94100faSBill Paul 	if (ifp->if_flags & IFF_POLLING)
2164a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
2165a94100faSBill Paul 	else	/* otherwise ... */
2166a94100faSBill Paul #endif /* DEVICE_POLLING */
2167a94100faSBill Paul 	/*
2168a94100faSBill Paul 	 * Enable interrupts.
2169a94100faSBill Paul 	 */
2170a94100faSBill Paul 	if (sc->rl_testmode)
2171a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
2172a94100faSBill Paul 	else
2173a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2174a94100faSBill Paul 
2175a94100faSBill Paul 	/* Set initial TX threshold */
2176a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
2177a94100faSBill Paul 
2178a94100faSBill Paul 	/* Start RX/TX process. */
2179a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
2180a94100faSBill Paul #ifdef notdef
2181a94100faSBill Paul 	/* Enable receiver and transmitter. */
2182a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
2183a94100faSBill Paul #endif
2184a94100faSBill Paul 	/*
2185c2c6548bSBill Paul 	 * Load the addresses of the RX and TX lists into the chip.
2186a94100faSBill Paul 	 */
2187a94100faSBill Paul 
2188a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
2189a94100faSBill Paul 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
2190a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
2191a94100faSBill Paul 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
2192a94100faSBill Paul 
2193a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
2194a94100faSBill Paul 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
2195a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
2196a94100faSBill Paul 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
2197a94100faSBill Paul 
2198a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
2199a94100faSBill Paul 
2200a94100faSBill Paul 	/*
2201a94100faSBill Paul 	 * Initialize the timer interrupt register so that
2202a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
2203a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
2204a94100faSBill Paul 	 * reloaded on each transmit. This gives us TX interrupt
2205a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
2206a94100faSBill Paul 	 */
2207a94100faSBill Paul 
2208a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2209a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
2210a94100faSBill Paul 	else
2211a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
2212a94100faSBill Paul 
2213a94100faSBill Paul 	/*
2214a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
2215a94100faSBill Paul 	 * size so we can receive jumbo frames.
2216a94100faSBill Paul 	 */
2217a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2218a94100faSBill Paul 		CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
2219a94100faSBill Paul 
2220a94100faSBill Paul 	if (sc->rl_testmode) {
2221a94100faSBill Paul 		RL_UNLOCK(sc);
2222a94100faSBill Paul 		return;
2223a94100faSBill Paul 	}
2224a94100faSBill Paul 
2225a94100faSBill Paul 	mii_mediachg(mii);
2226a94100faSBill Paul 
2227a94100faSBill Paul 	CSR_WRITE_1(sc, RL_CFG1, RL_CFG1_DRVLOAD|RL_CFG1_FULLDUPLEX);
2228a94100faSBill Paul 
2229a94100faSBill Paul 	ifp->if_flags |= IFF_RUNNING;
2230a94100faSBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
2231a94100faSBill Paul 
2232a94100faSBill Paul 	sc->rl_stat_ch = timeout(re_tick, sc, hz);
2233a94100faSBill Paul 	RL_UNLOCK(sc);
2234a94100faSBill Paul 
2235a94100faSBill Paul 	return;
2236a94100faSBill Paul }
2237a94100faSBill Paul 
2238a94100faSBill Paul /*
2239a94100faSBill Paul  * Set media options.
2240a94100faSBill Paul  */
2241a94100faSBill Paul static int
2242a94100faSBill Paul re_ifmedia_upd(ifp)
2243a94100faSBill Paul 	struct ifnet		*ifp;
2244a94100faSBill Paul {
2245a94100faSBill Paul 	struct rl_softc		*sc;
2246a94100faSBill Paul 	struct mii_data		*mii;
2247a94100faSBill Paul 
2248a94100faSBill Paul 	sc = ifp->if_softc;
2249a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2250a94100faSBill Paul 	mii_mediachg(mii);
2251a94100faSBill Paul 
2252a94100faSBill Paul 	return(0);
2253a94100faSBill Paul }
2254a94100faSBill Paul 
2255a94100faSBill Paul /*
2256a94100faSBill Paul  * Report current media status.
2257a94100faSBill Paul  */
2258a94100faSBill Paul static void
2259a94100faSBill Paul re_ifmedia_sts(ifp, ifmr)
2260a94100faSBill Paul 	struct ifnet		*ifp;
2261a94100faSBill Paul 	struct ifmediareq	*ifmr;
2262a94100faSBill Paul {
2263a94100faSBill Paul 	struct rl_softc		*sc;
2264a94100faSBill Paul 	struct mii_data		*mii;
2265a94100faSBill Paul 
2266a94100faSBill Paul 	sc = ifp->if_softc;
2267a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2268a94100faSBill Paul 
2269a94100faSBill Paul 	mii_pollstat(mii);
2270a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
2271a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
2272a94100faSBill Paul 
2273a94100faSBill Paul 	return;
2274a94100faSBill Paul }
2275a94100faSBill Paul 
2276a94100faSBill Paul static int
2277a94100faSBill Paul re_ioctl(ifp, command, data)
2278a94100faSBill Paul 	struct ifnet		*ifp;
2279a94100faSBill Paul 	u_long			command;
2280a94100faSBill Paul 	caddr_t			data;
2281a94100faSBill Paul {
2282a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
2283a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
2284a94100faSBill Paul 	struct mii_data		*mii;
2285a94100faSBill Paul 	int			error = 0;
2286a94100faSBill Paul 
2287a94100faSBill Paul 	RL_LOCK(sc);
2288a94100faSBill Paul 
2289a94100faSBill Paul 	switch(command) {
2290a94100faSBill Paul 	case SIOCSIFMTU:
2291a94100faSBill Paul 		if (ifr->ifr_mtu > RL_JUMBO_MTU)
2292a94100faSBill Paul 			error = EINVAL;
2293a94100faSBill Paul 		ifp->if_mtu = ifr->ifr_mtu;
2294a94100faSBill Paul 		break;
2295a94100faSBill Paul 	case SIOCSIFFLAGS:
2296a94100faSBill Paul 		if (ifp->if_flags & IFF_UP) {
2297a94100faSBill Paul 			re_init(sc);
2298a94100faSBill Paul 		} else {
2299a94100faSBill Paul 			if (ifp->if_flags & IFF_RUNNING)
2300a94100faSBill Paul 				re_stop(sc);
2301a94100faSBill Paul 		}
2302a94100faSBill Paul 		error = 0;
2303a94100faSBill Paul 		break;
2304a94100faSBill Paul 	case SIOCADDMULTI:
2305a94100faSBill Paul 	case SIOCDELMULTI:
2306a94100faSBill Paul 		re_setmulti(sc);
2307a94100faSBill Paul 		error = 0;
2308a94100faSBill Paul 		break;
2309a94100faSBill Paul 	case SIOCGIFMEDIA:
2310a94100faSBill Paul 	case SIOCSIFMEDIA:
2311a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
2312a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2313a94100faSBill Paul 		break;
2314a94100faSBill Paul 	case SIOCSIFCAP:
2315a94100faSBill Paul 		ifp->if_capenable = ifr->ifr_reqcap;
2316a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_TXCSUM)
2317a94100faSBill Paul 			ifp->if_hwassist = RE_CSUM_FEATURES;
2318a94100faSBill Paul 		else
2319a94100faSBill Paul 			ifp->if_hwassist = 0;
2320a94100faSBill Paul 		if (ifp->if_flags & IFF_RUNNING)
2321a94100faSBill Paul 			re_init(sc);
2322a94100faSBill Paul 		break;
2323a94100faSBill Paul 	default:
2324a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
2325a94100faSBill Paul 		break;
2326a94100faSBill Paul 	}
2327a94100faSBill Paul 
2328a94100faSBill Paul 	RL_UNLOCK(sc);
2329a94100faSBill Paul 
2330a94100faSBill Paul 	return(error);
2331a94100faSBill Paul }
2332a94100faSBill Paul 
2333a94100faSBill Paul static void
2334a94100faSBill Paul re_watchdog(ifp)
2335a94100faSBill Paul 	struct ifnet		*ifp;
2336a94100faSBill Paul {
2337a94100faSBill Paul 	struct rl_softc		*sc;
2338a94100faSBill Paul 
2339a94100faSBill Paul 	sc = ifp->if_softc;
2340a94100faSBill Paul 	RL_LOCK(sc);
2341a94100faSBill Paul 	printf("re%d: watchdog timeout\n", sc->rl_unit);
2342a94100faSBill Paul 	ifp->if_oerrors++;
2343a94100faSBill Paul 
2344a94100faSBill Paul 	re_txeof(sc);
2345a94100faSBill Paul 	re_rxeof(sc);
2346a94100faSBill Paul 
2347a94100faSBill Paul 	re_init(sc);
2348a94100faSBill Paul 
2349a94100faSBill Paul 	RL_UNLOCK(sc);
2350a94100faSBill Paul 
2351a94100faSBill Paul 	return;
2352a94100faSBill Paul }
2353a94100faSBill Paul 
2354a94100faSBill Paul /*
2355a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
2356a94100faSBill Paul  * RX and TX lists.
2357a94100faSBill Paul  */
2358a94100faSBill Paul static void
2359a94100faSBill Paul re_stop(sc)
2360a94100faSBill Paul 	struct rl_softc		*sc;
2361a94100faSBill Paul {
2362a94100faSBill Paul 	register int		i;
2363a94100faSBill Paul 	struct ifnet		*ifp;
2364a94100faSBill Paul 
2365a94100faSBill Paul 	RL_LOCK(sc);
2366a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
2367a94100faSBill Paul 	ifp->if_timer = 0;
2368a94100faSBill Paul 
2369a94100faSBill Paul 	untimeout(re_tick, sc, sc->rl_stat_ch);
2370a94100faSBill Paul 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2371a94100faSBill Paul #ifdef DEVICE_POLLING
2372a94100faSBill Paul 	ether_poll_deregister(ifp);
2373a94100faSBill Paul #endif /* DEVICE_POLLING */
2374a94100faSBill Paul 
2375a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, 0x00);
2376a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
2377a94100faSBill Paul 
2378a94100faSBill Paul 	if (sc->rl_head != NULL) {
2379a94100faSBill Paul 		m_freem(sc->rl_head);
2380a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
2381a94100faSBill Paul 	}
2382a94100faSBill Paul 
2383a94100faSBill Paul 	/* Free the TX list buffers. */
2384a94100faSBill Paul 
2385a94100faSBill Paul 	for (i = 0; i < RL_TX_DESC_CNT; i++) {
2386a94100faSBill Paul 		if (sc->rl_ldata.rl_tx_mbuf[i] != NULL) {
2387a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_mtag,
2388a94100faSBill Paul 			    sc->rl_ldata.rl_tx_dmamap[i]);
2389a94100faSBill Paul 			m_freem(sc->rl_ldata.rl_tx_mbuf[i]);
2390a94100faSBill Paul 			sc->rl_ldata.rl_tx_mbuf[i] = NULL;
2391a94100faSBill Paul 		}
2392a94100faSBill Paul 	}
2393a94100faSBill Paul 
2394a94100faSBill Paul 	/* Free the RX list buffers. */
2395a94100faSBill Paul 
2396a94100faSBill Paul 	for (i = 0; i < RL_RX_DESC_CNT; i++) {
2397a94100faSBill Paul 		if (sc->rl_ldata.rl_rx_mbuf[i] != NULL) {
2398a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_mtag,
2399a94100faSBill Paul 			    sc->rl_ldata.rl_rx_dmamap[i]);
2400a94100faSBill Paul 			m_freem(sc->rl_ldata.rl_rx_mbuf[i]);
2401a94100faSBill Paul 			sc->rl_ldata.rl_rx_mbuf[i] = NULL;
2402a94100faSBill Paul 		}
2403a94100faSBill Paul 	}
2404a94100faSBill Paul 
2405a94100faSBill Paul 	RL_UNLOCK(sc);
2406a94100faSBill Paul 	return;
2407a94100faSBill Paul }
2408a94100faSBill Paul 
2409a94100faSBill Paul /*
2410a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
2411a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
2412a94100faSBill Paul  * resume.
2413a94100faSBill Paul  */
2414a94100faSBill Paul static int
2415a94100faSBill Paul re_suspend(dev)
2416a94100faSBill Paul 	device_t		dev;
2417a94100faSBill Paul {
2418a94100faSBill Paul 	register int		i;
2419a94100faSBill Paul 	struct rl_softc		*sc;
2420a94100faSBill Paul 
2421a94100faSBill Paul 	sc = device_get_softc(dev);
2422a94100faSBill Paul 
2423a94100faSBill Paul 	re_stop(sc);
2424a94100faSBill Paul 
2425a94100faSBill Paul 	for (i = 0; i < 5; i++)
2426a94100faSBill Paul 		sc->saved_maps[i] = pci_read_config(dev, PCIR_MAPS + i * 4, 4);
2427a94100faSBill Paul 	sc->saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4);
2428a94100faSBill Paul 	sc->saved_intline = pci_read_config(dev, PCIR_INTLINE, 1);
2429a94100faSBill Paul 	sc->saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1);
2430a94100faSBill Paul 	sc->saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1);
2431a94100faSBill Paul 
2432a94100faSBill Paul 	sc->suspended = 1;
2433a94100faSBill Paul 
2434a94100faSBill Paul 	return (0);
2435a94100faSBill Paul }
2436a94100faSBill Paul 
2437a94100faSBill Paul /*
2438a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
2439a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
2440a94100faSBill Paul  * appropriate.
2441a94100faSBill Paul  */
2442a94100faSBill Paul static int
2443a94100faSBill Paul re_resume(dev)
2444a94100faSBill Paul 	device_t		dev;
2445a94100faSBill Paul {
2446a94100faSBill Paul 	register int		i;
2447a94100faSBill Paul 	struct rl_softc		*sc;
2448a94100faSBill Paul 	struct ifnet		*ifp;
2449a94100faSBill Paul 
2450a94100faSBill Paul 	sc = device_get_softc(dev);
2451a94100faSBill Paul 	ifp = &sc->arpcom.ac_if;
2452a94100faSBill Paul 
2453a94100faSBill Paul 	/* better way to do this? */
2454a94100faSBill Paul 	for (i = 0; i < 5; i++)
2455a94100faSBill Paul 		pci_write_config(dev, PCIR_MAPS + i * 4, sc->saved_maps[i], 4);
2456a94100faSBill Paul 	pci_write_config(dev, PCIR_BIOS, sc->saved_biosaddr, 4);
2457a94100faSBill Paul 	pci_write_config(dev, PCIR_INTLINE, sc->saved_intline, 1);
2458a94100faSBill Paul 	pci_write_config(dev, PCIR_CACHELNSZ, sc->saved_cachelnsz, 1);
2459a94100faSBill Paul 	pci_write_config(dev, PCIR_LATTIMER, sc->saved_lattimer, 1);
2460a94100faSBill Paul 
2461a94100faSBill Paul 	/* reenable busmastering */
2462a94100faSBill Paul 	pci_enable_busmaster(dev);
2463a94100faSBill Paul 	pci_enable_io(dev, RL_RES);
2464a94100faSBill Paul 
2465a94100faSBill Paul 	/* reinitialize interface if necessary */
2466a94100faSBill Paul 	if (ifp->if_flags & IFF_UP)
2467a94100faSBill Paul 		re_init(sc);
2468a94100faSBill Paul 
2469a94100faSBill Paul 	sc->suspended = 0;
2470a94100faSBill Paul 
2471a94100faSBill Paul 	return (0);
2472a94100faSBill Paul }
2473a94100faSBill Paul 
2474a94100faSBill Paul /*
2475a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
2476a94100faSBill Paul  * get confused by errant DMAs when rebooting.
2477a94100faSBill Paul  */
2478a94100faSBill Paul static void
2479a94100faSBill Paul re_shutdown(dev)
2480a94100faSBill Paul 	device_t		dev;
2481a94100faSBill Paul {
2482a94100faSBill Paul 	struct rl_softc		*sc;
2483a94100faSBill Paul 
2484a94100faSBill Paul 	sc = device_get_softc(dev);
2485a94100faSBill Paul 
2486a94100faSBill Paul 	re_stop(sc);
2487a94100faSBill Paul 
2488a94100faSBill Paul 	return;
2489a94100faSBill Paul }
2490