xref: /freebsd/sys/dev/re/if_re.c (revision caa19d50d13f2189f399f4bcff8163753fb7ea9d)
1098ca2bdSWarner Losh /*-
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
36a94100faSBill Paul /*
37ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
38a94100faSBill Paul  *
39a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a94100faSBill Paul  * Senior Networking Software Engineer
41a94100faSBill Paul  * Wind River Systems
42a94100faSBill Paul  */
43a94100faSBill Paul 
44a94100faSBill Paul /*
45a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
46a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
47ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
48ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
49a94100faSBill Paul  *
50a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
51a94100faSBill Paul  * with the older 8139 family, however it also supports a special
52a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
53a94100faSBill Paul  * features. These include:
54a94100faSBill Paul  *
55a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
56a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
57a94100faSBill Paul  *	  any byte boundary.
58a94100faSBill Paul  *
59a94100faSBill Paul  *	o 64-bit DMA
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o High and normal priority transmit DMA rings
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o VLAN tag insertion and extraction
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o TCP large send (segmentation offload)
68a94100faSBill Paul  *
69a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
70a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
71a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
72a94100faSBill Paul  * chips.
73a94100faSBill Paul  *
74a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
75a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
76a94100faSBill Paul  * differences and additions:
77a94100faSBill Paul  *
78a94100faSBill Paul  *	o 1000Mbps mode
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o Jumbo frames
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
83a94100faSBill Paul  *	  or fiber PHYs
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
86a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
87a94100faSBill Paul  *
88a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
89a94100faSBill Paul  *
90a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
91a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
92a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
93a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
94a94100faSBill Paul  * copper gigE PHY.
95a94100faSBill Paul  *
96a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
97a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
98a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
99a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
100a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
101a94100faSBill Paul  *
102a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
103a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
104a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
105a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
106a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10722a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
10822a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
109a94100faSBill Paul  */
110a94100faSBill Paul 
111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
112f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
113f0796cd2SGleb Smirnoff #endif
114f0796cd2SGleb Smirnoff 
115a94100faSBill Paul #include <sys/param.h>
116a94100faSBill Paul #include <sys/endian.h>
117a94100faSBill Paul #include <sys/systm.h>
118a94100faSBill Paul #include <sys/sockio.h>
119a94100faSBill Paul #include <sys/mbuf.h>
120a94100faSBill Paul #include <sys/malloc.h>
121fe12f24bSPoul-Henning Kamp #include <sys/module.h>
122a94100faSBill Paul #include <sys/kernel.h>
123a94100faSBill Paul #include <sys/socket.h>
124ed510fb0SBill Paul #include <sys/lock.h>
125ed510fb0SBill Paul #include <sys/mutex.h>
1260534aae0SPyun YongHyeon #include <sys/sysctl.h>
127ed510fb0SBill Paul #include <sys/taskqueue.h>
128a94100faSBill Paul 
129a94100faSBill Paul #include <net/if.h>
130a94100faSBill Paul #include <net/if_arp.h>
131a94100faSBill Paul #include <net/ethernet.h>
132a94100faSBill Paul #include <net/if_dl.h>
133a94100faSBill Paul #include <net/if_media.h>
134fc74a9f9SBrooks Davis #include <net/if_types.h>
135a94100faSBill Paul #include <net/if_vlan_var.h>
136a94100faSBill Paul 
137a94100faSBill Paul #include <net/bpf.h>
138a94100faSBill Paul 
139a94100faSBill Paul #include <machine/bus.h>
140a94100faSBill Paul #include <machine/resource.h>
141a94100faSBill Paul #include <sys/bus.h>
142a94100faSBill Paul #include <sys/rman.h>
143a94100faSBill Paul 
144a94100faSBill Paul #include <dev/mii/mii.h>
145a94100faSBill Paul #include <dev/mii/miivar.h>
146a94100faSBill Paul 
147a94100faSBill Paul #include <dev/pci/pcireg.h>
148a94100faSBill Paul #include <dev/pci/pcivar.h>
149a94100faSBill Paul 
150d65abd66SPyun YongHyeon #include <pci/if_rlreg.h>
151d65abd66SPyun YongHyeon 
152a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
153a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
154a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
155a94100faSBill Paul 
156298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
157a94100faSBill Paul #include "miibus_if.h"
158a94100faSBill Paul 
1595774c5ffSPyun YongHyeon /* Tunables. */
160502be0f7SPyun YongHyeon static int intr_filter = 0;
161502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter);
162c2d2e19cSPyun YongHyeon static int msi_disable = 0;
1635774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1644a58fd45SPyun YongHyeon static int msix_disable = 0;
1654a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable);
1662c21710bSPyun YongHyeon static int prefer_iomap = 0;
1672c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap);
1685774c5ffSPyun YongHyeon 
169a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
170a94100faSBill Paul 
171a94100faSBill Paul /*
172a94100faSBill Paul  * Various supported device vendors/types and their names.
173a94100faSBill Paul  */
174a94100faSBill Paul static struct rl_type re_devs[] = {
1759dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
17632aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
177*caa19d50SPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0,
178*caa19d50SPyun YongHyeon 	    "D-Link DGE-530(T) Gigabit Ethernet Adapter" },
1799dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
180a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1819dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
18254899a96SPyun YongHyeon 	    "RealTek 810xE PCIe 10/100baseTX" },
1839dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
184d0c45156SPyun YongHyeon 	    "RealTek 8168/8111 B/C/CP/D/DP/E PCIe Gigabit Ethernet" },
1859dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
186715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1879dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1882ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1899dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
190ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1919dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
19226390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1939dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
194dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
195a94100faSBill Paul };
196a94100faSBill Paul 
197a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = {
19881eee0ebSPyun YongHyeon 	{ RL_HWREV_8139, RL_8139,  "", RL_MTU },
19981eee0ebSPyun YongHyeon 	{ RL_HWREV_8139A, RL_8139, "A", RL_MTU },
20081eee0ebSPyun YongHyeon 	{ RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU },
20181eee0ebSPyun YongHyeon 	{ RL_HWREV_8139B, RL_8139, "B", RL_MTU },
20281eee0ebSPyun YongHyeon 	{ RL_HWREV_8130, RL_8139, "8130", RL_MTU },
20381eee0ebSPyun YongHyeon 	{ RL_HWREV_8139C, RL_8139, "C", RL_MTU },
20481eee0ebSPyun YongHyeon 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU },
20581eee0ebSPyun YongHyeon 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU },
206ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU },
20781eee0ebSPyun YongHyeon 	{ RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU },
20881eee0ebSPyun YongHyeon 	{ RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU },
20981eee0ebSPyun YongHyeon 	{ RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU },
21081eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU },
21181eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21281eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU },
21381eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21481eee0ebSPyun YongHyeon 	{ RL_HWREV_8100, RL_8139, "8100", RL_MTU },
21581eee0ebSPyun YongHyeon 	{ RL_HWREV_8101, RL_8139, "8101", RL_MTU },
21681eee0ebSPyun YongHyeon 	{ RL_HWREV_8100E, RL_8169, "8100E", RL_MTU },
21781eee0ebSPyun YongHyeon 	{ RL_HWREV_8101E, RL_8169, "8101E", RL_MTU },
21881eee0ebSPyun YongHyeon 	{ RL_HWREV_8102E, RL_8169, "8102E", RL_MTU },
21981eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU },
22081eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU },
22181eee0ebSPyun YongHyeon 	{ RL_HWREV_8103E, RL_8169, "8103E", RL_MTU },
22239e69201SPyun YongHyeon 	{ RL_HWREV_8401E, RL_8169, "8401E", RL_MTU },
22354899a96SPyun YongHyeon 	{ RL_HWREV_8105E, RL_8169, "8105E", RL_MTU },
224ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU },
225ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU },
22681eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
22781eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
22881eee0ebSPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K },
22981eee0ebSPyun YongHyeon 	{ RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K },
23081eee0ebSPyun YongHyeon 	{ RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K },
23181eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K},
23281eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K},
23381eee0ebSPyun YongHyeon 	{ 0, 0, NULL, 0 }
234a94100faSBill Paul };
235a94100faSBill Paul 
236a94100faSBill Paul static int re_probe		(device_t);
237a94100faSBill Paul static int re_attach		(device_t);
238a94100faSBill Paul static int re_detach		(device_t);
239a94100faSBill Paul 
240d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
241a94100faSBill Paul 
242a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
243a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
244d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
245d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
246d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
24781eee0ebSPyun YongHyeon static int re_jumbo_newbuf	(struct rl_softc *, int);
248a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
24981eee0ebSPyun YongHyeon static int re_jrx_list_init	(struct rl_softc *);
250a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
25122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
25222a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
25322a11c96SJohn-Mark Gurney 				(struct mbuf *);
25422a11c96SJohn-Mark Gurney #endif
2551abcdbd1SAttilio Rao static int re_rxeof		(struct rl_softc *, int *);
256a94100faSBill Paul static void re_txeof		(struct rl_softc *);
25797b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2581abcdbd1SAttilio Rao static int re_poll		(struct ifnet *, enum poll_cmd, int);
2591abcdbd1SAttilio Rao static int re_poll_locked	(struct ifnet *, enum poll_cmd, int);
26097b9d4baSJohn-Mark Gurney #endif
261ef544f63SPaolo Pisati static int re_intr		(void *);
262502be0f7SPyun YongHyeon static void re_intr_msi		(void *);
263a94100faSBill Paul static void re_tick		(void *);
264ed510fb0SBill Paul static void re_int_task		(void *, int);
265a94100faSBill Paul static void re_start		(struct ifnet *);
266d180a66fSPyun YongHyeon static void re_start_locked	(struct ifnet *);
267a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
268a94100faSBill Paul static void re_init		(void *);
26997b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
270a94100faSBill Paul static void re_stop		(struct rl_softc *);
2711d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
272a94100faSBill Paul static int re_suspend		(device_t);
273a94100faSBill Paul static int re_resume		(device_t);
2746a087a87SPyun YongHyeon static int re_shutdown		(device_t);
275a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
276a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
277a94100faSBill Paul 
278a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
279a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
280ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
281a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
282a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
283a94100faSBill Paul 
284a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
285a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
286a94100faSBill Paul static void re_miibus_statchg	(device_t);
287a94100faSBill Paul 
28881eee0ebSPyun YongHyeon static void re_set_jumbo	(struct rl_softc *, int);
289ff191365SJung-uk Kim static void re_set_rxmode		(struct rl_softc *);
290a94100faSBill Paul static void re_reset		(struct rl_softc *);
2917467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
2927467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
293a94100faSBill Paul 
294ed510fb0SBill Paul #ifdef RE_DIAG
295a94100faSBill Paul static int re_diag		(struct rl_softc *);
296ed510fb0SBill Paul #endif
297a94100faSBill Paul 
2980534aae0SPyun YongHyeon static void re_add_sysctls	(struct rl_softc *);
2990534aae0SPyun YongHyeon static int re_sysctl_stats	(SYSCTL_HANDLER_ARGS);
300502be0f7SPyun YongHyeon static int sysctl_int_range	(SYSCTL_HANDLER_ARGS, int, int);
301502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod	(SYSCTL_HANDLER_ARGS);
3020534aae0SPyun YongHyeon 
303a94100faSBill Paul static device_method_t re_methods[] = {
304a94100faSBill Paul 	/* Device interface */
305a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
306a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
307a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
308a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
309a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
310a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
311a94100faSBill Paul 
312a94100faSBill Paul 	/* bus interface */
313a94100faSBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
314a94100faSBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
315a94100faSBill Paul 
316a94100faSBill Paul 	/* MII interface */
317a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
318a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
319a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
320a94100faSBill Paul 
321a94100faSBill Paul 	{ 0, 0 }
322a94100faSBill Paul };
323a94100faSBill Paul 
324a94100faSBill Paul static driver_t re_driver = {
325a94100faSBill Paul 	"re",
326a94100faSBill Paul 	re_methods,
327a94100faSBill Paul 	sizeof(struct rl_softc)
328a94100faSBill Paul };
329a94100faSBill Paul 
330a94100faSBill Paul static devclass_t re_devclass;
331a94100faSBill Paul 
332a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
333a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
334a94100faSBill Paul 
335a94100faSBill Paul #define EE_SET(x)					\
336a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
337a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
338a94100faSBill Paul 
339a94100faSBill Paul #define EE_CLR(x)					\
340a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
341a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
342a94100faSBill Paul 
343a94100faSBill Paul /*
344a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
345a94100faSBill Paul  */
346a94100faSBill Paul static void
3477b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr)
348a94100faSBill Paul {
3490ce0868aSPyun YongHyeon 	int			d, i;
350a94100faSBill Paul 
351ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
352a94100faSBill Paul 
353a94100faSBill Paul 	/*
354a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
355a94100faSBill Paul 	 */
356ed510fb0SBill Paul 
357ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
358a94100faSBill Paul 		if (d & i) {
359a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
360a94100faSBill Paul 		} else {
361a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
362a94100faSBill Paul 		}
363a94100faSBill Paul 		DELAY(100);
364a94100faSBill Paul 		EE_SET(RL_EE_CLK);
365a94100faSBill Paul 		DELAY(150);
366a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
367a94100faSBill Paul 		DELAY(100);
368a94100faSBill Paul 	}
369a94100faSBill Paul }
370a94100faSBill Paul 
371a94100faSBill Paul /*
372a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
373a94100faSBill Paul  */
374a94100faSBill Paul static void
3757b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest)
376a94100faSBill Paul {
3770ce0868aSPyun YongHyeon 	int			i;
378a94100faSBill Paul 	u_int16_t		word = 0;
379a94100faSBill Paul 
380a94100faSBill Paul 	/*
381a94100faSBill Paul 	 * Send address of word we want to read.
382a94100faSBill Paul 	 */
383a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
384a94100faSBill Paul 
385a94100faSBill Paul 	/*
386a94100faSBill Paul 	 * Start reading bits from EEPROM.
387a94100faSBill Paul 	 */
388a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
389a94100faSBill Paul 		EE_SET(RL_EE_CLK);
390a94100faSBill Paul 		DELAY(100);
391a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
392a94100faSBill Paul 			word |= i;
393a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
394a94100faSBill Paul 		DELAY(100);
395a94100faSBill Paul 	}
396a94100faSBill Paul 
397a94100faSBill Paul 	*dest = word;
398a94100faSBill Paul }
399a94100faSBill Paul 
400a94100faSBill Paul /*
401a94100faSBill Paul  * Read a sequence of words from the EEPROM.
402a94100faSBill Paul  */
403a94100faSBill Paul static void
4047b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt)
405a94100faSBill Paul {
406a94100faSBill Paul 	int			i;
407a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
408a94100faSBill Paul 
409ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
410ed510fb0SBill Paul 
411ed510fb0SBill Paul         DELAY(100);
412ed510fb0SBill Paul 
413a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
414ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
415a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
416ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
417a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
418be099007SPyun YongHyeon                 *ptr = word;
419a94100faSBill Paul 	}
420ed510fb0SBill Paul 
421ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
422a94100faSBill Paul }
423a94100faSBill Paul 
424a94100faSBill Paul static int
4257b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg)
426a94100faSBill Paul {
427a94100faSBill Paul 	struct rl_softc		*sc;
428a94100faSBill Paul 	u_int32_t		rval;
429a94100faSBill Paul 	int			i;
430a94100faSBill Paul 
431a94100faSBill Paul 	sc = device_get_softc(dev);
432a94100faSBill Paul 
4339bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4349bac70b8SBill Paul 
4359bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4369bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4379bac70b8SBill Paul 		return (rval);
4389bac70b8SBill Paul 	}
4399bac70b8SBill Paul 
440a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
441a94100faSBill Paul 
44296b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
443a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
444a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
445a94100faSBill Paul 			break;
4462bc085c6SPyun YongHyeon 		DELAY(25);
447a94100faSBill Paul 	}
448a94100faSBill Paul 
44996b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4506b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
451a94100faSBill Paul 		return (0);
452a94100faSBill Paul 	}
453a94100faSBill Paul 
4542bc085c6SPyun YongHyeon 	/*
4552bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4562bc085c6SPyun YongHyeon 	 */
4572bc085c6SPyun YongHyeon 	DELAY(20);
4582bc085c6SPyun YongHyeon 
459a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
460a94100faSBill Paul }
461a94100faSBill Paul 
462a94100faSBill Paul static int
4637b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data)
464a94100faSBill Paul {
465a94100faSBill Paul 	struct rl_softc		*sc;
466a94100faSBill Paul 	u_int32_t		rval;
467a94100faSBill Paul 	int			i;
468a94100faSBill Paul 
469a94100faSBill Paul 	sc = device_get_softc(dev);
470a94100faSBill Paul 
471a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4729bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
473a94100faSBill Paul 
47496b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
475a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
476a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
477a94100faSBill Paul 			break;
4782bc085c6SPyun YongHyeon 		DELAY(25);
479a94100faSBill Paul 	}
480a94100faSBill Paul 
48196b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4826b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
483a94100faSBill Paul 		return (0);
484a94100faSBill Paul 	}
485a94100faSBill Paul 
4862bc085c6SPyun YongHyeon 	/*
4872bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4882bc085c6SPyun YongHyeon 	 */
4892bc085c6SPyun YongHyeon 	DELAY(20);
4902bc085c6SPyun YongHyeon 
491a94100faSBill Paul 	return (0);
492a94100faSBill Paul }
493a94100faSBill Paul 
494a94100faSBill Paul static int
4957b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg)
496a94100faSBill Paul {
497a94100faSBill Paul 	struct rl_softc		*sc;
498a94100faSBill Paul 	u_int16_t		rval = 0;
499a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
500a94100faSBill Paul 
501a94100faSBill Paul 	sc = device_get_softc(dev);
502a94100faSBill Paul 
503a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
504a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
505a94100faSBill Paul 		return (rval);
506a94100faSBill Paul 	}
507a94100faSBill Paul 
508a94100faSBill Paul 	switch (reg) {
509a94100faSBill Paul 	case MII_BMCR:
510a94100faSBill Paul 		re8139_reg = RL_BMCR;
511a94100faSBill Paul 		break;
512a94100faSBill Paul 	case MII_BMSR:
513a94100faSBill Paul 		re8139_reg = RL_BMSR;
514a94100faSBill Paul 		break;
515a94100faSBill Paul 	case MII_ANAR:
516a94100faSBill Paul 		re8139_reg = RL_ANAR;
517a94100faSBill Paul 		break;
518a94100faSBill Paul 	case MII_ANER:
519a94100faSBill Paul 		re8139_reg = RL_ANER;
520a94100faSBill Paul 		break;
521a94100faSBill Paul 	case MII_ANLPAR:
522a94100faSBill Paul 		re8139_reg = RL_LPAR;
523a94100faSBill Paul 		break;
524a94100faSBill Paul 	case MII_PHYIDR1:
525a94100faSBill Paul 	case MII_PHYIDR2:
526a94100faSBill Paul 		return (0);
527a94100faSBill Paul 	/*
528a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
529a94100faSBill Paul 	 * register. If we have a link partner which does not
530a94100faSBill Paul 	 * support NWAY, this is the register which will tell
531a94100faSBill Paul 	 * us the results of parallel detection.
532a94100faSBill Paul 	 */
533a94100faSBill Paul 	case RL_MEDIASTAT:
534a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
535a94100faSBill Paul 		return (rval);
536a94100faSBill Paul 	default:
5376b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
538a94100faSBill Paul 		return (0);
539a94100faSBill Paul 	}
540a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
541baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
542baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
543baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
544baa12772SPyun YongHyeon 	}
545a94100faSBill Paul 	return (rval);
546a94100faSBill Paul }
547a94100faSBill Paul 
548a94100faSBill Paul static int
5497b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data)
550a94100faSBill Paul {
551a94100faSBill Paul 	struct rl_softc		*sc;
552a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
553a94100faSBill Paul 	int			rval = 0;
554a94100faSBill Paul 
555a94100faSBill Paul 	sc = device_get_softc(dev);
556a94100faSBill Paul 
557a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
558a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
559a94100faSBill Paul 		return (rval);
560a94100faSBill Paul 	}
561a94100faSBill Paul 
562a94100faSBill Paul 	switch (reg) {
563a94100faSBill Paul 	case MII_BMCR:
564a94100faSBill Paul 		re8139_reg = RL_BMCR;
565baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
566baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
567baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
568baa12772SPyun YongHyeon 		}
569a94100faSBill Paul 		break;
570a94100faSBill Paul 	case MII_BMSR:
571a94100faSBill Paul 		re8139_reg = RL_BMSR;
572a94100faSBill Paul 		break;
573a94100faSBill Paul 	case MII_ANAR:
574a94100faSBill Paul 		re8139_reg = RL_ANAR;
575a94100faSBill Paul 		break;
576a94100faSBill Paul 	case MII_ANER:
577a94100faSBill Paul 		re8139_reg = RL_ANER;
578a94100faSBill Paul 		break;
579a94100faSBill Paul 	case MII_ANLPAR:
580a94100faSBill Paul 		re8139_reg = RL_LPAR;
581a94100faSBill Paul 		break;
582a94100faSBill Paul 	case MII_PHYIDR1:
583a94100faSBill Paul 	case MII_PHYIDR2:
584a94100faSBill Paul 		return (0);
585a94100faSBill Paul 		break;
586a94100faSBill Paul 	default:
5876b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
588a94100faSBill Paul 		return (0);
589a94100faSBill Paul 	}
590a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
591a94100faSBill Paul 	return (0);
592a94100faSBill Paul }
593a94100faSBill Paul 
594a94100faSBill Paul static void
5957b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev)
596a94100faSBill Paul {
597130b6dfbSPyun YongHyeon 	struct rl_softc		*sc;
598130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
599130b6dfbSPyun YongHyeon 	struct mii_data		*mii;
600a11e2f18SBruce M Simpson 
601130b6dfbSPyun YongHyeon 	sc = device_get_softc(dev);
602130b6dfbSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
603130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
604130b6dfbSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
605130b6dfbSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
606130b6dfbSPyun YongHyeon 		return;
607130b6dfbSPyun YongHyeon 
608130b6dfbSPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
609130b6dfbSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
610130b6dfbSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
611130b6dfbSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
612130b6dfbSPyun YongHyeon 		case IFM_10_T:
613130b6dfbSPyun YongHyeon 		case IFM_100_TX:
614130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
615130b6dfbSPyun YongHyeon 			break;
616130b6dfbSPyun YongHyeon 		case IFM_1000_T:
617130b6dfbSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
618130b6dfbSPyun YongHyeon 				break;
619130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
620130b6dfbSPyun YongHyeon 			break;
621130b6dfbSPyun YongHyeon 		default:
622130b6dfbSPyun YongHyeon 			break;
623130b6dfbSPyun YongHyeon 		}
624130b6dfbSPyun YongHyeon 	}
625130b6dfbSPyun YongHyeon 	/*
626130b6dfbSPyun YongHyeon 	 * RealTek controllers does not provide any interface to
627130b6dfbSPyun YongHyeon 	 * Tx/Rx MACs for resolved speed, duplex and flow-control
628130b6dfbSPyun YongHyeon 	 * parameters.
629130b6dfbSPyun YongHyeon 	 */
630a94100faSBill Paul }
631a94100faSBill Paul 
632a94100faSBill Paul /*
633ff191365SJung-uk Kim  * Set the RX configuration and 64-bit multicast hash filter.
634a94100faSBill Paul  */
635a94100faSBill Paul static void
636ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc)
637a94100faSBill Paul {
638a94100faSBill Paul 	struct ifnet		*ifp;
639a94100faSBill Paul 	struct ifmultiaddr	*ifma;
640ff191365SJung-uk Kim 	uint32_t		hashes[2] = { 0, 0 };
641ff191365SJung-uk Kim 	uint32_t		h, rxfilt;
642a94100faSBill Paul 
64397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
64497b9d4baSJohn-Mark Gurney 
645fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
646a94100faSBill Paul 
647ff191365SJung-uk Kim 	rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD;
648a94100faSBill Paul 
649ff191365SJung-uk Kim 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
6507c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6517c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
652a0637caaSPyun YongHyeon 		/*
653a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
654a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
655a0637caaSPyun YongHyeon 		 * promiscuous mode.
656a0637caaSPyun YongHyeon 		 */
657a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
658ff191365SJung-uk Kim 		hashes[0] = hashes[1] = 0xffffffff;
659ff191365SJung-uk Kim 		goto done;
660a94100faSBill Paul 	}
661a94100faSBill Paul 
662eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
663a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
664a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
665a94100faSBill Paul 			continue;
6660e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6670e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
668a94100faSBill Paul 		if (h < 32)
669a94100faSBill Paul 			hashes[0] |= (1 << h);
670a94100faSBill Paul 		else
671a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
672a94100faSBill Paul 	}
673eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
674a94100faSBill Paul 
675ff191365SJung-uk Kim 	if (hashes[0] != 0 || hashes[1] != 0) {
676bb7dfefbSBill Paul 		/*
677ff191365SJung-uk Kim 		 * For some unfathomable reason, RealTek decided to
678ff191365SJung-uk Kim 		 * reverse the order of the multicast hash registers
679ff191365SJung-uk Kim 		 * in the PCI Express parts.  This means we have to
680ff191365SJung-uk Kim 		 * write the hash pattern in reverse order for those
681ff191365SJung-uk Kim 		 * devices.
682bb7dfefbSBill Paul 		 */
683aaab4fbeSJung-uk Kim 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0) {
684ff191365SJung-uk Kim 			h = bswap32(hashes[0]);
685ff191365SJung-uk Kim 			hashes[0] = bswap32(hashes[1]);
686ff191365SJung-uk Kim 			hashes[1] = h;
687ff191365SJung-uk Kim 		}
688ff191365SJung-uk Kim 		rxfilt |= RL_RXCFG_RX_MULTI;
689ff191365SJung-uk Kim 	}
690ff191365SJung-uk Kim 
691ff191365SJung-uk Kim done:
692a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
693a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
694ff191365SJung-uk Kim 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
695bb7dfefbSBill Paul }
696a94100faSBill Paul 
697a94100faSBill Paul static void
6987b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc)
699a94100faSBill Paul {
7000ce0868aSPyun YongHyeon 	int			i;
701a94100faSBill Paul 
70297b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
70397b9d4baSJohn-Mark Gurney 
704a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
705a94100faSBill Paul 
706a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
707a94100faSBill Paul 		DELAY(10);
708a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
709a94100faSBill Paul 			break;
710a94100faSBill Paul 	}
711a94100faSBill Paul 	if (i == RL_TIMEOUT)
7126b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
713a94100faSBill Paul 
714566ca8caSJung-uk Kim 	if ((sc->rl_flags & RL_FLAG_MACRESET) != 0)
715a94100faSBill Paul 		CSR_WRITE_1(sc, 0x82, 1);
71681eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S)
717566ca8caSJung-uk Kim 		re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0);
718a94100faSBill Paul }
719a94100faSBill Paul 
720ed510fb0SBill Paul #ifdef RE_DIAG
721ed510fb0SBill Paul 
722a94100faSBill Paul /*
723a94100faSBill Paul  * The following routine is designed to test for a defect on some
724a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
725a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
726a94100faSBill Paul  * should be pulled high. The result of this defect is that the
727a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
728a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
729a94100faSBill Paul  * because the 64-bit data lines aren't connected.
730a94100faSBill Paul  *
731a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
732a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
733a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
734a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
735a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
736a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
737a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
738a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
739a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
740a94100faSBill Paul  */
741a94100faSBill Paul 
742a94100faSBill Paul static int
7437b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc)
744a94100faSBill Paul {
745fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
746a94100faSBill Paul 	struct mbuf		*m0;
747a94100faSBill Paul 	struct ether_header	*eh;
748a94100faSBill Paul 	struct rl_desc		*cur_rx;
749a94100faSBill Paul 	u_int16_t		status;
750a94100faSBill Paul 	u_int32_t		rxstat;
751ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
752a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
753a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
754a94100faSBill Paul 
755a94100faSBill Paul 	/* Allocate a single mbuf */
756a94100faSBill Paul 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
757a94100faSBill Paul 	if (m0 == NULL)
758a94100faSBill Paul 		return (ENOBUFS);
759a94100faSBill Paul 
76097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
76197b9d4baSJohn-Mark Gurney 
762a94100faSBill Paul 	/*
763a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
764a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
765a94100faSBill Paul 	 * following special functions:
766a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
767a94100faSBill Paul 	 * - Enables digital loopback mode
768a94100faSBill Paul 	 * - Leaves interrupts turned off
769a94100faSBill Paul 	 */
770a94100faSBill Paul 
771a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
772a94100faSBill Paul 	sc->rl_testmode = 1;
7738476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
77497b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
775351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
776ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
777ed510fb0SBill Paul 		phyaddr = 1;
778ed510fb0SBill Paul 	else
779ed510fb0SBill Paul 		phyaddr = 0;
780ed510fb0SBill Paul 
781ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
782ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
783ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
784ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
785ed510fb0SBill Paul 			break;
786ed510fb0SBill Paul 	}
787ed510fb0SBill Paul 
788ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
789ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
790ed510fb0SBill Paul 
791804af9a1SBill Paul 	DELAY(100000);
792a94100faSBill Paul 
793a94100faSBill Paul 	/* Put some data in the mbuf */
794a94100faSBill Paul 
795a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
796a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
797a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
798a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
799a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
800a94100faSBill Paul 
8017cae6651SBill Paul 	/*
8027cae6651SBill Paul 	 * Queue the packet, start transmission.
8037cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
8047cae6651SBill Paul 	 */
805a94100faSBill Paul 
806abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
80797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
80852732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
8097cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
81097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
811a94100faSBill Paul 	m0 = NULL;
812a94100faSBill Paul 
813a94100faSBill Paul 	/* Wait for it to propagate through the chip */
814a94100faSBill Paul 
815abc8ff44SBill Paul 	DELAY(100000);
816a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
817a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
818ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
819abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
820abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
821a94100faSBill Paul 			break;
822a94100faSBill Paul 		DELAY(10);
823a94100faSBill Paul 	}
824a94100faSBill Paul 
825a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8266b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8276b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8286b9f5c94SGleb Smirnoff 		    " loopback mode\n");
829a94100faSBill Paul 		error = EIO;
830a94100faSBill Paul 		goto done;
831a94100faSBill Paul 	}
832a94100faSBill Paul 
833a94100faSBill Paul 	/*
834a94100faSBill Paul 	 * The packet should have been dumped into the first
835a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
836a94100faSBill Paul 	 */
837a94100faSBill Paul 
838a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
839a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
840a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
841d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
842d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
843d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
844d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
845d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
846a94100faSBill Paul 
847d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
848d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
849a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
850a94100faSBill Paul 
851a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
852a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
853a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
854a94100faSBill Paul 
855a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8566b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8576b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
858a94100faSBill Paul 		error = EIO;
859a94100faSBill Paul 		goto done;
860a94100faSBill Paul 	}
861a94100faSBill Paul 
862a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
863a94100faSBill Paul 
864a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
865a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
866a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8676b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8686b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
869a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
8706b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
871a94100faSBill Paul 		    eh->ether_dhost, ":",  eh->ether_shost, ":",
872a94100faSBill Paul 		    ntohs(eh->ether_type));
8736b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
8746b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
8756b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
8766b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
8776b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
8786b9f5c94SGleb Smirnoff 		    "details.\n");
879a94100faSBill Paul 		error = EIO;
880a94100faSBill Paul 	}
881a94100faSBill Paul 
882a94100faSBill Paul done:
883a94100faSBill Paul 	/* Turn interface off, release resources */
884a94100faSBill Paul 
885a94100faSBill Paul 	sc->rl_testmode = 0;
886351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
887a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
888a94100faSBill Paul 	re_stop(sc);
889a94100faSBill Paul 	if (m0 != NULL)
890a94100faSBill Paul 		m_freem(m0);
891a94100faSBill Paul 
89297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
89397b9d4baSJohn-Mark Gurney 
894a94100faSBill Paul 	return (error);
895a94100faSBill Paul }
896a94100faSBill Paul 
897ed510fb0SBill Paul #endif
898ed510fb0SBill Paul 
899a94100faSBill Paul /*
900a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
901a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
902a94100faSBill Paul  */
903a94100faSBill Paul static int
9047b5ffebfSPyun YongHyeon re_probe(device_t dev)
905a94100faSBill Paul {
906a94100faSBill Paul 	struct rl_type		*t;
907dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
908dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
909dfdb409eSPyun YongHyeon 	int			i;
910a94100faSBill Paul 
911dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
912dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
913dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
914dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
915a94100faSBill Paul 
916dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
917dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
91826390635SJohn Baldwin 			/*
91926390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
920dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
92126390635SJohn Baldwin 			 */
922a94100faSBill Paul 			return (ENXIO);
923a94100faSBill Paul 		}
924dfdb409eSPyun YongHyeon 	}
925dfdb409eSPyun YongHyeon 
926dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
927dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
928dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
929dfdb409eSPyun YongHyeon 			return (ENXIO);
930dfdb409eSPyun YongHyeon 		}
931dfdb409eSPyun YongHyeon 	}
932dfdb409eSPyun YongHyeon 
933dfdb409eSPyun YongHyeon 	t = re_devs;
934dfdb409eSPyun YongHyeon 	for (i = 0; i < sizeof(re_devs) / sizeof(re_devs[0]); i++, t++) {
935dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
936a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
937d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
938a94100faSBill Paul 		}
939a94100faSBill Paul 	}
940a94100faSBill Paul 
941a94100faSBill Paul 	return (ENXIO);
942a94100faSBill Paul }
943a94100faSBill Paul 
944a94100faSBill Paul /*
945a94100faSBill Paul  * Map a single buffer address.
946a94100faSBill Paul  */
947a94100faSBill Paul 
948a94100faSBill Paul static void
9497b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
950a94100faSBill Paul {
9518fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
952a94100faSBill Paul 
953a94100faSBill Paul 	if (error)
954a94100faSBill Paul 		return;
955a94100faSBill Paul 
956a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
957a94100faSBill Paul 	addr = arg;
958a94100faSBill Paul 	*addr = segs->ds_addr;
959a94100faSBill Paul }
960a94100faSBill Paul 
961a94100faSBill Paul static int
9627b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc)
963a94100faSBill Paul {
96466366ca4SPyun YongHyeon 	bus_addr_t		lowaddr;
965d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
966a94100faSBill Paul 	int			error;
967a94100faSBill Paul 	int			i;
968a94100faSBill Paul 
969d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
970d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
971d65abd66SPyun YongHyeon 
972d65abd66SPyun YongHyeon 	/*
973d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
974ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
975ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
976ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
977ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
97866366ca4SPyun YongHyeon 	 * may not have the limitation.
979d65abd66SPyun YongHyeon 	 */
98066366ca4SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
98166366ca4SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PCIE) == 0)
98266366ca4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
983d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
98466366ca4SPyun YongHyeon 	    lowaddr, BUS_SPACE_MAXADDR, NULL, NULL,
985d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
986d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
987d65abd66SPyun YongHyeon 	if (error) {
988d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
989d65abd66SPyun YongHyeon 		return (error);
990d65abd66SPyun YongHyeon 	}
991d65abd66SPyun YongHyeon 
992d65abd66SPyun YongHyeon 	/*
993d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
994d65abd66SPyun YongHyeon 	 */
995d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
996d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
997d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
998d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
999d65abd66SPyun YongHyeon 	if (error) {
1000d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
1001d65abd66SPyun YongHyeon 		return (error);
1002d65abd66SPyun YongHyeon 	}
1003d65abd66SPyun YongHyeon 
1004a94100faSBill Paul 	/*
1005a94100faSBill Paul 	 * Allocate map for RX mbufs.
1006a94100faSBill Paul 	 */
1007d65abd66SPyun YongHyeon 
100881eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
100981eee0ebSPyun YongHyeon 		error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t),
101081eee0ebSPyun YongHyeon 		    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
101181eee0ebSPyun YongHyeon 		    MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL,
101281eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_mtag);
101381eee0ebSPyun YongHyeon 		if (error) {
101481eee0ebSPyun YongHyeon 			device_printf(dev,
101581eee0ebSPyun YongHyeon 			    "could not allocate jumbo RX DMA tag\n");
101681eee0ebSPyun YongHyeon 			return (error);
101781eee0ebSPyun YongHyeon 		}
101881eee0ebSPyun YongHyeon 	}
1019d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
1020d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1021d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
1022a94100faSBill Paul 	if (error) {
1023d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
1024d65abd66SPyun YongHyeon 		return (error);
1025a94100faSBill Paul 	}
1026a94100faSBill Paul 
1027a94100faSBill Paul 	/*
1028a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1029a94100faSBill Paul 	 */
1030a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1031a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1032d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1033a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1034a94100faSBill Paul 	if (error) {
1035d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1036d65abd66SPyun YongHyeon 		return (error);
1037a94100faSBill Paul 	}
1038a94100faSBill Paul 
1039a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1040a94100faSBill Paul 
1041a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1042d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1043d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1044a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1045d65abd66SPyun YongHyeon 	if (error) {
1046d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1047d65abd66SPyun YongHyeon 		return (error);
1048d65abd66SPyun YongHyeon 	}
1049a94100faSBill Paul 
1050a94100faSBill Paul 	/* Load the map for the TX ring. */
1051a94100faSBill Paul 
1052d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1053a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1054a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1055d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1056a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1057d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1058d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1059d65abd66SPyun YongHyeon 		return (ENOMEM);
1060d65abd66SPyun YongHyeon 	}
1061a94100faSBill Paul 
1062a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1063a94100faSBill Paul 
1064d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1065d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1066d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1067a94100faSBill Paul 		if (error) {
1068d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1069d65abd66SPyun YongHyeon 			return (error);
1070a94100faSBill Paul 		}
1071a94100faSBill Paul 	}
1072a94100faSBill Paul 
1073a94100faSBill Paul 	/*
1074a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1075a94100faSBill Paul 	 */
1076a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1077a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1078d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1079a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1080a94100faSBill Paul 	if (error) {
1081d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1082d65abd66SPyun YongHyeon 		return (error);
1083a94100faSBill Paul 	}
1084a94100faSBill Paul 
1085a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1086a94100faSBill Paul 
1087a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1088d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1089d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1090a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1091d65abd66SPyun YongHyeon 	if (error) {
1092d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1093d65abd66SPyun YongHyeon 		return (error);
1094d65abd66SPyun YongHyeon 	}
1095a94100faSBill Paul 
1096a94100faSBill Paul 	/* Load the map for the RX ring. */
1097a94100faSBill Paul 
1098d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1099a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1100a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1101d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1102a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1103d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1104d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1105d65abd66SPyun YongHyeon 		return (ENOMEM);
1106d65abd66SPyun YongHyeon 	}
1107a94100faSBill Paul 
1108a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1109a94100faSBill Paul 
111081eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
111181eee0ebSPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
111281eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_sparemap);
111381eee0ebSPyun YongHyeon 		if (error) {
111481eee0ebSPyun YongHyeon 			device_printf(dev,
111581eee0ebSPyun YongHyeon 			    "could not create spare DMA map for jumbo RX\n");
111681eee0ebSPyun YongHyeon 			return (error);
111781eee0ebSPyun YongHyeon 		}
111881eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
111981eee0ebSPyun YongHyeon 			error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
112081eee0ebSPyun YongHyeon 			    &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
112181eee0ebSPyun YongHyeon 			if (error) {
112281eee0ebSPyun YongHyeon 				device_printf(dev,
112381eee0ebSPyun YongHyeon 				    "could not create DMA map for jumbo RX\n");
112481eee0ebSPyun YongHyeon 				return (error);
112581eee0ebSPyun YongHyeon 			}
112681eee0ebSPyun YongHyeon 		}
112781eee0ebSPyun YongHyeon 	}
1128d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1129d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1130a94100faSBill Paul 	if (error) {
1131d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1132d65abd66SPyun YongHyeon 		return (error);
1133d65abd66SPyun YongHyeon 	}
1134d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1135d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1136d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1137d65abd66SPyun YongHyeon 		if (error) {
1138d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1139d65abd66SPyun YongHyeon 			return (error);
1140a94100faSBill Paul 		}
1141a94100faSBill Paul 	}
1142a94100faSBill Paul 
11430534aae0SPyun YongHyeon 	/* Create DMA map for statistics. */
11440534aae0SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0,
11450534aae0SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
11460534aae0SPyun YongHyeon 	    sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL,
11470534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_stag);
11480534aae0SPyun YongHyeon 	if (error) {
11490534aae0SPyun YongHyeon 		device_printf(dev, "could not create statistics DMA tag\n");
11500534aae0SPyun YongHyeon 		return (error);
11510534aae0SPyun YongHyeon 	}
11520534aae0SPyun YongHyeon 	/* Allocate DMA'able memory for statistics. */
11530534aae0SPyun YongHyeon 	error = bus_dmamem_alloc(sc->rl_ldata.rl_stag,
11540534aae0SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_stats,
11550534aae0SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
11560534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_smap);
11570534aae0SPyun YongHyeon 	if (error) {
11580534aae0SPyun YongHyeon 		device_printf(dev,
11590534aae0SPyun YongHyeon 		    "could not allocate statistics DMA memory\n");
11600534aae0SPyun YongHyeon 		return (error);
11610534aae0SPyun YongHyeon 	}
11620534aae0SPyun YongHyeon 	/* Load the map for statistics. */
11630534aae0SPyun YongHyeon 	sc->rl_ldata.rl_stats_addr = 0;
11640534aae0SPyun YongHyeon 	error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap,
11650534aae0SPyun YongHyeon 	    sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr,
11660534aae0SPyun YongHyeon 	     &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT);
11670534aae0SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) {
11680534aae0SPyun YongHyeon 		device_printf(dev, "could not load statistics DMA memory\n");
11690534aae0SPyun YongHyeon 		return (ENOMEM);
11700534aae0SPyun YongHyeon 	}
11710534aae0SPyun YongHyeon 
1172a94100faSBill Paul 	return (0);
1173a94100faSBill Paul }
1174a94100faSBill Paul 
1175a94100faSBill Paul /*
1176a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1177a94100faSBill Paul  * setup and ethernet/BPF attach.
1178a94100faSBill Paul  */
1179a94100faSBill Paul static int
11807b5ffebfSPyun YongHyeon re_attach(device_t dev)
1181a94100faSBill Paul {
1182a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1183be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1184a94100faSBill Paul 	struct rl_softc		*sc;
1185a94100faSBill Paul 	struct ifnet		*ifp;
1186a94100faSBill Paul 	struct rl_hwrev		*hw_rev;
1187a94100faSBill Paul 	int			hwrev;
1188ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
11898e5d93dbSMarius Strobl 	int			error = 0, i, phy, rid;
11904a58fd45SPyun YongHyeon 	int			msic, msixc, reg;
119103ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1192a94100faSBill Paul 
1193a94100faSBill Paul 	sc = device_get_softc(dev);
1194ed510fb0SBill Paul 	sc->rl_dev = dev;
1195a94100faSBill Paul 
1196a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
119797b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1198d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1199d1754a9bSJohn Baldwin 
1200a94100faSBill Paul 	/*
1201a94100faSBill Paul 	 * Map control/status registers.
1202a94100faSBill Paul 	 */
1203a94100faSBill Paul 	pci_enable_busmaster(dev);
1204a94100faSBill Paul 
1205ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
12062c21710bSPyun YongHyeon 	/*
12072c21710bSPyun YongHyeon 	 * Prefer memory space register mapping over IO space.
12082c21710bSPyun YongHyeon 	 * Because RTL8169SC does not seem to work when memory mapping
12092c21710bSPyun YongHyeon 	 * is used always activate io mapping.
12102c21710bSPyun YongHyeon 	 */
12112c21710bSPyun YongHyeon 	if (devid == RT_DEVICEID_8169SC)
12122c21710bSPyun YongHyeon 		prefer_iomap = 1;
12132c21710bSPyun YongHyeon 	if (prefer_iomap == 0) {
1214ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(1);
1215ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_MEMORY;
1216ace7ed5dSPyun YongHyeon 		/* RTL8168/8101E seems to use different BARs. */
1217ace7ed5dSPyun YongHyeon 		if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1218ace7ed5dSPyun YongHyeon 			sc->rl_res_id = PCIR_BAR(2);
12192c21710bSPyun YongHyeon 	} else {
12202c21710bSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
12212c21710bSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
12222c21710bSPyun YongHyeon 	}
1223ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1224ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
12252c21710bSPyun YongHyeon 	if (sc->rl_res == NULL && prefer_iomap == 0) {
1226ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1227ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1228ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1229ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
12302c21710bSPyun YongHyeon 	}
1231ace7ed5dSPyun YongHyeon 	if (sc->rl_res == NULL) {
1232d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1233a94100faSBill Paul 		error = ENXIO;
1234a94100faSBill Paul 		goto fail;
1235a94100faSBill Paul 	}
1236a94100faSBill Paul 
1237a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1238a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1239a94100faSBill Paul 
12405774c5ffSPyun YongHyeon 	msic = pci_msi_count(dev);
12414a58fd45SPyun YongHyeon 	msixc = pci_msix_count(dev);
12423b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0)
12434a58fd45SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PCIE;
12444a58fd45SPyun YongHyeon 	if (bootverbose) {
12455774c5ffSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
12464a58fd45SPyun YongHyeon 		device_printf(dev, "MSI-X count : %d\n", msixc);
12475774c5ffSPyun YongHyeon 	}
12484a58fd45SPyun YongHyeon 	if (msix_disable > 0)
12494a58fd45SPyun YongHyeon 		msixc = 0;
12504a58fd45SPyun YongHyeon 	if (msi_disable > 0)
12514a58fd45SPyun YongHyeon 		msic = 0;
12524a58fd45SPyun YongHyeon 	/* Prefer MSI-X to MSI. */
12534a58fd45SPyun YongHyeon 	if (msixc > 0) {
12544a58fd45SPyun YongHyeon 		msixc = 1;
12554a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
12564a58fd45SPyun YongHyeon 		sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
12574a58fd45SPyun YongHyeon 		    &rid, RF_ACTIVE);
12584a58fd45SPyun YongHyeon 		if (sc->rl_res_pba == NULL) {
12594a58fd45SPyun YongHyeon 			device_printf(sc->rl_dev,
12604a58fd45SPyun YongHyeon 			    "could not allocate MSI-X PBA resource\n");
12614a58fd45SPyun YongHyeon 		}
12624a58fd45SPyun YongHyeon 		if (sc->rl_res_pba != NULL &&
12634a58fd45SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
12644a58fd45SPyun YongHyeon 			if (msixc == 1) {
12654a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI-X message\n",
12664a58fd45SPyun YongHyeon 				    msixc);
12674a58fd45SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSIX;
12684a58fd45SPyun YongHyeon 			} else
12694a58fd45SPyun YongHyeon 				pci_release_msi(dev);
12704a58fd45SPyun YongHyeon 		}
12714a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSIX) == 0) {
12724a58fd45SPyun YongHyeon 			if (sc->rl_res_pba != NULL)
12734a58fd45SPyun YongHyeon 				bus_release_resource(dev, SYS_RES_MEMORY, rid,
12744a58fd45SPyun YongHyeon 				    sc->rl_res_pba);
12754a58fd45SPyun YongHyeon 			sc->rl_res_pba = NULL;
12764a58fd45SPyun YongHyeon 			msixc = 0;
12774a58fd45SPyun YongHyeon 		}
12784a58fd45SPyun YongHyeon 	}
12794a58fd45SPyun YongHyeon 	/* Prefer MSI to INTx. */
12804a58fd45SPyun YongHyeon 	if (msixc == 0 && msic > 0) {
1281f1bb696aSPyun YongHyeon 		msic = 1;
12825774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
12835774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
12844a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
12855774c5ffSPyun YongHyeon 				    msic);
1286351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1287339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1288339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1289339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1290339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1291339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1292f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
12935774c5ffSPyun YongHyeon 			} else
12945774c5ffSPyun YongHyeon 				pci_release_msi(dev);
12955774c5ffSPyun YongHyeon 		}
12964a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSI) == 0)
12974a58fd45SPyun YongHyeon 			msic = 0;
12985774c5ffSPyun YongHyeon 	}
1299a94100faSBill Paul 
13005774c5ffSPyun YongHyeon 	/* Allocate interrupt */
13014a58fd45SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) {
13025774c5ffSPyun YongHyeon 		rid = 0;
13035774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
13045774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
13055774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
13065774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1307a94100faSBill Paul 			error = ENXIO;
1308a94100faSBill Paul 			goto fail;
1309a94100faSBill Paul 		}
13105774c5ffSPyun YongHyeon 	} else {
13115774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
13125774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
13135774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
13145774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
13155774c5ffSPyun YongHyeon 				device_printf(dev,
13165774c5ffSPyun YongHyeon 				    "couldn't llocate IRQ resources for "
13175774c5ffSPyun YongHyeon 				    "message %d\n", rid);
13185774c5ffSPyun YongHyeon 				error = ENXIO;
13195774c5ffSPyun YongHyeon 				goto fail;
13205774c5ffSPyun YongHyeon 			}
13215774c5ffSPyun YongHyeon 		}
13225774c5ffSPyun YongHyeon 	}
1323a94100faSBill Paul 
13244d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
13254d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
13264d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
13274d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
13284d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
13294d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
13304d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
13314d2bf239SPyun YongHyeon 		}
13324d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13334d2bf239SPyun YongHyeon 	}
13344d2bf239SPyun YongHyeon 
1335abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1336a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1337566ca8caSJung-uk Kim 	switch (hwrev & 0x70000000) {
1338566ca8caSJung-uk Kim 	case 0x00000000:
1339566ca8caSJung-uk Kim 	case 0x10000000:
1340566ca8caSJung-uk Kim 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000);
1341566ca8caSJung-uk Kim 		hwrev &= (RL_TXCFG_HWREV | 0x80000000);
1342566ca8caSJung-uk Kim 		break;
1343566ca8caSJung-uk Kim 	default:
1344a810fc83SPyun YongHyeon 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1345a810fc83SPyun YongHyeon 		hwrev &= RL_TXCFG_HWREV;
1346566ca8caSJung-uk Kim 		break;
1347566ca8caSJung-uk Kim 	}
1348566ca8caSJung-uk Kim 	device_printf(dev, "MAC rev. 0x%08x\n", hwrev & 0x00700000);
1349abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1350abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1351abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
135281eee0ebSPyun YongHyeon 			sc->rl_hwrev = hw_rev;
1353abc8ff44SBill Paul 			break;
1354abc8ff44SBill Paul 		}
1355abc8ff44SBill Paul 		hw_rev++;
1356abc8ff44SBill Paul 	}
1357d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1358a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1359d65abd66SPyun YongHyeon 		error = ENXIO;
1360d65abd66SPyun YongHyeon 		goto fail;
1361d65abd66SPyun YongHyeon 	}
1362abc8ff44SBill Paul 
1363351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1364351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
136581eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD;
1366351a76f9SPyun YongHyeon 		break;
1367351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1368351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
136981eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER;
1370351a76f9SPyun YongHyeon 		break;
1371b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102E:
1372b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102EL:
13733d22427cSTai-hwa Liang 	case RL_HWREV_8102EL_SPIN1:
137481eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
137581eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
137681eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD;
1377b1d62f0fSPyun YongHyeon 		break;
13788281a098SPyun YongHyeon 	case RL_HWREV_8103E:
137981eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
138081eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
138181eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP;
13828281a098SPyun YongHyeon 		break;
138339e69201SPyun YongHyeon 	case RL_HWREV_8401E:
138454899a96SPyun YongHyeon 	case RL_HWREV_8105E:
138554899a96SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
138654899a96SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
138754899a96SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD;
138854899a96SPyun YongHyeon 		break;
1389ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN1:
1390ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN2:
1391886ff602SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_WOLRXENB;
1392886ff602SPyun YongHyeon 		/* FALLTHROUGH */
1393ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN3:
1394aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT;
1395deb5c680SPyun YongHyeon 		break;
1396deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
139761f45a72SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_MACSLEEP;
139861f45a72SPyun YongHyeon 		/* FALLTHROUGH */
139961f45a72SPyun YongHyeon 	case RL_HWREV_8168C:
140061f45a72SPyun YongHyeon 		if ((hwrev & 0x00700000) == 0x00200000)
140161f45a72SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_MACSLEEP;
140261f45a72SPyun YongHyeon 		/* FALLTHROUGH */
1403deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
140459ef640dSPyun YongHyeon 	case RL_HWREV_8168D:
14055fa06abeSPyun YongHyeon 	case RL_HWREV_8168DP:
1406aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1407f2e491c9SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
140881eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2;
1409351a76f9SPyun YongHyeon 		break;
1410d0c45156SPyun YongHyeon 	case RL_HWREV_8168E:
1411d0c45156SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1412d0c45156SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
141381eee0ebSPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2;
1414d0c45156SPyun YongHyeon 		break;
1415f0431c5bSPyun YongHyeon 	case RL_HWREV_8168E_VL:
1416f0431c5bSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1417f0431c5bSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
141881eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2;
1419f0431c5bSPyun YongHyeon 		break;
1420566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SB:
1421566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SBL:
1422566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SC:
1423566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SCE:
1424566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1425566ca8caSJung-uk Kim 		/* FALLTHROUGH */
14260596d7e6SPyun YongHyeon 	case RL_HWREV_8169:
14270596d7e6SPyun YongHyeon 	case RL_HWREV_8169S:
1428566ca8caSJung-uk Kim 	case RL_HWREV_8110S:
1429566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_MACRESET;
1430351a76f9SPyun YongHyeon 		break;
1431351a76f9SPyun YongHyeon 	default:
1432351a76f9SPyun YongHyeon 		break;
1433351a76f9SPyun YongHyeon 	}
1434351a76f9SPyun YongHyeon 
143593252626SPyun YongHyeon 	/* Reset the adapter. */
143693252626SPyun YongHyeon 	RL_LOCK(sc);
143793252626SPyun YongHyeon 	re_reset(sc);
143893252626SPyun YongHyeon 	RL_UNLOCK(sc);
143993252626SPyun YongHyeon 
1440deb5c680SPyun YongHyeon 	/* Enable PME. */
1441deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1442deb5c680SPyun YongHyeon 	cfg = CSR_READ_1(sc, RL_CFG1);
1443deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1444deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, cfg);
1445deb5c680SPyun YongHyeon 	cfg = CSR_READ_1(sc, RL_CFG5);
1446deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1447deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, cfg);
1448deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1449deb5c680SPyun YongHyeon 
1450deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1451deb5c680SPyun YongHyeon 		/*
1452deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1453deb5c680SPyun YongHyeon 		 * address from EEPROM.
1454deb5c680SPyun YongHyeon 		 */
1455deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1456deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1457deb5c680SPyun YongHyeon 	} else {
1458141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1459ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1460a94100faSBill Paul 		if (re_did != 0x8129)
1461141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1462a94100faSBill Paul 
1463a94100faSBill Paul 		/*
1464a94100faSBill Paul 		 * Get station address from the EEPROM.
1465a94100faSBill Paul 		 */
1466ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1467be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1468be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1469be099007SPyun YongHyeon 		bcopy(as, eaddr, sizeof(eaddr));
1470deb5c680SPyun YongHyeon 	}
1471ed510fb0SBill Paul 
1472ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1473d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1474ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1475ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1476d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1477d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1478ed510fb0SBill Paul 	} else {
1479d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1480ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1481ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1482d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1483d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1484abc8ff44SBill Paul 	}
14859bac70b8SBill Paul 
1486a94100faSBill Paul 	error = re_allocmem(dev, sc);
1487a94100faSBill Paul 	if (error)
1488a94100faSBill Paul 		goto fail;
14890534aae0SPyun YongHyeon 	re_add_sysctls(sc);
1490a94100faSBill Paul 
1491cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1492cd036ec1SBrooks Davis 	if (ifp == NULL) {
1493d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1494cd036ec1SBrooks Davis 		error = ENOSPC;
1495cd036ec1SBrooks Davis 		goto fail;
1496cd036ec1SBrooks Davis 	}
1497cd036ec1SBrooks Davis 
149861f45a72SPyun YongHyeon 	/* Take controller out of deep sleep mode. */
149961f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
150061f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
150161f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
150261f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
150361f45a72SPyun YongHyeon 		else
150461f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
150561f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
150661f45a72SPyun YongHyeon 	}
150761f45a72SPyun YongHyeon 
1508351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
150939e69201SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) {
1510d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80);
151139e69201SPyun YongHyeon 		if (hw_rev->rl_rev == RL_HWREV_8401E)
151239e69201SPyun YongHyeon 			CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08);
151339e69201SPyun YongHyeon 	}
1514351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1515351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1516351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1517351a76f9SPyun YongHyeon 	}
1518351a76f9SPyun YongHyeon 
15198e5d93dbSMarius Strobl #define	RE_PHYAD_INTERNAL	 0
15208e5d93dbSMarius Strobl 
15218e5d93dbSMarius Strobl 	/* Do MII setup. */
15228e5d93dbSMarius Strobl 	phy = RE_PHYAD_INTERNAL;
15238e5d93dbSMarius Strobl 	if (sc->rl_type == RL_8169)
15248e5d93dbSMarius Strobl 		phy = 1;
15258e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd,
152664436f6eSPyun YongHyeon 	    re_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, MIIF_DOPAUSE);
15278e5d93dbSMarius Strobl 	if (error != 0) {
15288e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1529a94100faSBill Paul 		goto fail;
1530a94100faSBill Paul 	}
1531a94100faSBill Paul 
1532a94100faSBill Paul 	ifp->if_softc = sc;
15339bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1534a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1535a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1536a94100faSBill Paul 	ifp->if_start = re_start;
1537bc2a1002SPyun YongHyeon 	/*
1538bc2a1002SPyun YongHyeon 	 * RTL8168/8111C generates wrong IP checksummed frame if the
1539bc2a1002SPyun YongHyeon 	 * packet has IP options so disable TX IP checksum offloading.
1540bc2a1002SPyun YongHyeon 	 */
1541bc2a1002SPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C ||
1542bc2a1002SPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2)
1543bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_TCP | CSUM_UDP;
1544bc2a1002SPyun YongHyeon 	else
1545bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP;
1546bc2a1002SPyun YongHyeon 	ifp->if_hwassist |= CSUM_TSO;
1547d6d7d923SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
1548498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1549a94100faSBill Paul 	ifp->if_init = re_init;
155052732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
155152732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
155252732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1553a94100faSBill Paul 
1554ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1555ed510fb0SBill Paul 
1556a94100faSBill Paul 	/*
1557a94100faSBill Paul 	 * Call MI attach routine.
1558a94100faSBill Paul 	 */
1559a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1560a94100faSBill Paul 
1561960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1562960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1563960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1564960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
15657467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
15663b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &reg) == 0)
15677467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1568960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1569a2a8420cSPyun YongHyeon 	/*
1570f9ad4da7SPyun YongHyeon 	 * Don't enable TSO by default.  It is known to generate
1571f9ad4da7SPyun YongHyeon 	 * corrupted TCP segments(bad TCP options) under certain
1572f9ad4da7SPyun YongHyeon 	 * circumtances.
1573a2a8420cSPyun YongHyeon 	 */
1574a2a8420cSPyun YongHyeon 	ifp->if_hwassist &= ~CSUM_TSO;
1575ecafbbb5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO);
1576960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1577960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1578960fd5b3SPyun YongHyeon #endif
1579960fd5b3SPyun YongHyeon 	/*
1580960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1581960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1582960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1583960fd5b3SPyun YongHyeon 	 */
1584960fd5b3SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1585960fd5b3SPyun YongHyeon 
1586ed510fb0SBill Paul #ifdef RE_DIAG
1587ed510fb0SBill Paul 	/*
1588ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1589ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1590ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1591ed510fb0SBill Paul 	 */
1592a94100faSBill Paul 
1593ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1594ed510fb0SBill Paul 		error = re_diag(sc);
1595a94100faSBill Paul 		if (error) {
1596ed510fb0SBill Paul 			device_printf(dev,
1597ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1598a94100faSBill Paul 			ether_ifdetach(ifp);
1599a94100faSBill Paul 			goto fail;
1600a94100faSBill Paul 		}
1601ed510fb0SBill Paul 	}
1602ed510fb0SBill Paul #endif
1603a94100faSBill Paul 
1604502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
1605502be0f7SPyun YongHyeon 	intr_filter = 1;
1606502be0f7SPyun YongHyeon #endif
1607a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1608502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
1609502be0f7SPyun YongHyeon 	    intr_filter == 0) {
1610502be0f7SPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
1611502be0f7SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc,
1612502be0f7SPyun YongHyeon 		    &sc->rl_intrhand[0]);
1613502be0f7SPyun YongHyeon 	} else {
16145774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
16155774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
16165774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
16175774c5ffSPyun YongHyeon 	}
1618a94100faSBill Paul 	if (error) {
1619d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1620a94100faSBill Paul 		ether_ifdetach(ifp);
1621a94100faSBill Paul 	}
1622a94100faSBill Paul 
1623a94100faSBill Paul fail:
1624ed510fb0SBill Paul 
1625a94100faSBill Paul 	if (error)
1626a94100faSBill Paul 		re_detach(dev);
1627a94100faSBill Paul 
1628a94100faSBill Paul 	return (error);
1629a94100faSBill Paul }
1630a94100faSBill Paul 
1631a94100faSBill Paul /*
1632a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1633a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1634a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1635a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1636a94100faSBill Paul  * allocated.
1637a94100faSBill Paul  */
1638a94100faSBill Paul static int
16397b5ffebfSPyun YongHyeon re_detach(device_t dev)
1640a94100faSBill Paul {
1641a94100faSBill Paul 	struct rl_softc		*sc;
1642a94100faSBill Paul 	struct ifnet		*ifp;
16435774c5ffSPyun YongHyeon 	int			i, rid;
1644a94100faSBill Paul 
1645a94100faSBill Paul 	sc = device_get_softc(dev);
1646fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1647aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
164897b9d4baSJohn-Mark Gurney 
164981cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
165081cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
165140929967SGleb Smirnoff #ifdef DEVICE_POLLING
165240929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
165340929967SGleb Smirnoff 			ether_poll_deregister(ifp);
165440929967SGleb Smirnoff #endif
165597b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
165697b9d4baSJohn-Mark Gurney #if 0
165797b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
165897b9d4baSJohn-Mark Gurney #endif
1659a94100faSBill Paul 		re_stop(sc);
1660525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1661d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
16623d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
1663a94100faSBill Paul 		/*
1664a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1665a94100faSBill Paul 		 * still had a BPF descriptor attached to this
166697b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1667a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1668a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1669a94100faSBill Paul 		 * which will try to call re_init() again. This will
1670a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1671a94100faSBill Paul 		 * which will panic the system when the kernel tries
1672a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1673a94100faSBill Paul 		 * anymore.
1674a94100faSBill Paul 		 */
1675a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1676525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1677a94100faSBill Paul 	}
1678a94100faSBill Paul 	if (sc->rl_miibus)
1679a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1680a94100faSBill Paul 	bus_generic_detach(dev);
1681a94100faSBill Paul 
168297b9d4baSJohn-Mark Gurney 	/*
168397b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
168497b9d4baSJohn-Mark Gurney 	 * stopped here.
168597b9d4baSJohn-Mark Gurney 	 */
168697b9d4baSJohn-Mark Gurney 
1687502be0f7SPyun YongHyeon 	if (sc->rl_intrhand[0] != NULL) {
1688502be0f7SPyun YongHyeon 		bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]);
1689502be0f7SPyun YongHyeon 		sc->rl_intrhand[0] = NULL;
16905774c5ffSPyun YongHyeon 	}
1691ad4f426eSWarner Losh 	if (ifp != NULL)
1692ad4f426eSWarner Losh 		if_free(ifp);
1693502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
1694502be0f7SPyun YongHyeon 		rid = 0;
1695502be0f7SPyun YongHyeon 	else
1696502be0f7SPyun YongHyeon 		rid = 1;
16975774c5ffSPyun YongHyeon 	if (sc->rl_irq[0] != NULL) {
1698502be0f7SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]);
16995774c5ffSPyun YongHyeon 		sc->rl_irq[0] = NULL;
17005774c5ffSPyun YongHyeon 	}
1701502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0)
17025774c5ffSPyun YongHyeon 		pci_release_msi(dev);
17034a58fd45SPyun YongHyeon 	if (sc->rl_res_pba) {
17044a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
17054a58fd45SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba);
17064a58fd45SPyun YongHyeon 	}
1707a94100faSBill Paul 	if (sc->rl_res)
1708ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1709ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1710a94100faSBill Paul 
1711a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1712a94100faSBill Paul 
1713a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
17140534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_list_map)
1715a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1716a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
17170534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_list_map && sc->rl_ldata.rl_rx_list)
1718a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1719a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list,
1720a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1721a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1722a94100faSBill Paul 	}
1723a94100faSBill Paul 
1724a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1725a94100faSBill Paul 
1726a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
17270534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_list_map)
1728a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1729a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
17300534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_list_map && sc->rl_ldata.rl_tx_list)
1731a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1732a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list,
1733a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1734a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1735a94100faSBill Paul 	}
1736a94100faSBill Paul 
1737a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1738a94100faSBill Paul 
1739d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
17409e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
17419e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap)
1742d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1743d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
17449e18005dSPyun YongHyeon 		}
1745d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1746d65abd66SPyun YongHyeon 	}
1747d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
17489e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
17499e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap)
1750d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1751d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
17529e18005dSPyun YongHyeon 		}
1753d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1754d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1755d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1756d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1757a94100faSBill Paul 	}
175881eee0ebSPyun YongHyeon 	if (sc->rl_ldata.rl_jrx_mtag) {
175981eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
176081eee0ebSPyun YongHyeon 			if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap)
176181eee0ebSPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
176281eee0ebSPyun YongHyeon 				    sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
176381eee0ebSPyun YongHyeon 		}
176481eee0ebSPyun YongHyeon 		if (sc->rl_ldata.rl_jrx_sparemap)
176581eee0ebSPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
176681eee0ebSPyun YongHyeon 			    sc->rl_ldata.rl_jrx_sparemap);
176781eee0ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag);
176881eee0ebSPyun YongHyeon 	}
1769a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1770a94100faSBill Paul 
1771a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
17720534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_smap)
1773a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_stag,
1774a94100faSBill Paul 			    sc->rl_ldata.rl_smap);
17750534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_smap && sc->rl_ldata.rl_stats)
17760534aae0SPyun YongHyeon 			bus_dmamem_free(sc->rl_ldata.rl_stag,
17770534aae0SPyun YongHyeon 			    sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap);
1778a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1779a94100faSBill Paul 	}
1780a94100faSBill Paul 
1781a94100faSBill Paul 	if (sc->rl_parent_tag)
1782a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1783a94100faSBill Paul 
1784a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1785a94100faSBill Paul 
1786a94100faSBill Paul 	return (0);
1787a94100faSBill Paul }
1788a94100faSBill Paul 
1789d65abd66SPyun YongHyeon static __inline void
17907b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx)
1791a94100faSBill Paul {
1792d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1793d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1794d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1795a94100faSBill Paul 
179681eee0ebSPyun YongHyeon 	if (sc->rl_ifp->if_mtu > RL_MTU &&
179781eee0ebSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
179881eee0ebSPyun YongHyeon 		rxd = &sc->rl_ldata.rl_jrx_desc[idx];
179981eee0ebSPyun YongHyeon 	else
1800d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[idx];
1801d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1802d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1803d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1804d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1805d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1806d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1807d65abd66SPyun YongHyeon }
1808d65abd66SPyun YongHyeon 
1809d65abd66SPyun YongHyeon static int
18107b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx)
1811d65abd66SPyun YongHyeon {
1812d65abd66SPyun YongHyeon 	struct mbuf		*m;
1813d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1814d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1815d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1816d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1817d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1818d65abd66SPyun YongHyeon 	int			error, nsegs;
1819d65abd66SPyun YongHyeon 
1820d65abd66SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1821d65abd66SPyun YongHyeon 	if (m == NULL)
1822a94100faSBill Paul 		return (ENOBUFS);
1823a94100faSBill Paul 
1824a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
182522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
182622a11c96SJohn-Mark Gurney 	/*
182722a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
182822a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
182922a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
183022a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
183122a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
183222a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
183322a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
183422a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
183522a11c96SJohn-Mark Gurney 	 */
183622a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
183722a11c96SJohn-Mark Gurney #endif
1838d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1839d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1840d65abd66SPyun YongHyeon 	if (error != 0) {
1841d65abd66SPyun YongHyeon 		m_freem(m);
1842d65abd66SPyun YongHyeon 		return (ENOBUFS);
1843d65abd66SPyun YongHyeon 	}
1844d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1845a94100faSBill Paul 
1846d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1847d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1848d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1849d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1850d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1851a94100faSBill Paul 	}
1852a94100faSBill Paul 
1853d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1854d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1855d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1856d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1857d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1858d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1859a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1860a94100faSBill Paul 
1861d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1862d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1863d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1864d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1865d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1866d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1867d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1868d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1869d65abd66SPyun YongHyeon 
1870a94100faSBill Paul 	return (0);
1871a94100faSBill Paul }
1872a94100faSBill Paul 
187381eee0ebSPyun YongHyeon static int
187481eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx)
187581eee0ebSPyun YongHyeon {
187681eee0ebSPyun YongHyeon 	struct mbuf		*m;
187781eee0ebSPyun YongHyeon 	struct rl_rxdesc	*rxd;
187881eee0ebSPyun YongHyeon 	bus_dma_segment_t	segs[1];
187981eee0ebSPyun YongHyeon 	bus_dmamap_t		map;
188081eee0ebSPyun YongHyeon 	struct rl_desc		*desc;
188181eee0ebSPyun YongHyeon 	uint32_t		cmdstat;
188281eee0ebSPyun YongHyeon 	int			error, nsegs;
188381eee0ebSPyun YongHyeon 
188481eee0ebSPyun YongHyeon 	m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
188581eee0ebSPyun YongHyeon 	if (m == NULL)
188681eee0ebSPyun YongHyeon 		return (ENOBUFS);
188781eee0ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
188881eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX
188981eee0ebSPyun YongHyeon 	m_adj(m, RE_ETHER_ALIGN);
189081eee0ebSPyun YongHyeon #endif
189181eee0ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag,
189281eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
189381eee0ebSPyun YongHyeon 	if (error != 0) {
189481eee0ebSPyun YongHyeon 		m_freem(m);
189581eee0ebSPyun YongHyeon 		return (ENOBUFS);
189681eee0ebSPyun YongHyeon 	}
189781eee0ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
189881eee0ebSPyun YongHyeon 
189981eee0ebSPyun YongHyeon 	rxd = &sc->rl_ldata.rl_jrx_desc[idx];
190081eee0ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
190181eee0ebSPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
190281eee0ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
190381eee0ebSPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap);
190481eee0ebSPyun YongHyeon 	}
190581eee0ebSPyun YongHyeon 
190681eee0ebSPyun YongHyeon 	rxd->rx_m = m;
190781eee0ebSPyun YongHyeon 	map = rxd->rx_dmamap;
190881eee0ebSPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap;
190981eee0ebSPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
191081eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_jrx_sparemap = map;
191181eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
191281eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
191381eee0ebSPyun YongHyeon 
191481eee0ebSPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
191581eee0ebSPyun YongHyeon 	desc->rl_vlanctl = 0;
191681eee0ebSPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
191781eee0ebSPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
191881eee0ebSPyun YongHyeon 	cmdstat = segs[0].ds_len;
191981eee0ebSPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
192081eee0ebSPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
192181eee0ebSPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
192281eee0ebSPyun YongHyeon 
192381eee0ebSPyun YongHyeon 	return (0);
192481eee0ebSPyun YongHyeon }
192581eee0ebSPyun YongHyeon 
192622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
192722a11c96SJohn-Mark Gurney static __inline void
19287b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m)
192922a11c96SJohn-Mark Gurney {
193022a11c96SJohn-Mark Gurney 	int                     i;
193122a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
193222a11c96SJohn-Mark Gurney 
193322a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
193422a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
193522a11c96SJohn-Mark Gurney 
193622a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
193722a11c96SJohn-Mark Gurney 		*dst++ = *src++;
193822a11c96SJohn-Mark Gurney 
193922a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
194022a11c96SJohn-Mark Gurney }
194122a11c96SJohn-Mark Gurney #endif
194222a11c96SJohn-Mark Gurney 
1943a94100faSBill Paul static int
19447b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc)
1945a94100faSBill Paul {
1946d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1947d65abd66SPyun YongHyeon 	int			i;
194897b9d4baSJohn-Mark Gurney 
194997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
195097b9d4baSJohn-Mark Gurney 
1951d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
1952d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
1953d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
1954d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
1955d65abd66SPyun YongHyeon 	/* Set EOR. */
1956d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
1957d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
1958a94100faSBill Paul 
1959a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1960d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
1961d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1962d65abd66SPyun YongHyeon 
1963a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
1964a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
1965d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
1966a94100faSBill Paul 
1967a94100faSBill Paul 	return (0);
1968a94100faSBill Paul }
1969a94100faSBill Paul 
1970a94100faSBill Paul static int
19717b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc)
1972a94100faSBill Paul {
1973d65abd66SPyun YongHyeon 	int			error, i;
1974a94100faSBill Paul 
1975d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
1976d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
1977d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1978d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
1979d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
1980d65abd66SPyun YongHyeon 			return (error);
1981a94100faSBill Paul 	}
1982a94100faSBill Paul 
1983a94100faSBill Paul 	/* Flush the RX descriptors */
1984a94100faSBill Paul 
1985a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1986a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1987a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1988a94100faSBill Paul 
1989a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
1990a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
1991502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
1992a94100faSBill Paul 
1993a94100faSBill Paul 	return (0);
1994a94100faSBill Paul }
1995a94100faSBill Paul 
199681eee0ebSPyun YongHyeon static int
199781eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc)
199881eee0ebSPyun YongHyeon {
199981eee0ebSPyun YongHyeon 	int			error, i;
200081eee0ebSPyun YongHyeon 
200181eee0ebSPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
200281eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
200381eee0ebSPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
200481eee0ebSPyun YongHyeon 		sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL;
200581eee0ebSPyun YongHyeon 		if ((error = re_jumbo_newbuf(sc, i)) != 0)
200681eee0ebSPyun YongHyeon 			return (error);
200781eee0ebSPyun YongHyeon 	}
200881eee0ebSPyun YongHyeon 
200981eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
201081eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_list_map,
201181eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
201281eee0ebSPyun YongHyeon 
201381eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_rx_prodidx = 0;
201481eee0ebSPyun YongHyeon 	sc->rl_head = sc->rl_tail = NULL;
2015502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
201681eee0ebSPyun YongHyeon 
201781eee0ebSPyun YongHyeon 	return (0);
201881eee0ebSPyun YongHyeon }
201981eee0ebSPyun YongHyeon 
2020a94100faSBill Paul /*
2021a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
2022a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
2023a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
2024a94100faSBill Paul  */
2025ed510fb0SBill Paul static int
20261abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp)
2027a94100faSBill Paul {
2028a94100faSBill Paul 	struct mbuf		*m;
2029a94100faSBill Paul 	struct ifnet		*ifp;
203081eee0ebSPyun YongHyeon 	int			i, rxerr, total_len;
2031a94100faSBill Paul 	struct rl_desc		*cur_rx;
2032a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
203381eee0ebSPyun YongHyeon 	int			jumbo, maxpkt = 16, rx_npkts = 0;
2034a94100faSBill Paul 
20355120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
20365120abbfSSam Leffler 
2037fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
203881eee0ebSPyun YongHyeon 	if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
203981eee0ebSPyun YongHyeon 		jumbo = 1;
204081eee0ebSPyun YongHyeon 	else
204181eee0ebSPyun YongHyeon 		jumbo = 0;
2042a94100faSBill Paul 
2043a94100faSBill Paul 	/* Invalidate the descriptor memory */
2044a94100faSBill Paul 
2045a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2046a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2047d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2048a94100faSBill Paul 
2049d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
2050d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
20515b6d1d9dSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
20525b6d1d9dSPyun YongHyeon 			break;
2053a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
2054a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
2055d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
2056d65abd66SPyun YongHyeon 			break;
2057d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
2058a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
205981eee0ebSPyun YongHyeon 		if (jumbo != 0)
206081eee0ebSPyun YongHyeon 			m = sc->rl_ldata.rl_jrx_desc[i].rx_m;
206181eee0ebSPyun YongHyeon 		else
2062d65abd66SPyun YongHyeon 			m = sc->rl_ldata.rl_rx_desc[i].rx_m;
2063a94100faSBill Paul 
206481eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
206581eee0ebSPyun YongHyeon 		    (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) !=
206681eee0ebSPyun YongHyeon 		    (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) {
206781eee0ebSPyun YongHyeon 			/*
206881eee0ebSPyun YongHyeon 			 * RTL8168C or later controllers do not
206981eee0ebSPyun YongHyeon 			 * support multi-fragment packet.
207081eee0ebSPyun YongHyeon 			 */
207181eee0ebSPyun YongHyeon 			re_discard_rxbuf(sc, i);
207281eee0ebSPyun YongHyeon 			continue;
207381eee0ebSPyun YongHyeon 		} else if ((rxstat & RL_RDESC_STAT_EOF) == 0) {
2074d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
2075d65abd66SPyun YongHyeon 				/*
2076d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
2077d65abd66SPyun YongHyeon 				 * discard all the pieces.
2078d65abd66SPyun YongHyeon 				 */
2079d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
2080d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
2081d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
2082d65abd66SPyun YongHyeon 				}
2083d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2084d65abd66SPyun YongHyeon 				continue;
2085d65abd66SPyun YongHyeon 			}
208622a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
2087a94100faSBill Paul 			if (sc->rl_head == NULL)
2088a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
2089a94100faSBill Paul 			else {
2090a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2091a94100faSBill Paul 				sc->rl_tail->m_next = m;
2092a94100faSBill Paul 				sc->rl_tail = m;
2093a94100faSBill Paul 			}
2094a94100faSBill Paul 			continue;
2095a94100faSBill Paul 		}
2096a94100faSBill Paul 
2097a94100faSBill Paul 		/*
2098a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
2099a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
2100a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
2101a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
2102a94100faSBill Paul 		 * were already used, so to make room for the extra
2103a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
2104a94100faSBill Paul 		 * error' bit and shifted the other status bits
2105a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
2106a94100faSBill Paul 		 * still in the same places. We have already extracted
2107a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
2108a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
2109a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
2110a94100faSBill Paul 		 * them using the 8169 status as though it was in the
2111a94100faSBill Paul 		 * same format as that of the 8139C+.
2112a94100faSBill Paul 		 */
2113a94100faSBill Paul 		if (sc->rl_type == RL_8169)
2114a94100faSBill Paul 			rxstat >>= 1;
2115a94100faSBill Paul 
211622a11c96SJohn-Mark Gurney 		/*
211722a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
211822a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
211922a11c96SJohn-Mark Gurney 		 */
212081eee0ebSPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) {
212181eee0ebSPyun YongHyeon 			rxerr = 1;
212281eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 &&
212381eee0ebSPyun YongHyeon 			    total_len > 8191 &&
212481eee0ebSPyun YongHyeon 			    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)
212581eee0ebSPyun YongHyeon 				rxerr = 0;
212681eee0ebSPyun YongHyeon 			if (rxerr != 0) {
2127a94100faSBill Paul 				ifp->if_ierrors++;
2128a94100faSBill Paul 				/*
2129a94100faSBill Paul 				 * If this is part of a multi-fragment packet,
2130a94100faSBill Paul 				 * discard all the pieces.
2131a94100faSBill Paul 				 */
2132a94100faSBill Paul 				if (sc->rl_head != NULL) {
2133a94100faSBill Paul 					m_freem(sc->rl_head);
2134a94100faSBill Paul 					sc->rl_head = sc->rl_tail = NULL;
2135a94100faSBill Paul 				}
2136d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2137a94100faSBill Paul 				continue;
2138a94100faSBill Paul 			}
213981eee0ebSPyun YongHyeon 		}
2140a94100faSBill Paul 
2141a94100faSBill Paul 		/*
2142a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
2143a94100faSBill Paul 		 * reload the current one.
2144a94100faSBill Paul 		 */
214581eee0ebSPyun YongHyeon 		if (jumbo != 0)
214681eee0ebSPyun YongHyeon 			rxerr = re_jumbo_newbuf(sc, i);
214781eee0ebSPyun YongHyeon 		else
214881eee0ebSPyun YongHyeon 			rxerr = re_newbuf(sc, i);
214981eee0ebSPyun YongHyeon 		if (rxerr != 0) {
2150d65abd66SPyun YongHyeon 			ifp->if_iqdrops++;
2151a94100faSBill Paul 			if (sc->rl_head != NULL) {
2152a94100faSBill Paul 				m_freem(sc->rl_head);
2153a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
2154a94100faSBill Paul 			}
2155d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
2156a94100faSBill Paul 			continue;
2157a94100faSBill Paul 		}
2158a94100faSBill Paul 
2159a94100faSBill Paul 		if (sc->rl_head != NULL) {
216081eee0ebSPyun YongHyeon 			if (jumbo != 0)
216181eee0ebSPyun YongHyeon 				m->m_len = total_len;
216281eee0ebSPyun YongHyeon 			else {
216322a11c96SJohn-Mark Gurney 				m->m_len = total_len % RE_RX_DESC_BUFLEN;
216422a11c96SJohn-Mark Gurney 				if (m->m_len == 0)
216522a11c96SJohn-Mark Gurney 					m->m_len = RE_RX_DESC_BUFLEN;
216681eee0ebSPyun YongHyeon 			}
2167a94100faSBill Paul 			/*
2168a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
2169a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
2170a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
2171a94100faSBill Paul 			 * care about anyway.
2172a94100faSBill Paul 			 */
2173a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
2174a94100faSBill Paul 				sc->rl_tail->m_len -=
2175a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
2176a94100faSBill Paul 				m_freem(m);
2177a94100faSBill Paul 			} else {
2178a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
2179a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2180a94100faSBill Paul 				sc->rl_tail->m_next = m;
2181a94100faSBill Paul 			}
2182a94100faSBill Paul 			m = sc->rl_head;
2183a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
2184a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
2185a94100faSBill Paul 		} else
2186a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
2187a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
2188a94100faSBill Paul 
218922a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
219022a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
219122a11c96SJohn-Mark Gurney #endif
2192a94100faSBill Paul 		ifp->if_ipackets++;
2193a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
2194a94100faSBill Paul 
2195a94100faSBill Paul 		/* Do RX checksumming if enabled */
2196a94100faSBill Paul 
2197a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
2198deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2199a94100faSBill Paul 				/* Check IP header checksum */
2200a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
2201deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2202deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2203a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
2204deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2205deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2206a94100faSBill Paul 
2207a94100faSBill Paul 				/* Check TCP/UDP checksum */
2208a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
2209a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2210a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
2211a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2212a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
2213a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2214a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
2215a94100faSBill Paul 				}
2216deb5c680SPyun YongHyeon 			} else {
2217deb5c680SPyun YongHyeon 				/*
2218deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
2219deb5c680SPyun YongHyeon 				 */
2220deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
2221deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2222deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2223deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2224deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
2225deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2226deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2227deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2228deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
2229deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2230deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
2231deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2232deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2233deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2234deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2235deb5c680SPyun YongHyeon 				}
2236deb5c680SPyun YongHyeon 			}
2237a94100faSBill Paul 		}
2238ed510fb0SBill Paul 		maxpkt--;
2239d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
224078ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
2241bddff934SPyun YongHyeon 			    bswap16((rxvlan & RL_RDESC_VLANCTL_DATA));
224278ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
2243d147662cSGleb Smirnoff 		}
22445120abbfSSam Leffler 		RL_UNLOCK(sc);
2245a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
22465120abbfSSam Leffler 		RL_LOCK(sc);
22471abcdbd1SAttilio Rao 		rx_npkts++;
2248a94100faSBill Paul 	}
2249a94100faSBill Paul 
2250a94100faSBill Paul 	/* Flush the RX DMA ring */
2251a94100faSBill Paul 
2252a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2253a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2254a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2255a94100faSBill Paul 
2256a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
2257ed510fb0SBill Paul 
22581abcdbd1SAttilio Rao 	if (rx_npktsp != NULL)
22591abcdbd1SAttilio Rao 		*rx_npktsp = rx_npkts;
2260ed510fb0SBill Paul 	if (maxpkt)
2261ed510fb0SBill Paul 		return (EAGAIN);
2262ed510fb0SBill Paul 
2263ed510fb0SBill Paul 	return (0);
2264a94100faSBill Paul }
2265a94100faSBill Paul 
2266a94100faSBill Paul static void
22677b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc)
2268a94100faSBill Paul {
2269a94100faSBill Paul 	struct ifnet		*ifp;
2270d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2271a94100faSBill Paul 	u_int32_t		txstat;
2272d65abd66SPyun YongHyeon 	int			cons;
2273d65abd66SPyun YongHyeon 
2274d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
2275d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
2276d65abd66SPyun YongHyeon 		return;
2277a94100faSBill Paul 
2278fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2279a94100faSBill Paul 	/* Invalidate the TX descriptor list */
2280a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2281a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2282d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2283a94100faSBill Paul 
2284d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
2285d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
2286d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
2287d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
2288a94100faSBill Paul 			break;
2289a94100faSBill Paul 		/*
2290a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
2291a94100faSBill Paul 		 * in a fragment chain, which also happens to
2292a94100faSBill Paul 		 * be the only place where the TX status bits
2293a94100faSBill Paul 		 * are valid.
2294a94100faSBill Paul 		 */
2295a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
2296d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
2297d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2298d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2299d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2300d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2301d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
2302d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
2303d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2304d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2305a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2306a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2307a94100faSBill Paul 				ifp->if_collisions++;
2308a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2309a94100faSBill Paul 				ifp->if_oerrors++;
2310a94100faSBill Paul 			else
2311a94100faSBill Paul 				ifp->if_opackets++;
2312a94100faSBill Paul 		}
2313a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2314d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2315a94100faSBill Paul 	}
2316d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2317a94100faSBill Paul 
2318a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2319a94100faSBill Paul 
2320d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
2321ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2322a94100faSBill Paul 		/*
2323b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2324b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2325a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2326a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2327a94100faSBill Paul 		 */
2328a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2329ed510fb0SBill Paul #endif
2330b4b95879SMarius Strobl 	} else
2331b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2332a94100faSBill Paul }
2333a94100faSBill Paul 
2334a94100faSBill Paul static void
23357b5ffebfSPyun YongHyeon re_tick(void *xsc)
2336a94100faSBill Paul {
2337a94100faSBill Paul 	struct rl_softc		*sc;
2338d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2339a94100faSBill Paul 
2340a94100faSBill Paul 	sc = xsc;
234197b9d4baSJohn-Mark Gurney 
234297b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
234397b9d4baSJohn-Mark Gurney 
23441d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2345a94100faSBill Paul 	mii_tick(mii);
23460fe200d9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) == 0)
23470fe200d9SPyun YongHyeon 		re_miibus_statchg(sc->rl_dev);
2348c2d2e19cSPyun YongHyeon 	/*
2349c2d2e19cSPyun YongHyeon 	 * Reclaim transmitted frames here. Technically it is not
2350c2d2e19cSPyun YongHyeon 	 * necessary to do here but it ensures periodic reclamation
2351c2d2e19cSPyun YongHyeon 	 * regardless of Tx completion interrupt which seems to be
2352c2d2e19cSPyun YongHyeon 	 * lost on PCIe based controllers under certain situations.
2353c2d2e19cSPyun YongHyeon 	 */
2354c2d2e19cSPyun YongHyeon 	re_txeof(sc);
2355130b6dfbSPyun YongHyeon 	re_watchdog(sc);
2356d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2357a94100faSBill Paul }
2358a94100faSBill Paul 
2359a94100faSBill Paul #ifdef DEVICE_POLLING
23601abcdbd1SAttilio Rao static int
2361a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2362a94100faSBill Paul {
2363a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
23641abcdbd1SAttilio Rao 	int rx_npkts = 0;
2365a94100faSBill Paul 
2366a94100faSBill Paul 	RL_LOCK(sc);
236740929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
23681abcdbd1SAttilio Rao 		rx_npkts = re_poll_locked(ifp, cmd, count);
236997b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
23701abcdbd1SAttilio Rao 	return (rx_npkts);
237197b9d4baSJohn-Mark Gurney }
237297b9d4baSJohn-Mark Gurney 
23731abcdbd1SAttilio Rao static int
237497b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
237597b9d4baSJohn-Mark Gurney {
237697b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
23771abcdbd1SAttilio Rao 	int rx_npkts;
237897b9d4baSJohn-Mark Gurney 
237997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
238097b9d4baSJohn-Mark Gurney 
2381a94100faSBill Paul 	sc->rxcycles = count;
23821abcdbd1SAttilio Rao 	re_rxeof(sc, &rx_npkts);
2383a94100faSBill Paul 	re_txeof(sc);
2384a94100faSBill Paul 
238537652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2386d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2387a94100faSBill Paul 
2388a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2389a94100faSBill Paul 		u_int16_t       status;
2390a94100faSBill Paul 
2391a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2392a94100faSBill Paul 		if (status == 0xffff)
23931abcdbd1SAttilio Rao 			return (rx_npkts);
2394a94100faSBill Paul 		if (status)
2395a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2396818951afSPyun YongHyeon 		if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2397818951afSPyun YongHyeon 		    (sc->rl_flags & RL_FLAG_PCIE))
2398818951afSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2399a94100faSBill Paul 
2400a94100faSBill Paul 		/*
2401a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2402a94100faSBill Paul 		 */
2403a94100faSBill Paul 
24048476c243SPyun YongHyeon 		if (status & RL_ISR_SYSTEM_ERR) {
24058476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
240697b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2407a94100faSBill Paul 		}
24088476c243SPyun YongHyeon 	}
24091abcdbd1SAttilio Rao 	return (rx_npkts);
2410a94100faSBill Paul }
2411a94100faSBill Paul #endif /* DEVICE_POLLING */
2412a94100faSBill Paul 
2413ef544f63SPaolo Pisati static int
24147b5ffebfSPyun YongHyeon re_intr(void *arg)
2415a94100faSBill Paul {
2416a94100faSBill Paul 	struct rl_softc		*sc;
2417ed510fb0SBill Paul 	uint16_t		status;
2418a94100faSBill Paul 
2419a94100faSBill Paul 	sc = arg;
2420ed510fb0SBill Paul 
2421ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2422498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2423ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2424ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2425ed510fb0SBill Paul 
2426ed510fb0SBill Paul 	taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2427ed510fb0SBill Paul 
2428ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2429ed510fb0SBill Paul }
2430ed510fb0SBill Paul 
2431ed510fb0SBill Paul static void
24327b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending)
2433ed510fb0SBill Paul {
2434ed510fb0SBill Paul 	struct rl_softc		*sc;
2435ed510fb0SBill Paul 	struct ifnet		*ifp;
2436ed510fb0SBill Paul 	u_int16_t		status;
2437ed510fb0SBill Paul 	int			rval = 0;
2438ed510fb0SBill Paul 
2439ed510fb0SBill Paul 	sc = arg;
2440ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2441a94100faSBill Paul 
2442a94100faSBill Paul 	RL_LOCK(sc);
244397b9d4baSJohn-Mark Gurney 
2444a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2445a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2446a94100faSBill Paul 
2447d65abd66SPyun YongHyeon 	if (sc->suspended ||
2448d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2449ed510fb0SBill Paul 		RL_UNLOCK(sc);
2450ed510fb0SBill Paul 		return;
2451ed510fb0SBill Paul 	}
2452a94100faSBill Paul 
2453ed510fb0SBill Paul #ifdef DEVICE_POLLING
2454ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2455ed510fb0SBill Paul 		RL_UNLOCK(sc);
2456ed510fb0SBill Paul 		return;
2457ed510fb0SBill Paul 	}
2458ed510fb0SBill Paul #endif
2459a94100faSBill Paul 
2460ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
24611abcdbd1SAttilio Rao 		rval = re_rxeof(sc, NULL);
2462ed510fb0SBill Paul 
2463818951afSPyun YongHyeon 	/*
2464818951afSPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2465818951afSPyun YongHyeon 	 * while an existing transmission is in progress. If
2466818951afSPyun YongHyeon 	 * the transmitter goes idle but there are still
2467818951afSPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2468818951afSPyun YongHyeon 	 * channel here to flush them out. This only seems to
2469818951afSPyun YongHyeon 	 * be required with the PCIe devices.
2470818951afSPyun YongHyeon 	 */
2471818951afSPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2472818951afSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2473818951afSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
24743d85c23dSPyun YongHyeon 	if (status & (
2475ed510fb0SBill Paul #ifdef RE_TX_MODERATION
24763d85c23dSPyun YongHyeon 	    RL_ISR_TIMEOUT_EXPIRED|
2477ed510fb0SBill Paul #else
24783d85c23dSPyun YongHyeon 	    RL_ISR_TX_OK|
2479ed510fb0SBill Paul #endif
2480ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2481a94100faSBill Paul 		re_txeof(sc);
2482a94100faSBill Paul 
24838476c243SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
24848476c243SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
248597b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
24868476c243SPyun YongHyeon 	}
2487a94100faSBill Paul 
248852732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2489d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2490a94100faSBill Paul 
2491a94100faSBill Paul 	RL_UNLOCK(sc);
2492ed510fb0SBill Paul 
2493ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2494ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2495ed510fb0SBill Paul 		return;
2496ed510fb0SBill Paul 	}
2497ed510fb0SBill Paul 
2498ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2499a94100faSBill Paul }
2500a94100faSBill Paul 
2501502be0f7SPyun YongHyeon static void
2502502be0f7SPyun YongHyeon re_intr_msi(void *xsc)
2503502be0f7SPyun YongHyeon {
2504502be0f7SPyun YongHyeon 	struct rl_softc		*sc;
2505502be0f7SPyun YongHyeon 	struct ifnet		*ifp;
2506502be0f7SPyun YongHyeon 	uint16_t		intrs, status;
2507502be0f7SPyun YongHyeon 
2508502be0f7SPyun YongHyeon 	sc = xsc;
2509502be0f7SPyun YongHyeon 	RL_LOCK(sc);
2510502be0f7SPyun YongHyeon 
2511502be0f7SPyun YongHyeon 	ifp = sc->rl_ifp;
2512502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING
2513502be0f7SPyun YongHyeon 	if (ifp->if_capenable & IFCAP_POLLING) {
2514502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2515502be0f7SPyun YongHyeon 		return;
2516502be0f7SPyun YongHyeon 	}
2517502be0f7SPyun YongHyeon #endif
2518502be0f7SPyun YongHyeon 	/* Disable interrupts. */
2519502be0f7SPyun YongHyeon 	CSR_WRITE_2(sc, RL_IMR, 0);
2520502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2521502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2522502be0f7SPyun YongHyeon 		return;
2523502be0f7SPyun YongHyeon 	}
2524502be0f7SPyun YongHyeon 
2525502be0f7SPyun YongHyeon 	intrs = RL_INTRS_CPLUS;
2526502be0f7SPyun YongHyeon 	status = CSR_READ_2(sc, RL_ISR);
2527502be0f7SPyun YongHyeon         CSR_WRITE_2(sc, RL_ISR, status);
2528502be0f7SPyun YongHyeon 	if (sc->rl_int_rx_act > 0) {
2529502be0f7SPyun YongHyeon 		intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2530502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2531502be0f7SPyun YongHyeon 		status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2532502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2533502be0f7SPyun YongHyeon 	}
2534502be0f7SPyun YongHyeon 
2535502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR |
2536502be0f7SPyun YongHyeon 	    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) {
2537502be0f7SPyun YongHyeon 		re_rxeof(sc, NULL);
2538502be0f7SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2539502be0f7SPyun YongHyeon 			if (sc->rl_int_rx_mod != 0 &&
2540502be0f7SPyun YongHyeon 			    (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR |
2541502be0f7SPyun YongHyeon 			    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) {
2542502be0f7SPyun YongHyeon 				/* Rearm one-shot timer. */
2543502be0f7SPyun YongHyeon 				CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2544502be0f7SPyun YongHyeon 				intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR |
2545502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN);
2546502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 1;
2547502be0f7SPyun YongHyeon 			} else {
2548502be0f7SPyun YongHyeon 				intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR |
2549502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN;
2550502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 0;
2551502be0f7SPyun YongHyeon 			}
2552502be0f7SPyun YongHyeon 		}
2553502be0f7SPyun YongHyeon 	}
2554502be0f7SPyun YongHyeon 
2555502be0f7SPyun YongHyeon 	/*
2556502be0f7SPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2557502be0f7SPyun YongHyeon 	 * while an existing transmission is in progress. If
2558502be0f7SPyun YongHyeon 	 * the transmitter goes idle but there are still
2559502be0f7SPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2560502be0f7SPyun YongHyeon 	 * channel here to flush them out. This only seems to
2561502be0f7SPyun YongHyeon 	 * be required with the PCIe devices.
2562502be0f7SPyun YongHyeon 	 */
2563502be0f7SPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2564502be0f7SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2565502be0f7SPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2566502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL))
2567502be0f7SPyun YongHyeon 		re_txeof(sc);
2568502be0f7SPyun YongHyeon 
2569502be0f7SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
2570502be0f7SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2571502be0f7SPyun YongHyeon 		re_init_locked(sc);
2572502be0f7SPyun YongHyeon 	}
2573502be0f7SPyun YongHyeon 
2574502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2575502be0f7SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2576502be0f7SPyun YongHyeon 			re_start_locked(ifp);
2577502be0f7SPyun YongHyeon 		CSR_WRITE_2(sc, RL_IMR, intrs);
2578502be0f7SPyun YongHyeon 	}
2579502be0f7SPyun YongHyeon 	RL_UNLOCK(sc);
2580502be0f7SPyun YongHyeon }
2581502be0f7SPyun YongHyeon 
2582d65abd66SPyun YongHyeon static int
25837b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head)
2584d65abd66SPyun YongHyeon {
2585d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2586d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2587d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2588d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2589d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2590d65abd66SPyun YongHyeon 	int			nsegs, prod;
2591d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2592d65abd66SPyun YongHyeon 	int			padlen;
2593ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2594a94100faSBill Paul 
2595d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2596738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
25970fc4974fSBill Paul 
25980fc4974fSBill Paul 	/*
25990fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
26000fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
26010fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
26020fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
26030fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
26040fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
260599c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
26060fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2607d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
26080fc4974fSBill Paul 	 */
2609f2e491c9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 &&
2610deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
261199c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2612d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2613d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2614d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2615d65abd66SPyun YongHyeon 			m_new = m_dup(*m_head, M_DONTWAIT);
2616d65abd66SPyun YongHyeon 			m_freem(*m_head);
2617d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2618d65abd66SPyun YongHyeon 				*m_head = NULL;
2619a94100faSBill Paul 				return (ENOBUFS);
2620a94100faSBill Paul 			}
2621d65abd66SPyun YongHyeon 			*m_head = m_new;
2622d65abd66SPyun YongHyeon 		}
2623d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2624d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
262580a2a305SJohn-Mark Gurney 			m_new = m_defrag(*m_head, M_DONTWAIT);
2626b4b95879SMarius Strobl 			if (m_new == NULL) {
2627b4b95879SMarius Strobl 				m_freem(*m_head);
2628b4b95879SMarius Strobl 				*m_head = NULL;
262980a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2630b4b95879SMarius Strobl 			}
2631d65abd66SPyun YongHyeon 		} else
2632d65abd66SPyun YongHyeon 			m_new = *m_head;
2633a94100faSBill Paul 
26340fc4974fSBill Paul 		/*
26350fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
26360fc4974fSBill Paul 		 * to avoid leaking data.
26370fc4974fSBill Paul 		 */
2638d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2639d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
26400fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2641d65abd66SPyun YongHyeon 		*m_head = m_new;
26420fc4974fSBill Paul 	}
26430fc4974fSBill Paul 
2644d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2645d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2646d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2647d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2648d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2649304a4c6fSJohn Baldwin 		m_new = m_collapse(*m_head, M_DONTWAIT, RL_NTXSEGS);
2650d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2651d65abd66SPyun YongHyeon 			m_freem(*m_head);
2652b4b95879SMarius Strobl 			*m_head = NULL;
2653d65abd66SPyun YongHyeon 			return (ENOBUFS);
2654a94100faSBill Paul 		}
2655d65abd66SPyun YongHyeon 		*m_head = m_new;
2656d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2657d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2658d65abd66SPyun YongHyeon 		if (error != 0) {
2659d65abd66SPyun YongHyeon 			m_freem(*m_head);
2660d65abd66SPyun YongHyeon 			*m_head = NULL;
2661d65abd66SPyun YongHyeon 			return (error);
2662a94100faSBill Paul 		}
2663d65abd66SPyun YongHyeon 	} else if (error != 0)
2664d65abd66SPyun YongHyeon 		return (error);
2665d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2666d65abd66SPyun YongHyeon 		m_freem(*m_head);
2667d65abd66SPyun YongHyeon 		*m_head = NULL;
2668d65abd66SPyun YongHyeon 		return (EIO);
2669d65abd66SPyun YongHyeon 	}
2670d65abd66SPyun YongHyeon 
2671d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2672d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2673d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2674d65abd66SPyun YongHyeon 		return (ENOBUFS);
2675d65abd66SPyun YongHyeon 	}
2676d65abd66SPyun YongHyeon 
2677d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2678d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2679a94100faSBill Paul 
2680a94100faSBill Paul 	/*
2681d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2682d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2683d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2684d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2685a94100faSBill Paul 	 */
2686deb5c680SPyun YongHyeon 	vlanctl = 0;
2687d65abd66SPyun YongHyeon 	csum_flags = 0;
2688d6d7d923SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2689d6d7d923SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) {
2690d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND;
2691d6d7d923SPyun YongHyeon 			vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2692d6d7d923SPyun YongHyeon 			    RL_TDESC_CMD_MSSVALV2_SHIFT);
2693d6d7d923SPyun YongHyeon 		} else {
2694d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND |
2695d65abd66SPyun YongHyeon 			    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2696d65abd66SPyun YongHyeon 			    RL_TDESC_CMD_MSSVAL_SHIFT);
2697d6d7d923SPyun YongHyeon 		}
2698d6d7d923SPyun YongHyeon 	} else {
269999c8ae87SPyun YongHyeon 		/*
270099c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
270199c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
270299c8ae87SPyun YongHyeon 		 * does't make effects.
270399c8ae87SPyun YongHyeon 		 */
270499c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2705deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2706d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2707deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2708deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2709d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2710deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2711deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2712d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2713deb5c680SPyun YongHyeon 			} else {
2714deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2715deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2716deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2717deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2718deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2719deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2720deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2721deb5c680SPyun YongHyeon 			}
2722d65abd66SPyun YongHyeon 		}
272399c8ae87SPyun YongHyeon 	}
2724a94100faSBill Paul 
2725ccf34c81SPyun YongHyeon 	/*
2726ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2727ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2728ccf34c81SPyun YongHyeon 	 * transmission attempt.
2729ccf34c81SPyun YongHyeon 	 */
2730ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2731bddff934SPyun YongHyeon 		vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) |
2732deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2733ccf34c81SPyun YongHyeon 
2734d65abd66SPyun YongHyeon 	si = prod;
2735d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2736d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2737deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2738d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2739d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2740d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2741d65abd66SPyun YongHyeon 		if (i != 0)
2742d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2743d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2744d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2745d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2746d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2747d65abd66SPyun YongHyeon 	}
2748d65abd66SPyun YongHyeon 	/* Update producer index. */
2749d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2750a94100faSBill Paul 
2751d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2752d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2753d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2754d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2755d65abd66SPyun YongHyeon 
2756d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2757d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2758d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2759a94100faSBill Paul 
2760d65abd66SPyun YongHyeon 	/*
2761d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2762d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2763d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2764d65abd66SPyun YongHyeon 	 */
2765d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2766d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2767d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2768d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2769d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2770a94100faSBill Paul 
2771a94100faSBill Paul 	return (0);
2772a94100faSBill Paul }
2773a94100faSBill Paul 
277497b9d4baSJohn-Mark Gurney static void
2775d180a66fSPyun YongHyeon re_start(struct ifnet *ifp)
277697b9d4baSJohn-Mark Gurney {
2777d180a66fSPyun YongHyeon 	struct rl_softc		*sc;
277897b9d4baSJohn-Mark Gurney 
2779d180a66fSPyun YongHyeon 	sc = ifp->if_softc;
2780d180a66fSPyun YongHyeon 	RL_LOCK(sc);
2781d180a66fSPyun YongHyeon 	re_start_locked(ifp);
2782d180a66fSPyun YongHyeon 	RL_UNLOCK(sc);
278397b9d4baSJohn-Mark Gurney }
278497b9d4baSJohn-Mark Gurney 
2785a94100faSBill Paul /*
2786a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2787a94100faSBill Paul  */
2788a94100faSBill Paul static void
2789d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp)
2790a94100faSBill Paul {
2791a94100faSBill Paul 	struct rl_softc		*sc;
2792d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2793d65abd66SPyun YongHyeon 	int			queued;
2794a94100faSBill Paul 
2795a94100faSBill Paul 	sc = ifp->if_softc;
279697b9d4baSJohn-Mark Gurney 
2797d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2798d180a66fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
2799ed510fb0SBill Paul 		return;
2800a94100faSBill Paul 
2801d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2802d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
280352732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2804a94100faSBill Paul 		if (m_head == NULL)
2805a94100faSBill Paul 			break;
2806a94100faSBill Paul 
2807d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2808b4b95879SMarius Strobl 			if (m_head == NULL)
2809b4b95879SMarius Strobl 				break;
281052732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
281113f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2812a94100faSBill Paul 			break;
2813a94100faSBill Paul 		}
2814a94100faSBill Paul 
2815a94100faSBill Paul 		/*
2816a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2817a94100faSBill Paul 		 * to him.
2818a94100faSBill Paul 		 */
281959a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
282052732175SMax Laier 
282152732175SMax Laier 		queued++;
2822a94100faSBill Paul 	}
2823a94100faSBill Paul 
2824ed510fb0SBill Paul 	if (queued == 0) {
2825ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2826d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2827ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2828ed510fb0SBill Paul #endif
282952732175SMax Laier 		return;
2830ed510fb0SBill Paul 	}
283152732175SMax Laier 
2832a94100faSBill Paul 	/* Flush the TX descriptors */
2833a94100faSBill Paul 
2834a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2835a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2836a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2837a94100faSBill Paul 
28380fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2839a94100faSBill Paul 
2840ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2841a94100faSBill Paul 	/*
2842a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2843a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2844a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2845a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2846a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2847a94100faSBill Paul 	 * the timer count is reset to 0.
2848a94100faSBill Paul 	 */
2849a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2850ed510fb0SBill Paul #endif
2851a94100faSBill Paul 
2852a94100faSBill Paul 	/*
2853a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2854a94100faSBill Paul 	 */
28551d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
2856a94100faSBill Paul }
2857a94100faSBill Paul 
2858a94100faSBill Paul static void
285981eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo)
286081eee0ebSPyun YongHyeon {
286181eee0ebSPyun YongHyeon 
286281eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) {
286381eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
286481eee0ebSPyun YongHyeon 		return;
286581eee0ebSPyun YongHyeon 	}
286681eee0ebSPyun YongHyeon 
286781eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
286881eee0ebSPyun YongHyeon 	if (jumbo != 0) {
286981eee0ebSPyun YongHyeon 		CSR_WRITE_1(sc, RL_CFG3, CSR_READ_1(sc, RL_CFG3) |
287081eee0ebSPyun YongHyeon 		    RL_CFG3_JUMBO_EN0);
287181eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
287281eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
287381eee0ebSPyun YongHyeon 			break;
287481eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
287581eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) |
287681eee0ebSPyun YongHyeon 			    0x01);
287781eee0ebSPyun YongHyeon 			break;
287881eee0ebSPyun YongHyeon 		default:
287981eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) |
288081eee0ebSPyun YongHyeon 			    RL_CFG4_JUMBO_EN1);
288181eee0ebSPyun YongHyeon 		}
288281eee0ebSPyun YongHyeon 	} else {
288381eee0ebSPyun YongHyeon 		CSR_WRITE_1(sc, RL_CFG3, CSR_READ_1(sc, RL_CFG3) &
288481eee0ebSPyun YongHyeon 		    ~RL_CFG3_JUMBO_EN0);
288581eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
288681eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
288781eee0ebSPyun YongHyeon 			break;
288881eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
288981eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) &
289081eee0ebSPyun YongHyeon 			    ~0x01);
289181eee0ebSPyun YongHyeon 			break;
289281eee0ebSPyun YongHyeon 		default:
289381eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) &
289481eee0ebSPyun YongHyeon 			    ~RL_CFG4_JUMBO_EN1);
289581eee0ebSPyun YongHyeon 		}
289681eee0ebSPyun YongHyeon 	}
289781eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
289881eee0ebSPyun YongHyeon 
289981eee0ebSPyun YongHyeon 	switch (sc->rl_hwrev->rl_rev) {
290081eee0ebSPyun YongHyeon 	case RL_HWREV_8168DP:
290181eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
290281eee0ebSPyun YongHyeon 		break;
290381eee0ebSPyun YongHyeon 	default:
290481eee0ebSPyun YongHyeon 		if (jumbo != 0)
290581eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 512);
290681eee0ebSPyun YongHyeon 		else
290781eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 4096);
290881eee0ebSPyun YongHyeon 	}
290981eee0ebSPyun YongHyeon }
291081eee0ebSPyun YongHyeon 
291181eee0ebSPyun YongHyeon static void
29127b5ffebfSPyun YongHyeon re_init(void *xsc)
2913a94100faSBill Paul {
2914a94100faSBill Paul 	struct rl_softc		*sc = xsc;
291597b9d4baSJohn-Mark Gurney 
291697b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
291797b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
291897b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
291997b9d4baSJohn-Mark Gurney }
292097b9d4baSJohn-Mark Gurney 
292197b9d4baSJohn-Mark Gurney static void
29227b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc)
292397b9d4baSJohn-Mark Gurney {
2924fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
2925a94100faSBill Paul 	struct mii_data		*mii;
2926566ca8caSJung-uk Kim 	uint32_t		reg;
292770acaecfSPyun YongHyeon 	uint16_t		cfg;
29284d3d7085SBernd Walter 	union {
29294d3d7085SBernd Walter 		uint32_t align_dummy;
29304d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
29314d3d7085SBernd Walter         } eaddr;
2932a94100faSBill Paul 
293397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
293497b9d4baSJohn-Mark Gurney 
2935a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2936a94100faSBill Paul 
29378476c243SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
29388476c243SPyun YongHyeon 		return;
29398476c243SPyun YongHyeon 
2940a94100faSBill Paul 	/*
2941a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2942a94100faSBill Paul 	 */
2943a94100faSBill Paul 	re_stop(sc);
2944a94100faSBill Paul 
2945b659f1f0SPyun YongHyeon 	/* Put controller into known state. */
2946b659f1f0SPyun YongHyeon 	re_reset(sc);
2947b659f1f0SPyun YongHyeon 
2948a94100faSBill Paul 	/*
29494a814a5eSPyun YongHyeon 	 * For C+ mode, initialize the RX descriptors and mbufs.
29504a814a5eSPyun YongHyeon 	 */
295181eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
295281eee0ebSPyun YongHyeon 		if (ifp->if_mtu > RL_MTU) {
295381eee0ebSPyun YongHyeon 			if (re_jrx_list_init(sc) != 0) {
295481eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
295581eee0ebSPyun YongHyeon 				    "no memory for jumbo RX buffers\n");
295681eee0ebSPyun YongHyeon 				re_stop(sc);
295781eee0ebSPyun YongHyeon 				return;
295881eee0ebSPyun YongHyeon 			}
295981eee0ebSPyun YongHyeon 			/* Disable checksum offloading for jumbo frames. */
296081eee0ebSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4);
296181eee0ebSPyun YongHyeon 			ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO);
296281eee0ebSPyun YongHyeon 		} else {
296381eee0ebSPyun YongHyeon 			if (re_rx_list_init(sc) != 0) {
296481eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
296581eee0ebSPyun YongHyeon 				    "no memory for RX buffers\n");
296681eee0ebSPyun YongHyeon 				re_stop(sc);
296781eee0ebSPyun YongHyeon 				return;
296881eee0ebSPyun YongHyeon 			}
296981eee0ebSPyun YongHyeon 		}
297081eee0ebSPyun YongHyeon 		re_set_jumbo(sc, ifp->if_mtu > RL_MTU);
297181eee0ebSPyun YongHyeon 	} else {
29724a814a5eSPyun YongHyeon 		if (re_rx_list_init(sc) != 0) {
29734a814a5eSPyun YongHyeon 			device_printf(sc->rl_dev, "no memory for RX buffers\n");
29744a814a5eSPyun YongHyeon 			re_stop(sc);
29754a814a5eSPyun YongHyeon 			return;
29764a814a5eSPyun YongHyeon 		}
297781eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
297881eee0ebSPyun YongHyeon 		    pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) {
297981eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
298081eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 512);
298181eee0ebSPyun YongHyeon 			else
298281eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 4096);
298381eee0ebSPyun YongHyeon 		}
298481eee0ebSPyun YongHyeon 	}
29854a814a5eSPyun YongHyeon 	re_tx_list_init(sc);
29864a814a5eSPyun YongHyeon 
29874a814a5eSPyun YongHyeon 	/*
2988c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
2989edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
2990c2c6548bSBill Paul 	 * before all others.
2991c2c6548bSBill Paul 	 */
299270acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
299370acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
299470acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
299570acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
299670acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
2997deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
2998deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
2999deb5c680SPyun YongHyeon 		/* XXX magic. */
3000deb5c680SPyun YongHyeon 		cfg |= 0x0001;
3001deb5c680SPyun YongHyeon 	} else
3002deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
3003deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
300481eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC ||
300581eee0ebSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) {
3006566ca8caSJung-uk Kim 		reg = 0x000fff00;
3007566ca8caSJung-uk Kim 		if ((CSR_READ_1(sc, RL_CFG2) & RL_CFG2_PCI66MHZ) != 0)
3008566ca8caSJung-uk Kim 			reg |= 0x000000ff;
300981eee0ebSPyun YongHyeon 		if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE)
3010566ca8caSJung-uk Kim 			reg |= 0x00f00000;
3011566ca8caSJung-uk Kim 		CSR_WRITE_4(sc, 0x7c, reg);
3012566ca8caSJung-uk Kim 		/* Disable interrupt mitigation. */
3013566ca8caSJung-uk Kim 		CSR_WRITE_2(sc, 0xe2, 0);
3014566ca8caSJung-uk Kim 	}
3015ae644087SPyun YongHyeon 	/*
3016ae644087SPyun YongHyeon 	 * Disable TSO if interface MTU size is greater than MSS
3017ae644087SPyun YongHyeon 	 * allowed in controller.
3018ae644087SPyun YongHyeon 	 */
3019ae644087SPyun YongHyeon 	if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) {
3020ae644087SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TSO4;
3021ae644087SPyun YongHyeon 		ifp->if_hwassist &= ~CSUM_TSO;
3022ae644087SPyun YongHyeon 	}
3023c2c6548bSBill Paul 
3024c2c6548bSBill Paul 	/*
3025a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
3026a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
3027a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
3028a94100faSBill Paul 	 */
30294d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
30304d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
3031a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
3032ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
3033ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
3034ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
3035ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
3036a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
3037a94100faSBill Paul 
3038a94100faSBill Paul 	/*
3039d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
3040d01fac16SPyun YongHyeon 	 */
3041d01fac16SPyun YongHyeon 
3042d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
3043d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
3044d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
3045d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
3046d01fac16SPyun YongHyeon 
3047d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
3048d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
3049d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
3050d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
3051d01fac16SPyun YongHyeon 
3052d01fac16SPyun YongHyeon 	/*
3053a94100faSBill Paul 	 * Enable transmit and receive.
3054a94100faSBill Paul 	 */
3055a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
3056a94100faSBill Paul 
3057a94100faSBill Paul 	/*
3058ff191365SJung-uk Kim 	 * Set the initial TX configuration.
3059a94100faSBill Paul 	 */
3060abc8ff44SBill Paul 	if (sc->rl_testmode) {
3061abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
3062abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3063abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
3064a94100faSBill Paul 		else
3065abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3066abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
3067abc8ff44SBill Paul 	} else
3068a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
3069d01fac16SPyun YongHyeon 
3070d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
3071d01fac16SPyun YongHyeon 
3072a94100faSBill Paul 	/*
3073ff191365SJung-uk Kim 	 * Set the initial RX configuration.
3074a94100faSBill Paul 	 */
3075ff191365SJung-uk Kim 	re_set_rxmode(sc);
3076a94100faSBill Paul 
3077483cc440SPyun YongHyeon 	/* Configure interrupt moderation. */
3078483cc440SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
3079483cc440SPyun YongHyeon 		/* Magic from vendor. */
30805e6906eeSPyun YongHyeon 		CSR_WRITE_2(sc, RL_INTRMOD, 0x5100);
3081483cc440SPyun YongHyeon 	}
3082483cc440SPyun YongHyeon 
3083a94100faSBill Paul #ifdef DEVICE_POLLING
3084a94100faSBill Paul 	/*
3085a94100faSBill Paul 	 * Disable interrupts if we are polling.
3086a94100faSBill Paul 	 */
308740929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3088a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3089a94100faSBill Paul 	else	/* otherwise ... */
309040929967SGleb Smirnoff #endif
3091ed510fb0SBill Paul 
3092a94100faSBill Paul 	/*
3093a94100faSBill Paul 	 * Enable interrupts.
3094a94100faSBill Paul 	 */
3095a94100faSBill Paul 	if (sc->rl_testmode)
3096a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3097a94100faSBill Paul 	else
3098a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
3099ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
3100a94100faSBill Paul 
3101a94100faSBill Paul 	/* Set initial TX threshold */
3102a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
3103a94100faSBill Paul 
3104a94100faSBill Paul 	/* Start RX/TX process. */
3105a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
3106a94100faSBill Paul #ifdef notdef
3107a94100faSBill Paul 	/* Enable receiver and transmitter. */
3108a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
3109a94100faSBill Paul #endif
3110a94100faSBill Paul 
3111a94100faSBill Paul 	/*
3112a94100faSBill Paul 	 * Initialize the timer interrupt register so that
3113a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
3114a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
3115502be0f7SPyun YongHyeon 	 * reloaded on each transmit.
3116502be0f7SPyun YongHyeon 	 */
3117502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
3118502be0f7SPyun YongHyeon 	/*
3119502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate TX interrupt
3120a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
3121a94100faSBill Paul 	 */
3122a94100faSBill Paul 	if (sc->rl_type == RL_8169)
3123a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
3124a94100faSBill Paul 	else
3125a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
3126502be0f7SPyun YongHyeon #else
3127502be0f7SPyun YongHyeon 	/*
3128502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate RX interrupt
3129502be0f7SPyun YongHyeon 	 * moderation.
3130502be0f7SPyun YongHyeon 	 */
3131502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
3132502be0f7SPyun YongHyeon 	    intr_filter == 0) {
3133502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3134502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169,
3135502be0f7SPyun YongHyeon 			    RL_USECS(sc->rl_int_rx_mod));
3136502be0f7SPyun YongHyeon 	} else {
3137502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3138502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0));
3139502be0f7SPyun YongHyeon 	}
3140ed510fb0SBill Paul #endif
3141a94100faSBill Paul 
3142a94100faSBill Paul 	/*
3143a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
3144a94100faSBill Paul 	 * size so we can receive jumbo frames.
3145a94100faSBill Paul 	 */
314689feeee4SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
314781eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
314881eee0ebSPyun YongHyeon 			/*
314981eee0ebSPyun YongHyeon 			 * For controllers that use new jumbo frame scheme,
315081eee0ebSPyun YongHyeon 			 * set maximum size of jumbo frame depedning on
315181eee0ebSPyun YongHyeon 			 * controller revisions.
315281eee0ebSPyun YongHyeon 			 */
315381eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
315481eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
315581eee0ebSPyun YongHyeon 				    sc->rl_hwrev->rl_max_mtu +
315681eee0ebSPyun YongHyeon 				    ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN +
315781eee0ebSPyun YongHyeon 				    ETHER_CRC_LEN);
315889feeee4SPyun YongHyeon 			else
315981eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
316081eee0ebSPyun YongHyeon 				    RE_RX_DESC_BUFLEN);
316181eee0ebSPyun YongHyeon 		} else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
316281eee0ebSPyun YongHyeon 		    sc->rl_hwrev->rl_max_mtu == RL_MTU) {
316381eee0ebSPyun YongHyeon 			/* RTL810x has no jumbo frame support. */
316481eee0ebSPyun YongHyeon 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN);
316581eee0ebSPyun YongHyeon 		} else
3166a94100faSBill Paul 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
316789feeee4SPyun YongHyeon 	}
3168a94100faSBill Paul 
316997b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
3170a94100faSBill Paul 		return;
3171a94100faSBill Paul 
3172a94100faSBill Paul 	mii_mediachg(mii);
3173a94100faSBill Paul 
317419ecd231SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD);
3175a94100faSBill Paul 
317613f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
317713f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3178a94100faSBill Paul 
3179351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
31801d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3181d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
3182a94100faSBill Paul }
3183a94100faSBill Paul 
3184a94100faSBill Paul /*
3185a94100faSBill Paul  * Set media options.
3186a94100faSBill Paul  */
3187a94100faSBill Paul static int
31887b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp)
3189a94100faSBill Paul {
3190a94100faSBill Paul 	struct rl_softc		*sc;
3191a94100faSBill Paul 	struct mii_data		*mii;
31926f0f9b12SPyun YongHyeon 	int			error;
3193a94100faSBill Paul 
3194a94100faSBill Paul 	sc = ifp->if_softc;
3195a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3196d1754a9bSJohn Baldwin 	RL_LOCK(sc);
31976f0f9b12SPyun YongHyeon 	error = mii_mediachg(mii);
3198d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3199a94100faSBill Paul 
32006f0f9b12SPyun YongHyeon 	return (error);
3201a94100faSBill Paul }
3202a94100faSBill Paul 
3203a94100faSBill Paul /*
3204a94100faSBill Paul  * Report current media status.
3205a94100faSBill Paul  */
3206a94100faSBill Paul static void
32077b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3208a94100faSBill Paul {
3209a94100faSBill Paul 	struct rl_softc		*sc;
3210a94100faSBill Paul 	struct mii_data		*mii;
3211a94100faSBill Paul 
3212a94100faSBill Paul 	sc = ifp->if_softc;
3213a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3214a94100faSBill Paul 
3215d1754a9bSJohn Baldwin 	RL_LOCK(sc);
3216a94100faSBill Paul 	mii_pollstat(mii);
3217d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3218a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
3219a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
3220a94100faSBill Paul }
3221a94100faSBill Paul 
3222a94100faSBill Paul static int
32237b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3224a94100faSBill Paul {
3225a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
3226a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
3227a94100faSBill Paul 	struct mii_data		*mii;
3228bc2a1002SPyun YongHyeon 	uint32_t		rev;
322940929967SGleb Smirnoff 	int			error = 0;
3230a94100faSBill Paul 
3231a94100faSBill Paul 	switch (command) {
3232a94100faSBill Paul 	case SIOCSIFMTU:
323381eee0ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
323481eee0ebSPyun YongHyeon 		    ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu) {
3235c1d0b573SPyun YongHyeon 			error = EINVAL;
3236c1d0b573SPyun YongHyeon 			break;
3237c1d0b573SPyun YongHyeon 		}
3238c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
323981eee0ebSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
3240a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
324181eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
324281eee0ebSPyun YongHyeon 			    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
324381eee0ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
324481eee0ebSPyun YongHyeon 				re_init_locked(sc);
324581eee0ebSPyun YongHyeon 			}
3246ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3247ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
324881eee0ebSPyun YongHyeon 				ifp->if_capenable &= ~(IFCAP_TSO4 |
324981eee0ebSPyun YongHyeon 				    IFCAP_VLAN_HWTSO);
3250ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
325181eee0ebSPyun YongHyeon 			}
3252ecafbbb5SPyun YongHyeon 			VLAN_CAPABILITIES(ifp);
3253ae644087SPyun YongHyeon 		}
3254d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
3255a94100faSBill Paul 		break;
3256a94100faSBill Paul 	case SIOCSIFFLAGS:
325797b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
3258eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3259eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3260eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
32613021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3262ff191365SJung-uk Kim 					re_set_rxmode(sc);
3263eed497bbSPyun YongHyeon 			} else
326497b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
3265eed497bbSPyun YongHyeon 		} else {
3266eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3267a94100faSBill Paul 				re_stop(sc);
3268eed497bbSPyun YongHyeon 		}
3269eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
327097b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3271a94100faSBill Paul 		break;
3272a94100faSBill Paul 	case SIOCADDMULTI:
3273a94100faSBill Paul 	case SIOCDELMULTI:
327497b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
32758476c243SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3276ff191365SJung-uk Kim 			re_set_rxmode(sc);
327797b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3278a94100faSBill Paul 		break;
3279a94100faSBill Paul 	case SIOCGIFMEDIA:
3280a94100faSBill Paul 	case SIOCSIFMEDIA:
3281a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
3282a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
3283a94100faSBill Paul 		break;
3284a94100faSBill Paul 	case SIOCSIFCAP:
328540929967SGleb Smirnoff 	    {
3286f051cb85SGleb Smirnoff 		int mask, reinit;
3287f051cb85SGleb Smirnoff 
3288f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3289f051cb85SGleb Smirnoff 		reinit = 0;
329040929967SGleb Smirnoff #ifdef DEVICE_POLLING
329140929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
329240929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
329340929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
329440929967SGleb Smirnoff 				if (error)
329540929967SGleb Smirnoff 					return (error);
3296d1754a9bSJohn Baldwin 				RL_LOCK(sc);
329740929967SGleb Smirnoff 				/* Disable interrupts */
329840929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
329940929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
330040929967SGleb Smirnoff 				RL_UNLOCK(sc);
330140929967SGleb Smirnoff 			} else {
330240929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
330340929967SGleb Smirnoff 				/* Enable interrupts. */
330440929967SGleb Smirnoff 				RL_LOCK(sc);
330540929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
330640929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
330740929967SGleb Smirnoff 				RL_UNLOCK(sc);
330840929967SGleb Smirnoff 			}
330940929967SGleb Smirnoff 		}
331040929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3311d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3312d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3313d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
3314bc2a1002SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) {
3315bc2a1002SPyun YongHyeon 				rev = sc->rl_hwrev->rl_rev;
3316bc2a1002SPyun YongHyeon 				if (rev == RL_HWREV_8168C ||
3317bc2a1002SPyun YongHyeon 				    rev == RL_HWREV_8168C_SPIN2)
3318bc2a1002SPyun YongHyeon 					ifp->if_hwassist |= CSUM_TCP | CSUM_UDP;
3319a94100faSBill Paul 				else
3320bc2a1002SPyun YongHyeon 					ifp->if_hwassist |= RE_CSUM_FEATURES;
3321bc2a1002SPyun YongHyeon 			} else
3322b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
3323f051cb85SGleb Smirnoff 			reinit = 1;
332440929967SGleb Smirnoff 		}
3325d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
3326d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
3327d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
3328d3b181aeSPyun YongHyeon 			reinit = 1;
3329d3b181aeSPyun YongHyeon 		}
3330ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3331ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO) != 0) {
3332dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3333ecafbbb5SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
3334dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
3335dc74159dSPyun YongHyeon 			else
3336dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3337ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3338ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3339ae644087SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3340ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3341ae644087SPyun YongHyeon 			}
3342dc74159dSPyun YongHyeon 		}
3343ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3344ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3345ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3346ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3347ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3348ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3349ecafbbb5SPyun YongHyeon 			/* TSO over VLAN requires VLAN hardware tagging. */
3350ecafbbb5SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3351ecafbbb5SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
3352ecafbbb5SPyun YongHyeon 			reinit = 1;
3353ecafbbb5SPyun YongHyeon 		}
335481eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
335581eee0ebSPyun YongHyeon 		    (mask & (IFCAP_HWCSUM | IFCAP_TSO4 |
335681eee0ebSPyun YongHyeon 		    IFCAP_VLAN_HWTSO)) != 0)
335781eee0ebSPyun YongHyeon 				reinit = 1;
33587467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
33597467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
33607467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
33617467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
33627467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
33637467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
33647467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
33657467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
33667467bd53SPyun YongHyeon 		}
33678476c243SPyun YongHyeon 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) {
33688476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3369f051cb85SGleb Smirnoff 			re_init(sc);
33708476c243SPyun YongHyeon 		}
3371960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
337240929967SGleb Smirnoff 	    }
3373a94100faSBill Paul 		break;
3374a94100faSBill Paul 	default:
3375a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
3376a94100faSBill Paul 		break;
3377a94100faSBill Paul 	}
3378a94100faSBill Paul 
3379a94100faSBill Paul 	return (error);
3380a94100faSBill Paul }
3381a94100faSBill Paul 
3382a94100faSBill Paul static void
33837b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc)
33841d545c7aSMarius Strobl {
3385130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
3386a94100faSBill Paul 
33871d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
33881d545c7aSMarius Strobl 
33891d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
33901d545c7aSMarius Strobl 		return;
33911d545c7aSMarius Strobl 
3392130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
3393a94100faSBill Paul 	re_txeof(sc);
3394130b6dfbSPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) {
3395130b6dfbSPyun YongHyeon 		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
3396130b6dfbSPyun YongHyeon 		    "-- recovering\n");
3397130b6dfbSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3398d180a66fSPyun YongHyeon 			re_start_locked(ifp);
3399130b6dfbSPyun YongHyeon 		return;
3400130b6dfbSPyun YongHyeon 	}
3401130b6dfbSPyun YongHyeon 
3402130b6dfbSPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
3403130b6dfbSPyun YongHyeon 	ifp->if_oerrors++;
3404130b6dfbSPyun YongHyeon 
34051abcdbd1SAttilio Rao 	re_rxeof(sc, NULL);
34068476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
340797b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
3408130b6dfbSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3409d180a66fSPyun YongHyeon 		re_start_locked(ifp);
3410a94100faSBill Paul }
3411a94100faSBill Paul 
3412a94100faSBill Paul /*
3413a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
3414a94100faSBill Paul  * RX and TX lists.
3415a94100faSBill Paul  */
3416a94100faSBill Paul static void
34177b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc)
3418a94100faSBill Paul {
34190ce0868aSPyun YongHyeon 	int			i;
3420a94100faSBill Paul 	struct ifnet		*ifp;
3421d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
3422d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
3423a94100faSBill Paul 
342497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
342597b9d4baSJohn-Mark Gurney 
3426fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
3427a94100faSBill Paul 
34281d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3429d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
343013f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3431a94100faSBill Paul 
3432ead8fc66SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0)
3433ead8fc66SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB |
3434ead8fc66SPyun YongHyeon 		    RL_CMD_RX_ENB);
3435ead8fc66SPyun YongHyeon 	else
3436a94100faSBill Paul 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3437ead8fc66SPyun YongHyeon 	DELAY(1000);
3438a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
3439ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
3440a94100faSBill Paul 
3441a94100faSBill Paul 	if (sc->rl_head != NULL) {
3442a94100faSBill Paul 		m_freem(sc->rl_head);
3443a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
3444a94100faSBill Paul 	}
3445a94100faSBill Paul 
3446a94100faSBill Paul 	/* Free the TX list buffers. */
3447a94100faSBill Paul 
3448d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
3449d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
3450d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
3451d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3452d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3453d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
3454d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
3455d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
3456d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
3457a94100faSBill Paul 		}
3458a94100faSBill Paul 	}
3459a94100faSBill Paul 
3460a94100faSBill Paul 	/* Free the RX list buffers. */
3461a94100faSBill Paul 
3462d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
3463d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
3464d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3465d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3466d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3467d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
3468d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
3469d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
3470d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
3471a94100faSBill Paul 		}
3472a94100faSBill Paul 	}
3473a94100faSBill Paul }
3474a94100faSBill Paul 
3475a94100faSBill Paul /*
3476a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
3477a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
3478a94100faSBill Paul  * resume.
3479a94100faSBill Paul  */
3480a94100faSBill Paul static int
34817b5ffebfSPyun YongHyeon re_suspend(device_t dev)
3482a94100faSBill Paul {
3483a94100faSBill Paul 	struct rl_softc		*sc;
3484a94100faSBill Paul 
3485a94100faSBill Paul 	sc = device_get_softc(dev);
3486a94100faSBill Paul 
348797b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3488a94100faSBill Paul 	re_stop(sc);
34897467bd53SPyun YongHyeon 	re_setwol(sc);
3490a94100faSBill Paul 	sc->suspended = 1;
349197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3492a94100faSBill Paul 
3493a94100faSBill Paul 	return (0);
3494a94100faSBill Paul }
3495a94100faSBill Paul 
3496a94100faSBill Paul /*
3497a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
3498a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
3499a94100faSBill Paul  * appropriate.
3500a94100faSBill Paul  */
3501a94100faSBill Paul static int
35027b5ffebfSPyun YongHyeon re_resume(device_t dev)
3503a94100faSBill Paul {
3504a94100faSBill Paul 	struct rl_softc		*sc;
3505a94100faSBill Paul 	struct ifnet		*ifp;
3506a94100faSBill Paul 
3507a94100faSBill Paul 	sc = device_get_softc(dev);
350897b9d4baSJohn-Mark Gurney 
350997b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
351097b9d4baSJohn-Mark Gurney 
3511fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
351261f45a72SPyun YongHyeon 	/* Take controller out of sleep mode. */
351361f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
351461f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
351561f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
351661f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
351761f45a72SPyun YongHyeon 	}
3518a94100faSBill Paul 
35197467bd53SPyun YongHyeon 	/*
35207467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
35217467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
35227467bd53SPyun YongHyeon 	 */
35237467bd53SPyun YongHyeon 	re_clrwol(sc);
352401d1a6c3SPyun YongHyeon 
352501d1a6c3SPyun YongHyeon 	/* reinitialize interface if necessary */
352601d1a6c3SPyun YongHyeon 	if (ifp->if_flags & IFF_UP)
352701d1a6c3SPyun YongHyeon 		re_init_locked(sc);
352801d1a6c3SPyun YongHyeon 
3529a94100faSBill Paul 	sc->suspended = 0;
353097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3531a94100faSBill Paul 
3532a94100faSBill Paul 	return (0);
3533a94100faSBill Paul }
3534a94100faSBill Paul 
3535a94100faSBill Paul /*
3536a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
3537a94100faSBill Paul  * get confused by errant DMAs when rebooting.
3538a94100faSBill Paul  */
35396a087a87SPyun YongHyeon static int
35407b5ffebfSPyun YongHyeon re_shutdown(device_t dev)
3541a94100faSBill Paul {
3542a94100faSBill Paul 	struct rl_softc		*sc;
3543a94100faSBill Paul 
3544a94100faSBill Paul 	sc = device_get_softc(dev);
3545a94100faSBill Paul 
354697b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3547a94100faSBill Paul 	re_stop(sc);
3548536fde34SMaxim Sobolev 	/*
3549536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
3550536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
355172293673SRuslan Ermilov 	 * cases.
3552536fde34SMaxim Sobolev 	 */
3553536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
35547467bd53SPyun YongHyeon 	re_setwol(sc);
355597b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
35566a087a87SPyun YongHyeon 
35576a087a87SPyun YongHyeon 	return (0);
3558a94100faSBill Paul }
35597467bd53SPyun YongHyeon 
35607467bd53SPyun YongHyeon static void
35617b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc)
35627467bd53SPyun YongHyeon {
35637467bd53SPyun YongHyeon 	struct ifnet		*ifp;
35647467bd53SPyun YongHyeon 	int			pmc;
35657467bd53SPyun YongHyeon 	uint16_t		pmstat;
35667467bd53SPyun YongHyeon 	uint8_t			v;
35677467bd53SPyun YongHyeon 
35687467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
35697467bd53SPyun YongHyeon 
35703b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
35717467bd53SPyun YongHyeon 		return;
35727467bd53SPyun YongHyeon 
35737467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
357461f45a72SPyun YongHyeon 	/* Put controller into sleep mode. */
357561f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
357661f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
357761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
357861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
357961f45a72SPyun YongHyeon 	}
3580886ff602SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0 &&
3581886ff602SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_WOLRXENB) != 0)
3582886ff602SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB);
35837467bd53SPyun YongHyeon 	/* Enable config register write. */
35847467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
35857467bd53SPyun YongHyeon 
35867467bd53SPyun YongHyeon 	/* Enable PME. */
35877467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG1);
35887467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
35897467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
35907467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
35917467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, v);
35927467bd53SPyun YongHyeon 
35937467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG3);
35947467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
35957467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
35967467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
35977467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG3, v);
35987467bd53SPyun YongHyeon 
35997467bd53SPyun YongHyeon 	/* Config register write done. */
3600f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
36017467bd53SPyun YongHyeon 
36027467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG5);
36037467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
36047467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
36057467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
36067467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
36077467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
36087467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
36097467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
36107467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
36117467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, v);
36127467bd53SPyun YongHyeon 
3613d0c45156SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0 &&
3614d0c45156SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0)
3615d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80);
36167467bd53SPyun YongHyeon 	/*
36177467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
36187467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
36197467bd53SPyun YongHyeon 	 * needed.
36207467bd53SPyun YongHyeon 	 */
36217467bd53SPyun YongHyeon 
36227467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
36237467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
36247467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
36257467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
36267467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
36277467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
36287467bd53SPyun YongHyeon }
36297467bd53SPyun YongHyeon 
36307467bd53SPyun YongHyeon static void
36317b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc)
36327467bd53SPyun YongHyeon {
36337467bd53SPyun YongHyeon 	int			pmc;
36347467bd53SPyun YongHyeon 	uint8_t			v;
36357467bd53SPyun YongHyeon 
36367467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
36377467bd53SPyun YongHyeon 
36383b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
36397467bd53SPyun YongHyeon 		return;
36407467bd53SPyun YongHyeon 
36417467bd53SPyun YongHyeon 	/* Enable config register write. */
36427467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
36437467bd53SPyun YongHyeon 
36447467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG3);
36457467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
36467467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG3, v);
36477467bd53SPyun YongHyeon 
36487467bd53SPyun YongHyeon 	/* Config register write done. */
3649f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
36507467bd53SPyun YongHyeon 
36517467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG5);
36527467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
36537467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
36547467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, v);
36557467bd53SPyun YongHyeon }
36560534aae0SPyun YongHyeon 
36570534aae0SPyun YongHyeon static void
36580534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc)
36590534aae0SPyun YongHyeon {
36600534aae0SPyun YongHyeon 	struct sysctl_ctx_list	*ctx;
36610534aae0SPyun YongHyeon 	struct sysctl_oid_list	*children;
3662502be0f7SPyun YongHyeon 	int			error;
36630534aae0SPyun YongHyeon 
36640534aae0SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->rl_dev);
36650534aae0SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev));
36660534aae0SPyun YongHyeon 
36670534aae0SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats",
36680534aae0SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I",
36690534aae0SPyun YongHyeon 	    "Statistics Information");
3670502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
3671502be0f7SPyun YongHyeon 		return;
3672502be0f7SPyun YongHyeon 
3673502be0f7SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod",
3674502be0f7SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0,
3675502be0f7SPyun YongHyeon 	    sysctl_hw_re_int_mod, "I", "re RX interrupt moderation");
3676502be0f7SPyun YongHyeon 	/* Pull in device tunables. */
3677502be0f7SPyun YongHyeon 	sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3678502be0f7SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->rl_dev),
3679502be0f7SPyun YongHyeon 	    device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod);
3680502be0f7SPyun YongHyeon 	if (error == 0) {
3681502be0f7SPyun YongHyeon 		if (sc->rl_int_rx_mod < RL_TIMER_MIN ||
3682502be0f7SPyun YongHyeon 		    sc->rl_int_rx_mod > RL_TIMER_MAX) {
3683502be0f7SPyun YongHyeon 			device_printf(sc->rl_dev, "int_rx_mod value out of "
3684502be0f7SPyun YongHyeon 			    "range; using default: %d\n",
3685502be0f7SPyun YongHyeon 			    RL_TIMER_DEFAULT);
3686502be0f7SPyun YongHyeon 			sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3687502be0f7SPyun YongHyeon 		}
3688502be0f7SPyun YongHyeon 	}
3689502be0f7SPyun YongHyeon 
36900534aae0SPyun YongHyeon }
36910534aae0SPyun YongHyeon 
36920534aae0SPyun YongHyeon static int
36930534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS)
36940534aae0SPyun YongHyeon {
36950534aae0SPyun YongHyeon 	struct rl_softc		*sc;
36960534aae0SPyun YongHyeon 	struct rl_stats		*stats;
36970534aae0SPyun YongHyeon 	int			error, i, result;
36980534aae0SPyun YongHyeon 
36990534aae0SPyun YongHyeon 	result = -1;
37000534aae0SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
37010534aae0SPyun YongHyeon 	if (error || req->newptr == NULL)
37020534aae0SPyun YongHyeon 		return (error);
37030534aae0SPyun YongHyeon 
37040534aae0SPyun YongHyeon 	if (result == 1) {
37050534aae0SPyun YongHyeon 		sc = (struct rl_softc *)arg1;
37060534aae0SPyun YongHyeon 		RL_LOCK(sc);
370716a4824bSPyun YongHyeon 		if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
370816a4824bSPyun YongHyeon 			RL_UNLOCK(sc);
370916a4824bSPyun YongHyeon 			goto done;
371016a4824bSPyun YongHyeon 		}
37110534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
37120534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD);
37130534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_HI,
37140534aae0SPyun YongHyeon 		    RL_ADDR_HI(sc->rl_ldata.rl_stats_addr));
37150534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
37160534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr));
37170534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
37180534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr |
37190534aae0SPyun YongHyeon 		    RL_DUMPSTATS_START));
37200534aae0SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
37210534aae0SPyun YongHyeon 			if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) &
37220534aae0SPyun YongHyeon 			    RL_DUMPSTATS_START) == 0)
37230534aae0SPyun YongHyeon 				break;
37240534aae0SPyun YongHyeon 			DELAY(1000);
37250534aae0SPyun YongHyeon 		}
37260534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
37270534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD);
37280534aae0SPyun YongHyeon 		RL_UNLOCK(sc);
37290534aae0SPyun YongHyeon 		if (i == 0) {
37300534aae0SPyun YongHyeon 			device_printf(sc->rl_dev,
37310534aae0SPyun YongHyeon 			    "DUMP statistics request timedout\n");
37320534aae0SPyun YongHyeon 			return (ETIMEDOUT);
37330534aae0SPyun YongHyeon 		}
373416a4824bSPyun YongHyeon done:
37350534aae0SPyun YongHyeon 		stats = sc->rl_ldata.rl_stats;
37360534aae0SPyun YongHyeon 		printf("%s statistics:\n", device_get_nameunit(sc->rl_dev));
37370534aae0SPyun YongHyeon 		printf("Tx frames : %ju\n",
37380534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_pkts));
37390534aae0SPyun YongHyeon 		printf("Rx frames : %ju\n",
37400534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_pkts));
37410534aae0SPyun YongHyeon 		printf("Tx errors : %ju\n",
37420534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_errs));
37430534aae0SPyun YongHyeon 		printf("Rx errors : %u\n",
37440534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_errs));
37450534aae0SPyun YongHyeon 		printf("Rx missed frames : %u\n",
37460534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_missed_pkts));
37470534aae0SPyun YongHyeon 		printf("Rx frame alignment errs : %u\n",
37480534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_framealign_errs));
37490534aae0SPyun YongHyeon 		printf("Tx single collisions : %u\n",
37500534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_onecoll));
37510534aae0SPyun YongHyeon 		printf("Tx multiple collisions : %u\n",
37520534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_multicolls));
37530534aae0SPyun YongHyeon 		printf("Rx unicast frames : %ju\n",
37540534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_ucasts));
37550534aae0SPyun YongHyeon 		printf("Rx broadcast frames : %ju\n",
37560534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_bcasts));
37570534aae0SPyun YongHyeon 		printf("Rx multicast frames : %u\n",
37580534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_mcasts));
37590534aae0SPyun YongHyeon 		printf("Tx aborts : %u\n",
37600534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_tx_aborts));
37610534aae0SPyun YongHyeon 		printf("Tx underruns : %u\n",
37620534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_underruns));
37630534aae0SPyun YongHyeon 	}
37640534aae0SPyun YongHyeon 
37650534aae0SPyun YongHyeon 	return (error);
37660534aae0SPyun YongHyeon }
3767502be0f7SPyun YongHyeon 
3768502be0f7SPyun YongHyeon static int
3769502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3770502be0f7SPyun YongHyeon {
3771502be0f7SPyun YongHyeon 	int error, value;
3772502be0f7SPyun YongHyeon 
3773502be0f7SPyun YongHyeon 	if (arg1 == NULL)
3774502be0f7SPyun YongHyeon 		return (EINVAL);
3775502be0f7SPyun YongHyeon 	value = *(int *)arg1;
3776502be0f7SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3777502be0f7SPyun YongHyeon 	if (error || req->newptr == NULL)
3778502be0f7SPyun YongHyeon 		return (error);
3779502be0f7SPyun YongHyeon 	if (value < low || value > high)
3780502be0f7SPyun YongHyeon 		return (EINVAL);
3781502be0f7SPyun YongHyeon 	*(int *)arg1 = value;
3782502be0f7SPyun YongHyeon 
3783502be0f7SPyun YongHyeon 	return (0);
3784502be0f7SPyun YongHyeon }
3785502be0f7SPyun YongHyeon 
3786502be0f7SPyun YongHyeon static int
3787502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS)
3788502be0f7SPyun YongHyeon {
3789502be0f7SPyun YongHyeon 
3790502be0f7SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN,
3791502be0f7SPyun YongHyeon 	    RL_TIMER_MAX));
3792502be0f7SPyun YongHyeon }
3793