1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 48ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 112f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 113f0796cd2SGleb Smirnoff #endif 114f0796cd2SGleb Smirnoff 115a94100faSBill Paul #include <sys/param.h> 116a94100faSBill Paul #include <sys/endian.h> 117a94100faSBill Paul #include <sys/systm.h> 118a94100faSBill Paul #include <sys/sockio.h> 119a94100faSBill Paul #include <sys/mbuf.h> 120a94100faSBill Paul #include <sys/malloc.h> 121fe12f24bSPoul-Henning Kamp #include <sys/module.h> 122a94100faSBill Paul #include <sys/kernel.h> 123a94100faSBill Paul #include <sys/socket.h> 124ed510fb0SBill Paul #include <sys/lock.h> 125ed510fb0SBill Paul #include <sys/mutex.h> 126ed510fb0SBill Paul #include <sys/taskqueue.h> 127a94100faSBill Paul 128a94100faSBill Paul #include <net/if.h> 129a94100faSBill Paul #include <net/if_arp.h> 130a94100faSBill Paul #include <net/ethernet.h> 131a94100faSBill Paul #include <net/if_dl.h> 132a94100faSBill Paul #include <net/if_media.h> 133fc74a9f9SBrooks Davis #include <net/if_types.h> 134a94100faSBill Paul #include <net/if_vlan_var.h> 135a94100faSBill Paul 136a94100faSBill Paul #include <net/bpf.h> 137a94100faSBill Paul 138a94100faSBill Paul #include <machine/bus.h> 139a94100faSBill Paul #include <machine/resource.h> 140a94100faSBill Paul #include <sys/bus.h> 141a94100faSBill Paul #include <sys/rman.h> 142a94100faSBill Paul 143a94100faSBill Paul #include <dev/mii/mii.h> 144a94100faSBill Paul #include <dev/mii/miivar.h> 145a94100faSBill Paul 146a94100faSBill Paul #include <dev/pci/pcireg.h> 147a94100faSBill Paul #include <dev/pci/pcivar.h> 148a94100faSBill Paul 149d65abd66SPyun YongHyeon #include <pci/if_rlreg.h> 150d65abd66SPyun YongHyeon 151a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 152a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 153a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 154a94100faSBill Paul 155298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 156a94100faSBill Paul #include "miibus_if.h" 157a94100faSBill Paul 158a94100faSBill Paul /* 159a94100faSBill Paul * Default to using PIO access for this driver. 160a94100faSBill Paul */ 161a94100faSBill Paul #define RE_USEIOSPACE 162a94100faSBill Paul 1635774c5ffSPyun YongHyeon /* Tunables. */ 1645774c5ffSPyun YongHyeon static int msi_disable = 0; 1655774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable); 1665774c5ffSPyun YongHyeon 167a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 168a94100faSBill Paul 169a94100faSBill Paul /* 170a94100faSBill Paul * Various supported device vendors/types and their names. 171a94100faSBill Paul */ 172a94100faSBill Paul static struct rl_type re_devs[] = { 17332aa5f0eSAnton Berezin { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169S, 17432aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 1753b9982e5SRemko Lodder { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169_8110SB, 1763b9982e5SRemko Lodder "D-Link DGE-528(T) Rev.B1 Gigabit Ethernet Adapter" }, 177a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS, 178a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 179ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8101E, RL_HWREV_8101E, 180ed510fb0SBill Paul "RealTek 8101E PCIe 10/100baseTX" }, 181498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN1, 182498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 183498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN2, 184498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 1851acbb78aSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN3, 1861acbb78aSPyun YongHyeon "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 187a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169, 188a94100faSBill Paul "RealTek 8169 Gigabit Ethernet" }, 18969a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S, 19069a6b7fbSBill Paul "RealTek 8169S Single-chip Gigabit Ethernet" }, 191ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SB, 192ed510fb0SBill Paul "RealTek 8169SB/8110SB Single-chip Gigabit Ethernet" }, 1932ee2c3b4SRemko Lodder { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SC, 1942ee2c3b4SRemko Lodder "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 195498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8169SC, RL_HWREV_8169_8110SC, 196ed510fb0SBill Paul "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 19769a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S, 19869a6b7fbSBill Paul "RealTek 8110S Single-chip Gigabit Ethernet" }, 199ea263191SMIHIRA Sanpei Yoshiro { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, RL_HWREV_8169S, 200ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 20126390635SJohn Baldwin { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, RL_HWREV_8169S, 20226390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 2030fc4974fSBill Paul { USR_VENDORID, USR_DEVICEID_997902, RL_HWREV_8169S, 2040fc4974fSBill Paul "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }, 205a94100faSBill Paul { 0, 0, 0, NULL } 206a94100faSBill Paul }; 207a94100faSBill Paul 208a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = { 209a94100faSBill Paul { RL_HWREV_8139, RL_8139, "" }, 210a94100faSBill Paul { RL_HWREV_8139A, RL_8139, "A" }, 211a94100faSBill Paul { RL_HWREV_8139AG, RL_8139, "A-G" }, 212a94100faSBill Paul { RL_HWREV_8139B, RL_8139, "B" }, 213a94100faSBill Paul { RL_HWREV_8130, RL_8139, "8130" }, 214a94100faSBill Paul { RL_HWREV_8139C, RL_8139, "C" }, 215a94100faSBill Paul { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" }, 216a94100faSBill Paul { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"}, 217498bd0d3SBill Paul { RL_HWREV_8168_SPIN1, RL_8169, "8168"}, 218a94100faSBill Paul { RL_HWREV_8169, RL_8169, "8169"}, 21969a6b7fbSBill Paul { RL_HWREV_8169S, RL_8169, "8169S"}, 22069a6b7fbSBill Paul { RL_HWREV_8110S, RL_8169, "8110S"}, 221ed510fb0SBill Paul { RL_HWREV_8169_8110SB, RL_8169, "8169SB"}, 222ed510fb0SBill Paul { RL_HWREV_8169_8110SC, RL_8169, "8169SC"}, 223a94100faSBill Paul { RL_HWREV_8100, RL_8139, "8100"}, 224a94100faSBill Paul { RL_HWREV_8101, RL_8139, "8101"}, 225ed510fb0SBill Paul { RL_HWREV_8100E, RL_8169, "8100E"}, 226ed510fb0SBill Paul { RL_HWREV_8101E, RL_8169, "8101E"}, 227498bd0d3SBill Paul { RL_HWREV_8168_SPIN2, RL_8169, "8168"}, 2281acbb78aSPyun YongHyeon { RL_HWREV_8168_SPIN3, RL_8169, "8168"}, 229a94100faSBill Paul { 0, 0, NULL } 230a94100faSBill Paul }; 231a94100faSBill Paul 232a94100faSBill Paul static int re_probe (device_t); 233a94100faSBill Paul static int re_attach (device_t); 234a94100faSBill Paul static int re_detach (device_t); 235a94100faSBill Paul 236d65abd66SPyun YongHyeon static int re_encap (struct rl_softc *, struct mbuf **); 237a94100faSBill Paul 238a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 239a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 240d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf 241d65abd66SPyun YongHyeon (struct rl_softc *, int); 242d65abd66SPyun YongHyeon static int re_newbuf (struct rl_softc *, int); 243a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 244a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 24522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 24622a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 24722a11c96SJohn-Mark Gurney (struct mbuf *); 24822a11c96SJohn-Mark Gurney #endif 249ed510fb0SBill Paul static int re_rxeof (struct rl_softc *); 250a94100faSBill Paul static void re_txeof (struct rl_softc *); 25197b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2520187838bSRuslan Ermilov static void re_poll (struct ifnet *, enum poll_cmd, int); 2530187838bSRuslan Ermilov static void re_poll_locked (struct ifnet *, enum poll_cmd, int); 25497b9d4baSJohn-Mark Gurney #endif 255ef544f63SPaolo Pisati static int re_intr (void *); 256a94100faSBill Paul static void re_tick (void *); 257ed510fb0SBill Paul static void re_tx_task (void *, int); 258ed510fb0SBill Paul static void re_int_task (void *, int); 259a94100faSBill Paul static void re_start (struct ifnet *); 260a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 261a94100faSBill Paul static void re_init (void *); 26297b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 263a94100faSBill Paul static void re_stop (struct rl_softc *); 2641d545c7aSMarius Strobl static void re_watchdog (struct rl_softc *); 265a94100faSBill Paul static int re_suspend (device_t); 266a94100faSBill Paul static int re_resume (device_t); 2676a087a87SPyun YongHyeon static int re_shutdown (device_t); 268a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 269a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 270a94100faSBill Paul 271a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 272a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 273ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 274a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 275a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 276a94100faSBill Paul 277a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 278a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 279a94100faSBill Paul static void re_miibus_statchg (device_t); 280a94100faSBill Paul 281a94100faSBill Paul static void re_setmulti (struct rl_softc *); 282a94100faSBill Paul static void re_reset (struct rl_softc *); 2837467bd53SPyun YongHyeon static void re_setwol (struct rl_softc *); 2847467bd53SPyun YongHyeon static void re_clrwol (struct rl_softc *); 285a94100faSBill Paul 286ed510fb0SBill Paul #ifdef RE_DIAG 287a94100faSBill Paul static int re_diag (struct rl_softc *); 288ed510fb0SBill Paul #endif 289a94100faSBill Paul 290a94100faSBill Paul #ifdef RE_USEIOSPACE 291a94100faSBill Paul #define RL_RES SYS_RES_IOPORT 292a94100faSBill Paul #define RL_RID RL_PCI_LOIO 293a94100faSBill Paul #else 294a94100faSBill Paul #define RL_RES SYS_RES_MEMORY 295a94100faSBill Paul #define RL_RID RL_PCI_LOMEM 296a94100faSBill Paul #endif 297a94100faSBill Paul 298a94100faSBill Paul static device_method_t re_methods[] = { 299a94100faSBill Paul /* Device interface */ 300a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 301a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 302a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 303a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 304a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 305a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 306a94100faSBill Paul 307a94100faSBill Paul /* bus interface */ 308a94100faSBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 309a94100faSBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 310a94100faSBill Paul 311a94100faSBill Paul /* MII interface */ 312a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 313a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 314a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 315a94100faSBill Paul 316a94100faSBill Paul { 0, 0 } 317a94100faSBill Paul }; 318a94100faSBill Paul 319a94100faSBill Paul static driver_t re_driver = { 320a94100faSBill Paul "re", 321a94100faSBill Paul re_methods, 322a94100faSBill Paul sizeof(struct rl_softc) 323a94100faSBill Paul }; 324a94100faSBill Paul 325a94100faSBill Paul static devclass_t re_devclass; 326a94100faSBill Paul 327a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 328347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0); 329a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 330a94100faSBill Paul 331a94100faSBill Paul #define EE_SET(x) \ 332a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 333a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 334a94100faSBill Paul 335a94100faSBill Paul #define EE_CLR(x) \ 336a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 337a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 338a94100faSBill Paul 339a94100faSBill Paul /* 340a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 341a94100faSBill Paul */ 342a94100faSBill Paul static void 343a94100faSBill Paul re_eeprom_putbyte(sc, addr) 344a94100faSBill Paul struct rl_softc *sc; 345a94100faSBill Paul int addr; 346a94100faSBill Paul { 347a94100faSBill Paul register int d, i; 348a94100faSBill Paul 349ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 350a94100faSBill Paul 351a94100faSBill Paul /* 352a94100faSBill Paul * Feed in each bit and strobe the clock. 353a94100faSBill Paul */ 354ed510fb0SBill Paul 355ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 356a94100faSBill Paul if (d & i) { 357a94100faSBill Paul EE_SET(RL_EE_DATAIN); 358a94100faSBill Paul } else { 359a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 360a94100faSBill Paul } 361a94100faSBill Paul DELAY(100); 362a94100faSBill Paul EE_SET(RL_EE_CLK); 363a94100faSBill Paul DELAY(150); 364a94100faSBill Paul EE_CLR(RL_EE_CLK); 365a94100faSBill Paul DELAY(100); 366a94100faSBill Paul } 367ed510fb0SBill Paul 368ed510fb0SBill Paul return; 369a94100faSBill Paul } 370a94100faSBill Paul 371a94100faSBill Paul /* 372a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 373a94100faSBill Paul */ 374a94100faSBill Paul static void 375a94100faSBill Paul re_eeprom_getword(sc, addr, dest) 376a94100faSBill Paul struct rl_softc *sc; 377a94100faSBill Paul int addr; 378a94100faSBill Paul u_int16_t *dest; 379a94100faSBill Paul { 380a94100faSBill Paul register int i; 381a94100faSBill Paul u_int16_t word = 0; 382a94100faSBill Paul 383a94100faSBill Paul /* 384a94100faSBill Paul * Send address of word we want to read. 385a94100faSBill Paul */ 386a94100faSBill Paul re_eeprom_putbyte(sc, addr); 387a94100faSBill Paul 388a94100faSBill Paul /* 389a94100faSBill Paul * Start reading bits from EEPROM. 390a94100faSBill Paul */ 391a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 392a94100faSBill Paul EE_SET(RL_EE_CLK); 393a94100faSBill Paul DELAY(100); 394a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 395a94100faSBill Paul word |= i; 396a94100faSBill Paul EE_CLR(RL_EE_CLK); 397a94100faSBill Paul DELAY(100); 398a94100faSBill Paul } 399a94100faSBill Paul 400a94100faSBill Paul *dest = word; 401ed510fb0SBill Paul 402ed510fb0SBill Paul return; 403a94100faSBill Paul } 404a94100faSBill Paul 405a94100faSBill Paul /* 406a94100faSBill Paul * Read a sequence of words from the EEPROM. 407a94100faSBill Paul */ 408a94100faSBill Paul static void 409ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt) 410a94100faSBill Paul struct rl_softc *sc; 411a94100faSBill Paul caddr_t dest; 412a94100faSBill Paul int off; 413a94100faSBill Paul int cnt; 414a94100faSBill Paul { 415a94100faSBill Paul int i; 416a94100faSBill Paul u_int16_t word = 0, *ptr; 417a94100faSBill Paul 418ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 419ed510fb0SBill Paul 420ed510fb0SBill Paul DELAY(100); 421ed510fb0SBill Paul 422a94100faSBill Paul for (i = 0; i < cnt; i++) { 423ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 424a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 425ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 426a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 427be099007SPyun YongHyeon *ptr = word; 428a94100faSBill Paul } 429ed510fb0SBill Paul 430ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 431ed510fb0SBill Paul 432ed510fb0SBill Paul return; 433a94100faSBill Paul } 434a94100faSBill Paul 435a94100faSBill Paul static int 436a94100faSBill Paul re_gmii_readreg(dev, phy, reg) 437a94100faSBill Paul device_t dev; 438a94100faSBill Paul int phy, reg; 439a94100faSBill Paul { 440a94100faSBill Paul struct rl_softc *sc; 441a94100faSBill Paul u_int32_t rval; 442a94100faSBill Paul int i; 443a94100faSBill Paul 444a94100faSBill Paul if (phy != 1) 445a94100faSBill Paul return (0); 446a94100faSBill Paul 447a94100faSBill Paul sc = device_get_softc(dev); 448a94100faSBill Paul 4499bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4509bac70b8SBill Paul 4519bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4529bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4539bac70b8SBill Paul return (rval); 4549bac70b8SBill Paul } 4559bac70b8SBill Paul 456a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 457a94100faSBill Paul DELAY(1000); 458a94100faSBill Paul 459a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 460a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 461a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 462a94100faSBill Paul break; 463a94100faSBill Paul DELAY(100); 464a94100faSBill Paul } 465a94100faSBill Paul 466a94100faSBill Paul if (i == RL_TIMEOUT) { 4676b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY read failed\n"); 468a94100faSBill Paul return (0); 469a94100faSBill Paul } 470a94100faSBill Paul 471a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 472a94100faSBill Paul } 473a94100faSBill Paul 474a94100faSBill Paul static int 475a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data) 476a94100faSBill Paul device_t dev; 477a94100faSBill Paul int phy, reg, data; 478a94100faSBill Paul { 479a94100faSBill Paul struct rl_softc *sc; 480a94100faSBill Paul u_int32_t rval; 481a94100faSBill Paul int i; 482a94100faSBill Paul 483a94100faSBill Paul sc = device_get_softc(dev); 484a94100faSBill Paul 485a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4869bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 487a94100faSBill Paul DELAY(1000); 488a94100faSBill Paul 489a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 490a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 491a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 492a94100faSBill Paul break; 493a94100faSBill Paul DELAY(100); 494a94100faSBill Paul } 495a94100faSBill Paul 496a94100faSBill Paul if (i == RL_TIMEOUT) { 4976b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY write failed\n"); 498a94100faSBill Paul return (0); 499a94100faSBill Paul } 500a94100faSBill Paul 501a94100faSBill Paul return (0); 502a94100faSBill Paul } 503a94100faSBill Paul 504a94100faSBill Paul static int 505a94100faSBill Paul re_miibus_readreg(dev, phy, reg) 506a94100faSBill Paul device_t dev; 507a94100faSBill Paul int phy, reg; 508a94100faSBill Paul { 509a94100faSBill Paul struct rl_softc *sc; 510a94100faSBill Paul u_int16_t rval = 0; 511a94100faSBill Paul u_int16_t re8139_reg = 0; 512a94100faSBill Paul 513a94100faSBill Paul sc = device_get_softc(dev); 514a94100faSBill Paul 515a94100faSBill Paul if (sc->rl_type == RL_8169) { 516a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 517a94100faSBill Paul return (rval); 518a94100faSBill Paul } 519a94100faSBill Paul 520a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 521a94100faSBill Paul if (phy) { 522a94100faSBill Paul return (0); 523a94100faSBill Paul } 524a94100faSBill Paul switch (reg) { 525a94100faSBill Paul case MII_BMCR: 526a94100faSBill Paul re8139_reg = RL_BMCR; 527a94100faSBill Paul break; 528a94100faSBill Paul case MII_BMSR: 529a94100faSBill Paul re8139_reg = RL_BMSR; 530a94100faSBill Paul break; 531a94100faSBill Paul case MII_ANAR: 532a94100faSBill Paul re8139_reg = RL_ANAR; 533a94100faSBill Paul break; 534a94100faSBill Paul case MII_ANER: 535a94100faSBill Paul re8139_reg = RL_ANER; 536a94100faSBill Paul break; 537a94100faSBill Paul case MII_ANLPAR: 538a94100faSBill Paul re8139_reg = RL_LPAR; 539a94100faSBill Paul break; 540a94100faSBill Paul case MII_PHYIDR1: 541a94100faSBill Paul case MII_PHYIDR2: 542a94100faSBill Paul return (0); 543a94100faSBill Paul /* 544a94100faSBill Paul * Allow the rlphy driver to read the media status 545a94100faSBill Paul * register. If we have a link partner which does not 546a94100faSBill Paul * support NWAY, this is the register which will tell 547a94100faSBill Paul * us the results of parallel detection. 548a94100faSBill Paul */ 549a94100faSBill Paul case RL_MEDIASTAT: 550a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 551a94100faSBill Paul return (rval); 552a94100faSBill Paul default: 5536b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 554a94100faSBill Paul return (0); 555a94100faSBill Paul } 556a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 557baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) { 558baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 559baa12772SPyun YongHyeon rval &= ~(BMCR_LOOP | BMCR_ISO); 560baa12772SPyun YongHyeon } 561a94100faSBill Paul return (rval); 562a94100faSBill Paul } 563a94100faSBill Paul 564a94100faSBill Paul static int 565a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data) 566a94100faSBill Paul device_t dev; 567a94100faSBill Paul int phy, reg, data; 568a94100faSBill Paul { 569a94100faSBill Paul struct rl_softc *sc; 570a94100faSBill Paul u_int16_t re8139_reg = 0; 571a94100faSBill Paul int rval = 0; 572a94100faSBill Paul 573a94100faSBill Paul sc = device_get_softc(dev); 574a94100faSBill Paul 575a94100faSBill Paul if (sc->rl_type == RL_8169) { 576a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 577a94100faSBill Paul return (rval); 578a94100faSBill Paul } 579a94100faSBill Paul 580a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 58197b9d4baSJohn-Mark Gurney if (phy) 582a94100faSBill Paul return (0); 58397b9d4baSJohn-Mark Gurney 584a94100faSBill Paul switch (reg) { 585a94100faSBill Paul case MII_BMCR: 586a94100faSBill Paul re8139_reg = RL_BMCR; 587baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS) { 588baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 589baa12772SPyun YongHyeon data &= ~(BMCR_LOOP | BMCR_ISO); 590baa12772SPyun YongHyeon } 591a94100faSBill Paul break; 592a94100faSBill Paul case MII_BMSR: 593a94100faSBill Paul re8139_reg = RL_BMSR; 594a94100faSBill Paul break; 595a94100faSBill Paul case MII_ANAR: 596a94100faSBill Paul re8139_reg = RL_ANAR; 597a94100faSBill Paul break; 598a94100faSBill Paul case MII_ANER: 599a94100faSBill Paul re8139_reg = RL_ANER; 600a94100faSBill Paul break; 601a94100faSBill Paul case MII_ANLPAR: 602a94100faSBill Paul re8139_reg = RL_LPAR; 603a94100faSBill Paul break; 604a94100faSBill Paul case MII_PHYIDR1: 605a94100faSBill Paul case MII_PHYIDR2: 606a94100faSBill Paul return (0); 607a94100faSBill Paul break; 608a94100faSBill Paul default: 6096b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 610a94100faSBill Paul return (0); 611a94100faSBill Paul } 612a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 613a94100faSBill Paul return (0); 614a94100faSBill Paul } 615a94100faSBill Paul 616a94100faSBill Paul static void 617a94100faSBill Paul re_miibus_statchg(dev) 618a94100faSBill Paul device_t dev; 619a94100faSBill Paul { 620a11e2f18SBruce M Simpson 621a94100faSBill Paul } 622a94100faSBill Paul 623a94100faSBill Paul /* 624a94100faSBill Paul * Program the 64-bit multicast hash filter. 625a94100faSBill Paul */ 626a94100faSBill Paul static void 627a94100faSBill Paul re_setmulti(sc) 628a94100faSBill Paul struct rl_softc *sc; 629a94100faSBill Paul { 630a94100faSBill Paul struct ifnet *ifp; 631a94100faSBill Paul int h = 0; 632a94100faSBill Paul u_int32_t hashes[2] = { 0, 0 }; 633a94100faSBill Paul struct ifmultiaddr *ifma; 634a94100faSBill Paul u_int32_t rxfilt; 635a94100faSBill Paul int mcnt = 0; 636bb7dfefbSBill Paul u_int32_t hwrev; 637a94100faSBill Paul 63897b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 63997b9d4baSJohn-Mark Gurney 640fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 641a94100faSBill Paul 642a94100faSBill Paul 6437c103000SPyun YongHyeon rxfilt = CSR_READ_4(sc, RL_RXCFG); 6447c103000SPyun YongHyeon rxfilt &= ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_MULTI); 645a94100faSBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 6467c103000SPyun YongHyeon if (ifp->if_flags & IFF_PROMISC) 6477c103000SPyun YongHyeon rxfilt |= RL_RXCFG_RX_ALLPHYS; 648a0637caaSPyun YongHyeon /* 649a0637caaSPyun YongHyeon * Unlike other hardwares, we have to explicitly set 650a0637caaSPyun YongHyeon * RL_RXCFG_RX_MULTI to receive multicast frames in 651a0637caaSPyun YongHyeon * promiscuous mode. 652a0637caaSPyun YongHyeon */ 653a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 654a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 655a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF); 656a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF); 657a94100faSBill Paul return; 658a94100faSBill Paul } 659a94100faSBill Paul 660a94100faSBill Paul /* first, zot all the existing hash bits */ 661a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0); 662a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0); 663a94100faSBill Paul 664a94100faSBill Paul /* now program new ones */ 66513b203d0SRobert Watson IF_ADDR_LOCK(ifp); 666a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 667a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 668a94100faSBill Paul continue; 6690e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6700e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 671a94100faSBill Paul if (h < 32) 672a94100faSBill Paul hashes[0] |= (1 << h); 673a94100faSBill Paul else 674a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 675a94100faSBill Paul mcnt++; 676a94100faSBill Paul } 67713b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 678a94100faSBill Paul 679a94100faSBill Paul if (mcnt) 680a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 681a94100faSBill Paul else 682a94100faSBill Paul rxfilt &= ~RL_RXCFG_RX_MULTI; 683a94100faSBill Paul 684a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 685bb7dfefbSBill Paul 686bb7dfefbSBill Paul /* 687bb7dfefbSBill Paul * For some unfathomable reason, RealTek decided to reverse 688bb7dfefbSBill Paul * the order of the multicast hash registers in the PCI Express 689bb7dfefbSBill Paul * parts. This means we have to write the hash pattern in reverse 690bb7dfefbSBill Paul * order for those devices. 691bb7dfefbSBill Paul */ 692bb7dfefbSBill Paul 693bb7dfefbSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 694bb7dfefbSBill Paul 6951acbb78aSPyun YongHyeon switch (hwrev) { 6961acbb78aSPyun YongHyeon case RL_HWREV_8100E: 6971acbb78aSPyun YongHyeon case RL_HWREV_8101E: 6981acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN1: 6991acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN2: 7001acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN3: 701bb7dfefbSBill Paul CSR_WRITE_4(sc, RL_MAR0, bswap32(hashes[1])); 702bb7dfefbSBill Paul CSR_WRITE_4(sc, RL_MAR4, bswap32(hashes[0])); 7031acbb78aSPyun YongHyeon break; 7041acbb78aSPyun YongHyeon default: 705a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 706a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 7071acbb78aSPyun YongHyeon break; 708a94100faSBill Paul } 709bb7dfefbSBill Paul } 710a94100faSBill Paul 711a94100faSBill Paul static void 712a94100faSBill Paul re_reset(sc) 713a94100faSBill Paul struct rl_softc *sc; 714a94100faSBill Paul { 715a94100faSBill Paul register int i; 716a94100faSBill Paul 71797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 71897b9d4baSJohn-Mark Gurney 719a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 720a94100faSBill Paul 721a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 722a94100faSBill Paul DELAY(10); 723a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 724a94100faSBill Paul break; 725a94100faSBill Paul } 726a94100faSBill Paul if (i == RL_TIMEOUT) 7276b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "reset never completed!\n"); 728a94100faSBill Paul 729a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 730a94100faSBill Paul } 731a94100faSBill Paul 732ed510fb0SBill Paul #ifdef RE_DIAG 733ed510fb0SBill Paul 734a94100faSBill Paul /* 735a94100faSBill Paul * The following routine is designed to test for a defect on some 736a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 737a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 738a94100faSBill Paul * should be pulled high. The result of this defect is that the 739a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 740a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 741a94100faSBill Paul * because the 64-bit data lines aren't connected. 742a94100faSBill Paul * 743a94100faSBill Paul * There's no way to work around this (short of talking a soldering 744a94100faSBill Paul * iron to the board), however we can detect it. The method we use 745a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 746a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 747a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 748a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 749a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 750a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 751a94100faSBill Paul * so we print out a message on the console and abort the device attach. 752a94100faSBill Paul */ 753a94100faSBill Paul 754a94100faSBill Paul static int 755a94100faSBill Paul re_diag(sc) 756a94100faSBill Paul struct rl_softc *sc; 757a94100faSBill Paul { 758fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 759a94100faSBill Paul struct mbuf *m0; 760a94100faSBill Paul struct ether_header *eh; 761a94100faSBill Paul struct rl_desc *cur_rx; 762a94100faSBill Paul u_int16_t status; 763a94100faSBill Paul u_int32_t rxstat; 764ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 765a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 766a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 767a94100faSBill Paul 768a94100faSBill Paul /* Allocate a single mbuf */ 769a94100faSBill Paul MGETHDR(m0, M_DONTWAIT, MT_DATA); 770a94100faSBill Paul if (m0 == NULL) 771a94100faSBill Paul return (ENOBUFS); 772a94100faSBill Paul 77397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 77497b9d4baSJohn-Mark Gurney 775a94100faSBill Paul /* 776a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 777a94100faSBill Paul * so that it can send and receive frames, but performs the 778a94100faSBill Paul * following special functions: 779a94100faSBill Paul * - Puts receiver in promiscuous mode 780a94100faSBill Paul * - Enables digital loopback mode 781a94100faSBill Paul * - Leaves interrupts turned off 782a94100faSBill Paul */ 783a94100faSBill Paul 784a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 785a94100faSBill Paul sc->rl_testmode = 1; 786ed510fb0SBill Paul re_reset(sc); 78797b9d4baSJohn-Mark Gurney re_init_locked(sc); 788ed510fb0SBill Paul sc->rl_link = 1; 789ed510fb0SBill Paul if (sc->rl_type == RL_8169) 790ed510fb0SBill Paul phyaddr = 1; 791ed510fb0SBill Paul else 792ed510fb0SBill Paul phyaddr = 0; 793ed510fb0SBill Paul 794ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 795ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 796ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 797ed510fb0SBill Paul if (!(status & BMCR_RESET)) 798ed510fb0SBill Paul break; 799ed510fb0SBill Paul } 800ed510fb0SBill Paul 801ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 802ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 803ed510fb0SBill Paul 804804af9a1SBill Paul DELAY(100000); 805a94100faSBill Paul 806a94100faSBill Paul /* Put some data in the mbuf */ 807a94100faSBill Paul 808a94100faSBill Paul eh = mtod(m0, struct ether_header *); 809a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 810a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 811a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 812a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 813a94100faSBill Paul 8147cae6651SBill Paul /* 8157cae6651SBill Paul * Queue the packet, start transmission. 8167cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 8177cae6651SBill Paul */ 818a94100faSBill Paul 819abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 82097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 82152732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 8227cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 82397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 824a94100faSBill Paul m0 = NULL; 825a94100faSBill Paul 826a94100faSBill Paul /* Wait for it to propagate through the chip */ 827a94100faSBill Paul 828abc8ff44SBill Paul DELAY(100000); 829a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 830a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 831ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 832abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 833abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 834a94100faSBill Paul break; 835a94100faSBill Paul DELAY(10); 836a94100faSBill Paul } 837a94100faSBill Paul 838a94100faSBill Paul if (i == RL_TIMEOUT) { 8396b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8406b9f5c94SGleb Smirnoff "diagnostic failed, failed to receive packet in" 8416b9f5c94SGleb Smirnoff " loopback mode\n"); 842a94100faSBill Paul error = EIO; 843a94100faSBill Paul goto done; 844a94100faSBill Paul } 845a94100faSBill Paul 846a94100faSBill Paul /* 847a94100faSBill Paul * The packet should have been dumped into the first 848a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 849a94100faSBill Paul */ 850a94100faSBill Paul 851a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 852a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 853a94100faSBill Paul BUS_DMASYNC_POSTREAD); 854d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 855d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap, 856d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 857d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 858d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap); 859a94100faSBill Paul 860d65abd66SPyun YongHyeon m0 = sc->rl_ldata.rl_rx_desc[0].rx_m; 861d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_m = NULL; 862a94100faSBill Paul eh = mtod(m0, struct ether_header *); 863a94100faSBill Paul 864a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 865a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 866a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 867a94100faSBill Paul 868a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 8696b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8706b9f5c94SGleb Smirnoff "diagnostic failed, received short packet\n"); 871a94100faSBill Paul error = EIO; 872a94100faSBill Paul goto done; 873a94100faSBill Paul } 874a94100faSBill Paul 875a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 876a94100faSBill Paul 877a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 878a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 879a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 8806b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n"); 8816b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n", 882a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 8836b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n", 884a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 885a94100faSBill Paul ntohs(eh->ether_type)); 8866b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "You may have a defective 32-bit " 8876b9f5c94SGleb Smirnoff "NIC plugged into a 64-bit PCI slot.\n"); 8886b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Please re-install the NIC in a " 8896b9f5c94SGleb Smirnoff "32-bit slot for proper operation.\n"); 8906b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Read the re(4) man page for more " 8916b9f5c94SGleb Smirnoff "details.\n"); 892a94100faSBill Paul error = EIO; 893a94100faSBill Paul } 894a94100faSBill Paul 895a94100faSBill Paul done: 896a94100faSBill Paul /* Turn interface off, release resources */ 897a94100faSBill Paul 898a94100faSBill Paul sc->rl_testmode = 0; 899ed510fb0SBill Paul sc->rl_link = 0; 900a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 901a94100faSBill Paul re_stop(sc); 902a94100faSBill Paul if (m0 != NULL) 903a94100faSBill Paul m_freem(m0); 904a94100faSBill Paul 90597b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 90697b9d4baSJohn-Mark Gurney 907a94100faSBill Paul return (error); 908a94100faSBill Paul } 909a94100faSBill Paul 910ed510fb0SBill Paul #endif 911ed510fb0SBill Paul 912a94100faSBill Paul /* 913a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 914a94100faSBill Paul * IDs against our list and return a device name if we find a match. 915a94100faSBill Paul */ 916a94100faSBill Paul static int 917a94100faSBill Paul re_probe(dev) 918a94100faSBill Paul device_t dev; 919a94100faSBill Paul { 920a94100faSBill Paul struct rl_type *t; 921a94100faSBill Paul struct rl_softc *sc; 922a94100faSBill Paul int rid; 923a94100faSBill Paul u_int32_t hwrev; 924a94100faSBill Paul 925a94100faSBill Paul t = re_devs; 926a94100faSBill Paul sc = device_get_softc(dev); 927a94100faSBill Paul 928a94100faSBill Paul while (t->rl_name != NULL) { 929a94100faSBill Paul if ((pci_get_vendor(dev) == t->rl_vid) && 930a94100faSBill Paul (pci_get_device(dev) == t->rl_did)) { 93126390635SJohn Baldwin /* 93226390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 93326390635SJohn Baldwin * Rev. 2 i supported by sk(4). 93426390635SJohn Baldwin */ 93526390635SJohn Baldwin if ((t->rl_vid == LINKSYS_VENDORID) && 93626390635SJohn Baldwin (t->rl_did == LINKSYS_DEVICEID_EG1032) && 93726390635SJohn Baldwin (pci_get_subdevice(dev) != 93826390635SJohn Baldwin LINKSYS_SUBDEVICE_EG1032_REV3)) { 93926390635SJohn Baldwin t++; 94026390635SJohn Baldwin continue; 94126390635SJohn Baldwin } 942a94100faSBill Paul 943a94100faSBill Paul /* 944a94100faSBill Paul * Temporarily map the I/O space 945a94100faSBill Paul * so we can read the chip ID register. 946a94100faSBill Paul */ 947a94100faSBill Paul rid = RL_RID; 9485f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 9495f96beb9SNate Lawson RF_ACTIVE); 950a94100faSBill Paul if (sc->rl_res == NULL) { 951a94100faSBill Paul device_printf(dev, 952a94100faSBill Paul "couldn't map ports/memory\n"); 953a94100faSBill Paul return (ENXIO); 954a94100faSBill Paul } 955a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 956a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 957a94100faSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 958a94100faSBill Paul bus_release_resource(dev, RL_RES, 959a94100faSBill Paul RL_RID, sc->rl_res); 960a94100faSBill Paul if (t->rl_basetype == hwrev) { 961a94100faSBill Paul device_set_desc(dev, t->rl_name); 962d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 963a94100faSBill Paul } 964a94100faSBill Paul } 965a94100faSBill Paul t++; 966a94100faSBill Paul } 967a94100faSBill Paul 968a94100faSBill Paul return (ENXIO); 969a94100faSBill Paul } 970a94100faSBill Paul 971a94100faSBill Paul /* 972a94100faSBill Paul * Map a single buffer address. 973a94100faSBill Paul */ 974a94100faSBill Paul 975a94100faSBill Paul static void 976a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error) 977a94100faSBill Paul void *arg; 978a94100faSBill Paul bus_dma_segment_t *segs; 979a94100faSBill Paul int nseg; 980a94100faSBill Paul int error; 981a94100faSBill Paul { 9828fd99e38SPyun YongHyeon bus_addr_t *addr; 983a94100faSBill Paul 984a94100faSBill Paul if (error) 985a94100faSBill Paul return; 986a94100faSBill Paul 987a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 988a94100faSBill Paul addr = arg; 989a94100faSBill Paul *addr = segs->ds_addr; 990a94100faSBill Paul } 991a94100faSBill Paul 992a94100faSBill Paul static int 993a94100faSBill Paul re_allocmem(dev, sc) 994a94100faSBill Paul device_t dev; 995a94100faSBill Paul struct rl_softc *sc; 996a94100faSBill Paul { 997d65abd66SPyun YongHyeon bus_size_t rx_list_size, tx_list_size; 998a94100faSBill Paul int error; 999a94100faSBill Paul int i; 1000a94100faSBill Paul 1001d65abd66SPyun YongHyeon rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc); 1002d65abd66SPyun YongHyeon tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc); 1003d65abd66SPyun YongHyeon 1004d65abd66SPyun YongHyeon /* 1005d65abd66SPyun YongHyeon * Allocate the parent bus DMA tag appropriate for PCI. 1006d65abd66SPyun YongHyeon */ 1007d65abd66SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 1008d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 1009d65abd66SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 1010d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_parent_tag); 1011d65abd66SPyun YongHyeon if (error) { 1012d65abd66SPyun YongHyeon device_printf(dev, "could not allocate parent DMA tag\n"); 1013d65abd66SPyun YongHyeon return (error); 1014d65abd66SPyun YongHyeon } 1015d65abd66SPyun YongHyeon 1016d65abd66SPyun YongHyeon /* 1017d65abd66SPyun YongHyeon * Allocate map for TX mbufs. 1018d65abd66SPyun YongHyeon */ 1019d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0, 1020d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1021d65abd66SPyun YongHyeon NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0, 1022d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_ldata.rl_tx_mtag); 1023d65abd66SPyun YongHyeon if (error) { 1024d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA tag\n"); 1025d65abd66SPyun YongHyeon return (error); 1026d65abd66SPyun YongHyeon } 1027d65abd66SPyun YongHyeon 1028a94100faSBill Paul /* 1029a94100faSBill Paul * Allocate map for RX mbufs. 1030a94100faSBill Paul */ 1031d65abd66SPyun YongHyeon 1032d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0, 1033d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 1034d65abd66SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag); 1035a94100faSBill Paul if (error) { 1036d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA tag\n"); 1037d65abd66SPyun YongHyeon return (error); 1038a94100faSBill Paul } 1039a94100faSBill Paul 1040a94100faSBill Paul /* 1041a94100faSBill Paul * Allocate map for TX descriptor list. 1042a94100faSBill Paul */ 1043a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1044a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1045d65abd66SPyun YongHyeon NULL, tx_list_size, 1, tx_list_size, 0, 1046a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1047a94100faSBill Paul if (error) { 1048d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring tag\n"); 1049d65abd66SPyun YongHyeon return (error); 1050a94100faSBill Paul } 1051a94100faSBill Paul 1052a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1053a94100faSBill Paul 1054a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1055d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_tx_list, 1056d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1057a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1058d65abd66SPyun YongHyeon if (error) { 1059d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring\n"); 1060d65abd66SPyun YongHyeon return (error); 1061d65abd66SPyun YongHyeon } 1062a94100faSBill Paul 1063a94100faSBill Paul /* Load the map for the TX ring. */ 1064a94100faSBill Paul 1065d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_addr = 0; 1066a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1067a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1068d65abd66SPyun YongHyeon tx_list_size, re_dma_map_addr, 1069a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1070d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) { 1071d65abd66SPyun YongHyeon device_printf(dev, "could not load TX DMA ring\n"); 1072d65abd66SPyun YongHyeon return (ENOMEM); 1073d65abd66SPyun YongHyeon } 1074a94100faSBill Paul 1075a94100faSBill Paul /* Create DMA maps for TX buffers */ 1076a94100faSBill Paul 1077d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 1078d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0, 1079d65abd66SPyun YongHyeon &sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1080a94100faSBill Paul if (error) { 1081d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for TX\n"); 1082d65abd66SPyun YongHyeon return (error); 1083a94100faSBill Paul } 1084a94100faSBill Paul } 1085a94100faSBill Paul 1086a94100faSBill Paul /* 1087a94100faSBill Paul * Allocate map for RX descriptor list. 1088a94100faSBill Paul */ 1089a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1090a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1091d65abd66SPyun YongHyeon NULL, rx_list_size, 1, rx_list_size, 0, 1092a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1093a94100faSBill Paul if (error) { 1094d65abd66SPyun YongHyeon device_printf(dev, "could not create RX DMA ring tag\n"); 1095d65abd66SPyun YongHyeon return (error); 1096a94100faSBill Paul } 1097a94100faSBill Paul 1098a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1099a94100faSBill Paul 1100a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1101d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_rx_list, 1102d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1103a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1104d65abd66SPyun YongHyeon if (error) { 1105d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA ring\n"); 1106d65abd66SPyun YongHyeon return (error); 1107d65abd66SPyun YongHyeon } 1108a94100faSBill Paul 1109a94100faSBill Paul /* Load the map for the RX ring. */ 1110a94100faSBill Paul 1111d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_list_addr = 0; 1112a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1113a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 1114d65abd66SPyun YongHyeon rx_list_size, re_dma_map_addr, 1115a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1116d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) { 1117d65abd66SPyun YongHyeon device_printf(dev, "could not load RX DMA ring\n"); 1118d65abd66SPyun YongHyeon return (ENOMEM); 1119d65abd66SPyun YongHyeon } 1120a94100faSBill Paul 1121a94100faSBill Paul /* Create DMA maps for RX buffers */ 1122a94100faSBill Paul 1123d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1124d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_sparemap); 1125a94100faSBill Paul if (error) { 1126d65abd66SPyun YongHyeon device_printf(dev, "could not create spare DMA map for RX\n"); 1127d65abd66SPyun YongHyeon return (error); 1128d65abd66SPyun YongHyeon } 1129d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1130d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1131d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1132d65abd66SPyun YongHyeon if (error) { 1133d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for RX\n"); 1134d65abd66SPyun YongHyeon return (error); 1135a94100faSBill Paul } 1136a94100faSBill Paul } 1137a94100faSBill Paul 1138a94100faSBill Paul return (0); 1139a94100faSBill Paul } 1140a94100faSBill Paul 1141a94100faSBill Paul /* 1142a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1143a94100faSBill Paul * setup and ethernet/BPF attach. 1144a94100faSBill Paul */ 1145a94100faSBill Paul static int 1146a94100faSBill Paul re_attach(dev) 1147a94100faSBill Paul device_t dev; 1148a94100faSBill Paul { 1149a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1150be099007SPyun YongHyeon u_int16_t as[ETHER_ADDR_LEN / 2]; 1151a94100faSBill Paul struct rl_softc *sc; 1152a94100faSBill Paul struct ifnet *ifp; 1153a94100faSBill Paul struct rl_hwrev *hw_rev; 1154a94100faSBill Paul int hwrev; 1155a94100faSBill Paul u_int16_t re_did = 0; 1156d1754a9bSJohn Baldwin int error = 0, rid, i; 11575774c5ffSPyun YongHyeon int msic, reg; 1158a94100faSBill Paul 1159a94100faSBill Paul sc = device_get_softc(dev); 1160ed510fb0SBill Paul sc->rl_dev = dev; 1161a94100faSBill Paul 1162a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 116397b9d4baSJohn-Mark Gurney MTX_DEF); 1164d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1165d1754a9bSJohn Baldwin 1166a94100faSBill Paul /* 1167a94100faSBill Paul * Map control/status registers. 1168a94100faSBill Paul */ 1169a94100faSBill Paul pci_enable_busmaster(dev); 1170a94100faSBill Paul 1171a94100faSBill Paul rid = RL_RID; 11725f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 11735f96beb9SNate Lawson RF_ACTIVE); 1174a94100faSBill Paul 1175a94100faSBill Paul if (sc->rl_res == NULL) { 1176d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1177a94100faSBill Paul error = ENXIO; 1178a94100faSBill Paul goto fail; 1179a94100faSBill Paul } 1180a94100faSBill Paul 1181a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1182a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1183a94100faSBill Paul 11845774c5ffSPyun YongHyeon msic = 0; 11855774c5ffSPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 11865774c5ffSPyun YongHyeon msic = pci_msi_count(dev); 11875774c5ffSPyun YongHyeon if (bootverbose) 11885774c5ffSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 11895774c5ffSPyun YongHyeon } 11905774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES && msi_disable == 0) { 11915774c5ffSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 11925774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES) { 11935774c5ffSPyun YongHyeon device_printf(dev, "Using %d MSI messages\n", 11945774c5ffSPyun YongHyeon msic); 11955774c5ffSPyun YongHyeon sc->rl_msi = 1; 11965774c5ffSPyun YongHyeon } else 11975774c5ffSPyun YongHyeon pci_release_msi(dev); 11985774c5ffSPyun YongHyeon } 11995774c5ffSPyun YongHyeon } 1200a94100faSBill Paul 12015774c5ffSPyun YongHyeon /* Allocate interrupt */ 12025774c5ffSPyun YongHyeon if (sc->rl_msi == 0) { 12035774c5ffSPyun YongHyeon rid = 0; 12045774c5ffSPyun YongHyeon sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 12055774c5ffSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 12065774c5ffSPyun YongHyeon if (sc->rl_irq[0] == NULL) { 12075774c5ffSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1208a94100faSBill Paul error = ENXIO; 1209a94100faSBill Paul goto fail; 1210a94100faSBill Paul } 12115774c5ffSPyun YongHyeon } else { 12125774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 12135774c5ffSPyun YongHyeon sc->rl_irq[i] = bus_alloc_resource_any(dev, 12145774c5ffSPyun YongHyeon SYS_RES_IRQ, &rid, RF_ACTIVE); 12155774c5ffSPyun YongHyeon if (sc->rl_irq[i] == NULL) { 12165774c5ffSPyun YongHyeon device_printf(dev, 12175774c5ffSPyun YongHyeon "couldn't llocate IRQ resources for " 12185774c5ffSPyun YongHyeon "message %d\n", rid); 12195774c5ffSPyun YongHyeon error = ENXIO; 12205774c5ffSPyun YongHyeon goto fail; 12215774c5ffSPyun YongHyeon } 12225774c5ffSPyun YongHyeon } 12235774c5ffSPyun YongHyeon } 1224a94100faSBill Paul 1225a94100faSBill Paul /* Reset the adapter. */ 122697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 1227a94100faSBill Paul re_reset(sc); 122897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 1229abc8ff44SBill Paul 1230abc8ff44SBill Paul hw_rev = re_hwrevs; 1231abc8ff44SBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 1232abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1233abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1234abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 1235abc8ff44SBill Paul break; 1236abc8ff44SBill Paul } 1237abc8ff44SBill Paul hw_rev++; 1238abc8ff44SBill Paul } 1239d65abd66SPyun YongHyeon if (hw_rev->rl_desc == NULL) { 1240d65abd66SPyun YongHyeon device_printf(dev, "Unknown H/W revision: %08x\n", hwrev); 1241d65abd66SPyun YongHyeon error = ENXIO; 1242d65abd66SPyun YongHyeon goto fail; 1243d65abd66SPyun YongHyeon } 1244abc8ff44SBill Paul 1245141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9356_ADDR_LEN; 1246ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1247a94100faSBill Paul if (re_did != 0x8129) 1248141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9346_ADDR_LEN; 1249a94100faSBill Paul 1250a94100faSBill Paul /* 1251a94100faSBill Paul * Get station address from the EEPROM. 1252a94100faSBill Paul */ 1253ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1254be099007SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN / 2; i++) 1255be099007SPyun YongHyeon as[i] = le16toh(as[i]); 1256be099007SPyun YongHyeon bcopy(as, eaddr, sizeof(eaddr)); 1257ed510fb0SBill Paul 1258ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1259d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1260ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1261ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1262d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT; 1263d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT; 1264ed510fb0SBill Paul } else { 1265d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1266ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1267ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1268d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT; 1269d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT; 1270abc8ff44SBill Paul } 12719bac70b8SBill Paul 1272a94100faSBill Paul error = re_allocmem(dev, sc); 1273a94100faSBill Paul if (error) 1274a94100faSBill Paul goto fail; 1275a94100faSBill Paul 1276cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1277cd036ec1SBrooks Davis if (ifp == NULL) { 1278d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1279cd036ec1SBrooks Davis error = ENOSPC; 1280cd036ec1SBrooks Davis goto fail; 1281cd036ec1SBrooks Davis } 1282cd036ec1SBrooks Davis 1283a94100faSBill Paul /* Do MII setup */ 1284a94100faSBill Paul if (mii_phy_probe(dev, &sc->rl_miibus, 1285a94100faSBill Paul re_ifmedia_upd, re_ifmedia_sts)) { 1286d1754a9bSJohn Baldwin device_printf(dev, "MII without any phy!\n"); 1287a94100faSBill Paul error = ENXIO; 1288a94100faSBill Paul goto fail; 1289a94100faSBill Paul } 1290a94100faSBill Paul 1291c4aca09aSPyun YongHyeon /* Take PHY out of power down mode. */ 1292c4aca09aSPyun YongHyeon if (sc->rl_type == RL_8169) { 1293c4aca09aSPyun YongHyeon uint32_t rev; 1294c4aca09aSPyun YongHyeon 1295c4aca09aSPyun YongHyeon rev = CSR_READ_4(sc, RL_TXCFG); 1296c4aca09aSPyun YongHyeon /* HWVERID 0, 1 and 2 : bit26-30, bit23 */ 1297c4aca09aSPyun YongHyeon rev &= 0x7c800000; 1298c4aca09aSPyun YongHyeon if (rev != 0) { 1299c4aca09aSPyun YongHyeon /* RTL8169S single chip */ 1300c4aca09aSPyun YongHyeon switch (rev) { 1301c4aca09aSPyun YongHyeon case RL_HWREV_8169_8110SB: 1302c4aca09aSPyun YongHyeon case RL_HWREV_8169_8110SC: 1303c4aca09aSPyun YongHyeon case RL_HWREV_8168_SPIN2: 13041acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN3: 1305c4aca09aSPyun YongHyeon re_gmii_writereg(dev, 1, 0x1f, 0); 1306c4aca09aSPyun YongHyeon re_gmii_writereg(dev, 1, 0x0e, 0); 1307c4aca09aSPyun YongHyeon break; 1308c4aca09aSPyun YongHyeon default: 1309c4aca09aSPyun YongHyeon break; 1310c4aca09aSPyun YongHyeon } 1311c4aca09aSPyun YongHyeon } 1312c4aca09aSPyun YongHyeon } 1313c4aca09aSPyun YongHyeon 1314a94100faSBill Paul ifp->if_softc = sc; 13159bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1316a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1317a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1318a94100faSBill Paul ifp->if_start = re_start; 1319d65abd66SPyun YongHyeon ifp->if_hwassist = RE_CSUM_FEATURES | CSUM_TSO; 1320d65abd66SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 1321498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1322a94100faSBill Paul ifp->if_init = re_init; 132352732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 132452732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 132552732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1326a94100faSBill Paul 1327ed510fb0SBill Paul TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp); 1328ed510fb0SBill Paul TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1329ed510fb0SBill Paul 1330a94100faSBill Paul /* 1331a94100faSBill Paul * Call MI attach routine. 1332a94100faSBill Paul */ 1333a94100faSBill Paul ether_ifattach(ifp, eaddr); 1334a94100faSBill Paul 1335960fd5b3SPyun YongHyeon /* VLAN capability setup */ 1336960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING; 1337960fd5b3SPyun YongHyeon if (ifp->if_capabilities & IFCAP_HWCSUM) 1338960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 13397467bd53SPyun YongHyeon /* Enable WOL if PM is supported. */ 13407467bd53SPyun YongHyeon if (pci_find_extcap(sc->rl_dev, PCIY_PMG, ®) == 0) 13417467bd53SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL; 1342960fd5b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 1343960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING 1344960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_POLLING; 1345960fd5b3SPyun YongHyeon #endif 1346960fd5b3SPyun YongHyeon /* 1347960fd5b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 1348960fd5b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 1349960fd5b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 1350960fd5b3SPyun YongHyeon */ 1351960fd5b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 1352960fd5b3SPyun YongHyeon 1353ed510fb0SBill Paul #ifdef RE_DIAG 1354ed510fb0SBill Paul /* 1355ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1356ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1357ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1358ed510fb0SBill Paul */ 1359a94100faSBill Paul 1360ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1361ed510fb0SBill Paul error = re_diag(sc); 1362a94100faSBill Paul if (error) { 1363ed510fb0SBill Paul device_printf(dev, 1364ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1365a94100faSBill Paul ether_ifdetach(ifp); 1366a94100faSBill Paul goto fail; 1367a94100faSBill Paul } 1368ed510fb0SBill Paul } 1369ed510fb0SBill Paul #endif 1370a94100faSBill Paul 1371a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 13725774c5ffSPyun YongHyeon if (sc->rl_msi == 0) 13735774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 13745774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 13755774c5ffSPyun YongHyeon &sc->rl_intrhand[0]); 13765774c5ffSPyun YongHyeon else { 13775774c5ffSPyun YongHyeon for (i = 0; i < RL_MSI_MESSAGES; i++) { 13785774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[i], 13795774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 13805774c5ffSPyun YongHyeon &sc->rl_intrhand[i]); 13815774c5ffSPyun YongHyeon if (error != 0) 13825774c5ffSPyun YongHyeon break; 13835774c5ffSPyun YongHyeon } 13845774c5ffSPyun YongHyeon } 1385a94100faSBill Paul if (error) { 1386d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1387a94100faSBill Paul ether_ifdetach(ifp); 1388a94100faSBill Paul } 1389a94100faSBill Paul 1390a94100faSBill Paul fail: 1391ed510fb0SBill Paul 1392a94100faSBill Paul if (error) 1393a94100faSBill Paul re_detach(dev); 1394a94100faSBill Paul 1395a94100faSBill Paul return (error); 1396a94100faSBill Paul } 1397a94100faSBill Paul 1398a94100faSBill Paul /* 1399a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1400a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1401a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1402a94100faSBill Paul * to be careful about only freeing resources that have actually been 1403a94100faSBill Paul * allocated. 1404a94100faSBill Paul */ 1405a94100faSBill Paul static int 1406a94100faSBill Paul re_detach(dev) 1407a94100faSBill Paul device_t dev; 1408a94100faSBill Paul { 1409a94100faSBill Paul struct rl_softc *sc; 1410a94100faSBill Paul struct ifnet *ifp; 14115774c5ffSPyun YongHyeon int i, rid; 1412a94100faSBill Paul 1413a94100faSBill Paul sc = device_get_softc(dev); 1414fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1415aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 141697b9d4baSJohn-Mark Gurney 141740929967SGleb Smirnoff #ifdef DEVICE_POLLING 141840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 141940929967SGleb Smirnoff ether_poll_deregister(ifp); 142040929967SGleb Smirnoff #endif 142197b9d4baSJohn-Mark Gurney /* These should only be active if attach succeeded */ 1422525e6a87SRuslan Ermilov if (device_is_attached(dev)) { 142397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 142497b9d4baSJohn-Mark Gurney #if 0 142597b9d4baSJohn-Mark Gurney sc->suspended = 1; 142697b9d4baSJohn-Mark Gurney #endif 1427a94100faSBill Paul re_stop(sc); 1428525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1429d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 14303d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_inttask); 14313d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_txtask); 1432a94100faSBill Paul /* 1433a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1434a94100faSBill Paul * still had a BPF descriptor attached to this 143597b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1436a94100faSBill Paul * the BPF code to try and clear the promisc mode 1437a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1438a94100faSBill Paul * which will try to call re_init() again. This will 1439a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1440a94100faSBill Paul * which will panic the system when the kernel tries 1441a94100faSBill Paul * to invoke the re_tick() function that isn't there 1442a94100faSBill Paul * anymore. 1443a94100faSBill Paul */ 1444a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1445525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1446a94100faSBill Paul } 1447a94100faSBill Paul if (sc->rl_miibus) 1448a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1449a94100faSBill Paul bus_generic_detach(dev); 1450a94100faSBill Paul 145197b9d4baSJohn-Mark Gurney /* 145297b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 145397b9d4baSJohn-Mark Gurney * stopped here. 145497b9d4baSJohn-Mark Gurney */ 145597b9d4baSJohn-Mark Gurney 14565774c5ffSPyun YongHyeon for (i = 0; i < RL_MSI_MESSAGES; i++) { 14575774c5ffSPyun YongHyeon if (sc->rl_intrhand[i] != NULL) { 14585774c5ffSPyun YongHyeon bus_teardown_intr(dev, sc->rl_irq[i], 14595774c5ffSPyun YongHyeon sc->rl_intrhand[i]); 14605774c5ffSPyun YongHyeon sc->rl_intrhand[i] = NULL; 14615774c5ffSPyun YongHyeon } 14625774c5ffSPyun YongHyeon } 1463ad4f426eSWarner Losh if (ifp != NULL) 1464ad4f426eSWarner Losh if_free(ifp); 14655774c5ffSPyun YongHyeon if (sc->rl_msi == 0) { 14665774c5ffSPyun YongHyeon if (sc->rl_irq[0] != NULL) { 14675774c5ffSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 0, 14685774c5ffSPyun YongHyeon sc->rl_irq[0]); 14695774c5ffSPyun YongHyeon sc->rl_irq[0] = NULL; 14705774c5ffSPyun YongHyeon } 14715774c5ffSPyun YongHyeon } else { 14725774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 14735774c5ffSPyun YongHyeon if (sc->rl_irq[i] != NULL) { 14745774c5ffSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, rid, 14755774c5ffSPyun YongHyeon sc->rl_irq[i]); 14765774c5ffSPyun YongHyeon sc->rl_irq[i] = NULL; 14775774c5ffSPyun YongHyeon } 14785774c5ffSPyun YongHyeon } 14795774c5ffSPyun YongHyeon pci_release_msi(dev); 14805774c5ffSPyun YongHyeon } 1481a94100faSBill Paul if (sc->rl_res) 1482a94100faSBill Paul bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res); 1483a94100faSBill Paul 1484a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1485a94100faSBill Paul 1486a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1487a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1488a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1489a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1490a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1491a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1492a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1493a94100faSBill Paul } 1494a94100faSBill Paul 1495a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1496a94100faSBill Paul 1497a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1498a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1499a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1500a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1501a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1502a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1503a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1504a94100faSBill Paul } 1505a94100faSBill Paul 1506a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1507a94100faSBill Paul 1508d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_mtag) { 1509d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 1510d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag, 1511d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1512d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag); 1513d65abd66SPyun YongHyeon } 1514d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_mtag) { 1515d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) 1516d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1517d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1518d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_sparemap) 1519d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1520d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap); 1521d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag); 1522a94100faSBill Paul } 1523a94100faSBill Paul 1524a94100faSBill Paul /* Unload and free the stats buffer and map */ 1525a94100faSBill Paul 1526a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1527a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1528a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1529a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_stag, 1530a94100faSBill Paul sc->rl_ldata.rl_stats, 1531a94100faSBill Paul sc->rl_ldata.rl_smap); 1532a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1533a94100faSBill Paul } 1534a94100faSBill Paul 1535a94100faSBill Paul if (sc->rl_parent_tag) 1536a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1537a94100faSBill Paul 1538a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1539a94100faSBill Paul 1540a94100faSBill Paul return (0); 1541a94100faSBill Paul } 1542a94100faSBill Paul 1543d65abd66SPyun YongHyeon static __inline void 1544d65abd66SPyun YongHyeon re_discard_rxbuf(sc, idx) 1545a94100faSBill Paul struct rl_softc *sc; 1546a94100faSBill Paul int idx; 1547a94100faSBill Paul { 1548d65abd66SPyun YongHyeon struct rl_desc *desc; 1549d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1550d65abd66SPyun YongHyeon uint32_t cmdstat; 1551a94100faSBill Paul 1552d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1553d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1554d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1555d65abd66SPyun YongHyeon cmdstat = rxd->rx_size; 1556d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1557d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1558d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1559d65abd66SPyun YongHyeon } 1560d65abd66SPyun YongHyeon 1561d65abd66SPyun YongHyeon static int 1562d65abd66SPyun YongHyeon re_newbuf(sc, idx) 1563d65abd66SPyun YongHyeon struct rl_softc *sc; 1564d65abd66SPyun YongHyeon int idx; 1565d65abd66SPyun YongHyeon { 1566d65abd66SPyun YongHyeon struct mbuf *m; 1567d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1568d65abd66SPyun YongHyeon bus_dma_segment_t segs[1]; 1569d65abd66SPyun YongHyeon bus_dmamap_t map; 1570d65abd66SPyun YongHyeon struct rl_desc *desc; 1571d65abd66SPyun YongHyeon uint32_t cmdstat; 1572d65abd66SPyun YongHyeon int error, nsegs; 1573d65abd66SPyun YongHyeon 1574d65abd66SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1575d65abd66SPyun YongHyeon if (m == NULL) 1576a94100faSBill Paul return (ENOBUFS); 1577a94100faSBill Paul 1578a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 157922a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 158022a11c96SJohn-Mark Gurney /* 158122a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 158222a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 158322a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 158422a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 158522a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 158622a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 158722a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 158822a11c96SJohn-Mark Gurney * discarding the old buffer. 158922a11c96SJohn-Mark Gurney */ 159022a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 159122a11c96SJohn-Mark Gurney #endif 1592d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag, 1593d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 1594d65abd66SPyun YongHyeon if (error != 0) { 1595d65abd66SPyun YongHyeon m_freem(m); 1596d65abd66SPyun YongHyeon return (ENOBUFS); 1597d65abd66SPyun YongHyeon } 1598d65abd66SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 1599a94100faSBill Paul 1600d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1601d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 1602d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1603d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1604d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap); 1605a94100faSBill Paul } 1606a94100faSBill Paul 1607d65abd66SPyun YongHyeon rxd->rx_m = m; 1608d65abd66SPyun YongHyeon map = rxd->rx_dmamap; 1609d65abd66SPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap; 1610d65abd66SPyun YongHyeon rxd->rx_size = segs[0].ds_len; 1611d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap = map; 1612d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1613a94100faSBill Paul BUS_DMASYNC_PREREAD); 1614a94100faSBill Paul 1615d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1616d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1617d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 1618d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 1619d65abd66SPyun YongHyeon cmdstat = segs[0].ds_len; 1620d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1621d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1622d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1623d65abd66SPyun YongHyeon 1624a94100faSBill Paul return (0); 1625a94100faSBill Paul } 1626a94100faSBill Paul 162722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 162822a11c96SJohn-Mark Gurney static __inline void 162922a11c96SJohn-Mark Gurney re_fixup_rx(m) 163022a11c96SJohn-Mark Gurney struct mbuf *m; 163122a11c96SJohn-Mark Gurney { 163222a11c96SJohn-Mark Gurney int i; 163322a11c96SJohn-Mark Gurney uint16_t *src, *dst; 163422a11c96SJohn-Mark Gurney 163522a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 163622a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 163722a11c96SJohn-Mark Gurney 163822a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 163922a11c96SJohn-Mark Gurney *dst++ = *src++; 164022a11c96SJohn-Mark Gurney 164122a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 164222a11c96SJohn-Mark Gurney 164322a11c96SJohn-Mark Gurney return; 164422a11c96SJohn-Mark Gurney } 164522a11c96SJohn-Mark Gurney #endif 164622a11c96SJohn-Mark Gurney 1647a94100faSBill Paul static int 1648a94100faSBill Paul re_tx_list_init(sc) 1649a94100faSBill Paul struct rl_softc *sc; 1650a94100faSBill Paul { 1651d65abd66SPyun YongHyeon struct rl_desc *desc; 1652d65abd66SPyun YongHyeon int i; 165397b9d4baSJohn-Mark Gurney 165497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 165597b9d4baSJohn-Mark Gurney 1656d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_tx_list, 1657d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc)); 1658d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 1659d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_m = NULL; 1660d65abd66SPyun YongHyeon /* Set EOR. */ 1661d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1]; 1662d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR); 1663a94100faSBill Paul 1664a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1665d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_map, 1666d65abd66SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1667d65abd66SPyun YongHyeon 1668a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 1669a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 1670d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt; 1671a94100faSBill Paul 1672a94100faSBill Paul return (0); 1673a94100faSBill Paul } 1674a94100faSBill Paul 1675a94100faSBill Paul static int 1676a94100faSBill Paul re_rx_list_init(sc) 1677a94100faSBill Paul struct rl_softc *sc; 1678a94100faSBill Paul { 1679d65abd66SPyun YongHyeon int error, i; 1680a94100faSBill Paul 1681d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 1682d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 1683d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1684d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_m = NULL; 1685d65abd66SPyun YongHyeon if ((error = re_newbuf(sc, i)) != 0) 1686d65abd66SPyun YongHyeon return (error); 1687a94100faSBill Paul } 1688a94100faSBill Paul 1689a94100faSBill Paul /* Flush the RX descriptors */ 1690a94100faSBill Paul 1691a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1692a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1693a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1694a94100faSBill Paul 1695a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 1696a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1697a94100faSBill Paul 1698a94100faSBill Paul return (0); 1699a94100faSBill Paul } 1700a94100faSBill Paul 1701a94100faSBill Paul /* 1702a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 1703a94100faSBill Paul * the reception of jumbo frames that have been fragmented 1704a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 1705a94100faSBill Paul */ 1706ed510fb0SBill Paul static int 1707a94100faSBill Paul re_rxeof(sc) 1708a94100faSBill Paul struct rl_softc *sc; 1709a94100faSBill Paul { 1710a94100faSBill Paul struct mbuf *m; 1711a94100faSBill Paul struct ifnet *ifp; 1712a94100faSBill Paul int i, total_len; 1713a94100faSBill Paul struct rl_desc *cur_rx; 1714a94100faSBill Paul u_int32_t rxstat, rxvlan; 1715ed510fb0SBill Paul int maxpkt = 16; 1716a94100faSBill Paul 17175120abbfSSam Leffler RL_LOCK_ASSERT(sc); 17185120abbfSSam Leffler 1719fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1720a94100faSBill Paul 1721a94100faSBill Paul /* Invalidate the descriptor memory */ 1722a94100faSBill Paul 1723a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1724a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1725d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1726a94100faSBill Paul 1727d65abd66SPyun YongHyeon for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0; 1728d65abd66SPyun YongHyeon i = RL_RX_DESC_NXT(sc, i)) { 1729a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 1730a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 1731d65abd66SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_OWN) != 0) 1732d65abd66SPyun YongHyeon break; 1733d65abd66SPyun YongHyeon total_len = rxstat & sc->rl_rxlenmask; 1734a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 1735d65abd66SPyun YongHyeon m = sc->rl_ldata.rl_rx_desc[i].rx_m; 1736a94100faSBill Paul 1737a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_EOF)) { 1738d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 1739d65abd66SPyun YongHyeon /* 1740d65abd66SPyun YongHyeon * If this is part of a multi-fragment packet, 1741d65abd66SPyun YongHyeon * discard all the pieces. 1742d65abd66SPyun YongHyeon */ 1743d65abd66SPyun YongHyeon if (sc->rl_head != NULL) { 1744d65abd66SPyun YongHyeon m_freem(sc->rl_head); 1745d65abd66SPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 1746d65abd66SPyun YongHyeon } 1747d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1748d65abd66SPyun YongHyeon continue; 1749d65abd66SPyun YongHyeon } 175022a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1751a94100faSBill Paul if (sc->rl_head == NULL) 1752a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 1753a94100faSBill Paul else { 1754a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1755a94100faSBill Paul sc->rl_tail->m_next = m; 1756a94100faSBill Paul sc->rl_tail = m; 1757a94100faSBill Paul } 1758a94100faSBill Paul continue; 1759a94100faSBill Paul } 1760a94100faSBill Paul 1761a94100faSBill Paul /* 1762a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 1763a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 1764a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 1765a94100faSBill Paul * Unfortunately, all 32 bits in the status word 1766a94100faSBill Paul * were already used, so to make room for the extra 1767a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 1768a94100faSBill Paul * error' bit and shifted the other status bits 1769a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 1770a94100faSBill Paul * still in the same places. We have already extracted 1771a94100faSBill Paul * the frame length and checked the OWN bit, so rather 1772a94100faSBill Paul * than using an alternate bit mapping, we shift the 1773a94100faSBill Paul * status bits one space to the right so we can evaluate 1774a94100faSBill Paul * them using the 8169 status as though it was in the 1775a94100faSBill Paul * same format as that of the 8139C+. 1776a94100faSBill Paul */ 1777a94100faSBill Paul if (sc->rl_type == RL_8169) 1778a94100faSBill Paul rxstat >>= 1; 1779a94100faSBill Paul 178022a11c96SJohn-Mark Gurney /* 178122a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 178222a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 178322a11c96SJohn-Mark Gurney */ 178422a11c96SJohn-Mark Gurney if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 && 178522a11c96SJohn-Mark Gurney (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) { 1786a94100faSBill Paul ifp->if_ierrors++; 1787a94100faSBill Paul /* 1788a94100faSBill Paul * If this is part of a multi-fragment packet, 1789a94100faSBill Paul * discard all the pieces. 1790a94100faSBill Paul */ 1791a94100faSBill Paul if (sc->rl_head != NULL) { 1792a94100faSBill Paul m_freem(sc->rl_head); 1793a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1794a94100faSBill Paul } 1795d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1796a94100faSBill Paul continue; 1797a94100faSBill Paul } 1798a94100faSBill Paul 1799a94100faSBill Paul /* 1800a94100faSBill Paul * If allocating a replacement mbuf fails, 1801a94100faSBill Paul * reload the current one. 1802a94100faSBill Paul */ 1803a94100faSBill Paul 1804d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 1805d65abd66SPyun YongHyeon ifp->if_iqdrops++; 1806a94100faSBill Paul if (sc->rl_head != NULL) { 1807a94100faSBill Paul m_freem(sc->rl_head); 1808a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1809a94100faSBill Paul } 1810d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1811a94100faSBill Paul continue; 1812a94100faSBill Paul } 1813a94100faSBill Paul 1814a94100faSBill Paul if (sc->rl_head != NULL) { 181522a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 181622a11c96SJohn-Mark Gurney if (m->m_len == 0) 181722a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1818a94100faSBill Paul /* 1819a94100faSBill Paul * Special case: if there's 4 bytes or less 1820a94100faSBill Paul * in this buffer, the mbuf can be discarded: 1821a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 1822a94100faSBill Paul * care about anyway. 1823a94100faSBill Paul */ 1824a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1825a94100faSBill Paul sc->rl_tail->m_len -= 1826a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 1827a94100faSBill Paul m_freem(m); 1828a94100faSBill Paul } else { 1829a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 1830a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1831a94100faSBill Paul sc->rl_tail->m_next = m; 1832a94100faSBill Paul } 1833a94100faSBill Paul m = sc->rl_head; 1834a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1835a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1836a94100faSBill Paul } else 1837a94100faSBill Paul m->m_pkthdr.len = m->m_len = 1838a94100faSBill Paul (total_len - ETHER_CRC_LEN); 1839a94100faSBill Paul 184022a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 184122a11c96SJohn-Mark Gurney re_fixup_rx(m); 184222a11c96SJohn-Mark Gurney #endif 1843a94100faSBill Paul ifp->if_ipackets++; 1844a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 1845a94100faSBill Paul 1846a94100faSBill Paul /* Do RX checksumming if enabled */ 1847a94100faSBill Paul 1848a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1849a94100faSBill Paul 1850a94100faSBill Paul /* Check IP header checksum */ 1851a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 1852a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1853a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 1854a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1855a94100faSBill Paul 1856a94100faSBill Paul /* Check TCP/UDP checksum */ 1857a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 1858a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 1859a94100faSBill Paul (RL_UDPPKT(rxstat) && 1860a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 1861a94100faSBill Paul m->m_pkthdr.csum_flags |= 1862a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1863a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 1864a94100faSBill Paul } 1865a94100faSBill Paul } 1866ed510fb0SBill Paul maxpkt--; 1867d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 186878ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 186978ba57b9SAndre Oppermann ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)); 187078ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 1871d147662cSGleb Smirnoff } 18725120abbfSSam Leffler RL_UNLOCK(sc); 1873a94100faSBill Paul (*ifp->if_input)(ifp, m); 18745120abbfSSam Leffler RL_LOCK(sc); 1875a94100faSBill Paul } 1876a94100faSBill Paul 1877a94100faSBill Paul /* Flush the RX DMA ring */ 1878a94100faSBill Paul 1879a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1880a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1881a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1882a94100faSBill Paul 1883a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 1884ed510fb0SBill Paul 1885ed510fb0SBill Paul if (maxpkt) 1886ed510fb0SBill Paul return(EAGAIN); 1887ed510fb0SBill Paul 1888ed510fb0SBill Paul return(0); 1889a94100faSBill Paul } 1890a94100faSBill Paul 1891a94100faSBill Paul static void 1892a94100faSBill Paul re_txeof(sc) 1893a94100faSBill Paul struct rl_softc *sc; 1894a94100faSBill Paul { 1895a94100faSBill Paul struct ifnet *ifp; 1896d65abd66SPyun YongHyeon struct rl_txdesc *txd; 1897a94100faSBill Paul u_int32_t txstat; 1898d65abd66SPyun YongHyeon int cons; 1899d65abd66SPyun YongHyeon 1900d65abd66SPyun YongHyeon cons = sc->rl_ldata.rl_tx_considx; 1901d65abd66SPyun YongHyeon if (cons == sc->rl_ldata.rl_tx_prodidx) 1902d65abd66SPyun YongHyeon return; 1903a94100faSBill Paul 1904fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1905a94100faSBill Paul /* Invalidate the TX descriptor list */ 1906a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1907a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 1908d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1909a94100faSBill Paul 1910d65abd66SPyun YongHyeon for (; cons != sc->rl_ldata.rl_tx_prodidx; 1911d65abd66SPyun YongHyeon cons = RL_TX_DESC_NXT(sc, cons)) { 1912d65abd66SPyun YongHyeon txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat); 1913d65abd66SPyun YongHyeon if (txstat & RL_TDESC_STAT_OWN) 1914a94100faSBill Paul break; 1915a94100faSBill Paul /* 1916a94100faSBill Paul * We only stash mbufs in the last descriptor 1917a94100faSBill Paul * in a fragment chain, which also happens to 1918a94100faSBill Paul * be the only place where the TX status bits 1919a94100faSBill Paul * are valid. 1920a94100faSBill Paul */ 1921a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 1922d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[cons]; 1923d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 1924d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 1925d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 1926d65abd66SPyun YongHyeon txd->tx_dmamap); 1927d65abd66SPyun YongHyeon KASSERT(txd->tx_m != NULL, 1928d65abd66SPyun YongHyeon ("%s: freeing NULL mbufs!", __func__)); 1929d65abd66SPyun YongHyeon m_freem(txd->tx_m); 1930d65abd66SPyun YongHyeon txd->tx_m = NULL; 1931a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 1932a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 1933a94100faSBill Paul ifp->if_collisions++; 1934a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 1935a94100faSBill Paul ifp->if_oerrors++; 1936a94100faSBill Paul else 1937a94100faSBill Paul ifp->if_opackets++; 1938a94100faSBill Paul } 1939a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 1940d65abd66SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1941a94100faSBill Paul } 1942d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_considx = cons; 1943a94100faSBill Paul 1944a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 1945a94100faSBill Paul 1946d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) { 19470fc4974fSBill Paul /* 1948b4b95879SMarius Strobl * Some chips will ignore a second TX request issued 1949b4b95879SMarius Strobl * while an existing transmission is in progress. If 1950b4b95879SMarius Strobl * the transmitter goes idle but there are still 1951b4b95879SMarius Strobl * packets waiting to be sent, we need to restart the 1952b4b95879SMarius Strobl * channel here to flush them out. This only seems to 1953b4b95879SMarius Strobl * be required with the PCIe devices. 19540fc4974fSBill Paul */ 19550fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 19560fc4974fSBill Paul 1957ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1958a94100faSBill Paul /* 1959b4b95879SMarius Strobl * If not all descriptors have been reaped yet, reload 1960b4b95879SMarius Strobl * the timer so that we will eventually get another 1961a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 1962a94100faSBill Paul * This is done in case the transmitter has gone idle. 1963a94100faSBill Paul */ 1964a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 1965ed510fb0SBill Paul #endif 1966b4b95879SMarius Strobl } else 1967b4b95879SMarius Strobl sc->rl_watchdog_timer = 0; 1968a94100faSBill Paul } 1969a94100faSBill Paul 1970a94100faSBill Paul static void 1971a94100faSBill Paul re_tick(xsc) 1972a94100faSBill Paul void *xsc; 1973a94100faSBill Paul { 1974a94100faSBill Paul struct rl_softc *sc; 1975d1754a9bSJohn Baldwin struct mii_data *mii; 1976ed510fb0SBill Paul struct ifnet *ifp; 1977a94100faSBill Paul 1978a94100faSBill Paul sc = xsc; 1979ed510fb0SBill Paul ifp = sc->rl_ifp; 198097b9d4baSJohn-Mark Gurney 198197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 198297b9d4baSJohn-Mark Gurney 19831d545c7aSMarius Strobl re_watchdog(sc); 1984a94100faSBill Paul 19851d545c7aSMarius Strobl mii = device_get_softc(sc->rl_miibus); 1986a94100faSBill Paul mii_tick(mii); 1987ed510fb0SBill Paul if (sc->rl_link) { 1988ed510fb0SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 1989ed510fb0SBill Paul sc->rl_link = 0; 1990ed510fb0SBill Paul } else { 1991ed510fb0SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1992ed510fb0SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1993ed510fb0SBill Paul sc->rl_link = 1; 1994ed510fb0SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1995ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, 1996ed510fb0SBill Paul &sc->rl_txtask); 1997ed510fb0SBill Paul } 1998ed510fb0SBill Paul } 1999a94100faSBill Paul 2000d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2001a94100faSBill Paul } 2002a94100faSBill Paul 2003a94100faSBill Paul #ifdef DEVICE_POLLING 2004a94100faSBill Paul static void 2005a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2006a94100faSBill Paul { 2007a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2008a94100faSBill Paul 2009a94100faSBill Paul RL_LOCK(sc); 201040929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 201197b9d4baSJohn-Mark Gurney re_poll_locked(ifp, cmd, count); 201297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 201397b9d4baSJohn-Mark Gurney } 201497b9d4baSJohn-Mark Gurney 201597b9d4baSJohn-Mark Gurney static void 201697b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 201797b9d4baSJohn-Mark Gurney { 201897b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 201997b9d4baSJohn-Mark Gurney 202097b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 202197b9d4baSJohn-Mark Gurney 2022a94100faSBill Paul sc->rxcycles = count; 2023a94100faSBill Paul re_rxeof(sc); 2024a94100faSBill Paul re_txeof(sc); 2025a94100faSBill Paul 202637652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2027ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 2028a94100faSBill Paul 2029a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2030a94100faSBill Paul u_int16_t status; 2031a94100faSBill Paul 2032a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2033a94100faSBill Paul if (status == 0xffff) 203497b9d4baSJohn-Mark Gurney return; 2035a94100faSBill Paul if (status) 2036a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2037a94100faSBill Paul 2038a94100faSBill Paul /* 2039a94100faSBill Paul * XXX check behaviour on receiver stalls. 2040a94100faSBill Paul */ 2041a94100faSBill Paul 2042a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 2043a94100faSBill Paul re_reset(sc); 204497b9d4baSJohn-Mark Gurney re_init_locked(sc); 2045a94100faSBill Paul } 2046a94100faSBill Paul } 2047a94100faSBill Paul } 2048a94100faSBill Paul #endif /* DEVICE_POLLING */ 2049a94100faSBill Paul 2050ef544f63SPaolo Pisati static int 2051a94100faSBill Paul re_intr(arg) 2052a94100faSBill Paul void *arg; 2053a94100faSBill Paul { 2054a94100faSBill Paul struct rl_softc *sc; 2055ed510fb0SBill Paul uint16_t status; 2056a94100faSBill Paul 2057a94100faSBill Paul sc = arg; 2058ed510fb0SBill Paul 2059ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 2060498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 2061ef544f63SPaolo Pisati return (FILTER_STRAY); 2062ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2063ed510fb0SBill Paul 2064ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2065ed510fb0SBill Paul 2066ef544f63SPaolo Pisati return (FILTER_HANDLED); 2067ed510fb0SBill Paul } 2068ed510fb0SBill Paul 2069ed510fb0SBill Paul static void 2070ed510fb0SBill Paul re_int_task(arg, npending) 2071ed510fb0SBill Paul void *arg; 2072ed510fb0SBill Paul int npending; 2073ed510fb0SBill Paul { 2074ed510fb0SBill Paul struct rl_softc *sc; 2075ed510fb0SBill Paul struct ifnet *ifp; 2076ed510fb0SBill Paul u_int16_t status; 2077ed510fb0SBill Paul int rval = 0; 2078ed510fb0SBill Paul 2079ed510fb0SBill Paul sc = arg; 2080ed510fb0SBill Paul ifp = sc->rl_ifp; 2081a94100faSBill Paul 2082a94100faSBill Paul RL_LOCK(sc); 208397b9d4baSJohn-Mark Gurney 2084a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2085a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2086a94100faSBill Paul 2087d65abd66SPyun YongHyeon if (sc->suspended || 2088d65abd66SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2089ed510fb0SBill Paul RL_UNLOCK(sc); 2090ed510fb0SBill Paul return; 2091ed510fb0SBill Paul } 2092a94100faSBill Paul 2093ed510fb0SBill Paul #ifdef DEVICE_POLLING 2094ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 2095ed510fb0SBill Paul RL_UNLOCK(sc); 2096ed510fb0SBill Paul return; 2097ed510fb0SBill Paul } 2098ed510fb0SBill Paul #endif 2099a94100faSBill Paul 2100ed510fb0SBill Paul if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 2101ed510fb0SBill Paul rval = re_rxeof(sc); 2102ed510fb0SBill Paul 2103ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2104ed510fb0SBill Paul if (status & (RL_ISR_TIMEOUT_EXPIRED| 2105ed510fb0SBill Paul #else 2106ed510fb0SBill Paul if (status & (RL_ISR_TX_OK| 2107ed510fb0SBill Paul #endif 2108ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 2109a94100faSBill Paul re_txeof(sc); 2110a94100faSBill Paul 2111a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 2112a94100faSBill Paul re_reset(sc); 211397b9d4baSJohn-Mark Gurney re_init_locked(sc); 2114a94100faSBill Paul } 2115a94100faSBill Paul 2116a94100faSBill Paul if (status & RL_ISR_LINKCHG) { 2117d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 2118d1754a9bSJohn Baldwin re_tick(sc); 2119a94100faSBill Paul } 2120a94100faSBill Paul 212152732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2122ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 2123a94100faSBill Paul 2124a94100faSBill Paul RL_UNLOCK(sc); 2125ed510fb0SBill Paul 2126ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 2127ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2128ed510fb0SBill Paul return; 2129ed510fb0SBill Paul } 2130ed510fb0SBill Paul 2131ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2132ed510fb0SBill Paul 2133ed510fb0SBill Paul return; 2134a94100faSBill Paul } 2135a94100faSBill Paul 2136d65abd66SPyun YongHyeon static int 2137d65abd66SPyun YongHyeon re_encap(sc, m_head) 2138d65abd66SPyun YongHyeon struct rl_softc *sc; 2139d65abd66SPyun YongHyeon struct mbuf **m_head; 2140d65abd66SPyun YongHyeon { 2141d65abd66SPyun YongHyeon struct rl_txdesc *txd, *txd_last; 2142d65abd66SPyun YongHyeon bus_dma_segment_t segs[RL_NTXSEGS]; 2143d65abd66SPyun YongHyeon bus_dmamap_t map; 2144d65abd66SPyun YongHyeon struct mbuf *m_new; 2145d65abd66SPyun YongHyeon struct rl_desc *desc; 2146d65abd66SPyun YongHyeon int nsegs, prod; 2147d65abd66SPyun YongHyeon int i, error, ei, si; 2148d65abd66SPyun YongHyeon int padlen; 2149d65abd66SPyun YongHyeon uint32_t cmdstat, csum_flags; 2150a94100faSBill Paul 2151d65abd66SPyun YongHyeon RL_LOCK_ASSERT(sc); 2152738489d1SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 21530fc4974fSBill Paul 21540fc4974fSBill Paul /* 21550fc4974fSBill Paul * With some of the RealTek chips, using the checksum offload 21560fc4974fSBill Paul * support in conjunction with the autopadding feature results 21570fc4974fSBill Paul * in the transmission of corrupt frames. For example, if we 21580fc4974fSBill Paul * need to send a really small IP fragment that's less than 60 21590fc4974fSBill Paul * bytes in size, and IP header checksumming is enabled, the 21600fc4974fSBill Paul * resulting ethernet frame that appears on the wire will 21610fc4974fSBill Paul * have garbled payload. To work around this, if TX checksum 21620fc4974fSBill Paul * offload is enabled, we always manually pad short frames out 2163d65abd66SPyun YongHyeon * to the minimum ethernet frame size. 2164e2bcb489SBill Paul * 2165e2bcb489SBill Paul * Note: this appears unnecessary for TCP, and doing it for TCP 2166e2bcb489SBill Paul * with PCIe adapters seems to result in bad checksums. 21670fc4974fSBill Paul */ 2168d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & (CSUM_IP | CSUM_UDP) && 2169d65abd66SPyun YongHyeon ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) == 0 && 2170d65abd66SPyun YongHyeon (*m_head)->m_pkthdr.len < RL_MIN_FRAMELEN) { 2171d65abd66SPyun YongHyeon padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len; 2172d65abd66SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 2173d65abd66SPyun YongHyeon /* Get a writable copy. */ 2174d65abd66SPyun YongHyeon m_new = m_dup(*m_head, M_DONTWAIT); 2175d65abd66SPyun YongHyeon m_freem(*m_head); 2176d65abd66SPyun YongHyeon if (m_new == NULL) { 2177d65abd66SPyun YongHyeon *m_head = NULL; 2178a94100faSBill Paul return (ENOBUFS); 2179a94100faSBill Paul } 2180d65abd66SPyun YongHyeon *m_head = m_new; 2181d65abd66SPyun YongHyeon } 2182d65abd66SPyun YongHyeon if ((*m_head)->m_next != NULL || 2183d65abd66SPyun YongHyeon M_TRAILINGSPACE(*m_head) < padlen) { 218480a2a305SJohn-Mark Gurney m_new = m_defrag(*m_head, M_DONTWAIT); 2185b4b95879SMarius Strobl if (m_new == NULL) { 2186b4b95879SMarius Strobl m_freem(*m_head); 2187b4b95879SMarius Strobl *m_head = NULL; 218880a2a305SJohn-Mark Gurney return (ENOBUFS); 2189b4b95879SMarius Strobl } 2190d65abd66SPyun YongHyeon } else 2191d65abd66SPyun YongHyeon m_new = *m_head; 2192a94100faSBill Paul 21930fc4974fSBill Paul /* 21940fc4974fSBill Paul * Manually pad short frames, and zero the pad space 21950fc4974fSBill Paul * to avoid leaking data. 21960fc4974fSBill Paul */ 2197d65abd66SPyun YongHyeon bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen); 2198d65abd66SPyun YongHyeon m_new->m_pkthdr.len += padlen; 21990fc4974fSBill Paul m_new->m_len = m_new->m_pkthdr.len; 2200d65abd66SPyun YongHyeon *m_head = m_new; 22010fc4974fSBill Paul } 22020fc4974fSBill Paul 2203d65abd66SPyun YongHyeon prod = sc->rl_ldata.rl_tx_prodidx; 2204d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[prod]; 2205d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2206d65abd66SPyun YongHyeon *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2207d65abd66SPyun YongHyeon if (error == EFBIG) { 2208304a4c6fSJohn Baldwin m_new = m_collapse(*m_head, M_DONTWAIT, RL_NTXSEGS); 2209d65abd66SPyun YongHyeon if (m_new == NULL) { 2210d65abd66SPyun YongHyeon m_freem(*m_head); 2211b4b95879SMarius Strobl *m_head = NULL; 2212d65abd66SPyun YongHyeon return (ENOBUFS); 2213a94100faSBill Paul } 2214d65abd66SPyun YongHyeon *m_head = m_new; 2215d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, 2216d65abd66SPyun YongHyeon txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2217d65abd66SPyun YongHyeon if (error != 0) { 2218d65abd66SPyun YongHyeon m_freem(*m_head); 2219d65abd66SPyun YongHyeon *m_head = NULL; 2220d65abd66SPyun YongHyeon return (error); 2221a94100faSBill Paul } 2222d65abd66SPyun YongHyeon } else if (error != 0) 2223d65abd66SPyun YongHyeon return (error); 2224d65abd66SPyun YongHyeon if (nsegs == 0) { 2225d65abd66SPyun YongHyeon m_freem(*m_head); 2226d65abd66SPyun YongHyeon *m_head = NULL; 2227d65abd66SPyun YongHyeon return (EIO); 2228d65abd66SPyun YongHyeon } 2229d65abd66SPyun YongHyeon 2230d65abd66SPyun YongHyeon /* Check for number of available descriptors. */ 2231d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free - nsegs <= 1) { 2232d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap); 2233d65abd66SPyun YongHyeon return (ENOBUFS); 2234d65abd66SPyun YongHyeon } 2235d65abd66SPyun YongHyeon 2236d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2237d65abd66SPyun YongHyeon BUS_DMASYNC_PREWRITE); 2238a94100faSBill Paul 2239a94100faSBill Paul /* 2240d65abd66SPyun YongHyeon * Set up checksum offload. Note: checksum offload bits must 2241d65abd66SPyun YongHyeon * appear in all descriptors of a multi-descriptor transmit 2242d65abd66SPyun YongHyeon * attempt. This is according to testing done with an 8169 2243d65abd66SPyun YongHyeon * chip. This is a requirement. 2244a94100faSBill Paul */ 2245d65abd66SPyun YongHyeon csum_flags = 0; 2246d65abd66SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) 2247d65abd66SPyun YongHyeon csum_flags = RL_TDESC_CMD_LGSEND | 2248d65abd66SPyun YongHyeon ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2249d65abd66SPyun YongHyeon RL_TDESC_CMD_MSSVAL_SHIFT); 2250d65abd66SPyun YongHyeon else { 2251d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 2252d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_IPCSUM; 2253d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 2254d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_TCPCSUM; 2255d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 2256d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_UDPCSUM; 2257d65abd66SPyun YongHyeon } 2258a94100faSBill Paul 2259d65abd66SPyun YongHyeon si = prod; 2260d65abd66SPyun YongHyeon for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) { 2261d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[prod]; 2262d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 2263d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 2264d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 2265d65abd66SPyun YongHyeon cmdstat = segs[i].ds_len; 2266d65abd66SPyun YongHyeon if (i != 0) 2267d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_OWN; 2268d65abd66SPyun YongHyeon if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1) 2269d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_EOR; 2270d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | csum_flags); 2271d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free--; 2272d65abd66SPyun YongHyeon } 2273d65abd66SPyun YongHyeon /* Update producer index. */ 2274d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_prodidx = prod; 2275a94100faSBill Paul 2276d65abd66SPyun YongHyeon /* Set EOF on the last descriptor. */ 2277d65abd66SPyun YongHyeon ei = RL_TX_DESC_PRV(sc, prod); 2278d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[ei]; 2279d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 2280d65abd66SPyun YongHyeon 2281d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[si]; 2282a94100faSBill Paul /* 2283a94100faSBill Paul * Set up hardware VLAN tagging. Note: vlan tag info must 2284a94100faSBill Paul * appear in the first descriptor of a multi-descriptor 2285a94100faSBill Paul * transmission attempt. 2286a94100faSBill Paul */ 228778ba57b9SAndre Oppermann if ((*m_head)->m_flags & M_VLANTAG) 2288d65abd66SPyun YongHyeon desc->rl_vlanctl = 228978ba57b9SAndre Oppermann htole32(htons((*m_head)->m_pkthdr.ether_vtag) | 229078ba57b9SAndre Oppermann RL_TDESC_VLANCTL_TAG); 2291d65abd66SPyun YongHyeon /* Set SOF and transfer ownership of packet to the chip. */ 2292d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF); 2293a94100faSBill Paul 2294d65abd66SPyun YongHyeon /* 2295d65abd66SPyun YongHyeon * Insure that the map for this transmission 2296d65abd66SPyun YongHyeon * is placed at the array index of the last descriptor 2297d65abd66SPyun YongHyeon * in this chain. (Swap last and first dmamaps.) 2298d65abd66SPyun YongHyeon */ 2299d65abd66SPyun YongHyeon txd_last = &sc->rl_ldata.rl_tx_desc[ei]; 2300d65abd66SPyun YongHyeon map = txd->tx_dmamap; 2301d65abd66SPyun YongHyeon txd->tx_dmamap = txd_last->tx_dmamap; 2302d65abd66SPyun YongHyeon txd_last->tx_dmamap = map; 2303d65abd66SPyun YongHyeon txd_last->tx_m = *m_head; 2304a94100faSBill Paul 2305a94100faSBill Paul return (0); 2306a94100faSBill Paul } 2307a94100faSBill Paul 230897b9d4baSJohn-Mark Gurney static void 2309ed510fb0SBill Paul re_tx_task(arg, npending) 2310ed510fb0SBill Paul void *arg; 2311ed510fb0SBill Paul int npending; 231297b9d4baSJohn-Mark Gurney { 2313ed510fb0SBill Paul struct ifnet *ifp; 231497b9d4baSJohn-Mark Gurney 2315ed510fb0SBill Paul ifp = arg; 2316ed510fb0SBill Paul re_start(ifp); 2317ed510fb0SBill Paul 2318ed510fb0SBill Paul return; 231997b9d4baSJohn-Mark Gurney } 232097b9d4baSJohn-Mark Gurney 2321a94100faSBill Paul /* 2322a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2323a94100faSBill Paul */ 2324a94100faSBill Paul static void 2325ed510fb0SBill Paul re_start(ifp) 2326a94100faSBill Paul struct ifnet *ifp; 2327a94100faSBill Paul { 2328a94100faSBill Paul struct rl_softc *sc; 2329d65abd66SPyun YongHyeon struct mbuf *m_head; 2330d65abd66SPyun YongHyeon int queued; 2331a94100faSBill Paul 2332a94100faSBill Paul sc = ifp->if_softc; 233397b9d4baSJohn-Mark Gurney 2334ed510fb0SBill Paul RL_LOCK(sc); 2335ed510fb0SBill Paul 2336d65abd66SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2337d65abd66SPyun YongHyeon IFF_DRV_RUNNING || sc->rl_link == 0) { 2338ed510fb0SBill Paul RL_UNLOCK(sc); 2339ed510fb0SBill Paul return; 2340ed510fb0SBill Paul } 2341a94100faSBill Paul 2342d65abd66SPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 2343d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free > 1;) { 234452732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2345a94100faSBill Paul if (m_head == NULL) 2346a94100faSBill Paul break; 2347a94100faSBill Paul 2348d65abd66SPyun YongHyeon if (re_encap(sc, &m_head) != 0) { 2349b4b95879SMarius Strobl if (m_head == NULL) 2350b4b95879SMarius Strobl break; 235152732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 235213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2353a94100faSBill Paul break; 2354a94100faSBill Paul } 2355a94100faSBill Paul 2356a94100faSBill Paul /* 2357a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2358a94100faSBill Paul * to him. 2359a94100faSBill Paul */ 236059a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 236152732175SMax Laier 236252732175SMax Laier queued++; 2363a94100faSBill Paul } 2364a94100faSBill Paul 2365ed510fb0SBill Paul if (queued == 0) { 2366ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2367d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) 2368ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2369ed510fb0SBill Paul #endif 2370ed510fb0SBill Paul RL_UNLOCK(sc); 237152732175SMax Laier return; 2372ed510fb0SBill Paul } 237352732175SMax Laier 2374a94100faSBill Paul /* Flush the TX descriptors */ 2375a94100faSBill Paul 2376a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2377a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2378a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2379a94100faSBill Paul 23800fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2381a94100faSBill Paul 2382ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2383a94100faSBill Paul /* 2384a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2385a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2386a94100faSBill Paul * countdown timer, which will begin counting until it hits 2387a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2388a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2389a94100faSBill Paul * the timer count is reset to 0. 2390a94100faSBill Paul */ 2391a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2392ed510fb0SBill Paul #endif 2393a94100faSBill Paul 2394a94100faSBill Paul /* 2395a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 2396a94100faSBill Paul */ 23971d545c7aSMarius Strobl sc->rl_watchdog_timer = 5; 2398ed510fb0SBill Paul 2399ed510fb0SBill Paul RL_UNLOCK(sc); 2400ed510fb0SBill Paul 2401ed510fb0SBill Paul return; 2402a94100faSBill Paul } 2403a94100faSBill Paul 2404a94100faSBill Paul static void 2405a94100faSBill Paul re_init(xsc) 2406a94100faSBill Paul void *xsc; 2407a94100faSBill Paul { 2408a94100faSBill Paul struct rl_softc *sc = xsc; 240997b9d4baSJohn-Mark Gurney 241097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 241197b9d4baSJohn-Mark Gurney re_init_locked(sc); 241297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 241397b9d4baSJohn-Mark Gurney } 241497b9d4baSJohn-Mark Gurney 241597b9d4baSJohn-Mark Gurney static void 241697b9d4baSJohn-Mark Gurney re_init_locked(sc) 241797b9d4baSJohn-Mark Gurney struct rl_softc *sc; 241897b9d4baSJohn-Mark Gurney { 2419fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 2420a94100faSBill Paul struct mii_data *mii; 2421a94100faSBill Paul u_int32_t rxcfg = 0; 24224d3d7085SBernd Walter union { 24234d3d7085SBernd Walter uint32_t align_dummy; 24244d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 24254d3d7085SBernd Walter } eaddr; 2426a94100faSBill Paul 242797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 242897b9d4baSJohn-Mark Gurney 2429a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2430a94100faSBill Paul 2431a94100faSBill Paul /* 2432a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 2433a94100faSBill Paul */ 2434a94100faSBill Paul re_stop(sc); 2435a94100faSBill Paul 2436a94100faSBill Paul /* 2437c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 2438edd03374SBill Paul * RX checksum offload. We must configure the C+ register 2439c2c6548bSBill Paul * before all others. 2440c2c6548bSBill Paul */ 2441c2c6548bSBill Paul CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB| 2442c2c6548bSBill Paul RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW| 2443ed510fb0SBill Paul RL_CPLUSCMD_VLANSTRIP|RL_CPLUSCMD_RXCSUM_ENB); 2444c2c6548bSBill Paul 2445c2c6548bSBill Paul /* 2446a94100faSBill Paul * Init our MAC address. Even though the chipset 2447a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 2448a94100faSBill Paul * register write enable" mode to modify the ID registers. 2449a94100faSBill Paul */ 24504d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 24514d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 2452a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 2453ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 2454ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 2455ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 2456ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 2457a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 2458a94100faSBill Paul 2459a94100faSBill Paul /* 2460a94100faSBill Paul * For C+ mode, initialize the RX descriptors and mbufs. 2461a94100faSBill Paul */ 2462a94100faSBill Paul re_rx_list_init(sc); 2463a94100faSBill Paul re_tx_list_init(sc); 2464a94100faSBill Paul 2465a94100faSBill Paul /* 2466d01fac16SPyun YongHyeon * Load the addresses of the RX and TX lists into the chip. 2467d01fac16SPyun YongHyeon */ 2468d01fac16SPyun YongHyeon 2469d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 2470d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 2471d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 2472d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 2473d01fac16SPyun YongHyeon 2474d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 2475d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 2476d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 2477d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 2478d01fac16SPyun YongHyeon 2479d01fac16SPyun YongHyeon /* 2480a94100faSBill Paul * Enable transmit and receive. 2481a94100faSBill Paul */ 2482a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2483a94100faSBill Paul 2484a94100faSBill Paul /* 2485a94100faSBill Paul * Set the initial TX and RX configuration. 2486a94100faSBill Paul */ 2487abc8ff44SBill Paul if (sc->rl_testmode) { 2488abc8ff44SBill Paul if (sc->rl_type == RL_8169) 2489abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2490abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 2491a94100faSBill Paul else 2492abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2493abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 2494abc8ff44SBill Paul } else 2495a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 2496d01fac16SPyun YongHyeon 2497d01fac16SPyun YongHyeon CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 2498d01fac16SPyun YongHyeon 2499a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG); 2500a94100faSBill Paul 2501a94100faSBill Paul /* Set the individual bit to receive frames for this host only. */ 2502a94100faSBill Paul rxcfg = CSR_READ_4(sc, RL_RXCFG); 2503a94100faSBill Paul rxcfg |= RL_RXCFG_RX_INDIV; 2504a94100faSBill Paul 2505a94100faSBill Paul /* If we want promiscuous mode, set the allframes bit. */ 250661021536SJohn-Mark Gurney if (ifp->if_flags & IFF_PROMISC) 2507a94100faSBill Paul rxcfg |= RL_RXCFG_RX_ALLPHYS; 250861021536SJohn-Mark Gurney else 2509a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_ALLPHYS; 2510a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2511a94100faSBill Paul 2512a94100faSBill Paul /* 2513a94100faSBill Paul * Set capture broadcast bit to capture broadcast frames. 2514a94100faSBill Paul */ 251561021536SJohn-Mark Gurney if (ifp->if_flags & IFF_BROADCAST) 2516a94100faSBill Paul rxcfg |= RL_RXCFG_RX_BROAD; 251761021536SJohn-Mark Gurney else 2518a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_BROAD; 2519a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2520a94100faSBill Paul 2521a94100faSBill Paul /* 2522a94100faSBill Paul * Program the multicast filter, if necessary. 2523a94100faSBill Paul */ 2524a94100faSBill Paul re_setmulti(sc); 2525a94100faSBill Paul 2526a94100faSBill Paul #ifdef DEVICE_POLLING 2527a94100faSBill Paul /* 2528a94100faSBill Paul * Disable interrupts if we are polling. 2529a94100faSBill Paul */ 253040929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 2531a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2532a94100faSBill Paul else /* otherwise ... */ 253340929967SGleb Smirnoff #endif 2534ed510fb0SBill Paul 2535a94100faSBill Paul /* 2536a94100faSBill Paul * Enable interrupts. 2537a94100faSBill Paul */ 2538a94100faSBill Paul if (sc->rl_testmode) 2539a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2540a94100faSBill Paul else 2541a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2542ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 2543a94100faSBill Paul 2544a94100faSBill Paul /* Set initial TX threshold */ 2545a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 2546a94100faSBill Paul 2547a94100faSBill Paul /* Start RX/TX process. */ 2548a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 2549a94100faSBill Paul #ifdef notdef 2550a94100faSBill Paul /* Enable receiver and transmitter. */ 2551a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2552a94100faSBill Paul #endif 2553a94100faSBill Paul 2554ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2555a94100faSBill Paul /* 2556a94100faSBill Paul * Initialize the timer interrupt register so that 2557a94100faSBill Paul * a timer interrupt will be generated once the timer 2558a94100faSBill Paul * reaches a certain number of ticks. The timer is 2559a94100faSBill Paul * reloaded on each transmit. This gives us TX interrupt 2560a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 2561a94100faSBill Paul */ 2562a94100faSBill Paul if (sc->rl_type == RL_8169) 2563a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 2564a94100faSBill Paul else 2565a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 2566ed510fb0SBill Paul #endif 2567a94100faSBill Paul 2568a94100faSBill Paul /* 2569a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 2570a94100faSBill Paul * size so we can receive jumbo frames. 2571a94100faSBill Paul */ 2572a94100faSBill Paul if (sc->rl_type == RL_8169) 2573a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 2574a94100faSBill Paul 257597b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 2576a94100faSBill Paul return; 2577a94100faSBill Paul 2578a94100faSBill Paul mii_mediachg(mii); 2579a94100faSBill Paul 258019ecd231SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD); 2581a94100faSBill Paul 258213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 258313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2584a94100faSBill Paul 2585ed510fb0SBill Paul sc->rl_link = 0; 25861d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 2587d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2588a94100faSBill Paul } 2589a94100faSBill Paul 2590a94100faSBill Paul /* 2591a94100faSBill Paul * Set media options. 2592a94100faSBill Paul */ 2593a94100faSBill Paul static int 2594a94100faSBill Paul re_ifmedia_upd(ifp) 2595a94100faSBill Paul struct ifnet *ifp; 2596a94100faSBill Paul { 2597a94100faSBill Paul struct rl_softc *sc; 2598a94100faSBill Paul struct mii_data *mii; 2599a94100faSBill Paul 2600a94100faSBill Paul sc = ifp->if_softc; 2601a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2602d1754a9bSJohn Baldwin RL_LOCK(sc); 2603a94100faSBill Paul mii_mediachg(mii); 2604d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2605a94100faSBill Paul 2606a94100faSBill Paul return (0); 2607a94100faSBill Paul } 2608a94100faSBill Paul 2609a94100faSBill Paul /* 2610a94100faSBill Paul * Report current media status. 2611a94100faSBill Paul */ 2612a94100faSBill Paul static void 2613a94100faSBill Paul re_ifmedia_sts(ifp, ifmr) 2614a94100faSBill Paul struct ifnet *ifp; 2615a94100faSBill Paul struct ifmediareq *ifmr; 2616a94100faSBill Paul { 2617a94100faSBill Paul struct rl_softc *sc; 2618a94100faSBill Paul struct mii_data *mii; 2619a94100faSBill Paul 2620a94100faSBill Paul sc = ifp->if_softc; 2621a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2622a94100faSBill Paul 2623d1754a9bSJohn Baldwin RL_LOCK(sc); 2624a94100faSBill Paul mii_pollstat(mii); 2625d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2626a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 2627a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 2628a94100faSBill Paul } 2629a94100faSBill Paul 2630a94100faSBill Paul static int 2631a94100faSBill Paul re_ioctl(ifp, command, data) 2632a94100faSBill Paul struct ifnet *ifp; 2633a94100faSBill Paul u_long command; 2634a94100faSBill Paul caddr_t data; 2635a94100faSBill Paul { 2636a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2637a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 2638a94100faSBill Paul struct mii_data *mii; 263940929967SGleb Smirnoff int error = 0; 2640a94100faSBill Paul 2641a94100faSBill Paul switch (command) { 2642a94100faSBill Paul case SIOCSIFMTU: 2643c1d0b573SPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > RL_JUMBO_MTU) { 2644a94100faSBill Paul error = EINVAL; 2645c1d0b573SPyun YongHyeon break; 2646c1d0b573SPyun YongHyeon } 2647c1d0b573SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && 2648c1d0b573SPyun YongHyeon ifr->ifr_mtu > RL_MAX_FRAMELEN) { 2649c1d0b573SPyun YongHyeon error = EINVAL; 2650c1d0b573SPyun YongHyeon break; 2651c1d0b573SPyun YongHyeon } 2652c1d0b573SPyun YongHyeon RL_LOCK(sc); 2653c1d0b573SPyun YongHyeon if (ifp->if_mtu != ifr->ifr_mtu) 2654a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 2655d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2656a94100faSBill Paul break; 2657a94100faSBill Paul case SIOCSIFFLAGS: 265897b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2659eed497bbSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 2660eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2661eed497bbSPyun YongHyeon if (((ifp->if_flags ^ sc->rl_if_flags) 2662eed497bbSPyun YongHyeon & IFF_PROMISC) != 0) 2663eed497bbSPyun YongHyeon re_setmulti(sc); 2664eed497bbSPyun YongHyeon } else 266597b9d4baSJohn-Mark Gurney re_init_locked(sc); 2666eed497bbSPyun YongHyeon } else { 2667eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2668a94100faSBill Paul re_stop(sc); 2669eed497bbSPyun YongHyeon } 2670eed497bbSPyun YongHyeon sc->rl_if_flags = ifp->if_flags; 267197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2672a94100faSBill Paul break; 2673a94100faSBill Paul case SIOCADDMULTI: 2674a94100faSBill Paul case SIOCDELMULTI: 267597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2676a94100faSBill Paul re_setmulti(sc); 267797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2678a94100faSBill Paul break; 2679a94100faSBill Paul case SIOCGIFMEDIA: 2680a94100faSBill Paul case SIOCSIFMEDIA: 2681a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2682a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2683a94100faSBill Paul break; 2684a94100faSBill Paul case SIOCSIFCAP: 268540929967SGleb Smirnoff { 2686f051cb85SGleb Smirnoff int mask, reinit; 2687f051cb85SGleb Smirnoff 2688f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2689f051cb85SGleb Smirnoff reinit = 0; 269040929967SGleb Smirnoff #ifdef DEVICE_POLLING 269140929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 269240929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 269340929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 269440929967SGleb Smirnoff if (error) 269540929967SGleb Smirnoff return(error); 2696d1754a9bSJohn Baldwin RL_LOCK(sc); 269740929967SGleb Smirnoff /* Disable interrupts */ 269840929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 269940929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 270040929967SGleb Smirnoff RL_UNLOCK(sc); 270140929967SGleb Smirnoff } else { 270240929967SGleb Smirnoff error = ether_poll_deregister(ifp); 270340929967SGleb Smirnoff /* Enable interrupts. */ 270440929967SGleb Smirnoff RL_LOCK(sc); 270540929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 270640929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 270740929967SGleb Smirnoff RL_UNLOCK(sc); 270840929967SGleb Smirnoff } 270940929967SGleb Smirnoff } 271040929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 271140929967SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 2712f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 2713a94100faSBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2714dc74159dSPyun YongHyeon ifp->if_hwassist |= RE_CSUM_FEATURES; 2715a94100faSBill Paul else 2716b61178a9SPyun YongHyeon ifp->if_hwassist &= ~RE_CSUM_FEATURES; 2717f051cb85SGleb Smirnoff reinit = 1; 271840929967SGleb Smirnoff } 2719f051cb85SGleb Smirnoff if (mask & IFCAP_VLAN_HWTAGGING) { 2720f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2721f051cb85SGleb Smirnoff reinit = 1; 2722f051cb85SGleb Smirnoff } 2723dc74159dSPyun YongHyeon if (mask & IFCAP_TSO4) { 2724dc74159dSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2725dc74159dSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) && 2726dc74159dSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities)) 2727dc74159dSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2728dc74159dSPyun YongHyeon else 2729dc74159dSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2730dc74159dSPyun YongHyeon } 27317467bd53SPyun YongHyeon if ((mask & IFCAP_WOL) != 0 && 27327467bd53SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL) != 0) { 27337467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_UCAST) != 0) 27347467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_UCAST; 27357467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0) 27367467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 27377467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0) 27387467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 27397467bd53SPyun YongHyeon } 2740f051cb85SGleb Smirnoff if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) 2741f051cb85SGleb Smirnoff re_init(sc); 2742960fd5b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 274340929967SGleb Smirnoff } 2744a94100faSBill Paul break; 2745a94100faSBill Paul default: 2746a94100faSBill Paul error = ether_ioctl(ifp, command, data); 2747a94100faSBill Paul break; 2748a94100faSBill Paul } 2749a94100faSBill Paul 2750a94100faSBill Paul return (error); 2751a94100faSBill Paul } 2752a94100faSBill Paul 2753a94100faSBill Paul static void 27541d545c7aSMarius Strobl re_watchdog(sc) 2755a94100faSBill Paul struct rl_softc *sc; 27561d545c7aSMarius Strobl { 2757a94100faSBill Paul 27581d545c7aSMarius Strobl RL_LOCK_ASSERT(sc); 27591d545c7aSMarius Strobl 27601d545c7aSMarius Strobl if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0) 27611d545c7aSMarius Strobl return; 27621d545c7aSMarius Strobl 27631d545c7aSMarius Strobl device_printf(sc->rl_dev, "watchdog timeout\n"); 27641d545c7aSMarius Strobl sc->rl_ifp->if_oerrors++; 2765a94100faSBill Paul 2766a94100faSBill Paul re_txeof(sc); 2767a94100faSBill Paul re_rxeof(sc); 276897b9d4baSJohn-Mark Gurney re_init_locked(sc); 2769a94100faSBill Paul } 2770a94100faSBill Paul 2771a94100faSBill Paul /* 2772a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 2773a94100faSBill Paul * RX and TX lists. 2774a94100faSBill Paul */ 2775a94100faSBill Paul static void 2776a94100faSBill Paul re_stop(sc) 2777a94100faSBill Paul struct rl_softc *sc; 2778a94100faSBill Paul { 2779a94100faSBill Paul register int i; 2780a94100faSBill Paul struct ifnet *ifp; 2781d65abd66SPyun YongHyeon struct rl_txdesc *txd; 2782d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 2783a94100faSBill Paul 278497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 278597b9d4baSJohn-Mark Gurney 2786fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2787a94100faSBill Paul 27881d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 2789d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 279013f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2791a94100faSBill Paul 2792a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 2793a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 2794ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 2795a94100faSBill Paul 2796a94100faSBill Paul if (sc->rl_head != NULL) { 2797a94100faSBill Paul m_freem(sc->rl_head); 2798a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2799a94100faSBill Paul } 2800a94100faSBill Paul 2801a94100faSBill Paul /* Free the TX list buffers. */ 2802a94100faSBill Paul 2803d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 2804d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[i]; 2805d65abd66SPyun YongHyeon if (txd->tx_m != NULL) { 2806d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2807d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2808d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 2809d65abd66SPyun YongHyeon txd->tx_dmamap); 2810d65abd66SPyun YongHyeon m_freem(txd->tx_m); 2811d65abd66SPyun YongHyeon txd->tx_m = NULL; 2812a94100faSBill Paul } 2813a94100faSBill Paul } 2814a94100faSBill Paul 2815a94100faSBill Paul /* Free the RX list buffers. */ 2816a94100faSBill Paul 2817d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 2818d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[i]; 2819d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 2820d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2821d65abd66SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 2822d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 2823d65abd66SPyun YongHyeon rxd->rx_dmamap); 2824d65abd66SPyun YongHyeon m_freem(rxd->rx_m); 2825d65abd66SPyun YongHyeon rxd->rx_m = NULL; 2826a94100faSBill Paul } 2827a94100faSBill Paul } 2828a94100faSBill Paul } 2829a94100faSBill Paul 2830a94100faSBill Paul /* 2831a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 2832a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 2833a94100faSBill Paul * resume. 2834a94100faSBill Paul */ 2835a94100faSBill Paul static int 2836a94100faSBill Paul re_suspend(dev) 2837a94100faSBill Paul device_t dev; 2838a94100faSBill Paul { 2839a94100faSBill Paul struct rl_softc *sc; 2840a94100faSBill Paul 2841a94100faSBill Paul sc = device_get_softc(dev); 2842a94100faSBill Paul 284397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2844a94100faSBill Paul re_stop(sc); 28457467bd53SPyun YongHyeon re_setwol(sc); 2846a94100faSBill Paul sc->suspended = 1; 284797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2848a94100faSBill Paul 2849a94100faSBill Paul return (0); 2850a94100faSBill Paul } 2851a94100faSBill Paul 2852a94100faSBill Paul /* 2853a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2854a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 2855a94100faSBill Paul * appropriate. 2856a94100faSBill Paul */ 2857a94100faSBill Paul static int 2858a94100faSBill Paul re_resume(dev) 2859a94100faSBill Paul device_t dev; 2860a94100faSBill Paul { 2861a94100faSBill Paul struct rl_softc *sc; 2862a94100faSBill Paul struct ifnet *ifp; 2863a94100faSBill Paul 2864a94100faSBill Paul sc = device_get_softc(dev); 286597b9d4baSJohn-Mark Gurney 286697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 286797b9d4baSJohn-Mark Gurney 2868fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2869a94100faSBill Paul 2870a94100faSBill Paul /* reinitialize interface if necessary */ 2871a94100faSBill Paul if (ifp->if_flags & IFF_UP) 287297b9d4baSJohn-Mark Gurney re_init_locked(sc); 2873a94100faSBill Paul 28747467bd53SPyun YongHyeon /* 28757467bd53SPyun YongHyeon * Clear WOL matching such that normal Rx filtering 28767467bd53SPyun YongHyeon * wouldn't interfere with WOL patterns. 28777467bd53SPyun YongHyeon */ 28787467bd53SPyun YongHyeon re_clrwol(sc); 2879a94100faSBill Paul sc->suspended = 0; 288097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2881a94100faSBill Paul 2882a94100faSBill Paul return (0); 2883a94100faSBill Paul } 2884a94100faSBill Paul 2885a94100faSBill Paul /* 2886a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2887a94100faSBill Paul * get confused by errant DMAs when rebooting. 2888a94100faSBill Paul */ 28896a087a87SPyun YongHyeon static int 2890a94100faSBill Paul re_shutdown(dev) 2891a94100faSBill Paul device_t dev; 2892a94100faSBill Paul { 2893a94100faSBill Paul struct rl_softc *sc; 2894a94100faSBill Paul 2895a94100faSBill Paul sc = device_get_softc(dev); 2896a94100faSBill Paul 289797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2898a94100faSBill Paul re_stop(sc); 2899536fde34SMaxim Sobolev /* 2900536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 2901536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 290272293673SRuslan Ermilov * cases. 2903536fde34SMaxim Sobolev */ 2904536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 29057467bd53SPyun YongHyeon re_setwol(sc); 290697b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 29076a087a87SPyun YongHyeon 29086a087a87SPyun YongHyeon return (0); 2909a94100faSBill Paul } 29107467bd53SPyun YongHyeon 29117467bd53SPyun YongHyeon static void 29127467bd53SPyun YongHyeon re_setwol(sc) 29137467bd53SPyun YongHyeon struct rl_softc *sc; 29147467bd53SPyun YongHyeon { 29157467bd53SPyun YongHyeon struct ifnet *ifp; 29167467bd53SPyun YongHyeon int pmc; 29177467bd53SPyun YongHyeon uint16_t pmstat; 29187467bd53SPyun YongHyeon uint8_t v; 29197467bd53SPyun YongHyeon 29207467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 29217467bd53SPyun YongHyeon 29227467bd53SPyun YongHyeon if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 29237467bd53SPyun YongHyeon return; 29247467bd53SPyun YongHyeon 29257467bd53SPyun YongHyeon ifp = sc->rl_ifp; 29267467bd53SPyun YongHyeon /* Enable config register write. */ 29277467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 29287467bd53SPyun YongHyeon 29297467bd53SPyun YongHyeon /* Enable PME. */ 29307467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG1); 29317467bd53SPyun YongHyeon v &= ~RL_CFG1_PME; 29327467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 29337467bd53SPyun YongHyeon v |= RL_CFG1_PME; 29347467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG1, v); 29357467bd53SPyun YongHyeon 29367467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG3); 29377467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 29387467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 29397467bd53SPyun YongHyeon v |= RL_CFG3_WOL_MAGIC; 29407467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG3, v); 29417467bd53SPyun YongHyeon 29427467bd53SPyun YongHyeon /* Config register write done. */ 29437467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, 0); 29447467bd53SPyun YongHyeon 29457467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG5); 29467467bd53SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST); 29477467bd53SPyun YongHyeon v &= ~RL_CFG5_WOL_LANWAKE; 29487467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0) 29497467bd53SPyun YongHyeon v |= RL_CFG5_WOL_UCAST; 29507467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 29517467bd53SPyun YongHyeon v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST; 29527467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 29537467bd53SPyun YongHyeon v |= RL_CFG5_WOL_LANWAKE; 29547467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG5, v); 29557467bd53SPyun YongHyeon 29567467bd53SPyun YongHyeon /* 29577467bd53SPyun YongHyeon * It seems that hardware resets its link speed to 100Mbps in 29587467bd53SPyun YongHyeon * power down mode so switching to 100Mbps in driver is not 29597467bd53SPyun YongHyeon * needed. 29607467bd53SPyun YongHyeon */ 29617467bd53SPyun YongHyeon 29627467bd53SPyun YongHyeon /* Request PME if WOL is requested. */ 29637467bd53SPyun YongHyeon pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2); 29647467bd53SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 29657467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 29667467bd53SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 29677467bd53SPyun YongHyeon pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 29687467bd53SPyun YongHyeon } 29697467bd53SPyun YongHyeon 29707467bd53SPyun YongHyeon static void 29717467bd53SPyun YongHyeon re_clrwol(sc) 29727467bd53SPyun YongHyeon struct rl_softc *sc; 29737467bd53SPyun YongHyeon { 29747467bd53SPyun YongHyeon int pmc; 29757467bd53SPyun YongHyeon uint8_t v; 29767467bd53SPyun YongHyeon 29777467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 29787467bd53SPyun YongHyeon 29797467bd53SPyun YongHyeon if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 29807467bd53SPyun YongHyeon return; 29817467bd53SPyun YongHyeon 29827467bd53SPyun YongHyeon /* Enable config register write. */ 29837467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 29847467bd53SPyun YongHyeon 29857467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG3); 29867467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 29877467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG3, v); 29887467bd53SPyun YongHyeon 29897467bd53SPyun YongHyeon /* Config register write done. */ 29907467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, 0); 29917467bd53SPyun YongHyeon 29927467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG5); 29937467bd53SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST); 29947467bd53SPyun YongHyeon v &= ~RL_CFG5_WOL_LANWAKE; 29957467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG5, v); 29967467bd53SPyun YongHyeon } 2997