xref: /freebsd/sys/dev/re/if_re.c (revision b2d3d26fa011fbb70bed9caedf4bcfd8889e6ec6)
1098ca2bdSWarner Losh /*-
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
36a94100faSBill Paul /*
37ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
38a94100faSBill Paul  *
39a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a94100faSBill Paul  * Senior Networking Software Engineer
41a94100faSBill Paul  * Wind River Systems
42a94100faSBill Paul  */
43a94100faSBill Paul 
44a94100faSBill Paul /*
45a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
46a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
47ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
48ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
49a94100faSBill Paul  *
50a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
51a94100faSBill Paul  * with the older 8139 family, however it also supports a special
52a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
53a94100faSBill Paul  * features. These include:
54a94100faSBill Paul  *
55a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
56a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
57a94100faSBill Paul  *	  any byte boundary.
58a94100faSBill Paul  *
59a94100faSBill Paul  *	o 64-bit DMA
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o High and normal priority transmit DMA rings
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o VLAN tag insertion and extraction
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o TCP large send (segmentation offload)
68a94100faSBill Paul  *
69a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
70a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
71a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
72a94100faSBill Paul  * chips.
73a94100faSBill Paul  *
74a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
75a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
76a94100faSBill Paul  * differences and additions:
77a94100faSBill Paul  *
78a94100faSBill Paul  *	o 1000Mbps mode
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o Jumbo frames
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
83a94100faSBill Paul  *	  or fiber PHYs
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
86a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
87a94100faSBill Paul  *
88a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
89a94100faSBill Paul  *
90a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
91a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
92a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
93a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
94a94100faSBill Paul  * copper gigE PHY.
95a94100faSBill Paul  *
96a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
97a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
98a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
99a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
100a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
101a94100faSBill Paul  *
102a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
103a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
104a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
105a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
106a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10722a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
10822a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
109a94100faSBill Paul  */
110a94100faSBill Paul 
111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
112f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
113f0796cd2SGleb Smirnoff #endif
114f0796cd2SGleb Smirnoff 
115a94100faSBill Paul #include <sys/param.h>
116a94100faSBill Paul #include <sys/endian.h>
117a94100faSBill Paul #include <sys/systm.h>
118a94100faSBill Paul #include <sys/sockio.h>
119a94100faSBill Paul #include <sys/mbuf.h>
120a94100faSBill Paul #include <sys/malloc.h>
121fe12f24bSPoul-Henning Kamp #include <sys/module.h>
122a94100faSBill Paul #include <sys/kernel.h>
123a94100faSBill Paul #include <sys/socket.h>
124ed510fb0SBill Paul #include <sys/lock.h>
125ed510fb0SBill Paul #include <sys/mutex.h>
1260534aae0SPyun YongHyeon #include <sys/sysctl.h>
127ed510fb0SBill Paul #include <sys/taskqueue.h>
128a94100faSBill Paul 
129a94100faSBill Paul #include <net/if.h>
13076039bc8SGleb Smirnoff #include <net/if_var.h>
131a94100faSBill Paul #include <net/if_arp.h>
132a94100faSBill Paul #include <net/ethernet.h>
133a94100faSBill Paul #include <net/if_dl.h>
134a94100faSBill Paul #include <net/if_media.h>
135fc74a9f9SBrooks Davis #include <net/if_types.h>
136a94100faSBill Paul #include <net/if_vlan_var.h>
137a94100faSBill Paul 
138a94100faSBill Paul #include <net/bpf.h>
139a94100faSBill Paul 
140a94100faSBill Paul #include <machine/bus.h>
141a94100faSBill Paul #include <machine/resource.h>
142a94100faSBill Paul #include <sys/bus.h>
143a94100faSBill Paul #include <sys/rman.h>
144a94100faSBill Paul 
145a94100faSBill Paul #include <dev/mii/mii.h>
146a94100faSBill Paul #include <dev/mii/miivar.h>
147a94100faSBill Paul 
148a94100faSBill Paul #include <dev/pci/pcireg.h>
149a94100faSBill Paul #include <dev/pci/pcivar.h>
150a94100faSBill Paul 
151*b2d3d26fSGleb Smirnoff #include <dev/rl/if_rlreg.h>
152d65abd66SPyun YongHyeon 
153a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
154a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
155a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
156a94100faSBill Paul 
157298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
158a94100faSBill Paul #include "miibus_if.h"
159a94100faSBill Paul 
1605774c5ffSPyun YongHyeon /* Tunables. */
161502be0f7SPyun YongHyeon static int intr_filter = 0;
162502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter);
163c2d2e19cSPyun YongHyeon static int msi_disable = 0;
1645774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1654a58fd45SPyun YongHyeon static int msix_disable = 0;
1664a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable);
1672c21710bSPyun YongHyeon static int prefer_iomap = 0;
1682c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap);
1695774c5ffSPyun YongHyeon 
170a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
171a94100faSBill Paul 
172a94100faSBill Paul /*
173a94100faSBill Paul  * Various supported device vendors/types and their names.
174a94100faSBill Paul  */
17529658c96SDimitry Andric static const struct rl_type re_devs[] = {
1769dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
17732aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
178caa19d50SPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0,
179caa19d50SPyun YongHyeon 	    "D-Link DGE-530(T) Gigabit Ethernet Adapter" },
1809dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
181a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1829dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
18354899a96SPyun YongHyeon 	    "RealTek 810xE PCIe 10/100baseTX" },
1849dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
185ab9f923eSPyun YongHyeon 	    "RealTek 8168/8111 B/C/CP/D/DP/E/F/G PCIe Gigabit Ethernet" },
1869dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
187715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1889dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1892ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1909dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
191ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1929dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
19326390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1949dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
195dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
196a94100faSBill Paul };
197a94100faSBill Paul 
19829658c96SDimitry Andric static const struct rl_hwrev re_hwrevs[] = {
19981eee0ebSPyun YongHyeon 	{ RL_HWREV_8139, RL_8139, "", RL_MTU },
20081eee0ebSPyun YongHyeon 	{ RL_HWREV_8139A, RL_8139, "A", RL_MTU },
20181eee0ebSPyun YongHyeon 	{ RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU },
20281eee0ebSPyun YongHyeon 	{ RL_HWREV_8139B, RL_8139, "B", RL_MTU },
20381eee0ebSPyun YongHyeon 	{ RL_HWREV_8130, RL_8139, "8130", RL_MTU },
20481eee0ebSPyun YongHyeon 	{ RL_HWREV_8139C, RL_8139, "C", RL_MTU },
20581eee0ebSPyun YongHyeon 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU },
20681eee0ebSPyun YongHyeon 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU },
207ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU },
20881eee0ebSPyun YongHyeon 	{ RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU },
20981eee0ebSPyun YongHyeon 	{ RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU },
21081eee0ebSPyun YongHyeon 	{ RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU },
21181eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU },
21281eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21381eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU },
21481eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21581eee0ebSPyun YongHyeon 	{ RL_HWREV_8100, RL_8139, "8100", RL_MTU },
21681eee0ebSPyun YongHyeon 	{ RL_HWREV_8101, RL_8139, "8101", RL_MTU },
21781eee0ebSPyun YongHyeon 	{ RL_HWREV_8100E, RL_8169, "8100E", RL_MTU },
21881eee0ebSPyun YongHyeon 	{ RL_HWREV_8101E, RL_8169, "8101E", RL_MTU },
21981eee0ebSPyun YongHyeon 	{ RL_HWREV_8102E, RL_8169, "8102E", RL_MTU },
22081eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU },
22181eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU },
22281eee0ebSPyun YongHyeon 	{ RL_HWREV_8103E, RL_8169, "8103E", RL_MTU },
22339e69201SPyun YongHyeon 	{ RL_HWREV_8401E, RL_8169, "8401E", RL_MTU },
224a9e3362aSPyun YongHyeon 	{ RL_HWREV_8402, RL_8169, "8402", RL_MTU },
22554899a96SPyun YongHyeon 	{ RL_HWREV_8105E, RL_8169, "8105E", RL_MTU },
2266b0a8e04SPyun YongHyeon 	{ RL_HWREV_8105E_SPIN1, RL_8169, "8105E", RL_MTU },
227214c71f6SPyun YongHyeon 	{ RL_HWREV_8106E, RL_8169, "8106E", RL_MTU },
228ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU },
229ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU },
23081eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23181eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23281eee0ebSPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K },
23381eee0ebSPyun YongHyeon 	{ RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K },
23481eee0ebSPyun YongHyeon 	{ RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K },
23581eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K},
23681eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K},
237c3767eabSPyun YongHyeon 	{ RL_HWREV_8168EP, RL_8169, "8168EP/8111EP", RL_JUMBO_MTU_9K},
238d467ffaaSPyun YongHyeon 	{ RL_HWREV_8168F, RL_8169, "8168F/8111F", RL_JUMBO_MTU_9K},
239ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168G, RL_8169, "8168G/8111G", RL_JUMBO_MTU_9K},
240ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168GU, RL_8169, "8168GU/8111GU", RL_JUMBO_MTU_9K},
241d56f7f52SPyun YongHyeon 	{ RL_HWREV_8411, RL_8169, "8411", RL_JUMBO_MTU_9K},
242ab9f923eSPyun YongHyeon 	{ RL_HWREV_8411B, RL_8169, "8411B", RL_JUMBO_MTU_9K},
24381eee0ebSPyun YongHyeon 	{ 0, 0, NULL, 0 }
244a94100faSBill Paul };
245a94100faSBill Paul 
246a94100faSBill Paul static int re_probe		(device_t);
247a94100faSBill Paul static int re_attach		(device_t);
248a94100faSBill Paul static int re_detach		(device_t);
249a94100faSBill Paul 
250d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
251a94100faSBill Paul 
252a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
253a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
254d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
255d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
256d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
25781eee0ebSPyun YongHyeon static int re_jumbo_newbuf	(struct rl_softc *, int);
258a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
25981eee0ebSPyun YongHyeon static int re_jrx_list_init	(struct rl_softc *);
260a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
26122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
26222a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
26322a11c96SJohn-Mark Gurney 				(struct mbuf *);
26422a11c96SJohn-Mark Gurney #endif
2651abcdbd1SAttilio Rao static int re_rxeof		(struct rl_softc *, int *);
266a94100faSBill Paul static void re_txeof		(struct rl_softc *);
26797b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2681abcdbd1SAttilio Rao static int re_poll		(struct ifnet *, enum poll_cmd, int);
2691abcdbd1SAttilio Rao static int re_poll_locked	(struct ifnet *, enum poll_cmd, int);
27097b9d4baSJohn-Mark Gurney #endif
271ef544f63SPaolo Pisati static int re_intr		(void *);
272502be0f7SPyun YongHyeon static void re_intr_msi		(void *);
273a94100faSBill Paul static void re_tick		(void *);
274ed510fb0SBill Paul static void re_int_task		(void *, int);
275a94100faSBill Paul static void re_start		(struct ifnet *);
276d180a66fSPyun YongHyeon static void re_start_locked	(struct ifnet *);
277a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
278a94100faSBill Paul static void re_init		(void *);
27997b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
280a94100faSBill Paul static void re_stop		(struct rl_softc *);
2811d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
282a94100faSBill Paul static int re_suspend		(device_t);
283a94100faSBill Paul static int re_resume		(device_t);
2846a087a87SPyun YongHyeon static int re_shutdown		(device_t);
285a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
286a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
287a94100faSBill Paul 
288a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
289a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
290ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
291a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
292a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
293a94100faSBill Paul 
294a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
295a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
296a94100faSBill Paul static void re_miibus_statchg	(device_t);
297a94100faSBill Paul 
29881eee0ebSPyun YongHyeon static void re_set_jumbo	(struct rl_softc *, int);
299ff191365SJung-uk Kim static void re_set_rxmode		(struct rl_softc *);
300a94100faSBill Paul static void re_reset		(struct rl_softc *);
3017467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
3027467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
3036830588dSPyun YongHyeon static void re_set_linkspeed	(struct rl_softc *);
304a94100faSBill Paul 
305579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP	/* see ixgbe.c for details */
306579a6e3cSLuigi Rizzo #include <dev/netmap/if_re_netmap.h>
307579a6e3cSLuigi Rizzo #endif /* !DEV_NETMAP */
308579a6e3cSLuigi Rizzo 
309ed510fb0SBill Paul #ifdef RE_DIAG
310a94100faSBill Paul static int re_diag		(struct rl_softc *);
311ed510fb0SBill Paul #endif
312a94100faSBill Paul 
3130534aae0SPyun YongHyeon static void re_add_sysctls	(struct rl_softc *);
3140534aae0SPyun YongHyeon static int re_sysctl_stats	(SYSCTL_HANDLER_ARGS);
315502be0f7SPyun YongHyeon static int sysctl_int_range	(SYSCTL_HANDLER_ARGS, int, int);
316502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod	(SYSCTL_HANDLER_ARGS);
3170534aae0SPyun YongHyeon 
318a94100faSBill Paul static device_method_t re_methods[] = {
319a94100faSBill Paul 	/* Device interface */
320a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
321a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
322a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
323a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
324a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
325a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
326a94100faSBill Paul 
327a94100faSBill Paul 	/* MII interface */
328a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
329a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
330a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
331a94100faSBill Paul 
3324b7ec270SMarius Strobl 	DEVMETHOD_END
333a94100faSBill Paul };
334a94100faSBill Paul 
335a94100faSBill Paul static driver_t re_driver = {
336a94100faSBill Paul 	"re",
337a94100faSBill Paul 	re_methods,
338a94100faSBill Paul 	sizeof(struct rl_softc)
339a94100faSBill Paul };
340a94100faSBill Paul 
341a94100faSBill Paul static devclass_t re_devclass;
342a94100faSBill Paul 
343a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
344a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
345a94100faSBill Paul 
346a94100faSBill Paul #define EE_SET(x)					\
347a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
348a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
349a94100faSBill Paul 
350a94100faSBill Paul #define EE_CLR(x)					\
351a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
352a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
353a94100faSBill Paul 
354a94100faSBill Paul /*
355a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
356a94100faSBill Paul  */
357a94100faSBill Paul static void
3587b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr)
359a94100faSBill Paul {
3600ce0868aSPyun YongHyeon 	int			d, i;
361a94100faSBill Paul 
362ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
363a94100faSBill Paul 
364a94100faSBill Paul 	/*
365a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
366a94100faSBill Paul 	 */
367ed510fb0SBill Paul 
368ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
369a94100faSBill Paul 		if (d & i) {
370a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
371a94100faSBill Paul 		} else {
372a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
373a94100faSBill Paul 		}
374a94100faSBill Paul 		DELAY(100);
375a94100faSBill Paul 		EE_SET(RL_EE_CLK);
376a94100faSBill Paul 		DELAY(150);
377a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
378a94100faSBill Paul 		DELAY(100);
379a94100faSBill Paul 	}
380a94100faSBill Paul }
381a94100faSBill Paul 
382a94100faSBill Paul /*
383a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
384a94100faSBill Paul  */
385a94100faSBill Paul static void
3867b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest)
387a94100faSBill Paul {
3880ce0868aSPyun YongHyeon 	int			i;
389a94100faSBill Paul 	u_int16_t		word = 0;
390a94100faSBill Paul 
391a94100faSBill Paul 	/*
392a94100faSBill Paul 	 * Send address of word we want to read.
393a94100faSBill Paul 	 */
394a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
395a94100faSBill Paul 
396a94100faSBill Paul 	/*
397a94100faSBill Paul 	 * Start reading bits from EEPROM.
398a94100faSBill Paul 	 */
399a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
400a94100faSBill Paul 		EE_SET(RL_EE_CLK);
401a94100faSBill Paul 		DELAY(100);
402a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
403a94100faSBill Paul 			word |= i;
404a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
405a94100faSBill Paul 		DELAY(100);
406a94100faSBill Paul 	}
407a94100faSBill Paul 
408a94100faSBill Paul 	*dest = word;
409a94100faSBill Paul }
410a94100faSBill Paul 
411a94100faSBill Paul /*
412a94100faSBill Paul  * Read a sequence of words from the EEPROM.
413a94100faSBill Paul  */
414a94100faSBill Paul static void
4157b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt)
416a94100faSBill Paul {
417a94100faSBill Paul 	int			i;
418a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
419a94100faSBill Paul 
420ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
421ed510fb0SBill Paul 
422ed510fb0SBill Paul         DELAY(100);
423ed510fb0SBill Paul 
424a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
425ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
426a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
427ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
428a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
429be099007SPyun YongHyeon                 *ptr = word;
430a94100faSBill Paul 	}
431ed510fb0SBill Paul 
432ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
433a94100faSBill Paul }
434a94100faSBill Paul 
435a94100faSBill Paul static int
4367b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg)
437a94100faSBill Paul {
438a94100faSBill Paul 	struct rl_softc		*sc;
439a94100faSBill Paul 	u_int32_t		rval;
440a94100faSBill Paul 	int			i;
441a94100faSBill Paul 
442a94100faSBill Paul 	sc = device_get_softc(dev);
443a94100faSBill Paul 
4449bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4459bac70b8SBill Paul 
4469bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4479bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4489bac70b8SBill Paul 		return (rval);
4499bac70b8SBill Paul 	}
4509bac70b8SBill Paul 
451a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
452a94100faSBill Paul 
45396b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
454a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
455a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
456a94100faSBill Paul 			break;
4572bc085c6SPyun YongHyeon 		DELAY(25);
458a94100faSBill Paul 	}
459a94100faSBill Paul 
46096b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4616b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
462a94100faSBill Paul 		return (0);
463a94100faSBill Paul 	}
464a94100faSBill Paul 
4652bc085c6SPyun YongHyeon 	/*
4662bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4672bc085c6SPyun YongHyeon 	 */
4682bc085c6SPyun YongHyeon 	DELAY(20);
4692bc085c6SPyun YongHyeon 
470a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
471a94100faSBill Paul }
472a94100faSBill Paul 
473a94100faSBill Paul static int
4747b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data)
475a94100faSBill Paul {
476a94100faSBill Paul 	struct rl_softc		*sc;
477a94100faSBill Paul 	u_int32_t		rval;
478a94100faSBill Paul 	int			i;
479a94100faSBill Paul 
480a94100faSBill Paul 	sc = device_get_softc(dev);
481a94100faSBill Paul 
482a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4839bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
484a94100faSBill Paul 
48596b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
486a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
487a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
488a94100faSBill Paul 			break;
4892bc085c6SPyun YongHyeon 		DELAY(25);
490a94100faSBill Paul 	}
491a94100faSBill Paul 
49296b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4936b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
494a94100faSBill Paul 		return (0);
495a94100faSBill Paul 	}
496a94100faSBill Paul 
4972bc085c6SPyun YongHyeon 	/*
4982bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4992bc085c6SPyun YongHyeon 	 */
5002bc085c6SPyun YongHyeon 	DELAY(20);
5012bc085c6SPyun YongHyeon 
502a94100faSBill Paul 	return (0);
503a94100faSBill Paul }
504a94100faSBill Paul 
505a94100faSBill Paul static int
5067b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg)
507a94100faSBill Paul {
508a94100faSBill Paul 	struct rl_softc		*sc;
509a94100faSBill Paul 	u_int16_t		rval = 0;
510a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
511a94100faSBill Paul 
512a94100faSBill Paul 	sc = device_get_softc(dev);
513a94100faSBill Paul 
514a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
515a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
516a94100faSBill Paul 		return (rval);
517a94100faSBill Paul 	}
518a94100faSBill Paul 
519a94100faSBill Paul 	switch (reg) {
520a94100faSBill Paul 	case MII_BMCR:
521a94100faSBill Paul 		re8139_reg = RL_BMCR;
522a94100faSBill Paul 		break;
523a94100faSBill Paul 	case MII_BMSR:
524a94100faSBill Paul 		re8139_reg = RL_BMSR;
525a94100faSBill Paul 		break;
526a94100faSBill Paul 	case MII_ANAR:
527a94100faSBill Paul 		re8139_reg = RL_ANAR;
528a94100faSBill Paul 		break;
529a94100faSBill Paul 	case MII_ANER:
530a94100faSBill Paul 		re8139_reg = RL_ANER;
531a94100faSBill Paul 		break;
532a94100faSBill Paul 	case MII_ANLPAR:
533a94100faSBill Paul 		re8139_reg = RL_LPAR;
534a94100faSBill Paul 		break;
535a94100faSBill Paul 	case MII_PHYIDR1:
536a94100faSBill Paul 	case MII_PHYIDR2:
537a94100faSBill Paul 		return (0);
538a94100faSBill Paul 	/*
539a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
540a94100faSBill Paul 	 * register. If we have a link partner which does not
541a94100faSBill Paul 	 * support NWAY, this is the register which will tell
542a94100faSBill Paul 	 * us the results of parallel detection.
543a94100faSBill Paul 	 */
544a94100faSBill Paul 	case RL_MEDIASTAT:
545a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
546a94100faSBill Paul 		return (rval);
547a94100faSBill Paul 	default:
5486b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
549a94100faSBill Paul 		return (0);
550a94100faSBill Paul 	}
551a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
552baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
553baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
554baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
555baa12772SPyun YongHyeon 	}
556a94100faSBill Paul 	return (rval);
557a94100faSBill Paul }
558a94100faSBill Paul 
559a94100faSBill Paul static int
5607b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data)
561a94100faSBill Paul {
562a94100faSBill Paul 	struct rl_softc		*sc;
563a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
564a94100faSBill Paul 	int			rval = 0;
565a94100faSBill Paul 
566a94100faSBill Paul 	sc = device_get_softc(dev);
567a94100faSBill Paul 
568a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
569a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
570a94100faSBill Paul 		return (rval);
571a94100faSBill Paul 	}
572a94100faSBill Paul 
573a94100faSBill Paul 	switch (reg) {
574a94100faSBill Paul 	case MII_BMCR:
575a94100faSBill Paul 		re8139_reg = RL_BMCR;
576baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
577baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
578baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
579baa12772SPyun YongHyeon 		}
580a94100faSBill Paul 		break;
581a94100faSBill Paul 	case MII_BMSR:
582a94100faSBill Paul 		re8139_reg = RL_BMSR;
583a94100faSBill Paul 		break;
584a94100faSBill Paul 	case MII_ANAR:
585a94100faSBill Paul 		re8139_reg = RL_ANAR;
586a94100faSBill Paul 		break;
587a94100faSBill Paul 	case MII_ANER:
588a94100faSBill Paul 		re8139_reg = RL_ANER;
589a94100faSBill Paul 		break;
590a94100faSBill Paul 	case MII_ANLPAR:
591a94100faSBill Paul 		re8139_reg = RL_LPAR;
592a94100faSBill Paul 		break;
593a94100faSBill Paul 	case MII_PHYIDR1:
594a94100faSBill Paul 	case MII_PHYIDR2:
595a94100faSBill Paul 		return (0);
596a94100faSBill Paul 		break;
597a94100faSBill Paul 	default:
5986b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
599a94100faSBill Paul 		return (0);
600a94100faSBill Paul 	}
601a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
602a94100faSBill Paul 	return (0);
603a94100faSBill Paul }
604a94100faSBill Paul 
605a94100faSBill Paul static void
6067b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev)
607a94100faSBill Paul {
608130b6dfbSPyun YongHyeon 	struct rl_softc		*sc;
609130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
610130b6dfbSPyun YongHyeon 	struct mii_data		*mii;
611a11e2f18SBruce M Simpson 
612130b6dfbSPyun YongHyeon 	sc = device_get_softc(dev);
613130b6dfbSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
614130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
615130b6dfbSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
616130b6dfbSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
617130b6dfbSPyun YongHyeon 		return;
618130b6dfbSPyun YongHyeon 
619130b6dfbSPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
620130b6dfbSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
621130b6dfbSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
622130b6dfbSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
623130b6dfbSPyun YongHyeon 		case IFM_10_T:
624130b6dfbSPyun YongHyeon 		case IFM_100_TX:
625130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
626130b6dfbSPyun YongHyeon 			break;
627130b6dfbSPyun YongHyeon 		case IFM_1000_T:
628130b6dfbSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
629130b6dfbSPyun YongHyeon 				break;
630130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
631130b6dfbSPyun YongHyeon 			break;
632130b6dfbSPyun YongHyeon 		default:
633130b6dfbSPyun YongHyeon 			break;
634130b6dfbSPyun YongHyeon 		}
635130b6dfbSPyun YongHyeon 	}
636130b6dfbSPyun YongHyeon 	/*
637130b6dfbSPyun YongHyeon 	 * RealTek controllers does not provide any interface to
638130b6dfbSPyun YongHyeon 	 * Tx/Rx MACs for resolved speed, duplex and flow-control
639130b6dfbSPyun YongHyeon 	 * parameters.
640130b6dfbSPyun YongHyeon 	 */
641a94100faSBill Paul }
642a94100faSBill Paul 
643a94100faSBill Paul /*
644ff191365SJung-uk Kim  * Set the RX configuration and 64-bit multicast hash filter.
645a94100faSBill Paul  */
646a94100faSBill Paul static void
647ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc)
648a94100faSBill Paul {
649a94100faSBill Paul 	struct ifnet		*ifp;
650a94100faSBill Paul 	struct ifmultiaddr	*ifma;
651ff191365SJung-uk Kim 	uint32_t		hashes[2] = { 0, 0 };
652ff191365SJung-uk Kim 	uint32_t		h, rxfilt;
653a94100faSBill Paul 
65497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
65597b9d4baSJohn-Mark Gurney 
656fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
657a94100faSBill Paul 
658ff191365SJung-uk Kim 	rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD;
659f1a5f291SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_EARLYOFF) != 0)
660f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFF;
661f1a5f291SMarius Strobl 	else if ((sc->rl_flags & RL_FLAG_EARLYOFFV2) != 0)
662f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFFV2;
663a94100faSBill Paul 
664ff191365SJung-uk Kim 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
6657c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6667c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
667a0637caaSPyun YongHyeon 		/*
668a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
669a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
670a0637caaSPyun YongHyeon 		 * promiscuous mode.
671a0637caaSPyun YongHyeon 		 */
672a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
673ff191365SJung-uk Kim 		hashes[0] = hashes[1] = 0xffffffff;
674ff191365SJung-uk Kim 		goto done;
675a94100faSBill Paul 	}
676a94100faSBill Paul 
677eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
678a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
679a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
680a94100faSBill Paul 			continue;
6810e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6820e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
683a94100faSBill Paul 		if (h < 32)
684a94100faSBill Paul 			hashes[0] |= (1 << h);
685a94100faSBill Paul 		else
686a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
687a94100faSBill Paul 	}
688eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
689a94100faSBill Paul 
690ff191365SJung-uk Kim 	if (hashes[0] != 0 || hashes[1] != 0) {
691bb7dfefbSBill Paul 		/*
692ff191365SJung-uk Kim 		 * For some unfathomable reason, RealTek decided to
693ff191365SJung-uk Kim 		 * reverse the order of the multicast hash registers
694ff191365SJung-uk Kim 		 * in the PCI Express parts.  This means we have to
695ff191365SJung-uk Kim 		 * write the hash pattern in reverse order for those
696ff191365SJung-uk Kim 		 * devices.
697bb7dfefbSBill Paul 		 */
698aaab4fbeSJung-uk Kim 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0) {
699ff191365SJung-uk Kim 			h = bswap32(hashes[0]);
700ff191365SJung-uk Kim 			hashes[0] = bswap32(hashes[1]);
701ff191365SJung-uk Kim 			hashes[1] = h;
702ff191365SJung-uk Kim 		}
703ff191365SJung-uk Kim 		rxfilt |= RL_RXCFG_RX_MULTI;
704ff191365SJung-uk Kim 	}
705ff191365SJung-uk Kim 
706ff191365SJung-uk Kim done:
707a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
708a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
709ff191365SJung-uk Kim 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
710bb7dfefbSBill Paul }
711a94100faSBill Paul 
712a94100faSBill Paul static void
7137b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc)
714a94100faSBill Paul {
7150ce0868aSPyun YongHyeon 	int			i;
716a94100faSBill Paul 
71797b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
71897b9d4baSJohn-Mark Gurney 
719a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
720a94100faSBill Paul 
721a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
722a94100faSBill Paul 		DELAY(10);
723a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
724a94100faSBill Paul 			break;
725a94100faSBill Paul 	}
726a94100faSBill Paul 	if (i == RL_TIMEOUT)
7276b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
728a94100faSBill Paul 
729566ca8caSJung-uk Kim 	if ((sc->rl_flags & RL_FLAG_MACRESET) != 0)
730a94100faSBill Paul 		CSR_WRITE_1(sc, 0x82, 1);
73181eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S)
732566ca8caSJung-uk Kim 		re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0);
733a94100faSBill Paul }
734a94100faSBill Paul 
735ed510fb0SBill Paul #ifdef RE_DIAG
736ed510fb0SBill Paul 
737a94100faSBill Paul /*
738a94100faSBill Paul  * The following routine is designed to test for a defect on some
739a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
740a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
741a94100faSBill Paul  * should be pulled high. The result of this defect is that the
742a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
743a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
744a94100faSBill Paul  * because the 64-bit data lines aren't connected.
745a94100faSBill Paul  *
746a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
747a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
748a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
749a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
750a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
751a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
752a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
753a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
754a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
755a94100faSBill Paul  */
756a94100faSBill Paul 
757a94100faSBill Paul static int
7587b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc)
759a94100faSBill Paul {
760fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
761a94100faSBill Paul 	struct mbuf		*m0;
762a94100faSBill Paul 	struct ether_header	*eh;
763a94100faSBill Paul 	struct rl_desc		*cur_rx;
764a94100faSBill Paul 	u_int16_t		status;
765a94100faSBill Paul 	u_int32_t		rxstat;
766ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
767a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
768a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
769a94100faSBill Paul 
770a94100faSBill Paul 	/* Allocate a single mbuf */
771c6499eccSGleb Smirnoff 	MGETHDR(m0, M_NOWAIT, MT_DATA);
772a94100faSBill Paul 	if (m0 == NULL)
773a94100faSBill Paul 		return (ENOBUFS);
774a94100faSBill Paul 
77597b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
77697b9d4baSJohn-Mark Gurney 
777a94100faSBill Paul 	/*
778a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
779a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
780a94100faSBill Paul 	 * following special functions:
781a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
782a94100faSBill Paul 	 * - Enables digital loopback mode
783a94100faSBill Paul 	 * - Leaves interrupts turned off
784a94100faSBill Paul 	 */
785a94100faSBill Paul 
786a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
787a94100faSBill Paul 	sc->rl_testmode = 1;
7888476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
78997b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
790351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
791ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
792ed510fb0SBill Paul 		phyaddr = 1;
793ed510fb0SBill Paul 	else
794ed510fb0SBill Paul 		phyaddr = 0;
795ed510fb0SBill Paul 
796ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
797ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
798ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
799ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
800ed510fb0SBill Paul 			break;
801ed510fb0SBill Paul 	}
802ed510fb0SBill Paul 
803ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
804ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
805ed510fb0SBill Paul 
806804af9a1SBill Paul 	DELAY(100000);
807a94100faSBill Paul 
808a94100faSBill Paul 	/* Put some data in the mbuf */
809a94100faSBill Paul 
810a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
811a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
812a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
813a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
814a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
815a94100faSBill Paul 
8167cae6651SBill Paul 	/*
8177cae6651SBill Paul 	 * Queue the packet, start transmission.
8187cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
8197cae6651SBill Paul 	 */
820a94100faSBill Paul 
821abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
82297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
82352732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
8247cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
82597b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
826a94100faSBill Paul 	m0 = NULL;
827a94100faSBill Paul 
828a94100faSBill Paul 	/* Wait for it to propagate through the chip */
829a94100faSBill Paul 
830abc8ff44SBill Paul 	DELAY(100000);
831a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
832a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
833ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
834abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
835abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
836a94100faSBill Paul 			break;
837a94100faSBill Paul 		DELAY(10);
838a94100faSBill Paul 	}
839a94100faSBill Paul 
840a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8416b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8426b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8436b9f5c94SGleb Smirnoff 		    " loopback mode\n");
844a94100faSBill Paul 		error = EIO;
845a94100faSBill Paul 		goto done;
846a94100faSBill Paul 	}
847a94100faSBill Paul 
848a94100faSBill Paul 	/*
849a94100faSBill Paul 	 * The packet should have been dumped into the first
850a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
851a94100faSBill Paul 	 */
852a94100faSBill Paul 
853a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
854a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
855a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
856d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
857d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
858d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
859d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
860d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
861a94100faSBill Paul 
862d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
863d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
864a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
865a94100faSBill Paul 
866a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
867a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
868a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
869a94100faSBill Paul 
870a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8716b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8726b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
873a94100faSBill Paul 		error = EIO;
874a94100faSBill Paul 		goto done;
875a94100faSBill Paul 	}
876a94100faSBill Paul 
877a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
878a94100faSBill Paul 
879a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
880a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
881a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8826b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8836b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
884a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
8856b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
886a94100faSBill Paul 		    eh->ether_dhost, ":", eh->ether_shost, ":",
887a94100faSBill Paul 		    ntohs(eh->ether_type));
8886b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
8896b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
8906b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
8916b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
8926b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
8936b9f5c94SGleb Smirnoff 		    "details.\n");
894a94100faSBill Paul 		error = EIO;
895a94100faSBill Paul 	}
896a94100faSBill Paul 
897a94100faSBill Paul done:
898a94100faSBill Paul 	/* Turn interface off, release resources */
899a94100faSBill Paul 
900a94100faSBill Paul 	sc->rl_testmode = 0;
901351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
902a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
903a94100faSBill Paul 	re_stop(sc);
904a94100faSBill Paul 	if (m0 != NULL)
905a94100faSBill Paul 		m_freem(m0);
906a94100faSBill Paul 
90797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
90897b9d4baSJohn-Mark Gurney 
909a94100faSBill Paul 	return (error);
910a94100faSBill Paul }
911a94100faSBill Paul 
912ed510fb0SBill Paul #endif
913ed510fb0SBill Paul 
914a94100faSBill Paul /*
915a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
916a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
917a94100faSBill Paul  */
918a94100faSBill Paul static int
9197b5ffebfSPyun YongHyeon re_probe(device_t dev)
920a94100faSBill Paul {
921b3030306SMarius Strobl 	const struct rl_type	*t;
922dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
923dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
924dfdb409eSPyun YongHyeon 	int			i;
925a94100faSBill Paul 
926dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
927dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
928dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
929dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
930a94100faSBill Paul 
931dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
932dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
93326390635SJohn Baldwin 			/*
93426390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
935dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
93626390635SJohn Baldwin 			 */
937a94100faSBill Paul 			return (ENXIO);
938a94100faSBill Paul 		}
939dfdb409eSPyun YongHyeon 	}
940dfdb409eSPyun YongHyeon 
941dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
942dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
943dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
944dfdb409eSPyun YongHyeon 			return (ENXIO);
945dfdb409eSPyun YongHyeon 		}
946dfdb409eSPyun YongHyeon 	}
947dfdb409eSPyun YongHyeon 
948dfdb409eSPyun YongHyeon 	t = re_devs;
949dfdb409eSPyun YongHyeon 	for (i = 0; i < sizeof(re_devs) / sizeof(re_devs[0]); i++, t++) {
950dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
951a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
952d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
953a94100faSBill Paul 		}
954a94100faSBill Paul 	}
955a94100faSBill Paul 
956a94100faSBill Paul 	return (ENXIO);
957a94100faSBill Paul }
958a94100faSBill Paul 
959a94100faSBill Paul /*
960a94100faSBill Paul  * Map a single buffer address.
961a94100faSBill Paul  */
962a94100faSBill Paul 
963a94100faSBill Paul static void
9647b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
965a94100faSBill Paul {
9668fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
967a94100faSBill Paul 
968a94100faSBill Paul 	if (error)
969a94100faSBill Paul 		return;
970a94100faSBill Paul 
971a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
972a94100faSBill Paul 	addr = arg;
973a94100faSBill Paul 	*addr = segs->ds_addr;
974a94100faSBill Paul }
975a94100faSBill Paul 
976a94100faSBill Paul static int
9777b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc)
978a94100faSBill Paul {
97966366ca4SPyun YongHyeon 	bus_addr_t		lowaddr;
980d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
981a94100faSBill Paul 	int			error;
982a94100faSBill Paul 	int			i;
983a94100faSBill Paul 
984d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
985d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
986d65abd66SPyun YongHyeon 
987d65abd66SPyun YongHyeon 	/*
988d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
989ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
990ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
991ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
992ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
99366366ca4SPyun YongHyeon 	 * may not have the limitation.
994d65abd66SPyun YongHyeon 	 */
99566366ca4SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
99666366ca4SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PCIE) == 0)
99766366ca4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
998d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
99966366ca4SPyun YongHyeon 	    lowaddr, BUS_SPACE_MAXADDR, NULL, NULL,
1000d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
1001d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
1002d65abd66SPyun YongHyeon 	if (error) {
1003d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
1004d65abd66SPyun YongHyeon 		return (error);
1005d65abd66SPyun YongHyeon 	}
1006d65abd66SPyun YongHyeon 
1007d65abd66SPyun YongHyeon 	/*
1008d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
1009d65abd66SPyun YongHyeon 	 */
1010d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
1011d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
1012d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
1013d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
1014d65abd66SPyun YongHyeon 	if (error) {
1015d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
1016d65abd66SPyun YongHyeon 		return (error);
1017d65abd66SPyun YongHyeon 	}
1018d65abd66SPyun YongHyeon 
1019a94100faSBill Paul 	/*
1020a94100faSBill Paul 	 * Allocate map for RX mbufs.
1021a94100faSBill Paul 	 */
1022d65abd66SPyun YongHyeon 
102381eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
102481eee0ebSPyun YongHyeon 		error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t),
102581eee0ebSPyun YongHyeon 		    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
102681eee0ebSPyun YongHyeon 		    MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL,
102781eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_mtag);
102881eee0ebSPyun YongHyeon 		if (error) {
102981eee0ebSPyun YongHyeon 			device_printf(dev,
103081eee0ebSPyun YongHyeon 			    "could not allocate jumbo RX DMA tag\n");
103181eee0ebSPyun YongHyeon 			return (error);
103281eee0ebSPyun YongHyeon 		}
103381eee0ebSPyun YongHyeon 	}
1034d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
1035d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1036d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
1037a94100faSBill Paul 	if (error) {
1038d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
1039d65abd66SPyun YongHyeon 		return (error);
1040a94100faSBill Paul 	}
1041a94100faSBill Paul 
1042a94100faSBill Paul 	/*
1043a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1044a94100faSBill Paul 	 */
1045a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1046a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1047d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1048a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1049a94100faSBill Paul 	if (error) {
1050d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1051d65abd66SPyun YongHyeon 		return (error);
1052a94100faSBill Paul 	}
1053a94100faSBill Paul 
1054a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1055a94100faSBill Paul 
1056a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1057d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1058d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1059a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1060d65abd66SPyun YongHyeon 	if (error) {
1061d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1062d65abd66SPyun YongHyeon 		return (error);
1063d65abd66SPyun YongHyeon 	}
1064a94100faSBill Paul 
1065a94100faSBill Paul 	/* Load the map for the TX ring. */
1066a94100faSBill Paul 
1067d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1068a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1069a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1070d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1071a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1072d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1073d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1074d65abd66SPyun YongHyeon 		return (ENOMEM);
1075d65abd66SPyun YongHyeon 	}
1076a94100faSBill Paul 
1077a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1078a94100faSBill Paul 
1079d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1080d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1081d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1082a94100faSBill Paul 		if (error) {
1083d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1084d65abd66SPyun YongHyeon 			return (error);
1085a94100faSBill Paul 		}
1086a94100faSBill Paul 	}
1087a94100faSBill Paul 
1088a94100faSBill Paul 	/*
1089a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1090a94100faSBill Paul 	 */
1091a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1092a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1093d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1094a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1095a94100faSBill Paul 	if (error) {
1096d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1097d65abd66SPyun YongHyeon 		return (error);
1098a94100faSBill Paul 	}
1099a94100faSBill Paul 
1100a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1101a94100faSBill Paul 
1102a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1103d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1104d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1105a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1106d65abd66SPyun YongHyeon 	if (error) {
1107d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1108d65abd66SPyun YongHyeon 		return (error);
1109d65abd66SPyun YongHyeon 	}
1110a94100faSBill Paul 
1111a94100faSBill Paul 	/* Load the map for the RX ring. */
1112a94100faSBill Paul 
1113d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1114a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1115a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1116d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1117a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1118d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1119d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1120d65abd66SPyun YongHyeon 		return (ENOMEM);
1121d65abd66SPyun YongHyeon 	}
1122a94100faSBill Paul 
1123a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1124a94100faSBill Paul 
112581eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
112681eee0ebSPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
112781eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_sparemap);
112881eee0ebSPyun YongHyeon 		if (error) {
112981eee0ebSPyun YongHyeon 			device_printf(dev,
113081eee0ebSPyun YongHyeon 			    "could not create spare DMA map for jumbo RX\n");
113181eee0ebSPyun YongHyeon 			return (error);
113281eee0ebSPyun YongHyeon 		}
113381eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
113481eee0ebSPyun YongHyeon 			error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
113581eee0ebSPyun YongHyeon 			    &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
113681eee0ebSPyun YongHyeon 			if (error) {
113781eee0ebSPyun YongHyeon 				device_printf(dev,
113881eee0ebSPyun YongHyeon 				    "could not create DMA map for jumbo RX\n");
113981eee0ebSPyun YongHyeon 				return (error);
114081eee0ebSPyun YongHyeon 			}
114181eee0ebSPyun YongHyeon 		}
114281eee0ebSPyun YongHyeon 	}
1143d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1144d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1145a94100faSBill Paul 	if (error) {
1146d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1147d65abd66SPyun YongHyeon 		return (error);
1148d65abd66SPyun YongHyeon 	}
1149d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1150d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1151d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1152d65abd66SPyun YongHyeon 		if (error) {
1153d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1154d65abd66SPyun YongHyeon 			return (error);
1155a94100faSBill Paul 		}
1156a94100faSBill Paul 	}
1157a94100faSBill Paul 
11580534aae0SPyun YongHyeon 	/* Create DMA map for statistics. */
11590534aae0SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0,
11600534aae0SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
11610534aae0SPyun YongHyeon 	    sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL,
11620534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_stag);
11630534aae0SPyun YongHyeon 	if (error) {
11640534aae0SPyun YongHyeon 		device_printf(dev, "could not create statistics DMA tag\n");
11650534aae0SPyun YongHyeon 		return (error);
11660534aae0SPyun YongHyeon 	}
11670534aae0SPyun YongHyeon 	/* Allocate DMA'able memory for statistics. */
11680534aae0SPyun YongHyeon 	error = bus_dmamem_alloc(sc->rl_ldata.rl_stag,
11690534aae0SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_stats,
11700534aae0SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
11710534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_smap);
11720534aae0SPyun YongHyeon 	if (error) {
11730534aae0SPyun YongHyeon 		device_printf(dev,
11740534aae0SPyun YongHyeon 		    "could not allocate statistics DMA memory\n");
11750534aae0SPyun YongHyeon 		return (error);
11760534aae0SPyun YongHyeon 	}
11770534aae0SPyun YongHyeon 	/* Load the map for statistics. */
11780534aae0SPyun YongHyeon 	sc->rl_ldata.rl_stats_addr = 0;
11790534aae0SPyun YongHyeon 	error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap,
11800534aae0SPyun YongHyeon 	    sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr,
11810534aae0SPyun YongHyeon 	     &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT);
11820534aae0SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) {
11830534aae0SPyun YongHyeon 		device_printf(dev, "could not load statistics DMA memory\n");
11840534aae0SPyun YongHyeon 		return (ENOMEM);
11850534aae0SPyun YongHyeon 	}
11860534aae0SPyun YongHyeon 
1187a94100faSBill Paul 	return (0);
1188a94100faSBill Paul }
1189a94100faSBill Paul 
1190a94100faSBill Paul /*
1191a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1192a94100faSBill Paul  * setup and ethernet/BPF attach.
1193a94100faSBill Paul  */
1194a94100faSBill Paul static int
11957b5ffebfSPyun YongHyeon re_attach(device_t dev)
1196a94100faSBill Paul {
1197a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1198be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1199a94100faSBill Paul 	struct rl_softc		*sc;
1200a94100faSBill Paul 	struct ifnet		*ifp;
1201b3030306SMarius Strobl 	const struct rl_hwrev	*hw_rev;
1202017f1c8dSPyun YongHyeon 	u_int32_t		cap, ctl;
1203a94100faSBill Paul 	int			hwrev;
1204ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
12058e5d93dbSMarius Strobl 	int			error = 0, i, phy, rid;
12064a58fd45SPyun YongHyeon 	int			msic, msixc, reg;
120703ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1208a94100faSBill Paul 
1209a94100faSBill Paul 	sc = device_get_softc(dev);
1210ed510fb0SBill Paul 	sc->rl_dev = dev;
1211a94100faSBill Paul 
1212a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
121397b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1214d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1215d1754a9bSJohn Baldwin 
1216a94100faSBill Paul 	/*
1217a94100faSBill Paul 	 * Map control/status registers.
1218a94100faSBill Paul 	 */
1219a94100faSBill Paul 	pci_enable_busmaster(dev);
1220a94100faSBill Paul 
1221ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
12222c21710bSPyun YongHyeon 	/*
12232c21710bSPyun YongHyeon 	 * Prefer memory space register mapping over IO space.
12242c21710bSPyun YongHyeon 	 * Because RTL8169SC does not seem to work when memory mapping
12252c21710bSPyun YongHyeon 	 * is used always activate io mapping.
12262c21710bSPyun YongHyeon 	 */
12272c21710bSPyun YongHyeon 	if (devid == RT_DEVICEID_8169SC)
12282c21710bSPyun YongHyeon 		prefer_iomap = 1;
12292c21710bSPyun YongHyeon 	if (prefer_iomap == 0) {
1230ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(1);
1231ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_MEMORY;
1232ace7ed5dSPyun YongHyeon 		/* RTL8168/8101E seems to use different BARs. */
1233ace7ed5dSPyun YongHyeon 		if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1234ace7ed5dSPyun YongHyeon 			sc->rl_res_id = PCIR_BAR(2);
12352c21710bSPyun YongHyeon 	} else {
12362c21710bSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
12372c21710bSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
12382c21710bSPyun YongHyeon 	}
1239ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1240ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
12412c21710bSPyun YongHyeon 	if (sc->rl_res == NULL && prefer_iomap == 0) {
1242ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1243ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1244ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1245ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
12462c21710bSPyun YongHyeon 	}
1247ace7ed5dSPyun YongHyeon 	if (sc->rl_res == NULL) {
1248d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1249a94100faSBill Paul 		error = ENXIO;
1250a94100faSBill Paul 		goto fail;
1251a94100faSBill Paul 	}
1252a94100faSBill Paul 
1253a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1254a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1255a94100faSBill Paul 
12565774c5ffSPyun YongHyeon 	msic = pci_msi_count(dev);
12574a58fd45SPyun YongHyeon 	msixc = pci_msix_count(dev);
1258017f1c8dSPyun YongHyeon 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0) {
12594a58fd45SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PCIE;
1260017f1c8dSPyun YongHyeon 		sc->rl_expcap = reg;
1261017f1c8dSPyun YongHyeon 	}
12624a58fd45SPyun YongHyeon 	if (bootverbose) {
12635774c5ffSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
12644a58fd45SPyun YongHyeon 		device_printf(dev, "MSI-X count : %d\n", msixc);
12655774c5ffSPyun YongHyeon 	}
12664a58fd45SPyun YongHyeon 	if (msix_disable > 0)
12674a58fd45SPyun YongHyeon 		msixc = 0;
12684a58fd45SPyun YongHyeon 	if (msi_disable > 0)
12694a58fd45SPyun YongHyeon 		msic = 0;
12704a58fd45SPyun YongHyeon 	/* Prefer MSI-X to MSI. */
12714a58fd45SPyun YongHyeon 	if (msixc > 0) {
1272f1a5f291SMarius Strobl 		msixc = RL_MSI_MESSAGES;
12734a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
12744a58fd45SPyun YongHyeon 		sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
12754a58fd45SPyun YongHyeon 		    &rid, RF_ACTIVE);
12764a58fd45SPyun YongHyeon 		if (sc->rl_res_pba == NULL) {
12774a58fd45SPyun YongHyeon 			device_printf(sc->rl_dev,
12784a58fd45SPyun YongHyeon 			    "could not allocate MSI-X PBA resource\n");
12794a58fd45SPyun YongHyeon 		}
12804a58fd45SPyun YongHyeon 		if (sc->rl_res_pba != NULL &&
12814a58fd45SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
1282f1a5f291SMarius Strobl 			if (msixc == RL_MSI_MESSAGES) {
12834a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI-X message\n",
12844a58fd45SPyun YongHyeon 				    msixc);
12854a58fd45SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSIX;
12864a58fd45SPyun YongHyeon 			} else
12874a58fd45SPyun YongHyeon 				pci_release_msi(dev);
12884a58fd45SPyun YongHyeon 		}
12894a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSIX) == 0) {
12904a58fd45SPyun YongHyeon 			if (sc->rl_res_pba != NULL)
12914a58fd45SPyun YongHyeon 				bus_release_resource(dev, SYS_RES_MEMORY, rid,
12924a58fd45SPyun YongHyeon 				    sc->rl_res_pba);
12934a58fd45SPyun YongHyeon 			sc->rl_res_pba = NULL;
12944a58fd45SPyun YongHyeon 			msixc = 0;
12954a58fd45SPyun YongHyeon 		}
12964a58fd45SPyun YongHyeon 	}
12974a58fd45SPyun YongHyeon 	/* Prefer MSI to INTx. */
12984a58fd45SPyun YongHyeon 	if (msixc == 0 && msic > 0) {
1299f1a5f291SMarius Strobl 		msic = RL_MSI_MESSAGES;
13005774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
13015774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
13024a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
13035774c5ffSPyun YongHyeon 				    msic);
1304351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1305339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1306339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1307339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1308339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1309339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1310f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13115774c5ffSPyun YongHyeon 			} else
13125774c5ffSPyun YongHyeon 				pci_release_msi(dev);
13135774c5ffSPyun YongHyeon 		}
13144a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSI) == 0)
13154a58fd45SPyun YongHyeon 			msic = 0;
13165774c5ffSPyun YongHyeon 	}
1317a94100faSBill Paul 
13185774c5ffSPyun YongHyeon 	/* Allocate interrupt */
13194a58fd45SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) {
13205774c5ffSPyun YongHyeon 		rid = 0;
13215774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
13225774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
13235774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
13245774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1325a94100faSBill Paul 			error = ENXIO;
1326a94100faSBill Paul 			goto fail;
1327a94100faSBill Paul 		}
13285774c5ffSPyun YongHyeon 	} else {
13295774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
13305774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
13315774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
13325774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
13335774c5ffSPyun YongHyeon 				device_printf(dev,
13342df05392SSergey Kandaurov 				    "couldn't allocate IRQ resources for "
13355774c5ffSPyun YongHyeon 				    "message %d\n", rid);
13365774c5ffSPyun YongHyeon 				error = ENXIO;
13375774c5ffSPyun YongHyeon 				goto fail;
13385774c5ffSPyun YongHyeon 			}
13395774c5ffSPyun YongHyeon 		}
13405774c5ffSPyun YongHyeon 	}
1341a94100faSBill Paul 
13424d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
13434d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
13444d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
13454d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
13464d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
13474d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
13484d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
13494d2bf239SPyun YongHyeon 		}
13504d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13514d2bf239SPyun YongHyeon 	}
13524d2bf239SPyun YongHyeon 
1353017f1c8dSPyun YongHyeon 	/* Disable ASPM L0S/L1. */
1354017f1c8dSPyun YongHyeon 	if (sc->rl_expcap != 0) {
1355017f1c8dSPyun YongHyeon 		cap = pci_read_config(dev, sc->rl_expcap +
1356389c8bd5SGavin Atkinson 		    PCIER_LINK_CAP, 2);
1357389c8bd5SGavin Atkinson 		if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
1358017f1c8dSPyun YongHyeon 			ctl = pci_read_config(dev, sc->rl_expcap +
1359389c8bd5SGavin Atkinson 			    PCIER_LINK_CTL, 2);
1360e935190aSGavin Atkinson 			if ((ctl & PCIEM_LINK_CTL_ASPMC) != 0) {
1361e935190aSGavin Atkinson 				ctl &= ~PCIEM_LINK_CTL_ASPMC;
1362017f1c8dSPyun YongHyeon 				pci_write_config(dev, sc->rl_expcap +
1363389c8bd5SGavin Atkinson 				    PCIER_LINK_CTL, ctl, 2);
1364017f1c8dSPyun YongHyeon 				device_printf(dev, "ASPM disabled\n");
1365017f1c8dSPyun YongHyeon 			}
1366017f1c8dSPyun YongHyeon 		} else
1367017f1c8dSPyun YongHyeon 			device_printf(dev, "no ASPM capability\n");
1368017f1c8dSPyun YongHyeon 	}
1369017f1c8dSPyun YongHyeon 
1370abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1371a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1372566ca8caSJung-uk Kim 	switch (hwrev & 0x70000000) {
1373566ca8caSJung-uk Kim 	case 0x00000000:
1374566ca8caSJung-uk Kim 	case 0x10000000:
1375566ca8caSJung-uk Kim 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000);
1376566ca8caSJung-uk Kim 		hwrev &= (RL_TXCFG_HWREV | 0x80000000);
1377566ca8caSJung-uk Kim 		break;
1378566ca8caSJung-uk Kim 	default:
1379a810fc83SPyun YongHyeon 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1380fd3ae0f5SPyun YongHyeon 		sc->rl_macrev = hwrev & 0x00700000;
1381a810fc83SPyun YongHyeon 		hwrev &= RL_TXCFG_HWREV;
1382566ca8caSJung-uk Kim 		break;
1383566ca8caSJung-uk Kim 	}
1384fd3ae0f5SPyun YongHyeon 	device_printf(dev, "MAC rev. 0x%08x\n", sc->rl_macrev);
1385abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1386abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1387abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
138881eee0ebSPyun YongHyeon 			sc->rl_hwrev = hw_rev;
1389abc8ff44SBill Paul 			break;
1390abc8ff44SBill Paul 		}
1391abc8ff44SBill Paul 		hw_rev++;
1392abc8ff44SBill Paul 	}
1393d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1394a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1395d65abd66SPyun YongHyeon 		error = ENXIO;
1396d65abd66SPyun YongHyeon 		goto fail;
1397d65abd66SPyun YongHyeon 	}
1398abc8ff44SBill Paul 
1399351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1400351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
140181eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD;
1402351a76f9SPyun YongHyeon 		break;
1403351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1404351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
140581eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER;
1406351a76f9SPyun YongHyeon 		break;
1407b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102E:
1408b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102EL:
14093d22427cSTai-hwa Liang 	case RL_HWREV_8102EL_SPIN1:
141081eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
141181eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
141281eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD;
1413b1d62f0fSPyun YongHyeon 		break;
14148281a098SPyun YongHyeon 	case RL_HWREV_8103E:
141581eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
141681eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
141781eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP;
14188281a098SPyun YongHyeon 		break;
141939e69201SPyun YongHyeon 	case RL_HWREV_8401E:
142054899a96SPyun YongHyeon 	case RL_HWREV_8105E:
14216b0a8e04SPyun YongHyeon 	case RL_HWREV_8105E_SPIN1:
1422214c71f6SPyun YongHyeon 	case RL_HWREV_8106E:
142354899a96SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
142454899a96SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
142554899a96SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD;
142654899a96SPyun YongHyeon 		break;
1427eef0e496SPyun YongHyeon 	case RL_HWREV_8402:
1428eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1429eef0e496SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1430eef0e496SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD |
1431eef0e496SPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ;
1432eef0e496SPyun YongHyeon 		break;
1433ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN1:
1434ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN2:
1435886ff602SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_WOLRXENB;
1436886ff602SPyun YongHyeon 		/* FALLTHROUGH */
1437ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN3:
1438aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT;
1439deb5c680SPyun YongHyeon 		break;
1440deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
144161f45a72SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_MACSLEEP;
144261f45a72SPyun YongHyeon 		/* FALLTHROUGH */
144361f45a72SPyun YongHyeon 	case RL_HWREV_8168C:
1444fd3ae0f5SPyun YongHyeon 		if (sc->rl_macrev == 0x00200000)
144561f45a72SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_MACSLEEP;
144661f45a72SPyun YongHyeon 		/* FALLTHROUGH */
1447deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
1448aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1449f2e491c9SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
14506830588dSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1451351a76f9SPyun YongHyeon 		break;
1452df2dc2b3SPyun YongHyeon 	case RL_HWREV_8168D:
1453df2dc2b3SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1454df2dc2b3SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1455df2dc2b3SPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1456df2dc2b3SPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1457df2dc2b3SPyun YongHyeon 		break;
1458eef0e496SPyun YongHyeon 	case RL_HWREV_8168DP:
1459eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1460eef0e496SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_AUTOPAD |
14616830588dSPyun YongHyeon 		    RL_FLAG_JUMBOV2 | RL_FLAG_WAIT_TXPOLL | RL_FLAG_WOL_MANLINK;
1462eef0e496SPyun YongHyeon 		break;
1463d0c45156SPyun YongHyeon 	case RL_HWREV_8168E:
1464d0c45156SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1465d0c45156SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
14666830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14676830588dSPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1468d0c45156SPyun YongHyeon 		break;
1469f0431c5bSPyun YongHyeon 	case RL_HWREV_8168E_VL:
1470d467ffaaSPyun YongHyeon 	case RL_HWREV_8168F:
1471f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_EARLYOFF;
1472f1a5f291SMarius Strobl 		/* FALLTHROUGH */
1473d56f7f52SPyun YongHyeon 	case RL_HWREV_8411:
1474f0431c5bSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1475f0431c5bSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1476eef0e496SPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14776830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK;
1478f0431c5bSPyun YongHyeon 		break;
1479f1a5f291SMarius Strobl 	case RL_HWREV_8168EP:
1480f1a5f291SMarius Strobl 	case RL_HWREV_8168G:
1481f1a5f291SMarius Strobl 	case RL_HWREV_8411B:
1482f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1483f1a5f291SMarius Strobl 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1484f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1485f1a5f291SMarius Strobl 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK |
1486f1a5f291SMarius Strobl 		    RL_FLAG_EARLYOFFV2 | RL_FLAG_RXDV_GATED;
1487f1a5f291SMarius Strobl 		break;
1488ab9f923eSPyun YongHyeon 	case RL_HWREV_8168GU:
1489ab9f923eSPyun YongHyeon 		if (pci_get_device(dev) == RT_DEVICEID_8101E) {
1490ab9f923eSPyun YongHyeon 			/* RTL8106EUS */
1491ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_FASTETHER;
1492ab9f923eSPyun YongHyeon 		} else
1493ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1494ab9f923eSPyun YongHyeon 
1495ab9f923eSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1496ab9f923eSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1497f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_CMDSTOP_WAIT_TXQ |
1498f1a5f291SMarius Strobl 		    RL_FLAG_EARLYOFFV2 | RL_FLAG_RXDV_GATED;
1499ab9f923eSPyun YongHyeon 		break;
1500566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SB:
1501566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SBL:
1502566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SC:
1503566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SCE:
1504566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1505566ca8caSJung-uk Kim 		/* FALLTHROUGH */
15060596d7e6SPyun YongHyeon 	case RL_HWREV_8169:
15070596d7e6SPyun YongHyeon 	case RL_HWREV_8169S:
1508566ca8caSJung-uk Kim 	case RL_HWREV_8110S:
1509566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_MACRESET;
1510351a76f9SPyun YongHyeon 		break;
1511351a76f9SPyun YongHyeon 	default:
1512351a76f9SPyun YongHyeon 		break;
1513351a76f9SPyun YongHyeon 	}
1514351a76f9SPyun YongHyeon 
1515e7e7593cSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8139CPLUS) {
1516e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_8139_CFG0;
1517e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_8139_CFG1;
1518e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = 0;
1519e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_8139_CFG3;
1520e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_8139_CFG4;
1521e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_8139_CFG5;
1522e7e7593cSPyun YongHyeon 	} else {
1523e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_CFG0;
1524e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_CFG1;
1525e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = RL_CFG2;
1526e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_CFG3;
1527e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_CFG4;
1528e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_CFG5;
1529e7e7593cSPyun YongHyeon 	}
1530e7e7593cSPyun YongHyeon 
153193252626SPyun YongHyeon 	/* Reset the adapter. */
153293252626SPyun YongHyeon 	RL_LOCK(sc);
153393252626SPyun YongHyeon 	re_reset(sc);
153493252626SPyun YongHyeon 	RL_UNLOCK(sc);
153593252626SPyun YongHyeon 
1536deb5c680SPyun YongHyeon 	/* Enable PME. */
1537deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1538e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg1);
1539deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1540e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, cfg);
1541e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg5);
1542deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1543e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, cfg);
1544deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1545deb5c680SPyun YongHyeon 
1546deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1547deb5c680SPyun YongHyeon 		/*
1548deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1549deb5c680SPyun YongHyeon 		 * address from EEPROM.
1550deb5c680SPyun YongHyeon 		 */
1551deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1552deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1553deb5c680SPyun YongHyeon 	} else {
1554141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1555ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1556a94100faSBill Paul 		if (re_did != 0x8129)
1557141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1558a94100faSBill Paul 
1559a94100faSBill Paul 		/*
1560a94100faSBill Paul 		 * Get station address from the EEPROM.
1561a94100faSBill Paul 		 */
1562ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1563be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1564be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1565de8925a2SKevin Lo 		bcopy(as, eaddr, ETHER_ADDR_LEN);
1566deb5c680SPyun YongHyeon 	}
1567ed510fb0SBill Paul 
1568ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1569d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1570ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1571ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1572d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1573d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1574ed510fb0SBill Paul 	} else {
1575d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1576ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1577ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1578d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1579d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1580abc8ff44SBill Paul 	}
15819bac70b8SBill Paul 
1582a94100faSBill Paul 	error = re_allocmem(dev, sc);
1583a94100faSBill Paul 	if (error)
1584a94100faSBill Paul 		goto fail;
15850534aae0SPyun YongHyeon 	re_add_sysctls(sc);
1586a94100faSBill Paul 
1587cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1588cd036ec1SBrooks Davis 	if (ifp == NULL) {
1589d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1590cd036ec1SBrooks Davis 		error = ENOSPC;
1591cd036ec1SBrooks Davis 		goto fail;
1592cd036ec1SBrooks Davis 	}
1593cd036ec1SBrooks Davis 
159461f45a72SPyun YongHyeon 	/* Take controller out of deep sleep mode. */
159561f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
159661f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
159761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
159861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
159961f45a72SPyun YongHyeon 		else
160061f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
160161f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
160261f45a72SPyun YongHyeon 	}
160361f45a72SPyun YongHyeon 
1604351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
160539e69201SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) {
1606d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80);
160739e69201SPyun YongHyeon 		if (hw_rev->rl_rev == RL_HWREV_8401E)
160839e69201SPyun YongHyeon 			CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08);
160939e69201SPyun YongHyeon 	}
1610351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1611351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1612351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1613351a76f9SPyun YongHyeon 	}
1614351a76f9SPyun YongHyeon 
1615a94100faSBill Paul 	ifp->if_softc = sc;
16169bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1617a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1618a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1619a94100faSBill Paul 	ifp->if_start = re_start;
1620bc2a1002SPyun YongHyeon 	/*
1621bc2a1002SPyun YongHyeon 	 * RTL8168/8111C generates wrong IP checksummed frame if the
162274a03446SPyun YongHyeon 	 * packet has IP options so disable TX checksum offloading.
1623bc2a1002SPyun YongHyeon 	 */
1624bc2a1002SPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C ||
16253c2a957dSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2 ||
162674a03446SPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168CP) {
162774a03446SPyun YongHyeon 		ifp->if_hwassist = 0;
162874a03446SPyun YongHyeon 		ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TSO4;
162974a03446SPyun YongHyeon 	} else {
1630bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP;
1631d6d7d923SPyun YongHyeon 		ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
163274a03446SPyun YongHyeon 	}
163374a03446SPyun YongHyeon 	ifp->if_hwassist |= CSUM_TSO;
1634498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1635a94100faSBill Paul 	ifp->if_init = re_init;
163652732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
163752732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
163852732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1639a94100faSBill Paul 
1640ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1641ed510fb0SBill Paul 
1642fed3ed71SPyun YongHyeon #define	RE_PHYAD_INTERNAL	 0
1643fed3ed71SPyun YongHyeon 
1644fed3ed71SPyun YongHyeon 	/* Do MII setup. */
1645fed3ed71SPyun YongHyeon 	phy = RE_PHYAD_INTERNAL;
1646fed3ed71SPyun YongHyeon 	if (sc->rl_type == RL_8169)
1647fed3ed71SPyun YongHyeon 		phy = 1;
1648fed3ed71SPyun YongHyeon 	error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd,
1649fed3ed71SPyun YongHyeon 	    re_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, MIIF_DOPAUSE);
1650fed3ed71SPyun YongHyeon 	if (error != 0) {
1651fed3ed71SPyun YongHyeon 		device_printf(dev, "attaching PHYs failed\n");
1652fed3ed71SPyun YongHyeon 		goto fail;
1653fed3ed71SPyun YongHyeon 	}
1654fed3ed71SPyun YongHyeon 
1655a94100faSBill Paul 	/*
1656a94100faSBill Paul 	 * Call MI attach routine.
1657a94100faSBill Paul 	 */
1658a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1659a94100faSBill Paul 
1660960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1661960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1662960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1663960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
16647467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
16653b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &reg) == 0)
16667467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1667960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
166844f7cbf5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_WOL_UCAST | IFCAP_WOL_MCAST);
1669a2a8420cSPyun YongHyeon 	/*
1670f9ad4da7SPyun YongHyeon 	 * Don't enable TSO by default.  It is known to generate
1671f9ad4da7SPyun YongHyeon 	 * corrupted TCP segments(bad TCP options) under certain
16722df05392SSergey Kandaurov 	 * circumstances.
1673a2a8420cSPyun YongHyeon 	 */
1674a2a8420cSPyun YongHyeon 	ifp->if_hwassist &= ~CSUM_TSO;
1675ecafbbb5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO);
1676960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1677960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1678960fd5b3SPyun YongHyeon #endif
1679960fd5b3SPyun YongHyeon 	/*
1680960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1681960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1682960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1683960fd5b3SPyun YongHyeon 	 */
16841bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1685960fd5b3SPyun YongHyeon 
1686579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
1687579a6e3cSLuigi Rizzo 	re_netmap_attach(sc);
1688579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
1689ed510fb0SBill Paul #ifdef RE_DIAG
1690ed510fb0SBill Paul 	/*
1691ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1692ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1693ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1694ed510fb0SBill Paul 	 */
1695a94100faSBill Paul 
1696ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1697ed510fb0SBill Paul 		error = re_diag(sc);
1698a94100faSBill Paul 		if (error) {
1699ed510fb0SBill Paul 			device_printf(dev,
1700ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1701a94100faSBill Paul 			ether_ifdetach(ifp);
1702a94100faSBill Paul 			goto fail;
1703a94100faSBill Paul 		}
1704ed510fb0SBill Paul 	}
1705ed510fb0SBill Paul #endif
1706a94100faSBill Paul 
1707502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
1708502be0f7SPyun YongHyeon 	intr_filter = 1;
1709502be0f7SPyun YongHyeon #endif
1710a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1711502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
1712502be0f7SPyun YongHyeon 	    intr_filter == 0) {
1713502be0f7SPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
1714502be0f7SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc,
1715502be0f7SPyun YongHyeon 		    &sc->rl_intrhand[0]);
1716502be0f7SPyun YongHyeon 	} else {
17175774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
17185774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
17195774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
17205774c5ffSPyun YongHyeon 	}
1721a94100faSBill Paul 	if (error) {
1722d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1723a94100faSBill Paul 		ether_ifdetach(ifp);
1724a94100faSBill Paul 	}
1725a94100faSBill Paul 
1726a94100faSBill Paul fail:
1727ed510fb0SBill Paul 
1728a94100faSBill Paul 	if (error)
1729a94100faSBill Paul 		re_detach(dev);
1730a94100faSBill Paul 
1731a94100faSBill Paul 	return (error);
1732a94100faSBill Paul }
1733a94100faSBill Paul 
1734a94100faSBill Paul /*
1735a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1736a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1737a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1738a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1739a94100faSBill Paul  * allocated.
1740a94100faSBill Paul  */
1741a94100faSBill Paul static int
17427b5ffebfSPyun YongHyeon re_detach(device_t dev)
1743a94100faSBill Paul {
1744a94100faSBill Paul 	struct rl_softc		*sc;
1745a94100faSBill Paul 	struct ifnet		*ifp;
17465774c5ffSPyun YongHyeon 	int			i, rid;
1747a94100faSBill Paul 
1748a94100faSBill Paul 	sc = device_get_softc(dev);
1749fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1750aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
175197b9d4baSJohn-Mark Gurney 
175281cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
175381cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
175440929967SGleb Smirnoff #ifdef DEVICE_POLLING
175540929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
175640929967SGleb Smirnoff 			ether_poll_deregister(ifp);
175740929967SGleb Smirnoff #endif
175897b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
175997b9d4baSJohn-Mark Gurney #if 0
176097b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
176197b9d4baSJohn-Mark Gurney #endif
1762a94100faSBill Paul 		re_stop(sc);
1763525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1764d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
17653d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
1766a94100faSBill Paul 		/*
1767a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1768a94100faSBill Paul 		 * still had a BPF descriptor attached to this
176997b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1770a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1771a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1772a94100faSBill Paul 		 * which will try to call re_init() again. This will
1773a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1774a94100faSBill Paul 		 * which will panic the system when the kernel tries
1775a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1776a94100faSBill Paul 		 * anymore.
1777a94100faSBill Paul 		 */
1778a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1779525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1780a94100faSBill Paul 	}
1781a94100faSBill Paul 	if (sc->rl_miibus)
1782a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1783a94100faSBill Paul 	bus_generic_detach(dev);
1784a94100faSBill Paul 
178597b9d4baSJohn-Mark Gurney 	/*
178697b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
178797b9d4baSJohn-Mark Gurney 	 * stopped here.
178897b9d4baSJohn-Mark Gurney 	 */
178997b9d4baSJohn-Mark Gurney 
1790502be0f7SPyun YongHyeon 	if (sc->rl_intrhand[0] != NULL) {
1791502be0f7SPyun YongHyeon 		bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]);
1792502be0f7SPyun YongHyeon 		sc->rl_intrhand[0] = NULL;
17935774c5ffSPyun YongHyeon 	}
179482242c11SKevin Lo 	if (ifp != NULL) {
179582242c11SKevin Lo #ifdef DEV_NETMAP
179682242c11SKevin Lo 		netmap_detach(ifp);
179782242c11SKevin Lo #endif /* DEV_NETMAP */
1798ad4f426eSWarner Losh 		if_free(ifp);
179982242c11SKevin Lo 	}
1800502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
1801502be0f7SPyun YongHyeon 		rid = 0;
1802502be0f7SPyun YongHyeon 	else
1803502be0f7SPyun YongHyeon 		rid = 1;
18045774c5ffSPyun YongHyeon 	if (sc->rl_irq[0] != NULL) {
1805502be0f7SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]);
18065774c5ffSPyun YongHyeon 		sc->rl_irq[0] = NULL;
18075774c5ffSPyun YongHyeon 	}
1808502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0)
18095774c5ffSPyun YongHyeon 		pci_release_msi(dev);
18104a58fd45SPyun YongHyeon 	if (sc->rl_res_pba) {
18114a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
18124a58fd45SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba);
18134a58fd45SPyun YongHyeon 	}
1814a94100faSBill Paul 	if (sc->rl_res)
1815ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1816ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1817a94100faSBill Paul 
1818a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1819a94100faSBill Paul 
1820a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1821068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list_addr)
1822a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1823a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1824068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list)
1825a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1826a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list,
1827a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1828a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1829a94100faSBill Paul 	}
1830a94100faSBill Paul 
1831a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1832a94100faSBill Paul 
1833a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1834068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list_addr)
1835a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1836a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1837068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list)
1838a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1839a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list,
1840a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1841a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1842a94100faSBill Paul 	}
1843a94100faSBill Paul 
1844a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1845a94100faSBill Paul 
1846d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
18479e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
18489e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap)
1849d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1850d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
18519e18005dSPyun YongHyeon 		}
1852d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1853d65abd66SPyun YongHyeon 	}
1854d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
18559e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
18569e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap)
1857d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1858d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
18599e18005dSPyun YongHyeon 		}
1860d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1861d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1862d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1863d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1864a94100faSBill Paul 	}
186581eee0ebSPyun YongHyeon 	if (sc->rl_ldata.rl_jrx_mtag) {
186681eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
186781eee0ebSPyun YongHyeon 			if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap)
186881eee0ebSPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
186981eee0ebSPyun YongHyeon 				    sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
187081eee0ebSPyun YongHyeon 		}
187181eee0ebSPyun YongHyeon 		if (sc->rl_ldata.rl_jrx_sparemap)
187281eee0ebSPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
187381eee0ebSPyun YongHyeon 			    sc->rl_ldata.rl_jrx_sparemap);
187481eee0ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag);
187581eee0ebSPyun YongHyeon 	}
1876a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1877a94100faSBill Paul 
1878a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1879068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats_addr)
1880a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_stag,
1881a94100faSBill Paul 			    sc->rl_ldata.rl_smap);
1882068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats)
18830534aae0SPyun YongHyeon 			bus_dmamem_free(sc->rl_ldata.rl_stag,
18840534aae0SPyun YongHyeon 			    sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap);
1885a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1886a94100faSBill Paul 	}
1887a94100faSBill Paul 
1888a94100faSBill Paul 	if (sc->rl_parent_tag)
1889a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1890a94100faSBill Paul 
1891a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1892a94100faSBill Paul 
1893a94100faSBill Paul 	return (0);
1894a94100faSBill Paul }
1895a94100faSBill Paul 
1896d65abd66SPyun YongHyeon static __inline void
18977b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx)
1898a94100faSBill Paul {
1899d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1900d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1901d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1902a94100faSBill Paul 
190381eee0ebSPyun YongHyeon 	if (sc->rl_ifp->if_mtu > RL_MTU &&
190481eee0ebSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
190581eee0ebSPyun YongHyeon 		rxd = &sc->rl_ldata.rl_jrx_desc[idx];
190681eee0ebSPyun YongHyeon 	else
1907d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[idx];
1908d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1909d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1910d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1911d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1912d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1913d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1914d65abd66SPyun YongHyeon }
1915d65abd66SPyun YongHyeon 
1916d65abd66SPyun YongHyeon static int
19177b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx)
1918d65abd66SPyun YongHyeon {
1919d65abd66SPyun YongHyeon 	struct mbuf		*m;
1920d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1921d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1922d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1923d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1924d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1925d65abd66SPyun YongHyeon 	int			error, nsegs;
1926d65abd66SPyun YongHyeon 
1927c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1928d65abd66SPyun YongHyeon 	if (m == NULL)
1929a94100faSBill Paul 		return (ENOBUFS);
1930a94100faSBill Paul 
1931a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
193222a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
193322a11c96SJohn-Mark Gurney 	/*
193422a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
193522a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
193622a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
193722a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
193822a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
193922a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
194022a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
194122a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
194222a11c96SJohn-Mark Gurney 	 */
194322a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
194422a11c96SJohn-Mark Gurney #endif
1945d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1946d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1947d65abd66SPyun YongHyeon 	if (error != 0) {
1948d65abd66SPyun YongHyeon 		m_freem(m);
1949d65abd66SPyun YongHyeon 		return (ENOBUFS);
1950d65abd66SPyun YongHyeon 	}
1951d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1952a94100faSBill Paul 
1953d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1954d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1955d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1956d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1957d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1958a94100faSBill Paul 	}
1959a94100faSBill Paul 
1960d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1961d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1962d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1963d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1964d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1965d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1966a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1967a94100faSBill Paul 
1968d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1969d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1970d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1971d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1972d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1973d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1974d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1975d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1976d65abd66SPyun YongHyeon 
1977a94100faSBill Paul 	return (0);
1978a94100faSBill Paul }
1979a94100faSBill Paul 
198081eee0ebSPyun YongHyeon static int
198181eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx)
198281eee0ebSPyun YongHyeon {
198381eee0ebSPyun YongHyeon 	struct mbuf		*m;
198481eee0ebSPyun YongHyeon 	struct rl_rxdesc	*rxd;
198581eee0ebSPyun YongHyeon 	bus_dma_segment_t	segs[1];
198681eee0ebSPyun YongHyeon 	bus_dmamap_t		map;
198781eee0ebSPyun YongHyeon 	struct rl_desc		*desc;
198881eee0ebSPyun YongHyeon 	uint32_t		cmdstat;
198981eee0ebSPyun YongHyeon 	int			error, nsegs;
199081eee0ebSPyun YongHyeon 
1991c6499eccSGleb Smirnoff 	m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
199281eee0ebSPyun YongHyeon 	if (m == NULL)
199381eee0ebSPyun YongHyeon 		return (ENOBUFS);
199481eee0ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
199581eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX
199681eee0ebSPyun YongHyeon 	m_adj(m, RE_ETHER_ALIGN);
199781eee0ebSPyun YongHyeon #endif
199881eee0ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag,
199981eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
200081eee0ebSPyun YongHyeon 	if (error != 0) {
200181eee0ebSPyun YongHyeon 		m_freem(m);
200281eee0ebSPyun YongHyeon 		return (ENOBUFS);
200381eee0ebSPyun YongHyeon 	}
200481eee0ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
200581eee0ebSPyun YongHyeon 
200681eee0ebSPyun YongHyeon 	rxd = &sc->rl_ldata.rl_jrx_desc[idx];
200781eee0ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
200881eee0ebSPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
200981eee0ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
201081eee0ebSPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap);
201181eee0ebSPyun YongHyeon 	}
201281eee0ebSPyun YongHyeon 
201381eee0ebSPyun YongHyeon 	rxd->rx_m = m;
201481eee0ebSPyun YongHyeon 	map = rxd->rx_dmamap;
201581eee0ebSPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap;
201681eee0ebSPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
201781eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_jrx_sparemap = map;
201881eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
201981eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
202081eee0ebSPyun YongHyeon 
202181eee0ebSPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
202281eee0ebSPyun YongHyeon 	desc->rl_vlanctl = 0;
202381eee0ebSPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
202481eee0ebSPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
202581eee0ebSPyun YongHyeon 	cmdstat = segs[0].ds_len;
202681eee0ebSPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
202781eee0ebSPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
202881eee0ebSPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
202981eee0ebSPyun YongHyeon 
203081eee0ebSPyun YongHyeon 	return (0);
203181eee0ebSPyun YongHyeon }
203281eee0ebSPyun YongHyeon 
203322a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
203422a11c96SJohn-Mark Gurney static __inline void
20357b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m)
203622a11c96SJohn-Mark Gurney {
203722a11c96SJohn-Mark Gurney 	int                     i;
203822a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
203922a11c96SJohn-Mark Gurney 
204022a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
204122a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
204222a11c96SJohn-Mark Gurney 
204322a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
204422a11c96SJohn-Mark Gurney 		*dst++ = *src++;
204522a11c96SJohn-Mark Gurney 
204622a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
204722a11c96SJohn-Mark Gurney }
204822a11c96SJohn-Mark Gurney #endif
204922a11c96SJohn-Mark Gurney 
2050a94100faSBill Paul static int
20517b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc)
2052a94100faSBill Paul {
2053d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2054d65abd66SPyun YongHyeon 	int			i;
205597b9d4baSJohn-Mark Gurney 
205697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
205797b9d4baSJohn-Mark Gurney 
2058d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
2059d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
2060d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
2061d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
2062579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2063579a6e3cSLuigi Rizzo 	re_netmap_tx_init(sc);
2064579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2065d65abd66SPyun YongHyeon 	/* Set EOR. */
2066d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
2067d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
2068a94100faSBill Paul 
2069a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2070d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
2071d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2072d65abd66SPyun YongHyeon 
2073a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
2074a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
2075d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
2076a94100faSBill Paul 
2077a94100faSBill Paul 	return (0);
2078a94100faSBill Paul }
2079a94100faSBill Paul 
2080a94100faSBill Paul static int
20817b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc)
2082a94100faSBill Paul {
2083d65abd66SPyun YongHyeon 	int			error, i;
2084a94100faSBill Paul 
2085d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
2086d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
2087d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
2088d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
2089d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
2090d65abd66SPyun YongHyeon 			return (error);
2091a94100faSBill Paul 	}
2092579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2093579a6e3cSLuigi Rizzo 	re_netmap_rx_init(sc);
2094579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2095a94100faSBill Paul 
2096a94100faSBill Paul 	/* Flush the RX descriptors */
2097a94100faSBill Paul 
2098a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2099a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2100a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2101a94100faSBill Paul 
2102a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
2103a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
2104502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
2105a94100faSBill Paul 
2106a94100faSBill Paul 	return (0);
2107a94100faSBill Paul }
2108a94100faSBill Paul 
210981eee0ebSPyun YongHyeon static int
211081eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc)
211181eee0ebSPyun YongHyeon {
211281eee0ebSPyun YongHyeon 	int			error, i;
211381eee0ebSPyun YongHyeon 
211481eee0ebSPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
211581eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
211681eee0ebSPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
211781eee0ebSPyun YongHyeon 		sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL;
211881eee0ebSPyun YongHyeon 		if ((error = re_jumbo_newbuf(sc, i)) != 0)
211981eee0ebSPyun YongHyeon 			return (error);
212081eee0ebSPyun YongHyeon 	}
212181eee0ebSPyun YongHyeon 
212281eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
212381eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_list_map,
212481eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
212581eee0ebSPyun YongHyeon 
212681eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_rx_prodidx = 0;
212781eee0ebSPyun YongHyeon 	sc->rl_head = sc->rl_tail = NULL;
2128502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
212981eee0ebSPyun YongHyeon 
213081eee0ebSPyun YongHyeon 	return (0);
213181eee0ebSPyun YongHyeon }
213281eee0ebSPyun YongHyeon 
2133a94100faSBill Paul /*
2134a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
2135a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
2136a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
2137a94100faSBill Paul  */
2138ed510fb0SBill Paul static int
21391abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp)
2140a94100faSBill Paul {
2141a94100faSBill Paul 	struct mbuf		*m;
2142a94100faSBill Paul 	struct ifnet		*ifp;
214381eee0ebSPyun YongHyeon 	int			i, rxerr, total_len;
2144a94100faSBill Paul 	struct rl_desc		*cur_rx;
2145a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
214681eee0ebSPyun YongHyeon 	int			jumbo, maxpkt = 16, rx_npkts = 0;
2147a94100faSBill Paul 
21485120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
21495120abbfSSam Leffler 
2150fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2151579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2152ce3ee1e7SLuigi Rizzo 	if (netmap_rx_irq(ifp, 0, &rx_npkts))
2153579a6e3cSLuigi Rizzo 		return 0;
2154579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
215581eee0ebSPyun YongHyeon 	if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
215681eee0ebSPyun YongHyeon 		jumbo = 1;
215781eee0ebSPyun YongHyeon 	else
215881eee0ebSPyun YongHyeon 		jumbo = 0;
2159a94100faSBill Paul 
2160a94100faSBill Paul 	/* Invalidate the descriptor memory */
2161a94100faSBill Paul 
2162a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2163a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2164d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2165a94100faSBill Paul 
2166d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
2167d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
21685b6d1d9dSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
21695b6d1d9dSPyun YongHyeon 			break;
2170a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
2171a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
2172d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
2173d65abd66SPyun YongHyeon 			break;
2174d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
2175a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
217681eee0ebSPyun YongHyeon 		if (jumbo != 0)
217781eee0ebSPyun YongHyeon 			m = sc->rl_ldata.rl_jrx_desc[i].rx_m;
217881eee0ebSPyun YongHyeon 		else
2179d65abd66SPyun YongHyeon 			m = sc->rl_ldata.rl_rx_desc[i].rx_m;
2180a94100faSBill Paul 
218181eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
218281eee0ebSPyun YongHyeon 		    (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) !=
218381eee0ebSPyun YongHyeon 		    (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) {
218481eee0ebSPyun YongHyeon 			/*
218581eee0ebSPyun YongHyeon 			 * RTL8168C or later controllers do not
218681eee0ebSPyun YongHyeon 			 * support multi-fragment packet.
218781eee0ebSPyun YongHyeon 			 */
218881eee0ebSPyun YongHyeon 			re_discard_rxbuf(sc, i);
218981eee0ebSPyun YongHyeon 			continue;
219081eee0ebSPyun YongHyeon 		} else if ((rxstat & RL_RDESC_STAT_EOF) == 0) {
2191d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
2192d65abd66SPyun YongHyeon 				/*
2193d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
2194d65abd66SPyun YongHyeon 				 * discard all the pieces.
2195d65abd66SPyun YongHyeon 				 */
2196d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
2197d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
2198d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
2199d65abd66SPyun YongHyeon 				}
2200d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2201d65abd66SPyun YongHyeon 				continue;
2202d65abd66SPyun YongHyeon 			}
220322a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
2204a94100faSBill Paul 			if (sc->rl_head == NULL)
2205a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
2206a94100faSBill Paul 			else {
2207a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2208a94100faSBill Paul 				sc->rl_tail->m_next = m;
2209a94100faSBill Paul 				sc->rl_tail = m;
2210a94100faSBill Paul 			}
2211a94100faSBill Paul 			continue;
2212a94100faSBill Paul 		}
2213a94100faSBill Paul 
2214a94100faSBill Paul 		/*
2215a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
2216a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
2217a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
2218a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
2219a94100faSBill Paul 		 * were already used, so to make room for the extra
2220a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
2221a94100faSBill Paul 		 * error' bit and shifted the other status bits
2222a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
2223a94100faSBill Paul 		 * still in the same places. We have already extracted
2224a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
2225a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
2226a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
2227a94100faSBill Paul 		 * them using the 8169 status as though it was in the
2228a94100faSBill Paul 		 * same format as that of the 8139C+.
2229a94100faSBill Paul 		 */
2230a94100faSBill Paul 		if (sc->rl_type == RL_8169)
2231a94100faSBill Paul 			rxstat >>= 1;
2232a94100faSBill Paul 
223322a11c96SJohn-Mark Gurney 		/*
223422a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
223522a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
223622a11c96SJohn-Mark Gurney 		 */
223781eee0ebSPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) {
223881eee0ebSPyun YongHyeon 			rxerr = 1;
223981eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 &&
224081eee0ebSPyun YongHyeon 			    total_len > 8191 &&
224181eee0ebSPyun YongHyeon 			    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)
224281eee0ebSPyun YongHyeon 				rxerr = 0;
224381eee0ebSPyun YongHyeon 			if (rxerr != 0) {
2244c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2245a94100faSBill Paul 				/*
2246a94100faSBill Paul 				 * If this is part of a multi-fragment packet,
2247a94100faSBill Paul 				 * discard all the pieces.
2248a94100faSBill Paul 				 */
2249a94100faSBill Paul 				if (sc->rl_head != NULL) {
2250a94100faSBill Paul 					m_freem(sc->rl_head);
2251a94100faSBill Paul 					sc->rl_head = sc->rl_tail = NULL;
2252a94100faSBill Paul 				}
2253d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2254a94100faSBill Paul 				continue;
2255a94100faSBill Paul 			}
225681eee0ebSPyun YongHyeon 		}
2257a94100faSBill Paul 
2258a94100faSBill Paul 		/*
2259a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
2260a94100faSBill Paul 		 * reload the current one.
2261a94100faSBill Paul 		 */
226281eee0ebSPyun YongHyeon 		if (jumbo != 0)
226381eee0ebSPyun YongHyeon 			rxerr = re_jumbo_newbuf(sc, i);
226481eee0ebSPyun YongHyeon 		else
226581eee0ebSPyun YongHyeon 			rxerr = re_newbuf(sc, i);
226681eee0ebSPyun YongHyeon 		if (rxerr != 0) {
2267c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2268a94100faSBill Paul 			if (sc->rl_head != NULL) {
2269a94100faSBill Paul 				m_freem(sc->rl_head);
2270a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
2271a94100faSBill Paul 			}
2272d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
2273a94100faSBill Paul 			continue;
2274a94100faSBill Paul 		}
2275a94100faSBill Paul 
2276a94100faSBill Paul 		if (sc->rl_head != NULL) {
227781eee0ebSPyun YongHyeon 			if (jumbo != 0)
227881eee0ebSPyun YongHyeon 				m->m_len = total_len;
227981eee0ebSPyun YongHyeon 			else {
228022a11c96SJohn-Mark Gurney 				m->m_len = total_len % RE_RX_DESC_BUFLEN;
228122a11c96SJohn-Mark Gurney 				if (m->m_len == 0)
228222a11c96SJohn-Mark Gurney 					m->m_len = RE_RX_DESC_BUFLEN;
228381eee0ebSPyun YongHyeon 			}
2284a94100faSBill Paul 			/*
2285a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
2286a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
2287a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
2288a94100faSBill Paul 			 * care about anyway.
2289a94100faSBill Paul 			 */
2290a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
2291a94100faSBill Paul 				sc->rl_tail->m_len -=
2292a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
2293a94100faSBill Paul 				m_freem(m);
2294a94100faSBill Paul 			} else {
2295a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
2296a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2297a94100faSBill Paul 				sc->rl_tail->m_next = m;
2298a94100faSBill Paul 			}
2299a94100faSBill Paul 			m = sc->rl_head;
2300a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
2301a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
2302a94100faSBill Paul 		} else
2303a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
2304a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
2305a94100faSBill Paul 
230622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
230722a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
230822a11c96SJohn-Mark Gurney #endif
2309c8dfaf38SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2310a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
2311a94100faSBill Paul 
2312a94100faSBill Paul 		/* Do RX checksumming if enabled */
2313a94100faSBill Paul 
2314a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
2315deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2316a94100faSBill Paul 				/* Check IP header checksum */
2317a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
2318deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2319deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2320a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
2321deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2322deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2323a94100faSBill Paul 
2324a94100faSBill Paul 				/* Check TCP/UDP checksum */
2325a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
2326a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2327a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
2328a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2329a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
2330a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2331a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
2332a94100faSBill Paul 				}
2333deb5c680SPyun YongHyeon 			} else {
2334deb5c680SPyun YongHyeon 				/*
2335deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
2336deb5c680SPyun YongHyeon 				 */
2337deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
2338deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2339deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2340deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2341deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
2342deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2343deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2344deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2345deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
2346deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2347deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
2348deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2349deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2350deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2351deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2352deb5c680SPyun YongHyeon 				}
2353deb5c680SPyun YongHyeon 			}
2354a94100faSBill Paul 		}
2355ed510fb0SBill Paul 		maxpkt--;
2356d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
235778ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
2358bddff934SPyun YongHyeon 			    bswap16((rxvlan & RL_RDESC_VLANCTL_DATA));
235978ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
2360d147662cSGleb Smirnoff 		}
23615120abbfSSam Leffler 		RL_UNLOCK(sc);
2362a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
23635120abbfSSam Leffler 		RL_LOCK(sc);
23641abcdbd1SAttilio Rao 		rx_npkts++;
2365a94100faSBill Paul 	}
2366a94100faSBill Paul 
2367a94100faSBill Paul 	/* Flush the RX DMA ring */
2368a94100faSBill Paul 
2369a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2370a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2371a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2372a94100faSBill Paul 
2373a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
2374ed510fb0SBill Paul 
23751abcdbd1SAttilio Rao 	if (rx_npktsp != NULL)
23761abcdbd1SAttilio Rao 		*rx_npktsp = rx_npkts;
2377ed510fb0SBill Paul 	if (maxpkt)
2378ed510fb0SBill Paul 		return (EAGAIN);
2379ed510fb0SBill Paul 
2380ed510fb0SBill Paul 	return (0);
2381a94100faSBill Paul }
2382a94100faSBill Paul 
2383a94100faSBill Paul static void
23847b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc)
2385a94100faSBill Paul {
2386a94100faSBill Paul 	struct ifnet		*ifp;
2387d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2388a94100faSBill Paul 	u_int32_t		txstat;
2389d65abd66SPyun YongHyeon 	int			cons;
2390d65abd66SPyun YongHyeon 
2391d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
2392d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
2393d65abd66SPyun YongHyeon 		return;
2394a94100faSBill Paul 
2395fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2396579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2397ce3ee1e7SLuigi Rizzo 	if (netmap_tx_irq(ifp, 0))
2398579a6e3cSLuigi Rizzo 		return;
2399579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2400a94100faSBill Paul 	/* Invalidate the TX descriptor list */
2401a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2402a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2403d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2404a94100faSBill Paul 
2405d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
2406d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
2407d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
2408d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
2409a94100faSBill Paul 			break;
2410a94100faSBill Paul 		/*
2411a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
2412a94100faSBill Paul 		 * in a fragment chain, which also happens to
2413a94100faSBill Paul 		 * be the only place where the TX status bits
2414a94100faSBill Paul 		 * are valid.
2415a94100faSBill Paul 		 */
2416a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
2417d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
2418d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2419d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2420d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2421d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2422d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
2423d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
2424d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2425d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2426a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2427a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2428c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 1);
2429a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2430c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2431a94100faSBill Paul 			else
2432c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2433a94100faSBill Paul 		}
2434a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2435d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2436a94100faSBill Paul 	}
2437d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2438a94100faSBill Paul 
2439a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2440a94100faSBill Paul 
2441d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
2442ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2443a94100faSBill Paul 		/*
2444b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2445b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2446a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2447a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2448a94100faSBill Paul 		 */
2449a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2450ed510fb0SBill Paul #endif
2451b4b95879SMarius Strobl 	} else
2452b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2453a94100faSBill Paul }
2454a94100faSBill Paul 
2455a94100faSBill Paul static void
24567b5ffebfSPyun YongHyeon re_tick(void *xsc)
2457a94100faSBill Paul {
2458a94100faSBill Paul 	struct rl_softc		*sc;
2459d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2460a94100faSBill Paul 
2461a94100faSBill Paul 	sc = xsc;
246297b9d4baSJohn-Mark Gurney 
246397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
246497b9d4baSJohn-Mark Gurney 
24651d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2466a94100faSBill Paul 	mii_tick(mii);
24670fe200d9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) == 0)
24680fe200d9SPyun YongHyeon 		re_miibus_statchg(sc->rl_dev);
2469c2d2e19cSPyun YongHyeon 	/*
2470c2d2e19cSPyun YongHyeon 	 * Reclaim transmitted frames here. Technically it is not
2471c2d2e19cSPyun YongHyeon 	 * necessary to do here but it ensures periodic reclamation
2472c2d2e19cSPyun YongHyeon 	 * regardless of Tx completion interrupt which seems to be
2473c2d2e19cSPyun YongHyeon 	 * lost on PCIe based controllers under certain situations.
2474c2d2e19cSPyun YongHyeon 	 */
2475c2d2e19cSPyun YongHyeon 	re_txeof(sc);
2476130b6dfbSPyun YongHyeon 	re_watchdog(sc);
2477d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2478a94100faSBill Paul }
2479a94100faSBill Paul 
2480a94100faSBill Paul #ifdef DEVICE_POLLING
24811abcdbd1SAttilio Rao static int
2482a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2483a94100faSBill Paul {
2484a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
24851abcdbd1SAttilio Rao 	int rx_npkts = 0;
2486a94100faSBill Paul 
2487a94100faSBill Paul 	RL_LOCK(sc);
248840929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
24891abcdbd1SAttilio Rao 		rx_npkts = re_poll_locked(ifp, cmd, count);
249097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
24911abcdbd1SAttilio Rao 	return (rx_npkts);
249297b9d4baSJohn-Mark Gurney }
249397b9d4baSJohn-Mark Gurney 
24941abcdbd1SAttilio Rao static int
249597b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
249697b9d4baSJohn-Mark Gurney {
249797b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
24981abcdbd1SAttilio Rao 	int rx_npkts;
249997b9d4baSJohn-Mark Gurney 
250097b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
250197b9d4baSJohn-Mark Gurney 
2502a94100faSBill Paul 	sc->rxcycles = count;
25031abcdbd1SAttilio Rao 	re_rxeof(sc, &rx_npkts);
2504a94100faSBill Paul 	re_txeof(sc);
2505a94100faSBill Paul 
250637652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2507d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2508a94100faSBill Paul 
2509a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2510a94100faSBill Paul 		u_int16_t       status;
2511a94100faSBill Paul 
2512a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2513a94100faSBill Paul 		if (status == 0xffff)
25141abcdbd1SAttilio Rao 			return (rx_npkts);
2515a94100faSBill Paul 		if (status)
2516a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2517818951afSPyun YongHyeon 		if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2518818951afSPyun YongHyeon 		    (sc->rl_flags & RL_FLAG_PCIE))
2519818951afSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2520a94100faSBill Paul 
2521a94100faSBill Paul 		/*
2522a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2523a94100faSBill Paul 		 */
2524a94100faSBill Paul 
25258476c243SPyun YongHyeon 		if (status & RL_ISR_SYSTEM_ERR) {
25268476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
252797b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2528a94100faSBill Paul 		}
25298476c243SPyun YongHyeon 	}
25301abcdbd1SAttilio Rao 	return (rx_npkts);
2531a94100faSBill Paul }
2532a94100faSBill Paul #endif /* DEVICE_POLLING */
2533a94100faSBill Paul 
2534ef544f63SPaolo Pisati static int
25357b5ffebfSPyun YongHyeon re_intr(void *arg)
2536a94100faSBill Paul {
2537a94100faSBill Paul 	struct rl_softc		*sc;
2538ed510fb0SBill Paul 	uint16_t		status;
2539a94100faSBill Paul 
2540a94100faSBill Paul 	sc = arg;
2541ed510fb0SBill Paul 
2542ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2543498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2544ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2545ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2546ed510fb0SBill Paul 
2547ed510fb0SBill Paul 	taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2548ed510fb0SBill Paul 
2549ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2550ed510fb0SBill Paul }
2551ed510fb0SBill Paul 
2552ed510fb0SBill Paul static void
25537b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending)
2554ed510fb0SBill Paul {
2555ed510fb0SBill Paul 	struct rl_softc		*sc;
2556ed510fb0SBill Paul 	struct ifnet		*ifp;
2557ed510fb0SBill Paul 	u_int16_t		status;
2558ed510fb0SBill Paul 	int			rval = 0;
2559ed510fb0SBill Paul 
2560ed510fb0SBill Paul 	sc = arg;
2561ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2562a94100faSBill Paul 
2563a94100faSBill Paul 	RL_LOCK(sc);
256497b9d4baSJohn-Mark Gurney 
2565a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2566a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2567a94100faSBill Paul 
2568d65abd66SPyun YongHyeon 	if (sc->suspended ||
2569d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2570ed510fb0SBill Paul 		RL_UNLOCK(sc);
2571ed510fb0SBill Paul 		return;
2572ed510fb0SBill Paul 	}
2573a94100faSBill Paul 
2574ed510fb0SBill Paul #ifdef DEVICE_POLLING
2575ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2576ed510fb0SBill Paul 		RL_UNLOCK(sc);
2577ed510fb0SBill Paul 		return;
2578ed510fb0SBill Paul 	}
2579ed510fb0SBill Paul #endif
2580a94100faSBill Paul 
2581ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
25821abcdbd1SAttilio Rao 		rval = re_rxeof(sc, NULL);
2583ed510fb0SBill Paul 
2584818951afSPyun YongHyeon 	/*
2585818951afSPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2586818951afSPyun YongHyeon 	 * while an existing transmission is in progress. If
2587818951afSPyun YongHyeon 	 * the transmitter goes idle but there are still
2588818951afSPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2589818951afSPyun YongHyeon 	 * channel here to flush them out. This only seems to
2590818951afSPyun YongHyeon 	 * be required with the PCIe devices.
2591818951afSPyun YongHyeon 	 */
2592818951afSPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2593818951afSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2594818951afSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
25953d85c23dSPyun YongHyeon 	if (status & (
2596ed510fb0SBill Paul #ifdef RE_TX_MODERATION
25973d85c23dSPyun YongHyeon 	    RL_ISR_TIMEOUT_EXPIRED|
2598ed510fb0SBill Paul #else
25993d85c23dSPyun YongHyeon 	    RL_ISR_TX_OK|
2600ed510fb0SBill Paul #endif
2601ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2602a94100faSBill Paul 		re_txeof(sc);
2603a94100faSBill Paul 
26048476c243SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
26058476c243SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
260697b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
26078476c243SPyun YongHyeon 	}
2608a94100faSBill Paul 
260952732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2610d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2611a94100faSBill Paul 
2612a94100faSBill Paul 	RL_UNLOCK(sc);
2613ed510fb0SBill Paul 
2614ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2615ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2616ed510fb0SBill Paul 		return;
2617ed510fb0SBill Paul 	}
2618ed510fb0SBill Paul 
2619ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2620a94100faSBill Paul }
2621a94100faSBill Paul 
2622502be0f7SPyun YongHyeon static void
2623502be0f7SPyun YongHyeon re_intr_msi(void *xsc)
2624502be0f7SPyun YongHyeon {
2625502be0f7SPyun YongHyeon 	struct rl_softc		*sc;
2626502be0f7SPyun YongHyeon 	struct ifnet		*ifp;
2627502be0f7SPyun YongHyeon 	uint16_t		intrs, status;
2628502be0f7SPyun YongHyeon 
2629502be0f7SPyun YongHyeon 	sc = xsc;
2630502be0f7SPyun YongHyeon 	RL_LOCK(sc);
2631502be0f7SPyun YongHyeon 
2632502be0f7SPyun YongHyeon 	ifp = sc->rl_ifp;
2633502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING
2634502be0f7SPyun YongHyeon 	if (ifp->if_capenable & IFCAP_POLLING) {
2635502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2636502be0f7SPyun YongHyeon 		return;
2637502be0f7SPyun YongHyeon 	}
2638502be0f7SPyun YongHyeon #endif
2639502be0f7SPyun YongHyeon 	/* Disable interrupts. */
2640502be0f7SPyun YongHyeon 	CSR_WRITE_2(sc, RL_IMR, 0);
2641502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2642502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2643502be0f7SPyun YongHyeon 		return;
2644502be0f7SPyun YongHyeon 	}
2645502be0f7SPyun YongHyeon 
2646502be0f7SPyun YongHyeon 	intrs = RL_INTRS_CPLUS;
2647502be0f7SPyun YongHyeon 	status = CSR_READ_2(sc, RL_ISR);
2648502be0f7SPyun YongHyeon         CSR_WRITE_2(sc, RL_ISR, status);
2649502be0f7SPyun YongHyeon 	if (sc->rl_int_rx_act > 0) {
2650502be0f7SPyun YongHyeon 		intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2651502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2652502be0f7SPyun YongHyeon 		status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2653502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2654502be0f7SPyun YongHyeon 	}
2655502be0f7SPyun YongHyeon 
2656502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR |
2657502be0f7SPyun YongHyeon 	    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) {
2658502be0f7SPyun YongHyeon 		re_rxeof(sc, NULL);
2659502be0f7SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2660502be0f7SPyun YongHyeon 			if (sc->rl_int_rx_mod != 0 &&
2661502be0f7SPyun YongHyeon 			    (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR |
2662502be0f7SPyun YongHyeon 			    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) {
2663502be0f7SPyun YongHyeon 				/* Rearm one-shot timer. */
2664502be0f7SPyun YongHyeon 				CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2665502be0f7SPyun YongHyeon 				intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR |
2666502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN);
2667502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 1;
2668502be0f7SPyun YongHyeon 			} else {
2669502be0f7SPyun YongHyeon 				intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR |
2670502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN;
2671502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 0;
2672502be0f7SPyun YongHyeon 			}
2673502be0f7SPyun YongHyeon 		}
2674502be0f7SPyun YongHyeon 	}
2675502be0f7SPyun YongHyeon 
2676502be0f7SPyun YongHyeon 	/*
2677502be0f7SPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2678502be0f7SPyun YongHyeon 	 * while an existing transmission is in progress. If
2679502be0f7SPyun YongHyeon 	 * the transmitter goes idle but there are still
2680502be0f7SPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2681502be0f7SPyun YongHyeon 	 * channel here to flush them out. This only seems to
2682502be0f7SPyun YongHyeon 	 * be required with the PCIe devices.
2683502be0f7SPyun YongHyeon 	 */
2684502be0f7SPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2685502be0f7SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2686502be0f7SPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2687502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL))
2688502be0f7SPyun YongHyeon 		re_txeof(sc);
2689502be0f7SPyun YongHyeon 
2690502be0f7SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
2691502be0f7SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2692502be0f7SPyun YongHyeon 		re_init_locked(sc);
2693502be0f7SPyun YongHyeon 	}
2694502be0f7SPyun YongHyeon 
2695502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2696502be0f7SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2697502be0f7SPyun YongHyeon 			re_start_locked(ifp);
2698502be0f7SPyun YongHyeon 		CSR_WRITE_2(sc, RL_IMR, intrs);
2699502be0f7SPyun YongHyeon 	}
2700502be0f7SPyun YongHyeon 	RL_UNLOCK(sc);
2701502be0f7SPyun YongHyeon }
2702502be0f7SPyun YongHyeon 
2703d65abd66SPyun YongHyeon static int
27047b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head)
2705d65abd66SPyun YongHyeon {
2706d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2707d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2708d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2709d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2710d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2711d65abd66SPyun YongHyeon 	int			nsegs, prod;
2712d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2713d65abd66SPyun YongHyeon 	int			padlen;
2714ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2715a94100faSBill Paul 
2716d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2717738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
27180fc4974fSBill Paul 
27190fc4974fSBill Paul 	/*
27200fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
27210fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
27220fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
27230fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
27240fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
27250fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
272699c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
27270fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2728d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
27290fc4974fSBill Paul 	 */
2730f2e491c9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 &&
2731deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
273299c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2733d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2734d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2735d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2736c6499eccSGleb Smirnoff 			m_new = m_dup(*m_head, M_NOWAIT);
2737d65abd66SPyun YongHyeon 			m_freem(*m_head);
2738d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2739d65abd66SPyun YongHyeon 				*m_head = NULL;
2740a94100faSBill Paul 				return (ENOBUFS);
2741a94100faSBill Paul 			}
2742d65abd66SPyun YongHyeon 			*m_head = m_new;
2743d65abd66SPyun YongHyeon 		}
2744d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2745d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
2746c6499eccSGleb Smirnoff 			m_new = m_defrag(*m_head, M_NOWAIT);
2747b4b95879SMarius Strobl 			if (m_new == NULL) {
2748b4b95879SMarius Strobl 				m_freem(*m_head);
2749b4b95879SMarius Strobl 				*m_head = NULL;
275080a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2751b4b95879SMarius Strobl 			}
2752d65abd66SPyun YongHyeon 		} else
2753d65abd66SPyun YongHyeon 			m_new = *m_head;
2754a94100faSBill Paul 
27550fc4974fSBill Paul 		/*
27560fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
27570fc4974fSBill Paul 		 * to avoid leaking data.
27580fc4974fSBill Paul 		 */
2759d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2760d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
27610fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2762d65abd66SPyun YongHyeon 		*m_head = m_new;
27630fc4974fSBill Paul 	}
27640fc4974fSBill Paul 
2765d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2766d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2767d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2768d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2769d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2770c6499eccSGleb Smirnoff 		m_new = m_collapse(*m_head, M_NOWAIT, RL_NTXSEGS);
2771d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2772d65abd66SPyun YongHyeon 			m_freem(*m_head);
2773b4b95879SMarius Strobl 			*m_head = NULL;
2774d65abd66SPyun YongHyeon 			return (ENOBUFS);
2775a94100faSBill Paul 		}
2776d65abd66SPyun YongHyeon 		*m_head = m_new;
2777d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2778d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2779d65abd66SPyun YongHyeon 		if (error != 0) {
2780d65abd66SPyun YongHyeon 			m_freem(*m_head);
2781d65abd66SPyun YongHyeon 			*m_head = NULL;
2782d65abd66SPyun YongHyeon 			return (error);
2783a94100faSBill Paul 		}
2784d65abd66SPyun YongHyeon 	} else if (error != 0)
2785d65abd66SPyun YongHyeon 		return (error);
2786d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2787d65abd66SPyun YongHyeon 		m_freem(*m_head);
2788d65abd66SPyun YongHyeon 		*m_head = NULL;
2789d65abd66SPyun YongHyeon 		return (EIO);
2790d65abd66SPyun YongHyeon 	}
2791d65abd66SPyun YongHyeon 
2792d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2793d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2794d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2795d65abd66SPyun YongHyeon 		return (ENOBUFS);
2796d65abd66SPyun YongHyeon 	}
2797d65abd66SPyun YongHyeon 
2798d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2799d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2800a94100faSBill Paul 
2801a94100faSBill Paul 	/*
2802d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2803d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2804d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2805d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2806a94100faSBill Paul 	 */
2807deb5c680SPyun YongHyeon 	vlanctl = 0;
2808d65abd66SPyun YongHyeon 	csum_flags = 0;
2809d6d7d923SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2810d6d7d923SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) {
2811d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND;
2812d6d7d923SPyun YongHyeon 			vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2813d6d7d923SPyun YongHyeon 			    RL_TDESC_CMD_MSSVALV2_SHIFT);
2814d6d7d923SPyun YongHyeon 		} else {
2815d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND |
2816d65abd66SPyun YongHyeon 			    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2817d65abd66SPyun YongHyeon 			    RL_TDESC_CMD_MSSVAL_SHIFT);
2818d6d7d923SPyun YongHyeon 		}
2819d6d7d923SPyun YongHyeon 	} else {
282099c8ae87SPyun YongHyeon 		/*
282199c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
282299c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
28232df05392SSergey Kandaurov 		 * doesn't make effects.
282499c8ae87SPyun YongHyeon 		 */
282599c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2826deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2827d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2828deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2829deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2830d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2831deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2832deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2833d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2834deb5c680SPyun YongHyeon 			} else {
2835deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2836deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2837deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2838deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2839deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2840deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2841deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2842deb5c680SPyun YongHyeon 			}
2843d65abd66SPyun YongHyeon 		}
284499c8ae87SPyun YongHyeon 	}
2845a94100faSBill Paul 
2846ccf34c81SPyun YongHyeon 	/*
2847ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2848ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2849ccf34c81SPyun YongHyeon 	 * transmission attempt.
2850ccf34c81SPyun YongHyeon 	 */
2851ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2852bddff934SPyun YongHyeon 		vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) |
2853deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2854ccf34c81SPyun YongHyeon 
2855d65abd66SPyun YongHyeon 	si = prod;
2856d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2857d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2858deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2859d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2860d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2861d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2862d65abd66SPyun YongHyeon 		if (i != 0)
2863d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2864d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2865d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2866d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2867d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2868d65abd66SPyun YongHyeon 	}
2869d65abd66SPyun YongHyeon 	/* Update producer index. */
2870d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2871a94100faSBill Paul 
2872d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2873d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2874d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2875d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2876d65abd66SPyun YongHyeon 
2877d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2878d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2879d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2880a94100faSBill Paul 
2881d65abd66SPyun YongHyeon 	/*
2882d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2883d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2884d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2885d65abd66SPyun YongHyeon 	 */
2886d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2887d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2888d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2889d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2890d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2891a94100faSBill Paul 
2892a94100faSBill Paul 	return (0);
2893a94100faSBill Paul }
2894a94100faSBill Paul 
289597b9d4baSJohn-Mark Gurney static void
2896d180a66fSPyun YongHyeon re_start(struct ifnet *ifp)
289797b9d4baSJohn-Mark Gurney {
2898d180a66fSPyun YongHyeon 	struct rl_softc		*sc;
289997b9d4baSJohn-Mark Gurney 
2900d180a66fSPyun YongHyeon 	sc = ifp->if_softc;
2901d180a66fSPyun YongHyeon 	RL_LOCK(sc);
2902d180a66fSPyun YongHyeon 	re_start_locked(ifp);
2903d180a66fSPyun YongHyeon 	RL_UNLOCK(sc);
290497b9d4baSJohn-Mark Gurney }
290597b9d4baSJohn-Mark Gurney 
2906a94100faSBill Paul /*
2907a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2908a94100faSBill Paul  */
2909a94100faSBill Paul static void
2910d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp)
2911a94100faSBill Paul {
2912a94100faSBill Paul 	struct rl_softc		*sc;
2913d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2914d65abd66SPyun YongHyeon 	int			queued;
2915a94100faSBill Paul 
2916a94100faSBill Paul 	sc = ifp->if_softc;
291797b9d4baSJohn-Mark Gurney 
2918579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2919579a6e3cSLuigi Rizzo 	/* XXX is this necessary ? */
2920579a6e3cSLuigi Rizzo 	if (ifp->if_capenable & IFCAP_NETMAP) {
2921579a6e3cSLuigi Rizzo 		struct netmap_kring *kring = &NA(ifp)->tx_rings[0];
2922579a6e3cSLuigi Rizzo 		if (sc->rl_ldata.rl_tx_prodidx != kring->nr_hwcur) {
2923579a6e3cSLuigi Rizzo 			/* kick the tx unit */
2924579a6e3cSLuigi Rizzo 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2925579a6e3cSLuigi Rizzo #ifdef RE_TX_MODERATION
2926579a6e3cSLuigi Rizzo 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2927579a6e3cSLuigi Rizzo #endif
2928579a6e3cSLuigi Rizzo 			sc->rl_watchdog_timer = 5;
2929579a6e3cSLuigi Rizzo 		}
2930579a6e3cSLuigi Rizzo 		return;
2931579a6e3cSLuigi Rizzo 	}
2932579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2933d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2934d180a66fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
2935ed510fb0SBill Paul 		return;
2936a94100faSBill Paul 
2937d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2938d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
293952732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2940a94100faSBill Paul 		if (m_head == NULL)
2941a94100faSBill Paul 			break;
2942a94100faSBill Paul 
2943d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2944b4b95879SMarius Strobl 			if (m_head == NULL)
2945b4b95879SMarius Strobl 				break;
294652732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
294713f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2948a94100faSBill Paul 			break;
2949a94100faSBill Paul 		}
2950a94100faSBill Paul 
2951a94100faSBill Paul 		/*
2952a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2953a94100faSBill Paul 		 * to him.
2954a94100faSBill Paul 		 */
295559a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
295652732175SMax Laier 
295752732175SMax Laier 		queued++;
2958a94100faSBill Paul 	}
2959a94100faSBill Paul 
2960ed510fb0SBill Paul 	if (queued == 0) {
2961ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2962d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2963ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2964ed510fb0SBill Paul #endif
296552732175SMax Laier 		return;
2966ed510fb0SBill Paul 	}
296752732175SMax Laier 
2968a94100faSBill Paul 	/* Flush the TX descriptors */
2969a94100faSBill Paul 
2970a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2971a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2972a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2973a94100faSBill Paul 
29740fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2975a94100faSBill Paul 
2976ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2977a94100faSBill Paul 	/*
2978a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2979a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2980a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2981a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2982a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2983a94100faSBill Paul 	 * the timer count is reset to 0.
2984a94100faSBill Paul 	 */
2985a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2986ed510fb0SBill Paul #endif
2987a94100faSBill Paul 
2988a94100faSBill Paul 	/*
2989a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2990a94100faSBill Paul 	 */
29911d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
2992a94100faSBill Paul }
2993a94100faSBill Paul 
2994a94100faSBill Paul static void
299581eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo)
299681eee0ebSPyun YongHyeon {
299781eee0ebSPyun YongHyeon 
299881eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) {
299981eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
300081eee0ebSPyun YongHyeon 		return;
300181eee0ebSPyun YongHyeon 	}
300281eee0ebSPyun YongHyeon 
300381eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
300481eee0ebSPyun YongHyeon 	if (jumbo != 0) {
3005e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) |
300681eee0ebSPyun YongHyeon 		    RL_CFG3_JUMBO_EN0);
300781eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
300881eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
300981eee0ebSPyun YongHyeon 			break;
301081eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3011e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3012e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | 0x01);
301381eee0ebSPyun YongHyeon 			break;
301481eee0ebSPyun YongHyeon 		default:
3015e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3016e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | RL_CFG4_JUMBO_EN1);
301781eee0ebSPyun YongHyeon 		}
301881eee0ebSPyun YongHyeon 	} else {
3019e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) &
302081eee0ebSPyun YongHyeon 		    ~RL_CFG3_JUMBO_EN0);
302181eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
302281eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
302381eee0ebSPyun YongHyeon 			break;
302481eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3025e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3026e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~0x01);
302781eee0ebSPyun YongHyeon 			break;
302881eee0ebSPyun YongHyeon 		default:
3029e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3030e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~RL_CFG4_JUMBO_EN1);
303181eee0ebSPyun YongHyeon 		}
303281eee0ebSPyun YongHyeon 	}
303381eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
303481eee0ebSPyun YongHyeon 
303581eee0ebSPyun YongHyeon 	switch (sc->rl_hwrev->rl_rev) {
303681eee0ebSPyun YongHyeon 	case RL_HWREV_8168DP:
303781eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
303881eee0ebSPyun YongHyeon 		break;
303981eee0ebSPyun YongHyeon 	default:
304081eee0ebSPyun YongHyeon 		if (jumbo != 0)
304181eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 512);
304281eee0ebSPyun YongHyeon 		else
304381eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 4096);
304481eee0ebSPyun YongHyeon 	}
304581eee0ebSPyun YongHyeon }
304681eee0ebSPyun YongHyeon 
304781eee0ebSPyun YongHyeon static void
30487b5ffebfSPyun YongHyeon re_init(void *xsc)
3049a94100faSBill Paul {
3050a94100faSBill Paul 	struct rl_softc		*sc = xsc;
305197b9d4baSJohn-Mark Gurney 
305297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
305397b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
305497b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
305597b9d4baSJohn-Mark Gurney }
305697b9d4baSJohn-Mark Gurney 
305797b9d4baSJohn-Mark Gurney static void
30587b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc)
305997b9d4baSJohn-Mark Gurney {
3060fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
3061a94100faSBill Paul 	struct mii_data		*mii;
3062566ca8caSJung-uk Kim 	uint32_t		reg;
306370acaecfSPyun YongHyeon 	uint16_t		cfg;
30644d3d7085SBernd Walter 	union {
30654d3d7085SBernd Walter 		uint32_t align_dummy;
30664d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
30674d3d7085SBernd Walter         } eaddr;
3068a94100faSBill Paul 
306997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
307097b9d4baSJohn-Mark Gurney 
3071a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3072a94100faSBill Paul 
30738476c243SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
30748476c243SPyun YongHyeon 		return;
30758476c243SPyun YongHyeon 
3076a94100faSBill Paul 	/*
3077a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
3078a94100faSBill Paul 	 */
3079a94100faSBill Paul 	re_stop(sc);
3080a94100faSBill Paul 
3081b659f1f0SPyun YongHyeon 	/* Put controller into known state. */
3082b659f1f0SPyun YongHyeon 	re_reset(sc);
3083b659f1f0SPyun YongHyeon 
3084a94100faSBill Paul 	/*
30854a814a5eSPyun YongHyeon 	 * For C+ mode, initialize the RX descriptors and mbufs.
30864a814a5eSPyun YongHyeon 	 */
308781eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
308881eee0ebSPyun YongHyeon 		if (ifp->if_mtu > RL_MTU) {
308981eee0ebSPyun YongHyeon 			if (re_jrx_list_init(sc) != 0) {
309081eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
309181eee0ebSPyun YongHyeon 				    "no memory for jumbo RX buffers\n");
309281eee0ebSPyun YongHyeon 				re_stop(sc);
309381eee0ebSPyun YongHyeon 				return;
309481eee0ebSPyun YongHyeon 			}
309581eee0ebSPyun YongHyeon 			/* Disable checksum offloading for jumbo frames. */
309681eee0ebSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4);
309781eee0ebSPyun YongHyeon 			ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO);
309881eee0ebSPyun YongHyeon 		} else {
309981eee0ebSPyun YongHyeon 			if (re_rx_list_init(sc) != 0) {
310081eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
310181eee0ebSPyun YongHyeon 				    "no memory for RX buffers\n");
310281eee0ebSPyun YongHyeon 				re_stop(sc);
310381eee0ebSPyun YongHyeon 				return;
310481eee0ebSPyun YongHyeon 			}
310581eee0ebSPyun YongHyeon 		}
310681eee0ebSPyun YongHyeon 		re_set_jumbo(sc, ifp->if_mtu > RL_MTU);
310781eee0ebSPyun YongHyeon 	} else {
31084a814a5eSPyun YongHyeon 		if (re_rx_list_init(sc) != 0) {
31094a814a5eSPyun YongHyeon 			device_printf(sc->rl_dev, "no memory for RX buffers\n");
31104a814a5eSPyun YongHyeon 			re_stop(sc);
31114a814a5eSPyun YongHyeon 			return;
31124a814a5eSPyun YongHyeon 		}
311381eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
311481eee0ebSPyun YongHyeon 		    pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) {
311581eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
311681eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 512);
311781eee0ebSPyun YongHyeon 			else
311881eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 4096);
311981eee0ebSPyun YongHyeon 		}
312081eee0ebSPyun YongHyeon 	}
31214a814a5eSPyun YongHyeon 	re_tx_list_init(sc);
31224a814a5eSPyun YongHyeon 
31234a814a5eSPyun YongHyeon 	/*
3124c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
3125edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
3126c2c6548bSBill Paul 	 * before all others.
3127c2c6548bSBill Paul 	 */
312870acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
312970acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
313070acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
313170acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
313270acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
3133deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
3134deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
3135deb5c680SPyun YongHyeon 		/* XXX magic. */
3136deb5c680SPyun YongHyeon 		cfg |= 0x0001;
3137deb5c680SPyun YongHyeon 	} else
3138deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
3139deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
314081eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC ||
314181eee0ebSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) {
3142566ca8caSJung-uk Kim 		reg = 0x000fff00;
3143e7e7593cSPyun YongHyeon 		if ((CSR_READ_1(sc, sc->rl_cfg2) & RL_CFG2_PCI66MHZ) != 0)
3144566ca8caSJung-uk Kim 			reg |= 0x000000ff;
314581eee0ebSPyun YongHyeon 		if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE)
3146566ca8caSJung-uk Kim 			reg |= 0x00f00000;
3147566ca8caSJung-uk Kim 		CSR_WRITE_4(sc, 0x7c, reg);
3148566ca8caSJung-uk Kim 		/* Disable interrupt mitigation. */
3149566ca8caSJung-uk Kim 		CSR_WRITE_2(sc, 0xe2, 0);
3150566ca8caSJung-uk Kim 	}
3151ae644087SPyun YongHyeon 	/*
3152ae644087SPyun YongHyeon 	 * Disable TSO if interface MTU size is greater than MSS
3153ae644087SPyun YongHyeon 	 * allowed in controller.
3154ae644087SPyun YongHyeon 	 */
3155ae644087SPyun YongHyeon 	if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) {
3156ae644087SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TSO4;
3157ae644087SPyun YongHyeon 		ifp->if_hwassist &= ~CSUM_TSO;
3158ae644087SPyun YongHyeon 	}
3159c2c6548bSBill Paul 
3160c2c6548bSBill Paul 	/*
3161a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
3162a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
3163a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
3164a94100faSBill Paul 	 */
31654d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
31664d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
3167a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
3168ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
3169ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
3170ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
3171ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
3172a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
3173a94100faSBill Paul 
3174a94100faSBill Paul 	/*
3175d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
3176d01fac16SPyun YongHyeon 	 */
3177d01fac16SPyun YongHyeon 
3178d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
3179d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
3180d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
3181d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
3182d01fac16SPyun YongHyeon 
3183d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
3184d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
3185d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
3186d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
3187d01fac16SPyun YongHyeon 
3188f1a5f291SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_RXDV_GATED) != 0)
3189f1a5f291SMarius Strobl 		CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) &
3190f1a5f291SMarius Strobl 		    ~0x00080000);
3191f1a5f291SMarius Strobl 
3192d01fac16SPyun YongHyeon 	/*
3193a94100faSBill Paul 	 * Enable transmit and receive.
3194a94100faSBill Paul 	 */
3195a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
3196a94100faSBill Paul 
3197a94100faSBill Paul 	/*
3198ff191365SJung-uk Kim 	 * Set the initial TX configuration.
3199a94100faSBill Paul 	 */
3200abc8ff44SBill Paul 	if (sc->rl_testmode) {
3201abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
3202abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3203abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
3204a94100faSBill Paul 		else
3205abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3206abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
3207abc8ff44SBill Paul 	} else
3208a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
3209d01fac16SPyun YongHyeon 
3210d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
3211d01fac16SPyun YongHyeon 
3212a94100faSBill Paul 	/*
3213ff191365SJung-uk Kim 	 * Set the initial RX configuration.
3214a94100faSBill Paul 	 */
3215ff191365SJung-uk Kim 	re_set_rxmode(sc);
3216a94100faSBill Paul 
3217483cc440SPyun YongHyeon 	/* Configure interrupt moderation. */
3218483cc440SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
3219483cc440SPyun YongHyeon 		/* Magic from vendor. */
32205e6906eeSPyun YongHyeon 		CSR_WRITE_2(sc, RL_INTRMOD, 0x5100);
3221483cc440SPyun YongHyeon 	}
3222483cc440SPyun YongHyeon 
3223a94100faSBill Paul #ifdef DEVICE_POLLING
3224a94100faSBill Paul 	/*
3225a94100faSBill Paul 	 * Disable interrupts if we are polling.
3226a94100faSBill Paul 	 */
322740929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3228a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3229a94100faSBill Paul 	else	/* otherwise ... */
323040929967SGleb Smirnoff #endif
3231ed510fb0SBill Paul 
3232a94100faSBill Paul 	/*
3233a94100faSBill Paul 	 * Enable interrupts.
3234a94100faSBill Paul 	 */
3235a94100faSBill Paul 	if (sc->rl_testmode)
3236a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3237a94100faSBill Paul 	else
3238a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
3239ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
3240a94100faSBill Paul 
3241a94100faSBill Paul 	/* Set initial TX threshold */
3242a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
3243a94100faSBill Paul 
3244a94100faSBill Paul 	/* Start RX/TX process. */
3245a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
3246a94100faSBill Paul #ifdef notdef
3247a94100faSBill Paul 	/* Enable receiver and transmitter. */
3248a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
3249a94100faSBill Paul #endif
3250a94100faSBill Paul 
3251a94100faSBill Paul 	/*
3252a94100faSBill Paul 	 * Initialize the timer interrupt register so that
3253a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
3254a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
3255502be0f7SPyun YongHyeon 	 * reloaded on each transmit.
3256502be0f7SPyun YongHyeon 	 */
3257502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
3258502be0f7SPyun YongHyeon 	/*
3259502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate TX interrupt
3260a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
3261a94100faSBill Paul 	 */
3262a94100faSBill Paul 	if (sc->rl_type == RL_8169)
3263a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
3264a94100faSBill Paul 	else
3265a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
3266502be0f7SPyun YongHyeon #else
3267502be0f7SPyun YongHyeon 	/*
3268502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate RX interrupt
3269502be0f7SPyun YongHyeon 	 * moderation.
3270502be0f7SPyun YongHyeon 	 */
3271502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
3272502be0f7SPyun YongHyeon 	    intr_filter == 0) {
3273502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3274502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169,
3275502be0f7SPyun YongHyeon 			    RL_USECS(sc->rl_int_rx_mod));
3276502be0f7SPyun YongHyeon 	} else {
3277502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3278502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0));
3279502be0f7SPyun YongHyeon 	}
3280ed510fb0SBill Paul #endif
3281a94100faSBill Paul 
3282a94100faSBill Paul 	/*
3283a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
3284a94100faSBill Paul 	 * size so we can receive jumbo frames.
3285a94100faSBill Paul 	 */
328689feeee4SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
328781eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
328881eee0ebSPyun YongHyeon 			/*
328981eee0ebSPyun YongHyeon 			 * For controllers that use new jumbo frame scheme,
32902df05392SSergey Kandaurov 			 * set maximum size of jumbo frame depending on
329181eee0ebSPyun YongHyeon 			 * controller revisions.
329281eee0ebSPyun YongHyeon 			 */
329381eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
329481eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
329581eee0ebSPyun YongHyeon 				    sc->rl_hwrev->rl_max_mtu +
329681eee0ebSPyun YongHyeon 				    ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN +
329781eee0ebSPyun YongHyeon 				    ETHER_CRC_LEN);
329889feeee4SPyun YongHyeon 			else
329981eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
330081eee0ebSPyun YongHyeon 				    RE_RX_DESC_BUFLEN);
330181eee0ebSPyun YongHyeon 		} else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
330281eee0ebSPyun YongHyeon 		    sc->rl_hwrev->rl_max_mtu == RL_MTU) {
330381eee0ebSPyun YongHyeon 			/* RTL810x has no jumbo frame support. */
330481eee0ebSPyun YongHyeon 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN);
330581eee0ebSPyun YongHyeon 		} else
3306a94100faSBill Paul 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
330789feeee4SPyun YongHyeon 	}
3308a94100faSBill Paul 
330997b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
3310a94100faSBill Paul 		return;
3311a94100faSBill Paul 
3312e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, CSR_READ_1(sc, sc->rl_cfg1) |
3313e7e7593cSPyun YongHyeon 	    RL_CFG1_DRVLOAD);
3314a94100faSBill Paul 
331513f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
331613f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3317a94100faSBill Paul 
3318351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
33191662c49eSPyun YongHyeon 	mii_mediachg(mii);
33201662c49eSPyun YongHyeon 
33211d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3322d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
3323a94100faSBill Paul }
3324a94100faSBill Paul 
3325a94100faSBill Paul /*
3326a94100faSBill Paul  * Set media options.
3327a94100faSBill Paul  */
3328a94100faSBill Paul static int
33297b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp)
3330a94100faSBill Paul {
3331a94100faSBill Paul 	struct rl_softc		*sc;
3332a94100faSBill Paul 	struct mii_data		*mii;
33336f0f9b12SPyun YongHyeon 	int			error;
3334a94100faSBill Paul 
3335a94100faSBill Paul 	sc = ifp->if_softc;
3336a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3337d1754a9bSJohn Baldwin 	RL_LOCK(sc);
33386f0f9b12SPyun YongHyeon 	error = mii_mediachg(mii);
3339d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3340a94100faSBill Paul 
33416f0f9b12SPyun YongHyeon 	return (error);
3342a94100faSBill Paul }
3343a94100faSBill Paul 
3344a94100faSBill Paul /*
3345a94100faSBill Paul  * Report current media status.
3346a94100faSBill Paul  */
3347a94100faSBill Paul static void
33487b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3349a94100faSBill Paul {
3350a94100faSBill Paul 	struct rl_softc		*sc;
3351a94100faSBill Paul 	struct mii_data		*mii;
3352a94100faSBill Paul 
3353a94100faSBill Paul 	sc = ifp->if_softc;
3354a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3355a94100faSBill Paul 
3356d1754a9bSJohn Baldwin 	RL_LOCK(sc);
3357a94100faSBill Paul 	mii_pollstat(mii);
3358a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
3359a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
336057c81d92SPyun YongHyeon 	RL_UNLOCK(sc);
3361a94100faSBill Paul }
3362a94100faSBill Paul 
3363a94100faSBill Paul static int
33647b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3365a94100faSBill Paul {
3366a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
3367a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
3368a94100faSBill Paul 	struct mii_data		*mii;
336940929967SGleb Smirnoff 	int			error = 0;
3370a94100faSBill Paul 
3371a94100faSBill Paul 	switch (command) {
3372a94100faSBill Paul 	case SIOCSIFMTU:
337381eee0ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
3374ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu ||
3375ab9f923eSPyun YongHyeon 		    ((sc->rl_flags & RL_FLAG_FASTETHER) != 0 &&
3376ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > RL_MTU)) {
3377c1d0b573SPyun YongHyeon 			error = EINVAL;
3378c1d0b573SPyun YongHyeon 			break;
3379c1d0b573SPyun YongHyeon 		}
3380c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
338181eee0ebSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
3382a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
338381eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
338481eee0ebSPyun YongHyeon 			    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
338581eee0ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
338681eee0ebSPyun YongHyeon 				re_init_locked(sc);
338781eee0ebSPyun YongHyeon 			}
3388ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3389ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
339081eee0ebSPyun YongHyeon 				ifp->if_capenable &= ~(IFCAP_TSO4 |
339181eee0ebSPyun YongHyeon 				    IFCAP_VLAN_HWTSO);
3392ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
339381eee0ebSPyun YongHyeon 			}
3394ecafbbb5SPyun YongHyeon 			VLAN_CAPABILITIES(ifp);
3395ae644087SPyun YongHyeon 		}
3396d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
3397a94100faSBill Paul 		break;
3398a94100faSBill Paul 	case SIOCSIFFLAGS:
339997b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
3400eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3401eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3402eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
34033021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3404ff191365SJung-uk Kim 					re_set_rxmode(sc);
3405eed497bbSPyun YongHyeon 			} else
340697b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
3407eed497bbSPyun YongHyeon 		} else {
3408eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3409a94100faSBill Paul 				re_stop(sc);
3410eed497bbSPyun YongHyeon 		}
3411eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
341297b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3413a94100faSBill Paul 		break;
3414a94100faSBill Paul 	case SIOCADDMULTI:
3415a94100faSBill Paul 	case SIOCDELMULTI:
341697b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
34178476c243SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3418ff191365SJung-uk Kim 			re_set_rxmode(sc);
341997b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3420a94100faSBill Paul 		break;
3421a94100faSBill Paul 	case SIOCGIFMEDIA:
3422a94100faSBill Paul 	case SIOCSIFMEDIA:
3423a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
3424a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
3425a94100faSBill Paul 		break;
3426a94100faSBill Paul 	case SIOCSIFCAP:
342740929967SGleb Smirnoff 	    {
3428f051cb85SGleb Smirnoff 		int mask, reinit;
3429f051cb85SGleb Smirnoff 
3430f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3431f051cb85SGleb Smirnoff 		reinit = 0;
343240929967SGleb Smirnoff #ifdef DEVICE_POLLING
343340929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
343440929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
343540929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
343640929967SGleb Smirnoff 				if (error)
343740929967SGleb Smirnoff 					return (error);
3438d1754a9bSJohn Baldwin 				RL_LOCK(sc);
343940929967SGleb Smirnoff 				/* Disable interrupts */
344040929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
344140929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
344240929967SGleb Smirnoff 				RL_UNLOCK(sc);
344340929967SGleb Smirnoff 			} else {
344440929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
344540929967SGleb Smirnoff 				/* Enable interrupts. */
344640929967SGleb Smirnoff 				RL_LOCK(sc);
344740929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
344840929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
344940929967SGleb Smirnoff 				RL_UNLOCK(sc);
345040929967SGleb Smirnoff 			}
345140929967SGleb Smirnoff 		}
345240929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3453600af6c2SPyun YongHyeon 		RL_LOCK(sc);
3454d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3455d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3456d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
345774a03446SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
3458bc2a1002SPyun YongHyeon 				ifp->if_hwassist |= RE_CSUM_FEATURES;
345974a03446SPyun YongHyeon 			else
3460b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
3461f051cb85SGleb Smirnoff 			reinit = 1;
346240929967SGleb Smirnoff 		}
3463d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
3464d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
3465d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
3466d3b181aeSPyun YongHyeon 			reinit = 1;
3467d3b181aeSPyun YongHyeon 		}
3468ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3469fca1e0abSBjoern A. Zeeb 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
3470dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3471ecafbbb5SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
3472dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
3473dc74159dSPyun YongHyeon 			else
3474dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3475ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3476ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3477ae644087SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3478ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3479ae644087SPyun YongHyeon 			}
3480dc74159dSPyun YongHyeon 		}
3481ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3482ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3483ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3484ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3485ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3486ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3487ecafbbb5SPyun YongHyeon 			/* TSO over VLAN requires VLAN hardware tagging. */
3488ecafbbb5SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3489ecafbbb5SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
3490ecafbbb5SPyun YongHyeon 			reinit = 1;
3491ecafbbb5SPyun YongHyeon 		}
349281eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
349381eee0ebSPyun YongHyeon 		    (mask & (IFCAP_HWCSUM | IFCAP_TSO4 |
349481eee0ebSPyun YongHyeon 		    IFCAP_VLAN_HWTSO)) != 0)
349581eee0ebSPyun YongHyeon 				reinit = 1;
34967467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
34977467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
34987467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
34997467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
35007467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
35017467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
35027467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
35037467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
35047467bd53SPyun YongHyeon 		}
35058476c243SPyun YongHyeon 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) {
35068476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3507600af6c2SPyun YongHyeon 			re_init_locked(sc);
35088476c243SPyun YongHyeon 		}
3509600af6c2SPyun YongHyeon 		RL_UNLOCK(sc);
3510960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
351140929967SGleb Smirnoff 	    }
3512a94100faSBill Paul 		break;
3513a94100faSBill Paul 	default:
3514a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
3515a94100faSBill Paul 		break;
3516a94100faSBill Paul 	}
3517a94100faSBill Paul 
3518a94100faSBill Paul 	return (error);
3519a94100faSBill Paul }
3520a94100faSBill Paul 
3521a94100faSBill Paul static void
35227b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc)
35231d545c7aSMarius Strobl {
3524130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
3525a94100faSBill Paul 
35261d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
35271d545c7aSMarius Strobl 
35281d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
35291d545c7aSMarius Strobl 		return;
35301d545c7aSMarius Strobl 
3531130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
3532a94100faSBill Paul 	re_txeof(sc);
3533130b6dfbSPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) {
3534130b6dfbSPyun YongHyeon 		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
3535130b6dfbSPyun YongHyeon 		    "-- recovering\n");
3536130b6dfbSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3537d180a66fSPyun YongHyeon 			re_start_locked(ifp);
3538130b6dfbSPyun YongHyeon 		return;
3539130b6dfbSPyun YongHyeon 	}
3540130b6dfbSPyun YongHyeon 
3541130b6dfbSPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
3542c8dfaf38SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
3543130b6dfbSPyun YongHyeon 
35441abcdbd1SAttilio Rao 	re_rxeof(sc, NULL);
35458476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
354697b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
3547130b6dfbSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3548d180a66fSPyun YongHyeon 		re_start_locked(ifp);
3549a94100faSBill Paul }
3550a94100faSBill Paul 
3551a94100faSBill Paul /*
3552a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
3553a94100faSBill Paul  * RX and TX lists.
3554a94100faSBill Paul  */
3555a94100faSBill Paul static void
35567b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc)
3557a94100faSBill Paul {
35580ce0868aSPyun YongHyeon 	int			i;
3559a94100faSBill Paul 	struct ifnet		*ifp;
3560d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
3561d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
3562a94100faSBill Paul 
356397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
356497b9d4baSJohn-Mark Gurney 
3565fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
3566a94100faSBill Paul 
35671d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3568d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
356913f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3570a94100faSBill Paul 
3571fcb220acSPyun YongHyeon 	/*
3572fcb220acSPyun YongHyeon 	 * Disable accepting frames to put RX MAC into idle state.
3573fcb220acSPyun YongHyeon 	 * Otherwise it's possible to get frames while stop command
3574fcb220acSPyun YongHyeon 	 * execution is in progress and controller can DMA the frame
3575fcb220acSPyun YongHyeon 	 * to already freed RX buffer during that period.
3576fcb220acSPyun YongHyeon 	 */
3577fcb220acSPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXCFG, CSR_READ_4(sc, RL_RXCFG) &
3578fcb220acSPyun YongHyeon 	    ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_MULTI |
3579fcb220acSPyun YongHyeon 	    RL_RXCFG_RX_BROAD));
3580fcb220acSPyun YongHyeon 
3581eef0e496SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_WAIT_TXPOLL) != 0) {
3582eef0e496SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
3583eef0e496SPyun YongHyeon 			if ((CSR_READ_1(sc, sc->rl_txstart) &
3584eef0e496SPyun YongHyeon 			    RL_TXSTART_START) == 0)
3585eef0e496SPyun YongHyeon 				break;
3586eef0e496SPyun YongHyeon 			DELAY(20);
3587eef0e496SPyun YongHyeon 		}
3588eef0e496SPyun YongHyeon 		if (i == 0)
3589eef0e496SPyun YongHyeon 			device_printf(sc->rl_dev,
3590eef0e496SPyun YongHyeon 			    "stopping TX poll timed out!\n");
3591eef0e496SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3592eef0e496SPyun YongHyeon 	} else if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0) {
3593ead8fc66SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB |
3594ead8fc66SPyun YongHyeon 		    RL_CMD_RX_ENB);
3595eef0e496SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_CMDSTOP_WAIT_TXQ) != 0) {
3596eef0e496SPyun YongHyeon 			for (i = RL_TIMEOUT; i > 0; i--) {
3597eef0e496SPyun YongHyeon 				if ((CSR_READ_4(sc, RL_TXCFG) &
3598eef0e496SPyun YongHyeon 				    RL_TXCFG_QUEUE_EMPTY) != 0)
3599eef0e496SPyun YongHyeon 					break;
3600eef0e496SPyun YongHyeon 				DELAY(100);
3601eef0e496SPyun YongHyeon 			}
3602eef0e496SPyun YongHyeon 			if (i == 0)
3603eef0e496SPyun YongHyeon 				device_printf(sc->rl_dev,
3604eef0e496SPyun YongHyeon 				   "stopping TXQ timed out!\n");
3605eef0e496SPyun YongHyeon 		}
3606eef0e496SPyun YongHyeon 	} else
3607a94100faSBill Paul 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3608ead8fc66SPyun YongHyeon 	DELAY(1000);
3609a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
3610ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
3611a94100faSBill Paul 
3612a94100faSBill Paul 	if (sc->rl_head != NULL) {
3613a94100faSBill Paul 		m_freem(sc->rl_head);
3614a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
3615a94100faSBill Paul 	}
3616a94100faSBill Paul 
3617a94100faSBill Paul 	/* Free the TX list buffers. */
3618d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
3619d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
3620d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
3621d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3622d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3623d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
3624d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
3625d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
3626d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
3627a94100faSBill Paul 		}
3628a94100faSBill Paul 	}
3629a94100faSBill Paul 
3630a94100faSBill Paul 	/* Free the RX list buffers. */
3631d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
3632d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
3633d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3634cba16362SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
3635d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3636d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
3637d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
3638d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
3639d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
3640a94100faSBill Paul 		}
3641a94100faSBill Paul 	}
36421f32d3b7SPyun YongHyeon 
36431f32d3b7SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
36441f32d3b7SPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
36451f32d3b7SPyun YongHyeon 			rxd = &sc->rl_ldata.rl_jrx_desc[i];
36461f32d3b7SPyun YongHyeon 			if (rxd->rx_m != NULL) {
36471f32d3b7SPyun YongHyeon 				bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag,
36481f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
36491f32d3b7SPyun YongHyeon 				bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag,
36501f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap);
36511f32d3b7SPyun YongHyeon 				m_freem(rxd->rx_m);
36521f32d3b7SPyun YongHyeon 				rxd->rx_m = NULL;
36531f32d3b7SPyun YongHyeon 			}
36541f32d3b7SPyun YongHyeon 		}
36551f32d3b7SPyun YongHyeon 	}
3656a94100faSBill Paul }
3657a94100faSBill Paul 
3658a94100faSBill Paul /*
3659a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
3660a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
3661a94100faSBill Paul  * resume.
3662a94100faSBill Paul  */
3663a94100faSBill Paul static int
36647b5ffebfSPyun YongHyeon re_suspend(device_t dev)
3665a94100faSBill Paul {
3666a94100faSBill Paul 	struct rl_softc		*sc;
3667a94100faSBill Paul 
3668a94100faSBill Paul 	sc = device_get_softc(dev);
3669a94100faSBill Paul 
367097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3671a94100faSBill Paul 	re_stop(sc);
36727467bd53SPyun YongHyeon 	re_setwol(sc);
3673a94100faSBill Paul 	sc->suspended = 1;
367497b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3675a94100faSBill Paul 
3676a94100faSBill Paul 	return (0);
3677a94100faSBill Paul }
3678a94100faSBill Paul 
3679a94100faSBill Paul /*
3680a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
3681a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
3682a94100faSBill Paul  * appropriate.
3683a94100faSBill Paul  */
3684a94100faSBill Paul static int
36857b5ffebfSPyun YongHyeon re_resume(device_t dev)
3686a94100faSBill Paul {
3687a94100faSBill Paul 	struct rl_softc		*sc;
3688a94100faSBill Paul 	struct ifnet		*ifp;
3689a94100faSBill Paul 
3690a94100faSBill Paul 	sc = device_get_softc(dev);
369197b9d4baSJohn-Mark Gurney 
369297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
369397b9d4baSJohn-Mark Gurney 
3694fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
369561f45a72SPyun YongHyeon 	/* Take controller out of sleep mode. */
369661f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
369761f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
369861f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
369961f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
370061f45a72SPyun YongHyeon 	}
3701a94100faSBill Paul 
37027467bd53SPyun YongHyeon 	/*
37037467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
37047467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
37057467bd53SPyun YongHyeon 	 */
37067467bd53SPyun YongHyeon 	re_clrwol(sc);
370701d1a6c3SPyun YongHyeon 
370801d1a6c3SPyun YongHyeon 	/* reinitialize interface if necessary */
370901d1a6c3SPyun YongHyeon 	if (ifp->if_flags & IFF_UP)
371001d1a6c3SPyun YongHyeon 		re_init_locked(sc);
371101d1a6c3SPyun YongHyeon 
3712a94100faSBill Paul 	sc->suspended = 0;
371397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3714a94100faSBill Paul 
3715a94100faSBill Paul 	return (0);
3716a94100faSBill Paul }
3717a94100faSBill Paul 
3718a94100faSBill Paul /*
3719a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
3720a94100faSBill Paul  * get confused by errant DMAs when rebooting.
3721a94100faSBill Paul  */
37226a087a87SPyun YongHyeon static int
37237b5ffebfSPyun YongHyeon re_shutdown(device_t dev)
3724a94100faSBill Paul {
3725a94100faSBill Paul 	struct rl_softc		*sc;
3726a94100faSBill Paul 
3727a94100faSBill Paul 	sc = device_get_softc(dev);
3728a94100faSBill Paul 
372997b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3730a94100faSBill Paul 	re_stop(sc);
3731536fde34SMaxim Sobolev 	/*
3732536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
3733536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
373472293673SRuslan Ermilov 	 * cases.
3735536fde34SMaxim Sobolev 	 */
3736536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
37377467bd53SPyun YongHyeon 	re_setwol(sc);
373897b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
37396a087a87SPyun YongHyeon 
37406a087a87SPyun YongHyeon 	return (0);
3741a94100faSBill Paul }
37427467bd53SPyun YongHyeon 
37437467bd53SPyun YongHyeon static void
37446830588dSPyun YongHyeon re_set_linkspeed(struct rl_softc *sc)
37456830588dSPyun YongHyeon {
37466830588dSPyun YongHyeon 	struct mii_softc *miisc;
37476830588dSPyun YongHyeon 	struct mii_data *mii;
37486830588dSPyun YongHyeon 	int aneg, i, phyno;
37496830588dSPyun YongHyeon 
37506830588dSPyun YongHyeon 	RL_LOCK_ASSERT(sc);
37516830588dSPyun YongHyeon 
37526830588dSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
37536830588dSPyun YongHyeon 	mii_pollstat(mii);
37546830588dSPyun YongHyeon 	aneg = 0;
37556830588dSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
37566830588dSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
37576830588dSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
37586830588dSPyun YongHyeon 		case IFM_10_T:
37596830588dSPyun YongHyeon 		case IFM_100_TX:
37606830588dSPyun YongHyeon 			return;
37616830588dSPyun YongHyeon 		case IFM_1000_T:
37626830588dSPyun YongHyeon 			aneg++;
37636830588dSPyun YongHyeon 			break;
37646830588dSPyun YongHyeon 		default:
37656830588dSPyun YongHyeon 			break;
37666830588dSPyun YongHyeon 		}
37676830588dSPyun YongHyeon 	}
37686830588dSPyun YongHyeon 	miisc = LIST_FIRST(&mii->mii_phys);
37696830588dSPyun YongHyeon 	phyno = miisc->mii_phy;
37706830588dSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
37716830588dSPyun YongHyeon 		PHY_RESET(miisc);
37726830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno, MII_100T2CR, 0);
37736830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
37746830588dSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
37756830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
37766830588dSPyun YongHyeon 	    MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
37776830588dSPyun YongHyeon 	DELAY(1000);
37786830588dSPyun YongHyeon 	if (aneg != 0) {
37796830588dSPyun YongHyeon 		/*
37806830588dSPyun YongHyeon 		 * Poll link state until re(4) get a 10/100Mbps link.
37816830588dSPyun YongHyeon 		 */
37826830588dSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
37836830588dSPyun YongHyeon 			mii_pollstat(mii);
37846830588dSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
37856830588dSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
37866830588dSPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
37876830588dSPyun YongHyeon 				case IFM_10_T:
37886830588dSPyun YongHyeon 				case IFM_100_TX:
37896830588dSPyun YongHyeon 					return;
37906830588dSPyun YongHyeon 				default:
37916830588dSPyun YongHyeon 					break;
37926830588dSPyun YongHyeon 				}
37936830588dSPyun YongHyeon 			}
37946830588dSPyun YongHyeon 			RL_UNLOCK(sc);
37956830588dSPyun YongHyeon 			pause("relnk", hz);
37966830588dSPyun YongHyeon 			RL_LOCK(sc);
37976830588dSPyun YongHyeon 		}
37986830588dSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
37996830588dSPyun YongHyeon 			device_printf(sc->rl_dev,
38006830588dSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
38016830588dSPyun YongHyeon 	}
38026830588dSPyun YongHyeon 	/*
38036830588dSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
38046830588dSPyun YongHyeon 	 * MAC does not require reprogramming on resolved speed/duplex,
38056830588dSPyun YongHyeon 	 * so this is just for completeness.
38066830588dSPyun YongHyeon 	 */
38076830588dSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
38086830588dSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
38096830588dSPyun YongHyeon }
38106830588dSPyun YongHyeon 
38116830588dSPyun YongHyeon static void
38127b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc)
38137467bd53SPyun YongHyeon {
38147467bd53SPyun YongHyeon 	struct ifnet		*ifp;
38157467bd53SPyun YongHyeon 	int			pmc;
38167467bd53SPyun YongHyeon 	uint16_t		pmstat;
38177467bd53SPyun YongHyeon 	uint8_t			v;
38187467bd53SPyun YongHyeon 
38197467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
38207467bd53SPyun YongHyeon 
38213b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
38227467bd53SPyun YongHyeon 		return;
38237467bd53SPyun YongHyeon 
38247467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
382561f45a72SPyun YongHyeon 	/* Put controller into sleep mode. */
382661f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
382761f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
382861f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
382961f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
383061f45a72SPyun YongHyeon 	}
3831fcb220acSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
3832fcb220acSPyun YongHyeon 		re_set_rxmode(sc);
38336830588dSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOL_MANLINK) != 0)
38346830588dSPyun YongHyeon 			re_set_linkspeed(sc);
3835fcb220acSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOLRXENB) != 0)
3836886ff602SPyun YongHyeon 			CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB);
3837fcb220acSPyun YongHyeon 	}
38387467bd53SPyun YongHyeon 	/* Enable config register write. */
38397467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
38407467bd53SPyun YongHyeon 
38417467bd53SPyun YongHyeon 	/* Enable PME. */
3842e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg1);
38437467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
38447467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38457467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
3846e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, v);
38477467bd53SPyun YongHyeon 
3848e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
38497467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
38507467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
38517467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
3852e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
38537467bd53SPyun YongHyeon 
3854e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
385544f7cbf5SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST |
385644f7cbf5SPyun YongHyeon 	    RL_CFG5_WOL_LANWAKE);
38577467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
38587467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
38597467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
38607467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
38617467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38627467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
3863e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
38647467bd53SPyun YongHyeon 
386544f7cbf5SPyun YongHyeon 	/* Config register write done. */
386644f7cbf5SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
386744f7cbf5SPyun YongHyeon 
3868bc6b129bSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0 &&
3869d0c45156SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0)
3870d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80);
38717467bd53SPyun YongHyeon 	/*
38727467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
38737467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
38747467bd53SPyun YongHyeon 	 * needed.
38757467bd53SPyun YongHyeon 	 */
38767467bd53SPyun YongHyeon 
38777467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
38787467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
38797467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
38807467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38817467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
38827467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
38837467bd53SPyun YongHyeon }
38847467bd53SPyun YongHyeon 
38857467bd53SPyun YongHyeon static void
38867b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc)
38877467bd53SPyun YongHyeon {
38887467bd53SPyun YongHyeon 	int			pmc;
38897467bd53SPyun YongHyeon 	uint8_t			v;
38907467bd53SPyun YongHyeon 
38917467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
38927467bd53SPyun YongHyeon 
38933b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
38947467bd53SPyun YongHyeon 		return;
38957467bd53SPyun YongHyeon 
38967467bd53SPyun YongHyeon 	/* Enable config register write. */
38977467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
38987467bd53SPyun YongHyeon 
3899e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
39007467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
3901e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
39027467bd53SPyun YongHyeon 
39037467bd53SPyun YongHyeon 	/* Config register write done. */
3904f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
39057467bd53SPyun YongHyeon 
3906e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
39077467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
39087467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
3909e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
39107467bd53SPyun YongHyeon }
39110534aae0SPyun YongHyeon 
39120534aae0SPyun YongHyeon static void
39130534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc)
39140534aae0SPyun YongHyeon {
39150534aae0SPyun YongHyeon 	struct sysctl_ctx_list	*ctx;
39160534aae0SPyun YongHyeon 	struct sysctl_oid_list	*children;
3917502be0f7SPyun YongHyeon 	int			error;
39180534aae0SPyun YongHyeon 
39190534aae0SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->rl_dev);
39200534aae0SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev));
39210534aae0SPyun YongHyeon 
39220534aae0SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats",
39230534aae0SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I",
39240534aae0SPyun YongHyeon 	    "Statistics Information");
3925502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
3926502be0f7SPyun YongHyeon 		return;
3927502be0f7SPyun YongHyeon 
3928502be0f7SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod",
3929502be0f7SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0,
3930502be0f7SPyun YongHyeon 	    sysctl_hw_re_int_mod, "I", "re RX interrupt moderation");
3931502be0f7SPyun YongHyeon 	/* Pull in device tunables. */
3932502be0f7SPyun YongHyeon 	sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3933502be0f7SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->rl_dev),
3934502be0f7SPyun YongHyeon 	    device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod);
3935502be0f7SPyun YongHyeon 	if (error == 0) {
3936502be0f7SPyun YongHyeon 		if (sc->rl_int_rx_mod < RL_TIMER_MIN ||
3937502be0f7SPyun YongHyeon 		    sc->rl_int_rx_mod > RL_TIMER_MAX) {
3938502be0f7SPyun YongHyeon 			device_printf(sc->rl_dev, "int_rx_mod value out of "
3939502be0f7SPyun YongHyeon 			    "range; using default: %d\n",
3940502be0f7SPyun YongHyeon 			    RL_TIMER_DEFAULT);
3941502be0f7SPyun YongHyeon 			sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3942502be0f7SPyun YongHyeon 		}
3943502be0f7SPyun YongHyeon 	}
3944502be0f7SPyun YongHyeon 
39450534aae0SPyun YongHyeon }
39460534aae0SPyun YongHyeon 
39470534aae0SPyun YongHyeon static int
39480534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS)
39490534aae0SPyun YongHyeon {
39500534aae0SPyun YongHyeon 	struct rl_softc		*sc;
39510534aae0SPyun YongHyeon 	struct rl_stats		*stats;
39520534aae0SPyun YongHyeon 	int			error, i, result;
39530534aae0SPyun YongHyeon 
39540534aae0SPyun YongHyeon 	result = -1;
39550534aae0SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
39560534aae0SPyun YongHyeon 	if (error || req->newptr == NULL)
39570534aae0SPyun YongHyeon 		return (error);
39580534aae0SPyun YongHyeon 
39590534aae0SPyun YongHyeon 	if (result == 1) {
39600534aae0SPyun YongHyeon 		sc = (struct rl_softc *)arg1;
39610534aae0SPyun YongHyeon 		RL_LOCK(sc);
396216a4824bSPyun YongHyeon 		if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
396316a4824bSPyun YongHyeon 			RL_UNLOCK(sc);
396416a4824bSPyun YongHyeon 			goto done;
396516a4824bSPyun YongHyeon 		}
39660534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
39670534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD);
39680534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_HI,
39690534aae0SPyun YongHyeon 		    RL_ADDR_HI(sc->rl_ldata.rl_stats_addr));
39700534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
39710534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr));
39720534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
39730534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr |
39740534aae0SPyun YongHyeon 		    RL_DUMPSTATS_START));
39750534aae0SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
39760534aae0SPyun YongHyeon 			if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) &
39770534aae0SPyun YongHyeon 			    RL_DUMPSTATS_START) == 0)
39780534aae0SPyun YongHyeon 				break;
39790534aae0SPyun YongHyeon 			DELAY(1000);
39800534aae0SPyun YongHyeon 		}
39810534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
39820534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD);
39830534aae0SPyun YongHyeon 		RL_UNLOCK(sc);
39840534aae0SPyun YongHyeon 		if (i == 0) {
39850534aae0SPyun YongHyeon 			device_printf(sc->rl_dev,
39860534aae0SPyun YongHyeon 			    "DUMP statistics request timed out\n");
39870534aae0SPyun YongHyeon 			return (ETIMEDOUT);
39880534aae0SPyun YongHyeon 		}
398916a4824bSPyun YongHyeon done:
39900534aae0SPyun YongHyeon 		stats = sc->rl_ldata.rl_stats;
39910534aae0SPyun YongHyeon 		printf("%s statistics:\n", device_get_nameunit(sc->rl_dev));
39920534aae0SPyun YongHyeon 		printf("Tx frames : %ju\n",
39930534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_pkts));
39940534aae0SPyun YongHyeon 		printf("Rx frames : %ju\n",
39950534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_pkts));
39960534aae0SPyun YongHyeon 		printf("Tx errors : %ju\n",
39970534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_errs));
39980534aae0SPyun YongHyeon 		printf("Rx errors : %u\n",
39990534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_errs));
40000534aae0SPyun YongHyeon 		printf("Rx missed frames : %u\n",
40010534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_missed_pkts));
40020534aae0SPyun YongHyeon 		printf("Rx frame alignment errs : %u\n",
40030534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_framealign_errs));
40040534aae0SPyun YongHyeon 		printf("Tx single collisions : %u\n",
40050534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_onecoll));
40060534aae0SPyun YongHyeon 		printf("Tx multiple collisions : %u\n",
40070534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_multicolls));
40080534aae0SPyun YongHyeon 		printf("Rx unicast frames : %ju\n",
40090534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_ucasts));
40100534aae0SPyun YongHyeon 		printf("Rx broadcast frames : %ju\n",
40110534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_bcasts));
40120534aae0SPyun YongHyeon 		printf("Rx multicast frames : %u\n",
40130534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_mcasts));
40140534aae0SPyun YongHyeon 		printf("Tx aborts : %u\n",
40150534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_tx_aborts));
40160534aae0SPyun YongHyeon 		printf("Tx underruns : %u\n",
40170534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_underruns));
40180534aae0SPyun YongHyeon 	}
40190534aae0SPyun YongHyeon 
40200534aae0SPyun YongHyeon 	return (error);
40210534aae0SPyun YongHyeon }
4022502be0f7SPyun YongHyeon 
4023502be0f7SPyun YongHyeon static int
4024502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
4025502be0f7SPyun YongHyeon {
4026502be0f7SPyun YongHyeon 	int error, value;
4027502be0f7SPyun YongHyeon 
4028502be0f7SPyun YongHyeon 	if (arg1 == NULL)
4029502be0f7SPyun YongHyeon 		return (EINVAL);
4030502be0f7SPyun YongHyeon 	value = *(int *)arg1;
4031502be0f7SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
4032502be0f7SPyun YongHyeon 	if (error || req->newptr == NULL)
4033502be0f7SPyun YongHyeon 		return (error);
4034502be0f7SPyun YongHyeon 	if (value < low || value > high)
4035502be0f7SPyun YongHyeon 		return (EINVAL);
4036502be0f7SPyun YongHyeon 	*(int *)arg1 = value;
4037502be0f7SPyun YongHyeon 
4038502be0f7SPyun YongHyeon 	return (0);
4039502be0f7SPyun YongHyeon }
4040502be0f7SPyun YongHyeon 
4041502be0f7SPyun YongHyeon static int
4042502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS)
4043502be0f7SPyun YongHyeon {
4044502be0f7SPyun YongHyeon 
4045502be0f7SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN,
4046502be0f7SPyun YongHyeon 	    RL_TIMER_MAX));
4047502be0f7SPyun YongHyeon }
4048