xref: /freebsd/sys/dev/re/if_re.c (revision a9e3362a07d62fa626b1b4104fc70aee742e5421)
1098ca2bdSWarner Losh /*-
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
36a94100faSBill Paul /*
37ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
38a94100faSBill Paul  *
39a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a94100faSBill Paul  * Senior Networking Software Engineer
41a94100faSBill Paul  * Wind River Systems
42a94100faSBill Paul  */
43a94100faSBill Paul 
44a94100faSBill Paul /*
45a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
46a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
47ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
48ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
49a94100faSBill Paul  *
50a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
51a94100faSBill Paul  * with the older 8139 family, however it also supports a special
52a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
53a94100faSBill Paul  * features. These include:
54a94100faSBill Paul  *
55a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
56a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
57a94100faSBill Paul  *	  any byte boundary.
58a94100faSBill Paul  *
59a94100faSBill Paul  *	o 64-bit DMA
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o High and normal priority transmit DMA rings
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o VLAN tag insertion and extraction
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o TCP large send (segmentation offload)
68a94100faSBill Paul  *
69a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
70a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
71a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
72a94100faSBill Paul  * chips.
73a94100faSBill Paul  *
74a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
75a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
76a94100faSBill Paul  * differences and additions:
77a94100faSBill Paul  *
78a94100faSBill Paul  *	o 1000Mbps mode
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o Jumbo frames
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
83a94100faSBill Paul  *	  or fiber PHYs
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
86a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
87a94100faSBill Paul  *
88a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
89a94100faSBill Paul  *
90a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
91a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
92a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
93a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
94a94100faSBill Paul  * copper gigE PHY.
95a94100faSBill Paul  *
96a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
97a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
98a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
99a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
100a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
101a94100faSBill Paul  *
102a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
103a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
104a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
105a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
106a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10722a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
10822a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
109a94100faSBill Paul  */
110a94100faSBill Paul 
111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
112f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
113f0796cd2SGleb Smirnoff #endif
114f0796cd2SGleb Smirnoff 
115a94100faSBill Paul #include <sys/param.h>
116a94100faSBill Paul #include <sys/endian.h>
117a94100faSBill Paul #include <sys/systm.h>
118a94100faSBill Paul #include <sys/sockio.h>
119a94100faSBill Paul #include <sys/mbuf.h>
120a94100faSBill Paul #include <sys/malloc.h>
121fe12f24bSPoul-Henning Kamp #include <sys/module.h>
122a94100faSBill Paul #include <sys/kernel.h>
123a94100faSBill Paul #include <sys/socket.h>
124ed510fb0SBill Paul #include <sys/lock.h>
125ed510fb0SBill Paul #include <sys/mutex.h>
1260534aae0SPyun YongHyeon #include <sys/sysctl.h>
127ed510fb0SBill Paul #include <sys/taskqueue.h>
128a94100faSBill Paul 
129a94100faSBill Paul #include <net/if.h>
130a94100faSBill Paul #include <net/if_arp.h>
131a94100faSBill Paul #include <net/ethernet.h>
132a94100faSBill Paul #include <net/if_dl.h>
133a94100faSBill Paul #include <net/if_media.h>
134fc74a9f9SBrooks Davis #include <net/if_types.h>
135a94100faSBill Paul #include <net/if_vlan_var.h>
136a94100faSBill Paul 
137a94100faSBill Paul #include <net/bpf.h>
138a94100faSBill Paul 
139a94100faSBill Paul #include <machine/bus.h>
140a94100faSBill Paul #include <machine/resource.h>
141a94100faSBill Paul #include <sys/bus.h>
142a94100faSBill Paul #include <sys/rman.h>
143a94100faSBill Paul 
144a94100faSBill Paul #include <dev/mii/mii.h>
145a94100faSBill Paul #include <dev/mii/miivar.h>
146a94100faSBill Paul 
147a94100faSBill Paul #include <dev/pci/pcireg.h>
148a94100faSBill Paul #include <dev/pci/pcivar.h>
149a94100faSBill Paul 
150d65abd66SPyun YongHyeon #include <pci/if_rlreg.h>
151d65abd66SPyun YongHyeon 
152a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
153a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
154a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
155a94100faSBill Paul 
156298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
157a94100faSBill Paul #include "miibus_if.h"
158a94100faSBill Paul 
1595774c5ffSPyun YongHyeon /* Tunables. */
160502be0f7SPyun YongHyeon static int intr_filter = 0;
161502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter);
162c2d2e19cSPyun YongHyeon static int msi_disable = 0;
1635774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1644a58fd45SPyun YongHyeon static int msix_disable = 0;
1654a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable);
1662c21710bSPyun YongHyeon static int prefer_iomap = 0;
1672c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap);
1685774c5ffSPyun YongHyeon 
169a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
170a94100faSBill Paul 
171a94100faSBill Paul /*
172a94100faSBill Paul  * Various supported device vendors/types and their names.
173a94100faSBill Paul  */
174b3030306SMarius Strobl static const struct rl_type const re_devs[] = {
1759dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
17632aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
177caa19d50SPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0,
178caa19d50SPyun YongHyeon 	    "D-Link DGE-530(T) Gigabit Ethernet Adapter" },
1799dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
180a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1819dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
18254899a96SPyun YongHyeon 	    "RealTek 810xE PCIe 10/100baseTX" },
1839dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
184d0c45156SPyun YongHyeon 	    "RealTek 8168/8111 B/C/CP/D/DP/E PCIe Gigabit Ethernet" },
1859dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
186715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1879dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1882ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1899dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
190ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1919dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
19226390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1939dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
194dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
195a94100faSBill Paul };
196a94100faSBill Paul 
197b3030306SMarius Strobl static const struct rl_hwrev const re_hwrevs[] = {
19881eee0ebSPyun YongHyeon 	{ RL_HWREV_8139, RL_8139, "", RL_MTU },
19981eee0ebSPyun YongHyeon 	{ RL_HWREV_8139A, RL_8139, "A", RL_MTU },
20081eee0ebSPyun YongHyeon 	{ RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU },
20181eee0ebSPyun YongHyeon 	{ RL_HWREV_8139B, RL_8139, "B", RL_MTU },
20281eee0ebSPyun YongHyeon 	{ RL_HWREV_8130, RL_8139, "8130", RL_MTU },
20381eee0ebSPyun YongHyeon 	{ RL_HWREV_8139C, RL_8139, "C", RL_MTU },
20481eee0ebSPyun YongHyeon 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU },
20581eee0ebSPyun YongHyeon 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU },
206ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU },
20781eee0ebSPyun YongHyeon 	{ RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU },
20881eee0ebSPyun YongHyeon 	{ RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU },
20981eee0ebSPyun YongHyeon 	{ RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU },
21081eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU },
21181eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21281eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU },
21381eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21481eee0ebSPyun YongHyeon 	{ RL_HWREV_8100, RL_8139, "8100", RL_MTU },
21581eee0ebSPyun YongHyeon 	{ RL_HWREV_8101, RL_8139, "8101", RL_MTU },
21681eee0ebSPyun YongHyeon 	{ RL_HWREV_8100E, RL_8169, "8100E", RL_MTU },
21781eee0ebSPyun YongHyeon 	{ RL_HWREV_8101E, RL_8169, "8101E", RL_MTU },
21881eee0ebSPyun YongHyeon 	{ RL_HWREV_8102E, RL_8169, "8102E", RL_MTU },
21981eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU },
22081eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU },
22181eee0ebSPyun YongHyeon 	{ RL_HWREV_8103E, RL_8169, "8103E", RL_MTU },
22239e69201SPyun YongHyeon 	{ RL_HWREV_8401E, RL_8169, "8401E", RL_MTU },
223*a9e3362aSPyun YongHyeon 	{ RL_HWREV_8402, RL_8169, "8402", RL_MTU },
22454899a96SPyun YongHyeon 	{ RL_HWREV_8105E, RL_8169, "8105E", RL_MTU },
225ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU },
226ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU },
22781eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
22881eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
22981eee0ebSPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K },
23081eee0ebSPyun YongHyeon 	{ RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K },
23181eee0ebSPyun YongHyeon 	{ RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K },
23281eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K},
23381eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K},
23481eee0ebSPyun YongHyeon 	{ 0, 0, NULL, 0 }
235a94100faSBill Paul };
236a94100faSBill Paul 
237a94100faSBill Paul static int re_probe		(device_t);
238a94100faSBill Paul static int re_attach		(device_t);
239a94100faSBill Paul static int re_detach		(device_t);
240a94100faSBill Paul 
241d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
242a94100faSBill Paul 
243a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
244a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
245d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
246d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
247d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
24881eee0ebSPyun YongHyeon static int re_jumbo_newbuf	(struct rl_softc *, int);
249a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
25081eee0ebSPyun YongHyeon static int re_jrx_list_init	(struct rl_softc *);
251a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
25222a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
25322a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
25422a11c96SJohn-Mark Gurney 				(struct mbuf *);
25522a11c96SJohn-Mark Gurney #endif
2561abcdbd1SAttilio Rao static int re_rxeof		(struct rl_softc *, int *);
257a94100faSBill Paul static void re_txeof		(struct rl_softc *);
25897b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2591abcdbd1SAttilio Rao static int re_poll		(struct ifnet *, enum poll_cmd, int);
2601abcdbd1SAttilio Rao static int re_poll_locked	(struct ifnet *, enum poll_cmd, int);
26197b9d4baSJohn-Mark Gurney #endif
262ef544f63SPaolo Pisati static int re_intr		(void *);
263502be0f7SPyun YongHyeon static void re_intr_msi		(void *);
264a94100faSBill Paul static void re_tick		(void *);
265ed510fb0SBill Paul static void re_int_task		(void *, int);
266a94100faSBill Paul static void re_start		(struct ifnet *);
267d180a66fSPyun YongHyeon static void re_start_locked	(struct ifnet *);
268a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
269a94100faSBill Paul static void re_init		(void *);
27097b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
271a94100faSBill Paul static void re_stop		(struct rl_softc *);
2721d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
273a94100faSBill Paul static int re_suspend		(device_t);
274a94100faSBill Paul static int re_resume		(device_t);
2756a087a87SPyun YongHyeon static int re_shutdown		(device_t);
276a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
277a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
278a94100faSBill Paul 
279a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
280a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
281ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
282a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
283a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
284a94100faSBill Paul 
285a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
286a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
287a94100faSBill Paul static void re_miibus_statchg	(device_t);
288a94100faSBill Paul 
28981eee0ebSPyun YongHyeon static void re_set_jumbo	(struct rl_softc *, int);
290ff191365SJung-uk Kim static void re_set_rxmode		(struct rl_softc *);
291a94100faSBill Paul static void re_reset		(struct rl_softc *);
2927467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
2937467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
294a94100faSBill Paul 
295ed510fb0SBill Paul #ifdef RE_DIAG
296a94100faSBill Paul static int re_diag		(struct rl_softc *);
297ed510fb0SBill Paul #endif
298a94100faSBill Paul 
2990534aae0SPyun YongHyeon static void re_add_sysctls	(struct rl_softc *);
3000534aae0SPyun YongHyeon static int re_sysctl_stats	(SYSCTL_HANDLER_ARGS);
301502be0f7SPyun YongHyeon static int sysctl_int_range	(SYSCTL_HANDLER_ARGS, int, int);
302502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod	(SYSCTL_HANDLER_ARGS);
3030534aae0SPyun YongHyeon 
304a94100faSBill Paul static device_method_t re_methods[] = {
305a94100faSBill Paul 	/* Device interface */
306a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
307a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
308a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
309a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
310a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
311a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
312a94100faSBill Paul 
313a94100faSBill Paul 	/* bus interface */
314a94100faSBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
315a94100faSBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
316a94100faSBill Paul 
317a94100faSBill Paul 	/* MII interface */
318a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
319a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
320a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
321a94100faSBill Paul 
322a94100faSBill Paul 	{ 0, 0 }
323a94100faSBill Paul };
324a94100faSBill Paul 
325a94100faSBill Paul static driver_t re_driver = {
326a94100faSBill Paul 	"re",
327a94100faSBill Paul 	re_methods,
328a94100faSBill Paul 	sizeof(struct rl_softc)
329a94100faSBill Paul };
330a94100faSBill Paul 
331a94100faSBill Paul static devclass_t re_devclass;
332a94100faSBill Paul 
333a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
334a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
335a94100faSBill Paul 
336a94100faSBill Paul #define EE_SET(x)					\
337a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
338a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
339a94100faSBill Paul 
340a94100faSBill Paul #define EE_CLR(x)					\
341a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
342a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
343a94100faSBill Paul 
344a94100faSBill Paul /*
345a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
346a94100faSBill Paul  */
347a94100faSBill Paul static void
3487b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr)
349a94100faSBill Paul {
3500ce0868aSPyun YongHyeon 	int			d, i;
351a94100faSBill Paul 
352ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
353a94100faSBill Paul 
354a94100faSBill Paul 	/*
355a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
356a94100faSBill Paul 	 */
357ed510fb0SBill Paul 
358ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
359a94100faSBill Paul 		if (d & i) {
360a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
361a94100faSBill Paul 		} else {
362a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
363a94100faSBill Paul 		}
364a94100faSBill Paul 		DELAY(100);
365a94100faSBill Paul 		EE_SET(RL_EE_CLK);
366a94100faSBill Paul 		DELAY(150);
367a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
368a94100faSBill Paul 		DELAY(100);
369a94100faSBill Paul 	}
370a94100faSBill Paul }
371a94100faSBill Paul 
372a94100faSBill Paul /*
373a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
374a94100faSBill Paul  */
375a94100faSBill Paul static void
3767b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest)
377a94100faSBill Paul {
3780ce0868aSPyun YongHyeon 	int			i;
379a94100faSBill Paul 	u_int16_t		word = 0;
380a94100faSBill Paul 
381a94100faSBill Paul 	/*
382a94100faSBill Paul 	 * Send address of word we want to read.
383a94100faSBill Paul 	 */
384a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
385a94100faSBill Paul 
386a94100faSBill Paul 	/*
387a94100faSBill Paul 	 * Start reading bits from EEPROM.
388a94100faSBill Paul 	 */
389a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
390a94100faSBill Paul 		EE_SET(RL_EE_CLK);
391a94100faSBill Paul 		DELAY(100);
392a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
393a94100faSBill Paul 			word |= i;
394a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
395a94100faSBill Paul 		DELAY(100);
396a94100faSBill Paul 	}
397a94100faSBill Paul 
398a94100faSBill Paul 	*dest = word;
399a94100faSBill Paul }
400a94100faSBill Paul 
401a94100faSBill Paul /*
402a94100faSBill Paul  * Read a sequence of words from the EEPROM.
403a94100faSBill Paul  */
404a94100faSBill Paul static void
4057b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt)
406a94100faSBill Paul {
407a94100faSBill Paul 	int			i;
408a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
409a94100faSBill Paul 
410ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
411ed510fb0SBill Paul 
412ed510fb0SBill Paul         DELAY(100);
413ed510fb0SBill Paul 
414a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
415ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
416a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
417ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
418a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
419be099007SPyun YongHyeon                 *ptr = word;
420a94100faSBill Paul 	}
421ed510fb0SBill Paul 
422ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
423a94100faSBill Paul }
424a94100faSBill Paul 
425a94100faSBill Paul static int
4267b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg)
427a94100faSBill Paul {
428a94100faSBill Paul 	struct rl_softc		*sc;
429a94100faSBill Paul 	u_int32_t		rval;
430a94100faSBill Paul 	int			i;
431a94100faSBill Paul 
432a94100faSBill Paul 	sc = device_get_softc(dev);
433a94100faSBill Paul 
4349bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4359bac70b8SBill Paul 
4369bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4379bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4389bac70b8SBill Paul 		return (rval);
4399bac70b8SBill Paul 	}
4409bac70b8SBill Paul 
441a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
442a94100faSBill Paul 
44396b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
444a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
445a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
446a94100faSBill Paul 			break;
4472bc085c6SPyun YongHyeon 		DELAY(25);
448a94100faSBill Paul 	}
449a94100faSBill Paul 
45096b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4516b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
452a94100faSBill Paul 		return (0);
453a94100faSBill Paul 	}
454a94100faSBill Paul 
4552bc085c6SPyun YongHyeon 	/*
4562bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4572bc085c6SPyun YongHyeon 	 */
4582bc085c6SPyun YongHyeon 	DELAY(20);
4592bc085c6SPyun YongHyeon 
460a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
461a94100faSBill Paul }
462a94100faSBill Paul 
463a94100faSBill Paul static int
4647b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data)
465a94100faSBill Paul {
466a94100faSBill Paul 	struct rl_softc		*sc;
467a94100faSBill Paul 	u_int32_t		rval;
468a94100faSBill Paul 	int			i;
469a94100faSBill Paul 
470a94100faSBill Paul 	sc = device_get_softc(dev);
471a94100faSBill Paul 
472a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4739bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
474a94100faSBill Paul 
47596b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
476a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
477a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
478a94100faSBill Paul 			break;
4792bc085c6SPyun YongHyeon 		DELAY(25);
480a94100faSBill Paul 	}
481a94100faSBill Paul 
48296b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4836b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
484a94100faSBill Paul 		return (0);
485a94100faSBill Paul 	}
486a94100faSBill Paul 
4872bc085c6SPyun YongHyeon 	/*
4882bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4892bc085c6SPyun YongHyeon 	 */
4902bc085c6SPyun YongHyeon 	DELAY(20);
4912bc085c6SPyun YongHyeon 
492a94100faSBill Paul 	return (0);
493a94100faSBill Paul }
494a94100faSBill Paul 
495a94100faSBill Paul static int
4967b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg)
497a94100faSBill Paul {
498a94100faSBill Paul 	struct rl_softc		*sc;
499a94100faSBill Paul 	u_int16_t		rval = 0;
500a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
501a94100faSBill Paul 
502a94100faSBill Paul 	sc = device_get_softc(dev);
503a94100faSBill Paul 
504a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
505a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
506a94100faSBill Paul 		return (rval);
507a94100faSBill Paul 	}
508a94100faSBill Paul 
509a94100faSBill Paul 	switch (reg) {
510a94100faSBill Paul 	case MII_BMCR:
511a94100faSBill Paul 		re8139_reg = RL_BMCR;
512a94100faSBill Paul 		break;
513a94100faSBill Paul 	case MII_BMSR:
514a94100faSBill Paul 		re8139_reg = RL_BMSR;
515a94100faSBill Paul 		break;
516a94100faSBill Paul 	case MII_ANAR:
517a94100faSBill Paul 		re8139_reg = RL_ANAR;
518a94100faSBill Paul 		break;
519a94100faSBill Paul 	case MII_ANER:
520a94100faSBill Paul 		re8139_reg = RL_ANER;
521a94100faSBill Paul 		break;
522a94100faSBill Paul 	case MII_ANLPAR:
523a94100faSBill Paul 		re8139_reg = RL_LPAR;
524a94100faSBill Paul 		break;
525a94100faSBill Paul 	case MII_PHYIDR1:
526a94100faSBill Paul 	case MII_PHYIDR2:
527a94100faSBill Paul 		return (0);
528a94100faSBill Paul 	/*
529a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
530a94100faSBill Paul 	 * register. If we have a link partner which does not
531a94100faSBill Paul 	 * support NWAY, this is the register which will tell
532a94100faSBill Paul 	 * us the results of parallel detection.
533a94100faSBill Paul 	 */
534a94100faSBill Paul 	case RL_MEDIASTAT:
535a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
536a94100faSBill Paul 		return (rval);
537a94100faSBill Paul 	default:
5386b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
539a94100faSBill Paul 		return (0);
540a94100faSBill Paul 	}
541a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
542baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
543baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
544baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
545baa12772SPyun YongHyeon 	}
546a94100faSBill Paul 	return (rval);
547a94100faSBill Paul }
548a94100faSBill Paul 
549a94100faSBill Paul static int
5507b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data)
551a94100faSBill Paul {
552a94100faSBill Paul 	struct rl_softc		*sc;
553a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
554a94100faSBill Paul 	int			rval = 0;
555a94100faSBill Paul 
556a94100faSBill Paul 	sc = device_get_softc(dev);
557a94100faSBill Paul 
558a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
559a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
560a94100faSBill Paul 		return (rval);
561a94100faSBill Paul 	}
562a94100faSBill Paul 
563a94100faSBill Paul 	switch (reg) {
564a94100faSBill Paul 	case MII_BMCR:
565a94100faSBill Paul 		re8139_reg = RL_BMCR;
566baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
567baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
568baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
569baa12772SPyun YongHyeon 		}
570a94100faSBill Paul 		break;
571a94100faSBill Paul 	case MII_BMSR:
572a94100faSBill Paul 		re8139_reg = RL_BMSR;
573a94100faSBill Paul 		break;
574a94100faSBill Paul 	case MII_ANAR:
575a94100faSBill Paul 		re8139_reg = RL_ANAR;
576a94100faSBill Paul 		break;
577a94100faSBill Paul 	case MII_ANER:
578a94100faSBill Paul 		re8139_reg = RL_ANER;
579a94100faSBill Paul 		break;
580a94100faSBill Paul 	case MII_ANLPAR:
581a94100faSBill Paul 		re8139_reg = RL_LPAR;
582a94100faSBill Paul 		break;
583a94100faSBill Paul 	case MII_PHYIDR1:
584a94100faSBill Paul 	case MII_PHYIDR2:
585a94100faSBill Paul 		return (0);
586a94100faSBill Paul 		break;
587a94100faSBill Paul 	default:
5886b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
589a94100faSBill Paul 		return (0);
590a94100faSBill Paul 	}
591a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
592a94100faSBill Paul 	return (0);
593a94100faSBill Paul }
594a94100faSBill Paul 
595a94100faSBill Paul static void
5967b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev)
597a94100faSBill Paul {
598130b6dfbSPyun YongHyeon 	struct rl_softc		*sc;
599130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
600130b6dfbSPyun YongHyeon 	struct mii_data		*mii;
601a11e2f18SBruce M Simpson 
602130b6dfbSPyun YongHyeon 	sc = device_get_softc(dev);
603130b6dfbSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
604130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
605130b6dfbSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
606130b6dfbSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
607130b6dfbSPyun YongHyeon 		return;
608130b6dfbSPyun YongHyeon 
609130b6dfbSPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
610130b6dfbSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
611130b6dfbSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
612130b6dfbSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
613130b6dfbSPyun YongHyeon 		case IFM_10_T:
614130b6dfbSPyun YongHyeon 		case IFM_100_TX:
615130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
616130b6dfbSPyun YongHyeon 			break;
617130b6dfbSPyun YongHyeon 		case IFM_1000_T:
618130b6dfbSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
619130b6dfbSPyun YongHyeon 				break;
620130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
621130b6dfbSPyun YongHyeon 			break;
622130b6dfbSPyun YongHyeon 		default:
623130b6dfbSPyun YongHyeon 			break;
624130b6dfbSPyun YongHyeon 		}
625130b6dfbSPyun YongHyeon 	}
626130b6dfbSPyun YongHyeon 	/*
627130b6dfbSPyun YongHyeon 	 * RealTek controllers does not provide any interface to
628130b6dfbSPyun YongHyeon 	 * Tx/Rx MACs for resolved speed, duplex and flow-control
629130b6dfbSPyun YongHyeon 	 * parameters.
630130b6dfbSPyun YongHyeon 	 */
631a94100faSBill Paul }
632a94100faSBill Paul 
633a94100faSBill Paul /*
634ff191365SJung-uk Kim  * Set the RX configuration and 64-bit multicast hash filter.
635a94100faSBill Paul  */
636a94100faSBill Paul static void
637ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc)
638a94100faSBill Paul {
639a94100faSBill Paul 	struct ifnet		*ifp;
640a94100faSBill Paul 	struct ifmultiaddr	*ifma;
641ff191365SJung-uk Kim 	uint32_t		hashes[2] = { 0, 0 };
642ff191365SJung-uk Kim 	uint32_t		h, rxfilt;
643a94100faSBill Paul 
64497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
64597b9d4baSJohn-Mark Gurney 
646fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
647a94100faSBill Paul 
648ff191365SJung-uk Kim 	rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD;
649a94100faSBill Paul 
650ff191365SJung-uk Kim 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
6517c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6527c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
653a0637caaSPyun YongHyeon 		/*
654a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
655a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
656a0637caaSPyun YongHyeon 		 * promiscuous mode.
657a0637caaSPyun YongHyeon 		 */
658a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
659ff191365SJung-uk Kim 		hashes[0] = hashes[1] = 0xffffffff;
660ff191365SJung-uk Kim 		goto done;
661a94100faSBill Paul 	}
662a94100faSBill Paul 
663eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
664a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
665a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
666a94100faSBill Paul 			continue;
6670e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6680e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
669a94100faSBill Paul 		if (h < 32)
670a94100faSBill Paul 			hashes[0] |= (1 << h);
671a94100faSBill Paul 		else
672a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
673a94100faSBill Paul 	}
674eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
675a94100faSBill Paul 
676ff191365SJung-uk Kim 	if (hashes[0] != 0 || hashes[1] != 0) {
677bb7dfefbSBill Paul 		/*
678ff191365SJung-uk Kim 		 * For some unfathomable reason, RealTek decided to
679ff191365SJung-uk Kim 		 * reverse the order of the multicast hash registers
680ff191365SJung-uk Kim 		 * in the PCI Express parts.  This means we have to
681ff191365SJung-uk Kim 		 * write the hash pattern in reverse order for those
682ff191365SJung-uk Kim 		 * devices.
683bb7dfefbSBill Paul 		 */
684aaab4fbeSJung-uk Kim 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0) {
685ff191365SJung-uk Kim 			h = bswap32(hashes[0]);
686ff191365SJung-uk Kim 			hashes[0] = bswap32(hashes[1]);
687ff191365SJung-uk Kim 			hashes[1] = h;
688ff191365SJung-uk Kim 		}
689ff191365SJung-uk Kim 		rxfilt |= RL_RXCFG_RX_MULTI;
690ff191365SJung-uk Kim 	}
691ff191365SJung-uk Kim 
692ff191365SJung-uk Kim done:
693a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
694a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
695ff191365SJung-uk Kim 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
696bb7dfefbSBill Paul }
697a94100faSBill Paul 
698a94100faSBill Paul static void
6997b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc)
700a94100faSBill Paul {
7010ce0868aSPyun YongHyeon 	int			i;
702a94100faSBill Paul 
70397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
70497b9d4baSJohn-Mark Gurney 
705a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
706a94100faSBill Paul 
707a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
708a94100faSBill Paul 		DELAY(10);
709a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
710a94100faSBill Paul 			break;
711a94100faSBill Paul 	}
712a94100faSBill Paul 	if (i == RL_TIMEOUT)
7136b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
714a94100faSBill Paul 
715566ca8caSJung-uk Kim 	if ((sc->rl_flags & RL_FLAG_MACRESET) != 0)
716a94100faSBill Paul 		CSR_WRITE_1(sc, 0x82, 1);
71781eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S)
718566ca8caSJung-uk Kim 		re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0);
719a94100faSBill Paul }
720a94100faSBill Paul 
721ed510fb0SBill Paul #ifdef RE_DIAG
722ed510fb0SBill Paul 
723a94100faSBill Paul /*
724a94100faSBill Paul  * The following routine is designed to test for a defect on some
725a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
726a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
727a94100faSBill Paul  * should be pulled high. The result of this defect is that the
728a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
729a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
730a94100faSBill Paul  * because the 64-bit data lines aren't connected.
731a94100faSBill Paul  *
732a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
733a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
734a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
735a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
736a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
737a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
738a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
739a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
740a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
741a94100faSBill Paul  */
742a94100faSBill Paul 
743a94100faSBill Paul static int
7447b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc)
745a94100faSBill Paul {
746fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
747a94100faSBill Paul 	struct mbuf		*m0;
748a94100faSBill Paul 	struct ether_header	*eh;
749a94100faSBill Paul 	struct rl_desc		*cur_rx;
750a94100faSBill Paul 	u_int16_t		status;
751a94100faSBill Paul 	u_int32_t		rxstat;
752ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
753a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
754a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
755a94100faSBill Paul 
756a94100faSBill Paul 	/* Allocate a single mbuf */
757a94100faSBill Paul 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
758a94100faSBill Paul 	if (m0 == NULL)
759a94100faSBill Paul 		return (ENOBUFS);
760a94100faSBill Paul 
76197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
76297b9d4baSJohn-Mark Gurney 
763a94100faSBill Paul 	/*
764a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
765a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
766a94100faSBill Paul 	 * following special functions:
767a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
768a94100faSBill Paul 	 * - Enables digital loopback mode
769a94100faSBill Paul 	 * - Leaves interrupts turned off
770a94100faSBill Paul 	 */
771a94100faSBill Paul 
772a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
773a94100faSBill Paul 	sc->rl_testmode = 1;
7748476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
77597b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
776351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
777ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
778ed510fb0SBill Paul 		phyaddr = 1;
779ed510fb0SBill Paul 	else
780ed510fb0SBill Paul 		phyaddr = 0;
781ed510fb0SBill Paul 
782ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
783ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
784ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
785ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
786ed510fb0SBill Paul 			break;
787ed510fb0SBill Paul 	}
788ed510fb0SBill Paul 
789ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
790ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
791ed510fb0SBill Paul 
792804af9a1SBill Paul 	DELAY(100000);
793a94100faSBill Paul 
794a94100faSBill Paul 	/* Put some data in the mbuf */
795a94100faSBill Paul 
796a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
797a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
798a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
799a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
800a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
801a94100faSBill Paul 
8027cae6651SBill Paul 	/*
8037cae6651SBill Paul 	 * Queue the packet, start transmission.
8047cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
8057cae6651SBill Paul 	 */
806a94100faSBill Paul 
807abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
80897b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
80952732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
8107cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
81197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
812a94100faSBill Paul 	m0 = NULL;
813a94100faSBill Paul 
814a94100faSBill Paul 	/* Wait for it to propagate through the chip */
815a94100faSBill Paul 
816abc8ff44SBill Paul 	DELAY(100000);
817a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
818a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
819ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
820abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
821abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
822a94100faSBill Paul 			break;
823a94100faSBill Paul 		DELAY(10);
824a94100faSBill Paul 	}
825a94100faSBill Paul 
826a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8276b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8286b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8296b9f5c94SGleb Smirnoff 		    " loopback mode\n");
830a94100faSBill Paul 		error = EIO;
831a94100faSBill Paul 		goto done;
832a94100faSBill Paul 	}
833a94100faSBill Paul 
834a94100faSBill Paul 	/*
835a94100faSBill Paul 	 * The packet should have been dumped into the first
836a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
837a94100faSBill Paul 	 */
838a94100faSBill Paul 
839a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
840a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
841a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
842d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
843d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
844d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
845d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
846d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
847a94100faSBill Paul 
848d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
849d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
850a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
851a94100faSBill Paul 
852a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
853a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
854a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
855a94100faSBill Paul 
856a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8576b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8586b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
859a94100faSBill Paul 		error = EIO;
860a94100faSBill Paul 		goto done;
861a94100faSBill Paul 	}
862a94100faSBill Paul 
863a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
864a94100faSBill Paul 
865a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
866a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
867a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8686b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8696b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
870a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
8716b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
872a94100faSBill Paul 		    eh->ether_dhost, ":", eh->ether_shost, ":",
873a94100faSBill Paul 		    ntohs(eh->ether_type));
8746b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
8756b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
8766b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
8776b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
8786b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
8796b9f5c94SGleb Smirnoff 		    "details.\n");
880a94100faSBill Paul 		error = EIO;
881a94100faSBill Paul 	}
882a94100faSBill Paul 
883a94100faSBill Paul done:
884a94100faSBill Paul 	/* Turn interface off, release resources */
885a94100faSBill Paul 
886a94100faSBill Paul 	sc->rl_testmode = 0;
887351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
888a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
889a94100faSBill Paul 	re_stop(sc);
890a94100faSBill Paul 	if (m0 != NULL)
891a94100faSBill Paul 		m_freem(m0);
892a94100faSBill Paul 
89397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
89497b9d4baSJohn-Mark Gurney 
895a94100faSBill Paul 	return (error);
896a94100faSBill Paul }
897a94100faSBill Paul 
898ed510fb0SBill Paul #endif
899ed510fb0SBill Paul 
900a94100faSBill Paul /*
901a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
902a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
903a94100faSBill Paul  */
904a94100faSBill Paul static int
9057b5ffebfSPyun YongHyeon re_probe(device_t dev)
906a94100faSBill Paul {
907b3030306SMarius Strobl 	const struct rl_type	*t;
908dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
909dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
910dfdb409eSPyun YongHyeon 	int			i;
911a94100faSBill Paul 
912dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
913dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
914dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
915dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
916a94100faSBill Paul 
917dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
918dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
91926390635SJohn Baldwin 			/*
92026390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
921dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
92226390635SJohn Baldwin 			 */
923a94100faSBill Paul 			return (ENXIO);
924a94100faSBill Paul 		}
925dfdb409eSPyun YongHyeon 	}
926dfdb409eSPyun YongHyeon 
927dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
928dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
929dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
930dfdb409eSPyun YongHyeon 			return (ENXIO);
931dfdb409eSPyun YongHyeon 		}
932dfdb409eSPyun YongHyeon 	}
933dfdb409eSPyun YongHyeon 
934dfdb409eSPyun YongHyeon 	t = re_devs;
935dfdb409eSPyun YongHyeon 	for (i = 0; i < sizeof(re_devs) / sizeof(re_devs[0]); i++, t++) {
936dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
937a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
938d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
939a94100faSBill Paul 		}
940a94100faSBill Paul 	}
941a94100faSBill Paul 
942a94100faSBill Paul 	return (ENXIO);
943a94100faSBill Paul }
944a94100faSBill Paul 
945a94100faSBill Paul /*
946a94100faSBill Paul  * Map a single buffer address.
947a94100faSBill Paul  */
948a94100faSBill Paul 
949a94100faSBill Paul static void
9507b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
951a94100faSBill Paul {
9528fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
953a94100faSBill Paul 
954a94100faSBill Paul 	if (error)
955a94100faSBill Paul 		return;
956a94100faSBill Paul 
957a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
958a94100faSBill Paul 	addr = arg;
959a94100faSBill Paul 	*addr = segs->ds_addr;
960a94100faSBill Paul }
961a94100faSBill Paul 
962a94100faSBill Paul static int
9637b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc)
964a94100faSBill Paul {
96566366ca4SPyun YongHyeon 	bus_addr_t		lowaddr;
966d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
967a94100faSBill Paul 	int			error;
968a94100faSBill Paul 	int			i;
969a94100faSBill Paul 
970d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
971d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
972d65abd66SPyun YongHyeon 
973d65abd66SPyun YongHyeon 	/*
974d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
975ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
976ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
977ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
978ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
97966366ca4SPyun YongHyeon 	 * may not have the limitation.
980d65abd66SPyun YongHyeon 	 */
98166366ca4SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
98266366ca4SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PCIE) == 0)
98366366ca4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
984d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
98566366ca4SPyun YongHyeon 	    lowaddr, BUS_SPACE_MAXADDR, NULL, NULL,
986d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
987d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
988d65abd66SPyun YongHyeon 	if (error) {
989d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
990d65abd66SPyun YongHyeon 		return (error);
991d65abd66SPyun YongHyeon 	}
992d65abd66SPyun YongHyeon 
993d65abd66SPyun YongHyeon 	/*
994d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
995d65abd66SPyun YongHyeon 	 */
996d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
997d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
998d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
999d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
1000d65abd66SPyun YongHyeon 	if (error) {
1001d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
1002d65abd66SPyun YongHyeon 		return (error);
1003d65abd66SPyun YongHyeon 	}
1004d65abd66SPyun YongHyeon 
1005a94100faSBill Paul 	/*
1006a94100faSBill Paul 	 * Allocate map for RX mbufs.
1007a94100faSBill Paul 	 */
1008d65abd66SPyun YongHyeon 
100981eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
101081eee0ebSPyun YongHyeon 		error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t),
101181eee0ebSPyun YongHyeon 		    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
101281eee0ebSPyun YongHyeon 		    MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL,
101381eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_mtag);
101481eee0ebSPyun YongHyeon 		if (error) {
101581eee0ebSPyun YongHyeon 			device_printf(dev,
101681eee0ebSPyun YongHyeon 			    "could not allocate jumbo RX DMA tag\n");
101781eee0ebSPyun YongHyeon 			return (error);
101881eee0ebSPyun YongHyeon 		}
101981eee0ebSPyun YongHyeon 	}
1020d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
1021d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1022d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
1023a94100faSBill Paul 	if (error) {
1024d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
1025d65abd66SPyun YongHyeon 		return (error);
1026a94100faSBill Paul 	}
1027a94100faSBill Paul 
1028a94100faSBill Paul 	/*
1029a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1030a94100faSBill Paul 	 */
1031a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1032a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1033d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1034a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1035a94100faSBill Paul 	if (error) {
1036d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1037d65abd66SPyun YongHyeon 		return (error);
1038a94100faSBill Paul 	}
1039a94100faSBill Paul 
1040a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1041a94100faSBill Paul 
1042a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1043d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1044d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1045a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1046d65abd66SPyun YongHyeon 	if (error) {
1047d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1048d65abd66SPyun YongHyeon 		return (error);
1049d65abd66SPyun YongHyeon 	}
1050a94100faSBill Paul 
1051a94100faSBill Paul 	/* Load the map for the TX ring. */
1052a94100faSBill Paul 
1053d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1054a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1055a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1056d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1057a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1058d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1059d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1060d65abd66SPyun YongHyeon 		return (ENOMEM);
1061d65abd66SPyun YongHyeon 	}
1062a94100faSBill Paul 
1063a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1064a94100faSBill Paul 
1065d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1066d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1067d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1068a94100faSBill Paul 		if (error) {
1069d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1070d65abd66SPyun YongHyeon 			return (error);
1071a94100faSBill Paul 		}
1072a94100faSBill Paul 	}
1073a94100faSBill Paul 
1074a94100faSBill Paul 	/*
1075a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1076a94100faSBill Paul 	 */
1077a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1078a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1079d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1080a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1081a94100faSBill Paul 	if (error) {
1082d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1083d65abd66SPyun YongHyeon 		return (error);
1084a94100faSBill Paul 	}
1085a94100faSBill Paul 
1086a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1087a94100faSBill Paul 
1088a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1089d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1090d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1091a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1092d65abd66SPyun YongHyeon 	if (error) {
1093d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1094d65abd66SPyun YongHyeon 		return (error);
1095d65abd66SPyun YongHyeon 	}
1096a94100faSBill Paul 
1097a94100faSBill Paul 	/* Load the map for the RX ring. */
1098a94100faSBill Paul 
1099d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1100a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1101a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1102d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1103a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1104d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1105d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1106d65abd66SPyun YongHyeon 		return (ENOMEM);
1107d65abd66SPyun YongHyeon 	}
1108a94100faSBill Paul 
1109a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1110a94100faSBill Paul 
111181eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
111281eee0ebSPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
111381eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_sparemap);
111481eee0ebSPyun YongHyeon 		if (error) {
111581eee0ebSPyun YongHyeon 			device_printf(dev,
111681eee0ebSPyun YongHyeon 			    "could not create spare DMA map for jumbo RX\n");
111781eee0ebSPyun YongHyeon 			return (error);
111881eee0ebSPyun YongHyeon 		}
111981eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
112081eee0ebSPyun YongHyeon 			error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
112181eee0ebSPyun YongHyeon 			    &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
112281eee0ebSPyun YongHyeon 			if (error) {
112381eee0ebSPyun YongHyeon 				device_printf(dev,
112481eee0ebSPyun YongHyeon 				    "could not create DMA map for jumbo RX\n");
112581eee0ebSPyun YongHyeon 				return (error);
112681eee0ebSPyun YongHyeon 			}
112781eee0ebSPyun YongHyeon 		}
112881eee0ebSPyun YongHyeon 	}
1129d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1130d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1131a94100faSBill Paul 	if (error) {
1132d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1133d65abd66SPyun YongHyeon 		return (error);
1134d65abd66SPyun YongHyeon 	}
1135d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1136d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1137d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1138d65abd66SPyun YongHyeon 		if (error) {
1139d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1140d65abd66SPyun YongHyeon 			return (error);
1141a94100faSBill Paul 		}
1142a94100faSBill Paul 	}
1143a94100faSBill Paul 
11440534aae0SPyun YongHyeon 	/* Create DMA map for statistics. */
11450534aae0SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0,
11460534aae0SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
11470534aae0SPyun YongHyeon 	    sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL,
11480534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_stag);
11490534aae0SPyun YongHyeon 	if (error) {
11500534aae0SPyun YongHyeon 		device_printf(dev, "could not create statistics DMA tag\n");
11510534aae0SPyun YongHyeon 		return (error);
11520534aae0SPyun YongHyeon 	}
11530534aae0SPyun YongHyeon 	/* Allocate DMA'able memory for statistics. */
11540534aae0SPyun YongHyeon 	error = bus_dmamem_alloc(sc->rl_ldata.rl_stag,
11550534aae0SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_stats,
11560534aae0SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
11570534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_smap);
11580534aae0SPyun YongHyeon 	if (error) {
11590534aae0SPyun YongHyeon 		device_printf(dev,
11600534aae0SPyun YongHyeon 		    "could not allocate statistics DMA memory\n");
11610534aae0SPyun YongHyeon 		return (error);
11620534aae0SPyun YongHyeon 	}
11630534aae0SPyun YongHyeon 	/* Load the map for statistics. */
11640534aae0SPyun YongHyeon 	sc->rl_ldata.rl_stats_addr = 0;
11650534aae0SPyun YongHyeon 	error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap,
11660534aae0SPyun YongHyeon 	    sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr,
11670534aae0SPyun YongHyeon 	     &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT);
11680534aae0SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) {
11690534aae0SPyun YongHyeon 		device_printf(dev, "could not load statistics DMA memory\n");
11700534aae0SPyun YongHyeon 		return (ENOMEM);
11710534aae0SPyun YongHyeon 	}
11720534aae0SPyun YongHyeon 
1173a94100faSBill Paul 	return (0);
1174a94100faSBill Paul }
1175a94100faSBill Paul 
1176a94100faSBill Paul /*
1177a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1178a94100faSBill Paul  * setup and ethernet/BPF attach.
1179a94100faSBill Paul  */
1180a94100faSBill Paul static int
11817b5ffebfSPyun YongHyeon re_attach(device_t dev)
1182a94100faSBill Paul {
1183a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1184be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1185a94100faSBill Paul 	struct rl_softc		*sc;
1186a94100faSBill Paul 	struct ifnet		*ifp;
1187b3030306SMarius Strobl 	const struct rl_hwrev	*hw_rev;
1188a94100faSBill Paul 	int			hwrev;
1189ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
11908e5d93dbSMarius Strobl 	int			error = 0, i, phy, rid;
11914a58fd45SPyun YongHyeon 	int			msic, msixc, reg;
119203ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1193a94100faSBill Paul 
1194a94100faSBill Paul 	sc = device_get_softc(dev);
1195ed510fb0SBill Paul 	sc->rl_dev = dev;
1196a94100faSBill Paul 
1197a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
119897b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1199d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1200d1754a9bSJohn Baldwin 
1201a94100faSBill Paul 	/*
1202a94100faSBill Paul 	 * Map control/status registers.
1203a94100faSBill Paul 	 */
1204a94100faSBill Paul 	pci_enable_busmaster(dev);
1205a94100faSBill Paul 
1206ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
12072c21710bSPyun YongHyeon 	/*
12082c21710bSPyun YongHyeon 	 * Prefer memory space register mapping over IO space.
12092c21710bSPyun YongHyeon 	 * Because RTL8169SC does not seem to work when memory mapping
12102c21710bSPyun YongHyeon 	 * is used always activate io mapping.
12112c21710bSPyun YongHyeon 	 */
12122c21710bSPyun YongHyeon 	if (devid == RT_DEVICEID_8169SC)
12132c21710bSPyun YongHyeon 		prefer_iomap = 1;
12142c21710bSPyun YongHyeon 	if (prefer_iomap == 0) {
1215ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(1);
1216ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_MEMORY;
1217ace7ed5dSPyun YongHyeon 		/* RTL8168/8101E seems to use different BARs. */
1218ace7ed5dSPyun YongHyeon 		if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1219ace7ed5dSPyun YongHyeon 			sc->rl_res_id = PCIR_BAR(2);
12202c21710bSPyun YongHyeon 	} else {
12212c21710bSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
12222c21710bSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
12232c21710bSPyun YongHyeon 	}
1224ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1225ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
12262c21710bSPyun YongHyeon 	if (sc->rl_res == NULL && prefer_iomap == 0) {
1227ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1228ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1229ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1230ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
12312c21710bSPyun YongHyeon 	}
1232ace7ed5dSPyun YongHyeon 	if (sc->rl_res == NULL) {
1233d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1234a94100faSBill Paul 		error = ENXIO;
1235a94100faSBill Paul 		goto fail;
1236a94100faSBill Paul 	}
1237a94100faSBill Paul 
1238a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1239a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1240a94100faSBill Paul 
12415774c5ffSPyun YongHyeon 	msic = pci_msi_count(dev);
12424a58fd45SPyun YongHyeon 	msixc = pci_msix_count(dev);
12433b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0)
12444a58fd45SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PCIE;
12454a58fd45SPyun YongHyeon 	if (bootverbose) {
12465774c5ffSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
12474a58fd45SPyun YongHyeon 		device_printf(dev, "MSI-X count : %d\n", msixc);
12485774c5ffSPyun YongHyeon 	}
12494a58fd45SPyun YongHyeon 	if (msix_disable > 0)
12504a58fd45SPyun YongHyeon 		msixc = 0;
12514a58fd45SPyun YongHyeon 	if (msi_disable > 0)
12524a58fd45SPyun YongHyeon 		msic = 0;
12534a58fd45SPyun YongHyeon 	/* Prefer MSI-X to MSI. */
12544a58fd45SPyun YongHyeon 	if (msixc > 0) {
12554a58fd45SPyun YongHyeon 		msixc = 1;
12564a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
12574a58fd45SPyun YongHyeon 		sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
12584a58fd45SPyun YongHyeon 		    &rid, RF_ACTIVE);
12594a58fd45SPyun YongHyeon 		if (sc->rl_res_pba == NULL) {
12604a58fd45SPyun YongHyeon 			device_printf(sc->rl_dev,
12614a58fd45SPyun YongHyeon 			    "could not allocate MSI-X PBA resource\n");
12624a58fd45SPyun YongHyeon 		}
12634a58fd45SPyun YongHyeon 		if (sc->rl_res_pba != NULL &&
12644a58fd45SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
12654a58fd45SPyun YongHyeon 			if (msixc == 1) {
12664a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI-X message\n",
12674a58fd45SPyun YongHyeon 				    msixc);
12684a58fd45SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSIX;
12694a58fd45SPyun YongHyeon 			} else
12704a58fd45SPyun YongHyeon 				pci_release_msi(dev);
12714a58fd45SPyun YongHyeon 		}
12724a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSIX) == 0) {
12734a58fd45SPyun YongHyeon 			if (sc->rl_res_pba != NULL)
12744a58fd45SPyun YongHyeon 				bus_release_resource(dev, SYS_RES_MEMORY, rid,
12754a58fd45SPyun YongHyeon 				    sc->rl_res_pba);
12764a58fd45SPyun YongHyeon 			sc->rl_res_pba = NULL;
12774a58fd45SPyun YongHyeon 			msixc = 0;
12784a58fd45SPyun YongHyeon 		}
12794a58fd45SPyun YongHyeon 	}
12804a58fd45SPyun YongHyeon 	/* Prefer MSI to INTx. */
12814a58fd45SPyun YongHyeon 	if (msixc == 0 && msic > 0) {
1282f1bb696aSPyun YongHyeon 		msic = 1;
12835774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
12845774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
12854a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
12865774c5ffSPyun YongHyeon 				    msic);
1287351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1288339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1289339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1290339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1291339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1292339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1293f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
12945774c5ffSPyun YongHyeon 			} else
12955774c5ffSPyun YongHyeon 				pci_release_msi(dev);
12965774c5ffSPyun YongHyeon 		}
12974a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSI) == 0)
12984a58fd45SPyun YongHyeon 			msic = 0;
12995774c5ffSPyun YongHyeon 	}
1300a94100faSBill Paul 
13015774c5ffSPyun YongHyeon 	/* Allocate interrupt */
13024a58fd45SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) {
13035774c5ffSPyun YongHyeon 		rid = 0;
13045774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
13055774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
13065774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
13075774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1308a94100faSBill Paul 			error = ENXIO;
1309a94100faSBill Paul 			goto fail;
1310a94100faSBill Paul 		}
13115774c5ffSPyun YongHyeon 	} else {
13125774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
13135774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
13145774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
13155774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
13165774c5ffSPyun YongHyeon 				device_printf(dev,
13175774c5ffSPyun YongHyeon 				    "couldn't llocate IRQ resources for "
13185774c5ffSPyun YongHyeon 				    "message %d\n", rid);
13195774c5ffSPyun YongHyeon 				error = ENXIO;
13205774c5ffSPyun YongHyeon 				goto fail;
13215774c5ffSPyun YongHyeon 			}
13225774c5ffSPyun YongHyeon 		}
13235774c5ffSPyun YongHyeon 	}
1324a94100faSBill Paul 
13254d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
13264d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
13274d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
13284d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
13294d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
13304d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
13314d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
13324d2bf239SPyun YongHyeon 		}
13334d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13344d2bf239SPyun YongHyeon 	}
13354d2bf239SPyun YongHyeon 
1336abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1337a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1338566ca8caSJung-uk Kim 	switch (hwrev & 0x70000000) {
1339566ca8caSJung-uk Kim 	case 0x00000000:
1340566ca8caSJung-uk Kim 	case 0x10000000:
1341566ca8caSJung-uk Kim 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000);
1342566ca8caSJung-uk Kim 		hwrev &= (RL_TXCFG_HWREV | 0x80000000);
1343566ca8caSJung-uk Kim 		break;
1344566ca8caSJung-uk Kim 	default:
1345a810fc83SPyun YongHyeon 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1346a810fc83SPyun YongHyeon 		hwrev &= RL_TXCFG_HWREV;
1347566ca8caSJung-uk Kim 		break;
1348566ca8caSJung-uk Kim 	}
1349566ca8caSJung-uk Kim 	device_printf(dev, "MAC rev. 0x%08x\n", hwrev & 0x00700000);
1350abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1351abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1352abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
135381eee0ebSPyun YongHyeon 			sc->rl_hwrev = hw_rev;
1354abc8ff44SBill Paul 			break;
1355abc8ff44SBill Paul 		}
1356abc8ff44SBill Paul 		hw_rev++;
1357abc8ff44SBill Paul 	}
1358d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1359a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1360d65abd66SPyun YongHyeon 		error = ENXIO;
1361d65abd66SPyun YongHyeon 		goto fail;
1362d65abd66SPyun YongHyeon 	}
1363abc8ff44SBill Paul 
1364351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1365351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
136681eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD;
1367351a76f9SPyun YongHyeon 		break;
1368351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1369351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
137081eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER;
1371351a76f9SPyun YongHyeon 		break;
1372b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102E:
1373b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102EL:
13743d22427cSTai-hwa Liang 	case RL_HWREV_8102EL_SPIN1:
137581eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
137681eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
137781eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD;
1378b1d62f0fSPyun YongHyeon 		break;
13798281a098SPyun YongHyeon 	case RL_HWREV_8103E:
138081eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
138181eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
138281eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP;
13838281a098SPyun YongHyeon 		break;
138439e69201SPyun YongHyeon 	case RL_HWREV_8401E:
1385*a9e3362aSPyun YongHyeon 	case RL_HWREV_8402:
138654899a96SPyun YongHyeon 	case RL_HWREV_8105E:
138754899a96SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
138854899a96SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
138954899a96SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD;
139054899a96SPyun YongHyeon 		break;
1391ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN1:
1392ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN2:
1393886ff602SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_WOLRXENB;
1394886ff602SPyun YongHyeon 		/* FALLTHROUGH */
1395ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN3:
1396aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT;
1397deb5c680SPyun YongHyeon 		break;
1398deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
139961f45a72SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_MACSLEEP;
140061f45a72SPyun YongHyeon 		/* FALLTHROUGH */
140161f45a72SPyun YongHyeon 	case RL_HWREV_8168C:
140261f45a72SPyun YongHyeon 		if ((hwrev & 0x00700000) == 0x00200000)
140361f45a72SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_MACSLEEP;
140461f45a72SPyun YongHyeon 		/* FALLTHROUGH */
1405deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
140659ef640dSPyun YongHyeon 	case RL_HWREV_8168D:
14075fa06abeSPyun YongHyeon 	case RL_HWREV_8168DP:
1408aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1409f2e491c9SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
141081eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2;
1411351a76f9SPyun YongHyeon 		break;
1412d0c45156SPyun YongHyeon 	case RL_HWREV_8168E:
1413d0c45156SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1414d0c45156SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
141581eee0ebSPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2;
1416d0c45156SPyun YongHyeon 		break;
1417f0431c5bSPyun YongHyeon 	case RL_HWREV_8168E_VL:
1418f0431c5bSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1419f0431c5bSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
142081eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2;
1421f0431c5bSPyun YongHyeon 		break;
1422566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SB:
1423566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SBL:
1424566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SC:
1425566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SCE:
1426566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1427566ca8caSJung-uk Kim 		/* FALLTHROUGH */
14280596d7e6SPyun YongHyeon 	case RL_HWREV_8169:
14290596d7e6SPyun YongHyeon 	case RL_HWREV_8169S:
1430566ca8caSJung-uk Kim 	case RL_HWREV_8110S:
1431566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_MACRESET;
1432351a76f9SPyun YongHyeon 		break;
1433351a76f9SPyun YongHyeon 	default:
1434351a76f9SPyun YongHyeon 		break;
1435351a76f9SPyun YongHyeon 	}
1436351a76f9SPyun YongHyeon 
143793252626SPyun YongHyeon 	/* Reset the adapter. */
143893252626SPyun YongHyeon 	RL_LOCK(sc);
143993252626SPyun YongHyeon 	re_reset(sc);
144093252626SPyun YongHyeon 	RL_UNLOCK(sc);
144193252626SPyun YongHyeon 
1442deb5c680SPyun YongHyeon 	/* Enable PME. */
1443deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1444deb5c680SPyun YongHyeon 	cfg = CSR_READ_1(sc, RL_CFG1);
1445deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1446deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, cfg);
1447deb5c680SPyun YongHyeon 	cfg = CSR_READ_1(sc, RL_CFG5);
1448deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1449deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, cfg);
1450deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1451deb5c680SPyun YongHyeon 
1452deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1453deb5c680SPyun YongHyeon 		/*
1454deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1455deb5c680SPyun YongHyeon 		 * address from EEPROM.
1456deb5c680SPyun YongHyeon 		 */
1457deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1458deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1459deb5c680SPyun YongHyeon 	} else {
1460141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1461ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1462a94100faSBill Paul 		if (re_did != 0x8129)
1463141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1464a94100faSBill Paul 
1465a94100faSBill Paul 		/*
1466a94100faSBill Paul 		 * Get station address from the EEPROM.
1467a94100faSBill Paul 		 */
1468ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1469be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1470be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1471be099007SPyun YongHyeon 		bcopy(as, eaddr, sizeof(eaddr));
1472deb5c680SPyun YongHyeon 	}
1473ed510fb0SBill Paul 
1474ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1475d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1476ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1477ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1478d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1479d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1480ed510fb0SBill Paul 	} else {
1481d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1482ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1483ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1484d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1485d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1486abc8ff44SBill Paul 	}
14879bac70b8SBill Paul 
1488a94100faSBill Paul 	error = re_allocmem(dev, sc);
1489a94100faSBill Paul 	if (error)
1490a94100faSBill Paul 		goto fail;
14910534aae0SPyun YongHyeon 	re_add_sysctls(sc);
1492a94100faSBill Paul 
1493cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1494cd036ec1SBrooks Davis 	if (ifp == NULL) {
1495d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1496cd036ec1SBrooks Davis 		error = ENOSPC;
1497cd036ec1SBrooks Davis 		goto fail;
1498cd036ec1SBrooks Davis 	}
1499cd036ec1SBrooks Davis 
150061f45a72SPyun YongHyeon 	/* Take controller out of deep sleep mode. */
150161f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
150261f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
150361f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
150461f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
150561f45a72SPyun YongHyeon 		else
150661f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
150761f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
150861f45a72SPyun YongHyeon 	}
150961f45a72SPyun YongHyeon 
1510351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
151139e69201SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) {
1512d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80);
151339e69201SPyun YongHyeon 		if (hw_rev->rl_rev == RL_HWREV_8401E)
151439e69201SPyun YongHyeon 			CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08);
151539e69201SPyun YongHyeon 	}
1516351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1517351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1518351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1519351a76f9SPyun YongHyeon 	}
1520351a76f9SPyun YongHyeon 
15218e5d93dbSMarius Strobl #define	RE_PHYAD_INTERNAL	 0
15228e5d93dbSMarius Strobl 
15238e5d93dbSMarius Strobl 	/* Do MII setup. */
15248e5d93dbSMarius Strobl 	phy = RE_PHYAD_INTERNAL;
15258e5d93dbSMarius Strobl 	if (sc->rl_type == RL_8169)
15268e5d93dbSMarius Strobl 		phy = 1;
15278e5d93dbSMarius Strobl 	error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd,
152864436f6eSPyun YongHyeon 	    re_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, MIIF_DOPAUSE);
15298e5d93dbSMarius Strobl 	if (error != 0) {
15308e5d93dbSMarius Strobl 		device_printf(dev, "attaching PHYs failed\n");
1531a94100faSBill Paul 		goto fail;
1532a94100faSBill Paul 	}
1533a94100faSBill Paul 
1534a94100faSBill Paul 	ifp->if_softc = sc;
15359bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1536a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1537a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1538a94100faSBill Paul 	ifp->if_start = re_start;
1539bc2a1002SPyun YongHyeon 	/*
1540bc2a1002SPyun YongHyeon 	 * RTL8168/8111C generates wrong IP checksummed frame if the
1541bc2a1002SPyun YongHyeon 	 * packet has IP options so disable TX IP checksum offloading.
1542bc2a1002SPyun YongHyeon 	 */
1543bc2a1002SPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C ||
1544bc2a1002SPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2)
1545bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_TCP | CSUM_UDP;
1546bc2a1002SPyun YongHyeon 	else
1547bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP;
1548bc2a1002SPyun YongHyeon 	ifp->if_hwassist |= CSUM_TSO;
1549d6d7d923SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
1550498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1551a94100faSBill Paul 	ifp->if_init = re_init;
155252732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
155352732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
155452732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1555a94100faSBill Paul 
1556ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1557ed510fb0SBill Paul 
1558a94100faSBill Paul 	/*
1559a94100faSBill Paul 	 * Call MI attach routine.
1560a94100faSBill Paul 	 */
1561a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1562a94100faSBill Paul 
1563960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1564960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1565960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1566960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
15677467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
15683b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &reg) == 0)
15697467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1570960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1571a2a8420cSPyun YongHyeon 	/*
1572f9ad4da7SPyun YongHyeon 	 * Don't enable TSO by default.  It is known to generate
1573f9ad4da7SPyun YongHyeon 	 * corrupted TCP segments(bad TCP options) under certain
1574f9ad4da7SPyun YongHyeon 	 * circumtances.
1575a2a8420cSPyun YongHyeon 	 */
1576a2a8420cSPyun YongHyeon 	ifp->if_hwassist &= ~CSUM_TSO;
1577ecafbbb5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO);
1578960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1579960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1580960fd5b3SPyun YongHyeon #endif
1581960fd5b3SPyun YongHyeon 	/*
1582960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1583960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1584960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1585960fd5b3SPyun YongHyeon 	 */
1586960fd5b3SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1587960fd5b3SPyun YongHyeon 
1588ed510fb0SBill Paul #ifdef RE_DIAG
1589ed510fb0SBill Paul 	/*
1590ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1591ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1592ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1593ed510fb0SBill Paul 	 */
1594a94100faSBill Paul 
1595ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1596ed510fb0SBill Paul 		error = re_diag(sc);
1597a94100faSBill Paul 		if (error) {
1598ed510fb0SBill Paul 			device_printf(dev,
1599ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1600a94100faSBill Paul 			ether_ifdetach(ifp);
1601a94100faSBill Paul 			goto fail;
1602a94100faSBill Paul 		}
1603ed510fb0SBill Paul 	}
1604ed510fb0SBill Paul #endif
1605a94100faSBill Paul 
1606502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
1607502be0f7SPyun YongHyeon 	intr_filter = 1;
1608502be0f7SPyun YongHyeon #endif
1609a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1610502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
1611502be0f7SPyun YongHyeon 	    intr_filter == 0) {
1612502be0f7SPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
1613502be0f7SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc,
1614502be0f7SPyun YongHyeon 		    &sc->rl_intrhand[0]);
1615502be0f7SPyun YongHyeon 	} else {
16165774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
16175774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
16185774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
16195774c5ffSPyun YongHyeon 	}
1620a94100faSBill Paul 	if (error) {
1621d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1622a94100faSBill Paul 		ether_ifdetach(ifp);
1623a94100faSBill Paul 	}
1624a94100faSBill Paul 
1625a94100faSBill Paul fail:
1626ed510fb0SBill Paul 
1627a94100faSBill Paul 	if (error)
1628a94100faSBill Paul 		re_detach(dev);
1629a94100faSBill Paul 
1630a94100faSBill Paul 	return (error);
1631a94100faSBill Paul }
1632a94100faSBill Paul 
1633a94100faSBill Paul /*
1634a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1635a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1636a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1637a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1638a94100faSBill Paul  * allocated.
1639a94100faSBill Paul  */
1640a94100faSBill Paul static int
16417b5ffebfSPyun YongHyeon re_detach(device_t dev)
1642a94100faSBill Paul {
1643a94100faSBill Paul 	struct rl_softc		*sc;
1644a94100faSBill Paul 	struct ifnet		*ifp;
16455774c5ffSPyun YongHyeon 	int			i, rid;
1646a94100faSBill Paul 
1647a94100faSBill Paul 	sc = device_get_softc(dev);
1648fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1649aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
165097b9d4baSJohn-Mark Gurney 
165181cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
165281cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
165340929967SGleb Smirnoff #ifdef DEVICE_POLLING
165440929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
165540929967SGleb Smirnoff 			ether_poll_deregister(ifp);
165640929967SGleb Smirnoff #endif
165797b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
165897b9d4baSJohn-Mark Gurney #if 0
165997b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
166097b9d4baSJohn-Mark Gurney #endif
1661a94100faSBill Paul 		re_stop(sc);
1662525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1663d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
16643d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
1665a94100faSBill Paul 		/*
1666a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1667a94100faSBill Paul 		 * still had a BPF descriptor attached to this
166897b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1669a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1670a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1671a94100faSBill Paul 		 * which will try to call re_init() again. This will
1672a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1673a94100faSBill Paul 		 * which will panic the system when the kernel tries
1674a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1675a94100faSBill Paul 		 * anymore.
1676a94100faSBill Paul 		 */
1677a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1678525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1679a94100faSBill Paul 	}
1680a94100faSBill Paul 	if (sc->rl_miibus)
1681a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1682a94100faSBill Paul 	bus_generic_detach(dev);
1683a94100faSBill Paul 
168497b9d4baSJohn-Mark Gurney 	/*
168597b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
168697b9d4baSJohn-Mark Gurney 	 * stopped here.
168797b9d4baSJohn-Mark Gurney 	 */
168897b9d4baSJohn-Mark Gurney 
1689502be0f7SPyun YongHyeon 	if (sc->rl_intrhand[0] != NULL) {
1690502be0f7SPyun YongHyeon 		bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]);
1691502be0f7SPyun YongHyeon 		sc->rl_intrhand[0] = NULL;
16925774c5ffSPyun YongHyeon 	}
1693ad4f426eSWarner Losh 	if (ifp != NULL)
1694ad4f426eSWarner Losh 		if_free(ifp);
1695502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
1696502be0f7SPyun YongHyeon 		rid = 0;
1697502be0f7SPyun YongHyeon 	else
1698502be0f7SPyun YongHyeon 		rid = 1;
16995774c5ffSPyun YongHyeon 	if (sc->rl_irq[0] != NULL) {
1700502be0f7SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]);
17015774c5ffSPyun YongHyeon 		sc->rl_irq[0] = NULL;
17025774c5ffSPyun YongHyeon 	}
1703502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0)
17045774c5ffSPyun YongHyeon 		pci_release_msi(dev);
17054a58fd45SPyun YongHyeon 	if (sc->rl_res_pba) {
17064a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
17074a58fd45SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba);
17084a58fd45SPyun YongHyeon 	}
1709a94100faSBill Paul 	if (sc->rl_res)
1710ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1711ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1712a94100faSBill Paul 
1713a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1714a94100faSBill Paul 
1715a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
17160534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_list_map)
1717a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1718a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
17190534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_list_map && sc->rl_ldata.rl_rx_list)
1720a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1721a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list,
1722a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1723a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1724a94100faSBill Paul 	}
1725a94100faSBill Paul 
1726a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1727a94100faSBill Paul 
1728a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
17290534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_list_map)
1730a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1731a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
17320534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_list_map && sc->rl_ldata.rl_tx_list)
1733a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1734a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list,
1735a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1736a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1737a94100faSBill Paul 	}
1738a94100faSBill Paul 
1739a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1740a94100faSBill Paul 
1741d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
17429e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
17439e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap)
1744d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1745d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
17469e18005dSPyun YongHyeon 		}
1747d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1748d65abd66SPyun YongHyeon 	}
1749d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
17509e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
17519e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap)
1752d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1753d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
17549e18005dSPyun YongHyeon 		}
1755d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1756d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1757d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1758d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1759a94100faSBill Paul 	}
176081eee0ebSPyun YongHyeon 	if (sc->rl_ldata.rl_jrx_mtag) {
176181eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
176281eee0ebSPyun YongHyeon 			if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap)
176381eee0ebSPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
176481eee0ebSPyun YongHyeon 				    sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
176581eee0ebSPyun YongHyeon 		}
176681eee0ebSPyun YongHyeon 		if (sc->rl_ldata.rl_jrx_sparemap)
176781eee0ebSPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
176881eee0ebSPyun YongHyeon 			    sc->rl_ldata.rl_jrx_sparemap);
176981eee0ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag);
177081eee0ebSPyun YongHyeon 	}
1771a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1772a94100faSBill Paul 
1773a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
17740534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_smap)
1775a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_stag,
1776a94100faSBill Paul 			    sc->rl_ldata.rl_smap);
17770534aae0SPyun YongHyeon 		if (sc->rl_ldata.rl_smap && sc->rl_ldata.rl_stats)
17780534aae0SPyun YongHyeon 			bus_dmamem_free(sc->rl_ldata.rl_stag,
17790534aae0SPyun YongHyeon 			    sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap);
1780a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1781a94100faSBill Paul 	}
1782a94100faSBill Paul 
1783a94100faSBill Paul 	if (sc->rl_parent_tag)
1784a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1785a94100faSBill Paul 
1786a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1787a94100faSBill Paul 
1788a94100faSBill Paul 	return (0);
1789a94100faSBill Paul }
1790a94100faSBill Paul 
1791d65abd66SPyun YongHyeon static __inline void
17927b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx)
1793a94100faSBill Paul {
1794d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1795d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1796d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1797a94100faSBill Paul 
179881eee0ebSPyun YongHyeon 	if (sc->rl_ifp->if_mtu > RL_MTU &&
179981eee0ebSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
180081eee0ebSPyun YongHyeon 		rxd = &sc->rl_ldata.rl_jrx_desc[idx];
180181eee0ebSPyun YongHyeon 	else
1802d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[idx];
1803d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1804d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1805d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1806d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1807d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1808d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1809d65abd66SPyun YongHyeon }
1810d65abd66SPyun YongHyeon 
1811d65abd66SPyun YongHyeon static int
18127b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx)
1813d65abd66SPyun YongHyeon {
1814d65abd66SPyun YongHyeon 	struct mbuf		*m;
1815d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1816d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1817d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1818d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1819d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1820d65abd66SPyun YongHyeon 	int			error, nsegs;
1821d65abd66SPyun YongHyeon 
1822d65abd66SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1823d65abd66SPyun YongHyeon 	if (m == NULL)
1824a94100faSBill Paul 		return (ENOBUFS);
1825a94100faSBill Paul 
1826a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
182722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
182822a11c96SJohn-Mark Gurney 	/*
182922a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
183022a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
183122a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
183222a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
183322a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
183422a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
183522a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
183622a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
183722a11c96SJohn-Mark Gurney 	 */
183822a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
183922a11c96SJohn-Mark Gurney #endif
1840d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1841d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1842d65abd66SPyun YongHyeon 	if (error != 0) {
1843d65abd66SPyun YongHyeon 		m_freem(m);
1844d65abd66SPyun YongHyeon 		return (ENOBUFS);
1845d65abd66SPyun YongHyeon 	}
1846d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1847a94100faSBill Paul 
1848d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1849d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1850d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1851d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1852d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1853a94100faSBill Paul 	}
1854a94100faSBill Paul 
1855d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1856d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1857d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1858d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1859d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1860d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1861a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1862a94100faSBill Paul 
1863d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1864d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1865d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1866d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1867d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1868d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1869d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1870d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1871d65abd66SPyun YongHyeon 
1872a94100faSBill Paul 	return (0);
1873a94100faSBill Paul }
1874a94100faSBill Paul 
187581eee0ebSPyun YongHyeon static int
187681eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx)
187781eee0ebSPyun YongHyeon {
187881eee0ebSPyun YongHyeon 	struct mbuf		*m;
187981eee0ebSPyun YongHyeon 	struct rl_rxdesc	*rxd;
188081eee0ebSPyun YongHyeon 	bus_dma_segment_t	segs[1];
188181eee0ebSPyun YongHyeon 	bus_dmamap_t		map;
188281eee0ebSPyun YongHyeon 	struct rl_desc		*desc;
188381eee0ebSPyun YongHyeon 	uint32_t		cmdstat;
188481eee0ebSPyun YongHyeon 	int			error, nsegs;
188581eee0ebSPyun YongHyeon 
188681eee0ebSPyun YongHyeon 	m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
188781eee0ebSPyun YongHyeon 	if (m == NULL)
188881eee0ebSPyun YongHyeon 		return (ENOBUFS);
188981eee0ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
189081eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX
189181eee0ebSPyun YongHyeon 	m_adj(m, RE_ETHER_ALIGN);
189281eee0ebSPyun YongHyeon #endif
189381eee0ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag,
189481eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
189581eee0ebSPyun YongHyeon 	if (error != 0) {
189681eee0ebSPyun YongHyeon 		m_freem(m);
189781eee0ebSPyun YongHyeon 		return (ENOBUFS);
189881eee0ebSPyun YongHyeon 	}
189981eee0ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
190081eee0ebSPyun YongHyeon 
190181eee0ebSPyun YongHyeon 	rxd = &sc->rl_ldata.rl_jrx_desc[idx];
190281eee0ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
190381eee0ebSPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
190481eee0ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
190581eee0ebSPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap);
190681eee0ebSPyun YongHyeon 	}
190781eee0ebSPyun YongHyeon 
190881eee0ebSPyun YongHyeon 	rxd->rx_m = m;
190981eee0ebSPyun YongHyeon 	map = rxd->rx_dmamap;
191081eee0ebSPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap;
191181eee0ebSPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
191281eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_jrx_sparemap = map;
191381eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
191481eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
191581eee0ebSPyun YongHyeon 
191681eee0ebSPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
191781eee0ebSPyun YongHyeon 	desc->rl_vlanctl = 0;
191881eee0ebSPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
191981eee0ebSPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
192081eee0ebSPyun YongHyeon 	cmdstat = segs[0].ds_len;
192181eee0ebSPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
192281eee0ebSPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
192381eee0ebSPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
192481eee0ebSPyun YongHyeon 
192581eee0ebSPyun YongHyeon 	return (0);
192681eee0ebSPyun YongHyeon }
192781eee0ebSPyun YongHyeon 
192822a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
192922a11c96SJohn-Mark Gurney static __inline void
19307b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m)
193122a11c96SJohn-Mark Gurney {
193222a11c96SJohn-Mark Gurney 	int                     i;
193322a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
193422a11c96SJohn-Mark Gurney 
193522a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
193622a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
193722a11c96SJohn-Mark Gurney 
193822a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
193922a11c96SJohn-Mark Gurney 		*dst++ = *src++;
194022a11c96SJohn-Mark Gurney 
194122a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
194222a11c96SJohn-Mark Gurney }
194322a11c96SJohn-Mark Gurney #endif
194422a11c96SJohn-Mark Gurney 
1945a94100faSBill Paul static int
19467b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc)
1947a94100faSBill Paul {
1948d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1949d65abd66SPyun YongHyeon 	int			i;
195097b9d4baSJohn-Mark Gurney 
195197b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
195297b9d4baSJohn-Mark Gurney 
1953d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
1954d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
1955d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
1956d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
1957d65abd66SPyun YongHyeon 	/* Set EOR. */
1958d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
1959d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
1960a94100faSBill Paul 
1961a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1962d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
1963d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1964d65abd66SPyun YongHyeon 
1965a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
1966a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
1967d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
1968a94100faSBill Paul 
1969a94100faSBill Paul 	return (0);
1970a94100faSBill Paul }
1971a94100faSBill Paul 
1972a94100faSBill Paul static int
19737b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc)
1974a94100faSBill Paul {
1975d65abd66SPyun YongHyeon 	int			error, i;
1976a94100faSBill Paul 
1977d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
1978d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
1979d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1980d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
1981d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
1982d65abd66SPyun YongHyeon 			return (error);
1983a94100faSBill Paul 	}
1984a94100faSBill Paul 
1985a94100faSBill Paul 	/* Flush the RX descriptors */
1986a94100faSBill Paul 
1987a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1988a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1989a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1990a94100faSBill Paul 
1991a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
1992a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
1993502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
1994a94100faSBill Paul 
1995a94100faSBill Paul 	return (0);
1996a94100faSBill Paul }
1997a94100faSBill Paul 
199881eee0ebSPyun YongHyeon static int
199981eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc)
200081eee0ebSPyun YongHyeon {
200181eee0ebSPyun YongHyeon 	int			error, i;
200281eee0ebSPyun YongHyeon 
200381eee0ebSPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
200481eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
200581eee0ebSPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
200681eee0ebSPyun YongHyeon 		sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL;
200781eee0ebSPyun YongHyeon 		if ((error = re_jumbo_newbuf(sc, i)) != 0)
200881eee0ebSPyun YongHyeon 			return (error);
200981eee0ebSPyun YongHyeon 	}
201081eee0ebSPyun YongHyeon 
201181eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
201281eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_list_map,
201381eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
201481eee0ebSPyun YongHyeon 
201581eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_rx_prodidx = 0;
201681eee0ebSPyun YongHyeon 	sc->rl_head = sc->rl_tail = NULL;
2017502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
201881eee0ebSPyun YongHyeon 
201981eee0ebSPyun YongHyeon 	return (0);
202081eee0ebSPyun YongHyeon }
202181eee0ebSPyun YongHyeon 
2022a94100faSBill Paul /*
2023a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
2024a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
2025a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
2026a94100faSBill Paul  */
2027ed510fb0SBill Paul static int
20281abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp)
2029a94100faSBill Paul {
2030a94100faSBill Paul 	struct mbuf		*m;
2031a94100faSBill Paul 	struct ifnet		*ifp;
203281eee0ebSPyun YongHyeon 	int			i, rxerr, total_len;
2033a94100faSBill Paul 	struct rl_desc		*cur_rx;
2034a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
203581eee0ebSPyun YongHyeon 	int			jumbo, maxpkt = 16, rx_npkts = 0;
2036a94100faSBill Paul 
20375120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
20385120abbfSSam Leffler 
2039fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
204081eee0ebSPyun YongHyeon 	if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
204181eee0ebSPyun YongHyeon 		jumbo = 1;
204281eee0ebSPyun YongHyeon 	else
204381eee0ebSPyun YongHyeon 		jumbo = 0;
2044a94100faSBill Paul 
2045a94100faSBill Paul 	/* Invalidate the descriptor memory */
2046a94100faSBill Paul 
2047a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2048a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2049d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2050a94100faSBill Paul 
2051d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
2052d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
20535b6d1d9dSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
20545b6d1d9dSPyun YongHyeon 			break;
2055a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
2056a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
2057d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
2058d65abd66SPyun YongHyeon 			break;
2059d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
2060a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
206181eee0ebSPyun YongHyeon 		if (jumbo != 0)
206281eee0ebSPyun YongHyeon 			m = sc->rl_ldata.rl_jrx_desc[i].rx_m;
206381eee0ebSPyun YongHyeon 		else
2064d65abd66SPyun YongHyeon 			m = sc->rl_ldata.rl_rx_desc[i].rx_m;
2065a94100faSBill Paul 
206681eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
206781eee0ebSPyun YongHyeon 		    (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) !=
206881eee0ebSPyun YongHyeon 		    (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) {
206981eee0ebSPyun YongHyeon 			/*
207081eee0ebSPyun YongHyeon 			 * RTL8168C or later controllers do not
207181eee0ebSPyun YongHyeon 			 * support multi-fragment packet.
207281eee0ebSPyun YongHyeon 			 */
207381eee0ebSPyun YongHyeon 			re_discard_rxbuf(sc, i);
207481eee0ebSPyun YongHyeon 			continue;
207581eee0ebSPyun YongHyeon 		} else if ((rxstat & RL_RDESC_STAT_EOF) == 0) {
2076d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
2077d65abd66SPyun YongHyeon 				/*
2078d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
2079d65abd66SPyun YongHyeon 				 * discard all the pieces.
2080d65abd66SPyun YongHyeon 				 */
2081d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
2082d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
2083d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
2084d65abd66SPyun YongHyeon 				}
2085d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2086d65abd66SPyun YongHyeon 				continue;
2087d65abd66SPyun YongHyeon 			}
208822a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
2089a94100faSBill Paul 			if (sc->rl_head == NULL)
2090a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
2091a94100faSBill Paul 			else {
2092a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2093a94100faSBill Paul 				sc->rl_tail->m_next = m;
2094a94100faSBill Paul 				sc->rl_tail = m;
2095a94100faSBill Paul 			}
2096a94100faSBill Paul 			continue;
2097a94100faSBill Paul 		}
2098a94100faSBill Paul 
2099a94100faSBill Paul 		/*
2100a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
2101a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
2102a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
2103a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
2104a94100faSBill Paul 		 * were already used, so to make room for the extra
2105a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
2106a94100faSBill Paul 		 * error' bit and shifted the other status bits
2107a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
2108a94100faSBill Paul 		 * still in the same places. We have already extracted
2109a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
2110a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
2111a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
2112a94100faSBill Paul 		 * them using the 8169 status as though it was in the
2113a94100faSBill Paul 		 * same format as that of the 8139C+.
2114a94100faSBill Paul 		 */
2115a94100faSBill Paul 		if (sc->rl_type == RL_8169)
2116a94100faSBill Paul 			rxstat >>= 1;
2117a94100faSBill Paul 
211822a11c96SJohn-Mark Gurney 		/*
211922a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
212022a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
212122a11c96SJohn-Mark Gurney 		 */
212281eee0ebSPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) {
212381eee0ebSPyun YongHyeon 			rxerr = 1;
212481eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 &&
212581eee0ebSPyun YongHyeon 			    total_len > 8191 &&
212681eee0ebSPyun YongHyeon 			    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)
212781eee0ebSPyun YongHyeon 				rxerr = 0;
212881eee0ebSPyun YongHyeon 			if (rxerr != 0) {
2129a94100faSBill Paul 				ifp->if_ierrors++;
2130a94100faSBill Paul 				/*
2131a94100faSBill Paul 				 * If this is part of a multi-fragment packet,
2132a94100faSBill Paul 				 * discard all the pieces.
2133a94100faSBill Paul 				 */
2134a94100faSBill Paul 				if (sc->rl_head != NULL) {
2135a94100faSBill Paul 					m_freem(sc->rl_head);
2136a94100faSBill Paul 					sc->rl_head = sc->rl_tail = NULL;
2137a94100faSBill Paul 				}
2138d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2139a94100faSBill Paul 				continue;
2140a94100faSBill Paul 			}
214181eee0ebSPyun YongHyeon 		}
2142a94100faSBill Paul 
2143a94100faSBill Paul 		/*
2144a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
2145a94100faSBill Paul 		 * reload the current one.
2146a94100faSBill Paul 		 */
214781eee0ebSPyun YongHyeon 		if (jumbo != 0)
214881eee0ebSPyun YongHyeon 			rxerr = re_jumbo_newbuf(sc, i);
214981eee0ebSPyun YongHyeon 		else
215081eee0ebSPyun YongHyeon 			rxerr = re_newbuf(sc, i);
215181eee0ebSPyun YongHyeon 		if (rxerr != 0) {
2152d65abd66SPyun YongHyeon 			ifp->if_iqdrops++;
2153a94100faSBill Paul 			if (sc->rl_head != NULL) {
2154a94100faSBill Paul 				m_freem(sc->rl_head);
2155a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
2156a94100faSBill Paul 			}
2157d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
2158a94100faSBill Paul 			continue;
2159a94100faSBill Paul 		}
2160a94100faSBill Paul 
2161a94100faSBill Paul 		if (sc->rl_head != NULL) {
216281eee0ebSPyun YongHyeon 			if (jumbo != 0)
216381eee0ebSPyun YongHyeon 				m->m_len = total_len;
216481eee0ebSPyun YongHyeon 			else {
216522a11c96SJohn-Mark Gurney 				m->m_len = total_len % RE_RX_DESC_BUFLEN;
216622a11c96SJohn-Mark Gurney 				if (m->m_len == 0)
216722a11c96SJohn-Mark Gurney 					m->m_len = RE_RX_DESC_BUFLEN;
216881eee0ebSPyun YongHyeon 			}
2169a94100faSBill Paul 			/*
2170a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
2171a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
2172a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
2173a94100faSBill Paul 			 * care about anyway.
2174a94100faSBill Paul 			 */
2175a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
2176a94100faSBill Paul 				sc->rl_tail->m_len -=
2177a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
2178a94100faSBill Paul 				m_freem(m);
2179a94100faSBill Paul 			} else {
2180a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
2181a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2182a94100faSBill Paul 				sc->rl_tail->m_next = m;
2183a94100faSBill Paul 			}
2184a94100faSBill Paul 			m = sc->rl_head;
2185a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
2186a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
2187a94100faSBill Paul 		} else
2188a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
2189a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
2190a94100faSBill Paul 
219122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
219222a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
219322a11c96SJohn-Mark Gurney #endif
2194a94100faSBill Paul 		ifp->if_ipackets++;
2195a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
2196a94100faSBill Paul 
2197a94100faSBill Paul 		/* Do RX checksumming if enabled */
2198a94100faSBill Paul 
2199a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
2200deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2201a94100faSBill Paul 				/* Check IP header checksum */
2202a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
2203deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2204deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2205a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
2206deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2207deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2208a94100faSBill Paul 
2209a94100faSBill Paul 				/* Check TCP/UDP checksum */
2210a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
2211a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2212a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
2213a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2214a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
2215a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2216a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
2217a94100faSBill Paul 				}
2218deb5c680SPyun YongHyeon 			} else {
2219deb5c680SPyun YongHyeon 				/*
2220deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
2221deb5c680SPyun YongHyeon 				 */
2222deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
2223deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2224deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2225deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2226deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
2227deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2228deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2229deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2230deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
2231deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2232deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
2233deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2234deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2235deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2236deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2237deb5c680SPyun YongHyeon 				}
2238deb5c680SPyun YongHyeon 			}
2239a94100faSBill Paul 		}
2240ed510fb0SBill Paul 		maxpkt--;
2241d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
224278ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
2243bddff934SPyun YongHyeon 			    bswap16((rxvlan & RL_RDESC_VLANCTL_DATA));
224478ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
2245d147662cSGleb Smirnoff 		}
22465120abbfSSam Leffler 		RL_UNLOCK(sc);
2247a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
22485120abbfSSam Leffler 		RL_LOCK(sc);
22491abcdbd1SAttilio Rao 		rx_npkts++;
2250a94100faSBill Paul 	}
2251a94100faSBill Paul 
2252a94100faSBill Paul 	/* Flush the RX DMA ring */
2253a94100faSBill Paul 
2254a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2255a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2256a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2257a94100faSBill Paul 
2258a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
2259ed510fb0SBill Paul 
22601abcdbd1SAttilio Rao 	if (rx_npktsp != NULL)
22611abcdbd1SAttilio Rao 		*rx_npktsp = rx_npkts;
2262ed510fb0SBill Paul 	if (maxpkt)
2263ed510fb0SBill Paul 		return (EAGAIN);
2264ed510fb0SBill Paul 
2265ed510fb0SBill Paul 	return (0);
2266a94100faSBill Paul }
2267a94100faSBill Paul 
2268a94100faSBill Paul static void
22697b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc)
2270a94100faSBill Paul {
2271a94100faSBill Paul 	struct ifnet		*ifp;
2272d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2273a94100faSBill Paul 	u_int32_t		txstat;
2274d65abd66SPyun YongHyeon 	int			cons;
2275d65abd66SPyun YongHyeon 
2276d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
2277d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
2278d65abd66SPyun YongHyeon 		return;
2279a94100faSBill Paul 
2280fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2281a94100faSBill Paul 	/* Invalidate the TX descriptor list */
2282a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2283a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2284d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2285a94100faSBill Paul 
2286d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
2287d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
2288d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
2289d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
2290a94100faSBill Paul 			break;
2291a94100faSBill Paul 		/*
2292a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
2293a94100faSBill Paul 		 * in a fragment chain, which also happens to
2294a94100faSBill Paul 		 * be the only place where the TX status bits
2295a94100faSBill Paul 		 * are valid.
2296a94100faSBill Paul 		 */
2297a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
2298d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
2299d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2300d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2301d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2302d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2303d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
2304d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
2305d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2306d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2307a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2308a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2309a94100faSBill Paul 				ifp->if_collisions++;
2310a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2311a94100faSBill Paul 				ifp->if_oerrors++;
2312a94100faSBill Paul 			else
2313a94100faSBill Paul 				ifp->if_opackets++;
2314a94100faSBill Paul 		}
2315a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2316d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2317a94100faSBill Paul 	}
2318d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2319a94100faSBill Paul 
2320a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2321a94100faSBill Paul 
2322d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
2323ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2324a94100faSBill Paul 		/*
2325b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2326b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2327a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2328a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2329a94100faSBill Paul 		 */
2330a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2331ed510fb0SBill Paul #endif
2332b4b95879SMarius Strobl 	} else
2333b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2334a94100faSBill Paul }
2335a94100faSBill Paul 
2336a94100faSBill Paul static void
23377b5ffebfSPyun YongHyeon re_tick(void *xsc)
2338a94100faSBill Paul {
2339a94100faSBill Paul 	struct rl_softc		*sc;
2340d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2341a94100faSBill Paul 
2342a94100faSBill Paul 	sc = xsc;
234397b9d4baSJohn-Mark Gurney 
234497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
234597b9d4baSJohn-Mark Gurney 
23461d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2347a94100faSBill Paul 	mii_tick(mii);
23480fe200d9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) == 0)
23490fe200d9SPyun YongHyeon 		re_miibus_statchg(sc->rl_dev);
2350c2d2e19cSPyun YongHyeon 	/*
2351c2d2e19cSPyun YongHyeon 	 * Reclaim transmitted frames here. Technically it is not
2352c2d2e19cSPyun YongHyeon 	 * necessary to do here but it ensures periodic reclamation
2353c2d2e19cSPyun YongHyeon 	 * regardless of Tx completion interrupt which seems to be
2354c2d2e19cSPyun YongHyeon 	 * lost on PCIe based controllers under certain situations.
2355c2d2e19cSPyun YongHyeon 	 */
2356c2d2e19cSPyun YongHyeon 	re_txeof(sc);
2357130b6dfbSPyun YongHyeon 	re_watchdog(sc);
2358d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2359a94100faSBill Paul }
2360a94100faSBill Paul 
2361a94100faSBill Paul #ifdef DEVICE_POLLING
23621abcdbd1SAttilio Rao static int
2363a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2364a94100faSBill Paul {
2365a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
23661abcdbd1SAttilio Rao 	int rx_npkts = 0;
2367a94100faSBill Paul 
2368a94100faSBill Paul 	RL_LOCK(sc);
236940929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
23701abcdbd1SAttilio Rao 		rx_npkts = re_poll_locked(ifp, cmd, count);
237197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
23721abcdbd1SAttilio Rao 	return (rx_npkts);
237397b9d4baSJohn-Mark Gurney }
237497b9d4baSJohn-Mark Gurney 
23751abcdbd1SAttilio Rao static int
237697b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
237797b9d4baSJohn-Mark Gurney {
237897b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
23791abcdbd1SAttilio Rao 	int rx_npkts;
238097b9d4baSJohn-Mark Gurney 
238197b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
238297b9d4baSJohn-Mark Gurney 
2383a94100faSBill Paul 	sc->rxcycles = count;
23841abcdbd1SAttilio Rao 	re_rxeof(sc, &rx_npkts);
2385a94100faSBill Paul 	re_txeof(sc);
2386a94100faSBill Paul 
238737652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2388d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2389a94100faSBill Paul 
2390a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2391a94100faSBill Paul 		u_int16_t       status;
2392a94100faSBill Paul 
2393a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2394a94100faSBill Paul 		if (status == 0xffff)
23951abcdbd1SAttilio Rao 			return (rx_npkts);
2396a94100faSBill Paul 		if (status)
2397a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2398818951afSPyun YongHyeon 		if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2399818951afSPyun YongHyeon 		    (sc->rl_flags & RL_FLAG_PCIE))
2400818951afSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2401a94100faSBill Paul 
2402a94100faSBill Paul 		/*
2403a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2404a94100faSBill Paul 		 */
2405a94100faSBill Paul 
24068476c243SPyun YongHyeon 		if (status & RL_ISR_SYSTEM_ERR) {
24078476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
240897b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2409a94100faSBill Paul 		}
24108476c243SPyun YongHyeon 	}
24111abcdbd1SAttilio Rao 	return (rx_npkts);
2412a94100faSBill Paul }
2413a94100faSBill Paul #endif /* DEVICE_POLLING */
2414a94100faSBill Paul 
2415ef544f63SPaolo Pisati static int
24167b5ffebfSPyun YongHyeon re_intr(void *arg)
2417a94100faSBill Paul {
2418a94100faSBill Paul 	struct rl_softc		*sc;
2419ed510fb0SBill Paul 	uint16_t		status;
2420a94100faSBill Paul 
2421a94100faSBill Paul 	sc = arg;
2422ed510fb0SBill Paul 
2423ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2424498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2425ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2426ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2427ed510fb0SBill Paul 
2428ed510fb0SBill Paul 	taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2429ed510fb0SBill Paul 
2430ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2431ed510fb0SBill Paul }
2432ed510fb0SBill Paul 
2433ed510fb0SBill Paul static void
24347b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending)
2435ed510fb0SBill Paul {
2436ed510fb0SBill Paul 	struct rl_softc		*sc;
2437ed510fb0SBill Paul 	struct ifnet		*ifp;
2438ed510fb0SBill Paul 	u_int16_t		status;
2439ed510fb0SBill Paul 	int			rval = 0;
2440ed510fb0SBill Paul 
2441ed510fb0SBill Paul 	sc = arg;
2442ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2443a94100faSBill Paul 
2444a94100faSBill Paul 	RL_LOCK(sc);
244597b9d4baSJohn-Mark Gurney 
2446a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2447a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2448a94100faSBill Paul 
2449d65abd66SPyun YongHyeon 	if (sc->suspended ||
2450d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2451ed510fb0SBill Paul 		RL_UNLOCK(sc);
2452ed510fb0SBill Paul 		return;
2453ed510fb0SBill Paul 	}
2454a94100faSBill Paul 
2455ed510fb0SBill Paul #ifdef DEVICE_POLLING
2456ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2457ed510fb0SBill Paul 		RL_UNLOCK(sc);
2458ed510fb0SBill Paul 		return;
2459ed510fb0SBill Paul 	}
2460ed510fb0SBill Paul #endif
2461a94100faSBill Paul 
2462ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
24631abcdbd1SAttilio Rao 		rval = re_rxeof(sc, NULL);
2464ed510fb0SBill Paul 
2465818951afSPyun YongHyeon 	/*
2466818951afSPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2467818951afSPyun YongHyeon 	 * while an existing transmission is in progress. If
2468818951afSPyun YongHyeon 	 * the transmitter goes idle but there are still
2469818951afSPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2470818951afSPyun YongHyeon 	 * channel here to flush them out. This only seems to
2471818951afSPyun YongHyeon 	 * be required with the PCIe devices.
2472818951afSPyun YongHyeon 	 */
2473818951afSPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2474818951afSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2475818951afSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
24763d85c23dSPyun YongHyeon 	if (status & (
2477ed510fb0SBill Paul #ifdef RE_TX_MODERATION
24783d85c23dSPyun YongHyeon 	    RL_ISR_TIMEOUT_EXPIRED|
2479ed510fb0SBill Paul #else
24803d85c23dSPyun YongHyeon 	    RL_ISR_TX_OK|
2481ed510fb0SBill Paul #endif
2482ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2483a94100faSBill Paul 		re_txeof(sc);
2484a94100faSBill Paul 
24858476c243SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
24868476c243SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
248797b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
24888476c243SPyun YongHyeon 	}
2489a94100faSBill Paul 
249052732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2491d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2492a94100faSBill Paul 
2493a94100faSBill Paul 	RL_UNLOCK(sc);
2494ed510fb0SBill Paul 
2495ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2496ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2497ed510fb0SBill Paul 		return;
2498ed510fb0SBill Paul 	}
2499ed510fb0SBill Paul 
2500ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2501a94100faSBill Paul }
2502a94100faSBill Paul 
2503502be0f7SPyun YongHyeon static void
2504502be0f7SPyun YongHyeon re_intr_msi(void *xsc)
2505502be0f7SPyun YongHyeon {
2506502be0f7SPyun YongHyeon 	struct rl_softc		*sc;
2507502be0f7SPyun YongHyeon 	struct ifnet		*ifp;
2508502be0f7SPyun YongHyeon 	uint16_t		intrs, status;
2509502be0f7SPyun YongHyeon 
2510502be0f7SPyun YongHyeon 	sc = xsc;
2511502be0f7SPyun YongHyeon 	RL_LOCK(sc);
2512502be0f7SPyun YongHyeon 
2513502be0f7SPyun YongHyeon 	ifp = sc->rl_ifp;
2514502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING
2515502be0f7SPyun YongHyeon 	if (ifp->if_capenable & IFCAP_POLLING) {
2516502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2517502be0f7SPyun YongHyeon 		return;
2518502be0f7SPyun YongHyeon 	}
2519502be0f7SPyun YongHyeon #endif
2520502be0f7SPyun YongHyeon 	/* Disable interrupts. */
2521502be0f7SPyun YongHyeon 	CSR_WRITE_2(sc, RL_IMR, 0);
2522502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2523502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2524502be0f7SPyun YongHyeon 		return;
2525502be0f7SPyun YongHyeon 	}
2526502be0f7SPyun YongHyeon 
2527502be0f7SPyun YongHyeon 	intrs = RL_INTRS_CPLUS;
2528502be0f7SPyun YongHyeon 	status = CSR_READ_2(sc, RL_ISR);
2529502be0f7SPyun YongHyeon         CSR_WRITE_2(sc, RL_ISR, status);
2530502be0f7SPyun YongHyeon 	if (sc->rl_int_rx_act > 0) {
2531502be0f7SPyun YongHyeon 		intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2532502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2533502be0f7SPyun YongHyeon 		status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2534502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2535502be0f7SPyun YongHyeon 	}
2536502be0f7SPyun YongHyeon 
2537502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR |
2538502be0f7SPyun YongHyeon 	    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) {
2539502be0f7SPyun YongHyeon 		re_rxeof(sc, NULL);
2540502be0f7SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2541502be0f7SPyun YongHyeon 			if (sc->rl_int_rx_mod != 0 &&
2542502be0f7SPyun YongHyeon 			    (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR |
2543502be0f7SPyun YongHyeon 			    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) {
2544502be0f7SPyun YongHyeon 				/* Rearm one-shot timer. */
2545502be0f7SPyun YongHyeon 				CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2546502be0f7SPyun YongHyeon 				intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR |
2547502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN);
2548502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 1;
2549502be0f7SPyun YongHyeon 			} else {
2550502be0f7SPyun YongHyeon 				intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR |
2551502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN;
2552502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 0;
2553502be0f7SPyun YongHyeon 			}
2554502be0f7SPyun YongHyeon 		}
2555502be0f7SPyun YongHyeon 	}
2556502be0f7SPyun YongHyeon 
2557502be0f7SPyun YongHyeon 	/*
2558502be0f7SPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2559502be0f7SPyun YongHyeon 	 * while an existing transmission is in progress. If
2560502be0f7SPyun YongHyeon 	 * the transmitter goes idle but there are still
2561502be0f7SPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2562502be0f7SPyun YongHyeon 	 * channel here to flush them out. This only seems to
2563502be0f7SPyun YongHyeon 	 * be required with the PCIe devices.
2564502be0f7SPyun YongHyeon 	 */
2565502be0f7SPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2566502be0f7SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2567502be0f7SPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2568502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL))
2569502be0f7SPyun YongHyeon 		re_txeof(sc);
2570502be0f7SPyun YongHyeon 
2571502be0f7SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
2572502be0f7SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2573502be0f7SPyun YongHyeon 		re_init_locked(sc);
2574502be0f7SPyun YongHyeon 	}
2575502be0f7SPyun YongHyeon 
2576502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2577502be0f7SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2578502be0f7SPyun YongHyeon 			re_start_locked(ifp);
2579502be0f7SPyun YongHyeon 		CSR_WRITE_2(sc, RL_IMR, intrs);
2580502be0f7SPyun YongHyeon 	}
2581502be0f7SPyun YongHyeon 	RL_UNLOCK(sc);
2582502be0f7SPyun YongHyeon }
2583502be0f7SPyun YongHyeon 
2584d65abd66SPyun YongHyeon static int
25857b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head)
2586d65abd66SPyun YongHyeon {
2587d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2588d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2589d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2590d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2591d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2592d65abd66SPyun YongHyeon 	int			nsegs, prod;
2593d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2594d65abd66SPyun YongHyeon 	int			padlen;
2595ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2596a94100faSBill Paul 
2597d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2598738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
25990fc4974fSBill Paul 
26000fc4974fSBill Paul 	/*
26010fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
26020fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
26030fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
26040fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
26050fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
26060fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
260799c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
26080fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2609d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
26100fc4974fSBill Paul 	 */
2611f2e491c9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 &&
2612deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
261399c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2614d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2615d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2616d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2617d65abd66SPyun YongHyeon 			m_new = m_dup(*m_head, M_DONTWAIT);
2618d65abd66SPyun YongHyeon 			m_freem(*m_head);
2619d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2620d65abd66SPyun YongHyeon 				*m_head = NULL;
2621a94100faSBill Paul 				return (ENOBUFS);
2622a94100faSBill Paul 			}
2623d65abd66SPyun YongHyeon 			*m_head = m_new;
2624d65abd66SPyun YongHyeon 		}
2625d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2626d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
262780a2a305SJohn-Mark Gurney 			m_new = m_defrag(*m_head, M_DONTWAIT);
2628b4b95879SMarius Strobl 			if (m_new == NULL) {
2629b4b95879SMarius Strobl 				m_freem(*m_head);
2630b4b95879SMarius Strobl 				*m_head = NULL;
263180a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2632b4b95879SMarius Strobl 			}
2633d65abd66SPyun YongHyeon 		} else
2634d65abd66SPyun YongHyeon 			m_new = *m_head;
2635a94100faSBill Paul 
26360fc4974fSBill Paul 		/*
26370fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
26380fc4974fSBill Paul 		 * to avoid leaking data.
26390fc4974fSBill Paul 		 */
2640d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2641d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
26420fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2643d65abd66SPyun YongHyeon 		*m_head = m_new;
26440fc4974fSBill Paul 	}
26450fc4974fSBill Paul 
2646d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2647d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2648d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2649d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2650d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2651304a4c6fSJohn Baldwin 		m_new = m_collapse(*m_head, M_DONTWAIT, RL_NTXSEGS);
2652d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2653d65abd66SPyun YongHyeon 			m_freem(*m_head);
2654b4b95879SMarius Strobl 			*m_head = NULL;
2655d65abd66SPyun YongHyeon 			return (ENOBUFS);
2656a94100faSBill Paul 		}
2657d65abd66SPyun YongHyeon 		*m_head = m_new;
2658d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2659d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2660d65abd66SPyun YongHyeon 		if (error != 0) {
2661d65abd66SPyun YongHyeon 			m_freem(*m_head);
2662d65abd66SPyun YongHyeon 			*m_head = NULL;
2663d65abd66SPyun YongHyeon 			return (error);
2664a94100faSBill Paul 		}
2665d65abd66SPyun YongHyeon 	} else if (error != 0)
2666d65abd66SPyun YongHyeon 		return (error);
2667d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2668d65abd66SPyun YongHyeon 		m_freem(*m_head);
2669d65abd66SPyun YongHyeon 		*m_head = NULL;
2670d65abd66SPyun YongHyeon 		return (EIO);
2671d65abd66SPyun YongHyeon 	}
2672d65abd66SPyun YongHyeon 
2673d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2674d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2675d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2676d65abd66SPyun YongHyeon 		return (ENOBUFS);
2677d65abd66SPyun YongHyeon 	}
2678d65abd66SPyun YongHyeon 
2679d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2680d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2681a94100faSBill Paul 
2682a94100faSBill Paul 	/*
2683d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2684d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2685d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2686d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2687a94100faSBill Paul 	 */
2688deb5c680SPyun YongHyeon 	vlanctl = 0;
2689d65abd66SPyun YongHyeon 	csum_flags = 0;
2690d6d7d923SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2691d6d7d923SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) {
2692d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND;
2693d6d7d923SPyun YongHyeon 			vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2694d6d7d923SPyun YongHyeon 			    RL_TDESC_CMD_MSSVALV2_SHIFT);
2695d6d7d923SPyun YongHyeon 		} else {
2696d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND |
2697d65abd66SPyun YongHyeon 			    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2698d65abd66SPyun YongHyeon 			    RL_TDESC_CMD_MSSVAL_SHIFT);
2699d6d7d923SPyun YongHyeon 		}
2700d6d7d923SPyun YongHyeon 	} else {
270199c8ae87SPyun YongHyeon 		/*
270299c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
270399c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
270499c8ae87SPyun YongHyeon 		 * does't make effects.
270599c8ae87SPyun YongHyeon 		 */
270699c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2707deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2708d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2709deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2710deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2711d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2712deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2713deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2714d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2715deb5c680SPyun YongHyeon 			} else {
2716deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2717deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2718deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2719deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2720deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2721deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2722deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2723deb5c680SPyun YongHyeon 			}
2724d65abd66SPyun YongHyeon 		}
272599c8ae87SPyun YongHyeon 	}
2726a94100faSBill Paul 
2727ccf34c81SPyun YongHyeon 	/*
2728ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2729ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2730ccf34c81SPyun YongHyeon 	 * transmission attempt.
2731ccf34c81SPyun YongHyeon 	 */
2732ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2733bddff934SPyun YongHyeon 		vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) |
2734deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2735ccf34c81SPyun YongHyeon 
2736d65abd66SPyun YongHyeon 	si = prod;
2737d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2738d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2739deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2740d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2741d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2742d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2743d65abd66SPyun YongHyeon 		if (i != 0)
2744d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2745d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2746d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2747d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2748d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2749d65abd66SPyun YongHyeon 	}
2750d65abd66SPyun YongHyeon 	/* Update producer index. */
2751d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2752a94100faSBill Paul 
2753d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2754d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2755d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2756d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2757d65abd66SPyun YongHyeon 
2758d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2759d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2760d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2761a94100faSBill Paul 
2762d65abd66SPyun YongHyeon 	/*
2763d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2764d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2765d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2766d65abd66SPyun YongHyeon 	 */
2767d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2768d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2769d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2770d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2771d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2772a94100faSBill Paul 
2773a94100faSBill Paul 	return (0);
2774a94100faSBill Paul }
2775a94100faSBill Paul 
277697b9d4baSJohn-Mark Gurney static void
2777d180a66fSPyun YongHyeon re_start(struct ifnet *ifp)
277897b9d4baSJohn-Mark Gurney {
2779d180a66fSPyun YongHyeon 	struct rl_softc		*sc;
278097b9d4baSJohn-Mark Gurney 
2781d180a66fSPyun YongHyeon 	sc = ifp->if_softc;
2782d180a66fSPyun YongHyeon 	RL_LOCK(sc);
2783d180a66fSPyun YongHyeon 	re_start_locked(ifp);
2784d180a66fSPyun YongHyeon 	RL_UNLOCK(sc);
278597b9d4baSJohn-Mark Gurney }
278697b9d4baSJohn-Mark Gurney 
2787a94100faSBill Paul /*
2788a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2789a94100faSBill Paul  */
2790a94100faSBill Paul static void
2791d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp)
2792a94100faSBill Paul {
2793a94100faSBill Paul 	struct rl_softc		*sc;
2794d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2795d65abd66SPyun YongHyeon 	int			queued;
2796a94100faSBill Paul 
2797a94100faSBill Paul 	sc = ifp->if_softc;
279897b9d4baSJohn-Mark Gurney 
2799d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2800d180a66fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
2801ed510fb0SBill Paul 		return;
2802a94100faSBill Paul 
2803d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2804d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
280552732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2806a94100faSBill Paul 		if (m_head == NULL)
2807a94100faSBill Paul 			break;
2808a94100faSBill Paul 
2809d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2810b4b95879SMarius Strobl 			if (m_head == NULL)
2811b4b95879SMarius Strobl 				break;
281252732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
281313f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2814a94100faSBill Paul 			break;
2815a94100faSBill Paul 		}
2816a94100faSBill Paul 
2817a94100faSBill Paul 		/*
2818a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2819a94100faSBill Paul 		 * to him.
2820a94100faSBill Paul 		 */
282159a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
282252732175SMax Laier 
282352732175SMax Laier 		queued++;
2824a94100faSBill Paul 	}
2825a94100faSBill Paul 
2826ed510fb0SBill Paul 	if (queued == 0) {
2827ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2828d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2829ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2830ed510fb0SBill Paul #endif
283152732175SMax Laier 		return;
2832ed510fb0SBill Paul 	}
283352732175SMax Laier 
2834a94100faSBill Paul 	/* Flush the TX descriptors */
2835a94100faSBill Paul 
2836a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2837a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2838a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2839a94100faSBill Paul 
28400fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2841a94100faSBill Paul 
2842ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2843a94100faSBill Paul 	/*
2844a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2845a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2846a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2847a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2848a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2849a94100faSBill Paul 	 * the timer count is reset to 0.
2850a94100faSBill Paul 	 */
2851a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2852ed510fb0SBill Paul #endif
2853a94100faSBill Paul 
2854a94100faSBill Paul 	/*
2855a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2856a94100faSBill Paul 	 */
28571d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
2858a94100faSBill Paul }
2859a94100faSBill Paul 
2860a94100faSBill Paul static void
286181eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo)
286281eee0ebSPyun YongHyeon {
286381eee0ebSPyun YongHyeon 
286481eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) {
286581eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
286681eee0ebSPyun YongHyeon 		return;
286781eee0ebSPyun YongHyeon 	}
286881eee0ebSPyun YongHyeon 
286981eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
287081eee0ebSPyun YongHyeon 	if (jumbo != 0) {
287181eee0ebSPyun YongHyeon 		CSR_WRITE_1(sc, RL_CFG3, CSR_READ_1(sc, RL_CFG3) |
287281eee0ebSPyun YongHyeon 		    RL_CFG3_JUMBO_EN0);
287381eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
287481eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
287581eee0ebSPyun YongHyeon 			break;
287681eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
287781eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) |
287881eee0ebSPyun YongHyeon 			    0x01);
287981eee0ebSPyun YongHyeon 			break;
288081eee0ebSPyun YongHyeon 		default:
288181eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) |
288281eee0ebSPyun YongHyeon 			    RL_CFG4_JUMBO_EN1);
288381eee0ebSPyun YongHyeon 		}
288481eee0ebSPyun YongHyeon 	} else {
288581eee0ebSPyun YongHyeon 		CSR_WRITE_1(sc, RL_CFG3, CSR_READ_1(sc, RL_CFG3) &
288681eee0ebSPyun YongHyeon 		    ~RL_CFG3_JUMBO_EN0);
288781eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
288881eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
288981eee0ebSPyun YongHyeon 			break;
289081eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
289181eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) &
289281eee0ebSPyun YongHyeon 			    ~0x01);
289381eee0ebSPyun YongHyeon 			break;
289481eee0ebSPyun YongHyeon 		default:
289581eee0ebSPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG4, CSR_READ_1(sc, RL_CFG4) &
289681eee0ebSPyun YongHyeon 			    ~RL_CFG4_JUMBO_EN1);
289781eee0ebSPyun YongHyeon 		}
289881eee0ebSPyun YongHyeon 	}
289981eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
290081eee0ebSPyun YongHyeon 
290181eee0ebSPyun YongHyeon 	switch (sc->rl_hwrev->rl_rev) {
290281eee0ebSPyun YongHyeon 	case RL_HWREV_8168DP:
290381eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
290481eee0ebSPyun YongHyeon 		break;
290581eee0ebSPyun YongHyeon 	default:
290681eee0ebSPyun YongHyeon 		if (jumbo != 0)
290781eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 512);
290881eee0ebSPyun YongHyeon 		else
290981eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 4096);
291081eee0ebSPyun YongHyeon 	}
291181eee0ebSPyun YongHyeon }
291281eee0ebSPyun YongHyeon 
291381eee0ebSPyun YongHyeon static void
29147b5ffebfSPyun YongHyeon re_init(void *xsc)
2915a94100faSBill Paul {
2916a94100faSBill Paul 	struct rl_softc		*sc = xsc;
291797b9d4baSJohn-Mark Gurney 
291897b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
291997b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
292097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
292197b9d4baSJohn-Mark Gurney }
292297b9d4baSJohn-Mark Gurney 
292397b9d4baSJohn-Mark Gurney static void
29247b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc)
292597b9d4baSJohn-Mark Gurney {
2926fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
2927a94100faSBill Paul 	struct mii_data		*mii;
2928566ca8caSJung-uk Kim 	uint32_t		reg;
292970acaecfSPyun YongHyeon 	uint16_t		cfg;
29304d3d7085SBernd Walter 	union {
29314d3d7085SBernd Walter 		uint32_t align_dummy;
29324d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
29334d3d7085SBernd Walter         } eaddr;
2934a94100faSBill Paul 
293597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
293697b9d4baSJohn-Mark Gurney 
2937a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2938a94100faSBill Paul 
29398476c243SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
29408476c243SPyun YongHyeon 		return;
29418476c243SPyun YongHyeon 
2942a94100faSBill Paul 	/*
2943a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2944a94100faSBill Paul 	 */
2945a94100faSBill Paul 	re_stop(sc);
2946a94100faSBill Paul 
2947b659f1f0SPyun YongHyeon 	/* Put controller into known state. */
2948b659f1f0SPyun YongHyeon 	re_reset(sc);
2949b659f1f0SPyun YongHyeon 
2950a94100faSBill Paul 	/*
29514a814a5eSPyun YongHyeon 	 * For C+ mode, initialize the RX descriptors and mbufs.
29524a814a5eSPyun YongHyeon 	 */
295381eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
295481eee0ebSPyun YongHyeon 		if (ifp->if_mtu > RL_MTU) {
295581eee0ebSPyun YongHyeon 			if (re_jrx_list_init(sc) != 0) {
295681eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
295781eee0ebSPyun YongHyeon 				    "no memory for jumbo RX buffers\n");
295881eee0ebSPyun YongHyeon 				re_stop(sc);
295981eee0ebSPyun YongHyeon 				return;
296081eee0ebSPyun YongHyeon 			}
296181eee0ebSPyun YongHyeon 			/* Disable checksum offloading for jumbo frames. */
296281eee0ebSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4);
296381eee0ebSPyun YongHyeon 			ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO);
296481eee0ebSPyun YongHyeon 		} else {
296581eee0ebSPyun YongHyeon 			if (re_rx_list_init(sc) != 0) {
296681eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
296781eee0ebSPyun YongHyeon 				    "no memory for RX buffers\n");
296881eee0ebSPyun YongHyeon 				re_stop(sc);
296981eee0ebSPyun YongHyeon 				return;
297081eee0ebSPyun YongHyeon 			}
297181eee0ebSPyun YongHyeon 		}
297281eee0ebSPyun YongHyeon 		re_set_jumbo(sc, ifp->if_mtu > RL_MTU);
297381eee0ebSPyun YongHyeon 	} else {
29744a814a5eSPyun YongHyeon 		if (re_rx_list_init(sc) != 0) {
29754a814a5eSPyun YongHyeon 			device_printf(sc->rl_dev, "no memory for RX buffers\n");
29764a814a5eSPyun YongHyeon 			re_stop(sc);
29774a814a5eSPyun YongHyeon 			return;
29784a814a5eSPyun YongHyeon 		}
297981eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
298081eee0ebSPyun YongHyeon 		    pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) {
298181eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
298281eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 512);
298381eee0ebSPyun YongHyeon 			else
298481eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 4096);
298581eee0ebSPyun YongHyeon 		}
298681eee0ebSPyun YongHyeon 	}
29874a814a5eSPyun YongHyeon 	re_tx_list_init(sc);
29884a814a5eSPyun YongHyeon 
29894a814a5eSPyun YongHyeon 	/*
2990c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
2991edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
2992c2c6548bSBill Paul 	 * before all others.
2993c2c6548bSBill Paul 	 */
299470acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
299570acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
299670acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
299770acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
299870acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
2999deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
3000deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
3001deb5c680SPyun YongHyeon 		/* XXX magic. */
3002deb5c680SPyun YongHyeon 		cfg |= 0x0001;
3003deb5c680SPyun YongHyeon 	} else
3004deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
3005deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
300681eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC ||
300781eee0ebSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) {
3008566ca8caSJung-uk Kim 		reg = 0x000fff00;
3009566ca8caSJung-uk Kim 		if ((CSR_READ_1(sc, RL_CFG2) & RL_CFG2_PCI66MHZ) != 0)
3010566ca8caSJung-uk Kim 			reg |= 0x000000ff;
301181eee0ebSPyun YongHyeon 		if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE)
3012566ca8caSJung-uk Kim 			reg |= 0x00f00000;
3013566ca8caSJung-uk Kim 		CSR_WRITE_4(sc, 0x7c, reg);
3014566ca8caSJung-uk Kim 		/* Disable interrupt mitigation. */
3015566ca8caSJung-uk Kim 		CSR_WRITE_2(sc, 0xe2, 0);
3016566ca8caSJung-uk Kim 	}
3017ae644087SPyun YongHyeon 	/*
3018ae644087SPyun YongHyeon 	 * Disable TSO if interface MTU size is greater than MSS
3019ae644087SPyun YongHyeon 	 * allowed in controller.
3020ae644087SPyun YongHyeon 	 */
3021ae644087SPyun YongHyeon 	if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) {
3022ae644087SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TSO4;
3023ae644087SPyun YongHyeon 		ifp->if_hwassist &= ~CSUM_TSO;
3024ae644087SPyun YongHyeon 	}
3025c2c6548bSBill Paul 
3026c2c6548bSBill Paul 	/*
3027a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
3028a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
3029a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
3030a94100faSBill Paul 	 */
30314d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
30324d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
3033a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
3034ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
3035ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
3036ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
3037ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
3038a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
3039a94100faSBill Paul 
3040a94100faSBill Paul 	/*
3041d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
3042d01fac16SPyun YongHyeon 	 */
3043d01fac16SPyun YongHyeon 
3044d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
3045d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
3046d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
3047d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
3048d01fac16SPyun YongHyeon 
3049d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
3050d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
3051d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
3052d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
3053d01fac16SPyun YongHyeon 
3054d01fac16SPyun YongHyeon 	/*
3055a94100faSBill Paul 	 * Enable transmit and receive.
3056a94100faSBill Paul 	 */
3057a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
3058a94100faSBill Paul 
3059a94100faSBill Paul 	/*
3060ff191365SJung-uk Kim 	 * Set the initial TX configuration.
3061a94100faSBill Paul 	 */
3062abc8ff44SBill Paul 	if (sc->rl_testmode) {
3063abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
3064abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3065abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
3066a94100faSBill Paul 		else
3067abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3068abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
3069abc8ff44SBill Paul 	} else
3070a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
3071d01fac16SPyun YongHyeon 
3072d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
3073d01fac16SPyun YongHyeon 
3074a94100faSBill Paul 	/*
3075ff191365SJung-uk Kim 	 * Set the initial RX configuration.
3076a94100faSBill Paul 	 */
3077ff191365SJung-uk Kim 	re_set_rxmode(sc);
3078a94100faSBill Paul 
3079483cc440SPyun YongHyeon 	/* Configure interrupt moderation. */
3080483cc440SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
3081483cc440SPyun YongHyeon 		/* Magic from vendor. */
30825e6906eeSPyun YongHyeon 		CSR_WRITE_2(sc, RL_INTRMOD, 0x5100);
3083483cc440SPyun YongHyeon 	}
3084483cc440SPyun YongHyeon 
3085a94100faSBill Paul #ifdef DEVICE_POLLING
3086a94100faSBill Paul 	/*
3087a94100faSBill Paul 	 * Disable interrupts if we are polling.
3088a94100faSBill Paul 	 */
308940929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3090a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3091a94100faSBill Paul 	else	/* otherwise ... */
309240929967SGleb Smirnoff #endif
3093ed510fb0SBill Paul 
3094a94100faSBill Paul 	/*
3095a94100faSBill Paul 	 * Enable interrupts.
3096a94100faSBill Paul 	 */
3097a94100faSBill Paul 	if (sc->rl_testmode)
3098a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3099a94100faSBill Paul 	else
3100a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
3101ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
3102a94100faSBill Paul 
3103a94100faSBill Paul 	/* Set initial TX threshold */
3104a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
3105a94100faSBill Paul 
3106a94100faSBill Paul 	/* Start RX/TX process. */
3107a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
3108a94100faSBill Paul #ifdef notdef
3109a94100faSBill Paul 	/* Enable receiver and transmitter. */
3110a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
3111a94100faSBill Paul #endif
3112a94100faSBill Paul 
3113a94100faSBill Paul 	/*
3114a94100faSBill Paul 	 * Initialize the timer interrupt register so that
3115a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
3116a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
3117502be0f7SPyun YongHyeon 	 * reloaded on each transmit.
3118502be0f7SPyun YongHyeon 	 */
3119502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
3120502be0f7SPyun YongHyeon 	/*
3121502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate TX interrupt
3122a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
3123a94100faSBill Paul 	 */
3124a94100faSBill Paul 	if (sc->rl_type == RL_8169)
3125a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
3126a94100faSBill Paul 	else
3127a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
3128502be0f7SPyun YongHyeon #else
3129502be0f7SPyun YongHyeon 	/*
3130502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate RX interrupt
3131502be0f7SPyun YongHyeon 	 * moderation.
3132502be0f7SPyun YongHyeon 	 */
3133502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
3134502be0f7SPyun YongHyeon 	    intr_filter == 0) {
3135502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3136502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169,
3137502be0f7SPyun YongHyeon 			    RL_USECS(sc->rl_int_rx_mod));
3138502be0f7SPyun YongHyeon 	} else {
3139502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3140502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0));
3141502be0f7SPyun YongHyeon 	}
3142ed510fb0SBill Paul #endif
3143a94100faSBill Paul 
3144a94100faSBill Paul 	/*
3145a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
3146a94100faSBill Paul 	 * size so we can receive jumbo frames.
3147a94100faSBill Paul 	 */
314889feeee4SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
314981eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
315081eee0ebSPyun YongHyeon 			/*
315181eee0ebSPyun YongHyeon 			 * For controllers that use new jumbo frame scheme,
315281eee0ebSPyun YongHyeon 			 * set maximum size of jumbo frame depedning on
315381eee0ebSPyun YongHyeon 			 * controller revisions.
315481eee0ebSPyun YongHyeon 			 */
315581eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
315681eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
315781eee0ebSPyun YongHyeon 				    sc->rl_hwrev->rl_max_mtu +
315881eee0ebSPyun YongHyeon 				    ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN +
315981eee0ebSPyun YongHyeon 				    ETHER_CRC_LEN);
316089feeee4SPyun YongHyeon 			else
316181eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
316281eee0ebSPyun YongHyeon 				    RE_RX_DESC_BUFLEN);
316381eee0ebSPyun YongHyeon 		} else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
316481eee0ebSPyun YongHyeon 		    sc->rl_hwrev->rl_max_mtu == RL_MTU) {
316581eee0ebSPyun YongHyeon 			/* RTL810x has no jumbo frame support. */
316681eee0ebSPyun YongHyeon 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN);
316781eee0ebSPyun YongHyeon 		} else
3168a94100faSBill Paul 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
316989feeee4SPyun YongHyeon 	}
3170a94100faSBill Paul 
317197b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
3172a94100faSBill Paul 		return;
3173a94100faSBill Paul 
3174a94100faSBill Paul 	mii_mediachg(mii);
3175a94100faSBill Paul 
317619ecd231SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD);
3177a94100faSBill Paul 
317813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
317913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3180a94100faSBill Paul 
3181351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
31821d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3183d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
3184a94100faSBill Paul }
3185a94100faSBill Paul 
3186a94100faSBill Paul /*
3187a94100faSBill Paul  * Set media options.
3188a94100faSBill Paul  */
3189a94100faSBill Paul static int
31907b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp)
3191a94100faSBill Paul {
3192a94100faSBill Paul 	struct rl_softc		*sc;
3193a94100faSBill Paul 	struct mii_data		*mii;
31946f0f9b12SPyun YongHyeon 	int			error;
3195a94100faSBill Paul 
3196a94100faSBill Paul 	sc = ifp->if_softc;
3197a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3198d1754a9bSJohn Baldwin 	RL_LOCK(sc);
31996f0f9b12SPyun YongHyeon 	error = mii_mediachg(mii);
3200d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3201a94100faSBill Paul 
32026f0f9b12SPyun YongHyeon 	return (error);
3203a94100faSBill Paul }
3204a94100faSBill Paul 
3205a94100faSBill Paul /*
3206a94100faSBill Paul  * Report current media status.
3207a94100faSBill Paul  */
3208a94100faSBill Paul static void
32097b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3210a94100faSBill Paul {
3211a94100faSBill Paul 	struct rl_softc		*sc;
3212a94100faSBill Paul 	struct mii_data		*mii;
3213a94100faSBill Paul 
3214a94100faSBill Paul 	sc = ifp->if_softc;
3215a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3216a94100faSBill Paul 
3217d1754a9bSJohn Baldwin 	RL_LOCK(sc);
3218a94100faSBill Paul 	mii_pollstat(mii);
3219a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
3220a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
322157c81d92SPyun YongHyeon 	RL_UNLOCK(sc);
3222a94100faSBill Paul }
3223a94100faSBill Paul 
3224a94100faSBill Paul static int
32257b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3226a94100faSBill Paul {
3227a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
3228a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
3229a94100faSBill Paul 	struct mii_data		*mii;
3230bc2a1002SPyun YongHyeon 	uint32_t		rev;
323140929967SGleb Smirnoff 	int			error = 0;
3232a94100faSBill Paul 
3233a94100faSBill Paul 	switch (command) {
3234a94100faSBill Paul 	case SIOCSIFMTU:
323581eee0ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
323681eee0ebSPyun YongHyeon 		    ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu) {
3237c1d0b573SPyun YongHyeon 			error = EINVAL;
3238c1d0b573SPyun YongHyeon 			break;
3239c1d0b573SPyun YongHyeon 		}
3240c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
324181eee0ebSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
3242a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
324381eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
324481eee0ebSPyun YongHyeon 			    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
324581eee0ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
324681eee0ebSPyun YongHyeon 				re_init_locked(sc);
324781eee0ebSPyun YongHyeon 			}
3248ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3249ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
325081eee0ebSPyun YongHyeon 				ifp->if_capenable &= ~(IFCAP_TSO4 |
325181eee0ebSPyun YongHyeon 				    IFCAP_VLAN_HWTSO);
3252ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
325381eee0ebSPyun YongHyeon 			}
3254ecafbbb5SPyun YongHyeon 			VLAN_CAPABILITIES(ifp);
3255ae644087SPyun YongHyeon 		}
3256d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
3257a94100faSBill Paul 		break;
3258a94100faSBill Paul 	case SIOCSIFFLAGS:
325997b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
3260eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3261eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3262eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
32633021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3264ff191365SJung-uk Kim 					re_set_rxmode(sc);
3265eed497bbSPyun YongHyeon 			} else
326697b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
3267eed497bbSPyun YongHyeon 		} else {
3268eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3269a94100faSBill Paul 				re_stop(sc);
3270eed497bbSPyun YongHyeon 		}
3271eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
327297b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3273a94100faSBill Paul 		break;
3274a94100faSBill Paul 	case SIOCADDMULTI:
3275a94100faSBill Paul 	case SIOCDELMULTI:
327697b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
32778476c243SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3278ff191365SJung-uk Kim 			re_set_rxmode(sc);
327997b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3280a94100faSBill Paul 		break;
3281a94100faSBill Paul 	case SIOCGIFMEDIA:
3282a94100faSBill Paul 	case SIOCSIFMEDIA:
3283a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
3284a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
3285a94100faSBill Paul 		break;
3286a94100faSBill Paul 	case SIOCSIFCAP:
328740929967SGleb Smirnoff 	    {
3288f051cb85SGleb Smirnoff 		int mask, reinit;
3289f051cb85SGleb Smirnoff 
3290f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3291f051cb85SGleb Smirnoff 		reinit = 0;
329240929967SGleb Smirnoff #ifdef DEVICE_POLLING
329340929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
329440929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
329540929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
329640929967SGleb Smirnoff 				if (error)
329740929967SGleb Smirnoff 					return (error);
3298d1754a9bSJohn Baldwin 				RL_LOCK(sc);
329940929967SGleb Smirnoff 				/* Disable interrupts */
330040929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
330140929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
330240929967SGleb Smirnoff 				RL_UNLOCK(sc);
330340929967SGleb Smirnoff 			} else {
330440929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
330540929967SGleb Smirnoff 				/* Enable interrupts. */
330640929967SGleb Smirnoff 				RL_LOCK(sc);
330740929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
330840929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
330940929967SGleb Smirnoff 				RL_UNLOCK(sc);
331040929967SGleb Smirnoff 			}
331140929967SGleb Smirnoff 		}
331240929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3313d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3314d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3315d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
3316bc2a1002SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) {
3317bc2a1002SPyun YongHyeon 				rev = sc->rl_hwrev->rl_rev;
3318bc2a1002SPyun YongHyeon 				if (rev == RL_HWREV_8168C ||
3319bc2a1002SPyun YongHyeon 				    rev == RL_HWREV_8168C_SPIN2)
3320bc2a1002SPyun YongHyeon 					ifp->if_hwassist |= CSUM_TCP | CSUM_UDP;
3321a94100faSBill Paul 				else
3322bc2a1002SPyun YongHyeon 					ifp->if_hwassist |= RE_CSUM_FEATURES;
3323bc2a1002SPyun YongHyeon 			} else
3324b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
3325f051cb85SGleb Smirnoff 			reinit = 1;
332640929967SGleb Smirnoff 		}
3327d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
3328d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
3329d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
3330d3b181aeSPyun YongHyeon 			reinit = 1;
3331d3b181aeSPyun YongHyeon 		}
3332ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3333ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO) != 0) {
3334dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3335ecafbbb5SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
3336dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
3337dc74159dSPyun YongHyeon 			else
3338dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3339ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3340ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3341ae644087SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3342ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3343ae644087SPyun YongHyeon 			}
3344dc74159dSPyun YongHyeon 		}
3345ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3346ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3347ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3348ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3349ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3350ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3351ecafbbb5SPyun YongHyeon 			/* TSO over VLAN requires VLAN hardware tagging. */
3352ecafbbb5SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3353ecafbbb5SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
3354ecafbbb5SPyun YongHyeon 			reinit = 1;
3355ecafbbb5SPyun YongHyeon 		}
335681eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
335781eee0ebSPyun YongHyeon 		    (mask & (IFCAP_HWCSUM | IFCAP_TSO4 |
335881eee0ebSPyun YongHyeon 		    IFCAP_VLAN_HWTSO)) != 0)
335981eee0ebSPyun YongHyeon 				reinit = 1;
33607467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
33617467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
33627467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
33637467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
33647467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
33657467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
33667467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
33677467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
33687467bd53SPyun YongHyeon 		}
33698476c243SPyun YongHyeon 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) {
33708476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3371f051cb85SGleb Smirnoff 			re_init(sc);
33728476c243SPyun YongHyeon 		}
3373960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
337440929967SGleb Smirnoff 	    }
3375a94100faSBill Paul 		break;
3376a94100faSBill Paul 	default:
3377a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
3378a94100faSBill Paul 		break;
3379a94100faSBill Paul 	}
3380a94100faSBill Paul 
3381a94100faSBill Paul 	return (error);
3382a94100faSBill Paul }
3383a94100faSBill Paul 
3384a94100faSBill Paul static void
33857b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc)
33861d545c7aSMarius Strobl {
3387130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
3388a94100faSBill Paul 
33891d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
33901d545c7aSMarius Strobl 
33911d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
33921d545c7aSMarius Strobl 		return;
33931d545c7aSMarius Strobl 
3394130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
3395a94100faSBill Paul 	re_txeof(sc);
3396130b6dfbSPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) {
3397130b6dfbSPyun YongHyeon 		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
3398130b6dfbSPyun YongHyeon 		    "-- recovering\n");
3399130b6dfbSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3400d180a66fSPyun YongHyeon 			re_start_locked(ifp);
3401130b6dfbSPyun YongHyeon 		return;
3402130b6dfbSPyun YongHyeon 	}
3403130b6dfbSPyun YongHyeon 
3404130b6dfbSPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
3405130b6dfbSPyun YongHyeon 	ifp->if_oerrors++;
3406130b6dfbSPyun YongHyeon 
34071abcdbd1SAttilio Rao 	re_rxeof(sc, NULL);
34088476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
340997b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
3410130b6dfbSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3411d180a66fSPyun YongHyeon 		re_start_locked(ifp);
3412a94100faSBill Paul }
3413a94100faSBill Paul 
3414a94100faSBill Paul /*
3415a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
3416a94100faSBill Paul  * RX and TX lists.
3417a94100faSBill Paul  */
3418a94100faSBill Paul static void
34197b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc)
3420a94100faSBill Paul {
34210ce0868aSPyun YongHyeon 	int			i;
3422a94100faSBill Paul 	struct ifnet		*ifp;
3423d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
3424d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
3425a94100faSBill Paul 
342697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
342797b9d4baSJohn-Mark Gurney 
3428fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
3429a94100faSBill Paul 
34301d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3431d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
343213f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3433a94100faSBill Paul 
3434ead8fc66SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0)
3435ead8fc66SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB |
3436ead8fc66SPyun YongHyeon 		    RL_CMD_RX_ENB);
3437ead8fc66SPyun YongHyeon 	else
3438a94100faSBill Paul 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3439ead8fc66SPyun YongHyeon 	DELAY(1000);
3440a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
3441ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
3442a94100faSBill Paul 
3443a94100faSBill Paul 	if (sc->rl_head != NULL) {
3444a94100faSBill Paul 		m_freem(sc->rl_head);
3445a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
3446a94100faSBill Paul 	}
3447a94100faSBill Paul 
3448a94100faSBill Paul 	/* Free the TX list buffers. */
3449a94100faSBill Paul 
3450d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
3451d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
3452d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
3453d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3454d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3455d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
3456d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
3457d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
3458d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
3459a94100faSBill Paul 		}
3460a94100faSBill Paul 	}
3461a94100faSBill Paul 
3462a94100faSBill Paul 	/* Free the RX list buffers. */
3463a94100faSBill Paul 
3464d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
3465d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
3466d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3467d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3468d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3469d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
3470d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
3471d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
3472d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
3473a94100faSBill Paul 		}
3474a94100faSBill Paul 	}
3475a94100faSBill Paul }
3476a94100faSBill Paul 
3477a94100faSBill Paul /*
3478a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
3479a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
3480a94100faSBill Paul  * resume.
3481a94100faSBill Paul  */
3482a94100faSBill Paul static int
34837b5ffebfSPyun YongHyeon re_suspend(device_t dev)
3484a94100faSBill Paul {
3485a94100faSBill Paul 	struct rl_softc		*sc;
3486a94100faSBill Paul 
3487a94100faSBill Paul 	sc = device_get_softc(dev);
3488a94100faSBill Paul 
348997b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3490a94100faSBill Paul 	re_stop(sc);
34917467bd53SPyun YongHyeon 	re_setwol(sc);
3492a94100faSBill Paul 	sc->suspended = 1;
349397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3494a94100faSBill Paul 
3495a94100faSBill Paul 	return (0);
3496a94100faSBill Paul }
3497a94100faSBill Paul 
3498a94100faSBill Paul /*
3499a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
3500a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
3501a94100faSBill Paul  * appropriate.
3502a94100faSBill Paul  */
3503a94100faSBill Paul static int
35047b5ffebfSPyun YongHyeon re_resume(device_t dev)
3505a94100faSBill Paul {
3506a94100faSBill Paul 	struct rl_softc		*sc;
3507a94100faSBill Paul 	struct ifnet		*ifp;
3508a94100faSBill Paul 
3509a94100faSBill Paul 	sc = device_get_softc(dev);
351097b9d4baSJohn-Mark Gurney 
351197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
351297b9d4baSJohn-Mark Gurney 
3513fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
351461f45a72SPyun YongHyeon 	/* Take controller out of sleep mode. */
351561f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
351661f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
351761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
351861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
351961f45a72SPyun YongHyeon 	}
3520a94100faSBill Paul 
35217467bd53SPyun YongHyeon 	/*
35227467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
35237467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
35247467bd53SPyun YongHyeon 	 */
35257467bd53SPyun YongHyeon 	re_clrwol(sc);
352601d1a6c3SPyun YongHyeon 
352701d1a6c3SPyun YongHyeon 	/* reinitialize interface if necessary */
352801d1a6c3SPyun YongHyeon 	if (ifp->if_flags & IFF_UP)
352901d1a6c3SPyun YongHyeon 		re_init_locked(sc);
353001d1a6c3SPyun YongHyeon 
3531a94100faSBill Paul 	sc->suspended = 0;
353297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3533a94100faSBill Paul 
3534a94100faSBill Paul 	return (0);
3535a94100faSBill Paul }
3536a94100faSBill Paul 
3537a94100faSBill Paul /*
3538a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
3539a94100faSBill Paul  * get confused by errant DMAs when rebooting.
3540a94100faSBill Paul  */
35416a087a87SPyun YongHyeon static int
35427b5ffebfSPyun YongHyeon re_shutdown(device_t dev)
3543a94100faSBill Paul {
3544a94100faSBill Paul 	struct rl_softc		*sc;
3545a94100faSBill Paul 
3546a94100faSBill Paul 	sc = device_get_softc(dev);
3547a94100faSBill Paul 
354897b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3549a94100faSBill Paul 	re_stop(sc);
3550536fde34SMaxim Sobolev 	/*
3551536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
3552536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
355372293673SRuslan Ermilov 	 * cases.
3554536fde34SMaxim Sobolev 	 */
3555536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
35567467bd53SPyun YongHyeon 	re_setwol(sc);
355797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
35586a087a87SPyun YongHyeon 
35596a087a87SPyun YongHyeon 	return (0);
3560a94100faSBill Paul }
35617467bd53SPyun YongHyeon 
35627467bd53SPyun YongHyeon static void
35637b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc)
35647467bd53SPyun YongHyeon {
35657467bd53SPyun YongHyeon 	struct ifnet		*ifp;
35667467bd53SPyun YongHyeon 	int			pmc;
35677467bd53SPyun YongHyeon 	uint16_t		pmstat;
35687467bd53SPyun YongHyeon 	uint8_t			v;
35697467bd53SPyun YongHyeon 
35707467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
35717467bd53SPyun YongHyeon 
35723b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
35737467bd53SPyun YongHyeon 		return;
35747467bd53SPyun YongHyeon 
35757467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
357661f45a72SPyun YongHyeon 	/* Put controller into sleep mode. */
357761f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
357861f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
357961f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
358061f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
358161f45a72SPyun YongHyeon 	}
3582886ff602SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0 &&
3583886ff602SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_WOLRXENB) != 0)
3584886ff602SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB);
35857467bd53SPyun YongHyeon 	/* Enable config register write. */
35867467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
35877467bd53SPyun YongHyeon 
35887467bd53SPyun YongHyeon 	/* Enable PME. */
35897467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG1);
35907467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
35917467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
35927467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
35937467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, v);
35947467bd53SPyun YongHyeon 
35957467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG3);
35967467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
35977467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
35987467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
35997467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG3, v);
36007467bd53SPyun YongHyeon 
36017467bd53SPyun YongHyeon 	/* Config register write done. */
3602f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
36037467bd53SPyun YongHyeon 
36047467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG5);
36057467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
36067467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
36077467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
36087467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
36097467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
36107467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
36117467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
36127467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
36137467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, v);
36147467bd53SPyun YongHyeon 
3615d0c45156SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0 &&
3616d0c45156SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0)
3617d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80);
36187467bd53SPyun YongHyeon 	/*
36197467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
36207467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
36217467bd53SPyun YongHyeon 	 * needed.
36227467bd53SPyun YongHyeon 	 */
36237467bd53SPyun YongHyeon 
36247467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
36257467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
36267467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
36277467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
36287467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
36297467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
36307467bd53SPyun YongHyeon }
36317467bd53SPyun YongHyeon 
36327467bd53SPyun YongHyeon static void
36337b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc)
36347467bd53SPyun YongHyeon {
36357467bd53SPyun YongHyeon 	int			pmc;
36367467bd53SPyun YongHyeon 	uint8_t			v;
36377467bd53SPyun YongHyeon 
36387467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
36397467bd53SPyun YongHyeon 
36403b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
36417467bd53SPyun YongHyeon 		return;
36427467bd53SPyun YongHyeon 
36437467bd53SPyun YongHyeon 	/* Enable config register write. */
36447467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
36457467bd53SPyun YongHyeon 
36467467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG3);
36477467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
36487467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG3, v);
36497467bd53SPyun YongHyeon 
36507467bd53SPyun YongHyeon 	/* Config register write done. */
3651f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
36527467bd53SPyun YongHyeon 
36537467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG5);
36547467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
36557467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
36567467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, v);
36577467bd53SPyun YongHyeon }
36580534aae0SPyun YongHyeon 
36590534aae0SPyun YongHyeon static void
36600534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc)
36610534aae0SPyun YongHyeon {
36620534aae0SPyun YongHyeon 	struct sysctl_ctx_list	*ctx;
36630534aae0SPyun YongHyeon 	struct sysctl_oid_list	*children;
3664502be0f7SPyun YongHyeon 	int			error;
36650534aae0SPyun YongHyeon 
36660534aae0SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->rl_dev);
36670534aae0SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev));
36680534aae0SPyun YongHyeon 
36690534aae0SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats",
36700534aae0SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I",
36710534aae0SPyun YongHyeon 	    "Statistics Information");
3672502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
3673502be0f7SPyun YongHyeon 		return;
3674502be0f7SPyun YongHyeon 
3675502be0f7SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod",
3676502be0f7SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0,
3677502be0f7SPyun YongHyeon 	    sysctl_hw_re_int_mod, "I", "re RX interrupt moderation");
3678502be0f7SPyun YongHyeon 	/* Pull in device tunables. */
3679502be0f7SPyun YongHyeon 	sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3680502be0f7SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->rl_dev),
3681502be0f7SPyun YongHyeon 	    device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod);
3682502be0f7SPyun YongHyeon 	if (error == 0) {
3683502be0f7SPyun YongHyeon 		if (sc->rl_int_rx_mod < RL_TIMER_MIN ||
3684502be0f7SPyun YongHyeon 		    sc->rl_int_rx_mod > RL_TIMER_MAX) {
3685502be0f7SPyun YongHyeon 			device_printf(sc->rl_dev, "int_rx_mod value out of "
3686502be0f7SPyun YongHyeon 			    "range; using default: %d\n",
3687502be0f7SPyun YongHyeon 			    RL_TIMER_DEFAULT);
3688502be0f7SPyun YongHyeon 			sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3689502be0f7SPyun YongHyeon 		}
3690502be0f7SPyun YongHyeon 	}
3691502be0f7SPyun YongHyeon 
36920534aae0SPyun YongHyeon }
36930534aae0SPyun YongHyeon 
36940534aae0SPyun YongHyeon static int
36950534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS)
36960534aae0SPyun YongHyeon {
36970534aae0SPyun YongHyeon 	struct rl_softc		*sc;
36980534aae0SPyun YongHyeon 	struct rl_stats		*stats;
36990534aae0SPyun YongHyeon 	int			error, i, result;
37000534aae0SPyun YongHyeon 
37010534aae0SPyun YongHyeon 	result = -1;
37020534aae0SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
37030534aae0SPyun YongHyeon 	if (error || req->newptr == NULL)
37040534aae0SPyun YongHyeon 		return (error);
37050534aae0SPyun YongHyeon 
37060534aae0SPyun YongHyeon 	if (result == 1) {
37070534aae0SPyun YongHyeon 		sc = (struct rl_softc *)arg1;
37080534aae0SPyun YongHyeon 		RL_LOCK(sc);
370916a4824bSPyun YongHyeon 		if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
371016a4824bSPyun YongHyeon 			RL_UNLOCK(sc);
371116a4824bSPyun YongHyeon 			goto done;
371216a4824bSPyun YongHyeon 		}
37130534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
37140534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD);
37150534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_HI,
37160534aae0SPyun YongHyeon 		    RL_ADDR_HI(sc->rl_ldata.rl_stats_addr));
37170534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
37180534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr));
37190534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
37200534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr |
37210534aae0SPyun YongHyeon 		    RL_DUMPSTATS_START));
37220534aae0SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
37230534aae0SPyun YongHyeon 			if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) &
37240534aae0SPyun YongHyeon 			    RL_DUMPSTATS_START) == 0)
37250534aae0SPyun YongHyeon 				break;
37260534aae0SPyun YongHyeon 			DELAY(1000);
37270534aae0SPyun YongHyeon 		}
37280534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
37290534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD);
37300534aae0SPyun YongHyeon 		RL_UNLOCK(sc);
37310534aae0SPyun YongHyeon 		if (i == 0) {
37320534aae0SPyun YongHyeon 			device_printf(sc->rl_dev,
37330534aae0SPyun YongHyeon 			    "DUMP statistics request timedout\n");
37340534aae0SPyun YongHyeon 			return (ETIMEDOUT);
37350534aae0SPyun YongHyeon 		}
373616a4824bSPyun YongHyeon done:
37370534aae0SPyun YongHyeon 		stats = sc->rl_ldata.rl_stats;
37380534aae0SPyun YongHyeon 		printf("%s statistics:\n", device_get_nameunit(sc->rl_dev));
37390534aae0SPyun YongHyeon 		printf("Tx frames : %ju\n",
37400534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_pkts));
37410534aae0SPyun YongHyeon 		printf("Rx frames : %ju\n",
37420534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_pkts));
37430534aae0SPyun YongHyeon 		printf("Tx errors : %ju\n",
37440534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_errs));
37450534aae0SPyun YongHyeon 		printf("Rx errors : %u\n",
37460534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_errs));
37470534aae0SPyun YongHyeon 		printf("Rx missed frames : %u\n",
37480534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_missed_pkts));
37490534aae0SPyun YongHyeon 		printf("Rx frame alignment errs : %u\n",
37500534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_framealign_errs));
37510534aae0SPyun YongHyeon 		printf("Tx single collisions : %u\n",
37520534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_onecoll));
37530534aae0SPyun YongHyeon 		printf("Tx multiple collisions : %u\n",
37540534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_multicolls));
37550534aae0SPyun YongHyeon 		printf("Rx unicast frames : %ju\n",
37560534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_ucasts));
37570534aae0SPyun YongHyeon 		printf("Rx broadcast frames : %ju\n",
37580534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_bcasts));
37590534aae0SPyun YongHyeon 		printf("Rx multicast frames : %u\n",
37600534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_mcasts));
37610534aae0SPyun YongHyeon 		printf("Tx aborts : %u\n",
37620534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_tx_aborts));
37630534aae0SPyun YongHyeon 		printf("Tx underruns : %u\n",
37640534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_underruns));
37650534aae0SPyun YongHyeon 	}
37660534aae0SPyun YongHyeon 
37670534aae0SPyun YongHyeon 	return (error);
37680534aae0SPyun YongHyeon }
3769502be0f7SPyun YongHyeon 
3770502be0f7SPyun YongHyeon static int
3771502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3772502be0f7SPyun YongHyeon {
3773502be0f7SPyun YongHyeon 	int error, value;
3774502be0f7SPyun YongHyeon 
3775502be0f7SPyun YongHyeon 	if (arg1 == NULL)
3776502be0f7SPyun YongHyeon 		return (EINVAL);
3777502be0f7SPyun YongHyeon 	value = *(int *)arg1;
3778502be0f7SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
3779502be0f7SPyun YongHyeon 	if (error || req->newptr == NULL)
3780502be0f7SPyun YongHyeon 		return (error);
3781502be0f7SPyun YongHyeon 	if (value < low || value > high)
3782502be0f7SPyun YongHyeon 		return (EINVAL);
3783502be0f7SPyun YongHyeon 	*(int *)arg1 = value;
3784502be0f7SPyun YongHyeon 
3785502be0f7SPyun YongHyeon 	return (0);
3786502be0f7SPyun YongHyeon }
3787502be0f7SPyun YongHyeon 
3788502be0f7SPyun YongHyeon static int
3789502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS)
3790502be0f7SPyun YongHyeon {
3791502be0f7SPyun YongHyeon 
3792502be0f7SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN,
3793502be0f7SPyun YongHyeon 	    RL_TIMER_MAX));
3794502be0f7SPyun YongHyeon }
3795