1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 48ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 112f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 113f0796cd2SGleb Smirnoff #endif 114f0796cd2SGleb Smirnoff 115a94100faSBill Paul #include <sys/param.h> 116a94100faSBill Paul #include <sys/endian.h> 117a94100faSBill Paul #include <sys/systm.h> 118a94100faSBill Paul #include <sys/sockio.h> 119a94100faSBill Paul #include <sys/mbuf.h> 120a94100faSBill Paul #include <sys/malloc.h> 121fe12f24bSPoul-Henning Kamp #include <sys/module.h> 122a94100faSBill Paul #include <sys/kernel.h> 123a94100faSBill Paul #include <sys/socket.h> 124ed510fb0SBill Paul #include <sys/lock.h> 125ed510fb0SBill Paul #include <sys/mutex.h> 126ed510fb0SBill Paul #include <sys/taskqueue.h> 127a94100faSBill Paul 128a94100faSBill Paul #include <net/if.h> 129a94100faSBill Paul #include <net/if_arp.h> 130a94100faSBill Paul #include <net/ethernet.h> 131a94100faSBill Paul #include <net/if_dl.h> 132a94100faSBill Paul #include <net/if_media.h> 133fc74a9f9SBrooks Davis #include <net/if_types.h> 134a94100faSBill Paul #include <net/if_vlan_var.h> 135a94100faSBill Paul 136a94100faSBill Paul #include <net/bpf.h> 137a94100faSBill Paul 138a94100faSBill Paul #include <machine/bus.h> 139a94100faSBill Paul #include <machine/resource.h> 140a94100faSBill Paul #include <sys/bus.h> 141a94100faSBill Paul #include <sys/rman.h> 142a94100faSBill Paul 143a94100faSBill Paul #include <dev/mii/mii.h> 144a94100faSBill Paul #include <dev/mii/miivar.h> 145a94100faSBill Paul 146a94100faSBill Paul #include <dev/pci/pcireg.h> 147a94100faSBill Paul #include <dev/pci/pcivar.h> 148a94100faSBill Paul 149a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 150a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 151a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 152a94100faSBill Paul 153298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 154a94100faSBill Paul #include "miibus_if.h" 155a94100faSBill Paul 156a94100faSBill Paul /* 157a94100faSBill Paul * Default to using PIO access for this driver. 158a94100faSBill Paul */ 159a94100faSBill Paul #define RE_USEIOSPACE 160a94100faSBill Paul 161a94100faSBill Paul #include <pci/if_rlreg.h> 162a94100faSBill Paul 163a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 164a94100faSBill Paul 165a94100faSBill Paul /* 166a94100faSBill Paul * Various supported device vendors/types and their names. 167a94100faSBill Paul */ 168a94100faSBill Paul static struct rl_type re_devs[] = { 16932aa5f0eSAnton Berezin { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169S, 17032aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 171a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS, 172a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 173ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8101E, RL_HWREV_8101E, 174ed510fb0SBill Paul "RealTek 8101E PCIe 10/100baseTX" }, 175498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN1, 176498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 177498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN2, 178498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 179a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169, 180a94100faSBill Paul "RealTek 8169 Gigabit Ethernet" }, 18169a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S, 18269a6b7fbSBill Paul "RealTek 8169S Single-chip Gigabit Ethernet" }, 183ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SB, 184ed510fb0SBill Paul "RealTek 8169SB/8110SB Single-chip Gigabit Ethernet" }, 185498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8169SC, RL_HWREV_8169_8110SC, 186ed510fb0SBill Paul "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 18769a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S, 18869a6b7fbSBill Paul "RealTek 8110S Single-chip Gigabit Ethernet" }, 189ea263191SMIHIRA Sanpei Yoshiro { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, RL_HWREV_8169S, 190ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 19126390635SJohn Baldwin { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, RL_HWREV_8169S, 19226390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 1930fc4974fSBill Paul { USR_VENDORID, USR_DEVICEID_997902, RL_HWREV_8169S, 1940fc4974fSBill Paul "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }, 195a94100faSBill Paul { 0, 0, 0, NULL } 196a94100faSBill Paul }; 197a94100faSBill Paul 198a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = { 199a94100faSBill Paul { RL_HWREV_8139, RL_8139, "" }, 200a94100faSBill Paul { RL_HWREV_8139A, RL_8139, "A" }, 201a94100faSBill Paul { RL_HWREV_8139AG, RL_8139, "A-G" }, 202a94100faSBill Paul { RL_HWREV_8139B, RL_8139, "B" }, 203a94100faSBill Paul { RL_HWREV_8130, RL_8139, "8130" }, 204a94100faSBill Paul { RL_HWREV_8139C, RL_8139, "C" }, 205a94100faSBill Paul { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" }, 206a94100faSBill Paul { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"}, 207498bd0d3SBill Paul { RL_HWREV_8168_SPIN1, RL_8169, "8168"}, 208a94100faSBill Paul { RL_HWREV_8169, RL_8169, "8169"}, 20969a6b7fbSBill Paul { RL_HWREV_8169S, RL_8169, "8169S"}, 21069a6b7fbSBill Paul { RL_HWREV_8110S, RL_8169, "8110S"}, 211ed510fb0SBill Paul { RL_HWREV_8169_8110SB, RL_8169, "8169SB"}, 212ed510fb0SBill Paul { RL_HWREV_8169_8110SC, RL_8169, "8169SC"}, 213a94100faSBill Paul { RL_HWREV_8100, RL_8139, "8100"}, 214a94100faSBill Paul { RL_HWREV_8101, RL_8139, "8101"}, 215ed510fb0SBill Paul { RL_HWREV_8100E, RL_8169, "8100E"}, 216ed510fb0SBill Paul { RL_HWREV_8101E, RL_8169, "8101E"}, 217498bd0d3SBill Paul { RL_HWREV_8168_SPIN2, RL_8169, "8168"}, 218a94100faSBill Paul { 0, 0, NULL } 219a94100faSBill Paul }; 220a94100faSBill Paul 221a94100faSBill Paul static int re_probe (device_t); 222a94100faSBill Paul static int re_attach (device_t); 223a94100faSBill Paul static int re_detach (device_t); 224a94100faSBill Paul 22580a2a305SJohn-Mark Gurney static int re_encap (struct rl_softc *, struct mbuf **, int *); 226a94100faSBill Paul 227a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 228a94100faSBill Paul static void re_dma_map_desc (void *, bus_dma_segment_t *, int, 229a94100faSBill Paul bus_size_t, int); 230a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 231a94100faSBill Paul static int re_newbuf (struct rl_softc *, int, struct mbuf *); 232a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 233a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 23422a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 23522a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 23622a11c96SJohn-Mark Gurney (struct mbuf *); 23722a11c96SJohn-Mark Gurney #endif 238ed510fb0SBill Paul static int re_rxeof (struct rl_softc *); 239a94100faSBill Paul static void re_txeof (struct rl_softc *); 24097b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2410187838bSRuslan Ermilov static void re_poll (struct ifnet *, enum poll_cmd, int); 2420187838bSRuslan Ermilov static void re_poll_locked (struct ifnet *, enum poll_cmd, int); 24397b9d4baSJohn-Mark Gurney #endif 244a94100faSBill Paul static void re_intr (void *); 245a94100faSBill Paul static void re_tick (void *); 246ed510fb0SBill Paul static void re_tx_task (void *, int); 247ed510fb0SBill Paul static void re_int_task (void *, int); 248a94100faSBill Paul static void re_start (struct ifnet *); 249a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 250a94100faSBill Paul static void re_init (void *); 25197b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 252a94100faSBill Paul static void re_stop (struct rl_softc *); 253a94100faSBill Paul static void re_watchdog (struct ifnet *); 254a94100faSBill Paul static int re_suspend (device_t); 255a94100faSBill Paul static int re_resume (device_t); 256a94100faSBill Paul static void re_shutdown (device_t); 257a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 258a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 259a94100faSBill Paul 260a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 261a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 262ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 263a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 264a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 265a94100faSBill Paul 266a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 267a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 268a94100faSBill Paul static void re_miibus_statchg (device_t); 269a94100faSBill Paul 270a94100faSBill Paul static void re_setmulti (struct rl_softc *); 271a94100faSBill Paul static void re_reset (struct rl_softc *); 272a94100faSBill Paul 273ed510fb0SBill Paul #ifdef RE_DIAG 274a94100faSBill Paul static int re_diag (struct rl_softc *); 275ed510fb0SBill Paul #endif 276a94100faSBill Paul 277a94100faSBill Paul #ifdef RE_USEIOSPACE 278a94100faSBill Paul #define RL_RES SYS_RES_IOPORT 279a94100faSBill Paul #define RL_RID RL_PCI_LOIO 280a94100faSBill Paul #else 281a94100faSBill Paul #define RL_RES SYS_RES_MEMORY 282a94100faSBill Paul #define RL_RID RL_PCI_LOMEM 283a94100faSBill Paul #endif 284a94100faSBill Paul 285a94100faSBill Paul static device_method_t re_methods[] = { 286a94100faSBill Paul /* Device interface */ 287a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 288a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 289a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 290a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 291a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 292a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 293a94100faSBill Paul 294a94100faSBill Paul /* bus interface */ 295a94100faSBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 296a94100faSBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 297a94100faSBill Paul 298a94100faSBill Paul /* MII interface */ 299a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 300a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 301a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 302a94100faSBill Paul 303a94100faSBill Paul { 0, 0 } 304a94100faSBill Paul }; 305a94100faSBill Paul 306a94100faSBill Paul static driver_t re_driver = { 307a94100faSBill Paul "re", 308a94100faSBill Paul re_methods, 309a94100faSBill Paul sizeof(struct rl_softc) 310a94100faSBill Paul }; 311a94100faSBill Paul 312a94100faSBill Paul static devclass_t re_devclass; 313a94100faSBill Paul 314a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 315347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0); 316a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 317a94100faSBill Paul 318a94100faSBill Paul #define EE_SET(x) \ 319a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 320a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 321a94100faSBill Paul 322a94100faSBill Paul #define EE_CLR(x) \ 323a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 324a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 325a94100faSBill Paul 326a94100faSBill Paul /* 327a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 328a94100faSBill Paul */ 329a94100faSBill Paul static void 330a94100faSBill Paul re_eeprom_putbyte(sc, addr) 331a94100faSBill Paul struct rl_softc *sc; 332a94100faSBill Paul int addr; 333a94100faSBill Paul { 334a94100faSBill Paul register int d, i; 335a94100faSBill Paul 336ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 337a94100faSBill Paul 338a94100faSBill Paul /* 339a94100faSBill Paul * Feed in each bit and strobe the clock. 340a94100faSBill Paul */ 341ed510fb0SBill Paul 342ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 343a94100faSBill Paul if (d & i) { 344a94100faSBill Paul EE_SET(RL_EE_DATAIN); 345a94100faSBill Paul } else { 346a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 347a94100faSBill Paul } 348a94100faSBill Paul DELAY(100); 349a94100faSBill Paul EE_SET(RL_EE_CLK); 350a94100faSBill Paul DELAY(150); 351a94100faSBill Paul EE_CLR(RL_EE_CLK); 352a94100faSBill Paul DELAY(100); 353a94100faSBill Paul } 354ed510fb0SBill Paul 355ed510fb0SBill Paul return; 356a94100faSBill Paul } 357a94100faSBill Paul 358a94100faSBill Paul /* 359a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 360a94100faSBill Paul */ 361a94100faSBill Paul static void 362a94100faSBill Paul re_eeprom_getword(sc, addr, dest) 363a94100faSBill Paul struct rl_softc *sc; 364a94100faSBill Paul int addr; 365a94100faSBill Paul u_int16_t *dest; 366a94100faSBill Paul { 367a94100faSBill Paul register int i; 368a94100faSBill Paul u_int16_t word = 0; 369a94100faSBill Paul 370a94100faSBill Paul /* 371a94100faSBill Paul * Send address of word we want to read. 372a94100faSBill Paul */ 373a94100faSBill Paul re_eeprom_putbyte(sc, addr); 374a94100faSBill Paul 375a94100faSBill Paul /* 376a94100faSBill Paul * Start reading bits from EEPROM. 377a94100faSBill Paul */ 378a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 379a94100faSBill Paul EE_SET(RL_EE_CLK); 380a94100faSBill Paul DELAY(100); 381a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 382a94100faSBill Paul word |= i; 383a94100faSBill Paul EE_CLR(RL_EE_CLK); 384a94100faSBill Paul DELAY(100); 385a94100faSBill Paul } 386a94100faSBill Paul 387a94100faSBill Paul *dest = word; 388ed510fb0SBill Paul 389ed510fb0SBill Paul return; 390a94100faSBill Paul } 391a94100faSBill Paul 392a94100faSBill Paul /* 393a94100faSBill Paul * Read a sequence of words from the EEPROM. 394a94100faSBill Paul */ 395a94100faSBill Paul static void 396ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt) 397a94100faSBill Paul struct rl_softc *sc; 398a94100faSBill Paul caddr_t dest; 399a94100faSBill Paul int off; 400a94100faSBill Paul int cnt; 401a94100faSBill Paul { 402a94100faSBill Paul int i; 403a94100faSBill Paul u_int16_t word = 0, *ptr; 404a94100faSBill Paul 405ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 406ed510fb0SBill Paul 407ed510fb0SBill Paul DELAY(100); 408ed510fb0SBill Paul 409a94100faSBill Paul for (i = 0; i < cnt; i++) { 410ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 411a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 412ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 413a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 414be099007SPyun YongHyeon *ptr = word; 415a94100faSBill Paul } 416ed510fb0SBill Paul 417ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 418ed510fb0SBill Paul 419ed510fb0SBill Paul return; 420a94100faSBill Paul } 421a94100faSBill Paul 422a94100faSBill Paul static int 423a94100faSBill Paul re_gmii_readreg(dev, phy, reg) 424a94100faSBill Paul device_t dev; 425a94100faSBill Paul int phy, reg; 426a94100faSBill Paul { 427a94100faSBill Paul struct rl_softc *sc; 428a94100faSBill Paul u_int32_t rval; 429a94100faSBill Paul int i; 430a94100faSBill Paul 431a94100faSBill Paul if (phy != 1) 432a94100faSBill Paul return (0); 433a94100faSBill Paul 434a94100faSBill Paul sc = device_get_softc(dev); 435a94100faSBill Paul 4369bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4379bac70b8SBill Paul 4389bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4399bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4409bac70b8SBill Paul return (rval); 4419bac70b8SBill Paul } 4429bac70b8SBill Paul 443a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 444a94100faSBill Paul DELAY(1000); 445a94100faSBill Paul 446a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 447a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 448a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 449a94100faSBill Paul break; 450a94100faSBill Paul DELAY(100); 451a94100faSBill Paul } 452a94100faSBill Paul 453a94100faSBill Paul if (i == RL_TIMEOUT) { 4546b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY read failed\n"); 455a94100faSBill Paul return (0); 456a94100faSBill Paul } 457a94100faSBill Paul 458a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 459a94100faSBill Paul } 460a94100faSBill Paul 461a94100faSBill Paul static int 462a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data) 463a94100faSBill Paul device_t dev; 464a94100faSBill Paul int phy, reg, data; 465a94100faSBill Paul { 466a94100faSBill Paul struct rl_softc *sc; 467a94100faSBill Paul u_int32_t rval; 468a94100faSBill Paul int i; 469a94100faSBill Paul 470a94100faSBill Paul sc = device_get_softc(dev); 471a94100faSBill Paul 472a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4739bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 474a94100faSBill Paul DELAY(1000); 475a94100faSBill Paul 476a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 477a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 478a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 479a94100faSBill Paul break; 480a94100faSBill Paul DELAY(100); 481a94100faSBill Paul } 482a94100faSBill Paul 483a94100faSBill Paul if (i == RL_TIMEOUT) { 4846b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY write failed\n"); 485a94100faSBill Paul return (0); 486a94100faSBill Paul } 487a94100faSBill Paul 488a94100faSBill Paul return (0); 489a94100faSBill Paul } 490a94100faSBill Paul 491a94100faSBill Paul static int 492a94100faSBill Paul re_miibus_readreg(dev, phy, reg) 493a94100faSBill Paul device_t dev; 494a94100faSBill Paul int phy, reg; 495a94100faSBill Paul { 496a94100faSBill Paul struct rl_softc *sc; 497a94100faSBill Paul u_int16_t rval = 0; 498a94100faSBill Paul u_int16_t re8139_reg = 0; 499a94100faSBill Paul 500a94100faSBill Paul sc = device_get_softc(dev); 501a94100faSBill Paul 502a94100faSBill Paul if (sc->rl_type == RL_8169) { 503a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 504a94100faSBill Paul return (rval); 505a94100faSBill Paul } 506a94100faSBill Paul 507a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 508a94100faSBill Paul if (phy) { 509a94100faSBill Paul return (0); 510a94100faSBill Paul } 511a94100faSBill Paul switch (reg) { 512a94100faSBill Paul case MII_BMCR: 513a94100faSBill Paul re8139_reg = RL_BMCR; 514a94100faSBill Paul break; 515a94100faSBill Paul case MII_BMSR: 516a94100faSBill Paul re8139_reg = RL_BMSR; 517a94100faSBill Paul break; 518a94100faSBill Paul case MII_ANAR: 519a94100faSBill Paul re8139_reg = RL_ANAR; 520a94100faSBill Paul break; 521a94100faSBill Paul case MII_ANER: 522a94100faSBill Paul re8139_reg = RL_ANER; 523a94100faSBill Paul break; 524a94100faSBill Paul case MII_ANLPAR: 525a94100faSBill Paul re8139_reg = RL_LPAR; 526a94100faSBill Paul break; 527a94100faSBill Paul case MII_PHYIDR1: 528a94100faSBill Paul case MII_PHYIDR2: 529a94100faSBill Paul return (0); 530a94100faSBill Paul /* 531a94100faSBill Paul * Allow the rlphy driver to read the media status 532a94100faSBill Paul * register. If we have a link partner which does not 533a94100faSBill Paul * support NWAY, this is the register which will tell 534a94100faSBill Paul * us the results of parallel detection. 535a94100faSBill Paul */ 536a94100faSBill Paul case RL_MEDIASTAT: 537a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 538a94100faSBill Paul return (rval); 539a94100faSBill Paul default: 5406b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 541a94100faSBill Paul return (0); 542a94100faSBill Paul } 543a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 544baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) { 545baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 546baa12772SPyun YongHyeon rval &= ~(BMCR_LOOP | BMCR_ISO); 547baa12772SPyun YongHyeon } 548a94100faSBill Paul return (rval); 549a94100faSBill Paul } 550a94100faSBill Paul 551a94100faSBill Paul static int 552a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data) 553a94100faSBill Paul device_t dev; 554a94100faSBill Paul int phy, reg, data; 555a94100faSBill Paul { 556a94100faSBill Paul struct rl_softc *sc; 557a94100faSBill Paul u_int16_t re8139_reg = 0; 558a94100faSBill Paul int rval = 0; 559a94100faSBill Paul 560a94100faSBill Paul sc = device_get_softc(dev); 561a94100faSBill Paul 562a94100faSBill Paul if (sc->rl_type == RL_8169) { 563a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 564a94100faSBill Paul return (rval); 565a94100faSBill Paul } 566a94100faSBill Paul 567a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 56897b9d4baSJohn-Mark Gurney if (phy) 569a94100faSBill Paul return (0); 57097b9d4baSJohn-Mark Gurney 571a94100faSBill Paul switch (reg) { 572a94100faSBill Paul case MII_BMCR: 573a94100faSBill Paul re8139_reg = RL_BMCR; 574baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS) { 575baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 576baa12772SPyun YongHyeon data &= ~(BMCR_LOOP | BMCR_ISO); 577baa12772SPyun YongHyeon } 578a94100faSBill Paul break; 579a94100faSBill Paul case MII_BMSR: 580a94100faSBill Paul re8139_reg = RL_BMSR; 581a94100faSBill Paul break; 582a94100faSBill Paul case MII_ANAR: 583a94100faSBill Paul re8139_reg = RL_ANAR; 584a94100faSBill Paul break; 585a94100faSBill Paul case MII_ANER: 586a94100faSBill Paul re8139_reg = RL_ANER; 587a94100faSBill Paul break; 588a94100faSBill Paul case MII_ANLPAR: 589a94100faSBill Paul re8139_reg = RL_LPAR; 590a94100faSBill Paul break; 591a94100faSBill Paul case MII_PHYIDR1: 592a94100faSBill Paul case MII_PHYIDR2: 593a94100faSBill Paul return (0); 594a94100faSBill Paul break; 595a94100faSBill Paul default: 5966b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 597a94100faSBill Paul return (0); 598a94100faSBill Paul } 599a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 600a94100faSBill Paul return (0); 601a94100faSBill Paul } 602a94100faSBill Paul 603a94100faSBill Paul static void 604a94100faSBill Paul re_miibus_statchg(dev) 605a94100faSBill Paul device_t dev; 606a94100faSBill Paul { 607a11e2f18SBruce M Simpson 608a94100faSBill Paul } 609a94100faSBill Paul 610a94100faSBill Paul /* 611a94100faSBill Paul * Program the 64-bit multicast hash filter. 612a94100faSBill Paul */ 613a94100faSBill Paul static void 614a94100faSBill Paul re_setmulti(sc) 615a94100faSBill Paul struct rl_softc *sc; 616a94100faSBill Paul { 617a94100faSBill Paul struct ifnet *ifp; 618a94100faSBill Paul int h = 0; 619a94100faSBill Paul u_int32_t hashes[2] = { 0, 0 }; 620a94100faSBill Paul struct ifmultiaddr *ifma; 621a94100faSBill Paul u_int32_t rxfilt; 622a94100faSBill Paul int mcnt = 0; 623a94100faSBill Paul 62497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 62597b9d4baSJohn-Mark Gurney 626fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 627a94100faSBill Paul 628a94100faSBill Paul rxfilt = CSR_READ_4(sc, RL_RXCFG); 629a94100faSBill Paul 630a94100faSBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 631a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 632a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 633a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF); 634a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF); 635a94100faSBill Paul return; 636a94100faSBill Paul } 637a94100faSBill Paul 638a94100faSBill Paul /* first, zot all the existing hash bits */ 639a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0); 640a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0); 641a94100faSBill Paul 642a94100faSBill Paul /* now program new ones */ 64313b203d0SRobert Watson IF_ADDR_LOCK(ifp); 644a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 645a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 646a94100faSBill Paul continue; 6470e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6480e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 649a94100faSBill Paul if (h < 32) 650a94100faSBill Paul hashes[0] |= (1 << h); 651a94100faSBill Paul else 652a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 653a94100faSBill Paul mcnt++; 654a94100faSBill Paul } 65513b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 656a94100faSBill Paul 657a94100faSBill Paul if (mcnt) 658a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 659a94100faSBill Paul else 660a94100faSBill Paul rxfilt &= ~RL_RXCFG_RX_MULTI; 661a94100faSBill Paul 662a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 663a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 664a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 665a94100faSBill Paul } 666a94100faSBill Paul 667a94100faSBill Paul static void 668a94100faSBill Paul re_reset(sc) 669a94100faSBill Paul struct rl_softc *sc; 670a94100faSBill Paul { 671a94100faSBill Paul register int i; 672a94100faSBill Paul 67397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 67497b9d4baSJohn-Mark Gurney 675a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 676a94100faSBill Paul 677a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 678a94100faSBill Paul DELAY(10); 679a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 680a94100faSBill Paul break; 681a94100faSBill Paul } 682a94100faSBill Paul if (i == RL_TIMEOUT) 6836b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "reset never completed!\n"); 684a94100faSBill Paul 685a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 686a94100faSBill Paul } 687a94100faSBill Paul 688ed510fb0SBill Paul #ifdef RE_DIAG 689ed510fb0SBill Paul 690a94100faSBill Paul /* 691a94100faSBill Paul * The following routine is designed to test for a defect on some 692a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 693a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 694a94100faSBill Paul * should be pulled high. The result of this defect is that the 695a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 696a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 697a94100faSBill Paul * because the 64-bit data lines aren't connected. 698a94100faSBill Paul * 699a94100faSBill Paul * There's no way to work around this (short of talking a soldering 700a94100faSBill Paul * iron to the board), however we can detect it. The method we use 701a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 702a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 703a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 704a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 705a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 706a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 707a94100faSBill Paul * so we print out a message on the console and abort the device attach. 708a94100faSBill Paul */ 709a94100faSBill Paul 710a94100faSBill Paul static int 711a94100faSBill Paul re_diag(sc) 712a94100faSBill Paul struct rl_softc *sc; 713a94100faSBill Paul { 714fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 715a94100faSBill Paul struct mbuf *m0; 716a94100faSBill Paul struct ether_header *eh; 717a94100faSBill Paul struct rl_desc *cur_rx; 718a94100faSBill Paul u_int16_t status; 719a94100faSBill Paul u_int32_t rxstat; 720ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 721a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 722a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 723a94100faSBill Paul 724a94100faSBill Paul /* Allocate a single mbuf */ 725a94100faSBill Paul MGETHDR(m0, M_DONTWAIT, MT_DATA); 726a94100faSBill Paul if (m0 == NULL) 727a94100faSBill Paul return (ENOBUFS); 728a94100faSBill Paul 72997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 73097b9d4baSJohn-Mark Gurney 731a94100faSBill Paul /* 732a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 733a94100faSBill Paul * so that it can send and receive frames, but performs the 734a94100faSBill Paul * following special functions: 735a94100faSBill Paul * - Puts receiver in promiscuous mode 736a94100faSBill Paul * - Enables digital loopback mode 737a94100faSBill Paul * - Leaves interrupts turned off 738a94100faSBill Paul */ 739a94100faSBill Paul 740a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 741a94100faSBill Paul sc->rl_testmode = 1; 742ed510fb0SBill Paul re_reset(sc); 74397b9d4baSJohn-Mark Gurney re_init_locked(sc); 744ed510fb0SBill Paul sc->rl_link = 1; 745ed510fb0SBill Paul if (sc->rl_type == RL_8169) 746ed510fb0SBill Paul phyaddr = 1; 747ed510fb0SBill Paul else 748ed510fb0SBill Paul phyaddr = 0; 749ed510fb0SBill Paul 750ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 751ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 752ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 753ed510fb0SBill Paul if (!(status & BMCR_RESET)) 754ed510fb0SBill Paul break; 755ed510fb0SBill Paul } 756ed510fb0SBill Paul 757ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 758ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 759ed510fb0SBill Paul 760804af9a1SBill Paul DELAY(100000); 761a94100faSBill Paul 762a94100faSBill Paul /* Put some data in the mbuf */ 763a94100faSBill Paul 764a94100faSBill Paul eh = mtod(m0, struct ether_header *); 765a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 766a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 767a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 768a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 769a94100faSBill Paul 7707cae6651SBill Paul /* 7717cae6651SBill Paul * Queue the packet, start transmission. 7727cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 7737cae6651SBill Paul */ 774a94100faSBill Paul 775abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 77697b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 77752732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 7787cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 77997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 780a94100faSBill Paul m0 = NULL; 781a94100faSBill Paul 782a94100faSBill Paul /* Wait for it to propagate through the chip */ 783a94100faSBill Paul 784abc8ff44SBill Paul DELAY(100000); 785a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 786a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 787ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 788abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 789abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 790a94100faSBill Paul break; 791a94100faSBill Paul DELAY(10); 792a94100faSBill Paul } 793a94100faSBill Paul 794a94100faSBill Paul if (i == RL_TIMEOUT) { 7956b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 7966b9f5c94SGleb Smirnoff "diagnostic failed, failed to receive packet in" 7976b9f5c94SGleb Smirnoff " loopback mode\n"); 798a94100faSBill Paul error = EIO; 799a94100faSBill Paul goto done; 800a94100faSBill Paul } 801a94100faSBill Paul 802a94100faSBill Paul /* 803a94100faSBill Paul * The packet should have been dumped into the first 804a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 805a94100faSBill Paul */ 806a94100faSBill Paul 807a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 808a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 809a94100faSBill Paul BUS_DMASYNC_POSTREAD); 810a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 811a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[0], 812a94100faSBill Paul BUS_DMASYNC_POSTWRITE); 813a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 814a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[0]); 815a94100faSBill Paul 816a94100faSBill Paul m0 = sc->rl_ldata.rl_rx_mbuf[0]; 817a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[0] = NULL; 818a94100faSBill Paul eh = mtod(m0, struct ether_header *); 819a94100faSBill Paul 820a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 821a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 822a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 823a94100faSBill Paul 824a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 8256b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8266b9f5c94SGleb Smirnoff "diagnostic failed, received short packet\n"); 827a94100faSBill Paul error = EIO; 828a94100faSBill Paul goto done; 829a94100faSBill Paul } 830a94100faSBill Paul 831a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 832a94100faSBill Paul 833a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 834a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 835a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 8366b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n"); 8376b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n", 838a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 8396b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n", 840a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 841a94100faSBill Paul ntohs(eh->ether_type)); 8426b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "You may have a defective 32-bit " 8436b9f5c94SGleb Smirnoff "NIC plugged into a 64-bit PCI slot.\n"); 8446b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Please re-install the NIC in a " 8456b9f5c94SGleb Smirnoff "32-bit slot for proper operation.\n"); 8466b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Read the re(4) man page for more " 8476b9f5c94SGleb Smirnoff "details.\n"); 848a94100faSBill Paul error = EIO; 849a94100faSBill Paul } 850a94100faSBill Paul 851a94100faSBill Paul done: 852a94100faSBill Paul /* Turn interface off, release resources */ 853a94100faSBill Paul 854a94100faSBill Paul sc->rl_testmode = 0; 855ed510fb0SBill Paul sc->rl_link = 0; 856a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 857a94100faSBill Paul re_stop(sc); 858a94100faSBill Paul if (m0 != NULL) 859a94100faSBill Paul m_freem(m0); 860a94100faSBill Paul 86197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 86297b9d4baSJohn-Mark Gurney 863a94100faSBill Paul return (error); 864a94100faSBill Paul } 865a94100faSBill Paul 866ed510fb0SBill Paul #endif 867ed510fb0SBill Paul 868a94100faSBill Paul /* 869a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 870a94100faSBill Paul * IDs against our list and return a device name if we find a match. 871a94100faSBill Paul */ 872a94100faSBill Paul static int 873a94100faSBill Paul re_probe(dev) 874a94100faSBill Paul device_t dev; 875a94100faSBill Paul { 876a94100faSBill Paul struct rl_type *t; 877a94100faSBill Paul struct rl_softc *sc; 878a94100faSBill Paul int rid; 879a94100faSBill Paul u_int32_t hwrev; 880a94100faSBill Paul 881a94100faSBill Paul t = re_devs; 882a94100faSBill Paul sc = device_get_softc(dev); 883a94100faSBill Paul 884a94100faSBill Paul while (t->rl_name != NULL) { 885a94100faSBill Paul if ((pci_get_vendor(dev) == t->rl_vid) && 886a94100faSBill Paul (pci_get_device(dev) == t->rl_did)) { 88726390635SJohn Baldwin /* 88826390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 88926390635SJohn Baldwin * Rev. 2 i supported by sk(4). 89026390635SJohn Baldwin */ 89126390635SJohn Baldwin if ((t->rl_vid == LINKSYS_VENDORID) && 89226390635SJohn Baldwin (t->rl_did == LINKSYS_DEVICEID_EG1032) && 89326390635SJohn Baldwin (pci_get_subdevice(dev) != 89426390635SJohn Baldwin LINKSYS_SUBDEVICE_EG1032_REV3)) { 89526390635SJohn Baldwin t++; 89626390635SJohn Baldwin continue; 89726390635SJohn Baldwin } 898a94100faSBill Paul 899a94100faSBill Paul /* 900a94100faSBill Paul * Temporarily map the I/O space 901a94100faSBill Paul * so we can read the chip ID register. 902a94100faSBill Paul */ 903a94100faSBill Paul rid = RL_RID; 9045f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 9055f96beb9SNate Lawson RF_ACTIVE); 906a94100faSBill Paul if (sc->rl_res == NULL) { 907a94100faSBill Paul device_printf(dev, 908a94100faSBill Paul "couldn't map ports/memory\n"); 909a94100faSBill Paul return (ENXIO); 910a94100faSBill Paul } 911a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 912a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 913a94100faSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 914a94100faSBill Paul bus_release_resource(dev, RL_RES, 915a94100faSBill Paul RL_RID, sc->rl_res); 916a94100faSBill Paul if (t->rl_basetype == hwrev) { 917a94100faSBill Paul device_set_desc(dev, t->rl_name); 918d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 919a94100faSBill Paul } 920a94100faSBill Paul } 921a94100faSBill Paul t++; 922a94100faSBill Paul } 923a94100faSBill Paul 924a94100faSBill Paul return (ENXIO); 925a94100faSBill Paul } 926a94100faSBill Paul 927a94100faSBill Paul /* 928a94100faSBill Paul * This routine takes the segment list provided as the result of 929a94100faSBill Paul * a bus_dma_map_load() operation and assigns the addresses/lengths 930a94100faSBill Paul * to RealTek DMA descriptors. This can be called either by the RX 931a94100faSBill Paul * code or the TX code. In the RX case, we'll probably wind up mapping 932a94100faSBill Paul * at most one segment. For the TX case, there could be any number of 933a94100faSBill Paul * segments since TX packets may span multiple mbufs. In either case, 934a94100faSBill Paul * if the number of segments is larger than the rl_maxsegs limit 935a94100faSBill Paul * specified by the caller, we abort the mapping operation. Sadly, 936a94100faSBill Paul * whoever designed the buffer mapping API did not provide a way to 937a94100faSBill Paul * return an error from here, so we have to fake it a bit. 938a94100faSBill Paul */ 939a94100faSBill Paul 940a94100faSBill Paul static void 941a94100faSBill Paul re_dma_map_desc(arg, segs, nseg, mapsize, error) 942a94100faSBill Paul void *arg; 943a94100faSBill Paul bus_dma_segment_t *segs; 944a94100faSBill Paul int nseg; 945a94100faSBill Paul bus_size_t mapsize; 946a94100faSBill Paul int error; 947a94100faSBill Paul { 948a94100faSBill Paul struct rl_dmaload_arg *ctx; 949a94100faSBill Paul struct rl_desc *d = NULL; 950a94100faSBill Paul int i = 0, idx; 951498bd0d3SBill Paul u_int32_t cmdstat; 952498bd0d3SBill Paul int totlen = 0; 953a94100faSBill Paul 954a94100faSBill Paul if (error) 955a94100faSBill Paul return; 956a94100faSBill Paul 957a94100faSBill Paul ctx = arg; 958a94100faSBill Paul 959a94100faSBill Paul /* Signal error to caller if there's too many segments */ 960a94100faSBill Paul if (nseg > ctx->rl_maxsegs) { 961a94100faSBill Paul ctx->rl_maxsegs = 0; 962a94100faSBill Paul return; 963a94100faSBill Paul } 964a94100faSBill Paul 965a94100faSBill Paul /* 966a94100faSBill Paul * Map the segment array into descriptors. Note that we set the 967a94100faSBill Paul * start-of-frame and end-of-frame markers for either TX or RX, but 968a94100faSBill Paul * they really only have meaning in the TX case. (In the RX case, 969a94100faSBill Paul * it's the chip that tells us where packets begin and end.) 970a94100faSBill Paul * We also keep track of the end of the ring and set the 971a94100faSBill Paul * end-of-ring bits as needed, and we set the ownership bits 972a94100faSBill Paul * in all except the very first descriptor. (The caller will 973a94100faSBill Paul * set this descriptor later when it start transmission or 974a94100faSBill Paul * reception.) 975a94100faSBill Paul */ 976a94100faSBill Paul idx = ctx->rl_idx; 97759b5d934SBruce M Simpson for (;;) { 978a94100faSBill Paul d = &ctx->rl_ring[idx]; 979a94100faSBill Paul if (le32toh(d->rl_cmdstat) & RL_RDESC_STAT_OWN) { 980a94100faSBill Paul ctx->rl_maxsegs = 0; 981a94100faSBill Paul return; 982a94100faSBill Paul } 983a94100faSBill Paul cmdstat = segs[i].ds_len; 984498bd0d3SBill Paul totlen += segs[i].ds_len; 985a94100faSBill Paul d->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 986a94100faSBill Paul d->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 987a94100faSBill Paul if (i == 0) 988a94100faSBill Paul cmdstat |= RL_TDESC_CMD_SOF; 989a94100faSBill Paul else 990a94100faSBill Paul cmdstat |= RL_TDESC_CMD_OWN; 991a94100faSBill Paul if (idx == (RL_RX_DESC_CNT - 1)) 992a94100faSBill Paul cmdstat |= RL_TDESC_CMD_EOR; 993a94100faSBill Paul d->rl_cmdstat = htole32(cmdstat | ctx->rl_flags); 994a94100faSBill Paul i++; 995a94100faSBill Paul if (i == nseg) 996a94100faSBill Paul break; 997a94100faSBill Paul RL_DESC_INC(idx); 998a94100faSBill Paul } 999a94100faSBill Paul 1000a94100faSBill Paul d->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 1001a94100faSBill Paul ctx->rl_maxsegs = nseg; 1002a94100faSBill Paul ctx->rl_idx = idx; 1003a94100faSBill Paul } 1004a94100faSBill Paul 1005a94100faSBill Paul /* 1006a94100faSBill Paul * Map a single buffer address. 1007a94100faSBill Paul */ 1008a94100faSBill Paul 1009a94100faSBill Paul static void 1010a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error) 1011a94100faSBill Paul void *arg; 1012a94100faSBill Paul bus_dma_segment_t *segs; 1013a94100faSBill Paul int nseg; 1014a94100faSBill Paul int error; 1015a94100faSBill Paul { 10168fd99e38SPyun YongHyeon bus_addr_t *addr; 1017a94100faSBill Paul 1018a94100faSBill Paul if (error) 1019a94100faSBill Paul return; 1020a94100faSBill Paul 1021a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 1022a94100faSBill Paul addr = arg; 1023a94100faSBill Paul *addr = segs->ds_addr; 1024a94100faSBill Paul } 1025a94100faSBill Paul 1026a94100faSBill Paul static int 1027a94100faSBill Paul re_allocmem(dev, sc) 1028a94100faSBill Paul device_t dev; 1029a94100faSBill Paul struct rl_softc *sc; 1030a94100faSBill Paul { 1031a94100faSBill Paul int error; 1032a94100faSBill Paul int nseg; 1033a94100faSBill Paul int i; 1034a94100faSBill Paul 1035a94100faSBill Paul /* 1036a94100faSBill Paul * Allocate map for RX mbufs. 1037a94100faSBill Paul */ 1038a94100faSBill Paul nseg = 32; 1039a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, ETHER_ALIGN, 0, 1040a94100faSBill Paul BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 10416110675fSBill Paul NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW, 1042a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_mtag); 1043a94100faSBill Paul if (error) { 1044a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1045a94100faSBill Paul return (ENOMEM); 1046a94100faSBill Paul } 1047a94100faSBill Paul 1048a94100faSBill Paul /* 1049a94100faSBill Paul * Allocate map for TX descriptor list. 1050a94100faSBill Paul */ 1051a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1052a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1053a94100faSBill Paul NULL, RL_TX_LIST_SZ, 1, RL_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 1054a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1055a94100faSBill Paul if (error) { 1056a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1057a94100faSBill Paul return (ENOMEM); 1058a94100faSBill Paul } 1059a94100faSBill Paul 1060a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1061a94100faSBill Paul 1062a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1063a94100faSBill Paul (void **)&sc->rl_ldata.rl_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1064a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1065a94100faSBill Paul if (error) 1066a94100faSBill Paul return (ENOMEM); 1067a94100faSBill Paul 1068a94100faSBill Paul /* Load the map for the TX ring. */ 1069a94100faSBill Paul 1070a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1071a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1072a94100faSBill Paul RL_TX_LIST_SZ, re_dma_map_addr, 1073a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1074a94100faSBill Paul 1075a94100faSBill Paul /* Create DMA maps for TX buffers */ 1076a94100faSBill Paul 1077a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) { 1078a94100faSBill Paul error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0, 1079a94100faSBill Paul &sc->rl_ldata.rl_tx_dmamap[i]); 1080a94100faSBill Paul if (error) { 1081a94100faSBill Paul device_printf(dev, "can't create DMA map for TX\n"); 1082a94100faSBill Paul return (ENOMEM); 1083a94100faSBill Paul } 1084a94100faSBill Paul } 1085a94100faSBill Paul 1086a94100faSBill Paul /* 1087a94100faSBill Paul * Allocate map for RX descriptor list. 1088a94100faSBill Paul */ 1089a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1090a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 109161021536SJohn-Mark Gurney NULL, RL_RX_LIST_SZ, 1, RL_RX_LIST_SZ, BUS_DMA_ALLOCNOW, 1092a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1093a94100faSBill Paul if (error) { 1094a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1095a94100faSBill Paul return (ENOMEM); 1096a94100faSBill Paul } 1097a94100faSBill Paul 1098a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1099a94100faSBill Paul 1100a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1101a94100faSBill Paul (void **)&sc->rl_ldata.rl_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1102a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1103a94100faSBill Paul if (error) 1104a94100faSBill Paul return (ENOMEM); 1105a94100faSBill Paul 1106a94100faSBill Paul /* Load the map for the RX ring. */ 1107a94100faSBill Paul 1108a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1109a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 111061021536SJohn-Mark Gurney RL_RX_LIST_SZ, re_dma_map_addr, 1111a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1112a94100faSBill Paul 1113a94100faSBill Paul /* Create DMA maps for RX buffers */ 1114a94100faSBill Paul 1115a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 1116a94100faSBill Paul error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0, 1117a94100faSBill Paul &sc->rl_ldata.rl_rx_dmamap[i]); 1118a94100faSBill Paul if (error) { 1119a94100faSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1120a94100faSBill Paul return (ENOMEM); 1121a94100faSBill Paul } 1122a94100faSBill Paul } 1123a94100faSBill Paul 1124a94100faSBill Paul return (0); 1125a94100faSBill Paul } 1126a94100faSBill Paul 1127a94100faSBill Paul /* 1128a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1129a94100faSBill Paul * setup and ethernet/BPF attach. 1130a94100faSBill Paul */ 1131a94100faSBill Paul static int 1132a94100faSBill Paul re_attach(dev) 1133a94100faSBill Paul device_t dev; 1134a94100faSBill Paul { 1135a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1136be099007SPyun YongHyeon u_int16_t as[ETHER_ADDR_LEN / 2]; 1137a94100faSBill Paul struct rl_softc *sc; 1138a94100faSBill Paul struct ifnet *ifp; 1139a94100faSBill Paul struct rl_hwrev *hw_rev; 1140a94100faSBill Paul int hwrev; 1141a94100faSBill Paul u_int16_t re_did = 0; 1142d1754a9bSJohn Baldwin int error = 0, rid, i; 1143a94100faSBill Paul 1144a94100faSBill Paul sc = device_get_softc(dev); 1145ed510fb0SBill Paul sc->rl_dev = dev; 1146a94100faSBill Paul 1147a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 114897b9d4baSJohn-Mark Gurney MTX_DEF); 1149d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1150d1754a9bSJohn Baldwin 1151a94100faSBill Paul /* 1152a94100faSBill Paul * Map control/status registers. 1153a94100faSBill Paul */ 1154a94100faSBill Paul pci_enable_busmaster(dev); 1155a94100faSBill Paul 1156a94100faSBill Paul rid = RL_RID; 11575f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 11585f96beb9SNate Lawson RF_ACTIVE); 1159a94100faSBill Paul 1160a94100faSBill Paul if (sc->rl_res == NULL) { 1161d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1162a94100faSBill Paul error = ENXIO; 1163a94100faSBill Paul goto fail; 1164a94100faSBill Paul } 1165a94100faSBill Paul 1166a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1167a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1168a94100faSBill Paul 1169a94100faSBill Paul /* Allocate interrupt */ 1170a94100faSBill Paul rid = 0; 11715f96beb9SNate Lawson sc->rl_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 1172a94100faSBill Paul RF_SHAREABLE | RF_ACTIVE); 1173a94100faSBill Paul 1174a94100faSBill Paul if (sc->rl_irq == NULL) { 1175d1754a9bSJohn Baldwin device_printf(dev, "couldn't map interrupt\n"); 1176a94100faSBill Paul error = ENXIO; 1177a94100faSBill Paul goto fail; 1178a94100faSBill Paul } 1179a94100faSBill Paul 1180a94100faSBill Paul /* Reset the adapter. */ 118197b9d4baSJohn-Mark Gurney RL_LOCK(sc); 1182a94100faSBill Paul re_reset(sc); 118397b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 1184abc8ff44SBill Paul 1185abc8ff44SBill Paul hw_rev = re_hwrevs; 1186abc8ff44SBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 1187abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1188abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1189abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 1190abc8ff44SBill Paul break; 1191abc8ff44SBill Paul } 1192abc8ff44SBill Paul hw_rev++; 1193abc8ff44SBill Paul } 1194abc8ff44SBill Paul 1195ed510fb0SBill Paul sc->rl_eewidth = 6; 1196ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1197a94100faSBill Paul if (re_did != 0x8129) 1198ed510fb0SBill Paul sc->rl_eewidth = 8; 1199a94100faSBill Paul 1200a94100faSBill Paul /* 1201a94100faSBill Paul * Get station address from the EEPROM. 1202a94100faSBill Paul */ 1203ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1204be099007SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN / 2; i++) 1205be099007SPyun YongHyeon as[i] = le16toh(as[i]); 1206be099007SPyun YongHyeon bcopy(as, eaddr, sizeof(eaddr)); 1207ed510fb0SBill Paul 1208ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1209ed510fb0SBill Paul /* Set RX length mask */ 1210ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1211ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1212ed510fb0SBill Paul } else { 1213ed510fb0SBill Paul /* Set RX length mask */ 1214ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1215ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1216abc8ff44SBill Paul } 12179bac70b8SBill Paul 1218a94100faSBill Paul /* 1219a94100faSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1220a94100faSBill Paul */ 1221a94100faSBill Paul #define RL_NSEG_NEW 32 1222a94100faSBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1223a94100faSBill Paul 1, 0, /* alignment, boundary */ 1224a94100faSBill Paul BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1225a94100faSBill Paul BUS_SPACE_MAXADDR, /* highaddr */ 1226a94100faSBill Paul NULL, NULL, /* filter, filterarg */ 1227a94100faSBill Paul MAXBSIZE, RL_NSEG_NEW, /* maxsize, nsegments */ 1228a94100faSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 1229a94100faSBill Paul BUS_DMA_ALLOCNOW, /* flags */ 1230a94100faSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1231a94100faSBill Paul &sc->rl_parent_tag); 1232a94100faSBill Paul if (error) 1233a94100faSBill Paul goto fail; 1234a94100faSBill Paul 1235a94100faSBill Paul error = re_allocmem(dev, sc); 1236a94100faSBill Paul 1237a94100faSBill Paul if (error) 1238a94100faSBill Paul goto fail; 1239a94100faSBill Paul 1240cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1241cd036ec1SBrooks Davis if (ifp == NULL) { 1242d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1243cd036ec1SBrooks Davis error = ENOSPC; 1244cd036ec1SBrooks Davis goto fail; 1245cd036ec1SBrooks Davis } 1246cd036ec1SBrooks Davis 1247a94100faSBill Paul /* Do MII setup */ 1248a94100faSBill Paul if (mii_phy_probe(dev, &sc->rl_miibus, 1249a94100faSBill Paul re_ifmedia_upd, re_ifmedia_sts)) { 1250d1754a9bSJohn Baldwin device_printf(dev, "MII without any phy!\n"); 1251a94100faSBill Paul error = ENXIO; 1252a94100faSBill Paul goto fail; 1253a94100faSBill Paul } 1254a94100faSBill Paul 1255a94100faSBill Paul ifp->if_softc = sc; 12569bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1257a94100faSBill Paul ifp->if_mtu = ETHERMTU; 1258a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1259a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1260a94100faSBill Paul ifp->if_start = re_start; 1261ed510fb0SBill Paul ifp->if_hwassist = RE_CSUM_FEATURES; 1262960fd5b3SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM; 1263498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1264a94100faSBill Paul ifp->if_watchdog = re_watchdog; 1265a94100faSBill Paul ifp->if_init = re_init; 126652732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 126752732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 126852732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1269a94100faSBill Paul 1270ed510fb0SBill Paul TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp); 1271ed510fb0SBill Paul TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1272ed510fb0SBill Paul 1273a94100faSBill Paul /* 1274a94100faSBill Paul * Call MI attach routine. 1275a94100faSBill Paul */ 1276a94100faSBill Paul ether_ifattach(ifp, eaddr); 1277a94100faSBill Paul 1278960fd5b3SPyun YongHyeon /* VLAN capability setup */ 1279960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING; 1280960fd5b3SPyun YongHyeon if (ifp->if_capabilities & IFCAP_HWCSUM) 1281960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1282960fd5b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 1283960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING 1284960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_POLLING; 1285960fd5b3SPyun YongHyeon #endif 1286960fd5b3SPyun YongHyeon /* 1287960fd5b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 1288960fd5b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 1289960fd5b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 1290960fd5b3SPyun YongHyeon */ 1291960fd5b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 1292960fd5b3SPyun YongHyeon 1293ed510fb0SBill Paul #ifdef RE_DIAG 1294ed510fb0SBill Paul /* 1295ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1296ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1297ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1298ed510fb0SBill Paul */ 1299a94100faSBill Paul 1300ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1301ed510fb0SBill Paul error = re_diag(sc); 1302a94100faSBill Paul if (error) { 1303ed510fb0SBill Paul device_printf(dev, 1304ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1305a94100faSBill Paul ether_ifdetach(ifp); 1306a94100faSBill Paul goto fail; 1307a94100faSBill Paul } 1308ed510fb0SBill Paul } 1309ed510fb0SBill Paul #endif 1310a94100faSBill Paul 1311a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 1312ed510fb0SBill Paul error = bus_setup_intr(dev, sc->rl_irq, INTR_TYPE_NET | INTR_MPSAFE | 1313ed510fb0SBill Paul INTR_FAST, re_intr, sc, &sc->rl_intrhand); 1314a94100faSBill Paul if (error) { 1315d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1316a94100faSBill Paul ether_ifdetach(ifp); 1317a94100faSBill Paul } 1318a94100faSBill Paul 1319a94100faSBill Paul fail: 1320ed510fb0SBill Paul 1321a94100faSBill Paul if (error) 1322a94100faSBill Paul re_detach(dev); 1323a94100faSBill Paul 1324a94100faSBill Paul return (error); 1325a94100faSBill Paul } 1326a94100faSBill Paul 1327a94100faSBill Paul /* 1328a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1329a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1330a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1331a94100faSBill Paul * to be careful about only freeing resources that have actually been 1332a94100faSBill Paul * allocated. 1333a94100faSBill Paul */ 1334a94100faSBill Paul static int 1335a94100faSBill Paul re_detach(dev) 1336a94100faSBill Paul device_t dev; 1337a94100faSBill Paul { 1338a94100faSBill Paul struct rl_softc *sc; 1339a94100faSBill Paul struct ifnet *ifp; 1340a94100faSBill Paul int i; 1341a94100faSBill Paul 1342a94100faSBill Paul sc = device_get_softc(dev); 1343fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1344aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 134597b9d4baSJohn-Mark Gurney 134640929967SGleb Smirnoff #ifdef DEVICE_POLLING 134740929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 134840929967SGleb Smirnoff ether_poll_deregister(ifp); 134940929967SGleb Smirnoff #endif 135097b9d4baSJohn-Mark Gurney /* These should only be active if attach succeeded */ 1351525e6a87SRuslan Ermilov if (device_is_attached(dev)) { 135297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 135397b9d4baSJohn-Mark Gurney #if 0 135497b9d4baSJohn-Mark Gurney sc->suspended = 1; 135597b9d4baSJohn-Mark Gurney #endif 1356a94100faSBill Paul re_stop(sc); 1357525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1358d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 1359a94100faSBill Paul /* 1360a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1361a94100faSBill Paul * still had a BPF descriptor attached to this 136297b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1363a94100faSBill Paul * the BPF code to try and clear the promisc mode 1364a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1365a94100faSBill Paul * which will try to call re_init() again. This will 1366a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1367a94100faSBill Paul * which will panic the system when the kernel tries 1368a94100faSBill Paul * to invoke the re_tick() function that isn't there 1369a94100faSBill Paul * anymore. 1370a94100faSBill Paul */ 1371a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1372525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1373a94100faSBill Paul } 1374a94100faSBill Paul if (sc->rl_miibus) 1375a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1376a94100faSBill Paul bus_generic_detach(dev); 1377a94100faSBill Paul 137897b9d4baSJohn-Mark Gurney /* 137997b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 138097b9d4baSJohn-Mark Gurney * stopped here. 138197b9d4baSJohn-Mark Gurney */ 138297b9d4baSJohn-Mark Gurney 1383a94100faSBill Paul if (sc->rl_intrhand) 1384a94100faSBill Paul bus_teardown_intr(dev, sc->rl_irq, sc->rl_intrhand); 1385ad4f426eSWarner Losh if (ifp != NULL) 1386ad4f426eSWarner Losh if_free(ifp); 1387a94100faSBill Paul if (sc->rl_irq) 1388a94100faSBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->rl_irq); 1389a94100faSBill Paul if (sc->rl_res) 1390a94100faSBill Paul bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res); 1391a94100faSBill Paul 13920fc4974fSBill Paul /* Yield the CPU long enough for any tasks to drain */ 13930fc4974fSBill Paul 13940fc4974fSBill Paul tsleep(sc, PPAUSE, "rewait", hz); 1395a94100faSBill Paul 1396a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1397a94100faSBill Paul 1398a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1399a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1400a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1401a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1402a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1403a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1404a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1405a94100faSBill Paul } 1406a94100faSBill Paul 1407a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1408a94100faSBill Paul 1409a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1410a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1411a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1412a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1413a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1414a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1415a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1416a94100faSBill Paul } 1417a94100faSBill Paul 1418a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1419a94100faSBill Paul 1420a94100faSBill Paul if (sc->rl_ldata.rl_mtag) { 1421a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) 1422a94100faSBill Paul bus_dmamap_destroy(sc->rl_ldata.rl_mtag, 1423a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[i]); 1424a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) 1425a94100faSBill Paul bus_dmamap_destroy(sc->rl_ldata.rl_mtag, 1426a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 1427a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_mtag); 1428a94100faSBill Paul } 1429a94100faSBill Paul 1430a94100faSBill Paul /* Unload and free the stats buffer and map */ 1431a94100faSBill Paul 1432a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1433a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1434a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1435a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_stag, 1436a94100faSBill Paul sc->rl_ldata.rl_stats, 1437a94100faSBill Paul sc->rl_ldata.rl_smap); 1438a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1439a94100faSBill Paul } 1440a94100faSBill Paul 1441a94100faSBill Paul if (sc->rl_parent_tag) 1442a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1443a94100faSBill Paul 1444a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1445a94100faSBill Paul 1446a94100faSBill Paul return (0); 1447a94100faSBill Paul } 1448a94100faSBill Paul 1449a94100faSBill Paul static int 1450a94100faSBill Paul re_newbuf(sc, idx, m) 1451a94100faSBill Paul struct rl_softc *sc; 1452a94100faSBill Paul int idx; 1453a94100faSBill Paul struct mbuf *m; 1454a94100faSBill Paul { 1455a94100faSBill Paul struct rl_dmaload_arg arg; 1456a94100faSBill Paul struct mbuf *n = NULL; 1457a94100faSBill Paul int error; 1458a94100faSBill Paul 1459a94100faSBill Paul if (m == NULL) { 1460a94100faSBill Paul n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1461a94100faSBill Paul if (n == NULL) 1462a94100faSBill Paul return (ENOBUFS); 1463a94100faSBill Paul m = n; 1464a94100faSBill Paul } else 1465a94100faSBill Paul m->m_data = m->m_ext.ext_buf; 1466a94100faSBill Paul 1467a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 146822a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 146922a11c96SJohn-Mark Gurney /* 147022a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 147122a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 147222a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 147322a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 147422a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 147522a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 147622a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 147722a11c96SJohn-Mark Gurney * discarding the old buffer. 147822a11c96SJohn-Mark Gurney */ 147922a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 148022a11c96SJohn-Mark Gurney #endif 1481a94100faSBill Paul arg.sc = sc; 1482a94100faSBill Paul arg.rl_idx = idx; 1483a94100faSBill Paul arg.rl_maxsegs = 1; 1484a94100faSBill Paul arg.rl_flags = 0; 1485a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_rx_list; 1486a94100faSBill Paul 1487a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, 1488a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[idx], m, re_dma_map_desc, 1489a94100faSBill Paul &arg, BUS_DMA_NOWAIT); 1490a94100faSBill Paul if (error || arg.rl_maxsegs != 1) { 1491a94100faSBill Paul if (n != NULL) 1492a94100faSBill Paul m_freem(n); 1493a94100faSBill Paul return (ENOMEM); 1494a94100faSBill Paul } 1495a94100faSBill Paul 1496a94100faSBill Paul sc->rl_ldata.rl_rx_list[idx].rl_cmdstat |= htole32(RL_RDESC_CMD_OWN); 1497a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[idx] = m; 1498a94100faSBill Paul 1499a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 1500a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[idx], 1501a94100faSBill Paul BUS_DMASYNC_PREREAD); 1502a94100faSBill Paul 1503a94100faSBill Paul return (0); 1504a94100faSBill Paul } 1505a94100faSBill Paul 150622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 150722a11c96SJohn-Mark Gurney static __inline void 150822a11c96SJohn-Mark Gurney re_fixup_rx(m) 150922a11c96SJohn-Mark Gurney struct mbuf *m; 151022a11c96SJohn-Mark Gurney { 151122a11c96SJohn-Mark Gurney int i; 151222a11c96SJohn-Mark Gurney uint16_t *src, *dst; 151322a11c96SJohn-Mark Gurney 151422a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 151522a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 151622a11c96SJohn-Mark Gurney 151722a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 151822a11c96SJohn-Mark Gurney *dst++ = *src++; 151922a11c96SJohn-Mark Gurney 152022a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 152122a11c96SJohn-Mark Gurney 152222a11c96SJohn-Mark Gurney return; 152322a11c96SJohn-Mark Gurney } 152422a11c96SJohn-Mark Gurney #endif 152522a11c96SJohn-Mark Gurney 1526a94100faSBill Paul static int 1527a94100faSBill Paul re_tx_list_init(sc) 1528a94100faSBill Paul struct rl_softc *sc; 1529a94100faSBill Paul { 153097b9d4baSJohn-Mark Gurney 153197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 153297b9d4baSJohn-Mark Gurney 1533a94100faSBill Paul bzero ((char *)sc->rl_ldata.rl_tx_list, RL_TX_LIST_SZ); 1534a94100faSBill Paul bzero ((char *)&sc->rl_ldata.rl_tx_mbuf, 1535a94100faSBill Paul (RL_TX_DESC_CNT * sizeof(struct mbuf *))); 1536a94100faSBill Paul 1537a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1538a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, BUS_DMASYNC_PREWRITE); 1539a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 1540a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 1541a94100faSBill Paul sc->rl_ldata.rl_tx_free = RL_TX_DESC_CNT; 1542a94100faSBill Paul 1543a94100faSBill Paul return (0); 1544a94100faSBill Paul } 1545a94100faSBill Paul 1546a94100faSBill Paul static int 1547a94100faSBill Paul re_rx_list_init(sc) 1548a94100faSBill Paul struct rl_softc *sc; 1549a94100faSBill Paul { 1550a94100faSBill Paul int i; 1551a94100faSBill Paul 1552a94100faSBill Paul bzero ((char *)sc->rl_ldata.rl_rx_list, RL_RX_LIST_SZ); 1553a94100faSBill Paul bzero ((char *)&sc->rl_ldata.rl_rx_mbuf, 1554a94100faSBill Paul (RL_RX_DESC_CNT * sizeof(struct mbuf *))); 1555a94100faSBill Paul 1556a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 1557a94100faSBill Paul if (re_newbuf(sc, i, NULL) == ENOBUFS) 1558a94100faSBill Paul return (ENOBUFS); 1559a94100faSBill Paul } 1560a94100faSBill Paul 1561a94100faSBill Paul /* Flush the RX descriptors */ 1562a94100faSBill Paul 1563a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1564a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1565a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1566a94100faSBill Paul 1567a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 1568a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1569a94100faSBill Paul 1570a94100faSBill Paul return (0); 1571a94100faSBill Paul } 1572a94100faSBill Paul 1573a94100faSBill Paul /* 1574a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 1575a94100faSBill Paul * the reception of jumbo frames that have been fragmented 1576a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 1577a94100faSBill Paul */ 1578ed510fb0SBill Paul static int 1579a94100faSBill Paul re_rxeof(sc) 1580a94100faSBill Paul struct rl_softc *sc; 1581a94100faSBill Paul { 1582a94100faSBill Paul struct mbuf *m; 1583a94100faSBill Paul struct ifnet *ifp; 1584a94100faSBill Paul int i, total_len; 1585a94100faSBill Paul struct rl_desc *cur_rx; 1586a94100faSBill Paul u_int32_t rxstat, rxvlan; 1587ed510fb0SBill Paul int maxpkt = 16; 1588a94100faSBill Paul 15895120abbfSSam Leffler RL_LOCK_ASSERT(sc); 15905120abbfSSam Leffler 1591fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1592a94100faSBill Paul i = sc->rl_ldata.rl_rx_prodidx; 1593a94100faSBill Paul 1594a94100faSBill Paul /* Invalidate the descriptor memory */ 1595a94100faSBill Paul 1596a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1597a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1598a94100faSBill Paul BUS_DMASYNC_POSTREAD); 1599a94100faSBill Paul 1600ed510fb0SBill Paul while (!RL_OWN(&sc->rl_ldata.rl_rx_list[i]) && maxpkt) { 1601a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 1602a94100faSBill Paul m = sc->rl_ldata.rl_rx_mbuf[i]; 1603a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 1604a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 1605a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 1606a94100faSBill Paul 1607a94100faSBill Paul /* Invalidate the RX mbuf and unload its map */ 1608a94100faSBill Paul 1609a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 1610a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i], 1611a94100faSBill Paul BUS_DMASYNC_POSTWRITE); 1612a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 1613a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 1614a94100faSBill Paul 1615a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_EOF)) { 161622a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1617a94100faSBill Paul if (sc->rl_head == NULL) 1618a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 1619a94100faSBill Paul else { 1620a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1621a94100faSBill Paul sc->rl_tail->m_next = m; 1622a94100faSBill Paul sc->rl_tail = m; 1623a94100faSBill Paul } 1624a94100faSBill Paul re_newbuf(sc, i, NULL); 1625a94100faSBill Paul RL_DESC_INC(i); 1626a94100faSBill Paul continue; 1627a94100faSBill Paul } 1628a94100faSBill Paul 1629a94100faSBill Paul /* 1630a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 1631a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 1632a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 1633a94100faSBill Paul * Unfortunately, all 32 bits in the status word 1634a94100faSBill Paul * were already used, so to make room for the extra 1635a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 1636a94100faSBill Paul * error' bit and shifted the other status bits 1637a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 1638a94100faSBill Paul * still in the same places. We have already extracted 1639a94100faSBill Paul * the frame length and checked the OWN bit, so rather 1640a94100faSBill Paul * than using an alternate bit mapping, we shift the 1641a94100faSBill Paul * status bits one space to the right so we can evaluate 1642a94100faSBill Paul * them using the 8169 status as though it was in the 1643a94100faSBill Paul * same format as that of the 8139C+. 1644a94100faSBill Paul */ 1645a94100faSBill Paul if (sc->rl_type == RL_8169) 1646a94100faSBill Paul rxstat >>= 1; 1647a94100faSBill Paul 164822a11c96SJohn-Mark Gurney /* 164922a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 165022a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 165122a11c96SJohn-Mark Gurney */ 165222a11c96SJohn-Mark Gurney if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 && 165322a11c96SJohn-Mark Gurney (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) { 1654a94100faSBill Paul ifp->if_ierrors++; 1655a94100faSBill Paul /* 1656a94100faSBill Paul * If this is part of a multi-fragment packet, 1657a94100faSBill Paul * discard all the pieces. 1658a94100faSBill Paul */ 1659a94100faSBill Paul if (sc->rl_head != NULL) { 1660a94100faSBill Paul m_freem(sc->rl_head); 1661a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1662a94100faSBill Paul } 1663a94100faSBill Paul re_newbuf(sc, i, m); 1664a94100faSBill Paul RL_DESC_INC(i); 1665a94100faSBill Paul continue; 1666a94100faSBill Paul } 1667a94100faSBill Paul 1668a94100faSBill Paul /* 1669a94100faSBill Paul * If allocating a replacement mbuf fails, 1670a94100faSBill Paul * reload the current one. 1671a94100faSBill Paul */ 1672a94100faSBill Paul 1673a94100faSBill Paul if (re_newbuf(sc, i, NULL)) { 1674a94100faSBill Paul ifp->if_ierrors++; 1675a94100faSBill Paul if (sc->rl_head != NULL) { 1676a94100faSBill Paul m_freem(sc->rl_head); 1677a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1678a94100faSBill Paul } 1679a94100faSBill Paul re_newbuf(sc, i, m); 1680a94100faSBill Paul RL_DESC_INC(i); 1681a94100faSBill Paul continue; 1682a94100faSBill Paul } 1683a94100faSBill Paul 1684a94100faSBill Paul RL_DESC_INC(i); 1685a94100faSBill Paul 1686a94100faSBill Paul if (sc->rl_head != NULL) { 168722a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 168822a11c96SJohn-Mark Gurney if (m->m_len == 0) 168922a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1690a94100faSBill Paul /* 1691a94100faSBill Paul * Special case: if there's 4 bytes or less 1692a94100faSBill Paul * in this buffer, the mbuf can be discarded: 1693a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 1694a94100faSBill Paul * care about anyway. 1695a94100faSBill Paul */ 1696a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1697a94100faSBill Paul sc->rl_tail->m_len -= 1698a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 1699a94100faSBill Paul m_freem(m); 1700a94100faSBill Paul } else { 1701a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 1702a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1703a94100faSBill Paul sc->rl_tail->m_next = m; 1704a94100faSBill Paul } 1705a94100faSBill Paul m = sc->rl_head; 1706a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1707a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1708a94100faSBill Paul } else 1709a94100faSBill Paul m->m_pkthdr.len = m->m_len = 1710a94100faSBill Paul (total_len - ETHER_CRC_LEN); 1711a94100faSBill Paul 171222a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 171322a11c96SJohn-Mark Gurney re_fixup_rx(m); 171422a11c96SJohn-Mark Gurney #endif 1715a94100faSBill Paul ifp->if_ipackets++; 1716a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 1717a94100faSBill Paul 1718a94100faSBill Paul /* Do RX checksumming if enabled */ 1719a94100faSBill Paul 1720a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1721a94100faSBill Paul 1722a94100faSBill Paul /* Check IP header checksum */ 1723a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 1724a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1725a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 1726a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1727a94100faSBill Paul 1728a94100faSBill Paul /* Check TCP/UDP checksum */ 1729a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 1730a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 1731a94100faSBill Paul (RL_UDPPKT(rxstat) && 1732a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 1733a94100faSBill Paul m->m_pkthdr.csum_flags |= 1734a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1735a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 1736a94100faSBill Paul } 1737a94100faSBill Paul } 1738ed510fb0SBill Paul maxpkt--; 1739d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 174078ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 174178ba57b9SAndre Oppermann ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)); 174278ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 1743d147662cSGleb Smirnoff } 17445120abbfSSam Leffler RL_UNLOCK(sc); 1745a94100faSBill Paul (*ifp->if_input)(ifp, m); 17465120abbfSSam Leffler RL_LOCK(sc); 1747a94100faSBill Paul } 1748a94100faSBill Paul 1749a94100faSBill Paul /* Flush the RX DMA ring */ 1750a94100faSBill Paul 1751a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1752a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1753a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1754a94100faSBill Paul 1755a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 1756ed510fb0SBill Paul 1757ed510fb0SBill Paul if (maxpkt) 1758ed510fb0SBill Paul return(EAGAIN); 1759ed510fb0SBill Paul 1760ed510fb0SBill Paul return(0); 1761a94100faSBill Paul } 1762a94100faSBill Paul 1763a94100faSBill Paul static void 1764a94100faSBill Paul re_txeof(sc) 1765a94100faSBill Paul struct rl_softc *sc; 1766a94100faSBill Paul { 1767a94100faSBill Paul struct ifnet *ifp; 1768a94100faSBill Paul u_int32_t txstat; 1769a94100faSBill Paul int idx; 1770a94100faSBill Paul 1771fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1772a94100faSBill Paul idx = sc->rl_ldata.rl_tx_considx; 1773a94100faSBill Paul 1774a94100faSBill Paul /* Invalidate the TX descriptor list */ 1775a94100faSBill Paul 1776a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1777a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 1778a94100faSBill Paul BUS_DMASYNC_POSTREAD); 1779a94100faSBill Paul 1780ed510fb0SBill Paul while (sc->rl_ldata.rl_tx_free < RL_TX_DESC_CNT) { 1781a94100faSBill Paul 1782a94100faSBill Paul txstat = le32toh(sc->rl_ldata.rl_tx_list[idx].rl_cmdstat); 1783a94100faSBill Paul if (txstat & RL_TDESC_CMD_OWN) 1784a94100faSBill Paul break; 1785a94100faSBill Paul 1786ed510fb0SBill Paul sc->rl_ldata.rl_tx_list[idx].rl_bufaddr_lo = 0; 1787ed510fb0SBill Paul 1788a94100faSBill Paul /* 1789a94100faSBill Paul * We only stash mbufs in the last descriptor 1790a94100faSBill Paul * in a fragment chain, which also happens to 1791a94100faSBill Paul * be the only place where the TX status bits 1792a94100faSBill Paul * are valid. 1793a94100faSBill Paul */ 1794a94100faSBill Paul 1795a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 1796a94100faSBill Paul m_freem(sc->rl_ldata.rl_tx_mbuf[idx]); 1797a94100faSBill Paul sc->rl_ldata.rl_tx_mbuf[idx] = NULL; 1798a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 1799a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[idx]); 1800a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 1801a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 1802a94100faSBill Paul ifp->if_collisions++; 1803a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 1804a94100faSBill Paul ifp->if_oerrors++; 1805a94100faSBill Paul else 1806a94100faSBill Paul ifp->if_opackets++; 1807a94100faSBill Paul } 1808a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 1809a94100faSBill Paul RL_DESC_INC(idx); 1810a94100faSBill Paul } 1811a94100faSBill Paul 1812a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 1813a94100faSBill Paul 1814ed510fb0SBill Paul if (sc->rl_ldata.rl_tx_free) { 1815a94100faSBill Paul sc->rl_ldata.rl_tx_considx = idx; 181613f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1817a94100faSBill Paul ifp->if_timer = 0; 1818a94100faSBill Paul } 1819a94100faSBill Paul 18200fc4974fSBill Paul /* 18210fc4974fSBill Paul * Some chips will ignore a second TX request issued while an 18220fc4974fSBill Paul * existing transmission is in progress. If the transmitter goes 18230fc4974fSBill Paul * idle but there are still packets waiting to be sent, we need 18240fc4974fSBill Paul * to restart the channel here to flush them out. This only seems 18250fc4974fSBill Paul * to be required with the PCIe devices. 18260fc4974fSBill Paul */ 18270fc4974fSBill Paul 18280fc4974fSBill Paul if (sc->rl_ldata.rl_tx_free < RL_TX_DESC_CNT) 18290fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 18300fc4974fSBill Paul 1831ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1832a94100faSBill Paul /* 1833a94100faSBill Paul * If not all descriptors have been released reaped yet, 1834a94100faSBill Paul * reload the timer so that we will eventually get another 1835a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 1836a94100faSBill Paul * This is done in case the transmitter has gone idle. 1837a94100faSBill Paul */ 1838a94100faSBill Paul if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT) 1839a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 1840ed510fb0SBill Paul #endif 18410fc4974fSBill Paul 1842a94100faSBill Paul } 1843a94100faSBill Paul 1844a94100faSBill Paul static void 1845a94100faSBill Paul re_tick(xsc) 1846a94100faSBill Paul void *xsc; 1847a94100faSBill Paul { 1848a94100faSBill Paul struct rl_softc *sc; 1849d1754a9bSJohn Baldwin struct mii_data *mii; 1850ed510fb0SBill Paul struct ifnet *ifp; 1851a94100faSBill Paul 1852a94100faSBill Paul sc = xsc; 1853ed510fb0SBill Paul ifp = sc->rl_ifp; 185497b9d4baSJohn-Mark Gurney 185597b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 185697b9d4baSJohn-Mark Gurney 1857a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 1858a94100faSBill Paul 1859a94100faSBill Paul mii_tick(mii); 1860ed510fb0SBill Paul if (sc->rl_link) { 1861ed510fb0SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 1862ed510fb0SBill Paul sc->rl_link = 0; 1863ed510fb0SBill Paul } else { 1864ed510fb0SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1865ed510fb0SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1866ed510fb0SBill Paul sc->rl_link = 1; 1867ed510fb0SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1868ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, 1869ed510fb0SBill Paul &sc->rl_txtask); 1870ed510fb0SBill Paul } 1871ed510fb0SBill Paul } 1872a94100faSBill Paul 1873d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 1874a94100faSBill Paul } 1875a94100faSBill Paul 1876a94100faSBill Paul #ifdef DEVICE_POLLING 1877a94100faSBill Paul static void 1878a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1879a94100faSBill Paul { 1880a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 1881a94100faSBill Paul 1882a94100faSBill Paul RL_LOCK(sc); 188340929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 188497b9d4baSJohn-Mark Gurney re_poll_locked(ifp, cmd, count); 188597b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 188697b9d4baSJohn-Mark Gurney } 188797b9d4baSJohn-Mark Gurney 188897b9d4baSJohn-Mark Gurney static void 188997b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 189097b9d4baSJohn-Mark Gurney { 189197b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 189297b9d4baSJohn-Mark Gurney 189397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 189497b9d4baSJohn-Mark Gurney 1895a94100faSBill Paul sc->rxcycles = count; 1896a94100faSBill Paul re_rxeof(sc); 1897a94100faSBill Paul re_txeof(sc); 1898a94100faSBill Paul 189937652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1900ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 1901a94100faSBill Paul 1902a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 1903a94100faSBill Paul u_int16_t status; 1904a94100faSBill Paul 1905a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 1906a94100faSBill Paul if (status == 0xffff) 190797b9d4baSJohn-Mark Gurney return; 1908a94100faSBill Paul if (status) 1909a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 1910a94100faSBill Paul 1911a94100faSBill Paul /* 1912a94100faSBill Paul * XXX check behaviour on receiver stalls. 1913a94100faSBill Paul */ 1914a94100faSBill Paul 1915a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 1916a94100faSBill Paul re_reset(sc); 191797b9d4baSJohn-Mark Gurney re_init_locked(sc); 1918a94100faSBill Paul } 1919a94100faSBill Paul } 1920a94100faSBill Paul } 1921a94100faSBill Paul #endif /* DEVICE_POLLING */ 1922a94100faSBill Paul 1923a94100faSBill Paul static void 1924a94100faSBill Paul re_intr(arg) 1925a94100faSBill Paul void *arg; 1926a94100faSBill Paul { 1927a94100faSBill Paul struct rl_softc *sc; 1928a94100faSBill Paul struct ifnet *ifp; 1929ed510fb0SBill Paul uint16_t status; 1930a94100faSBill Paul 1931a94100faSBill Paul sc = arg; 1932ed510fb0SBill Paul ifp = sc->rl_ifp; 1933ed510fb0SBill Paul 1934ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 1935498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 1936ed510fb0SBill Paul return; 1937ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 1938ed510fb0SBill Paul 1939ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 1940ed510fb0SBill Paul 1941ed510fb0SBill Paul return; 1942ed510fb0SBill Paul } 1943ed510fb0SBill Paul 1944ed510fb0SBill Paul static void 1945ed510fb0SBill Paul re_int_task(arg, npending) 1946ed510fb0SBill Paul void *arg; 1947ed510fb0SBill Paul int npending; 1948ed510fb0SBill Paul { 1949ed510fb0SBill Paul struct rl_softc *sc; 1950ed510fb0SBill Paul struct ifnet *ifp; 1951ed510fb0SBill Paul u_int16_t status; 1952ed510fb0SBill Paul int rval = 0; 1953ed510fb0SBill Paul 1954ed510fb0SBill Paul sc = arg; 1955ed510fb0SBill Paul ifp = sc->rl_ifp; 1956a94100faSBill Paul 1957a94100faSBill Paul RL_LOCK(sc); 195897b9d4baSJohn-Mark Gurney 1959a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 1960a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 1961a94100faSBill Paul 1962ed510fb0SBill Paul if (sc->suspended || !(ifp->if_flags & IFF_UP)) { 1963ed510fb0SBill Paul RL_UNLOCK(sc); 1964ed510fb0SBill Paul return; 1965ed510fb0SBill Paul } 1966a94100faSBill Paul 1967ed510fb0SBill Paul #ifdef DEVICE_POLLING 1968ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 1969ed510fb0SBill Paul RL_UNLOCK(sc); 1970ed510fb0SBill Paul return; 1971ed510fb0SBill Paul } 1972ed510fb0SBill Paul #endif 1973a94100faSBill Paul 1974ed510fb0SBill Paul if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 1975ed510fb0SBill Paul rval = re_rxeof(sc); 1976ed510fb0SBill Paul 1977ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1978ed510fb0SBill Paul if (status & (RL_ISR_TIMEOUT_EXPIRED| 1979ed510fb0SBill Paul #else 1980ed510fb0SBill Paul if (status & (RL_ISR_TX_OK| 1981ed510fb0SBill Paul #endif 1982ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 1983a94100faSBill Paul re_txeof(sc); 1984a94100faSBill Paul 1985a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 1986a94100faSBill Paul re_reset(sc); 198797b9d4baSJohn-Mark Gurney re_init_locked(sc); 1988a94100faSBill Paul } 1989a94100faSBill Paul 1990a94100faSBill Paul if (status & RL_ISR_LINKCHG) { 1991d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 1992d1754a9bSJohn Baldwin re_tick(sc); 1993a94100faSBill Paul } 1994a94100faSBill Paul 199552732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1996ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 1997a94100faSBill Paul 1998a94100faSBill Paul RL_UNLOCK(sc); 1999ed510fb0SBill Paul 2000ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 2001ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2002ed510fb0SBill Paul return; 2003ed510fb0SBill Paul } 2004ed510fb0SBill Paul 2005ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2006ed510fb0SBill Paul 2007ed510fb0SBill Paul return; 2008a94100faSBill Paul } 2009a94100faSBill Paul 2010a94100faSBill Paul static int 2011a94100faSBill Paul re_encap(sc, m_head, idx) 2012a94100faSBill Paul struct rl_softc *sc; 201380a2a305SJohn-Mark Gurney struct mbuf **m_head; 2014a94100faSBill Paul int *idx; 2015a94100faSBill Paul { 2016a94100faSBill Paul struct mbuf *m_new = NULL; 2017a94100faSBill Paul struct rl_dmaload_arg arg; 2018a94100faSBill Paul bus_dmamap_t map; 2019a94100faSBill Paul int error; 2020a94100faSBill Paul 202197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 202297b9d4baSJohn-Mark Gurney 20237cae6651SBill Paul if (sc->rl_ldata.rl_tx_free <= 4) 2024a94100faSBill Paul return (EFBIG); 2025a94100faSBill Paul 2026a94100faSBill Paul /* 2027a94100faSBill Paul * Set up checksum offload. Note: checksum offload bits must 2028a94100faSBill Paul * appear in all descriptors of a multi-descriptor transmit 202922a11c96SJohn-Mark Gurney * attempt. This is according to testing done with an 8169 203022a11c96SJohn-Mark Gurney * chip. This is a requirement. 2031a94100faSBill Paul */ 2032a94100faSBill Paul 2033a94100faSBill Paul arg.rl_flags = 0; 2034a94100faSBill Paul 203580a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 2036a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_IPCSUM; 203780a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 2038a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_TCPCSUM; 203980a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 2040a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_UDPCSUM; 2041a94100faSBill Paul 2042a94100faSBill Paul arg.sc = sc; 2043a94100faSBill Paul arg.rl_idx = *idx; 2044a94100faSBill Paul arg.rl_maxsegs = sc->rl_ldata.rl_tx_free; 20457cae6651SBill Paul if (arg.rl_maxsegs > 4) 20467cae6651SBill Paul arg.rl_maxsegs -= 4; 2047a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_tx_list; 2048a94100faSBill Paul 2049a94100faSBill Paul map = sc->rl_ldata.rl_tx_dmamap[*idx]; 20500fc4974fSBill Paul 20510fc4974fSBill Paul /* 20520fc4974fSBill Paul * With some of the RealTek chips, using the checksum offload 20530fc4974fSBill Paul * support in conjunction with the autopadding feature results 20540fc4974fSBill Paul * in the transmission of corrupt frames. For example, if we 20550fc4974fSBill Paul * need to send a really small IP fragment that's less than 60 20560fc4974fSBill Paul * bytes in size, and IP header checksumming is enabled, the 20570fc4974fSBill Paul * resulting ethernet frame that appears on the wire will 20580fc4974fSBill Paul * have garbled payload. To work around this, if TX checksum 20590fc4974fSBill Paul * offload is enabled, we always manually pad short frames out 20600fc4974fSBill Paul * to the minimum ethernet frame size. We do this by pretending 20610fc4974fSBill Paul * the mbuf chain has too many fragments so the coalescing code 20620fc4974fSBill Paul * below can assemble the packet into a single buffer that's 20630fc4974fSBill Paul * padded out to the mininum frame size. 20640fc4974fSBill Paul */ 20650fc4974fSBill Paul 20660fc4974fSBill Paul if (arg.rl_flags && (*m_head)->m_pkthdr.len < RL_MIN_FRAMELEN) 20670fc4974fSBill Paul error = EFBIG; 20680fc4974fSBill Paul else 2069a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map, 207080a2a305SJohn-Mark Gurney *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT); 2071a94100faSBill Paul 2072a94100faSBill Paul if (error && error != EFBIG) { 20736b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "can't map mbuf (error %d)\n", error); 2074a94100faSBill Paul return (ENOBUFS); 2075a94100faSBill Paul } 2076a94100faSBill Paul 2077a94100faSBill Paul /* Too many segments to map, coalesce into a single mbuf */ 2078a94100faSBill Paul 2079a94100faSBill Paul if (error || arg.rl_maxsegs == 0) { 208080a2a305SJohn-Mark Gurney m_new = m_defrag(*m_head, M_DONTWAIT); 2081a94100faSBill Paul if (m_new == NULL) 208280a2a305SJohn-Mark Gurney return (ENOBUFS); 2083a94100faSBill Paul else 208480a2a305SJohn-Mark Gurney *m_head = m_new; 2085a94100faSBill Paul 20860fc4974fSBill Paul /* 20870fc4974fSBill Paul * Manually pad short frames, and zero the pad space 20880fc4974fSBill Paul * to avoid leaking data. 20890fc4974fSBill Paul */ 20900fc4974fSBill Paul 20910fc4974fSBill Paul if (m_new->m_pkthdr.len < RL_MIN_FRAMELEN) { 20920fc4974fSBill Paul bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, 20930fc4974fSBill Paul RL_MIN_FRAMELEN - m_new->m_pkthdr.len); 20940fc4974fSBill Paul m_new->m_pkthdr.len += RL_MIN_FRAMELEN - 20950fc4974fSBill Paul m_new->m_pkthdr.len; 20960fc4974fSBill Paul m_new->m_len = m_new->m_pkthdr.len; 20970fc4974fSBill Paul } 20980fc4974fSBill Paul 2099a94100faSBill Paul arg.sc = sc; 2100a94100faSBill Paul arg.rl_idx = *idx; 2101a94100faSBill Paul arg.rl_maxsegs = sc->rl_ldata.rl_tx_free; 2102a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_tx_list; 2103a94100faSBill Paul 2104a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map, 210580a2a305SJohn-Mark Gurney *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT); 2106a94100faSBill Paul if (error) { 21076b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "can't map mbuf (error %d)\n", 2108d1754a9bSJohn Baldwin error); 2109a94100faSBill Paul return (EFBIG); 2110a94100faSBill Paul } 2111a94100faSBill Paul } 2112a94100faSBill Paul 2113a94100faSBill Paul /* 2114a94100faSBill Paul * Insure that the map for this transmission 2115a94100faSBill Paul * is placed at the array index of the last descriptor 211622a11c96SJohn-Mark Gurney * in this chain. (Swap last and first dmamaps.) 2117a94100faSBill Paul */ 2118a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[*idx] = 2119a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[arg.rl_idx]; 2120a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[arg.rl_idx] = map; 2121a94100faSBill Paul 212280a2a305SJohn-Mark Gurney sc->rl_ldata.rl_tx_mbuf[arg.rl_idx] = *m_head; 2123a94100faSBill Paul sc->rl_ldata.rl_tx_free -= arg.rl_maxsegs; 2124a94100faSBill Paul 2125a94100faSBill Paul /* 2126a94100faSBill Paul * Set up hardware VLAN tagging. Note: vlan tag info must 2127a94100faSBill Paul * appear in the first descriptor of a multi-descriptor 2128a94100faSBill Paul * transmission attempt. 2129a94100faSBill Paul */ 213078ba57b9SAndre Oppermann if ((*m_head)->m_flags & M_VLANTAG) 2131a94100faSBill Paul sc->rl_ldata.rl_tx_list[*idx].rl_vlanctl = 213278ba57b9SAndre Oppermann htole32(htons((*m_head)->m_pkthdr.ether_vtag) | 213378ba57b9SAndre Oppermann RL_TDESC_VLANCTL_TAG); 2134a94100faSBill Paul 2135a94100faSBill Paul /* Transfer ownership of packet to the chip. */ 2136a94100faSBill Paul 2137a94100faSBill Paul sc->rl_ldata.rl_tx_list[arg.rl_idx].rl_cmdstat |= 2138a94100faSBill Paul htole32(RL_TDESC_CMD_OWN); 2139a94100faSBill Paul if (*idx != arg.rl_idx) 2140a94100faSBill Paul sc->rl_ldata.rl_tx_list[*idx].rl_cmdstat |= 2141a94100faSBill Paul htole32(RL_TDESC_CMD_OWN); 2142a94100faSBill Paul 2143a94100faSBill Paul RL_DESC_INC(arg.rl_idx); 2144a94100faSBill Paul *idx = arg.rl_idx; 2145a94100faSBill Paul 2146a94100faSBill Paul return (0); 2147a94100faSBill Paul } 2148a94100faSBill Paul 214997b9d4baSJohn-Mark Gurney static void 2150ed510fb0SBill Paul re_tx_task(arg, npending) 2151ed510fb0SBill Paul void *arg; 2152ed510fb0SBill Paul int npending; 215397b9d4baSJohn-Mark Gurney { 2154ed510fb0SBill Paul struct ifnet *ifp; 215597b9d4baSJohn-Mark Gurney 2156ed510fb0SBill Paul ifp = arg; 2157ed510fb0SBill Paul re_start(ifp); 2158ed510fb0SBill Paul 2159ed510fb0SBill Paul return; 216097b9d4baSJohn-Mark Gurney } 216197b9d4baSJohn-Mark Gurney 2162a94100faSBill Paul /* 2163a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2164a94100faSBill Paul */ 2165a94100faSBill Paul static void 2166ed510fb0SBill Paul re_start(ifp) 2167a94100faSBill Paul struct ifnet *ifp; 2168a94100faSBill Paul { 2169a94100faSBill Paul struct rl_softc *sc; 2170a94100faSBill Paul struct mbuf *m_head = NULL; 217152732175SMax Laier int idx, queued = 0; 2172a94100faSBill Paul 2173a94100faSBill Paul sc = ifp->if_softc; 217497b9d4baSJohn-Mark Gurney 2175ed510fb0SBill Paul RL_LOCK(sc); 2176ed510fb0SBill Paul 2177ed510fb0SBill Paul if (!sc->rl_link || ifp->if_drv_flags & IFF_DRV_OACTIVE) { 2178ed510fb0SBill Paul RL_UNLOCK(sc); 2179ed510fb0SBill Paul return; 2180ed510fb0SBill Paul } 2181a94100faSBill Paul 2182a94100faSBill Paul idx = sc->rl_ldata.rl_tx_prodidx; 2183a94100faSBill Paul 2184a94100faSBill Paul while (sc->rl_ldata.rl_tx_mbuf[idx] == NULL) { 218552732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2186a94100faSBill Paul if (m_head == NULL) 2187a94100faSBill Paul break; 2188a94100faSBill Paul 218980a2a305SJohn-Mark Gurney if (re_encap(sc, &m_head, &idx)) { 219052732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 219113f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2192a94100faSBill Paul break; 2193a94100faSBill Paul } 2194a94100faSBill Paul 2195a94100faSBill Paul /* 2196a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2197a94100faSBill Paul * to him. 2198a94100faSBill Paul */ 2199a94100faSBill Paul BPF_MTAP(ifp, m_head); 220052732175SMax Laier 220152732175SMax Laier queued++; 2202a94100faSBill Paul } 2203a94100faSBill Paul 2204ed510fb0SBill Paul if (queued == 0) { 2205ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2206ed510fb0SBill Paul if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT) 2207ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2208ed510fb0SBill Paul #endif 2209ed510fb0SBill Paul RL_UNLOCK(sc); 221052732175SMax Laier return; 2211ed510fb0SBill Paul } 221252732175SMax Laier 2213a94100faSBill Paul /* Flush the TX descriptors */ 2214a94100faSBill Paul 2215a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2216a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2217a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2218a94100faSBill Paul 2219a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = idx; 2220a94100faSBill Paul 2221a94100faSBill Paul /* 2222a94100faSBill Paul * RealTek put the TX poll request register in a different 2223a94100faSBill Paul * location on the 8169 gigE chip. I don't know why. 2224a94100faSBill Paul */ 2225a94100faSBill Paul 22260fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2227a94100faSBill Paul 2228ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2229a94100faSBill Paul /* 2230a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2231a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2232a94100faSBill Paul * countdown timer, which will begin counting until it hits 2233a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2234a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2235a94100faSBill Paul * the timer count is reset to 0. 2236a94100faSBill Paul */ 2237a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2238ed510fb0SBill Paul #endif 2239a94100faSBill Paul 2240a94100faSBill Paul /* 2241a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 2242a94100faSBill Paul */ 2243ed510fb0SBill Paul 2244a94100faSBill Paul ifp->if_timer = 5; 2245ed510fb0SBill Paul 2246ed510fb0SBill Paul RL_UNLOCK(sc); 2247ed510fb0SBill Paul 2248ed510fb0SBill Paul return; 2249a94100faSBill Paul } 2250a94100faSBill Paul 2251a94100faSBill Paul static void 2252a94100faSBill Paul re_init(xsc) 2253a94100faSBill Paul void *xsc; 2254a94100faSBill Paul { 2255a94100faSBill Paul struct rl_softc *sc = xsc; 225697b9d4baSJohn-Mark Gurney 225797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 225897b9d4baSJohn-Mark Gurney re_init_locked(sc); 225997b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 226097b9d4baSJohn-Mark Gurney } 226197b9d4baSJohn-Mark Gurney 226297b9d4baSJohn-Mark Gurney static void 226397b9d4baSJohn-Mark Gurney re_init_locked(sc) 226497b9d4baSJohn-Mark Gurney struct rl_softc *sc; 226597b9d4baSJohn-Mark Gurney { 2266fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 2267a94100faSBill Paul struct mii_data *mii; 2268a94100faSBill Paul u_int32_t rxcfg = 0; 22694d3d7085SBernd Walter union { 22704d3d7085SBernd Walter uint32_t align_dummy; 22714d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 22724d3d7085SBernd Walter } eaddr; 2273a94100faSBill Paul 227497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 227597b9d4baSJohn-Mark Gurney 2276a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2277a94100faSBill Paul 2278a94100faSBill Paul /* 2279a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 2280a94100faSBill Paul */ 2281a94100faSBill Paul re_stop(sc); 2282a94100faSBill Paul 2283a94100faSBill Paul /* 2284c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 2285edd03374SBill Paul * RX checksum offload. We must configure the C+ register 2286c2c6548bSBill Paul * before all others. 2287c2c6548bSBill Paul */ 2288c2c6548bSBill Paul CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB| 2289c2c6548bSBill Paul RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW| 2290ed510fb0SBill Paul RL_CPLUSCMD_VLANSTRIP|RL_CPLUSCMD_RXCSUM_ENB); 2291c2c6548bSBill Paul 2292c2c6548bSBill Paul /* 2293a94100faSBill Paul * Init our MAC address. Even though the chipset 2294a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 2295a94100faSBill Paul * register write enable" mode to modify the ID registers. 2296a94100faSBill Paul */ 22974d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 22984d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 2299a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 2300ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 2301ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 2302ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 2303ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 2304a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 2305a94100faSBill Paul 2306a94100faSBill Paul /* 2307a94100faSBill Paul * For C+ mode, initialize the RX descriptors and mbufs. 2308a94100faSBill Paul */ 2309a94100faSBill Paul re_rx_list_init(sc); 2310a94100faSBill Paul re_tx_list_init(sc); 2311a94100faSBill Paul 2312a94100faSBill Paul /* 2313a94100faSBill Paul * Enable transmit and receive. 2314a94100faSBill Paul */ 2315a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2316a94100faSBill Paul 2317a94100faSBill Paul /* 2318a94100faSBill Paul * Set the initial TX and RX configuration. 2319a94100faSBill Paul */ 2320abc8ff44SBill Paul if (sc->rl_testmode) { 2321abc8ff44SBill Paul if (sc->rl_type == RL_8169) 2322abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2323abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 2324a94100faSBill Paul else 2325abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2326abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 2327abc8ff44SBill Paul } else 2328a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 2329a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG); 2330a94100faSBill Paul 2331a94100faSBill Paul /* Set the individual bit to receive frames for this host only. */ 2332a94100faSBill Paul rxcfg = CSR_READ_4(sc, RL_RXCFG); 2333a94100faSBill Paul rxcfg |= RL_RXCFG_RX_INDIV; 2334a94100faSBill Paul 2335a94100faSBill Paul /* If we want promiscuous mode, set the allframes bit. */ 233661021536SJohn-Mark Gurney if (ifp->if_flags & IFF_PROMISC) 2337a94100faSBill Paul rxcfg |= RL_RXCFG_RX_ALLPHYS; 233861021536SJohn-Mark Gurney else 2339a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_ALLPHYS; 2340a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2341a94100faSBill Paul 2342a94100faSBill Paul /* 2343a94100faSBill Paul * Set capture broadcast bit to capture broadcast frames. 2344a94100faSBill Paul */ 234561021536SJohn-Mark Gurney if (ifp->if_flags & IFF_BROADCAST) 2346a94100faSBill Paul rxcfg |= RL_RXCFG_RX_BROAD; 234761021536SJohn-Mark Gurney else 2348a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_BROAD; 2349a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2350a94100faSBill Paul 2351a94100faSBill Paul /* 2352a94100faSBill Paul * Program the multicast filter, if necessary. 2353a94100faSBill Paul */ 2354a94100faSBill Paul re_setmulti(sc); 2355a94100faSBill Paul 2356a94100faSBill Paul #ifdef DEVICE_POLLING 2357a94100faSBill Paul /* 2358a94100faSBill Paul * Disable interrupts if we are polling. 2359a94100faSBill Paul */ 236040929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 2361a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2362a94100faSBill Paul else /* otherwise ... */ 236340929967SGleb Smirnoff #endif 2364ed510fb0SBill Paul 2365a94100faSBill Paul /* 2366a94100faSBill Paul * Enable interrupts. 2367a94100faSBill Paul */ 2368a94100faSBill Paul if (sc->rl_testmode) 2369a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2370a94100faSBill Paul else 2371a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2372ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 2373a94100faSBill Paul 2374a94100faSBill Paul /* Set initial TX threshold */ 2375a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 2376a94100faSBill Paul 2377a94100faSBill Paul /* Start RX/TX process. */ 2378a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 2379a94100faSBill Paul #ifdef notdef 2380a94100faSBill Paul /* Enable receiver and transmitter. */ 2381a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2382a94100faSBill Paul #endif 2383a94100faSBill Paul /* 2384c2c6548bSBill Paul * Load the addresses of the RX and TX lists into the chip. 2385a94100faSBill Paul */ 2386a94100faSBill Paul 2387a94100faSBill Paul CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 2388a94100faSBill Paul RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 2389a94100faSBill Paul CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 2390a94100faSBill Paul RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 2391a94100faSBill Paul 2392a94100faSBill Paul CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 2393a94100faSBill Paul RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 2394a94100faSBill Paul CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 2395a94100faSBill Paul RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 2396a94100faSBill Paul 2397a94100faSBill Paul CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 2398a94100faSBill Paul 2399ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2400a94100faSBill Paul /* 2401a94100faSBill Paul * Initialize the timer interrupt register so that 2402a94100faSBill Paul * a timer interrupt will be generated once the timer 2403a94100faSBill Paul * reaches a certain number of ticks. The timer is 2404a94100faSBill Paul * reloaded on each transmit. This gives us TX interrupt 2405a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 2406a94100faSBill Paul */ 2407a94100faSBill Paul if (sc->rl_type == RL_8169) 2408a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 2409a94100faSBill Paul else 2410a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 2411ed510fb0SBill Paul #endif 2412a94100faSBill Paul 2413a94100faSBill Paul /* 2414a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 2415a94100faSBill Paul * size so we can receive jumbo frames. 2416a94100faSBill Paul */ 2417a94100faSBill Paul if (sc->rl_type == RL_8169) 2418a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 2419a94100faSBill Paul 242097b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 2421a94100faSBill Paul return; 2422a94100faSBill Paul 2423a94100faSBill Paul mii_mediachg(mii); 2424a94100faSBill Paul 242519ecd231SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD); 2426a94100faSBill Paul 242713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 242813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2429a94100faSBill Paul 2430ed510fb0SBill Paul 2431ed510fb0SBill Paul sc->rl_link = 0; 2432ed510fb0SBill Paul 2433d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2434a94100faSBill Paul } 2435a94100faSBill Paul 2436a94100faSBill Paul /* 2437a94100faSBill Paul * Set media options. 2438a94100faSBill Paul */ 2439a94100faSBill Paul static int 2440a94100faSBill Paul re_ifmedia_upd(ifp) 2441a94100faSBill Paul struct ifnet *ifp; 2442a94100faSBill Paul { 2443a94100faSBill Paul struct rl_softc *sc; 2444a94100faSBill Paul struct mii_data *mii; 2445a94100faSBill Paul 2446a94100faSBill Paul sc = ifp->if_softc; 2447a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2448d1754a9bSJohn Baldwin RL_LOCK(sc); 2449a94100faSBill Paul mii_mediachg(mii); 2450d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2451a94100faSBill Paul 2452a94100faSBill Paul return (0); 2453a94100faSBill Paul } 2454a94100faSBill Paul 2455a94100faSBill Paul /* 2456a94100faSBill Paul * Report current media status. 2457a94100faSBill Paul */ 2458a94100faSBill Paul static void 2459a94100faSBill Paul re_ifmedia_sts(ifp, ifmr) 2460a94100faSBill Paul struct ifnet *ifp; 2461a94100faSBill Paul struct ifmediareq *ifmr; 2462a94100faSBill Paul { 2463a94100faSBill Paul struct rl_softc *sc; 2464a94100faSBill Paul struct mii_data *mii; 2465a94100faSBill Paul 2466a94100faSBill Paul sc = ifp->if_softc; 2467a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2468a94100faSBill Paul 2469d1754a9bSJohn Baldwin RL_LOCK(sc); 2470a94100faSBill Paul mii_pollstat(mii); 2471d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2472a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 2473a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 2474a94100faSBill Paul } 2475a94100faSBill Paul 2476a94100faSBill Paul static int 2477a94100faSBill Paul re_ioctl(ifp, command, data) 2478a94100faSBill Paul struct ifnet *ifp; 2479a94100faSBill Paul u_long command; 2480a94100faSBill Paul caddr_t data; 2481a94100faSBill Paul { 2482a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2483a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 2484a94100faSBill Paul struct mii_data *mii; 248540929967SGleb Smirnoff int error = 0; 2486a94100faSBill Paul 2487a94100faSBill Paul switch (command) { 2488a94100faSBill Paul case SIOCSIFMTU: 2489d1754a9bSJohn Baldwin RL_LOCK(sc); 2490a94100faSBill Paul if (ifr->ifr_mtu > RL_JUMBO_MTU) 2491a94100faSBill Paul error = EINVAL; 2492a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 2493d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2494a94100faSBill Paul break; 2495a94100faSBill Paul case SIOCSIFFLAGS: 249697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 249797b9d4baSJohn-Mark Gurney if (ifp->if_flags & IFF_UP) 249897b9d4baSJohn-Mark Gurney re_init_locked(sc); 249913f4c340SRobert Watson else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2500a94100faSBill Paul re_stop(sc); 250197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2502a94100faSBill Paul break; 2503a94100faSBill Paul case SIOCADDMULTI: 2504a94100faSBill Paul case SIOCDELMULTI: 250597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2506a94100faSBill Paul re_setmulti(sc); 250797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2508a94100faSBill Paul break; 2509a94100faSBill Paul case SIOCGIFMEDIA: 2510a94100faSBill Paul case SIOCSIFMEDIA: 2511a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2512a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2513a94100faSBill Paul break; 2514a94100faSBill Paul case SIOCSIFCAP: 251540929967SGleb Smirnoff { 2516f051cb85SGleb Smirnoff int mask, reinit; 2517f051cb85SGleb Smirnoff 2518f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2519f051cb85SGleb Smirnoff reinit = 0; 252040929967SGleb Smirnoff #ifdef DEVICE_POLLING 252140929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 252240929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 252340929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 252440929967SGleb Smirnoff if (error) 252540929967SGleb Smirnoff return(error); 2526d1754a9bSJohn Baldwin RL_LOCK(sc); 252740929967SGleb Smirnoff /* Disable interrupts */ 252840929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 252940929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 253040929967SGleb Smirnoff RL_UNLOCK(sc); 253140929967SGleb Smirnoff 253240929967SGleb Smirnoff } else { 253340929967SGleb Smirnoff error = ether_poll_deregister(ifp); 253440929967SGleb Smirnoff /* Enable interrupts. */ 253540929967SGleb Smirnoff RL_LOCK(sc); 253640929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 253740929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 253840929967SGleb Smirnoff RL_UNLOCK(sc); 253940929967SGleb Smirnoff } 254040929967SGleb Smirnoff } 254140929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 254240929967SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 2543f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 2544a94100faSBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2545a94100faSBill Paul ifp->if_hwassist = RE_CSUM_FEATURES; 2546a94100faSBill Paul else 2547a94100faSBill Paul ifp->if_hwassist = 0; 2548f051cb85SGleb Smirnoff reinit = 1; 254940929967SGleb Smirnoff } 2550f051cb85SGleb Smirnoff if (mask & IFCAP_VLAN_HWTAGGING) { 2551f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2552f051cb85SGleb Smirnoff reinit = 1; 2553f051cb85SGleb Smirnoff } 2554f051cb85SGleb Smirnoff if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) 2555f051cb85SGleb Smirnoff re_init(sc); 2556960fd5b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 255740929967SGleb Smirnoff } 2558a94100faSBill Paul break; 2559a94100faSBill Paul default: 2560a94100faSBill Paul error = ether_ioctl(ifp, command, data); 2561a94100faSBill Paul break; 2562a94100faSBill Paul } 2563a94100faSBill Paul 2564a94100faSBill Paul return (error); 2565a94100faSBill Paul } 2566a94100faSBill Paul 2567a94100faSBill Paul static void 2568a94100faSBill Paul re_watchdog(ifp) 2569a94100faSBill Paul struct ifnet *ifp; 2570a94100faSBill Paul { 2571a94100faSBill Paul struct rl_softc *sc; 2572a94100faSBill Paul 2573a94100faSBill Paul sc = ifp->if_softc; 2574a94100faSBill Paul RL_LOCK(sc); 2575d1754a9bSJohn Baldwin if_printf(ifp, "watchdog timeout\n"); 2576a94100faSBill Paul ifp->if_oerrors++; 2577a94100faSBill Paul 2578a94100faSBill Paul re_txeof(sc); 2579a94100faSBill Paul re_rxeof(sc); 258097b9d4baSJohn-Mark Gurney re_init_locked(sc); 2581a94100faSBill Paul 2582a94100faSBill Paul RL_UNLOCK(sc); 2583a94100faSBill Paul } 2584a94100faSBill Paul 2585a94100faSBill Paul /* 2586a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 2587a94100faSBill Paul * RX and TX lists. 2588a94100faSBill Paul */ 2589a94100faSBill Paul static void 2590a94100faSBill Paul re_stop(sc) 2591a94100faSBill Paul struct rl_softc *sc; 2592a94100faSBill Paul { 2593a94100faSBill Paul register int i; 2594a94100faSBill Paul struct ifnet *ifp; 2595a94100faSBill Paul 259697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 259797b9d4baSJohn-Mark Gurney 2598fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2599a94100faSBill Paul ifp->if_timer = 0; 2600a94100faSBill Paul 2601d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 260213f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2603a94100faSBill Paul 2604a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 2605a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 2606ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 2607a94100faSBill Paul 2608a94100faSBill Paul if (sc->rl_head != NULL) { 2609a94100faSBill Paul m_freem(sc->rl_head); 2610a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2611a94100faSBill Paul } 2612a94100faSBill Paul 2613a94100faSBill Paul /* Free the TX list buffers. */ 2614a94100faSBill Paul 2615a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) { 2616a94100faSBill Paul if (sc->rl_ldata.rl_tx_mbuf[i] != NULL) { 2617a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 2618a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[i]); 2619a94100faSBill Paul m_freem(sc->rl_ldata.rl_tx_mbuf[i]); 2620a94100faSBill Paul sc->rl_ldata.rl_tx_mbuf[i] = NULL; 2621a94100faSBill Paul } 2622a94100faSBill Paul } 2623a94100faSBill Paul 2624a94100faSBill Paul /* Free the RX list buffers. */ 2625a94100faSBill Paul 2626a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 2627a94100faSBill Paul if (sc->rl_ldata.rl_rx_mbuf[i] != NULL) { 2628a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 2629a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 2630a94100faSBill Paul m_freem(sc->rl_ldata.rl_rx_mbuf[i]); 2631a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[i] = NULL; 2632a94100faSBill Paul } 2633a94100faSBill Paul } 2634a94100faSBill Paul } 2635a94100faSBill Paul 2636a94100faSBill Paul /* 2637a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 2638a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 2639a94100faSBill Paul * resume. 2640a94100faSBill Paul */ 2641a94100faSBill Paul static int 2642a94100faSBill Paul re_suspend(dev) 2643a94100faSBill Paul device_t dev; 2644a94100faSBill Paul { 2645a94100faSBill Paul struct rl_softc *sc; 2646a94100faSBill Paul 2647a94100faSBill Paul sc = device_get_softc(dev); 2648a94100faSBill Paul 264997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2650a94100faSBill Paul re_stop(sc); 2651a94100faSBill Paul sc->suspended = 1; 265297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2653a94100faSBill Paul 2654a94100faSBill Paul return (0); 2655a94100faSBill Paul } 2656a94100faSBill Paul 2657a94100faSBill Paul /* 2658a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2659a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 2660a94100faSBill Paul * appropriate. 2661a94100faSBill Paul */ 2662a94100faSBill Paul static int 2663a94100faSBill Paul re_resume(dev) 2664a94100faSBill Paul device_t dev; 2665a94100faSBill Paul { 2666a94100faSBill Paul struct rl_softc *sc; 2667a94100faSBill Paul struct ifnet *ifp; 2668a94100faSBill Paul 2669a94100faSBill Paul sc = device_get_softc(dev); 267097b9d4baSJohn-Mark Gurney 267197b9d4baSJohn-Mark Gurney RL_LOCK(sc); 267297b9d4baSJohn-Mark Gurney 2673fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2674a94100faSBill Paul 2675a94100faSBill Paul /* reinitialize interface if necessary */ 2676a94100faSBill Paul if (ifp->if_flags & IFF_UP) 267797b9d4baSJohn-Mark Gurney re_init_locked(sc); 2678a94100faSBill Paul 2679a94100faSBill Paul sc->suspended = 0; 268097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2681a94100faSBill Paul 2682a94100faSBill Paul return (0); 2683a94100faSBill Paul } 2684a94100faSBill Paul 2685a94100faSBill Paul /* 2686a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2687a94100faSBill Paul * get confused by errant DMAs when rebooting. 2688a94100faSBill Paul */ 2689a94100faSBill Paul static void 2690a94100faSBill Paul re_shutdown(dev) 2691a94100faSBill Paul device_t dev; 2692a94100faSBill Paul { 2693a94100faSBill Paul struct rl_softc *sc; 2694a94100faSBill Paul 2695a94100faSBill Paul sc = device_get_softc(dev); 2696a94100faSBill Paul 269797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2698a94100faSBill Paul re_stop(sc); 2699536fde34SMaxim Sobolev /* 2700536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 2701536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 270272293673SRuslan Ermilov * cases. 2703536fde34SMaxim Sobolev */ 2704536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 270597b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2706a94100faSBill Paul } 2707