xref: /freebsd/sys/dev/re/if_re.c (revision 847bf38369b6ea5abf8b6409006468cfe4f66d5e)
1098ca2bdSWarner Losh /*-
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
36a94100faSBill Paul /*
37ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
38a94100faSBill Paul  *
39a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a94100faSBill Paul  * Senior Networking Software Engineer
41a94100faSBill Paul  * Wind River Systems
42a94100faSBill Paul  */
43a94100faSBill Paul 
44a94100faSBill Paul /*
45a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
46a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
47ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
48ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
49a94100faSBill Paul  *
50a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
51a94100faSBill Paul  * with the older 8139 family, however it also supports a special
52a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
53a94100faSBill Paul  * features. These include:
54a94100faSBill Paul  *
55a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
56a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
57a94100faSBill Paul  *	  any byte boundary.
58a94100faSBill Paul  *
59a94100faSBill Paul  *	o 64-bit DMA
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o High and normal priority transmit DMA rings
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o VLAN tag insertion and extraction
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o TCP large send (segmentation offload)
68a94100faSBill Paul  *
69a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
70a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
71a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
72a94100faSBill Paul  * chips.
73a94100faSBill Paul  *
74a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
75a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
76a94100faSBill Paul  * differences and additions:
77a94100faSBill Paul  *
78a94100faSBill Paul  *	o 1000Mbps mode
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o Jumbo frames
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
83a94100faSBill Paul  *	  or fiber PHYs
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
86a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
87a94100faSBill Paul  *
88a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
89a94100faSBill Paul  *
90a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
91a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
92a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
93a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
94a94100faSBill Paul  * copper gigE PHY.
95a94100faSBill Paul  *
96a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
97a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
98a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
99a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
100a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
101a94100faSBill Paul  *
102a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
103a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
104a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
105a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
106a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10722a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
10822a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
109a94100faSBill Paul  */
110a94100faSBill Paul 
111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
112f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
113f0796cd2SGleb Smirnoff #endif
114f0796cd2SGleb Smirnoff 
115a94100faSBill Paul #include <sys/param.h>
116a94100faSBill Paul #include <sys/endian.h>
117a94100faSBill Paul #include <sys/systm.h>
118a94100faSBill Paul #include <sys/sockio.h>
119a94100faSBill Paul #include <sys/mbuf.h>
120a94100faSBill Paul #include <sys/malloc.h>
121fe12f24bSPoul-Henning Kamp #include <sys/module.h>
122a94100faSBill Paul #include <sys/kernel.h>
123a94100faSBill Paul #include <sys/socket.h>
124ed510fb0SBill Paul #include <sys/lock.h>
125ed510fb0SBill Paul #include <sys/mutex.h>
1260534aae0SPyun YongHyeon #include <sys/sysctl.h>
127ed510fb0SBill Paul #include <sys/taskqueue.h>
128a94100faSBill Paul 
129a94100faSBill Paul #include <net/if.h>
13076039bc8SGleb Smirnoff #include <net/if_var.h>
131a94100faSBill Paul #include <net/if_arp.h>
132a94100faSBill Paul #include <net/ethernet.h>
133a94100faSBill Paul #include <net/if_dl.h>
134a94100faSBill Paul #include <net/if_media.h>
135fc74a9f9SBrooks Davis #include <net/if_types.h>
136a94100faSBill Paul #include <net/if_vlan_var.h>
137a94100faSBill Paul 
138a94100faSBill Paul #include <net/bpf.h>
139a94100faSBill Paul 
140a94100faSBill Paul #include <machine/bus.h>
141a94100faSBill Paul #include <machine/resource.h>
142a94100faSBill Paul #include <sys/bus.h>
143a94100faSBill Paul #include <sys/rman.h>
144a94100faSBill Paul 
145a94100faSBill Paul #include <dev/mii/mii.h>
146a94100faSBill Paul #include <dev/mii/miivar.h>
147a94100faSBill Paul 
148a94100faSBill Paul #include <dev/pci/pcireg.h>
149a94100faSBill Paul #include <dev/pci/pcivar.h>
150a94100faSBill Paul 
151b2d3d26fSGleb Smirnoff #include <dev/rl/if_rlreg.h>
152d65abd66SPyun YongHyeon 
153a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
154a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
155a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
156a94100faSBill Paul 
157298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
158a94100faSBill Paul #include "miibus_if.h"
159a94100faSBill Paul 
1605774c5ffSPyun YongHyeon /* Tunables. */
161502be0f7SPyun YongHyeon static int intr_filter = 0;
162502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter);
163c2d2e19cSPyun YongHyeon static int msi_disable = 0;
1645774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1654a58fd45SPyun YongHyeon static int msix_disable = 0;
1664a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable);
1672c21710bSPyun YongHyeon static int prefer_iomap = 0;
1682c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap);
1695774c5ffSPyun YongHyeon 
170a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
171a94100faSBill Paul 
172a94100faSBill Paul /*
173a94100faSBill Paul  * Various supported device vendors/types and their names.
174a94100faSBill Paul  */
17529658c96SDimitry Andric static const struct rl_type re_devs[] = {
1769dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
17732aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
178caa19d50SPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0,
179caa19d50SPyun YongHyeon 	    "D-Link DGE-530(T) Gigabit Ethernet Adapter" },
1809dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
181a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1829dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
18354899a96SPyun YongHyeon 	    "RealTek 810xE PCIe 10/100baseTX" },
1849dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
185ab9f923eSPyun YongHyeon 	    "RealTek 8168/8111 B/C/CP/D/DP/E/F/G PCIe Gigabit Ethernet" },
1869dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
187715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1889dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1892ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1909dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
191ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1929dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
19326390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1949dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
195dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
196a94100faSBill Paul };
197a94100faSBill Paul 
19829658c96SDimitry Andric static const struct rl_hwrev re_hwrevs[] = {
19981eee0ebSPyun YongHyeon 	{ RL_HWREV_8139, RL_8139, "", RL_MTU },
20081eee0ebSPyun YongHyeon 	{ RL_HWREV_8139A, RL_8139, "A", RL_MTU },
20181eee0ebSPyun YongHyeon 	{ RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU },
20281eee0ebSPyun YongHyeon 	{ RL_HWREV_8139B, RL_8139, "B", RL_MTU },
20381eee0ebSPyun YongHyeon 	{ RL_HWREV_8130, RL_8139, "8130", RL_MTU },
20481eee0ebSPyun YongHyeon 	{ RL_HWREV_8139C, RL_8139, "C", RL_MTU },
20581eee0ebSPyun YongHyeon 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU },
20681eee0ebSPyun YongHyeon 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU },
207ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU },
20881eee0ebSPyun YongHyeon 	{ RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU },
20981eee0ebSPyun YongHyeon 	{ RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU },
21081eee0ebSPyun YongHyeon 	{ RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU },
21181eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU },
21281eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21381eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU },
21481eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21581eee0ebSPyun YongHyeon 	{ RL_HWREV_8100, RL_8139, "8100", RL_MTU },
21681eee0ebSPyun YongHyeon 	{ RL_HWREV_8101, RL_8139, "8101", RL_MTU },
21781eee0ebSPyun YongHyeon 	{ RL_HWREV_8100E, RL_8169, "8100E", RL_MTU },
21881eee0ebSPyun YongHyeon 	{ RL_HWREV_8101E, RL_8169, "8101E", RL_MTU },
21981eee0ebSPyun YongHyeon 	{ RL_HWREV_8102E, RL_8169, "8102E", RL_MTU },
22081eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU },
22181eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU },
22281eee0ebSPyun YongHyeon 	{ RL_HWREV_8103E, RL_8169, "8103E", RL_MTU },
22339e69201SPyun YongHyeon 	{ RL_HWREV_8401E, RL_8169, "8401E", RL_MTU },
224a9e3362aSPyun YongHyeon 	{ RL_HWREV_8402, RL_8169, "8402", RL_MTU },
22554899a96SPyun YongHyeon 	{ RL_HWREV_8105E, RL_8169, "8105E", RL_MTU },
2266b0a8e04SPyun YongHyeon 	{ RL_HWREV_8105E_SPIN1, RL_8169, "8105E", RL_MTU },
227214c71f6SPyun YongHyeon 	{ RL_HWREV_8106E, RL_8169, "8106E", RL_MTU },
228ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU },
229ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU },
23081eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23181eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23281eee0ebSPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K },
23381eee0ebSPyun YongHyeon 	{ RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K },
23481eee0ebSPyun YongHyeon 	{ RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K },
23581eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K},
23681eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K},
237c3767eabSPyun YongHyeon 	{ RL_HWREV_8168EP, RL_8169, "8168EP/8111EP", RL_JUMBO_MTU_9K},
238d467ffaaSPyun YongHyeon 	{ RL_HWREV_8168F, RL_8169, "8168F/8111F", RL_JUMBO_MTU_9K},
239ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168G, RL_8169, "8168G/8111G", RL_JUMBO_MTU_9K},
240ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168GU, RL_8169, "8168GU/8111GU", RL_JUMBO_MTU_9K},
241d56f7f52SPyun YongHyeon 	{ RL_HWREV_8411, RL_8169, "8411", RL_JUMBO_MTU_9K},
242ab9f923eSPyun YongHyeon 	{ RL_HWREV_8411B, RL_8169, "8411B", RL_JUMBO_MTU_9K},
24381eee0ebSPyun YongHyeon 	{ 0, 0, NULL, 0 }
244a94100faSBill Paul };
245a94100faSBill Paul 
246a94100faSBill Paul static int re_probe		(device_t);
247a94100faSBill Paul static int re_attach		(device_t);
248a94100faSBill Paul static int re_detach		(device_t);
249a94100faSBill Paul 
250d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
251a94100faSBill Paul 
252a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
253a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
254d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
255d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
256d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
25781eee0ebSPyun YongHyeon static int re_jumbo_newbuf	(struct rl_softc *, int);
258a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
25981eee0ebSPyun YongHyeon static int re_jrx_list_init	(struct rl_softc *);
260a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
26122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
26222a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
26322a11c96SJohn-Mark Gurney 				(struct mbuf *);
26422a11c96SJohn-Mark Gurney #endif
2651abcdbd1SAttilio Rao static int re_rxeof		(struct rl_softc *, int *);
266a94100faSBill Paul static void re_txeof		(struct rl_softc *);
26797b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2681abcdbd1SAttilio Rao static int re_poll		(struct ifnet *, enum poll_cmd, int);
2691abcdbd1SAttilio Rao static int re_poll_locked	(struct ifnet *, enum poll_cmd, int);
27097b9d4baSJohn-Mark Gurney #endif
271ef544f63SPaolo Pisati static int re_intr		(void *);
272502be0f7SPyun YongHyeon static void re_intr_msi		(void *);
273a94100faSBill Paul static void re_tick		(void *);
274ed510fb0SBill Paul static void re_int_task		(void *, int);
275a94100faSBill Paul static void re_start		(struct ifnet *);
276d180a66fSPyun YongHyeon static void re_start_locked	(struct ifnet *);
277a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
278a94100faSBill Paul static void re_init		(void *);
27997b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
280a94100faSBill Paul static void re_stop		(struct rl_softc *);
2811d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
282a94100faSBill Paul static int re_suspend		(device_t);
283a94100faSBill Paul static int re_resume		(device_t);
2846a087a87SPyun YongHyeon static int re_shutdown		(device_t);
285a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
286a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
287a94100faSBill Paul 
288a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
289a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
290ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
291a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
292a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
293a94100faSBill Paul 
294a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
295a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
296a94100faSBill Paul static void re_miibus_statchg	(device_t);
297a94100faSBill Paul 
29881eee0ebSPyun YongHyeon static void re_set_jumbo	(struct rl_softc *, int);
299ff191365SJung-uk Kim static void re_set_rxmode		(struct rl_softc *);
300a94100faSBill Paul static void re_reset		(struct rl_softc *);
3017467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
3027467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
3036830588dSPyun YongHyeon static void re_set_linkspeed	(struct rl_softc *);
304a94100faSBill Paul 
305579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP	/* see ixgbe.c for details */
306579a6e3cSLuigi Rizzo #include <dev/netmap/if_re_netmap.h>
307*847bf383SLuigi Rizzo MODULE_DEPEND(re, netmap, 1, 1, 1);
308579a6e3cSLuigi Rizzo #endif /* !DEV_NETMAP */
309579a6e3cSLuigi Rizzo 
310ed510fb0SBill Paul #ifdef RE_DIAG
311a94100faSBill Paul static int re_diag		(struct rl_softc *);
312ed510fb0SBill Paul #endif
313a94100faSBill Paul 
3140534aae0SPyun YongHyeon static void re_add_sysctls	(struct rl_softc *);
3150534aae0SPyun YongHyeon static int re_sysctl_stats	(SYSCTL_HANDLER_ARGS);
316502be0f7SPyun YongHyeon static int sysctl_int_range	(SYSCTL_HANDLER_ARGS, int, int);
317502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod	(SYSCTL_HANDLER_ARGS);
3180534aae0SPyun YongHyeon 
319a94100faSBill Paul static device_method_t re_methods[] = {
320a94100faSBill Paul 	/* Device interface */
321a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
322a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
323a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
324a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
325a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
326a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
327a94100faSBill Paul 
328a94100faSBill Paul 	/* MII interface */
329a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
330a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
331a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
332a94100faSBill Paul 
3334b7ec270SMarius Strobl 	DEVMETHOD_END
334a94100faSBill Paul };
335a94100faSBill Paul 
336a94100faSBill Paul static driver_t re_driver = {
337a94100faSBill Paul 	"re",
338a94100faSBill Paul 	re_methods,
339a94100faSBill Paul 	sizeof(struct rl_softc)
340a94100faSBill Paul };
341a94100faSBill Paul 
342a94100faSBill Paul static devclass_t re_devclass;
343a94100faSBill Paul 
344a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
345a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
346a94100faSBill Paul 
347a94100faSBill Paul #define EE_SET(x)					\
348a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
349a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
350a94100faSBill Paul 
351a94100faSBill Paul #define EE_CLR(x)					\
352a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
353a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
354a94100faSBill Paul 
355a94100faSBill Paul /*
356a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
357a94100faSBill Paul  */
358a94100faSBill Paul static void
3597b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr)
360a94100faSBill Paul {
3610ce0868aSPyun YongHyeon 	int			d, i;
362a94100faSBill Paul 
363ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
364a94100faSBill Paul 
365a94100faSBill Paul 	/*
366a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
367a94100faSBill Paul 	 */
368ed510fb0SBill Paul 
369ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
370a94100faSBill Paul 		if (d & i) {
371a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
372a94100faSBill Paul 		} else {
373a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
374a94100faSBill Paul 		}
375a94100faSBill Paul 		DELAY(100);
376a94100faSBill Paul 		EE_SET(RL_EE_CLK);
377a94100faSBill Paul 		DELAY(150);
378a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
379a94100faSBill Paul 		DELAY(100);
380a94100faSBill Paul 	}
381a94100faSBill Paul }
382a94100faSBill Paul 
383a94100faSBill Paul /*
384a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
385a94100faSBill Paul  */
386a94100faSBill Paul static void
3877b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest)
388a94100faSBill Paul {
3890ce0868aSPyun YongHyeon 	int			i;
390a94100faSBill Paul 	u_int16_t		word = 0;
391a94100faSBill Paul 
392a94100faSBill Paul 	/*
393a94100faSBill Paul 	 * Send address of word we want to read.
394a94100faSBill Paul 	 */
395a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
396a94100faSBill Paul 
397a94100faSBill Paul 	/*
398a94100faSBill Paul 	 * Start reading bits from EEPROM.
399a94100faSBill Paul 	 */
400a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
401a94100faSBill Paul 		EE_SET(RL_EE_CLK);
402a94100faSBill Paul 		DELAY(100);
403a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
404a94100faSBill Paul 			word |= i;
405a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
406a94100faSBill Paul 		DELAY(100);
407a94100faSBill Paul 	}
408a94100faSBill Paul 
409a94100faSBill Paul 	*dest = word;
410a94100faSBill Paul }
411a94100faSBill Paul 
412a94100faSBill Paul /*
413a94100faSBill Paul  * Read a sequence of words from the EEPROM.
414a94100faSBill Paul  */
415a94100faSBill Paul static void
4167b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt)
417a94100faSBill Paul {
418a94100faSBill Paul 	int			i;
419a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
420a94100faSBill Paul 
421ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
422ed510fb0SBill Paul 
423ed510fb0SBill Paul         DELAY(100);
424ed510fb0SBill Paul 
425a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
426ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
427a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
428ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
429a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
430be099007SPyun YongHyeon                 *ptr = word;
431a94100faSBill Paul 	}
432ed510fb0SBill Paul 
433ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
434a94100faSBill Paul }
435a94100faSBill Paul 
436a94100faSBill Paul static int
4377b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg)
438a94100faSBill Paul {
439a94100faSBill Paul 	struct rl_softc		*sc;
440a94100faSBill Paul 	u_int32_t		rval;
441a94100faSBill Paul 	int			i;
442a94100faSBill Paul 
443a94100faSBill Paul 	sc = device_get_softc(dev);
444a94100faSBill Paul 
4459bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4469bac70b8SBill Paul 
4479bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4489bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4499bac70b8SBill Paul 		return (rval);
4509bac70b8SBill Paul 	}
4519bac70b8SBill Paul 
452a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
453a94100faSBill Paul 
45496b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
455a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
456a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
457a94100faSBill Paul 			break;
4582bc085c6SPyun YongHyeon 		DELAY(25);
459a94100faSBill Paul 	}
460a94100faSBill Paul 
46196b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4626b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
463a94100faSBill Paul 		return (0);
464a94100faSBill Paul 	}
465a94100faSBill Paul 
4662bc085c6SPyun YongHyeon 	/*
4672bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4682bc085c6SPyun YongHyeon 	 */
4692bc085c6SPyun YongHyeon 	DELAY(20);
4702bc085c6SPyun YongHyeon 
471a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
472a94100faSBill Paul }
473a94100faSBill Paul 
474a94100faSBill Paul static int
4757b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data)
476a94100faSBill Paul {
477a94100faSBill Paul 	struct rl_softc		*sc;
478a94100faSBill Paul 	u_int32_t		rval;
479a94100faSBill Paul 	int			i;
480a94100faSBill Paul 
481a94100faSBill Paul 	sc = device_get_softc(dev);
482a94100faSBill Paul 
483a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4849bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
485a94100faSBill Paul 
48696b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
487a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
488a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
489a94100faSBill Paul 			break;
4902bc085c6SPyun YongHyeon 		DELAY(25);
491a94100faSBill Paul 	}
492a94100faSBill Paul 
49396b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4946b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
495a94100faSBill Paul 		return (0);
496a94100faSBill Paul 	}
497a94100faSBill Paul 
4982bc085c6SPyun YongHyeon 	/*
4992bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
5002bc085c6SPyun YongHyeon 	 */
5012bc085c6SPyun YongHyeon 	DELAY(20);
5022bc085c6SPyun YongHyeon 
503a94100faSBill Paul 	return (0);
504a94100faSBill Paul }
505a94100faSBill Paul 
506a94100faSBill Paul static int
5077b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg)
508a94100faSBill Paul {
509a94100faSBill Paul 	struct rl_softc		*sc;
510a94100faSBill Paul 	u_int16_t		rval = 0;
511a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
512a94100faSBill Paul 
513a94100faSBill Paul 	sc = device_get_softc(dev);
514a94100faSBill Paul 
515a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
516a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
517a94100faSBill Paul 		return (rval);
518a94100faSBill Paul 	}
519a94100faSBill Paul 
520a94100faSBill Paul 	switch (reg) {
521a94100faSBill Paul 	case MII_BMCR:
522a94100faSBill Paul 		re8139_reg = RL_BMCR;
523a94100faSBill Paul 		break;
524a94100faSBill Paul 	case MII_BMSR:
525a94100faSBill Paul 		re8139_reg = RL_BMSR;
526a94100faSBill Paul 		break;
527a94100faSBill Paul 	case MII_ANAR:
528a94100faSBill Paul 		re8139_reg = RL_ANAR;
529a94100faSBill Paul 		break;
530a94100faSBill Paul 	case MII_ANER:
531a94100faSBill Paul 		re8139_reg = RL_ANER;
532a94100faSBill Paul 		break;
533a94100faSBill Paul 	case MII_ANLPAR:
534a94100faSBill Paul 		re8139_reg = RL_LPAR;
535a94100faSBill Paul 		break;
536a94100faSBill Paul 	case MII_PHYIDR1:
537a94100faSBill Paul 	case MII_PHYIDR2:
538a94100faSBill Paul 		return (0);
539a94100faSBill Paul 	/*
540a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
541a94100faSBill Paul 	 * register. If we have a link partner which does not
542a94100faSBill Paul 	 * support NWAY, this is the register which will tell
543a94100faSBill Paul 	 * us the results of parallel detection.
544a94100faSBill Paul 	 */
545a94100faSBill Paul 	case RL_MEDIASTAT:
546a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
547a94100faSBill Paul 		return (rval);
548a94100faSBill Paul 	default:
5496b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
550a94100faSBill Paul 		return (0);
551a94100faSBill Paul 	}
552a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
553baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
554baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
555baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
556baa12772SPyun YongHyeon 	}
557a94100faSBill Paul 	return (rval);
558a94100faSBill Paul }
559a94100faSBill Paul 
560a94100faSBill Paul static int
5617b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data)
562a94100faSBill Paul {
563a94100faSBill Paul 	struct rl_softc		*sc;
564a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
565a94100faSBill Paul 	int			rval = 0;
566a94100faSBill Paul 
567a94100faSBill Paul 	sc = device_get_softc(dev);
568a94100faSBill Paul 
569a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
570a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
571a94100faSBill Paul 		return (rval);
572a94100faSBill Paul 	}
573a94100faSBill Paul 
574a94100faSBill Paul 	switch (reg) {
575a94100faSBill Paul 	case MII_BMCR:
576a94100faSBill Paul 		re8139_reg = RL_BMCR;
577baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
578baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
579baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
580baa12772SPyun YongHyeon 		}
581a94100faSBill Paul 		break;
582a94100faSBill Paul 	case MII_BMSR:
583a94100faSBill Paul 		re8139_reg = RL_BMSR;
584a94100faSBill Paul 		break;
585a94100faSBill Paul 	case MII_ANAR:
586a94100faSBill Paul 		re8139_reg = RL_ANAR;
587a94100faSBill Paul 		break;
588a94100faSBill Paul 	case MII_ANER:
589a94100faSBill Paul 		re8139_reg = RL_ANER;
590a94100faSBill Paul 		break;
591a94100faSBill Paul 	case MII_ANLPAR:
592a94100faSBill Paul 		re8139_reg = RL_LPAR;
593a94100faSBill Paul 		break;
594a94100faSBill Paul 	case MII_PHYIDR1:
595a94100faSBill Paul 	case MII_PHYIDR2:
596a94100faSBill Paul 		return (0);
597a94100faSBill Paul 		break;
598a94100faSBill Paul 	default:
5996b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
600a94100faSBill Paul 		return (0);
601a94100faSBill Paul 	}
602a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
603a94100faSBill Paul 	return (0);
604a94100faSBill Paul }
605a94100faSBill Paul 
606a94100faSBill Paul static void
6077b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev)
608a94100faSBill Paul {
609130b6dfbSPyun YongHyeon 	struct rl_softc		*sc;
610130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
611130b6dfbSPyun YongHyeon 	struct mii_data		*mii;
612a11e2f18SBruce M Simpson 
613130b6dfbSPyun YongHyeon 	sc = device_get_softc(dev);
614130b6dfbSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
615130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
616130b6dfbSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
617130b6dfbSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
618130b6dfbSPyun YongHyeon 		return;
619130b6dfbSPyun YongHyeon 
620130b6dfbSPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
621130b6dfbSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
622130b6dfbSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
623130b6dfbSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
624130b6dfbSPyun YongHyeon 		case IFM_10_T:
625130b6dfbSPyun YongHyeon 		case IFM_100_TX:
626130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
627130b6dfbSPyun YongHyeon 			break;
628130b6dfbSPyun YongHyeon 		case IFM_1000_T:
629130b6dfbSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
630130b6dfbSPyun YongHyeon 				break;
631130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
632130b6dfbSPyun YongHyeon 			break;
633130b6dfbSPyun YongHyeon 		default:
634130b6dfbSPyun YongHyeon 			break;
635130b6dfbSPyun YongHyeon 		}
636130b6dfbSPyun YongHyeon 	}
637130b6dfbSPyun YongHyeon 	/*
638130b6dfbSPyun YongHyeon 	 * RealTek controllers does not provide any interface to
639130b6dfbSPyun YongHyeon 	 * Tx/Rx MACs for resolved speed, duplex and flow-control
640130b6dfbSPyun YongHyeon 	 * parameters.
641130b6dfbSPyun YongHyeon 	 */
642a94100faSBill Paul }
643a94100faSBill Paul 
644a94100faSBill Paul /*
645ff191365SJung-uk Kim  * Set the RX configuration and 64-bit multicast hash filter.
646a94100faSBill Paul  */
647a94100faSBill Paul static void
648ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc)
649a94100faSBill Paul {
650a94100faSBill Paul 	struct ifnet		*ifp;
651a94100faSBill Paul 	struct ifmultiaddr	*ifma;
652ff191365SJung-uk Kim 	uint32_t		hashes[2] = { 0, 0 };
653ff191365SJung-uk Kim 	uint32_t		h, rxfilt;
654a94100faSBill Paul 
65597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
65697b9d4baSJohn-Mark Gurney 
657fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
658a94100faSBill Paul 
659ff191365SJung-uk Kim 	rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD;
660f1a5f291SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_EARLYOFF) != 0)
661f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFF;
662f1a5f291SMarius Strobl 	else if ((sc->rl_flags & RL_FLAG_EARLYOFFV2) != 0)
663f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFFV2;
664a94100faSBill Paul 
665ff191365SJung-uk Kim 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
6667c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6677c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
668a0637caaSPyun YongHyeon 		/*
669a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
670a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
671a0637caaSPyun YongHyeon 		 * promiscuous mode.
672a0637caaSPyun YongHyeon 		 */
673a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
674ff191365SJung-uk Kim 		hashes[0] = hashes[1] = 0xffffffff;
675ff191365SJung-uk Kim 		goto done;
676a94100faSBill Paul 	}
677a94100faSBill Paul 
678eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
679a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
680a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
681a94100faSBill Paul 			continue;
6820e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6830e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
684a94100faSBill Paul 		if (h < 32)
685a94100faSBill Paul 			hashes[0] |= (1 << h);
686a94100faSBill Paul 		else
687a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
688a94100faSBill Paul 	}
689eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
690a94100faSBill Paul 
691ff191365SJung-uk Kim 	if (hashes[0] != 0 || hashes[1] != 0) {
692bb7dfefbSBill Paul 		/*
693ff191365SJung-uk Kim 		 * For some unfathomable reason, RealTek decided to
694ff191365SJung-uk Kim 		 * reverse the order of the multicast hash registers
695ff191365SJung-uk Kim 		 * in the PCI Express parts.  This means we have to
696ff191365SJung-uk Kim 		 * write the hash pattern in reverse order for those
697ff191365SJung-uk Kim 		 * devices.
698bb7dfefbSBill Paul 		 */
699aaab4fbeSJung-uk Kim 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0) {
700ff191365SJung-uk Kim 			h = bswap32(hashes[0]);
701ff191365SJung-uk Kim 			hashes[0] = bswap32(hashes[1]);
702ff191365SJung-uk Kim 			hashes[1] = h;
703ff191365SJung-uk Kim 		}
704ff191365SJung-uk Kim 		rxfilt |= RL_RXCFG_RX_MULTI;
705ff191365SJung-uk Kim 	}
706ff191365SJung-uk Kim 
707b8333e45SPyun YongHyeon 	if  (sc->rl_hwrev->rl_rev == RL_HWREV_8168F) {
708b8333e45SPyun YongHyeon 		/* Disable multicast filtering due to silicon bug. */
709b8333e45SPyun YongHyeon 		hashes[0] = 0xffffffff;
710b8333e45SPyun YongHyeon 		hashes[1] = 0xffffffff;
711b8333e45SPyun YongHyeon 	}
712b8333e45SPyun YongHyeon 
713ff191365SJung-uk Kim done:
714a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
715a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
716ff191365SJung-uk Kim 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
717bb7dfefbSBill Paul }
718a94100faSBill Paul 
719a94100faSBill Paul static void
7207b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc)
721a94100faSBill Paul {
7220ce0868aSPyun YongHyeon 	int			i;
723a94100faSBill Paul 
72497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
72597b9d4baSJohn-Mark Gurney 
726a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
727a94100faSBill Paul 
728a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
729a94100faSBill Paul 		DELAY(10);
730a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
731a94100faSBill Paul 			break;
732a94100faSBill Paul 	}
733a94100faSBill Paul 	if (i == RL_TIMEOUT)
7346b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
735a94100faSBill Paul 
736566ca8caSJung-uk Kim 	if ((sc->rl_flags & RL_FLAG_MACRESET) != 0)
737a94100faSBill Paul 		CSR_WRITE_1(sc, 0x82, 1);
73881eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S)
739566ca8caSJung-uk Kim 		re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0);
740a94100faSBill Paul }
741a94100faSBill Paul 
742ed510fb0SBill Paul #ifdef RE_DIAG
743ed510fb0SBill Paul 
744a94100faSBill Paul /*
745a94100faSBill Paul  * The following routine is designed to test for a defect on some
746a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
747a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
748a94100faSBill Paul  * should be pulled high. The result of this defect is that the
749a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
750a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
751a94100faSBill Paul  * because the 64-bit data lines aren't connected.
752a94100faSBill Paul  *
753a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
754a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
755a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
756a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
757a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
758a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
759a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
760a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
761a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
762a94100faSBill Paul  */
763a94100faSBill Paul 
764a94100faSBill Paul static int
7657b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc)
766a94100faSBill Paul {
767fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
768a94100faSBill Paul 	struct mbuf		*m0;
769a94100faSBill Paul 	struct ether_header	*eh;
770a94100faSBill Paul 	struct rl_desc		*cur_rx;
771a94100faSBill Paul 	u_int16_t		status;
772a94100faSBill Paul 	u_int32_t		rxstat;
773ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
774a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
775a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
776a94100faSBill Paul 
777a94100faSBill Paul 	/* Allocate a single mbuf */
778c6499eccSGleb Smirnoff 	MGETHDR(m0, M_NOWAIT, MT_DATA);
779a94100faSBill Paul 	if (m0 == NULL)
780a94100faSBill Paul 		return (ENOBUFS);
781a94100faSBill Paul 
78297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
78397b9d4baSJohn-Mark Gurney 
784a94100faSBill Paul 	/*
785a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
786a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
787a94100faSBill Paul 	 * following special functions:
788a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
789a94100faSBill Paul 	 * - Enables digital loopback mode
790a94100faSBill Paul 	 * - Leaves interrupts turned off
791a94100faSBill Paul 	 */
792a94100faSBill Paul 
793a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
794a94100faSBill Paul 	sc->rl_testmode = 1;
7958476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
79697b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
797351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
798ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
799ed510fb0SBill Paul 		phyaddr = 1;
800ed510fb0SBill Paul 	else
801ed510fb0SBill Paul 		phyaddr = 0;
802ed510fb0SBill Paul 
803ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
804ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
805ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
806ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
807ed510fb0SBill Paul 			break;
808ed510fb0SBill Paul 	}
809ed510fb0SBill Paul 
810ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
811ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
812ed510fb0SBill Paul 
813804af9a1SBill Paul 	DELAY(100000);
814a94100faSBill Paul 
815a94100faSBill Paul 	/* Put some data in the mbuf */
816a94100faSBill Paul 
817a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
818a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
819a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
820a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
821a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
822a94100faSBill Paul 
8237cae6651SBill Paul 	/*
8247cae6651SBill Paul 	 * Queue the packet, start transmission.
8257cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
8267cae6651SBill Paul 	 */
827a94100faSBill Paul 
828abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
82997b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
83052732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
8317cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
83297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
833a94100faSBill Paul 	m0 = NULL;
834a94100faSBill Paul 
835a94100faSBill Paul 	/* Wait for it to propagate through the chip */
836a94100faSBill Paul 
837abc8ff44SBill Paul 	DELAY(100000);
838a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
839a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
840ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
841abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
842abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
843a94100faSBill Paul 			break;
844a94100faSBill Paul 		DELAY(10);
845a94100faSBill Paul 	}
846a94100faSBill Paul 
847a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8486b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8496b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8506b9f5c94SGleb Smirnoff 		    " loopback mode\n");
851a94100faSBill Paul 		error = EIO;
852a94100faSBill Paul 		goto done;
853a94100faSBill Paul 	}
854a94100faSBill Paul 
855a94100faSBill Paul 	/*
856a94100faSBill Paul 	 * The packet should have been dumped into the first
857a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
858a94100faSBill Paul 	 */
859a94100faSBill Paul 
860a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
861a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
862a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
863d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
864d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
865d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
866d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
867d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
868a94100faSBill Paul 
869d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
870d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
871a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
872a94100faSBill Paul 
873a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
874a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
875a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
876a94100faSBill Paul 
877a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8786b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8796b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
880a94100faSBill Paul 		error = EIO;
881a94100faSBill Paul 		goto done;
882a94100faSBill Paul 	}
883a94100faSBill Paul 
884a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
885a94100faSBill Paul 
886a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
887a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
888a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8896b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8906b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
891a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
8926b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
893a94100faSBill Paul 		    eh->ether_dhost, ":", eh->ether_shost, ":",
894a94100faSBill Paul 		    ntohs(eh->ether_type));
8956b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
8966b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
8976b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
8986b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
8996b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
9006b9f5c94SGleb Smirnoff 		    "details.\n");
901a94100faSBill Paul 		error = EIO;
902a94100faSBill Paul 	}
903a94100faSBill Paul 
904a94100faSBill Paul done:
905a94100faSBill Paul 	/* Turn interface off, release resources */
906a94100faSBill Paul 
907a94100faSBill Paul 	sc->rl_testmode = 0;
908351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
909a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
910a94100faSBill Paul 	re_stop(sc);
911a94100faSBill Paul 	if (m0 != NULL)
912a94100faSBill Paul 		m_freem(m0);
913a94100faSBill Paul 
91497b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
91597b9d4baSJohn-Mark Gurney 
916a94100faSBill Paul 	return (error);
917a94100faSBill Paul }
918a94100faSBill Paul 
919ed510fb0SBill Paul #endif
920ed510fb0SBill Paul 
921a94100faSBill Paul /*
922a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
923a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
924a94100faSBill Paul  */
925a94100faSBill Paul static int
9267b5ffebfSPyun YongHyeon re_probe(device_t dev)
927a94100faSBill Paul {
928b3030306SMarius Strobl 	const struct rl_type	*t;
929dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
930dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
931dfdb409eSPyun YongHyeon 	int			i;
932a94100faSBill Paul 
933dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
934dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
935dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
936dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
937a94100faSBill Paul 
938dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
939dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
94026390635SJohn Baldwin 			/*
94126390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
942dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
94326390635SJohn Baldwin 			 */
944a94100faSBill Paul 			return (ENXIO);
945a94100faSBill Paul 		}
946dfdb409eSPyun YongHyeon 	}
947dfdb409eSPyun YongHyeon 
948dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
949dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
950dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
951dfdb409eSPyun YongHyeon 			return (ENXIO);
952dfdb409eSPyun YongHyeon 		}
953dfdb409eSPyun YongHyeon 	}
954dfdb409eSPyun YongHyeon 
955dfdb409eSPyun YongHyeon 	t = re_devs;
956dfdb409eSPyun YongHyeon 	for (i = 0; i < sizeof(re_devs) / sizeof(re_devs[0]); i++, t++) {
957dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
958a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
959d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
960a94100faSBill Paul 		}
961a94100faSBill Paul 	}
962a94100faSBill Paul 
963a94100faSBill Paul 	return (ENXIO);
964a94100faSBill Paul }
965a94100faSBill Paul 
966a94100faSBill Paul /*
967a94100faSBill Paul  * Map a single buffer address.
968a94100faSBill Paul  */
969a94100faSBill Paul 
970a94100faSBill Paul static void
9717b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
972a94100faSBill Paul {
9738fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
974a94100faSBill Paul 
975a94100faSBill Paul 	if (error)
976a94100faSBill Paul 		return;
977a94100faSBill Paul 
978a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
979a94100faSBill Paul 	addr = arg;
980a94100faSBill Paul 	*addr = segs->ds_addr;
981a94100faSBill Paul }
982a94100faSBill Paul 
983a94100faSBill Paul static int
9847b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc)
985a94100faSBill Paul {
98666366ca4SPyun YongHyeon 	bus_addr_t		lowaddr;
987d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
988a94100faSBill Paul 	int			error;
989a94100faSBill Paul 	int			i;
990a94100faSBill Paul 
991d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
992d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
993d65abd66SPyun YongHyeon 
994d65abd66SPyun YongHyeon 	/*
995d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
996ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
997ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
998ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
999ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
100066366ca4SPyun YongHyeon 	 * may not have the limitation.
1001d65abd66SPyun YongHyeon 	 */
100266366ca4SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
100366366ca4SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PCIE) == 0)
100466366ca4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1005d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
100666366ca4SPyun YongHyeon 	    lowaddr, BUS_SPACE_MAXADDR, NULL, NULL,
1007d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
1008d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
1009d65abd66SPyun YongHyeon 	if (error) {
1010d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
1011d65abd66SPyun YongHyeon 		return (error);
1012d65abd66SPyun YongHyeon 	}
1013d65abd66SPyun YongHyeon 
1014d65abd66SPyun YongHyeon 	/*
1015d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
1016d65abd66SPyun YongHyeon 	 */
1017d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
1018d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
1019d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
1020d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
1021d65abd66SPyun YongHyeon 	if (error) {
1022d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
1023d65abd66SPyun YongHyeon 		return (error);
1024d65abd66SPyun YongHyeon 	}
1025d65abd66SPyun YongHyeon 
1026a94100faSBill Paul 	/*
1027a94100faSBill Paul 	 * Allocate map for RX mbufs.
1028a94100faSBill Paul 	 */
1029d65abd66SPyun YongHyeon 
103081eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
103181eee0ebSPyun YongHyeon 		error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t),
103281eee0ebSPyun YongHyeon 		    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
103381eee0ebSPyun YongHyeon 		    MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL,
103481eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_mtag);
103581eee0ebSPyun YongHyeon 		if (error) {
103681eee0ebSPyun YongHyeon 			device_printf(dev,
103781eee0ebSPyun YongHyeon 			    "could not allocate jumbo RX DMA tag\n");
103881eee0ebSPyun YongHyeon 			return (error);
103981eee0ebSPyun YongHyeon 		}
104081eee0ebSPyun YongHyeon 	}
1041d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
1042d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1043d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
1044a94100faSBill Paul 	if (error) {
1045d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
1046d65abd66SPyun YongHyeon 		return (error);
1047a94100faSBill Paul 	}
1048a94100faSBill Paul 
1049a94100faSBill Paul 	/*
1050a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1051a94100faSBill Paul 	 */
1052a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1053a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1054d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1055a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1056a94100faSBill Paul 	if (error) {
1057d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1058d65abd66SPyun YongHyeon 		return (error);
1059a94100faSBill Paul 	}
1060a94100faSBill Paul 
1061a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1062a94100faSBill Paul 
1063a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1064d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1065d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1066a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1067d65abd66SPyun YongHyeon 	if (error) {
1068d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1069d65abd66SPyun YongHyeon 		return (error);
1070d65abd66SPyun YongHyeon 	}
1071a94100faSBill Paul 
1072a94100faSBill Paul 	/* Load the map for the TX ring. */
1073a94100faSBill Paul 
1074d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1075a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1076a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1077d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1078a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1079d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1080d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1081d65abd66SPyun YongHyeon 		return (ENOMEM);
1082d65abd66SPyun YongHyeon 	}
1083a94100faSBill Paul 
1084a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1085a94100faSBill Paul 
1086d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1087d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1088d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1089a94100faSBill Paul 		if (error) {
1090d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1091d65abd66SPyun YongHyeon 			return (error);
1092a94100faSBill Paul 		}
1093a94100faSBill Paul 	}
1094a94100faSBill Paul 
1095a94100faSBill Paul 	/*
1096a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1097a94100faSBill Paul 	 */
1098a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1099a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1100d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1101a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1102a94100faSBill Paul 	if (error) {
1103d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1104d65abd66SPyun YongHyeon 		return (error);
1105a94100faSBill Paul 	}
1106a94100faSBill Paul 
1107a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1108a94100faSBill Paul 
1109a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1110d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1111d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1112a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1113d65abd66SPyun YongHyeon 	if (error) {
1114d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1115d65abd66SPyun YongHyeon 		return (error);
1116d65abd66SPyun YongHyeon 	}
1117a94100faSBill Paul 
1118a94100faSBill Paul 	/* Load the map for the RX ring. */
1119a94100faSBill Paul 
1120d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1121a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1122a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1123d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1124a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1125d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1126d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1127d65abd66SPyun YongHyeon 		return (ENOMEM);
1128d65abd66SPyun YongHyeon 	}
1129a94100faSBill Paul 
1130a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1131a94100faSBill Paul 
113281eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
113381eee0ebSPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
113481eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_sparemap);
113581eee0ebSPyun YongHyeon 		if (error) {
113681eee0ebSPyun YongHyeon 			device_printf(dev,
113781eee0ebSPyun YongHyeon 			    "could not create spare DMA map for jumbo RX\n");
113881eee0ebSPyun YongHyeon 			return (error);
113981eee0ebSPyun YongHyeon 		}
114081eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
114181eee0ebSPyun YongHyeon 			error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
114281eee0ebSPyun YongHyeon 			    &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
114381eee0ebSPyun YongHyeon 			if (error) {
114481eee0ebSPyun YongHyeon 				device_printf(dev,
114581eee0ebSPyun YongHyeon 				    "could not create DMA map for jumbo RX\n");
114681eee0ebSPyun YongHyeon 				return (error);
114781eee0ebSPyun YongHyeon 			}
114881eee0ebSPyun YongHyeon 		}
114981eee0ebSPyun YongHyeon 	}
1150d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1151d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1152a94100faSBill Paul 	if (error) {
1153d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1154d65abd66SPyun YongHyeon 		return (error);
1155d65abd66SPyun YongHyeon 	}
1156d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1157d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1158d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1159d65abd66SPyun YongHyeon 		if (error) {
1160d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1161d65abd66SPyun YongHyeon 			return (error);
1162a94100faSBill Paul 		}
1163a94100faSBill Paul 	}
1164a94100faSBill Paul 
11650534aae0SPyun YongHyeon 	/* Create DMA map for statistics. */
11660534aae0SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0,
11670534aae0SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
11680534aae0SPyun YongHyeon 	    sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL,
11690534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_stag);
11700534aae0SPyun YongHyeon 	if (error) {
11710534aae0SPyun YongHyeon 		device_printf(dev, "could not create statistics DMA tag\n");
11720534aae0SPyun YongHyeon 		return (error);
11730534aae0SPyun YongHyeon 	}
11740534aae0SPyun YongHyeon 	/* Allocate DMA'able memory for statistics. */
11750534aae0SPyun YongHyeon 	error = bus_dmamem_alloc(sc->rl_ldata.rl_stag,
11760534aae0SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_stats,
11770534aae0SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
11780534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_smap);
11790534aae0SPyun YongHyeon 	if (error) {
11800534aae0SPyun YongHyeon 		device_printf(dev,
11810534aae0SPyun YongHyeon 		    "could not allocate statistics DMA memory\n");
11820534aae0SPyun YongHyeon 		return (error);
11830534aae0SPyun YongHyeon 	}
11840534aae0SPyun YongHyeon 	/* Load the map for statistics. */
11850534aae0SPyun YongHyeon 	sc->rl_ldata.rl_stats_addr = 0;
11860534aae0SPyun YongHyeon 	error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap,
11870534aae0SPyun YongHyeon 	    sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr,
11880534aae0SPyun YongHyeon 	     &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT);
11890534aae0SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) {
11900534aae0SPyun YongHyeon 		device_printf(dev, "could not load statistics DMA memory\n");
11910534aae0SPyun YongHyeon 		return (ENOMEM);
11920534aae0SPyun YongHyeon 	}
11930534aae0SPyun YongHyeon 
1194a94100faSBill Paul 	return (0);
1195a94100faSBill Paul }
1196a94100faSBill Paul 
1197a94100faSBill Paul /*
1198a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1199a94100faSBill Paul  * setup and ethernet/BPF attach.
1200a94100faSBill Paul  */
1201a94100faSBill Paul static int
12027b5ffebfSPyun YongHyeon re_attach(device_t dev)
1203a94100faSBill Paul {
1204a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1205be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1206a94100faSBill Paul 	struct rl_softc		*sc;
1207a94100faSBill Paul 	struct ifnet		*ifp;
1208b3030306SMarius Strobl 	const struct rl_hwrev	*hw_rev;
1209017f1c8dSPyun YongHyeon 	u_int32_t		cap, ctl;
1210a94100faSBill Paul 	int			hwrev;
1211ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
12128e5d93dbSMarius Strobl 	int			error = 0, i, phy, rid;
12134a58fd45SPyun YongHyeon 	int			msic, msixc, reg;
121403ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1215a94100faSBill Paul 
1216a94100faSBill Paul 	sc = device_get_softc(dev);
1217ed510fb0SBill Paul 	sc->rl_dev = dev;
1218a94100faSBill Paul 
1219a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
122097b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1221d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1222d1754a9bSJohn Baldwin 
1223a94100faSBill Paul 	/*
1224a94100faSBill Paul 	 * Map control/status registers.
1225a94100faSBill Paul 	 */
1226a94100faSBill Paul 	pci_enable_busmaster(dev);
1227a94100faSBill Paul 
1228ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
12292c21710bSPyun YongHyeon 	/*
12302c21710bSPyun YongHyeon 	 * Prefer memory space register mapping over IO space.
12312c21710bSPyun YongHyeon 	 * Because RTL8169SC does not seem to work when memory mapping
12322c21710bSPyun YongHyeon 	 * is used always activate io mapping.
12332c21710bSPyun YongHyeon 	 */
12342c21710bSPyun YongHyeon 	if (devid == RT_DEVICEID_8169SC)
12352c21710bSPyun YongHyeon 		prefer_iomap = 1;
12362c21710bSPyun YongHyeon 	if (prefer_iomap == 0) {
1237ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(1);
1238ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_MEMORY;
1239ace7ed5dSPyun YongHyeon 		/* RTL8168/8101E seems to use different BARs. */
1240ace7ed5dSPyun YongHyeon 		if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1241ace7ed5dSPyun YongHyeon 			sc->rl_res_id = PCIR_BAR(2);
12422c21710bSPyun YongHyeon 	} else {
12432c21710bSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
12442c21710bSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
12452c21710bSPyun YongHyeon 	}
1246ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1247ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
12482c21710bSPyun YongHyeon 	if (sc->rl_res == NULL && prefer_iomap == 0) {
1249ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1250ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1251ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1252ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
12532c21710bSPyun YongHyeon 	}
1254ace7ed5dSPyun YongHyeon 	if (sc->rl_res == NULL) {
1255d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1256a94100faSBill Paul 		error = ENXIO;
1257a94100faSBill Paul 		goto fail;
1258a94100faSBill Paul 	}
1259a94100faSBill Paul 
1260a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1261a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1262a94100faSBill Paul 
12635774c5ffSPyun YongHyeon 	msic = pci_msi_count(dev);
12644a58fd45SPyun YongHyeon 	msixc = pci_msix_count(dev);
1265017f1c8dSPyun YongHyeon 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0) {
12664a58fd45SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PCIE;
1267017f1c8dSPyun YongHyeon 		sc->rl_expcap = reg;
1268017f1c8dSPyun YongHyeon 	}
12694a58fd45SPyun YongHyeon 	if (bootverbose) {
12705774c5ffSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
12714a58fd45SPyun YongHyeon 		device_printf(dev, "MSI-X count : %d\n", msixc);
12725774c5ffSPyun YongHyeon 	}
12734a58fd45SPyun YongHyeon 	if (msix_disable > 0)
12744a58fd45SPyun YongHyeon 		msixc = 0;
12754a58fd45SPyun YongHyeon 	if (msi_disable > 0)
12764a58fd45SPyun YongHyeon 		msic = 0;
12774a58fd45SPyun YongHyeon 	/* Prefer MSI-X to MSI. */
12784a58fd45SPyun YongHyeon 	if (msixc > 0) {
1279f1a5f291SMarius Strobl 		msixc = RL_MSI_MESSAGES;
12804a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
12814a58fd45SPyun YongHyeon 		sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
12824a58fd45SPyun YongHyeon 		    &rid, RF_ACTIVE);
12834a58fd45SPyun YongHyeon 		if (sc->rl_res_pba == NULL) {
12844a58fd45SPyun YongHyeon 			device_printf(sc->rl_dev,
12854a58fd45SPyun YongHyeon 			    "could not allocate MSI-X PBA resource\n");
12864a58fd45SPyun YongHyeon 		}
12874a58fd45SPyun YongHyeon 		if (sc->rl_res_pba != NULL &&
12884a58fd45SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
1289f1a5f291SMarius Strobl 			if (msixc == RL_MSI_MESSAGES) {
12904a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI-X message\n",
12914a58fd45SPyun YongHyeon 				    msixc);
12924a58fd45SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSIX;
12934a58fd45SPyun YongHyeon 			} else
12944a58fd45SPyun YongHyeon 				pci_release_msi(dev);
12954a58fd45SPyun YongHyeon 		}
12964a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSIX) == 0) {
12974a58fd45SPyun YongHyeon 			if (sc->rl_res_pba != NULL)
12984a58fd45SPyun YongHyeon 				bus_release_resource(dev, SYS_RES_MEMORY, rid,
12994a58fd45SPyun YongHyeon 				    sc->rl_res_pba);
13004a58fd45SPyun YongHyeon 			sc->rl_res_pba = NULL;
13014a58fd45SPyun YongHyeon 			msixc = 0;
13024a58fd45SPyun YongHyeon 		}
13034a58fd45SPyun YongHyeon 	}
13044a58fd45SPyun YongHyeon 	/* Prefer MSI to INTx. */
13054a58fd45SPyun YongHyeon 	if (msixc == 0 && msic > 0) {
1306f1a5f291SMarius Strobl 		msic = RL_MSI_MESSAGES;
13075774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
13085774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
13094a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
13105774c5ffSPyun YongHyeon 				    msic);
1311351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1312339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1313339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1314339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1315339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1316339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1317f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13185774c5ffSPyun YongHyeon 			} else
13195774c5ffSPyun YongHyeon 				pci_release_msi(dev);
13205774c5ffSPyun YongHyeon 		}
13214a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSI) == 0)
13224a58fd45SPyun YongHyeon 			msic = 0;
13235774c5ffSPyun YongHyeon 	}
1324a94100faSBill Paul 
13255774c5ffSPyun YongHyeon 	/* Allocate interrupt */
13264a58fd45SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) {
13275774c5ffSPyun YongHyeon 		rid = 0;
13285774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
13295774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
13305774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
13315774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1332a94100faSBill Paul 			error = ENXIO;
1333a94100faSBill Paul 			goto fail;
1334a94100faSBill Paul 		}
13355774c5ffSPyun YongHyeon 	} else {
13365774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
13375774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
13385774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
13395774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
13405774c5ffSPyun YongHyeon 				device_printf(dev,
13412df05392SSergey Kandaurov 				    "couldn't allocate IRQ resources for "
13425774c5ffSPyun YongHyeon 				    "message %d\n", rid);
13435774c5ffSPyun YongHyeon 				error = ENXIO;
13445774c5ffSPyun YongHyeon 				goto fail;
13455774c5ffSPyun YongHyeon 			}
13465774c5ffSPyun YongHyeon 		}
13475774c5ffSPyun YongHyeon 	}
1348a94100faSBill Paul 
13494d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
13504d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
13514d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
13524d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
13534d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
13544d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
13554d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
13564d2bf239SPyun YongHyeon 		}
13574d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13584d2bf239SPyun YongHyeon 	}
13594d2bf239SPyun YongHyeon 
1360017f1c8dSPyun YongHyeon 	/* Disable ASPM L0S/L1. */
1361017f1c8dSPyun YongHyeon 	if (sc->rl_expcap != 0) {
1362017f1c8dSPyun YongHyeon 		cap = pci_read_config(dev, sc->rl_expcap +
1363389c8bd5SGavin Atkinson 		    PCIER_LINK_CAP, 2);
1364389c8bd5SGavin Atkinson 		if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
1365017f1c8dSPyun YongHyeon 			ctl = pci_read_config(dev, sc->rl_expcap +
1366389c8bd5SGavin Atkinson 			    PCIER_LINK_CTL, 2);
1367e935190aSGavin Atkinson 			if ((ctl & PCIEM_LINK_CTL_ASPMC) != 0) {
1368e935190aSGavin Atkinson 				ctl &= ~PCIEM_LINK_CTL_ASPMC;
1369017f1c8dSPyun YongHyeon 				pci_write_config(dev, sc->rl_expcap +
1370389c8bd5SGavin Atkinson 				    PCIER_LINK_CTL, ctl, 2);
1371017f1c8dSPyun YongHyeon 				device_printf(dev, "ASPM disabled\n");
1372017f1c8dSPyun YongHyeon 			}
1373017f1c8dSPyun YongHyeon 		} else
1374017f1c8dSPyun YongHyeon 			device_printf(dev, "no ASPM capability\n");
1375017f1c8dSPyun YongHyeon 	}
1376017f1c8dSPyun YongHyeon 
1377abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1378a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1379566ca8caSJung-uk Kim 	switch (hwrev & 0x70000000) {
1380566ca8caSJung-uk Kim 	case 0x00000000:
1381566ca8caSJung-uk Kim 	case 0x10000000:
1382566ca8caSJung-uk Kim 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000);
1383566ca8caSJung-uk Kim 		hwrev &= (RL_TXCFG_HWREV | 0x80000000);
1384566ca8caSJung-uk Kim 		break;
1385566ca8caSJung-uk Kim 	default:
1386a810fc83SPyun YongHyeon 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1387fd3ae0f5SPyun YongHyeon 		sc->rl_macrev = hwrev & 0x00700000;
1388a810fc83SPyun YongHyeon 		hwrev &= RL_TXCFG_HWREV;
1389566ca8caSJung-uk Kim 		break;
1390566ca8caSJung-uk Kim 	}
1391fd3ae0f5SPyun YongHyeon 	device_printf(dev, "MAC rev. 0x%08x\n", sc->rl_macrev);
1392abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1393abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1394abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
139581eee0ebSPyun YongHyeon 			sc->rl_hwrev = hw_rev;
1396abc8ff44SBill Paul 			break;
1397abc8ff44SBill Paul 		}
1398abc8ff44SBill Paul 		hw_rev++;
1399abc8ff44SBill Paul 	}
1400d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1401a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1402d65abd66SPyun YongHyeon 		error = ENXIO;
1403d65abd66SPyun YongHyeon 		goto fail;
1404d65abd66SPyun YongHyeon 	}
1405abc8ff44SBill Paul 
1406351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1407351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
140881eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD;
1409351a76f9SPyun YongHyeon 		break;
1410351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1411351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
141281eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER;
1413351a76f9SPyun YongHyeon 		break;
1414b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102E:
1415b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102EL:
14163d22427cSTai-hwa Liang 	case RL_HWREV_8102EL_SPIN1:
141781eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
141881eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
141981eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD;
1420b1d62f0fSPyun YongHyeon 		break;
14218281a098SPyun YongHyeon 	case RL_HWREV_8103E:
142281eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
142381eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
142481eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP;
14258281a098SPyun YongHyeon 		break;
142639e69201SPyun YongHyeon 	case RL_HWREV_8401E:
142754899a96SPyun YongHyeon 	case RL_HWREV_8105E:
14286b0a8e04SPyun YongHyeon 	case RL_HWREV_8105E_SPIN1:
1429214c71f6SPyun YongHyeon 	case RL_HWREV_8106E:
143054899a96SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
143154899a96SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
143254899a96SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD;
143354899a96SPyun YongHyeon 		break;
1434eef0e496SPyun YongHyeon 	case RL_HWREV_8402:
1435eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1436eef0e496SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1437eef0e496SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD |
1438eef0e496SPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ;
1439eef0e496SPyun YongHyeon 		break;
1440ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN1:
1441ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN2:
1442886ff602SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_WOLRXENB;
1443886ff602SPyun YongHyeon 		/* FALLTHROUGH */
1444ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN3:
1445aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT;
1446deb5c680SPyun YongHyeon 		break;
1447deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
144861f45a72SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_MACSLEEP;
144961f45a72SPyun YongHyeon 		/* FALLTHROUGH */
145061f45a72SPyun YongHyeon 	case RL_HWREV_8168C:
1451fd3ae0f5SPyun YongHyeon 		if (sc->rl_macrev == 0x00200000)
145261f45a72SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_MACSLEEP;
145361f45a72SPyun YongHyeon 		/* FALLTHROUGH */
1454deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
1455aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1456f2e491c9SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
14576830588dSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1458351a76f9SPyun YongHyeon 		break;
1459df2dc2b3SPyun YongHyeon 	case RL_HWREV_8168D:
1460df2dc2b3SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1461df2dc2b3SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1462df2dc2b3SPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1463df2dc2b3SPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1464df2dc2b3SPyun YongHyeon 		break;
1465eef0e496SPyun YongHyeon 	case RL_HWREV_8168DP:
1466eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1467eef0e496SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_AUTOPAD |
14686830588dSPyun YongHyeon 		    RL_FLAG_JUMBOV2 | RL_FLAG_WAIT_TXPOLL | RL_FLAG_WOL_MANLINK;
1469eef0e496SPyun YongHyeon 		break;
1470d0c45156SPyun YongHyeon 	case RL_HWREV_8168E:
1471d0c45156SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1472d0c45156SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
14736830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14746830588dSPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1475d0c45156SPyun YongHyeon 		break;
1476f0431c5bSPyun YongHyeon 	case RL_HWREV_8168E_VL:
1477d467ffaaSPyun YongHyeon 	case RL_HWREV_8168F:
1478f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_EARLYOFF;
1479f1a5f291SMarius Strobl 		/* FALLTHROUGH */
1480d56f7f52SPyun YongHyeon 	case RL_HWREV_8411:
1481f0431c5bSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1482f0431c5bSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1483eef0e496SPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14846830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK;
1485f0431c5bSPyun YongHyeon 		break;
1486f1a5f291SMarius Strobl 	case RL_HWREV_8168EP:
1487f1a5f291SMarius Strobl 	case RL_HWREV_8168G:
1488f1a5f291SMarius Strobl 	case RL_HWREV_8411B:
1489f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1490f1a5f291SMarius Strobl 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1491f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1492f1a5f291SMarius Strobl 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK |
1493f1a5f291SMarius Strobl 		    RL_FLAG_EARLYOFFV2 | RL_FLAG_RXDV_GATED;
1494f1a5f291SMarius Strobl 		break;
1495ab9f923eSPyun YongHyeon 	case RL_HWREV_8168GU:
1496ab9f923eSPyun YongHyeon 		if (pci_get_device(dev) == RT_DEVICEID_8101E) {
1497ab9f923eSPyun YongHyeon 			/* RTL8106EUS */
1498ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_FASTETHER;
1499ab9f923eSPyun YongHyeon 		} else
1500ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1501ab9f923eSPyun YongHyeon 
1502ab9f923eSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1503ab9f923eSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1504f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_CMDSTOP_WAIT_TXQ |
1505f1a5f291SMarius Strobl 		    RL_FLAG_EARLYOFFV2 | RL_FLAG_RXDV_GATED;
1506ab9f923eSPyun YongHyeon 		break;
1507566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SB:
1508566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SBL:
1509566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SC:
1510566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SCE:
1511566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1512566ca8caSJung-uk Kim 		/* FALLTHROUGH */
15130596d7e6SPyun YongHyeon 	case RL_HWREV_8169:
15140596d7e6SPyun YongHyeon 	case RL_HWREV_8169S:
1515566ca8caSJung-uk Kim 	case RL_HWREV_8110S:
1516566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_MACRESET;
1517351a76f9SPyun YongHyeon 		break;
1518351a76f9SPyun YongHyeon 	default:
1519351a76f9SPyun YongHyeon 		break;
1520351a76f9SPyun YongHyeon 	}
1521351a76f9SPyun YongHyeon 
1522e7e7593cSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8139CPLUS) {
1523e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_8139_CFG0;
1524e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_8139_CFG1;
1525e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = 0;
1526e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_8139_CFG3;
1527e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_8139_CFG4;
1528e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_8139_CFG5;
1529e7e7593cSPyun YongHyeon 	} else {
1530e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_CFG0;
1531e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_CFG1;
1532e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = RL_CFG2;
1533e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_CFG3;
1534e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_CFG4;
1535e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_CFG5;
1536e7e7593cSPyun YongHyeon 	}
1537e7e7593cSPyun YongHyeon 
153893252626SPyun YongHyeon 	/* Reset the adapter. */
153993252626SPyun YongHyeon 	RL_LOCK(sc);
154093252626SPyun YongHyeon 	re_reset(sc);
154193252626SPyun YongHyeon 	RL_UNLOCK(sc);
154293252626SPyun YongHyeon 
1543deb5c680SPyun YongHyeon 	/* Enable PME. */
1544deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1545e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg1);
1546deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1547e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, cfg);
1548e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg5);
1549deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1550e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, cfg);
1551deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1552deb5c680SPyun YongHyeon 
1553deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1554deb5c680SPyun YongHyeon 		/*
1555deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1556deb5c680SPyun YongHyeon 		 * address from EEPROM.
1557deb5c680SPyun YongHyeon 		 */
1558deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1559deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1560deb5c680SPyun YongHyeon 	} else {
1561141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1562ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1563a94100faSBill Paul 		if (re_did != 0x8129)
1564141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1565a94100faSBill Paul 
1566a94100faSBill Paul 		/*
1567a94100faSBill Paul 		 * Get station address from the EEPROM.
1568a94100faSBill Paul 		 */
1569ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1570be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1571be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1572de8925a2SKevin Lo 		bcopy(as, eaddr, ETHER_ADDR_LEN);
1573deb5c680SPyun YongHyeon 	}
1574ed510fb0SBill Paul 
1575ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1576d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1577ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1578ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1579d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1580d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1581ed510fb0SBill Paul 	} else {
1582d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1583ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1584ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1585d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1586d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1587abc8ff44SBill Paul 	}
15889bac70b8SBill Paul 
1589a94100faSBill Paul 	error = re_allocmem(dev, sc);
1590a94100faSBill Paul 	if (error)
1591a94100faSBill Paul 		goto fail;
15920534aae0SPyun YongHyeon 	re_add_sysctls(sc);
1593a94100faSBill Paul 
1594cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1595cd036ec1SBrooks Davis 	if (ifp == NULL) {
1596d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1597cd036ec1SBrooks Davis 		error = ENOSPC;
1598cd036ec1SBrooks Davis 		goto fail;
1599cd036ec1SBrooks Davis 	}
1600cd036ec1SBrooks Davis 
160161f45a72SPyun YongHyeon 	/* Take controller out of deep sleep mode. */
160261f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
160361f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
160461f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
160561f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
160661f45a72SPyun YongHyeon 		else
160761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
160861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
160961f45a72SPyun YongHyeon 	}
161061f45a72SPyun YongHyeon 
1611351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
161239e69201SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) {
1613d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80);
161439e69201SPyun YongHyeon 		if (hw_rev->rl_rev == RL_HWREV_8401E)
161539e69201SPyun YongHyeon 			CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08);
161639e69201SPyun YongHyeon 	}
1617351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1618351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1619351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1620351a76f9SPyun YongHyeon 	}
1621351a76f9SPyun YongHyeon 
1622a94100faSBill Paul 	ifp->if_softc = sc;
16239bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1624a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1625a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1626a94100faSBill Paul 	ifp->if_start = re_start;
1627bc2a1002SPyun YongHyeon 	/*
1628bc2a1002SPyun YongHyeon 	 * RTL8168/8111C generates wrong IP checksummed frame if the
162974a03446SPyun YongHyeon 	 * packet has IP options so disable TX checksum offloading.
1630bc2a1002SPyun YongHyeon 	 */
1631bc2a1002SPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C ||
16323c2a957dSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2 ||
163374a03446SPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168CP) {
163474a03446SPyun YongHyeon 		ifp->if_hwassist = 0;
163574a03446SPyun YongHyeon 		ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TSO4;
163674a03446SPyun YongHyeon 	} else {
1637bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP;
1638d6d7d923SPyun YongHyeon 		ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
163974a03446SPyun YongHyeon 	}
164074a03446SPyun YongHyeon 	ifp->if_hwassist |= CSUM_TSO;
1641498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1642a94100faSBill Paul 	ifp->if_init = re_init;
164352732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
164452732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
164552732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1646a94100faSBill Paul 
1647ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1648ed510fb0SBill Paul 
1649fed3ed71SPyun YongHyeon #define	RE_PHYAD_INTERNAL	 0
1650fed3ed71SPyun YongHyeon 
1651fed3ed71SPyun YongHyeon 	/* Do MII setup. */
1652fed3ed71SPyun YongHyeon 	phy = RE_PHYAD_INTERNAL;
1653fed3ed71SPyun YongHyeon 	if (sc->rl_type == RL_8169)
1654fed3ed71SPyun YongHyeon 		phy = 1;
1655fed3ed71SPyun YongHyeon 	error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd,
1656fed3ed71SPyun YongHyeon 	    re_ifmedia_sts, BMSR_DEFCAPMASK, phy, MII_OFFSET_ANY, MIIF_DOPAUSE);
1657fed3ed71SPyun YongHyeon 	if (error != 0) {
1658fed3ed71SPyun YongHyeon 		device_printf(dev, "attaching PHYs failed\n");
1659fed3ed71SPyun YongHyeon 		goto fail;
1660fed3ed71SPyun YongHyeon 	}
1661fed3ed71SPyun YongHyeon 
1662a94100faSBill Paul 	/*
1663a94100faSBill Paul 	 * Call MI attach routine.
1664a94100faSBill Paul 	 */
1665a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1666a94100faSBill Paul 
1667960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1668960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1669960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1670960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
16717467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
16723b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &reg) == 0)
16737467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1674960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
167544f7cbf5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_WOL_UCAST | IFCAP_WOL_MCAST);
1676a2a8420cSPyun YongHyeon 	/*
1677f9ad4da7SPyun YongHyeon 	 * Don't enable TSO by default.  It is known to generate
1678f9ad4da7SPyun YongHyeon 	 * corrupted TCP segments(bad TCP options) under certain
16792df05392SSergey Kandaurov 	 * circumstances.
1680a2a8420cSPyun YongHyeon 	 */
1681a2a8420cSPyun YongHyeon 	ifp->if_hwassist &= ~CSUM_TSO;
1682ecafbbb5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO);
1683960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1684960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1685960fd5b3SPyun YongHyeon #endif
1686960fd5b3SPyun YongHyeon 	/*
1687960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1688960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1689960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1690960fd5b3SPyun YongHyeon 	 */
16911bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1692960fd5b3SPyun YongHyeon 
1693579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
1694579a6e3cSLuigi Rizzo 	re_netmap_attach(sc);
1695579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
1696ed510fb0SBill Paul #ifdef RE_DIAG
1697ed510fb0SBill Paul 	/*
1698ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1699ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1700ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1701ed510fb0SBill Paul 	 */
1702a94100faSBill Paul 
1703ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1704ed510fb0SBill Paul 		error = re_diag(sc);
1705a94100faSBill Paul 		if (error) {
1706ed510fb0SBill Paul 			device_printf(dev,
1707ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1708a94100faSBill Paul 			ether_ifdetach(ifp);
1709a94100faSBill Paul 			goto fail;
1710a94100faSBill Paul 		}
1711ed510fb0SBill Paul 	}
1712ed510fb0SBill Paul #endif
1713a94100faSBill Paul 
1714502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
1715502be0f7SPyun YongHyeon 	intr_filter = 1;
1716502be0f7SPyun YongHyeon #endif
1717a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1718502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
1719502be0f7SPyun YongHyeon 	    intr_filter == 0) {
1720502be0f7SPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
1721502be0f7SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc,
1722502be0f7SPyun YongHyeon 		    &sc->rl_intrhand[0]);
1723502be0f7SPyun YongHyeon 	} else {
17245774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
17255774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
17265774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
17275774c5ffSPyun YongHyeon 	}
1728a94100faSBill Paul 	if (error) {
1729d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1730a94100faSBill Paul 		ether_ifdetach(ifp);
1731a94100faSBill Paul 	}
1732a94100faSBill Paul 
1733a94100faSBill Paul fail:
1734ed510fb0SBill Paul 
1735a94100faSBill Paul 	if (error)
1736a94100faSBill Paul 		re_detach(dev);
1737a94100faSBill Paul 
1738a94100faSBill Paul 	return (error);
1739a94100faSBill Paul }
1740a94100faSBill Paul 
1741a94100faSBill Paul /*
1742a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1743a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1744a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1745a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1746a94100faSBill Paul  * allocated.
1747a94100faSBill Paul  */
1748a94100faSBill Paul static int
17497b5ffebfSPyun YongHyeon re_detach(device_t dev)
1750a94100faSBill Paul {
1751a94100faSBill Paul 	struct rl_softc		*sc;
1752a94100faSBill Paul 	struct ifnet		*ifp;
17535774c5ffSPyun YongHyeon 	int			i, rid;
1754a94100faSBill Paul 
1755a94100faSBill Paul 	sc = device_get_softc(dev);
1756fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1757aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
175897b9d4baSJohn-Mark Gurney 
175981cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
176081cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
176140929967SGleb Smirnoff #ifdef DEVICE_POLLING
176240929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
176340929967SGleb Smirnoff 			ether_poll_deregister(ifp);
176440929967SGleb Smirnoff #endif
176597b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
176697b9d4baSJohn-Mark Gurney #if 0
176797b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
176897b9d4baSJohn-Mark Gurney #endif
1769a94100faSBill Paul 		re_stop(sc);
1770525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1771d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
17723d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
1773a94100faSBill Paul 		/*
1774a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1775a94100faSBill Paul 		 * still had a BPF descriptor attached to this
177697b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1777a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1778a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1779a94100faSBill Paul 		 * which will try to call re_init() again. This will
1780a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1781a94100faSBill Paul 		 * which will panic the system when the kernel tries
1782a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1783a94100faSBill Paul 		 * anymore.
1784a94100faSBill Paul 		 */
1785a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1786525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1787a94100faSBill Paul 	}
1788a94100faSBill Paul 	if (sc->rl_miibus)
1789a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1790a94100faSBill Paul 	bus_generic_detach(dev);
1791a94100faSBill Paul 
179297b9d4baSJohn-Mark Gurney 	/*
179397b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
179497b9d4baSJohn-Mark Gurney 	 * stopped here.
179597b9d4baSJohn-Mark Gurney 	 */
179697b9d4baSJohn-Mark Gurney 
1797502be0f7SPyun YongHyeon 	if (sc->rl_intrhand[0] != NULL) {
1798502be0f7SPyun YongHyeon 		bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]);
1799502be0f7SPyun YongHyeon 		sc->rl_intrhand[0] = NULL;
18005774c5ffSPyun YongHyeon 	}
180182242c11SKevin Lo 	if (ifp != NULL) {
180282242c11SKevin Lo #ifdef DEV_NETMAP
180382242c11SKevin Lo 		netmap_detach(ifp);
180482242c11SKevin Lo #endif /* DEV_NETMAP */
1805ad4f426eSWarner Losh 		if_free(ifp);
180682242c11SKevin Lo 	}
1807502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
1808502be0f7SPyun YongHyeon 		rid = 0;
1809502be0f7SPyun YongHyeon 	else
1810502be0f7SPyun YongHyeon 		rid = 1;
18115774c5ffSPyun YongHyeon 	if (sc->rl_irq[0] != NULL) {
1812502be0f7SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]);
18135774c5ffSPyun YongHyeon 		sc->rl_irq[0] = NULL;
18145774c5ffSPyun YongHyeon 	}
1815502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0)
18165774c5ffSPyun YongHyeon 		pci_release_msi(dev);
18174a58fd45SPyun YongHyeon 	if (sc->rl_res_pba) {
18184a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
18194a58fd45SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba);
18204a58fd45SPyun YongHyeon 	}
1821a94100faSBill Paul 	if (sc->rl_res)
1822ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1823ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1824a94100faSBill Paul 
1825a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1826a94100faSBill Paul 
1827a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1828068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list_addr)
1829a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1830a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1831068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list)
1832a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1833a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list,
1834a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1835a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1836a94100faSBill Paul 	}
1837a94100faSBill Paul 
1838a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1839a94100faSBill Paul 
1840a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1841068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list_addr)
1842a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1843a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1844068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list)
1845a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1846a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list,
1847a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1848a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1849a94100faSBill Paul 	}
1850a94100faSBill Paul 
1851a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1852a94100faSBill Paul 
1853d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
18549e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
18559e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap)
1856d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1857d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
18589e18005dSPyun YongHyeon 		}
1859d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1860d65abd66SPyun YongHyeon 	}
1861d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
18629e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
18639e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap)
1864d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1865d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
18669e18005dSPyun YongHyeon 		}
1867d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1868d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1869d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1870d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1871a94100faSBill Paul 	}
187281eee0ebSPyun YongHyeon 	if (sc->rl_ldata.rl_jrx_mtag) {
187381eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
187481eee0ebSPyun YongHyeon 			if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap)
187581eee0ebSPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
187681eee0ebSPyun YongHyeon 				    sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
187781eee0ebSPyun YongHyeon 		}
187881eee0ebSPyun YongHyeon 		if (sc->rl_ldata.rl_jrx_sparemap)
187981eee0ebSPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
188081eee0ebSPyun YongHyeon 			    sc->rl_ldata.rl_jrx_sparemap);
188181eee0ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag);
188281eee0ebSPyun YongHyeon 	}
1883a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1884a94100faSBill Paul 
1885a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1886068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats_addr)
1887a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_stag,
1888a94100faSBill Paul 			    sc->rl_ldata.rl_smap);
1889068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats)
18900534aae0SPyun YongHyeon 			bus_dmamem_free(sc->rl_ldata.rl_stag,
18910534aae0SPyun YongHyeon 			    sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap);
1892a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1893a94100faSBill Paul 	}
1894a94100faSBill Paul 
1895a94100faSBill Paul 	if (sc->rl_parent_tag)
1896a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1897a94100faSBill Paul 
1898a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1899a94100faSBill Paul 
1900a94100faSBill Paul 	return (0);
1901a94100faSBill Paul }
1902a94100faSBill Paul 
1903d65abd66SPyun YongHyeon static __inline void
19047b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx)
1905a94100faSBill Paul {
1906d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1907d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1908d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1909a94100faSBill Paul 
191081eee0ebSPyun YongHyeon 	if (sc->rl_ifp->if_mtu > RL_MTU &&
191181eee0ebSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
191281eee0ebSPyun YongHyeon 		rxd = &sc->rl_ldata.rl_jrx_desc[idx];
191381eee0ebSPyun YongHyeon 	else
1914d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[idx];
1915d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1916d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1917d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1918d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1919d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1920d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1921d65abd66SPyun YongHyeon }
1922d65abd66SPyun YongHyeon 
1923d65abd66SPyun YongHyeon static int
19247b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx)
1925d65abd66SPyun YongHyeon {
1926d65abd66SPyun YongHyeon 	struct mbuf		*m;
1927d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1928d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1929d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1930d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1931d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1932d65abd66SPyun YongHyeon 	int			error, nsegs;
1933d65abd66SPyun YongHyeon 
1934c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1935d65abd66SPyun YongHyeon 	if (m == NULL)
1936a94100faSBill Paul 		return (ENOBUFS);
1937a94100faSBill Paul 
1938a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
193922a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
194022a11c96SJohn-Mark Gurney 	/*
194122a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
194222a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
194322a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
194422a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
194522a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
194622a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
194722a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
194822a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
194922a11c96SJohn-Mark Gurney 	 */
195022a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
195122a11c96SJohn-Mark Gurney #endif
1952d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1953d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1954d65abd66SPyun YongHyeon 	if (error != 0) {
1955d65abd66SPyun YongHyeon 		m_freem(m);
1956d65abd66SPyun YongHyeon 		return (ENOBUFS);
1957d65abd66SPyun YongHyeon 	}
1958d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1959a94100faSBill Paul 
1960d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1961d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1962d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1963d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1964d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1965a94100faSBill Paul 	}
1966a94100faSBill Paul 
1967d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1968d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1969d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1970d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1971d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1972d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1973a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1974a94100faSBill Paul 
1975d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1976d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1977d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1978d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1979d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1980d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1981d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1982d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1983d65abd66SPyun YongHyeon 
1984a94100faSBill Paul 	return (0);
1985a94100faSBill Paul }
1986a94100faSBill Paul 
198781eee0ebSPyun YongHyeon static int
198881eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx)
198981eee0ebSPyun YongHyeon {
199081eee0ebSPyun YongHyeon 	struct mbuf		*m;
199181eee0ebSPyun YongHyeon 	struct rl_rxdesc	*rxd;
199281eee0ebSPyun YongHyeon 	bus_dma_segment_t	segs[1];
199381eee0ebSPyun YongHyeon 	bus_dmamap_t		map;
199481eee0ebSPyun YongHyeon 	struct rl_desc		*desc;
199581eee0ebSPyun YongHyeon 	uint32_t		cmdstat;
199681eee0ebSPyun YongHyeon 	int			error, nsegs;
199781eee0ebSPyun YongHyeon 
1998c6499eccSGleb Smirnoff 	m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
199981eee0ebSPyun YongHyeon 	if (m == NULL)
200081eee0ebSPyun YongHyeon 		return (ENOBUFS);
200181eee0ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
200281eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX
200381eee0ebSPyun YongHyeon 	m_adj(m, RE_ETHER_ALIGN);
200481eee0ebSPyun YongHyeon #endif
200581eee0ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag,
200681eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
200781eee0ebSPyun YongHyeon 	if (error != 0) {
200881eee0ebSPyun YongHyeon 		m_freem(m);
200981eee0ebSPyun YongHyeon 		return (ENOBUFS);
201081eee0ebSPyun YongHyeon 	}
201181eee0ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
201281eee0ebSPyun YongHyeon 
201381eee0ebSPyun YongHyeon 	rxd = &sc->rl_ldata.rl_jrx_desc[idx];
201481eee0ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
201581eee0ebSPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
201681eee0ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
201781eee0ebSPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap);
201881eee0ebSPyun YongHyeon 	}
201981eee0ebSPyun YongHyeon 
202081eee0ebSPyun YongHyeon 	rxd->rx_m = m;
202181eee0ebSPyun YongHyeon 	map = rxd->rx_dmamap;
202281eee0ebSPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap;
202381eee0ebSPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
202481eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_jrx_sparemap = map;
202581eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
202681eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
202781eee0ebSPyun YongHyeon 
202881eee0ebSPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
202981eee0ebSPyun YongHyeon 	desc->rl_vlanctl = 0;
203081eee0ebSPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
203181eee0ebSPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
203281eee0ebSPyun YongHyeon 	cmdstat = segs[0].ds_len;
203381eee0ebSPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
203481eee0ebSPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
203581eee0ebSPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
203681eee0ebSPyun YongHyeon 
203781eee0ebSPyun YongHyeon 	return (0);
203881eee0ebSPyun YongHyeon }
203981eee0ebSPyun YongHyeon 
204022a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
204122a11c96SJohn-Mark Gurney static __inline void
20427b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m)
204322a11c96SJohn-Mark Gurney {
204422a11c96SJohn-Mark Gurney 	int                     i;
204522a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
204622a11c96SJohn-Mark Gurney 
204722a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
204822a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
204922a11c96SJohn-Mark Gurney 
205022a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
205122a11c96SJohn-Mark Gurney 		*dst++ = *src++;
205222a11c96SJohn-Mark Gurney 
205322a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
205422a11c96SJohn-Mark Gurney }
205522a11c96SJohn-Mark Gurney #endif
205622a11c96SJohn-Mark Gurney 
2057a94100faSBill Paul static int
20587b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc)
2059a94100faSBill Paul {
2060d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2061d65abd66SPyun YongHyeon 	int			i;
206297b9d4baSJohn-Mark Gurney 
206397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
206497b9d4baSJohn-Mark Gurney 
2065d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
2066d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
2067d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
2068d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
2069579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2070579a6e3cSLuigi Rizzo 	re_netmap_tx_init(sc);
2071579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2072d65abd66SPyun YongHyeon 	/* Set EOR. */
2073d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
2074d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
2075a94100faSBill Paul 
2076a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2077d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
2078d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2079d65abd66SPyun YongHyeon 
2080a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
2081a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
2082d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
2083a94100faSBill Paul 
2084a94100faSBill Paul 	return (0);
2085a94100faSBill Paul }
2086a94100faSBill Paul 
2087a94100faSBill Paul static int
20887b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc)
2089a94100faSBill Paul {
2090d65abd66SPyun YongHyeon 	int			error, i;
2091a94100faSBill Paul 
2092d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
2093d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
2094d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
2095d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
2096d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
2097d65abd66SPyun YongHyeon 			return (error);
2098a94100faSBill Paul 	}
2099579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2100579a6e3cSLuigi Rizzo 	re_netmap_rx_init(sc);
2101579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2102a94100faSBill Paul 
2103a94100faSBill Paul 	/* Flush the RX descriptors */
2104a94100faSBill Paul 
2105a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2106a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2107a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2108a94100faSBill Paul 
2109a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
2110a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
2111502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
2112a94100faSBill Paul 
2113a94100faSBill Paul 	return (0);
2114a94100faSBill Paul }
2115a94100faSBill Paul 
211681eee0ebSPyun YongHyeon static int
211781eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc)
211881eee0ebSPyun YongHyeon {
211981eee0ebSPyun YongHyeon 	int			error, i;
212081eee0ebSPyun YongHyeon 
212181eee0ebSPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
212281eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
212381eee0ebSPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
212481eee0ebSPyun YongHyeon 		sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL;
212581eee0ebSPyun YongHyeon 		if ((error = re_jumbo_newbuf(sc, i)) != 0)
212681eee0ebSPyun YongHyeon 			return (error);
212781eee0ebSPyun YongHyeon 	}
212881eee0ebSPyun YongHyeon 
212981eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
213081eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_list_map,
213181eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
213281eee0ebSPyun YongHyeon 
213381eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_rx_prodidx = 0;
213481eee0ebSPyun YongHyeon 	sc->rl_head = sc->rl_tail = NULL;
2135502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
213681eee0ebSPyun YongHyeon 
213781eee0ebSPyun YongHyeon 	return (0);
213881eee0ebSPyun YongHyeon }
213981eee0ebSPyun YongHyeon 
2140a94100faSBill Paul /*
2141a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
2142a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
2143a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
2144a94100faSBill Paul  */
2145ed510fb0SBill Paul static int
21461abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp)
2147a94100faSBill Paul {
2148a94100faSBill Paul 	struct mbuf		*m;
2149a94100faSBill Paul 	struct ifnet		*ifp;
215081eee0ebSPyun YongHyeon 	int			i, rxerr, total_len;
2151a94100faSBill Paul 	struct rl_desc		*cur_rx;
2152a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
215381eee0ebSPyun YongHyeon 	int			jumbo, maxpkt = 16, rx_npkts = 0;
2154a94100faSBill Paul 
21555120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
21565120abbfSSam Leffler 
2157fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2158579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2159ce3ee1e7SLuigi Rizzo 	if (netmap_rx_irq(ifp, 0, &rx_npkts))
2160579a6e3cSLuigi Rizzo 		return 0;
2161579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
216281eee0ebSPyun YongHyeon 	if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
216381eee0ebSPyun YongHyeon 		jumbo = 1;
216481eee0ebSPyun YongHyeon 	else
216581eee0ebSPyun YongHyeon 		jumbo = 0;
2166a94100faSBill Paul 
2167a94100faSBill Paul 	/* Invalidate the descriptor memory */
2168a94100faSBill Paul 
2169a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2170a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2171d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2172a94100faSBill Paul 
2173d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
2174d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
21755b6d1d9dSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
21765b6d1d9dSPyun YongHyeon 			break;
2177a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
2178a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
2179d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
2180d65abd66SPyun YongHyeon 			break;
2181d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
2182a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
218381eee0ebSPyun YongHyeon 		if (jumbo != 0)
218481eee0ebSPyun YongHyeon 			m = sc->rl_ldata.rl_jrx_desc[i].rx_m;
218581eee0ebSPyun YongHyeon 		else
2186d65abd66SPyun YongHyeon 			m = sc->rl_ldata.rl_rx_desc[i].rx_m;
2187a94100faSBill Paul 
218881eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
218981eee0ebSPyun YongHyeon 		    (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) !=
219081eee0ebSPyun YongHyeon 		    (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) {
219181eee0ebSPyun YongHyeon 			/*
219281eee0ebSPyun YongHyeon 			 * RTL8168C or later controllers do not
219381eee0ebSPyun YongHyeon 			 * support multi-fragment packet.
219481eee0ebSPyun YongHyeon 			 */
219581eee0ebSPyun YongHyeon 			re_discard_rxbuf(sc, i);
219681eee0ebSPyun YongHyeon 			continue;
219781eee0ebSPyun YongHyeon 		} else if ((rxstat & RL_RDESC_STAT_EOF) == 0) {
2198d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
2199d65abd66SPyun YongHyeon 				/*
2200d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
2201d65abd66SPyun YongHyeon 				 * discard all the pieces.
2202d65abd66SPyun YongHyeon 				 */
2203d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
2204d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
2205d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
2206d65abd66SPyun YongHyeon 				}
2207d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2208d65abd66SPyun YongHyeon 				continue;
2209d65abd66SPyun YongHyeon 			}
221022a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
2211a94100faSBill Paul 			if (sc->rl_head == NULL)
2212a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
2213a94100faSBill Paul 			else {
2214a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2215a94100faSBill Paul 				sc->rl_tail->m_next = m;
2216a94100faSBill Paul 				sc->rl_tail = m;
2217a94100faSBill Paul 			}
2218a94100faSBill Paul 			continue;
2219a94100faSBill Paul 		}
2220a94100faSBill Paul 
2221a94100faSBill Paul 		/*
2222a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
2223a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
2224a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
2225a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
2226a94100faSBill Paul 		 * were already used, so to make room for the extra
2227a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
2228a94100faSBill Paul 		 * error' bit and shifted the other status bits
2229a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
2230a94100faSBill Paul 		 * still in the same places. We have already extracted
2231a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
2232a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
2233a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
2234a94100faSBill Paul 		 * them using the 8169 status as though it was in the
2235a94100faSBill Paul 		 * same format as that of the 8139C+.
2236a94100faSBill Paul 		 */
2237a94100faSBill Paul 		if (sc->rl_type == RL_8169)
2238a94100faSBill Paul 			rxstat >>= 1;
2239a94100faSBill Paul 
224022a11c96SJohn-Mark Gurney 		/*
224122a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
224222a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
224322a11c96SJohn-Mark Gurney 		 */
224481eee0ebSPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) {
224581eee0ebSPyun YongHyeon 			rxerr = 1;
224681eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 &&
224781eee0ebSPyun YongHyeon 			    total_len > 8191 &&
224881eee0ebSPyun YongHyeon 			    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)
224981eee0ebSPyun YongHyeon 				rxerr = 0;
225081eee0ebSPyun YongHyeon 			if (rxerr != 0) {
2251c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2252a94100faSBill Paul 				/*
2253a94100faSBill Paul 				 * If this is part of a multi-fragment packet,
2254a94100faSBill Paul 				 * discard all the pieces.
2255a94100faSBill Paul 				 */
2256a94100faSBill Paul 				if (sc->rl_head != NULL) {
2257a94100faSBill Paul 					m_freem(sc->rl_head);
2258a94100faSBill Paul 					sc->rl_head = sc->rl_tail = NULL;
2259a94100faSBill Paul 				}
2260d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2261a94100faSBill Paul 				continue;
2262a94100faSBill Paul 			}
226381eee0ebSPyun YongHyeon 		}
2264a94100faSBill Paul 
2265a94100faSBill Paul 		/*
2266a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
2267a94100faSBill Paul 		 * reload the current one.
2268a94100faSBill Paul 		 */
226981eee0ebSPyun YongHyeon 		if (jumbo != 0)
227081eee0ebSPyun YongHyeon 			rxerr = re_jumbo_newbuf(sc, i);
227181eee0ebSPyun YongHyeon 		else
227281eee0ebSPyun YongHyeon 			rxerr = re_newbuf(sc, i);
227381eee0ebSPyun YongHyeon 		if (rxerr != 0) {
2274c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2275a94100faSBill Paul 			if (sc->rl_head != NULL) {
2276a94100faSBill Paul 				m_freem(sc->rl_head);
2277a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
2278a94100faSBill Paul 			}
2279d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
2280a94100faSBill Paul 			continue;
2281a94100faSBill Paul 		}
2282a94100faSBill Paul 
2283a94100faSBill Paul 		if (sc->rl_head != NULL) {
228481eee0ebSPyun YongHyeon 			if (jumbo != 0)
228581eee0ebSPyun YongHyeon 				m->m_len = total_len;
228681eee0ebSPyun YongHyeon 			else {
228722a11c96SJohn-Mark Gurney 				m->m_len = total_len % RE_RX_DESC_BUFLEN;
228822a11c96SJohn-Mark Gurney 				if (m->m_len == 0)
228922a11c96SJohn-Mark Gurney 					m->m_len = RE_RX_DESC_BUFLEN;
229081eee0ebSPyun YongHyeon 			}
2291a94100faSBill Paul 			/*
2292a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
2293a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
2294a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
2295a94100faSBill Paul 			 * care about anyway.
2296a94100faSBill Paul 			 */
2297a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
2298a94100faSBill Paul 				sc->rl_tail->m_len -=
2299a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
2300a94100faSBill Paul 				m_freem(m);
2301a94100faSBill Paul 			} else {
2302a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
2303a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2304a94100faSBill Paul 				sc->rl_tail->m_next = m;
2305a94100faSBill Paul 			}
2306a94100faSBill Paul 			m = sc->rl_head;
2307a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
2308a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
2309a94100faSBill Paul 		} else
2310a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
2311a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
2312a94100faSBill Paul 
231322a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
231422a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
231522a11c96SJohn-Mark Gurney #endif
2316c8dfaf38SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2317a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
2318a94100faSBill Paul 
2319a94100faSBill Paul 		/* Do RX checksumming if enabled */
2320a94100faSBill Paul 
2321a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
2322deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2323a94100faSBill Paul 				/* Check IP header checksum */
2324a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
2325deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2326deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2327a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
2328deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2329deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2330a94100faSBill Paul 
2331a94100faSBill Paul 				/* Check TCP/UDP checksum */
2332a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
2333a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2334a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
2335a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2336a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
2337a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2338a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
2339a94100faSBill Paul 				}
2340deb5c680SPyun YongHyeon 			} else {
2341deb5c680SPyun YongHyeon 				/*
2342deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
2343deb5c680SPyun YongHyeon 				 */
2344deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
2345deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2346deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2347deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2348deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
2349deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2350deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2351deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2352deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
2353deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2354deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
2355deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2356deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2357deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2358deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2359deb5c680SPyun YongHyeon 				}
2360deb5c680SPyun YongHyeon 			}
2361a94100faSBill Paul 		}
2362ed510fb0SBill Paul 		maxpkt--;
2363d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
236478ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
2365bddff934SPyun YongHyeon 			    bswap16((rxvlan & RL_RDESC_VLANCTL_DATA));
236678ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
2367d147662cSGleb Smirnoff 		}
23685120abbfSSam Leffler 		RL_UNLOCK(sc);
2369a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
23705120abbfSSam Leffler 		RL_LOCK(sc);
23711abcdbd1SAttilio Rao 		rx_npkts++;
2372a94100faSBill Paul 	}
2373a94100faSBill Paul 
2374a94100faSBill Paul 	/* Flush the RX DMA ring */
2375a94100faSBill Paul 
2376a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2377a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2378a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2379a94100faSBill Paul 
2380a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
2381ed510fb0SBill Paul 
23821abcdbd1SAttilio Rao 	if (rx_npktsp != NULL)
23831abcdbd1SAttilio Rao 		*rx_npktsp = rx_npkts;
2384ed510fb0SBill Paul 	if (maxpkt)
2385ed510fb0SBill Paul 		return (EAGAIN);
2386ed510fb0SBill Paul 
2387ed510fb0SBill Paul 	return (0);
2388a94100faSBill Paul }
2389a94100faSBill Paul 
2390a94100faSBill Paul static void
23917b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc)
2392a94100faSBill Paul {
2393a94100faSBill Paul 	struct ifnet		*ifp;
2394d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2395a94100faSBill Paul 	u_int32_t		txstat;
2396d65abd66SPyun YongHyeon 	int			cons;
2397d65abd66SPyun YongHyeon 
2398d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
2399d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
2400d65abd66SPyun YongHyeon 		return;
2401a94100faSBill Paul 
2402fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2403579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2404ce3ee1e7SLuigi Rizzo 	if (netmap_tx_irq(ifp, 0))
2405579a6e3cSLuigi Rizzo 		return;
2406579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2407a94100faSBill Paul 	/* Invalidate the TX descriptor list */
2408a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2409a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2410d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2411a94100faSBill Paul 
2412d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
2413d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
2414d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
2415d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
2416a94100faSBill Paul 			break;
2417a94100faSBill Paul 		/*
2418a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
2419a94100faSBill Paul 		 * in a fragment chain, which also happens to
2420a94100faSBill Paul 		 * be the only place where the TX status bits
2421a94100faSBill Paul 		 * are valid.
2422a94100faSBill Paul 		 */
2423a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
2424d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
2425d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2426d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2427d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2428d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2429d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
2430d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
2431d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2432d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2433a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2434a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2435c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 1);
2436a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2437c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2438a94100faSBill Paul 			else
2439c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2440a94100faSBill Paul 		}
2441a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2442d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2443a94100faSBill Paul 	}
2444d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2445a94100faSBill Paul 
2446a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2447a94100faSBill Paul 
2448d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
2449ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2450a94100faSBill Paul 		/*
2451b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2452b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2453a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2454a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2455a94100faSBill Paul 		 */
2456a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2457ed510fb0SBill Paul #endif
2458b4b95879SMarius Strobl 	} else
2459b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2460a94100faSBill Paul }
2461a94100faSBill Paul 
2462a94100faSBill Paul static void
24637b5ffebfSPyun YongHyeon re_tick(void *xsc)
2464a94100faSBill Paul {
2465a94100faSBill Paul 	struct rl_softc		*sc;
2466d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2467a94100faSBill Paul 
2468a94100faSBill Paul 	sc = xsc;
246997b9d4baSJohn-Mark Gurney 
247097b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
247197b9d4baSJohn-Mark Gurney 
24721d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2473a94100faSBill Paul 	mii_tick(mii);
24740fe200d9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) == 0)
24750fe200d9SPyun YongHyeon 		re_miibus_statchg(sc->rl_dev);
2476c2d2e19cSPyun YongHyeon 	/*
2477c2d2e19cSPyun YongHyeon 	 * Reclaim transmitted frames here. Technically it is not
2478c2d2e19cSPyun YongHyeon 	 * necessary to do here but it ensures periodic reclamation
2479c2d2e19cSPyun YongHyeon 	 * regardless of Tx completion interrupt which seems to be
2480c2d2e19cSPyun YongHyeon 	 * lost on PCIe based controllers under certain situations.
2481c2d2e19cSPyun YongHyeon 	 */
2482c2d2e19cSPyun YongHyeon 	re_txeof(sc);
2483130b6dfbSPyun YongHyeon 	re_watchdog(sc);
2484d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2485a94100faSBill Paul }
2486a94100faSBill Paul 
2487a94100faSBill Paul #ifdef DEVICE_POLLING
24881abcdbd1SAttilio Rao static int
2489a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2490a94100faSBill Paul {
2491a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
24921abcdbd1SAttilio Rao 	int rx_npkts = 0;
2493a94100faSBill Paul 
2494a94100faSBill Paul 	RL_LOCK(sc);
249540929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
24961abcdbd1SAttilio Rao 		rx_npkts = re_poll_locked(ifp, cmd, count);
249797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
24981abcdbd1SAttilio Rao 	return (rx_npkts);
249997b9d4baSJohn-Mark Gurney }
250097b9d4baSJohn-Mark Gurney 
25011abcdbd1SAttilio Rao static int
250297b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
250397b9d4baSJohn-Mark Gurney {
250497b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
25051abcdbd1SAttilio Rao 	int rx_npkts;
250697b9d4baSJohn-Mark Gurney 
250797b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
250897b9d4baSJohn-Mark Gurney 
2509a94100faSBill Paul 	sc->rxcycles = count;
25101abcdbd1SAttilio Rao 	re_rxeof(sc, &rx_npkts);
2511a94100faSBill Paul 	re_txeof(sc);
2512a94100faSBill Paul 
251337652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2514d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2515a94100faSBill Paul 
2516a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2517a94100faSBill Paul 		u_int16_t       status;
2518a94100faSBill Paul 
2519a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2520a94100faSBill Paul 		if (status == 0xffff)
25211abcdbd1SAttilio Rao 			return (rx_npkts);
2522a94100faSBill Paul 		if (status)
2523a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2524818951afSPyun YongHyeon 		if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2525818951afSPyun YongHyeon 		    (sc->rl_flags & RL_FLAG_PCIE))
2526818951afSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2527a94100faSBill Paul 
2528a94100faSBill Paul 		/*
2529a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2530a94100faSBill Paul 		 */
2531a94100faSBill Paul 
25328476c243SPyun YongHyeon 		if (status & RL_ISR_SYSTEM_ERR) {
25338476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
253497b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2535a94100faSBill Paul 		}
25368476c243SPyun YongHyeon 	}
25371abcdbd1SAttilio Rao 	return (rx_npkts);
2538a94100faSBill Paul }
2539a94100faSBill Paul #endif /* DEVICE_POLLING */
2540a94100faSBill Paul 
2541ef544f63SPaolo Pisati static int
25427b5ffebfSPyun YongHyeon re_intr(void *arg)
2543a94100faSBill Paul {
2544a94100faSBill Paul 	struct rl_softc		*sc;
2545ed510fb0SBill Paul 	uint16_t		status;
2546a94100faSBill Paul 
2547a94100faSBill Paul 	sc = arg;
2548ed510fb0SBill Paul 
2549ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2550498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2551ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2552ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2553ed510fb0SBill Paul 
2554ed510fb0SBill Paul 	taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2555ed510fb0SBill Paul 
2556ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2557ed510fb0SBill Paul }
2558ed510fb0SBill Paul 
2559ed510fb0SBill Paul static void
25607b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending)
2561ed510fb0SBill Paul {
2562ed510fb0SBill Paul 	struct rl_softc		*sc;
2563ed510fb0SBill Paul 	struct ifnet		*ifp;
2564ed510fb0SBill Paul 	u_int16_t		status;
2565ed510fb0SBill Paul 	int			rval = 0;
2566ed510fb0SBill Paul 
2567ed510fb0SBill Paul 	sc = arg;
2568ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2569a94100faSBill Paul 
2570a94100faSBill Paul 	RL_LOCK(sc);
257197b9d4baSJohn-Mark Gurney 
2572a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2573a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2574a94100faSBill Paul 
2575d65abd66SPyun YongHyeon 	if (sc->suspended ||
2576d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2577ed510fb0SBill Paul 		RL_UNLOCK(sc);
2578ed510fb0SBill Paul 		return;
2579ed510fb0SBill Paul 	}
2580a94100faSBill Paul 
2581ed510fb0SBill Paul #ifdef DEVICE_POLLING
2582ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2583ed510fb0SBill Paul 		RL_UNLOCK(sc);
2584ed510fb0SBill Paul 		return;
2585ed510fb0SBill Paul 	}
2586ed510fb0SBill Paul #endif
2587a94100faSBill Paul 
2588ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
25891abcdbd1SAttilio Rao 		rval = re_rxeof(sc, NULL);
2590ed510fb0SBill Paul 
2591818951afSPyun YongHyeon 	/*
2592818951afSPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2593818951afSPyun YongHyeon 	 * while an existing transmission is in progress. If
2594818951afSPyun YongHyeon 	 * the transmitter goes idle but there are still
2595818951afSPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2596818951afSPyun YongHyeon 	 * channel here to flush them out. This only seems to
2597818951afSPyun YongHyeon 	 * be required with the PCIe devices.
2598818951afSPyun YongHyeon 	 */
2599818951afSPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2600818951afSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2601818951afSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
26023d85c23dSPyun YongHyeon 	if (status & (
2603ed510fb0SBill Paul #ifdef RE_TX_MODERATION
26043d85c23dSPyun YongHyeon 	    RL_ISR_TIMEOUT_EXPIRED|
2605ed510fb0SBill Paul #else
26063d85c23dSPyun YongHyeon 	    RL_ISR_TX_OK|
2607ed510fb0SBill Paul #endif
2608ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2609a94100faSBill Paul 		re_txeof(sc);
2610a94100faSBill Paul 
26118476c243SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
26128476c243SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
261397b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
26148476c243SPyun YongHyeon 	}
2615a94100faSBill Paul 
261652732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2617d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2618a94100faSBill Paul 
2619a94100faSBill Paul 	RL_UNLOCK(sc);
2620ed510fb0SBill Paul 
2621ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2622ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2623ed510fb0SBill Paul 		return;
2624ed510fb0SBill Paul 	}
2625ed510fb0SBill Paul 
2626ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2627a94100faSBill Paul }
2628a94100faSBill Paul 
2629502be0f7SPyun YongHyeon static void
2630502be0f7SPyun YongHyeon re_intr_msi(void *xsc)
2631502be0f7SPyun YongHyeon {
2632502be0f7SPyun YongHyeon 	struct rl_softc		*sc;
2633502be0f7SPyun YongHyeon 	struct ifnet		*ifp;
2634502be0f7SPyun YongHyeon 	uint16_t		intrs, status;
2635502be0f7SPyun YongHyeon 
2636502be0f7SPyun YongHyeon 	sc = xsc;
2637502be0f7SPyun YongHyeon 	RL_LOCK(sc);
2638502be0f7SPyun YongHyeon 
2639502be0f7SPyun YongHyeon 	ifp = sc->rl_ifp;
2640502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING
2641502be0f7SPyun YongHyeon 	if (ifp->if_capenable & IFCAP_POLLING) {
2642502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2643502be0f7SPyun YongHyeon 		return;
2644502be0f7SPyun YongHyeon 	}
2645502be0f7SPyun YongHyeon #endif
2646502be0f7SPyun YongHyeon 	/* Disable interrupts. */
2647502be0f7SPyun YongHyeon 	CSR_WRITE_2(sc, RL_IMR, 0);
2648502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2649502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2650502be0f7SPyun YongHyeon 		return;
2651502be0f7SPyun YongHyeon 	}
2652502be0f7SPyun YongHyeon 
2653502be0f7SPyun YongHyeon 	intrs = RL_INTRS_CPLUS;
2654502be0f7SPyun YongHyeon 	status = CSR_READ_2(sc, RL_ISR);
2655502be0f7SPyun YongHyeon         CSR_WRITE_2(sc, RL_ISR, status);
2656502be0f7SPyun YongHyeon 	if (sc->rl_int_rx_act > 0) {
2657502be0f7SPyun YongHyeon 		intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2658502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2659502be0f7SPyun YongHyeon 		status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2660502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2661502be0f7SPyun YongHyeon 	}
2662502be0f7SPyun YongHyeon 
2663502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR |
2664502be0f7SPyun YongHyeon 	    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) {
2665502be0f7SPyun YongHyeon 		re_rxeof(sc, NULL);
2666502be0f7SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2667502be0f7SPyun YongHyeon 			if (sc->rl_int_rx_mod != 0 &&
2668502be0f7SPyun YongHyeon 			    (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR |
2669502be0f7SPyun YongHyeon 			    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) {
2670502be0f7SPyun YongHyeon 				/* Rearm one-shot timer. */
2671502be0f7SPyun YongHyeon 				CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2672502be0f7SPyun YongHyeon 				intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR |
2673502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN);
2674502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 1;
2675502be0f7SPyun YongHyeon 			} else {
2676502be0f7SPyun YongHyeon 				intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR |
2677502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN;
2678502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 0;
2679502be0f7SPyun YongHyeon 			}
2680502be0f7SPyun YongHyeon 		}
2681502be0f7SPyun YongHyeon 	}
2682502be0f7SPyun YongHyeon 
2683502be0f7SPyun YongHyeon 	/*
2684502be0f7SPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2685502be0f7SPyun YongHyeon 	 * while an existing transmission is in progress. If
2686502be0f7SPyun YongHyeon 	 * the transmitter goes idle but there are still
2687502be0f7SPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2688502be0f7SPyun YongHyeon 	 * channel here to flush them out. This only seems to
2689502be0f7SPyun YongHyeon 	 * be required with the PCIe devices.
2690502be0f7SPyun YongHyeon 	 */
2691502be0f7SPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2692502be0f7SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2693502be0f7SPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2694502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL))
2695502be0f7SPyun YongHyeon 		re_txeof(sc);
2696502be0f7SPyun YongHyeon 
2697502be0f7SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
2698502be0f7SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2699502be0f7SPyun YongHyeon 		re_init_locked(sc);
2700502be0f7SPyun YongHyeon 	}
2701502be0f7SPyun YongHyeon 
2702502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2703502be0f7SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2704502be0f7SPyun YongHyeon 			re_start_locked(ifp);
2705502be0f7SPyun YongHyeon 		CSR_WRITE_2(sc, RL_IMR, intrs);
2706502be0f7SPyun YongHyeon 	}
2707502be0f7SPyun YongHyeon 	RL_UNLOCK(sc);
2708502be0f7SPyun YongHyeon }
2709502be0f7SPyun YongHyeon 
2710d65abd66SPyun YongHyeon static int
27117b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head)
2712d65abd66SPyun YongHyeon {
2713d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2714d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2715d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2716d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2717d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2718d65abd66SPyun YongHyeon 	int			nsegs, prod;
2719d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2720d65abd66SPyun YongHyeon 	int			padlen;
2721ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2722a94100faSBill Paul 
2723d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2724738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
27250fc4974fSBill Paul 
27260fc4974fSBill Paul 	/*
27270fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
27280fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
27290fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
27300fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
27310fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
27320fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
273399c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
27340fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2735d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
27360fc4974fSBill Paul 	 */
2737f2e491c9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 &&
2738deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
273999c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2740d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2741d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2742d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2743c6499eccSGleb Smirnoff 			m_new = m_dup(*m_head, M_NOWAIT);
2744d65abd66SPyun YongHyeon 			m_freem(*m_head);
2745d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2746d65abd66SPyun YongHyeon 				*m_head = NULL;
2747a94100faSBill Paul 				return (ENOBUFS);
2748a94100faSBill Paul 			}
2749d65abd66SPyun YongHyeon 			*m_head = m_new;
2750d65abd66SPyun YongHyeon 		}
2751d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2752d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
2753c6499eccSGleb Smirnoff 			m_new = m_defrag(*m_head, M_NOWAIT);
2754b4b95879SMarius Strobl 			if (m_new == NULL) {
2755b4b95879SMarius Strobl 				m_freem(*m_head);
2756b4b95879SMarius Strobl 				*m_head = NULL;
275780a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2758b4b95879SMarius Strobl 			}
2759d65abd66SPyun YongHyeon 		} else
2760d65abd66SPyun YongHyeon 			m_new = *m_head;
2761a94100faSBill Paul 
27620fc4974fSBill Paul 		/*
27630fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
27640fc4974fSBill Paul 		 * to avoid leaking data.
27650fc4974fSBill Paul 		 */
2766d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2767d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
27680fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2769d65abd66SPyun YongHyeon 		*m_head = m_new;
27700fc4974fSBill Paul 	}
27710fc4974fSBill Paul 
2772d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2773d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2774d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2775d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2776d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2777c6499eccSGleb Smirnoff 		m_new = m_collapse(*m_head, M_NOWAIT, RL_NTXSEGS);
2778d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2779d65abd66SPyun YongHyeon 			m_freem(*m_head);
2780b4b95879SMarius Strobl 			*m_head = NULL;
2781d65abd66SPyun YongHyeon 			return (ENOBUFS);
2782a94100faSBill Paul 		}
2783d65abd66SPyun YongHyeon 		*m_head = m_new;
2784d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2785d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2786d65abd66SPyun YongHyeon 		if (error != 0) {
2787d65abd66SPyun YongHyeon 			m_freem(*m_head);
2788d65abd66SPyun YongHyeon 			*m_head = NULL;
2789d65abd66SPyun YongHyeon 			return (error);
2790a94100faSBill Paul 		}
2791d65abd66SPyun YongHyeon 	} else if (error != 0)
2792d65abd66SPyun YongHyeon 		return (error);
2793d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2794d65abd66SPyun YongHyeon 		m_freem(*m_head);
2795d65abd66SPyun YongHyeon 		*m_head = NULL;
2796d65abd66SPyun YongHyeon 		return (EIO);
2797d65abd66SPyun YongHyeon 	}
2798d65abd66SPyun YongHyeon 
2799d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2800d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2801d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2802d65abd66SPyun YongHyeon 		return (ENOBUFS);
2803d65abd66SPyun YongHyeon 	}
2804d65abd66SPyun YongHyeon 
2805d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2806d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2807a94100faSBill Paul 
2808a94100faSBill Paul 	/*
2809d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2810d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2811d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2812d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2813a94100faSBill Paul 	 */
2814deb5c680SPyun YongHyeon 	vlanctl = 0;
2815d65abd66SPyun YongHyeon 	csum_flags = 0;
2816d6d7d923SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2817d6d7d923SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) {
2818d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND;
2819d6d7d923SPyun YongHyeon 			vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2820d6d7d923SPyun YongHyeon 			    RL_TDESC_CMD_MSSVALV2_SHIFT);
2821d6d7d923SPyun YongHyeon 		} else {
2822d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND |
2823d65abd66SPyun YongHyeon 			    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2824d65abd66SPyun YongHyeon 			    RL_TDESC_CMD_MSSVAL_SHIFT);
2825d6d7d923SPyun YongHyeon 		}
2826d6d7d923SPyun YongHyeon 	} else {
282799c8ae87SPyun YongHyeon 		/*
282899c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
282999c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
28302df05392SSergey Kandaurov 		 * doesn't make effects.
283199c8ae87SPyun YongHyeon 		 */
283299c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2833deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2834d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2835deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2836deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2837d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2838deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2839deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2840d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2841deb5c680SPyun YongHyeon 			} else {
2842deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2843deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2844deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2845deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2846deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2847deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2848deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2849deb5c680SPyun YongHyeon 			}
2850d65abd66SPyun YongHyeon 		}
285199c8ae87SPyun YongHyeon 	}
2852a94100faSBill Paul 
2853ccf34c81SPyun YongHyeon 	/*
2854ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2855ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2856ccf34c81SPyun YongHyeon 	 * transmission attempt.
2857ccf34c81SPyun YongHyeon 	 */
2858ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2859bddff934SPyun YongHyeon 		vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) |
2860deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2861ccf34c81SPyun YongHyeon 
2862d65abd66SPyun YongHyeon 	si = prod;
2863d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2864d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2865deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2866d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2867d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2868d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2869d65abd66SPyun YongHyeon 		if (i != 0)
2870d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2871d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2872d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2873d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2874d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2875d65abd66SPyun YongHyeon 	}
2876d65abd66SPyun YongHyeon 	/* Update producer index. */
2877d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2878a94100faSBill Paul 
2879d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2880d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2881d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2882d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2883d65abd66SPyun YongHyeon 
2884d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2885d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2886d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2887a94100faSBill Paul 
2888d65abd66SPyun YongHyeon 	/*
2889d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2890d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2891d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2892d65abd66SPyun YongHyeon 	 */
2893d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2894d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2895d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2896d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2897d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2898a94100faSBill Paul 
2899a94100faSBill Paul 	return (0);
2900a94100faSBill Paul }
2901a94100faSBill Paul 
290297b9d4baSJohn-Mark Gurney static void
2903d180a66fSPyun YongHyeon re_start(struct ifnet *ifp)
290497b9d4baSJohn-Mark Gurney {
2905d180a66fSPyun YongHyeon 	struct rl_softc		*sc;
290697b9d4baSJohn-Mark Gurney 
2907d180a66fSPyun YongHyeon 	sc = ifp->if_softc;
2908d180a66fSPyun YongHyeon 	RL_LOCK(sc);
2909d180a66fSPyun YongHyeon 	re_start_locked(ifp);
2910d180a66fSPyun YongHyeon 	RL_UNLOCK(sc);
291197b9d4baSJohn-Mark Gurney }
291297b9d4baSJohn-Mark Gurney 
2913a94100faSBill Paul /*
2914a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2915a94100faSBill Paul  */
2916a94100faSBill Paul static void
2917d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp)
2918a94100faSBill Paul {
2919a94100faSBill Paul 	struct rl_softc		*sc;
2920d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2921d65abd66SPyun YongHyeon 	int			queued;
2922a94100faSBill Paul 
2923a94100faSBill Paul 	sc = ifp->if_softc;
292497b9d4baSJohn-Mark Gurney 
2925579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2926579a6e3cSLuigi Rizzo 	/* XXX is this necessary ? */
2927579a6e3cSLuigi Rizzo 	if (ifp->if_capenable & IFCAP_NETMAP) {
2928579a6e3cSLuigi Rizzo 		struct netmap_kring *kring = &NA(ifp)->tx_rings[0];
2929579a6e3cSLuigi Rizzo 		if (sc->rl_ldata.rl_tx_prodidx != kring->nr_hwcur) {
2930579a6e3cSLuigi Rizzo 			/* kick the tx unit */
2931579a6e3cSLuigi Rizzo 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2932579a6e3cSLuigi Rizzo #ifdef RE_TX_MODERATION
2933579a6e3cSLuigi Rizzo 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2934579a6e3cSLuigi Rizzo #endif
2935579a6e3cSLuigi Rizzo 			sc->rl_watchdog_timer = 5;
2936579a6e3cSLuigi Rizzo 		}
2937579a6e3cSLuigi Rizzo 		return;
2938579a6e3cSLuigi Rizzo 	}
2939579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2940d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2941d180a66fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
2942ed510fb0SBill Paul 		return;
2943a94100faSBill Paul 
2944d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2945d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
294652732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2947a94100faSBill Paul 		if (m_head == NULL)
2948a94100faSBill Paul 			break;
2949a94100faSBill Paul 
2950d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2951b4b95879SMarius Strobl 			if (m_head == NULL)
2952b4b95879SMarius Strobl 				break;
295352732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
295413f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2955a94100faSBill Paul 			break;
2956a94100faSBill Paul 		}
2957a94100faSBill Paul 
2958a94100faSBill Paul 		/*
2959a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2960a94100faSBill Paul 		 * to him.
2961a94100faSBill Paul 		 */
296259a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
296352732175SMax Laier 
296452732175SMax Laier 		queued++;
2965a94100faSBill Paul 	}
2966a94100faSBill Paul 
2967ed510fb0SBill Paul 	if (queued == 0) {
2968ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2969d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2970ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2971ed510fb0SBill Paul #endif
297252732175SMax Laier 		return;
2973ed510fb0SBill Paul 	}
297452732175SMax Laier 
2975a94100faSBill Paul 	/* Flush the TX descriptors */
2976a94100faSBill Paul 
2977a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2978a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2979a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2980a94100faSBill Paul 
29810fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2982a94100faSBill Paul 
2983ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2984a94100faSBill Paul 	/*
2985a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2986a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2987a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2988a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2989a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2990a94100faSBill Paul 	 * the timer count is reset to 0.
2991a94100faSBill Paul 	 */
2992a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2993ed510fb0SBill Paul #endif
2994a94100faSBill Paul 
2995a94100faSBill Paul 	/*
2996a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2997a94100faSBill Paul 	 */
29981d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
2999a94100faSBill Paul }
3000a94100faSBill Paul 
3001a94100faSBill Paul static void
300281eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo)
300381eee0ebSPyun YongHyeon {
300481eee0ebSPyun YongHyeon 
300581eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) {
300681eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
300781eee0ebSPyun YongHyeon 		return;
300881eee0ebSPyun YongHyeon 	}
300981eee0ebSPyun YongHyeon 
301081eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
301181eee0ebSPyun YongHyeon 	if (jumbo != 0) {
3012e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) |
301381eee0ebSPyun YongHyeon 		    RL_CFG3_JUMBO_EN0);
301481eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
301581eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
301681eee0ebSPyun YongHyeon 			break;
301781eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3018e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3019e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | 0x01);
302081eee0ebSPyun YongHyeon 			break;
302181eee0ebSPyun YongHyeon 		default:
3022e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3023e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | RL_CFG4_JUMBO_EN1);
302481eee0ebSPyun YongHyeon 		}
302581eee0ebSPyun YongHyeon 	} else {
3026e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) &
302781eee0ebSPyun YongHyeon 		    ~RL_CFG3_JUMBO_EN0);
302881eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
302981eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
303081eee0ebSPyun YongHyeon 			break;
303181eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3032e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3033e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~0x01);
303481eee0ebSPyun YongHyeon 			break;
303581eee0ebSPyun YongHyeon 		default:
3036e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3037e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~RL_CFG4_JUMBO_EN1);
303881eee0ebSPyun YongHyeon 		}
303981eee0ebSPyun YongHyeon 	}
304081eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
304181eee0ebSPyun YongHyeon 
304281eee0ebSPyun YongHyeon 	switch (sc->rl_hwrev->rl_rev) {
304381eee0ebSPyun YongHyeon 	case RL_HWREV_8168DP:
304481eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
304581eee0ebSPyun YongHyeon 		break;
304681eee0ebSPyun YongHyeon 	default:
304781eee0ebSPyun YongHyeon 		if (jumbo != 0)
304881eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 512);
304981eee0ebSPyun YongHyeon 		else
305081eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 4096);
305181eee0ebSPyun YongHyeon 	}
305281eee0ebSPyun YongHyeon }
305381eee0ebSPyun YongHyeon 
305481eee0ebSPyun YongHyeon static void
30557b5ffebfSPyun YongHyeon re_init(void *xsc)
3056a94100faSBill Paul {
3057a94100faSBill Paul 	struct rl_softc		*sc = xsc;
305897b9d4baSJohn-Mark Gurney 
305997b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
306097b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
306197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
306297b9d4baSJohn-Mark Gurney }
306397b9d4baSJohn-Mark Gurney 
306497b9d4baSJohn-Mark Gurney static void
30657b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc)
306697b9d4baSJohn-Mark Gurney {
3067fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
3068a94100faSBill Paul 	struct mii_data		*mii;
3069566ca8caSJung-uk Kim 	uint32_t		reg;
307070acaecfSPyun YongHyeon 	uint16_t		cfg;
30714d3d7085SBernd Walter 	union {
30724d3d7085SBernd Walter 		uint32_t align_dummy;
30734d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
30744d3d7085SBernd Walter         } eaddr;
3075a94100faSBill Paul 
307697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
307797b9d4baSJohn-Mark Gurney 
3078a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3079a94100faSBill Paul 
30808476c243SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
30818476c243SPyun YongHyeon 		return;
30828476c243SPyun YongHyeon 
3083a94100faSBill Paul 	/*
3084a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
3085a94100faSBill Paul 	 */
3086a94100faSBill Paul 	re_stop(sc);
3087a94100faSBill Paul 
3088b659f1f0SPyun YongHyeon 	/* Put controller into known state. */
3089b659f1f0SPyun YongHyeon 	re_reset(sc);
3090b659f1f0SPyun YongHyeon 
3091a94100faSBill Paul 	/*
30924a814a5eSPyun YongHyeon 	 * For C+ mode, initialize the RX descriptors and mbufs.
30934a814a5eSPyun YongHyeon 	 */
309481eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
309581eee0ebSPyun YongHyeon 		if (ifp->if_mtu > RL_MTU) {
309681eee0ebSPyun YongHyeon 			if (re_jrx_list_init(sc) != 0) {
309781eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
309881eee0ebSPyun YongHyeon 				    "no memory for jumbo RX buffers\n");
309981eee0ebSPyun YongHyeon 				re_stop(sc);
310081eee0ebSPyun YongHyeon 				return;
310181eee0ebSPyun YongHyeon 			}
310281eee0ebSPyun YongHyeon 			/* Disable checksum offloading for jumbo frames. */
310381eee0ebSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4);
310481eee0ebSPyun YongHyeon 			ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO);
310581eee0ebSPyun YongHyeon 		} else {
310681eee0ebSPyun YongHyeon 			if (re_rx_list_init(sc) != 0) {
310781eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
310881eee0ebSPyun YongHyeon 				    "no memory for RX buffers\n");
310981eee0ebSPyun YongHyeon 				re_stop(sc);
311081eee0ebSPyun YongHyeon 				return;
311181eee0ebSPyun YongHyeon 			}
311281eee0ebSPyun YongHyeon 		}
311381eee0ebSPyun YongHyeon 		re_set_jumbo(sc, ifp->if_mtu > RL_MTU);
311481eee0ebSPyun YongHyeon 	} else {
31154a814a5eSPyun YongHyeon 		if (re_rx_list_init(sc) != 0) {
31164a814a5eSPyun YongHyeon 			device_printf(sc->rl_dev, "no memory for RX buffers\n");
31174a814a5eSPyun YongHyeon 			re_stop(sc);
31184a814a5eSPyun YongHyeon 			return;
31194a814a5eSPyun YongHyeon 		}
312081eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
312181eee0ebSPyun YongHyeon 		    pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) {
312281eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
312381eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 512);
312481eee0ebSPyun YongHyeon 			else
312581eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 4096);
312681eee0ebSPyun YongHyeon 		}
312781eee0ebSPyun YongHyeon 	}
31284a814a5eSPyun YongHyeon 	re_tx_list_init(sc);
31294a814a5eSPyun YongHyeon 
31304a814a5eSPyun YongHyeon 	/*
3131c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
3132edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
3133c2c6548bSBill Paul 	 * before all others.
3134c2c6548bSBill Paul 	 */
313570acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
313670acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
313770acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
313870acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
313970acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
3140deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
3141deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
3142deb5c680SPyun YongHyeon 		/* XXX magic. */
3143deb5c680SPyun YongHyeon 		cfg |= 0x0001;
3144deb5c680SPyun YongHyeon 	} else
3145deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
3146deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
314781eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC ||
314881eee0ebSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) {
3149566ca8caSJung-uk Kim 		reg = 0x000fff00;
3150e7e7593cSPyun YongHyeon 		if ((CSR_READ_1(sc, sc->rl_cfg2) & RL_CFG2_PCI66MHZ) != 0)
3151566ca8caSJung-uk Kim 			reg |= 0x000000ff;
315281eee0ebSPyun YongHyeon 		if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE)
3153566ca8caSJung-uk Kim 			reg |= 0x00f00000;
3154566ca8caSJung-uk Kim 		CSR_WRITE_4(sc, 0x7c, reg);
3155566ca8caSJung-uk Kim 		/* Disable interrupt mitigation. */
3156566ca8caSJung-uk Kim 		CSR_WRITE_2(sc, 0xe2, 0);
3157566ca8caSJung-uk Kim 	}
3158ae644087SPyun YongHyeon 	/*
3159ae644087SPyun YongHyeon 	 * Disable TSO if interface MTU size is greater than MSS
3160ae644087SPyun YongHyeon 	 * allowed in controller.
3161ae644087SPyun YongHyeon 	 */
3162ae644087SPyun YongHyeon 	if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) {
3163ae644087SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TSO4;
3164ae644087SPyun YongHyeon 		ifp->if_hwassist &= ~CSUM_TSO;
3165ae644087SPyun YongHyeon 	}
3166c2c6548bSBill Paul 
3167c2c6548bSBill Paul 	/*
3168a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
3169a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
3170a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
3171a94100faSBill Paul 	 */
31724d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
31734d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
3174a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
3175ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
3176ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
3177ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
3178ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
3179a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
3180a94100faSBill Paul 
3181a94100faSBill Paul 	/*
3182d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
3183d01fac16SPyun YongHyeon 	 */
3184d01fac16SPyun YongHyeon 
3185d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
3186d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
3187d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
3188d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
3189d01fac16SPyun YongHyeon 
3190d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
3191d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
3192d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
3193d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
3194d01fac16SPyun YongHyeon 
3195f1a5f291SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_RXDV_GATED) != 0)
3196f1a5f291SMarius Strobl 		CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) &
3197f1a5f291SMarius Strobl 		    ~0x00080000);
3198f1a5f291SMarius Strobl 
3199d01fac16SPyun YongHyeon 	/*
3200ff191365SJung-uk Kim 	 * Set the initial TX configuration.
3201a94100faSBill Paul 	 */
3202abc8ff44SBill Paul 	if (sc->rl_testmode) {
3203abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
3204abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3205abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
3206a94100faSBill Paul 		else
3207abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3208abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
3209abc8ff44SBill Paul 	} else
3210a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
3211d01fac16SPyun YongHyeon 
3212d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
3213d01fac16SPyun YongHyeon 
3214a94100faSBill Paul 	/*
3215ff191365SJung-uk Kim 	 * Set the initial RX configuration.
3216a94100faSBill Paul 	 */
3217ff191365SJung-uk Kim 	re_set_rxmode(sc);
3218a94100faSBill Paul 
3219483cc440SPyun YongHyeon 	/* Configure interrupt moderation. */
3220483cc440SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
3221483cc440SPyun YongHyeon 		/* Magic from vendor. */
32225e6906eeSPyun YongHyeon 		CSR_WRITE_2(sc, RL_INTRMOD, 0x5100);
3223483cc440SPyun YongHyeon 	}
3224483cc440SPyun YongHyeon 
32250f55f9d6SMarius Strobl 	/*
32260f55f9d6SMarius Strobl 	 * Enable transmit and receive.
32270f55f9d6SMarius Strobl 	 */
32280f55f9d6SMarius Strobl 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB);
32290f55f9d6SMarius Strobl 
3230a94100faSBill Paul #ifdef DEVICE_POLLING
3231a94100faSBill Paul 	/*
3232a94100faSBill Paul 	 * Disable interrupts if we are polling.
3233a94100faSBill Paul 	 */
323440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3235a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3236a94100faSBill Paul 	else	/* otherwise ... */
323740929967SGleb Smirnoff #endif
3238ed510fb0SBill Paul 
3239a94100faSBill Paul 	/*
3240a94100faSBill Paul 	 * Enable interrupts.
3241a94100faSBill Paul 	 */
3242a94100faSBill Paul 	if (sc->rl_testmode)
3243a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3244a94100faSBill Paul 	else
3245a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
3246ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
3247a94100faSBill Paul 
3248a94100faSBill Paul 	/* Set initial TX threshold */
3249a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
3250a94100faSBill Paul 
3251a94100faSBill Paul 	/* Start RX/TX process. */
3252a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
3253a94100faSBill Paul 
3254a94100faSBill Paul 	/*
3255a94100faSBill Paul 	 * Initialize the timer interrupt register so that
3256a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
3257a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
3258502be0f7SPyun YongHyeon 	 * reloaded on each transmit.
3259502be0f7SPyun YongHyeon 	 */
3260502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
3261502be0f7SPyun YongHyeon 	/*
3262502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate TX interrupt
3263a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
3264a94100faSBill Paul 	 */
3265a94100faSBill Paul 	if (sc->rl_type == RL_8169)
3266a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
3267a94100faSBill Paul 	else
3268a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
3269502be0f7SPyun YongHyeon #else
3270502be0f7SPyun YongHyeon 	/*
3271502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate RX interrupt
3272502be0f7SPyun YongHyeon 	 * moderation.
3273502be0f7SPyun YongHyeon 	 */
3274502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
3275502be0f7SPyun YongHyeon 	    intr_filter == 0) {
3276502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3277502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169,
3278502be0f7SPyun YongHyeon 			    RL_USECS(sc->rl_int_rx_mod));
3279502be0f7SPyun YongHyeon 	} else {
3280502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3281502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0));
3282502be0f7SPyun YongHyeon 	}
3283ed510fb0SBill Paul #endif
3284a94100faSBill Paul 
3285a94100faSBill Paul 	/*
3286a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
3287a94100faSBill Paul 	 * size so we can receive jumbo frames.
3288a94100faSBill Paul 	 */
328989feeee4SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
329081eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
329181eee0ebSPyun YongHyeon 			/*
329281eee0ebSPyun YongHyeon 			 * For controllers that use new jumbo frame scheme,
32932df05392SSergey Kandaurov 			 * set maximum size of jumbo frame depending on
329481eee0ebSPyun YongHyeon 			 * controller revisions.
329581eee0ebSPyun YongHyeon 			 */
329681eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
329781eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
329881eee0ebSPyun YongHyeon 				    sc->rl_hwrev->rl_max_mtu +
329981eee0ebSPyun YongHyeon 				    ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN +
330081eee0ebSPyun YongHyeon 				    ETHER_CRC_LEN);
330189feeee4SPyun YongHyeon 			else
330281eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
330381eee0ebSPyun YongHyeon 				    RE_RX_DESC_BUFLEN);
330481eee0ebSPyun YongHyeon 		} else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
330581eee0ebSPyun YongHyeon 		    sc->rl_hwrev->rl_max_mtu == RL_MTU) {
330681eee0ebSPyun YongHyeon 			/* RTL810x has no jumbo frame support. */
330781eee0ebSPyun YongHyeon 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN);
330881eee0ebSPyun YongHyeon 		} else
3309a94100faSBill Paul 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
331089feeee4SPyun YongHyeon 	}
3311a94100faSBill Paul 
331297b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
3313a94100faSBill Paul 		return;
3314a94100faSBill Paul 
3315e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, CSR_READ_1(sc, sc->rl_cfg1) |
3316e7e7593cSPyun YongHyeon 	    RL_CFG1_DRVLOAD);
3317a94100faSBill Paul 
331813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
331913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3320a94100faSBill Paul 
3321351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
33221662c49eSPyun YongHyeon 	mii_mediachg(mii);
33231662c49eSPyun YongHyeon 
33241d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3325d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
3326a94100faSBill Paul }
3327a94100faSBill Paul 
3328a94100faSBill Paul /*
3329a94100faSBill Paul  * Set media options.
3330a94100faSBill Paul  */
3331a94100faSBill Paul static int
33327b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp)
3333a94100faSBill Paul {
3334a94100faSBill Paul 	struct rl_softc		*sc;
3335a94100faSBill Paul 	struct mii_data		*mii;
33366f0f9b12SPyun YongHyeon 	int			error;
3337a94100faSBill Paul 
3338a94100faSBill Paul 	sc = ifp->if_softc;
3339a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3340d1754a9bSJohn Baldwin 	RL_LOCK(sc);
33416f0f9b12SPyun YongHyeon 	error = mii_mediachg(mii);
3342d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3343a94100faSBill Paul 
33446f0f9b12SPyun YongHyeon 	return (error);
3345a94100faSBill Paul }
3346a94100faSBill Paul 
3347a94100faSBill Paul /*
3348a94100faSBill Paul  * Report current media status.
3349a94100faSBill Paul  */
3350a94100faSBill Paul static void
33517b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3352a94100faSBill Paul {
3353a94100faSBill Paul 	struct rl_softc		*sc;
3354a94100faSBill Paul 	struct mii_data		*mii;
3355a94100faSBill Paul 
3356a94100faSBill Paul 	sc = ifp->if_softc;
3357a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3358a94100faSBill Paul 
3359d1754a9bSJohn Baldwin 	RL_LOCK(sc);
3360a94100faSBill Paul 	mii_pollstat(mii);
3361a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
3362a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
336357c81d92SPyun YongHyeon 	RL_UNLOCK(sc);
3364a94100faSBill Paul }
3365a94100faSBill Paul 
3366a94100faSBill Paul static int
33677b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3368a94100faSBill Paul {
3369a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
3370a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
3371a94100faSBill Paul 	struct mii_data		*mii;
337240929967SGleb Smirnoff 	int			error = 0;
3373a94100faSBill Paul 
3374a94100faSBill Paul 	switch (command) {
3375a94100faSBill Paul 	case SIOCSIFMTU:
337681eee0ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
3377ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu ||
3378ab9f923eSPyun YongHyeon 		    ((sc->rl_flags & RL_FLAG_FASTETHER) != 0 &&
3379ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > RL_MTU)) {
3380c1d0b573SPyun YongHyeon 			error = EINVAL;
3381c1d0b573SPyun YongHyeon 			break;
3382c1d0b573SPyun YongHyeon 		}
3383c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
338481eee0ebSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
3385a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
338681eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
338781eee0ebSPyun YongHyeon 			    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
338881eee0ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
338981eee0ebSPyun YongHyeon 				re_init_locked(sc);
339081eee0ebSPyun YongHyeon 			}
3391ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3392ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
339381eee0ebSPyun YongHyeon 				ifp->if_capenable &= ~(IFCAP_TSO4 |
339481eee0ebSPyun YongHyeon 				    IFCAP_VLAN_HWTSO);
3395ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
339681eee0ebSPyun YongHyeon 			}
3397ecafbbb5SPyun YongHyeon 			VLAN_CAPABILITIES(ifp);
3398ae644087SPyun YongHyeon 		}
3399d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
3400a94100faSBill Paul 		break;
3401a94100faSBill Paul 	case SIOCSIFFLAGS:
340297b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
3403eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3404eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3405eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
34063021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3407ff191365SJung-uk Kim 					re_set_rxmode(sc);
3408eed497bbSPyun YongHyeon 			} else
340997b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
3410eed497bbSPyun YongHyeon 		} else {
3411eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3412a94100faSBill Paul 				re_stop(sc);
3413eed497bbSPyun YongHyeon 		}
3414eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
341597b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3416a94100faSBill Paul 		break;
3417a94100faSBill Paul 	case SIOCADDMULTI:
3418a94100faSBill Paul 	case SIOCDELMULTI:
341997b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
34208476c243SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3421ff191365SJung-uk Kim 			re_set_rxmode(sc);
342297b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3423a94100faSBill Paul 		break;
3424a94100faSBill Paul 	case SIOCGIFMEDIA:
3425a94100faSBill Paul 	case SIOCSIFMEDIA:
3426a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
3427a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
3428a94100faSBill Paul 		break;
3429a94100faSBill Paul 	case SIOCSIFCAP:
343040929967SGleb Smirnoff 	    {
3431f051cb85SGleb Smirnoff 		int mask, reinit;
3432f051cb85SGleb Smirnoff 
3433f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3434f051cb85SGleb Smirnoff 		reinit = 0;
343540929967SGleb Smirnoff #ifdef DEVICE_POLLING
343640929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
343740929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
343840929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
343940929967SGleb Smirnoff 				if (error)
344040929967SGleb Smirnoff 					return (error);
3441d1754a9bSJohn Baldwin 				RL_LOCK(sc);
344240929967SGleb Smirnoff 				/* Disable interrupts */
344340929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
344440929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
344540929967SGleb Smirnoff 				RL_UNLOCK(sc);
344640929967SGleb Smirnoff 			} else {
344740929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
344840929967SGleb Smirnoff 				/* Enable interrupts. */
344940929967SGleb Smirnoff 				RL_LOCK(sc);
345040929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
345140929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
345240929967SGleb Smirnoff 				RL_UNLOCK(sc);
345340929967SGleb Smirnoff 			}
345440929967SGleb Smirnoff 		}
345540929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3456600af6c2SPyun YongHyeon 		RL_LOCK(sc);
3457d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3458d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3459d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
346074a03446SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
3461bc2a1002SPyun YongHyeon 				ifp->if_hwassist |= RE_CSUM_FEATURES;
346274a03446SPyun YongHyeon 			else
3463b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
3464f051cb85SGleb Smirnoff 			reinit = 1;
346540929967SGleb Smirnoff 		}
3466d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
3467d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
3468d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
3469d3b181aeSPyun YongHyeon 			reinit = 1;
3470d3b181aeSPyun YongHyeon 		}
3471ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3472fca1e0abSBjoern A. Zeeb 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
3473dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3474ecafbbb5SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
3475dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
3476dc74159dSPyun YongHyeon 			else
3477dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3478ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3479ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3480ae644087SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3481ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3482ae644087SPyun YongHyeon 			}
3483dc74159dSPyun YongHyeon 		}
3484ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3485ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3486ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3487ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3488ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3489ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3490ecafbbb5SPyun YongHyeon 			/* TSO over VLAN requires VLAN hardware tagging. */
3491ecafbbb5SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3492ecafbbb5SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
3493ecafbbb5SPyun YongHyeon 			reinit = 1;
3494ecafbbb5SPyun YongHyeon 		}
349581eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
349681eee0ebSPyun YongHyeon 		    (mask & (IFCAP_HWCSUM | IFCAP_TSO4 |
349781eee0ebSPyun YongHyeon 		    IFCAP_VLAN_HWTSO)) != 0)
349881eee0ebSPyun YongHyeon 				reinit = 1;
34997467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
35007467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
35017467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
35027467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
35037467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
35047467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
35057467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
35067467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
35077467bd53SPyun YongHyeon 		}
35088476c243SPyun YongHyeon 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) {
35098476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3510600af6c2SPyun YongHyeon 			re_init_locked(sc);
35118476c243SPyun YongHyeon 		}
3512600af6c2SPyun YongHyeon 		RL_UNLOCK(sc);
3513960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
351440929967SGleb Smirnoff 	    }
3515a94100faSBill Paul 		break;
3516a94100faSBill Paul 	default:
3517a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
3518a94100faSBill Paul 		break;
3519a94100faSBill Paul 	}
3520a94100faSBill Paul 
3521a94100faSBill Paul 	return (error);
3522a94100faSBill Paul }
3523a94100faSBill Paul 
3524a94100faSBill Paul static void
35257b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc)
35261d545c7aSMarius Strobl {
3527130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
3528a94100faSBill Paul 
35291d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
35301d545c7aSMarius Strobl 
35311d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
35321d545c7aSMarius Strobl 		return;
35331d545c7aSMarius Strobl 
3534130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
3535a94100faSBill Paul 	re_txeof(sc);
3536130b6dfbSPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) {
3537130b6dfbSPyun YongHyeon 		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
3538130b6dfbSPyun YongHyeon 		    "-- recovering\n");
3539130b6dfbSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3540d180a66fSPyun YongHyeon 			re_start_locked(ifp);
3541130b6dfbSPyun YongHyeon 		return;
3542130b6dfbSPyun YongHyeon 	}
3543130b6dfbSPyun YongHyeon 
3544130b6dfbSPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
3545c8dfaf38SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
3546130b6dfbSPyun YongHyeon 
35471abcdbd1SAttilio Rao 	re_rxeof(sc, NULL);
35488476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
354997b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
3550130b6dfbSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3551d180a66fSPyun YongHyeon 		re_start_locked(ifp);
3552a94100faSBill Paul }
3553a94100faSBill Paul 
3554a94100faSBill Paul /*
3555a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
3556a94100faSBill Paul  * RX and TX lists.
3557a94100faSBill Paul  */
3558a94100faSBill Paul static void
35597b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc)
3560a94100faSBill Paul {
35610ce0868aSPyun YongHyeon 	int			i;
3562a94100faSBill Paul 	struct ifnet		*ifp;
3563d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
3564d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
3565a94100faSBill Paul 
356697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
356797b9d4baSJohn-Mark Gurney 
3568fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
3569a94100faSBill Paul 
35701d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3571d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
357213f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3573a94100faSBill Paul 
3574fcb220acSPyun YongHyeon 	/*
3575fcb220acSPyun YongHyeon 	 * Disable accepting frames to put RX MAC into idle state.
3576fcb220acSPyun YongHyeon 	 * Otherwise it's possible to get frames while stop command
3577fcb220acSPyun YongHyeon 	 * execution is in progress and controller can DMA the frame
3578fcb220acSPyun YongHyeon 	 * to already freed RX buffer during that period.
3579fcb220acSPyun YongHyeon 	 */
3580fcb220acSPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXCFG, CSR_READ_4(sc, RL_RXCFG) &
3581fcb220acSPyun YongHyeon 	    ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_MULTI |
3582fcb220acSPyun YongHyeon 	    RL_RXCFG_RX_BROAD));
3583fcb220acSPyun YongHyeon 
3584eef0e496SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_WAIT_TXPOLL) != 0) {
3585eef0e496SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
3586eef0e496SPyun YongHyeon 			if ((CSR_READ_1(sc, sc->rl_txstart) &
3587eef0e496SPyun YongHyeon 			    RL_TXSTART_START) == 0)
3588eef0e496SPyun YongHyeon 				break;
3589eef0e496SPyun YongHyeon 			DELAY(20);
3590eef0e496SPyun YongHyeon 		}
3591eef0e496SPyun YongHyeon 		if (i == 0)
3592eef0e496SPyun YongHyeon 			device_printf(sc->rl_dev,
3593eef0e496SPyun YongHyeon 			    "stopping TX poll timed out!\n");
3594eef0e496SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3595eef0e496SPyun YongHyeon 	} else if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0) {
3596ead8fc66SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB |
3597ead8fc66SPyun YongHyeon 		    RL_CMD_RX_ENB);
3598eef0e496SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_CMDSTOP_WAIT_TXQ) != 0) {
3599eef0e496SPyun YongHyeon 			for (i = RL_TIMEOUT; i > 0; i--) {
3600eef0e496SPyun YongHyeon 				if ((CSR_READ_4(sc, RL_TXCFG) &
3601eef0e496SPyun YongHyeon 				    RL_TXCFG_QUEUE_EMPTY) != 0)
3602eef0e496SPyun YongHyeon 					break;
3603eef0e496SPyun YongHyeon 				DELAY(100);
3604eef0e496SPyun YongHyeon 			}
3605eef0e496SPyun YongHyeon 			if (i == 0)
3606eef0e496SPyun YongHyeon 				device_printf(sc->rl_dev,
3607eef0e496SPyun YongHyeon 				   "stopping TXQ timed out!\n");
3608eef0e496SPyun YongHyeon 		}
3609eef0e496SPyun YongHyeon 	} else
3610a94100faSBill Paul 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3611ead8fc66SPyun YongHyeon 	DELAY(1000);
3612a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
3613ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
3614a94100faSBill Paul 
3615a94100faSBill Paul 	if (sc->rl_head != NULL) {
3616a94100faSBill Paul 		m_freem(sc->rl_head);
3617a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
3618a94100faSBill Paul 	}
3619a94100faSBill Paul 
3620a94100faSBill Paul 	/* Free the TX list buffers. */
3621d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
3622d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
3623d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
3624d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3625d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3626d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
3627d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
3628d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
3629d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
3630a94100faSBill Paul 		}
3631a94100faSBill Paul 	}
3632a94100faSBill Paul 
3633a94100faSBill Paul 	/* Free the RX list buffers. */
3634d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
3635d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
3636d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3637cba16362SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
3638d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3639d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
3640d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
3641d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
3642d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
3643a94100faSBill Paul 		}
3644a94100faSBill Paul 	}
36451f32d3b7SPyun YongHyeon 
36461f32d3b7SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
36471f32d3b7SPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
36481f32d3b7SPyun YongHyeon 			rxd = &sc->rl_ldata.rl_jrx_desc[i];
36491f32d3b7SPyun YongHyeon 			if (rxd->rx_m != NULL) {
36501f32d3b7SPyun YongHyeon 				bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag,
36511f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
36521f32d3b7SPyun YongHyeon 				bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag,
36531f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap);
36541f32d3b7SPyun YongHyeon 				m_freem(rxd->rx_m);
36551f32d3b7SPyun YongHyeon 				rxd->rx_m = NULL;
36561f32d3b7SPyun YongHyeon 			}
36571f32d3b7SPyun YongHyeon 		}
36581f32d3b7SPyun YongHyeon 	}
3659a94100faSBill Paul }
3660a94100faSBill Paul 
3661a94100faSBill Paul /*
3662a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
3663a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
3664a94100faSBill Paul  * resume.
3665a94100faSBill Paul  */
3666a94100faSBill Paul static int
36677b5ffebfSPyun YongHyeon re_suspend(device_t dev)
3668a94100faSBill Paul {
3669a94100faSBill Paul 	struct rl_softc		*sc;
3670a94100faSBill Paul 
3671a94100faSBill Paul 	sc = device_get_softc(dev);
3672a94100faSBill Paul 
367397b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3674a94100faSBill Paul 	re_stop(sc);
36757467bd53SPyun YongHyeon 	re_setwol(sc);
3676a94100faSBill Paul 	sc->suspended = 1;
367797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3678a94100faSBill Paul 
3679a94100faSBill Paul 	return (0);
3680a94100faSBill Paul }
3681a94100faSBill Paul 
3682a94100faSBill Paul /*
3683a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
3684a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
3685a94100faSBill Paul  * appropriate.
3686a94100faSBill Paul  */
3687a94100faSBill Paul static int
36887b5ffebfSPyun YongHyeon re_resume(device_t dev)
3689a94100faSBill Paul {
3690a94100faSBill Paul 	struct rl_softc		*sc;
3691a94100faSBill Paul 	struct ifnet		*ifp;
3692a94100faSBill Paul 
3693a94100faSBill Paul 	sc = device_get_softc(dev);
369497b9d4baSJohn-Mark Gurney 
369597b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
369697b9d4baSJohn-Mark Gurney 
3697fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
369861f45a72SPyun YongHyeon 	/* Take controller out of sleep mode. */
369961f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
370061f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
370161f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
370261f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
370361f45a72SPyun YongHyeon 	}
3704a94100faSBill Paul 
37057467bd53SPyun YongHyeon 	/*
37067467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
37077467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
37087467bd53SPyun YongHyeon 	 */
37097467bd53SPyun YongHyeon 	re_clrwol(sc);
371001d1a6c3SPyun YongHyeon 
371101d1a6c3SPyun YongHyeon 	/* reinitialize interface if necessary */
371201d1a6c3SPyun YongHyeon 	if (ifp->if_flags & IFF_UP)
371301d1a6c3SPyun YongHyeon 		re_init_locked(sc);
371401d1a6c3SPyun YongHyeon 
3715a94100faSBill Paul 	sc->suspended = 0;
371697b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3717a94100faSBill Paul 
3718a94100faSBill Paul 	return (0);
3719a94100faSBill Paul }
3720a94100faSBill Paul 
3721a94100faSBill Paul /*
3722a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
3723a94100faSBill Paul  * get confused by errant DMAs when rebooting.
3724a94100faSBill Paul  */
37256a087a87SPyun YongHyeon static int
37267b5ffebfSPyun YongHyeon re_shutdown(device_t dev)
3727a94100faSBill Paul {
3728a94100faSBill Paul 	struct rl_softc		*sc;
3729a94100faSBill Paul 
3730a94100faSBill Paul 	sc = device_get_softc(dev);
3731a94100faSBill Paul 
373297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3733a94100faSBill Paul 	re_stop(sc);
3734536fde34SMaxim Sobolev 	/*
3735536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
3736536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
373772293673SRuslan Ermilov 	 * cases.
3738536fde34SMaxim Sobolev 	 */
3739536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
37407467bd53SPyun YongHyeon 	re_setwol(sc);
374197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
37426a087a87SPyun YongHyeon 
37436a087a87SPyun YongHyeon 	return (0);
3744a94100faSBill Paul }
37457467bd53SPyun YongHyeon 
37467467bd53SPyun YongHyeon static void
37476830588dSPyun YongHyeon re_set_linkspeed(struct rl_softc *sc)
37486830588dSPyun YongHyeon {
37496830588dSPyun YongHyeon 	struct mii_softc *miisc;
37506830588dSPyun YongHyeon 	struct mii_data *mii;
37516830588dSPyun YongHyeon 	int aneg, i, phyno;
37526830588dSPyun YongHyeon 
37536830588dSPyun YongHyeon 	RL_LOCK_ASSERT(sc);
37546830588dSPyun YongHyeon 
37556830588dSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
37566830588dSPyun YongHyeon 	mii_pollstat(mii);
37576830588dSPyun YongHyeon 	aneg = 0;
37586830588dSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
37596830588dSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
37606830588dSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
37616830588dSPyun YongHyeon 		case IFM_10_T:
37626830588dSPyun YongHyeon 		case IFM_100_TX:
37636830588dSPyun YongHyeon 			return;
37646830588dSPyun YongHyeon 		case IFM_1000_T:
37656830588dSPyun YongHyeon 			aneg++;
37666830588dSPyun YongHyeon 			break;
37676830588dSPyun YongHyeon 		default:
37686830588dSPyun YongHyeon 			break;
37696830588dSPyun YongHyeon 		}
37706830588dSPyun YongHyeon 	}
37716830588dSPyun YongHyeon 	miisc = LIST_FIRST(&mii->mii_phys);
37726830588dSPyun YongHyeon 	phyno = miisc->mii_phy;
37736830588dSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
37746830588dSPyun YongHyeon 		PHY_RESET(miisc);
37756830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno, MII_100T2CR, 0);
37766830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
37776830588dSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
37786830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
37796830588dSPyun YongHyeon 	    MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
37806830588dSPyun YongHyeon 	DELAY(1000);
37816830588dSPyun YongHyeon 	if (aneg != 0) {
37826830588dSPyun YongHyeon 		/*
37836830588dSPyun YongHyeon 		 * Poll link state until re(4) get a 10/100Mbps link.
37846830588dSPyun YongHyeon 		 */
37856830588dSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
37866830588dSPyun YongHyeon 			mii_pollstat(mii);
37876830588dSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
37886830588dSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
37896830588dSPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
37906830588dSPyun YongHyeon 				case IFM_10_T:
37916830588dSPyun YongHyeon 				case IFM_100_TX:
37926830588dSPyun YongHyeon 					return;
37936830588dSPyun YongHyeon 				default:
37946830588dSPyun YongHyeon 					break;
37956830588dSPyun YongHyeon 				}
37966830588dSPyun YongHyeon 			}
37976830588dSPyun YongHyeon 			RL_UNLOCK(sc);
37986830588dSPyun YongHyeon 			pause("relnk", hz);
37996830588dSPyun YongHyeon 			RL_LOCK(sc);
38006830588dSPyun YongHyeon 		}
38016830588dSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
38026830588dSPyun YongHyeon 			device_printf(sc->rl_dev,
38036830588dSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
38046830588dSPyun YongHyeon 	}
38056830588dSPyun YongHyeon 	/*
38066830588dSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
38076830588dSPyun YongHyeon 	 * MAC does not require reprogramming on resolved speed/duplex,
38086830588dSPyun YongHyeon 	 * so this is just for completeness.
38096830588dSPyun YongHyeon 	 */
38106830588dSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
38116830588dSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
38126830588dSPyun YongHyeon }
38136830588dSPyun YongHyeon 
38146830588dSPyun YongHyeon static void
38157b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc)
38167467bd53SPyun YongHyeon {
38177467bd53SPyun YongHyeon 	struct ifnet		*ifp;
38187467bd53SPyun YongHyeon 	int			pmc;
38197467bd53SPyun YongHyeon 	uint16_t		pmstat;
38207467bd53SPyun YongHyeon 	uint8_t			v;
38217467bd53SPyun YongHyeon 
38227467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
38237467bd53SPyun YongHyeon 
38243b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
38257467bd53SPyun YongHyeon 		return;
38267467bd53SPyun YongHyeon 
38277467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
382861f45a72SPyun YongHyeon 	/* Put controller into sleep mode. */
382961f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
383061f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
383161f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
383261f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
383361f45a72SPyun YongHyeon 	}
3834fcb220acSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
3835fcb220acSPyun YongHyeon 		re_set_rxmode(sc);
38366830588dSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOL_MANLINK) != 0)
38376830588dSPyun YongHyeon 			re_set_linkspeed(sc);
3838fcb220acSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOLRXENB) != 0)
3839886ff602SPyun YongHyeon 			CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB);
3840fcb220acSPyun YongHyeon 	}
38417467bd53SPyun YongHyeon 	/* Enable config register write. */
38427467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
38437467bd53SPyun YongHyeon 
38447467bd53SPyun YongHyeon 	/* Enable PME. */
3845e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg1);
38467467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
38477467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38487467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
3849e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, v);
38507467bd53SPyun YongHyeon 
3851e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
38527467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
38537467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
38547467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
3855e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
38567467bd53SPyun YongHyeon 
3857e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
385844f7cbf5SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST |
385944f7cbf5SPyun YongHyeon 	    RL_CFG5_WOL_LANWAKE);
38607467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
38617467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
38627467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
38637467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
38647467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38657467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
3866e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
38677467bd53SPyun YongHyeon 
386844f7cbf5SPyun YongHyeon 	/* Config register write done. */
386944f7cbf5SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
387044f7cbf5SPyun YongHyeon 
3871bc6b129bSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0 &&
3872d0c45156SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0)
3873d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80);
38747467bd53SPyun YongHyeon 	/*
38757467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
38767467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
38777467bd53SPyun YongHyeon 	 * needed.
38787467bd53SPyun YongHyeon 	 */
38797467bd53SPyun YongHyeon 
38807467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
38817467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
38827467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
38837467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38847467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
38857467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
38867467bd53SPyun YongHyeon }
38877467bd53SPyun YongHyeon 
38887467bd53SPyun YongHyeon static void
38897b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc)
38907467bd53SPyun YongHyeon {
38917467bd53SPyun YongHyeon 	int			pmc;
38927467bd53SPyun YongHyeon 	uint8_t			v;
38937467bd53SPyun YongHyeon 
38947467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
38957467bd53SPyun YongHyeon 
38963b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
38977467bd53SPyun YongHyeon 		return;
38987467bd53SPyun YongHyeon 
38997467bd53SPyun YongHyeon 	/* Enable config register write. */
39007467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
39017467bd53SPyun YongHyeon 
3902e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
39037467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
3904e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
39057467bd53SPyun YongHyeon 
39067467bd53SPyun YongHyeon 	/* Config register write done. */
3907f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
39087467bd53SPyun YongHyeon 
3909e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
39107467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
39117467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
3912e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
39137467bd53SPyun YongHyeon }
39140534aae0SPyun YongHyeon 
39150534aae0SPyun YongHyeon static void
39160534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc)
39170534aae0SPyun YongHyeon {
39180534aae0SPyun YongHyeon 	struct sysctl_ctx_list	*ctx;
39190534aae0SPyun YongHyeon 	struct sysctl_oid_list	*children;
3920502be0f7SPyun YongHyeon 	int			error;
39210534aae0SPyun YongHyeon 
39220534aae0SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->rl_dev);
39230534aae0SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev));
39240534aae0SPyun YongHyeon 
39250534aae0SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats",
39260534aae0SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I",
39270534aae0SPyun YongHyeon 	    "Statistics Information");
3928502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
3929502be0f7SPyun YongHyeon 		return;
3930502be0f7SPyun YongHyeon 
3931502be0f7SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod",
3932502be0f7SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0,
3933502be0f7SPyun YongHyeon 	    sysctl_hw_re_int_mod, "I", "re RX interrupt moderation");
3934502be0f7SPyun YongHyeon 	/* Pull in device tunables. */
3935502be0f7SPyun YongHyeon 	sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3936502be0f7SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->rl_dev),
3937502be0f7SPyun YongHyeon 	    device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod);
3938502be0f7SPyun YongHyeon 	if (error == 0) {
3939502be0f7SPyun YongHyeon 		if (sc->rl_int_rx_mod < RL_TIMER_MIN ||
3940502be0f7SPyun YongHyeon 		    sc->rl_int_rx_mod > RL_TIMER_MAX) {
3941502be0f7SPyun YongHyeon 			device_printf(sc->rl_dev, "int_rx_mod value out of "
3942502be0f7SPyun YongHyeon 			    "range; using default: %d\n",
3943502be0f7SPyun YongHyeon 			    RL_TIMER_DEFAULT);
3944502be0f7SPyun YongHyeon 			sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3945502be0f7SPyun YongHyeon 		}
3946502be0f7SPyun YongHyeon 	}
3947502be0f7SPyun YongHyeon 
39480534aae0SPyun YongHyeon }
39490534aae0SPyun YongHyeon 
39500534aae0SPyun YongHyeon static int
39510534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS)
39520534aae0SPyun YongHyeon {
39530534aae0SPyun YongHyeon 	struct rl_softc		*sc;
39540534aae0SPyun YongHyeon 	struct rl_stats		*stats;
39550534aae0SPyun YongHyeon 	int			error, i, result;
39560534aae0SPyun YongHyeon 
39570534aae0SPyun YongHyeon 	result = -1;
39580534aae0SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
39590534aae0SPyun YongHyeon 	if (error || req->newptr == NULL)
39600534aae0SPyun YongHyeon 		return (error);
39610534aae0SPyun YongHyeon 
39620534aae0SPyun YongHyeon 	if (result == 1) {
39630534aae0SPyun YongHyeon 		sc = (struct rl_softc *)arg1;
39640534aae0SPyun YongHyeon 		RL_LOCK(sc);
396516a4824bSPyun YongHyeon 		if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
396616a4824bSPyun YongHyeon 			RL_UNLOCK(sc);
396716a4824bSPyun YongHyeon 			goto done;
396816a4824bSPyun YongHyeon 		}
39690534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
39700534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD);
39710534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_HI,
39720534aae0SPyun YongHyeon 		    RL_ADDR_HI(sc->rl_ldata.rl_stats_addr));
39730534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
39740534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr));
39750534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
39760534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr |
39770534aae0SPyun YongHyeon 		    RL_DUMPSTATS_START));
39780534aae0SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
39790534aae0SPyun YongHyeon 			if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) &
39800534aae0SPyun YongHyeon 			    RL_DUMPSTATS_START) == 0)
39810534aae0SPyun YongHyeon 				break;
39820534aae0SPyun YongHyeon 			DELAY(1000);
39830534aae0SPyun YongHyeon 		}
39840534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
39850534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD);
39860534aae0SPyun YongHyeon 		RL_UNLOCK(sc);
39870534aae0SPyun YongHyeon 		if (i == 0) {
39880534aae0SPyun YongHyeon 			device_printf(sc->rl_dev,
39890534aae0SPyun YongHyeon 			    "DUMP statistics request timed out\n");
39900534aae0SPyun YongHyeon 			return (ETIMEDOUT);
39910534aae0SPyun YongHyeon 		}
399216a4824bSPyun YongHyeon done:
39930534aae0SPyun YongHyeon 		stats = sc->rl_ldata.rl_stats;
39940534aae0SPyun YongHyeon 		printf("%s statistics:\n", device_get_nameunit(sc->rl_dev));
39950534aae0SPyun YongHyeon 		printf("Tx frames : %ju\n",
39960534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_pkts));
39970534aae0SPyun YongHyeon 		printf("Rx frames : %ju\n",
39980534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_pkts));
39990534aae0SPyun YongHyeon 		printf("Tx errors : %ju\n",
40000534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_errs));
40010534aae0SPyun YongHyeon 		printf("Rx errors : %u\n",
40020534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_errs));
40030534aae0SPyun YongHyeon 		printf("Rx missed frames : %u\n",
40040534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_missed_pkts));
40050534aae0SPyun YongHyeon 		printf("Rx frame alignment errs : %u\n",
40060534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_framealign_errs));
40070534aae0SPyun YongHyeon 		printf("Tx single collisions : %u\n",
40080534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_onecoll));
40090534aae0SPyun YongHyeon 		printf("Tx multiple collisions : %u\n",
40100534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_multicolls));
40110534aae0SPyun YongHyeon 		printf("Rx unicast frames : %ju\n",
40120534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_ucasts));
40130534aae0SPyun YongHyeon 		printf("Rx broadcast frames : %ju\n",
40140534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_bcasts));
40150534aae0SPyun YongHyeon 		printf("Rx multicast frames : %u\n",
40160534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_mcasts));
40170534aae0SPyun YongHyeon 		printf("Tx aborts : %u\n",
40180534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_tx_aborts));
40190534aae0SPyun YongHyeon 		printf("Tx underruns : %u\n",
40200534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_underruns));
40210534aae0SPyun YongHyeon 	}
40220534aae0SPyun YongHyeon 
40230534aae0SPyun YongHyeon 	return (error);
40240534aae0SPyun YongHyeon }
4025502be0f7SPyun YongHyeon 
4026502be0f7SPyun YongHyeon static int
4027502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
4028502be0f7SPyun YongHyeon {
4029502be0f7SPyun YongHyeon 	int error, value;
4030502be0f7SPyun YongHyeon 
4031502be0f7SPyun YongHyeon 	if (arg1 == NULL)
4032502be0f7SPyun YongHyeon 		return (EINVAL);
4033502be0f7SPyun YongHyeon 	value = *(int *)arg1;
4034502be0f7SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
4035502be0f7SPyun YongHyeon 	if (error || req->newptr == NULL)
4036502be0f7SPyun YongHyeon 		return (error);
4037502be0f7SPyun YongHyeon 	if (value < low || value > high)
4038502be0f7SPyun YongHyeon 		return (EINVAL);
4039502be0f7SPyun YongHyeon 	*(int *)arg1 = value;
4040502be0f7SPyun YongHyeon 
4041502be0f7SPyun YongHyeon 	return (0);
4042502be0f7SPyun YongHyeon }
4043502be0f7SPyun YongHyeon 
4044502be0f7SPyun YongHyeon static int
4045502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS)
4046502be0f7SPyun YongHyeon {
4047502be0f7SPyun YongHyeon 
4048502be0f7SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN,
4049502be0f7SPyun YongHyeon 	    RL_TIMER_MAX));
4050502be0f7SPyun YongHyeon }
4051