xref: /freebsd/sys/dev/re/if_re.c (revision 7790c8c1996ad89a22b8bd194a230cf23ee67f4b)
1098ca2bdSWarner Losh /*-
2df57947fSPedro F. Giffuni  * SPDX-License-Identifier: BSD-4-Clause
3df57947fSPedro F. Giffuni  *
4a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
5a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
6a94100faSBill Paul  *
7a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
8a94100faSBill Paul  * modification, are permitted provided that the following conditions
9a94100faSBill Paul  * are met:
10a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
12a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
13a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
14a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
15a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
16a94100faSBill Paul  *    must display the following acknowledgement:
17a94100faSBill Paul  *	This product includes software developed by Bill Paul.
18a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
19a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
20a94100faSBill Paul  *    without specific prior written permission.
21a94100faSBill Paul  *
22a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
33a94100faSBill Paul  */
34a94100faSBill Paul 
354dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
364dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
374dc52c32SDavid E. O'Brien 
38a94100faSBill Paul /*
39ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
40a94100faSBill Paul  *
41a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
42a94100faSBill Paul  * Senior Networking Software Engineer
43a94100faSBill Paul  * Wind River Systems
44a94100faSBill Paul  */
45a94100faSBill Paul 
46a94100faSBill Paul /*
47a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
48a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
49ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
50ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
51a94100faSBill Paul  *
52a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
53a94100faSBill Paul  * with the older 8139 family, however it also supports a special
54a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
55a94100faSBill Paul  * features. These include:
56a94100faSBill Paul  *
57a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
58a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
59a94100faSBill Paul  *	  any byte boundary.
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o 64-bit DMA
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o High and normal priority transmit DMA rings
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o VLAN tag insertion and extraction
68a94100faSBill Paul  *
69a94100faSBill Paul  *	o TCP large send (segmentation offload)
70a94100faSBill Paul  *
71a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
72a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
73a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
74a94100faSBill Paul  * chips.
75a94100faSBill Paul  *
76a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
77a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
78a94100faSBill Paul  * differences and additions:
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o 1000Mbps mode
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o Jumbo frames
83a94100faSBill Paul  *
84a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
85a94100faSBill Paul  *	  or fiber PHYs
86a94100faSBill Paul  *
87a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
88a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
89a94100faSBill Paul  *
90a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
91a94100faSBill Paul  *
92a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
93a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
94a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
95a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
96a94100faSBill Paul  * copper gigE PHY.
97a94100faSBill Paul  *
98a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
99a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
100a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
101a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
102a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
103a94100faSBill Paul  *
104a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
105a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
106a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
107a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
108a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10922a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
11022a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
111a94100faSBill Paul  */
112a94100faSBill Paul 
113f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
114f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
115f0796cd2SGleb Smirnoff #endif
116f0796cd2SGleb Smirnoff 
117a94100faSBill Paul #include <sys/param.h>
118a94100faSBill Paul #include <sys/endian.h>
119a94100faSBill Paul #include <sys/systm.h>
120a94100faSBill Paul #include <sys/sockio.h>
121a94100faSBill Paul #include <sys/mbuf.h>
122a94100faSBill Paul #include <sys/malloc.h>
123fe12f24bSPoul-Henning Kamp #include <sys/module.h>
124a94100faSBill Paul #include <sys/kernel.h>
125a94100faSBill Paul #include <sys/socket.h>
126ed510fb0SBill Paul #include <sys/lock.h>
127ed510fb0SBill Paul #include <sys/mutex.h>
1280534aae0SPyun YongHyeon #include <sys/sysctl.h>
129ed510fb0SBill Paul #include <sys/taskqueue.h>
130a94100faSBill Paul 
131*7790c8c1SConrad Meyer #include <net/debugnet.h>
132a94100faSBill Paul #include <net/if.h>
13376039bc8SGleb Smirnoff #include <net/if_var.h>
134a94100faSBill Paul #include <net/if_arp.h>
135a94100faSBill Paul #include <net/ethernet.h>
136a94100faSBill Paul #include <net/if_dl.h>
137a94100faSBill Paul #include <net/if_media.h>
138fc74a9f9SBrooks Davis #include <net/if_types.h>
139a94100faSBill Paul #include <net/if_vlan_var.h>
140a94100faSBill Paul 
141a94100faSBill Paul #include <net/bpf.h>
142a94100faSBill Paul 
143a94100faSBill Paul #include <machine/bus.h>
144a94100faSBill Paul #include <machine/resource.h>
145a94100faSBill Paul #include <sys/bus.h>
146a94100faSBill Paul #include <sys/rman.h>
147a94100faSBill Paul 
148a94100faSBill Paul #include <dev/mii/mii.h>
149a94100faSBill Paul #include <dev/mii/miivar.h>
150a94100faSBill Paul 
151a94100faSBill Paul #include <dev/pci/pcireg.h>
152a94100faSBill Paul #include <dev/pci/pcivar.h>
153a94100faSBill Paul 
154b2d3d26fSGleb Smirnoff #include <dev/rl/if_rlreg.h>
155d65abd66SPyun YongHyeon 
156a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
157a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
158a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
159a94100faSBill Paul 
160298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
161a94100faSBill Paul #include "miibus_if.h"
162a94100faSBill Paul 
1635774c5ffSPyun YongHyeon /* Tunables. */
164502be0f7SPyun YongHyeon static int intr_filter = 0;
165502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter);
166c2d2e19cSPyun YongHyeon static int msi_disable = 0;
1675774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1684a58fd45SPyun YongHyeon static int msix_disable = 0;
1694a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable);
1702c21710bSPyun YongHyeon static int prefer_iomap = 0;
1712c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap);
1725774c5ffSPyun YongHyeon 
173a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
174a94100faSBill Paul 
175a94100faSBill Paul /*
176a94100faSBill Paul  * Various supported device vendors/types and their names.
177a94100faSBill Paul  */
17829658c96SDimitry Andric static const struct rl_type re_devs[] = {
1799dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
18032aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
181caa19d50SPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0,
182caa19d50SPyun YongHyeon 	    "D-Link DGE-530(T) Gigabit Ethernet Adapter" },
1839dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
184a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1859dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
18654899a96SPyun YongHyeon 	    "RealTek 810xE PCIe 10/100baseTX" },
1879dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
188ab9f923eSPyun YongHyeon 	    "RealTek 8168/8111 B/C/CP/D/DP/E/F/G PCIe Gigabit Ethernet" },
189938e9a89SKevin Lo 	{ NCUBE_VENDORID, RT_DEVICEID_8168, 0,
190938e9a89SKevin Lo 	    "TP-Link TG-3468 v2 (RTL8168) Gigabit Ethernet" },
1919dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
192715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1939dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1942ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1959dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
196ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1979dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
19826390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1999dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
200dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
201a94100faSBill Paul };
202a94100faSBill Paul 
20329658c96SDimitry Andric static const struct rl_hwrev re_hwrevs[] = {
20481eee0ebSPyun YongHyeon 	{ RL_HWREV_8139, RL_8139, "", RL_MTU },
20581eee0ebSPyun YongHyeon 	{ RL_HWREV_8139A, RL_8139, "A", RL_MTU },
20681eee0ebSPyun YongHyeon 	{ RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU },
20781eee0ebSPyun YongHyeon 	{ RL_HWREV_8139B, RL_8139, "B", RL_MTU },
20881eee0ebSPyun YongHyeon 	{ RL_HWREV_8130, RL_8139, "8130", RL_MTU },
20981eee0ebSPyun YongHyeon 	{ RL_HWREV_8139C, RL_8139, "C", RL_MTU },
21081eee0ebSPyun YongHyeon 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU },
21181eee0ebSPyun YongHyeon 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU },
212ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU },
21381eee0ebSPyun YongHyeon 	{ RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU },
21481eee0ebSPyun YongHyeon 	{ RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU },
21581eee0ebSPyun YongHyeon 	{ RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU },
21681eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU },
21781eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21881eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU },
21981eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
22081eee0ebSPyun YongHyeon 	{ RL_HWREV_8100, RL_8139, "8100", RL_MTU },
22181eee0ebSPyun YongHyeon 	{ RL_HWREV_8101, RL_8139, "8101", RL_MTU },
22281eee0ebSPyun YongHyeon 	{ RL_HWREV_8100E, RL_8169, "8100E", RL_MTU },
22381eee0ebSPyun YongHyeon 	{ RL_HWREV_8101E, RL_8169, "8101E", RL_MTU },
22481eee0ebSPyun YongHyeon 	{ RL_HWREV_8102E, RL_8169, "8102E", RL_MTU },
22581eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU },
22681eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU },
22781eee0ebSPyun YongHyeon 	{ RL_HWREV_8103E, RL_8169, "8103E", RL_MTU },
22839e69201SPyun YongHyeon 	{ RL_HWREV_8401E, RL_8169, "8401E", RL_MTU },
229a9e3362aSPyun YongHyeon 	{ RL_HWREV_8402, RL_8169, "8402", RL_MTU },
23054899a96SPyun YongHyeon 	{ RL_HWREV_8105E, RL_8169, "8105E", RL_MTU },
2316b0a8e04SPyun YongHyeon 	{ RL_HWREV_8105E_SPIN1, RL_8169, "8105E", RL_MTU },
232214c71f6SPyun YongHyeon 	{ RL_HWREV_8106E, RL_8169, "8106E", RL_MTU },
233ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU },
234ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU },
23581eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23681eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23781eee0ebSPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K },
23881eee0ebSPyun YongHyeon 	{ RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K },
23981eee0ebSPyun YongHyeon 	{ RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K },
24081eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K},
24181eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K},
242c3767eabSPyun YongHyeon 	{ RL_HWREV_8168EP, RL_8169, "8168EP/8111EP", RL_JUMBO_MTU_9K},
243d467ffaaSPyun YongHyeon 	{ RL_HWREV_8168F, RL_8169, "8168F/8111F", RL_JUMBO_MTU_9K},
244ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168G, RL_8169, "8168G/8111G", RL_JUMBO_MTU_9K},
245ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168GU, RL_8169, "8168GU/8111GU", RL_JUMBO_MTU_9K},
24696b2c26aSMarius Strobl 	{ RL_HWREV_8168H, RL_8169, "8168H/8111H", RL_JUMBO_MTU_9K},
247d56f7f52SPyun YongHyeon 	{ RL_HWREV_8411, RL_8169, "8411", RL_JUMBO_MTU_9K},
248ab9f923eSPyun YongHyeon 	{ RL_HWREV_8411B, RL_8169, "8411B", RL_JUMBO_MTU_9K},
24981eee0ebSPyun YongHyeon 	{ 0, 0, NULL, 0 }
250a94100faSBill Paul };
251a94100faSBill Paul 
252a94100faSBill Paul static int re_probe		(device_t);
253a94100faSBill Paul static int re_attach		(device_t);
254a94100faSBill Paul static int re_detach		(device_t);
255a94100faSBill Paul 
256d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
257a94100faSBill Paul 
258a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
259a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
260d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
261d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
262d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
26381eee0ebSPyun YongHyeon static int re_jumbo_newbuf	(struct rl_softc *, int);
264a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
26581eee0ebSPyun YongHyeon static int re_jrx_list_init	(struct rl_softc *);
266a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
26722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
26822a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
26922a11c96SJohn-Mark Gurney 				(struct mbuf *);
27022a11c96SJohn-Mark Gurney #endif
2711abcdbd1SAttilio Rao static int re_rxeof		(struct rl_softc *, int *);
272a94100faSBill Paul static void re_txeof		(struct rl_softc *);
27397b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2741abcdbd1SAttilio Rao static int re_poll		(struct ifnet *, enum poll_cmd, int);
2751abcdbd1SAttilio Rao static int re_poll_locked	(struct ifnet *, enum poll_cmd, int);
27697b9d4baSJohn-Mark Gurney #endif
277ef544f63SPaolo Pisati static int re_intr		(void *);
278502be0f7SPyun YongHyeon static void re_intr_msi		(void *);
279a94100faSBill Paul static void re_tick		(void *);
280ed510fb0SBill Paul static void re_int_task		(void *, int);
281a94100faSBill Paul static void re_start		(struct ifnet *);
282d180a66fSPyun YongHyeon static void re_start_locked	(struct ifnet *);
283306c97e2SMark Johnston static void re_start_tx		(struct rl_softc *);
284a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
285a94100faSBill Paul static void re_init		(void *);
28697b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
287a94100faSBill Paul static void re_stop		(struct rl_softc *);
2881d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
289a94100faSBill Paul static int re_suspend		(device_t);
290a94100faSBill Paul static int re_resume		(device_t);
2916a087a87SPyun YongHyeon static int re_shutdown		(device_t);
292a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
293a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
294a94100faSBill Paul 
295a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
296a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
297ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
298a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
299a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
300a94100faSBill Paul 
301a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
302a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
303a94100faSBill Paul static void re_miibus_statchg	(device_t);
304a94100faSBill Paul 
30581eee0ebSPyun YongHyeon static void re_set_jumbo	(struct rl_softc *, int);
306ff191365SJung-uk Kim static void re_set_rxmode		(struct rl_softc *);
307a94100faSBill Paul static void re_reset		(struct rl_softc *);
3087467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
3097467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
3106830588dSPyun YongHyeon static void re_set_linkspeed	(struct rl_softc *);
311a94100faSBill Paul 
312*7790c8c1SConrad Meyer DEBUGNET_DEFINE(re);
313306c97e2SMark Johnston 
314579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP	/* see ixgbe.c for details */
315579a6e3cSLuigi Rizzo #include <dev/netmap/if_re_netmap.h>
316847bf383SLuigi Rizzo MODULE_DEPEND(re, netmap, 1, 1, 1);
317579a6e3cSLuigi Rizzo #endif /* !DEV_NETMAP */
318579a6e3cSLuigi Rizzo 
319ed510fb0SBill Paul #ifdef RE_DIAG
320a94100faSBill Paul static int re_diag		(struct rl_softc *);
321ed510fb0SBill Paul #endif
322a94100faSBill Paul 
3230534aae0SPyun YongHyeon static void re_add_sysctls	(struct rl_softc *);
3240534aae0SPyun YongHyeon static int re_sysctl_stats	(SYSCTL_HANDLER_ARGS);
325502be0f7SPyun YongHyeon static int sysctl_int_range	(SYSCTL_HANDLER_ARGS, int, int);
326502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod	(SYSCTL_HANDLER_ARGS);
3270534aae0SPyun YongHyeon 
328a94100faSBill Paul static device_method_t re_methods[] = {
329a94100faSBill Paul 	/* Device interface */
330a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
331a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
332a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
333a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
334a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
335a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
336a94100faSBill Paul 
337a94100faSBill Paul 	/* MII interface */
338a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
339a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
340a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
341a94100faSBill Paul 
3424b7ec270SMarius Strobl 	DEVMETHOD_END
343a94100faSBill Paul };
344a94100faSBill Paul 
345a94100faSBill Paul static driver_t re_driver = {
346a94100faSBill Paul 	"re",
347a94100faSBill Paul 	re_methods,
348a94100faSBill Paul 	sizeof(struct rl_softc)
349a94100faSBill Paul };
350a94100faSBill Paul 
351a94100faSBill Paul static devclass_t re_devclass;
352a94100faSBill Paul 
353a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
354a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
355a94100faSBill Paul 
356a94100faSBill Paul #define EE_SET(x)					\
357a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
358a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
359a94100faSBill Paul 
360a94100faSBill Paul #define EE_CLR(x)					\
361a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
362a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
363a94100faSBill Paul 
364a94100faSBill Paul /*
365a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
366a94100faSBill Paul  */
367a94100faSBill Paul static void
3687b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr)
369a94100faSBill Paul {
3700ce0868aSPyun YongHyeon 	int			d, i;
371a94100faSBill Paul 
372ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
373a94100faSBill Paul 
374a94100faSBill Paul 	/*
375a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
376a94100faSBill Paul 	 */
377ed510fb0SBill Paul 
378ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
379a94100faSBill Paul 		if (d & i) {
380a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
381a94100faSBill Paul 		} else {
382a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
383a94100faSBill Paul 		}
384a94100faSBill Paul 		DELAY(100);
385a94100faSBill Paul 		EE_SET(RL_EE_CLK);
386a94100faSBill Paul 		DELAY(150);
387a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
388a94100faSBill Paul 		DELAY(100);
389a94100faSBill Paul 	}
390a94100faSBill Paul }
391a94100faSBill Paul 
392a94100faSBill Paul /*
393a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
394a94100faSBill Paul  */
395a94100faSBill Paul static void
3967b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest)
397a94100faSBill Paul {
3980ce0868aSPyun YongHyeon 	int			i;
399a94100faSBill Paul 	u_int16_t		word = 0;
400a94100faSBill Paul 
401a94100faSBill Paul 	/*
402a94100faSBill Paul 	 * Send address of word we want to read.
403a94100faSBill Paul 	 */
404a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
405a94100faSBill Paul 
406a94100faSBill Paul 	/*
407a94100faSBill Paul 	 * Start reading bits from EEPROM.
408a94100faSBill Paul 	 */
409a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
410a94100faSBill Paul 		EE_SET(RL_EE_CLK);
411a94100faSBill Paul 		DELAY(100);
412a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
413a94100faSBill Paul 			word |= i;
414a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
415a94100faSBill Paul 		DELAY(100);
416a94100faSBill Paul 	}
417a94100faSBill Paul 
418a94100faSBill Paul 	*dest = word;
419a94100faSBill Paul }
420a94100faSBill Paul 
421a94100faSBill Paul /*
422a94100faSBill Paul  * Read a sequence of words from the EEPROM.
423a94100faSBill Paul  */
424a94100faSBill Paul static void
4257b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt)
426a94100faSBill Paul {
427a94100faSBill Paul 	int			i;
428a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
429a94100faSBill Paul 
430ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
431ed510fb0SBill Paul 
432ed510fb0SBill Paul         DELAY(100);
433ed510fb0SBill Paul 
434a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
435ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
436a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
437ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
438a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
439be099007SPyun YongHyeon                 *ptr = word;
440a94100faSBill Paul 	}
441ed510fb0SBill Paul 
442ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
443a94100faSBill Paul }
444a94100faSBill Paul 
445a94100faSBill Paul static int
4467b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg)
447a94100faSBill Paul {
448a94100faSBill Paul 	struct rl_softc		*sc;
449a94100faSBill Paul 	u_int32_t		rval;
450a94100faSBill Paul 	int			i;
451a94100faSBill Paul 
452a94100faSBill Paul 	sc = device_get_softc(dev);
453a94100faSBill Paul 
4549bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4559bac70b8SBill Paul 
4569bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4579bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4589bac70b8SBill Paul 		return (rval);
4599bac70b8SBill Paul 	}
4609bac70b8SBill Paul 
461a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
462a94100faSBill Paul 
46396b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
464a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
465a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
466a94100faSBill Paul 			break;
4672bc085c6SPyun YongHyeon 		DELAY(25);
468a94100faSBill Paul 	}
469a94100faSBill Paul 
47096b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4716b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
472a94100faSBill Paul 		return (0);
473a94100faSBill Paul 	}
474a94100faSBill Paul 
4752bc085c6SPyun YongHyeon 	/*
4762bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4772bc085c6SPyun YongHyeon 	 */
4782bc085c6SPyun YongHyeon 	DELAY(20);
4792bc085c6SPyun YongHyeon 
480a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
481a94100faSBill Paul }
482a94100faSBill Paul 
483a94100faSBill Paul static int
4847b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data)
485a94100faSBill Paul {
486a94100faSBill Paul 	struct rl_softc		*sc;
487a94100faSBill Paul 	u_int32_t		rval;
488a94100faSBill Paul 	int			i;
489a94100faSBill Paul 
490a94100faSBill Paul 	sc = device_get_softc(dev);
491a94100faSBill Paul 
492a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4939bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
494a94100faSBill Paul 
49596b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
496a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
497a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
498a94100faSBill Paul 			break;
4992bc085c6SPyun YongHyeon 		DELAY(25);
500a94100faSBill Paul 	}
501a94100faSBill Paul 
50296b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
5036b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
504a94100faSBill Paul 		return (0);
505a94100faSBill Paul 	}
506a94100faSBill Paul 
5072bc085c6SPyun YongHyeon 	/*
5082bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
5092bc085c6SPyun YongHyeon 	 */
5102bc085c6SPyun YongHyeon 	DELAY(20);
5112bc085c6SPyun YongHyeon 
512a94100faSBill Paul 	return (0);
513a94100faSBill Paul }
514a94100faSBill Paul 
515a94100faSBill Paul static int
5167b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg)
517a94100faSBill Paul {
518a94100faSBill Paul 	struct rl_softc		*sc;
519a94100faSBill Paul 	u_int16_t		rval = 0;
520a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
521a94100faSBill Paul 
522a94100faSBill Paul 	sc = device_get_softc(dev);
523a94100faSBill Paul 
524a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
525a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
526a94100faSBill Paul 		return (rval);
527a94100faSBill Paul 	}
528a94100faSBill Paul 
529a94100faSBill Paul 	switch (reg) {
530a94100faSBill Paul 	case MII_BMCR:
531a94100faSBill Paul 		re8139_reg = RL_BMCR;
532a94100faSBill Paul 		break;
533a94100faSBill Paul 	case MII_BMSR:
534a94100faSBill Paul 		re8139_reg = RL_BMSR;
535a94100faSBill Paul 		break;
536a94100faSBill Paul 	case MII_ANAR:
537a94100faSBill Paul 		re8139_reg = RL_ANAR;
538a94100faSBill Paul 		break;
539a94100faSBill Paul 	case MII_ANER:
540a94100faSBill Paul 		re8139_reg = RL_ANER;
541a94100faSBill Paul 		break;
542a94100faSBill Paul 	case MII_ANLPAR:
543a94100faSBill Paul 		re8139_reg = RL_LPAR;
544a94100faSBill Paul 		break;
545a94100faSBill Paul 	case MII_PHYIDR1:
546a94100faSBill Paul 	case MII_PHYIDR2:
547a94100faSBill Paul 		return (0);
548a94100faSBill Paul 	/*
549a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
550a94100faSBill Paul 	 * register. If we have a link partner which does not
551a94100faSBill Paul 	 * support NWAY, this is the register which will tell
552a94100faSBill Paul 	 * us the results of parallel detection.
553a94100faSBill Paul 	 */
554a94100faSBill Paul 	case RL_MEDIASTAT:
555a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
556a94100faSBill Paul 		return (rval);
557a94100faSBill Paul 	default:
5586b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
559a94100faSBill Paul 		return (0);
560a94100faSBill Paul 	}
561a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
562baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
563baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
564baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
565baa12772SPyun YongHyeon 	}
566a94100faSBill Paul 	return (rval);
567a94100faSBill Paul }
568a94100faSBill Paul 
569a94100faSBill Paul static int
5707b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data)
571a94100faSBill Paul {
572a94100faSBill Paul 	struct rl_softc		*sc;
573a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
574a94100faSBill Paul 	int			rval = 0;
575a94100faSBill Paul 
576a94100faSBill Paul 	sc = device_get_softc(dev);
577a94100faSBill Paul 
578a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
579a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
580a94100faSBill Paul 		return (rval);
581a94100faSBill Paul 	}
582a94100faSBill Paul 
583a94100faSBill Paul 	switch (reg) {
584a94100faSBill Paul 	case MII_BMCR:
585a94100faSBill Paul 		re8139_reg = RL_BMCR;
586baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
587baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
588baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
589baa12772SPyun YongHyeon 		}
590a94100faSBill Paul 		break;
591a94100faSBill Paul 	case MII_BMSR:
592a94100faSBill Paul 		re8139_reg = RL_BMSR;
593a94100faSBill Paul 		break;
594a94100faSBill Paul 	case MII_ANAR:
595a94100faSBill Paul 		re8139_reg = RL_ANAR;
596a94100faSBill Paul 		break;
597a94100faSBill Paul 	case MII_ANER:
598a94100faSBill Paul 		re8139_reg = RL_ANER;
599a94100faSBill Paul 		break;
600a94100faSBill Paul 	case MII_ANLPAR:
601a94100faSBill Paul 		re8139_reg = RL_LPAR;
602a94100faSBill Paul 		break;
603a94100faSBill Paul 	case MII_PHYIDR1:
604a94100faSBill Paul 	case MII_PHYIDR2:
605a94100faSBill Paul 		return (0);
606a94100faSBill Paul 		break;
607a94100faSBill Paul 	default:
6086b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
609a94100faSBill Paul 		return (0);
610a94100faSBill Paul 	}
611a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
612a94100faSBill Paul 	return (0);
613a94100faSBill Paul }
614a94100faSBill Paul 
615a94100faSBill Paul static void
6167b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev)
617a94100faSBill Paul {
618130b6dfbSPyun YongHyeon 	struct rl_softc		*sc;
619130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
620130b6dfbSPyun YongHyeon 	struct mii_data		*mii;
621a11e2f18SBruce M Simpson 
622130b6dfbSPyun YongHyeon 	sc = device_get_softc(dev);
623130b6dfbSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
624130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
625130b6dfbSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
626130b6dfbSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
627130b6dfbSPyun YongHyeon 		return;
628130b6dfbSPyun YongHyeon 
629130b6dfbSPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
630130b6dfbSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
631130b6dfbSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
632130b6dfbSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
633130b6dfbSPyun YongHyeon 		case IFM_10_T:
634130b6dfbSPyun YongHyeon 		case IFM_100_TX:
635130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
636130b6dfbSPyun YongHyeon 			break;
637130b6dfbSPyun YongHyeon 		case IFM_1000_T:
638130b6dfbSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
639130b6dfbSPyun YongHyeon 				break;
640130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
641130b6dfbSPyun YongHyeon 			break;
642130b6dfbSPyun YongHyeon 		default:
643130b6dfbSPyun YongHyeon 			break;
644130b6dfbSPyun YongHyeon 		}
645130b6dfbSPyun YongHyeon 	}
646130b6dfbSPyun YongHyeon 	/*
64714013280SMarius Strobl 	 * RealTek controllers do not provide any interface to the RX/TX
64814013280SMarius Strobl 	 * MACs for resolved speed, duplex and flow-control parameters.
649130b6dfbSPyun YongHyeon 	 */
650a94100faSBill Paul }
651a94100faSBill Paul 
652a94100faSBill Paul /*
653ff191365SJung-uk Kim  * Set the RX configuration and 64-bit multicast hash filter.
654a94100faSBill Paul  */
655a94100faSBill Paul static void
656ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc)
657a94100faSBill Paul {
658a94100faSBill Paul 	struct ifnet		*ifp;
659a94100faSBill Paul 	struct ifmultiaddr	*ifma;
660ff191365SJung-uk Kim 	uint32_t		hashes[2] = { 0, 0 };
661ff191365SJung-uk Kim 	uint32_t		h, rxfilt;
662a94100faSBill Paul 
66397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
66497b9d4baSJohn-Mark Gurney 
665fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
666a94100faSBill Paul 
667ff191365SJung-uk Kim 	rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD;
668f1a5f291SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_EARLYOFF) != 0)
669f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFF;
67014013280SMarius Strobl 	else if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0)
671f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFFV2;
672a94100faSBill Paul 
673ff191365SJung-uk Kim 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
6747c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6757c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
676a0637caaSPyun YongHyeon 		/*
677a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
678a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
679a0637caaSPyun YongHyeon 		 * promiscuous mode.
680a0637caaSPyun YongHyeon 		 */
681a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
682ff191365SJung-uk Kim 		hashes[0] = hashes[1] = 0xffffffff;
683ff191365SJung-uk Kim 		goto done;
684a94100faSBill Paul 	}
685a94100faSBill Paul 
686eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
687d7c5a620SMatt Macy 	CK_STAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
688a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
689a94100faSBill Paul 			continue;
6900e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6910e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
692a94100faSBill Paul 		if (h < 32)
693a94100faSBill Paul 			hashes[0] |= (1 << h);
694a94100faSBill Paul 		else
695a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
696a94100faSBill Paul 	}
697eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
698a94100faSBill Paul 
699ff191365SJung-uk Kim 	if (hashes[0] != 0 || hashes[1] != 0) {
700bb7dfefbSBill Paul 		/*
701ff191365SJung-uk Kim 		 * For some unfathomable reason, RealTek decided to
702ff191365SJung-uk Kim 		 * reverse the order of the multicast hash registers
703ff191365SJung-uk Kim 		 * in the PCI Express parts.  This means we have to
704ff191365SJung-uk Kim 		 * write the hash pattern in reverse order for those
705ff191365SJung-uk Kim 		 * devices.
706bb7dfefbSBill Paul 		 */
707aaab4fbeSJung-uk Kim 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0) {
708ff191365SJung-uk Kim 			h = bswap32(hashes[0]);
709ff191365SJung-uk Kim 			hashes[0] = bswap32(hashes[1]);
710ff191365SJung-uk Kim 			hashes[1] = h;
711ff191365SJung-uk Kim 		}
712ff191365SJung-uk Kim 		rxfilt |= RL_RXCFG_RX_MULTI;
713ff191365SJung-uk Kim 	}
714ff191365SJung-uk Kim 
715b8333e45SPyun YongHyeon 	if  (sc->rl_hwrev->rl_rev == RL_HWREV_8168F) {
716b8333e45SPyun YongHyeon 		/* Disable multicast filtering due to silicon bug. */
717b8333e45SPyun YongHyeon 		hashes[0] = 0xffffffff;
718b8333e45SPyun YongHyeon 		hashes[1] = 0xffffffff;
719b8333e45SPyun YongHyeon 	}
720b8333e45SPyun YongHyeon 
721ff191365SJung-uk Kim done:
722a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
723a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
724ff191365SJung-uk Kim 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
725bb7dfefbSBill Paul }
726a94100faSBill Paul 
727a94100faSBill Paul static void
7287b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc)
729a94100faSBill Paul {
7300ce0868aSPyun YongHyeon 	int			i;
731a94100faSBill Paul 
73297b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
73397b9d4baSJohn-Mark Gurney 
734a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
735a94100faSBill Paul 
736a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
737a94100faSBill Paul 		DELAY(10);
738a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
739a94100faSBill Paul 			break;
740a94100faSBill Paul 	}
741a94100faSBill Paul 	if (i == RL_TIMEOUT)
7426b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
743a94100faSBill Paul 
744566ca8caSJung-uk Kim 	if ((sc->rl_flags & RL_FLAG_MACRESET) != 0)
745a94100faSBill Paul 		CSR_WRITE_1(sc, 0x82, 1);
74681eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S)
747566ca8caSJung-uk Kim 		re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0);
748a94100faSBill Paul }
749a94100faSBill Paul 
750ed510fb0SBill Paul #ifdef RE_DIAG
751ed510fb0SBill Paul 
752a94100faSBill Paul /*
753a94100faSBill Paul  * The following routine is designed to test for a defect on some
754a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
755a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
756a94100faSBill Paul  * should be pulled high. The result of this defect is that the
757a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
758a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
759a94100faSBill Paul  * because the 64-bit data lines aren't connected.
760a94100faSBill Paul  *
761a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
762a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
763a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
764a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
765a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
766a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
767a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
768a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
769a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
770a94100faSBill Paul  */
771a94100faSBill Paul 
772a94100faSBill Paul static int
7737b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc)
774a94100faSBill Paul {
775fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
776a94100faSBill Paul 	struct mbuf		*m0;
777a94100faSBill Paul 	struct ether_header	*eh;
778a94100faSBill Paul 	struct rl_desc		*cur_rx;
779a94100faSBill Paul 	u_int16_t		status;
780a94100faSBill Paul 	u_int32_t		rxstat;
781ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
782a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
783a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
784a94100faSBill Paul 
785a94100faSBill Paul 	/* Allocate a single mbuf */
786c6499eccSGleb Smirnoff 	MGETHDR(m0, M_NOWAIT, MT_DATA);
787a94100faSBill Paul 	if (m0 == NULL)
788a94100faSBill Paul 		return (ENOBUFS);
789a94100faSBill Paul 
79097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
79197b9d4baSJohn-Mark Gurney 
792a94100faSBill Paul 	/*
793a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
794a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
795a94100faSBill Paul 	 * following special functions:
796a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
797a94100faSBill Paul 	 * - Enables digital loopback mode
798a94100faSBill Paul 	 * - Leaves interrupts turned off
799a94100faSBill Paul 	 */
800a94100faSBill Paul 
801a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
802a94100faSBill Paul 	sc->rl_testmode = 1;
8038476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
80497b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
805351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
806ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
807ed510fb0SBill Paul 		phyaddr = 1;
808ed510fb0SBill Paul 	else
809ed510fb0SBill Paul 		phyaddr = 0;
810ed510fb0SBill Paul 
811ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
812ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
813ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
814ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
815ed510fb0SBill Paul 			break;
816ed510fb0SBill Paul 	}
817ed510fb0SBill Paul 
818ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
819ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
820ed510fb0SBill Paul 
821804af9a1SBill Paul 	DELAY(100000);
822a94100faSBill Paul 
823a94100faSBill Paul 	/* Put some data in the mbuf */
824a94100faSBill Paul 
825a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
826a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
827a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
828a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
829a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
830a94100faSBill Paul 
8317cae6651SBill Paul 	/*
8327cae6651SBill Paul 	 * Queue the packet, start transmission.
8337cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
8347cae6651SBill Paul 	 */
835a94100faSBill Paul 
836abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
83797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
83852732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
8397cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
84097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
841a94100faSBill Paul 	m0 = NULL;
842a94100faSBill Paul 
843a94100faSBill Paul 	/* Wait for it to propagate through the chip */
844a94100faSBill Paul 
845abc8ff44SBill Paul 	DELAY(100000);
846a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
847a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
848ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
849abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
850abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
851a94100faSBill Paul 			break;
852a94100faSBill Paul 		DELAY(10);
853a94100faSBill Paul 	}
854a94100faSBill Paul 
855a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8566b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8576b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8586b9f5c94SGleb Smirnoff 		    " loopback mode\n");
859a94100faSBill Paul 		error = EIO;
860a94100faSBill Paul 		goto done;
861a94100faSBill Paul 	}
862a94100faSBill Paul 
863a94100faSBill Paul 	/*
864a94100faSBill Paul 	 * The packet should have been dumped into the first
865a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
866a94100faSBill Paul 	 */
867a94100faSBill Paul 
868a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
869a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
870a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
871d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
872d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
873d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
874d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
875d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
876a94100faSBill Paul 
877d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
878d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
879a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
880a94100faSBill Paul 
881a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
882a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
883a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
884a94100faSBill Paul 
885a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8866b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8876b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
888a94100faSBill Paul 		error = EIO;
889a94100faSBill Paul 		goto done;
890a94100faSBill Paul 	}
891a94100faSBill Paul 
892a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
893a94100faSBill Paul 
894a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
895a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
896a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8976b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8986b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
899a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
9006b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
901a94100faSBill Paul 		    eh->ether_dhost, ":", eh->ether_shost, ":",
902a94100faSBill Paul 		    ntohs(eh->ether_type));
9036b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
9046b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
9056b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
9066b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
9076b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
9086b9f5c94SGleb Smirnoff 		    "details.\n");
909a94100faSBill Paul 		error = EIO;
910a94100faSBill Paul 	}
911a94100faSBill Paul 
912a94100faSBill Paul done:
913a94100faSBill Paul 	/* Turn interface off, release resources */
914a94100faSBill Paul 
915a94100faSBill Paul 	sc->rl_testmode = 0;
916351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
917a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
918a94100faSBill Paul 	re_stop(sc);
919a94100faSBill Paul 	if (m0 != NULL)
920a94100faSBill Paul 		m_freem(m0);
921a94100faSBill Paul 
92297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
92397b9d4baSJohn-Mark Gurney 
924a94100faSBill Paul 	return (error);
925a94100faSBill Paul }
926a94100faSBill Paul 
927ed510fb0SBill Paul #endif
928ed510fb0SBill Paul 
929a94100faSBill Paul /*
930a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
931a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
932a94100faSBill Paul  */
933a94100faSBill Paul static int
9347b5ffebfSPyun YongHyeon re_probe(device_t dev)
935a94100faSBill Paul {
936b3030306SMarius Strobl 	const struct rl_type	*t;
937dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
938dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
939dfdb409eSPyun YongHyeon 	int			i;
940a94100faSBill Paul 
941dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
942dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
943dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
944dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
945a94100faSBill Paul 
946dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
947dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
94826390635SJohn Baldwin 			/*
94926390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
950dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
95126390635SJohn Baldwin 			 */
952a94100faSBill Paul 			return (ENXIO);
953a94100faSBill Paul 		}
954dfdb409eSPyun YongHyeon 	}
955dfdb409eSPyun YongHyeon 
956dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
957dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
958dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
959dfdb409eSPyun YongHyeon 			return (ENXIO);
960dfdb409eSPyun YongHyeon 		}
961dfdb409eSPyun YongHyeon 	}
962dfdb409eSPyun YongHyeon 
963dfdb409eSPyun YongHyeon 	t = re_devs;
96473a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(re_devs); i++, t++) {
965dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
966a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
967d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
968a94100faSBill Paul 		}
969a94100faSBill Paul 	}
970a94100faSBill Paul 
971a94100faSBill Paul 	return (ENXIO);
972a94100faSBill Paul }
973a94100faSBill Paul 
974a94100faSBill Paul /*
975a94100faSBill Paul  * Map a single buffer address.
976a94100faSBill Paul  */
977a94100faSBill Paul 
978a94100faSBill Paul static void
9797b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
980a94100faSBill Paul {
9818fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
982a94100faSBill Paul 
983a94100faSBill Paul 	if (error)
984a94100faSBill Paul 		return;
985a94100faSBill Paul 
986a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
987a94100faSBill Paul 	addr = arg;
988a94100faSBill Paul 	*addr = segs->ds_addr;
989a94100faSBill Paul }
990a94100faSBill Paul 
991a94100faSBill Paul static int
9927b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc)
993a94100faSBill Paul {
99466366ca4SPyun YongHyeon 	bus_addr_t		lowaddr;
995d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
996a94100faSBill Paul 	int			error;
997a94100faSBill Paul 	int			i;
998a94100faSBill Paul 
999d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
1000d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
1001d65abd66SPyun YongHyeon 
1002d65abd66SPyun YongHyeon 	/*
1003d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
1004ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
1005ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
1006ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
1007ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
100866366ca4SPyun YongHyeon 	 * may not have the limitation.
1009d65abd66SPyun YongHyeon 	 */
101066366ca4SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
101166366ca4SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PCIE) == 0)
101266366ca4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1013d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
101466366ca4SPyun YongHyeon 	    lowaddr, BUS_SPACE_MAXADDR, NULL, NULL,
1015d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
1016d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
1017d65abd66SPyun YongHyeon 	if (error) {
1018d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
1019d65abd66SPyun YongHyeon 		return (error);
1020d65abd66SPyun YongHyeon 	}
1021d65abd66SPyun YongHyeon 
1022d65abd66SPyun YongHyeon 	/*
1023d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
1024d65abd66SPyun YongHyeon 	 */
1025d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
1026d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
1027d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
1028d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
1029d65abd66SPyun YongHyeon 	if (error) {
1030d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
1031d65abd66SPyun YongHyeon 		return (error);
1032d65abd66SPyun YongHyeon 	}
1033d65abd66SPyun YongHyeon 
1034a94100faSBill Paul 	/*
1035a94100faSBill Paul 	 * Allocate map for RX mbufs.
1036a94100faSBill Paul 	 */
1037d65abd66SPyun YongHyeon 
103881eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
103981eee0ebSPyun YongHyeon 		error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t),
104081eee0ebSPyun YongHyeon 		    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
104181eee0ebSPyun YongHyeon 		    MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL,
104281eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_mtag);
104381eee0ebSPyun YongHyeon 		if (error) {
104481eee0ebSPyun YongHyeon 			device_printf(dev,
104581eee0ebSPyun YongHyeon 			    "could not allocate jumbo RX DMA tag\n");
104681eee0ebSPyun YongHyeon 			return (error);
104781eee0ebSPyun YongHyeon 		}
104881eee0ebSPyun YongHyeon 	}
1049d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
1050d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1051d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
1052a94100faSBill Paul 	if (error) {
1053d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
1054d65abd66SPyun YongHyeon 		return (error);
1055a94100faSBill Paul 	}
1056a94100faSBill Paul 
1057a94100faSBill Paul 	/*
1058a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1059a94100faSBill Paul 	 */
1060a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1061a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1062d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1063a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1064a94100faSBill Paul 	if (error) {
1065d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1066d65abd66SPyun YongHyeon 		return (error);
1067a94100faSBill Paul 	}
1068a94100faSBill Paul 
1069a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1070a94100faSBill Paul 
1071a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1072d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1073d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1074a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1075d65abd66SPyun YongHyeon 	if (error) {
1076d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1077d65abd66SPyun YongHyeon 		return (error);
1078d65abd66SPyun YongHyeon 	}
1079a94100faSBill Paul 
1080a94100faSBill Paul 	/* Load the map for the TX ring. */
1081a94100faSBill Paul 
1082d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1083a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1084a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1085d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1086a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1087d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1088d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1089d65abd66SPyun YongHyeon 		return (ENOMEM);
1090d65abd66SPyun YongHyeon 	}
1091a94100faSBill Paul 
1092a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1093a94100faSBill Paul 
1094d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1095d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1096d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1097a94100faSBill Paul 		if (error) {
1098d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1099d65abd66SPyun YongHyeon 			return (error);
1100a94100faSBill Paul 		}
1101a94100faSBill Paul 	}
1102a94100faSBill Paul 
1103a94100faSBill Paul 	/*
1104a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1105a94100faSBill Paul 	 */
1106a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1107a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1108d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1109a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1110a94100faSBill Paul 	if (error) {
1111d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1112d65abd66SPyun YongHyeon 		return (error);
1113a94100faSBill Paul 	}
1114a94100faSBill Paul 
1115a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1116a94100faSBill Paul 
1117a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1118d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1119d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1120a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1121d65abd66SPyun YongHyeon 	if (error) {
1122d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1123d65abd66SPyun YongHyeon 		return (error);
1124d65abd66SPyun YongHyeon 	}
1125a94100faSBill Paul 
1126a94100faSBill Paul 	/* Load the map for the RX ring. */
1127a94100faSBill Paul 
1128d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1129a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1130a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1131d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1132a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1133d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1134d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1135d65abd66SPyun YongHyeon 		return (ENOMEM);
1136d65abd66SPyun YongHyeon 	}
1137a94100faSBill Paul 
1138a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1139a94100faSBill Paul 
114081eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
114181eee0ebSPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
114281eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_sparemap);
114381eee0ebSPyun YongHyeon 		if (error) {
114481eee0ebSPyun YongHyeon 			device_printf(dev,
114581eee0ebSPyun YongHyeon 			    "could not create spare DMA map for jumbo RX\n");
114681eee0ebSPyun YongHyeon 			return (error);
114781eee0ebSPyun YongHyeon 		}
114881eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
114981eee0ebSPyun YongHyeon 			error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
115081eee0ebSPyun YongHyeon 			    &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
115181eee0ebSPyun YongHyeon 			if (error) {
115281eee0ebSPyun YongHyeon 				device_printf(dev,
115381eee0ebSPyun YongHyeon 				    "could not create DMA map for jumbo RX\n");
115481eee0ebSPyun YongHyeon 				return (error);
115581eee0ebSPyun YongHyeon 			}
115681eee0ebSPyun YongHyeon 		}
115781eee0ebSPyun YongHyeon 	}
1158d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1159d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1160a94100faSBill Paul 	if (error) {
1161d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1162d65abd66SPyun YongHyeon 		return (error);
1163d65abd66SPyun YongHyeon 	}
1164d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1165d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1166d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1167d65abd66SPyun YongHyeon 		if (error) {
1168d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1169d65abd66SPyun YongHyeon 			return (error);
1170a94100faSBill Paul 		}
1171a94100faSBill Paul 	}
1172a94100faSBill Paul 
11730534aae0SPyun YongHyeon 	/* Create DMA map for statistics. */
11740534aae0SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0,
11750534aae0SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
11760534aae0SPyun YongHyeon 	    sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL,
11770534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_stag);
11780534aae0SPyun YongHyeon 	if (error) {
11790534aae0SPyun YongHyeon 		device_printf(dev, "could not create statistics DMA tag\n");
11800534aae0SPyun YongHyeon 		return (error);
11810534aae0SPyun YongHyeon 	}
11820534aae0SPyun YongHyeon 	/* Allocate DMA'able memory for statistics. */
11830534aae0SPyun YongHyeon 	error = bus_dmamem_alloc(sc->rl_ldata.rl_stag,
11840534aae0SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_stats,
11850534aae0SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
11860534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_smap);
11870534aae0SPyun YongHyeon 	if (error) {
11880534aae0SPyun YongHyeon 		device_printf(dev,
11890534aae0SPyun YongHyeon 		    "could not allocate statistics DMA memory\n");
11900534aae0SPyun YongHyeon 		return (error);
11910534aae0SPyun YongHyeon 	}
11920534aae0SPyun YongHyeon 	/* Load the map for statistics. */
11930534aae0SPyun YongHyeon 	sc->rl_ldata.rl_stats_addr = 0;
11940534aae0SPyun YongHyeon 	error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap,
11950534aae0SPyun YongHyeon 	    sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr,
11960534aae0SPyun YongHyeon 	     &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT);
11970534aae0SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) {
11980534aae0SPyun YongHyeon 		device_printf(dev, "could not load statistics DMA memory\n");
11990534aae0SPyun YongHyeon 		return (ENOMEM);
12000534aae0SPyun YongHyeon 	}
12010534aae0SPyun YongHyeon 
1202a94100faSBill Paul 	return (0);
1203a94100faSBill Paul }
1204a94100faSBill Paul 
1205a94100faSBill Paul /*
1206a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1207a94100faSBill Paul  * setup and ethernet/BPF attach.
1208a94100faSBill Paul  */
1209a94100faSBill Paul static int
12107b5ffebfSPyun YongHyeon re_attach(device_t dev)
1211a94100faSBill Paul {
1212a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1213be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1214a94100faSBill Paul 	struct rl_softc		*sc;
1215a94100faSBill Paul 	struct ifnet		*ifp;
1216b3030306SMarius Strobl 	const struct rl_hwrev	*hw_rev;
121714013280SMarius Strobl 	int			capmask, error = 0, hwrev, i, msic, msixc,
121814013280SMarius Strobl 				phy, reg, rid;
1219017f1c8dSPyun YongHyeon 	u_int32_t		cap, ctl;
1220ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
122103ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1222a94100faSBill Paul 
1223a94100faSBill Paul 	sc = device_get_softc(dev);
1224ed510fb0SBill Paul 	sc->rl_dev = dev;
1225a94100faSBill Paul 
1226a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
122797b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1228d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1229d1754a9bSJohn Baldwin 
1230a94100faSBill Paul 	/*
1231a94100faSBill Paul 	 * Map control/status registers.
1232a94100faSBill Paul 	 */
1233a94100faSBill Paul 	pci_enable_busmaster(dev);
1234a94100faSBill Paul 
1235ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
12362c21710bSPyun YongHyeon 	/*
12372c21710bSPyun YongHyeon 	 * Prefer memory space register mapping over IO space.
12382c21710bSPyun YongHyeon 	 * Because RTL8169SC does not seem to work when memory mapping
12392c21710bSPyun YongHyeon 	 * is used always activate io mapping.
12402c21710bSPyun YongHyeon 	 */
12412c21710bSPyun YongHyeon 	if (devid == RT_DEVICEID_8169SC)
12422c21710bSPyun YongHyeon 		prefer_iomap = 1;
12432c21710bSPyun YongHyeon 	if (prefer_iomap == 0) {
1244ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(1);
1245ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_MEMORY;
1246ace7ed5dSPyun YongHyeon 		/* RTL8168/8101E seems to use different BARs. */
1247ace7ed5dSPyun YongHyeon 		if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1248ace7ed5dSPyun YongHyeon 			sc->rl_res_id = PCIR_BAR(2);
12492c21710bSPyun YongHyeon 	} else {
12502c21710bSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
12512c21710bSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
12522c21710bSPyun YongHyeon 	}
1253ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1254ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
12552c21710bSPyun YongHyeon 	if (sc->rl_res == NULL && prefer_iomap == 0) {
1256ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1257ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1258ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1259ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
12602c21710bSPyun YongHyeon 	}
1261ace7ed5dSPyun YongHyeon 	if (sc->rl_res == NULL) {
1262d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1263a94100faSBill Paul 		error = ENXIO;
1264a94100faSBill Paul 		goto fail;
1265a94100faSBill Paul 	}
1266a94100faSBill Paul 
1267a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1268a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1269a94100faSBill Paul 
12705774c5ffSPyun YongHyeon 	msic = pci_msi_count(dev);
12714a58fd45SPyun YongHyeon 	msixc = pci_msix_count(dev);
1272017f1c8dSPyun YongHyeon 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0) {
12734a58fd45SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PCIE;
1274017f1c8dSPyun YongHyeon 		sc->rl_expcap = reg;
1275017f1c8dSPyun YongHyeon 	}
12764a58fd45SPyun YongHyeon 	if (bootverbose) {
12775774c5ffSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
12784a58fd45SPyun YongHyeon 		device_printf(dev, "MSI-X count : %d\n", msixc);
12795774c5ffSPyun YongHyeon 	}
12804a58fd45SPyun YongHyeon 	if (msix_disable > 0)
12814a58fd45SPyun YongHyeon 		msixc = 0;
12824a58fd45SPyun YongHyeon 	if (msi_disable > 0)
12834a58fd45SPyun YongHyeon 		msic = 0;
12844a58fd45SPyun YongHyeon 	/* Prefer MSI-X to MSI. */
12854a58fd45SPyun YongHyeon 	if (msixc > 0) {
1286f1a5f291SMarius Strobl 		msixc = RL_MSI_MESSAGES;
12874a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
12884a58fd45SPyun YongHyeon 		sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
12894a58fd45SPyun YongHyeon 		    &rid, RF_ACTIVE);
12904a58fd45SPyun YongHyeon 		if (sc->rl_res_pba == NULL) {
12914a58fd45SPyun YongHyeon 			device_printf(sc->rl_dev,
12924a58fd45SPyun YongHyeon 			    "could not allocate MSI-X PBA resource\n");
12934a58fd45SPyun YongHyeon 		}
12944a58fd45SPyun YongHyeon 		if (sc->rl_res_pba != NULL &&
12954a58fd45SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
1296f1a5f291SMarius Strobl 			if (msixc == RL_MSI_MESSAGES) {
12974a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI-X message\n",
12984a58fd45SPyun YongHyeon 				    msixc);
12994a58fd45SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSIX;
13004a58fd45SPyun YongHyeon 			} else
13014a58fd45SPyun YongHyeon 				pci_release_msi(dev);
13024a58fd45SPyun YongHyeon 		}
13034a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSIX) == 0) {
13044a58fd45SPyun YongHyeon 			if (sc->rl_res_pba != NULL)
13054a58fd45SPyun YongHyeon 				bus_release_resource(dev, SYS_RES_MEMORY, rid,
13064a58fd45SPyun YongHyeon 				    sc->rl_res_pba);
13074a58fd45SPyun YongHyeon 			sc->rl_res_pba = NULL;
13084a58fd45SPyun YongHyeon 			msixc = 0;
13094a58fd45SPyun YongHyeon 		}
13104a58fd45SPyun YongHyeon 	}
13114a58fd45SPyun YongHyeon 	/* Prefer MSI to INTx. */
13124a58fd45SPyun YongHyeon 	if (msixc == 0 && msic > 0) {
1313f1a5f291SMarius Strobl 		msic = RL_MSI_MESSAGES;
13145774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
13155774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
13164a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
13175774c5ffSPyun YongHyeon 				    msic);
1318351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1319339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1320339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1321339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1322339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1323339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1324f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13255774c5ffSPyun YongHyeon 			} else
13265774c5ffSPyun YongHyeon 				pci_release_msi(dev);
13275774c5ffSPyun YongHyeon 		}
13284a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSI) == 0)
13294a58fd45SPyun YongHyeon 			msic = 0;
13305774c5ffSPyun YongHyeon 	}
1331a94100faSBill Paul 
13325774c5ffSPyun YongHyeon 	/* Allocate interrupt */
13334a58fd45SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) {
13345774c5ffSPyun YongHyeon 		rid = 0;
13355774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
13365774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
13375774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
13385774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1339a94100faSBill Paul 			error = ENXIO;
1340a94100faSBill Paul 			goto fail;
1341a94100faSBill Paul 		}
13425774c5ffSPyun YongHyeon 	} else {
13435774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
13445774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
13455774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
13465774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
13475774c5ffSPyun YongHyeon 				device_printf(dev,
13482df05392SSergey Kandaurov 				    "couldn't allocate IRQ resources for "
13495774c5ffSPyun YongHyeon 				    "message %d\n", rid);
13505774c5ffSPyun YongHyeon 				error = ENXIO;
13515774c5ffSPyun YongHyeon 				goto fail;
13525774c5ffSPyun YongHyeon 			}
13535774c5ffSPyun YongHyeon 		}
13545774c5ffSPyun YongHyeon 	}
1355a94100faSBill Paul 
13564d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
13574d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
13584d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
13594d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
13604d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
13614d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
13624d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
13634d2bf239SPyun YongHyeon 		}
13644d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13654d2bf239SPyun YongHyeon 	}
13664d2bf239SPyun YongHyeon 
13673d810282SKevin Lo 	/* Disable ASPM L0S/L1 and CLKREQ. */
1368017f1c8dSPyun YongHyeon 	if (sc->rl_expcap != 0) {
1369017f1c8dSPyun YongHyeon 		cap = pci_read_config(dev, sc->rl_expcap +
1370389c8bd5SGavin Atkinson 		    PCIER_LINK_CAP, 2);
1371389c8bd5SGavin Atkinson 		if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
1372017f1c8dSPyun YongHyeon 			ctl = pci_read_config(dev, sc->rl_expcap +
1373389c8bd5SGavin Atkinson 			    PCIER_LINK_CTL, 2);
13743d810282SKevin Lo 			if ((ctl & (PCIEM_LINK_CTL_ECPM |
13753d810282SKevin Lo 			    PCIEM_LINK_CTL_ASPMC))!= 0) {
13763d810282SKevin Lo 				ctl &= ~(PCIEM_LINK_CTL_ECPM |
13773d810282SKevin Lo 				    PCIEM_LINK_CTL_ASPMC);
1378017f1c8dSPyun YongHyeon 				pci_write_config(dev, sc->rl_expcap +
1379389c8bd5SGavin Atkinson 				    PCIER_LINK_CTL, ctl, 2);
1380017f1c8dSPyun YongHyeon 				device_printf(dev, "ASPM disabled\n");
1381017f1c8dSPyun YongHyeon 			}
1382017f1c8dSPyun YongHyeon 		} else
1383017f1c8dSPyun YongHyeon 			device_printf(dev, "no ASPM capability\n");
1384017f1c8dSPyun YongHyeon 	}
1385017f1c8dSPyun YongHyeon 
1386abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1387a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1388566ca8caSJung-uk Kim 	switch (hwrev & 0x70000000) {
1389566ca8caSJung-uk Kim 	case 0x00000000:
1390566ca8caSJung-uk Kim 	case 0x10000000:
1391566ca8caSJung-uk Kim 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000);
1392566ca8caSJung-uk Kim 		hwrev &= (RL_TXCFG_HWREV | 0x80000000);
1393566ca8caSJung-uk Kim 		break;
1394566ca8caSJung-uk Kim 	default:
1395a810fc83SPyun YongHyeon 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1396fd3ae0f5SPyun YongHyeon 		sc->rl_macrev = hwrev & 0x00700000;
1397a810fc83SPyun YongHyeon 		hwrev &= RL_TXCFG_HWREV;
1398566ca8caSJung-uk Kim 		break;
1399566ca8caSJung-uk Kim 	}
1400fd3ae0f5SPyun YongHyeon 	device_printf(dev, "MAC rev. 0x%08x\n", sc->rl_macrev);
1401abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1402abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1403abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
140481eee0ebSPyun YongHyeon 			sc->rl_hwrev = hw_rev;
1405abc8ff44SBill Paul 			break;
1406abc8ff44SBill Paul 		}
1407abc8ff44SBill Paul 		hw_rev++;
1408abc8ff44SBill Paul 	}
1409d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1410a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1411d65abd66SPyun YongHyeon 		error = ENXIO;
1412d65abd66SPyun YongHyeon 		goto fail;
1413d65abd66SPyun YongHyeon 	}
1414abc8ff44SBill Paul 
1415351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1416351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
141781eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD;
1418351a76f9SPyun YongHyeon 		break;
1419351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1420351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
142181eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER;
1422351a76f9SPyun YongHyeon 		break;
1423b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102E:
1424b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102EL:
14253d22427cSTai-hwa Liang 	case RL_HWREV_8102EL_SPIN1:
142681eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
142781eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
142881eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD;
1429b1d62f0fSPyun YongHyeon 		break;
14308281a098SPyun YongHyeon 	case RL_HWREV_8103E:
143181eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
143281eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
143381eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP;
14348281a098SPyun YongHyeon 		break;
143539e69201SPyun YongHyeon 	case RL_HWREV_8401E:
143654899a96SPyun YongHyeon 	case RL_HWREV_8105E:
14376b0a8e04SPyun YongHyeon 	case RL_HWREV_8105E_SPIN1:
1438214c71f6SPyun YongHyeon 	case RL_HWREV_8106E:
143954899a96SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
144054899a96SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
144154899a96SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD;
144254899a96SPyun YongHyeon 		break;
1443eef0e496SPyun YongHyeon 	case RL_HWREV_8402:
1444eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1445eef0e496SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1446eef0e496SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD |
1447eef0e496SPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ;
1448eef0e496SPyun YongHyeon 		break;
1449ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN1:
1450ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN2:
1451886ff602SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_WOLRXENB;
1452886ff602SPyun YongHyeon 		/* FALLTHROUGH */
1453ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN3:
1454aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT;
1455deb5c680SPyun YongHyeon 		break;
1456deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
145761f45a72SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_MACSLEEP;
145861f45a72SPyun YongHyeon 		/* FALLTHROUGH */
145961f45a72SPyun YongHyeon 	case RL_HWREV_8168C:
1460fd3ae0f5SPyun YongHyeon 		if (sc->rl_macrev == 0x00200000)
146161f45a72SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_MACSLEEP;
146261f45a72SPyun YongHyeon 		/* FALLTHROUGH */
1463deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
1464aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1465f2e491c9SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
14666830588dSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1467351a76f9SPyun YongHyeon 		break;
1468df2dc2b3SPyun YongHyeon 	case RL_HWREV_8168D:
1469df2dc2b3SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1470df2dc2b3SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1471df2dc2b3SPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1472df2dc2b3SPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1473df2dc2b3SPyun YongHyeon 		break;
1474eef0e496SPyun YongHyeon 	case RL_HWREV_8168DP:
1475eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1476eef0e496SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_AUTOPAD |
14776830588dSPyun YongHyeon 		    RL_FLAG_JUMBOV2 | RL_FLAG_WAIT_TXPOLL | RL_FLAG_WOL_MANLINK;
1478eef0e496SPyun YongHyeon 		break;
1479d0c45156SPyun YongHyeon 	case RL_HWREV_8168E:
1480d0c45156SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1481d0c45156SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
14826830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14836830588dSPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1484d0c45156SPyun YongHyeon 		break;
1485f0431c5bSPyun YongHyeon 	case RL_HWREV_8168E_VL:
1486d467ffaaSPyun YongHyeon 	case RL_HWREV_8168F:
1487f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_EARLYOFF;
1488f1a5f291SMarius Strobl 		/* FALLTHROUGH */
1489d56f7f52SPyun YongHyeon 	case RL_HWREV_8411:
1490f0431c5bSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1491f0431c5bSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1492eef0e496SPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14936830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK;
1494f0431c5bSPyun YongHyeon 		break;
1495f1a5f291SMarius Strobl 	case RL_HWREV_8168EP:
1496f1a5f291SMarius Strobl 	case RL_HWREV_8168G:
1497f1a5f291SMarius Strobl 	case RL_HWREV_8411B:
1498f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1499f1a5f291SMarius Strobl 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1500f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1501f1a5f291SMarius Strobl 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK |
150214013280SMarius Strobl 		    RL_FLAG_8168G_PLUS;
1503f1a5f291SMarius Strobl 		break;
1504ab9f923eSPyun YongHyeon 	case RL_HWREV_8168GU:
150514013280SMarius Strobl 	case RL_HWREV_8168H:
1506ab9f923eSPyun YongHyeon 		if (pci_get_device(dev) == RT_DEVICEID_8101E) {
150714013280SMarius Strobl 			/* RTL8106E(US), RTL8107E */
1508ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_FASTETHER;
1509ab9f923eSPyun YongHyeon 		} else
1510ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1511ab9f923eSPyun YongHyeon 
1512ab9f923eSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1513ab9f923eSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1514f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_CMDSTOP_WAIT_TXQ |
151514013280SMarius Strobl 		    RL_FLAG_8168G_PLUS;
1516ab9f923eSPyun YongHyeon 		break;
1517566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SB:
1518566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SBL:
1519566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SC:
1520566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SCE:
1521566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1522566ca8caSJung-uk Kim 		/* FALLTHROUGH */
15230596d7e6SPyun YongHyeon 	case RL_HWREV_8169:
15240596d7e6SPyun YongHyeon 	case RL_HWREV_8169S:
1525566ca8caSJung-uk Kim 	case RL_HWREV_8110S:
1526566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_MACRESET;
1527351a76f9SPyun YongHyeon 		break;
1528351a76f9SPyun YongHyeon 	default:
1529351a76f9SPyun YongHyeon 		break;
1530351a76f9SPyun YongHyeon 	}
1531351a76f9SPyun YongHyeon 
1532e7e7593cSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8139CPLUS) {
1533e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_8139_CFG0;
1534e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_8139_CFG1;
1535e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = 0;
1536e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_8139_CFG3;
1537e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_8139_CFG4;
1538e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_8139_CFG5;
1539e7e7593cSPyun YongHyeon 	} else {
1540e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_CFG0;
1541e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_CFG1;
1542e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = RL_CFG2;
1543e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_CFG3;
1544e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_CFG4;
1545e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_CFG5;
1546e7e7593cSPyun YongHyeon 	}
1547e7e7593cSPyun YongHyeon 
154893252626SPyun YongHyeon 	/* Reset the adapter. */
154993252626SPyun YongHyeon 	RL_LOCK(sc);
155093252626SPyun YongHyeon 	re_reset(sc);
155193252626SPyun YongHyeon 	RL_UNLOCK(sc);
155293252626SPyun YongHyeon 
1553deb5c680SPyun YongHyeon 	/* Enable PME. */
1554deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1555e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg1);
1556deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1557e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, cfg);
1558e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg5);
1559deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1560e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, cfg);
1561deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1562deb5c680SPyun YongHyeon 
1563deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1564deb5c680SPyun YongHyeon 		/*
1565deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1566deb5c680SPyun YongHyeon 		 * address from EEPROM.
1567deb5c680SPyun YongHyeon 		 */
1568deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1569deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1570deb5c680SPyun YongHyeon 	} else {
1571141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1572ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1573a94100faSBill Paul 		if (re_did != 0x8129)
1574141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1575a94100faSBill Paul 
1576a94100faSBill Paul 		/*
1577a94100faSBill Paul 		 * Get station address from the EEPROM.
1578a94100faSBill Paul 		 */
1579ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1580be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1581be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1582de8925a2SKevin Lo 		bcopy(as, eaddr, ETHER_ADDR_LEN);
1583deb5c680SPyun YongHyeon 	}
1584ed510fb0SBill Paul 
1585ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1586d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1587ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1588ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1589d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1590d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1591ed510fb0SBill Paul 	} else {
1592d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1593ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1594ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1595d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1596d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1597abc8ff44SBill Paul 	}
15989bac70b8SBill Paul 
1599a94100faSBill Paul 	error = re_allocmem(dev, sc);
1600a94100faSBill Paul 	if (error)
1601a94100faSBill Paul 		goto fail;
16020534aae0SPyun YongHyeon 	re_add_sysctls(sc);
1603a94100faSBill Paul 
1604cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1605cd036ec1SBrooks Davis 	if (ifp == NULL) {
1606d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1607cd036ec1SBrooks Davis 		error = ENOSPC;
1608cd036ec1SBrooks Davis 		goto fail;
1609cd036ec1SBrooks Davis 	}
1610cd036ec1SBrooks Davis 
161161f45a72SPyun YongHyeon 	/* Take controller out of deep sleep mode. */
161261f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
161361f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
161461f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
161561f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
161661f45a72SPyun YongHyeon 		else
161761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
161861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
161961f45a72SPyun YongHyeon 	}
162061f45a72SPyun YongHyeon 
1621351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
162239e69201SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) {
1623d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80);
162439e69201SPyun YongHyeon 		if (hw_rev->rl_rev == RL_HWREV_8401E)
162539e69201SPyun YongHyeon 			CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08);
162639e69201SPyun YongHyeon 	}
1627351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1628351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1629351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1630351a76f9SPyun YongHyeon 	}
1631351a76f9SPyun YongHyeon 
1632a94100faSBill Paul 	ifp->if_softc = sc;
16339bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1634a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1635a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1636a94100faSBill Paul 	ifp->if_start = re_start;
1637bc2a1002SPyun YongHyeon 	/*
1638bc2a1002SPyun YongHyeon 	 * RTL8168/8111C generates wrong IP checksummed frame if the
163974a03446SPyun YongHyeon 	 * packet has IP options so disable TX checksum offloading.
1640bc2a1002SPyun YongHyeon 	 */
1641bc2a1002SPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C ||
16423c2a957dSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2 ||
164374a03446SPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168CP) {
164474a03446SPyun YongHyeon 		ifp->if_hwassist = 0;
164574a03446SPyun YongHyeon 		ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TSO4;
164674a03446SPyun YongHyeon 	} else {
1647bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP;
1648d6d7d923SPyun YongHyeon 		ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
164974a03446SPyun YongHyeon 	}
165074a03446SPyun YongHyeon 	ifp->if_hwassist |= CSUM_TSO;
1651498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1652a94100faSBill Paul 	ifp->if_init = re_init;
165352732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
165452732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
165552732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1656a94100faSBill Paul 
1657ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1658ed510fb0SBill Paul 
1659fed3ed71SPyun YongHyeon #define	RE_PHYAD_INTERNAL	 0
1660fed3ed71SPyun YongHyeon 
1661fed3ed71SPyun YongHyeon 	/* Do MII setup. */
1662fed3ed71SPyun YongHyeon 	phy = RE_PHYAD_INTERNAL;
1663fed3ed71SPyun YongHyeon 	if (sc->rl_type == RL_8169)
1664fed3ed71SPyun YongHyeon 		phy = 1;
166514013280SMarius Strobl 	capmask = BMSR_DEFCAPMASK;
166614013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
166714013280SMarius Strobl 		 capmask &= ~BMSR_EXTSTAT;
1668fed3ed71SPyun YongHyeon 	error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd,
166914013280SMarius Strobl 	    re_ifmedia_sts, capmask, phy, MII_OFFSET_ANY, MIIF_DOPAUSE);
1670fed3ed71SPyun YongHyeon 	if (error != 0) {
1671fed3ed71SPyun YongHyeon 		device_printf(dev, "attaching PHYs failed\n");
1672fed3ed71SPyun YongHyeon 		goto fail;
1673fed3ed71SPyun YongHyeon 	}
1674fed3ed71SPyun YongHyeon 
1675a94100faSBill Paul 	/*
1676a94100faSBill Paul 	 * Call MI attach routine.
1677a94100faSBill Paul 	 */
1678a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1679a94100faSBill Paul 
1680960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1681960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1682960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1683960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
16847467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
16853b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &reg) == 0)
16867467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1687960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
168844f7cbf5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_WOL_UCAST | IFCAP_WOL_MCAST);
1689a2a8420cSPyun YongHyeon 	/*
1690f9ad4da7SPyun YongHyeon 	 * Don't enable TSO by default.  It is known to generate
1691f9ad4da7SPyun YongHyeon 	 * corrupted TCP segments(bad TCP options) under certain
16922df05392SSergey Kandaurov 	 * circumstances.
1693a2a8420cSPyun YongHyeon 	 */
1694a2a8420cSPyun YongHyeon 	ifp->if_hwassist &= ~CSUM_TSO;
1695ecafbbb5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO);
1696960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1697960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1698960fd5b3SPyun YongHyeon #endif
1699960fd5b3SPyun YongHyeon 	/*
1700960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1701960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1702960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1703960fd5b3SPyun YongHyeon 	 */
17041bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1705960fd5b3SPyun YongHyeon 
1706579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
1707579a6e3cSLuigi Rizzo 	re_netmap_attach(sc);
1708579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
1709e9f8886eSMarius Strobl 
1710ed510fb0SBill Paul #ifdef RE_DIAG
1711ed510fb0SBill Paul 	/*
1712ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1713ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1714ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1715ed510fb0SBill Paul 	 */
1716ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1717ed510fb0SBill Paul 		error = re_diag(sc);
1718a94100faSBill Paul 		if (error) {
1719ed510fb0SBill Paul 			device_printf(dev,
1720ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1721a94100faSBill Paul 			ether_ifdetach(ifp);
1722a94100faSBill Paul 			goto fail;
1723a94100faSBill Paul 		}
1724ed510fb0SBill Paul 	}
1725ed510fb0SBill Paul #endif
1726a94100faSBill Paul 
1727502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
1728502be0f7SPyun YongHyeon 	intr_filter = 1;
1729502be0f7SPyun YongHyeon #endif
1730a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1731502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
1732502be0f7SPyun YongHyeon 	    intr_filter == 0) {
1733502be0f7SPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
1734502be0f7SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc,
1735502be0f7SPyun YongHyeon 		    &sc->rl_intrhand[0]);
1736502be0f7SPyun YongHyeon 	} else {
17375774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
17385774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
17395774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
17405774c5ffSPyun YongHyeon 	}
1741a94100faSBill Paul 	if (error) {
1742d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1743a94100faSBill Paul 		ether_ifdetach(ifp);
1744306c97e2SMark Johnston 		goto fail;
1745a94100faSBill Paul 	}
1746a94100faSBill Paul 
1747*7790c8c1SConrad Meyer 	DEBUGNET_SET(ifp, re);
1748306c97e2SMark Johnston 
1749a94100faSBill Paul fail:
1750a94100faSBill Paul 	if (error)
1751a94100faSBill Paul 		re_detach(dev);
1752a94100faSBill Paul 
1753a94100faSBill Paul 	return (error);
1754a94100faSBill Paul }
1755a94100faSBill Paul 
1756a94100faSBill Paul /*
1757a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1758a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1759a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1760a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1761a94100faSBill Paul  * allocated.
1762a94100faSBill Paul  */
1763a94100faSBill Paul static int
17647b5ffebfSPyun YongHyeon re_detach(device_t dev)
1765a94100faSBill Paul {
1766a94100faSBill Paul 	struct rl_softc		*sc;
1767a94100faSBill Paul 	struct ifnet		*ifp;
17685774c5ffSPyun YongHyeon 	int			i, rid;
1769a94100faSBill Paul 
1770a94100faSBill Paul 	sc = device_get_softc(dev);
1771fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1772aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
177397b9d4baSJohn-Mark Gurney 
177481cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
177581cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
177640929967SGleb Smirnoff #ifdef DEVICE_POLLING
177740929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
177840929967SGleb Smirnoff 			ether_poll_deregister(ifp);
177940929967SGleb Smirnoff #endif
178097b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
178197b9d4baSJohn-Mark Gurney #if 0
178297b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
178397b9d4baSJohn-Mark Gurney #endif
1784a94100faSBill Paul 		re_stop(sc);
1785525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1786d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
17873d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
1788a94100faSBill Paul 		/*
1789a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1790a94100faSBill Paul 		 * still had a BPF descriptor attached to this
179197b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1792a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1793a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1794a94100faSBill Paul 		 * which will try to call re_init() again. This will
1795a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1796a94100faSBill Paul 		 * which will panic the system when the kernel tries
1797a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1798a94100faSBill Paul 		 * anymore.
1799a94100faSBill Paul 		 */
1800a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1801525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1802a94100faSBill Paul 	}
1803a94100faSBill Paul 	if (sc->rl_miibus)
1804a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1805a94100faSBill Paul 	bus_generic_detach(dev);
1806a94100faSBill Paul 
180797b9d4baSJohn-Mark Gurney 	/*
180897b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
180997b9d4baSJohn-Mark Gurney 	 * stopped here.
181097b9d4baSJohn-Mark Gurney 	 */
181197b9d4baSJohn-Mark Gurney 
1812502be0f7SPyun YongHyeon 	if (sc->rl_intrhand[0] != NULL) {
1813502be0f7SPyun YongHyeon 		bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]);
1814502be0f7SPyun YongHyeon 		sc->rl_intrhand[0] = NULL;
18155774c5ffSPyun YongHyeon 	}
181682242c11SKevin Lo 	if (ifp != NULL) {
181782242c11SKevin Lo #ifdef DEV_NETMAP
181882242c11SKevin Lo 		netmap_detach(ifp);
181982242c11SKevin Lo #endif /* DEV_NETMAP */
1820ad4f426eSWarner Losh 		if_free(ifp);
182182242c11SKevin Lo 	}
1822502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
1823502be0f7SPyun YongHyeon 		rid = 0;
1824502be0f7SPyun YongHyeon 	else
1825502be0f7SPyun YongHyeon 		rid = 1;
18265774c5ffSPyun YongHyeon 	if (sc->rl_irq[0] != NULL) {
1827502be0f7SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]);
18285774c5ffSPyun YongHyeon 		sc->rl_irq[0] = NULL;
18295774c5ffSPyun YongHyeon 	}
1830502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0)
18315774c5ffSPyun YongHyeon 		pci_release_msi(dev);
18324a58fd45SPyun YongHyeon 	if (sc->rl_res_pba) {
18334a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
18344a58fd45SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba);
18354a58fd45SPyun YongHyeon 	}
1836a94100faSBill Paul 	if (sc->rl_res)
1837ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1838ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1839a94100faSBill Paul 
1840a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1841a94100faSBill Paul 
1842a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1843068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list_addr)
1844a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1845a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1846068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list)
1847a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1848a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list,
1849a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1850a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1851a94100faSBill Paul 	}
1852a94100faSBill Paul 
1853a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1854a94100faSBill Paul 
1855a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1856068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list_addr)
1857a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1858a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1859068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list)
1860a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1861a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list,
1862a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1863a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1864a94100faSBill Paul 	}
1865a94100faSBill Paul 
1866a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1867a94100faSBill Paul 
1868d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
18699e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
18709e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap)
1871d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1872d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
18739e18005dSPyun YongHyeon 		}
1874d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1875d65abd66SPyun YongHyeon 	}
1876d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
18779e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
18789e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap)
1879d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1880d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
18819e18005dSPyun YongHyeon 		}
1882d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1883d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1884d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1885d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1886a94100faSBill Paul 	}
188781eee0ebSPyun YongHyeon 	if (sc->rl_ldata.rl_jrx_mtag) {
188881eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
188981eee0ebSPyun YongHyeon 			if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap)
189081eee0ebSPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
189181eee0ebSPyun YongHyeon 				    sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
189281eee0ebSPyun YongHyeon 		}
189381eee0ebSPyun YongHyeon 		if (sc->rl_ldata.rl_jrx_sparemap)
189481eee0ebSPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
189581eee0ebSPyun YongHyeon 			    sc->rl_ldata.rl_jrx_sparemap);
189681eee0ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag);
189781eee0ebSPyun YongHyeon 	}
1898a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1899a94100faSBill Paul 
1900a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1901068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats_addr)
1902a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_stag,
1903a94100faSBill Paul 			    sc->rl_ldata.rl_smap);
1904068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats)
19050534aae0SPyun YongHyeon 			bus_dmamem_free(sc->rl_ldata.rl_stag,
19060534aae0SPyun YongHyeon 			    sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap);
1907a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1908a94100faSBill Paul 	}
1909a94100faSBill Paul 
1910a94100faSBill Paul 	if (sc->rl_parent_tag)
1911a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1912a94100faSBill Paul 
1913a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1914a94100faSBill Paul 
1915a94100faSBill Paul 	return (0);
1916a94100faSBill Paul }
1917a94100faSBill Paul 
1918d65abd66SPyun YongHyeon static __inline void
19197b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx)
1920a94100faSBill Paul {
1921d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1922d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1923d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1924a94100faSBill Paul 
192581eee0ebSPyun YongHyeon 	if (sc->rl_ifp->if_mtu > RL_MTU &&
192681eee0ebSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
192781eee0ebSPyun YongHyeon 		rxd = &sc->rl_ldata.rl_jrx_desc[idx];
192881eee0ebSPyun YongHyeon 	else
1929d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[idx];
1930d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1931d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1932d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1933d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1934d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1935d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1936d65abd66SPyun YongHyeon }
1937d65abd66SPyun YongHyeon 
1938d65abd66SPyun YongHyeon static int
19397b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx)
1940d65abd66SPyun YongHyeon {
1941d65abd66SPyun YongHyeon 	struct mbuf		*m;
1942d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1943d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1944d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1945d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1946d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1947d65abd66SPyun YongHyeon 	int			error, nsegs;
1948d65abd66SPyun YongHyeon 
1949c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1950d65abd66SPyun YongHyeon 	if (m == NULL)
1951a94100faSBill Paul 		return (ENOBUFS);
1952a94100faSBill Paul 
1953a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
195422a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
195522a11c96SJohn-Mark Gurney 	/*
195622a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
195722a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
195822a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
195922a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
196022a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
196122a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
196222a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
196322a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
196422a11c96SJohn-Mark Gurney 	 */
196522a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
196622a11c96SJohn-Mark Gurney #endif
1967d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1968d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1969d65abd66SPyun YongHyeon 	if (error != 0) {
1970d65abd66SPyun YongHyeon 		m_freem(m);
1971d65abd66SPyun YongHyeon 		return (ENOBUFS);
1972d65abd66SPyun YongHyeon 	}
1973d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1974a94100faSBill Paul 
1975d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1976d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1977d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1978d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1979d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1980a94100faSBill Paul 	}
1981a94100faSBill Paul 
1982d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1983d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1984d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1985d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1986d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1987d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1988a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1989a94100faSBill Paul 
1990d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1991d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1992d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1993d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1994d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1995d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1996d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1997d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1998d65abd66SPyun YongHyeon 
1999a94100faSBill Paul 	return (0);
2000a94100faSBill Paul }
2001a94100faSBill Paul 
200281eee0ebSPyun YongHyeon static int
200381eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx)
200481eee0ebSPyun YongHyeon {
200581eee0ebSPyun YongHyeon 	struct mbuf		*m;
200681eee0ebSPyun YongHyeon 	struct rl_rxdesc	*rxd;
200781eee0ebSPyun YongHyeon 	bus_dma_segment_t	segs[1];
200881eee0ebSPyun YongHyeon 	bus_dmamap_t		map;
200981eee0ebSPyun YongHyeon 	struct rl_desc		*desc;
201081eee0ebSPyun YongHyeon 	uint32_t		cmdstat;
201181eee0ebSPyun YongHyeon 	int			error, nsegs;
201281eee0ebSPyun YongHyeon 
2013c6499eccSGleb Smirnoff 	m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
201481eee0ebSPyun YongHyeon 	if (m == NULL)
201581eee0ebSPyun YongHyeon 		return (ENOBUFS);
201681eee0ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
201781eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX
201881eee0ebSPyun YongHyeon 	m_adj(m, RE_ETHER_ALIGN);
201981eee0ebSPyun YongHyeon #endif
202081eee0ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag,
202181eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
202281eee0ebSPyun YongHyeon 	if (error != 0) {
202381eee0ebSPyun YongHyeon 		m_freem(m);
202481eee0ebSPyun YongHyeon 		return (ENOBUFS);
202581eee0ebSPyun YongHyeon 	}
202681eee0ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
202781eee0ebSPyun YongHyeon 
202881eee0ebSPyun YongHyeon 	rxd = &sc->rl_ldata.rl_jrx_desc[idx];
202981eee0ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
203081eee0ebSPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
203181eee0ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
203281eee0ebSPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap);
203381eee0ebSPyun YongHyeon 	}
203481eee0ebSPyun YongHyeon 
203581eee0ebSPyun YongHyeon 	rxd->rx_m = m;
203681eee0ebSPyun YongHyeon 	map = rxd->rx_dmamap;
203781eee0ebSPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap;
203881eee0ebSPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
203981eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_jrx_sparemap = map;
204081eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
204181eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
204281eee0ebSPyun YongHyeon 
204381eee0ebSPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
204481eee0ebSPyun YongHyeon 	desc->rl_vlanctl = 0;
204581eee0ebSPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
204681eee0ebSPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
204781eee0ebSPyun YongHyeon 	cmdstat = segs[0].ds_len;
204881eee0ebSPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
204981eee0ebSPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
205081eee0ebSPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
205181eee0ebSPyun YongHyeon 
205281eee0ebSPyun YongHyeon 	return (0);
205381eee0ebSPyun YongHyeon }
205481eee0ebSPyun YongHyeon 
205522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
205622a11c96SJohn-Mark Gurney static __inline void
20577b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m)
205822a11c96SJohn-Mark Gurney {
205922a11c96SJohn-Mark Gurney 	int                     i;
206022a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
206122a11c96SJohn-Mark Gurney 
206222a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
206322a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
206422a11c96SJohn-Mark Gurney 
206522a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
206622a11c96SJohn-Mark Gurney 		*dst++ = *src++;
206722a11c96SJohn-Mark Gurney 
206822a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
206922a11c96SJohn-Mark Gurney }
207022a11c96SJohn-Mark Gurney #endif
207122a11c96SJohn-Mark Gurney 
2072a94100faSBill Paul static int
20737b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc)
2074a94100faSBill Paul {
2075d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2076d65abd66SPyun YongHyeon 	int			i;
207797b9d4baSJohn-Mark Gurney 
207897b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
207997b9d4baSJohn-Mark Gurney 
2080d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
2081d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
2082d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
2083d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
2084579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2085579a6e3cSLuigi Rizzo 	re_netmap_tx_init(sc);
2086579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2087d65abd66SPyun YongHyeon 	/* Set EOR. */
2088d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
2089d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
2090a94100faSBill Paul 
2091a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2092d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
2093d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2094d65abd66SPyun YongHyeon 
2095a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
2096a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
2097d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
2098a94100faSBill Paul 
2099a94100faSBill Paul 	return (0);
2100a94100faSBill Paul }
2101a94100faSBill Paul 
2102a94100faSBill Paul static int
21037b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc)
2104a94100faSBill Paul {
2105d65abd66SPyun YongHyeon 	int			error, i;
2106a94100faSBill Paul 
2107d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
2108d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
2109d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
2110d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
2111d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
2112d65abd66SPyun YongHyeon 			return (error);
2113a94100faSBill Paul 	}
2114579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2115579a6e3cSLuigi Rizzo 	re_netmap_rx_init(sc);
2116579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2117a94100faSBill Paul 
2118a94100faSBill Paul 	/* Flush the RX descriptors */
2119a94100faSBill Paul 
2120a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2121a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2122a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2123a94100faSBill Paul 
2124a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
2125a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
2126502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
2127a94100faSBill Paul 
2128a94100faSBill Paul 	return (0);
2129a94100faSBill Paul }
2130a94100faSBill Paul 
213181eee0ebSPyun YongHyeon static int
213281eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc)
213381eee0ebSPyun YongHyeon {
213481eee0ebSPyun YongHyeon 	int			error, i;
213581eee0ebSPyun YongHyeon 
213681eee0ebSPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
213781eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
213881eee0ebSPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
213981eee0ebSPyun YongHyeon 		sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL;
214081eee0ebSPyun YongHyeon 		if ((error = re_jumbo_newbuf(sc, i)) != 0)
214181eee0ebSPyun YongHyeon 			return (error);
214281eee0ebSPyun YongHyeon 	}
214381eee0ebSPyun YongHyeon 
214481eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
214581eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_list_map,
214681eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
214781eee0ebSPyun YongHyeon 
214881eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_rx_prodidx = 0;
214981eee0ebSPyun YongHyeon 	sc->rl_head = sc->rl_tail = NULL;
2150502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
215181eee0ebSPyun YongHyeon 
215281eee0ebSPyun YongHyeon 	return (0);
215381eee0ebSPyun YongHyeon }
215481eee0ebSPyun YongHyeon 
2155a94100faSBill Paul /*
2156a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
2157a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
2158a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
2159a94100faSBill Paul  */
2160ed510fb0SBill Paul static int
21611abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp)
2162a94100faSBill Paul {
2163a94100faSBill Paul 	struct mbuf		*m;
2164a94100faSBill Paul 	struct ifnet		*ifp;
216581eee0ebSPyun YongHyeon 	int			i, rxerr, total_len;
2166a94100faSBill Paul 	struct rl_desc		*cur_rx;
2167a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
216881eee0ebSPyun YongHyeon 	int			jumbo, maxpkt = 16, rx_npkts = 0;
2169a94100faSBill Paul 
21705120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
21715120abbfSSam Leffler 
2172fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2173579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2174ce3ee1e7SLuigi Rizzo 	if (netmap_rx_irq(ifp, 0, &rx_npkts))
2175579a6e3cSLuigi Rizzo 		return 0;
2176579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
217781eee0ebSPyun YongHyeon 	if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
217881eee0ebSPyun YongHyeon 		jumbo = 1;
217981eee0ebSPyun YongHyeon 	else
218081eee0ebSPyun YongHyeon 		jumbo = 0;
2181a94100faSBill Paul 
2182a94100faSBill Paul 	/* Invalidate the descriptor memory */
2183a94100faSBill Paul 
2184a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2185a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2186d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2187a94100faSBill Paul 
2188d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
2189d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
21905b6d1d9dSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
21915b6d1d9dSPyun YongHyeon 			break;
2192a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
2193a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
2194d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
2195d65abd66SPyun YongHyeon 			break;
2196d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
2197a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
219881eee0ebSPyun YongHyeon 		if (jumbo != 0)
219981eee0ebSPyun YongHyeon 			m = sc->rl_ldata.rl_jrx_desc[i].rx_m;
220081eee0ebSPyun YongHyeon 		else
2201d65abd66SPyun YongHyeon 			m = sc->rl_ldata.rl_rx_desc[i].rx_m;
2202a94100faSBill Paul 
220381eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
220481eee0ebSPyun YongHyeon 		    (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) !=
220581eee0ebSPyun YongHyeon 		    (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) {
220681eee0ebSPyun YongHyeon 			/*
220781eee0ebSPyun YongHyeon 			 * RTL8168C or later controllers do not
220881eee0ebSPyun YongHyeon 			 * support multi-fragment packet.
220981eee0ebSPyun YongHyeon 			 */
221081eee0ebSPyun YongHyeon 			re_discard_rxbuf(sc, i);
221181eee0ebSPyun YongHyeon 			continue;
221281eee0ebSPyun YongHyeon 		} else if ((rxstat & RL_RDESC_STAT_EOF) == 0) {
2213d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
2214d65abd66SPyun YongHyeon 				/*
2215d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
2216d65abd66SPyun YongHyeon 				 * discard all the pieces.
2217d65abd66SPyun YongHyeon 				 */
2218d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
2219d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
2220d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
2221d65abd66SPyun YongHyeon 				}
2222d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2223d65abd66SPyun YongHyeon 				continue;
2224d65abd66SPyun YongHyeon 			}
222522a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
2226a94100faSBill Paul 			if (sc->rl_head == NULL)
2227a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
2228a94100faSBill Paul 			else {
2229a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2230a94100faSBill Paul 				sc->rl_tail->m_next = m;
2231a94100faSBill Paul 				sc->rl_tail = m;
2232a94100faSBill Paul 			}
2233a94100faSBill Paul 			continue;
2234a94100faSBill Paul 		}
2235a94100faSBill Paul 
2236a94100faSBill Paul 		/*
2237a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
2238a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
2239a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
2240a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
2241a94100faSBill Paul 		 * were already used, so to make room for the extra
2242a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
2243a94100faSBill Paul 		 * error' bit and shifted the other status bits
2244a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
2245a94100faSBill Paul 		 * still in the same places. We have already extracted
2246a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
2247a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
2248a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
2249a94100faSBill Paul 		 * them using the 8169 status as though it was in the
2250a94100faSBill Paul 		 * same format as that of the 8139C+.
2251a94100faSBill Paul 		 */
2252a94100faSBill Paul 		if (sc->rl_type == RL_8169)
2253a94100faSBill Paul 			rxstat >>= 1;
2254a94100faSBill Paul 
225522a11c96SJohn-Mark Gurney 		/*
225622a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
225722a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
225822a11c96SJohn-Mark Gurney 		 */
225981eee0ebSPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) {
226081eee0ebSPyun YongHyeon 			rxerr = 1;
226181eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 &&
226281eee0ebSPyun YongHyeon 			    total_len > 8191 &&
226381eee0ebSPyun YongHyeon 			    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)
226481eee0ebSPyun YongHyeon 				rxerr = 0;
226581eee0ebSPyun YongHyeon 			if (rxerr != 0) {
2266c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2267a94100faSBill Paul 				/*
2268a94100faSBill Paul 				 * If this is part of a multi-fragment packet,
2269a94100faSBill Paul 				 * discard all the pieces.
2270a94100faSBill Paul 				 */
2271a94100faSBill Paul 				if (sc->rl_head != NULL) {
2272a94100faSBill Paul 					m_freem(sc->rl_head);
2273a94100faSBill Paul 					sc->rl_head = sc->rl_tail = NULL;
2274a94100faSBill Paul 				}
2275d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2276a94100faSBill Paul 				continue;
2277a94100faSBill Paul 			}
227881eee0ebSPyun YongHyeon 		}
2279a94100faSBill Paul 
2280a94100faSBill Paul 		/*
2281a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
2282a94100faSBill Paul 		 * reload the current one.
2283a94100faSBill Paul 		 */
228481eee0ebSPyun YongHyeon 		if (jumbo != 0)
228581eee0ebSPyun YongHyeon 			rxerr = re_jumbo_newbuf(sc, i);
228681eee0ebSPyun YongHyeon 		else
228781eee0ebSPyun YongHyeon 			rxerr = re_newbuf(sc, i);
228881eee0ebSPyun YongHyeon 		if (rxerr != 0) {
2289c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2290a94100faSBill Paul 			if (sc->rl_head != NULL) {
2291a94100faSBill Paul 				m_freem(sc->rl_head);
2292a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
2293a94100faSBill Paul 			}
2294d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
2295a94100faSBill Paul 			continue;
2296a94100faSBill Paul 		}
2297a94100faSBill Paul 
2298a94100faSBill Paul 		if (sc->rl_head != NULL) {
229981eee0ebSPyun YongHyeon 			if (jumbo != 0)
230081eee0ebSPyun YongHyeon 				m->m_len = total_len;
230181eee0ebSPyun YongHyeon 			else {
230222a11c96SJohn-Mark Gurney 				m->m_len = total_len % RE_RX_DESC_BUFLEN;
230322a11c96SJohn-Mark Gurney 				if (m->m_len == 0)
230422a11c96SJohn-Mark Gurney 					m->m_len = RE_RX_DESC_BUFLEN;
230581eee0ebSPyun YongHyeon 			}
2306a94100faSBill Paul 			/*
2307a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
2308a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
2309a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
2310a94100faSBill Paul 			 * care about anyway.
2311a94100faSBill Paul 			 */
2312a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
2313a94100faSBill Paul 				sc->rl_tail->m_len -=
2314a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
2315a94100faSBill Paul 				m_freem(m);
2316a94100faSBill Paul 			} else {
2317a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
2318a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2319a94100faSBill Paul 				sc->rl_tail->m_next = m;
2320a94100faSBill Paul 			}
2321a94100faSBill Paul 			m = sc->rl_head;
2322a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
2323a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
2324a94100faSBill Paul 		} else
2325a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
2326a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
2327a94100faSBill Paul 
232822a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
232922a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
233022a11c96SJohn-Mark Gurney #endif
2331c8dfaf38SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2332a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
2333a94100faSBill Paul 
2334a94100faSBill Paul 		/* Do RX checksumming if enabled */
2335a94100faSBill Paul 
2336a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
2337deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2338a94100faSBill Paul 				/* Check IP header checksum */
2339a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
2340deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2341deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2342a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
2343deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2344deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2345a94100faSBill Paul 
2346a94100faSBill Paul 				/* Check TCP/UDP checksum */
2347a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
2348a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2349a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
2350a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2351a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
2352a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2353a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
2354a94100faSBill Paul 				}
2355deb5c680SPyun YongHyeon 			} else {
2356deb5c680SPyun YongHyeon 				/*
2357deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
2358deb5c680SPyun YongHyeon 				 */
2359deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
2360deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2361deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2362deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2363deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
2364deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2365deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2366deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2367deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
2368deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2369deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
2370deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2371deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2372deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2373deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2374deb5c680SPyun YongHyeon 				}
2375deb5c680SPyun YongHyeon 			}
2376a94100faSBill Paul 		}
2377ed510fb0SBill Paul 		maxpkt--;
2378d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
237978ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
2380bddff934SPyun YongHyeon 			    bswap16((rxvlan & RL_RDESC_VLANCTL_DATA));
238178ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
2382d147662cSGleb Smirnoff 		}
23835120abbfSSam Leffler 		RL_UNLOCK(sc);
2384a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
23855120abbfSSam Leffler 		RL_LOCK(sc);
23861abcdbd1SAttilio Rao 		rx_npkts++;
2387a94100faSBill Paul 	}
2388a94100faSBill Paul 
2389a94100faSBill Paul 	/* Flush the RX DMA ring */
2390a94100faSBill Paul 
2391a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2392a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2393a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2394a94100faSBill Paul 
2395a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
2396ed510fb0SBill Paul 
23971abcdbd1SAttilio Rao 	if (rx_npktsp != NULL)
23981abcdbd1SAttilio Rao 		*rx_npktsp = rx_npkts;
2399ed510fb0SBill Paul 	if (maxpkt)
2400ed510fb0SBill Paul 		return (EAGAIN);
2401ed510fb0SBill Paul 
2402ed510fb0SBill Paul 	return (0);
2403a94100faSBill Paul }
2404a94100faSBill Paul 
2405a94100faSBill Paul static void
24067b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc)
2407a94100faSBill Paul {
2408a94100faSBill Paul 	struct ifnet		*ifp;
2409d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2410a94100faSBill Paul 	u_int32_t		txstat;
2411d65abd66SPyun YongHyeon 	int			cons;
2412d65abd66SPyun YongHyeon 
2413d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
2414d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
2415d65abd66SPyun YongHyeon 		return;
2416a94100faSBill Paul 
2417fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2418579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2419ce3ee1e7SLuigi Rizzo 	if (netmap_tx_irq(ifp, 0))
2420579a6e3cSLuigi Rizzo 		return;
2421579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2422a94100faSBill Paul 	/* Invalidate the TX descriptor list */
2423a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2424a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2425d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2426a94100faSBill Paul 
2427d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
2428d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
2429d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
2430d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
2431a94100faSBill Paul 			break;
2432a94100faSBill Paul 		/*
2433a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
2434a94100faSBill Paul 		 * in a fragment chain, which also happens to
2435a94100faSBill Paul 		 * be the only place where the TX status bits
2436a94100faSBill Paul 		 * are valid.
2437a94100faSBill Paul 		 */
2438a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
2439d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
2440d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2441d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2442d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2443d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2444d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
2445d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
2446d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2447d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2448a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2449a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2450c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 1);
2451a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2452c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2453a94100faSBill Paul 			else
2454c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2455a94100faSBill Paul 		}
2456a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2457d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2458a94100faSBill Paul 	}
2459d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2460a94100faSBill Paul 
2461a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2462a94100faSBill Paul 
2463d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
2464ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2465a94100faSBill Paul 		/*
2466b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2467b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2468a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2469a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2470a94100faSBill Paul 		 */
2471a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2472ed510fb0SBill Paul #endif
2473b4b95879SMarius Strobl 	} else
2474b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2475a94100faSBill Paul }
2476a94100faSBill Paul 
2477a94100faSBill Paul static void
24787b5ffebfSPyun YongHyeon re_tick(void *xsc)
2479a94100faSBill Paul {
2480a94100faSBill Paul 	struct rl_softc		*sc;
2481d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2482a94100faSBill Paul 
2483a94100faSBill Paul 	sc = xsc;
248497b9d4baSJohn-Mark Gurney 
248597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
248697b9d4baSJohn-Mark Gurney 
24871d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2488a94100faSBill Paul 	mii_tick(mii);
24890fe200d9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) == 0)
24900fe200d9SPyun YongHyeon 		re_miibus_statchg(sc->rl_dev);
2491c2d2e19cSPyun YongHyeon 	/*
2492c2d2e19cSPyun YongHyeon 	 * Reclaim transmitted frames here. Technically it is not
2493c2d2e19cSPyun YongHyeon 	 * necessary to do here but it ensures periodic reclamation
2494c2d2e19cSPyun YongHyeon 	 * regardless of Tx completion interrupt which seems to be
2495c2d2e19cSPyun YongHyeon 	 * lost on PCIe based controllers under certain situations.
2496c2d2e19cSPyun YongHyeon 	 */
2497c2d2e19cSPyun YongHyeon 	re_txeof(sc);
2498130b6dfbSPyun YongHyeon 	re_watchdog(sc);
2499d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2500a94100faSBill Paul }
2501a94100faSBill Paul 
2502a94100faSBill Paul #ifdef DEVICE_POLLING
25031abcdbd1SAttilio Rao static int
2504a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2505a94100faSBill Paul {
2506a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
25071abcdbd1SAttilio Rao 	int rx_npkts = 0;
2508a94100faSBill Paul 
2509a94100faSBill Paul 	RL_LOCK(sc);
251040929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
25111abcdbd1SAttilio Rao 		rx_npkts = re_poll_locked(ifp, cmd, count);
251297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
25131abcdbd1SAttilio Rao 	return (rx_npkts);
251497b9d4baSJohn-Mark Gurney }
251597b9d4baSJohn-Mark Gurney 
25161abcdbd1SAttilio Rao static int
251797b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
251897b9d4baSJohn-Mark Gurney {
251997b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
25201abcdbd1SAttilio Rao 	int rx_npkts;
252197b9d4baSJohn-Mark Gurney 
252297b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
252397b9d4baSJohn-Mark Gurney 
2524a94100faSBill Paul 	sc->rxcycles = count;
25251abcdbd1SAttilio Rao 	re_rxeof(sc, &rx_npkts);
2526a94100faSBill Paul 	re_txeof(sc);
2527a94100faSBill Paul 
252837652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2529d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2530a94100faSBill Paul 
2531a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2532a94100faSBill Paul 		u_int16_t       status;
2533a94100faSBill Paul 
2534a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2535a94100faSBill Paul 		if (status == 0xffff)
25361abcdbd1SAttilio Rao 			return (rx_npkts);
2537a94100faSBill Paul 		if (status)
2538a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2539818951afSPyun YongHyeon 		if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2540818951afSPyun YongHyeon 		    (sc->rl_flags & RL_FLAG_PCIE))
2541818951afSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2542a94100faSBill Paul 
2543a94100faSBill Paul 		/*
2544a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2545a94100faSBill Paul 		 */
2546a94100faSBill Paul 
25478476c243SPyun YongHyeon 		if (status & RL_ISR_SYSTEM_ERR) {
25488476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
254997b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2550a94100faSBill Paul 		}
25518476c243SPyun YongHyeon 	}
25521abcdbd1SAttilio Rao 	return (rx_npkts);
2553a94100faSBill Paul }
2554a94100faSBill Paul #endif /* DEVICE_POLLING */
2555a94100faSBill Paul 
2556ef544f63SPaolo Pisati static int
25577b5ffebfSPyun YongHyeon re_intr(void *arg)
2558a94100faSBill Paul {
2559a94100faSBill Paul 	struct rl_softc		*sc;
2560ed510fb0SBill Paul 	uint16_t		status;
2561a94100faSBill Paul 
2562a94100faSBill Paul 	sc = arg;
2563ed510fb0SBill Paul 
2564ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2565498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2566ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2567ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2568ed510fb0SBill Paul 
2569cbc4d2dbSJohn Baldwin 	taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask);
2570ed510fb0SBill Paul 
2571ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2572ed510fb0SBill Paul }
2573ed510fb0SBill Paul 
2574ed510fb0SBill Paul static void
25757b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending)
2576ed510fb0SBill Paul {
2577ed510fb0SBill Paul 	struct rl_softc		*sc;
2578ed510fb0SBill Paul 	struct ifnet		*ifp;
2579ed510fb0SBill Paul 	u_int16_t		status;
2580ed510fb0SBill Paul 	int			rval = 0;
2581ed510fb0SBill Paul 
2582ed510fb0SBill Paul 	sc = arg;
2583ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2584a94100faSBill Paul 
2585a94100faSBill Paul 	RL_LOCK(sc);
258697b9d4baSJohn-Mark Gurney 
2587a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2588a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2589a94100faSBill Paul 
2590d65abd66SPyun YongHyeon 	if (sc->suspended ||
2591d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2592ed510fb0SBill Paul 		RL_UNLOCK(sc);
2593ed510fb0SBill Paul 		return;
2594ed510fb0SBill Paul 	}
2595a94100faSBill Paul 
2596ed510fb0SBill Paul #ifdef DEVICE_POLLING
2597ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2598ed510fb0SBill Paul 		RL_UNLOCK(sc);
2599ed510fb0SBill Paul 		return;
2600ed510fb0SBill Paul 	}
2601ed510fb0SBill Paul #endif
2602a94100faSBill Paul 
2603ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
26041abcdbd1SAttilio Rao 		rval = re_rxeof(sc, NULL);
2605ed510fb0SBill Paul 
2606818951afSPyun YongHyeon 	/*
2607818951afSPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2608818951afSPyun YongHyeon 	 * while an existing transmission is in progress. If
2609818951afSPyun YongHyeon 	 * the transmitter goes idle but there are still
2610818951afSPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2611818951afSPyun YongHyeon 	 * channel here to flush them out. This only seems to
2612818951afSPyun YongHyeon 	 * be required with the PCIe devices.
2613818951afSPyun YongHyeon 	 */
2614818951afSPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2615818951afSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2616818951afSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
26173d85c23dSPyun YongHyeon 	if (status & (
2618ed510fb0SBill Paul #ifdef RE_TX_MODERATION
26193d85c23dSPyun YongHyeon 	    RL_ISR_TIMEOUT_EXPIRED|
2620ed510fb0SBill Paul #else
26213d85c23dSPyun YongHyeon 	    RL_ISR_TX_OK|
2622ed510fb0SBill Paul #endif
2623ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2624a94100faSBill Paul 		re_txeof(sc);
2625a94100faSBill Paul 
26268476c243SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
26278476c243SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
262897b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
26298476c243SPyun YongHyeon 	}
2630a94100faSBill Paul 
263152732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2632d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2633a94100faSBill Paul 
2634a94100faSBill Paul 	RL_UNLOCK(sc);
2635ed510fb0SBill Paul 
2636ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2637cbc4d2dbSJohn Baldwin 		taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask);
2638ed510fb0SBill Paul 		return;
2639ed510fb0SBill Paul 	}
2640ed510fb0SBill Paul 
2641ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2642a94100faSBill Paul }
2643a94100faSBill Paul 
2644502be0f7SPyun YongHyeon static void
2645502be0f7SPyun YongHyeon re_intr_msi(void *xsc)
2646502be0f7SPyun YongHyeon {
2647502be0f7SPyun YongHyeon 	struct rl_softc		*sc;
2648502be0f7SPyun YongHyeon 	struct ifnet		*ifp;
2649502be0f7SPyun YongHyeon 	uint16_t		intrs, status;
2650502be0f7SPyun YongHyeon 
2651502be0f7SPyun YongHyeon 	sc = xsc;
2652502be0f7SPyun YongHyeon 	RL_LOCK(sc);
2653502be0f7SPyun YongHyeon 
2654502be0f7SPyun YongHyeon 	ifp = sc->rl_ifp;
2655502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING
2656502be0f7SPyun YongHyeon 	if (ifp->if_capenable & IFCAP_POLLING) {
2657502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2658502be0f7SPyun YongHyeon 		return;
2659502be0f7SPyun YongHyeon 	}
2660502be0f7SPyun YongHyeon #endif
2661502be0f7SPyun YongHyeon 	/* Disable interrupts. */
2662502be0f7SPyun YongHyeon 	CSR_WRITE_2(sc, RL_IMR, 0);
2663502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2664502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2665502be0f7SPyun YongHyeon 		return;
2666502be0f7SPyun YongHyeon 	}
2667502be0f7SPyun YongHyeon 
2668502be0f7SPyun YongHyeon 	intrs = RL_INTRS_CPLUS;
2669502be0f7SPyun YongHyeon 	status = CSR_READ_2(sc, RL_ISR);
2670502be0f7SPyun YongHyeon         CSR_WRITE_2(sc, RL_ISR, status);
2671502be0f7SPyun YongHyeon 	if (sc->rl_int_rx_act > 0) {
2672502be0f7SPyun YongHyeon 		intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2673502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2674502be0f7SPyun YongHyeon 		status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2675502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2676502be0f7SPyun YongHyeon 	}
2677502be0f7SPyun YongHyeon 
2678502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR |
2679502be0f7SPyun YongHyeon 	    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) {
2680502be0f7SPyun YongHyeon 		re_rxeof(sc, NULL);
2681502be0f7SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2682502be0f7SPyun YongHyeon 			if (sc->rl_int_rx_mod != 0 &&
2683502be0f7SPyun YongHyeon 			    (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR |
2684502be0f7SPyun YongHyeon 			    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) {
2685502be0f7SPyun YongHyeon 				/* Rearm one-shot timer. */
2686502be0f7SPyun YongHyeon 				CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2687502be0f7SPyun YongHyeon 				intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR |
2688502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN);
2689502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 1;
2690502be0f7SPyun YongHyeon 			} else {
2691502be0f7SPyun YongHyeon 				intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR |
2692502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN;
2693502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 0;
2694502be0f7SPyun YongHyeon 			}
2695502be0f7SPyun YongHyeon 		}
2696502be0f7SPyun YongHyeon 	}
2697502be0f7SPyun YongHyeon 
2698502be0f7SPyun YongHyeon 	/*
2699502be0f7SPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2700502be0f7SPyun YongHyeon 	 * while an existing transmission is in progress. If
2701502be0f7SPyun YongHyeon 	 * the transmitter goes idle but there are still
2702502be0f7SPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2703502be0f7SPyun YongHyeon 	 * channel here to flush them out. This only seems to
2704502be0f7SPyun YongHyeon 	 * be required with the PCIe devices.
2705502be0f7SPyun YongHyeon 	 */
2706502be0f7SPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2707502be0f7SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2708502be0f7SPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2709502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL))
2710502be0f7SPyun YongHyeon 		re_txeof(sc);
2711502be0f7SPyun YongHyeon 
2712502be0f7SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
2713502be0f7SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2714502be0f7SPyun YongHyeon 		re_init_locked(sc);
2715502be0f7SPyun YongHyeon 	}
2716502be0f7SPyun YongHyeon 
2717502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2718502be0f7SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2719502be0f7SPyun YongHyeon 			re_start_locked(ifp);
2720502be0f7SPyun YongHyeon 		CSR_WRITE_2(sc, RL_IMR, intrs);
2721502be0f7SPyun YongHyeon 	}
2722502be0f7SPyun YongHyeon 	RL_UNLOCK(sc);
2723502be0f7SPyun YongHyeon }
2724502be0f7SPyun YongHyeon 
2725d65abd66SPyun YongHyeon static int
27267b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head)
2727d65abd66SPyun YongHyeon {
2728d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2729d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2730d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2731d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2732d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2733d65abd66SPyun YongHyeon 	int			nsegs, prod;
2734d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2735d65abd66SPyun YongHyeon 	int			padlen;
2736ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2737a94100faSBill Paul 
2738d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2739738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
27400fc4974fSBill Paul 
27410fc4974fSBill Paul 	/*
27420fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
27430fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
27440fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
27450fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
27460fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
27470fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
274899c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
27490fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2750d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
27510fc4974fSBill Paul 	 */
2752f2e491c9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 &&
2753deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
275499c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2755d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2756d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2757d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2758c6499eccSGleb Smirnoff 			m_new = m_dup(*m_head, M_NOWAIT);
2759d65abd66SPyun YongHyeon 			m_freem(*m_head);
2760d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2761d65abd66SPyun YongHyeon 				*m_head = NULL;
2762a94100faSBill Paul 				return (ENOBUFS);
2763a94100faSBill Paul 			}
2764d65abd66SPyun YongHyeon 			*m_head = m_new;
2765d65abd66SPyun YongHyeon 		}
2766d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2767d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
2768c6499eccSGleb Smirnoff 			m_new = m_defrag(*m_head, M_NOWAIT);
2769b4b95879SMarius Strobl 			if (m_new == NULL) {
2770b4b95879SMarius Strobl 				m_freem(*m_head);
2771b4b95879SMarius Strobl 				*m_head = NULL;
277280a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2773b4b95879SMarius Strobl 			}
2774d65abd66SPyun YongHyeon 		} else
2775d65abd66SPyun YongHyeon 			m_new = *m_head;
2776a94100faSBill Paul 
27770fc4974fSBill Paul 		/*
27780fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
27790fc4974fSBill Paul 		 * to avoid leaking data.
27800fc4974fSBill Paul 		 */
2781d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2782d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
27830fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2784d65abd66SPyun YongHyeon 		*m_head = m_new;
27850fc4974fSBill Paul 	}
27860fc4974fSBill Paul 
2787d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2788d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2789d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2790d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2791d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2792c6499eccSGleb Smirnoff 		m_new = m_collapse(*m_head, M_NOWAIT, RL_NTXSEGS);
2793d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2794d65abd66SPyun YongHyeon 			m_freem(*m_head);
2795b4b95879SMarius Strobl 			*m_head = NULL;
2796d65abd66SPyun YongHyeon 			return (ENOBUFS);
2797a94100faSBill Paul 		}
2798d65abd66SPyun YongHyeon 		*m_head = m_new;
2799d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2800d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2801d65abd66SPyun YongHyeon 		if (error != 0) {
2802d65abd66SPyun YongHyeon 			m_freem(*m_head);
2803d65abd66SPyun YongHyeon 			*m_head = NULL;
2804d65abd66SPyun YongHyeon 			return (error);
2805a94100faSBill Paul 		}
2806d65abd66SPyun YongHyeon 	} else if (error != 0)
2807d65abd66SPyun YongHyeon 		return (error);
2808d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2809d65abd66SPyun YongHyeon 		m_freem(*m_head);
2810d65abd66SPyun YongHyeon 		*m_head = NULL;
2811d65abd66SPyun YongHyeon 		return (EIO);
2812d65abd66SPyun YongHyeon 	}
2813d65abd66SPyun YongHyeon 
2814d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2815d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2816d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2817d65abd66SPyun YongHyeon 		return (ENOBUFS);
2818d65abd66SPyun YongHyeon 	}
2819d65abd66SPyun YongHyeon 
2820d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2821d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2822a94100faSBill Paul 
2823a94100faSBill Paul 	/*
2824d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2825d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2826d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2827d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2828a94100faSBill Paul 	 */
2829deb5c680SPyun YongHyeon 	vlanctl = 0;
2830d65abd66SPyun YongHyeon 	csum_flags = 0;
2831d6d7d923SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2832d6d7d923SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) {
2833d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND;
2834d6d7d923SPyun YongHyeon 			vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2835d6d7d923SPyun YongHyeon 			    RL_TDESC_CMD_MSSVALV2_SHIFT);
2836d6d7d923SPyun YongHyeon 		} else {
2837d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND |
2838d65abd66SPyun YongHyeon 			    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2839d65abd66SPyun YongHyeon 			    RL_TDESC_CMD_MSSVAL_SHIFT);
2840d6d7d923SPyun YongHyeon 		}
2841d6d7d923SPyun YongHyeon 	} else {
284299c8ae87SPyun YongHyeon 		/*
284399c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
284499c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
28452df05392SSergey Kandaurov 		 * doesn't make effects.
284699c8ae87SPyun YongHyeon 		 */
284799c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2848deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2849d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2850deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2851deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2852d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2853deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2854deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2855d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2856deb5c680SPyun YongHyeon 			} else {
2857deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2858deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2859deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2860deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2861deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2862deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2863deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2864deb5c680SPyun YongHyeon 			}
2865d65abd66SPyun YongHyeon 		}
286699c8ae87SPyun YongHyeon 	}
2867a94100faSBill Paul 
2868ccf34c81SPyun YongHyeon 	/*
2869ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2870ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2871ccf34c81SPyun YongHyeon 	 * transmission attempt.
2872ccf34c81SPyun YongHyeon 	 */
2873ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2874bddff934SPyun YongHyeon 		vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) |
2875deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2876ccf34c81SPyun YongHyeon 
2877d65abd66SPyun YongHyeon 	si = prod;
2878d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2879d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2880deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2881d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2882d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2883d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2884d65abd66SPyun YongHyeon 		if (i != 0)
2885d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2886d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2887d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2888d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2889d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2890d65abd66SPyun YongHyeon 	}
2891d65abd66SPyun YongHyeon 	/* Update producer index. */
2892d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2893a94100faSBill Paul 
2894d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2895d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2896d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2897d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2898d65abd66SPyun YongHyeon 
2899d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2900d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2901d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2902a94100faSBill Paul 
2903d65abd66SPyun YongHyeon 	/*
2904d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2905d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2906d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2907d65abd66SPyun YongHyeon 	 */
2908d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2909d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2910d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2911d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2912d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2913a94100faSBill Paul 
2914a94100faSBill Paul 	return (0);
2915a94100faSBill Paul }
2916a94100faSBill Paul 
291797b9d4baSJohn-Mark Gurney static void
2918d180a66fSPyun YongHyeon re_start(struct ifnet *ifp)
291997b9d4baSJohn-Mark Gurney {
2920d180a66fSPyun YongHyeon 	struct rl_softc		*sc;
292197b9d4baSJohn-Mark Gurney 
2922d180a66fSPyun YongHyeon 	sc = ifp->if_softc;
2923d180a66fSPyun YongHyeon 	RL_LOCK(sc);
2924d180a66fSPyun YongHyeon 	re_start_locked(ifp);
2925d180a66fSPyun YongHyeon 	RL_UNLOCK(sc);
292697b9d4baSJohn-Mark Gurney }
292797b9d4baSJohn-Mark Gurney 
2928a94100faSBill Paul /*
2929a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2930a94100faSBill Paul  */
2931a94100faSBill Paul static void
2932d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp)
2933a94100faSBill Paul {
2934a94100faSBill Paul 	struct rl_softc		*sc;
2935d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2936d65abd66SPyun YongHyeon 	int			queued;
2937a94100faSBill Paul 
2938a94100faSBill Paul 	sc = ifp->if_softc;
293997b9d4baSJohn-Mark Gurney 
2940579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2941579a6e3cSLuigi Rizzo 	/* XXX is this necessary ? */
2942579a6e3cSLuigi Rizzo 	if (ifp->if_capenable & IFCAP_NETMAP) {
29432ff91c17SVincenzo Maffione 		struct netmap_kring *kring = NA(ifp)->tx_rings[0];
2944579a6e3cSLuigi Rizzo 		if (sc->rl_ldata.rl_tx_prodidx != kring->nr_hwcur) {
2945579a6e3cSLuigi Rizzo 			/* kick the tx unit */
2946579a6e3cSLuigi Rizzo 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2947579a6e3cSLuigi Rizzo #ifdef RE_TX_MODERATION
2948579a6e3cSLuigi Rizzo 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2949579a6e3cSLuigi Rizzo #endif
2950579a6e3cSLuigi Rizzo 			sc->rl_watchdog_timer = 5;
2951579a6e3cSLuigi Rizzo 		}
2952579a6e3cSLuigi Rizzo 		return;
2953579a6e3cSLuigi Rizzo 	}
2954579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2955e9f8886eSMarius Strobl 
2956d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2957d180a66fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
2958ed510fb0SBill Paul 		return;
2959a94100faSBill Paul 
2960d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2961d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
296252732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2963a94100faSBill Paul 		if (m_head == NULL)
2964a94100faSBill Paul 			break;
2965a94100faSBill Paul 
2966d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2967b4b95879SMarius Strobl 			if (m_head == NULL)
2968b4b95879SMarius Strobl 				break;
296952732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
297013f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2971a94100faSBill Paul 			break;
2972a94100faSBill Paul 		}
2973a94100faSBill Paul 
2974a94100faSBill Paul 		/*
2975a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2976a94100faSBill Paul 		 * to him.
2977a94100faSBill Paul 		 */
297859a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
297952732175SMax Laier 
298052732175SMax Laier 		queued++;
2981a94100faSBill Paul 	}
2982a94100faSBill Paul 
2983ed510fb0SBill Paul 	if (queued == 0) {
2984ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2985d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2986ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2987ed510fb0SBill Paul #endif
298852732175SMax Laier 		return;
2989ed510fb0SBill Paul 	}
299052732175SMax Laier 
2991306c97e2SMark Johnston 	re_start_tx(sc);
2992306c97e2SMark Johnston }
2993a94100faSBill Paul 
2994306c97e2SMark Johnston static void
2995306c97e2SMark Johnston re_start_tx(struct rl_softc *sc)
2996306c97e2SMark Johnston {
2997306c97e2SMark Johnston 
2998306c97e2SMark Johnston 	/* Flush the TX descriptors */
2999a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
3000a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
3001a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
3002a94100faSBill Paul 
30030fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
3004a94100faSBill Paul 
3005ed510fb0SBill Paul #ifdef RE_TX_MODERATION
3006a94100faSBill Paul 	/*
3007a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
3008a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
3009a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
3010a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
3011a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
3012a94100faSBill Paul 	 * the timer count is reset to 0.
3013a94100faSBill Paul 	 */
3014a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
3015ed510fb0SBill Paul #endif
3016a94100faSBill Paul 
3017a94100faSBill Paul 	/*
3018a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
3019a94100faSBill Paul 	 */
30201d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
3021a94100faSBill Paul }
3022a94100faSBill Paul 
3023a94100faSBill Paul static void
302481eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo)
302581eee0ebSPyun YongHyeon {
302681eee0ebSPyun YongHyeon 
302781eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) {
302881eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
302981eee0ebSPyun YongHyeon 		return;
303081eee0ebSPyun YongHyeon 	}
303181eee0ebSPyun YongHyeon 
303281eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
303381eee0ebSPyun YongHyeon 	if (jumbo != 0) {
3034e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) |
303581eee0ebSPyun YongHyeon 		    RL_CFG3_JUMBO_EN0);
303681eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
303781eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
303881eee0ebSPyun YongHyeon 			break;
303981eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3040e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3041e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | 0x01);
304281eee0ebSPyun YongHyeon 			break;
304381eee0ebSPyun YongHyeon 		default:
3044e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3045e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | RL_CFG4_JUMBO_EN1);
304681eee0ebSPyun YongHyeon 		}
304781eee0ebSPyun YongHyeon 	} else {
3048e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) &
304981eee0ebSPyun YongHyeon 		    ~RL_CFG3_JUMBO_EN0);
305081eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
305181eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
305281eee0ebSPyun YongHyeon 			break;
305381eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3054e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3055e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~0x01);
305681eee0ebSPyun YongHyeon 			break;
305781eee0ebSPyun YongHyeon 		default:
3058e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3059e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~RL_CFG4_JUMBO_EN1);
306081eee0ebSPyun YongHyeon 		}
306181eee0ebSPyun YongHyeon 	}
306281eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
306381eee0ebSPyun YongHyeon 
306481eee0ebSPyun YongHyeon 	switch (sc->rl_hwrev->rl_rev) {
306581eee0ebSPyun YongHyeon 	case RL_HWREV_8168DP:
306681eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
306781eee0ebSPyun YongHyeon 		break;
306881eee0ebSPyun YongHyeon 	default:
306981eee0ebSPyun YongHyeon 		if (jumbo != 0)
307081eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 512);
307181eee0ebSPyun YongHyeon 		else
307281eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 4096);
307381eee0ebSPyun YongHyeon 	}
307481eee0ebSPyun YongHyeon }
307581eee0ebSPyun YongHyeon 
307681eee0ebSPyun YongHyeon static void
30777b5ffebfSPyun YongHyeon re_init(void *xsc)
3078a94100faSBill Paul {
3079a94100faSBill Paul 	struct rl_softc		*sc = xsc;
308097b9d4baSJohn-Mark Gurney 
308197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
308297b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
308397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
308497b9d4baSJohn-Mark Gurney }
308597b9d4baSJohn-Mark Gurney 
308697b9d4baSJohn-Mark Gurney static void
30877b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc)
308897b9d4baSJohn-Mark Gurney {
3089fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
3090a94100faSBill Paul 	struct mii_data		*mii;
3091566ca8caSJung-uk Kim 	uint32_t		reg;
309270acaecfSPyun YongHyeon 	uint16_t		cfg;
30934d3d7085SBernd Walter 	union {
30944d3d7085SBernd Walter 		uint32_t align_dummy;
30954d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
30964d3d7085SBernd Walter         } eaddr;
3097a94100faSBill Paul 
309897b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
309997b9d4baSJohn-Mark Gurney 
3100a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3101a94100faSBill Paul 
31028476c243SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
31038476c243SPyun YongHyeon 		return;
31048476c243SPyun YongHyeon 
3105a94100faSBill Paul 	/*
3106a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
3107a94100faSBill Paul 	 */
3108a94100faSBill Paul 	re_stop(sc);
3109a94100faSBill Paul 
3110b659f1f0SPyun YongHyeon 	/* Put controller into known state. */
3111b659f1f0SPyun YongHyeon 	re_reset(sc);
3112b659f1f0SPyun YongHyeon 
3113a94100faSBill Paul 	/*
31144a814a5eSPyun YongHyeon 	 * For C+ mode, initialize the RX descriptors and mbufs.
31154a814a5eSPyun YongHyeon 	 */
311681eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
311781eee0ebSPyun YongHyeon 		if (ifp->if_mtu > RL_MTU) {
311881eee0ebSPyun YongHyeon 			if (re_jrx_list_init(sc) != 0) {
311981eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
312081eee0ebSPyun YongHyeon 				    "no memory for jumbo RX buffers\n");
312181eee0ebSPyun YongHyeon 				re_stop(sc);
312281eee0ebSPyun YongHyeon 				return;
312381eee0ebSPyun YongHyeon 			}
312481eee0ebSPyun YongHyeon 			/* Disable checksum offloading for jumbo frames. */
312581eee0ebSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4);
312681eee0ebSPyun YongHyeon 			ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO);
312781eee0ebSPyun YongHyeon 		} else {
312881eee0ebSPyun YongHyeon 			if (re_rx_list_init(sc) != 0) {
312981eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
313081eee0ebSPyun YongHyeon 				    "no memory for RX buffers\n");
313181eee0ebSPyun YongHyeon 				re_stop(sc);
313281eee0ebSPyun YongHyeon 				return;
313381eee0ebSPyun YongHyeon 			}
313481eee0ebSPyun YongHyeon 		}
313581eee0ebSPyun YongHyeon 		re_set_jumbo(sc, ifp->if_mtu > RL_MTU);
313681eee0ebSPyun YongHyeon 	} else {
31374a814a5eSPyun YongHyeon 		if (re_rx_list_init(sc) != 0) {
31384a814a5eSPyun YongHyeon 			device_printf(sc->rl_dev, "no memory for RX buffers\n");
31394a814a5eSPyun YongHyeon 			re_stop(sc);
31404a814a5eSPyun YongHyeon 			return;
31414a814a5eSPyun YongHyeon 		}
314281eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
314381eee0ebSPyun YongHyeon 		    pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) {
314481eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
314581eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 512);
314681eee0ebSPyun YongHyeon 			else
314781eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 4096);
314881eee0ebSPyun YongHyeon 		}
314981eee0ebSPyun YongHyeon 	}
31504a814a5eSPyun YongHyeon 	re_tx_list_init(sc);
31514a814a5eSPyun YongHyeon 
31524a814a5eSPyun YongHyeon 	/*
3153c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
3154edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
3155c2c6548bSBill Paul 	 * before all others.
3156c2c6548bSBill Paul 	 */
315770acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
315870acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
315970acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
316070acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
316170acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
3162deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
3163deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
3164deb5c680SPyun YongHyeon 		/* XXX magic. */
3165deb5c680SPyun YongHyeon 		cfg |= 0x0001;
3166deb5c680SPyun YongHyeon 	} else
3167deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
3168deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
316981eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC ||
317081eee0ebSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) {
3171566ca8caSJung-uk Kim 		reg = 0x000fff00;
3172e7e7593cSPyun YongHyeon 		if ((CSR_READ_1(sc, sc->rl_cfg2) & RL_CFG2_PCI66MHZ) != 0)
3173566ca8caSJung-uk Kim 			reg |= 0x000000ff;
317481eee0ebSPyun YongHyeon 		if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE)
3175566ca8caSJung-uk Kim 			reg |= 0x00f00000;
3176566ca8caSJung-uk Kim 		CSR_WRITE_4(sc, 0x7c, reg);
3177566ca8caSJung-uk Kim 		/* Disable interrupt mitigation. */
3178566ca8caSJung-uk Kim 		CSR_WRITE_2(sc, 0xe2, 0);
3179566ca8caSJung-uk Kim 	}
3180ae644087SPyun YongHyeon 	/*
3181ae644087SPyun YongHyeon 	 * Disable TSO if interface MTU size is greater than MSS
3182ae644087SPyun YongHyeon 	 * allowed in controller.
3183ae644087SPyun YongHyeon 	 */
3184ae644087SPyun YongHyeon 	if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) {
3185ae644087SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TSO4;
3186ae644087SPyun YongHyeon 		ifp->if_hwassist &= ~CSUM_TSO;
3187ae644087SPyun YongHyeon 	}
3188c2c6548bSBill Paul 
3189c2c6548bSBill Paul 	/*
3190a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
3191a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
3192a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
3193a94100faSBill Paul 	 */
31944d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
31954d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
3196a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
3197ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
3198ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
3199ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
3200ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
3201a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
3202a94100faSBill Paul 
3203a94100faSBill Paul 	/*
3204d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
3205d01fac16SPyun YongHyeon 	 */
3206d01fac16SPyun YongHyeon 
3207d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
3208d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
3209d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
3210d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
3211d01fac16SPyun YongHyeon 
3212d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
3213d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
3214d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
3215d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
3216d01fac16SPyun YongHyeon 
321714013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) {
321814013280SMarius Strobl 		/* Disable RXDV gate. */
3219f1a5f291SMarius Strobl 		CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) &
3220f1a5f291SMarius Strobl 		    ~0x00080000);
322114013280SMarius Strobl 	}
322214013280SMarius Strobl 
322314013280SMarius Strobl 	/*
322414013280SMarius Strobl 	 * Enable transmit and receive for pre-RTL8168G controllers.
322514013280SMarius Strobl 	 * RX/TX MACs should be enabled before RX/TX configuration.
322614013280SMarius Strobl 	 */
322714013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) == 0)
322814013280SMarius Strobl 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB);
3229f1a5f291SMarius Strobl 
3230d01fac16SPyun YongHyeon 	/*
3231ff191365SJung-uk Kim 	 * Set the initial TX configuration.
3232a94100faSBill Paul 	 */
3233abc8ff44SBill Paul 	if (sc->rl_testmode) {
3234abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
3235abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3236abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
3237a94100faSBill Paul 		else
3238abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3239abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
3240abc8ff44SBill Paul 	} else
3241a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
3242d01fac16SPyun YongHyeon 
3243d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
3244d01fac16SPyun YongHyeon 
3245a94100faSBill Paul 	/*
3246ff191365SJung-uk Kim 	 * Set the initial RX configuration.
3247a94100faSBill Paul 	 */
3248ff191365SJung-uk Kim 	re_set_rxmode(sc);
3249a94100faSBill Paul 
3250483cc440SPyun YongHyeon 	/* Configure interrupt moderation. */
3251483cc440SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
3252483cc440SPyun YongHyeon 		/* Magic from vendor. */
32535e6906eeSPyun YongHyeon 		CSR_WRITE_2(sc, RL_INTRMOD, 0x5100);
3254483cc440SPyun YongHyeon 	}
3255483cc440SPyun YongHyeon 
32560f55f9d6SMarius Strobl 	/*
325714013280SMarius Strobl 	 * Enable transmit and receive for RTL8168G and later controllers.
325814013280SMarius Strobl 	 * RX/TX MACs should be enabled after RX/TX configuration.
32590f55f9d6SMarius Strobl 	 */
326014013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0)
32610f55f9d6SMarius Strobl 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB);
32620f55f9d6SMarius Strobl 
3263a94100faSBill Paul #ifdef DEVICE_POLLING
3264a94100faSBill Paul 	/*
3265a94100faSBill Paul 	 * Disable interrupts if we are polling.
3266a94100faSBill Paul 	 */
326740929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3268a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3269a94100faSBill Paul 	else	/* otherwise ... */
327040929967SGleb Smirnoff #endif
3271ed510fb0SBill Paul 
3272a94100faSBill Paul 	/*
3273a94100faSBill Paul 	 * Enable interrupts.
3274a94100faSBill Paul 	 */
3275a94100faSBill Paul 	if (sc->rl_testmode)
3276a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3277a94100faSBill Paul 	else
3278a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
3279ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
3280a94100faSBill Paul 
3281a94100faSBill Paul 	/* Set initial TX threshold */
3282a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
3283a94100faSBill Paul 
3284a94100faSBill Paul 	/* Start RX/TX process. */
3285a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
3286a94100faSBill Paul 
3287a94100faSBill Paul 	/*
3288a94100faSBill Paul 	 * Initialize the timer interrupt register so that
3289a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
3290a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
3291502be0f7SPyun YongHyeon 	 * reloaded on each transmit.
3292502be0f7SPyun YongHyeon 	 */
3293502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
3294502be0f7SPyun YongHyeon 	/*
3295502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate TX interrupt
3296a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
3297a94100faSBill Paul 	 */
3298a94100faSBill Paul 	if (sc->rl_type == RL_8169)
3299a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
3300a94100faSBill Paul 	else
3301a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
3302502be0f7SPyun YongHyeon #else
3303502be0f7SPyun YongHyeon 	/*
3304502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate RX interrupt
3305502be0f7SPyun YongHyeon 	 * moderation.
3306502be0f7SPyun YongHyeon 	 */
3307502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
3308502be0f7SPyun YongHyeon 	    intr_filter == 0) {
3309502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3310502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169,
3311502be0f7SPyun YongHyeon 			    RL_USECS(sc->rl_int_rx_mod));
3312502be0f7SPyun YongHyeon 	} else {
3313502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3314502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0));
3315502be0f7SPyun YongHyeon 	}
3316ed510fb0SBill Paul #endif
3317a94100faSBill Paul 
3318a94100faSBill Paul 	/*
3319a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
3320a94100faSBill Paul 	 * size so we can receive jumbo frames.
3321a94100faSBill Paul 	 */
332289feeee4SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
332381eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
332481eee0ebSPyun YongHyeon 			/*
332581eee0ebSPyun YongHyeon 			 * For controllers that use new jumbo frame scheme,
33262df05392SSergey Kandaurov 			 * set maximum size of jumbo frame depending on
332781eee0ebSPyun YongHyeon 			 * controller revisions.
332881eee0ebSPyun YongHyeon 			 */
332981eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
333081eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
333181eee0ebSPyun YongHyeon 				    sc->rl_hwrev->rl_max_mtu +
333281eee0ebSPyun YongHyeon 				    ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN +
333381eee0ebSPyun YongHyeon 				    ETHER_CRC_LEN);
333489feeee4SPyun YongHyeon 			else
333581eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
333681eee0ebSPyun YongHyeon 				    RE_RX_DESC_BUFLEN);
333781eee0ebSPyun YongHyeon 		} else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
333881eee0ebSPyun YongHyeon 		    sc->rl_hwrev->rl_max_mtu == RL_MTU) {
333981eee0ebSPyun YongHyeon 			/* RTL810x has no jumbo frame support. */
334081eee0ebSPyun YongHyeon 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN);
334181eee0ebSPyun YongHyeon 		} else
3342a94100faSBill Paul 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
334389feeee4SPyun YongHyeon 	}
3344a94100faSBill Paul 
334597b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
3346a94100faSBill Paul 		return;
3347a94100faSBill Paul 
3348e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, CSR_READ_1(sc, sc->rl_cfg1) |
3349e7e7593cSPyun YongHyeon 	    RL_CFG1_DRVLOAD);
3350a94100faSBill Paul 
335113f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
335213f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3353a94100faSBill Paul 
3354351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
33551662c49eSPyun YongHyeon 	mii_mediachg(mii);
33561662c49eSPyun YongHyeon 
33571d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3358d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
3359a94100faSBill Paul }
3360a94100faSBill Paul 
3361a94100faSBill Paul /*
3362a94100faSBill Paul  * Set media options.
3363a94100faSBill Paul  */
3364a94100faSBill Paul static int
33657b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp)
3366a94100faSBill Paul {
3367a94100faSBill Paul 	struct rl_softc		*sc;
3368a94100faSBill Paul 	struct mii_data		*mii;
33696f0f9b12SPyun YongHyeon 	int			error;
3370a94100faSBill Paul 
3371a94100faSBill Paul 	sc = ifp->if_softc;
3372a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3373d1754a9bSJohn Baldwin 	RL_LOCK(sc);
33746f0f9b12SPyun YongHyeon 	error = mii_mediachg(mii);
3375d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3376a94100faSBill Paul 
33776f0f9b12SPyun YongHyeon 	return (error);
3378a94100faSBill Paul }
3379a94100faSBill Paul 
3380a94100faSBill Paul /*
3381a94100faSBill Paul  * Report current media status.
3382a94100faSBill Paul  */
3383a94100faSBill Paul static void
33847b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3385a94100faSBill Paul {
3386a94100faSBill Paul 	struct rl_softc		*sc;
3387a94100faSBill Paul 	struct mii_data		*mii;
3388a94100faSBill Paul 
3389a94100faSBill Paul 	sc = ifp->if_softc;
3390a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3391a94100faSBill Paul 
3392d1754a9bSJohn Baldwin 	RL_LOCK(sc);
3393a94100faSBill Paul 	mii_pollstat(mii);
3394a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
3395a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
339657c81d92SPyun YongHyeon 	RL_UNLOCK(sc);
3397a94100faSBill Paul }
3398a94100faSBill Paul 
3399a94100faSBill Paul static int
34007b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3401a94100faSBill Paul {
3402a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
3403a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
3404a94100faSBill Paul 	struct mii_data		*mii;
340540929967SGleb Smirnoff 	int			error = 0;
3406a94100faSBill Paul 
3407a94100faSBill Paul 	switch (command) {
3408a94100faSBill Paul 	case SIOCSIFMTU:
340981eee0ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
3410ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu ||
3411ab9f923eSPyun YongHyeon 		    ((sc->rl_flags & RL_FLAG_FASTETHER) != 0 &&
3412ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > RL_MTU)) {
3413c1d0b573SPyun YongHyeon 			error = EINVAL;
3414c1d0b573SPyun YongHyeon 			break;
3415c1d0b573SPyun YongHyeon 		}
3416c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
341781eee0ebSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
3418a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
341981eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
342081eee0ebSPyun YongHyeon 			    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
342181eee0ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
342281eee0ebSPyun YongHyeon 				re_init_locked(sc);
342381eee0ebSPyun YongHyeon 			}
3424ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3425ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
342681eee0ebSPyun YongHyeon 				ifp->if_capenable &= ~(IFCAP_TSO4 |
342781eee0ebSPyun YongHyeon 				    IFCAP_VLAN_HWTSO);
3428ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
342981eee0ebSPyun YongHyeon 			}
3430ecafbbb5SPyun YongHyeon 			VLAN_CAPABILITIES(ifp);
3431ae644087SPyun YongHyeon 		}
3432d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
3433a94100faSBill Paul 		break;
3434a94100faSBill Paul 	case SIOCSIFFLAGS:
343597b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
3436eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3437eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3438eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
34393021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3440ff191365SJung-uk Kim 					re_set_rxmode(sc);
3441eed497bbSPyun YongHyeon 			} else
344297b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
3443eed497bbSPyun YongHyeon 		} else {
3444eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3445a94100faSBill Paul 				re_stop(sc);
3446eed497bbSPyun YongHyeon 		}
3447eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
344897b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3449a94100faSBill Paul 		break;
3450a94100faSBill Paul 	case SIOCADDMULTI:
3451a94100faSBill Paul 	case SIOCDELMULTI:
345297b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
34538476c243SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3454ff191365SJung-uk Kim 			re_set_rxmode(sc);
345597b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3456a94100faSBill Paul 		break;
3457a94100faSBill Paul 	case SIOCGIFMEDIA:
3458a94100faSBill Paul 	case SIOCSIFMEDIA:
3459a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
3460a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
3461a94100faSBill Paul 		break;
3462a94100faSBill Paul 	case SIOCSIFCAP:
346340929967SGleb Smirnoff 	    {
3464f051cb85SGleb Smirnoff 		int mask, reinit;
3465f051cb85SGleb Smirnoff 
3466f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3467f051cb85SGleb Smirnoff 		reinit = 0;
346840929967SGleb Smirnoff #ifdef DEVICE_POLLING
346940929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
347040929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
347140929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
347240929967SGleb Smirnoff 				if (error)
347340929967SGleb Smirnoff 					return (error);
3474d1754a9bSJohn Baldwin 				RL_LOCK(sc);
347540929967SGleb Smirnoff 				/* Disable interrupts */
347640929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
347740929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
347840929967SGleb Smirnoff 				RL_UNLOCK(sc);
347940929967SGleb Smirnoff 			} else {
348040929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
348140929967SGleb Smirnoff 				/* Enable interrupts. */
348240929967SGleb Smirnoff 				RL_LOCK(sc);
348340929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
348440929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
348540929967SGleb Smirnoff 				RL_UNLOCK(sc);
348640929967SGleb Smirnoff 			}
348740929967SGleb Smirnoff 		}
348840929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3489600af6c2SPyun YongHyeon 		RL_LOCK(sc);
3490d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3491d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3492d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
349374a03446SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
3494bc2a1002SPyun YongHyeon 				ifp->if_hwassist |= RE_CSUM_FEATURES;
349574a03446SPyun YongHyeon 			else
3496b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
3497f051cb85SGleb Smirnoff 			reinit = 1;
349840929967SGleb Smirnoff 		}
3499d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
3500d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
3501d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
3502d3b181aeSPyun YongHyeon 			reinit = 1;
3503d3b181aeSPyun YongHyeon 		}
3504ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3505fca1e0abSBjoern A. Zeeb 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
3506dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3507ecafbbb5SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
3508dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
3509dc74159dSPyun YongHyeon 			else
3510dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3511ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3512ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3513ae644087SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3514ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3515ae644087SPyun YongHyeon 			}
3516dc74159dSPyun YongHyeon 		}
3517ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3518ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3519ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3520ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3521ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3522ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3523ecafbbb5SPyun YongHyeon 			/* TSO over VLAN requires VLAN hardware tagging. */
3524ecafbbb5SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3525ecafbbb5SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
3526ecafbbb5SPyun YongHyeon 			reinit = 1;
3527ecafbbb5SPyun YongHyeon 		}
352881eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
352981eee0ebSPyun YongHyeon 		    (mask & (IFCAP_HWCSUM | IFCAP_TSO4 |
353081eee0ebSPyun YongHyeon 		    IFCAP_VLAN_HWTSO)) != 0)
353181eee0ebSPyun YongHyeon 				reinit = 1;
35327467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
35337467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
35347467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
35357467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
35367467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
35377467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
35387467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
35397467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
35407467bd53SPyun YongHyeon 		}
35418476c243SPyun YongHyeon 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) {
35428476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3543600af6c2SPyun YongHyeon 			re_init_locked(sc);
35448476c243SPyun YongHyeon 		}
3545600af6c2SPyun YongHyeon 		RL_UNLOCK(sc);
3546960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
354740929967SGleb Smirnoff 	    }
3548a94100faSBill Paul 		break;
3549a94100faSBill Paul 	default:
3550a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
3551a94100faSBill Paul 		break;
3552a94100faSBill Paul 	}
3553a94100faSBill Paul 
3554a94100faSBill Paul 	return (error);
3555a94100faSBill Paul }
3556a94100faSBill Paul 
3557a94100faSBill Paul static void
35587b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc)
35591d545c7aSMarius Strobl {
3560130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
3561a94100faSBill Paul 
35621d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
35631d545c7aSMarius Strobl 
35641d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
35651d545c7aSMarius Strobl 		return;
35661d545c7aSMarius Strobl 
3567130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
3568a94100faSBill Paul 	re_txeof(sc);
3569130b6dfbSPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) {
3570130b6dfbSPyun YongHyeon 		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
3571130b6dfbSPyun YongHyeon 		    "-- recovering\n");
3572130b6dfbSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3573d180a66fSPyun YongHyeon 			re_start_locked(ifp);
3574130b6dfbSPyun YongHyeon 		return;
3575130b6dfbSPyun YongHyeon 	}
3576130b6dfbSPyun YongHyeon 
3577130b6dfbSPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
3578c8dfaf38SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
3579130b6dfbSPyun YongHyeon 
35801abcdbd1SAttilio Rao 	re_rxeof(sc, NULL);
35818476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
358297b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
3583130b6dfbSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3584d180a66fSPyun YongHyeon 		re_start_locked(ifp);
3585a94100faSBill Paul }
3586a94100faSBill Paul 
3587a94100faSBill Paul /*
3588a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
3589a94100faSBill Paul  * RX and TX lists.
3590a94100faSBill Paul  */
3591a94100faSBill Paul static void
35927b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc)
3593a94100faSBill Paul {
35940ce0868aSPyun YongHyeon 	int			i;
3595a94100faSBill Paul 	struct ifnet		*ifp;
3596d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
3597d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
3598a94100faSBill Paul 
359997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
360097b9d4baSJohn-Mark Gurney 
3601fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
3602a94100faSBill Paul 
36031d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3604d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
360513f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3606a94100faSBill Paul 
3607fcb220acSPyun YongHyeon 	/*
3608fcb220acSPyun YongHyeon 	 * Disable accepting frames to put RX MAC into idle state.
3609fcb220acSPyun YongHyeon 	 * Otherwise it's possible to get frames while stop command
3610fcb220acSPyun YongHyeon 	 * execution is in progress and controller can DMA the frame
3611fcb220acSPyun YongHyeon 	 * to already freed RX buffer during that period.
3612fcb220acSPyun YongHyeon 	 */
3613fcb220acSPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXCFG, CSR_READ_4(sc, RL_RXCFG) &
3614fcb220acSPyun YongHyeon 	    ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_MULTI |
3615fcb220acSPyun YongHyeon 	    RL_RXCFG_RX_BROAD));
3616fcb220acSPyun YongHyeon 
361714013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) {
361814013280SMarius Strobl 		/* Enable RXDV gate. */
361914013280SMarius Strobl 		CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) |
362014013280SMarius Strobl 		    0x00080000);
362114013280SMarius Strobl 	}
362214013280SMarius Strobl 
3623eef0e496SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_WAIT_TXPOLL) != 0) {
3624eef0e496SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
3625eef0e496SPyun YongHyeon 			if ((CSR_READ_1(sc, sc->rl_txstart) &
3626eef0e496SPyun YongHyeon 			    RL_TXSTART_START) == 0)
3627eef0e496SPyun YongHyeon 				break;
3628eef0e496SPyun YongHyeon 			DELAY(20);
3629eef0e496SPyun YongHyeon 		}
3630eef0e496SPyun YongHyeon 		if (i == 0)
3631eef0e496SPyun YongHyeon 			device_printf(sc->rl_dev,
3632eef0e496SPyun YongHyeon 			    "stopping TX poll timed out!\n");
3633eef0e496SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3634eef0e496SPyun YongHyeon 	} else if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0) {
3635ead8fc66SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB |
3636ead8fc66SPyun YongHyeon 		    RL_CMD_RX_ENB);
3637eef0e496SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_CMDSTOP_WAIT_TXQ) != 0) {
3638eef0e496SPyun YongHyeon 			for (i = RL_TIMEOUT; i > 0; i--) {
3639eef0e496SPyun YongHyeon 				if ((CSR_READ_4(sc, RL_TXCFG) &
3640eef0e496SPyun YongHyeon 				    RL_TXCFG_QUEUE_EMPTY) != 0)
3641eef0e496SPyun YongHyeon 					break;
3642eef0e496SPyun YongHyeon 				DELAY(100);
3643eef0e496SPyun YongHyeon 			}
3644eef0e496SPyun YongHyeon 			if (i == 0)
3645eef0e496SPyun YongHyeon 				device_printf(sc->rl_dev,
3646eef0e496SPyun YongHyeon 				   "stopping TXQ timed out!\n");
3647eef0e496SPyun YongHyeon 		}
3648eef0e496SPyun YongHyeon 	} else
3649a94100faSBill Paul 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3650ead8fc66SPyun YongHyeon 	DELAY(1000);
3651a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
3652ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
3653a94100faSBill Paul 
3654a94100faSBill Paul 	if (sc->rl_head != NULL) {
3655a94100faSBill Paul 		m_freem(sc->rl_head);
3656a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
3657a94100faSBill Paul 	}
3658a94100faSBill Paul 
3659a94100faSBill Paul 	/* Free the TX list buffers. */
3660d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
3661d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
3662d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
3663d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3664d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3665d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
3666d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
3667d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
3668d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
3669a94100faSBill Paul 		}
3670a94100faSBill Paul 	}
3671a94100faSBill Paul 
3672a94100faSBill Paul 	/* Free the RX list buffers. */
3673d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
3674d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
3675d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3676cba16362SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
3677d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3678d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
3679d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
3680d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
3681d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
3682a94100faSBill Paul 		}
3683a94100faSBill Paul 	}
36841f32d3b7SPyun YongHyeon 
36851f32d3b7SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
36861f32d3b7SPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
36871f32d3b7SPyun YongHyeon 			rxd = &sc->rl_ldata.rl_jrx_desc[i];
36881f32d3b7SPyun YongHyeon 			if (rxd->rx_m != NULL) {
36891f32d3b7SPyun YongHyeon 				bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag,
36901f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
36911f32d3b7SPyun YongHyeon 				bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag,
36921f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap);
36931f32d3b7SPyun YongHyeon 				m_freem(rxd->rx_m);
36941f32d3b7SPyun YongHyeon 				rxd->rx_m = NULL;
36951f32d3b7SPyun YongHyeon 			}
36961f32d3b7SPyun YongHyeon 		}
36971f32d3b7SPyun YongHyeon 	}
3698a94100faSBill Paul }
3699a94100faSBill Paul 
3700a94100faSBill Paul /*
3701a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
3702a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
3703a94100faSBill Paul  * resume.
3704a94100faSBill Paul  */
3705a94100faSBill Paul static int
37067b5ffebfSPyun YongHyeon re_suspend(device_t dev)
3707a94100faSBill Paul {
3708a94100faSBill Paul 	struct rl_softc		*sc;
3709a94100faSBill Paul 
3710a94100faSBill Paul 	sc = device_get_softc(dev);
3711a94100faSBill Paul 
371297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3713a94100faSBill Paul 	re_stop(sc);
37147467bd53SPyun YongHyeon 	re_setwol(sc);
3715a94100faSBill Paul 	sc->suspended = 1;
371697b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3717a94100faSBill Paul 
3718a94100faSBill Paul 	return (0);
3719a94100faSBill Paul }
3720a94100faSBill Paul 
3721a94100faSBill Paul /*
3722a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
3723a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
3724a94100faSBill Paul  * appropriate.
3725a94100faSBill Paul  */
3726a94100faSBill Paul static int
37277b5ffebfSPyun YongHyeon re_resume(device_t dev)
3728a94100faSBill Paul {
3729a94100faSBill Paul 	struct rl_softc		*sc;
3730a94100faSBill Paul 	struct ifnet		*ifp;
3731a94100faSBill Paul 
3732a94100faSBill Paul 	sc = device_get_softc(dev);
373397b9d4baSJohn-Mark Gurney 
373497b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
373597b9d4baSJohn-Mark Gurney 
3736fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
373761f45a72SPyun YongHyeon 	/* Take controller out of sleep mode. */
373861f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
373961f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
374061f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
374161f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
374261f45a72SPyun YongHyeon 	}
3743a94100faSBill Paul 
37447467bd53SPyun YongHyeon 	/*
37457467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
37467467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
37477467bd53SPyun YongHyeon 	 */
37487467bd53SPyun YongHyeon 	re_clrwol(sc);
374901d1a6c3SPyun YongHyeon 
375001d1a6c3SPyun YongHyeon 	/* reinitialize interface if necessary */
375101d1a6c3SPyun YongHyeon 	if (ifp->if_flags & IFF_UP)
375201d1a6c3SPyun YongHyeon 		re_init_locked(sc);
375301d1a6c3SPyun YongHyeon 
3754a94100faSBill Paul 	sc->suspended = 0;
375597b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3756a94100faSBill Paul 
3757a94100faSBill Paul 	return (0);
3758a94100faSBill Paul }
3759a94100faSBill Paul 
3760a94100faSBill Paul /*
3761a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
3762a94100faSBill Paul  * get confused by errant DMAs when rebooting.
3763a94100faSBill Paul  */
37646a087a87SPyun YongHyeon static int
37657b5ffebfSPyun YongHyeon re_shutdown(device_t dev)
3766a94100faSBill Paul {
3767a94100faSBill Paul 	struct rl_softc		*sc;
3768a94100faSBill Paul 
3769a94100faSBill Paul 	sc = device_get_softc(dev);
3770a94100faSBill Paul 
377197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3772a94100faSBill Paul 	re_stop(sc);
3773536fde34SMaxim Sobolev 	/*
3774536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
3775536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
377672293673SRuslan Ermilov 	 * cases.
3777536fde34SMaxim Sobolev 	 */
3778536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
37797467bd53SPyun YongHyeon 	re_setwol(sc);
378097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
37816a087a87SPyun YongHyeon 
37826a087a87SPyun YongHyeon 	return (0);
3783a94100faSBill Paul }
37847467bd53SPyun YongHyeon 
37857467bd53SPyun YongHyeon static void
37866830588dSPyun YongHyeon re_set_linkspeed(struct rl_softc *sc)
37876830588dSPyun YongHyeon {
37886830588dSPyun YongHyeon 	struct mii_softc *miisc;
37896830588dSPyun YongHyeon 	struct mii_data *mii;
37906830588dSPyun YongHyeon 	int aneg, i, phyno;
37916830588dSPyun YongHyeon 
37926830588dSPyun YongHyeon 	RL_LOCK_ASSERT(sc);
37936830588dSPyun YongHyeon 
37946830588dSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
37956830588dSPyun YongHyeon 	mii_pollstat(mii);
37966830588dSPyun YongHyeon 	aneg = 0;
37976830588dSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
37986830588dSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
37996830588dSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
38006830588dSPyun YongHyeon 		case IFM_10_T:
38016830588dSPyun YongHyeon 		case IFM_100_TX:
38026830588dSPyun YongHyeon 			return;
38036830588dSPyun YongHyeon 		case IFM_1000_T:
38046830588dSPyun YongHyeon 			aneg++;
38056830588dSPyun YongHyeon 			break;
38066830588dSPyun YongHyeon 		default:
38076830588dSPyun YongHyeon 			break;
38086830588dSPyun YongHyeon 		}
38096830588dSPyun YongHyeon 	}
38106830588dSPyun YongHyeon 	miisc = LIST_FIRST(&mii->mii_phys);
38116830588dSPyun YongHyeon 	phyno = miisc->mii_phy;
38126830588dSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
38136830588dSPyun YongHyeon 		PHY_RESET(miisc);
38146830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno, MII_100T2CR, 0);
38156830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
38166830588dSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
38176830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
38186830588dSPyun YongHyeon 	    MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
38196830588dSPyun YongHyeon 	DELAY(1000);
38206830588dSPyun YongHyeon 	if (aneg != 0) {
38216830588dSPyun YongHyeon 		/*
38226830588dSPyun YongHyeon 		 * Poll link state until re(4) get a 10/100Mbps link.
38236830588dSPyun YongHyeon 		 */
38246830588dSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
38256830588dSPyun YongHyeon 			mii_pollstat(mii);
38266830588dSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
38276830588dSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
38286830588dSPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
38296830588dSPyun YongHyeon 				case IFM_10_T:
38306830588dSPyun YongHyeon 				case IFM_100_TX:
38316830588dSPyun YongHyeon 					return;
38326830588dSPyun YongHyeon 				default:
38336830588dSPyun YongHyeon 					break;
38346830588dSPyun YongHyeon 				}
38356830588dSPyun YongHyeon 			}
38366830588dSPyun YongHyeon 			RL_UNLOCK(sc);
38376830588dSPyun YongHyeon 			pause("relnk", hz);
38386830588dSPyun YongHyeon 			RL_LOCK(sc);
38396830588dSPyun YongHyeon 		}
38406830588dSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
38416830588dSPyun YongHyeon 			device_printf(sc->rl_dev,
38426830588dSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
38436830588dSPyun YongHyeon 	}
38446830588dSPyun YongHyeon 	/*
38456830588dSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
38466830588dSPyun YongHyeon 	 * MAC does not require reprogramming on resolved speed/duplex,
38476830588dSPyun YongHyeon 	 * so this is just for completeness.
38486830588dSPyun YongHyeon 	 */
38496830588dSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
38506830588dSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
38516830588dSPyun YongHyeon }
38526830588dSPyun YongHyeon 
38536830588dSPyun YongHyeon static void
38547b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc)
38557467bd53SPyun YongHyeon {
38567467bd53SPyun YongHyeon 	struct ifnet		*ifp;
38577467bd53SPyun YongHyeon 	int			pmc;
38587467bd53SPyun YongHyeon 	uint16_t		pmstat;
38597467bd53SPyun YongHyeon 	uint8_t			v;
38607467bd53SPyun YongHyeon 
38617467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
38627467bd53SPyun YongHyeon 
38633b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
38647467bd53SPyun YongHyeon 		return;
38657467bd53SPyun YongHyeon 
38667467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
386761f45a72SPyun YongHyeon 	/* Put controller into sleep mode. */
386861f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
386961f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
387061f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
387161f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
387261f45a72SPyun YongHyeon 	}
3873fcb220acSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
3874e9f8886eSMarius Strobl 		if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) {
3875e9f8886eSMarius Strobl 			/* Disable RXDV gate. */
3876e9f8886eSMarius Strobl 			CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) &
3877e9f8886eSMarius Strobl 			    ~0x00080000);
3878e9f8886eSMarius Strobl 		}
3879fcb220acSPyun YongHyeon 		re_set_rxmode(sc);
38806830588dSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOL_MANLINK) != 0)
38816830588dSPyun YongHyeon 			re_set_linkspeed(sc);
3882fcb220acSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOLRXENB) != 0)
3883886ff602SPyun YongHyeon 			CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB);
3884fcb220acSPyun YongHyeon 	}
38857467bd53SPyun YongHyeon 	/* Enable config register write. */
38867467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
38877467bd53SPyun YongHyeon 
38887467bd53SPyun YongHyeon 	/* Enable PME. */
3889e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg1);
38907467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
38917467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38927467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
3893e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, v);
38947467bd53SPyun YongHyeon 
3895e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
38967467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
38977467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
38987467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
3899e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
39007467bd53SPyun YongHyeon 
3901e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
390244f7cbf5SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST |
390344f7cbf5SPyun YongHyeon 	    RL_CFG5_WOL_LANWAKE);
39047467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
39057467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
39067467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
39077467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
39087467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
39097467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
3910e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
39117467bd53SPyun YongHyeon 
391244f7cbf5SPyun YongHyeon 	/* Config register write done. */
391344f7cbf5SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
391444f7cbf5SPyun YongHyeon 
3915bc6b129bSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0 &&
3916d0c45156SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0)
3917d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80);
39187467bd53SPyun YongHyeon 	/*
39197467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
39207467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
39217467bd53SPyun YongHyeon 	 * needed.
39227467bd53SPyun YongHyeon 	 */
39237467bd53SPyun YongHyeon 
39247467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
39257467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
39267467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
39277467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
39287467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
39297467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
39307467bd53SPyun YongHyeon }
39317467bd53SPyun YongHyeon 
39327467bd53SPyun YongHyeon static void
39337b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc)
39347467bd53SPyun YongHyeon {
39357467bd53SPyun YongHyeon 	int			pmc;
39367467bd53SPyun YongHyeon 	uint8_t			v;
39377467bd53SPyun YongHyeon 
39387467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
39397467bd53SPyun YongHyeon 
39403b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
39417467bd53SPyun YongHyeon 		return;
39427467bd53SPyun YongHyeon 
39437467bd53SPyun YongHyeon 	/* Enable config register write. */
39447467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
39457467bd53SPyun YongHyeon 
3946e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
39477467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
3948e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
39497467bd53SPyun YongHyeon 
39507467bd53SPyun YongHyeon 	/* Config register write done. */
3951f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
39527467bd53SPyun YongHyeon 
3953e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
39547467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
39557467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
3956e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
39577467bd53SPyun YongHyeon }
39580534aae0SPyun YongHyeon 
39590534aae0SPyun YongHyeon static void
39600534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc)
39610534aae0SPyun YongHyeon {
39620534aae0SPyun YongHyeon 	struct sysctl_ctx_list	*ctx;
39630534aae0SPyun YongHyeon 	struct sysctl_oid_list	*children;
3964502be0f7SPyun YongHyeon 	int			error;
39650534aae0SPyun YongHyeon 
39660534aae0SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->rl_dev);
39670534aae0SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev));
39680534aae0SPyun YongHyeon 
39690534aae0SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats",
39700534aae0SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I",
39710534aae0SPyun YongHyeon 	    "Statistics Information");
3972502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
3973502be0f7SPyun YongHyeon 		return;
3974502be0f7SPyun YongHyeon 
3975502be0f7SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod",
3976502be0f7SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0,
3977502be0f7SPyun YongHyeon 	    sysctl_hw_re_int_mod, "I", "re RX interrupt moderation");
3978502be0f7SPyun YongHyeon 	/* Pull in device tunables. */
3979502be0f7SPyun YongHyeon 	sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3980502be0f7SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->rl_dev),
3981502be0f7SPyun YongHyeon 	    device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod);
3982502be0f7SPyun YongHyeon 	if (error == 0) {
3983502be0f7SPyun YongHyeon 		if (sc->rl_int_rx_mod < RL_TIMER_MIN ||
3984502be0f7SPyun YongHyeon 		    sc->rl_int_rx_mod > RL_TIMER_MAX) {
3985502be0f7SPyun YongHyeon 			device_printf(sc->rl_dev, "int_rx_mod value out of "
3986502be0f7SPyun YongHyeon 			    "range; using default: %d\n",
3987502be0f7SPyun YongHyeon 			    RL_TIMER_DEFAULT);
3988502be0f7SPyun YongHyeon 			sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3989502be0f7SPyun YongHyeon 		}
3990502be0f7SPyun YongHyeon 	}
39910534aae0SPyun YongHyeon }
39920534aae0SPyun YongHyeon 
39930534aae0SPyun YongHyeon static int
39940534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS)
39950534aae0SPyun YongHyeon {
39960534aae0SPyun YongHyeon 	struct rl_softc		*sc;
39970534aae0SPyun YongHyeon 	struct rl_stats		*stats;
39980534aae0SPyun YongHyeon 	int			error, i, result;
39990534aae0SPyun YongHyeon 
40000534aae0SPyun YongHyeon 	result = -1;
40010534aae0SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
40020534aae0SPyun YongHyeon 	if (error || req->newptr == NULL)
40030534aae0SPyun YongHyeon 		return (error);
40040534aae0SPyun YongHyeon 
40050534aae0SPyun YongHyeon 	if (result == 1) {
40060534aae0SPyun YongHyeon 		sc = (struct rl_softc *)arg1;
40070534aae0SPyun YongHyeon 		RL_LOCK(sc);
400816a4824bSPyun YongHyeon 		if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
400916a4824bSPyun YongHyeon 			RL_UNLOCK(sc);
401016a4824bSPyun YongHyeon 			goto done;
401116a4824bSPyun YongHyeon 		}
40120534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
40130534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD);
40140534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_HI,
40150534aae0SPyun YongHyeon 		    RL_ADDR_HI(sc->rl_ldata.rl_stats_addr));
40160534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
40170534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr));
40180534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
40190534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr |
40200534aae0SPyun YongHyeon 		    RL_DUMPSTATS_START));
40210534aae0SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
40220534aae0SPyun YongHyeon 			if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) &
40230534aae0SPyun YongHyeon 			    RL_DUMPSTATS_START) == 0)
40240534aae0SPyun YongHyeon 				break;
40250534aae0SPyun YongHyeon 			DELAY(1000);
40260534aae0SPyun YongHyeon 		}
40270534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
40280534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD);
40290534aae0SPyun YongHyeon 		RL_UNLOCK(sc);
40300534aae0SPyun YongHyeon 		if (i == 0) {
40310534aae0SPyun YongHyeon 			device_printf(sc->rl_dev,
40320534aae0SPyun YongHyeon 			    "DUMP statistics request timed out\n");
40330534aae0SPyun YongHyeon 			return (ETIMEDOUT);
40340534aae0SPyun YongHyeon 		}
403516a4824bSPyun YongHyeon done:
40360534aae0SPyun YongHyeon 		stats = sc->rl_ldata.rl_stats;
40370534aae0SPyun YongHyeon 		printf("%s statistics:\n", device_get_nameunit(sc->rl_dev));
40380534aae0SPyun YongHyeon 		printf("Tx frames : %ju\n",
40390534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_pkts));
40400534aae0SPyun YongHyeon 		printf("Rx frames : %ju\n",
40410534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_pkts));
40420534aae0SPyun YongHyeon 		printf("Tx errors : %ju\n",
40430534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_errs));
40440534aae0SPyun YongHyeon 		printf("Rx errors : %u\n",
40450534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_errs));
40460534aae0SPyun YongHyeon 		printf("Rx missed frames : %u\n",
40470534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_missed_pkts));
40480534aae0SPyun YongHyeon 		printf("Rx frame alignment errs : %u\n",
40490534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_framealign_errs));
40500534aae0SPyun YongHyeon 		printf("Tx single collisions : %u\n",
40510534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_onecoll));
40520534aae0SPyun YongHyeon 		printf("Tx multiple collisions : %u\n",
40530534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_multicolls));
40540534aae0SPyun YongHyeon 		printf("Rx unicast frames : %ju\n",
40550534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_ucasts));
40560534aae0SPyun YongHyeon 		printf("Rx broadcast frames : %ju\n",
40570534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_bcasts));
40580534aae0SPyun YongHyeon 		printf("Rx multicast frames : %u\n",
40590534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_mcasts));
40600534aae0SPyun YongHyeon 		printf("Tx aborts : %u\n",
40610534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_tx_aborts));
40620534aae0SPyun YongHyeon 		printf("Tx underruns : %u\n",
40630534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_underruns));
40640534aae0SPyun YongHyeon 	}
40650534aae0SPyun YongHyeon 
40660534aae0SPyun YongHyeon 	return (error);
40670534aae0SPyun YongHyeon }
4068502be0f7SPyun YongHyeon 
4069502be0f7SPyun YongHyeon static int
4070502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
4071502be0f7SPyun YongHyeon {
4072502be0f7SPyun YongHyeon 	int error, value;
4073502be0f7SPyun YongHyeon 
4074502be0f7SPyun YongHyeon 	if (arg1 == NULL)
4075502be0f7SPyun YongHyeon 		return (EINVAL);
4076502be0f7SPyun YongHyeon 	value = *(int *)arg1;
4077502be0f7SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
4078502be0f7SPyun YongHyeon 	if (error || req->newptr == NULL)
4079502be0f7SPyun YongHyeon 		return (error);
4080502be0f7SPyun YongHyeon 	if (value < low || value > high)
4081502be0f7SPyun YongHyeon 		return (EINVAL);
4082502be0f7SPyun YongHyeon 	*(int *)arg1 = value;
4083502be0f7SPyun YongHyeon 
4084502be0f7SPyun YongHyeon 	return (0);
4085502be0f7SPyun YongHyeon }
4086502be0f7SPyun YongHyeon 
4087502be0f7SPyun YongHyeon static int
4088502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS)
4089502be0f7SPyun YongHyeon {
4090502be0f7SPyun YongHyeon 
4091502be0f7SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN,
4092502be0f7SPyun YongHyeon 	    RL_TIMER_MAX));
4093502be0f7SPyun YongHyeon }
4094306c97e2SMark Johnston 
4095*7790c8c1SConrad Meyer #ifdef DEBUGNET
4096306c97e2SMark Johnston static void
4097*7790c8c1SConrad Meyer re_debugnet_init(struct ifnet *ifp, int *nrxr, int *ncl, int *clsize)
4098306c97e2SMark Johnston {
4099306c97e2SMark Johnston 	struct rl_softc *sc;
4100306c97e2SMark Johnston 
4101306c97e2SMark Johnston 	sc = if_getsoftc(ifp);
4102306c97e2SMark Johnston 	RL_LOCK(sc);
4103306c97e2SMark Johnston 	*nrxr = sc->rl_ldata.rl_rx_desc_cnt;
4104*7790c8c1SConrad Meyer 	*ncl = DEBUGNET_MAX_IN_FLIGHT;
4105306c97e2SMark Johnston 	*clsize = (ifp->if_mtu > RL_MTU &&
4106306c97e2SMark Johnston 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0) ? MJUM9BYTES : MCLBYTES;
4107306c97e2SMark Johnston 	RL_UNLOCK(sc);
4108306c97e2SMark Johnston }
4109306c97e2SMark Johnston 
4110306c97e2SMark Johnston static void
4111*7790c8c1SConrad Meyer re_debugnet_event(struct ifnet *ifp __unused, enum debugnet_ev event __unused)
4112306c97e2SMark Johnston {
4113306c97e2SMark Johnston }
4114306c97e2SMark Johnston 
4115306c97e2SMark Johnston static int
4116*7790c8c1SConrad Meyer re_debugnet_transmit(struct ifnet *ifp, struct mbuf *m)
4117306c97e2SMark Johnston {
4118306c97e2SMark Johnston 	struct rl_softc *sc;
4119306c97e2SMark Johnston 	int error;
4120306c97e2SMark Johnston 
4121306c97e2SMark Johnston 	sc = if_getsoftc(ifp);
4122306c97e2SMark Johnston 	if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
4123306c97e2SMark Johnston 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
4124306c97e2SMark Johnston 		return (EBUSY);
4125306c97e2SMark Johnston 
4126306c97e2SMark Johnston 	error = re_encap(sc, &m);
4127306c97e2SMark Johnston 	if (error == 0)
4128306c97e2SMark Johnston 		re_start_tx(sc);
4129306c97e2SMark Johnston 	return (error);
4130306c97e2SMark Johnston }
4131306c97e2SMark Johnston 
4132306c97e2SMark Johnston static int
4133*7790c8c1SConrad Meyer re_debugnet_poll(struct ifnet *ifp, int count)
4134306c97e2SMark Johnston {
4135306c97e2SMark Johnston 	struct rl_softc *sc;
4136306c97e2SMark Johnston 	int error;
4137306c97e2SMark Johnston 
4138306c97e2SMark Johnston 	sc = if_getsoftc(ifp);
4139306c97e2SMark Johnston 	if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0 ||
4140306c97e2SMark Johnston 	    (sc->rl_flags & RL_FLAG_LINK) == 0)
4141306c97e2SMark Johnston 		return (EBUSY);
4142306c97e2SMark Johnston 
4143306c97e2SMark Johnston 	re_txeof(sc);
4144306c97e2SMark Johnston 	error = re_rxeof(sc, NULL);
4145306c97e2SMark Johnston 	if (error != 0 && error != EAGAIN)
4146306c97e2SMark Johnston 		return (error);
4147306c97e2SMark Johnston 	return (0);
4148306c97e2SMark Johnston }
4149*7790c8c1SConrad Meyer #endif /* DEBUGNET */
4150