1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 48ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 112f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 113f0796cd2SGleb Smirnoff #endif 114f0796cd2SGleb Smirnoff 115a94100faSBill Paul #include <sys/param.h> 116a94100faSBill Paul #include <sys/endian.h> 117a94100faSBill Paul #include <sys/systm.h> 118a94100faSBill Paul #include <sys/sockio.h> 119a94100faSBill Paul #include <sys/mbuf.h> 120a94100faSBill Paul #include <sys/malloc.h> 121fe12f24bSPoul-Henning Kamp #include <sys/module.h> 122a94100faSBill Paul #include <sys/kernel.h> 123a94100faSBill Paul #include <sys/socket.h> 124ed510fb0SBill Paul #include <sys/lock.h> 125ed510fb0SBill Paul #include <sys/mutex.h> 126ed510fb0SBill Paul #include <sys/taskqueue.h> 127a94100faSBill Paul 128a94100faSBill Paul #include <net/if.h> 129a94100faSBill Paul #include <net/if_arp.h> 130a94100faSBill Paul #include <net/ethernet.h> 131a94100faSBill Paul #include <net/if_dl.h> 132a94100faSBill Paul #include <net/if_media.h> 133fc74a9f9SBrooks Davis #include <net/if_types.h> 134a94100faSBill Paul #include <net/if_vlan_var.h> 135a94100faSBill Paul 136a94100faSBill Paul #include <net/bpf.h> 137a94100faSBill Paul 138a94100faSBill Paul #include <machine/bus.h> 139a94100faSBill Paul #include <machine/resource.h> 140a94100faSBill Paul #include <sys/bus.h> 141a94100faSBill Paul #include <sys/rman.h> 142a94100faSBill Paul 143a94100faSBill Paul #include <dev/mii/mii.h> 144a94100faSBill Paul #include <dev/mii/miivar.h> 145a94100faSBill Paul 146a94100faSBill Paul #include <dev/pci/pcireg.h> 147a94100faSBill Paul #include <dev/pci/pcivar.h> 148a94100faSBill Paul 149d65abd66SPyun YongHyeon #include <pci/if_rlreg.h> 150d65abd66SPyun YongHyeon 151a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 152a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 153a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 154a94100faSBill Paul 155298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 156a94100faSBill Paul #include "miibus_if.h" 157a94100faSBill Paul 158a94100faSBill Paul /* 159a94100faSBill Paul * Default to using PIO access for this driver. 160a94100faSBill Paul */ 161a94100faSBill Paul #define RE_USEIOSPACE 162a94100faSBill Paul 1635774c5ffSPyun YongHyeon /* Tunables. */ 1645774c5ffSPyun YongHyeon static int msi_disable = 0; 1655774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable); 1665774c5ffSPyun YongHyeon 167a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 168a94100faSBill Paul 169a94100faSBill Paul /* 170a94100faSBill Paul * Various supported device vendors/types and their names. 171a94100faSBill Paul */ 172a94100faSBill Paul static struct rl_type re_devs[] = { 17332aa5f0eSAnton Berezin { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169S, 17432aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 1753b9982e5SRemko Lodder { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169_8110SB, 1763b9982e5SRemko Lodder "D-Link DGE-528(T) Rev.B1 Gigabit Ethernet Adapter" }, 177a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS, 178a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 179ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8101E, RL_HWREV_8101E, 180ed510fb0SBill Paul "RealTek 8101E PCIe 10/100baseTX" }, 181498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN1, 182498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 183498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN2, 184498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 1851acbb78aSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN3, 1861acbb78aSPyun YongHyeon "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 187a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169, 188a94100faSBill Paul "RealTek 8169 Gigabit Ethernet" }, 18969a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S, 19069a6b7fbSBill Paul "RealTek 8169S Single-chip Gigabit Ethernet" }, 191ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SB, 192ed510fb0SBill Paul "RealTek 8169SB/8110SB Single-chip Gigabit Ethernet" }, 1932ee2c3b4SRemko Lodder { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SC, 1942ee2c3b4SRemko Lodder "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 195498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8169SC, RL_HWREV_8169_8110SC, 196ed510fb0SBill Paul "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 19769a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S, 19869a6b7fbSBill Paul "RealTek 8110S Single-chip Gigabit Ethernet" }, 199ea263191SMIHIRA Sanpei Yoshiro { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, RL_HWREV_8169S, 200ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 20126390635SJohn Baldwin { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, RL_HWREV_8169S, 20226390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 2030fc4974fSBill Paul { USR_VENDORID, USR_DEVICEID_997902, RL_HWREV_8169S, 2040fc4974fSBill Paul "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }, 205a94100faSBill Paul { 0, 0, 0, NULL } 206a94100faSBill Paul }; 207a94100faSBill Paul 208a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = { 209a94100faSBill Paul { RL_HWREV_8139, RL_8139, "" }, 210a94100faSBill Paul { RL_HWREV_8139A, RL_8139, "A" }, 211a94100faSBill Paul { RL_HWREV_8139AG, RL_8139, "A-G" }, 212a94100faSBill Paul { RL_HWREV_8139B, RL_8139, "B" }, 213a94100faSBill Paul { RL_HWREV_8130, RL_8139, "8130" }, 214a94100faSBill Paul { RL_HWREV_8139C, RL_8139, "C" }, 215a94100faSBill Paul { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" }, 216a94100faSBill Paul { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"}, 217498bd0d3SBill Paul { RL_HWREV_8168_SPIN1, RL_8169, "8168"}, 218a94100faSBill Paul { RL_HWREV_8169, RL_8169, "8169"}, 21969a6b7fbSBill Paul { RL_HWREV_8169S, RL_8169, "8169S"}, 22069a6b7fbSBill Paul { RL_HWREV_8110S, RL_8169, "8110S"}, 221ed510fb0SBill Paul { RL_HWREV_8169_8110SB, RL_8169, "8169SB"}, 222ed510fb0SBill Paul { RL_HWREV_8169_8110SC, RL_8169, "8169SC"}, 223a94100faSBill Paul { RL_HWREV_8100, RL_8139, "8100"}, 224a94100faSBill Paul { RL_HWREV_8101, RL_8139, "8101"}, 225ed510fb0SBill Paul { RL_HWREV_8100E, RL_8169, "8100E"}, 226ed510fb0SBill Paul { RL_HWREV_8101E, RL_8169, "8101E"}, 227498bd0d3SBill Paul { RL_HWREV_8168_SPIN2, RL_8169, "8168"}, 2281acbb78aSPyun YongHyeon { RL_HWREV_8168_SPIN3, RL_8169, "8168"}, 229a94100faSBill Paul { 0, 0, NULL } 230a94100faSBill Paul }; 231a94100faSBill Paul 232a94100faSBill Paul static int re_probe (device_t); 233a94100faSBill Paul static int re_attach (device_t); 234a94100faSBill Paul static int re_detach (device_t); 235a94100faSBill Paul 236d65abd66SPyun YongHyeon static struct mbuf *re_defrag (struct mbuf *, int, int); 237d65abd66SPyun YongHyeon static int re_encap (struct rl_softc *, struct mbuf **); 238a94100faSBill Paul 239a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 240a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 241d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf 242d65abd66SPyun YongHyeon (struct rl_softc *, int); 243d65abd66SPyun YongHyeon static int re_newbuf (struct rl_softc *, int); 244a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 245a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 24622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 24722a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 24822a11c96SJohn-Mark Gurney (struct mbuf *); 24922a11c96SJohn-Mark Gurney #endif 250ed510fb0SBill Paul static int re_rxeof (struct rl_softc *); 251a94100faSBill Paul static void re_txeof (struct rl_softc *); 25297b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2530187838bSRuslan Ermilov static void re_poll (struct ifnet *, enum poll_cmd, int); 2540187838bSRuslan Ermilov static void re_poll_locked (struct ifnet *, enum poll_cmd, int); 25597b9d4baSJohn-Mark Gurney #endif 256ef544f63SPaolo Pisati static int re_intr (void *); 257a94100faSBill Paul static void re_tick (void *); 258ed510fb0SBill Paul static void re_tx_task (void *, int); 259ed510fb0SBill Paul static void re_int_task (void *, int); 260a94100faSBill Paul static void re_start (struct ifnet *); 261a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 262a94100faSBill Paul static void re_init (void *); 26397b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 264a94100faSBill Paul static void re_stop (struct rl_softc *); 2651d545c7aSMarius Strobl static void re_watchdog (struct rl_softc *); 266a94100faSBill Paul static int re_suspend (device_t); 267a94100faSBill Paul static int re_resume (device_t); 2686a087a87SPyun YongHyeon static int re_shutdown (device_t); 269a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 270a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 271a94100faSBill Paul 272a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 273a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 274ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 275a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 276a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 277a94100faSBill Paul 278a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 279a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 280a94100faSBill Paul static void re_miibus_statchg (device_t); 281a94100faSBill Paul 282a94100faSBill Paul static void re_setmulti (struct rl_softc *); 283a94100faSBill Paul static void re_reset (struct rl_softc *); 284a94100faSBill Paul 285ed510fb0SBill Paul #ifdef RE_DIAG 286a94100faSBill Paul static int re_diag (struct rl_softc *); 287ed510fb0SBill Paul #endif 288a94100faSBill Paul 289a94100faSBill Paul #ifdef RE_USEIOSPACE 290a94100faSBill Paul #define RL_RES SYS_RES_IOPORT 291a94100faSBill Paul #define RL_RID RL_PCI_LOIO 292a94100faSBill Paul #else 293a94100faSBill Paul #define RL_RES SYS_RES_MEMORY 294a94100faSBill Paul #define RL_RID RL_PCI_LOMEM 295a94100faSBill Paul #endif 296a94100faSBill Paul 297a94100faSBill Paul static device_method_t re_methods[] = { 298a94100faSBill Paul /* Device interface */ 299a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 300a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 301a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 302a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 303a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 304a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 305a94100faSBill Paul 306a94100faSBill Paul /* bus interface */ 307a94100faSBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 308a94100faSBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 309a94100faSBill Paul 310a94100faSBill Paul /* MII interface */ 311a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 312a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 313a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 314a94100faSBill Paul 315a94100faSBill Paul { 0, 0 } 316a94100faSBill Paul }; 317a94100faSBill Paul 318a94100faSBill Paul static driver_t re_driver = { 319a94100faSBill Paul "re", 320a94100faSBill Paul re_methods, 321a94100faSBill Paul sizeof(struct rl_softc) 322a94100faSBill Paul }; 323a94100faSBill Paul 324a94100faSBill Paul static devclass_t re_devclass; 325a94100faSBill Paul 326a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 327347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0); 328a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 329a94100faSBill Paul 330a94100faSBill Paul #define EE_SET(x) \ 331a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 332a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 333a94100faSBill Paul 334a94100faSBill Paul #define EE_CLR(x) \ 335a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 336a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 337a94100faSBill Paul 338a94100faSBill Paul /* 339a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 340a94100faSBill Paul */ 341a94100faSBill Paul static void 342a94100faSBill Paul re_eeprom_putbyte(sc, addr) 343a94100faSBill Paul struct rl_softc *sc; 344a94100faSBill Paul int addr; 345a94100faSBill Paul { 346a94100faSBill Paul register int d, i; 347a94100faSBill Paul 348ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 349a94100faSBill Paul 350a94100faSBill Paul /* 351a94100faSBill Paul * Feed in each bit and strobe the clock. 352a94100faSBill Paul */ 353ed510fb0SBill Paul 354ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 355a94100faSBill Paul if (d & i) { 356a94100faSBill Paul EE_SET(RL_EE_DATAIN); 357a94100faSBill Paul } else { 358a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 359a94100faSBill Paul } 360a94100faSBill Paul DELAY(100); 361a94100faSBill Paul EE_SET(RL_EE_CLK); 362a94100faSBill Paul DELAY(150); 363a94100faSBill Paul EE_CLR(RL_EE_CLK); 364a94100faSBill Paul DELAY(100); 365a94100faSBill Paul } 366ed510fb0SBill Paul 367ed510fb0SBill Paul return; 368a94100faSBill Paul } 369a94100faSBill Paul 370a94100faSBill Paul /* 371a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 372a94100faSBill Paul */ 373a94100faSBill Paul static void 374a94100faSBill Paul re_eeprom_getword(sc, addr, dest) 375a94100faSBill Paul struct rl_softc *sc; 376a94100faSBill Paul int addr; 377a94100faSBill Paul u_int16_t *dest; 378a94100faSBill Paul { 379a94100faSBill Paul register int i; 380a94100faSBill Paul u_int16_t word = 0; 381a94100faSBill Paul 382a94100faSBill Paul /* 383a94100faSBill Paul * Send address of word we want to read. 384a94100faSBill Paul */ 385a94100faSBill Paul re_eeprom_putbyte(sc, addr); 386a94100faSBill Paul 387a94100faSBill Paul /* 388a94100faSBill Paul * Start reading bits from EEPROM. 389a94100faSBill Paul */ 390a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 391a94100faSBill Paul EE_SET(RL_EE_CLK); 392a94100faSBill Paul DELAY(100); 393a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 394a94100faSBill Paul word |= i; 395a94100faSBill Paul EE_CLR(RL_EE_CLK); 396a94100faSBill Paul DELAY(100); 397a94100faSBill Paul } 398a94100faSBill Paul 399a94100faSBill Paul *dest = word; 400ed510fb0SBill Paul 401ed510fb0SBill Paul return; 402a94100faSBill Paul } 403a94100faSBill Paul 404a94100faSBill Paul /* 405a94100faSBill Paul * Read a sequence of words from the EEPROM. 406a94100faSBill Paul */ 407a94100faSBill Paul static void 408ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt) 409a94100faSBill Paul struct rl_softc *sc; 410a94100faSBill Paul caddr_t dest; 411a94100faSBill Paul int off; 412a94100faSBill Paul int cnt; 413a94100faSBill Paul { 414a94100faSBill Paul int i; 415a94100faSBill Paul u_int16_t word = 0, *ptr; 416a94100faSBill Paul 417ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 418ed510fb0SBill Paul 419ed510fb0SBill Paul DELAY(100); 420ed510fb0SBill Paul 421a94100faSBill Paul for (i = 0; i < cnt; i++) { 422ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 423a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 424ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 425a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 426be099007SPyun YongHyeon *ptr = word; 427a94100faSBill Paul } 428ed510fb0SBill Paul 429ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 430ed510fb0SBill Paul 431ed510fb0SBill Paul return; 432a94100faSBill Paul } 433a94100faSBill Paul 434a94100faSBill Paul static int 435a94100faSBill Paul re_gmii_readreg(dev, phy, reg) 436a94100faSBill Paul device_t dev; 437a94100faSBill Paul int phy, reg; 438a94100faSBill Paul { 439a94100faSBill Paul struct rl_softc *sc; 440a94100faSBill Paul u_int32_t rval; 441a94100faSBill Paul int i; 442a94100faSBill Paul 443a94100faSBill Paul if (phy != 1) 444a94100faSBill Paul return (0); 445a94100faSBill Paul 446a94100faSBill Paul sc = device_get_softc(dev); 447a94100faSBill Paul 4489bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4499bac70b8SBill Paul 4509bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4519bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4529bac70b8SBill Paul return (rval); 4539bac70b8SBill Paul } 4549bac70b8SBill Paul 455a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 456a94100faSBill Paul DELAY(1000); 457a94100faSBill Paul 458a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 459a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 460a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 461a94100faSBill Paul break; 462a94100faSBill Paul DELAY(100); 463a94100faSBill Paul } 464a94100faSBill Paul 465a94100faSBill Paul if (i == RL_TIMEOUT) { 4666b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY read failed\n"); 467a94100faSBill Paul return (0); 468a94100faSBill Paul } 469a94100faSBill Paul 470a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 471a94100faSBill Paul } 472a94100faSBill Paul 473a94100faSBill Paul static int 474a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data) 475a94100faSBill Paul device_t dev; 476a94100faSBill Paul int phy, reg, data; 477a94100faSBill Paul { 478a94100faSBill Paul struct rl_softc *sc; 479a94100faSBill Paul u_int32_t rval; 480a94100faSBill Paul int i; 481a94100faSBill Paul 482a94100faSBill Paul sc = device_get_softc(dev); 483a94100faSBill Paul 484a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4859bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 486a94100faSBill Paul DELAY(1000); 487a94100faSBill Paul 488a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 489a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 490a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 491a94100faSBill Paul break; 492a94100faSBill Paul DELAY(100); 493a94100faSBill Paul } 494a94100faSBill Paul 495a94100faSBill Paul if (i == RL_TIMEOUT) { 4966b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY write failed\n"); 497a94100faSBill Paul return (0); 498a94100faSBill Paul } 499a94100faSBill Paul 500a94100faSBill Paul return (0); 501a94100faSBill Paul } 502a94100faSBill Paul 503a94100faSBill Paul static int 504a94100faSBill Paul re_miibus_readreg(dev, phy, reg) 505a94100faSBill Paul device_t dev; 506a94100faSBill Paul int phy, reg; 507a94100faSBill Paul { 508a94100faSBill Paul struct rl_softc *sc; 509a94100faSBill Paul u_int16_t rval = 0; 510a94100faSBill Paul u_int16_t re8139_reg = 0; 511a94100faSBill Paul 512a94100faSBill Paul sc = device_get_softc(dev); 513a94100faSBill Paul 514a94100faSBill Paul if (sc->rl_type == RL_8169) { 515a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 516a94100faSBill Paul return (rval); 517a94100faSBill Paul } 518a94100faSBill Paul 519a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 520a94100faSBill Paul if (phy) { 521a94100faSBill Paul return (0); 522a94100faSBill Paul } 523a94100faSBill Paul switch (reg) { 524a94100faSBill Paul case MII_BMCR: 525a94100faSBill Paul re8139_reg = RL_BMCR; 526a94100faSBill Paul break; 527a94100faSBill Paul case MII_BMSR: 528a94100faSBill Paul re8139_reg = RL_BMSR; 529a94100faSBill Paul break; 530a94100faSBill Paul case MII_ANAR: 531a94100faSBill Paul re8139_reg = RL_ANAR; 532a94100faSBill Paul break; 533a94100faSBill Paul case MII_ANER: 534a94100faSBill Paul re8139_reg = RL_ANER; 535a94100faSBill Paul break; 536a94100faSBill Paul case MII_ANLPAR: 537a94100faSBill Paul re8139_reg = RL_LPAR; 538a94100faSBill Paul break; 539a94100faSBill Paul case MII_PHYIDR1: 540a94100faSBill Paul case MII_PHYIDR2: 541a94100faSBill Paul return (0); 542a94100faSBill Paul /* 543a94100faSBill Paul * Allow the rlphy driver to read the media status 544a94100faSBill Paul * register. If we have a link partner which does not 545a94100faSBill Paul * support NWAY, this is the register which will tell 546a94100faSBill Paul * us the results of parallel detection. 547a94100faSBill Paul */ 548a94100faSBill Paul case RL_MEDIASTAT: 549a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 550a94100faSBill Paul return (rval); 551a94100faSBill Paul default: 5526b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 553a94100faSBill Paul return (0); 554a94100faSBill Paul } 555a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 556baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) { 557baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 558baa12772SPyun YongHyeon rval &= ~(BMCR_LOOP | BMCR_ISO); 559baa12772SPyun YongHyeon } 560a94100faSBill Paul return (rval); 561a94100faSBill Paul } 562a94100faSBill Paul 563a94100faSBill Paul static int 564a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data) 565a94100faSBill Paul device_t dev; 566a94100faSBill Paul int phy, reg, data; 567a94100faSBill Paul { 568a94100faSBill Paul struct rl_softc *sc; 569a94100faSBill Paul u_int16_t re8139_reg = 0; 570a94100faSBill Paul int rval = 0; 571a94100faSBill Paul 572a94100faSBill Paul sc = device_get_softc(dev); 573a94100faSBill Paul 574a94100faSBill Paul if (sc->rl_type == RL_8169) { 575a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 576a94100faSBill Paul return (rval); 577a94100faSBill Paul } 578a94100faSBill Paul 579a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 58097b9d4baSJohn-Mark Gurney if (phy) 581a94100faSBill Paul return (0); 58297b9d4baSJohn-Mark Gurney 583a94100faSBill Paul switch (reg) { 584a94100faSBill Paul case MII_BMCR: 585a94100faSBill Paul re8139_reg = RL_BMCR; 586baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS) { 587baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 588baa12772SPyun YongHyeon data &= ~(BMCR_LOOP | BMCR_ISO); 589baa12772SPyun YongHyeon } 590a94100faSBill Paul break; 591a94100faSBill Paul case MII_BMSR: 592a94100faSBill Paul re8139_reg = RL_BMSR; 593a94100faSBill Paul break; 594a94100faSBill Paul case MII_ANAR: 595a94100faSBill Paul re8139_reg = RL_ANAR; 596a94100faSBill Paul break; 597a94100faSBill Paul case MII_ANER: 598a94100faSBill Paul re8139_reg = RL_ANER; 599a94100faSBill Paul break; 600a94100faSBill Paul case MII_ANLPAR: 601a94100faSBill Paul re8139_reg = RL_LPAR; 602a94100faSBill Paul break; 603a94100faSBill Paul case MII_PHYIDR1: 604a94100faSBill Paul case MII_PHYIDR2: 605a94100faSBill Paul return (0); 606a94100faSBill Paul break; 607a94100faSBill Paul default: 6086b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 609a94100faSBill Paul return (0); 610a94100faSBill Paul } 611a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 612a94100faSBill Paul return (0); 613a94100faSBill Paul } 614a94100faSBill Paul 615a94100faSBill Paul static void 616a94100faSBill Paul re_miibus_statchg(dev) 617a94100faSBill Paul device_t dev; 618a94100faSBill Paul { 619a11e2f18SBruce M Simpson 620a94100faSBill Paul } 621a94100faSBill Paul 622a94100faSBill Paul /* 623a94100faSBill Paul * Program the 64-bit multicast hash filter. 624a94100faSBill Paul */ 625a94100faSBill Paul static void 626a94100faSBill Paul re_setmulti(sc) 627a94100faSBill Paul struct rl_softc *sc; 628a94100faSBill Paul { 629a94100faSBill Paul struct ifnet *ifp; 630a94100faSBill Paul int h = 0; 631a94100faSBill Paul u_int32_t hashes[2] = { 0, 0 }; 632a94100faSBill Paul struct ifmultiaddr *ifma; 633a94100faSBill Paul u_int32_t rxfilt; 634a94100faSBill Paul int mcnt = 0; 635bb7dfefbSBill Paul u_int32_t hwrev; 636a94100faSBill Paul 63797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 63897b9d4baSJohn-Mark Gurney 639fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 640a94100faSBill Paul 641a94100faSBill Paul 6427c103000SPyun YongHyeon rxfilt = CSR_READ_4(sc, RL_RXCFG); 6437c103000SPyun YongHyeon rxfilt &= ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_MULTI); 644a94100faSBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 6457c103000SPyun YongHyeon if (ifp->if_flags & IFF_PROMISC) 6467c103000SPyun YongHyeon rxfilt |= RL_RXCFG_RX_ALLPHYS; 647a0637caaSPyun YongHyeon /* 648a0637caaSPyun YongHyeon * Unlike other hardwares, we have to explicitly set 649a0637caaSPyun YongHyeon * RL_RXCFG_RX_MULTI to receive multicast frames in 650a0637caaSPyun YongHyeon * promiscuous mode. 651a0637caaSPyun YongHyeon */ 652a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 653a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 654a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF); 655a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF); 656a94100faSBill Paul return; 657a94100faSBill Paul } 658a94100faSBill Paul 659a94100faSBill Paul /* first, zot all the existing hash bits */ 660a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0); 661a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0); 662a94100faSBill Paul 663a94100faSBill Paul /* now program new ones */ 66413b203d0SRobert Watson IF_ADDR_LOCK(ifp); 665a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 666a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 667a94100faSBill Paul continue; 6680e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6690e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 670a94100faSBill Paul if (h < 32) 671a94100faSBill Paul hashes[0] |= (1 << h); 672a94100faSBill Paul else 673a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 674a94100faSBill Paul mcnt++; 675a94100faSBill Paul } 67613b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 677a94100faSBill Paul 678a94100faSBill Paul if (mcnt) 679a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 680a94100faSBill Paul else 681a94100faSBill Paul rxfilt &= ~RL_RXCFG_RX_MULTI; 682a94100faSBill Paul 683a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 684bb7dfefbSBill Paul 685bb7dfefbSBill Paul /* 686bb7dfefbSBill Paul * For some unfathomable reason, RealTek decided to reverse 687bb7dfefbSBill Paul * the order of the multicast hash registers in the PCI Express 688bb7dfefbSBill Paul * parts. This means we have to write the hash pattern in reverse 689bb7dfefbSBill Paul * order for those devices. 690bb7dfefbSBill Paul */ 691bb7dfefbSBill Paul 692bb7dfefbSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 693bb7dfefbSBill Paul 6941acbb78aSPyun YongHyeon switch (hwrev) { 6951acbb78aSPyun YongHyeon case RL_HWREV_8100E: 6961acbb78aSPyun YongHyeon case RL_HWREV_8101E: 6971acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN1: 6981acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN2: 6991acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN3: 700bb7dfefbSBill Paul CSR_WRITE_4(sc, RL_MAR0, bswap32(hashes[1])); 701bb7dfefbSBill Paul CSR_WRITE_4(sc, RL_MAR4, bswap32(hashes[0])); 7021acbb78aSPyun YongHyeon break; 7031acbb78aSPyun YongHyeon default: 704a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 705a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 7061acbb78aSPyun YongHyeon break; 707a94100faSBill Paul } 708bb7dfefbSBill Paul } 709a94100faSBill Paul 710a94100faSBill Paul static void 711a94100faSBill Paul re_reset(sc) 712a94100faSBill Paul struct rl_softc *sc; 713a94100faSBill Paul { 714a94100faSBill Paul register int i; 715a94100faSBill Paul 71697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 71797b9d4baSJohn-Mark Gurney 718a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 719a94100faSBill Paul 720a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 721a94100faSBill Paul DELAY(10); 722a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 723a94100faSBill Paul break; 724a94100faSBill Paul } 725a94100faSBill Paul if (i == RL_TIMEOUT) 7266b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "reset never completed!\n"); 727a94100faSBill Paul 728a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 729a94100faSBill Paul } 730a94100faSBill Paul 731ed510fb0SBill Paul #ifdef RE_DIAG 732ed510fb0SBill Paul 733a94100faSBill Paul /* 734a94100faSBill Paul * The following routine is designed to test for a defect on some 735a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 736a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 737a94100faSBill Paul * should be pulled high. The result of this defect is that the 738a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 739a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 740a94100faSBill Paul * because the 64-bit data lines aren't connected. 741a94100faSBill Paul * 742a94100faSBill Paul * There's no way to work around this (short of talking a soldering 743a94100faSBill Paul * iron to the board), however we can detect it. The method we use 744a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 745a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 746a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 747a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 748a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 749a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 750a94100faSBill Paul * so we print out a message on the console and abort the device attach. 751a94100faSBill Paul */ 752a94100faSBill Paul 753a94100faSBill Paul static int 754a94100faSBill Paul re_diag(sc) 755a94100faSBill Paul struct rl_softc *sc; 756a94100faSBill Paul { 757fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 758a94100faSBill Paul struct mbuf *m0; 759a94100faSBill Paul struct ether_header *eh; 760a94100faSBill Paul struct rl_desc *cur_rx; 761a94100faSBill Paul u_int16_t status; 762a94100faSBill Paul u_int32_t rxstat; 763ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 764a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 765a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 766a94100faSBill Paul 767a94100faSBill Paul /* Allocate a single mbuf */ 768a94100faSBill Paul MGETHDR(m0, M_DONTWAIT, MT_DATA); 769a94100faSBill Paul if (m0 == NULL) 770a94100faSBill Paul return (ENOBUFS); 771a94100faSBill Paul 77297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 77397b9d4baSJohn-Mark Gurney 774a94100faSBill Paul /* 775a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 776a94100faSBill Paul * so that it can send and receive frames, but performs the 777a94100faSBill Paul * following special functions: 778a94100faSBill Paul * - Puts receiver in promiscuous mode 779a94100faSBill Paul * - Enables digital loopback mode 780a94100faSBill Paul * - Leaves interrupts turned off 781a94100faSBill Paul */ 782a94100faSBill Paul 783a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 784a94100faSBill Paul sc->rl_testmode = 1; 785ed510fb0SBill Paul re_reset(sc); 78697b9d4baSJohn-Mark Gurney re_init_locked(sc); 787ed510fb0SBill Paul sc->rl_link = 1; 788ed510fb0SBill Paul if (sc->rl_type == RL_8169) 789ed510fb0SBill Paul phyaddr = 1; 790ed510fb0SBill Paul else 791ed510fb0SBill Paul phyaddr = 0; 792ed510fb0SBill Paul 793ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 794ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 795ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 796ed510fb0SBill Paul if (!(status & BMCR_RESET)) 797ed510fb0SBill Paul break; 798ed510fb0SBill Paul } 799ed510fb0SBill Paul 800ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 801ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 802ed510fb0SBill Paul 803804af9a1SBill Paul DELAY(100000); 804a94100faSBill Paul 805a94100faSBill Paul /* Put some data in the mbuf */ 806a94100faSBill Paul 807a94100faSBill Paul eh = mtod(m0, struct ether_header *); 808a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 809a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 810a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 811a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 812a94100faSBill Paul 8137cae6651SBill Paul /* 8147cae6651SBill Paul * Queue the packet, start transmission. 8157cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 8167cae6651SBill Paul */ 817a94100faSBill Paul 818abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 81997b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 82052732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 8217cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 82297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 823a94100faSBill Paul m0 = NULL; 824a94100faSBill Paul 825a94100faSBill Paul /* Wait for it to propagate through the chip */ 826a94100faSBill Paul 827abc8ff44SBill Paul DELAY(100000); 828a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 829a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 830ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 831abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 832abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 833a94100faSBill Paul break; 834a94100faSBill Paul DELAY(10); 835a94100faSBill Paul } 836a94100faSBill Paul 837a94100faSBill Paul if (i == RL_TIMEOUT) { 8386b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8396b9f5c94SGleb Smirnoff "diagnostic failed, failed to receive packet in" 8406b9f5c94SGleb Smirnoff " loopback mode\n"); 841a94100faSBill Paul error = EIO; 842a94100faSBill Paul goto done; 843a94100faSBill Paul } 844a94100faSBill Paul 845a94100faSBill Paul /* 846a94100faSBill Paul * The packet should have been dumped into the first 847a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 848a94100faSBill Paul */ 849a94100faSBill Paul 850a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 851a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 852a94100faSBill Paul BUS_DMASYNC_POSTREAD); 853d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 854d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap, 855d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 856d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 857d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap); 858a94100faSBill Paul 859d65abd66SPyun YongHyeon m0 = sc->rl_ldata.rl_rx_desc[0].rx_m; 860d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_m = NULL; 861a94100faSBill Paul eh = mtod(m0, struct ether_header *); 862a94100faSBill Paul 863a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 864a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 865a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 866a94100faSBill Paul 867a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 8686b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8696b9f5c94SGleb Smirnoff "diagnostic failed, received short packet\n"); 870a94100faSBill Paul error = EIO; 871a94100faSBill Paul goto done; 872a94100faSBill Paul } 873a94100faSBill Paul 874a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 875a94100faSBill Paul 876a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 877a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 878a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 8796b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n"); 8806b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n", 881a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 8826b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n", 883a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 884a94100faSBill Paul ntohs(eh->ether_type)); 8856b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "You may have a defective 32-bit " 8866b9f5c94SGleb Smirnoff "NIC plugged into a 64-bit PCI slot.\n"); 8876b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Please re-install the NIC in a " 8886b9f5c94SGleb Smirnoff "32-bit slot for proper operation.\n"); 8896b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Read the re(4) man page for more " 8906b9f5c94SGleb Smirnoff "details.\n"); 891a94100faSBill Paul error = EIO; 892a94100faSBill Paul } 893a94100faSBill Paul 894a94100faSBill Paul done: 895a94100faSBill Paul /* Turn interface off, release resources */ 896a94100faSBill Paul 897a94100faSBill Paul sc->rl_testmode = 0; 898ed510fb0SBill Paul sc->rl_link = 0; 899a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 900a94100faSBill Paul re_stop(sc); 901a94100faSBill Paul if (m0 != NULL) 902a94100faSBill Paul m_freem(m0); 903a94100faSBill Paul 90497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 90597b9d4baSJohn-Mark Gurney 906a94100faSBill Paul return (error); 907a94100faSBill Paul } 908a94100faSBill Paul 909ed510fb0SBill Paul #endif 910ed510fb0SBill Paul 911a94100faSBill Paul /* 912a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 913a94100faSBill Paul * IDs against our list and return a device name if we find a match. 914a94100faSBill Paul */ 915a94100faSBill Paul static int 916a94100faSBill Paul re_probe(dev) 917a94100faSBill Paul device_t dev; 918a94100faSBill Paul { 919a94100faSBill Paul struct rl_type *t; 920a94100faSBill Paul struct rl_softc *sc; 921a94100faSBill Paul int rid; 922a94100faSBill Paul u_int32_t hwrev; 923a94100faSBill Paul 924a94100faSBill Paul t = re_devs; 925a94100faSBill Paul sc = device_get_softc(dev); 926a94100faSBill Paul 927a94100faSBill Paul while (t->rl_name != NULL) { 928a94100faSBill Paul if ((pci_get_vendor(dev) == t->rl_vid) && 929a94100faSBill Paul (pci_get_device(dev) == t->rl_did)) { 93026390635SJohn Baldwin /* 93126390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 93226390635SJohn Baldwin * Rev. 2 i supported by sk(4). 93326390635SJohn Baldwin */ 93426390635SJohn Baldwin if ((t->rl_vid == LINKSYS_VENDORID) && 93526390635SJohn Baldwin (t->rl_did == LINKSYS_DEVICEID_EG1032) && 93626390635SJohn Baldwin (pci_get_subdevice(dev) != 93726390635SJohn Baldwin LINKSYS_SUBDEVICE_EG1032_REV3)) { 93826390635SJohn Baldwin t++; 93926390635SJohn Baldwin continue; 94026390635SJohn Baldwin } 941a94100faSBill Paul 942a94100faSBill Paul /* 943a94100faSBill Paul * Temporarily map the I/O space 944a94100faSBill Paul * so we can read the chip ID register. 945a94100faSBill Paul */ 946a94100faSBill Paul rid = RL_RID; 9475f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 9485f96beb9SNate Lawson RF_ACTIVE); 949a94100faSBill Paul if (sc->rl_res == NULL) { 950a94100faSBill Paul device_printf(dev, 951a94100faSBill Paul "couldn't map ports/memory\n"); 952a94100faSBill Paul return (ENXIO); 953a94100faSBill Paul } 954a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 955a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 956a94100faSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 957a94100faSBill Paul bus_release_resource(dev, RL_RES, 958a94100faSBill Paul RL_RID, sc->rl_res); 959a94100faSBill Paul if (t->rl_basetype == hwrev) { 960a94100faSBill Paul device_set_desc(dev, t->rl_name); 961d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 962a94100faSBill Paul } 963a94100faSBill Paul } 964a94100faSBill Paul t++; 965a94100faSBill Paul } 966a94100faSBill Paul 967a94100faSBill Paul return (ENXIO); 968a94100faSBill Paul } 969a94100faSBill Paul 970a94100faSBill Paul /* 971a94100faSBill Paul * Map a single buffer address. 972a94100faSBill Paul */ 973a94100faSBill Paul 974a94100faSBill Paul static void 975a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error) 976a94100faSBill Paul void *arg; 977a94100faSBill Paul bus_dma_segment_t *segs; 978a94100faSBill Paul int nseg; 979a94100faSBill Paul int error; 980a94100faSBill Paul { 9818fd99e38SPyun YongHyeon bus_addr_t *addr; 982a94100faSBill Paul 983a94100faSBill Paul if (error) 984a94100faSBill Paul return; 985a94100faSBill Paul 986a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 987a94100faSBill Paul addr = arg; 988a94100faSBill Paul *addr = segs->ds_addr; 989a94100faSBill Paul } 990a94100faSBill Paul 991a94100faSBill Paul static int 992a94100faSBill Paul re_allocmem(dev, sc) 993a94100faSBill Paul device_t dev; 994a94100faSBill Paul struct rl_softc *sc; 995a94100faSBill Paul { 996d65abd66SPyun YongHyeon bus_size_t rx_list_size, tx_list_size; 997a94100faSBill Paul int error; 998a94100faSBill Paul int i; 999a94100faSBill Paul 1000d65abd66SPyun YongHyeon rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc); 1001d65abd66SPyun YongHyeon tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc); 1002d65abd66SPyun YongHyeon 1003d65abd66SPyun YongHyeon /* 1004d65abd66SPyun YongHyeon * Allocate the parent bus DMA tag appropriate for PCI. 1005d65abd66SPyun YongHyeon */ 1006d65abd66SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 1007d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 1008d65abd66SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 1009d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_parent_tag); 1010d65abd66SPyun YongHyeon if (error) { 1011d65abd66SPyun YongHyeon device_printf(dev, "could not allocate parent DMA tag\n"); 1012d65abd66SPyun YongHyeon return (error); 1013d65abd66SPyun YongHyeon } 1014d65abd66SPyun YongHyeon 1015d65abd66SPyun YongHyeon /* 1016d65abd66SPyun YongHyeon * Allocate map for TX mbufs. 1017d65abd66SPyun YongHyeon */ 1018d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0, 1019d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1020d65abd66SPyun YongHyeon NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0, 1021d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_ldata.rl_tx_mtag); 1022d65abd66SPyun YongHyeon if (error) { 1023d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA tag\n"); 1024d65abd66SPyun YongHyeon return (error); 1025d65abd66SPyun YongHyeon } 1026d65abd66SPyun YongHyeon 1027a94100faSBill Paul /* 1028a94100faSBill Paul * Allocate map for RX mbufs. 1029a94100faSBill Paul */ 1030d65abd66SPyun YongHyeon 1031d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0, 1032d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 1033d65abd66SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag); 1034a94100faSBill Paul if (error) { 1035d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA tag\n"); 1036d65abd66SPyun YongHyeon return (error); 1037a94100faSBill Paul } 1038a94100faSBill Paul 1039a94100faSBill Paul /* 1040a94100faSBill Paul * Allocate map for TX descriptor list. 1041a94100faSBill Paul */ 1042a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1043a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1044d65abd66SPyun YongHyeon NULL, tx_list_size, 1, tx_list_size, 0, 1045a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1046a94100faSBill Paul if (error) { 1047d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring tag\n"); 1048d65abd66SPyun YongHyeon return (error); 1049a94100faSBill Paul } 1050a94100faSBill Paul 1051a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1052a94100faSBill Paul 1053a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1054d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_tx_list, 1055d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1056a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1057d65abd66SPyun YongHyeon if (error) { 1058d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring\n"); 1059d65abd66SPyun YongHyeon return (error); 1060d65abd66SPyun YongHyeon } 1061a94100faSBill Paul 1062a94100faSBill Paul /* Load the map for the TX ring. */ 1063a94100faSBill Paul 1064d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_addr = 0; 1065a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1066a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1067d65abd66SPyun YongHyeon tx_list_size, re_dma_map_addr, 1068a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1069d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) { 1070d65abd66SPyun YongHyeon device_printf(dev, "could not load TX DMA ring\n"); 1071d65abd66SPyun YongHyeon return (ENOMEM); 1072d65abd66SPyun YongHyeon } 1073a94100faSBill Paul 1074a94100faSBill Paul /* Create DMA maps for TX buffers */ 1075a94100faSBill Paul 1076d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 1077d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0, 1078d65abd66SPyun YongHyeon &sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1079a94100faSBill Paul if (error) { 1080d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for TX\n"); 1081d65abd66SPyun YongHyeon return (error); 1082a94100faSBill Paul } 1083a94100faSBill Paul } 1084a94100faSBill Paul 1085a94100faSBill Paul /* 1086a94100faSBill Paul * Allocate map for RX descriptor list. 1087a94100faSBill Paul */ 1088a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1089a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1090d65abd66SPyun YongHyeon NULL, rx_list_size, 1, rx_list_size, 0, 1091a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1092a94100faSBill Paul if (error) { 1093d65abd66SPyun YongHyeon device_printf(dev, "could not create RX DMA ring tag\n"); 1094d65abd66SPyun YongHyeon return (error); 1095a94100faSBill Paul } 1096a94100faSBill Paul 1097a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1098a94100faSBill Paul 1099a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1100d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_rx_list, 1101d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1102a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1103d65abd66SPyun YongHyeon if (error) { 1104d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA ring\n"); 1105d65abd66SPyun YongHyeon return (error); 1106d65abd66SPyun YongHyeon } 1107a94100faSBill Paul 1108a94100faSBill Paul /* Load the map for the RX ring. */ 1109a94100faSBill Paul 1110d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_list_addr = 0; 1111a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1112a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 1113d65abd66SPyun YongHyeon rx_list_size, re_dma_map_addr, 1114a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1115d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) { 1116d65abd66SPyun YongHyeon device_printf(dev, "could not load RX DMA ring\n"); 1117d65abd66SPyun YongHyeon return (ENOMEM); 1118d65abd66SPyun YongHyeon } 1119a94100faSBill Paul 1120a94100faSBill Paul /* Create DMA maps for RX buffers */ 1121a94100faSBill Paul 1122d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1123d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_sparemap); 1124a94100faSBill Paul if (error) { 1125d65abd66SPyun YongHyeon device_printf(dev, "could not create spare DMA map for RX\n"); 1126d65abd66SPyun YongHyeon return (error); 1127d65abd66SPyun YongHyeon } 1128d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1129d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1130d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1131d65abd66SPyun YongHyeon if (error) { 1132d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for RX\n"); 1133d65abd66SPyun YongHyeon return (error); 1134a94100faSBill Paul } 1135a94100faSBill Paul } 1136a94100faSBill Paul 1137a94100faSBill Paul return (0); 1138a94100faSBill Paul } 1139a94100faSBill Paul 1140a94100faSBill Paul /* 1141a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1142a94100faSBill Paul * setup and ethernet/BPF attach. 1143a94100faSBill Paul */ 1144a94100faSBill Paul static int 1145a94100faSBill Paul re_attach(dev) 1146a94100faSBill Paul device_t dev; 1147a94100faSBill Paul { 1148a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1149be099007SPyun YongHyeon u_int16_t as[ETHER_ADDR_LEN / 2]; 1150a94100faSBill Paul struct rl_softc *sc; 1151a94100faSBill Paul struct ifnet *ifp; 1152a94100faSBill Paul struct rl_hwrev *hw_rev; 1153a94100faSBill Paul int hwrev; 1154a94100faSBill Paul u_int16_t re_did = 0; 1155d1754a9bSJohn Baldwin int error = 0, rid, i; 11565774c5ffSPyun YongHyeon int msic, reg; 1157a94100faSBill Paul 1158a94100faSBill Paul sc = device_get_softc(dev); 1159ed510fb0SBill Paul sc->rl_dev = dev; 1160a94100faSBill Paul 1161a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 116297b9d4baSJohn-Mark Gurney MTX_DEF); 1163d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1164d1754a9bSJohn Baldwin 1165a94100faSBill Paul /* 1166a94100faSBill Paul * Map control/status registers. 1167a94100faSBill Paul */ 1168a94100faSBill Paul pci_enable_busmaster(dev); 1169a94100faSBill Paul 1170a94100faSBill Paul rid = RL_RID; 11715f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 11725f96beb9SNate Lawson RF_ACTIVE); 1173a94100faSBill Paul 1174a94100faSBill Paul if (sc->rl_res == NULL) { 1175d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1176a94100faSBill Paul error = ENXIO; 1177a94100faSBill Paul goto fail; 1178a94100faSBill Paul } 1179a94100faSBill Paul 1180a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1181a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1182a94100faSBill Paul 11835774c5ffSPyun YongHyeon msic = 0; 11845774c5ffSPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 11855774c5ffSPyun YongHyeon msic = pci_msi_count(dev); 11865774c5ffSPyun YongHyeon if (bootverbose) 11875774c5ffSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 11885774c5ffSPyun YongHyeon } 11895774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES && msi_disable == 0) { 11905774c5ffSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 11915774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES) { 11925774c5ffSPyun YongHyeon device_printf(dev, "Using %d MSI messages\n", 11935774c5ffSPyun YongHyeon msic); 11945774c5ffSPyun YongHyeon sc->rl_msi = 1; 11955774c5ffSPyun YongHyeon } else 11965774c5ffSPyun YongHyeon pci_release_msi(dev); 11975774c5ffSPyun YongHyeon } 11985774c5ffSPyun YongHyeon } 1199a94100faSBill Paul 12005774c5ffSPyun YongHyeon /* Allocate interrupt */ 12015774c5ffSPyun YongHyeon if (sc->rl_msi == 0) { 12025774c5ffSPyun YongHyeon rid = 0; 12035774c5ffSPyun YongHyeon sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 12045774c5ffSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 12055774c5ffSPyun YongHyeon if (sc->rl_irq[0] == NULL) { 12065774c5ffSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1207a94100faSBill Paul error = ENXIO; 1208a94100faSBill Paul goto fail; 1209a94100faSBill Paul } 12105774c5ffSPyun YongHyeon } else { 12115774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 12125774c5ffSPyun YongHyeon sc->rl_irq[i] = bus_alloc_resource_any(dev, 12135774c5ffSPyun YongHyeon SYS_RES_IRQ, &rid, RF_ACTIVE); 12145774c5ffSPyun YongHyeon if (sc->rl_irq[i] == NULL) { 12155774c5ffSPyun YongHyeon device_printf(dev, 12165774c5ffSPyun YongHyeon "couldn't llocate IRQ resources for " 12175774c5ffSPyun YongHyeon "message %d\n", rid); 12185774c5ffSPyun YongHyeon error = ENXIO; 12195774c5ffSPyun YongHyeon goto fail; 12205774c5ffSPyun YongHyeon } 12215774c5ffSPyun YongHyeon } 12225774c5ffSPyun YongHyeon } 1223a94100faSBill Paul 1224a94100faSBill Paul /* Reset the adapter. */ 122597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 1226a94100faSBill Paul re_reset(sc); 122797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 1228abc8ff44SBill Paul 1229abc8ff44SBill Paul hw_rev = re_hwrevs; 1230abc8ff44SBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 1231abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1232abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1233abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 1234abc8ff44SBill Paul break; 1235abc8ff44SBill Paul } 1236abc8ff44SBill Paul hw_rev++; 1237abc8ff44SBill Paul } 1238d65abd66SPyun YongHyeon if (hw_rev->rl_desc == NULL) { 1239d65abd66SPyun YongHyeon device_printf(dev, "Unknown H/W revision: %08x\n", hwrev); 1240d65abd66SPyun YongHyeon error = ENXIO; 1241d65abd66SPyun YongHyeon goto fail; 1242d65abd66SPyun YongHyeon } 1243abc8ff44SBill Paul 1244141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9356_ADDR_LEN; 1245ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1246a94100faSBill Paul if (re_did != 0x8129) 1247141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9346_ADDR_LEN; 1248a94100faSBill Paul 1249a94100faSBill Paul /* 1250a94100faSBill Paul * Get station address from the EEPROM. 1251a94100faSBill Paul */ 1252ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1253be099007SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN / 2; i++) 1254be099007SPyun YongHyeon as[i] = le16toh(as[i]); 1255be099007SPyun YongHyeon bcopy(as, eaddr, sizeof(eaddr)); 1256ed510fb0SBill Paul 1257ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1258d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1259ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1260ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1261d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT; 1262d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT; 1263ed510fb0SBill Paul } else { 1264d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1265ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1266ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1267d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT; 1268d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT; 1269abc8ff44SBill Paul } 12709bac70b8SBill Paul 1271a94100faSBill Paul error = re_allocmem(dev, sc); 1272a94100faSBill Paul if (error) 1273a94100faSBill Paul goto fail; 1274a94100faSBill Paul 1275cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1276cd036ec1SBrooks Davis if (ifp == NULL) { 1277d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1278cd036ec1SBrooks Davis error = ENOSPC; 1279cd036ec1SBrooks Davis goto fail; 1280cd036ec1SBrooks Davis } 1281cd036ec1SBrooks Davis 1282a94100faSBill Paul /* Do MII setup */ 1283a94100faSBill Paul if (mii_phy_probe(dev, &sc->rl_miibus, 1284a94100faSBill Paul re_ifmedia_upd, re_ifmedia_sts)) { 1285d1754a9bSJohn Baldwin device_printf(dev, "MII without any phy!\n"); 1286a94100faSBill Paul error = ENXIO; 1287a94100faSBill Paul goto fail; 1288a94100faSBill Paul } 1289a94100faSBill Paul 1290c4aca09aSPyun YongHyeon /* Take PHY out of power down mode. */ 1291c4aca09aSPyun YongHyeon if (sc->rl_type == RL_8169) { 1292c4aca09aSPyun YongHyeon uint32_t rev; 1293c4aca09aSPyun YongHyeon 1294c4aca09aSPyun YongHyeon rev = CSR_READ_4(sc, RL_TXCFG); 1295c4aca09aSPyun YongHyeon /* HWVERID 0, 1 and 2 : bit26-30, bit23 */ 1296c4aca09aSPyun YongHyeon rev &= 0x7c800000; 1297c4aca09aSPyun YongHyeon if (rev != 0) { 1298c4aca09aSPyun YongHyeon /* RTL8169S single chip */ 1299c4aca09aSPyun YongHyeon switch (rev) { 1300c4aca09aSPyun YongHyeon case RL_HWREV_8169_8110SB: 1301c4aca09aSPyun YongHyeon case RL_HWREV_8169_8110SC: 1302c4aca09aSPyun YongHyeon case RL_HWREV_8168_SPIN2: 13031acbb78aSPyun YongHyeon case RL_HWREV_8168_SPIN3: 1304c4aca09aSPyun YongHyeon re_gmii_writereg(dev, 1, 0x1f, 0); 1305c4aca09aSPyun YongHyeon re_gmii_writereg(dev, 1, 0x0e, 0); 1306c4aca09aSPyun YongHyeon break; 1307c4aca09aSPyun YongHyeon default: 1308c4aca09aSPyun YongHyeon break; 1309c4aca09aSPyun YongHyeon } 1310c4aca09aSPyun YongHyeon } 1311c4aca09aSPyun YongHyeon } 1312c4aca09aSPyun YongHyeon 1313a94100faSBill Paul ifp->if_softc = sc; 13149bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1315a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1316a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1317a94100faSBill Paul ifp->if_start = re_start; 1318d65abd66SPyun YongHyeon ifp->if_hwassist = RE_CSUM_FEATURES | CSUM_TSO; 1319d65abd66SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 1320498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1321a94100faSBill Paul ifp->if_init = re_init; 132252732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 132352732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 132452732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1325a94100faSBill Paul 1326ed510fb0SBill Paul TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp); 1327ed510fb0SBill Paul TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1328ed510fb0SBill Paul 1329a94100faSBill Paul /* 1330a94100faSBill Paul * Call MI attach routine. 1331a94100faSBill Paul */ 1332a94100faSBill Paul ether_ifattach(ifp, eaddr); 1333a94100faSBill Paul 1334960fd5b3SPyun YongHyeon /* VLAN capability setup */ 1335960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING; 1336960fd5b3SPyun YongHyeon if (ifp->if_capabilities & IFCAP_HWCSUM) 1337960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 1338960fd5b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 1339960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING 1340960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_POLLING; 1341960fd5b3SPyun YongHyeon #endif 1342960fd5b3SPyun YongHyeon /* 1343960fd5b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 1344960fd5b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 1345960fd5b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 1346960fd5b3SPyun YongHyeon */ 1347960fd5b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 1348960fd5b3SPyun YongHyeon 1349ed510fb0SBill Paul #ifdef RE_DIAG 1350ed510fb0SBill Paul /* 1351ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1352ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1353ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1354ed510fb0SBill Paul */ 1355a94100faSBill Paul 1356ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1357ed510fb0SBill Paul error = re_diag(sc); 1358a94100faSBill Paul if (error) { 1359ed510fb0SBill Paul device_printf(dev, 1360ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1361a94100faSBill Paul ether_ifdetach(ifp); 1362a94100faSBill Paul goto fail; 1363a94100faSBill Paul } 1364ed510fb0SBill Paul } 1365ed510fb0SBill Paul #endif 1366a94100faSBill Paul 1367a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 13685774c5ffSPyun YongHyeon if (sc->rl_msi == 0) 13695774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 13705774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 13715774c5ffSPyun YongHyeon &sc->rl_intrhand[0]); 13725774c5ffSPyun YongHyeon else { 13735774c5ffSPyun YongHyeon for (i = 0; i < RL_MSI_MESSAGES; i++) { 13745774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[i], 13755774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 13765774c5ffSPyun YongHyeon &sc->rl_intrhand[i]); 13775774c5ffSPyun YongHyeon if (error != 0) 13785774c5ffSPyun YongHyeon break; 13795774c5ffSPyun YongHyeon } 13805774c5ffSPyun YongHyeon } 1381a94100faSBill Paul if (error) { 1382d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1383a94100faSBill Paul ether_ifdetach(ifp); 1384a94100faSBill Paul } 1385a94100faSBill Paul 1386a94100faSBill Paul fail: 1387ed510fb0SBill Paul 1388a94100faSBill Paul if (error) 1389a94100faSBill Paul re_detach(dev); 1390a94100faSBill Paul 1391a94100faSBill Paul return (error); 1392a94100faSBill Paul } 1393a94100faSBill Paul 1394a94100faSBill Paul /* 1395a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1396a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1397a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1398a94100faSBill Paul * to be careful about only freeing resources that have actually been 1399a94100faSBill Paul * allocated. 1400a94100faSBill Paul */ 1401a94100faSBill Paul static int 1402a94100faSBill Paul re_detach(dev) 1403a94100faSBill Paul device_t dev; 1404a94100faSBill Paul { 1405a94100faSBill Paul struct rl_softc *sc; 1406a94100faSBill Paul struct ifnet *ifp; 14075774c5ffSPyun YongHyeon int i, rid; 1408a94100faSBill Paul 1409a94100faSBill Paul sc = device_get_softc(dev); 1410fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1411aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 141297b9d4baSJohn-Mark Gurney 141340929967SGleb Smirnoff #ifdef DEVICE_POLLING 141440929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 141540929967SGleb Smirnoff ether_poll_deregister(ifp); 141640929967SGleb Smirnoff #endif 141797b9d4baSJohn-Mark Gurney /* These should only be active if attach succeeded */ 1418525e6a87SRuslan Ermilov if (device_is_attached(dev)) { 141997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 142097b9d4baSJohn-Mark Gurney #if 0 142197b9d4baSJohn-Mark Gurney sc->suspended = 1; 142297b9d4baSJohn-Mark Gurney #endif 1423a94100faSBill Paul re_stop(sc); 1424525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1425d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 14263d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_inttask); 14273d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_txtask); 1428a94100faSBill Paul /* 1429a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1430a94100faSBill Paul * still had a BPF descriptor attached to this 143197b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1432a94100faSBill Paul * the BPF code to try and clear the promisc mode 1433a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1434a94100faSBill Paul * which will try to call re_init() again. This will 1435a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1436a94100faSBill Paul * which will panic the system when the kernel tries 1437a94100faSBill Paul * to invoke the re_tick() function that isn't there 1438a94100faSBill Paul * anymore. 1439a94100faSBill Paul */ 1440a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1441525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1442a94100faSBill Paul } 1443a94100faSBill Paul if (sc->rl_miibus) 1444a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1445a94100faSBill Paul bus_generic_detach(dev); 1446a94100faSBill Paul 144797b9d4baSJohn-Mark Gurney /* 144897b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 144997b9d4baSJohn-Mark Gurney * stopped here. 145097b9d4baSJohn-Mark Gurney */ 145197b9d4baSJohn-Mark Gurney 14525774c5ffSPyun YongHyeon for (i = 0; i < RL_MSI_MESSAGES; i++) { 14535774c5ffSPyun YongHyeon if (sc->rl_intrhand[i] != NULL) { 14545774c5ffSPyun YongHyeon bus_teardown_intr(dev, sc->rl_irq[i], 14555774c5ffSPyun YongHyeon sc->rl_intrhand[i]); 14565774c5ffSPyun YongHyeon sc->rl_intrhand[i] = NULL; 14575774c5ffSPyun YongHyeon } 14585774c5ffSPyun YongHyeon } 1459ad4f426eSWarner Losh if (ifp != NULL) 1460ad4f426eSWarner Losh if_free(ifp); 14615774c5ffSPyun YongHyeon if (sc->rl_msi == 0) { 14625774c5ffSPyun YongHyeon if (sc->rl_irq[0] != NULL) { 14635774c5ffSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 0, 14645774c5ffSPyun YongHyeon sc->rl_irq[0]); 14655774c5ffSPyun YongHyeon sc->rl_irq[0] = NULL; 14665774c5ffSPyun YongHyeon } 14675774c5ffSPyun YongHyeon } else { 14685774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 14695774c5ffSPyun YongHyeon if (sc->rl_irq[i] != NULL) { 14705774c5ffSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, rid, 14715774c5ffSPyun YongHyeon sc->rl_irq[i]); 14725774c5ffSPyun YongHyeon sc->rl_irq[i] = NULL; 14735774c5ffSPyun YongHyeon } 14745774c5ffSPyun YongHyeon } 14755774c5ffSPyun YongHyeon pci_release_msi(dev); 14765774c5ffSPyun YongHyeon } 1477a94100faSBill Paul if (sc->rl_res) 1478a94100faSBill Paul bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res); 1479a94100faSBill Paul 1480a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1481a94100faSBill Paul 1482a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1483a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1484a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1485a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1486a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1487a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1488a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1489a94100faSBill Paul } 1490a94100faSBill Paul 1491a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1492a94100faSBill Paul 1493a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1494a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1495a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1496a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1497a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1498a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1499a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1500a94100faSBill Paul } 1501a94100faSBill Paul 1502a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1503a94100faSBill Paul 1504d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_mtag) { 1505d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 1506d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag, 1507d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1508d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag); 1509d65abd66SPyun YongHyeon } 1510d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_mtag) { 1511d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) 1512d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1513d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1514d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_sparemap) 1515d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1516d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap); 1517d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag); 1518a94100faSBill Paul } 1519a94100faSBill Paul 1520a94100faSBill Paul /* Unload and free the stats buffer and map */ 1521a94100faSBill Paul 1522a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1523a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1524a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1525a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_stag, 1526a94100faSBill Paul sc->rl_ldata.rl_stats, 1527a94100faSBill Paul sc->rl_ldata.rl_smap); 1528a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1529a94100faSBill Paul } 1530a94100faSBill Paul 1531a94100faSBill Paul if (sc->rl_parent_tag) 1532a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1533a94100faSBill Paul 1534a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1535a94100faSBill Paul 1536a94100faSBill Paul return (0); 1537a94100faSBill Paul } 1538a94100faSBill Paul 1539d65abd66SPyun YongHyeon static __inline void 1540d65abd66SPyun YongHyeon re_discard_rxbuf(sc, idx) 1541a94100faSBill Paul struct rl_softc *sc; 1542a94100faSBill Paul int idx; 1543a94100faSBill Paul { 1544d65abd66SPyun YongHyeon struct rl_desc *desc; 1545d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1546d65abd66SPyun YongHyeon uint32_t cmdstat; 1547a94100faSBill Paul 1548d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1549d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1550d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1551d65abd66SPyun YongHyeon cmdstat = rxd->rx_size; 1552d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1553d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1554d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1555d65abd66SPyun YongHyeon } 1556d65abd66SPyun YongHyeon 1557d65abd66SPyun YongHyeon static int 1558d65abd66SPyun YongHyeon re_newbuf(sc, idx) 1559d65abd66SPyun YongHyeon struct rl_softc *sc; 1560d65abd66SPyun YongHyeon int idx; 1561d65abd66SPyun YongHyeon { 1562d65abd66SPyun YongHyeon struct mbuf *m; 1563d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1564d65abd66SPyun YongHyeon bus_dma_segment_t segs[1]; 1565d65abd66SPyun YongHyeon bus_dmamap_t map; 1566d65abd66SPyun YongHyeon struct rl_desc *desc; 1567d65abd66SPyun YongHyeon uint32_t cmdstat; 1568d65abd66SPyun YongHyeon int error, nsegs; 1569d65abd66SPyun YongHyeon 1570d65abd66SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1571d65abd66SPyun YongHyeon if (m == NULL) 1572a94100faSBill Paul return (ENOBUFS); 1573a94100faSBill Paul 1574a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 157522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 157622a11c96SJohn-Mark Gurney /* 157722a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 157822a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 157922a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 158022a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 158122a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 158222a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 158322a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 158422a11c96SJohn-Mark Gurney * discarding the old buffer. 158522a11c96SJohn-Mark Gurney */ 158622a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 158722a11c96SJohn-Mark Gurney #endif 1588d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag, 1589d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 1590d65abd66SPyun YongHyeon if (error != 0) { 1591d65abd66SPyun YongHyeon m_freem(m); 1592d65abd66SPyun YongHyeon return (ENOBUFS); 1593d65abd66SPyun YongHyeon } 1594d65abd66SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 1595a94100faSBill Paul 1596d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1597d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 1598d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1599d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1600d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap); 1601a94100faSBill Paul } 1602a94100faSBill Paul 1603d65abd66SPyun YongHyeon rxd->rx_m = m; 1604d65abd66SPyun YongHyeon map = rxd->rx_dmamap; 1605d65abd66SPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap; 1606d65abd66SPyun YongHyeon rxd->rx_size = segs[0].ds_len; 1607d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap = map; 1608d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1609a94100faSBill Paul BUS_DMASYNC_PREREAD); 1610a94100faSBill Paul 1611d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1612d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1613d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 1614d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 1615d65abd66SPyun YongHyeon cmdstat = segs[0].ds_len; 1616d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1617d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1618d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1619d65abd66SPyun YongHyeon 1620a94100faSBill Paul return (0); 1621a94100faSBill Paul } 1622a94100faSBill Paul 162322a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 162422a11c96SJohn-Mark Gurney static __inline void 162522a11c96SJohn-Mark Gurney re_fixup_rx(m) 162622a11c96SJohn-Mark Gurney struct mbuf *m; 162722a11c96SJohn-Mark Gurney { 162822a11c96SJohn-Mark Gurney int i; 162922a11c96SJohn-Mark Gurney uint16_t *src, *dst; 163022a11c96SJohn-Mark Gurney 163122a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 163222a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 163322a11c96SJohn-Mark Gurney 163422a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 163522a11c96SJohn-Mark Gurney *dst++ = *src++; 163622a11c96SJohn-Mark Gurney 163722a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 163822a11c96SJohn-Mark Gurney 163922a11c96SJohn-Mark Gurney return; 164022a11c96SJohn-Mark Gurney } 164122a11c96SJohn-Mark Gurney #endif 164222a11c96SJohn-Mark Gurney 1643a94100faSBill Paul static int 1644a94100faSBill Paul re_tx_list_init(sc) 1645a94100faSBill Paul struct rl_softc *sc; 1646a94100faSBill Paul { 1647d65abd66SPyun YongHyeon struct rl_desc *desc; 1648d65abd66SPyun YongHyeon int i; 164997b9d4baSJohn-Mark Gurney 165097b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 165197b9d4baSJohn-Mark Gurney 1652d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_tx_list, 1653d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc)); 1654d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 1655d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_m = NULL; 1656d65abd66SPyun YongHyeon /* Set EOR. */ 1657d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1]; 1658d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR); 1659a94100faSBill Paul 1660a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1661d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_map, 1662d65abd66SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1663d65abd66SPyun YongHyeon 1664a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 1665a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 1666d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt; 1667a94100faSBill Paul 1668a94100faSBill Paul return (0); 1669a94100faSBill Paul } 1670a94100faSBill Paul 1671a94100faSBill Paul static int 1672a94100faSBill Paul re_rx_list_init(sc) 1673a94100faSBill Paul struct rl_softc *sc; 1674a94100faSBill Paul { 1675d65abd66SPyun YongHyeon int error, i; 1676a94100faSBill Paul 1677d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 1678d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 1679d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1680d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_m = NULL; 1681d65abd66SPyun YongHyeon if ((error = re_newbuf(sc, i)) != 0) 1682d65abd66SPyun YongHyeon return (error); 1683a94100faSBill Paul } 1684a94100faSBill Paul 1685a94100faSBill Paul /* Flush the RX descriptors */ 1686a94100faSBill Paul 1687a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1688a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1689a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1690a94100faSBill Paul 1691a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 1692a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1693a94100faSBill Paul 1694a94100faSBill Paul return (0); 1695a94100faSBill Paul } 1696a94100faSBill Paul 1697a94100faSBill Paul /* 1698a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 1699a94100faSBill Paul * the reception of jumbo frames that have been fragmented 1700a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 1701a94100faSBill Paul */ 1702ed510fb0SBill Paul static int 1703a94100faSBill Paul re_rxeof(sc) 1704a94100faSBill Paul struct rl_softc *sc; 1705a94100faSBill Paul { 1706a94100faSBill Paul struct mbuf *m; 1707a94100faSBill Paul struct ifnet *ifp; 1708a94100faSBill Paul int i, total_len; 1709a94100faSBill Paul struct rl_desc *cur_rx; 1710a94100faSBill Paul u_int32_t rxstat, rxvlan; 1711ed510fb0SBill Paul int maxpkt = 16; 1712a94100faSBill Paul 17135120abbfSSam Leffler RL_LOCK_ASSERT(sc); 17145120abbfSSam Leffler 1715fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1716a94100faSBill Paul 1717a94100faSBill Paul /* Invalidate the descriptor memory */ 1718a94100faSBill Paul 1719a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1720a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1721d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1722a94100faSBill Paul 1723d65abd66SPyun YongHyeon for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0; 1724d65abd66SPyun YongHyeon i = RL_RX_DESC_NXT(sc, i)) { 1725a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 1726a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 1727d65abd66SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_OWN) != 0) 1728d65abd66SPyun YongHyeon break; 1729d65abd66SPyun YongHyeon total_len = rxstat & sc->rl_rxlenmask; 1730a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 1731d65abd66SPyun YongHyeon m = sc->rl_ldata.rl_rx_desc[i].rx_m; 1732a94100faSBill Paul 1733a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_EOF)) { 1734d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 1735d65abd66SPyun YongHyeon /* 1736d65abd66SPyun YongHyeon * If this is part of a multi-fragment packet, 1737d65abd66SPyun YongHyeon * discard all the pieces. 1738d65abd66SPyun YongHyeon */ 1739d65abd66SPyun YongHyeon if (sc->rl_head != NULL) { 1740d65abd66SPyun YongHyeon m_freem(sc->rl_head); 1741d65abd66SPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 1742d65abd66SPyun YongHyeon } 1743d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1744d65abd66SPyun YongHyeon continue; 1745d65abd66SPyun YongHyeon } 174622a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1747a94100faSBill Paul if (sc->rl_head == NULL) 1748a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 1749a94100faSBill Paul else { 1750a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1751a94100faSBill Paul sc->rl_tail->m_next = m; 1752a94100faSBill Paul sc->rl_tail = m; 1753a94100faSBill Paul } 1754a94100faSBill Paul continue; 1755a94100faSBill Paul } 1756a94100faSBill Paul 1757a94100faSBill Paul /* 1758a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 1759a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 1760a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 1761a94100faSBill Paul * Unfortunately, all 32 bits in the status word 1762a94100faSBill Paul * were already used, so to make room for the extra 1763a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 1764a94100faSBill Paul * error' bit and shifted the other status bits 1765a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 1766a94100faSBill Paul * still in the same places. We have already extracted 1767a94100faSBill Paul * the frame length and checked the OWN bit, so rather 1768a94100faSBill Paul * than using an alternate bit mapping, we shift the 1769a94100faSBill Paul * status bits one space to the right so we can evaluate 1770a94100faSBill Paul * them using the 8169 status as though it was in the 1771a94100faSBill Paul * same format as that of the 8139C+. 1772a94100faSBill Paul */ 1773a94100faSBill Paul if (sc->rl_type == RL_8169) 1774a94100faSBill Paul rxstat >>= 1; 1775a94100faSBill Paul 177622a11c96SJohn-Mark Gurney /* 177722a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 177822a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 177922a11c96SJohn-Mark Gurney */ 178022a11c96SJohn-Mark Gurney if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 && 178122a11c96SJohn-Mark Gurney (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) { 1782a94100faSBill Paul ifp->if_ierrors++; 1783a94100faSBill Paul /* 1784a94100faSBill Paul * If this is part of a multi-fragment packet, 1785a94100faSBill Paul * discard all the pieces. 1786a94100faSBill Paul */ 1787a94100faSBill Paul if (sc->rl_head != NULL) { 1788a94100faSBill Paul m_freem(sc->rl_head); 1789a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1790a94100faSBill Paul } 1791d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1792a94100faSBill Paul continue; 1793a94100faSBill Paul } 1794a94100faSBill Paul 1795a94100faSBill Paul /* 1796a94100faSBill Paul * If allocating a replacement mbuf fails, 1797a94100faSBill Paul * reload the current one. 1798a94100faSBill Paul */ 1799a94100faSBill Paul 1800d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 1801d65abd66SPyun YongHyeon ifp->if_iqdrops++; 1802a94100faSBill Paul if (sc->rl_head != NULL) { 1803a94100faSBill Paul m_freem(sc->rl_head); 1804a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1805a94100faSBill Paul } 1806d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1807a94100faSBill Paul continue; 1808a94100faSBill Paul } 1809a94100faSBill Paul 1810a94100faSBill Paul if (sc->rl_head != NULL) { 181122a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 181222a11c96SJohn-Mark Gurney if (m->m_len == 0) 181322a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1814a94100faSBill Paul /* 1815a94100faSBill Paul * Special case: if there's 4 bytes or less 1816a94100faSBill Paul * in this buffer, the mbuf can be discarded: 1817a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 1818a94100faSBill Paul * care about anyway. 1819a94100faSBill Paul */ 1820a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1821a94100faSBill Paul sc->rl_tail->m_len -= 1822a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 1823a94100faSBill Paul m_freem(m); 1824a94100faSBill Paul } else { 1825a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 1826a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1827a94100faSBill Paul sc->rl_tail->m_next = m; 1828a94100faSBill Paul } 1829a94100faSBill Paul m = sc->rl_head; 1830a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1831a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1832a94100faSBill Paul } else 1833a94100faSBill Paul m->m_pkthdr.len = m->m_len = 1834a94100faSBill Paul (total_len - ETHER_CRC_LEN); 1835a94100faSBill Paul 183622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 183722a11c96SJohn-Mark Gurney re_fixup_rx(m); 183822a11c96SJohn-Mark Gurney #endif 1839a94100faSBill Paul ifp->if_ipackets++; 1840a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 1841a94100faSBill Paul 1842a94100faSBill Paul /* Do RX checksumming if enabled */ 1843a94100faSBill Paul 1844a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1845a94100faSBill Paul 1846a94100faSBill Paul /* Check IP header checksum */ 1847a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 1848a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1849a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 1850a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1851a94100faSBill Paul 1852a94100faSBill Paul /* Check TCP/UDP checksum */ 1853a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 1854a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 1855a94100faSBill Paul (RL_UDPPKT(rxstat) && 1856a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 1857a94100faSBill Paul m->m_pkthdr.csum_flags |= 1858a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1859a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 1860a94100faSBill Paul } 1861a94100faSBill Paul } 1862ed510fb0SBill Paul maxpkt--; 1863d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 186478ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 186578ba57b9SAndre Oppermann ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)); 186678ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 1867d147662cSGleb Smirnoff } 18685120abbfSSam Leffler RL_UNLOCK(sc); 1869a94100faSBill Paul (*ifp->if_input)(ifp, m); 18705120abbfSSam Leffler RL_LOCK(sc); 1871a94100faSBill Paul } 1872a94100faSBill Paul 1873a94100faSBill Paul /* Flush the RX DMA ring */ 1874a94100faSBill Paul 1875a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1876a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1877a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1878a94100faSBill Paul 1879a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 1880ed510fb0SBill Paul 1881ed510fb0SBill Paul if (maxpkt) 1882ed510fb0SBill Paul return(EAGAIN); 1883ed510fb0SBill Paul 1884ed510fb0SBill Paul return(0); 1885a94100faSBill Paul } 1886a94100faSBill Paul 1887a94100faSBill Paul static void 1888a94100faSBill Paul re_txeof(sc) 1889a94100faSBill Paul struct rl_softc *sc; 1890a94100faSBill Paul { 1891a94100faSBill Paul struct ifnet *ifp; 1892d65abd66SPyun YongHyeon struct rl_txdesc *txd; 1893a94100faSBill Paul u_int32_t txstat; 1894d65abd66SPyun YongHyeon int cons; 1895d65abd66SPyun YongHyeon 1896d65abd66SPyun YongHyeon cons = sc->rl_ldata.rl_tx_considx; 1897d65abd66SPyun YongHyeon if (cons == sc->rl_ldata.rl_tx_prodidx) 1898d65abd66SPyun YongHyeon return; 1899a94100faSBill Paul 1900fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1901a94100faSBill Paul /* Invalidate the TX descriptor list */ 1902a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1903a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 1904d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1905a94100faSBill Paul 1906d65abd66SPyun YongHyeon for (; cons != sc->rl_ldata.rl_tx_prodidx; 1907d65abd66SPyun YongHyeon cons = RL_TX_DESC_NXT(sc, cons)) { 1908d65abd66SPyun YongHyeon txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat); 1909d65abd66SPyun YongHyeon if (txstat & RL_TDESC_STAT_OWN) 1910a94100faSBill Paul break; 1911a94100faSBill Paul /* 1912a94100faSBill Paul * We only stash mbufs in the last descriptor 1913a94100faSBill Paul * in a fragment chain, which also happens to 1914a94100faSBill Paul * be the only place where the TX status bits 1915a94100faSBill Paul * are valid. 1916a94100faSBill Paul */ 1917a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 1918d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[cons]; 1919d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 1920d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 1921d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 1922d65abd66SPyun YongHyeon txd->tx_dmamap); 1923d65abd66SPyun YongHyeon KASSERT(txd->tx_m != NULL, 1924d65abd66SPyun YongHyeon ("%s: freeing NULL mbufs!", __func__)); 1925d65abd66SPyun YongHyeon m_freem(txd->tx_m); 1926d65abd66SPyun YongHyeon txd->tx_m = NULL; 1927a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 1928a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 1929a94100faSBill Paul ifp->if_collisions++; 1930a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 1931a94100faSBill Paul ifp->if_oerrors++; 1932a94100faSBill Paul else 1933a94100faSBill Paul ifp->if_opackets++; 1934a94100faSBill Paul } 1935a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 1936d65abd66SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1937a94100faSBill Paul } 1938d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_considx = cons; 1939a94100faSBill Paul 1940a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 1941a94100faSBill Paul 1942d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) { 19430fc4974fSBill Paul /* 1944b4b95879SMarius Strobl * Some chips will ignore a second TX request issued 1945b4b95879SMarius Strobl * while an existing transmission is in progress. If 1946b4b95879SMarius Strobl * the transmitter goes idle but there are still 1947b4b95879SMarius Strobl * packets waiting to be sent, we need to restart the 1948b4b95879SMarius Strobl * channel here to flush them out. This only seems to 1949b4b95879SMarius Strobl * be required with the PCIe devices. 19500fc4974fSBill Paul */ 19510fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 19520fc4974fSBill Paul 1953ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1954a94100faSBill Paul /* 1955b4b95879SMarius Strobl * If not all descriptors have been reaped yet, reload 1956b4b95879SMarius Strobl * the timer so that we will eventually get another 1957a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 1958a94100faSBill Paul * This is done in case the transmitter has gone idle. 1959a94100faSBill Paul */ 1960a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 1961ed510fb0SBill Paul #endif 1962b4b95879SMarius Strobl } else 1963b4b95879SMarius Strobl sc->rl_watchdog_timer = 0; 1964a94100faSBill Paul } 1965a94100faSBill Paul 1966a94100faSBill Paul static void 1967a94100faSBill Paul re_tick(xsc) 1968a94100faSBill Paul void *xsc; 1969a94100faSBill Paul { 1970a94100faSBill Paul struct rl_softc *sc; 1971d1754a9bSJohn Baldwin struct mii_data *mii; 1972ed510fb0SBill Paul struct ifnet *ifp; 1973a94100faSBill Paul 1974a94100faSBill Paul sc = xsc; 1975ed510fb0SBill Paul ifp = sc->rl_ifp; 197697b9d4baSJohn-Mark Gurney 197797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 197897b9d4baSJohn-Mark Gurney 19791d545c7aSMarius Strobl re_watchdog(sc); 1980a94100faSBill Paul 19811d545c7aSMarius Strobl mii = device_get_softc(sc->rl_miibus); 1982a94100faSBill Paul mii_tick(mii); 1983ed510fb0SBill Paul if (sc->rl_link) { 1984ed510fb0SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 1985ed510fb0SBill Paul sc->rl_link = 0; 1986ed510fb0SBill Paul } else { 1987ed510fb0SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1988ed510fb0SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1989ed510fb0SBill Paul sc->rl_link = 1; 1990ed510fb0SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1991ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, 1992ed510fb0SBill Paul &sc->rl_txtask); 1993ed510fb0SBill Paul } 1994ed510fb0SBill Paul } 1995a94100faSBill Paul 1996d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 1997a94100faSBill Paul } 1998a94100faSBill Paul 1999a94100faSBill Paul #ifdef DEVICE_POLLING 2000a94100faSBill Paul static void 2001a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2002a94100faSBill Paul { 2003a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2004a94100faSBill Paul 2005a94100faSBill Paul RL_LOCK(sc); 200640929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 200797b9d4baSJohn-Mark Gurney re_poll_locked(ifp, cmd, count); 200897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 200997b9d4baSJohn-Mark Gurney } 201097b9d4baSJohn-Mark Gurney 201197b9d4baSJohn-Mark Gurney static void 201297b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 201397b9d4baSJohn-Mark Gurney { 201497b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 201597b9d4baSJohn-Mark Gurney 201697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 201797b9d4baSJohn-Mark Gurney 2018a94100faSBill Paul sc->rxcycles = count; 2019a94100faSBill Paul re_rxeof(sc); 2020a94100faSBill Paul re_txeof(sc); 2021a94100faSBill Paul 202237652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2023ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 2024a94100faSBill Paul 2025a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2026a94100faSBill Paul u_int16_t status; 2027a94100faSBill Paul 2028a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2029a94100faSBill Paul if (status == 0xffff) 203097b9d4baSJohn-Mark Gurney return; 2031a94100faSBill Paul if (status) 2032a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2033a94100faSBill Paul 2034a94100faSBill Paul /* 2035a94100faSBill Paul * XXX check behaviour on receiver stalls. 2036a94100faSBill Paul */ 2037a94100faSBill Paul 2038a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 2039a94100faSBill Paul re_reset(sc); 204097b9d4baSJohn-Mark Gurney re_init_locked(sc); 2041a94100faSBill Paul } 2042a94100faSBill Paul } 2043a94100faSBill Paul } 2044a94100faSBill Paul #endif /* DEVICE_POLLING */ 2045a94100faSBill Paul 2046ef544f63SPaolo Pisati static int 2047a94100faSBill Paul re_intr(arg) 2048a94100faSBill Paul void *arg; 2049a94100faSBill Paul { 2050a94100faSBill Paul struct rl_softc *sc; 2051ed510fb0SBill Paul uint16_t status; 2052a94100faSBill Paul 2053a94100faSBill Paul sc = arg; 2054ed510fb0SBill Paul 2055ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 2056498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 2057ef544f63SPaolo Pisati return (FILTER_STRAY); 2058ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2059ed510fb0SBill Paul 2060ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2061ed510fb0SBill Paul 2062ef544f63SPaolo Pisati return (FILTER_HANDLED); 2063ed510fb0SBill Paul } 2064ed510fb0SBill Paul 2065ed510fb0SBill Paul static void 2066ed510fb0SBill Paul re_int_task(arg, npending) 2067ed510fb0SBill Paul void *arg; 2068ed510fb0SBill Paul int npending; 2069ed510fb0SBill Paul { 2070ed510fb0SBill Paul struct rl_softc *sc; 2071ed510fb0SBill Paul struct ifnet *ifp; 2072ed510fb0SBill Paul u_int16_t status; 2073ed510fb0SBill Paul int rval = 0; 2074ed510fb0SBill Paul 2075ed510fb0SBill Paul sc = arg; 2076ed510fb0SBill Paul ifp = sc->rl_ifp; 2077a94100faSBill Paul 2078a94100faSBill Paul RL_LOCK(sc); 207997b9d4baSJohn-Mark Gurney 2080a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2081a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2082a94100faSBill Paul 2083d65abd66SPyun YongHyeon if (sc->suspended || 2084d65abd66SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2085ed510fb0SBill Paul RL_UNLOCK(sc); 2086ed510fb0SBill Paul return; 2087ed510fb0SBill Paul } 2088a94100faSBill Paul 2089ed510fb0SBill Paul #ifdef DEVICE_POLLING 2090ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 2091ed510fb0SBill Paul RL_UNLOCK(sc); 2092ed510fb0SBill Paul return; 2093ed510fb0SBill Paul } 2094ed510fb0SBill Paul #endif 2095a94100faSBill Paul 2096ed510fb0SBill Paul if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 2097ed510fb0SBill Paul rval = re_rxeof(sc); 2098ed510fb0SBill Paul 2099ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2100ed510fb0SBill Paul if (status & (RL_ISR_TIMEOUT_EXPIRED| 2101ed510fb0SBill Paul #else 2102ed510fb0SBill Paul if (status & (RL_ISR_TX_OK| 2103ed510fb0SBill Paul #endif 2104ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 2105a94100faSBill Paul re_txeof(sc); 2106a94100faSBill Paul 2107a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 2108a94100faSBill Paul re_reset(sc); 210997b9d4baSJohn-Mark Gurney re_init_locked(sc); 2110a94100faSBill Paul } 2111a94100faSBill Paul 2112a94100faSBill Paul if (status & RL_ISR_LINKCHG) { 2113d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 2114d1754a9bSJohn Baldwin re_tick(sc); 2115a94100faSBill Paul } 2116a94100faSBill Paul 211752732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2118ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 2119a94100faSBill Paul 2120a94100faSBill Paul RL_UNLOCK(sc); 2121ed510fb0SBill Paul 2122ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 2123ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2124ed510fb0SBill Paul return; 2125ed510fb0SBill Paul } 2126ed510fb0SBill Paul 2127ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2128ed510fb0SBill Paul 2129ed510fb0SBill Paul return; 2130a94100faSBill Paul } 2131a94100faSBill Paul 2132d65abd66SPyun YongHyeon /* 2133d65abd66SPyun YongHyeon * It's copy of ath_defrag(ath(4)). 2134d65abd66SPyun YongHyeon * 2135d65abd66SPyun YongHyeon * Defragment an mbuf chain, returning at most maxfrags separate 2136d65abd66SPyun YongHyeon * mbufs+clusters. If this is not possible NULL is returned and 2137d65abd66SPyun YongHyeon * the original mbuf chain is left in it's present (potentially 2138d65abd66SPyun YongHyeon * modified) state. We use two techniques: collapsing consecutive 2139d65abd66SPyun YongHyeon * mbufs and replacing consecutive mbufs by a cluster. 2140d65abd66SPyun YongHyeon */ 2141d65abd66SPyun YongHyeon static struct mbuf * 2142d65abd66SPyun YongHyeon re_defrag(m0, how, maxfrags) 2143d65abd66SPyun YongHyeon struct mbuf *m0; 2144d65abd66SPyun YongHyeon int how; 2145d65abd66SPyun YongHyeon int maxfrags; 2146a94100faSBill Paul { 2147d65abd66SPyun YongHyeon struct mbuf *m, *n, *n2, **prev; 2148d65abd66SPyun YongHyeon u_int curfrags; 2149a94100faSBill Paul 2150a94100faSBill Paul /* 2151d65abd66SPyun YongHyeon * Calculate the current number of frags. 2152a94100faSBill Paul */ 2153d65abd66SPyun YongHyeon curfrags = 0; 2154d65abd66SPyun YongHyeon for (m = m0; m != NULL; m = m->m_next) 2155d65abd66SPyun YongHyeon curfrags++; 2156d65abd66SPyun YongHyeon /* 2157d65abd66SPyun YongHyeon * First, try to collapse mbufs. Note that we always collapse 2158d65abd66SPyun YongHyeon * towards the front so we don't need to deal with moving the 2159d65abd66SPyun YongHyeon * pkthdr. This may be suboptimal if the first mbuf has much 2160d65abd66SPyun YongHyeon * less data than the following. 2161d65abd66SPyun YongHyeon */ 2162d65abd66SPyun YongHyeon m = m0; 2163d65abd66SPyun YongHyeon again: 2164d65abd66SPyun YongHyeon for (;;) { 2165d65abd66SPyun YongHyeon n = m->m_next; 2166d65abd66SPyun YongHyeon if (n == NULL) 2167d65abd66SPyun YongHyeon break; 2168d65abd66SPyun YongHyeon if ((m->m_flags & M_RDONLY) == 0 && 2169d65abd66SPyun YongHyeon n->m_len < M_TRAILINGSPACE(m)) { 2170d65abd66SPyun YongHyeon bcopy(mtod(n, void *), mtod(m, char *) + m->m_len, 2171d65abd66SPyun YongHyeon n->m_len); 2172d65abd66SPyun YongHyeon m->m_len += n->m_len; 2173d65abd66SPyun YongHyeon m->m_next = n->m_next; 2174d65abd66SPyun YongHyeon m_free(n); 2175d65abd66SPyun YongHyeon if (--curfrags <= maxfrags) 2176d65abd66SPyun YongHyeon return (m0); 2177d65abd66SPyun YongHyeon } else 2178d65abd66SPyun YongHyeon m = n; 2179d65abd66SPyun YongHyeon } 2180d65abd66SPyun YongHyeon KASSERT(maxfrags > 1, 2181d65abd66SPyun YongHyeon ("maxfrags %u, but normal collapse failed", maxfrags)); 2182d65abd66SPyun YongHyeon /* 2183d65abd66SPyun YongHyeon * Collapse consecutive mbufs to a cluster. 2184d65abd66SPyun YongHyeon */ 2185d65abd66SPyun YongHyeon prev = &m0->m_next; /* NB: not the first mbuf */ 2186d65abd66SPyun YongHyeon while ((n = *prev) != NULL) { 2187d65abd66SPyun YongHyeon if ((n2 = n->m_next) != NULL && 2188d65abd66SPyun YongHyeon n->m_len + n2->m_len < MCLBYTES) { 2189d65abd66SPyun YongHyeon m = m_getcl(how, MT_DATA, 0); 2190d65abd66SPyun YongHyeon if (m == NULL) 2191d65abd66SPyun YongHyeon goto bad; 2192d65abd66SPyun YongHyeon bcopy(mtod(n, void *), mtod(m, void *), n->m_len); 2193d65abd66SPyun YongHyeon bcopy(mtod(n2, void *), mtod(m, char *) + n->m_len, 2194d65abd66SPyun YongHyeon n2->m_len); 2195d65abd66SPyun YongHyeon m->m_len = n->m_len + n2->m_len; 2196d65abd66SPyun YongHyeon m->m_next = n2->m_next; 2197d65abd66SPyun YongHyeon *prev = m; 2198d65abd66SPyun YongHyeon m_free(n); 2199d65abd66SPyun YongHyeon m_free(n2); 2200d65abd66SPyun YongHyeon if (--curfrags <= maxfrags) /* +1 cl -2 mbufs */ 2201d65abd66SPyun YongHyeon return m0; 2202d65abd66SPyun YongHyeon /* 2203d65abd66SPyun YongHyeon * Still not there, try the normal collapse 2204d65abd66SPyun YongHyeon * again before we allocate another cluster. 2205d65abd66SPyun YongHyeon */ 2206d65abd66SPyun YongHyeon goto again; 2207d65abd66SPyun YongHyeon } 2208d65abd66SPyun YongHyeon prev = &n->m_next; 2209d65abd66SPyun YongHyeon } 2210d65abd66SPyun YongHyeon /* 2211d65abd66SPyun YongHyeon * No place where we can collapse to a cluster; punt. 2212d65abd66SPyun YongHyeon * This can occur if, for example, you request 2 frags 2213d65abd66SPyun YongHyeon * but the packet requires that both be clusters (we 2214d65abd66SPyun YongHyeon * never reallocate the first mbuf to avoid moving the 2215d65abd66SPyun YongHyeon * packet header). 2216d65abd66SPyun YongHyeon */ 2217d65abd66SPyun YongHyeon bad: 2218d65abd66SPyun YongHyeon return (NULL); 2219dc74159dSPyun YongHyeon } 2220a94100faSBill Paul 2221d65abd66SPyun YongHyeon static int 2222d65abd66SPyun YongHyeon re_encap(sc, m_head) 2223d65abd66SPyun YongHyeon struct rl_softc *sc; 2224d65abd66SPyun YongHyeon struct mbuf **m_head; 2225d65abd66SPyun YongHyeon { 2226d65abd66SPyun YongHyeon struct rl_txdesc *txd, *txd_last; 2227d65abd66SPyun YongHyeon bus_dma_segment_t segs[RL_NTXSEGS]; 2228d65abd66SPyun YongHyeon bus_dmamap_t map; 2229d65abd66SPyun YongHyeon struct mbuf *m_new; 2230d65abd66SPyun YongHyeon struct rl_desc *desc; 2231d65abd66SPyun YongHyeon int nsegs, prod; 2232d65abd66SPyun YongHyeon int i, error, ei, si; 2233d65abd66SPyun YongHyeon int padlen; 2234d65abd66SPyun YongHyeon uint32_t cmdstat, csum_flags; 2235a94100faSBill Paul 2236d65abd66SPyun YongHyeon RL_LOCK_ASSERT(sc); 2237738489d1SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 22380fc4974fSBill Paul 22390fc4974fSBill Paul /* 22400fc4974fSBill Paul * With some of the RealTek chips, using the checksum offload 22410fc4974fSBill Paul * support in conjunction with the autopadding feature results 22420fc4974fSBill Paul * in the transmission of corrupt frames. For example, if we 22430fc4974fSBill Paul * need to send a really small IP fragment that's less than 60 22440fc4974fSBill Paul * bytes in size, and IP header checksumming is enabled, the 22450fc4974fSBill Paul * resulting ethernet frame that appears on the wire will 22460fc4974fSBill Paul * have garbled payload. To work around this, if TX checksum 22470fc4974fSBill Paul * offload is enabled, we always manually pad short frames out 2248d65abd66SPyun YongHyeon * to the minimum ethernet frame size. 2249e2bcb489SBill Paul * 2250e2bcb489SBill Paul * Note: this appears unnecessary for TCP, and doing it for TCP 2251e2bcb489SBill Paul * with PCIe adapters seems to result in bad checksums. 22520fc4974fSBill Paul */ 2253d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & (CSUM_IP | CSUM_UDP) && 2254d65abd66SPyun YongHyeon ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) == 0 && 2255d65abd66SPyun YongHyeon (*m_head)->m_pkthdr.len < RL_MIN_FRAMELEN) { 2256d65abd66SPyun YongHyeon padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len; 2257d65abd66SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 2258d65abd66SPyun YongHyeon /* Get a writable copy. */ 2259d65abd66SPyun YongHyeon m_new = m_dup(*m_head, M_DONTWAIT); 2260d65abd66SPyun YongHyeon m_freem(*m_head); 2261d65abd66SPyun YongHyeon if (m_new == NULL) { 2262d65abd66SPyun YongHyeon *m_head = NULL; 2263a94100faSBill Paul return (ENOBUFS); 2264a94100faSBill Paul } 2265d65abd66SPyun YongHyeon *m_head = m_new; 2266d65abd66SPyun YongHyeon } 2267d65abd66SPyun YongHyeon if ((*m_head)->m_next != NULL || 2268d65abd66SPyun YongHyeon M_TRAILINGSPACE(*m_head) < padlen) { 226980a2a305SJohn-Mark Gurney m_new = m_defrag(*m_head, M_DONTWAIT); 2270b4b95879SMarius Strobl if (m_new == NULL) { 2271b4b95879SMarius Strobl m_freem(*m_head); 2272b4b95879SMarius Strobl *m_head = NULL; 227380a2a305SJohn-Mark Gurney return (ENOBUFS); 2274b4b95879SMarius Strobl } 2275d65abd66SPyun YongHyeon } else 2276d65abd66SPyun YongHyeon m_new = *m_head; 2277a94100faSBill Paul 22780fc4974fSBill Paul /* 22790fc4974fSBill Paul * Manually pad short frames, and zero the pad space 22800fc4974fSBill Paul * to avoid leaking data. 22810fc4974fSBill Paul */ 2282d65abd66SPyun YongHyeon bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen); 2283d65abd66SPyun YongHyeon m_new->m_pkthdr.len += padlen; 22840fc4974fSBill Paul m_new->m_len = m_new->m_pkthdr.len; 2285d65abd66SPyun YongHyeon *m_head = m_new; 22860fc4974fSBill Paul } 22870fc4974fSBill Paul 2288d65abd66SPyun YongHyeon prod = sc->rl_ldata.rl_tx_prodidx; 2289d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[prod]; 2290d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2291d65abd66SPyun YongHyeon *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2292d65abd66SPyun YongHyeon if (error == EFBIG) { 2293d65abd66SPyun YongHyeon m_new = re_defrag(*m_head, M_DONTWAIT, RL_NTXSEGS); 2294d65abd66SPyun YongHyeon if (m_new == NULL) { 2295d65abd66SPyun YongHyeon m_freem(*m_head); 2296b4b95879SMarius Strobl *m_head = NULL; 2297d65abd66SPyun YongHyeon return (ENOBUFS); 2298a94100faSBill Paul } 2299d65abd66SPyun YongHyeon *m_head = m_new; 2300d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, 2301d65abd66SPyun YongHyeon txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2302d65abd66SPyun YongHyeon if (error != 0) { 2303d65abd66SPyun YongHyeon m_freem(*m_head); 2304d65abd66SPyun YongHyeon *m_head = NULL; 2305d65abd66SPyun YongHyeon return (error); 2306a94100faSBill Paul } 2307d65abd66SPyun YongHyeon } else if (error != 0) 2308d65abd66SPyun YongHyeon return (error); 2309d65abd66SPyun YongHyeon if (nsegs == 0) { 2310d65abd66SPyun YongHyeon m_freem(*m_head); 2311d65abd66SPyun YongHyeon *m_head = NULL; 2312d65abd66SPyun YongHyeon return (EIO); 2313d65abd66SPyun YongHyeon } 2314d65abd66SPyun YongHyeon 2315d65abd66SPyun YongHyeon /* Check for number of available descriptors. */ 2316d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free - nsegs <= 1) { 2317d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap); 2318d65abd66SPyun YongHyeon return (ENOBUFS); 2319d65abd66SPyun YongHyeon } 2320d65abd66SPyun YongHyeon 2321d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2322d65abd66SPyun YongHyeon BUS_DMASYNC_PREWRITE); 2323a94100faSBill Paul 2324a94100faSBill Paul /* 2325d65abd66SPyun YongHyeon * Set up checksum offload. Note: checksum offload bits must 2326d65abd66SPyun YongHyeon * appear in all descriptors of a multi-descriptor transmit 2327d65abd66SPyun YongHyeon * attempt. This is according to testing done with an 8169 2328d65abd66SPyun YongHyeon * chip. This is a requirement. 2329a94100faSBill Paul */ 2330d65abd66SPyun YongHyeon csum_flags = 0; 2331d65abd66SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) 2332d65abd66SPyun YongHyeon csum_flags = RL_TDESC_CMD_LGSEND | 2333d65abd66SPyun YongHyeon ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2334d65abd66SPyun YongHyeon RL_TDESC_CMD_MSSVAL_SHIFT); 2335d65abd66SPyun YongHyeon else { 2336d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 2337d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_IPCSUM; 2338d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 2339d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_TCPCSUM; 2340d65abd66SPyun YongHyeon if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 2341d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_UDPCSUM; 2342d65abd66SPyun YongHyeon } 2343a94100faSBill Paul 2344d65abd66SPyun YongHyeon si = prod; 2345d65abd66SPyun YongHyeon for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) { 2346d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[prod]; 2347d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 2348d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 2349d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 2350d65abd66SPyun YongHyeon cmdstat = segs[i].ds_len; 2351d65abd66SPyun YongHyeon if (i != 0) 2352d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_OWN; 2353d65abd66SPyun YongHyeon if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1) 2354d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_EOR; 2355d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | csum_flags); 2356d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free--; 2357d65abd66SPyun YongHyeon } 2358d65abd66SPyun YongHyeon /* Update producer index. */ 2359d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_prodidx = prod; 2360a94100faSBill Paul 2361d65abd66SPyun YongHyeon /* Set EOF on the last descriptor. */ 2362d65abd66SPyun YongHyeon ei = RL_TX_DESC_PRV(sc, prod); 2363d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[ei]; 2364d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 2365d65abd66SPyun YongHyeon 2366d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[si]; 2367a94100faSBill Paul /* 2368a94100faSBill Paul * Set up hardware VLAN tagging. Note: vlan tag info must 2369a94100faSBill Paul * appear in the first descriptor of a multi-descriptor 2370a94100faSBill Paul * transmission attempt. 2371a94100faSBill Paul */ 237278ba57b9SAndre Oppermann if ((*m_head)->m_flags & M_VLANTAG) 2373d65abd66SPyun YongHyeon desc->rl_vlanctl = 237478ba57b9SAndre Oppermann htole32(htons((*m_head)->m_pkthdr.ether_vtag) | 237578ba57b9SAndre Oppermann RL_TDESC_VLANCTL_TAG); 2376d65abd66SPyun YongHyeon /* Set SOF and transfer ownership of packet to the chip. */ 2377d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF); 2378a94100faSBill Paul 2379d65abd66SPyun YongHyeon /* 2380d65abd66SPyun YongHyeon * Insure that the map for this transmission 2381d65abd66SPyun YongHyeon * is placed at the array index of the last descriptor 2382d65abd66SPyun YongHyeon * in this chain. (Swap last and first dmamaps.) 2383d65abd66SPyun YongHyeon */ 2384d65abd66SPyun YongHyeon txd_last = &sc->rl_ldata.rl_tx_desc[ei]; 2385d65abd66SPyun YongHyeon map = txd->tx_dmamap; 2386d65abd66SPyun YongHyeon txd->tx_dmamap = txd_last->tx_dmamap; 2387d65abd66SPyun YongHyeon txd_last->tx_dmamap = map; 2388d65abd66SPyun YongHyeon txd_last->tx_m = *m_head; 2389a94100faSBill Paul 2390a94100faSBill Paul return (0); 2391a94100faSBill Paul } 2392a94100faSBill Paul 239397b9d4baSJohn-Mark Gurney static void 2394ed510fb0SBill Paul re_tx_task(arg, npending) 2395ed510fb0SBill Paul void *arg; 2396ed510fb0SBill Paul int npending; 239797b9d4baSJohn-Mark Gurney { 2398ed510fb0SBill Paul struct ifnet *ifp; 239997b9d4baSJohn-Mark Gurney 2400ed510fb0SBill Paul ifp = arg; 2401ed510fb0SBill Paul re_start(ifp); 2402ed510fb0SBill Paul 2403ed510fb0SBill Paul return; 240497b9d4baSJohn-Mark Gurney } 240597b9d4baSJohn-Mark Gurney 2406a94100faSBill Paul /* 2407a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2408a94100faSBill Paul */ 2409a94100faSBill Paul static void 2410ed510fb0SBill Paul re_start(ifp) 2411a94100faSBill Paul struct ifnet *ifp; 2412a94100faSBill Paul { 2413a94100faSBill Paul struct rl_softc *sc; 2414d65abd66SPyun YongHyeon struct mbuf *m_head; 2415d65abd66SPyun YongHyeon int queued; 2416a94100faSBill Paul 2417a94100faSBill Paul sc = ifp->if_softc; 241897b9d4baSJohn-Mark Gurney 2419ed510fb0SBill Paul RL_LOCK(sc); 2420ed510fb0SBill Paul 2421d65abd66SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2422d65abd66SPyun YongHyeon IFF_DRV_RUNNING || sc->rl_link == 0) { 2423ed510fb0SBill Paul RL_UNLOCK(sc); 2424ed510fb0SBill Paul return; 2425ed510fb0SBill Paul } 2426a94100faSBill Paul 2427d65abd66SPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 2428d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free > 1;) { 242952732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2430a94100faSBill Paul if (m_head == NULL) 2431a94100faSBill Paul break; 2432a94100faSBill Paul 2433d65abd66SPyun YongHyeon if (re_encap(sc, &m_head) != 0) { 2434b4b95879SMarius Strobl if (m_head == NULL) 2435b4b95879SMarius Strobl break; 243652732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 243713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2438a94100faSBill Paul break; 2439a94100faSBill Paul } 2440a94100faSBill Paul 2441a94100faSBill Paul /* 2442a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2443a94100faSBill Paul * to him. 2444a94100faSBill Paul */ 244559a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 244652732175SMax Laier 244752732175SMax Laier queued++; 2448a94100faSBill Paul } 2449a94100faSBill Paul 2450ed510fb0SBill Paul if (queued == 0) { 2451ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2452d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) 2453ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2454ed510fb0SBill Paul #endif 2455ed510fb0SBill Paul RL_UNLOCK(sc); 245652732175SMax Laier return; 2457ed510fb0SBill Paul } 245852732175SMax Laier 2459a94100faSBill Paul /* Flush the TX descriptors */ 2460a94100faSBill Paul 2461a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2462a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2463a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2464a94100faSBill Paul 24650fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2466a94100faSBill Paul 2467ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2468a94100faSBill Paul /* 2469a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2470a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2471a94100faSBill Paul * countdown timer, which will begin counting until it hits 2472a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2473a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2474a94100faSBill Paul * the timer count is reset to 0. 2475a94100faSBill Paul */ 2476a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2477ed510fb0SBill Paul #endif 2478a94100faSBill Paul 2479a94100faSBill Paul /* 2480a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 2481a94100faSBill Paul */ 24821d545c7aSMarius Strobl sc->rl_watchdog_timer = 5; 2483ed510fb0SBill Paul 2484ed510fb0SBill Paul RL_UNLOCK(sc); 2485ed510fb0SBill Paul 2486ed510fb0SBill Paul return; 2487a94100faSBill Paul } 2488a94100faSBill Paul 2489a94100faSBill Paul static void 2490a94100faSBill Paul re_init(xsc) 2491a94100faSBill Paul void *xsc; 2492a94100faSBill Paul { 2493a94100faSBill Paul struct rl_softc *sc = xsc; 249497b9d4baSJohn-Mark Gurney 249597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 249697b9d4baSJohn-Mark Gurney re_init_locked(sc); 249797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 249897b9d4baSJohn-Mark Gurney } 249997b9d4baSJohn-Mark Gurney 250097b9d4baSJohn-Mark Gurney static void 250197b9d4baSJohn-Mark Gurney re_init_locked(sc) 250297b9d4baSJohn-Mark Gurney struct rl_softc *sc; 250397b9d4baSJohn-Mark Gurney { 2504fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 2505a94100faSBill Paul struct mii_data *mii; 2506a94100faSBill Paul u_int32_t rxcfg = 0; 25074d3d7085SBernd Walter union { 25084d3d7085SBernd Walter uint32_t align_dummy; 25094d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 25104d3d7085SBernd Walter } eaddr; 2511a94100faSBill Paul 251297b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 251397b9d4baSJohn-Mark Gurney 2514a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2515a94100faSBill Paul 2516a94100faSBill Paul /* 2517a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 2518a94100faSBill Paul */ 2519a94100faSBill Paul re_stop(sc); 2520a94100faSBill Paul 2521a94100faSBill Paul /* 2522c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 2523edd03374SBill Paul * RX checksum offload. We must configure the C+ register 2524c2c6548bSBill Paul * before all others. 2525c2c6548bSBill Paul */ 2526c2c6548bSBill Paul CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB| 2527c2c6548bSBill Paul RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW| 2528ed510fb0SBill Paul RL_CPLUSCMD_VLANSTRIP|RL_CPLUSCMD_RXCSUM_ENB); 2529c2c6548bSBill Paul 2530c2c6548bSBill Paul /* 2531a94100faSBill Paul * Init our MAC address. Even though the chipset 2532a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 2533a94100faSBill Paul * register write enable" mode to modify the ID registers. 2534a94100faSBill Paul */ 25354d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 25364d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 2537a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 2538ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 2539ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 2540ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 2541ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 2542a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 2543a94100faSBill Paul 2544a94100faSBill Paul /* 2545a94100faSBill Paul * For C+ mode, initialize the RX descriptors and mbufs. 2546a94100faSBill Paul */ 2547a94100faSBill Paul re_rx_list_init(sc); 2548a94100faSBill Paul re_tx_list_init(sc); 2549a94100faSBill Paul 2550a94100faSBill Paul /* 2551d01fac16SPyun YongHyeon * Load the addresses of the RX and TX lists into the chip. 2552d01fac16SPyun YongHyeon */ 2553d01fac16SPyun YongHyeon 2554d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 2555d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 2556d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 2557d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 2558d01fac16SPyun YongHyeon 2559d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 2560d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 2561d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 2562d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 2563d01fac16SPyun YongHyeon 2564d01fac16SPyun YongHyeon /* 2565a94100faSBill Paul * Enable transmit and receive. 2566a94100faSBill Paul */ 2567a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2568a94100faSBill Paul 2569a94100faSBill Paul /* 2570a94100faSBill Paul * Set the initial TX and RX configuration. 2571a94100faSBill Paul */ 2572abc8ff44SBill Paul if (sc->rl_testmode) { 2573abc8ff44SBill Paul if (sc->rl_type == RL_8169) 2574abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2575abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 2576a94100faSBill Paul else 2577abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2578abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 2579abc8ff44SBill Paul } else 2580a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 2581d01fac16SPyun YongHyeon 2582d01fac16SPyun YongHyeon CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 2583d01fac16SPyun YongHyeon 2584a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG); 2585a94100faSBill Paul 2586a94100faSBill Paul /* Set the individual bit to receive frames for this host only. */ 2587a94100faSBill Paul rxcfg = CSR_READ_4(sc, RL_RXCFG); 2588a94100faSBill Paul rxcfg |= RL_RXCFG_RX_INDIV; 2589a94100faSBill Paul 2590a94100faSBill Paul /* If we want promiscuous mode, set the allframes bit. */ 259161021536SJohn-Mark Gurney if (ifp->if_flags & IFF_PROMISC) 2592a94100faSBill Paul rxcfg |= RL_RXCFG_RX_ALLPHYS; 259361021536SJohn-Mark Gurney else 2594a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_ALLPHYS; 2595a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2596a94100faSBill Paul 2597a94100faSBill Paul /* 2598a94100faSBill Paul * Set capture broadcast bit to capture broadcast frames. 2599a94100faSBill Paul */ 260061021536SJohn-Mark Gurney if (ifp->if_flags & IFF_BROADCAST) 2601a94100faSBill Paul rxcfg |= RL_RXCFG_RX_BROAD; 260261021536SJohn-Mark Gurney else 2603a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_BROAD; 2604a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2605a94100faSBill Paul 2606a94100faSBill Paul /* 2607a94100faSBill Paul * Program the multicast filter, if necessary. 2608a94100faSBill Paul */ 2609a94100faSBill Paul re_setmulti(sc); 2610a94100faSBill Paul 2611a94100faSBill Paul #ifdef DEVICE_POLLING 2612a94100faSBill Paul /* 2613a94100faSBill Paul * Disable interrupts if we are polling. 2614a94100faSBill Paul */ 261540929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 2616a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2617a94100faSBill Paul else /* otherwise ... */ 261840929967SGleb Smirnoff #endif 2619ed510fb0SBill Paul 2620a94100faSBill Paul /* 2621a94100faSBill Paul * Enable interrupts. 2622a94100faSBill Paul */ 2623a94100faSBill Paul if (sc->rl_testmode) 2624a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2625a94100faSBill Paul else 2626a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2627ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 2628a94100faSBill Paul 2629a94100faSBill Paul /* Set initial TX threshold */ 2630a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 2631a94100faSBill Paul 2632a94100faSBill Paul /* Start RX/TX process. */ 2633a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 2634a94100faSBill Paul #ifdef notdef 2635a94100faSBill Paul /* Enable receiver and transmitter. */ 2636a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2637a94100faSBill Paul #endif 2638a94100faSBill Paul 2639ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2640a94100faSBill Paul /* 2641a94100faSBill Paul * Initialize the timer interrupt register so that 2642a94100faSBill Paul * a timer interrupt will be generated once the timer 2643a94100faSBill Paul * reaches a certain number of ticks. The timer is 2644a94100faSBill Paul * reloaded on each transmit. This gives us TX interrupt 2645a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 2646a94100faSBill Paul */ 2647a94100faSBill Paul if (sc->rl_type == RL_8169) 2648a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 2649a94100faSBill Paul else 2650a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 2651ed510fb0SBill Paul #endif 2652a94100faSBill Paul 2653a94100faSBill Paul /* 2654a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 2655a94100faSBill Paul * size so we can receive jumbo frames. 2656a94100faSBill Paul */ 2657a94100faSBill Paul if (sc->rl_type == RL_8169) 2658a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 2659a94100faSBill Paul 266097b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 2661a94100faSBill Paul return; 2662a94100faSBill Paul 2663a94100faSBill Paul mii_mediachg(mii); 2664a94100faSBill Paul 266519ecd231SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD); 2666a94100faSBill Paul 266713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 266813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2669a94100faSBill Paul 2670ed510fb0SBill Paul sc->rl_link = 0; 26711d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 2672d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2673a94100faSBill Paul } 2674a94100faSBill Paul 2675a94100faSBill Paul /* 2676a94100faSBill Paul * Set media options. 2677a94100faSBill Paul */ 2678a94100faSBill Paul static int 2679a94100faSBill Paul re_ifmedia_upd(ifp) 2680a94100faSBill Paul struct ifnet *ifp; 2681a94100faSBill Paul { 2682a94100faSBill Paul struct rl_softc *sc; 2683a94100faSBill Paul struct mii_data *mii; 2684a94100faSBill Paul 2685a94100faSBill Paul sc = ifp->if_softc; 2686a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2687d1754a9bSJohn Baldwin RL_LOCK(sc); 2688a94100faSBill Paul mii_mediachg(mii); 2689d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2690a94100faSBill Paul 2691a94100faSBill Paul return (0); 2692a94100faSBill Paul } 2693a94100faSBill Paul 2694a94100faSBill Paul /* 2695a94100faSBill Paul * Report current media status. 2696a94100faSBill Paul */ 2697a94100faSBill Paul static void 2698a94100faSBill Paul re_ifmedia_sts(ifp, ifmr) 2699a94100faSBill Paul struct ifnet *ifp; 2700a94100faSBill Paul struct ifmediareq *ifmr; 2701a94100faSBill Paul { 2702a94100faSBill Paul struct rl_softc *sc; 2703a94100faSBill Paul struct mii_data *mii; 2704a94100faSBill Paul 2705a94100faSBill Paul sc = ifp->if_softc; 2706a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2707a94100faSBill Paul 2708d1754a9bSJohn Baldwin RL_LOCK(sc); 2709a94100faSBill Paul mii_pollstat(mii); 2710d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2711a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 2712a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 2713a94100faSBill Paul } 2714a94100faSBill Paul 2715a94100faSBill Paul static int 2716a94100faSBill Paul re_ioctl(ifp, command, data) 2717a94100faSBill Paul struct ifnet *ifp; 2718a94100faSBill Paul u_long command; 2719a94100faSBill Paul caddr_t data; 2720a94100faSBill Paul { 2721a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2722a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 2723a94100faSBill Paul struct mii_data *mii; 272440929967SGleb Smirnoff int error = 0; 2725a94100faSBill Paul 2726a94100faSBill Paul switch (command) { 2727a94100faSBill Paul case SIOCSIFMTU: 2728d1754a9bSJohn Baldwin RL_LOCK(sc); 2729a94100faSBill Paul if (ifr->ifr_mtu > RL_JUMBO_MTU) 2730a94100faSBill Paul error = EINVAL; 2731a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 2732d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2733a94100faSBill Paul break; 2734a94100faSBill Paul case SIOCSIFFLAGS: 273597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2736eed497bbSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 2737eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2738eed497bbSPyun YongHyeon if (((ifp->if_flags ^ sc->rl_if_flags) 2739eed497bbSPyun YongHyeon & IFF_PROMISC) != 0) 2740eed497bbSPyun YongHyeon re_setmulti(sc); 2741eed497bbSPyun YongHyeon } else 274297b9d4baSJohn-Mark Gurney re_init_locked(sc); 2743eed497bbSPyun YongHyeon } else { 2744eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2745a94100faSBill Paul re_stop(sc); 2746eed497bbSPyun YongHyeon } 2747eed497bbSPyun YongHyeon sc->rl_if_flags = ifp->if_flags; 274897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2749a94100faSBill Paul break; 2750a94100faSBill Paul case SIOCADDMULTI: 2751a94100faSBill Paul case SIOCDELMULTI: 275297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2753a94100faSBill Paul re_setmulti(sc); 275497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2755a94100faSBill Paul break; 2756a94100faSBill Paul case SIOCGIFMEDIA: 2757a94100faSBill Paul case SIOCSIFMEDIA: 2758a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2759a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2760a94100faSBill Paul break; 2761a94100faSBill Paul case SIOCSIFCAP: 276240929967SGleb Smirnoff { 2763f051cb85SGleb Smirnoff int mask, reinit; 2764f051cb85SGleb Smirnoff 2765f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2766f051cb85SGleb Smirnoff reinit = 0; 276740929967SGleb Smirnoff #ifdef DEVICE_POLLING 276840929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 276940929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 277040929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 277140929967SGleb Smirnoff if (error) 277240929967SGleb Smirnoff return(error); 2773d1754a9bSJohn Baldwin RL_LOCK(sc); 277440929967SGleb Smirnoff /* Disable interrupts */ 277540929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 277640929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 277740929967SGleb Smirnoff RL_UNLOCK(sc); 277840929967SGleb Smirnoff } else { 277940929967SGleb Smirnoff error = ether_poll_deregister(ifp); 278040929967SGleb Smirnoff /* Enable interrupts. */ 278140929967SGleb Smirnoff RL_LOCK(sc); 278240929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 278340929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 278440929967SGleb Smirnoff RL_UNLOCK(sc); 278540929967SGleb Smirnoff } 278640929967SGleb Smirnoff } 278740929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 278840929967SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 2789f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 2790a94100faSBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2791dc74159dSPyun YongHyeon ifp->if_hwassist |= RE_CSUM_FEATURES; 2792a94100faSBill Paul else 2793b61178a9SPyun YongHyeon ifp->if_hwassist &= ~RE_CSUM_FEATURES; 2794f051cb85SGleb Smirnoff reinit = 1; 279540929967SGleb Smirnoff } 2796f051cb85SGleb Smirnoff if (mask & IFCAP_VLAN_HWTAGGING) { 2797f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2798f051cb85SGleb Smirnoff reinit = 1; 2799f051cb85SGleb Smirnoff } 2800dc74159dSPyun YongHyeon if (mask & IFCAP_TSO4) { 2801dc74159dSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2802dc74159dSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) && 2803dc74159dSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities)) 2804dc74159dSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2805dc74159dSPyun YongHyeon else 2806dc74159dSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2807dc74159dSPyun YongHyeon } 2808f051cb85SGleb Smirnoff if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) 2809f051cb85SGleb Smirnoff re_init(sc); 2810960fd5b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 281140929967SGleb Smirnoff } 2812a94100faSBill Paul break; 2813a94100faSBill Paul default: 2814a94100faSBill Paul error = ether_ioctl(ifp, command, data); 2815a94100faSBill Paul break; 2816a94100faSBill Paul } 2817a94100faSBill Paul 2818a94100faSBill Paul return (error); 2819a94100faSBill Paul } 2820a94100faSBill Paul 2821a94100faSBill Paul static void 28221d545c7aSMarius Strobl re_watchdog(sc) 2823a94100faSBill Paul struct rl_softc *sc; 28241d545c7aSMarius Strobl { 2825a94100faSBill Paul 28261d545c7aSMarius Strobl RL_LOCK_ASSERT(sc); 28271d545c7aSMarius Strobl 28281d545c7aSMarius Strobl if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0) 28291d545c7aSMarius Strobl return; 28301d545c7aSMarius Strobl 28311d545c7aSMarius Strobl device_printf(sc->rl_dev, "watchdog timeout\n"); 28321d545c7aSMarius Strobl sc->rl_ifp->if_oerrors++; 2833a94100faSBill Paul 2834a94100faSBill Paul re_txeof(sc); 2835a94100faSBill Paul re_rxeof(sc); 283697b9d4baSJohn-Mark Gurney re_init_locked(sc); 2837a94100faSBill Paul } 2838a94100faSBill Paul 2839a94100faSBill Paul /* 2840a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 2841a94100faSBill Paul * RX and TX lists. 2842a94100faSBill Paul */ 2843a94100faSBill Paul static void 2844a94100faSBill Paul re_stop(sc) 2845a94100faSBill Paul struct rl_softc *sc; 2846a94100faSBill Paul { 2847a94100faSBill Paul register int i; 2848a94100faSBill Paul struct ifnet *ifp; 2849d65abd66SPyun YongHyeon struct rl_txdesc *txd; 2850d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 2851a94100faSBill Paul 285297b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 285397b9d4baSJohn-Mark Gurney 2854fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2855a94100faSBill Paul 28561d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 2857d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 285813f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2859a94100faSBill Paul 2860a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 2861a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 2862ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 2863a94100faSBill Paul 2864a94100faSBill Paul if (sc->rl_head != NULL) { 2865a94100faSBill Paul m_freem(sc->rl_head); 2866a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2867a94100faSBill Paul } 2868a94100faSBill Paul 2869a94100faSBill Paul /* Free the TX list buffers. */ 2870a94100faSBill Paul 2871d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 2872d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[i]; 2873d65abd66SPyun YongHyeon if (txd->tx_m != NULL) { 2874d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2875d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2876d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 2877d65abd66SPyun YongHyeon txd->tx_dmamap); 2878d65abd66SPyun YongHyeon m_freem(txd->tx_m); 2879d65abd66SPyun YongHyeon txd->tx_m = NULL; 2880a94100faSBill Paul } 2881a94100faSBill Paul } 2882a94100faSBill Paul 2883a94100faSBill Paul /* Free the RX list buffers. */ 2884a94100faSBill Paul 2885d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 2886d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[i]; 2887d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 2888d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2889d65abd66SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 2890d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 2891d65abd66SPyun YongHyeon rxd->rx_dmamap); 2892d65abd66SPyun YongHyeon m_freem(rxd->rx_m); 2893d65abd66SPyun YongHyeon rxd->rx_m = NULL; 2894a94100faSBill Paul } 2895a94100faSBill Paul } 2896a94100faSBill Paul } 2897a94100faSBill Paul 2898a94100faSBill Paul /* 2899a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 2900a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 2901a94100faSBill Paul * resume. 2902a94100faSBill Paul */ 2903a94100faSBill Paul static int 2904a94100faSBill Paul re_suspend(dev) 2905a94100faSBill Paul device_t dev; 2906a94100faSBill Paul { 2907a94100faSBill Paul struct rl_softc *sc; 2908a94100faSBill Paul 2909a94100faSBill Paul sc = device_get_softc(dev); 2910a94100faSBill Paul 291197b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2912a94100faSBill Paul re_stop(sc); 2913a94100faSBill Paul sc->suspended = 1; 291497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2915a94100faSBill Paul 2916a94100faSBill Paul return (0); 2917a94100faSBill Paul } 2918a94100faSBill Paul 2919a94100faSBill Paul /* 2920a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2921a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 2922a94100faSBill Paul * appropriate. 2923a94100faSBill Paul */ 2924a94100faSBill Paul static int 2925a94100faSBill Paul re_resume(dev) 2926a94100faSBill Paul device_t dev; 2927a94100faSBill Paul { 2928a94100faSBill Paul struct rl_softc *sc; 2929a94100faSBill Paul struct ifnet *ifp; 2930a94100faSBill Paul 2931a94100faSBill Paul sc = device_get_softc(dev); 293297b9d4baSJohn-Mark Gurney 293397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 293497b9d4baSJohn-Mark Gurney 2935fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2936a94100faSBill Paul 2937a94100faSBill Paul /* reinitialize interface if necessary */ 2938a94100faSBill Paul if (ifp->if_flags & IFF_UP) 293997b9d4baSJohn-Mark Gurney re_init_locked(sc); 2940a94100faSBill Paul 2941a94100faSBill Paul sc->suspended = 0; 294297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2943a94100faSBill Paul 2944a94100faSBill Paul return (0); 2945a94100faSBill Paul } 2946a94100faSBill Paul 2947a94100faSBill Paul /* 2948a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2949a94100faSBill Paul * get confused by errant DMAs when rebooting. 2950a94100faSBill Paul */ 29516a087a87SPyun YongHyeon static int 2952a94100faSBill Paul re_shutdown(dev) 2953a94100faSBill Paul device_t dev; 2954a94100faSBill Paul { 2955a94100faSBill Paul struct rl_softc *sc; 2956a94100faSBill Paul 2957a94100faSBill Paul sc = device_get_softc(dev); 2958a94100faSBill Paul 295997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2960a94100faSBill Paul re_stop(sc); 2961536fde34SMaxim Sobolev /* 2962536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 2963536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 296472293673SRuslan Ermilov * cases. 2965536fde34SMaxim Sobolev */ 2966536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 296797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 29686a087a87SPyun YongHyeon 29696a087a87SPyun YongHyeon return (0); 2970a94100faSBill Paul } 2971