1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37a94100faSBill Paul * RealTek 8139C+/8169/8169S/8110S PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47a94100faSBill Paul * four devices in this family: the RTL8139C+, the RTL8169, the RTL8169S 48a94100faSBill Paul * and the RTL8110S. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111a94100faSBill Paul #include <sys/param.h> 112a94100faSBill Paul #include <sys/endian.h> 113a94100faSBill Paul #include <sys/systm.h> 114a94100faSBill Paul #include <sys/sockio.h> 115a94100faSBill Paul #include <sys/mbuf.h> 116a94100faSBill Paul #include <sys/malloc.h> 117fe12f24bSPoul-Henning Kamp #include <sys/module.h> 118a94100faSBill Paul #include <sys/kernel.h> 119a94100faSBill Paul #include <sys/socket.h> 120a94100faSBill Paul 121a94100faSBill Paul #include <net/if.h> 122a94100faSBill Paul #include <net/if_arp.h> 123a94100faSBill Paul #include <net/ethernet.h> 124a94100faSBill Paul #include <net/if_dl.h> 125a94100faSBill Paul #include <net/if_media.h> 126fc74a9f9SBrooks Davis #include <net/if_types.h> 127a94100faSBill Paul #include <net/if_vlan_var.h> 128a94100faSBill Paul 129a94100faSBill Paul #include <net/bpf.h> 130a94100faSBill Paul 131a94100faSBill Paul #include <machine/bus.h> 132a94100faSBill Paul #include <machine/resource.h> 133a94100faSBill Paul #include <sys/bus.h> 134a94100faSBill Paul #include <sys/rman.h> 135a94100faSBill Paul 136a94100faSBill Paul #include <dev/mii/mii.h> 137a94100faSBill Paul #include <dev/mii/miivar.h> 138a94100faSBill Paul 139a94100faSBill Paul #include <dev/pci/pcireg.h> 140a94100faSBill Paul #include <dev/pci/pcivar.h> 141a94100faSBill Paul 142a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 143a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 144a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 145a94100faSBill Paul 146a94100faSBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 147a94100faSBill Paul #include "miibus_if.h" 148a94100faSBill Paul 149a94100faSBill Paul /* 150a94100faSBill Paul * Default to using PIO access for this driver. 151a94100faSBill Paul */ 152a94100faSBill Paul #define RE_USEIOSPACE 153a94100faSBill Paul 154a94100faSBill Paul #include <pci/if_rlreg.h> 155a94100faSBill Paul 156a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 157a94100faSBill Paul 158a94100faSBill Paul /* 159a94100faSBill Paul * Various supported device vendors/types and their names. 160a94100faSBill Paul */ 161a94100faSBill Paul static struct rl_type re_devs[] = { 16232aa5f0eSAnton Berezin { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169S, 16332aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 164a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS, 165a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 166a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169, 167a94100faSBill Paul "RealTek 8169 Gigabit Ethernet" }, 16869a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S, 16969a6b7fbSBill Paul "RealTek 8169S Single-chip Gigabit Ethernet" }, 1705fb99dcaSWarner Losh { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169SB, 1715fb99dcaSWarner Losh "RealTek 8169SB Single-chip Gigabit Ethernet" }, 17269a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S, 17369a6b7fbSBill Paul "RealTek 8110S Single-chip Gigabit Ethernet" }, 174ea263191SMIHIRA Sanpei Yoshiro { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, RL_HWREV_8169S, 175ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 176a94100faSBill Paul { 0, 0, 0, NULL } 177a94100faSBill Paul }; 178a94100faSBill Paul 179a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = { 180a94100faSBill Paul { RL_HWREV_8139, RL_8139, "" }, 181a94100faSBill Paul { RL_HWREV_8139A, RL_8139, "A" }, 182a94100faSBill Paul { RL_HWREV_8139AG, RL_8139, "A-G" }, 183a94100faSBill Paul { RL_HWREV_8139B, RL_8139, "B" }, 184a94100faSBill Paul { RL_HWREV_8130, RL_8139, "8130" }, 185a94100faSBill Paul { RL_HWREV_8139C, RL_8139, "C" }, 186a94100faSBill Paul { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" }, 187a94100faSBill Paul { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"}, 188a94100faSBill Paul { RL_HWREV_8169, RL_8169, "8169"}, 18969a6b7fbSBill Paul { RL_HWREV_8169S, RL_8169, "8169S"}, 1905fb99dcaSWarner Losh { RL_HWREV_8169SB, RL_8169, "8169SB"}, 19169a6b7fbSBill Paul { RL_HWREV_8110S, RL_8169, "8110S"}, 192a94100faSBill Paul { RL_HWREV_8100, RL_8139, "8100"}, 193a94100faSBill Paul { RL_HWREV_8101, RL_8139, "8101"}, 194a94100faSBill Paul { 0, 0, NULL } 195a94100faSBill Paul }; 196a94100faSBill Paul 197a94100faSBill Paul static int re_probe (device_t); 198a94100faSBill Paul static int re_attach (device_t); 199a94100faSBill Paul static int re_detach (device_t); 200a94100faSBill Paul 20180a2a305SJohn-Mark Gurney static int re_encap (struct rl_softc *, struct mbuf **, int *); 202a94100faSBill Paul 203a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 204a94100faSBill Paul static void re_dma_map_desc (void *, bus_dma_segment_t *, int, 205a94100faSBill Paul bus_size_t, int); 206a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 207a94100faSBill Paul static int re_newbuf (struct rl_softc *, int, struct mbuf *); 208a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 209a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 21022a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 21122a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 21222a11c96SJohn-Mark Gurney (struct mbuf *); 21322a11c96SJohn-Mark Gurney #endif 214a94100faSBill Paul static void re_rxeof (struct rl_softc *); 215a94100faSBill Paul static void re_txeof (struct rl_softc *); 21697b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2170187838bSRuslan Ermilov static void re_poll (struct ifnet *, enum poll_cmd, int); 2180187838bSRuslan Ermilov static void re_poll_locked (struct ifnet *, enum poll_cmd, int); 21997b9d4baSJohn-Mark Gurney #endif 220a94100faSBill Paul static void re_intr (void *); 221a94100faSBill Paul static void re_tick (void *); 22297b9d4baSJohn-Mark Gurney static void re_tick_locked (struct rl_softc *); 223a94100faSBill Paul static void re_start (struct ifnet *); 22497b9d4baSJohn-Mark Gurney static void re_start_locked (struct ifnet *); 225a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 226a94100faSBill Paul static void re_init (void *); 22797b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 228a94100faSBill Paul static void re_stop (struct rl_softc *); 229a94100faSBill Paul static void re_watchdog (struct ifnet *); 230a94100faSBill Paul static int re_suspend (device_t); 231a94100faSBill Paul static int re_resume (device_t); 232a94100faSBill Paul static void re_shutdown (device_t); 233a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 234a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 235a94100faSBill Paul 236a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 237a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 238a94100faSBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int, int); 239a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 240a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 241a94100faSBill Paul 242a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 243a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 244a94100faSBill Paul static void re_miibus_statchg (device_t); 245a94100faSBill Paul 246a94100faSBill Paul static void re_setmulti (struct rl_softc *); 247a94100faSBill Paul static void re_reset (struct rl_softc *); 248a94100faSBill Paul 249a94100faSBill Paul static int re_diag (struct rl_softc *); 250a94100faSBill Paul 251a94100faSBill Paul #ifdef RE_USEIOSPACE 252a94100faSBill Paul #define RL_RES SYS_RES_IOPORT 253a94100faSBill Paul #define RL_RID RL_PCI_LOIO 254a94100faSBill Paul #else 255a94100faSBill Paul #define RL_RES SYS_RES_MEMORY 256a94100faSBill Paul #define RL_RID RL_PCI_LOMEM 257a94100faSBill Paul #endif 258a94100faSBill Paul 259a94100faSBill Paul static device_method_t re_methods[] = { 260a94100faSBill Paul /* Device interface */ 261a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 262a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 263a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 264a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 265a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 266a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 267a94100faSBill Paul 268a94100faSBill Paul /* bus interface */ 269a94100faSBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 270a94100faSBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 271a94100faSBill Paul 272a94100faSBill Paul /* MII interface */ 273a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 274a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 275a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 276a94100faSBill Paul 277a94100faSBill Paul { 0, 0 } 278a94100faSBill Paul }; 279a94100faSBill Paul 280a94100faSBill Paul static driver_t re_driver = { 281a94100faSBill Paul "re", 282a94100faSBill Paul re_methods, 283a94100faSBill Paul sizeof(struct rl_softc) 284a94100faSBill Paul }; 285a94100faSBill Paul 286a94100faSBill Paul static devclass_t re_devclass; 287a94100faSBill Paul 288a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 289347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0); 290a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 291a94100faSBill Paul 292a94100faSBill Paul #define EE_SET(x) \ 293a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 294a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 295a94100faSBill Paul 296a94100faSBill Paul #define EE_CLR(x) \ 297a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 298a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 299a94100faSBill Paul 300a94100faSBill Paul /* 301a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 302a94100faSBill Paul */ 303a94100faSBill Paul static void 304a94100faSBill Paul re_eeprom_putbyte(sc, addr) 305a94100faSBill Paul struct rl_softc *sc; 306a94100faSBill Paul int addr; 307a94100faSBill Paul { 308a94100faSBill Paul register int d, i; 309a94100faSBill Paul 310a94100faSBill Paul d = addr | sc->rl_eecmd_read; 311a94100faSBill Paul 312a94100faSBill Paul /* 313a94100faSBill Paul * Feed in each bit and strobe the clock. 314a94100faSBill Paul */ 315a94100faSBill Paul for (i = 0x400; i; i >>= 1) { 316a94100faSBill Paul if (d & i) { 317a94100faSBill Paul EE_SET(RL_EE_DATAIN); 318a94100faSBill Paul } else { 319a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 320a94100faSBill Paul } 321a94100faSBill Paul DELAY(100); 322a94100faSBill Paul EE_SET(RL_EE_CLK); 323a94100faSBill Paul DELAY(150); 324a94100faSBill Paul EE_CLR(RL_EE_CLK); 325a94100faSBill Paul DELAY(100); 326a94100faSBill Paul } 327a94100faSBill Paul } 328a94100faSBill Paul 329a94100faSBill Paul /* 330a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 331a94100faSBill Paul */ 332a94100faSBill Paul static void 333a94100faSBill Paul re_eeprom_getword(sc, addr, dest) 334a94100faSBill Paul struct rl_softc *sc; 335a94100faSBill Paul int addr; 336a94100faSBill Paul u_int16_t *dest; 337a94100faSBill Paul { 338a94100faSBill Paul register int i; 339a94100faSBill Paul u_int16_t word = 0; 340a94100faSBill Paul 341a94100faSBill Paul /* Enter EEPROM access mode. */ 342a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL); 343a94100faSBill Paul 344a94100faSBill Paul /* 345a94100faSBill Paul * Send address of word we want to read. 346a94100faSBill Paul */ 347a94100faSBill Paul re_eeprom_putbyte(sc, addr); 348a94100faSBill Paul 349a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL); 350a94100faSBill Paul 351a94100faSBill Paul /* 352a94100faSBill Paul * Start reading bits from EEPROM. 353a94100faSBill Paul */ 354a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 355a94100faSBill Paul EE_SET(RL_EE_CLK); 356a94100faSBill Paul DELAY(100); 357a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 358a94100faSBill Paul word |= i; 359a94100faSBill Paul EE_CLR(RL_EE_CLK); 360a94100faSBill Paul DELAY(100); 361a94100faSBill Paul } 362a94100faSBill Paul 363a94100faSBill Paul /* Turn off EEPROM access mode. */ 364a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 365a94100faSBill Paul 366a94100faSBill Paul *dest = word; 367a94100faSBill Paul } 368a94100faSBill Paul 369a94100faSBill Paul /* 370a94100faSBill Paul * Read a sequence of words from the EEPROM. 371a94100faSBill Paul */ 372a94100faSBill Paul static void 373a94100faSBill Paul re_read_eeprom(sc, dest, off, cnt, swap) 374a94100faSBill Paul struct rl_softc *sc; 375a94100faSBill Paul caddr_t dest; 376a94100faSBill Paul int off; 377a94100faSBill Paul int cnt; 378a94100faSBill Paul int swap; 379a94100faSBill Paul { 380a94100faSBill Paul int i; 381a94100faSBill Paul u_int16_t word = 0, *ptr; 382a94100faSBill Paul 383a94100faSBill Paul for (i = 0; i < cnt; i++) { 384a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 385a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 386a94100faSBill Paul if (swap) 387a94100faSBill Paul *ptr = ntohs(word); 388a94100faSBill Paul else 389a94100faSBill Paul *ptr = word; 390a94100faSBill Paul } 391a94100faSBill Paul } 392a94100faSBill Paul 393a94100faSBill Paul static int 394a94100faSBill Paul re_gmii_readreg(dev, phy, reg) 395a94100faSBill Paul device_t dev; 396a94100faSBill Paul int phy, reg; 397a94100faSBill Paul { 398a94100faSBill Paul struct rl_softc *sc; 399a94100faSBill Paul u_int32_t rval; 400a94100faSBill Paul int i; 401a94100faSBill Paul 402a94100faSBill Paul if (phy != 1) 403a94100faSBill Paul return (0); 404a94100faSBill Paul 405a94100faSBill Paul sc = device_get_softc(dev); 406a94100faSBill Paul 4079bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4089bac70b8SBill Paul 4099bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4109bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4119bac70b8SBill Paul return (rval); 4129bac70b8SBill Paul } 4139bac70b8SBill Paul 414a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 415a94100faSBill Paul DELAY(1000); 416a94100faSBill Paul 417a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 418a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 419a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 420a94100faSBill Paul break; 421a94100faSBill Paul DELAY(100); 422a94100faSBill Paul } 423a94100faSBill Paul 424a94100faSBill Paul if (i == RL_TIMEOUT) { 425a94100faSBill Paul printf ("re%d: PHY read failed\n", sc->rl_unit); 426a94100faSBill Paul return (0); 427a94100faSBill Paul } 428a94100faSBill Paul 429a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 430a94100faSBill Paul } 431a94100faSBill Paul 432a94100faSBill Paul static int 433a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data) 434a94100faSBill Paul device_t dev; 435a94100faSBill Paul int phy, reg, data; 436a94100faSBill Paul { 437a94100faSBill Paul struct rl_softc *sc; 438a94100faSBill Paul u_int32_t rval; 439a94100faSBill Paul int i; 440a94100faSBill Paul 441a94100faSBill Paul sc = device_get_softc(dev); 442a94100faSBill Paul 443a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4449bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 445a94100faSBill Paul DELAY(1000); 446a94100faSBill Paul 447a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 448a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 449a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 450a94100faSBill Paul break; 451a94100faSBill Paul DELAY(100); 452a94100faSBill Paul } 453a94100faSBill Paul 454a94100faSBill Paul if (i == RL_TIMEOUT) { 455a94100faSBill Paul printf ("re%d: PHY write failed\n", sc->rl_unit); 456a94100faSBill Paul return (0); 457a94100faSBill Paul } 458a94100faSBill Paul 459a94100faSBill Paul return (0); 460a94100faSBill Paul } 461a94100faSBill Paul 462a94100faSBill Paul static int 463a94100faSBill Paul re_miibus_readreg(dev, phy, reg) 464a94100faSBill Paul device_t dev; 465a94100faSBill Paul int phy, reg; 466a94100faSBill Paul { 467a94100faSBill Paul struct rl_softc *sc; 468a94100faSBill Paul u_int16_t rval = 0; 469a94100faSBill Paul u_int16_t re8139_reg = 0; 470a94100faSBill Paul 471a94100faSBill Paul sc = device_get_softc(dev); 472a94100faSBill Paul 473a94100faSBill Paul if (sc->rl_type == RL_8169) { 474a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 475a94100faSBill Paul return (rval); 476a94100faSBill Paul } 477a94100faSBill Paul 478a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 479a94100faSBill Paul if (phy) { 480a94100faSBill Paul return (0); 481a94100faSBill Paul } 482a94100faSBill Paul switch (reg) { 483a94100faSBill Paul case MII_BMCR: 484a94100faSBill Paul re8139_reg = RL_BMCR; 485a94100faSBill Paul break; 486a94100faSBill Paul case MII_BMSR: 487a94100faSBill Paul re8139_reg = RL_BMSR; 488a94100faSBill Paul break; 489a94100faSBill Paul case MII_ANAR: 490a94100faSBill Paul re8139_reg = RL_ANAR; 491a94100faSBill Paul break; 492a94100faSBill Paul case MII_ANER: 493a94100faSBill Paul re8139_reg = RL_ANER; 494a94100faSBill Paul break; 495a94100faSBill Paul case MII_ANLPAR: 496a94100faSBill Paul re8139_reg = RL_LPAR; 497a94100faSBill Paul break; 498a94100faSBill Paul case MII_PHYIDR1: 499a94100faSBill Paul case MII_PHYIDR2: 500a94100faSBill Paul return (0); 501a94100faSBill Paul /* 502a94100faSBill Paul * Allow the rlphy driver to read the media status 503a94100faSBill Paul * register. If we have a link partner which does not 504a94100faSBill Paul * support NWAY, this is the register which will tell 505a94100faSBill Paul * us the results of parallel detection. 506a94100faSBill Paul */ 507a94100faSBill Paul case RL_MEDIASTAT: 508a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 509a94100faSBill Paul return (rval); 510a94100faSBill Paul default: 511a94100faSBill Paul printf("re%d: bad phy register\n", sc->rl_unit); 512a94100faSBill Paul return (0); 513a94100faSBill Paul } 514a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 515a94100faSBill Paul return (rval); 516a94100faSBill Paul } 517a94100faSBill Paul 518a94100faSBill Paul static int 519a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data) 520a94100faSBill Paul device_t dev; 521a94100faSBill Paul int phy, reg, data; 522a94100faSBill Paul { 523a94100faSBill Paul struct rl_softc *sc; 524a94100faSBill Paul u_int16_t re8139_reg = 0; 525a94100faSBill Paul int rval = 0; 526a94100faSBill Paul 527a94100faSBill Paul sc = device_get_softc(dev); 528a94100faSBill Paul 529a94100faSBill Paul if (sc->rl_type == RL_8169) { 530a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 531a94100faSBill Paul return (rval); 532a94100faSBill Paul } 533a94100faSBill Paul 534a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 53597b9d4baSJohn-Mark Gurney if (phy) 536a94100faSBill Paul return (0); 53797b9d4baSJohn-Mark Gurney 538a94100faSBill Paul switch (reg) { 539a94100faSBill Paul case MII_BMCR: 540a94100faSBill Paul re8139_reg = RL_BMCR; 541a94100faSBill Paul break; 542a94100faSBill Paul case MII_BMSR: 543a94100faSBill Paul re8139_reg = RL_BMSR; 544a94100faSBill Paul break; 545a94100faSBill Paul case MII_ANAR: 546a94100faSBill Paul re8139_reg = RL_ANAR; 547a94100faSBill Paul break; 548a94100faSBill Paul case MII_ANER: 549a94100faSBill Paul re8139_reg = RL_ANER; 550a94100faSBill Paul break; 551a94100faSBill Paul case MII_ANLPAR: 552a94100faSBill Paul re8139_reg = RL_LPAR; 553a94100faSBill Paul break; 554a94100faSBill Paul case MII_PHYIDR1: 555a94100faSBill Paul case MII_PHYIDR2: 556a94100faSBill Paul return (0); 557a94100faSBill Paul break; 558a94100faSBill Paul default: 559a94100faSBill Paul printf("re%d: bad phy register\n", sc->rl_unit); 560a94100faSBill Paul return (0); 561a94100faSBill Paul } 562a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 563a94100faSBill Paul return (0); 564a94100faSBill Paul } 565a94100faSBill Paul 566a94100faSBill Paul static void 567a94100faSBill Paul re_miibus_statchg(dev) 568a94100faSBill Paul device_t dev; 569a94100faSBill Paul { 570a11e2f18SBruce M Simpson 571a94100faSBill Paul } 572a94100faSBill Paul 573a94100faSBill Paul /* 574a94100faSBill Paul * Program the 64-bit multicast hash filter. 575a94100faSBill Paul */ 576a94100faSBill Paul static void 577a94100faSBill Paul re_setmulti(sc) 578a94100faSBill Paul struct rl_softc *sc; 579a94100faSBill Paul { 580a94100faSBill Paul struct ifnet *ifp; 581a94100faSBill Paul int h = 0; 582a94100faSBill Paul u_int32_t hashes[2] = { 0, 0 }; 583a94100faSBill Paul struct ifmultiaddr *ifma; 584a94100faSBill Paul u_int32_t rxfilt; 585a94100faSBill Paul int mcnt = 0; 586a94100faSBill Paul 58797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 58897b9d4baSJohn-Mark Gurney 589fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 590a94100faSBill Paul 591a94100faSBill Paul rxfilt = CSR_READ_4(sc, RL_RXCFG); 592a94100faSBill Paul 593a94100faSBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 594a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 595a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 596a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF); 597a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF); 598a94100faSBill Paul return; 599a94100faSBill Paul } 600a94100faSBill Paul 601a94100faSBill Paul /* first, zot all the existing hash bits */ 602a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0); 603a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0); 604a94100faSBill Paul 605a94100faSBill Paul /* now program new ones */ 60613b203d0SRobert Watson IF_ADDR_LOCK(ifp); 607a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 608a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 609a94100faSBill Paul continue; 6100e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6110e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 612a94100faSBill Paul if (h < 32) 613a94100faSBill Paul hashes[0] |= (1 << h); 614a94100faSBill Paul else 615a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 616a94100faSBill Paul mcnt++; 617a94100faSBill Paul } 61813b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 619a94100faSBill Paul 620a94100faSBill Paul if (mcnt) 621a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 622a94100faSBill Paul else 623a94100faSBill Paul rxfilt &= ~RL_RXCFG_RX_MULTI; 624a94100faSBill Paul 625a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 626a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 627a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 628a94100faSBill Paul } 629a94100faSBill Paul 630a94100faSBill Paul static void 631a94100faSBill Paul re_reset(sc) 632a94100faSBill Paul struct rl_softc *sc; 633a94100faSBill Paul { 634a94100faSBill Paul register int i; 635a94100faSBill Paul 63697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 63797b9d4baSJohn-Mark Gurney 638a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 639a94100faSBill Paul 640a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 641a94100faSBill Paul DELAY(10); 642a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 643a94100faSBill Paul break; 644a94100faSBill Paul } 645a94100faSBill Paul if (i == RL_TIMEOUT) 646a94100faSBill Paul printf("re%d: reset never completed!\n", sc->rl_unit); 647a94100faSBill Paul 648a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 649a94100faSBill Paul } 650a94100faSBill Paul 651a94100faSBill Paul /* 652a94100faSBill Paul * The following routine is designed to test for a defect on some 653a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 654a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 655a94100faSBill Paul * should be pulled high. The result of this defect is that the 656a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 657a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 658a94100faSBill Paul * because the 64-bit data lines aren't connected. 659a94100faSBill Paul * 660a94100faSBill Paul * There's no way to work around this (short of talking a soldering 661a94100faSBill Paul * iron to the board), however we can detect it. The method we use 662a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 663a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 664a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 665a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 666a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 667a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 668a94100faSBill Paul * so we print out a message on the console and abort the device attach. 669a94100faSBill Paul */ 670a94100faSBill Paul 671a94100faSBill Paul static int 672a94100faSBill Paul re_diag(sc) 673a94100faSBill Paul struct rl_softc *sc; 674a94100faSBill Paul { 675fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 676a94100faSBill Paul struct mbuf *m0; 677a94100faSBill Paul struct ether_header *eh; 678a94100faSBill Paul struct rl_desc *cur_rx; 679a94100faSBill Paul u_int16_t status; 680a94100faSBill Paul u_int32_t rxstat; 681a94100faSBill Paul int total_len, i, error = 0; 682a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 683a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 684a94100faSBill Paul 685a94100faSBill Paul /* Allocate a single mbuf */ 686a94100faSBill Paul MGETHDR(m0, M_DONTWAIT, MT_DATA); 687a94100faSBill Paul if (m0 == NULL) 688a94100faSBill Paul return (ENOBUFS); 689a94100faSBill Paul 69097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 69197b9d4baSJohn-Mark Gurney 692a94100faSBill Paul /* 693a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 694a94100faSBill Paul * so that it can send and receive frames, but performs the 695a94100faSBill Paul * following special functions: 696a94100faSBill Paul * - Puts receiver in promiscuous mode 697a94100faSBill Paul * - Enables digital loopback mode 698a94100faSBill Paul * - Leaves interrupts turned off 699a94100faSBill Paul */ 700a94100faSBill Paul 701a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 702a94100faSBill Paul sc->rl_testmode = 1; 70397b9d4baSJohn-Mark Gurney re_init_locked(sc); 704804af9a1SBill Paul re_stop(sc); 705804af9a1SBill Paul DELAY(100000); 70697b9d4baSJohn-Mark Gurney re_init_locked(sc); 707a94100faSBill Paul 708a94100faSBill Paul /* Put some data in the mbuf */ 709a94100faSBill Paul 710a94100faSBill Paul eh = mtod(m0, struct ether_header *); 711a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 712a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 713a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 714a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 715a94100faSBill Paul 7167cae6651SBill Paul /* 7177cae6651SBill Paul * Queue the packet, start transmission. 7187cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 7197cae6651SBill Paul */ 720a94100faSBill Paul 721abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 72297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 72352732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 7247cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 72597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 726a94100faSBill Paul m0 = NULL; 727a94100faSBill Paul 728a94100faSBill Paul /* Wait for it to propagate through the chip */ 729a94100faSBill Paul 730abc8ff44SBill Paul DELAY(100000); 731a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 732a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 733abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 734abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 735a94100faSBill Paul break; 736a94100faSBill Paul DELAY(10); 737a94100faSBill Paul } 738a94100faSBill Paul 739a94100faSBill Paul if (i == RL_TIMEOUT) { 740a94100faSBill Paul printf("re%d: diagnostic failed, failed to receive packet " 741a94100faSBill Paul "in loopback mode\n", sc->rl_unit); 742a94100faSBill Paul error = EIO; 743a94100faSBill Paul goto done; 744a94100faSBill Paul } 745a94100faSBill Paul 746a94100faSBill Paul /* 747a94100faSBill Paul * The packet should have been dumped into the first 748a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 749a94100faSBill Paul */ 750a94100faSBill Paul 751a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 752a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 753a94100faSBill Paul BUS_DMASYNC_POSTREAD); 754a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 755a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[0], 756a94100faSBill Paul BUS_DMASYNC_POSTWRITE); 757a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 758a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[0]); 759a94100faSBill Paul 760a94100faSBill Paul m0 = sc->rl_ldata.rl_rx_mbuf[0]; 761a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[0] = NULL; 762a94100faSBill Paul eh = mtod(m0, struct ether_header *); 763a94100faSBill Paul 764a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 765a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 766a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 767a94100faSBill Paul 768a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 769a94100faSBill Paul printf("re%d: diagnostic failed, received short packet\n", 770a94100faSBill Paul sc->rl_unit); 771a94100faSBill Paul error = EIO; 772a94100faSBill Paul goto done; 773a94100faSBill Paul } 774a94100faSBill Paul 775a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 776a94100faSBill Paul 777a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 778a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 779a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 780a94100faSBill Paul printf("re%d: WARNING, DMA FAILURE!\n", sc->rl_unit); 781a94100faSBill Paul printf("re%d: expected TX data: %6D/%6D/0x%x\n", sc->rl_unit, 782a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 783a94100faSBill Paul printf("re%d: received RX data: %6D/%6D/0x%x\n", sc->rl_unit, 784a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 785a94100faSBill Paul ntohs(eh->ether_type)); 786a94100faSBill Paul printf("re%d: You may have a defective 32-bit NIC plugged " 787a94100faSBill Paul "into a 64-bit PCI slot.\n", sc->rl_unit); 788a94100faSBill Paul printf("re%d: Please re-install the NIC in a 32-bit slot " 789a94100faSBill Paul "for proper operation.\n", sc->rl_unit); 790a94100faSBill Paul printf("re%d: Read the re(4) man page for more details.\n", 791a94100faSBill Paul sc->rl_unit); 792a94100faSBill Paul error = EIO; 793a94100faSBill Paul } 794a94100faSBill Paul 795a94100faSBill Paul done: 796a94100faSBill Paul /* Turn interface off, release resources */ 797a94100faSBill Paul 798a94100faSBill Paul sc->rl_testmode = 0; 799a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 800a94100faSBill Paul re_stop(sc); 801a94100faSBill Paul if (m0 != NULL) 802a94100faSBill Paul m_freem(m0); 803a94100faSBill Paul 80497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 80597b9d4baSJohn-Mark Gurney 806a94100faSBill Paul return (error); 807a94100faSBill Paul } 808a94100faSBill Paul 809a94100faSBill Paul /* 810a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 811a94100faSBill Paul * IDs against our list and return a device name if we find a match. 812a94100faSBill Paul */ 813a94100faSBill Paul static int 814a94100faSBill Paul re_probe(dev) 815a94100faSBill Paul device_t dev; 816a94100faSBill Paul { 817a94100faSBill Paul struct rl_type *t; 818a94100faSBill Paul struct rl_softc *sc; 819a94100faSBill Paul int rid; 820a94100faSBill Paul u_int32_t hwrev; 821a94100faSBill Paul 822a94100faSBill Paul t = re_devs; 823a94100faSBill Paul sc = device_get_softc(dev); 824a94100faSBill Paul 825a94100faSBill Paul while (t->rl_name != NULL) { 826a94100faSBill Paul if ((pci_get_vendor(dev) == t->rl_vid) && 827a94100faSBill Paul (pci_get_device(dev) == t->rl_did)) { 828a94100faSBill Paul 829a94100faSBill Paul /* 830a94100faSBill Paul * Temporarily map the I/O space 831a94100faSBill Paul * so we can read the chip ID register. 832a94100faSBill Paul */ 833a94100faSBill Paul rid = RL_RID; 8345f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 8355f96beb9SNate Lawson RF_ACTIVE); 836a94100faSBill Paul if (sc->rl_res == NULL) { 837a94100faSBill Paul device_printf(dev, 838a94100faSBill Paul "couldn't map ports/memory\n"); 839a94100faSBill Paul return (ENXIO); 840a94100faSBill Paul } 841a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 842a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 843a94100faSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 844a94100faSBill Paul bus_release_resource(dev, RL_RES, 845a94100faSBill Paul RL_RID, sc->rl_res); 846a94100faSBill Paul if (t->rl_basetype == hwrev) { 847a94100faSBill Paul device_set_desc(dev, t->rl_name); 848d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 849a94100faSBill Paul } 850a94100faSBill Paul } 851a94100faSBill Paul t++; 852a94100faSBill Paul } 853a94100faSBill Paul 854a94100faSBill Paul return (ENXIO); 855a94100faSBill Paul } 856a94100faSBill Paul 857a94100faSBill Paul /* 858a94100faSBill Paul * This routine takes the segment list provided as the result of 859a94100faSBill Paul * a bus_dma_map_load() operation and assigns the addresses/lengths 860a94100faSBill Paul * to RealTek DMA descriptors. This can be called either by the RX 861a94100faSBill Paul * code or the TX code. In the RX case, we'll probably wind up mapping 862a94100faSBill Paul * at most one segment. For the TX case, there could be any number of 863a94100faSBill Paul * segments since TX packets may span multiple mbufs. In either case, 864a94100faSBill Paul * if the number of segments is larger than the rl_maxsegs limit 865a94100faSBill Paul * specified by the caller, we abort the mapping operation. Sadly, 866a94100faSBill Paul * whoever designed the buffer mapping API did not provide a way to 867a94100faSBill Paul * return an error from here, so we have to fake it a bit. 868a94100faSBill Paul */ 869a94100faSBill Paul 870a94100faSBill Paul static void 871a94100faSBill Paul re_dma_map_desc(arg, segs, nseg, mapsize, error) 872a94100faSBill Paul void *arg; 873a94100faSBill Paul bus_dma_segment_t *segs; 874a94100faSBill Paul int nseg; 875a94100faSBill Paul bus_size_t mapsize; 876a94100faSBill Paul int error; 877a94100faSBill Paul { 878a94100faSBill Paul struct rl_dmaload_arg *ctx; 879a94100faSBill Paul struct rl_desc *d = NULL; 880a94100faSBill Paul int i = 0, idx; 881a94100faSBill Paul 882a94100faSBill Paul if (error) 883a94100faSBill Paul return; 884a94100faSBill Paul 885a94100faSBill Paul ctx = arg; 886a94100faSBill Paul 887a94100faSBill Paul /* Signal error to caller if there's too many segments */ 888a94100faSBill Paul if (nseg > ctx->rl_maxsegs) { 889a94100faSBill Paul ctx->rl_maxsegs = 0; 890a94100faSBill Paul return; 891a94100faSBill Paul } 892a94100faSBill Paul 893a94100faSBill Paul /* 894a94100faSBill Paul * Map the segment array into descriptors. Note that we set the 895a94100faSBill Paul * start-of-frame and end-of-frame markers for either TX or RX, but 896a94100faSBill Paul * they really only have meaning in the TX case. (In the RX case, 897a94100faSBill Paul * it's the chip that tells us where packets begin and end.) 898a94100faSBill Paul * We also keep track of the end of the ring and set the 899a94100faSBill Paul * end-of-ring bits as needed, and we set the ownership bits 900a94100faSBill Paul * in all except the very first descriptor. (The caller will 901a94100faSBill Paul * set this descriptor later when it start transmission or 902a94100faSBill Paul * reception.) 903a94100faSBill Paul */ 904a94100faSBill Paul idx = ctx->rl_idx; 90559b5d934SBruce M Simpson for (;;) { 906a94100faSBill Paul u_int32_t cmdstat; 907a94100faSBill Paul d = &ctx->rl_ring[idx]; 908a94100faSBill Paul if (le32toh(d->rl_cmdstat) & RL_RDESC_STAT_OWN) { 909a94100faSBill Paul ctx->rl_maxsegs = 0; 910a94100faSBill Paul return; 911a94100faSBill Paul } 912a94100faSBill Paul cmdstat = segs[i].ds_len; 913a94100faSBill Paul d->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 914a94100faSBill Paul d->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 915a94100faSBill Paul if (i == 0) 916a94100faSBill Paul cmdstat |= RL_TDESC_CMD_SOF; 917a94100faSBill Paul else 918a94100faSBill Paul cmdstat |= RL_TDESC_CMD_OWN; 919a94100faSBill Paul if (idx == (RL_RX_DESC_CNT - 1)) 920a94100faSBill Paul cmdstat |= RL_TDESC_CMD_EOR; 921a94100faSBill Paul d->rl_cmdstat = htole32(cmdstat | ctx->rl_flags); 922a94100faSBill Paul i++; 923a94100faSBill Paul if (i == nseg) 924a94100faSBill Paul break; 925a94100faSBill Paul RL_DESC_INC(idx); 926a94100faSBill Paul } 927a94100faSBill Paul 928a94100faSBill Paul d->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 929a94100faSBill Paul ctx->rl_maxsegs = nseg; 930a94100faSBill Paul ctx->rl_idx = idx; 931a94100faSBill Paul } 932a94100faSBill Paul 933a94100faSBill Paul /* 934a94100faSBill Paul * Map a single buffer address. 935a94100faSBill Paul */ 936a94100faSBill Paul 937a94100faSBill Paul static void 938a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error) 939a94100faSBill Paul void *arg; 940a94100faSBill Paul bus_dma_segment_t *segs; 941a94100faSBill Paul int nseg; 942a94100faSBill Paul int error; 943a94100faSBill Paul { 9448fd99e38SPyun YongHyeon bus_addr_t *addr; 945a94100faSBill Paul 946a94100faSBill Paul if (error) 947a94100faSBill Paul return; 948a94100faSBill Paul 949a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 950a94100faSBill Paul addr = arg; 951a94100faSBill Paul *addr = segs->ds_addr; 952a94100faSBill Paul } 953a94100faSBill Paul 954a94100faSBill Paul static int 955a94100faSBill Paul re_allocmem(dev, sc) 956a94100faSBill Paul device_t dev; 957a94100faSBill Paul struct rl_softc *sc; 958a94100faSBill Paul { 959a94100faSBill Paul int error; 960a94100faSBill Paul int nseg; 961a94100faSBill Paul int i; 962a94100faSBill Paul 963a94100faSBill Paul /* 964a94100faSBill Paul * Allocate map for RX mbufs. 965a94100faSBill Paul */ 966a94100faSBill Paul nseg = 32; 967a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, ETHER_ALIGN, 0, 968a94100faSBill Paul BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 9696110675fSBill Paul NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW, 970a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_mtag); 971a94100faSBill Paul if (error) { 972a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 973a94100faSBill Paul return (ENOMEM); 974a94100faSBill Paul } 975a94100faSBill Paul 976a94100faSBill Paul /* 977a94100faSBill Paul * Allocate map for TX descriptor list. 978a94100faSBill Paul */ 979a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 980a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 981a94100faSBill Paul NULL, RL_TX_LIST_SZ, 1, RL_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 982a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 983a94100faSBill Paul if (error) { 984a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 985a94100faSBill Paul return (ENOMEM); 986a94100faSBill Paul } 987a94100faSBill Paul 988a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 989a94100faSBill Paul 990a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 991a94100faSBill Paul (void **)&sc->rl_ldata.rl_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 992a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 993a94100faSBill Paul if (error) 994a94100faSBill Paul return (ENOMEM); 995a94100faSBill Paul 996a94100faSBill Paul /* Load the map for the TX ring. */ 997a94100faSBill Paul 998a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 999a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1000a94100faSBill Paul RL_TX_LIST_SZ, re_dma_map_addr, 1001a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1002a94100faSBill Paul 1003a94100faSBill Paul /* Create DMA maps for TX buffers */ 1004a94100faSBill Paul 1005a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) { 1006a94100faSBill Paul error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0, 1007a94100faSBill Paul &sc->rl_ldata.rl_tx_dmamap[i]); 1008a94100faSBill Paul if (error) { 1009a94100faSBill Paul device_printf(dev, "can't create DMA map for TX\n"); 1010a94100faSBill Paul return (ENOMEM); 1011a94100faSBill Paul } 1012a94100faSBill Paul } 1013a94100faSBill Paul 1014a94100faSBill Paul /* 1015a94100faSBill Paul * Allocate map for RX descriptor list. 1016a94100faSBill Paul */ 1017a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1018a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 101961021536SJohn-Mark Gurney NULL, RL_RX_LIST_SZ, 1, RL_RX_LIST_SZ, BUS_DMA_ALLOCNOW, 1020a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1021a94100faSBill Paul if (error) { 1022a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1023a94100faSBill Paul return (ENOMEM); 1024a94100faSBill Paul } 1025a94100faSBill Paul 1026a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1027a94100faSBill Paul 1028a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1029a94100faSBill Paul (void **)&sc->rl_ldata.rl_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1030a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1031a94100faSBill Paul if (error) 1032a94100faSBill Paul return (ENOMEM); 1033a94100faSBill Paul 1034a94100faSBill Paul /* Load the map for the RX ring. */ 1035a94100faSBill Paul 1036a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1037a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 103861021536SJohn-Mark Gurney RL_RX_LIST_SZ, re_dma_map_addr, 1039a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1040a94100faSBill Paul 1041a94100faSBill Paul /* Create DMA maps for RX buffers */ 1042a94100faSBill Paul 1043a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 1044a94100faSBill Paul error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0, 1045a94100faSBill Paul &sc->rl_ldata.rl_rx_dmamap[i]); 1046a94100faSBill Paul if (error) { 1047a94100faSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1048a94100faSBill Paul return (ENOMEM); 1049a94100faSBill Paul } 1050a94100faSBill Paul } 1051a94100faSBill Paul 1052a94100faSBill Paul return (0); 1053a94100faSBill Paul } 1054a94100faSBill Paul 1055a94100faSBill Paul /* 1056a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1057a94100faSBill Paul * setup and ethernet/BPF attach. 1058a94100faSBill Paul */ 1059a94100faSBill Paul static int 1060a94100faSBill Paul re_attach(dev) 1061a94100faSBill Paul device_t dev; 1062a94100faSBill Paul { 1063a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1064a94100faSBill Paul u_int16_t as[3]; 1065a94100faSBill Paul struct rl_softc *sc; 1066a94100faSBill Paul struct ifnet *ifp; 1067a94100faSBill Paul struct rl_hwrev *hw_rev; 1068a94100faSBill Paul int hwrev; 1069a94100faSBill Paul u_int16_t re_did = 0; 1070a94100faSBill Paul int unit, error = 0, rid, i; 1071a94100faSBill Paul 1072a94100faSBill Paul sc = device_get_softc(dev); 1073a94100faSBill Paul unit = device_get_unit(dev); 1074a94100faSBill Paul 1075a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 107697b9d4baSJohn-Mark Gurney MTX_DEF); 1077a94100faSBill Paul /* 1078a94100faSBill Paul * Map control/status registers. 1079a94100faSBill Paul */ 1080a94100faSBill Paul pci_enable_busmaster(dev); 1081a94100faSBill Paul 1082a94100faSBill Paul rid = RL_RID; 10835f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 10845f96beb9SNate Lawson RF_ACTIVE); 1085a94100faSBill Paul 1086a94100faSBill Paul if (sc->rl_res == NULL) { 1087a94100faSBill Paul printf ("re%d: couldn't map ports/memory\n", unit); 1088a94100faSBill Paul error = ENXIO; 1089a94100faSBill Paul goto fail; 1090a94100faSBill Paul } 1091a94100faSBill Paul 1092a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1093a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1094a94100faSBill Paul 1095a94100faSBill Paul /* Allocate interrupt */ 1096a94100faSBill Paul rid = 0; 10975f96beb9SNate Lawson sc->rl_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 1098a94100faSBill Paul RF_SHAREABLE | RF_ACTIVE); 1099a94100faSBill Paul 1100a94100faSBill Paul if (sc->rl_irq == NULL) { 1101a94100faSBill Paul printf("re%d: couldn't map interrupt\n", unit); 1102a94100faSBill Paul error = ENXIO; 1103a94100faSBill Paul goto fail; 1104a94100faSBill Paul } 1105a94100faSBill Paul 1106a94100faSBill Paul /* Reset the adapter. */ 110797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 1108a94100faSBill Paul re_reset(sc); 110997b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 1110abc8ff44SBill Paul 1111abc8ff44SBill Paul hw_rev = re_hwrevs; 1112abc8ff44SBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 1113abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1114abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1115abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 1116abc8ff44SBill Paul break; 1117abc8ff44SBill Paul } 1118abc8ff44SBill Paul hw_rev++; 1119abc8ff44SBill Paul } 1120abc8ff44SBill Paul 1121abc8ff44SBill Paul if (sc->rl_type == RL_8169) { 1122abc8ff44SBill Paul 1123abc8ff44SBill Paul /* Set RX length mask */ 1124abc8ff44SBill Paul 1125abc8ff44SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1126abc8ff44SBill Paul 1127abc8ff44SBill Paul /* Force station address autoload from the EEPROM */ 1128abc8ff44SBill Paul 1129abc8ff44SBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_AUTOLOAD); 1130abc8ff44SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 1131abc8ff44SBill Paul if (!(CSR_READ_1(sc, RL_EECMD) & RL_EEMODE_AUTOLOAD)) 1132abc8ff44SBill Paul break; 1133abc8ff44SBill Paul DELAY(100); 1134abc8ff44SBill Paul } 1135abc8ff44SBill Paul if (i == RL_TIMEOUT) 1136abc8ff44SBill Paul printf ("re%d: eeprom autoload timed out\n", unit); 1137abc8ff44SBill Paul 1138abc8ff44SBill Paul for (i = 0; i < ETHER_ADDR_LEN; i++) 1139abc8ff44SBill Paul eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i); 1140abc8ff44SBill Paul } else { 1141abc8ff44SBill Paul 1142abc8ff44SBill Paul /* Set RX length mask */ 1143abc8ff44SBill Paul 1144abc8ff44SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1145abc8ff44SBill Paul 1146a94100faSBill Paul sc->rl_eecmd_read = RL_EECMD_READ_6BIT; 1147a94100faSBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1, 0); 1148a94100faSBill Paul if (re_did != 0x8129) 1149a94100faSBill Paul sc->rl_eecmd_read = RL_EECMD_READ_8BIT; 1150a94100faSBill Paul 1151a94100faSBill Paul /* 1152a94100faSBill Paul * Get station address from the EEPROM. 1153a94100faSBill Paul */ 1154a94100faSBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3, 0); 1155a94100faSBill Paul for (i = 0; i < 3; i++) { 1156a94100faSBill Paul eaddr[(i * 2) + 0] = as[i] & 0xff; 1157a94100faSBill Paul eaddr[(i * 2) + 1] = as[i] >> 8; 1158a94100faSBill Paul } 1159abc8ff44SBill Paul } 11609bac70b8SBill Paul 1161a94100faSBill Paul sc->rl_unit = unit; 1162a94100faSBill Paul 1163a94100faSBill Paul /* 1164a94100faSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1165a94100faSBill Paul */ 1166a94100faSBill Paul #define RL_NSEG_NEW 32 1167a94100faSBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1168a94100faSBill Paul 1, 0, /* alignment, boundary */ 1169a94100faSBill Paul BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1170a94100faSBill Paul BUS_SPACE_MAXADDR, /* highaddr */ 1171a94100faSBill Paul NULL, NULL, /* filter, filterarg */ 1172a94100faSBill Paul MAXBSIZE, RL_NSEG_NEW, /* maxsize, nsegments */ 1173a94100faSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 1174a94100faSBill Paul BUS_DMA_ALLOCNOW, /* flags */ 1175a94100faSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1176a94100faSBill Paul &sc->rl_parent_tag); 1177a94100faSBill Paul if (error) 1178a94100faSBill Paul goto fail; 1179a94100faSBill Paul 1180a94100faSBill Paul error = re_allocmem(dev, sc); 1181a94100faSBill Paul 1182a94100faSBill Paul if (error) 1183a94100faSBill Paul goto fail; 1184a94100faSBill Paul 1185cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1186cd036ec1SBrooks Davis if (ifp == NULL) { 1187cd036ec1SBrooks Davis printf("re%d: can not if_alloc()\n", sc->rl_unit); 1188cd036ec1SBrooks Davis error = ENOSPC; 1189cd036ec1SBrooks Davis goto fail; 1190cd036ec1SBrooks Davis } 1191cd036ec1SBrooks Davis 1192a94100faSBill Paul /* Do MII setup */ 1193a94100faSBill Paul if (mii_phy_probe(dev, &sc->rl_miibus, 1194a94100faSBill Paul re_ifmedia_upd, re_ifmedia_sts)) { 1195a94100faSBill Paul printf("re%d: MII without any phy!\n", sc->rl_unit); 1196a94100faSBill Paul error = ENXIO; 1197a94100faSBill Paul goto fail; 1198a94100faSBill Paul } 1199a94100faSBill Paul 1200a94100faSBill Paul ifp->if_softc = sc; 12019bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1202a94100faSBill Paul ifp->if_mtu = ETHERMTU; 1203a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1204a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1205a94100faSBill Paul ifp->if_capabilities = IFCAP_VLAN_MTU; 1206a94100faSBill Paul ifp->if_start = re_start; 1207328b4b87SOlivier Houchard ifp->if_hwassist = /*RE_CSUM_FEATURES*/0; 1208a94100faSBill Paul ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING; 1209f4ab22c9SRuslan Ermilov #ifdef DEVICE_POLLING 1210f4ab22c9SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 1211f4ab22c9SRuslan Ermilov #endif 1212a94100faSBill Paul ifp->if_watchdog = re_watchdog; 1213a94100faSBill Paul ifp->if_init = re_init; 1214a94100faSBill Paul if (sc->rl_type == RL_8169) 1215a94100faSBill Paul ifp->if_baudrate = 1000000000; 1216a94100faSBill Paul else 1217a94100faSBill Paul ifp->if_baudrate = 100000000; 121852732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 121952732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 122052732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1221328b4b87SOlivier Houchard ifp->if_capenable = ifp->if_capabilities & ~IFCAP_HWCSUM; 1222a94100faSBill Paul 1223a94100faSBill Paul callout_handle_init(&sc->rl_stat_ch); 1224a94100faSBill Paul 1225a94100faSBill Paul /* 1226a94100faSBill Paul * Call MI attach routine. 1227a94100faSBill Paul */ 1228a94100faSBill Paul ether_ifattach(ifp, eaddr); 1229a94100faSBill Paul 1230a94100faSBill Paul /* Perform hardware diagnostic. */ 1231a94100faSBill Paul error = re_diag(sc); 1232a94100faSBill Paul 1233a94100faSBill Paul if (error) { 1234a94100faSBill Paul printf("re%d: attach aborted due to hardware diag failure\n", 1235a94100faSBill Paul unit); 1236a94100faSBill Paul ether_ifdetach(ifp); 1237a94100faSBill Paul goto fail; 1238a94100faSBill Paul } 1239a94100faSBill Paul 1240a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 124197b9d4baSJohn-Mark Gurney error = bus_setup_intr(dev, sc->rl_irq, INTR_TYPE_NET | INTR_MPSAFE, 1242a94100faSBill Paul re_intr, sc, &sc->rl_intrhand); 1243a94100faSBill Paul if (error) { 1244a94100faSBill Paul printf("re%d: couldn't set up irq\n", unit); 1245a94100faSBill Paul ether_ifdetach(ifp); 1246a94100faSBill Paul } 1247a94100faSBill Paul 1248a94100faSBill Paul fail: 1249a94100faSBill Paul if (error) 1250a94100faSBill Paul re_detach(dev); 1251a94100faSBill Paul 1252a94100faSBill Paul return (error); 1253a94100faSBill Paul } 1254a94100faSBill Paul 1255a94100faSBill Paul /* 1256a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1257a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1258a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1259a94100faSBill Paul * to be careful about only freeing resources that have actually been 1260a94100faSBill Paul * allocated. 1261a94100faSBill Paul */ 1262a94100faSBill Paul static int 1263a94100faSBill Paul re_detach(dev) 1264a94100faSBill Paul device_t dev; 1265a94100faSBill Paul { 1266a94100faSBill Paul struct rl_softc *sc; 1267a94100faSBill Paul struct ifnet *ifp; 1268a94100faSBill Paul int i; 1269a94100faSBill Paul 1270a94100faSBill Paul sc = device_get_softc(dev); 1271fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1272aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 127397b9d4baSJohn-Mark Gurney 127497b9d4baSJohn-Mark Gurney /* These should only be active if attach succeeded */ 1275525e6a87SRuslan Ermilov if (device_is_attached(dev)) { 127697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 127797b9d4baSJohn-Mark Gurney #if 0 127897b9d4baSJohn-Mark Gurney sc->suspended = 1; 127997b9d4baSJohn-Mark Gurney #endif 1280a94100faSBill Paul re_stop(sc); 1281525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1282a94100faSBill Paul /* 1283a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1284a94100faSBill Paul * still had a BPF descriptor attached to this 128597b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1286a94100faSBill Paul * the BPF code to try and clear the promisc mode 1287a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1288a94100faSBill Paul * which will try to call re_init() again. This will 1289a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1290a94100faSBill Paul * which will panic the system when the kernel tries 1291a94100faSBill Paul * to invoke the re_tick() function that isn't there 1292a94100faSBill Paul * anymore. 1293a94100faSBill Paul */ 1294a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1295525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1296a94100faSBill Paul } 1297a94100faSBill Paul if (sc->rl_miibus) 1298a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1299a94100faSBill Paul bus_generic_detach(dev); 1300a94100faSBill Paul 130197b9d4baSJohn-Mark Gurney /* 130297b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 130397b9d4baSJohn-Mark Gurney * stopped here. 130497b9d4baSJohn-Mark Gurney */ 130597b9d4baSJohn-Mark Gurney 1306525e6a87SRuslan Ermilov if (ifp != NULL) 1307525e6a87SRuslan Ermilov if_free(ifp); 1308a94100faSBill Paul if (sc->rl_intrhand) 1309a94100faSBill Paul bus_teardown_intr(dev, sc->rl_irq, sc->rl_intrhand); 1310a94100faSBill Paul if (sc->rl_irq) 1311a94100faSBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->rl_irq); 1312a94100faSBill Paul if (sc->rl_res) 1313a94100faSBill Paul bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res); 1314a94100faSBill Paul 1315a94100faSBill Paul 1316a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1317a94100faSBill Paul 1318a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1319a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1320a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1321a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1322a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1323a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1324a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1325a94100faSBill Paul } 1326a94100faSBill Paul 1327a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1328a94100faSBill Paul 1329a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1330a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1331a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1332a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1333a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1334a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1335a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1336a94100faSBill Paul } 1337a94100faSBill Paul 1338a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1339a94100faSBill Paul 1340a94100faSBill Paul if (sc->rl_ldata.rl_mtag) { 1341a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) 1342a94100faSBill Paul bus_dmamap_destroy(sc->rl_ldata.rl_mtag, 1343a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[i]); 1344a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) 1345a94100faSBill Paul bus_dmamap_destroy(sc->rl_ldata.rl_mtag, 1346a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 1347a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_mtag); 1348a94100faSBill Paul } 1349a94100faSBill Paul 1350a94100faSBill Paul /* Unload and free the stats buffer and map */ 1351a94100faSBill Paul 1352a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1353a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1354a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1355a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_stag, 1356a94100faSBill Paul sc->rl_ldata.rl_stats, 1357a94100faSBill Paul sc->rl_ldata.rl_smap); 1358a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1359a94100faSBill Paul } 1360a94100faSBill Paul 1361a94100faSBill Paul if (sc->rl_parent_tag) 1362a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1363a94100faSBill Paul 1364a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1365a94100faSBill Paul 1366a94100faSBill Paul return (0); 1367a94100faSBill Paul } 1368a94100faSBill Paul 1369a94100faSBill Paul static int 1370a94100faSBill Paul re_newbuf(sc, idx, m) 1371a94100faSBill Paul struct rl_softc *sc; 1372a94100faSBill Paul int idx; 1373a94100faSBill Paul struct mbuf *m; 1374a94100faSBill Paul { 1375a94100faSBill Paul struct rl_dmaload_arg arg; 1376a94100faSBill Paul struct mbuf *n = NULL; 1377a94100faSBill Paul int error; 1378a94100faSBill Paul 1379a94100faSBill Paul if (m == NULL) { 1380a94100faSBill Paul n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1381a94100faSBill Paul if (n == NULL) 1382a94100faSBill Paul return (ENOBUFS); 1383a94100faSBill Paul m = n; 1384a94100faSBill Paul } else 1385a94100faSBill Paul m->m_data = m->m_ext.ext_buf; 1386a94100faSBill Paul 1387a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 138822a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 138922a11c96SJohn-Mark Gurney /* 139022a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 139122a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 139222a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 139322a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 139422a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 139522a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 139622a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 139722a11c96SJohn-Mark Gurney * discarding the old buffer. 139822a11c96SJohn-Mark Gurney */ 139922a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 140022a11c96SJohn-Mark Gurney #endif 1401a94100faSBill Paul arg.sc = sc; 1402a94100faSBill Paul arg.rl_idx = idx; 1403a94100faSBill Paul arg.rl_maxsegs = 1; 1404a94100faSBill Paul arg.rl_flags = 0; 1405a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_rx_list; 1406a94100faSBill Paul 1407a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, 1408a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[idx], m, re_dma_map_desc, 1409a94100faSBill Paul &arg, BUS_DMA_NOWAIT); 1410a94100faSBill Paul if (error || arg.rl_maxsegs != 1) { 1411a94100faSBill Paul if (n != NULL) 1412a94100faSBill Paul m_freem(n); 1413a94100faSBill Paul return (ENOMEM); 1414a94100faSBill Paul } 1415a94100faSBill Paul 1416a94100faSBill Paul sc->rl_ldata.rl_rx_list[idx].rl_cmdstat |= htole32(RL_RDESC_CMD_OWN); 1417a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[idx] = m; 1418a94100faSBill Paul 1419a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 1420a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[idx], 1421a94100faSBill Paul BUS_DMASYNC_PREREAD); 1422a94100faSBill Paul 1423a94100faSBill Paul return (0); 1424a94100faSBill Paul } 1425a94100faSBill Paul 142622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 142722a11c96SJohn-Mark Gurney static __inline void 142822a11c96SJohn-Mark Gurney re_fixup_rx(m) 142922a11c96SJohn-Mark Gurney struct mbuf *m; 143022a11c96SJohn-Mark Gurney { 143122a11c96SJohn-Mark Gurney int i; 143222a11c96SJohn-Mark Gurney uint16_t *src, *dst; 143322a11c96SJohn-Mark Gurney 143422a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 143522a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 143622a11c96SJohn-Mark Gurney 143722a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 143822a11c96SJohn-Mark Gurney *dst++ = *src++; 143922a11c96SJohn-Mark Gurney 144022a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 144122a11c96SJohn-Mark Gurney 144222a11c96SJohn-Mark Gurney return; 144322a11c96SJohn-Mark Gurney } 144422a11c96SJohn-Mark Gurney #endif 144522a11c96SJohn-Mark Gurney 1446a94100faSBill Paul static int 1447a94100faSBill Paul re_tx_list_init(sc) 1448a94100faSBill Paul struct rl_softc *sc; 1449a94100faSBill Paul { 145097b9d4baSJohn-Mark Gurney 145197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 145297b9d4baSJohn-Mark Gurney 1453a94100faSBill Paul bzero ((char *)sc->rl_ldata.rl_tx_list, RL_TX_LIST_SZ); 1454a94100faSBill Paul bzero ((char *)&sc->rl_ldata.rl_tx_mbuf, 1455a94100faSBill Paul (RL_TX_DESC_CNT * sizeof(struct mbuf *))); 1456a94100faSBill Paul 1457a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1458a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, BUS_DMASYNC_PREWRITE); 1459a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 1460a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 1461a94100faSBill Paul sc->rl_ldata.rl_tx_free = RL_TX_DESC_CNT; 1462a94100faSBill Paul 1463a94100faSBill Paul return (0); 1464a94100faSBill Paul } 1465a94100faSBill Paul 1466a94100faSBill Paul static int 1467a94100faSBill Paul re_rx_list_init(sc) 1468a94100faSBill Paul struct rl_softc *sc; 1469a94100faSBill Paul { 1470a94100faSBill Paul int i; 1471a94100faSBill Paul 1472a94100faSBill Paul bzero ((char *)sc->rl_ldata.rl_rx_list, RL_RX_LIST_SZ); 1473a94100faSBill Paul bzero ((char *)&sc->rl_ldata.rl_rx_mbuf, 1474a94100faSBill Paul (RL_RX_DESC_CNT * sizeof(struct mbuf *))); 1475a94100faSBill Paul 1476a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 1477a94100faSBill Paul if (re_newbuf(sc, i, NULL) == ENOBUFS) 1478a94100faSBill Paul return (ENOBUFS); 1479a94100faSBill Paul } 1480a94100faSBill Paul 1481a94100faSBill Paul /* Flush the RX descriptors */ 1482a94100faSBill Paul 1483a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1484a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1485a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1486a94100faSBill Paul 1487a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 1488a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1489a94100faSBill Paul 1490a94100faSBill Paul return (0); 1491a94100faSBill Paul } 1492a94100faSBill Paul 1493a94100faSBill Paul /* 1494a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 1495a94100faSBill Paul * the reception of jumbo frames that have been fragmented 1496a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 1497a94100faSBill Paul */ 1498a94100faSBill Paul static void 1499a94100faSBill Paul re_rxeof(sc) 1500a94100faSBill Paul struct rl_softc *sc; 1501a94100faSBill Paul { 1502a94100faSBill Paul struct mbuf *m; 1503a94100faSBill Paul struct ifnet *ifp; 1504a94100faSBill Paul int i, total_len; 1505a94100faSBill Paul struct rl_desc *cur_rx; 1506a94100faSBill Paul u_int32_t rxstat, rxvlan; 1507a94100faSBill Paul 15085120abbfSSam Leffler RL_LOCK_ASSERT(sc); 15095120abbfSSam Leffler 1510fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1511a94100faSBill Paul i = sc->rl_ldata.rl_rx_prodidx; 1512a94100faSBill Paul 1513a94100faSBill Paul /* Invalidate the descriptor memory */ 1514a94100faSBill Paul 1515a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1516a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1517a94100faSBill Paul BUS_DMASYNC_POSTREAD); 1518a94100faSBill Paul 1519a94100faSBill Paul while (!RL_OWN(&sc->rl_ldata.rl_rx_list[i])) { 1520a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 1521a94100faSBill Paul m = sc->rl_ldata.rl_rx_mbuf[i]; 1522a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 1523a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 1524a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 1525a94100faSBill Paul 1526a94100faSBill Paul /* Invalidate the RX mbuf and unload its map */ 1527a94100faSBill Paul 1528a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 1529a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i], 1530a94100faSBill Paul BUS_DMASYNC_POSTWRITE); 1531a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 1532a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 1533a94100faSBill Paul 1534a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_EOF)) { 153522a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1536a94100faSBill Paul if (sc->rl_head == NULL) 1537a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 1538a94100faSBill Paul else { 1539a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1540a94100faSBill Paul sc->rl_tail->m_next = m; 1541a94100faSBill Paul sc->rl_tail = m; 1542a94100faSBill Paul } 1543a94100faSBill Paul re_newbuf(sc, i, NULL); 1544a94100faSBill Paul RL_DESC_INC(i); 1545a94100faSBill Paul continue; 1546a94100faSBill Paul } 1547a94100faSBill Paul 1548a94100faSBill Paul /* 1549a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 1550a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 1551a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 1552a94100faSBill Paul * Unfortunately, all 32 bits in the status word 1553a94100faSBill Paul * were already used, so to make room for the extra 1554a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 1555a94100faSBill Paul * error' bit and shifted the other status bits 1556a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 1557a94100faSBill Paul * still in the same places. We have already extracted 1558a94100faSBill Paul * the frame length and checked the OWN bit, so rather 1559a94100faSBill Paul * than using an alternate bit mapping, we shift the 1560a94100faSBill Paul * status bits one space to the right so we can evaluate 1561a94100faSBill Paul * them using the 8169 status as though it was in the 1562a94100faSBill Paul * same format as that of the 8139C+. 1563a94100faSBill Paul */ 1564a94100faSBill Paul if (sc->rl_type == RL_8169) 1565a94100faSBill Paul rxstat >>= 1; 1566a94100faSBill Paul 156722a11c96SJohn-Mark Gurney /* 156822a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 156922a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 157022a11c96SJohn-Mark Gurney */ 157122a11c96SJohn-Mark Gurney if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 && 157222a11c96SJohn-Mark Gurney (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) { 1573a94100faSBill Paul ifp->if_ierrors++; 1574a94100faSBill Paul /* 1575a94100faSBill Paul * If this is part of a multi-fragment packet, 1576a94100faSBill Paul * discard all the pieces. 1577a94100faSBill Paul */ 1578a94100faSBill Paul if (sc->rl_head != NULL) { 1579a94100faSBill Paul m_freem(sc->rl_head); 1580a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1581a94100faSBill Paul } 1582a94100faSBill Paul re_newbuf(sc, i, m); 1583a94100faSBill Paul RL_DESC_INC(i); 1584a94100faSBill Paul continue; 1585a94100faSBill Paul } 1586a94100faSBill Paul 1587a94100faSBill Paul /* 1588a94100faSBill Paul * If allocating a replacement mbuf fails, 1589a94100faSBill Paul * reload the current one. 1590a94100faSBill Paul */ 1591a94100faSBill Paul 1592a94100faSBill Paul if (re_newbuf(sc, i, NULL)) { 1593a94100faSBill Paul ifp->if_ierrors++; 1594a94100faSBill Paul if (sc->rl_head != NULL) { 1595a94100faSBill Paul m_freem(sc->rl_head); 1596a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1597a94100faSBill Paul } 1598a94100faSBill Paul re_newbuf(sc, i, m); 1599a94100faSBill Paul RL_DESC_INC(i); 1600a94100faSBill Paul continue; 1601a94100faSBill Paul } 1602a94100faSBill Paul 1603a94100faSBill Paul RL_DESC_INC(i); 1604a94100faSBill Paul 1605a94100faSBill Paul if (sc->rl_head != NULL) { 160622a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 160722a11c96SJohn-Mark Gurney if (m->m_len == 0) 160822a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1609a94100faSBill Paul /* 1610a94100faSBill Paul * Special case: if there's 4 bytes or less 1611a94100faSBill Paul * in this buffer, the mbuf can be discarded: 1612a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 1613a94100faSBill Paul * care about anyway. 1614a94100faSBill Paul */ 1615a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1616a94100faSBill Paul sc->rl_tail->m_len -= 1617a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 1618a94100faSBill Paul m_freem(m); 1619a94100faSBill Paul } else { 1620a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 1621a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1622a94100faSBill Paul sc->rl_tail->m_next = m; 1623a94100faSBill Paul } 1624a94100faSBill Paul m = sc->rl_head; 1625a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1626a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1627a94100faSBill Paul } else 1628a94100faSBill Paul m->m_pkthdr.len = m->m_len = 1629a94100faSBill Paul (total_len - ETHER_CRC_LEN); 1630a94100faSBill Paul 163122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 163222a11c96SJohn-Mark Gurney re_fixup_rx(m); 163322a11c96SJohn-Mark Gurney #endif 1634a94100faSBill Paul ifp->if_ipackets++; 1635a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 1636a94100faSBill Paul 1637a94100faSBill Paul /* Do RX checksumming if enabled */ 1638a94100faSBill Paul 1639a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1640a94100faSBill Paul 1641a94100faSBill Paul /* Check IP header checksum */ 1642a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 1643a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1644a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 1645a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1646a94100faSBill Paul 1647a94100faSBill Paul /* Check TCP/UDP checksum */ 1648a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 1649a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 1650a94100faSBill Paul (RL_UDPPKT(rxstat) && 1651a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 1652a94100faSBill Paul m->m_pkthdr.csum_flags |= 1653a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1654a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 1655a94100faSBill Paul } 1656a94100faSBill Paul } 1657a94100faSBill Paul 1658a94100faSBill Paul if (rxvlan & RL_RDESC_VLANCTL_TAG) 1659a94100faSBill Paul VLAN_INPUT_TAG(ifp, m, 1660a94100faSBill Paul ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)), continue); 16615120abbfSSam Leffler RL_UNLOCK(sc); 1662a94100faSBill Paul (*ifp->if_input)(ifp, m); 16635120abbfSSam Leffler RL_LOCK(sc); 1664a94100faSBill Paul } 1665a94100faSBill Paul 1666a94100faSBill Paul /* Flush the RX DMA ring */ 1667a94100faSBill Paul 1668a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1669a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1670a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1671a94100faSBill Paul 1672a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 1673a94100faSBill Paul } 1674a94100faSBill Paul 1675a94100faSBill Paul static void 1676a94100faSBill Paul re_txeof(sc) 1677a94100faSBill Paul struct rl_softc *sc; 1678a94100faSBill Paul { 1679a94100faSBill Paul struct ifnet *ifp; 1680a94100faSBill Paul u_int32_t txstat; 1681a94100faSBill Paul int idx; 1682a94100faSBill Paul 1683fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1684a94100faSBill Paul idx = sc->rl_ldata.rl_tx_considx; 1685a94100faSBill Paul 1686a94100faSBill Paul /* Invalidate the TX descriptor list */ 1687a94100faSBill Paul 1688a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1689a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 1690a94100faSBill Paul BUS_DMASYNC_POSTREAD); 1691a94100faSBill Paul 1692a94100faSBill Paul while (idx != sc->rl_ldata.rl_tx_prodidx) { 1693a94100faSBill Paul 1694a94100faSBill Paul txstat = le32toh(sc->rl_ldata.rl_tx_list[idx].rl_cmdstat); 1695a94100faSBill Paul if (txstat & RL_TDESC_CMD_OWN) 1696a94100faSBill Paul break; 1697a94100faSBill Paul 1698a94100faSBill Paul /* 1699a94100faSBill Paul * We only stash mbufs in the last descriptor 1700a94100faSBill Paul * in a fragment chain, which also happens to 1701a94100faSBill Paul * be the only place where the TX status bits 1702a94100faSBill Paul * are valid. 1703a94100faSBill Paul */ 1704a94100faSBill Paul 1705a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 1706a94100faSBill Paul m_freem(sc->rl_ldata.rl_tx_mbuf[idx]); 1707a94100faSBill Paul sc->rl_ldata.rl_tx_mbuf[idx] = NULL; 1708a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 1709a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[idx]); 1710a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 1711a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 1712a94100faSBill Paul ifp->if_collisions++; 1713a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 1714a94100faSBill Paul ifp->if_oerrors++; 1715a94100faSBill Paul else 1716a94100faSBill Paul ifp->if_opackets++; 1717a94100faSBill Paul } 1718a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 1719a94100faSBill Paul RL_DESC_INC(idx); 1720a94100faSBill Paul } 1721a94100faSBill Paul 1722a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 1723a94100faSBill Paul 1724a94100faSBill Paul if (idx != sc->rl_ldata.rl_tx_considx) { 1725a94100faSBill Paul sc->rl_ldata.rl_tx_considx = idx; 172613f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1727a94100faSBill Paul ifp->if_timer = 0; 1728a94100faSBill Paul } 1729a94100faSBill Paul 1730a94100faSBill Paul /* 1731a94100faSBill Paul * If not all descriptors have been released reaped yet, 1732a94100faSBill Paul * reload the timer so that we will eventually get another 1733a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 1734a94100faSBill Paul * This is done in case the transmitter has gone idle. 1735a94100faSBill Paul */ 1736a94100faSBill Paul if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT) 1737a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 1738a94100faSBill Paul } 1739a94100faSBill Paul 1740a94100faSBill Paul static void 1741a94100faSBill Paul re_tick(xsc) 1742a94100faSBill Paul void *xsc; 1743a94100faSBill Paul { 1744a94100faSBill Paul struct rl_softc *sc; 1745a94100faSBill Paul 1746a94100faSBill Paul sc = xsc; 1747a94100faSBill Paul RL_LOCK(sc); 174897b9d4baSJohn-Mark Gurney re_tick_locked(sc); 174997b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 175097b9d4baSJohn-Mark Gurney } 175197b9d4baSJohn-Mark Gurney 175297b9d4baSJohn-Mark Gurney static void 175397b9d4baSJohn-Mark Gurney re_tick_locked(sc) 175497b9d4baSJohn-Mark Gurney struct rl_softc *sc; 175597b9d4baSJohn-Mark Gurney { 175697b9d4baSJohn-Mark Gurney struct mii_data *mii; 175797b9d4baSJohn-Mark Gurney 175897b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 175997b9d4baSJohn-Mark Gurney 1760a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 1761a94100faSBill Paul 1762a94100faSBill Paul mii_tick(mii); 1763a94100faSBill Paul 1764a94100faSBill Paul sc->rl_stat_ch = timeout(re_tick, sc, hz); 1765a94100faSBill Paul } 1766a94100faSBill Paul 1767a94100faSBill Paul #ifdef DEVICE_POLLING 1768a94100faSBill Paul static void 1769a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1770a94100faSBill Paul { 1771a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 1772a94100faSBill Paul 1773a94100faSBill Paul RL_LOCK(sc); 177497b9d4baSJohn-Mark Gurney re_poll_locked(ifp, cmd, count); 177597b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 177697b9d4baSJohn-Mark Gurney } 177797b9d4baSJohn-Mark Gurney 177897b9d4baSJohn-Mark Gurney static void 177997b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 178097b9d4baSJohn-Mark Gurney { 178197b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 178297b9d4baSJohn-Mark Gurney 178397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 178497b9d4baSJohn-Mark Gurney 1785f4ab22c9SRuslan Ermilov if (!(ifp->if_capenable & IFCAP_POLLING)) { 1786f4ab22c9SRuslan Ermilov ether_poll_deregister(ifp); 1787f4ab22c9SRuslan Ermilov cmd = POLL_DEREGISTER; 1788f4ab22c9SRuslan Ermilov } 1789a94100faSBill Paul if (cmd == POLL_DEREGISTER) { /* final call, enable interrupts */ 1790a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 179197b9d4baSJohn-Mark Gurney return; 1792a94100faSBill Paul } 1793a94100faSBill Paul 1794a94100faSBill Paul sc->rxcycles = count; 1795a94100faSBill Paul re_rxeof(sc); 1796a94100faSBill Paul re_txeof(sc); 1797a94100faSBill Paul 179837652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 179997b9d4baSJohn-Mark Gurney re_start_locked(ifp); 1800a94100faSBill Paul 1801a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 1802a94100faSBill Paul u_int16_t status; 1803a94100faSBill Paul 1804a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 1805a94100faSBill Paul if (status == 0xffff) 180697b9d4baSJohn-Mark Gurney return; 1807a94100faSBill Paul if (status) 1808a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 1809a94100faSBill Paul 1810a94100faSBill Paul /* 1811a94100faSBill Paul * XXX check behaviour on receiver stalls. 1812a94100faSBill Paul */ 1813a94100faSBill Paul 1814a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 1815a94100faSBill Paul re_reset(sc); 181697b9d4baSJohn-Mark Gurney re_init_locked(sc); 1817a94100faSBill Paul } 1818a94100faSBill Paul } 1819a94100faSBill Paul } 1820a94100faSBill Paul #endif /* DEVICE_POLLING */ 1821a94100faSBill Paul 1822a94100faSBill Paul static void 1823a94100faSBill Paul re_intr(arg) 1824a94100faSBill Paul void *arg; 1825a94100faSBill Paul { 1826a94100faSBill Paul struct rl_softc *sc; 1827a94100faSBill Paul struct ifnet *ifp; 1828a94100faSBill Paul u_int16_t status; 1829a94100faSBill Paul 1830a94100faSBill Paul sc = arg; 1831a94100faSBill Paul 1832a94100faSBill Paul RL_LOCK(sc); 183397b9d4baSJohn-Mark Gurney 1834fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1835a94100faSBill Paul 183697b9d4baSJohn-Mark Gurney if (sc->suspended || !(ifp->if_flags & IFF_UP)) 183797b9d4baSJohn-Mark Gurney goto done_locked; 18389bac70b8SBill Paul 1839a94100faSBill Paul #ifdef DEVICE_POLLING 1840a94100faSBill Paul if (ifp->if_flags & IFF_POLLING) 184197b9d4baSJohn-Mark Gurney goto done_locked; 1842f4ab22c9SRuslan Ermilov if ((ifp->if_capenable & IFCAP_POLLING) && 1843f4ab22c9SRuslan Ermilov ether_poll_register(re_poll, ifp)) { /* ok, disable interrupts */ 1844a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 184597b9d4baSJohn-Mark Gurney re_poll_locked(ifp, 0, 1); 184697b9d4baSJohn-Mark Gurney goto done_locked; 1847a94100faSBill Paul } 1848a94100faSBill Paul #endif /* DEVICE_POLLING */ 1849a94100faSBill Paul 1850a94100faSBill Paul for (;;) { 1851a94100faSBill Paul 1852a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 1853a94100faSBill Paul /* If the card has gone away the read returns 0xffff. */ 1854a94100faSBill Paul if (status == 0xffff) 1855a94100faSBill Paul break; 1856a94100faSBill Paul if (status) 1857a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 1858a94100faSBill Paul 1859a94100faSBill Paul if ((status & RL_INTRS_CPLUS) == 0) 1860a94100faSBill Paul break; 1861a94100faSBill Paul 186261021536SJohn-Mark Gurney if ((status & RL_ISR_RX_OK) || 186361021536SJohn-Mark Gurney (status & RL_ISR_RX_ERR)) 1864a94100faSBill Paul re_rxeof(sc); 1865a94100faSBill Paul 1866a94100faSBill Paul if ((status & RL_ISR_TIMEOUT_EXPIRED) || 1867a94100faSBill Paul (status & RL_ISR_TX_ERR) || 1868a94100faSBill Paul (status & RL_ISR_TX_DESC_UNAVAIL)) 1869a94100faSBill Paul re_txeof(sc); 1870a94100faSBill Paul 1871a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 1872a94100faSBill Paul re_reset(sc); 187397b9d4baSJohn-Mark Gurney re_init_locked(sc); 1874a94100faSBill Paul } 1875a94100faSBill Paul 1876a94100faSBill Paul if (status & RL_ISR_LINKCHG) { 1877a94100faSBill Paul untimeout(re_tick, sc, sc->rl_stat_ch); 187897b9d4baSJohn-Mark Gurney re_tick_locked(sc); 1879a94100faSBill Paul } 1880a94100faSBill Paul } 1881a94100faSBill Paul 188252732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 188397b9d4baSJohn-Mark Gurney re_start_locked(ifp); 1884a94100faSBill Paul 188597b9d4baSJohn-Mark Gurney done_locked: 1886a94100faSBill Paul RL_UNLOCK(sc); 1887a94100faSBill Paul } 1888a94100faSBill Paul 1889a94100faSBill Paul static int 1890a94100faSBill Paul re_encap(sc, m_head, idx) 1891a94100faSBill Paul struct rl_softc *sc; 189280a2a305SJohn-Mark Gurney struct mbuf **m_head; 1893a94100faSBill Paul int *idx; 1894a94100faSBill Paul { 1895a94100faSBill Paul struct mbuf *m_new = NULL; 1896a94100faSBill Paul struct rl_dmaload_arg arg; 1897a94100faSBill Paul bus_dmamap_t map; 1898a94100faSBill Paul int error; 1899a94100faSBill Paul struct m_tag *mtag; 1900a94100faSBill Paul 190197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 190297b9d4baSJohn-Mark Gurney 19037cae6651SBill Paul if (sc->rl_ldata.rl_tx_free <= 4) 1904a94100faSBill Paul return (EFBIG); 1905a94100faSBill Paul 1906a94100faSBill Paul /* 1907a94100faSBill Paul * Set up checksum offload. Note: checksum offload bits must 1908a94100faSBill Paul * appear in all descriptors of a multi-descriptor transmit 190922a11c96SJohn-Mark Gurney * attempt. This is according to testing done with an 8169 191022a11c96SJohn-Mark Gurney * chip. This is a requirement. 1911a94100faSBill Paul */ 1912a94100faSBill Paul 1913a94100faSBill Paul arg.rl_flags = 0; 1914a94100faSBill Paul 191580a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 1916a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_IPCSUM; 191780a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 1918a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_TCPCSUM; 191980a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 1920a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_UDPCSUM; 1921a94100faSBill Paul 1922a94100faSBill Paul arg.sc = sc; 1923a94100faSBill Paul arg.rl_idx = *idx; 1924a94100faSBill Paul arg.rl_maxsegs = sc->rl_ldata.rl_tx_free; 19257cae6651SBill Paul if (arg.rl_maxsegs > 4) 19267cae6651SBill Paul arg.rl_maxsegs -= 4; 1927a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_tx_list; 1928a94100faSBill Paul 1929a94100faSBill Paul map = sc->rl_ldata.rl_tx_dmamap[*idx]; 1930a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map, 193180a2a305SJohn-Mark Gurney *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT); 1932a94100faSBill Paul 1933a94100faSBill Paul if (error && error != EFBIG) { 1934a94100faSBill Paul printf("re%d: can't map mbuf (error %d)\n", sc->rl_unit, error); 1935a94100faSBill Paul return (ENOBUFS); 1936a94100faSBill Paul } 1937a94100faSBill Paul 1938a94100faSBill Paul /* Too many segments to map, coalesce into a single mbuf */ 1939a94100faSBill Paul 1940a94100faSBill Paul if (error || arg.rl_maxsegs == 0) { 194180a2a305SJohn-Mark Gurney m_new = m_defrag(*m_head, M_DONTWAIT); 1942a94100faSBill Paul if (m_new == NULL) 194380a2a305SJohn-Mark Gurney return (ENOBUFS); 1944a94100faSBill Paul else 194580a2a305SJohn-Mark Gurney *m_head = m_new; 1946a94100faSBill Paul 1947a94100faSBill Paul arg.sc = sc; 1948a94100faSBill Paul arg.rl_idx = *idx; 1949a94100faSBill Paul arg.rl_maxsegs = sc->rl_ldata.rl_tx_free; 1950a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_tx_list; 1951a94100faSBill Paul 1952a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map, 195380a2a305SJohn-Mark Gurney *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT); 1954a94100faSBill Paul if (error) { 1955a94100faSBill Paul printf("re%d: can't map mbuf (error %d)\n", 1956a94100faSBill Paul sc->rl_unit, error); 1957a94100faSBill Paul return (EFBIG); 1958a94100faSBill Paul } 1959a94100faSBill Paul } 1960a94100faSBill Paul 1961a94100faSBill Paul /* 1962a94100faSBill Paul * Insure that the map for this transmission 1963a94100faSBill Paul * is placed at the array index of the last descriptor 196422a11c96SJohn-Mark Gurney * in this chain. (Swap last and first dmamaps.) 1965a94100faSBill Paul */ 1966a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[*idx] = 1967a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[arg.rl_idx]; 1968a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[arg.rl_idx] = map; 1969a94100faSBill Paul 197080a2a305SJohn-Mark Gurney sc->rl_ldata.rl_tx_mbuf[arg.rl_idx] = *m_head; 1971a94100faSBill Paul sc->rl_ldata.rl_tx_free -= arg.rl_maxsegs; 1972a94100faSBill Paul 1973a94100faSBill Paul /* 1974a94100faSBill Paul * Set up hardware VLAN tagging. Note: vlan tag info must 1975a94100faSBill Paul * appear in the first descriptor of a multi-descriptor 1976a94100faSBill Paul * transmission attempt. 1977a94100faSBill Paul */ 1978a94100faSBill Paul 1979fc74a9f9SBrooks Davis mtag = VLAN_OUTPUT_TAG(sc->rl_ifp, *m_head); 1980a94100faSBill Paul if (mtag != NULL) 1981a94100faSBill Paul sc->rl_ldata.rl_tx_list[*idx].rl_vlanctl = 1982a94100faSBill Paul htole32(htons(VLAN_TAG_VALUE(mtag)) | RL_TDESC_VLANCTL_TAG); 1983a94100faSBill Paul 1984a94100faSBill Paul /* Transfer ownership of packet to the chip. */ 1985a94100faSBill Paul 1986a94100faSBill Paul sc->rl_ldata.rl_tx_list[arg.rl_idx].rl_cmdstat |= 1987a94100faSBill Paul htole32(RL_TDESC_CMD_OWN); 1988a94100faSBill Paul if (*idx != arg.rl_idx) 1989a94100faSBill Paul sc->rl_ldata.rl_tx_list[*idx].rl_cmdstat |= 1990a94100faSBill Paul htole32(RL_TDESC_CMD_OWN); 1991a94100faSBill Paul 1992a94100faSBill Paul RL_DESC_INC(arg.rl_idx); 1993a94100faSBill Paul *idx = arg.rl_idx; 1994a94100faSBill Paul 1995a94100faSBill Paul return (0); 1996a94100faSBill Paul } 1997a94100faSBill Paul 199897b9d4baSJohn-Mark Gurney static void 199997b9d4baSJohn-Mark Gurney re_start(ifp) 200097b9d4baSJohn-Mark Gurney struct ifnet *ifp; 200197b9d4baSJohn-Mark Gurney { 200297b9d4baSJohn-Mark Gurney struct rl_softc *sc; 200397b9d4baSJohn-Mark Gurney 200497b9d4baSJohn-Mark Gurney sc = ifp->if_softc; 200597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 200697b9d4baSJohn-Mark Gurney re_start_locked(ifp); 200797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 200897b9d4baSJohn-Mark Gurney } 200997b9d4baSJohn-Mark Gurney 2010a94100faSBill Paul /* 2011a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2012a94100faSBill Paul */ 2013a94100faSBill Paul static void 201497b9d4baSJohn-Mark Gurney re_start_locked(ifp) 2015a94100faSBill Paul struct ifnet *ifp; 2016a94100faSBill Paul { 2017a94100faSBill Paul struct rl_softc *sc; 2018a94100faSBill Paul struct mbuf *m_head = NULL; 201952732175SMax Laier int idx, queued = 0; 2020a94100faSBill Paul 2021a94100faSBill Paul sc = ifp->if_softc; 202297b9d4baSJohn-Mark Gurney 202397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 2024a94100faSBill Paul 2025a94100faSBill Paul idx = sc->rl_ldata.rl_tx_prodidx; 2026a94100faSBill Paul 2027a94100faSBill Paul while (sc->rl_ldata.rl_tx_mbuf[idx] == NULL) { 202852732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2029a94100faSBill Paul if (m_head == NULL) 2030a94100faSBill Paul break; 2031a94100faSBill Paul 203280a2a305SJohn-Mark Gurney if (re_encap(sc, &m_head, &idx)) { 203352732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 203413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2035a94100faSBill Paul break; 2036a94100faSBill Paul } 2037a94100faSBill Paul 2038a94100faSBill Paul /* 2039a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2040a94100faSBill Paul * to him. 2041a94100faSBill Paul */ 2042a94100faSBill Paul BPF_MTAP(ifp, m_head); 204352732175SMax Laier 204452732175SMax Laier queued++; 2045a94100faSBill Paul } 2046a94100faSBill Paul 204752732175SMax Laier if (queued == 0) 204852732175SMax Laier return; 204952732175SMax Laier 2050a94100faSBill Paul /* Flush the TX descriptors */ 2051a94100faSBill Paul 2052a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2053a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2054a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2055a94100faSBill Paul 2056a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = idx; 2057a94100faSBill Paul 2058a94100faSBill Paul /* 2059a94100faSBill Paul * RealTek put the TX poll request register in a different 2060a94100faSBill Paul * location on the 8169 gigE chip. I don't know why. 2061a94100faSBill Paul */ 2062a94100faSBill Paul 2063a94100faSBill Paul if (sc->rl_type == RL_8169) 2064a94100faSBill Paul CSR_WRITE_2(sc, RL_GTXSTART, RL_TXSTART_START); 2065a94100faSBill Paul else 2066a94100faSBill Paul CSR_WRITE_2(sc, RL_TXSTART, RL_TXSTART_START); 2067a94100faSBill Paul 2068a94100faSBill Paul /* 2069a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2070a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2071a94100faSBill Paul * countdown timer, which will begin counting until it hits 2072a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2073a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2074a94100faSBill Paul * the timer count is reset to 0. 2075a94100faSBill Paul */ 2076a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2077a94100faSBill Paul 2078a94100faSBill Paul /* 2079a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 2080a94100faSBill Paul */ 2081a94100faSBill Paul ifp->if_timer = 5; 2082a94100faSBill Paul } 2083a94100faSBill Paul 2084a94100faSBill Paul static void 2085a94100faSBill Paul re_init(xsc) 2086a94100faSBill Paul void *xsc; 2087a94100faSBill Paul { 2088a94100faSBill Paul struct rl_softc *sc = xsc; 208997b9d4baSJohn-Mark Gurney 209097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 209197b9d4baSJohn-Mark Gurney re_init_locked(sc); 209297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 209397b9d4baSJohn-Mark Gurney } 209497b9d4baSJohn-Mark Gurney 209597b9d4baSJohn-Mark Gurney static void 209697b9d4baSJohn-Mark Gurney re_init_locked(sc) 209797b9d4baSJohn-Mark Gurney struct rl_softc *sc; 209897b9d4baSJohn-Mark Gurney { 2099fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 2100a94100faSBill Paul struct mii_data *mii; 2101a94100faSBill Paul u_int32_t rxcfg = 0; 2102a94100faSBill Paul 210397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 210497b9d4baSJohn-Mark Gurney 2105a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2106a94100faSBill Paul 2107a94100faSBill Paul /* 2108a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 2109a94100faSBill Paul */ 2110a94100faSBill Paul re_stop(sc); 2111a94100faSBill Paul 2112a94100faSBill Paul /* 2113c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 2114edd03374SBill Paul * RX checksum offload. We must configure the C+ register 2115c2c6548bSBill Paul * before all others. 2116c2c6548bSBill Paul */ 2117c2c6548bSBill Paul CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB| 2118c2c6548bSBill Paul RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW| 2119edd03374SBill Paul RL_CPLUSCMD_VLANSTRIP| 2120c2c6548bSBill Paul (ifp->if_capenable & IFCAP_RXCSUM ? 2121c2c6548bSBill Paul RL_CPLUSCMD_RXCSUM_ENB : 0)); 2122c2c6548bSBill Paul 2123c2c6548bSBill Paul /* 2124a94100faSBill Paul * Init our MAC address. Even though the chipset 2125a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 2126a94100faSBill Paul * register write enable" mode to modify the ID registers. 2127a94100faSBill Paul */ 2128a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 2129a94100faSBill Paul CSR_WRITE_STREAM_4(sc, RL_IDR0, 2130fc74a9f9SBrooks Davis *(u_int32_t *)(&IFP2ENADDR(sc->rl_ifp)[0])); 2131a94100faSBill Paul CSR_WRITE_STREAM_4(sc, RL_IDR4, 2132fc74a9f9SBrooks Davis *(u_int32_t *)(&IFP2ENADDR(sc->rl_ifp)[4])); 2133a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 2134a94100faSBill Paul 2135a94100faSBill Paul /* 2136a94100faSBill Paul * For C+ mode, initialize the RX descriptors and mbufs. 2137a94100faSBill Paul */ 2138a94100faSBill Paul re_rx_list_init(sc); 2139a94100faSBill Paul re_tx_list_init(sc); 2140a94100faSBill Paul 2141a94100faSBill Paul /* 2142a94100faSBill Paul * Enable transmit and receive. 2143a94100faSBill Paul */ 2144a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2145a94100faSBill Paul 2146a94100faSBill Paul /* 2147a94100faSBill Paul * Set the initial TX and RX configuration. 2148a94100faSBill Paul */ 2149abc8ff44SBill Paul if (sc->rl_testmode) { 2150abc8ff44SBill Paul if (sc->rl_type == RL_8169) 2151abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2152abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 2153a94100faSBill Paul else 2154abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2155abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 2156abc8ff44SBill Paul } else 2157a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 2158a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG); 2159a94100faSBill Paul 2160a94100faSBill Paul /* Set the individual bit to receive frames for this host only. */ 2161a94100faSBill Paul rxcfg = CSR_READ_4(sc, RL_RXCFG); 2162a94100faSBill Paul rxcfg |= RL_RXCFG_RX_INDIV; 2163a94100faSBill Paul 2164a94100faSBill Paul /* If we want promiscuous mode, set the allframes bit. */ 216561021536SJohn-Mark Gurney if (ifp->if_flags & IFF_PROMISC) 2166a94100faSBill Paul rxcfg |= RL_RXCFG_RX_ALLPHYS; 216761021536SJohn-Mark Gurney else 2168a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_ALLPHYS; 2169a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2170a94100faSBill Paul 2171a94100faSBill Paul /* 2172a94100faSBill Paul * Set capture broadcast bit to capture broadcast frames. 2173a94100faSBill Paul */ 217461021536SJohn-Mark Gurney if (ifp->if_flags & IFF_BROADCAST) 2175a94100faSBill Paul rxcfg |= RL_RXCFG_RX_BROAD; 217661021536SJohn-Mark Gurney else 2177a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_BROAD; 2178a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2179a94100faSBill Paul 2180a94100faSBill Paul /* 2181a94100faSBill Paul * Program the multicast filter, if necessary. 2182a94100faSBill Paul */ 2183a94100faSBill Paul re_setmulti(sc); 2184a94100faSBill Paul 2185a94100faSBill Paul #ifdef DEVICE_POLLING 2186a94100faSBill Paul /* 2187a94100faSBill Paul * Disable interrupts if we are polling. 2188a94100faSBill Paul */ 2189a94100faSBill Paul if (ifp->if_flags & IFF_POLLING) 2190a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2191a94100faSBill Paul else /* otherwise ... */ 2192a94100faSBill Paul #endif /* DEVICE_POLLING */ 2193a94100faSBill Paul /* 2194a94100faSBill Paul * Enable interrupts. 2195a94100faSBill Paul */ 2196a94100faSBill Paul if (sc->rl_testmode) 2197a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2198a94100faSBill Paul else 2199a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2200a94100faSBill Paul 2201a94100faSBill Paul /* Set initial TX threshold */ 2202a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 2203a94100faSBill Paul 2204a94100faSBill Paul /* Start RX/TX process. */ 2205a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 2206a94100faSBill Paul #ifdef notdef 2207a94100faSBill Paul /* Enable receiver and transmitter. */ 2208a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2209a94100faSBill Paul #endif 2210a94100faSBill Paul /* 2211c2c6548bSBill Paul * Load the addresses of the RX and TX lists into the chip. 2212a94100faSBill Paul */ 2213a94100faSBill Paul 2214a94100faSBill Paul CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 2215a94100faSBill Paul RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 2216a94100faSBill Paul CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 2217a94100faSBill Paul RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 2218a94100faSBill Paul 2219a94100faSBill Paul CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 2220a94100faSBill Paul RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 2221a94100faSBill Paul CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 2222a94100faSBill Paul RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 2223a94100faSBill Paul 2224a94100faSBill Paul CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 2225a94100faSBill Paul 2226a94100faSBill Paul /* 2227a94100faSBill Paul * Initialize the timer interrupt register so that 2228a94100faSBill Paul * a timer interrupt will be generated once the timer 2229a94100faSBill Paul * reaches a certain number of ticks. The timer is 2230a94100faSBill Paul * reloaded on each transmit. This gives us TX interrupt 2231a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 2232a94100faSBill Paul */ 2233a94100faSBill Paul if (sc->rl_type == RL_8169) 2234a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 2235a94100faSBill Paul else 2236a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 2237a94100faSBill Paul 2238a94100faSBill Paul /* 2239a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 2240a94100faSBill Paul * size so we can receive jumbo frames. 2241a94100faSBill Paul */ 2242a94100faSBill Paul if (sc->rl_type == RL_8169) 2243a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 2244a94100faSBill Paul 224597b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 2246a94100faSBill Paul return; 2247a94100faSBill Paul 2248a94100faSBill Paul mii_mediachg(mii); 2249a94100faSBill Paul 2250a94100faSBill Paul CSR_WRITE_1(sc, RL_CFG1, RL_CFG1_DRVLOAD|RL_CFG1_FULLDUPLEX); 2251a94100faSBill Paul 225213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 225313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2254a94100faSBill Paul 2255a94100faSBill Paul sc->rl_stat_ch = timeout(re_tick, sc, hz); 2256a94100faSBill Paul } 2257a94100faSBill Paul 2258a94100faSBill Paul /* 2259a94100faSBill Paul * Set media options. 2260a94100faSBill Paul */ 2261a94100faSBill Paul static int 2262a94100faSBill Paul re_ifmedia_upd(ifp) 2263a94100faSBill Paul struct ifnet *ifp; 2264a94100faSBill Paul { 2265a94100faSBill Paul struct rl_softc *sc; 2266a94100faSBill Paul struct mii_data *mii; 2267a94100faSBill Paul 2268a94100faSBill Paul sc = ifp->if_softc; 2269a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2270a94100faSBill Paul mii_mediachg(mii); 2271a94100faSBill Paul 2272a94100faSBill Paul return (0); 2273a94100faSBill Paul } 2274a94100faSBill Paul 2275a94100faSBill Paul /* 2276a94100faSBill Paul * Report current media status. 2277a94100faSBill Paul */ 2278a94100faSBill Paul static void 2279a94100faSBill Paul re_ifmedia_sts(ifp, ifmr) 2280a94100faSBill Paul struct ifnet *ifp; 2281a94100faSBill Paul struct ifmediareq *ifmr; 2282a94100faSBill Paul { 2283a94100faSBill Paul struct rl_softc *sc; 2284a94100faSBill Paul struct mii_data *mii; 2285a94100faSBill Paul 2286a94100faSBill Paul sc = ifp->if_softc; 2287a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2288a94100faSBill Paul 2289a94100faSBill Paul mii_pollstat(mii); 2290a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 2291a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 2292a94100faSBill Paul } 2293a94100faSBill Paul 2294a94100faSBill Paul static int 2295a94100faSBill Paul re_ioctl(ifp, command, data) 2296a94100faSBill Paul struct ifnet *ifp; 2297a94100faSBill Paul u_long command; 2298a94100faSBill Paul caddr_t data; 2299a94100faSBill Paul { 2300a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2301a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 2302a94100faSBill Paul struct mii_data *mii; 2303a94100faSBill Paul int error = 0; 2304a94100faSBill Paul 2305a94100faSBill Paul switch (command) { 2306a94100faSBill Paul case SIOCSIFMTU: 2307a94100faSBill Paul if (ifr->ifr_mtu > RL_JUMBO_MTU) 2308a94100faSBill Paul error = EINVAL; 2309a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 2310a94100faSBill Paul break; 2311a94100faSBill Paul case SIOCSIFFLAGS: 231297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 231397b9d4baSJohn-Mark Gurney if (ifp->if_flags & IFF_UP) 231497b9d4baSJohn-Mark Gurney re_init_locked(sc); 231513f4c340SRobert Watson else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2316a94100faSBill Paul re_stop(sc); 231797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2318a94100faSBill Paul error = 0; 2319a94100faSBill Paul break; 2320a94100faSBill Paul case SIOCADDMULTI: 2321a94100faSBill Paul case SIOCDELMULTI: 232297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2323a94100faSBill Paul re_setmulti(sc); 232497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2325a94100faSBill Paul error = 0; 2326a94100faSBill Paul break; 2327a94100faSBill Paul case SIOCGIFMEDIA: 2328a94100faSBill Paul case SIOCSIFMEDIA: 2329a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2330a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2331a94100faSBill Paul break; 2332a94100faSBill Paul case SIOCSIFCAP: 233325fbb2c3SYaroslav Tykhiy ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_POLLING); 233425fbb2c3SYaroslav Tykhiy ifp->if_capenable |= 233525fbb2c3SYaroslav Tykhiy ifr->ifr_reqcap & (IFCAP_HWCSUM | IFCAP_POLLING); 2336a94100faSBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2337a94100faSBill Paul ifp->if_hwassist = RE_CSUM_FEATURES; 2338a94100faSBill Paul else 2339a94100faSBill Paul ifp->if_hwassist = 0; 234013f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2341a94100faSBill Paul re_init(sc); 2342a94100faSBill Paul break; 2343a94100faSBill Paul default: 2344a94100faSBill Paul error = ether_ioctl(ifp, command, data); 2345a94100faSBill Paul break; 2346a94100faSBill Paul } 2347a94100faSBill Paul 2348a94100faSBill Paul return (error); 2349a94100faSBill Paul } 2350a94100faSBill Paul 2351a94100faSBill Paul static void 2352a94100faSBill Paul re_watchdog(ifp) 2353a94100faSBill Paul struct ifnet *ifp; 2354a94100faSBill Paul { 2355a94100faSBill Paul struct rl_softc *sc; 2356a94100faSBill Paul 2357a94100faSBill Paul sc = ifp->if_softc; 2358a94100faSBill Paul RL_LOCK(sc); 2359a94100faSBill Paul printf("re%d: watchdog timeout\n", sc->rl_unit); 2360a94100faSBill Paul ifp->if_oerrors++; 2361a94100faSBill Paul 2362a94100faSBill Paul re_txeof(sc); 2363a94100faSBill Paul re_rxeof(sc); 236497b9d4baSJohn-Mark Gurney re_init_locked(sc); 2365a94100faSBill Paul 2366a94100faSBill Paul RL_UNLOCK(sc); 2367a94100faSBill Paul } 2368a94100faSBill Paul 2369a94100faSBill Paul /* 2370a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 2371a94100faSBill Paul * RX and TX lists. 2372a94100faSBill Paul */ 2373a94100faSBill Paul static void 2374a94100faSBill Paul re_stop(sc) 2375a94100faSBill Paul struct rl_softc *sc; 2376a94100faSBill Paul { 2377a94100faSBill Paul register int i; 2378a94100faSBill Paul struct ifnet *ifp; 2379a94100faSBill Paul 238097b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 238197b9d4baSJohn-Mark Gurney 2382fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2383a94100faSBill Paul ifp->if_timer = 0; 2384a94100faSBill Paul 2385a94100faSBill Paul untimeout(re_tick, sc, sc->rl_stat_ch); 238613f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2387a94100faSBill Paul #ifdef DEVICE_POLLING 2388a94100faSBill Paul ether_poll_deregister(ifp); 2389a94100faSBill Paul #endif /* DEVICE_POLLING */ 2390a94100faSBill Paul 2391a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 2392a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 2393a94100faSBill Paul 2394a94100faSBill Paul if (sc->rl_head != NULL) { 2395a94100faSBill Paul m_freem(sc->rl_head); 2396a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2397a94100faSBill Paul } 2398a94100faSBill Paul 2399a94100faSBill Paul /* Free the TX list buffers. */ 2400a94100faSBill Paul 2401a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) { 2402a94100faSBill Paul if (sc->rl_ldata.rl_tx_mbuf[i] != NULL) { 2403a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 2404a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[i]); 2405a94100faSBill Paul m_freem(sc->rl_ldata.rl_tx_mbuf[i]); 2406a94100faSBill Paul sc->rl_ldata.rl_tx_mbuf[i] = NULL; 2407a94100faSBill Paul } 2408a94100faSBill Paul } 2409a94100faSBill Paul 2410a94100faSBill Paul /* Free the RX list buffers. */ 2411a94100faSBill Paul 2412a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 2413a94100faSBill Paul if (sc->rl_ldata.rl_rx_mbuf[i] != NULL) { 2414a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 2415a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 2416a94100faSBill Paul m_freem(sc->rl_ldata.rl_rx_mbuf[i]); 2417a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[i] = NULL; 2418a94100faSBill Paul } 2419a94100faSBill Paul } 2420a94100faSBill Paul } 2421a94100faSBill Paul 2422a94100faSBill Paul /* 2423a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 2424a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 2425a94100faSBill Paul * resume. 2426a94100faSBill Paul */ 2427a94100faSBill Paul static int 2428a94100faSBill Paul re_suspend(dev) 2429a94100faSBill Paul device_t dev; 2430a94100faSBill Paul { 2431a94100faSBill Paul struct rl_softc *sc; 2432a94100faSBill Paul 2433a94100faSBill Paul sc = device_get_softc(dev); 2434a94100faSBill Paul 243597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2436a94100faSBill Paul re_stop(sc); 2437a94100faSBill Paul sc->suspended = 1; 243897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2439a94100faSBill Paul 2440a94100faSBill Paul return (0); 2441a94100faSBill Paul } 2442a94100faSBill Paul 2443a94100faSBill Paul /* 2444a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2445a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 2446a94100faSBill Paul * appropriate. 2447a94100faSBill Paul */ 2448a94100faSBill Paul static int 2449a94100faSBill Paul re_resume(dev) 2450a94100faSBill Paul device_t dev; 2451a94100faSBill Paul { 2452a94100faSBill Paul struct rl_softc *sc; 2453a94100faSBill Paul struct ifnet *ifp; 2454a94100faSBill Paul 2455a94100faSBill Paul sc = device_get_softc(dev); 245697b9d4baSJohn-Mark Gurney 245797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 245897b9d4baSJohn-Mark Gurney 2459fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2460a94100faSBill Paul 2461a94100faSBill Paul /* reinitialize interface if necessary */ 2462a94100faSBill Paul if (ifp->if_flags & IFF_UP) 246397b9d4baSJohn-Mark Gurney re_init_locked(sc); 2464a94100faSBill Paul 2465a94100faSBill Paul sc->suspended = 0; 246697b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2467a94100faSBill Paul 2468a94100faSBill Paul return (0); 2469a94100faSBill Paul } 2470a94100faSBill Paul 2471a94100faSBill Paul /* 2472a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2473a94100faSBill Paul * get confused by errant DMAs when rebooting. 2474a94100faSBill Paul */ 2475a94100faSBill Paul static void 2476a94100faSBill Paul re_shutdown(dev) 2477a94100faSBill Paul device_t dev; 2478a94100faSBill Paul { 2479a94100faSBill Paul struct rl_softc *sc; 2480a94100faSBill Paul 2481a94100faSBill Paul sc = device_get_softc(dev); 2482a94100faSBill Paul 248397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2484a94100faSBill Paul re_stop(sc); 2485536fde34SMaxim Sobolev /* 2486536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 2487536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 248872293673SRuslan Ermilov * cases. 2489536fde34SMaxim Sobolev */ 2490536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 249197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2492a94100faSBill Paul } 2493