xref: /freebsd/sys/dev/re/if_re.c (revision 715922d73f84d609dc3cec34f3b0796ab548c2d8)
1098ca2bdSWarner Losh /*-
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
36a94100faSBill Paul /*
37ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
38a94100faSBill Paul  *
39a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a94100faSBill Paul  * Senior Networking Software Engineer
41a94100faSBill Paul  * Wind River Systems
42a94100faSBill Paul  */
43a94100faSBill Paul 
44a94100faSBill Paul /*
45a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
46a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
47ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
48ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
49a94100faSBill Paul  *
50a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
51a94100faSBill Paul  * with the older 8139 family, however it also supports a special
52a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
53a94100faSBill Paul  * features. These include:
54a94100faSBill Paul  *
55a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
56a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
57a94100faSBill Paul  *	  any byte boundary.
58a94100faSBill Paul  *
59a94100faSBill Paul  *	o 64-bit DMA
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o High and normal priority transmit DMA rings
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o VLAN tag insertion and extraction
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o TCP large send (segmentation offload)
68a94100faSBill Paul  *
69a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
70a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
71a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
72a94100faSBill Paul  * chips.
73a94100faSBill Paul  *
74a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
75a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
76a94100faSBill Paul  * differences and additions:
77a94100faSBill Paul  *
78a94100faSBill Paul  *	o 1000Mbps mode
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o Jumbo frames
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
83a94100faSBill Paul  *	  or fiber PHYs
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
86a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
87a94100faSBill Paul  *
88a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
89a94100faSBill Paul  *
90a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
91a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
92a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
93a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
94a94100faSBill Paul  * copper gigE PHY.
95a94100faSBill Paul  *
96a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
97a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
98a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
99a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
100a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
101a94100faSBill Paul  *
102a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
103a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
104a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
105a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
106a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10722a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
10822a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
109a94100faSBill Paul  */
110a94100faSBill Paul 
111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
112f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
113f0796cd2SGleb Smirnoff #endif
114f0796cd2SGleb Smirnoff 
115a94100faSBill Paul #include <sys/param.h>
116a94100faSBill Paul #include <sys/endian.h>
117a94100faSBill Paul #include <sys/systm.h>
118a94100faSBill Paul #include <sys/sockio.h>
119a94100faSBill Paul #include <sys/mbuf.h>
120a94100faSBill Paul #include <sys/malloc.h>
121fe12f24bSPoul-Henning Kamp #include <sys/module.h>
122a94100faSBill Paul #include <sys/kernel.h>
123a94100faSBill Paul #include <sys/socket.h>
124ed510fb0SBill Paul #include <sys/lock.h>
125ed510fb0SBill Paul #include <sys/mutex.h>
126ed510fb0SBill Paul #include <sys/taskqueue.h>
127a94100faSBill Paul 
128a94100faSBill Paul #include <net/if.h>
129a94100faSBill Paul #include <net/if_arp.h>
130a94100faSBill Paul #include <net/ethernet.h>
131a94100faSBill Paul #include <net/if_dl.h>
132a94100faSBill Paul #include <net/if_media.h>
133fc74a9f9SBrooks Davis #include <net/if_types.h>
134a94100faSBill Paul #include <net/if_vlan_var.h>
135a94100faSBill Paul 
136a94100faSBill Paul #include <net/bpf.h>
137a94100faSBill Paul 
138a94100faSBill Paul #include <machine/bus.h>
139a94100faSBill Paul #include <machine/resource.h>
140a94100faSBill Paul #include <sys/bus.h>
141a94100faSBill Paul #include <sys/rman.h>
142a94100faSBill Paul 
143a94100faSBill Paul #include <dev/mii/mii.h>
144a94100faSBill Paul #include <dev/mii/miivar.h>
145a94100faSBill Paul 
146a94100faSBill Paul #include <dev/pci/pcireg.h>
147a94100faSBill Paul #include <dev/pci/pcivar.h>
148a94100faSBill Paul 
149d65abd66SPyun YongHyeon #include <pci/if_rlreg.h>
150d65abd66SPyun YongHyeon 
151a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
152a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
153a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
154a94100faSBill Paul 
155298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
156a94100faSBill Paul #include "miibus_if.h"
157a94100faSBill Paul 
1585774c5ffSPyun YongHyeon /* Tunables. */
1592000cf6cSPyun YongHyeon static int msi_disable = 1;
1605774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1615774c5ffSPyun YongHyeon 
162a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
163a94100faSBill Paul 
164a94100faSBill Paul /*
165a94100faSBill Paul  * Various supported device vendors/types and their names.
166a94100faSBill Paul  */
167a94100faSBill Paul static struct rl_type re_devs[] = {
1689dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
16932aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
1709dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
171a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1729dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
173ed510fb0SBill Paul 	    "RealTek 8101E PCIe 10/100baseTX" },
1749dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
175deb5c680SPyun YongHyeon 	    "RealTek 8168/8168B/8168C/8168CP/8111B/8111C/8111CP PCIe "
176deb5c680SPyun YongHyeon 	    "Gigabit Ethernet" },
1779dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
178715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1799dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1802ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1819dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
182ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1839dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
18426390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1859dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
186dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
187a94100faSBill Paul };
188a94100faSBill Paul 
189a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = {
190a94100faSBill Paul 	{ RL_HWREV_8139, RL_8139,  "" },
191a94100faSBill Paul 	{ RL_HWREV_8139A, RL_8139, "A" },
192a94100faSBill Paul 	{ RL_HWREV_8139AG, RL_8139, "A-G" },
193a94100faSBill Paul 	{ RL_HWREV_8139B, RL_8139, "B" },
194a94100faSBill Paul 	{ RL_HWREV_8130, RL_8139, "8130" },
195a94100faSBill Paul 	{ RL_HWREV_8139C, RL_8139, "C" },
196a94100faSBill Paul 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" },
197a94100faSBill Paul 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"},
198498bd0d3SBill Paul 	{ RL_HWREV_8168_SPIN1, RL_8169, "8168"},
199a94100faSBill Paul 	{ RL_HWREV_8169, RL_8169, "8169"},
20069a6b7fbSBill Paul 	{ RL_HWREV_8169S, RL_8169, "8169S"},
20169a6b7fbSBill Paul 	{ RL_HWREV_8110S, RL_8169, "8110S"},
202ed510fb0SBill Paul 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB"},
203ed510fb0SBill Paul 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC"},
204715922d7SPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL"},
205a94100faSBill Paul 	{ RL_HWREV_8100, RL_8139, "8100"},
206a94100faSBill Paul 	{ RL_HWREV_8101, RL_8139, "8101"},
207ed510fb0SBill Paul 	{ RL_HWREV_8100E, RL_8169, "8100E"},
208ed510fb0SBill Paul 	{ RL_HWREV_8101E, RL_8169, "8101E"},
209498bd0d3SBill Paul 	{ RL_HWREV_8168_SPIN2, RL_8169, "8168"},
2101acbb78aSPyun YongHyeon 	{ RL_HWREV_8168_SPIN3, RL_8169, "8168"},
211deb5c680SPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C"},
212deb5c680SPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C"},
213deb5c680SPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP"},
214a94100faSBill Paul 	{ 0, 0, NULL }
215a94100faSBill Paul };
216a94100faSBill Paul 
217a94100faSBill Paul static int re_probe		(device_t);
218a94100faSBill Paul static int re_attach		(device_t);
219a94100faSBill Paul static int re_detach		(device_t);
220a94100faSBill Paul 
221d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
222a94100faSBill Paul 
223a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
224a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
225d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
226d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
227d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
228a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
229a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
23022a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
23122a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
23222a11c96SJohn-Mark Gurney 				(struct mbuf *);
23322a11c96SJohn-Mark Gurney #endif
234ed510fb0SBill Paul static int re_rxeof		(struct rl_softc *);
235a94100faSBill Paul static void re_txeof		(struct rl_softc *);
23697b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2370187838bSRuslan Ermilov static void re_poll		(struct ifnet *, enum poll_cmd, int);
2380187838bSRuslan Ermilov static void re_poll_locked	(struct ifnet *, enum poll_cmd, int);
23997b9d4baSJohn-Mark Gurney #endif
240ef544f63SPaolo Pisati static int re_intr		(void *);
241a94100faSBill Paul static void re_tick		(void *);
242ed510fb0SBill Paul static void re_tx_task		(void *, int);
243ed510fb0SBill Paul static void re_int_task		(void *, int);
244a94100faSBill Paul static void re_start		(struct ifnet *);
245a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
246a94100faSBill Paul static void re_init		(void *);
24797b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
248a94100faSBill Paul static void re_stop		(struct rl_softc *);
2491d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
250a94100faSBill Paul static int re_suspend		(device_t);
251a94100faSBill Paul static int re_resume		(device_t);
2526a087a87SPyun YongHyeon static int re_shutdown		(device_t);
253a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
254a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
255a94100faSBill Paul 
256a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
257a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
258ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
259a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
260a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
261a94100faSBill Paul 
262a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
263a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
264a94100faSBill Paul static void re_miibus_statchg	(device_t);
265a94100faSBill Paul 
266a94100faSBill Paul static void re_setmulti		(struct rl_softc *);
267a94100faSBill Paul static void re_reset		(struct rl_softc *);
2687467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
2697467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
270a94100faSBill Paul 
271ed510fb0SBill Paul #ifdef RE_DIAG
272a94100faSBill Paul static int re_diag		(struct rl_softc *);
273ed510fb0SBill Paul #endif
274a94100faSBill Paul 
275a94100faSBill Paul static device_method_t re_methods[] = {
276a94100faSBill Paul 	/* Device interface */
277a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
278a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
279a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
280a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
281a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
282a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
283a94100faSBill Paul 
284a94100faSBill Paul 	/* bus interface */
285a94100faSBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
286a94100faSBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
287a94100faSBill Paul 
288a94100faSBill Paul 	/* MII interface */
289a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
290a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
291a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
292a94100faSBill Paul 
293a94100faSBill Paul 	{ 0, 0 }
294a94100faSBill Paul };
295a94100faSBill Paul 
296a94100faSBill Paul static driver_t re_driver = {
297a94100faSBill Paul 	"re",
298a94100faSBill Paul 	re_methods,
299a94100faSBill Paul 	sizeof(struct rl_softc)
300a94100faSBill Paul };
301a94100faSBill Paul 
302a94100faSBill Paul static devclass_t re_devclass;
303a94100faSBill Paul 
304a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
305347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0);
306a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
307a94100faSBill Paul 
308a94100faSBill Paul #define EE_SET(x)					\
309a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
310a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
311a94100faSBill Paul 
312a94100faSBill Paul #define EE_CLR(x)					\
313a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
314a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
315a94100faSBill Paul 
316a94100faSBill Paul /*
317a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
318a94100faSBill Paul  */
319a94100faSBill Paul static void
320a94100faSBill Paul re_eeprom_putbyte(sc, addr)
321a94100faSBill Paul 	struct rl_softc		*sc;
322a94100faSBill Paul 	int			addr;
323a94100faSBill Paul {
324a94100faSBill Paul 	register int		d, i;
325a94100faSBill Paul 
326ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
327a94100faSBill Paul 
328a94100faSBill Paul 	/*
329a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
330a94100faSBill Paul 	 */
331ed510fb0SBill Paul 
332ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
333a94100faSBill Paul 		if (d & i) {
334a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
335a94100faSBill Paul 		} else {
336a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
337a94100faSBill Paul 		}
338a94100faSBill Paul 		DELAY(100);
339a94100faSBill Paul 		EE_SET(RL_EE_CLK);
340a94100faSBill Paul 		DELAY(150);
341a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
342a94100faSBill Paul 		DELAY(100);
343a94100faSBill Paul 	}
344ed510fb0SBill Paul 
345ed510fb0SBill Paul 	return;
346a94100faSBill Paul }
347a94100faSBill Paul 
348a94100faSBill Paul /*
349a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
350a94100faSBill Paul  */
351a94100faSBill Paul static void
352a94100faSBill Paul re_eeprom_getword(sc, addr, dest)
353a94100faSBill Paul 	struct rl_softc		*sc;
354a94100faSBill Paul 	int			addr;
355a94100faSBill Paul 	u_int16_t		*dest;
356a94100faSBill Paul {
357a94100faSBill Paul 	register int		i;
358a94100faSBill Paul 	u_int16_t		word = 0;
359a94100faSBill Paul 
360a94100faSBill Paul 	/*
361a94100faSBill Paul 	 * Send address of word we want to read.
362a94100faSBill Paul 	 */
363a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
364a94100faSBill Paul 
365a94100faSBill Paul 	/*
366a94100faSBill Paul 	 * Start reading bits from EEPROM.
367a94100faSBill Paul 	 */
368a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
369a94100faSBill Paul 		EE_SET(RL_EE_CLK);
370a94100faSBill Paul 		DELAY(100);
371a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
372a94100faSBill Paul 			word |= i;
373a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
374a94100faSBill Paul 		DELAY(100);
375a94100faSBill Paul 	}
376a94100faSBill Paul 
377a94100faSBill Paul 	*dest = word;
378ed510fb0SBill Paul 
379ed510fb0SBill Paul 	return;
380a94100faSBill Paul }
381a94100faSBill Paul 
382a94100faSBill Paul /*
383a94100faSBill Paul  * Read a sequence of words from the EEPROM.
384a94100faSBill Paul  */
385a94100faSBill Paul static void
386ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt)
387a94100faSBill Paul 	struct rl_softc		*sc;
388a94100faSBill Paul 	caddr_t			dest;
389a94100faSBill Paul 	int			off;
390a94100faSBill Paul 	int			cnt;
391a94100faSBill Paul {
392a94100faSBill Paul 	int			i;
393a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
394a94100faSBill Paul 
395ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
396ed510fb0SBill Paul 
397ed510fb0SBill Paul         DELAY(100);
398ed510fb0SBill Paul 
399a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
400ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
401a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
402ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
403a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
404be099007SPyun YongHyeon                 *ptr = word;
405a94100faSBill Paul 	}
406ed510fb0SBill Paul 
407ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
408ed510fb0SBill Paul 
409ed510fb0SBill Paul 	return;
410a94100faSBill Paul }
411a94100faSBill Paul 
412a94100faSBill Paul static int
413a94100faSBill Paul re_gmii_readreg(dev, phy, reg)
414a94100faSBill Paul 	device_t		dev;
415a94100faSBill Paul 	int			phy, reg;
416a94100faSBill Paul {
417a94100faSBill Paul 	struct rl_softc		*sc;
418a94100faSBill Paul 	u_int32_t		rval;
419a94100faSBill Paul 	int			i;
420a94100faSBill Paul 
421a94100faSBill Paul 	if (phy != 1)
422a94100faSBill Paul 		return (0);
423a94100faSBill Paul 
424a94100faSBill Paul 	sc = device_get_softc(dev);
425a94100faSBill Paul 
4269bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4279bac70b8SBill Paul 
4289bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4299bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4309bac70b8SBill Paul 		return (rval);
4319bac70b8SBill Paul 	}
4329bac70b8SBill Paul 
433a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
434a94100faSBill Paul 	DELAY(1000);
435a94100faSBill Paul 
436a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
437a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
438a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
439a94100faSBill Paul 			break;
440a94100faSBill Paul 		DELAY(100);
441a94100faSBill Paul 	}
442a94100faSBill Paul 
443a94100faSBill Paul 	if (i == RL_TIMEOUT) {
4446b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
445a94100faSBill Paul 		return (0);
446a94100faSBill Paul 	}
447a94100faSBill Paul 
448a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
449a94100faSBill Paul }
450a94100faSBill Paul 
451a94100faSBill Paul static int
452a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data)
453a94100faSBill Paul 	device_t		dev;
454a94100faSBill Paul 	int			phy, reg, data;
455a94100faSBill Paul {
456a94100faSBill Paul 	struct rl_softc		*sc;
457a94100faSBill Paul 	u_int32_t		rval;
458a94100faSBill Paul 	int			i;
459a94100faSBill Paul 
460a94100faSBill Paul 	sc = device_get_softc(dev);
461a94100faSBill Paul 
462a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4639bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
464a94100faSBill Paul 	DELAY(1000);
465a94100faSBill Paul 
466a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
467a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
468a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
469a94100faSBill Paul 			break;
470a94100faSBill Paul 		DELAY(100);
471a94100faSBill Paul 	}
472a94100faSBill Paul 
473a94100faSBill Paul 	if (i == RL_TIMEOUT) {
4746b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
475a94100faSBill Paul 		return (0);
476a94100faSBill Paul 	}
477a94100faSBill Paul 
478a94100faSBill Paul 	return (0);
479a94100faSBill Paul }
480a94100faSBill Paul 
481a94100faSBill Paul static int
482a94100faSBill Paul re_miibus_readreg(dev, phy, reg)
483a94100faSBill Paul 	device_t		dev;
484a94100faSBill Paul 	int			phy, reg;
485a94100faSBill Paul {
486a94100faSBill Paul 	struct rl_softc		*sc;
487a94100faSBill Paul 	u_int16_t		rval = 0;
488a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
489a94100faSBill Paul 
490a94100faSBill Paul 	sc = device_get_softc(dev);
491a94100faSBill Paul 
492a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
493a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
494a94100faSBill Paul 		return (rval);
495a94100faSBill Paul 	}
496a94100faSBill Paul 
497a94100faSBill Paul 	/* Pretend the internal PHY is only at address 0 */
498a94100faSBill Paul 	if (phy) {
499a94100faSBill Paul 		return (0);
500a94100faSBill Paul 	}
501a94100faSBill Paul 	switch (reg) {
502a94100faSBill Paul 	case MII_BMCR:
503a94100faSBill Paul 		re8139_reg = RL_BMCR;
504a94100faSBill Paul 		break;
505a94100faSBill Paul 	case MII_BMSR:
506a94100faSBill Paul 		re8139_reg = RL_BMSR;
507a94100faSBill Paul 		break;
508a94100faSBill Paul 	case MII_ANAR:
509a94100faSBill Paul 		re8139_reg = RL_ANAR;
510a94100faSBill Paul 		break;
511a94100faSBill Paul 	case MII_ANER:
512a94100faSBill Paul 		re8139_reg = RL_ANER;
513a94100faSBill Paul 		break;
514a94100faSBill Paul 	case MII_ANLPAR:
515a94100faSBill Paul 		re8139_reg = RL_LPAR;
516a94100faSBill Paul 		break;
517a94100faSBill Paul 	case MII_PHYIDR1:
518a94100faSBill Paul 	case MII_PHYIDR2:
519a94100faSBill Paul 		return (0);
520a94100faSBill Paul 	/*
521a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
522a94100faSBill Paul 	 * register. If we have a link partner which does not
523a94100faSBill Paul 	 * support NWAY, this is the register which will tell
524a94100faSBill Paul 	 * us the results of parallel detection.
525a94100faSBill Paul 	 */
526a94100faSBill Paul 	case RL_MEDIASTAT:
527a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
528a94100faSBill Paul 		return (rval);
529a94100faSBill Paul 	default:
5306b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
531a94100faSBill Paul 		return (0);
532a94100faSBill Paul 	}
533a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
534baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
535baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
536baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
537baa12772SPyun YongHyeon 	}
538a94100faSBill Paul 	return (rval);
539a94100faSBill Paul }
540a94100faSBill Paul 
541a94100faSBill Paul static int
542a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data)
543a94100faSBill Paul 	device_t		dev;
544a94100faSBill Paul 	int			phy, reg, data;
545a94100faSBill Paul {
546a94100faSBill Paul 	struct rl_softc		*sc;
547a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
548a94100faSBill Paul 	int			rval = 0;
549a94100faSBill Paul 
550a94100faSBill Paul 	sc = device_get_softc(dev);
551a94100faSBill Paul 
552a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
553a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
554a94100faSBill Paul 		return (rval);
555a94100faSBill Paul 	}
556a94100faSBill Paul 
557a94100faSBill Paul 	/* Pretend the internal PHY is only at address 0 */
55897b9d4baSJohn-Mark Gurney 	if (phy)
559a94100faSBill Paul 		return (0);
56097b9d4baSJohn-Mark Gurney 
561a94100faSBill Paul 	switch (reg) {
562a94100faSBill Paul 	case MII_BMCR:
563a94100faSBill Paul 		re8139_reg = RL_BMCR;
564baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
565baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
566baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
567baa12772SPyun YongHyeon 		}
568a94100faSBill Paul 		break;
569a94100faSBill Paul 	case MII_BMSR:
570a94100faSBill Paul 		re8139_reg = RL_BMSR;
571a94100faSBill Paul 		break;
572a94100faSBill Paul 	case MII_ANAR:
573a94100faSBill Paul 		re8139_reg = RL_ANAR;
574a94100faSBill Paul 		break;
575a94100faSBill Paul 	case MII_ANER:
576a94100faSBill Paul 		re8139_reg = RL_ANER;
577a94100faSBill Paul 		break;
578a94100faSBill Paul 	case MII_ANLPAR:
579a94100faSBill Paul 		re8139_reg = RL_LPAR;
580a94100faSBill Paul 		break;
581a94100faSBill Paul 	case MII_PHYIDR1:
582a94100faSBill Paul 	case MII_PHYIDR2:
583a94100faSBill Paul 		return (0);
584a94100faSBill Paul 		break;
585a94100faSBill Paul 	default:
5866b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
587a94100faSBill Paul 		return (0);
588a94100faSBill Paul 	}
589a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
590a94100faSBill Paul 	return (0);
591a94100faSBill Paul }
592a94100faSBill Paul 
593a94100faSBill Paul static void
594a94100faSBill Paul re_miibus_statchg(dev)
595a94100faSBill Paul 	device_t		dev;
596a94100faSBill Paul {
597a11e2f18SBruce M Simpson 
598a94100faSBill Paul }
599a94100faSBill Paul 
600a94100faSBill Paul /*
601a94100faSBill Paul  * Program the 64-bit multicast hash filter.
602a94100faSBill Paul  */
603a94100faSBill Paul static void
604a94100faSBill Paul re_setmulti(sc)
605a94100faSBill Paul 	struct rl_softc		*sc;
606a94100faSBill Paul {
607a94100faSBill Paul 	struct ifnet		*ifp;
608a94100faSBill Paul 	int			h = 0;
609a94100faSBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
610a94100faSBill Paul 	struct ifmultiaddr	*ifma;
611a94100faSBill Paul 	u_int32_t		rxfilt;
612a94100faSBill Paul 	int			mcnt = 0;
613a94100faSBill Paul 
61497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
61597b9d4baSJohn-Mark Gurney 
616fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
617a94100faSBill Paul 
618a94100faSBill Paul 
6197c103000SPyun YongHyeon 	rxfilt = CSR_READ_4(sc, RL_RXCFG);
6207c103000SPyun YongHyeon 	rxfilt &= ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_MULTI);
621a94100faSBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
6227c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6237c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
624a0637caaSPyun YongHyeon 		/*
625a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
626a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
627a0637caaSPyun YongHyeon 		 * promiscuous mode.
628a0637caaSPyun YongHyeon 		 */
629a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
630a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
631a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF);
632a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF);
633a94100faSBill Paul 		return;
634a94100faSBill Paul 	}
635a94100faSBill Paul 
636a94100faSBill Paul 	/* first, zot all the existing hash bits */
637a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, 0);
638a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, 0);
639a94100faSBill Paul 
640a94100faSBill Paul 	/* now program new ones */
64113b203d0SRobert Watson 	IF_ADDR_LOCK(ifp);
642a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
643a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
644a94100faSBill Paul 			continue;
6450e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6460e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
647a94100faSBill Paul 		if (h < 32)
648a94100faSBill Paul 			hashes[0] |= (1 << h);
649a94100faSBill Paul 		else
650a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
651a94100faSBill Paul 		mcnt++;
652a94100faSBill Paul 	}
65313b203d0SRobert Watson 	IF_ADDR_UNLOCK(ifp);
654a94100faSBill Paul 
655a94100faSBill Paul 	if (mcnt)
656a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
657a94100faSBill Paul 	else
658a94100faSBill Paul 		rxfilt &= ~RL_RXCFG_RX_MULTI;
659a94100faSBill Paul 
660a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
661bb7dfefbSBill Paul 
662bb7dfefbSBill Paul 	/*
663bb7dfefbSBill Paul 	 * For some unfathomable reason, RealTek decided to reverse
664bb7dfefbSBill Paul 	 * the order of the multicast hash registers in the PCI Express
665bb7dfefbSBill Paul 	 * parts. This means we have to write the hash pattern in reverse
666bb7dfefbSBill Paul 	 * order for those devices.
667bb7dfefbSBill Paul 	 */
668bb7dfefbSBill Paul 
669351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_INVMAR) != 0) {
670bb7dfefbSBill Paul 		CSR_WRITE_4(sc, RL_MAR0, bswap32(hashes[1]));
671bb7dfefbSBill Paul 		CSR_WRITE_4(sc, RL_MAR4, bswap32(hashes[0]));
672351a76f9SPyun YongHyeon 	} else {
673a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
674a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
675a94100faSBill Paul 	}
676bb7dfefbSBill Paul }
677a94100faSBill Paul 
678a94100faSBill Paul static void
679a94100faSBill Paul re_reset(sc)
680a94100faSBill Paul 	struct rl_softc		*sc;
681a94100faSBill Paul {
682a94100faSBill Paul 	register int		i;
683a94100faSBill Paul 
68497b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
68597b9d4baSJohn-Mark Gurney 
686a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
687a94100faSBill Paul 
688a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
689a94100faSBill Paul 		DELAY(10);
690a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
691a94100faSBill Paul 			break;
692a94100faSBill Paul 	}
693a94100faSBill Paul 	if (i == RL_TIMEOUT)
6946b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
695a94100faSBill Paul 
696a94100faSBill Paul 	CSR_WRITE_1(sc, 0x82, 1);
697a94100faSBill Paul }
698a94100faSBill Paul 
699ed510fb0SBill Paul #ifdef RE_DIAG
700ed510fb0SBill Paul 
701a94100faSBill Paul /*
702a94100faSBill Paul  * The following routine is designed to test for a defect on some
703a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
704a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
705a94100faSBill Paul  * should be pulled high. The result of this defect is that the
706a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
707a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
708a94100faSBill Paul  * because the 64-bit data lines aren't connected.
709a94100faSBill Paul  *
710a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
711a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
712a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
713a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
714a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
715a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
716a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
717a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
718a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
719a94100faSBill Paul  */
720a94100faSBill Paul 
721a94100faSBill Paul static int
722a94100faSBill Paul re_diag(sc)
723a94100faSBill Paul 	struct rl_softc		*sc;
724a94100faSBill Paul {
725fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
726a94100faSBill Paul 	struct mbuf		*m0;
727a94100faSBill Paul 	struct ether_header	*eh;
728a94100faSBill Paul 	struct rl_desc		*cur_rx;
729a94100faSBill Paul 	u_int16_t		status;
730a94100faSBill Paul 	u_int32_t		rxstat;
731ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
732a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
733a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
734a94100faSBill Paul 
735a94100faSBill Paul 	/* Allocate a single mbuf */
736a94100faSBill Paul 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
737a94100faSBill Paul 	if (m0 == NULL)
738a94100faSBill Paul 		return (ENOBUFS);
739a94100faSBill Paul 
74097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
74197b9d4baSJohn-Mark Gurney 
742a94100faSBill Paul 	/*
743a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
744a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
745a94100faSBill Paul 	 * following special functions:
746a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
747a94100faSBill Paul 	 * - Enables digital loopback mode
748a94100faSBill Paul 	 * - Leaves interrupts turned off
749a94100faSBill Paul 	 */
750a94100faSBill Paul 
751a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
752a94100faSBill Paul 	sc->rl_testmode = 1;
753ed510fb0SBill Paul 	re_reset(sc);
75497b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
755351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
756ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
757ed510fb0SBill Paul 		phyaddr = 1;
758ed510fb0SBill Paul 	else
759ed510fb0SBill Paul 		phyaddr = 0;
760ed510fb0SBill Paul 
761ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
762ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
763ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
764ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
765ed510fb0SBill Paul 			break;
766ed510fb0SBill Paul 	}
767ed510fb0SBill Paul 
768ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
769ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
770ed510fb0SBill Paul 
771804af9a1SBill Paul 	DELAY(100000);
772a94100faSBill Paul 
773a94100faSBill Paul 	/* Put some data in the mbuf */
774a94100faSBill Paul 
775a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
776a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
777a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
778a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
779a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
780a94100faSBill Paul 
7817cae6651SBill Paul 	/*
7827cae6651SBill Paul 	 * Queue the packet, start transmission.
7837cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
7847cae6651SBill Paul 	 */
785a94100faSBill Paul 
786abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
78797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
78852732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
7897cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
79097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
791a94100faSBill Paul 	m0 = NULL;
792a94100faSBill Paul 
793a94100faSBill Paul 	/* Wait for it to propagate through the chip */
794a94100faSBill Paul 
795abc8ff44SBill Paul 	DELAY(100000);
796a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
797a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
798ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
799abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
800abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
801a94100faSBill Paul 			break;
802a94100faSBill Paul 		DELAY(10);
803a94100faSBill Paul 	}
804a94100faSBill Paul 
805a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8066b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8076b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8086b9f5c94SGleb Smirnoff 		    " loopback mode\n");
809a94100faSBill Paul 		error = EIO;
810a94100faSBill Paul 		goto done;
811a94100faSBill Paul 	}
812a94100faSBill Paul 
813a94100faSBill Paul 	/*
814a94100faSBill Paul 	 * The packet should have been dumped into the first
815a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
816a94100faSBill Paul 	 */
817a94100faSBill Paul 
818a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
819a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
820a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
821d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
822d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
823d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
824d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
825d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
826a94100faSBill Paul 
827d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
828d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
829a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
830a94100faSBill Paul 
831a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
832a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
833a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
834a94100faSBill Paul 
835a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8366b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8376b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
838a94100faSBill Paul 		error = EIO;
839a94100faSBill Paul 		goto done;
840a94100faSBill Paul 	}
841a94100faSBill Paul 
842a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
843a94100faSBill Paul 
844a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
845a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
846a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8476b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8486b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
849a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
8506b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
851a94100faSBill Paul 		    eh->ether_dhost, ":",  eh->ether_shost, ":",
852a94100faSBill Paul 		    ntohs(eh->ether_type));
8536b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
8546b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
8556b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
8566b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
8576b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
8586b9f5c94SGleb Smirnoff 		    "details.\n");
859a94100faSBill Paul 		error = EIO;
860a94100faSBill Paul 	}
861a94100faSBill Paul 
862a94100faSBill Paul done:
863a94100faSBill Paul 	/* Turn interface off, release resources */
864a94100faSBill Paul 
865a94100faSBill Paul 	sc->rl_testmode = 0;
866351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
867a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
868a94100faSBill Paul 	re_stop(sc);
869a94100faSBill Paul 	if (m0 != NULL)
870a94100faSBill Paul 		m_freem(m0);
871a94100faSBill Paul 
87297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
87397b9d4baSJohn-Mark Gurney 
874a94100faSBill Paul 	return (error);
875a94100faSBill Paul }
876a94100faSBill Paul 
877ed510fb0SBill Paul #endif
878ed510fb0SBill Paul 
879a94100faSBill Paul /*
880a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
881a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
882a94100faSBill Paul  */
883a94100faSBill Paul static int
884a94100faSBill Paul re_probe(dev)
885a94100faSBill Paul 	device_t		dev;
886a94100faSBill Paul {
887a94100faSBill Paul 	struct rl_type		*t;
888dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
889dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
890dfdb409eSPyun YongHyeon 	int			i;
891a94100faSBill Paul 
892dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
893dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
894dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
895dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
896a94100faSBill Paul 
897dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
898dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
89926390635SJohn Baldwin 			/*
90026390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
901dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
90226390635SJohn Baldwin 			 */
903a94100faSBill Paul 			return (ENXIO);
904a94100faSBill Paul 		}
905dfdb409eSPyun YongHyeon 	}
906dfdb409eSPyun YongHyeon 
907dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
908dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
909dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
910dfdb409eSPyun YongHyeon 			return (ENXIO);
911dfdb409eSPyun YongHyeon 		}
912dfdb409eSPyun YongHyeon 	}
913dfdb409eSPyun YongHyeon 
914dfdb409eSPyun YongHyeon 	t = re_devs;
915dfdb409eSPyun YongHyeon 	for (i = 0; i < sizeof(re_devs) / sizeof(re_devs[0]); i++, t++) {
916dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
917a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
918d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
919a94100faSBill Paul 		}
920a94100faSBill Paul 	}
921a94100faSBill Paul 
922a94100faSBill Paul 	return (ENXIO);
923a94100faSBill Paul }
924a94100faSBill Paul 
925a94100faSBill Paul /*
926a94100faSBill Paul  * Map a single buffer address.
927a94100faSBill Paul  */
928a94100faSBill Paul 
929a94100faSBill Paul static void
930a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error)
931a94100faSBill Paul 	void			*arg;
932a94100faSBill Paul 	bus_dma_segment_t	*segs;
933a94100faSBill Paul 	int			nseg;
934a94100faSBill Paul 	int			error;
935a94100faSBill Paul {
9368fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
937a94100faSBill Paul 
938a94100faSBill Paul 	if (error)
939a94100faSBill Paul 		return;
940a94100faSBill Paul 
941a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
942a94100faSBill Paul 	addr = arg;
943a94100faSBill Paul 	*addr = segs->ds_addr;
944a94100faSBill Paul }
945a94100faSBill Paul 
946a94100faSBill Paul static int
947a94100faSBill Paul re_allocmem(dev, sc)
948a94100faSBill Paul 	device_t		dev;
949a94100faSBill Paul 	struct rl_softc		*sc;
950a94100faSBill Paul {
951d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
952a94100faSBill Paul 	int			error;
953a94100faSBill Paul 	int			i;
954a94100faSBill Paul 
955d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
956d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
957d65abd66SPyun YongHyeon 
958d65abd66SPyun YongHyeon 	/*
959d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
960ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
961ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
962ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
963ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
964ce628393SPyun YongHyeon 	 * may not have the limitation but I took safer path.
965d65abd66SPyun YongHyeon 	 */
966d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
967ce628393SPyun YongHyeon 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
968d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
969d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
970d65abd66SPyun YongHyeon 	if (error) {
971d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
972d65abd66SPyun YongHyeon 		return (error);
973d65abd66SPyun YongHyeon 	}
974d65abd66SPyun YongHyeon 
975d65abd66SPyun YongHyeon 	/*
976d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
977d65abd66SPyun YongHyeon 	 */
978d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
979d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
980d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
981d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
982d65abd66SPyun YongHyeon 	if (error) {
983d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
984d65abd66SPyun YongHyeon 		return (error);
985d65abd66SPyun YongHyeon 	}
986d65abd66SPyun YongHyeon 
987a94100faSBill Paul 	/*
988a94100faSBill Paul 	 * Allocate map for RX mbufs.
989a94100faSBill Paul 	 */
990d65abd66SPyun YongHyeon 
991d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
992d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
993d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
994a94100faSBill Paul 	if (error) {
995d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
996d65abd66SPyun YongHyeon 		return (error);
997a94100faSBill Paul 	}
998a94100faSBill Paul 
999a94100faSBill Paul 	/*
1000a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1001a94100faSBill Paul 	 */
1002a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1003a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1004d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1005a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1006a94100faSBill Paul 	if (error) {
1007d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1008d65abd66SPyun YongHyeon 		return (error);
1009a94100faSBill Paul 	}
1010a94100faSBill Paul 
1011a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1012a94100faSBill Paul 
1013a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1014d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1015d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1016a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1017d65abd66SPyun YongHyeon 	if (error) {
1018d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1019d65abd66SPyun YongHyeon 		return (error);
1020d65abd66SPyun YongHyeon 	}
1021a94100faSBill Paul 
1022a94100faSBill Paul 	/* Load the map for the TX ring. */
1023a94100faSBill Paul 
1024d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1025a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1026a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1027d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1028a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1029d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1030d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1031d65abd66SPyun YongHyeon 		return (ENOMEM);
1032d65abd66SPyun YongHyeon 	}
1033a94100faSBill Paul 
1034a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1035a94100faSBill Paul 
1036d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1037d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1038d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1039a94100faSBill Paul 		if (error) {
1040d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1041d65abd66SPyun YongHyeon 			return (error);
1042a94100faSBill Paul 		}
1043a94100faSBill Paul 	}
1044a94100faSBill Paul 
1045a94100faSBill Paul 	/*
1046a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1047a94100faSBill Paul 	 */
1048a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1049a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1050d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1051a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1052a94100faSBill Paul 	if (error) {
1053d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1054d65abd66SPyun YongHyeon 		return (error);
1055a94100faSBill Paul 	}
1056a94100faSBill Paul 
1057a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1058a94100faSBill Paul 
1059a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1060d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1061d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1062a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1063d65abd66SPyun YongHyeon 	if (error) {
1064d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1065d65abd66SPyun YongHyeon 		return (error);
1066d65abd66SPyun YongHyeon 	}
1067a94100faSBill Paul 
1068a94100faSBill Paul 	/* Load the map for the RX ring. */
1069a94100faSBill Paul 
1070d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1071a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1072a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1073d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1074a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1075d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1076d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1077d65abd66SPyun YongHyeon 		return (ENOMEM);
1078d65abd66SPyun YongHyeon 	}
1079a94100faSBill Paul 
1080a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1081a94100faSBill Paul 
1082d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1083d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1084a94100faSBill Paul 	if (error) {
1085d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1086d65abd66SPyun YongHyeon 		return (error);
1087d65abd66SPyun YongHyeon 	}
1088d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1089d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1090d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1091d65abd66SPyun YongHyeon 		if (error) {
1092d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1093d65abd66SPyun YongHyeon 			return (error);
1094a94100faSBill Paul 		}
1095a94100faSBill Paul 	}
1096a94100faSBill Paul 
1097a94100faSBill Paul 	return (0);
1098a94100faSBill Paul }
1099a94100faSBill Paul 
1100a94100faSBill Paul /*
1101a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1102a94100faSBill Paul  * setup and ethernet/BPF attach.
1103a94100faSBill Paul  */
1104a94100faSBill Paul static int
1105a94100faSBill Paul re_attach(dev)
1106a94100faSBill Paul 	device_t		dev;
1107a94100faSBill Paul {
1108a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1109be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1110a94100faSBill Paul 	struct rl_softc		*sc;
1111a94100faSBill Paul 	struct ifnet		*ifp;
1112a94100faSBill Paul 	struct rl_hwrev		*hw_rev;
1113a94100faSBill Paul 	int			hwrev;
1114ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
1115d1754a9bSJohn Baldwin 	int			error = 0, rid, i;
11165774c5ffSPyun YongHyeon 	int			msic, reg;
111703ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1118a94100faSBill Paul 
1119a94100faSBill Paul 	sc = device_get_softc(dev);
1120ed510fb0SBill Paul 	sc->rl_dev = dev;
1121a94100faSBill Paul 
1122a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
112397b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1124d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1125d1754a9bSJohn Baldwin 
1126a94100faSBill Paul 	/*
1127a94100faSBill Paul 	 * Map control/status registers.
1128a94100faSBill Paul 	 */
1129a94100faSBill Paul 	pci_enable_busmaster(dev);
1130a94100faSBill Paul 
1131ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
1132ace7ed5dSPyun YongHyeon 	/* Prefer memory space register mapping over IO space. */
1133ace7ed5dSPyun YongHyeon 	sc->rl_res_id = PCIR_BAR(1);
1134ace7ed5dSPyun YongHyeon 	sc->rl_res_type = SYS_RES_MEMORY;
1135ace7ed5dSPyun YongHyeon 	/* RTL8168/8101E seems to use different BARs. */
1136ace7ed5dSPyun YongHyeon 	if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1137ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(2);
1138ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1139ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
1140a94100faSBill Paul 
1141a94100faSBill Paul 	if (sc->rl_res == NULL) {
1142ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1143ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1144ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1145ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
1146ace7ed5dSPyun YongHyeon 		if (sc->rl_res == NULL) {
1147d1754a9bSJohn Baldwin 			device_printf(dev, "couldn't map ports/memory\n");
1148a94100faSBill Paul 			error = ENXIO;
1149a94100faSBill Paul 			goto fail;
1150a94100faSBill Paul 		}
1151ace7ed5dSPyun YongHyeon 	}
1152a94100faSBill Paul 
1153a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1154a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1155a94100faSBill Paul 
11565774c5ffSPyun YongHyeon 	msic = 0;
11575774c5ffSPyun YongHyeon 	if (pci_find_extcap(dev, PCIY_EXPRESS, &reg) == 0) {
11585774c5ffSPyun YongHyeon 		msic = pci_msi_count(dev);
11595774c5ffSPyun YongHyeon 		if (bootverbose)
11605774c5ffSPyun YongHyeon 			device_printf(dev, "MSI count : %d\n", msic);
11615774c5ffSPyun YongHyeon 	}
11625774c5ffSPyun YongHyeon 	if (msic == RL_MSI_MESSAGES  && msi_disable == 0) {
11635774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
11645774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
11655774c5ffSPyun YongHyeon 				device_printf(dev, "Using %d MSI messages\n",
11665774c5ffSPyun YongHyeon 				    msic);
1167351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1168339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1169339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1170339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1171339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1172339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1173f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
11745774c5ffSPyun YongHyeon 			} else
11755774c5ffSPyun YongHyeon 				pci_release_msi(dev);
11765774c5ffSPyun YongHyeon 		}
11775774c5ffSPyun YongHyeon 	}
1178a94100faSBill Paul 
11795774c5ffSPyun YongHyeon 	/* Allocate interrupt */
1180351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
11815774c5ffSPyun YongHyeon 		rid = 0;
11825774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
11835774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
11845774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
11855774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1186a94100faSBill Paul 			error = ENXIO;
1187a94100faSBill Paul 			goto fail;
1188a94100faSBill Paul 		}
11895774c5ffSPyun YongHyeon 	} else {
11905774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
11915774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
11925774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
11935774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
11945774c5ffSPyun YongHyeon 				device_printf(dev,
11955774c5ffSPyun YongHyeon 				    "couldn't llocate IRQ resources for "
11965774c5ffSPyun YongHyeon 				    "message %d\n", rid);
11975774c5ffSPyun YongHyeon 				error = ENXIO;
11985774c5ffSPyun YongHyeon 				goto fail;
11995774c5ffSPyun YongHyeon 			}
12005774c5ffSPyun YongHyeon 		}
12015774c5ffSPyun YongHyeon 	}
1202a94100faSBill Paul 
12034d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
12044d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
12054d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
12064d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
12074d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
12084d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
12094d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
12104d2bf239SPyun YongHyeon 		}
12114d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
12124d2bf239SPyun YongHyeon 	}
12134d2bf239SPyun YongHyeon 
1214a94100faSBill Paul 	/* Reset the adapter. */
121597b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
1216a94100faSBill Paul 	re_reset(sc);
121797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
1218abc8ff44SBill Paul 
1219abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1220a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1221a810fc83SPyun YongHyeon 	device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1222a810fc83SPyun YongHyeon 	device_printf(dev, "MAC rev. 0x%08x\n", hwrev & 0x00700000);
1223a810fc83SPyun YongHyeon 	hwrev &= RL_TXCFG_HWREV;
1224abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1225abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1226abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
1227abc8ff44SBill Paul 			break;
1228abc8ff44SBill Paul 		}
1229abc8ff44SBill Paul 		hw_rev++;
1230abc8ff44SBill Paul 	}
1231d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1232a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1233d65abd66SPyun YongHyeon 		error = ENXIO;
1234d65abd66SPyun YongHyeon 		goto fail;
1235d65abd66SPyun YongHyeon 	}
1236abc8ff44SBill Paul 
1237351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1238351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
1239351a76f9SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_NOJUMBO;
1240351a76f9SPyun YongHyeon 		break;
1241351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1242351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
1243351a76f9SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_INVMAR | RL_FLAG_PHYWAKE;
1244351a76f9SPyun YongHyeon 		break;
1245351a76f9SPyun YongHyeon 	case RL_HWREV_8168_SPIN1:
1246351a76f9SPyun YongHyeon 	case RL_HWREV_8168_SPIN2:
1247351a76f9SPyun YongHyeon 	case RL_HWREV_8168_SPIN3:
1248deb5c680SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_INVMAR | RL_FLAG_PHYWAKE |
1249deb5c680SPyun YongHyeon 		    RL_FLAG_MACSTAT;
1250deb5c680SPyun YongHyeon 		break;
1251deb5c680SPyun YongHyeon 	case RL_HWREV_8168C:
1252deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
1253deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
1254deb5c680SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_INVMAR | RL_FLAG_PHYWAKE |
1255deb5c680SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT;
1256deb5c680SPyun YongHyeon 		/*
1257deb5c680SPyun YongHyeon 		 * These controllers support jumbo frame but it seems
1258deb5c680SPyun YongHyeon 		 * that enabling it requires touching additional magic
1259deb5c680SPyun YongHyeon 		 * registers. Depending on MAC revisions some
1260deb5c680SPyun YongHyeon 		 * controllers need to disable checksum offload. So
1261deb5c680SPyun YongHyeon 		 * disable jumbo frame until I have better idea what
1262deb5c680SPyun YongHyeon 		 * it really requires to make it support.
1263deb5c680SPyun YongHyeon 		 * RTL8168C/CP : supports up to 6KB jumbo frame.
1264deb5c680SPyun YongHyeon 		 * RTL8111C/CP : supports up to 9KB jumbo frame.
1265deb5c680SPyun YongHyeon 		 */
1266deb5c680SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_NOJUMBO;
1267351a76f9SPyun YongHyeon 		break;
1268351a76f9SPyun YongHyeon 	case RL_HWREV_8169_8110SB:
1269351a76f9SPyun YongHyeon 	case RL_HWREV_8169_8110SC:
1270715922d7SPyun YongHyeon 	case RL_HWREV_8169_8110SBL:
1271351a76f9SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1272351a76f9SPyun YongHyeon 		break;
1273351a76f9SPyun YongHyeon 	default:
1274351a76f9SPyun YongHyeon 		break;
1275351a76f9SPyun YongHyeon 	}
1276351a76f9SPyun YongHyeon 
1277deb5c680SPyun YongHyeon 	/* Enable PME. */
1278deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1279deb5c680SPyun YongHyeon 	cfg = CSR_READ_1(sc, RL_CFG1);
1280deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1281deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, cfg);
1282deb5c680SPyun YongHyeon 	cfg = CSR_READ_1(sc, RL_CFG5);
1283deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1284deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, cfg);
1285deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1286deb5c680SPyun YongHyeon 
1287deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1288deb5c680SPyun YongHyeon 		/*
1289deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1290deb5c680SPyun YongHyeon 		 * address from EEPROM.
1291deb5c680SPyun YongHyeon 		 */
1292deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1293deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1294deb5c680SPyun YongHyeon 	} else {
1295141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1296ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1297a94100faSBill Paul 		if (re_did != 0x8129)
1298141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1299a94100faSBill Paul 
1300a94100faSBill Paul 		/*
1301a94100faSBill Paul 		 * Get station address from the EEPROM.
1302a94100faSBill Paul 		 */
1303ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1304be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1305be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1306be099007SPyun YongHyeon 		bcopy(as, eaddr, sizeof(eaddr));
1307deb5c680SPyun YongHyeon 	}
1308ed510fb0SBill Paul 
1309ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1310d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1311ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1312ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1313d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1314d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1315ed510fb0SBill Paul 	} else {
1316d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1317ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1318ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1319d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1320d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1321abc8ff44SBill Paul 	}
13229bac70b8SBill Paul 
1323a94100faSBill Paul 	error = re_allocmem(dev, sc);
1324a94100faSBill Paul 	if (error)
1325a94100faSBill Paul 		goto fail;
1326a94100faSBill Paul 
1327cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1328cd036ec1SBrooks Davis 	if (ifp == NULL) {
1329d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1330cd036ec1SBrooks Davis 		error = ENOSPC;
1331cd036ec1SBrooks Davis 		goto fail;
1332cd036ec1SBrooks Davis 	}
1333cd036ec1SBrooks Davis 
1334351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
1335351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1336351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1337351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1338351a76f9SPyun YongHyeon 	}
1339351a76f9SPyun YongHyeon 
1340a94100faSBill Paul 	/* Do MII setup */
1341a94100faSBill Paul 	if (mii_phy_probe(dev, &sc->rl_miibus,
1342a94100faSBill Paul 	    re_ifmedia_upd, re_ifmedia_sts)) {
1343d1754a9bSJohn Baldwin 		device_printf(dev, "MII without any phy!\n");
1344a94100faSBill Paul 		error = ENXIO;
1345a94100faSBill Paul 		goto fail;
1346a94100faSBill Paul 	}
1347a94100faSBill Paul 
1348a94100faSBill Paul 	ifp->if_softc = sc;
13499bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1350a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1351a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1352a94100faSBill Paul 	ifp->if_start = re_start;
1353deb5c680SPyun YongHyeon 	ifp->if_hwassist = RE_CSUM_FEATURES;
1354deb5c680SPyun YongHyeon 	ifp->if_capabilities = IFCAP_HWCSUM;
1355498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1356a94100faSBill Paul 	ifp->if_init = re_init;
135752732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
135852732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
135952732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1360a94100faSBill Paul 
1361ed510fb0SBill Paul 	TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp);
1362ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1363ed510fb0SBill Paul 
1364a94100faSBill Paul 	/*
1365deb5c680SPyun YongHyeon 	 * XXX
1366deb5c680SPyun YongHyeon 	 * Still have no idea how to make TSO work on 8168C, 8168CP,
1367deb5c680SPyun YongHyeon 	 * 8111C and 8111CP.
1368deb5c680SPyun YongHyeon 	 */
1369deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
1370deb5c680SPyun YongHyeon 		ifp->if_hwassist |= CSUM_TSO;
1371deb5c680SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_TSO4;
1372deb5c680SPyun YongHyeon 	}
1373deb5c680SPyun YongHyeon 
1374deb5c680SPyun YongHyeon 	/*
1375a94100faSBill Paul 	 * Call MI attach routine.
1376a94100faSBill Paul 	 */
1377a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1378a94100faSBill Paul 
1379960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1380960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1381960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1382960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
13837467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
13847467bd53SPyun YongHyeon 	if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &reg) == 0)
13857467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1386960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
1387960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1388960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1389960fd5b3SPyun YongHyeon #endif
1390960fd5b3SPyun YongHyeon 	/*
1391960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1392960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1393960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1394960fd5b3SPyun YongHyeon 	 */
1395960fd5b3SPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
1396960fd5b3SPyun YongHyeon 
1397ed510fb0SBill Paul #ifdef RE_DIAG
1398ed510fb0SBill Paul 	/*
1399ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1400ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1401ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1402ed510fb0SBill Paul 	 */
1403a94100faSBill Paul 
1404ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1405ed510fb0SBill Paul 		error = re_diag(sc);
1406a94100faSBill Paul 		if (error) {
1407ed510fb0SBill Paul 			device_printf(dev,
1408ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1409a94100faSBill Paul 			ether_ifdetach(ifp);
1410a94100faSBill Paul 			goto fail;
1411a94100faSBill Paul 		}
1412ed510fb0SBill Paul 	}
1413ed510fb0SBill Paul #endif
1414a94100faSBill Paul 
1415a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1416351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0)
14175774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
14185774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
14195774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
14205774c5ffSPyun YongHyeon 	else {
14215774c5ffSPyun YongHyeon 		for (i = 0; i < RL_MSI_MESSAGES; i++) {
14225774c5ffSPyun YongHyeon 			error = bus_setup_intr(dev, sc->rl_irq[i],
14235774c5ffSPyun YongHyeon 			    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
14245774c5ffSPyun YongHyeon 		    	    &sc->rl_intrhand[i]);
14255774c5ffSPyun YongHyeon 			if (error != 0)
14265774c5ffSPyun YongHyeon 				break;
14275774c5ffSPyun YongHyeon 		}
14285774c5ffSPyun YongHyeon 	}
1429a94100faSBill Paul 	if (error) {
1430d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1431a94100faSBill Paul 		ether_ifdetach(ifp);
1432a94100faSBill Paul 	}
1433a94100faSBill Paul 
1434a94100faSBill Paul fail:
1435ed510fb0SBill Paul 
1436a94100faSBill Paul 	if (error)
1437a94100faSBill Paul 		re_detach(dev);
1438a94100faSBill Paul 
1439a94100faSBill Paul 	return (error);
1440a94100faSBill Paul }
1441a94100faSBill Paul 
1442a94100faSBill Paul /*
1443a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1444a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1445a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1446a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1447a94100faSBill Paul  * allocated.
1448a94100faSBill Paul  */
1449a94100faSBill Paul static int
1450a94100faSBill Paul re_detach(dev)
1451a94100faSBill Paul 	device_t		dev;
1452a94100faSBill Paul {
1453a94100faSBill Paul 	struct rl_softc		*sc;
1454a94100faSBill Paul 	struct ifnet		*ifp;
14555774c5ffSPyun YongHyeon 	int			i, rid;
1456a94100faSBill Paul 
1457a94100faSBill Paul 	sc = device_get_softc(dev);
1458fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1459aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
146097b9d4baSJohn-Mark Gurney 
146181cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
146281cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
146340929967SGleb Smirnoff #ifdef DEVICE_POLLING
146440929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
146540929967SGleb Smirnoff 			ether_poll_deregister(ifp);
146640929967SGleb Smirnoff #endif
146797b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
146897b9d4baSJohn-Mark Gurney #if 0
146997b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
147097b9d4baSJohn-Mark Gurney #endif
1471a94100faSBill Paul 		re_stop(sc);
1472525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1473d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
14743d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
14753d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_txtask);
1476a94100faSBill Paul 		/*
1477a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1478a94100faSBill Paul 		 * still had a BPF descriptor attached to this
147997b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1480a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1481a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1482a94100faSBill Paul 		 * which will try to call re_init() again. This will
1483a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1484a94100faSBill Paul 		 * which will panic the system when the kernel tries
1485a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1486a94100faSBill Paul 		 * anymore.
1487a94100faSBill Paul 		 */
1488a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1489525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1490a94100faSBill Paul 	}
1491a94100faSBill Paul 	if (sc->rl_miibus)
1492a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1493a94100faSBill Paul 	bus_generic_detach(dev);
1494a94100faSBill Paul 
149597b9d4baSJohn-Mark Gurney 	/*
149697b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
149797b9d4baSJohn-Mark Gurney 	 * stopped here.
149897b9d4baSJohn-Mark Gurney 	 */
149997b9d4baSJohn-Mark Gurney 
15005774c5ffSPyun YongHyeon 	for (i = 0; i < RL_MSI_MESSAGES; i++) {
15015774c5ffSPyun YongHyeon 		if (sc->rl_intrhand[i] != NULL) {
15025774c5ffSPyun YongHyeon 			bus_teardown_intr(dev, sc->rl_irq[i],
15035774c5ffSPyun YongHyeon 			    sc->rl_intrhand[i]);
15045774c5ffSPyun YongHyeon 			sc->rl_intrhand[i] = NULL;
15055774c5ffSPyun YongHyeon 		}
15065774c5ffSPyun YongHyeon 	}
1507ad4f426eSWarner Losh 	if (ifp != NULL)
1508ad4f426eSWarner Losh 		if_free(ifp);
1509351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
15105774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] != NULL) {
15115774c5ffSPyun YongHyeon 			bus_release_resource(dev, SYS_RES_IRQ, 0,
15125774c5ffSPyun YongHyeon 			    sc->rl_irq[0]);
15135774c5ffSPyun YongHyeon 			sc->rl_irq[0] = NULL;
15145774c5ffSPyun YongHyeon 		}
15155774c5ffSPyun YongHyeon 	} else {
15165774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
15175774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] != NULL) {
15185774c5ffSPyun YongHyeon 				bus_release_resource(dev, SYS_RES_IRQ, rid,
15195774c5ffSPyun YongHyeon 				    sc->rl_irq[i]);
15205774c5ffSPyun YongHyeon 				sc->rl_irq[i] = NULL;
15215774c5ffSPyun YongHyeon 			}
15225774c5ffSPyun YongHyeon 		}
15235774c5ffSPyun YongHyeon 		pci_release_msi(dev);
15245774c5ffSPyun YongHyeon 	}
1525a94100faSBill Paul 	if (sc->rl_res)
1526ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1527ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1528a94100faSBill Paul 
1529a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1530a94100faSBill Paul 
1531a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1532a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1533a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1534a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1535a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list,
1536a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1537a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1538a94100faSBill Paul 	}
1539a94100faSBill Paul 
1540a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1541a94100faSBill Paul 
1542a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1543a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1544a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list_map);
1545a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1546a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list,
1547a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list_map);
1548a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1549a94100faSBill Paul 	}
1550a94100faSBill Paul 
1551a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1552a94100faSBill Paul 
1553d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
1554d65abd66SPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
1555d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1556d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1557d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1558d65abd66SPyun YongHyeon 	}
1559d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
1560d65abd66SPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++)
1561d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1562d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1563d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1564d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1565d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1566d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1567a94100faSBill Paul 	}
1568a94100faSBill Paul 
1569a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1570a94100faSBill Paul 
1571a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1572a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_stag,
1573a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1574a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_stag,
1575a94100faSBill Paul 		    sc->rl_ldata.rl_stats,
1576a94100faSBill Paul 		    sc->rl_ldata.rl_smap);
1577a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1578a94100faSBill Paul 	}
1579a94100faSBill Paul 
1580a94100faSBill Paul 	if (sc->rl_parent_tag)
1581a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1582a94100faSBill Paul 
1583a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1584a94100faSBill Paul 
1585a94100faSBill Paul 	return (0);
1586a94100faSBill Paul }
1587a94100faSBill Paul 
1588d65abd66SPyun YongHyeon static __inline void
1589d65abd66SPyun YongHyeon re_discard_rxbuf(sc, idx)
1590a94100faSBill Paul 	struct rl_softc		*sc;
1591a94100faSBill Paul 	int			idx;
1592a94100faSBill Paul {
1593d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1594d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1595d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1596a94100faSBill Paul 
1597d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1598d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1599d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1600d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1601d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1602d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1603d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1604d65abd66SPyun YongHyeon }
1605d65abd66SPyun YongHyeon 
1606d65abd66SPyun YongHyeon static int
1607d65abd66SPyun YongHyeon re_newbuf(sc, idx)
1608d65abd66SPyun YongHyeon 	struct rl_softc		*sc;
1609d65abd66SPyun YongHyeon 	int			idx;
1610d65abd66SPyun YongHyeon {
1611d65abd66SPyun YongHyeon 	struct mbuf		*m;
1612d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1613d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1614d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1615d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1616d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1617d65abd66SPyun YongHyeon 	int			error, nsegs;
1618d65abd66SPyun YongHyeon 
1619d65abd66SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1620d65abd66SPyun YongHyeon 	if (m == NULL)
1621a94100faSBill Paul 		return (ENOBUFS);
1622a94100faSBill Paul 
1623a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
162422a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
162522a11c96SJohn-Mark Gurney 	/*
162622a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
162722a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
162822a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
162922a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
163022a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
163122a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
163222a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
163322a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
163422a11c96SJohn-Mark Gurney 	 */
163522a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
163622a11c96SJohn-Mark Gurney #endif
1637d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1638d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1639d65abd66SPyun YongHyeon 	if (error != 0) {
1640d65abd66SPyun YongHyeon 		m_freem(m);
1641d65abd66SPyun YongHyeon 		return (ENOBUFS);
1642d65abd66SPyun YongHyeon 	}
1643d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1644a94100faSBill Paul 
1645d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1646d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1647d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1648d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1649d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1650a94100faSBill Paul 	}
1651a94100faSBill Paul 
1652d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1653d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1654d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1655d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1656d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1657d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1658a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1659a94100faSBill Paul 
1660d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1661d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1662d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1663d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1664d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1665d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1666d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1667d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1668d65abd66SPyun YongHyeon 
1669a94100faSBill Paul 	return (0);
1670a94100faSBill Paul }
1671a94100faSBill Paul 
167222a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
167322a11c96SJohn-Mark Gurney static __inline void
167422a11c96SJohn-Mark Gurney re_fixup_rx(m)
167522a11c96SJohn-Mark Gurney 	struct mbuf		*m;
167622a11c96SJohn-Mark Gurney {
167722a11c96SJohn-Mark Gurney 	int                     i;
167822a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
167922a11c96SJohn-Mark Gurney 
168022a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
168122a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
168222a11c96SJohn-Mark Gurney 
168322a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
168422a11c96SJohn-Mark Gurney 		*dst++ = *src++;
168522a11c96SJohn-Mark Gurney 
168622a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
168722a11c96SJohn-Mark Gurney 
168822a11c96SJohn-Mark Gurney 	return;
168922a11c96SJohn-Mark Gurney }
169022a11c96SJohn-Mark Gurney #endif
169122a11c96SJohn-Mark Gurney 
1692a94100faSBill Paul static int
1693a94100faSBill Paul re_tx_list_init(sc)
1694a94100faSBill Paul 	struct rl_softc		*sc;
1695a94100faSBill Paul {
1696d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1697d65abd66SPyun YongHyeon 	int			i;
169897b9d4baSJohn-Mark Gurney 
169997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
170097b9d4baSJohn-Mark Gurney 
1701d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
1702d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
1703d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
1704d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
1705d65abd66SPyun YongHyeon 	/* Set EOR. */
1706d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
1707d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
1708a94100faSBill Paul 
1709a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1710d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
1711d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1712d65abd66SPyun YongHyeon 
1713a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
1714a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
1715d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
1716a94100faSBill Paul 
1717a94100faSBill Paul 	return (0);
1718a94100faSBill Paul }
1719a94100faSBill Paul 
1720a94100faSBill Paul static int
1721a94100faSBill Paul re_rx_list_init(sc)
1722a94100faSBill Paul 	struct rl_softc		*sc;
1723a94100faSBill Paul {
1724d65abd66SPyun YongHyeon 	int			error, i;
1725a94100faSBill Paul 
1726d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
1727d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
1728d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1729d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
1730d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
1731d65abd66SPyun YongHyeon 			return (error);
1732a94100faSBill Paul 	}
1733a94100faSBill Paul 
1734a94100faSBill Paul 	/* Flush the RX descriptors */
1735a94100faSBill Paul 
1736a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1737a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1738a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1739a94100faSBill Paul 
1740a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
1741a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
1742a94100faSBill Paul 
1743a94100faSBill Paul 	return (0);
1744a94100faSBill Paul }
1745a94100faSBill Paul 
1746a94100faSBill Paul /*
1747a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
1748a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
1749a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
1750a94100faSBill Paul  */
1751ed510fb0SBill Paul static int
1752a94100faSBill Paul re_rxeof(sc)
1753a94100faSBill Paul 	struct rl_softc		*sc;
1754a94100faSBill Paul {
1755a94100faSBill Paul 	struct mbuf		*m;
1756a94100faSBill Paul 	struct ifnet		*ifp;
1757a94100faSBill Paul 	int			i, total_len;
1758a94100faSBill Paul 	struct rl_desc		*cur_rx;
1759a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
1760ed510fb0SBill Paul 	int			maxpkt = 16;
1761a94100faSBill Paul 
17625120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
17635120abbfSSam Leffler 
1764fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1765a94100faSBill Paul 
1766a94100faSBill Paul 	/* Invalidate the descriptor memory */
1767a94100faSBill Paul 
1768a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1769a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1770d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1771a94100faSBill Paul 
1772d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
1773d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
1774a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
1775a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
1776d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
1777d65abd66SPyun YongHyeon 			break;
1778d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
1779a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
1780d65abd66SPyun YongHyeon 		m = sc->rl_ldata.rl_rx_desc[i].rx_m;
1781a94100faSBill Paul 
1782a94100faSBill Paul 		if (!(rxstat & RL_RDESC_STAT_EOF)) {
1783d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
1784d65abd66SPyun YongHyeon 				/*
1785d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
1786d65abd66SPyun YongHyeon 				 * discard all the pieces.
1787d65abd66SPyun YongHyeon 				 */
1788d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
1789d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
1790d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
1791d65abd66SPyun YongHyeon 				}
1792d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
1793d65abd66SPyun YongHyeon 				continue;
1794d65abd66SPyun YongHyeon 			}
179522a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
1796a94100faSBill Paul 			if (sc->rl_head == NULL)
1797a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
1798a94100faSBill Paul 			else {
1799a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
1800a94100faSBill Paul 				sc->rl_tail->m_next = m;
1801a94100faSBill Paul 				sc->rl_tail = m;
1802a94100faSBill Paul 			}
1803a94100faSBill Paul 			continue;
1804a94100faSBill Paul 		}
1805a94100faSBill Paul 
1806a94100faSBill Paul 		/*
1807a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
1808a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
1809a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
1810a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
1811a94100faSBill Paul 		 * were already used, so to make room for the extra
1812a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
1813a94100faSBill Paul 		 * error' bit and shifted the other status bits
1814a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
1815a94100faSBill Paul 		 * still in the same places. We have already extracted
1816a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
1817a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
1818a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
1819a94100faSBill Paul 		 * them using the 8169 status as though it was in the
1820a94100faSBill Paul 		 * same format as that of the 8139C+.
1821a94100faSBill Paul 		 */
1822a94100faSBill Paul 		if (sc->rl_type == RL_8169)
1823a94100faSBill Paul 			rxstat >>= 1;
1824a94100faSBill Paul 
182522a11c96SJohn-Mark Gurney 		/*
182622a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
182722a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
182822a11c96SJohn-Mark Gurney 		 */
182922a11c96SJohn-Mark Gurney 		if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 &&
183022a11c96SJohn-Mark Gurney 		    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) {
1831a94100faSBill Paul 			ifp->if_ierrors++;
1832a94100faSBill Paul 			/*
1833a94100faSBill Paul 			 * If this is part of a multi-fragment packet,
1834a94100faSBill Paul 			 * discard all the pieces.
1835a94100faSBill Paul 			 */
1836a94100faSBill Paul 			if (sc->rl_head != NULL) {
1837a94100faSBill Paul 				m_freem(sc->rl_head);
1838a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
1839a94100faSBill Paul 			}
1840d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
1841a94100faSBill Paul 			continue;
1842a94100faSBill Paul 		}
1843a94100faSBill Paul 
1844a94100faSBill Paul 		/*
1845a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
1846a94100faSBill Paul 		 * reload the current one.
1847a94100faSBill Paul 		 */
1848a94100faSBill Paul 
1849d65abd66SPyun YongHyeon 		if (re_newbuf(sc, i) != 0) {
1850d65abd66SPyun YongHyeon 			ifp->if_iqdrops++;
1851a94100faSBill Paul 			if (sc->rl_head != NULL) {
1852a94100faSBill Paul 				m_freem(sc->rl_head);
1853a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
1854a94100faSBill Paul 			}
1855d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
1856a94100faSBill Paul 			continue;
1857a94100faSBill Paul 		}
1858a94100faSBill Paul 
1859a94100faSBill Paul 		if (sc->rl_head != NULL) {
186022a11c96SJohn-Mark Gurney 			m->m_len = total_len % RE_RX_DESC_BUFLEN;
186122a11c96SJohn-Mark Gurney 			if (m->m_len == 0)
186222a11c96SJohn-Mark Gurney 				m->m_len = RE_RX_DESC_BUFLEN;
1863a94100faSBill Paul 			/*
1864a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
1865a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
1866a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
1867a94100faSBill Paul 			 * care about anyway.
1868a94100faSBill Paul 			 */
1869a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
1870a94100faSBill Paul 				sc->rl_tail->m_len -=
1871a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
1872a94100faSBill Paul 				m_freem(m);
1873a94100faSBill Paul 			} else {
1874a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
1875a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
1876a94100faSBill Paul 				sc->rl_tail->m_next = m;
1877a94100faSBill Paul 			}
1878a94100faSBill Paul 			m = sc->rl_head;
1879a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
1880a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1881a94100faSBill Paul 		} else
1882a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
1883a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
1884a94100faSBill Paul 
188522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
188622a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
188722a11c96SJohn-Mark Gurney #endif
1888a94100faSBill Paul 		ifp->if_ipackets++;
1889a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
1890a94100faSBill Paul 
1891a94100faSBill Paul 		/* Do RX checksumming if enabled */
1892a94100faSBill Paul 
1893a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
1894deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
1895a94100faSBill Paul 				/* Check IP header checksum */
1896a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
1897deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
1898deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
1899a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
1900deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
1901deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
1902a94100faSBill Paul 
1903a94100faSBill Paul 				/* Check TCP/UDP checksum */
1904a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
1905a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
1906a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
1907a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
1908a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
1909a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1910a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
1911a94100faSBill Paul 				}
1912deb5c680SPyun YongHyeon 			} else {
1913deb5c680SPyun YongHyeon 				/*
1914deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
1915deb5c680SPyun YongHyeon 				 */
1916deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
1917deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
1918deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
1919deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
1920deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
1921deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
1922deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
1923deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
1924deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
1925deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
1926deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
1927deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
1928deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
1929deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1930deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
1931deb5c680SPyun YongHyeon 				}
1932deb5c680SPyun YongHyeon 			}
1933a94100faSBill Paul 		}
1934ed510fb0SBill Paul 		maxpkt--;
1935d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
193678ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
193778ba57b9SAndre Oppermann 			    ntohs((rxvlan & RL_RDESC_VLANCTL_DATA));
193878ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
1939d147662cSGleb Smirnoff 		}
19405120abbfSSam Leffler 		RL_UNLOCK(sc);
1941a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
19425120abbfSSam Leffler 		RL_LOCK(sc);
1943a94100faSBill Paul 	}
1944a94100faSBill Paul 
1945a94100faSBill Paul 	/* Flush the RX DMA ring */
1946a94100faSBill Paul 
1947a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1948a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1949a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1950a94100faSBill Paul 
1951a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
1952ed510fb0SBill Paul 
1953ed510fb0SBill Paul 	if (maxpkt)
1954ed510fb0SBill Paul 		return(EAGAIN);
1955ed510fb0SBill Paul 
1956ed510fb0SBill Paul 	return(0);
1957a94100faSBill Paul }
1958a94100faSBill Paul 
1959a94100faSBill Paul static void
1960a94100faSBill Paul re_txeof(sc)
1961a94100faSBill Paul 	struct rl_softc		*sc;
1962a94100faSBill Paul {
1963a94100faSBill Paul 	struct ifnet		*ifp;
1964d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
1965a94100faSBill Paul 	u_int32_t		txstat;
1966d65abd66SPyun YongHyeon 	int			cons;
1967d65abd66SPyun YongHyeon 
1968d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
1969d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
1970d65abd66SPyun YongHyeon 		return;
1971a94100faSBill Paul 
1972fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1973a94100faSBill Paul 	/* Invalidate the TX descriptor list */
1974a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1975a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
1976d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1977a94100faSBill Paul 
1978d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
1979d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
1980d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
1981d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
1982a94100faSBill Paul 			break;
1983a94100faSBill Paul 		/*
1984a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
1985a94100faSBill Paul 		 * in a fragment chain, which also happens to
1986a94100faSBill Paul 		 * be the only place where the TX status bits
1987a94100faSBill Paul 		 * are valid.
1988a94100faSBill Paul 		 */
1989a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
1990d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
1991d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
1992d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
1993d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
1994d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
1995d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
1996d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
1997d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
1998d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
1999a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2000a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2001a94100faSBill Paul 				ifp->if_collisions++;
2002a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2003a94100faSBill Paul 				ifp->if_oerrors++;
2004a94100faSBill Paul 			else
2005a94100faSBill Paul 				ifp->if_opackets++;
2006a94100faSBill Paul 		}
2007a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2008d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2009a94100faSBill Paul 	}
2010d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2011a94100faSBill Paul 
2012a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2013a94100faSBill Paul 
2014d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
20150fc4974fSBill Paul 		/*
2016b4b95879SMarius Strobl 		 * Some chips will ignore a second TX request issued
2017b4b95879SMarius Strobl 		 * while an existing transmission is in progress. If
2018b4b95879SMarius Strobl 		 * the transmitter goes idle but there are still
2019b4b95879SMarius Strobl 		 * packets waiting to be sent, we need to restart the
2020b4b95879SMarius Strobl 		 * channel here to flush them out. This only seems to
2021b4b95879SMarius Strobl 		 * be required with the PCIe devices.
20220fc4974fSBill Paul 		 */
20230fc4974fSBill Paul 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
20240fc4974fSBill Paul 
2025ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2026a94100faSBill Paul 		/*
2027b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2028b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2029a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2030a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2031a94100faSBill Paul 		 */
2032a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2033ed510fb0SBill Paul #endif
2034b4b95879SMarius Strobl 	} else
2035b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2036a94100faSBill Paul }
2037a94100faSBill Paul 
2038a94100faSBill Paul static void
2039a94100faSBill Paul re_tick(xsc)
2040a94100faSBill Paul 	void			*xsc;
2041a94100faSBill Paul {
2042a94100faSBill Paul 	struct rl_softc		*sc;
2043d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2044ed510fb0SBill Paul 	struct ifnet		*ifp;
2045a94100faSBill Paul 
2046a94100faSBill Paul 	sc = xsc;
2047ed510fb0SBill Paul 	ifp = sc->rl_ifp;
204897b9d4baSJohn-Mark Gurney 
204997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
205097b9d4baSJohn-Mark Gurney 
20511d545c7aSMarius Strobl 	re_watchdog(sc);
2052a94100faSBill Paul 
20531d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2054a94100faSBill Paul 	mii_tick(mii);
2055351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) != 0) {
2056ed510fb0SBill Paul 		if (!(mii->mii_media_status & IFM_ACTIVE))
2057351a76f9SPyun YongHyeon 			sc->rl_flags &= ~RL_FLAG_LINK;
2058ed510fb0SBill Paul 	} else {
2059ed510fb0SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
2060ed510fb0SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
2061351a76f9SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
2062ed510fb0SBill Paul 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2063ed510fb0SBill Paul 				taskqueue_enqueue_fast(taskqueue_fast,
2064ed510fb0SBill Paul 				    &sc->rl_txtask);
2065ed510fb0SBill Paul 		}
2066ed510fb0SBill Paul 	}
2067a94100faSBill Paul 
2068d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2069a94100faSBill Paul }
2070a94100faSBill Paul 
2071a94100faSBill Paul #ifdef DEVICE_POLLING
2072a94100faSBill Paul static void
2073a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2074a94100faSBill Paul {
2075a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
2076a94100faSBill Paul 
2077a94100faSBill Paul 	RL_LOCK(sc);
207840929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
207997b9d4baSJohn-Mark Gurney 		re_poll_locked(ifp, cmd, count);
208097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
208197b9d4baSJohn-Mark Gurney }
208297b9d4baSJohn-Mark Gurney 
208397b9d4baSJohn-Mark Gurney static void
208497b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
208597b9d4baSJohn-Mark Gurney {
208697b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
208797b9d4baSJohn-Mark Gurney 
208897b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
208997b9d4baSJohn-Mark Gurney 
2090a94100faSBill Paul 	sc->rxcycles = count;
2091a94100faSBill Paul 	re_rxeof(sc);
2092a94100faSBill Paul 	re_txeof(sc);
2093a94100faSBill Paul 
209437652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2095ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask);
2096a94100faSBill Paul 
2097a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2098a94100faSBill Paul 		u_int16_t       status;
2099a94100faSBill Paul 
2100a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2101a94100faSBill Paul 		if (status == 0xffff)
210297b9d4baSJohn-Mark Gurney 			return;
2103a94100faSBill Paul 		if (status)
2104a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2105a94100faSBill Paul 
2106a94100faSBill Paul 		/*
2107a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2108a94100faSBill Paul 		 */
2109a94100faSBill Paul 
2110a94100faSBill Paul 		if (status & RL_ISR_SYSTEM_ERR) {
2111a94100faSBill Paul 			re_reset(sc);
211297b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2113a94100faSBill Paul 		}
2114a94100faSBill Paul 	}
2115a94100faSBill Paul }
2116a94100faSBill Paul #endif /* DEVICE_POLLING */
2117a94100faSBill Paul 
2118ef544f63SPaolo Pisati static int
2119a94100faSBill Paul re_intr(arg)
2120a94100faSBill Paul 	void			*arg;
2121a94100faSBill Paul {
2122a94100faSBill Paul 	struct rl_softc		*sc;
2123ed510fb0SBill Paul 	uint16_t		status;
2124a94100faSBill Paul 
2125a94100faSBill Paul 	sc = arg;
2126ed510fb0SBill Paul 
2127ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2128498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2129ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2130ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2131ed510fb0SBill Paul 
2132ed510fb0SBill Paul 	taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2133ed510fb0SBill Paul 
2134ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2135ed510fb0SBill Paul }
2136ed510fb0SBill Paul 
2137ed510fb0SBill Paul static void
2138ed510fb0SBill Paul re_int_task(arg, npending)
2139ed510fb0SBill Paul 	void			*arg;
2140ed510fb0SBill Paul 	int			npending;
2141ed510fb0SBill Paul {
2142ed510fb0SBill Paul 	struct rl_softc		*sc;
2143ed510fb0SBill Paul 	struct ifnet		*ifp;
2144ed510fb0SBill Paul 	u_int16_t		status;
2145ed510fb0SBill Paul 	int			rval = 0;
2146ed510fb0SBill Paul 
2147ed510fb0SBill Paul 	sc = arg;
2148ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2149a94100faSBill Paul 
2150a94100faSBill Paul 	RL_LOCK(sc);
215197b9d4baSJohn-Mark Gurney 
2152a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2153a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2154a94100faSBill Paul 
2155d65abd66SPyun YongHyeon 	if (sc->suspended ||
2156d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2157ed510fb0SBill Paul 		RL_UNLOCK(sc);
2158ed510fb0SBill Paul 		return;
2159ed510fb0SBill Paul 	}
2160a94100faSBill Paul 
2161ed510fb0SBill Paul #ifdef DEVICE_POLLING
2162ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2163ed510fb0SBill Paul 		RL_UNLOCK(sc);
2164ed510fb0SBill Paul 		return;
2165ed510fb0SBill Paul 	}
2166ed510fb0SBill Paul #endif
2167a94100faSBill Paul 
2168ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
2169ed510fb0SBill Paul 		rval = re_rxeof(sc);
2170ed510fb0SBill Paul 
2171ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2172ed510fb0SBill Paul 	if (status & (RL_ISR_TIMEOUT_EXPIRED|
2173ed510fb0SBill Paul #else
2174ed510fb0SBill Paul 	if (status & (RL_ISR_TX_OK|
2175ed510fb0SBill Paul #endif
2176ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2177a94100faSBill Paul 		re_txeof(sc);
2178a94100faSBill Paul 
2179a94100faSBill Paul 	if (status & RL_ISR_SYSTEM_ERR) {
2180a94100faSBill Paul 		re_reset(sc);
218197b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
2182a94100faSBill Paul 	}
2183a94100faSBill Paul 
2184a94100faSBill Paul 	if (status & RL_ISR_LINKCHG) {
2185d1754a9bSJohn Baldwin 		callout_stop(&sc->rl_stat_callout);
2186d1754a9bSJohn Baldwin 		re_tick(sc);
2187a94100faSBill Paul 	}
2188a94100faSBill Paul 
218952732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2190ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask);
2191a94100faSBill Paul 
2192a94100faSBill Paul 	RL_UNLOCK(sc);
2193ed510fb0SBill Paul 
2194ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2195ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
2196ed510fb0SBill Paul 		return;
2197ed510fb0SBill Paul 	}
2198ed510fb0SBill Paul 
2199ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2200ed510fb0SBill Paul 
2201ed510fb0SBill Paul 	return;
2202a94100faSBill Paul }
2203a94100faSBill Paul 
2204d65abd66SPyun YongHyeon static int
2205d65abd66SPyun YongHyeon re_encap(sc, m_head)
2206d65abd66SPyun YongHyeon 	struct rl_softc		*sc;
2207d65abd66SPyun YongHyeon 	struct mbuf		**m_head;
2208d65abd66SPyun YongHyeon {
2209d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2210d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2211d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2212d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2213d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2214d65abd66SPyun YongHyeon 	int			nsegs, prod;
2215d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2216d65abd66SPyun YongHyeon 	int			padlen;
2217ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2218a94100faSBill Paul 
2219d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2220738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
22210fc4974fSBill Paul 
22220fc4974fSBill Paul 	/*
22230fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
22240fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
22250fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
22260fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
22270fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
22280fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
222999c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
22300fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2231d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
22320fc4974fSBill Paul 	 */
2233deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_DESCV2) == 0 &&
2234deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
223599c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2236d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2237d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2238d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2239d65abd66SPyun YongHyeon 			m_new = m_dup(*m_head, M_DONTWAIT);
2240d65abd66SPyun YongHyeon 			m_freem(*m_head);
2241d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2242d65abd66SPyun YongHyeon 				*m_head = NULL;
2243a94100faSBill Paul 				return (ENOBUFS);
2244a94100faSBill Paul 			}
2245d65abd66SPyun YongHyeon 			*m_head = m_new;
2246d65abd66SPyun YongHyeon 		}
2247d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2248d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
224980a2a305SJohn-Mark Gurney 			m_new = m_defrag(*m_head, M_DONTWAIT);
2250b4b95879SMarius Strobl 			if (m_new == NULL) {
2251b4b95879SMarius Strobl 				m_freem(*m_head);
2252b4b95879SMarius Strobl 				*m_head = NULL;
225380a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2254b4b95879SMarius Strobl 			}
2255d65abd66SPyun YongHyeon 		} else
2256d65abd66SPyun YongHyeon 			m_new = *m_head;
2257a94100faSBill Paul 
22580fc4974fSBill Paul 		/*
22590fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
22600fc4974fSBill Paul 		 * to avoid leaking data.
22610fc4974fSBill Paul 		 */
2262d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2263d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
22640fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2265d65abd66SPyun YongHyeon 		*m_head = m_new;
22660fc4974fSBill Paul 	}
22670fc4974fSBill Paul 
2268d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2269d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2270d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2271d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2272d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2273304a4c6fSJohn Baldwin 		m_new = m_collapse(*m_head, M_DONTWAIT, RL_NTXSEGS);
2274d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2275d65abd66SPyun YongHyeon 			m_freem(*m_head);
2276b4b95879SMarius Strobl 			*m_head = NULL;
2277d65abd66SPyun YongHyeon 			return (ENOBUFS);
2278a94100faSBill Paul 		}
2279d65abd66SPyun YongHyeon 		*m_head = m_new;
2280d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2281d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2282d65abd66SPyun YongHyeon 		if (error != 0) {
2283d65abd66SPyun YongHyeon 			m_freem(*m_head);
2284d65abd66SPyun YongHyeon 			*m_head = NULL;
2285d65abd66SPyun YongHyeon 			return (error);
2286a94100faSBill Paul 		}
2287d65abd66SPyun YongHyeon 	} else if (error != 0)
2288d65abd66SPyun YongHyeon 		return (error);
2289d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2290d65abd66SPyun YongHyeon 		m_freem(*m_head);
2291d65abd66SPyun YongHyeon 		*m_head = NULL;
2292d65abd66SPyun YongHyeon 		return (EIO);
2293d65abd66SPyun YongHyeon 	}
2294d65abd66SPyun YongHyeon 
2295d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2296d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2297d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2298d65abd66SPyun YongHyeon 		return (ENOBUFS);
2299d65abd66SPyun YongHyeon 	}
2300d65abd66SPyun YongHyeon 
2301d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2302d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2303a94100faSBill Paul 
2304a94100faSBill Paul 	/*
2305d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2306d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2307d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2308d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2309a94100faSBill Paul 	 */
2310deb5c680SPyun YongHyeon 	vlanctl = 0;
2311d65abd66SPyun YongHyeon 	csum_flags = 0;
2312d65abd66SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0)
2313d65abd66SPyun YongHyeon 		csum_flags = RL_TDESC_CMD_LGSEND |
2314d65abd66SPyun YongHyeon 		    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2315d65abd66SPyun YongHyeon 		    RL_TDESC_CMD_MSSVAL_SHIFT);
2316d65abd66SPyun YongHyeon 	else {
231799c8ae87SPyun YongHyeon 		/*
231899c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
231999c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
232099c8ae87SPyun YongHyeon 		 * does't make effects.
232199c8ae87SPyun YongHyeon 		 */
232299c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2323deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2324d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2325deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2326deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2327d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2328deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2329deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2330d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2331deb5c680SPyun YongHyeon 			} else {
2332deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2333deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2334deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2335deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2336deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2337deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2338deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2339deb5c680SPyun YongHyeon 			}
2340d65abd66SPyun YongHyeon 		}
234199c8ae87SPyun YongHyeon 	}
2342a94100faSBill Paul 
2343ccf34c81SPyun YongHyeon 	/*
2344ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2345ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2346ccf34c81SPyun YongHyeon 	 * transmission attempt.
2347ccf34c81SPyun YongHyeon 	 */
2348ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2349deb5c680SPyun YongHyeon 		vlanctl |= htons((*m_head)->m_pkthdr.ether_vtag) |
2350deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2351ccf34c81SPyun YongHyeon 
2352d65abd66SPyun YongHyeon 	si = prod;
2353d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2354d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2355deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2356d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2357d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2358d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2359d65abd66SPyun YongHyeon 		if (i != 0)
2360d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2361d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2362d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2363d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2364d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2365d65abd66SPyun YongHyeon 	}
2366d65abd66SPyun YongHyeon 	/* Update producer index. */
2367d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2368a94100faSBill Paul 
2369d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2370d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2371d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2372d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2373d65abd66SPyun YongHyeon 
2374d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2375d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2376d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2377a94100faSBill Paul 
2378d65abd66SPyun YongHyeon 	/*
2379d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2380d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2381d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2382d65abd66SPyun YongHyeon 	 */
2383d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2384d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2385d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2386d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2387d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2388a94100faSBill Paul 
2389a94100faSBill Paul 	return (0);
2390a94100faSBill Paul }
2391a94100faSBill Paul 
239297b9d4baSJohn-Mark Gurney static void
2393ed510fb0SBill Paul re_tx_task(arg, npending)
2394ed510fb0SBill Paul 	void			*arg;
2395ed510fb0SBill Paul 	int			npending;
239697b9d4baSJohn-Mark Gurney {
2397ed510fb0SBill Paul 	struct ifnet		*ifp;
239897b9d4baSJohn-Mark Gurney 
2399ed510fb0SBill Paul 	ifp = arg;
2400ed510fb0SBill Paul 	re_start(ifp);
2401ed510fb0SBill Paul 
2402ed510fb0SBill Paul 	return;
240397b9d4baSJohn-Mark Gurney }
240497b9d4baSJohn-Mark Gurney 
2405a94100faSBill Paul /*
2406a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2407a94100faSBill Paul  */
2408a94100faSBill Paul static void
2409ed510fb0SBill Paul re_start(ifp)
2410a94100faSBill Paul 	struct ifnet		*ifp;
2411a94100faSBill Paul {
2412a94100faSBill Paul 	struct rl_softc		*sc;
2413d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2414d65abd66SPyun YongHyeon 	int			queued;
2415a94100faSBill Paul 
2416a94100faSBill Paul 	sc = ifp->if_softc;
241797b9d4baSJohn-Mark Gurney 
2418ed510fb0SBill Paul 	RL_LOCK(sc);
2419ed510fb0SBill Paul 
2420d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2421351a76f9SPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0) {
2422ed510fb0SBill Paul 		RL_UNLOCK(sc);
2423ed510fb0SBill Paul 		return;
2424ed510fb0SBill Paul 	}
2425a94100faSBill Paul 
2426d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2427d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
242852732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2429a94100faSBill Paul 		if (m_head == NULL)
2430a94100faSBill Paul 			break;
2431a94100faSBill Paul 
2432d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2433b4b95879SMarius Strobl 			if (m_head == NULL)
2434b4b95879SMarius Strobl 				break;
243552732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
243613f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2437a94100faSBill Paul 			break;
2438a94100faSBill Paul 		}
2439a94100faSBill Paul 
2440a94100faSBill Paul 		/*
2441a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2442a94100faSBill Paul 		 * to him.
2443a94100faSBill Paul 		 */
244459a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
244552732175SMax Laier 
244652732175SMax Laier 		queued++;
2447a94100faSBill Paul 	}
2448a94100faSBill Paul 
2449ed510fb0SBill Paul 	if (queued == 0) {
2450ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2451d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2452ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2453ed510fb0SBill Paul #endif
2454ed510fb0SBill Paul 		RL_UNLOCK(sc);
245552732175SMax Laier 		return;
2456ed510fb0SBill Paul 	}
245752732175SMax Laier 
2458a94100faSBill Paul 	/* Flush the TX descriptors */
2459a94100faSBill Paul 
2460a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2461a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2462a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2463a94100faSBill Paul 
24640fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2465a94100faSBill Paul 
2466ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2467a94100faSBill Paul 	/*
2468a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2469a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2470a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2471a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2472a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2473a94100faSBill Paul 	 * the timer count is reset to 0.
2474a94100faSBill Paul 	 */
2475a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2476ed510fb0SBill Paul #endif
2477a94100faSBill Paul 
2478a94100faSBill Paul 	/*
2479a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2480a94100faSBill Paul 	 */
24811d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
2482ed510fb0SBill Paul 
2483ed510fb0SBill Paul 	RL_UNLOCK(sc);
2484ed510fb0SBill Paul 
2485ed510fb0SBill Paul 	return;
2486a94100faSBill Paul }
2487a94100faSBill Paul 
2488a94100faSBill Paul static void
2489a94100faSBill Paul re_init(xsc)
2490a94100faSBill Paul 	void			*xsc;
2491a94100faSBill Paul {
2492a94100faSBill Paul 	struct rl_softc		*sc = xsc;
249397b9d4baSJohn-Mark Gurney 
249497b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
249597b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
249697b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
249797b9d4baSJohn-Mark Gurney }
249897b9d4baSJohn-Mark Gurney 
249997b9d4baSJohn-Mark Gurney static void
250097b9d4baSJohn-Mark Gurney re_init_locked(sc)
250197b9d4baSJohn-Mark Gurney 	struct rl_softc		*sc;
250297b9d4baSJohn-Mark Gurney {
2503fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
2504a94100faSBill Paul 	struct mii_data		*mii;
2505a94100faSBill Paul 	u_int32_t		rxcfg = 0;
250670acaecfSPyun YongHyeon 	uint16_t		cfg;
25074d3d7085SBernd Walter 	union {
25084d3d7085SBernd Walter 		uint32_t align_dummy;
25094d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
25104d3d7085SBernd Walter         } eaddr;
2511a94100faSBill Paul 
251297b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
251397b9d4baSJohn-Mark Gurney 
2514a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2515a94100faSBill Paul 
2516a94100faSBill Paul 	/*
2517a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2518a94100faSBill Paul 	 */
2519a94100faSBill Paul 	re_stop(sc);
2520a94100faSBill Paul 
2521a94100faSBill Paul 	/*
2522c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
2523edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
2524c2c6548bSBill Paul 	 * before all others.
2525c2c6548bSBill Paul 	 */
252670acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
252770acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
252870acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
252970acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
253070acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
2531deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
2532deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
2533deb5c680SPyun YongHyeon 		/* XXX magic. */
2534deb5c680SPyun YongHyeon 		cfg |= 0x0001;
2535deb5c680SPyun YongHyeon 	} else
2536deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
2537deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
2538c2c6548bSBill Paul 
2539c2c6548bSBill Paul 	/*
2540a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
2541a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
2542a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
2543a94100faSBill Paul 	 */
25444d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
25454d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
2546a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
2547ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
2548ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
2549ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
2550ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
2551a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
2552a94100faSBill Paul 
2553a94100faSBill Paul 	/*
2554a94100faSBill Paul 	 * For C+ mode, initialize the RX descriptors and mbufs.
2555a94100faSBill Paul 	 */
2556a94100faSBill Paul 	re_rx_list_init(sc);
2557a94100faSBill Paul 	re_tx_list_init(sc);
2558a94100faSBill Paul 
2559a94100faSBill Paul 	/*
2560d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
2561d01fac16SPyun YongHyeon 	 */
2562d01fac16SPyun YongHyeon 
2563d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
2564d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
2565d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
2566d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
2567d01fac16SPyun YongHyeon 
2568d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
2569d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
2570d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
2571d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
2572d01fac16SPyun YongHyeon 
2573d01fac16SPyun YongHyeon 	/*
2574a94100faSBill Paul 	 * Enable transmit and receive.
2575a94100faSBill Paul 	 */
2576a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
2577a94100faSBill Paul 
2578a94100faSBill Paul 	/*
2579a94100faSBill Paul 	 * Set the initial TX and RX configuration.
2580a94100faSBill Paul 	 */
2581abc8ff44SBill Paul 	if (sc->rl_testmode) {
2582abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
2583abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
2584abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
2585a94100faSBill Paul 		else
2586abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
2587abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
2588abc8ff44SBill Paul 	} else
2589a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
2590d01fac16SPyun YongHyeon 
2591d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
2592d01fac16SPyun YongHyeon 
2593a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
2594a94100faSBill Paul 
2595a94100faSBill Paul 	/* Set the individual bit to receive frames for this host only. */
2596a94100faSBill Paul 	rxcfg = CSR_READ_4(sc, RL_RXCFG);
2597a94100faSBill Paul 	rxcfg |= RL_RXCFG_RX_INDIV;
2598a94100faSBill Paul 
2599a94100faSBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
260061021536SJohn-Mark Gurney 	if (ifp->if_flags & IFF_PROMISC)
2601a94100faSBill Paul 		rxcfg |= RL_RXCFG_RX_ALLPHYS;
260261021536SJohn-Mark Gurney 	else
2603a94100faSBill Paul 		rxcfg &= ~RL_RXCFG_RX_ALLPHYS;
2604a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2605a94100faSBill Paul 
2606a94100faSBill Paul 	/*
2607a94100faSBill Paul 	 * Set capture broadcast bit to capture broadcast frames.
2608a94100faSBill Paul 	 */
260961021536SJohn-Mark Gurney 	if (ifp->if_flags & IFF_BROADCAST)
2610a94100faSBill Paul 		rxcfg |= RL_RXCFG_RX_BROAD;
261161021536SJohn-Mark Gurney 	else
2612a94100faSBill Paul 		rxcfg &= ~RL_RXCFG_RX_BROAD;
2613a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2614a94100faSBill Paul 
2615a94100faSBill Paul 	/*
2616a94100faSBill Paul 	 * Program the multicast filter, if necessary.
2617a94100faSBill Paul 	 */
2618a94100faSBill Paul 	re_setmulti(sc);
2619a94100faSBill Paul 
2620a94100faSBill Paul #ifdef DEVICE_POLLING
2621a94100faSBill Paul 	/*
2622a94100faSBill Paul 	 * Disable interrupts if we are polling.
2623a94100faSBill Paul 	 */
262440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
2625a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
2626a94100faSBill Paul 	else	/* otherwise ... */
262740929967SGleb Smirnoff #endif
2628ed510fb0SBill Paul 
2629a94100faSBill Paul 	/*
2630a94100faSBill Paul 	 * Enable interrupts.
2631a94100faSBill Paul 	 */
2632a94100faSBill Paul 	if (sc->rl_testmode)
2633a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
2634a94100faSBill Paul 	else
2635a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2636ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
2637a94100faSBill Paul 
2638a94100faSBill Paul 	/* Set initial TX threshold */
2639a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
2640a94100faSBill Paul 
2641a94100faSBill Paul 	/* Start RX/TX process. */
2642a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
2643a94100faSBill Paul #ifdef notdef
2644a94100faSBill Paul 	/* Enable receiver and transmitter. */
2645a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
2646a94100faSBill Paul #endif
2647a94100faSBill Paul 
2648ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2649a94100faSBill Paul 	/*
2650a94100faSBill Paul 	 * Initialize the timer interrupt register so that
2651a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
2652a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
2653a94100faSBill Paul 	 * reloaded on each transmit. This gives us TX interrupt
2654a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
2655a94100faSBill Paul 	 */
2656a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2657a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
2658a94100faSBill Paul 	else
2659a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
2660ed510fb0SBill Paul #endif
2661a94100faSBill Paul 
2662a94100faSBill Paul 	/*
2663a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
2664a94100faSBill Paul 	 * size so we can receive jumbo frames.
2665a94100faSBill Paul 	 */
2666a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2667a94100faSBill Paul 		CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
2668a94100faSBill Paul 
266997b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
2670a94100faSBill Paul 		return;
2671a94100faSBill Paul 
2672a94100faSBill Paul 	mii_mediachg(mii);
2673a94100faSBill Paul 
267419ecd231SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD);
2675a94100faSBill Paul 
267613f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
267713f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2678a94100faSBill Paul 
2679351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
26801d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
2681d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2682a94100faSBill Paul }
2683a94100faSBill Paul 
2684a94100faSBill Paul /*
2685a94100faSBill Paul  * Set media options.
2686a94100faSBill Paul  */
2687a94100faSBill Paul static int
2688a94100faSBill Paul re_ifmedia_upd(ifp)
2689a94100faSBill Paul 	struct ifnet		*ifp;
2690a94100faSBill Paul {
2691a94100faSBill Paul 	struct rl_softc		*sc;
2692a94100faSBill Paul 	struct mii_data		*mii;
2693a94100faSBill Paul 
2694a94100faSBill Paul 	sc = ifp->if_softc;
2695a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2696d1754a9bSJohn Baldwin 	RL_LOCK(sc);
2697a94100faSBill Paul 	mii_mediachg(mii);
2698d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
2699a94100faSBill Paul 
2700a94100faSBill Paul 	return (0);
2701a94100faSBill Paul }
2702a94100faSBill Paul 
2703a94100faSBill Paul /*
2704a94100faSBill Paul  * Report current media status.
2705a94100faSBill Paul  */
2706a94100faSBill Paul static void
2707a94100faSBill Paul re_ifmedia_sts(ifp, ifmr)
2708a94100faSBill Paul 	struct ifnet		*ifp;
2709a94100faSBill Paul 	struct ifmediareq	*ifmr;
2710a94100faSBill Paul {
2711a94100faSBill Paul 	struct rl_softc		*sc;
2712a94100faSBill Paul 	struct mii_data		*mii;
2713a94100faSBill Paul 
2714a94100faSBill Paul 	sc = ifp->if_softc;
2715a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2716a94100faSBill Paul 
2717d1754a9bSJohn Baldwin 	RL_LOCK(sc);
2718a94100faSBill Paul 	mii_pollstat(mii);
2719d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
2720a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
2721a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
2722a94100faSBill Paul }
2723a94100faSBill Paul 
2724a94100faSBill Paul static int
2725a94100faSBill Paul re_ioctl(ifp, command, data)
2726a94100faSBill Paul 	struct ifnet		*ifp;
2727a94100faSBill Paul 	u_long			command;
2728a94100faSBill Paul 	caddr_t			data;
2729a94100faSBill Paul {
2730a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
2731a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
2732a94100faSBill Paul 	struct mii_data		*mii;
273340929967SGleb Smirnoff 	int			error = 0;
2734a94100faSBill Paul 
2735a94100faSBill Paul 	switch (command) {
2736a94100faSBill Paul 	case SIOCSIFMTU:
2737c1d0b573SPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > RL_JUMBO_MTU) {
2738a94100faSBill Paul 			error = EINVAL;
2739c1d0b573SPyun YongHyeon 			break;
2740c1d0b573SPyun YongHyeon 		}
2741351a76f9SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_NOJUMBO) != 0 &&
2742c1d0b573SPyun YongHyeon 		    ifr->ifr_mtu > RL_MAX_FRAMELEN) {
2743c1d0b573SPyun YongHyeon 			error = EINVAL;
2744c1d0b573SPyun YongHyeon 			break;
2745c1d0b573SPyun YongHyeon 		}
2746c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
2747c1d0b573SPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu)
2748a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
2749d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
2750a94100faSBill Paul 		break;
2751a94100faSBill Paul 	case SIOCSIFFLAGS:
275297b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
2753eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
2754eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2755eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
27563021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2757eed497bbSPyun YongHyeon 					re_setmulti(sc);
2758eed497bbSPyun YongHyeon 			} else
275997b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
2760eed497bbSPyun YongHyeon 		} else {
2761eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2762a94100faSBill Paul 				re_stop(sc);
2763eed497bbSPyun YongHyeon 		}
2764eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
276597b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
2766a94100faSBill Paul 		break;
2767a94100faSBill Paul 	case SIOCADDMULTI:
2768a94100faSBill Paul 	case SIOCDELMULTI:
276997b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
2770a94100faSBill Paul 		re_setmulti(sc);
277197b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
2772a94100faSBill Paul 		break;
2773a94100faSBill Paul 	case SIOCGIFMEDIA:
2774a94100faSBill Paul 	case SIOCSIFMEDIA:
2775a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
2776a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2777a94100faSBill Paul 		break;
2778a94100faSBill Paul 	case SIOCSIFCAP:
277940929967SGleb Smirnoff 	    {
2780f051cb85SGleb Smirnoff 		int mask, reinit;
2781f051cb85SGleb Smirnoff 
2782f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2783f051cb85SGleb Smirnoff 		reinit = 0;
278440929967SGleb Smirnoff #ifdef DEVICE_POLLING
278540929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
278640929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
278740929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
278840929967SGleb Smirnoff 				if (error)
278940929967SGleb Smirnoff 					return(error);
2790d1754a9bSJohn Baldwin 				RL_LOCK(sc);
279140929967SGleb Smirnoff 				/* Disable interrupts */
279240929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
279340929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
279440929967SGleb Smirnoff 				RL_UNLOCK(sc);
279540929967SGleb Smirnoff 			} else {
279640929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
279740929967SGleb Smirnoff 				/* Enable interrupts. */
279840929967SGleb Smirnoff 				RL_LOCK(sc);
279940929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
280040929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
280140929967SGleb Smirnoff 				RL_UNLOCK(sc);
280240929967SGleb Smirnoff 			}
280340929967SGleb Smirnoff 		}
280440929967SGleb Smirnoff #endif /* DEVICE_POLLING */
280540929967SGleb Smirnoff 		if (mask & IFCAP_HWCSUM) {
2806f051cb85SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_HWCSUM;
2807a94100faSBill Paul 			if (ifp->if_capenable & IFCAP_TXCSUM)
2808dc74159dSPyun YongHyeon 				ifp->if_hwassist |= RE_CSUM_FEATURES;
2809a94100faSBill Paul 			else
2810b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
2811f051cb85SGleb Smirnoff 			reinit = 1;
281240929967SGleb Smirnoff 		}
2813f051cb85SGleb Smirnoff 		if (mask & IFCAP_VLAN_HWTAGGING) {
2814f051cb85SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2815f051cb85SGleb Smirnoff 			reinit = 1;
2816f051cb85SGleb Smirnoff 		}
2817dc74159dSPyun YongHyeon 		if (mask & IFCAP_TSO4) {
2818dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
2819dc74159dSPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) &&
2820dc74159dSPyun YongHyeon 			    (IFCAP_TSO4 & ifp->if_capabilities))
2821dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
2822dc74159dSPyun YongHyeon 			else
2823dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
2824dc74159dSPyun YongHyeon 		}
28257467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
28267467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
28277467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
28287467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
28297467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
28307467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
28317467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
28327467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
28337467bd53SPyun YongHyeon 		}
2834f051cb85SGleb Smirnoff 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING)
2835f051cb85SGleb Smirnoff 			re_init(sc);
2836960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
283740929967SGleb Smirnoff 	    }
2838a94100faSBill Paul 		break;
2839a94100faSBill Paul 	default:
2840a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
2841a94100faSBill Paul 		break;
2842a94100faSBill Paul 	}
2843a94100faSBill Paul 
2844a94100faSBill Paul 	return (error);
2845a94100faSBill Paul }
2846a94100faSBill Paul 
2847a94100faSBill Paul static void
28481d545c7aSMarius Strobl re_watchdog(sc)
2849a94100faSBill Paul 	struct rl_softc		*sc;
28501d545c7aSMarius Strobl {
2851a94100faSBill Paul 
28521d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
28531d545c7aSMarius Strobl 
28541d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
28551d545c7aSMarius Strobl 		return;
28561d545c7aSMarius Strobl 
28571d545c7aSMarius Strobl 	device_printf(sc->rl_dev, "watchdog timeout\n");
28581d545c7aSMarius Strobl 	sc->rl_ifp->if_oerrors++;
2859a94100faSBill Paul 
2860a94100faSBill Paul 	re_txeof(sc);
2861a94100faSBill Paul 	re_rxeof(sc);
286297b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
2863a94100faSBill Paul }
2864a94100faSBill Paul 
2865a94100faSBill Paul /*
2866a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
2867a94100faSBill Paul  * RX and TX lists.
2868a94100faSBill Paul  */
2869a94100faSBill Paul static void
2870a94100faSBill Paul re_stop(sc)
2871a94100faSBill Paul 	struct rl_softc		*sc;
2872a94100faSBill Paul {
2873a94100faSBill Paul 	register int		i;
2874a94100faSBill Paul 	struct ifnet		*ifp;
2875d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2876d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
2877a94100faSBill Paul 
287897b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
287997b9d4baSJohn-Mark Gurney 
2880fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2881a94100faSBill Paul 
28821d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
2883d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
288413f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2885a94100faSBill Paul 
2886a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, 0x00);
2887a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
2888ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
2889a94100faSBill Paul 
2890a94100faSBill Paul 	if (sc->rl_head != NULL) {
2891a94100faSBill Paul 		m_freem(sc->rl_head);
2892a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
2893a94100faSBill Paul 	}
2894a94100faSBill Paul 
2895a94100faSBill Paul 	/* Free the TX list buffers. */
2896a94100faSBill Paul 
2897d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
2898d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
2899d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
2900d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2901d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2902d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2903d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2904d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2905d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2906a94100faSBill Paul 		}
2907a94100faSBill Paul 	}
2908a94100faSBill Paul 
2909a94100faSBill Paul 	/* Free the RX list buffers. */
2910a94100faSBill Paul 
2911d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
2912d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
2913d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
2914d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2915d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
2916d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
2917d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
2918d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
2919d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
2920a94100faSBill Paul 		}
2921a94100faSBill Paul 	}
2922a94100faSBill Paul }
2923a94100faSBill Paul 
2924a94100faSBill Paul /*
2925a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
2926a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
2927a94100faSBill Paul  * resume.
2928a94100faSBill Paul  */
2929a94100faSBill Paul static int
2930a94100faSBill Paul re_suspend(dev)
2931a94100faSBill Paul 	device_t		dev;
2932a94100faSBill Paul {
2933a94100faSBill Paul 	struct rl_softc		*sc;
2934a94100faSBill Paul 
2935a94100faSBill Paul 	sc = device_get_softc(dev);
2936a94100faSBill Paul 
293797b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
2938a94100faSBill Paul 	re_stop(sc);
29397467bd53SPyun YongHyeon 	re_setwol(sc);
2940a94100faSBill Paul 	sc->suspended = 1;
294197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
2942a94100faSBill Paul 
2943a94100faSBill Paul 	return (0);
2944a94100faSBill Paul }
2945a94100faSBill Paul 
2946a94100faSBill Paul /*
2947a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
2948a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
2949a94100faSBill Paul  * appropriate.
2950a94100faSBill Paul  */
2951a94100faSBill Paul static int
2952a94100faSBill Paul re_resume(dev)
2953a94100faSBill Paul 	device_t		dev;
2954a94100faSBill Paul {
2955a94100faSBill Paul 	struct rl_softc		*sc;
2956a94100faSBill Paul 	struct ifnet		*ifp;
2957a94100faSBill Paul 
2958a94100faSBill Paul 	sc = device_get_softc(dev);
295997b9d4baSJohn-Mark Gurney 
296097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
296197b9d4baSJohn-Mark Gurney 
2962fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2963a94100faSBill Paul 
2964a94100faSBill Paul 	/* reinitialize interface if necessary */
2965a94100faSBill Paul 	if (ifp->if_flags & IFF_UP)
296697b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
2967a94100faSBill Paul 
29687467bd53SPyun YongHyeon 	/*
29697467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
29707467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
29717467bd53SPyun YongHyeon 	 */
29727467bd53SPyun YongHyeon 	re_clrwol(sc);
2973a94100faSBill Paul 	sc->suspended = 0;
297497b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
2975a94100faSBill Paul 
2976a94100faSBill Paul 	return (0);
2977a94100faSBill Paul }
2978a94100faSBill Paul 
2979a94100faSBill Paul /*
2980a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
2981a94100faSBill Paul  * get confused by errant DMAs when rebooting.
2982a94100faSBill Paul  */
29836a087a87SPyun YongHyeon static int
2984a94100faSBill Paul re_shutdown(dev)
2985a94100faSBill Paul 	device_t		dev;
2986a94100faSBill Paul {
2987a94100faSBill Paul 	struct rl_softc		*sc;
2988a94100faSBill Paul 
2989a94100faSBill Paul 	sc = device_get_softc(dev);
2990a94100faSBill Paul 
299197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
2992a94100faSBill Paul 	re_stop(sc);
2993536fde34SMaxim Sobolev 	/*
2994536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
2995536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
299672293673SRuslan Ermilov 	 * cases.
2997536fde34SMaxim Sobolev 	 */
2998536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
29997467bd53SPyun YongHyeon 	re_setwol(sc);
300097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
30016a087a87SPyun YongHyeon 
30026a087a87SPyun YongHyeon 	return (0);
3003a94100faSBill Paul }
30047467bd53SPyun YongHyeon 
30057467bd53SPyun YongHyeon static void
30067467bd53SPyun YongHyeon re_setwol(sc)
30077467bd53SPyun YongHyeon 	struct rl_softc		*sc;
30087467bd53SPyun YongHyeon {
30097467bd53SPyun YongHyeon 	struct ifnet		*ifp;
30107467bd53SPyun YongHyeon 	int			pmc;
30117467bd53SPyun YongHyeon 	uint16_t		pmstat;
30127467bd53SPyun YongHyeon 	uint8_t			v;
30137467bd53SPyun YongHyeon 
30147467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
30157467bd53SPyun YongHyeon 
30167467bd53SPyun YongHyeon 	if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
30177467bd53SPyun YongHyeon 		return;
30187467bd53SPyun YongHyeon 
30197467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
30207467bd53SPyun YongHyeon 	/* Enable config register write. */
30217467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
30227467bd53SPyun YongHyeon 
30237467bd53SPyun YongHyeon 	/* Enable PME. */
30247467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG1);
30257467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
30267467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
30277467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
30287467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG1, v);
30297467bd53SPyun YongHyeon 
30307467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG3);
30317467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
30327467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
30337467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
30347467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG3, v);
30357467bd53SPyun YongHyeon 
30367467bd53SPyun YongHyeon 	/* Config register write done. */
3037f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
30387467bd53SPyun YongHyeon 
30397467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG5);
30407467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
30417467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
30427467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
30437467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
30447467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
30457467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
30467467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
30477467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
30487467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, v);
30497467bd53SPyun YongHyeon 
30507467bd53SPyun YongHyeon 	/*
30517467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
30527467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
30537467bd53SPyun YongHyeon 	 * needed.
30547467bd53SPyun YongHyeon 	 */
30557467bd53SPyun YongHyeon 
30567467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
30577467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
30587467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
30597467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
30607467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
30617467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
30627467bd53SPyun YongHyeon }
30637467bd53SPyun YongHyeon 
30647467bd53SPyun YongHyeon static void
30657467bd53SPyun YongHyeon re_clrwol(sc)
30667467bd53SPyun YongHyeon 	struct rl_softc		*sc;
30677467bd53SPyun YongHyeon {
30687467bd53SPyun YongHyeon 	int			pmc;
30697467bd53SPyun YongHyeon 	uint8_t			v;
30707467bd53SPyun YongHyeon 
30717467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
30727467bd53SPyun YongHyeon 
30737467bd53SPyun YongHyeon 	if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
30747467bd53SPyun YongHyeon 		return;
30757467bd53SPyun YongHyeon 
30767467bd53SPyun YongHyeon 	/* Enable config register write. */
30777467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
30787467bd53SPyun YongHyeon 
30797467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG3);
30807467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
30817467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG3, v);
30827467bd53SPyun YongHyeon 
30837467bd53SPyun YongHyeon 	/* Config register write done. */
3084f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
30857467bd53SPyun YongHyeon 
30867467bd53SPyun YongHyeon 	v = CSR_READ_1(sc, RL_CFG5);
30877467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
30887467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
30897467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_CFG5, v);
30907467bd53SPyun YongHyeon }
3091