1098ca2bdSWarner Losh /*- 2df57947fSPedro F. Giffuni * SPDX-License-Identifier: BSD-4-Clause 3df57947fSPedro F. Giffuni * 4a94100faSBill Paul * Copyright (c) 1997, 1998-2003 5a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 6a94100faSBill Paul * 7a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 8a94100faSBill Paul * modification, are permitted provided that the following conditions 9a94100faSBill Paul * are met: 10a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 12a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 13a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 14a94100faSBill Paul * documentation and/or other materials provided with the distribution. 15a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 16a94100faSBill Paul * must display the following acknowledgement: 17a94100faSBill Paul * This product includes software developed by Bill Paul. 18a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 19a94100faSBill Paul * may be used to endorse or promote products derived from this software 20a94100faSBill Paul * without specific prior written permission. 21a94100faSBill Paul * 22a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 33a94100faSBill Paul */ 34a94100faSBill Paul 354dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 364dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 374dc52c32SDavid E. O'Brien 38a94100faSBill Paul /* 39ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 40a94100faSBill Paul * 41a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 42a94100faSBill Paul * Senior Networking Software Engineer 43a94100faSBill Paul * Wind River Systems 44a94100faSBill Paul */ 45a94100faSBill Paul 46a94100faSBill Paul /* 47a94100faSBill Paul * This driver is designed to support RealTek's next generation of 48a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 49ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 50ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 51a94100faSBill Paul * 52a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 53a94100faSBill Paul * with the older 8139 family, however it also supports a special 54a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 55a94100faSBill Paul * features. These include: 56a94100faSBill Paul * 57a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 58a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 59a94100faSBill Paul * any byte boundary. 60a94100faSBill Paul * 61a94100faSBill Paul * o 64-bit DMA 62a94100faSBill Paul * 63a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 64a94100faSBill Paul * 65a94100faSBill Paul * o High and normal priority transmit DMA rings 66a94100faSBill Paul * 67a94100faSBill Paul * o VLAN tag insertion and extraction 68a94100faSBill Paul * 69a94100faSBill Paul * o TCP large send (segmentation offload) 70a94100faSBill Paul * 71a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 72a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 73a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 74a94100faSBill Paul * chips. 75a94100faSBill Paul * 76a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 77a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 78a94100faSBill Paul * differences and additions: 79a94100faSBill Paul * 80a94100faSBill Paul * o 1000Mbps mode 81a94100faSBill Paul * 82a94100faSBill Paul * o Jumbo frames 83a94100faSBill Paul * 84a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 85a94100faSBill Paul * or fiber PHYs 86a94100faSBill Paul * 87a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 88a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 89a94100faSBill Paul * 90a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 91a94100faSBill Paul * 92a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 93a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 94a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 95a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 96a94100faSBill Paul * copper gigE PHY. 97a94100faSBill Paul * 98a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 99a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 100a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 101a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 102a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 103a94100faSBill Paul * 104a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 105a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 106a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 107a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 108a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10922a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 11022a11c96SJohn-Mark Gurney * driver is 7422 bytes. 111a94100faSBill Paul */ 112a94100faSBill Paul 113f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 114f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 115f0796cd2SGleb Smirnoff #endif 116f0796cd2SGleb Smirnoff 117a94100faSBill Paul #include <sys/param.h> 118a94100faSBill Paul #include <sys/endian.h> 119a94100faSBill Paul #include <sys/systm.h> 120a94100faSBill Paul #include <sys/sockio.h> 121a94100faSBill Paul #include <sys/mbuf.h> 122a94100faSBill Paul #include <sys/malloc.h> 123fe12f24bSPoul-Henning Kamp #include <sys/module.h> 124a94100faSBill Paul #include <sys/kernel.h> 125a94100faSBill Paul #include <sys/socket.h> 126ed510fb0SBill Paul #include <sys/lock.h> 127ed510fb0SBill Paul #include <sys/mutex.h> 1280534aae0SPyun YongHyeon #include <sys/sysctl.h> 129ed510fb0SBill Paul #include <sys/taskqueue.h> 130a94100faSBill Paul 1317790c8c1SConrad Meyer #include <net/debugnet.h> 132a94100faSBill Paul #include <net/if.h> 13376039bc8SGleb Smirnoff #include <net/if_var.h> 134a94100faSBill Paul #include <net/if_arp.h> 135a94100faSBill Paul #include <net/ethernet.h> 136a94100faSBill Paul #include <net/if_dl.h> 137a94100faSBill Paul #include <net/if_media.h> 138fc74a9f9SBrooks Davis #include <net/if_types.h> 139a94100faSBill Paul #include <net/if_vlan_var.h> 140a94100faSBill Paul 141a94100faSBill Paul #include <net/bpf.h> 142a94100faSBill Paul 143a94100faSBill Paul #include <machine/bus.h> 144a94100faSBill Paul #include <machine/resource.h> 145a94100faSBill Paul #include <sys/bus.h> 146a94100faSBill Paul #include <sys/rman.h> 147a94100faSBill Paul 148a94100faSBill Paul #include <dev/mii/mii.h> 149a94100faSBill Paul #include <dev/mii/miivar.h> 150a94100faSBill Paul 151a94100faSBill Paul #include <dev/pci/pcireg.h> 152a94100faSBill Paul #include <dev/pci/pcivar.h> 153a94100faSBill Paul 154b2d3d26fSGleb Smirnoff #include <dev/rl/if_rlreg.h> 155d65abd66SPyun YongHyeon 156a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 157a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 158a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 159a94100faSBill Paul 160298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 161a94100faSBill Paul #include "miibus_if.h" 162a94100faSBill Paul 1635774c5ffSPyun YongHyeon /* Tunables. */ 164502be0f7SPyun YongHyeon static int intr_filter = 0; 165502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter); 166c2d2e19cSPyun YongHyeon static int msi_disable = 0; 1675774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable); 1684a58fd45SPyun YongHyeon static int msix_disable = 0; 1694a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable); 1702c21710bSPyun YongHyeon static int prefer_iomap = 0; 1712c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap); 1725774c5ffSPyun YongHyeon 173a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 174a94100faSBill Paul 175a94100faSBill Paul /* 176a94100faSBill Paul * Various supported device vendors/types and their names. 177a94100faSBill Paul */ 17829658c96SDimitry Andric static const struct rl_type re_devs[] = { 1799dfcacbeSPyun YongHyeon { DLINK_VENDORID, DLINK_DEVICEID_528T, 0, 18032aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 181caa19d50SPyun YongHyeon { DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0, 182caa19d50SPyun YongHyeon "D-Link DGE-530(T) Gigabit Ethernet Adapter" }, 1839dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8139, 0, 184a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 1859dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8101E, 0, 18654899a96SPyun YongHyeon "RealTek 810xE PCIe 10/100baseTX" }, 1879dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8168, 0, 188ab9f923eSPyun YongHyeon "RealTek 8168/8111 B/C/CP/D/DP/E/F/G PCIe Gigabit Ethernet" }, 189938e9a89SKevin Lo { NCUBE_VENDORID, RT_DEVICEID_8168, 0, 190938e9a89SKevin Lo "TP-Link TG-3468 v2 (RTL8168) Gigabit Ethernet" }, 1919dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8169, 0, 192715922d7SPyun YongHyeon "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" }, 1939dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8169SC, 0, 1942ee2c3b4SRemko Lodder "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 1959dfcacbeSPyun YongHyeon { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0, 196ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 1979dfcacbeSPyun YongHyeon { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0, 19826390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 1999dfcacbeSPyun YongHyeon { USR_VENDORID, USR_DEVICEID_997902, 0, 200dfdb409eSPyun YongHyeon "US Robotics 997902 (RTL8169S) Gigabit Ethernet" } 201a94100faSBill Paul }; 202a94100faSBill Paul 20329658c96SDimitry Andric static const struct rl_hwrev re_hwrevs[] = { 20481eee0ebSPyun YongHyeon { RL_HWREV_8139, RL_8139, "", RL_MTU }, 20581eee0ebSPyun YongHyeon { RL_HWREV_8139A, RL_8139, "A", RL_MTU }, 20681eee0ebSPyun YongHyeon { RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU }, 20781eee0ebSPyun YongHyeon { RL_HWREV_8139B, RL_8139, "B", RL_MTU }, 20881eee0ebSPyun YongHyeon { RL_HWREV_8130, RL_8139, "8130", RL_MTU }, 20981eee0ebSPyun YongHyeon { RL_HWREV_8139C, RL_8139, "C", RL_MTU }, 21081eee0ebSPyun YongHyeon { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU }, 21181eee0ebSPyun YongHyeon { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU }, 212ef278cb4SPyun YongHyeon { RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU }, 21381eee0ebSPyun YongHyeon { RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU }, 21481eee0ebSPyun YongHyeon { RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU }, 21581eee0ebSPyun YongHyeon { RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU }, 21681eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU }, 21781eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU }, 21881eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU }, 21981eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU }, 22081eee0ebSPyun YongHyeon { RL_HWREV_8100, RL_8139, "8100", RL_MTU }, 22181eee0ebSPyun YongHyeon { RL_HWREV_8101, RL_8139, "8101", RL_MTU }, 22281eee0ebSPyun YongHyeon { RL_HWREV_8100E, RL_8169, "8100E", RL_MTU }, 22381eee0ebSPyun YongHyeon { RL_HWREV_8101E, RL_8169, "8101E", RL_MTU }, 22481eee0ebSPyun YongHyeon { RL_HWREV_8102E, RL_8169, "8102E", RL_MTU }, 22581eee0ebSPyun YongHyeon { RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU }, 22681eee0ebSPyun YongHyeon { RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU }, 22781eee0ebSPyun YongHyeon { RL_HWREV_8103E, RL_8169, "8103E", RL_MTU }, 22839e69201SPyun YongHyeon { RL_HWREV_8401E, RL_8169, "8401E", RL_MTU }, 229a9e3362aSPyun YongHyeon { RL_HWREV_8402, RL_8169, "8402", RL_MTU }, 23054899a96SPyun YongHyeon { RL_HWREV_8105E, RL_8169, "8105E", RL_MTU }, 2316b0a8e04SPyun YongHyeon { RL_HWREV_8105E_SPIN1, RL_8169, "8105E", RL_MTU }, 232214c71f6SPyun YongHyeon { RL_HWREV_8106E, RL_8169, "8106E", RL_MTU }, 233ef278cb4SPyun YongHyeon { RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU }, 234ef278cb4SPyun YongHyeon { RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU }, 23581eee0ebSPyun YongHyeon { RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K }, 23681eee0ebSPyun YongHyeon { RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K }, 23781eee0ebSPyun YongHyeon { RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K }, 23881eee0ebSPyun YongHyeon { RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K }, 23981eee0ebSPyun YongHyeon { RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K }, 24081eee0ebSPyun YongHyeon { RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K}, 24181eee0ebSPyun YongHyeon { RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K}, 242c3767eabSPyun YongHyeon { RL_HWREV_8168EP, RL_8169, "8168EP/8111EP", RL_JUMBO_MTU_9K}, 243d467ffaaSPyun YongHyeon { RL_HWREV_8168F, RL_8169, "8168F/8111F", RL_JUMBO_MTU_9K}, 244ab9f923eSPyun YongHyeon { RL_HWREV_8168G, RL_8169, "8168G/8111G", RL_JUMBO_MTU_9K}, 245ab9f923eSPyun YongHyeon { RL_HWREV_8168GU, RL_8169, "8168GU/8111GU", RL_JUMBO_MTU_9K}, 24696b2c26aSMarius Strobl { RL_HWREV_8168H, RL_8169, "8168H/8111H", RL_JUMBO_MTU_9K}, 247d56f7f52SPyun YongHyeon { RL_HWREV_8411, RL_8169, "8411", RL_JUMBO_MTU_9K}, 248ab9f923eSPyun YongHyeon { RL_HWREV_8411B, RL_8169, "8411B", RL_JUMBO_MTU_9K}, 24981eee0ebSPyun YongHyeon { 0, 0, NULL, 0 } 250a94100faSBill Paul }; 251a94100faSBill Paul 252a94100faSBill Paul static int re_probe (device_t); 253a94100faSBill Paul static int re_attach (device_t); 254a94100faSBill Paul static int re_detach (device_t); 255a94100faSBill Paul 256d65abd66SPyun YongHyeon static int re_encap (struct rl_softc *, struct mbuf **); 257a94100faSBill Paul 258a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 259a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 260d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf 261d65abd66SPyun YongHyeon (struct rl_softc *, int); 262d65abd66SPyun YongHyeon static int re_newbuf (struct rl_softc *, int); 26381eee0ebSPyun YongHyeon static int re_jumbo_newbuf (struct rl_softc *, int); 264a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 26581eee0ebSPyun YongHyeon static int re_jrx_list_init (struct rl_softc *); 266a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 26722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 26822a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 26922a11c96SJohn-Mark Gurney (struct mbuf *); 27022a11c96SJohn-Mark Gurney #endif 2711abcdbd1SAttilio Rao static int re_rxeof (struct rl_softc *, int *); 272a94100faSBill Paul static void re_txeof (struct rl_softc *); 27397b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2741abcdbd1SAttilio Rao static int re_poll (struct ifnet *, enum poll_cmd, int); 2751abcdbd1SAttilio Rao static int re_poll_locked (struct ifnet *, enum poll_cmd, int); 27697b9d4baSJohn-Mark Gurney #endif 277ef544f63SPaolo Pisati static int re_intr (void *); 278502be0f7SPyun YongHyeon static void re_intr_msi (void *); 279a94100faSBill Paul static void re_tick (void *); 280ed510fb0SBill Paul static void re_int_task (void *, int); 281a94100faSBill Paul static void re_start (struct ifnet *); 282d180a66fSPyun YongHyeon static void re_start_locked (struct ifnet *); 283306c97e2SMark Johnston static void re_start_tx (struct rl_softc *); 284a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 285a94100faSBill Paul static void re_init (void *); 28697b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 287a94100faSBill Paul static void re_stop (struct rl_softc *); 2881d545c7aSMarius Strobl static void re_watchdog (struct rl_softc *); 289a94100faSBill Paul static int re_suspend (device_t); 290a94100faSBill Paul static int re_resume (device_t); 2916a087a87SPyun YongHyeon static int re_shutdown (device_t); 292a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 293a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 294a94100faSBill Paul 295a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 296a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 297ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 298a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 299a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 300a94100faSBill Paul 301a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 302a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 303a94100faSBill Paul static void re_miibus_statchg (device_t); 304a94100faSBill Paul 30581eee0ebSPyun YongHyeon static void re_set_jumbo (struct rl_softc *, int); 306ff191365SJung-uk Kim static void re_set_rxmode (struct rl_softc *); 307a94100faSBill Paul static void re_reset (struct rl_softc *); 3087467bd53SPyun YongHyeon static void re_setwol (struct rl_softc *); 3097467bd53SPyun YongHyeon static void re_clrwol (struct rl_softc *); 3106830588dSPyun YongHyeon static void re_set_linkspeed (struct rl_softc *); 311a94100faSBill Paul 3127790c8c1SConrad Meyer DEBUGNET_DEFINE(re); 313306c97e2SMark Johnston 314579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP /* see ixgbe.c for details */ 315579a6e3cSLuigi Rizzo #include <dev/netmap/if_re_netmap.h> 316847bf383SLuigi Rizzo MODULE_DEPEND(re, netmap, 1, 1, 1); 317579a6e3cSLuigi Rizzo #endif /* !DEV_NETMAP */ 318579a6e3cSLuigi Rizzo 319ed510fb0SBill Paul #ifdef RE_DIAG 320a94100faSBill Paul static int re_diag (struct rl_softc *); 321ed510fb0SBill Paul #endif 322a94100faSBill Paul 3230534aae0SPyun YongHyeon static void re_add_sysctls (struct rl_softc *); 3240534aae0SPyun YongHyeon static int re_sysctl_stats (SYSCTL_HANDLER_ARGS); 325502be0f7SPyun YongHyeon static int sysctl_int_range (SYSCTL_HANDLER_ARGS, int, int); 326502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod (SYSCTL_HANDLER_ARGS); 3270534aae0SPyun YongHyeon 328a94100faSBill Paul static device_method_t re_methods[] = { 329a94100faSBill Paul /* Device interface */ 330a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 331a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 332a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 333a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 334a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 335a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 336a94100faSBill Paul 337a94100faSBill Paul /* MII interface */ 338a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 339a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 340a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 341a94100faSBill Paul 3424b7ec270SMarius Strobl DEVMETHOD_END 343a94100faSBill Paul }; 344a94100faSBill Paul 345a94100faSBill Paul static driver_t re_driver = { 346a94100faSBill Paul "re", 347a94100faSBill Paul re_methods, 348a94100faSBill Paul sizeof(struct rl_softc) 349a94100faSBill Paul }; 350a94100faSBill Paul 351a94100faSBill Paul static devclass_t re_devclass; 352a94100faSBill Paul 353a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 354a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 355a94100faSBill Paul 356a94100faSBill Paul #define EE_SET(x) \ 357a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 358a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 359a94100faSBill Paul 360a94100faSBill Paul #define EE_CLR(x) \ 361a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 362a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 363a94100faSBill Paul 364a94100faSBill Paul /* 365a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 366a94100faSBill Paul */ 367a94100faSBill Paul static void 3687b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr) 369a94100faSBill Paul { 3700ce0868aSPyun YongHyeon int d, i; 371a94100faSBill Paul 372ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 373a94100faSBill Paul 374a94100faSBill Paul /* 375a94100faSBill Paul * Feed in each bit and strobe the clock. 376a94100faSBill Paul */ 377ed510fb0SBill Paul 378ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 379a94100faSBill Paul if (d & i) { 380a94100faSBill Paul EE_SET(RL_EE_DATAIN); 381a94100faSBill Paul } else { 382a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 383a94100faSBill Paul } 384a94100faSBill Paul DELAY(100); 385a94100faSBill Paul EE_SET(RL_EE_CLK); 386a94100faSBill Paul DELAY(150); 387a94100faSBill Paul EE_CLR(RL_EE_CLK); 388a94100faSBill Paul DELAY(100); 389a94100faSBill Paul } 390a94100faSBill Paul } 391a94100faSBill Paul 392a94100faSBill Paul /* 393a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 394a94100faSBill Paul */ 395a94100faSBill Paul static void 3967b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest) 397a94100faSBill Paul { 3980ce0868aSPyun YongHyeon int i; 399a94100faSBill Paul u_int16_t word = 0; 400a94100faSBill Paul 401a94100faSBill Paul /* 402a94100faSBill Paul * Send address of word we want to read. 403a94100faSBill Paul */ 404a94100faSBill Paul re_eeprom_putbyte(sc, addr); 405a94100faSBill Paul 406a94100faSBill Paul /* 407a94100faSBill Paul * Start reading bits from EEPROM. 408a94100faSBill Paul */ 409a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 410a94100faSBill Paul EE_SET(RL_EE_CLK); 411a94100faSBill Paul DELAY(100); 412a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 413a94100faSBill Paul word |= i; 414a94100faSBill Paul EE_CLR(RL_EE_CLK); 415a94100faSBill Paul DELAY(100); 416a94100faSBill Paul } 417a94100faSBill Paul 418a94100faSBill Paul *dest = word; 419a94100faSBill Paul } 420a94100faSBill Paul 421a94100faSBill Paul /* 422a94100faSBill Paul * Read a sequence of words from the EEPROM. 423a94100faSBill Paul */ 424a94100faSBill Paul static void 4257b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt) 426a94100faSBill Paul { 427a94100faSBill Paul int i; 428a94100faSBill Paul u_int16_t word = 0, *ptr; 429a94100faSBill Paul 430ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 431ed510fb0SBill Paul 432ed510fb0SBill Paul DELAY(100); 433ed510fb0SBill Paul 434a94100faSBill Paul for (i = 0; i < cnt; i++) { 435ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 436a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 437ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 438a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 439be099007SPyun YongHyeon *ptr = word; 440a94100faSBill Paul } 441ed510fb0SBill Paul 442ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 443a94100faSBill Paul } 444a94100faSBill Paul 445a94100faSBill Paul static int 4467b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg) 447a94100faSBill Paul { 448a94100faSBill Paul struct rl_softc *sc; 449a94100faSBill Paul u_int32_t rval; 450a94100faSBill Paul int i; 451a94100faSBill Paul 452a94100faSBill Paul sc = device_get_softc(dev); 453a94100faSBill Paul 4549bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4559bac70b8SBill Paul 4569bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4579bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4589bac70b8SBill Paul return (rval); 4599bac70b8SBill Paul } 4609bac70b8SBill Paul 461a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 462a94100faSBill Paul 46396b774f4SPyun YongHyeon for (i = 0; i < RL_PHY_TIMEOUT; i++) { 464a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 465a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 466a94100faSBill Paul break; 4672bc085c6SPyun YongHyeon DELAY(25); 468a94100faSBill Paul } 469a94100faSBill Paul 47096b774f4SPyun YongHyeon if (i == RL_PHY_TIMEOUT) { 4716b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY read failed\n"); 472a94100faSBill Paul return (0); 473a94100faSBill Paul } 474a94100faSBill Paul 4752bc085c6SPyun YongHyeon /* 4762bc085c6SPyun YongHyeon * Controller requires a 20us delay to process next MDIO request. 4772bc085c6SPyun YongHyeon */ 4782bc085c6SPyun YongHyeon DELAY(20); 4792bc085c6SPyun YongHyeon 480a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 481a94100faSBill Paul } 482a94100faSBill Paul 483a94100faSBill Paul static int 4847b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data) 485a94100faSBill Paul { 486a94100faSBill Paul struct rl_softc *sc; 487a94100faSBill Paul u_int32_t rval; 488a94100faSBill Paul int i; 489a94100faSBill Paul 490a94100faSBill Paul sc = device_get_softc(dev); 491a94100faSBill Paul 492a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4939bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 494a94100faSBill Paul 49596b774f4SPyun YongHyeon for (i = 0; i < RL_PHY_TIMEOUT; i++) { 496a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 497a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 498a94100faSBill Paul break; 4992bc085c6SPyun YongHyeon DELAY(25); 500a94100faSBill Paul } 501a94100faSBill Paul 50296b774f4SPyun YongHyeon if (i == RL_PHY_TIMEOUT) { 5036b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY write failed\n"); 504a94100faSBill Paul return (0); 505a94100faSBill Paul } 506a94100faSBill Paul 5072bc085c6SPyun YongHyeon /* 5082bc085c6SPyun YongHyeon * Controller requires a 20us delay to process next MDIO request. 5092bc085c6SPyun YongHyeon */ 5102bc085c6SPyun YongHyeon DELAY(20); 5112bc085c6SPyun YongHyeon 512a94100faSBill Paul return (0); 513a94100faSBill Paul } 514a94100faSBill Paul 515a94100faSBill Paul static int 5167b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg) 517a94100faSBill Paul { 518a94100faSBill Paul struct rl_softc *sc; 519a94100faSBill Paul u_int16_t rval = 0; 520a94100faSBill Paul u_int16_t re8139_reg = 0; 521a94100faSBill Paul 522a94100faSBill Paul sc = device_get_softc(dev); 523a94100faSBill Paul 524a94100faSBill Paul if (sc->rl_type == RL_8169) { 525a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 526a94100faSBill Paul return (rval); 527a94100faSBill Paul } 528a94100faSBill Paul 529a94100faSBill Paul switch (reg) { 530a94100faSBill Paul case MII_BMCR: 531a94100faSBill Paul re8139_reg = RL_BMCR; 532a94100faSBill Paul break; 533a94100faSBill Paul case MII_BMSR: 534a94100faSBill Paul re8139_reg = RL_BMSR; 535a94100faSBill Paul break; 536a94100faSBill Paul case MII_ANAR: 537a94100faSBill Paul re8139_reg = RL_ANAR; 538a94100faSBill Paul break; 539a94100faSBill Paul case MII_ANER: 540a94100faSBill Paul re8139_reg = RL_ANER; 541a94100faSBill Paul break; 542a94100faSBill Paul case MII_ANLPAR: 543a94100faSBill Paul re8139_reg = RL_LPAR; 544a94100faSBill Paul break; 545a94100faSBill Paul case MII_PHYIDR1: 546a94100faSBill Paul case MII_PHYIDR2: 547a94100faSBill Paul return (0); 548a94100faSBill Paul /* 549a94100faSBill Paul * Allow the rlphy driver to read the media status 550a94100faSBill Paul * register. If we have a link partner which does not 551a94100faSBill Paul * support NWAY, this is the register which will tell 552a94100faSBill Paul * us the results of parallel detection. 553a94100faSBill Paul */ 554a94100faSBill Paul case RL_MEDIASTAT: 555a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 556a94100faSBill Paul return (rval); 557a94100faSBill Paul default: 5586b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 559a94100faSBill Paul return (0); 560a94100faSBill Paul } 561a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 562baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) { 563baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 564baa12772SPyun YongHyeon rval &= ~(BMCR_LOOP | BMCR_ISO); 565baa12772SPyun YongHyeon } 566a94100faSBill Paul return (rval); 567a94100faSBill Paul } 568a94100faSBill Paul 569a94100faSBill Paul static int 5707b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data) 571a94100faSBill Paul { 572a94100faSBill Paul struct rl_softc *sc; 573a94100faSBill Paul u_int16_t re8139_reg = 0; 574a94100faSBill Paul int rval = 0; 575a94100faSBill Paul 576a94100faSBill Paul sc = device_get_softc(dev); 577a94100faSBill Paul 578a94100faSBill Paul if (sc->rl_type == RL_8169) { 579a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 580a94100faSBill Paul return (rval); 581a94100faSBill Paul } 582a94100faSBill Paul 583a94100faSBill Paul switch (reg) { 584a94100faSBill Paul case MII_BMCR: 585a94100faSBill Paul re8139_reg = RL_BMCR; 586baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS) { 587baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 588baa12772SPyun YongHyeon data &= ~(BMCR_LOOP | BMCR_ISO); 589baa12772SPyun YongHyeon } 590a94100faSBill Paul break; 591a94100faSBill Paul case MII_BMSR: 592a94100faSBill Paul re8139_reg = RL_BMSR; 593a94100faSBill Paul break; 594a94100faSBill Paul case MII_ANAR: 595a94100faSBill Paul re8139_reg = RL_ANAR; 596a94100faSBill Paul break; 597a94100faSBill Paul case MII_ANER: 598a94100faSBill Paul re8139_reg = RL_ANER; 599a94100faSBill Paul break; 600a94100faSBill Paul case MII_ANLPAR: 601a94100faSBill Paul re8139_reg = RL_LPAR; 602a94100faSBill Paul break; 603a94100faSBill Paul case MII_PHYIDR1: 604a94100faSBill Paul case MII_PHYIDR2: 605a94100faSBill Paul return (0); 606a94100faSBill Paul break; 607a94100faSBill Paul default: 6086b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 609a94100faSBill Paul return (0); 610a94100faSBill Paul } 611a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 612a94100faSBill Paul return (0); 613a94100faSBill Paul } 614a94100faSBill Paul 615a94100faSBill Paul static void 6167b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev) 617a94100faSBill Paul { 618130b6dfbSPyun YongHyeon struct rl_softc *sc; 619130b6dfbSPyun YongHyeon struct ifnet *ifp; 620130b6dfbSPyun YongHyeon struct mii_data *mii; 621a11e2f18SBruce M Simpson 622130b6dfbSPyun YongHyeon sc = device_get_softc(dev); 623130b6dfbSPyun YongHyeon mii = device_get_softc(sc->rl_miibus); 624130b6dfbSPyun YongHyeon ifp = sc->rl_ifp; 625130b6dfbSPyun YongHyeon if (mii == NULL || ifp == NULL || 626130b6dfbSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 627130b6dfbSPyun YongHyeon return; 628130b6dfbSPyun YongHyeon 629130b6dfbSPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 630130b6dfbSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 631130b6dfbSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 632130b6dfbSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 633130b6dfbSPyun YongHyeon case IFM_10_T: 634130b6dfbSPyun YongHyeon case IFM_100_TX: 635130b6dfbSPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 636130b6dfbSPyun YongHyeon break; 637130b6dfbSPyun YongHyeon case IFM_1000_T: 638130b6dfbSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0) 639130b6dfbSPyun YongHyeon break; 640130b6dfbSPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 641130b6dfbSPyun YongHyeon break; 642130b6dfbSPyun YongHyeon default: 643130b6dfbSPyun YongHyeon break; 644130b6dfbSPyun YongHyeon } 645130b6dfbSPyun YongHyeon } 646130b6dfbSPyun YongHyeon /* 64714013280SMarius Strobl * RealTek controllers do not provide any interface to the RX/TX 64814013280SMarius Strobl * MACs for resolved speed, duplex and flow-control parameters. 649130b6dfbSPyun YongHyeon */ 650a94100faSBill Paul } 651a94100faSBill Paul 652307b050dSGleb Smirnoff static u_int 653307b050dSGleb Smirnoff re_hash_maddr(void *arg, struct sockaddr_dl *sdl, u_int cnt) 654307b050dSGleb Smirnoff { 655307b050dSGleb Smirnoff uint32_t h, *hashes = arg; 656307b050dSGleb Smirnoff 657307b050dSGleb Smirnoff h = ether_crc32_be(LLADDR(sdl), ETHER_ADDR_LEN) >> 26; 658307b050dSGleb Smirnoff if (h < 32) 659307b050dSGleb Smirnoff hashes[0] |= (1 << h); 660307b050dSGleb Smirnoff else 661307b050dSGleb Smirnoff hashes[1] |= (1 << (h - 32)); 662307b050dSGleb Smirnoff 663307b050dSGleb Smirnoff return (1); 664307b050dSGleb Smirnoff } 665307b050dSGleb Smirnoff 666a94100faSBill Paul /* 667ff191365SJung-uk Kim * Set the RX configuration and 64-bit multicast hash filter. 668a94100faSBill Paul */ 669a94100faSBill Paul static void 670ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc) 671a94100faSBill Paul { 672a94100faSBill Paul struct ifnet *ifp; 673307b050dSGleb Smirnoff uint32_t h, hashes[2] = { 0, 0 }; 674307b050dSGleb Smirnoff uint32_t rxfilt; 675a94100faSBill Paul 67697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 67797b9d4baSJohn-Mark Gurney 678fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 679a94100faSBill Paul 680ff191365SJung-uk Kim rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD; 681f1a5f291SMarius Strobl if ((sc->rl_flags & RL_FLAG_EARLYOFF) != 0) 682f1a5f291SMarius Strobl rxfilt |= RL_RXCFG_EARLYOFF; 68314013280SMarius Strobl else if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) 684f1a5f291SMarius Strobl rxfilt |= RL_RXCFG_EARLYOFFV2; 685a94100faSBill Paul 686ff191365SJung-uk Kim if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) { 6877c103000SPyun YongHyeon if (ifp->if_flags & IFF_PROMISC) 6887c103000SPyun YongHyeon rxfilt |= RL_RXCFG_RX_ALLPHYS; 689a0637caaSPyun YongHyeon /* 690a0637caaSPyun YongHyeon * Unlike other hardwares, we have to explicitly set 691a0637caaSPyun YongHyeon * RL_RXCFG_RX_MULTI to receive multicast frames in 692a0637caaSPyun YongHyeon * promiscuous mode. 693a0637caaSPyun YongHyeon */ 694a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 695ff191365SJung-uk Kim hashes[0] = hashes[1] = 0xffffffff; 696ff191365SJung-uk Kim goto done; 697a94100faSBill Paul } 698a94100faSBill Paul 699307b050dSGleb Smirnoff if_foreach_llmaddr(ifp, re_hash_maddr, hashes); 700a94100faSBill Paul 701ff191365SJung-uk Kim if (hashes[0] != 0 || hashes[1] != 0) { 702bb7dfefbSBill Paul /* 703ff191365SJung-uk Kim * For some unfathomable reason, RealTek decided to 704ff191365SJung-uk Kim * reverse the order of the multicast hash registers 705ff191365SJung-uk Kim * in the PCI Express parts. This means we have to 706ff191365SJung-uk Kim * write the hash pattern in reverse order for those 707ff191365SJung-uk Kim * devices. 708bb7dfefbSBill Paul */ 709aaab4fbeSJung-uk Kim if ((sc->rl_flags & RL_FLAG_PCIE) != 0) { 710ff191365SJung-uk Kim h = bswap32(hashes[0]); 711ff191365SJung-uk Kim hashes[0] = bswap32(hashes[1]); 712ff191365SJung-uk Kim hashes[1] = h; 713ff191365SJung-uk Kim } 714ff191365SJung-uk Kim rxfilt |= RL_RXCFG_RX_MULTI; 715ff191365SJung-uk Kim } 716ff191365SJung-uk Kim 717b8333e45SPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8168F) { 718b8333e45SPyun YongHyeon /* Disable multicast filtering due to silicon bug. */ 719b8333e45SPyun YongHyeon hashes[0] = 0xffffffff; 720b8333e45SPyun YongHyeon hashes[1] = 0xffffffff; 721b8333e45SPyun YongHyeon } 722b8333e45SPyun YongHyeon 723ff191365SJung-uk Kim done: 724a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 725a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 726ff191365SJung-uk Kim CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 727bb7dfefbSBill Paul } 728a94100faSBill Paul 729a94100faSBill Paul static void 7307b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc) 731a94100faSBill Paul { 7320ce0868aSPyun YongHyeon int i; 733a94100faSBill Paul 73497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 73597b9d4baSJohn-Mark Gurney 736a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 737a94100faSBill Paul 738a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 739a94100faSBill Paul DELAY(10); 740a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 741a94100faSBill Paul break; 742a94100faSBill Paul } 743a94100faSBill Paul if (i == RL_TIMEOUT) 7446b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "reset never completed!\n"); 745a94100faSBill Paul 746566ca8caSJung-uk Kim if ((sc->rl_flags & RL_FLAG_MACRESET) != 0) 747a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 74881eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S) 749566ca8caSJung-uk Kim re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0); 750a94100faSBill Paul } 751a94100faSBill Paul 752ed510fb0SBill Paul #ifdef RE_DIAG 753ed510fb0SBill Paul 754a94100faSBill Paul /* 755a94100faSBill Paul * The following routine is designed to test for a defect on some 756a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 757a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 758a94100faSBill Paul * should be pulled high. The result of this defect is that the 759a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 760a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 761a94100faSBill Paul * because the 64-bit data lines aren't connected. 762a94100faSBill Paul * 763a94100faSBill Paul * There's no way to work around this (short of talking a soldering 764a94100faSBill Paul * iron to the board), however we can detect it. The method we use 765a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 766a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 767a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 768a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 769a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 770a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 771a94100faSBill Paul * so we print out a message on the console and abort the device attach. 772a94100faSBill Paul */ 773a94100faSBill Paul 774a94100faSBill Paul static int 7757b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc) 776a94100faSBill Paul { 777fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 778a94100faSBill Paul struct mbuf *m0; 779a94100faSBill Paul struct ether_header *eh; 780a94100faSBill Paul struct rl_desc *cur_rx; 781a94100faSBill Paul u_int16_t status; 782a94100faSBill Paul u_int32_t rxstat; 783ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 784a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 785a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 786a94100faSBill Paul 787a94100faSBill Paul /* Allocate a single mbuf */ 788c6499eccSGleb Smirnoff MGETHDR(m0, M_NOWAIT, MT_DATA); 789a94100faSBill Paul if (m0 == NULL) 790a94100faSBill Paul return (ENOBUFS); 791a94100faSBill Paul 79297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 79397b9d4baSJohn-Mark Gurney 794a94100faSBill Paul /* 795a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 796a94100faSBill Paul * so that it can send and receive frames, but performs the 797a94100faSBill Paul * following special functions: 798a94100faSBill Paul * - Puts receiver in promiscuous mode 799a94100faSBill Paul * - Enables digital loopback mode 800a94100faSBill Paul * - Leaves interrupts turned off 801a94100faSBill Paul */ 802a94100faSBill Paul 803a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 804a94100faSBill Paul sc->rl_testmode = 1; 8058476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 80697b9d4baSJohn-Mark Gurney re_init_locked(sc); 807351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 808ed510fb0SBill Paul if (sc->rl_type == RL_8169) 809ed510fb0SBill Paul phyaddr = 1; 810ed510fb0SBill Paul else 811ed510fb0SBill Paul phyaddr = 0; 812ed510fb0SBill Paul 813ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 814ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 815ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 816ed510fb0SBill Paul if (!(status & BMCR_RESET)) 817ed510fb0SBill Paul break; 818ed510fb0SBill Paul } 819ed510fb0SBill Paul 820ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 821ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 822ed510fb0SBill Paul 823804af9a1SBill Paul DELAY(100000); 824a94100faSBill Paul 825a94100faSBill Paul /* Put some data in the mbuf */ 826a94100faSBill Paul 827a94100faSBill Paul eh = mtod(m0, struct ether_header *); 828a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 829a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 830a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 831a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 832a94100faSBill Paul 8337cae6651SBill Paul /* 8347cae6651SBill Paul * Queue the packet, start transmission. 8357cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 8367cae6651SBill Paul */ 837a94100faSBill Paul 838abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 83997b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 84052732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 8417cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 84297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 843a94100faSBill Paul m0 = NULL; 844a94100faSBill Paul 845a94100faSBill Paul /* Wait for it to propagate through the chip */ 846a94100faSBill Paul 847abc8ff44SBill Paul DELAY(100000); 848a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 849a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 850ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 851abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 852abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 853a94100faSBill Paul break; 854a94100faSBill Paul DELAY(10); 855a94100faSBill Paul } 856a94100faSBill Paul 857a94100faSBill Paul if (i == RL_TIMEOUT) { 8586b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8596b9f5c94SGleb Smirnoff "diagnostic failed, failed to receive packet in" 8606b9f5c94SGleb Smirnoff " loopback mode\n"); 861a94100faSBill Paul error = EIO; 862a94100faSBill Paul goto done; 863a94100faSBill Paul } 864a94100faSBill Paul 865a94100faSBill Paul /* 866a94100faSBill Paul * The packet should have been dumped into the first 867a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 868a94100faSBill Paul */ 869a94100faSBill Paul 870a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 871a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 872a94100faSBill Paul BUS_DMASYNC_POSTREAD); 873d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 874d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap, 875d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 876d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 877d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap); 878a94100faSBill Paul 879d65abd66SPyun YongHyeon m0 = sc->rl_ldata.rl_rx_desc[0].rx_m; 880d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_m = NULL; 881a94100faSBill Paul eh = mtod(m0, struct ether_header *); 882a94100faSBill Paul 883a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 884a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 885a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 886a94100faSBill Paul 887a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 8886b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8896b9f5c94SGleb Smirnoff "diagnostic failed, received short packet\n"); 890a94100faSBill Paul error = EIO; 891a94100faSBill Paul goto done; 892a94100faSBill Paul } 893a94100faSBill Paul 894a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 895a94100faSBill Paul 896a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 897a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 898a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 8996b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n"); 9006b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n", 901a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 9026b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n", 903a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 904a94100faSBill Paul ntohs(eh->ether_type)); 9056b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "You may have a defective 32-bit " 9066b9f5c94SGleb Smirnoff "NIC plugged into a 64-bit PCI slot.\n"); 9076b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Please re-install the NIC in a " 9086b9f5c94SGleb Smirnoff "32-bit slot for proper operation.\n"); 9096b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Read the re(4) man page for more " 9106b9f5c94SGleb Smirnoff "details.\n"); 911a94100faSBill Paul error = EIO; 912a94100faSBill Paul } 913a94100faSBill Paul 914a94100faSBill Paul done: 915a94100faSBill Paul /* Turn interface off, release resources */ 916a94100faSBill Paul 917a94100faSBill Paul sc->rl_testmode = 0; 918351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 919a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 920a94100faSBill Paul re_stop(sc); 921a94100faSBill Paul if (m0 != NULL) 922a94100faSBill Paul m_freem(m0); 923a94100faSBill Paul 92497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 92597b9d4baSJohn-Mark Gurney 926a94100faSBill Paul return (error); 927a94100faSBill Paul } 928a94100faSBill Paul 929ed510fb0SBill Paul #endif 930ed510fb0SBill Paul 931a94100faSBill Paul /* 932a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 933a94100faSBill Paul * IDs against our list and return a device name if we find a match. 934a94100faSBill Paul */ 935a94100faSBill Paul static int 9367b5ffebfSPyun YongHyeon re_probe(device_t dev) 937a94100faSBill Paul { 938b3030306SMarius Strobl const struct rl_type *t; 939dfdb409eSPyun YongHyeon uint16_t devid, vendor; 940dfdb409eSPyun YongHyeon uint16_t revid, sdevid; 941dfdb409eSPyun YongHyeon int i; 942a94100faSBill Paul 943dfdb409eSPyun YongHyeon vendor = pci_get_vendor(dev); 944dfdb409eSPyun YongHyeon devid = pci_get_device(dev); 945dfdb409eSPyun YongHyeon revid = pci_get_revid(dev); 946dfdb409eSPyun YongHyeon sdevid = pci_get_subdevice(dev); 947a94100faSBill Paul 948dfdb409eSPyun YongHyeon if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) { 949dfdb409eSPyun YongHyeon if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) { 95026390635SJohn Baldwin /* 95126390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 952dfdb409eSPyun YongHyeon * Rev. 2 is supported by sk(4). 95326390635SJohn Baldwin */ 954a94100faSBill Paul return (ENXIO); 955a94100faSBill Paul } 956dfdb409eSPyun YongHyeon } 957dfdb409eSPyun YongHyeon 958dfdb409eSPyun YongHyeon if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) { 959dfdb409eSPyun YongHyeon if (revid != 0x20) { 960dfdb409eSPyun YongHyeon /* 8139, let rl(4) take care of this device. */ 961dfdb409eSPyun YongHyeon return (ENXIO); 962dfdb409eSPyun YongHyeon } 963dfdb409eSPyun YongHyeon } 964dfdb409eSPyun YongHyeon 965dfdb409eSPyun YongHyeon t = re_devs; 96673a1170aSPedro F. Giffuni for (i = 0; i < nitems(re_devs); i++, t++) { 967dfdb409eSPyun YongHyeon if (vendor == t->rl_vid && devid == t->rl_did) { 968a94100faSBill Paul device_set_desc(dev, t->rl_name); 969d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 970a94100faSBill Paul } 971a94100faSBill Paul } 972a94100faSBill Paul 973a94100faSBill Paul return (ENXIO); 974a94100faSBill Paul } 975a94100faSBill Paul 976a94100faSBill Paul /* 977a94100faSBill Paul * Map a single buffer address. 978a94100faSBill Paul */ 979a94100faSBill Paul 980a94100faSBill Paul static void 9817b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 982a94100faSBill Paul { 9838fd99e38SPyun YongHyeon bus_addr_t *addr; 984a94100faSBill Paul 985a94100faSBill Paul if (error) 986a94100faSBill Paul return; 987a94100faSBill Paul 988a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 989a94100faSBill Paul addr = arg; 990a94100faSBill Paul *addr = segs->ds_addr; 991a94100faSBill Paul } 992a94100faSBill Paul 993a94100faSBill Paul static int 9947b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc) 995a94100faSBill Paul { 99666366ca4SPyun YongHyeon bus_addr_t lowaddr; 997d65abd66SPyun YongHyeon bus_size_t rx_list_size, tx_list_size; 998a94100faSBill Paul int error; 999a94100faSBill Paul int i; 1000a94100faSBill Paul 1001d65abd66SPyun YongHyeon rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc); 1002d65abd66SPyun YongHyeon tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc); 1003d65abd66SPyun YongHyeon 1004d65abd66SPyun YongHyeon /* 1005d65abd66SPyun YongHyeon * Allocate the parent bus DMA tag appropriate for PCI. 1006ce628393SPyun YongHyeon * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD 1007ce628393SPyun YongHyeon * register should be set. However some RealTek chips are known 1008ce628393SPyun YongHyeon * to be buggy on DAC handling, therefore disable DAC by limiting 1009ce628393SPyun YongHyeon * DMA address space to 32bit. PCIe variants of RealTek chips 101066366ca4SPyun YongHyeon * may not have the limitation. 1011d65abd66SPyun YongHyeon */ 101266366ca4SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 101366366ca4SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PCIE) == 0) 101466366ca4SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 1015d65abd66SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 101666366ca4SPyun YongHyeon lowaddr, BUS_SPACE_MAXADDR, NULL, NULL, 1017d65abd66SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 1018d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_parent_tag); 1019d65abd66SPyun YongHyeon if (error) { 1020d65abd66SPyun YongHyeon device_printf(dev, "could not allocate parent DMA tag\n"); 1021d65abd66SPyun YongHyeon return (error); 1022d65abd66SPyun YongHyeon } 1023d65abd66SPyun YongHyeon 1024d65abd66SPyun YongHyeon /* 1025d65abd66SPyun YongHyeon * Allocate map for TX mbufs. 1026d65abd66SPyun YongHyeon */ 1027d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0, 1028d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1029d65abd66SPyun YongHyeon NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0, 1030d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_ldata.rl_tx_mtag); 1031d65abd66SPyun YongHyeon if (error) { 1032d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA tag\n"); 1033d65abd66SPyun YongHyeon return (error); 1034d65abd66SPyun YongHyeon } 1035d65abd66SPyun YongHyeon 1036a94100faSBill Paul /* 1037a94100faSBill Paul * Allocate map for RX mbufs. 1038a94100faSBill Paul */ 1039d65abd66SPyun YongHyeon 104081eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 104181eee0ebSPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 104281eee0ebSPyun YongHyeon 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 104381eee0ebSPyun YongHyeon MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL, 104481eee0ebSPyun YongHyeon &sc->rl_ldata.rl_jrx_mtag); 104581eee0ebSPyun YongHyeon if (error) { 104681eee0ebSPyun YongHyeon device_printf(dev, 104781eee0ebSPyun YongHyeon "could not allocate jumbo RX DMA tag\n"); 104881eee0ebSPyun YongHyeon return (error); 104981eee0ebSPyun YongHyeon } 105081eee0ebSPyun YongHyeon } 1051d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0, 1052d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 1053d65abd66SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag); 1054a94100faSBill Paul if (error) { 1055d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA tag\n"); 1056d65abd66SPyun YongHyeon return (error); 1057a94100faSBill Paul } 1058a94100faSBill Paul 1059a94100faSBill Paul /* 1060a94100faSBill Paul * Allocate map for TX descriptor list. 1061a94100faSBill Paul */ 1062a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1063a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1064d65abd66SPyun YongHyeon NULL, tx_list_size, 1, tx_list_size, 0, 1065a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1066a94100faSBill Paul if (error) { 1067d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring tag\n"); 1068d65abd66SPyun YongHyeon return (error); 1069a94100faSBill Paul } 1070a94100faSBill Paul 1071a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1072a94100faSBill Paul 1073a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1074d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_tx_list, 1075d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1076a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1077d65abd66SPyun YongHyeon if (error) { 1078d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring\n"); 1079d65abd66SPyun YongHyeon return (error); 1080d65abd66SPyun YongHyeon } 1081a94100faSBill Paul 1082a94100faSBill Paul /* Load the map for the TX ring. */ 1083a94100faSBill Paul 1084d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_addr = 0; 1085a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1086a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1087d65abd66SPyun YongHyeon tx_list_size, re_dma_map_addr, 1088a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1089d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) { 1090d65abd66SPyun YongHyeon device_printf(dev, "could not load TX DMA ring\n"); 1091d65abd66SPyun YongHyeon return (ENOMEM); 1092d65abd66SPyun YongHyeon } 1093a94100faSBill Paul 1094a94100faSBill Paul /* Create DMA maps for TX buffers */ 1095a94100faSBill Paul 1096d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 1097d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0, 1098d65abd66SPyun YongHyeon &sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1099a94100faSBill Paul if (error) { 1100d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for TX\n"); 1101d65abd66SPyun YongHyeon return (error); 1102a94100faSBill Paul } 1103a94100faSBill Paul } 1104a94100faSBill Paul 1105a94100faSBill Paul /* 1106a94100faSBill Paul * Allocate map for RX descriptor list. 1107a94100faSBill Paul */ 1108a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1109a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1110d65abd66SPyun YongHyeon NULL, rx_list_size, 1, rx_list_size, 0, 1111a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1112a94100faSBill Paul if (error) { 1113d65abd66SPyun YongHyeon device_printf(dev, "could not create RX DMA ring tag\n"); 1114d65abd66SPyun YongHyeon return (error); 1115a94100faSBill Paul } 1116a94100faSBill Paul 1117a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1118a94100faSBill Paul 1119a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1120d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_rx_list, 1121d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1122a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1123d65abd66SPyun YongHyeon if (error) { 1124d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA ring\n"); 1125d65abd66SPyun YongHyeon return (error); 1126d65abd66SPyun YongHyeon } 1127a94100faSBill Paul 1128a94100faSBill Paul /* Load the map for the RX ring. */ 1129a94100faSBill Paul 1130d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_list_addr = 0; 1131a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1132a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 1133d65abd66SPyun YongHyeon rx_list_size, re_dma_map_addr, 1134a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1135d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) { 1136d65abd66SPyun YongHyeon device_printf(dev, "could not load RX DMA ring\n"); 1137d65abd66SPyun YongHyeon return (ENOMEM); 1138d65abd66SPyun YongHyeon } 1139a94100faSBill Paul 1140a94100faSBill Paul /* Create DMA maps for RX buffers */ 1141a94100faSBill Paul 114281eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 114381eee0ebSPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0, 114481eee0ebSPyun YongHyeon &sc->rl_ldata.rl_jrx_sparemap); 114581eee0ebSPyun YongHyeon if (error) { 114681eee0ebSPyun YongHyeon device_printf(dev, 114781eee0ebSPyun YongHyeon "could not create spare DMA map for jumbo RX\n"); 114881eee0ebSPyun YongHyeon return (error); 114981eee0ebSPyun YongHyeon } 115081eee0ebSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 115181eee0ebSPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0, 115281eee0ebSPyun YongHyeon &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap); 115381eee0ebSPyun YongHyeon if (error) { 115481eee0ebSPyun YongHyeon device_printf(dev, 115581eee0ebSPyun YongHyeon "could not create DMA map for jumbo RX\n"); 115681eee0ebSPyun YongHyeon return (error); 115781eee0ebSPyun YongHyeon } 115881eee0ebSPyun YongHyeon } 115981eee0ebSPyun YongHyeon } 1160d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1161d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_sparemap); 1162a94100faSBill Paul if (error) { 1163d65abd66SPyun YongHyeon device_printf(dev, "could not create spare DMA map for RX\n"); 1164d65abd66SPyun YongHyeon return (error); 1165d65abd66SPyun YongHyeon } 1166d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1167d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1168d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1169d65abd66SPyun YongHyeon if (error) { 1170d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for RX\n"); 1171d65abd66SPyun YongHyeon return (error); 1172a94100faSBill Paul } 1173a94100faSBill Paul } 1174a94100faSBill Paul 11750534aae0SPyun YongHyeon /* Create DMA map for statistics. */ 11760534aae0SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0, 11770534aae0SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 11780534aae0SPyun YongHyeon sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL, 11790534aae0SPyun YongHyeon &sc->rl_ldata.rl_stag); 11800534aae0SPyun YongHyeon if (error) { 11810534aae0SPyun YongHyeon device_printf(dev, "could not create statistics DMA tag\n"); 11820534aae0SPyun YongHyeon return (error); 11830534aae0SPyun YongHyeon } 11840534aae0SPyun YongHyeon /* Allocate DMA'able memory for statistics. */ 11850534aae0SPyun YongHyeon error = bus_dmamem_alloc(sc->rl_ldata.rl_stag, 11860534aae0SPyun YongHyeon (void **)&sc->rl_ldata.rl_stats, 11870534aae0SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 11880534aae0SPyun YongHyeon &sc->rl_ldata.rl_smap); 11890534aae0SPyun YongHyeon if (error) { 11900534aae0SPyun YongHyeon device_printf(dev, 11910534aae0SPyun YongHyeon "could not allocate statistics DMA memory\n"); 11920534aae0SPyun YongHyeon return (error); 11930534aae0SPyun YongHyeon } 11940534aae0SPyun YongHyeon /* Load the map for statistics. */ 11950534aae0SPyun YongHyeon sc->rl_ldata.rl_stats_addr = 0; 11960534aae0SPyun YongHyeon error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap, 11970534aae0SPyun YongHyeon sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr, 11980534aae0SPyun YongHyeon &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT); 11990534aae0SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) { 12000534aae0SPyun YongHyeon device_printf(dev, "could not load statistics DMA memory\n"); 12010534aae0SPyun YongHyeon return (ENOMEM); 12020534aae0SPyun YongHyeon } 12030534aae0SPyun YongHyeon 1204a94100faSBill Paul return (0); 1205a94100faSBill Paul } 1206a94100faSBill Paul 1207a94100faSBill Paul /* 1208a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1209a94100faSBill Paul * setup and ethernet/BPF attach. 1210a94100faSBill Paul */ 1211a94100faSBill Paul static int 12127b5ffebfSPyun YongHyeon re_attach(device_t dev) 1213a94100faSBill Paul { 1214a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1215be099007SPyun YongHyeon u_int16_t as[ETHER_ADDR_LEN / 2]; 1216a94100faSBill Paul struct rl_softc *sc; 1217a94100faSBill Paul struct ifnet *ifp; 1218b3030306SMarius Strobl const struct rl_hwrev *hw_rev; 121914013280SMarius Strobl int capmask, error = 0, hwrev, i, msic, msixc, 122014013280SMarius Strobl phy, reg, rid; 1221017f1c8dSPyun YongHyeon u_int32_t cap, ctl; 1222ace7ed5dSPyun YongHyeon u_int16_t devid, re_did = 0; 122303ca7ae8SPyun YongHyeon uint8_t cfg; 1224a94100faSBill Paul 1225a94100faSBill Paul sc = device_get_softc(dev); 1226ed510fb0SBill Paul sc->rl_dev = dev; 1227a94100faSBill Paul 1228a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 122997b9d4baSJohn-Mark Gurney MTX_DEF); 1230d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1231d1754a9bSJohn Baldwin 1232a94100faSBill Paul /* 1233a94100faSBill Paul * Map control/status registers. 1234a94100faSBill Paul */ 1235a94100faSBill Paul pci_enable_busmaster(dev); 1236a94100faSBill Paul 1237ace7ed5dSPyun YongHyeon devid = pci_get_device(dev); 12382c21710bSPyun YongHyeon /* 12392c21710bSPyun YongHyeon * Prefer memory space register mapping over IO space. 12402c21710bSPyun YongHyeon * Because RTL8169SC does not seem to work when memory mapping 12412c21710bSPyun YongHyeon * is used always activate io mapping. 12422c21710bSPyun YongHyeon */ 12432c21710bSPyun YongHyeon if (devid == RT_DEVICEID_8169SC) 12442c21710bSPyun YongHyeon prefer_iomap = 1; 12452c21710bSPyun YongHyeon if (prefer_iomap == 0) { 1246ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(1); 1247ace7ed5dSPyun YongHyeon sc->rl_res_type = SYS_RES_MEMORY; 1248ace7ed5dSPyun YongHyeon /* RTL8168/8101E seems to use different BARs. */ 1249ace7ed5dSPyun YongHyeon if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E) 1250ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(2); 12512c21710bSPyun YongHyeon } else { 12522c21710bSPyun YongHyeon sc->rl_res_id = PCIR_BAR(0); 12532c21710bSPyun YongHyeon sc->rl_res_type = SYS_RES_IOPORT; 12542c21710bSPyun YongHyeon } 1255ace7ed5dSPyun YongHyeon sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type, 1256ace7ed5dSPyun YongHyeon &sc->rl_res_id, RF_ACTIVE); 12572c21710bSPyun YongHyeon if (sc->rl_res == NULL && prefer_iomap == 0) { 1258ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(0); 1259ace7ed5dSPyun YongHyeon sc->rl_res_type = SYS_RES_IOPORT; 1260ace7ed5dSPyun YongHyeon sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type, 1261ace7ed5dSPyun YongHyeon &sc->rl_res_id, RF_ACTIVE); 12622c21710bSPyun YongHyeon } 1263ace7ed5dSPyun YongHyeon if (sc->rl_res == NULL) { 1264d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1265a94100faSBill Paul error = ENXIO; 1266a94100faSBill Paul goto fail; 1267a94100faSBill Paul } 1268a94100faSBill Paul 1269a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1270a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1271a94100faSBill Paul 12725774c5ffSPyun YongHyeon msic = pci_msi_count(dev); 12734a58fd45SPyun YongHyeon msixc = pci_msix_count(dev); 1274017f1c8dSPyun YongHyeon if (pci_find_cap(dev, PCIY_EXPRESS, ®) == 0) { 12754a58fd45SPyun YongHyeon sc->rl_flags |= RL_FLAG_PCIE; 1276017f1c8dSPyun YongHyeon sc->rl_expcap = reg; 1277017f1c8dSPyun YongHyeon } 12784a58fd45SPyun YongHyeon if (bootverbose) { 12795774c5ffSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 12804a58fd45SPyun YongHyeon device_printf(dev, "MSI-X count : %d\n", msixc); 12815774c5ffSPyun YongHyeon } 12824a58fd45SPyun YongHyeon if (msix_disable > 0) 12834a58fd45SPyun YongHyeon msixc = 0; 12844a58fd45SPyun YongHyeon if (msi_disable > 0) 12854a58fd45SPyun YongHyeon msic = 0; 12864a58fd45SPyun YongHyeon /* Prefer MSI-X to MSI. */ 12874a58fd45SPyun YongHyeon if (msixc > 0) { 1288f1a5f291SMarius Strobl msixc = RL_MSI_MESSAGES; 12894a58fd45SPyun YongHyeon rid = PCIR_BAR(4); 12904a58fd45SPyun YongHyeon sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 12914a58fd45SPyun YongHyeon &rid, RF_ACTIVE); 12924a58fd45SPyun YongHyeon if (sc->rl_res_pba == NULL) { 12934a58fd45SPyun YongHyeon device_printf(sc->rl_dev, 12944a58fd45SPyun YongHyeon "could not allocate MSI-X PBA resource\n"); 12954a58fd45SPyun YongHyeon } 12964a58fd45SPyun YongHyeon if (sc->rl_res_pba != NULL && 12974a58fd45SPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 1298f1a5f291SMarius Strobl if (msixc == RL_MSI_MESSAGES) { 12994a58fd45SPyun YongHyeon device_printf(dev, "Using %d MSI-X message\n", 13004a58fd45SPyun YongHyeon msixc); 13014a58fd45SPyun YongHyeon sc->rl_flags |= RL_FLAG_MSIX; 13024a58fd45SPyun YongHyeon } else 13034a58fd45SPyun YongHyeon pci_release_msi(dev); 13044a58fd45SPyun YongHyeon } 13054a58fd45SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSIX) == 0) { 13064a58fd45SPyun YongHyeon if (sc->rl_res_pba != NULL) 13074a58fd45SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, rid, 13084a58fd45SPyun YongHyeon sc->rl_res_pba); 13094a58fd45SPyun YongHyeon sc->rl_res_pba = NULL; 13104a58fd45SPyun YongHyeon msixc = 0; 13114a58fd45SPyun YongHyeon } 13124a58fd45SPyun YongHyeon } 13134a58fd45SPyun YongHyeon /* Prefer MSI to INTx. */ 13144a58fd45SPyun YongHyeon if (msixc == 0 && msic > 0) { 1315f1a5f291SMarius Strobl msic = RL_MSI_MESSAGES; 13165774c5ffSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 13175774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES) { 13184a58fd45SPyun YongHyeon device_printf(dev, "Using %d MSI message\n", 13195774c5ffSPyun YongHyeon msic); 1320351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_MSI; 1321339a44fbSPyun YongHyeon /* Explicitly set MSI enable bit. */ 1322339a44fbSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 1323339a44fbSPyun YongHyeon cfg = CSR_READ_1(sc, RL_CFG2); 1324339a44fbSPyun YongHyeon cfg |= RL_CFG2_MSI; 1325339a44fbSPyun YongHyeon CSR_WRITE_1(sc, RL_CFG2, cfg); 1326f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 13275774c5ffSPyun YongHyeon } else 13285774c5ffSPyun YongHyeon pci_release_msi(dev); 13295774c5ffSPyun YongHyeon } 13304a58fd45SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) 13314a58fd45SPyun YongHyeon msic = 0; 13325774c5ffSPyun YongHyeon } 1333a94100faSBill Paul 13345774c5ffSPyun YongHyeon /* Allocate interrupt */ 13354a58fd45SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) { 13365774c5ffSPyun YongHyeon rid = 0; 13375774c5ffSPyun YongHyeon sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 13385774c5ffSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 13395774c5ffSPyun YongHyeon if (sc->rl_irq[0] == NULL) { 13405774c5ffSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1341a94100faSBill Paul error = ENXIO; 1342a94100faSBill Paul goto fail; 1343a94100faSBill Paul } 13445774c5ffSPyun YongHyeon } else { 13455774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 13465774c5ffSPyun YongHyeon sc->rl_irq[i] = bus_alloc_resource_any(dev, 13475774c5ffSPyun YongHyeon SYS_RES_IRQ, &rid, RF_ACTIVE); 13485774c5ffSPyun YongHyeon if (sc->rl_irq[i] == NULL) { 13495774c5ffSPyun YongHyeon device_printf(dev, 13502df05392SSergey Kandaurov "couldn't allocate IRQ resources for " 13515774c5ffSPyun YongHyeon "message %d\n", rid); 13525774c5ffSPyun YongHyeon error = ENXIO; 13535774c5ffSPyun YongHyeon goto fail; 13545774c5ffSPyun YongHyeon } 13555774c5ffSPyun YongHyeon } 13565774c5ffSPyun YongHyeon } 1357a94100faSBill Paul 13584d2bf239SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) { 13594d2bf239SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 13604d2bf239SPyun YongHyeon cfg = CSR_READ_1(sc, RL_CFG2); 13614d2bf239SPyun YongHyeon if ((cfg & RL_CFG2_MSI) != 0) { 13624d2bf239SPyun YongHyeon device_printf(dev, "turning off MSI enable bit.\n"); 13634d2bf239SPyun YongHyeon cfg &= ~RL_CFG2_MSI; 13644d2bf239SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG2, cfg); 13654d2bf239SPyun YongHyeon } 13664d2bf239SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 13674d2bf239SPyun YongHyeon } 13684d2bf239SPyun YongHyeon 13693d810282SKevin Lo /* Disable ASPM L0S/L1 and CLKREQ. */ 1370017f1c8dSPyun YongHyeon if (sc->rl_expcap != 0) { 1371017f1c8dSPyun YongHyeon cap = pci_read_config(dev, sc->rl_expcap + 1372389c8bd5SGavin Atkinson PCIER_LINK_CAP, 2); 1373389c8bd5SGavin Atkinson if ((cap & PCIEM_LINK_CAP_ASPM) != 0) { 1374017f1c8dSPyun YongHyeon ctl = pci_read_config(dev, sc->rl_expcap + 1375389c8bd5SGavin Atkinson PCIER_LINK_CTL, 2); 13763d810282SKevin Lo if ((ctl & (PCIEM_LINK_CTL_ECPM | 13773d810282SKevin Lo PCIEM_LINK_CTL_ASPMC))!= 0) { 13783d810282SKevin Lo ctl &= ~(PCIEM_LINK_CTL_ECPM | 13793d810282SKevin Lo PCIEM_LINK_CTL_ASPMC); 1380017f1c8dSPyun YongHyeon pci_write_config(dev, sc->rl_expcap + 1381389c8bd5SGavin Atkinson PCIER_LINK_CTL, ctl, 2); 1382017f1c8dSPyun YongHyeon device_printf(dev, "ASPM disabled\n"); 1383017f1c8dSPyun YongHyeon } 1384017f1c8dSPyun YongHyeon } else 1385017f1c8dSPyun YongHyeon device_printf(dev, "no ASPM capability\n"); 1386017f1c8dSPyun YongHyeon } 1387017f1c8dSPyun YongHyeon 1388abc8ff44SBill Paul hw_rev = re_hwrevs; 1389a810fc83SPyun YongHyeon hwrev = CSR_READ_4(sc, RL_TXCFG); 1390566ca8caSJung-uk Kim switch (hwrev & 0x70000000) { 1391566ca8caSJung-uk Kim case 0x00000000: 1392566ca8caSJung-uk Kim case 0x10000000: 1393566ca8caSJung-uk Kim device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000); 1394566ca8caSJung-uk Kim hwrev &= (RL_TXCFG_HWREV | 0x80000000); 1395566ca8caSJung-uk Kim break; 1396566ca8caSJung-uk Kim default: 1397a810fc83SPyun YongHyeon device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000); 1398fd3ae0f5SPyun YongHyeon sc->rl_macrev = hwrev & 0x00700000; 1399a810fc83SPyun YongHyeon hwrev &= RL_TXCFG_HWREV; 1400566ca8caSJung-uk Kim break; 1401566ca8caSJung-uk Kim } 1402fd3ae0f5SPyun YongHyeon device_printf(dev, "MAC rev. 0x%08x\n", sc->rl_macrev); 1403abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1404abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1405abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 140681eee0ebSPyun YongHyeon sc->rl_hwrev = hw_rev; 1407abc8ff44SBill Paul break; 1408abc8ff44SBill Paul } 1409abc8ff44SBill Paul hw_rev++; 1410abc8ff44SBill Paul } 1411d65abd66SPyun YongHyeon if (hw_rev->rl_desc == NULL) { 1412a810fc83SPyun YongHyeon device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev); 1413d65abd66SPyun YongHyeon error = ENXIO; 1414d65abd66SPyun YongHyeon goto fail; 1415d65abd66SPyun YongHyeon } 1416abc8ff44SBill Paul 1417351a76f9SPyun YongHyeon switch (hw_rev->rl_rev) { 1418351a76f9SPyun YongHyeon case RL_HWREV_8139CPLUS: 141981eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD; 1420351a76f9SPyun YongHyeon break; 1421351a76f9SPyun YongHyeon case RL_HWREV_8100E: 1422351a76f9SPyun YongHyeon case RL_HWREV_8101E: 142381eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER; 1424351a76f9SPyun YongHyeon break; 1425b1d62f0fSPyun YongHyeon case RL_HWREV_8102E: 1426b1d62f0fSPyun YongHyeon case RL_HWREV_8102EL: 14273d22427cSTai-hwa Liang case RL_HWREV_8102EL_SPIN1: 142881eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 | 142981eee0ebSPyun YongHyeon RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | 143081eee0ebSPyun YongHyeon RL_FLAG_AUTOPAD; 1431b1d62f0fSPyun YongHyeon break; 14328281a098SPyun YongHyeon case RL_HWREV_8103E: 143381eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 | 143481eee0ebSPyun YongHyeon RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | 143581eee0ebSPyun YongHyeon RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP; 14368281a098SPyun YongHyeon break; 143739e69201SPyun YongHyeon case RL_HWREV_8401E: 143854899a96SPyun YongHyeon case RL_HWREV_8105E: 14396b0a8e04SPyun YongHyeon case RL_HWREV_8105E_SPIN1: 1440214c71f6SPyun YongHyeon case RL_HWREV_8106E: 144154899a96SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 144254899a96SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 144354899a96SPyun YongHyeon RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD; 144454899a96SPyun YongHyeon break; 1445eef0e496SPyun YongHyeon case RL_HWREV_8402: 1446eef0e496SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 1447eef0e496SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 1448eef0e496SPyun YongHyeon RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | 1449eef0e496SPyun YongHyeon RL_FLAG_CMDSTOP_WAIT_TXQ; 1450eef0e496SPyun YongHyeon break; 1451ef278cb4SPyun YongHyeon case RL_HWREV_8168B_SPIN1: 1452ef278cb4SPyun YongHyeon case RL_HWREV_8168B_SPIN2: 1453886ff602SPyun YongHyeon sc->rl_flags |= RL_FLAG_WOLRXENB; 1454886ff602SPyun YongHyeon /* FALLTHROUGH */ 1455ef278cb4SPyun YongHyeon case RL_HWREV_8168B_SPIN3: 1456aaab4fbeSJung-uk Kim sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT; 1457deb5c680SPyun YongHyeon break; 1458deb5c680SPyun YongHyeon case RL_HWREV_8168C_SPIN2: 145961f45a72SPyun YongHyeon sc->rl_flags |= RL_FLAG_MACSLEEP; 146061f45a72SPyun YongHyeon /* FALLTHROUGH */ 146161f45a72SPyun YongHyeon case RL_HWREV_8168C: 1462fd3ae0f5SPyun YongHyeon if (sc->rl_macrev == 0x00200000) 146361f45a72SPyun YongHyeon sc->rl_flags |= RL_FLAG_MACSLEEP; 146461f45a72SPyun YongHyeon /* FALLTHROUGH */ 1465deb5c680SPyun YongHyeon case RL_HWREV_8168CP: 1466aaab4fbeSJung-uk Kim sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1467f2e491c9SPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 14686830588dSPyun YongHyeon RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK; 1469351a76f9SPyun YongHyeon break; 1470df2dc2b3SPyun YongHyeon case RL_HWREV_8168D: 1471df2dc2b3SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 1472df2dc2b3SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 1473df2dc2b3SPyun YongHyeon RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 1474df2dc2b3SPyun YongHyeon RL_FLAG_WOL_MANLINK; 1475df2dc2b3SPyun YongHyeon break; 1476eef0e496SPyun YongHyeon case RL_HWREV_8168DP: 1477eef0e496SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1478eef0e496SPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_AUTOPAD | 14796830588dSPyun YongHyeon RL_FLAG_JUMBOV2 | RL_FLAG_WAIT_TXPOLL | RL_FLAG_WOL_MANLINK; 1480eef0e496SPyun YongHyeon break; 1481d0c45156SPyun YongHyeon case RL_HWREV_8168E: 1482d0c45156SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 1483d0c45156SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 14846830588dSPyun YongHyeon RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 14856830588dSPyun YongHyeon RL_FLAG_WOL_MANLINK; 1486d0c45156SPyun YongHyeon break; 1487f0431c5bSPyun YongHyeon case RL_HWREV_8168E_VL: 1488d467ffaaSPyun YongHyeon case RL_HWREV_8168F: 1489f1a5f291SMarius Strobl sc->rl_flags |= RL_FLAG_EARLYOFF; 1490f1a5f291SMarius Strobl /* FALLTHROUGH */ 1491d56f7f52SPyun YongHyeon case RL_HWREV_8411: 1492f0431c5bSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1493f0431c5bSPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 1494eef0e496SPyun YongHyeon RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 14956830588dSPyun YongHyeon RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK; 1496f0431c5bSPyun YongHyeon break; 1497f1a5f291SMarius Strobl case RL_HWREV_8168EP: 1498f1a5f291SMarius Strobl case RL_HWREV_8168G: 1499f1a5f291SMarius Strobl case RL_HWREV_8411B: 1500f1a5f291SMarius Strobl sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1501f1a5f291SMarius Strobl RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 1502f1a5f291SMarius Strobl RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 1503f1a5f291SMarius Strobl RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK | 150414013280SMarius Strobl RL_FLAG_8168G_PLUS; 1505f1a5f291SMarius Strobl break; 1506ab9f923eSPyun YongHyeon case RL_HWREV_8168GU: 150714013280SMarius Strobl case RL_HWREV_8168H: 1508ab9f923eSPyun YongHyeon if (pci_get_device(dev) == RT_DEVICEID_8101E) { 150914013280SMarius Strobl /* RTL8106E(US), RTL8107E */ 1510ab9f923eSPyun YongHyeon sc->rl_flags |= RL_FLAG_FASTETHER; 1511ab9f923eSPyun YongHyeon } else 1512ab9f923eSPyun YongHyeon sc->rl_flags |= RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK; 1513ab9f923eSPyun YongHyeon 1514ab9f923eSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1515ab9f923eSPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 1516f1a5f291SMarius Strobl RL_FLAG_AUTOPAD | RL_FLAG_CMDSTOP_WAIT_TXQ | 151714013280SMarius Strobl RL_FLAG_8168G_PLUS; 1518ab9f923eSPyun YongHyeon break; 1519566ca8caSJung-uk Kim case RL_HWREV_8169_8110SB: 1520566ca8caSJung-uk Kim case RL_HWREV_8169_8110SBL: 1521566ca8caSJung-uk Kim case RL_HWREV_8169_8110SC: 1522566ca8caSJung-uk Kim case RL_HWREV_8169_8110SCE: 1523566ca8caSJung-uk Kim sc->rl_flags |= RL_FLAG_PHYWAKE; 1524566ca8caSJung-uk Kim /* FALLTHROUGH */ 15250596d7e6SPyun YongHyeon case RL_HWREV_8169: 15260596d7e6SPyun YongHyeon case RL_HWREV_8169S: 1527566ca8caSJung-uk Kim case RL_HWREV_8110S: 1528566ca8caSJung-uk Kim sc->rl_flags |= RL_FLAG_MACRESET; 1529351a76f9SPyun YongHyeon break; 1530351a76f9SPyun YongHyeon default: 1531351a76f9SPyun YongHyeon break; 1532351a76f9SPyun YongHyeon } 1533351a76f9SPyun YongHyeon 1534e7e7593cSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8139CPLUS) { 1535e7e7593cSPyun YongHyeon sc->rl_cfg0 = RL_8139_CFG0; 1536e7e7593cSPyun YongHyeon sc->rl_cfg1 = RL_8139_CFG1; 1537e7e7593cSPyun YongHyeon sc->rl_cfg2 = 0; 1538e7e7593cSPyun YongHyeon sc->rl_cfg3 = RL_8139_CFG3; 1539e7e7593cSPyun YongHyeon sc->rl_cfg4 = RL_8139_CFG4; 1540e7e7593cSPyun YongHyeon sc->rl_cfg5 = RL_8139_CFG5; 1541e7e7593cSPyun YongHyeon } else { 1542e7e7593cSPyun YongHyeon sc->rl_cfg0 = RL_CFG0; 1543e7e7593cSPyun YongHyeon sc->rl_cfg1 = RL_CFG1; 1544e7e7593cSPyun YongHyeon sc->rl_cfg2 = RL_CFG2; 1545e7e7593cSPyun YongHyeon sc->rl_cfg3 = RL_CFG3; 1546e7e7593cSPyun YongHyeon sc->rl_cfg4 = RL_CFG4; 1547e7e7593cSPyun YongHyeon sc->rl_cfg5 = RL_CFG5; 1548e7e7593cSPyun YongHyeon } 1549e7e7593cSPyun YongHyeon 155093252626SPyun YongHyeon /* Reset the adapter. */ 155193252626SPyun YongHyeon RL_LOCK(sc); 155293252626SPyun YongHyeon re_reset(sc); 155393252626SPyun YongHyeon RL_UNLOCK(sc); 155493252626SPyun YongHyeon 1555deb5c680SPyun YongHyeon /* Enable PME. */ 1556deb5c680SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 1557e7e7593cSPyun YongHyeon cfg = CSR_READ_1(sc, sc->rl_cfg1); 1558deb5c680SPyun YongHyeon cfg |= RL_CFG1_PME; 1559e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg1, cfg); 1560e7e7593cSPyun YongHyeon cfg = CSR_READ_1(sc, sc->rl_cfg5); 1561deb5c680SPyun YongHyeon cfg &= RL_CFG5_PME_STS; 1562e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg5, cfg); 1563deb5c680SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 1564deb5c680SPyun YongHyeon 1565deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PAR) != 0) { 1566deb5c680SPyun YongHyeon /* 1567deb5c680SPyun YongHyeon * XXX Should have a better way to extract station 1568deb5c680SPyun YongHyeon * address from EEPROM. 1569deb5c680SPyun YongHyeon */ 1570deb5c680SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 1571deb5c680SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i); 1572deb5c680SPyun YongHyeon } else { 1573141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9356_ADDR_LEN; 1574ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1575a94100faSBill Paul if (re_did != 0x8129) 1576141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9346_ADDR_LEN; 1577a94100faSBill Paul 1578a94100faSBill Paul /* 1579a94100faSBill Paul * Get station address from the EEPROM. 1580a94100faSBill Paul */ 1581ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1582be099007SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN / 2; i++) 1583be099007SPyun YongHyeon as[i] = le16toh(as[i]); 1584de8925a2SKevin Lo bcopy(as, eaddr, ETHER_ADDR_LEN); 1585deb5c680SPyun YongHyeon } 1586ed510fb0SBill Paul 1587ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1588d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1589ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1590ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1591d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT; 1592d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT; 1593ed510fb0SBill Paul } else { 1594d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1595ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1596ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1597d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT; 1598d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT; 1599abc8ff44SBill Paul } 16009bac70b8SBill Paul 1601a94100faSBill Paul error = re_allocmem(dev, sc); 1602a94100faSBill Paul if (error) 1603a94100faSBill Paul goto fail; 16040534aae0SPyun YongHyeon re_add_sysctls(sc); 1605a94100faSBill Paul 1606cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1607cd036ec1SBrooks Davis if (ifp == NULL) { 1608d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1609cd036ec1SBrooks Davis error = ENOSPC; 1610cd036ec1SBrooks Davis goto fail; 1611cd036ec1SBrooks Davis } 1612cd036ec1SBrooks Davis 161361f45a72SPyun YongHyeon /* Take controller out of deep sleep mode. */ 161461f45a72SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) { 161561f45a72SPyun YongHyeon if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80) 161661f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 161761f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) | 0x01); 161861f45a72SPyun YongHyeon else 161961f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 162061f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) & ~0x01); 162161f45a72SPyun YongHyeon } 162261f45a72SPyun YongHyeon 1623351a76f9SPyun YongHyeon /* Take PHY out of power down mode. */ 162439e69201SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) { 1625d0c45156SPyun YongHyeon CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80); 162639e69201SPyun YongHyeon if (hw_rev->rl_rev == RL_HWREV_8401E) 162739e69201SPyun YongHyeon CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08); 162839e69201SPyun YongHyeon } 1629351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) { 1630351a76f9SPyun YongHyeon re_gmii_writereg(dev, 1, 0x1f, 0); 1631351a76f9SPyun YongHyeon re_gmii_writereg(dev, 1, 0x0e, 0); 1632351a76f9SPyun YongHyeon } 1633351a76f9SPyun YongHyeon 1634a94100faSBill Paul ifp->if_softc = sc; 16359bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1636a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1637a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1638a94100faSBill Paul ifp->if_start = re_start; 1639bc2a1002SPyun YongHyeon /* 1640bc2a1002SPyun YongHyeon * RTL8168/8111C generates wrong IP checksummed frame if the 164174a03446SPyun YongHyeon * packet has IP options so disable TX checksum offloading. 1642bc2a1002SPyun YongHyeon */ 1643bc2a1002SPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C || 16443c2a957dSPyun YongHyeon sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2 || 164574a03446SPyun YongHyeon sc->rl_hwrev->rl_rev == RL_HWREV_8168CP) { 164674a03446SPyun YongHyeon ifp->if_hwassist = 0; 164774a03446SPyun YongHyeon ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TSO4; 164874a03446SPyun YongHyeon } else { 1649bc2a1002SPyun YongHyeon ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP; 1650d6d7d923SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 165174a03446SPyun YongHyeon } 165274a03446SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 1653498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1654a94100faSBill Paul ifp->if_init = re_init; 165552732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 165652732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 165752732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1658a94100faSBill Paul 16596c3e93cbSGleb Smirnoff NET_TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1660ed510fb0SBill Paul 1661fed3ed71SPyun YongHyeon #define RE_PHYAD_INTERNAL 0 1662fed3ed71SPyun YongHyeon 1663fed3ed71SPyun YongHyeon /* Do MII setup. */ 1664fed3ed71SPyun YongHyeon phy = RE_PHYAD_INTERNAL; 1665fed3ed71SPyun YongHyeon if (sc->rl_type == RL_8169) 1666fed3ed71SPyun YongHyeon phy = 1; 166714013280SMarius Strobl capmask = BMSR_DEFCAPMASK; 166814013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0) 166914013280SMarius Strobl capmask &= ~BMSR_EXTSTAT; 1670fed3ed71SPyun YongHyeon error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd, 167114013280SMarius Strobl re_ifmedia_sts, capmask, phy, MII_OFFSET_ANY, MIIF_DOPAUSE); 1672fed3ed71SPyun YongHyeon if (error != 0) { 1673fed3ed71SPyun YongHyeon device_printf(dev, "attaching PHYs failed\n"); 1674fed3ed71SPyun YongHyeon goto fail; 1675fed3ed71SPyun YongHyeon } 1676fed3ed71SPyun YongHyeon 1677a94100faSBill Paul /* 1678a94100faSBill Paul * Call MI attach routine. 1679a94100faSBill Paul */ 1680a94100faSBill Paul ether_ifattach(ifp, eaddr); 1681a94100faSBill Paul 1682960fd5b3SPyun YongHyeon /* VLAN capability setup */ 1683960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING; 1684960fd5b3SPyun YongHyeon if (ifp->if_capabilities & IFCAP_HWCSUM) 1685960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 16867467bd53SPyun YongHyeon /* Enable WOL if PM is supported. */ 16873b0a4aefSJohn Baldwin if (pci_find_cap(sc->rl_dev, PCIY_PMG, ®) == 0) 16887467bd53SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL; 1689960fd5b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 169044f7cbf5SPyun YongHyeon ifp->if_capenable &= ~(IFCAP_WOL_UCAST | IFCAP_WOL_MCAST); 1691a2a8420cSPyun YongHyeon /* 1692f9ad4da7SPyun YongHyeon * Don't enable TSO by default. It is known to generate 1693f9ad4da7SPyun YongHyeon * corrupted TCP segments(bad TCP options) under certain 16942df05392SSergey Kandaurov * circumstances. 1695a2a8420cSPyun YongHyeon */ 1696a2a8420cSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 1697ecafbbb5SPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO); 1698960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING 1699960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_POLLING; 1700960fd5b3SPyun YongHyeon #endif 1701960fd5b3SPyun YongHyeon /* 1702960fd5b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 1703960fd5b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 1704960fd5b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 1705960fd5b3SPyun YongHyeon */ 17061bffa951SGleb Smirnoff ifp->if_hdrlen = sizeof(struct ether_vlan_header); 1707960fd5b3SPyun YongHyeon 1708579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 1709579a6e3cSLuigi Rizzo re_netmap_attach(sc); 1710579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 1711e9f8886eSMarius Strobl 1712ed510fb0SBill Paul #ifdef RE_DIAG 1713ed510fb0SBill Paul /* 1714ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1715ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1716ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1717ed510fb0SBill Paul */ 1718ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1719ed510fb0SBill Paul error = re_diag(sc); 1720a94100faSBill Paul if (error) { 1721ed510fb0SBill Paul device_printf(dev, 1722ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1723a94100faSBill Paul ether_ifdetach(ifp); 1724a94100faSBill Paul goto fail; 1725a94100faSBill Paul } 1726ed510fb0SBill Paul } 1727ed510fb0SBill Paul #endif 1728a94100faSBill Paul 1729502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION 1730502be0f7SPyun YongHyeon intr_filter = 1; 1731502be0f7SPyun YongHyeon #endif 1732a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 1733502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 && 1734502be0f7SPyun YongHyeon intr_filter == 0) { 1735502be0f7SPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 1736502be0f7SPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc, 1737502be0f7SPyun YongHyeon &sc->rl_intrhand[0]); 1738502be0f7SPyun YongHyeon } else { 17395774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 17405774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 17415774c5ffSPyun YongHyeon &sc->rl_intrhand[0]); 17425774c5ffSPyun YongHyeon } 1743a94100faSBill Paul if (error) { 1744d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1745a94100faSBill Paul ether_ifdetach(ifp); 1746306c97e2SMark Johnston goto fail; 1747a94100faSBill Paul } 1748a94100faSBill Paul 17497790c8c1SConrad Meyer DEBUGNET_SET(ifp, re); 1750306c97e2SMark Johnston 1751a94100faSBill Paul fail: 1752a94100faSBill Paul if (error) 1753a94100faSBill Paul re_detach(dev); 1754a94100faSBill Paul 1755a94100faSBill Paul return (error); 1756a94100faSBill Paul } 1757a94100faSBill Paul 1758a94100faSBill Paul /* 1759a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1760a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1761a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1762a94100faSBill Paul * to be careful about only freeing resources that have actually been 1763a94100faSBill Paul * allocated. 1764a94100faSBill Paul */ 1765a94100faSBill Paul static int 17667b5ffebfSPyun YongHyeon re_detach(device_t dev) 1767a94100faSBill Paul { 1768a94100faSBill Paul struct rl_softc *sc; 1769a94100faSBill Paul struct ifnet *ifp; 17705774c5ffSPyun YongHyeon int i, rid; 1771a94100faSBill Paul 1772a94100faSBill Paul sc = device_get_softc(dev); 1773fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1774aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 177597b9d4baSJohn-Mark Gurney 177681cf2eb6SPyun YongHyeon /* These should only be active if attach succeeded */ 177781cf2eb6SPyun YongHyeon if (device_is_attached(dev)) { 177840929967SGleb Smirnoff #ifdef DEVICE_POLLING 177940929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 178040929967SGleb Smirnoff ether_poll_deregister(ifp); 178140929967SGleb Smirnoff #endif 178297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 178397b9d4baSJohn-Mark Gurney #if 0 178497b9d4baSJohn-Mark Gurney sc->suspended = 1; 178597b9d4baSJohn-Mark Gurney #endif 1786a94100faSBill Paul re_stop(sc); 1787525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1788d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 17893d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_inttask); 1790a94100faSBill Paul /* 1791a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1792a94100faSBill Paul * still had a BPF descriptor attached to this 179397b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1794a94100faSBill Paul * the BPF code to try and clear the promisc mode 1795a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1796a94100faSBill Paul * which will try to call re_init() again. This will 1797a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1798a94100faSBill Paul * which will panic the system when the kernel tries 1799a94100faSBill Paul * to invoke the re_tick() function that isn't there 1800a94100faSBill Paul * anymore. 1801a94100faSBill Paul */ 1802a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1803525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1804a94100faSBill Paul } 1805a94100faSBill Paul if (sc->rl_miibus) 1806a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1807a94100faSBill Paul bus_generic_detach(dev); 1808a94100faSBill Paul 180997b9d4baSJohn-Mark Gurney /* 181097b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 181197b9d4baSJohn-Mark Gurney * stopped here. 181297b9d4baSJohn-Mark Gurney */ 181397b9d4baSJohn-Mark Gurney 1814502be0f7SPyun YongHyeon if (sc->rl_intrhand[0] != NULL) { 1815502be0f7SPyun YongHyeon bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]); 1816502be0f7SPyun YongHyeon sc->rl_intrhand[0] = NULL; 18175774c5ffSPyun YongHyeon } 181882242c11SKevin Lo if (ifp != NULL) { 181982242c11SKevin Lo #ifdef DEV_NETMAP 182082242c11SKevin Lo netmap_detach(ifp); 182182242c11SKevin Lo #endif /* DEV_NETMAP */ 1822ad4f426eSWarner Losh if_free(ifp); 182382242c11SKevin Lo } 1824502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) 1825502be0f7SPyun YongHyeon rid = 0; 1826502be0f7SPyun YongHyeon else 1827502be0f7SPyun YongHyeon rid = 1; 18285774c5ffSPyun YongHyeon if (sc->rl_irq[0] != NULL) { 1829502be0f7SPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]); 18305774c5ffSPyun YongHyeon sc->rl_irq[0] = NULL; 18315774c5ffSPyun YongHyeon } 1832502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0) 18335774c5ffSPyun YongHyeon pci_release_msi(dev); 18344a58fd45SPyun YongHyeon if (sc->rl_res_pba) { 18354a58fd45SPyun YongHyeon rid = PCIR_BAR(4); 18364a58fd45SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba); 18374a58fd45SPyun YongHyeon } 1838a94100faSBill Paul if (sc->rl_res) 1839ace7ed5dSPyun YongHyeon bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id, 1840ace7ed5dSPyun YongHyeon sc->rl_res); 1841a94100faSBill Paul 1842a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1843a94100faSBill Paul 1844a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1845068d8643SJohn Baldwin if (sc->rl_ldata.rl_rx_list_addr) 1846a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1847a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1848068d8643SJohn Baldwin if (sc->rl_ldata.rl_rx_list) 1849a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1850a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1851a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1852a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1853a94100faSBill Paul } 1854a94100faSBill Paul 1855a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1856a94100faSBill Paul 1857a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1858068d8643SJohn Baldwin if (sc->rl_ldata.rl_tx_list_addr) 1859a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1860a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1861068d8643SJohn Baldwin if (sc->rl_ldata.rl_tx_list) 1862a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1863a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1864a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1865a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1866a94100faSBill Paul } 1867a94100faSBill Paul 1868a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1869a94100faSBill Paul 1870d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_mtag) { 18719e18005dSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 18729e18005dSPyun YongHyeon if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap) 1873d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag, 1874d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 18759e18005dSPyun YongHyeon } 1876d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag); 1877d65abd66SPyun YongHyeon } 1878d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_mtag) { 18799e18005dSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 18809e18005dSPyun YongHyeon if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap) 1881d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1882d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 18839e18005dSPyun YongHyeon } 1884d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_sparemap) 1885d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1886d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap); 1887d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag); 1888a94100faSBill Paul } 188981eee0ebSPyun YongHyeon if (sc->rl_ldata.rl_jrx_mtag) { 189081eee0ebSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 189181eee0ebSPyun YongHyeon if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap) 189281eee0ebSPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag, 189381eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_desc[i].rx_dmamap); 189481eee0ebSPyun YongHyeon } 189581eee0ebSPyun YongHyeon if (sc->rl_ldata.rl_jrx_sparemap) 189681eee0ebSPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag, 189781eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_sparemap); 189881eee0ebSPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag); 189981eee0ebSPyun YongHyeon } 1900a94100faSBill Paul /* Unload and free the stats buffer and map */ 1901a94100faSBill Paul 1902a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1903068d8643SJohn Baldwin if (sc->rl_ldata.rl_stats_addr) 1904a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1905a94100faSBill Paul sc->rl_ldata.rl_smap); 1906068d8643SJohn Baldwin if (sc->rl_ldata.rl_stats) 19070534aae0SPyun YongHyeon bus_dmamem_free(sc->rl_ldata.rl_stag, 19080534aae0SPyun YongHyeon sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap); 1909a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1910a94100faSBill Paul } 1911a94100faSBill Paul 1912a94100faSBill Paul if (sc->rl_parent_tag) 1913a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1914a94100faSBill Paul 1915a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1916a94100faSBill Paul 1917a94100faSBill Paul return (0); 1918a94100faSBill Paul } 1919a94100faSBill Paul 1920d65abd66SPyun YongHyeon static __inline void 19217b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx) 1922a94100faSBill Paul { 1923d65abd66SPyun YongHyeon struct rl_desc *desc; 1924d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1925d65abd66SPyun YongHyeon uint32_t cmdstat; 1926a94100faSBill Paul 192781eee0ebSPyun YongHyeon if (sc->rl_ifp->if_mtu > RL_MTU && 192881eee0ebSPyun YongHyeon (sc->rl_flags & RL_FLAG_JUMBOV2) != 0) 192981eee0ebSPyun YongHyeon rxd = &sc->rl_ldata.rl_jrx_desc[idx]; 193081eee0ebSPyun YongHyeon else 1931d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1932d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1933d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1934d65abd66SPyun YongHyeon cmdstat = rxd->rx_size; 1935d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1936d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1937d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1938d65abd66SPyun YongHyeon } 1939d65abd66SPyun YongHyeon 1940d65abd66SPyun YongHyeon static int 19417b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx) 1942d65abd66SPyun YongHyeon { 1943d65abd66SPyun YongHyeon struct mbuf *m; 1944d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1945d65abd66SPyun YongHyeon bus_dma_segment_t segs[1]; 1946d65abd66SPyun YongHyeon bus_dmamap_t map; 1947d65abd66SPyun YongHyeon struct rl_desc *desc; 1948d65abd66SPyun YongHyeon uint32_t cmdstat; 1949d65abd66SPyun YongHyeon int error, nsegs; 1950d65abd66SPyun YongHyeon 1951c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 1952d65abd66SPyun YongHyeon if (m == NULL) 1953a94100faSBill Paul return (ENOBUFS); 1954a94100faSBill Paul 1955a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 195622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 195722a11c96SJohn-Mark Gurney /* 195822a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 195922a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 196022a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 196122a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 196222a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 196322a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 196422a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 196522a11c96SJohn-Mark Gurney * discarding the old buffer. 196622a11c96SJohn-Mark Gurney */ 196722a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 196822a11c96SJohn-Mark Gurney #endif 1969d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag, 1970d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 1971d65abd66SPyun YongHyeon if (error != 0) { 1972d65abd66SPyun YongHyeon m_freem(m); 1973d65abd66SPyun YongHyeon return (ENOBUFS); 1974d65abd66SPyun YongHyeon } 1975d65abd66SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 1976a94100faSBill Paul 1977d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1978d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 1979d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1980d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1981d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap); 1982a94100faSBill Paul } 1983a94100faSBill Paul 1984d65abd66SPyun YongHyeon rxd->rx_m = m; 1985d65abd66SPyun YongHyeon map = rxd->rx_dmamap; 1986d65abd66SPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap; 1987d65abd66SPyun YongHyeon rxd->rx_size = segs[0].ds_len; 1988d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap = map; 1989d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1990a94100faSBill Paul BUS_DMASYNC_PREREAD); 1991a94100faSBill Paul 1992d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1993d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1994d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 1995d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 1996d65abd66SPyun YongHyeon cmdstat = segs[0].ds_len; 1997d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1998d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1999d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 2000d65abd66SPyun YongHyeon 2001a94100faSBill Paul return (0); 2002a94100faSBill Paul } 2003a94100faSBill Paul 200481eee0ebSPyun YongHyeon static int 200581eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx) 200681eee0ebSPyun YongHyeon { 200781eee0ebSPyun YongHyeon struct mbuf *m; 200881eee0ebSPyun YongHyeon struct rl_rxdesc *rxd; 200981eee0ebSPyun YongHyeon bus_dma_segment_t segs[1]; 201081eee0ebSPyun YongHyeon bus_dmamap_t map; 201181eee0ebSPyun YongHyeon struct rl_desc *desc; 201281eee0ebSPyun YongHyeon uint32_t cmdstat; 201381eee0ebSPyun YongHyeon int error, nsegs; 201481eee0ebSPyun YongHyeon 2015c6499eccSGleb Smirnoff m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 201681eee0ebSPyun YongHyeon if (m == NULL) 201781eee0ebSPyun YongHyeon return (ENOBUFS); 201881eee0ebSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 201981eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX 202081eee0ebSPyun YongHyeon m_adj(m, RE_ETHER_ALIGN); 202181eee0ebSPyun YongHyeon #endif 202281eee0ebSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag, 202381eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 202481eee0ebSPyun YongHyeon if (error != 0) { 202581eee0ebSPyun YongHyeon m_freem(m); 202681eee0ebSPyun YongHyeon return (ENOBUFS); 202781eee0ebSPyun YongHyeon } 202881eee0ebSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 202981eee0ebSPyun YongHyeon 203081eee0ebSPyun YongHyeon rxd = &sc->rl_ldata.rl_jrx_desc[idx]; 203181eee0ebSPyun YongHyeon if (rxd->rx_m != NULL) { 203281eee0ebSPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap, 203381eee0ebSPyun YongHyeon BUS_DMASYNC_POSTREAD); 203481eee0ebSPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap); 203581eee0ebSPyun YongHyeon } 203681eee0ebSPyun YongHyeon 203781eee0ebSPyun YongHyeon rxd->rx_m = m; 203881eee0ebSPyun YongHyeon map = rxd->rx_dmamap; 203981eee0ebSPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap; 204081eee0ebSPyun YongHyeon rxd->rx_size = segs[0].ds_len; 204181eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_sparemap = map; 204281eee0ebSPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap, 204381eee0ebSPyun YongHyeon BUS_DMASYNC_PREREAD); 204481eee0ebSPyun YongHyeon 204581eee0ebSPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 204681eee0ebSPyun YongHyeon desc->rl_vlanctl = 0; 204781eee0ebSPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 204881eee0ebSPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 204981eee0ebSPyun YongHyeon cmdstat = segs[0].ds_len; 205081eee0ebSPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 205181eee0ebSPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 205281eee0ebSPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 205381eee0ebSPyun YongHyeon 205481eee0ebSPyun YongHyeon return (0); 205581eee0ebSPyun YongHyeon } 205681eee0ebSPyun YongHyeon 205722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 205822a11c96SJohn-Mark Gurney static __inline void 20597b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m) 206022a11c96SJohn-Mark Gurney { 206122a11c96SJohn-Mark Gurney int i; 206222a11c96SJohn-Mark Gurney uint16_t *src, *dst; 206322a11c96SJohn-Mark Gurney 206422a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 206522a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 206622a11c96SJohn-Mark Gurney 206722a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 206822a11c96SJohn-Mark Gurney *dst++ = *src++; 206922a11c96SJohn-Mark Gurney 207022a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 207122a11c96SJohn-Mark Gurney } 207222a11c96SJohn-Mark Gurney #endif 207322a11c96SJohn-Mark Gurney 2074a94100faSBill Paul static int 20757b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc) 2076a94100faSBill Paul { 2077d65abd66SPyun YongHyeon struct rl_desc *desc; 2078d65abd66SPyun YongHyeon int i; 207997b9d4baSJohn-Mark Gurney 208097b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 208197b9d4baSJohn-Mark Gurney 2082d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_tx_list, 2083d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc)); 2084d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 2085d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_m = NULL; 2086579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2087579a6e3cSLuigi Rizzo re_netmap_tx_init(sc); 2088579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2089d65abd66SPyun YongHyeon /* Set EOR. */ 2090d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1]; 2091d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR); 2092a94100faSBill Paul 2093a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2094d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_map, 2095d65abd66SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2096d65abd66SPyun YongHyeon 2097a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 2098a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 2099d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt; 2100a94100faSBill Paul 2101a94100faSBill Paul return (0); 2102a94100faSBill Paul } 2103a94100faSBill Paul 2104a94100faSBill Paul static int 21057b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc) 2106a94100faSBill Paul { 2107d65abd66SPyun YongHyeon int error, i; 2108a94100faSBill Paul 2109d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 2110d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 2111d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 2112d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_m = NULL; 2113d65abd66SPyun YongHyeon if ((error = re_newbuf(sc, i)) != 0) 2114d65abd66SPyun YongHyeon return (error); 2115a94100faSBill Paul } 2116579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2117579a6e3cSLuigi Rizzo re_netmap_rx_init(sc); 2118579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2119a94100faSBill Paul 2120a94100faSBill Paul /* Flush the RX descriptors */ 2121a94100faSBill Paul 2122a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 2123a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 2124a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2125a94100faSBill Paul 2126a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 2127a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2128502be0f7SPyun YongHyeon sc->rl_int_rx_act = 0; 2129a94100faSBill Paul 2130a94100faSBill Paul return (0); 2131a94100faSBill Paul } 2132a94100faSBill Paul 213381eee0ebSPyun YongHyeon static int 213481eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc) 213581eee0ebSPyun YongHyeon { 213681eee0ebSPyun YongHyeon int error, i; 213781eee0ebSPyun YongHyeon 213881eee0ebSPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 213981eee0ebSPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 214081eee0ebSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 214181eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL; 214281eee0ebSPyun YongHyeon if ((error = re_jumbo_newbuf(sc, i)) != 0) 214381eee0ebSPyun YongHyeon return (error); 214481eee0ebSPyun YongHyeon } 214581eee0ebSPyun YongHyeon 214681eee0ebSPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 214781eee0ebSPyun YongHyeon sc->rl_ldata.rl_rx_list_map, 214881eee0ebSPyun YongHyeon BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 214981eee0ebSPyun YongHyeon 215081eee0ebSPyun YongHyeon sc->rl_ldata.rl_rx_prodidx = 0; 215181eee0ebSPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 2152502be0f7SPyun YongHyeon sc->rl_int_rx_act = 0; 215381eee0ebSPyun YongHyeon 215481eee0ebSPyun YongHyeon return (0); 215581eee0ebSPyun YongHyeon } 215681eee0ebSPyun YongHyeon 2157a94100faSBill Paul /* 2158a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 2159a94100faSBill Paul * the reception of jumbo frames that have been fragmented 2160a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 2161a94100faSBill Paul */ 2162ed510fb0SBill Paul static int 21631abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp) 2164a94100faSBill Paul { 2165a94100faSBill Paul struct mbuf *m; 2166a94100faSBill Paul struct ifnet *ifp; 216781eee0ebSPyun YongHyeon int i, rxerr, total_len; 2168a94100faSBill Paul struct rl_desc *cur_rx; 2169a94100faSBill Paul u_int32_t rxstat, rxvlan; 217081eee0ebSPyun YongHyeon int jumbo, maxpkt = 16, rx_npkts = 0; 2171a94100faSBill Paul 21725120abbfSSam Leffler RL_LOCK_ASSERT(sc); 21735120abbfSSam Leffler 2174fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2175579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2176ce3ee1e7SLuigi Rizzo if (netmap_rx_irq(ifp, 0, &rx_npkts)) 2177579a6e3cSLuigi Rizzo return 0; 2178579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 217981eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0) 218081eee0ebSPyun YongHyeon jumbo = 1; 218181eee0ebSPyun YongHyeon else 218281eee0ebSPyun YongHyeon jumbo = 0; 2183a94100faSBill Paul 2184a94100faSBill Paul /* Invalidate the descriptor memory */ 2185a94100faSBill Paul 2186a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 2187a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 2188d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2189a94100faSBill Paul 2190d65abd66SPyun YongHyeon for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0; 2191d65abd66SPyun YongHyeon i = RL_RX_DESC_NXT(sc, i)) { 21925b6d1d9dSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 21935b6d1d9dSPyun YongHyeon break; 2194a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 2195a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 2196d65abd66SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_OWN) != 0) 2197d65abd66SPyun YongHyeon break; 2198d65abd66SPyun YongHyeon total_len = rxstat & sc->rl_rxlenmask; 2199a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 220081eee0ebSPyun YongHyeon if (jumbo != 0) 220181eee0ebSPyun YongHyeon m = sc->rl_ldata.rl_jrx_desc[i].rx_m; 220281eee0ebSPyun YongHyeon else 2203d65abd66SPyun YongHyeon m = sc->rl_ldata.rl_rx_desc[i].rx_m; 2204a94100faSBill Paul 220581eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 && 220681eee0ebSPyun YongHyeon (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) != 220781eee0ebSPyun YongHyeon (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) { 220881eee0ebSPyun YongHyeon /* 220981eee0ebSPyun YongHyeon * RTL8168C or later controllers do not 221081eee0ebSPyun YongHyeon * support multi-fragment packet. 221181eee0ebSPyun YongHyeon */ 221281eee0ebSPyun YongHyeon re_discard_rxbuf(sc, i); 221381eee0ebSPyun YongHyeon continue; 221481eee0ebSPyun YongHyeon } else if ((rxstat & RL_RDESC_STAT_EOF) == 0) { 2215d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 2216d65abd66SPyun YongHyeon /* 2217d65abd66SPyun YongHyeon * If this is part of a multi-fragment packet, 2218d65abd66SPyun YongHyeon * discard all the pieces. 2219d65abd66SPyun YongHyeon */ 2220d65abd66SPyun YongHyeon if (sc->rl_head != NULL) { 2221d65abd66SPyun YongHyeon m_freem(sc->rl_head); 2222d65abd66SPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 2223d65abd66SPyun YongHyeon } 2224d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 2225d65abd66SPyun YongHyeon continue; 2226d65abd66SPyun YongHyeon } 222722a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 2228a94100faSBill Paul if (sc->rl_head == NULL) 2229a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 2230a94100faSBill Paul else { 2231a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 2232a94100faSBill Paul sc->rl_tail->m_next = m; 2233a94100faSBill Paul sc->rl_tail = m; 2234a94100faSBill Paul } 2235a94100faSBill Paul continue; 2236a94100faSBill Paul } 2237a94100faSBill Paul 2238a94100faSBill Paul /* 2239a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 2240a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 2241a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 2242a94100faSBill Paul * Unfortunately, all 32 bits in the status word 2243a94100faSBill Paul * were already used, so to make room for the extra 2244a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 2245a94100faSBill Paul * error' bit and shifted the other status bits 2246a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 2247a94100faSBill Paul * still in the same places. We have already extracted 2248a94100faSBill Paul * the frame length and checked the OWN bit, so rather 2249a94100faSBill Paul * than using an alternate bit mapping, we shift the 2250a94100faSBill Paul * status bits one space to the right so we can evaluate 2251a94100faSBill Paul * them using the 8169 status as though it was in the 2252a94100faSBill Paul * same format as that of the 8139C+. 2253a94100faSBill Paul */ 2254a94100faSBill Paul if (sc->rl_type == RL_8169) 2255a94100faSBill Paul rxstat >>= 1; 2256a94100faSBill Paul 225722a11c96SJohn-Mark Gurney /* 225822a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 225922a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 226022a11c96SJohn-Mark Gurney */ 226181eee0ebSPyun YongHyeon if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) { 226281eee0ebSPyun YongHyeon rxerr = 1; 226381eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 && 226481eee0ebSPyun YongHyeon total_len > 8191 && 226581eee0ebSPyun YongHyeon (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT) 226681eee0ebSPyun YongHyeon rxerr = 0; 226781eee0ebSPyun YongHyeon if (rxerr != 0) { 2268c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 2269a94100faSBill Paul /* 2270a94100faSBill Paul * If this is part of a multi-fragment packet, 2271a94100faSBill Paul * discard all the pieces. 2272a94100faSBill Paul */ 2273a94100faSBill Paul if (sc->rl_head != NULL) { 2274a94100faSBill Paul m_freem(sc->rl_head); 2275a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2276a94100faSBill Paul } 2277d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 2278a94100faSBill Paul continue; 2279a94100faSBill Paul } 228081eee0ebSPyun YongHyeon } 2281a94100faSBill Paul 2282a94100faSBill Paul /* 2283a94100faSBill Paul * If allocating a replacement mbuf fails, 2284a94100faSBill Paul * reload the current one. 2285a94100faSBill Paul */ 228681eee0ebSPyun YongHyeon if (jumbo != 0) 228781eee0ebSPyun YongHyeon rxerr = re_jumbo_newbuf(sc, i); 228881eee0ebSPyun YongHyeon else 228981eee0ebSPyun YongHyeon rxerr = re_newbuf(sc, i); 229081eee0ebSPyun YongHyeon if (rxerr != 0) { 2291c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 2292a94100faSBill Paul if (sc->rl_head != NULL) { 2293a94100faSBill Paul m_freem(sc->rl_head); 2294a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2295a94100faSBill Paul } 2296d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 2297a94100faSBill Paul continue; 2298a94100faSBill Paul } 2299a94100faSBill Paul 2300a94100faSBill Paul if (sc->rl_head != NULL) { 230181eee0ebSPyun YongHyeon if (jumbo != 0) 230281eee0ebSPyun YongHyeon m->m_len = total_len; 230381eee0ebSPyun YongHyeon else { 230422a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 230522a11c96SJohn-Mark Gurney if (m->m_len == 0) 230622a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 230781eee0ebSPyun YongHyeon } 2308a94100faSBill Paul /* 2309a94100faSBill Paul * Special case: if there's 4 bytes or less 2310a94100faSBill Paul * in this buffer, the mbuf can be discarded: 2311a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 2312a94100faSBill Paul * care about anyway. 2313a94100faSBill Paul */ 2314a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 2315a94100faSBill Paul sc->rl_tail->m_len -= 2316a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 2317a94100faSBill Paul m_freem(m); 2318a94100faSBill Paul } else { 2319a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 2320a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 2321a94100faSBill Paul sc->rl_tail->m_next = m; 2322a94100faSBill Paul } 2323a94100faSBill Paul m = sc->rl_head; 2324a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2325a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 2326a94100faSBill Paul } else 2327a94100faSBill Paul m->m_pkthdr.len = m->m_len = 2328a94100faSBill Paul (total_len - ETHER_CRC_LEN); 2329a94100faSBill Paul 233022a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 233122a11c96SJohn-Mark Gurney re_fixup_rx(m); 233222a11c96SJohn-Mark Gurney #endif 2333c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1); 2334a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 2335a94100faSBill Paul 2336a94100faSBill Paul /* Do RX checksumming if enabled */ 2337a94100faSBill Paul 2338a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 2339deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) { 2340a94100faSBill Paul /* Check IP header checksum */ 2341a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 2342deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2343deb5c680SPyun YongHyeon CSUM_IP_CHECKED; 2344a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 2345deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2346deb5c680SPyun YongHyeon CSUM_IP_VALID; 2347a94100faSBill Paul 2348a94100faSBill Paul /* Check TCP/UDP checksum */ 2349a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 2350a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 2351a94100faSBill Paul (RL_UDPPKT(rxstat) && 2352a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 2353a94100faSBill Paul m->m_pkthdr.csum_flags |= 2354a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 2355a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 2356a94100faSBill Paul } 2357deb5c680SPyun YongHyeon } else { 2358deb5c680SPyun YongHyeon /* 2359deb5c680SPyun YongHyeon * RTL8168C/RTL816CP/RTL8111C/RTL8111CP 2360deb5c680SPyun YongHyeon */ 2361deb5c680SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_PROTOID) && 2362deb5c680SPyun YongHyeon (rxvlan & RL_RDESC_IPV4)) 2363deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2364deb5c680SPyun YongHyeon CSUM_IP_CHECKED; 2365deb5c680SPyun YongHyeon if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) && 2366deb5c680SPyun YongHyeon (rxvlan & RL_RDESC_IPV4)) 2367deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2368deb5c680SPyun YongHyeon CSUM_IP_VALID; 2369deb5c680SPyun YongHyeon if (((rxstat & RL_RDESC_STAT_TCP) && 2370deb5c680SPyun YongHyeon !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 2371deb5c680SPyun YongHyeon ((rxstat & RL_RDESC_STAT_UDP) && 2372deb5c680SPyun YongHyeon !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 2373deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2374deb5c680SPyun YongHyeon CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 2375deb5c680SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 2376deb5c680SPyun YongHyeon } 2377deb5c680SPyun YongHyeon } 2378a94100faSBill Paul } 2379ed510fb0SBill Paul maxpkt--; 2380d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 238178ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 2382bddff934SPyun YongHyeon bswap16((rxvlan & RL_RDESC_VLANCTL_DATA)); 238378ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 2384d147662cSGleb Smirnoff } 23855120abbfSSam Leffler RL_UNLOCK(sc); 2386a94100faSBill Paul (*ifp->if_input)(ifp, m); 23875120abbfSSam Leffler RL_LOCK(sc); 23881abcdbd1SAttilio Rao rx_npkts++; 2389a94100faSBill Paul } 2390a94100faSBill Paul 2391a94100faSBill Paul /* Flush the RX DMA ring */ 2392a94100faSBill Paul 2393a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 2394a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 2395a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2396a94100faSBill Paul 2397a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 2398ed510fb0SBill Paul 23991abcdbd1SAttilio Rao if (rx_npktsp != NULL) 24001abcdbd1SAttilio Rao *rx_npktsp = rx_npkts; 2401ed510fb0SBill Paul if (maxpkt) 2402ed510fb0SBill Paul return (EAGAIN); 2403ed510fb0SBill Paul 2404ed510fb0SBill Paul return (0); 2405a94100faSBill Paul } 2406a94100faSBill Paul 2407a94100faSBill Paul static void 24087b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc) 2409a94100faSBill Paul { 2410a94100faSBill Paul struct ifnet *ifp; 2411d65abd66SPyun YongHyeon struct rl_txdesc *txd; 2412a94100faSBill Paul u_int32_t txstat; 2413d65abd66SPyun YongHyeon int cons; 2414d65abd66SPyun YongHyeon 2415d65abd66SPyun YongHyeon cons = sc->rl_ldata.rl_tx_considx; 2416d65abd66SPyun YongHyeon if (cons == sc->rl_ldata.rl_tx_prodidx) 2417d65abd66SPyun YongHyeon return; 2418a94100faSBill Paul 2419fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2420579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2421ce3ee1e7SLuigi Rizzo if (netmap_tx_irq(ifp, 0)) 2422579a6e3cSLuigi Rizzo return; 2423579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2424a94100faSBill Paul /* Invalidate the TX descriptor list */ 2425a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2426a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2427d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2428a94100faSBill Paul 2429d65abd66SPyun YongHyeon for (; cons != sc->rl_ldata.rl_tx_prodidx; 2430d65abd66SPyun YongHyeon cons = RL_TX_DESC_NXT(sc, cons)) { 2431d65abd66SPyun YongHyeon txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat); 2432d65abd66SPyun YongHyeon if (txstat & RL_TDESC_STAT_OWN) 2433a94100faSBill Paul break; 2434a94100faSBill Paul /* 2435a94100faSBill Paul * We only stash mbufs in the last descriptor 2436a94100faSBill Paul * in a fragment chain, which also happens to 2437a94100faSBill Paul * be the only place where the TX status bits 2438a94100faSBill Paul * are valid. 2439a94100faSBill Paul */ 2440a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 2441d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[cons]; 2442d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2443d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2444d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 2445d65abd66SPyun YongHyeon txd->tx_dmamap); 2446d65abd66SPyun YongHyeon KASSERT(txd->tx_m != NULL, 2447d65abd66SPyun YongHyeon ("%s: freeing NULL mbufs!", __func__)); 2448d65abd66SPyun YongHyeon m_freem(txd->tx_m); 2449d65abd66SPyun YongHyeon txd->tx_m = NULL; 2450a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 2451a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 2452c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 1); 2453a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 2454c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 2455a94100faSBill Paul else 2456c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 2457a94100faSBill Paul } 2458a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 2459d65abd66SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2460a94100faSBill Paul } 2461d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_considx = cons; 2462a94100faSBill Paul 2463a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 2464a94100faSBill Paul 2465d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) { 2466ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2467a94100faSBill Paul /* 2468b4b95879SMarius Strobl * If not all descriptors have been reaped yet, reload 2469b4b95879SMarius Strobl * the timer so that we will eventually get another 2470a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 2471a94100faSBill Paul * This is done in case the transmitter has gone idle. 2472a94100faSBill Paul */ 2473a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2474ed510fb0SBill Paul #endif 2475b4b95879SMarius Strobl } else 2476b4b95879SMarius Strobl sc->rl_watchdog_timer = 0; 2477a94100faSBill Paul } 2478a94100faSBill Paul 2479a94100faSBill Paul static void 24807b5ffebfSPyun YongHyeon re_tick(void *xsc) 2481a94100faSBill Paul { 2482a94100faSBill Paul struct rl_softc *sc; 2483d1754a9bSJohn Baldwin struct mii_data *mii; 2484a94100faSBill Paul 2485a94100faSBill Paul sc = xsc; 248697b9d4baSJohn-Mark Gurney 248797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 248897b9d4baSJohn-Mark Gurney 24891d545c7aSMarius Strobl mii = device_get_softc(sc->rl_miibus); 2490a94100faSBill Paul mii_tick(mii); 24910fe200d9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_LINK) == 0) 24920fe200d9SPyun YongHyeon re_miibus_statchg(sc->rl_dev); 2493c2d2e19cSPyun YongHyeon /* 2494c2d2e19cSPyun YongHyeon * Reclaim transmitted frames here. Technically it is not 2495c2d2e19cSPyun YongHyeon * necessary to do here but it ensures periodic reclamation 2496c2d2e19cSPyun YongHyeon * regardless of Tx completion interrupt which seems to be 2497c2d2e19cSPyun YongHyeon * lost on PCIe based controllers under certain situations. 2498c2d2e19cSPyun YongHyeon */ 2499c2d2e19cSPyun YongHyeon re_txeof(sc); 2500130b6dfbSPyun YongHyeon re_watchdog(sc); 2501d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2502a94100faSBill Paul } 2503a94100faSBill Paul 2504a94100faSBill Paul #ifdef DEVICE_POLLING 25051abcdbd1SAttilio Rao static int 2506a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2507a94100faSBill Paul { 2508a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 25091abcdbd1SAttilio Rao int rx_npkts = 0; 2510a94100faSBill Paul 2511a94100faSBill Paul RL_LOCK(sc); 251240929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 25131abcdbd1SAttilio Rao rx_npkts = re_poll_locked(ifp, cmd, count); 251497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 25151abcdbd1SAttilio Rao return (rx_npkts); 251697b9d4baSJohn-Mark Gurney } 251797b9d4baSJohn-Mark Gurney 25181abcdbd1SAttilio Rao static int 251997b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 252097b9d4baSJohn-Mark Gurney { 252197b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 25221abcdbd1SAttilio Rao int rx_npkts; 252397b9d4baSJohn-Mark Gurney 252497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 252597b9d4baSJohn-Mark Gurney 2526a94100faSBill Paul sc->rxcycles = count; 25271abcdbd1SAttilio Rao re_rxeof(sc, &rx_npkts); 2528a94100faSBill Paul re_txeof(sc); 2529a94100faSBill Paul 253037652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2531d180a66fSPyun YongHyeon re_start_locked(ifp); 2532a94100faSBill Paul 2533a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2534a94100faSBill Paul u_int16_t status; 2535a94100faSBill Paul 2536a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2537a94100faSBill Paul if (status == 0xffff) 25381abcdbd1SAttilio Rao return (rx_npkts); 2539a94100faSBill Paul if (status) 2540a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2541818951afSPyun YongHyeon if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) && 2542818951afSPyun YongHyeon (sc->rl_flags & RL_FLAG_PCIE)) 2543818951afSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2544a94100faSBill Paul 2545a94100faSBill Paul /* 2546a94100faSBill Paul * XXX check behaviour on receiver stalls. 2547a94100faSBill Paul */ 2548a94100faSBill Paul 25498476c243SPyun YongHyeon if (status & RL_ISR_SYSTEM_ERR) { 25508476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 255197b9d4baSJohn-Mark Gurney re_init_locked(sc); 2552a94100faSBill Paul } 25538476c243SPyun YongHyeon } 25541abcdbd1SAttilio Rao return (rx_npkts); 2555a94100faSBill Paul } 2556a94100faSBill Paul #endif /* DEVICE_POLLING */ 2557a94100faSBill Paul 2558ef544f63SPaolo Pisati static int 25597b5ffebfSPyun YongHyeon re_intr(void *arg) 2560a94100faSBill Paul { 2561a94100faSBill Paul struct rl_softc *sc; 2562ed510fb0SBill Paul uint16_t status; 2563a94100faSBill Paul 2564a94100faSBill Paul sc = arg; 2565ed510fb0SBill Paul 2566ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 2567498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 2568ef544f63SPaolo Pisati return (FILTER_STRAY); 2569ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2570ed510fb0SBill Paul 2571cbc4d2dbSJohn Baldwin taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask); 2572ed510fb0SBill Paul 2573ef544f63SPaolo Pisati return (FILTER_HANDLED); 2574ed510fb0SBill Paul } 2575ed510fb0SBill Paul 2576ed510fb0SBill Paul static void 25777b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending) 2578ed510fb0SBill Paul { 2579ed510fb0SBill Paul struct rl_softc *sc; 2580ed510fb0SBill Paul struct ifnet *ifp; 2581ed510fb0SBill Paul u_int16_t status; 2582ed510fb0SBill Paul int rval = 0; 2583ed510fb0SBill Paul 2584ed510fb0SBill Paul sc = arg; 2585ed510fb0SBill Paul ifp = sc->rl_ifp; 2586a94100faSBill Paul 2587a94100faSBill Paul RL_LOCK(sc); 258897b9d4baSJohn-Mark Gurney 2589a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2590a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2591a94100faSBill Paul 2592d65abd66SPyun YongHyeon if (sc->suspended || 2593d65abd66SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2594ed510fb0SBill Paul RL_UNLOCK(sc); 2595ed510fb0SBill Paul return; 2596ed510fb0SBill Paul } 2597a94100faSBill Paul 2598ed510fb0SBill Paul #ifdef DEVICE_POLLING 2599ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 2600ed510fb0SBill Paul RL_UNLOCK(sc); 2601ed510fb0SBill Paul return; 2602ed510fb0SBill Paul } 2603ed510fb0SBill Paul #endif 2604a94100faSBill Paul 26056c3e93cbSGleb Smirnoff if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 26061abcdbd1SAttilio Rao rval = re_rxeof(sc, NULL); 2607ed510fb0SBill Paul 2608818951afSPyun YongHyeon /* 2609818951afSPyun YongHyeon * Some chips will ignore a second TX request issued 2610818951afSPyun YongHyeon * while an existing transmission is in progress. If 2611818951afSPyun YongHyeon * the transmitter goes idle but there are still 2612818951afSPyun YongHyeon * packets waiting to be sent, we need to restart the 2613818951afSPyun YongHyeon * channel here to flush them out. This only seems to 2614818951afSPyun YongHyeon * be required with the PCIe devices. 2615818951afSPyun YongHyeon */ 2616818951afSPyun YongHyeon if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) && 2617818951afSPyun YongHyeon (sc->rl_flags & RL_FLAG_PCIE)) 2618818951afSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 26193d85c23dSPyun YongHyeon if (status & ( 2620ed510fb0SBill Paul #ifdef RE_TX_MODERATION 26213d85c23dSPyun YongHyeon RL_ISR_TIMEOUT_EXPIRED| 2622ed510fb0SBill Paul #else 26233d85c23dSPyun YongHyeon RL_ISR_TX_OK| 2624ed510fb0SBill Paul #endif 2625ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 2626a94100faSBill Paul re_txeof(sc); 2627a94100faSBill Paul 26288476c243SPyun YongHyeon if (status & RL_ISR_SYSTEM_ERR) { 26298476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 263097b9d4baSJohn-Mark Gurney re_init_locked(sc); 26318476c243SPyun YongHyeon } 2632a94100faSBill Paul 263352732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2634d180a66fSPyun YongHyeon re_start_locked(ifp); 2635a94100faSBill Paul 2636a94100faSBill Paul RL_UNLOCK(sc); 2637ed510fb0SBill Paul 2638ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 2639cbc4d2dbSJohn Baldwin taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask); 2640ed510fb0SBill Paul return; 2641ed510fb0SBill Paul } 2642ed510fb0SBill Paul 2643ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2644a94100faSBill Paul } 2645a94100faSBill Paul 2646502be0f7SPyun YongHyeon static void 2647502be0f7SPyun YongHyeon re_intr_msi(void *xsc) 2648502be0f7SPyun YongHyeon { 2649502be0f7SPyun YongHyeon struct rl_softc *sc; 2650502be0f7SPyun YongHyeon struct ifnet *ifp; 2651502be0f7SPyun YongHyeon uint16_t intrs, status; 2652502be0f7SPyun YongHyeon 2653502be0f7SPyun YongHyeon sc = xsc; 2654502be0f7SPyun YongHyeon RL_LOCK(sc); 2655502be0f7SPyun YongHyeon 2656502be0f7SPyun YongHyeon ifp = sc->rl_ifp; 2657502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING 2658502be0f7SPyun YongHyeon if (ifp->if_capenable & IFCAP_POLLING) { 2659502be0f7SPyun YongHyeon RL_UNLOCK(sc); 2660502be0f7SPyun YongHyeon return; 2661502be0f7SPyun YongHyeon } 2662502be0f7SPyun YongHyeon #endif 2663502be0f7SPyun YongHyeon /* Disable interrupts. */ 2664502be0f7SPyun YongHyeon CSR_WRITE_2(sc, RL_IMR, 0); 2665502be0f7SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2666502be0f7SPyun YongHyeon RL_UNLOCK(sc); 2667502be0f7SPyun YongHyeon return; 2668502be0f7SPyun YongHyeon } 2669502be0f7SPyun YongHyeon 2670502be0f7SPyun YongHyeon intrs = RL_INTRS_CPLUS; 2671502be0f7SPyun YongHyeon status = CSR_READ_2(sc, RL_ISR); 2672502be0f7SPyun YongHyeon CSR_WRITE_2(sc, RL_ISR, status); 2673502be0f7SPyun YongHyeon if (sc->rl_int_rx_act > 0) { 2674502be0f7SPyun YongHyeon intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW | 2675502be0f7SPyun YongHyeon RL_ISR_RX_OVERRUN); 2676502be0f7SPyun YongHyeon status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW | 2677502be0f7SPyun YongHyeon RL_ISR_RX_OVERRUN); 2678502be0f7SPyun YongHyeon } 2679502be0f7SPyun YongHyeon 2680502be0f7SPyun YongHyeon if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR | 2681502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) { 2682502be0f7SPyun YongHyeon re_rxeof(sc, NULL); 2683502be0f7SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2684502be0f7SPyun YongHyeon if (sc->rl_int_rx_mod != 0 && 2685502be0f7SPyun YongHyeon (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR | 2686502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) { 2687502be0f7SPyun YongHyeon /* Rearm one-shot timer. */ 2688502be0f7SPyun YongHyeon CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2689502be0f7SPyun YongHyeon intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | 2690502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN); 2691502be0f7SPyun YongHyeon sc->rl_int_rx_act = 1; 2692502be0f7SPyun YongHyeon } else { 2693502be0f7SPyun YongHyeon intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR | 2694502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN; 2695502be0f7SPyun YongHyeon sc->rl_int_rx_act = 0; 2696502be0f7SPyun YongHyeon } 2697502be0f7SPyun YongHyeon } 2698502be0f7SPyun YongHyeon } 2699502be0f7SPyun YongHyeon 2700502be0f7SPyun YongHyeon /* 2701502be0f7SPyun YongHyeon * Some chips will ignore a second TX request issued 2702502be0f7SPyun YongHyeon * while an existing transmission is in progress. If 2703502be0f7SPyun YongHyeon * the transmitter goes idle but there are still 2704502be0f7SPyun YongHyeon * packets waiting to be sent, we need to restart the 2705502be0f7SPyun YongHyeon * channel here to flush them out. This only seems to 2706502be0f7SPyun YongHyeon * be required with the PCIe devices. 2707502be0f7SPyun YongHyeon */ 2708502be0f7SPyun YongHyeon if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) && 2709502be0f7SPyun YongHyeon (sc->rl_flags & RL_FLAG_PCIE)) 2710502be0f7SPyun YongHyeon CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2711502be0f7SPyun YongHyeon if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL)) 2712502be0f7SPyun YongHyeon re_txeof(sc); 2713502be0f7SPyun YongHyeon 2714502be0f7SPyun YongHyeon if (status & RL_ISR_SYSTEM_ERR) { 2715502be0f7SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2716502be0f7SPyun YongHyeon re_init_locked(sc); 2717502be0f7SPyun YongHyeon } 2718502be0f7SPyun YongHyeon 2719502be0f7SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2720502be0f7SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2721502be0f7SPyun YongHyeon re_start_locked(ifp); 2722502be0f7SPyun YongHyeon CSR_WRITE_2(sc, RL_IMR, intrs); 2723502be0f7SPyun YongHyeon } 2724502be0f7SPyun YongHyeon RL_UNLOCK(sc); 2725502be0f7SPyun YongHyeon } 2726502be0f7SPyun YongHyeon 2727d65abd66SPyun YongHyeon static int 27287b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head) 2729d65abd66SPyun YongHyeon { 2730d65abd66SPyun YongHyeon struct rl_txdesc *txd, *txd_last; 2731d65abd66SPyun YongHyeon bus_dma_segment_t segs[RL_NTXSEGS]; 2732d65abd66SPyun YongHyeon bus_dmamap_t map; 2733d65abd66SPyun YongHyeon struct mbuf *m_new; 2734d65abd66SPyun YongHyeon struct rl_desc *desc; 2735d65abd66SPyun YongHyeon int nsegs, prod; 2736d65abd66SPyun YongHyeon int i, error, ei, si; 2737d65abd66SPyun YongHyeon int padlen; 2738ccf34c81SPyun YongHyeon uint32_t cmdstat, csum_flags, vlanctl; 2739a94100faSBill Paul 2740d65abd66SPyun YongHyeon RL_LOCK_ASSERT(sc); 2741738489d1SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 27420fc4974fSBill Paul 27430fc4974fSBill Paul /* 27440fc4974fSBill Paul * With some of the RealTek chips, using the checksum offload 27450fc4974fSBill Paul * support in conjunction with the autopadding feature results 27460fc4974fSBill Paul * in the transmission of corrupt frames. For example, if we 27470fc4974fSBill Paul * need to send a really small IP fragment that's less than 60 27480fc4974fSBill Paul * bytes in size, and IP header checksumming is enabled, the 27490fc4974fSBill Paul * resulting ethernet frame that appears on the wire will 275099c8ae87SPyun YongHyeon * have garbled payload. To work around this, if TX IP checksum 27510fc4974fSBill Paul * offload is enabled, we always manually pad short frames out 2752d65abd66SPyun YongHyeon * to the minimum ethernet frame size. 27530fc4974fSBill Paul */ 2754f2e491c9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 && 2755deb5c680SPyun YongHyeon (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN && 275699c8ae87SPyun YongHyeon ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) { 2757d65abd66SPyun YongHyeon padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len; 2758d65abd66SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 2759d65abd66SPyun YongHyeon /* Get a writable copy. */ 2760c6499eccSGleb Smirnoff m_new = m_dup(*m_head, M_NOWAIT); 2761d65abd66SPyun YongHyeon m_freem(*m_head); 2762d65abd66SPyun YongHyeon if (m_new == NULL) { 2763d65abd66SPyun YongHyeon *m_head = NULL; 2764a94100faSBill Paul return (ENOBUFS); 2765a94100faSBill Paul } 2766d65abd66SPyun YongHyeon *m_head = m_new; 2767d65abd66SPyun YongHyeon } 2768d65abd66SPyun YongHyeon if ((*m_head)->m_next != NULL || 2769d65abd66SPyun YongHyeon M_TRAILINGSPACE(*m_head) < padlen) { 2770c6499eccSGleb Smirnoff m_new = m_defrag(*m_head, M_NOWAIT); 2771b4b95879SMarius Strobl if (m_new == NULL) { 2772b4b95879SMarius Strobl m_freem(*m_head); 2773b4b95879SMarius Strobl *m_head = NULL; 277480a2a305SJohn-Mark Gurney return (ENOBUFS); 2775b4b95879SMarius Strobl } 2776d65abd66SPyun YongHyeon } else 2777d65abd66SPyun YongHyeon m_new = *m_head; 2778a94100faSBill Paul 27790fc4974fSBill Paul /* 27800fc4974fSBill Paul * Manually pad short frames, and zero the pad space 27810fc4974fSBill Paul * to avoid leaking data. 27820fc4974fSBill Paul */ 2783d65abd66SPyun YongHyeon bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen); 2784d65abd66SPyun YongHyeon m_new->m_pkthdr.len += padlen; 27850fc4974fSBill Paul m_new->m_len = m_new->m_pkthdr.len; 2786d65abd66SPyun YongHyeon *m_head = m_new; 27870fc4974fSBill Paul } 27880fc4974fSBill Paul 2789d65abd66SPyun YongHyeon prod = sc->rl_ldata.rl_tx_prodidx; 2790d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[prod]; 2791d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2792d65abd66SPyun YongHyeon *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2793d65abd66SPyun YongHyeon if (error == EFBIG) { 2794c6499eccSGleb Smirnoff m_new = m_collapse(*m_head, M_NOWAIT, RL_NTXSEGS); 2795d65abd66SPyun YongHyeon if (m_new == NULL) { 2796d65abd66SPyun YongHyeon m_freem(*m_head); 2797b4b95879SMarius Strobl *m_head = NULL; 2798d65abd66SPyun YongHyeon return (ENOBUFS); 2799a94100faSBill Paul } 2800d65abd66SPyun YongHyeon *m_head = m_new; 2801d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, 2802d65abd66SPyun YongHyeon txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2803d65abd66SPyun YongHyeon if (error != 0) { 2804d65abd66SPyun YongHyeon m_freem(*m_head); 2805d65abd66SPyun YongHyeon *m_head = NULL; 2806d65abd66SPyun YongHyeon return (error); 2807a94100faSBill Paul } 2808d65abd66SPyun YongHyeon } else if (error != 0) 2809d65abd66SPyun YongHyeon return (error); 2810d65abd66SPyun YongHyeon if (nsegs == 0) { 2811d65abd66SPyun YongHyeon m_freem(*m_head); 2812d65abd66SPyun YongHyeon *m_head = NULL; 2813d65abd66SPyun YongHyeon return (EIO); 2814d65abd66SPyun YongHyeon } 2815d65abd66SPyun YongHyeon 2816d65abd66SPyun YongHyeon /* Check for number of available descriptors. */ 2817d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free - nsegs <= 1) { 2818d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap); 2819d65abd66SPyun YongHyeon return (ENOBUFS); 2820d65abd66SPyun YongHyeon } 2821d65abd66SPyun YongHyeon 2822d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2823d65abd66SPyun YongHyeon BUS_DMASYNC_PREWRITE); 2824a94100faSBill Paul 2825a94100faSBill Paul /* 2826d65abd66SPyun YongHyeon * Set up checksum offload. Note: checksum offload bits must 2827d65abd66SPyun YongHyeon * appear in all descriptors of a multi-descriptor transmit 2828d65abd66SPyun YongHyeon * attempt. This is according to testing done with an 8169 2829d65abd66SPyun YongHyeon * chip. This is a requirement. 2830a94100faSBill Paul */ 2831deb5c680SPyun YongHyeon vlanctl = 0; 2832d65abd66SPyun YongHyeon csum_flags = 0; 2833d6d7d923SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2834d6d7d923SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) { 2835d6d7d923SPyun YongHyeon csum_flags |= RL_TDESC_CMD_LGSEND; 2836d6d7d923SPyun YongHyeon vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2837d6d7d923SPyun YongHyeon RL_TDESC_CMD_MSSVALV2_SHIFT); 2838d6d7d923SPyun YongHyeon } else { 2839d6d7d923SPyun YongHyeon csum_flags |= RL_TDESC_CMD_LGSEND | 2840d65abd66SPyun YongHyeon ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2841d65abd66SPyun YongHyeon RL_TDESC_CMD_MSSVAL_SHIFT); 2842d6d7d923SPyun YongHyeon } 2843d6d7d923SPyun YongHyeon } else { 284499c8ae87SPyun YongHyeon /* 284599c8ae87SPyun YongHyeon * Unconditionally enable IP checksum if TCP or UDP 284699c8ae87SPyun YongHyeon * checksum is required. Otherwise, TCP/UDP checksum 28472df05392SSergey Kandaurov * doesn't make effects. 284899c8ae87SPyun YongHyeon */ 284999c8ae87SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) { 2850deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) { 2851d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_IPCSUM; 2852deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2853deb5c680SPyun YongHyeon CSUM_TCP) != 0) 2854d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_TCPCSUM; 2855deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2856deb5c680SPyun YongHyeon CSUM_UDP) != 0) 2857d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_UDPCSUM; 2858deb5c680SPyun YongHyeon } else { 2859deb5c680SPyun YongHyeon vlanctl |= RL_TDESC_CMD_IPCSUMV2; 2860deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2861deb5c680SPyun YongHyeon CSUM_TCP) != 0) 2862deb5c680SPyun YongHyeon vlanctl |= RL_TDESC_CMD_TCPCSUMV2; 2863deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2864deb5c680SPyun YongHyeon CSUM_UDP) != 0) 2865deb5c680SPyun YongHyeon vlanctl |= RL_TDESC_CMD_UDPCSUMV2; 2866deb5c680SPyun YongHyeon } 2867d65abd66SPyun YongHyeon } 286899c8ae87SPyun YongHyeon } 2869a94100faSBill Paul 2870ccf34c81SPyun YongHyeon /* 2871ccf34c81SPyun YongHyeon * Set up hardware VLAN tagging. Note: vlan tag info must 2872ccf34c81SPyun YongHyeon * appear in all descriptors of a multi-descriptor 2873ccf34c81SPyun YongHyeon * transmission attempt. 2874ccf34c81SPyun YongHyeon */ 2875ccf34c81SPyun YongHyeon if ((*m_head)->m_flags & M_VLANTAG) 2876bddff934SPyun YongHyeon vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) | 2877deb5c680SPyun YongHyeon RL_TDESC_VLANCTL_TAG; 2878ccf34c81SPyun YongHyeon 2879d65abd66SPyun YongHyeon si = prod; 2880d65abd66SPyun YongHyeon for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) { 2881d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[prod]; 2882deb5c680SPyun YongHyeon desc->rl_vlanctl = htole32(vlanctl); 2883d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 2884d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 2885d65abd66SPyun YongHyeon cmdstat = segs[i].ds_len; 2886d65abd66SPyun YongHyeon if (i != 0) 2887d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_OWN; 2888d65abd66SPyun YongHyeon if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1) 2889d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_EOR; 2890d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | csum_flags); 2891d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free--; 2892d65abd66SPyun YongHyeon } 2893d65abd66SPyun YongHyeon /* Update producer index. */ 2894d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_prodidx = prod; 2895a94100faSBill Paul 2896d65abd66SPyun YongHyeon /* Set EOF on the last descriptor. */ 2897d65abd66SPyun YongHyeon ei = RL_TX_DESC_PRV(sc, prod); 2898d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[ei]; 2899d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 2900d65abd66SPyun YongHyeon 2901d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[si]; 2902d65abd66SPyun YongHyeon /* Set SOF and transfer ownership of packet to the chip. */ 2903d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF); 2904a94100faSBill Paul 2905d65abd66SPyun YongHyeon /* 2906d65abd66SPyun YongHyeon * Insure that the map for this transmission 2907d65abd66SPyun YongHyeon * is placed at the array index of the last descriptor 2908d65abd66SPyun YongHyeon * in this chain. (Swap last and first dmamaps.) 2909d65abd66SPyun YongHyeon */ 2910d65abd66SPyun YongHyeon txd_last = &sc->rl_ldata.rl_tx_desc[ei]; 2911d65abd66SPyun YongHyeon map = txd->tx_dmamap; 2912d65abd66SPyun YongHyeon txd->tx_dmamap = txd_last->tx_dmamap; 2913d65abd66SPyun YongHyeon txd_last->tx_dmamap = map; 2914d65abd66SPyun YongHyeon txd_last->tx_m = *m_head; 2915a94100faSBill Paul 2916a94100faSBill Paul return (0); 2917a94100faSBill Paul } 2918a94100faSBill Paul 291997b9d4baSJohn-Mark Gurney static void 2920d180a66fSPyun YongHyeon re_start(struct ifnet *ifp) 292197b9d4baSJohn-Mark Gurney { 2922d180a66fSPyun YongHyeon struct rl_softc *sc; 292397b9d4baSJohn-Mark Gurney 2924d180a66fSPyun YongHyeon sc = ifp->if_softc; 2925d180a66fSPyun YongHyeon RL_LOCK(sc); 2926d180a66fSPyun YongHyeon re_start_locked(ifp); 2927d180a66fSPyun YongHyeon RL_UNLOCK(sc); 292897b9d4baSJohn-Mark Gurney } 292997b9d4baSJohn-Mark Gurney 2930a94100faSBill Paul /* 2931a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2932a94100faSBill Paul */ 2933a94100faSBill Paul static void 2934d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp) 2935a94100faSBill Paul { 2936a94100faSBill Paul struct rl_softc *sc; 2937d65abd66SPyun YongHyeon struct mbuf *m_head; 2938d65abd66SPyun YongHyeon int queued; 2939a94100faSBill Paul 2940a94100faSBill Paul sc = ifp->if_softc; 294197b9d4baSJohn-Mark Gurney 2942579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2943579a6e3cSLuigi Rizzo /* XXX is this necessary ? */ 2944579a6e3cSLuigi Rizzo if (ifp->if_capenable & IFCAP_NETMAP) { 29452ff91c17SVincenzo Maffione struct netmap_kring *kring = NA(ifp)->tx_rings[0]; 2946579a6e3cSLuigi Rizzo if (sc->rl_ldata.rl_tx_prodidx != kring->nr_hwcur) { 2947579a6e3cSLuigi Rizzo /* kick the tx unit */ 2948579a6e3cSLuigi Rizzo CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2949579a6e3cSLuigi Rizzo #ifdef RE_TX_MODERATION 2950579a6e3cSLuigi Rizzo CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2951579a6e3cSLuigi Rizzo #endif 2952579a6e3cSLuigi Rizzo sc->rl_watchdog_timer = 5; 2953579a6e3cSLuigi Rizzo } 2954579a6e3cSLuigi Rizzo return; 2955579a6e3cSLuigi Rizzo } 2956579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2957e9f8886eSMarius Strobl 2958d65abd66SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2959d180a66fSPyun YongHyeon IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0) 2960ed510fb0SBill Paul return; 2961a94100faSBill Paul 2962d65abd66SPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 2963d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free > 1;) { 296452732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2965a94100faSBill Paul if (m_head == NULL) 2966a94100faSBill Paul break; 2967a94100faSBill Paul 2968d65abd66SPyun YongHyeon if (re_encap(sc, &m_head) != 0) { 2969b4b95879SMarius Strobl if (m_head == NULL) 2970b4b95879SMarius Strobl break; 297152732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 297213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2973a94100faSBill Paul break; 2974a94100faSBill Paul } 2975a94100faSBill Paul 2976a94100faSBill Paul /* 2977a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2978a94100faSBill Paul * to him. 2979a94100faSBill Paul */ 298059a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 298152732175SMax Laier 298252732175SMax Laier queued++; 2983a94100faSBill Paul } 2984a94100faSBill Paul 2985ed510fb0SBill Paul if (queued == 0) { 2986ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2987d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) 2988ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2989ed510fb0SBill Paul #endif 299052732175SMax Laier return; 2991ed510fb0SBill Paul } 299252732175SMax Laier 2993306c97e2SMark Johnston re_start_tx(sc); 2994306c97e2SMark Johnston } 2995a94100faSBill Paul 2996306c97e2SMark Johnston static void 2997306c97e2SMark Johnston re_start_tx(struct rl_softc *sc) 2998306c97e2SMark Johnston { 2999306c97e2SMark Johnston 3000306c97e2SMark Johnston /* Flush the TX descriptors */ 3001a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 3002a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 3003a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 3004a94100faSBill Paul 30050fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 3006a94100faSBill Paul 3007ed510fb0SBill Paul #ifdef RE_TX_MODERATION 3008a94100faSBill Paul /* 3009a94100faSBill Paul * Use the countdown timer for interrupt moderation. 3010a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 3011a94100faSBill Paul * countdown timer, which will begin counting until it hits 3012a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 3013a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 3014a94100faSBill Paul * the timer count is reset to 0. 3015a94100faSBill Paul */ 3016a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 3017ed510fb0SBill Paul #endif 3018a94100faSBill Paul 3019a94100faSBill Paul /* 3020a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 3021a94100faSBill Paul */ 30221d545c7aSMarius Strobl sc->rl_watchdog_timer = 5; 3023a94100faSBill Paul } 3024a94100faSBill Paul 3025a94100faSBill Paul static void 302681eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo) 302781eee0ebSPyun YongHyeon { 302881eee0ebSPyun YongHyeon 302981eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) { 303081eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 303181eee0ebSPyun YongHyeon return; 303281eee0ebSPyun YongHyeon } 303381eee0ebSPyun YongHyeon 303481eee0ebSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 303581eee0ebSPyun YongHyeon if (jumbo != 0) { 3036e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) | 303781eee0ebSPyun YongHyeon RL_CFG3_JUMBO_EN0); 303881eee0ebSPyun YongHyeon switch (sc->rl_hwrev->rl_rev) { 303981eee0ebSPyun YongHyeon case RL_HWREV_8168DP: 304081eee0ebSPyun YongHyeon break; 304181eee0ebSPyun YongHyeon case RL_HWREV_8168E: 3042e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3043e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) | 0x01); 304481eee0ebSPyun YongHyeon break; 304581eee0ebSPyun YongHyeon default: 3046e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3047e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) | RL_CFG4_JUMBO_EN1); 304881eee0ebSPyun YongHyeon } 304981eee0ebSPyun YongHyeon } else { 3050e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) & 305181eee0ebSPyun YongHyeon ~RL_CFG3_JUMBO_EN0); 305281eee0ebSPyun YongHyeon switch (sc->rl_hwrev->rl_rev) { 305381eee0ebSPyun YongHyeon case RL_HWREV_8168DP: 305481eee0ebSPyun YongHyeon break; 305581eee0ebSPyun YongHyeon case RL_HWREV_8168E: 3056e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3057e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) & ~0x01); 305881eee0ebSPyun YongHyeon break; 305981eee0ebSPyun YongHyeon default: 3060e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3061e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) & ~RL_CFG4_JUMBO_EN1); 306281eee0ebSPyun YongHyeon } 306381eee0ebSPyun YongHyeon } 306481eee0ebSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 306581eee0ebSPyun YongHyeon 306681eee0ebSPyun YongHyeon switch (sc->rl_hwrev->rl_rev) { 306781eee0ebSPyun YongHyeon case RL_HWREV_8168DP: 306881eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 306981eee0ebSPyun YongHyeon break; 307081eee0ebSPyun YongHyeon default: 307181eee0ebSPyun YongHyeon if (jumbo != 0) 307281eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 512); 307381eee0ebSPyun YongHyeon else 307481eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 307581eee0ebSPyun YongHyeon } 307681eee0ebSPyun YongHyeon } 307781eee0ebSPyun YongHyeon 307881eee0ebSPyun YongHyeon static void 30797b5ffebfSPyun YongHyeon re_init(void *xsc) 3080a94100faSBill Paul { 3081a94100faSBill Paul struct rl_softc *sc = xsc; 308297b9d4baSJohn-Mark Gurney 308397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 308497b9d4baSJohn-Mark Gurney re_init_locked(sc); 308597b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 308697b9d4baSJohn-Mark Gurney } 308797b9d4baSJohn-Mark Gurney 308897b9d4baSJohn-Mark Gurney static void 30897b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc) 309097b9d4baSJohn-Mark Gurney { 3091fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 3092a94100faSBill Paul struct mii_data *mii; 3093566ca8caSJung-uk Kim uint32_t reg; 309470acaecfSPyun YongHyeon uint16_t cfg; 30954d3d7085SBernd Walter union { 30964d3d7085SBernd Walter uint32_t align_dummy; 30974d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 30984d3d7085SBernd Walter } eaddr; 3099a94100faSBill Paul 310097b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 310197b9d4baSJohn-Mark Gurney 3102a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3103a94100faSBill Paul 31048476c243SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 31058476c243SPyun YongHyeon return; 31068476c243SPyun YongHyeon 3107a94100faSBill Paul /* 3108a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 3109a94100faSBill Paul */ 3110a94100faSBill Paul re_stop(sc); 3111a94100faSBill Paul 3112b659f1f0SPyun YongHyeon /* Put controller into known state. */ 3113b659f1f0SPyun YongHyeon re_reset(sc); 3114b659f1f0SPyun YongHyeon 3115a94100faSBill Paul /* 31164a814a5eSPyun YongHyeon * For C+ mode, initialize the RX descriptors and mbufs. 31174a814a5eSPyun YongHyeon */ 311881eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 311981eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU) { 312081eee0ebSPyun YongHyeon if (re_jrx_list_init(sc) != 0) { 312181eee0ebSPyun YongHyeon device_printf(sc->rl_dev, 312281eee0ebSPyun YongHyeon "no memory for jumbo RX buffers\n"); 312381eee0ebSPyun YongHyeon re_stop(sc); 312481eee0ebSPyun YongHyeon return; 312581eee0ebSPyun YongHyeon } 312681eee0ebSPyun YongHyeon /* Disable checksum offloading for jumbo frames. */ 312781eee0ebSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4); 312881eee0ebSPyun YongHyeon ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO); 312981eee0ebSPyun YongHyeon } else { 313081eee0ebSPyun YongHyeon if (re_rx_list_init(sc) != 0) { 313181eee0ebSPyun YongHyeon device_printf(sc->rl_dev, 313281eee0ebSPyun YongHyeon "no memory for RX buffers\n"); 313381eee0ebSPyun YongHyeon re_stop(sc); 313481eee0ebSPyun YongHyeon return; 313581eee0ebSPyun YongHyeon } 313681eee0ebSPyun YongHyeon } 313781eee0ebSPyun YongHyeon re_set_jumbo(sc, ifp->if_mtu > RL_MTU); 313881eee0ebSPyun YongHyeon } else { 31394a814a5eSPyun YongHyeon if (re_rx_list_init(sc) != 0) { 31404a814a5eSPyun YongHyeon device_printf(sc->rl_dev, "no memory for RX buffers\n"); 31414a814a5eSPyun YongHyeon re_stop(sc); 31424a814a5eSPyun YongHyeon return; 31434a814a5eSPyun YongHyeon } 314481eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PCIE) != 0 && 314581eee0ebSPyun YongHyeon pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) { 314681eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU) 314781eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 512); 314881eee0ebSPyun YongHyeon else 314981eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 315081eee0ebSPyun YongHyeon } 315181eee0ebSPyun YongHyeon } 31524a814a5eSPyun YongHyeon re_tx_list_init(sc); 31534a814a5eSPyun YongHyeon 31544a814a5eSPyun YongHyeon /* 3155c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 3156edd03374SBill Paul * RX checksum offload. We must configure the C+ register 3157c2c6548bSBill Paul * before all others. 3158c2c6548bSBill Paul */ 315970acaecfSPyun YongHyeon cfg = RL_CPLUSCMD_PCI_MRW; 316070acaecfSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 316170acaecfSPyun YongHyeon cfg |= RL_CPLUSCMD_RXCSUM_ENB; 316270acaecfSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 316370acaecfSPyun YongHyeon cfg |= RL_CPLUSCMD_VLANSTRIP; 3164deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) { 3165deb5c680SPyun YongHyeon cfg |= RL_CPLUSCMD_MACSTAT_DIS; 3166deb5c680SPyun YongHyeon /* XXX magic. */ 3167deb5c680SPyun YongHyeon cfg |= 0x0001; 3168deb5c680SPyun YongHyeon } else 3169deb5c680SPyun YongHyeon cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB; 3170deb5c680SPyun YongHyeon CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg); 317181eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC || 317281eee0ebSPyun YongHyeon sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) { 3173566ca8caSJung-uk Kim reg = 0x000fff00; 3174e7e7593cSPyun YongHyeon if ((CSR_READ_1(sc, sc->rl_cfg2) & RL_CFG2_PCI66MHZ) != 0) 3175566ca8caSJung-uk Kim reg |= 0x000000ff; 317681eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) 3177566ca8caSJung-uk Kim reg |= 0x00f00000; 3178566ca8caSJung-uk Kim CSR_WRITE_4(sc, 0x7c, reg); 3179566ca8caSJung-uk Kim /* Disable interrupt mitigation. */ 3180566ca8caSJung-uk Kim CSR_WRITE_2(sc, 0xe2, 0); 3181566ca8caSJung-uk Kim } 3182ae644087SPyun YongHyeon /* 3183ae644087SPyun YongHyeon * Disable TSO if interface MTU size is greater than MSS 3184ae644087SPyun YongHyeon * allowed in controller. 3185ae644087SPyun YongHyeon */ 3186ae644087SPyun YongHyeon if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) { 3187ae644087SPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 3188ae644087SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3189ae644087SPyun YongHyeon } 3190c2c6548bSBill Paul 3191c2c6548bSBill Paul /* 3192a94100faSBill Paul * Init our MAC address. Even though the chipset 3193a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 3194a94100faSBill Paul * register write enable" mode to modify the ID registers. 3195a94100faSBill Paul */ 31964d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 31974d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 3198a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 3199ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 3200ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 3201ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 3202ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 3203a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 3204a94100faSBill Paul 3205a94100faSBill Paul /* 3206d01fac16SPyun YongHyeon * Load the addresses of the RX and TX lists into the chip. 3207d01fac16SPyun YongHyeon */ 3208d01fac16SPyun YongHyeon 3209d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 3210d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 3211d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 3212d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 3213d01fac16SPyun YongHyeon 3214d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 3215d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 3216d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 3217d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 3218d01fac16SPyun YongHyeon 321914013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) { 322014013280SMarius Strobl /* Disable RXDV gate. */ 3221f1a5f291SMarius Strobl CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) & 3222f1a5f291SMarius Strobl ~0x00080000); 322314013280SMarius Strobl } 322414013280SMarius Strobl 322514013280SMarius Strobl /* 322614013280SMarius Strobl * Enable transmit and receive for pre-RTL8168G controllers. 322714013280SMarius Strobl * RX/TX MACs should be enabled before RX/TX configuration. 322814013280SMarius Strobl */ 322914013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) == 0) 323014013280SMarius Strobl CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB); 3231f1a5f291SMarius Strobl 3232d01fac16SPyun YongHyeon /* 3233ff191365SJung-uk Kim * Set the initial TX configuration. 3234a94100faSBill Paul */ 3235abc8ff44SBill Paul if (sc->rl_testmode) { 3236abc8ff44SBill Paul if (sc->rl_type == RL_8169) 3237abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 3238abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 3239a94100faSBill Paul else 3240abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 3241abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 3242abc8ff44SBill Paul } else 3243a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 3244d01fac16SPyun YongHyeon 3245d01fac16SPyun YongHyeon CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 3246d01fac16SPyun YongHyeon 3247a94100faSBill Paul /* 3248ff191365SJung-uk Kim * Set the initial RX configuration. 3249a94100faSBill Paul */ 3250ff191365SJung-uk Kim re_set_rxmode(sc); 3251a94100faSBill Paul 3252483cc440SPyun YongHyeon /* Configure interrupt moderation. */ 3253483cc440SPyun YongHyeon if (sc->rl_type == RL_8169) { 3254483cc440SPyun YongHyeon /* Magic from vendor. */ 32555e6906eeSPyun YongHyeon CSR_WRITE_2(sc, RL_INTRMOD, 0x5100); 3256483cc440SPyun YongHyeon } 3257483cc440SPyun YongHyeon 32580f55f9d6SMarius Strobl /* 325914013280SMarius Strobl * Enable transmit and receive for RTL8168G and later controllers. 326014013280SMarius Strobl * RX/TX MACs should be enabled after RX/TX configuration. 32610f55f9d6SMarius Strobl */ 326214013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) 32630f55f9d6SMarius Strobl CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB); 32640f55f9d6SMarius Strobl 3265a94100faSBill Paul #ifdef DEVICE_POLLING 3266a94100faSBill Paul /* 3267a94100faSBill Paul * Disable interrupts if we are polling. 3268a94100faSBill Paul */ 326940929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 3270a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 3271a94100faSBill Paul else /* otherwise ... */ 327240929967SGleb Smirnoff #endif 3273ed510fb0SBill Paul 3274a94100faSBill Paul /* 3275a94100faSBill Paul * Enable interrupts. 3276a94100faSBill Paul */ 3277a94100faSBill Paul if (sc->rl_testmode) 3278a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 3279a94100faSBill Paul else 3280a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 3281ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 3282a94100faSBill Paul 3283a94100faSBill Paul /* Set initial TX threshold */ 3284a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 3285a94100faSBill Paul 3286a94100faSBill Paul /* Start RX/TX process. */ 3287a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 3288a94100faSBill Paul 3289a94100faSBill Paul /* 3290a94100faSBill Paul * Initialize the timer interrupt register so that 3291a94100faSBill Paul * a timer interrupt will be generated once the timer 3292a94100faSBill Paul * reaches a certain number of ticks. The timer is 3293502be0f7SPyun YongHyeon * reloaded on each transmit. 3294502be0f7SPyun YongHyeon */ 3295502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION 3296502be0f7SPyun YongHyeon /* 3297502be0f7SPyun YongHyeon * Use timer interrupt register to moderate TX interrupt 3298a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 3299a94100faSBill Paul */ 3300a94100faSBill Paul if (sc->rl_type == RL_8169) 3301a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 3302a94100faSBill Paul else 3303a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 3304502be0f7SPyun YongHyeon #else 3305502be0f7SPyun YongHyeon /* 3306502be0f7SPyun YongHyeon * Use timer interrupt register to moderate RX interrupt 3307502be0f7SPyun YongHyeon * moderation. 3308502be0f7SPyun YongHyeon */ 3309502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 && 3310502be0f7SPyun YongHyeon intr_filter == 0) { 3311502be0f7SPyun YongHyeon if (sc->rl_type == RL_8169) 3312502be0f7SPyun YongHyeon CSR_WRITE_4(sc, RL_TIMERINT_8169, 3313502be0f7SPyun YongHyeon RL_USECS(sc->rl_int_rx_mod)); 3314502be0f7SPyun YongHyeon } else { 3315502be0f7SPyun YongHyeon if (sc->rl_type == RL_8169) 3316502be0f7SPyun YongHyeon CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0)); 3317502be0f7SPyun YongHyeon } 3318ed510fb0SBill Paul #endif 3319a94100faSBill Paul 3320a94100faSBill Paul /* 3321a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 3322a94100faSBill Paul * size so we can receive jumbo frames. 3323a94100faSBill Paul */ 332489feeee4SPyun YongHyeon if (sc->rl_type == RL_8169) { 332581eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 332681eee0ebSPyun YongHyeon /* 332781eee0ebSPyun YongHyeon * For controllers that use new jumbo frame scheme, 33282df05392SSergey Kandaurov * set maximum size of jumbo frame depending on 332981eee0ebSPyun YongHyeon * controller revisions. 333081eee0ebSPyun YongHyeon */ 333181eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU) 333281eee0ebSPyun YongHyeon CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 333381eee0ebSPyun YongHyeon sc->rl_hwrev->rl_max_mtu + 333481eee0ebSPyun YongHyeon ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN + 333581eee0ebSPyun YongHyeon ETHER_CRC_LEN); 333689feeee4SPyun YongHyeon else 333781eee0ebSPyun YongHyeon CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 333881eee0ebSPyun YongHyeon RE_RX_DESC_BUFLEN); 333981eee0ebSPyun YongHyeon } else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 && 334081eee0ebSPyun YongHyeon sc->rl_hwrev->rl_max_mtu == RL_MTU) { 334181eee0ebSPyun YongHyeon /* RTL810x has no jumbo frame support. */ 334281eee0ebSPyun YongHyeon CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN); 334381eee0ebSPyun YongHyeon } else 3344a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 334589feeee4SPyun YongHyeon } 3346a94100faSBill Paul 334797b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 3348a94100faSBill Paul return; 3349a94100faSBill Paul 3350e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg1, CSR_READ_1(sc, sc->rl_cfg1) | 3351e7e7593cSPyun YongHyeon RL_CFG1_DRVLOAD); 3352a94100faSBill Paul 335313f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 335413f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 3355a94100faSBill Paul 3356351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 33571662c49eSPyun YongHyeon mii_mediachg(mii); 33581662c49eSPyun YongHyeon 33591d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 3360d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 3361a94100faSBill Paul } 3362a94100faSBill Paul 3363a94100faSBill Paul /* 3364a94100faSBill Paul * Set media options. 3365a94100faSBill Paul */ 3366a94100faSBill Paul static int 33677b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp) 3368a94100faSBill Paul { 3369a94100faSBill Paul struct rl_softc *sc; 3370a94100faSBill Paul struct mii_data *mii; 33716f0f9b12SPyun YongHyeon int error; 3372a94100faSBill Paul 3373a94100faSBill Paul sc = ifp->if_softc; 3374a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3375d1754a9bSJohn Baldwin RL_LOCK(sc); 33766f0f9b12SPyun YongHyeon error = mii_mediachg(mii); 3377d1754a9bSJohn Baldwin RL_UNLOCK(sc); 3378a94100faSBill Paul 33796f0f9b12SPyun YongHyeon return (error); 3380a94100faSBill Paul } 3381a94100faSBill Paul 3382a94100faSBill Paul /* 3383a94100faSBill Paul * Report current media status. 3384a94100faSBill Paul */ 3385a94100faSBill Paul static void 33867b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 3387a94100faSBill Paul { 3388a94100faSBill Paul struct rl_softc *sc; 3389a94100faSBill Paul struct mii_data *mii; 3390a94100faSBill Paul 3391a94100faSBill Paul sc = ifp->if_softc; 3392a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3393a94100faSBill Paul 3394d1754a9bSJohn Baldwin RL_LOCK(sc); 3395a94100faSBill Paul mii_pollstat(mii); 3396a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 3397a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 339857c81d92SPyun YongHyeon RL_UNLOCK(sc); 3399a94100faSBill Paul } 3400a94100faSBill Paul 3401a94100faSBill Paul static int 34027b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 3403a94100faSBill Paul { 3404a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 3405a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 3406a94100faSBill Paul struct mii_data *mii; 340740929967SGleb Smirnoff int error = 0; 3408a94100faSBill Paul 3409a94100faSBill Paul switch (command) { 3410a94100faSBill Paul case SIOCSIFMTU: 341181eee0ebSPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || 3412ab9f923eSPyun YongHyeon ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu || 3413ab9f923eSPyun YongHyeon ((sc->rl_flags & RL_FLAG_FASTETHER) != 0 && 3414ab9f923eSPyun YongHyeon ifr->ifr_mtu > RL_MTU)) { 3415c1d0b573SPyun YongHyeon error = EINVAL; 3416c1d0b573SPyun YongHyeon break; 3417c1d0b573SPyun YongHyeon } 3418c1d0b573SPyun YongHyeon RL_LOCK(sc); 341981eee0ebSPyun YongHyeon if (ifp->if_mtu != ifr->ifr_mtu) { 3420a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 342181eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 && 342281eee0ebSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 342381eee0ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 342481eee0ebSPyun YongHyeon re_init_locked(sc); 342581eee0ebSPyun YongHyeon } 3426ae644087SPyun YongHyeon if (ifp->if_mtu > RL_TSO_MTU && 3427ae644087SPyun YongHyeon (ifp->if_capenable & IFCAP_TSO4) != 0) { 342881eee0ebSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | 342981eee0ebSPyun YongHyeon IFCAP_VLAN_HWTSO); 3430ae644087SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 343181eee0ebSPyun YongHyeon } 3432ecafbbb5SPyun YongHyeon VLAN_CAPABILITIES(ifp); 3433ae644087SPyun YongHyeon } 3434d1754a9bSJohn Baldwin RL_UNLOCK(sc); 3435a94100faSBill Paul break; 3436a94100faSBill Paul case SIOCSIFFLAGS: 343797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 3438eed497bbSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 3439eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 3440eed497bbSPyun YongHyeon if (((ifp->if_flags ^ sc->rl_if_flags) 34413021aef8SPyun YongHyeon & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 3442ff191365SJung-uk Kim re_set_rxmode(sc); 3443eed497bbSPyun YongHyeon } else 344497b9d4baSJohn-Mark Gurney re_init_locked(sc); 3445eed497bbSPyun YongHyeon } else { 3446eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3447a94100faSBill Paul re_stop(sc); 3448eed497bbSPyun YongHyeon } 3449eed497bbSPyun YongHyeon sc->rl_if_flags = ifp->if_flags; 345097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3451a94100faSBill Paul break; 3452a94100faSBill Paul case SIOCADDMULTI: 3453a94100faSBill Paul case SIOCDELMULTI: 345497b9d4baSJohn-Mark Gurney RL_LOCK(sc); 34558476c243SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3456ff191365SJung-uk Kim re_set_rxmode(sc); 345797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3458a94100faSBill Paul break; 3459a94100faSBill Paul case SIOCGIFMEDIA: 3460a94100faSBill Paul case SIOCSIFMEDIA: 3461a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3462a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 3463a94100faSBill Paul break; 3464a94100faSBill Paul case SIOCSIFCAP: 346540929967SGleb Smirnoff { 3466f051cb85SGleb Smirnoff int mask, reinit; 3467f051cb85SGleb Smirnoff 3468f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 3469f051cb85SGleb Smirnoff reinit = 0; 347040929967SGleb Smirnoff #ifdef DEVICE_POLLING 347140929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 347240929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 347340929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 347440929967SGleb Smirnoff if (error) 347540929967SGleb Smirnoff return (error); 3476d1754a9bSJohn Baldwin RL_LOCK(sc); 347740929967SGleb Smirnoff /* Disable interrupts */ 347840929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 347940929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 348040929967SGleb Smirnoff RL_UNLOCK(sc); 348140929967SGleb Smirnoff } else { 348240929967SGleb Smirnoff error = ether_poll_deregister(ifp); 348340929967SGleb Smirnoff /* Enable interrupts. */ 348440929967SGleb Smirnoff RL_LOCK(sc); 348540929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 348640929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 348740929967SGleb Smirnoff RL_UNLOCK(sc); 348840929967SGleb Smirnoff } 348940929967SGleb Smirnoff } 349040929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 3491600af6c2SPyun YongHyeon RL_LOCK(sc); 3492d3b181aeSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 3493d3b181aeSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 3494d3b181aeSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 349574a03446SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 3496bc2a1002SPyun YongHyeon ifp->if_hwassist |= RE_CSUM_FEATURES; 349774a03446SPyun YongHyeon else 3498b61178a9SPyun YongHyeon ifp->if_hwassist &= ~RE_CSUM_FEATURES; 3499f051cb85SGleb Smirnoff reinit = 1; 350040929967SGleb Smirnoff } 3501d3b181aeSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 3502d3b181aeSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) { 3503d3b181aeSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 3504d3b181aeSPyun YongHyeon reinit = 1; 3505d3b181aeSPyun YongHyeon } 3506ecafbbb5SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 3507fca1e0abSBjoern A. Zeeb (ifp->if_capabilities & IFCAP_TSO4) != 0) { 3508dc74159dSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 3509ecafbbb5SPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 3510dc74159dSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 3511dc74159dSPyun YongHyeon else 3512dc74159dSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3513ae644087SPyun YongHyeon if (ifp->if_mtu > RL_TSO_MTU && 3514ae644087SPyun YongHyeon (ifp->if_capenable & IFCAP_TSO4) != 0) { 3515ae644087SPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 3516ae644087SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3517ae644087SPyun YongHyeon } 3518dc74159dSPyun YongHyeon } 3519ecafbbb5SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 3520ecafbbb5SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 3521ecafbbb5SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 3522ecafbbb5SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 3523ecafbbb5SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 3524ecafbbb5SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 3525ecafbbb5SPyun YongHyeon /* TSO over VLAN requires VLAN hardware tagging. */ 3526ecafbbb5SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 3527ecafbbb5SPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 3528ecafbbb5SPyun YongHyeon reinit = 1; 3529ecafbbb5SPyun YongHyeon } 353081eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 && 353181eee0ebSPyun YongHyeon (mask & (IFCAP_HWCSUM | IFCAP_TSO4 | 353281eee0ebSPyun YongHyeon IFCAP_VLAN_HWTSO)) != 0) 353381eee0ebSPyun YongHyeon reinit = 1; 35347467bd53SPyun YongHyeon if ((mask & IFCAP_WOL) != 0 && 35357467bd53SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL) != 0) { 35367467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_UCAST) != 0) 35377467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_UCAST; 35387467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0) 35397467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 35407467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0) 35417467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 35427467bd53SPyun YongHyeon } 35438476c243SPyun YongHyeon if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) { 35448476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3545600af6c2SPyun YongHyeon re_init_locked(sc); 35468476c243SPyun YongHyeon } 3547600af6c2SPyun YongHyeon RL_UNLOCK(sc); 3548960fd5b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 354940929967SGleb Smirnoff } 3550a94100faSBill Paul break; 3551a94100faSBill Paul default: 3552a94100faSBill Paul error = ether_ioctl(ifp, command, data); 3553a94100faSBill Paul break; 3554a94100faSBill Paul } 3555a94100faSBill Paul 3556a94100faSBill Paul return (error); 3557a94100faSBill Paul } 3558a94100faSBill Paul 3559a94100faSBill Paul static void 35607b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc) 35611d545c7aSMarius Strobl { 3562130b6dfbSPyun YongHyeon struct ifnet *ifp; 3563a94100faSBill Paul 35641d545c7aSMarius Strobl RL_LOCK_ASSERT(sc); 35651d545c7aSMarius Strobl 35661d545c7aSMarius Strobl if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0) 35671d545c7aSMarius Strobl return; 35681d545c7aSMarius Strobl 3569130b6dfbSPyun YongHyeon ifp = sc->rl_ifp; 3570a94100faSBill Paul re_txeof(sc); 3571130b6dfbSPyun YongHyeon if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) { 3572130b6dfbSPyun YongHyeon if_printf(ifp, "watchdog timeout (missed Tx interrupts) " 3573130b6dfbSPyun YongHyeon "-- recovering\n"); 3574130b6dfbSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3575d180a66fSPyun YongHyeon re_start_locked(ifp); 3576130b6dfbSPyun YongHyeon return; 3577130b6dfbSPyun YongHyeon } 3578130b6dfbSPyun YongHyeon 3579130b6dfbSPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 3580c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 3581130b6dfbSPyun YongHyeon 35821abcdbd1SAttilio Rao re_rxeof(sc, NULL); 35838476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 358497b9d4baSJohn-Mark Gurney re_init_locked(sc); 3585130b6dfbSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3586d180a66fSPyun YongHyeon re_start_locked(ifp); 3587a94100faSBill Paul } 3588a94100faSBill Paul 3589a94100faSBill Paul /* 3590a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 3591a94100faSBill Paul * RX and TX lists. 3592a94100faSBill Paul */ 3593a94100faSBill Paul static void 35947b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc) 3595a94100faSBill Paul { 35960ce0868aSPyun YongHyeon int i; 3597a94100faSBill Paul struct ifnet *ifp; 3598d65abd66SPyun YongHyeon struct rl_txdesc *txd; 3599d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 3600a94100faSBill Paul 360197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 360297b9d4baSJohn-Mark Gurney 3603fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 3604a94100faSBill Paul 36051d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 3606d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 360713f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 3608a94100faSBill Paul 3609fcb220acSPyun YongHyeon /* 3610fcb220acSPyun YongHyeon * Disable accepting frames to put RX MAC into idle state. 3611fcb220acSPyun YongHyeon * Otherwise it's possible to get frames while stop command 3612fcb220acSPyun YongHyeon * execution is in progress and controller can DMA the frame 3613fcb220acSPyun YongHyeon * to already freed RX buffer during that period. 3614fcb220acSPyun YongHyeon */ 3615fcb220acSPyun YongHyeon CSR_WRITE_4(sc, RL_RXCFG, CSR_READ_4(sc, RL_RXCFG) & 3616fcb220acSPyun YongHyeon ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_MULTI | 3617fcb220acSPyun YongHyeon RL_RXCFG_RX_BROAD)); 3618fcb220acSPyun YongHyeon 361914013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) { 362014013280SMarius Strobl /* Enable RXDV gate. */ 362114013280SMarius Strobl CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) | 362214013280SMarius Strobl 0x00080000); 362314013280SMarius Strobl } 362414013280SMarius Strobl 3625eef0e496SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_WAIT_TXPOLL) != 0) { 3626eef0e496SPyun YongHyeon for (i = RL_TIMEOUT; i > 0; i--) { 3627eef0e496SPyun YongHyeon if ((CSR_READ_1(sc, sc->rl_txstart) & 3628eef0e496SPyun YongHyeon RL_TXSTART_START) == 0) 3629eef0e496SPyun YongHyeon break; 3630eef0e496SPyun YongHyeon DELAY(20); 3631eef0e496SPyun YongHyeon } 3632eef0e496SPyun YongHyeon if (i == 0) 3633eef0e496SPyun YongHyeon device_printf(sc->rl_dev, 3634eef0e496SPyun YongHyeon "stopping TX poll timed out!\n"); 3635eef0e496SPyun YongHyeon CSR_WRITE_1(sc, RL_COMMAND, 0x00); 3636eef0e496SPyun YongHyeon } else if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0) { 3637ead8fc66SPyun YongHyeon CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB | 3638ead8fc66SPyun YongHyeon RL_CMD_RX_ENB); 3639eef0e496SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_CMDSTOP_WAIT_TXQ) != 0) { 3640eef0e496SPyun YongHyeon for (i = RL_TIMEOUT; i > 0; i--) { 3641eef0e496SPyun YongHyeon if ((CSR_READ_4(sc, RL_TXCFG) & 3642eef0e496SPyun YongHyeon RL_TXCFG_QUEUE_EMPTY) != 0) 3643eef0e496SPyun YongHyeon break; 3644eef0e496SPyun YongHyeon DELAY(100); 3645eef0e496SPyun YongHyeon } 3646eef0e496SPyun YongHyeon if (i == 0) 3647eef0e496SPyun YongHyeon device_printf(sc->rl_dev, 3648eef0e496SPyun YongHyeon "stopping TXQ timed out!\n"); 3649eef0e496SPyun YongHyeon } 3650eef0e496SPyun YongHyeon } else 3651a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 3652ead8fc66SPyun YongHyeon DELAY(1000); 3653a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 3654ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 3655a94100faSBill Paul 3656a94100faSBill Paul if (sc->rl_head != NULL) { 3657a94100faSBill Paul m_freem(sc->rl_head); 3658a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 3659a94100faSBill Paul } 3660a94100faSBill Paul 3661a94100faSBill Paul /* Free the TX list buffers. */ 3662d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 3663d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[i]; 3664d65abd66SPyun YongHyeon if (txd->tx_m != NULL) { 3665d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 3666d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 3667d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 3668d65abd66SPyun YongHyeon txd->tx_dmamap); 3669d65abd66SPyun YongHyeon m_freem(txd->tx_m); 3670d65abd66SPyun YongHyeon txd->tx_m = NULL; 3671a94100faSBill Paul } 3672a94100faSBill Paul } 3673a94100faSBill Paul 3674a94100faSBill Paul /* Free the RX list buffers. */ 3675d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 3676d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[i]; 3677d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 3678cba16362SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 3679d65abd66SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 3680d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 3681d65abd66SPyun YongHyeon rxd->rx_dmamap); 3682d65abd66SPyun YongHyeon m_freem(rxd->rx_m); 3683d65abd66SPyun YongHyeon rxd->rx_m = NULL; 3684a94100faSBill Paul } 3685a94100faSBill Paul } 36861f32d3b7SPyun YongHyeon 36871f32d3b7SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 36881f32d3b7SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 36891f32d3b7SPyun YongHyeon rxd = &sc->rl_ldata.rl_jrx_desc[i]; 36901f32d3b7SPyun YongHyeon if (rxd->rx_m != NULL) { 36911f32d3b7SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, 36921f32d3b7SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 36931f32d3b7SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, 36941f32d3b7SPyun YongHyeon rxd->rx_dmamap); 36951f32d3b7SPyun YongHyeon m_freem(rxd->rx_m); 36961f32d3b7SPyun YongHyeon rxd->rx_m = NULL; 36971f32d3b7SPyun YongHyeon } 36981f32d3b7SPyun YongHyeon } 36991f32d3b7SPyun YongHyeon } 3700a94100faSBill Paul } 3701a94100faSBill Paul 3702a94100faSBill Paul /* 3703a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 3704a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 3705a94100faSBill Paul * resume. 3706a94100faSBill Paul */ 3707a94100faSBill Paul static int 37087b5ffebfSPyun YongHyeon re_suspend(device_t dev) 3709a94100faSBill Paul { 3710a94100faSBill Paul struct rl_softc *sc; 3711a94100faSBill Paul 3712a94100faSBill Paul sc = device_get_softc(dev); 3713a94100faSBill Paul 371497b9d4baSJohn-Mark Gurney RL_LOCK(sc); 3715a94100faSBill Paul re_stop(sc); 37167467bd53SPyun YongHyeon re_setwol(sc); 3717a94100faSBill Paul sc->suspended = 1; 371897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3719a94100faSBill Paul 3720a94100faSBill Paul return (0); 3721a94100faSBill Paul } 3722a94100faSBill Paul 3723a94100faSBill Paul /* 3724a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 3725a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 3726a94100faSBill Paul * appropriate. 3727a94100faSBill Paul */ 3728a94100faSBill Paul static int 37297b5ffebfSPyun YongHyeon re_resume(device_t dev) 3730a94100faSBill Paul { 3731a94100faSBill Paul struct rl_softc *sc; 3732a94100faSBill Paul struct ifnet *ifp; 3733a94100faSBill Paul 3734a94100faSBill Paul sc = device_get_softc(dev); 373597b9d4baSJohn-Mark Gurney 373697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 373797b9d4baSJohn-Mark Gurney 3738fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 373961f45a72SPyun YongHyeon /* Take controller out of sleep mode. */ 374061f45a72SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) { 374161f45a72SPyun YongHyeon if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80) 374261f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 374361f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) | 0x01); 374461f45a72SPyun YongHyeon } 3745a94100faSBill Paul 37467467bd53SPyun YongHyeon /* 37477467bd53SPyun YongHyeon * Clear WOL matching such that normal Rx filtering 37487467bd53SPyun YongHyeon * wouldn't interfere with WOL patterns. 37497467bd53SPyun YongHyeon */ 37507467bd53SPyun YongHyeon re_clrwol(sc); 375101d1a6c3SPyun YongHyeon 375201d1a6c3SPyun YongHyeon /* reinitialize interface if necessary */ 375301d1a6c3SPyun YongHyeon if (ifp->if_flags & IFF_UP) 375401d1a6c3SPyun YongHyeon re_init_locked(sc); 375501d1a6c3SPyun YongHyeon 3756a94100faSBill Paul sc->suspended = 0; 375797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3758a94100faSBill Paul 3759a94100faSBill Paul return (0); 3760a94100faSBill Paul } 3761a94100faSBill Paul 3762a94100faSBill Paul /* 3763a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 3764a94100faSBill Paul * get confused by errant DMAs when rebooting. 3765a94100faSBill Paul */ 37666a087a87SPyun YongHyeon static int 37677b5ffebfSPyun YongHyeon re_shutdown(device_t dev) 3768a94100faSBill Paul { 3769a94100faSBill Paul struct rl_softc *sc; 3770a94100faSBill Paul 3771a94100faSBill Paul sc = device_get_softc(dev); 3772a94100faSBill Paul 377397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 3774a94100faSBill Paul re_stop(sc); 3775536fde34SMaxim Sobolev /* 3776536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 3777536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 377872293673SRuslan Ermilov * cases. 3779536fde34SMaxim Sobolev */ 3780536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 37817467bd53SPyun YongHyeon re_setwol(sc); 378297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 37836a087a87SPyun YongHyeon 37846a087a87SPyun YongHyeon return (0); 3785a94100faSBill Paul } 37867467bd53SPyun YongHyeon 37877467bd53SPyun YongHyeon static void 37886830588dSPyun YongHyeon re_set_linkspeed(struct rl_softc *sc) 37896830588dSPyun YongHyeon { 37906830588dSPyun YongHyeon struct mii_softc *miisc; 37916830588dSPyun YongHyeon struct mii_data *mii; 37926830588dSPyun YongHyeon int aneg, i, phyno; 37936830588dSPyun YongHyeon 37946830588dSPyun YongHyeon RL_LOCK_ASSERT(sc); 37956830588dSPyun YongHyeon 37966830588dSPyun YongHyeon mii = device_get_softc(sc->rl_miibus); 37976830588dSPyun YongHyeon mii_pollstat(mii); 37986830588dSPyun YongHyeon aneg = 0; 37996830588dSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 38006830588dSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 38016830588dSPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 38026830588dSPyun YongHyeon case IFM_10_T: 38036830588dSPyun YongHyeon case IFM_100_TX: 38046830588dSPyun YongHyeon return; 38056830588dSPyun YongHyeon case IFM_1000_T: 38066830588dSPyun YongHyeon aneg++; 38076830588dSPyun YongHyeon break; 38086830588dSPyun YongHyeon default: 38096830588dSPyun YongHyeon break; 38106830588dSPyun YongHyeon } 38116830588dSPyun YongHyeon } 38126830588dSPyun YongHyeon miisc = LIST_FIRST(&mii->mii_phys); 38136830588dSPyun YongHyeon phyno = miisc->mii_phy; 38146830588dSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 38156830588dSPyun YongHyeon PHY_RESET(miisc); 38166830588dSPyun YongHyeon re_miibus_writereg(sc->rl_dev, phyno, MII_100T2CR, 0); 38176830588dSPyun YongHyeon re_miibus_writereg(sc->rl_dev, phyno, 38186830588dSPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 38196830588dSPyun YongHyeon re_miibus_writereg(sc->rl_dev, phyno, 38206830588dSPyun YongHyeon MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG); 38216830588dSPyun YongHyeon DELAY(1000); 38226830588dSPyun YongHyeon if (aneg != 0) { 38236830588dSPyun YongHyeon /* 38246830588dSPyun YongHyeon * Poll link state until re(4) get a 10/100Mbps link. 38256830588dSPyun YongHyeon */ 38266830588dSPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 38276830588dSPyun YongHyeon mii_pollstat(mii); 38286830588dSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 38296830588dSPyun YongHyeon == (IFM_ACTIVE | IFM_AVALID)) { 38306830588dSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 38316830588dSPyun YongHyeon case IFM_10_T: 38326830588dSPyun YongHyeon case IFM_100_TX: 38336830588dSPyun YongHyeon return; 38346830588dSPyun YongHyeon default: 38356830588dSPyun YongHyeon break; 38366830588dSPyun YongHyeon } 38376830588dSPyun YongHyeon } 38386830588dSPyun YongHyeon RL_UNLOCK(sc); 38396830588dSPyun YongHyeon pause("relnk", hz); 38406830588dSPyun YongHyeon RL_LOCK(sc); 38416830588dSPyun YongHyeon } 38426830588dSPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 38436830588dSPyun YongHyeon device_printf(sc->rl_dev, 38446830588dSPyun YongHyeon "establishing a link failed, WOL may not work!"); 38456830588dSPyun YongHyeon } 38466830588dSPyun YongHyeon /* 38476830588dSPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 38486830588dSPyun YongHyeon * MAC does not require reprogramming on resolved speed/duplex, 38496830588dSPyun YongHyeon * so this is just for completeness. 38506830588dSPyun YongHyeon */ 38516830588dSPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 38526830588dSPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 38536830588dSPyun YongHyeon } 38546830588dSPyun YongHyeon 38556830588dSPyun YongHyeon static void 38567b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc) 38577467bd53SPyun YongHyeon { 38587467bd53SPyun YongHyeon struct ifnet *ifp; 38597467bd53SPyun YongHyeon int pmc; 38607467bd53SPyun YongHyeon uint16_t pmstat; 38617467bd53SPyun YongHyeon uint8_t v; 38627467bd53SPyun YongHyeon 38637467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 38647467bd53SPyun YongHyeon 38653b0a4aefSJohn Baldwin if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 38667467bd53SPyun YongHyeon return; 38677467bd53SPyun YongHyeon 38687467bd53SPyun YongHyeon ifp = sc->rl_ifp; 386961f45a72SPyun YongHyeon /* Put controller into sleep mode. */ 387061f45a72SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) { 387161f45a72SPyun YongHyeon if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80) 387261f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 387361f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) & ~0x01); 387461f45a72SPyun YongHyeon } 3875fcb220acSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 3876e9f8886eSMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) { 3877e9f8886eSMarius Strobl /* Disable RXDV gate. */ 3878e9f8886eSMarius Strobl CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) & 3879e9f8886eSMarius Strobl ~0x00080000); 3880e9f8886eSMarius Strobl } 3881fcb220acSPyun YongHyeon re_set_rxmode(sc); 38826830588dSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_WOL_MANLINK) != 0) 38836830588dSPyun YongHyeon re_set_linkspeed(sc); 3884fcb220acSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_WOLRXENB) != 0) 3885886ff602SPyun YongHyeon CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB); 3886fcb220acSPyun YongHyeon } 38877467bd53SPyun YongHyeon /* Enable config register write. */ 38887467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 38897467bd53SPyun YongHyeon 38907467bd53SPyun YongHyeon /* Enable PME. */ 3891e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg1); 38927467bd53SPyun YongHyeon v &= ~RL_CFG1_PME; 38937467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 38947467bd53SPyun YongHyeon v |= RL_CFG1_PME; 3895e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg1, v); 38967467bd53SPyun YongHyeon 3897e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg3); 38987467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 38997467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 39007467bd53SPyun YongHyeon v |= RL_CFG3_WOL_MAGIC; 3901e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, v); 39027467bd53SPyun YongHyeon 3903e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg5); 390444f7cbf5SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST | 390544f7cbf5SPyun YongHyeon RL_CFG5_WOL_LANWAKE); 39067467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0) 39077467bd53SPyun YongHyeon v |= RL_CFG5_WOL_UCAST; 39087467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 39097467bd53SPyun YongHyeon v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST; 39107467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 39117467bd53SPyun YongHyeon v |= RL_CFG5_WOL_LANWAKE; 3912e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg5, v); 39137467bd53SPyun YongHyeon 391444f7cbf5SPyun YongHyeon /* Config register write done. */ 391544f7cbf5SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 391644f7cbf5SPyun YongHyeon 3917bc6b129bSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0 && 3918d0c45156SPyun YongHyeon (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) 3919d0c45156SPyun YongHyeon CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80); 39207467bd53SPyun YongHyeon /* 39217467bd53SPyun YongHyeon * It seems that hardware resets its link speed to 100Mbps in 39227467bd53SPyun YongHyeon * power down mode so switching to 100Mbps in driver is not 39237467bd53SPyun YongHyeon * needed. 39247467bd53SPyun YongHyeon */ 39257467bd53SPyun YongHyeon 39267467bd53SPyun YongHyeon /* Request PME if WOL is requested. */ 39277467bd53SPyun YongHyeon pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2); 39287467bd53SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 39297467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 39307467bd53SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 39317467bd53SPyun YongHyeon pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 39327467bd53SPyun YongHyeon } 39337467bd53SPyun YongHyeon 39347467bd53SPyun YongHyeon static void 39357b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc) 39367467bd53SPyun YongHyeon { 39377467bd53SPyun YongHyeon int pmc; 39387467bd53SPyun YongHyeon uint8_t v; 39397467bd53SPyun YongHyeon 39407467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 39417467bd53SPyun YongHyeon 39423b0a4aefSJohn Baldwin if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 39437467bd53SPyun YongHyeon return; 39447467bd53SPyun YongHyeon 39457467bd53SPyun YongHyeon /* Enable config register write. */ 39467467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 39477467bd53SPyun YongHyeon 3948e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg3); 39497467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 3950e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, v); 39517467bd53SPyun YongHyeon 39527467bd53SPyun YongHyeon /* Config register write done. */ 3953f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 39547467bd53SPyun YongHyeon 3955e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg5); 39567467bd53SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST); 39577467bd53SPyun YongHyeon v &= ~RL_CFG5_WOL_LANWAKE; 3958e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg5, v); 39597467bd53SPyun YongHyeon } 39600534aae0SPyun YongHyeon 39610534aae0SPyun YongHyeon static void 39620534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc) 39630534aae0SPyun YongHyeon { 39640534aae0SPyun YongHyeon struct sysctl_ctx_list *ctx; 39650534aae0SPyun YongHyeon struct sysctl_oid_list *children; 3966502be0f7SPyun YongHyeon int error; 39670534aae0SPyun YongHyeon 39680534aae0SPyun YongHyeon ctx = device_get_sysctl_ctx(sc->rl_dev); 39690534aae0SPyun YongHyeon children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev)); 39700534aae0SPyun YongHyeon 39710534aae0SPyun YongHyeon SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats", 3972*7029da5cSPawel Biernacki CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, sc, 0, 3973*7029da5cSPawel Biernacki re_sysctl_stats, "I", "Statistics Information"); 3974502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) 3975502be0f7SPyun YongHyeon return; 3976502be0f7SPyun YongHyeon 3977502be0f7SPyun YongHyeon SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod", 3978*7029da5cSPawel Biernacki CTLTYPE_INT | CTLFLAG_RW | CTLFLAG_NEEDGIANT, 3979*7029da5cSPawel Biernacki &sc->rl_int_rx_mod, 0, sysctl_hw_re_int_mod, "I", 3980*7029da5cSPawel Biernacki "re RX interrupt moderation"); 3981502be0f7SPyun YongHyeon /* Pull in device tunables. */ 3982502be0f7SPyun YongHyeon sc->rl_int_rx_mod = RL_TIMER_DEFAULT; 3983502be0f7SPyun YongHyeon error = resource_int_value(device_get_name(sc->rl_dev), 3984502be0f7SPyun YongHyeon device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod); 3985502be0f7SPyun YongHyeon if (error == 0) { 3986502be0f7SPyun YongHyeon if (sc->rl_int_rx_mod < RL_TIMER_MIN || 3987502be0f7SPyun YongHyeon sc->rl_int_rx_mod > RL_TIMER_MAX) { 3988502be0f7SPyun YongHyeon device_printf(sc->rl_dev, "int_rx_mod value out of " 3989502be0f7SPyun YongHyeon "range; using default: %d\n", 3990502be0f7SPyun YongHyeon RL_TIMER_DEFAULT); 3991502be0f7SPyun YongHyeon sc->rl_int_rx_mod = RL_TIMER_DEFAULT; 3992502be0f7SPyun YongHyeon } 3993502be0f7SPyun YongHyeon } 39940534aae0SPyun YongHyeon } 39950534aae0SPyun YongHyeon 39960534aae0SPyun YongHyeon static int 39970534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS) 39980534aae0SPyun YongHyeon { 39990534aae0SPyun YongHyeon struct rl_softc *sc; 40000534aae0SPyun YongHyeon struct rl_stats *stats; 40010534aae0SPyun YongHyeon int error, i, result; 40020534aae0SPyun YongHyeon 40030534aae0SPyun YongHyeon result = -1; 40040534aae0SPyun YongHyeon error = sysctl_handle_int(oidp, &result, 0, req); 40050534aae0SPyun YongHyeon if (error || req->newptr == NULL) 40060534aae0SPyun YongHyeon return (error); 40070534aae0SPyun YongHyeon 40080534aae0SPyun YongHyeon if (result == 1) { 40090534aae0SPyun YongHyeon sc = (struct rl_softc *)arg1; 40100534aae0SPyun YongHyeon RL_LOCK(sc); 401116a4824bSPyun YongHyeon if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 401216a4824bSPyun YongHyeon RL_UNLOCK(sc); 401316a4824bSPyun YongHyeon goto done; 401416a4824bSPyun YongHyeon } 40150534aae0SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_stag, 40160534aae0SPyun YongHyeon sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD); 40170534aae0SPyun YongHyeon CSR_WRITE_4(sc, RL_DUMPSTATS_HI, 40180534aae0SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_stats_addr)); 40190534aae0SPyun YongHyeon CSR_WRITE_4(sc, RL_DUMPSTATS_LO, 40200534aae0SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_stats_addr)); 40210534aae0SPyun YongHyeon CSR_WRITE_4(sc, RL_DUMPSTATS_LO, 40220534aae0SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_stats_addr | 40230534aae0SPyun YongHyeon RL_DUMPSTATS_START)); 40240534aae0SPyun YongHyeon for (i = RL_TIMEOUT; i > 0; i--) { 40250534aae0SPyun YongHyeon if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) & 40260534aae0SPyun YongHyeon RL_DUMPSTATS_START) == 0) 40270534aae0SPyun YongHyeon break; 40280534aae0SPyun YongHyeon DELAY(1000); 40290534aae0SPyun YongHyeon } 40300534aae0SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_stag, 40310534aae0SPyun YongHyeon sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD); 40320534aae0SPyun YongHyeon RL_UNLOCK(sc); 40330534aae0SPyun YongHyeon if (i == 0) { 40340534aae0SPyun YongHyeon device_printf(sc->rl_dev, 40350534aae0SPyun YongHyeon "DUMP statistics request timed out\n"); 40360534aae0SPyun YongHyeon return (ETIMEDOUT); 40370534aae0SPyun YongHyeon } 403816a4824bSPyun YongHyeon done: 40390534aae0SPyun YongHyeon stats = sc->rl_ldata.rl_stats; 40400534aae0SPyun YongHyeon printf("%s statistics:\n", device_get_nameunit(sc->rl_dev)); 40410534aae0SPyun YongHyeon printf("Tx frames : %ju\n", 40420534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_tx_pkts)); 40430534aae0SPyun YongHyeon printf("Rx frames : %ju\n", 40440534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_rx_pkts)); 40450534aae0SPyun YongHyeon printf("Tx errors : %ju\n", 40460534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_tx_errs)); 40470534aae0SPyun YongHyeon printf("Rx errors : %u\n", 40480534aae0SPyun YongHyeon le32toh(stats->rl_rx_errs)); 40490534aae0SPyun YongHyeon printf("Rx missed frames : %u\n", 40500534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_missed_pkts)); 40510534aae0SPyun YongHyeon printf("Rx frame alignment errs : %u\n", 40520534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_rx_framealign_errs)); 40530534aae0SPyun YongHyeon printf("Tx single collisions : %u\n", 40540534aae0SPyun YongHyeon le32toh(stats->rl_tx_onecoll)); 40550534aae0SPyun YongHyeon printf("Tx multiple collisions : %u\n", 40560534aae0SPyun YongHyeon le32toh(stats->rl_tx_multicolls)); 40570534aae0SPyun YongHyeon printf("Rx unicast frames : %ju\n", 40580534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_rx_ucasts)); 40590534aae0SPyun YongHyeon printf("Rx broadcast frames : %ju\n", 40600534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_rx_bcasts)); 40610534aae0SPyun YongHyeon printf("Rx multicast frames : %u\n", 40620534aae0SPyun YongHyeon le32toh(stats->rl_rx_mcasts)); 40630534aae0SPyun YongHyeon printf("Tx aborts : %u\n", 40640534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_tx_aborts)); 40650534aae0SPyun YongHyeon printf("Tx underruns : %u\n", 40660534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_rx_underruns)); 40670534aae0SPyun YongHyeon } 40680534aae0SPyun YongHyeon 40690534aae0SPyun YongHyeon return (error); 40700534aae0SPyun YongHyeon } 4071502be0f7SPyun YongHyeon 4072502be0f7SPyun YongHyeon static int 4073502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 4074502be0f7SPyun YongHyeon { 4075502be0f7SPyun YongHyeon int error, value; 4076502be0f7SPyun YongHyeon 4077502be0f7SPyun YongHyeon if (arg1 == NULL) 4078502be0f7SPyun YongHyeon return (EINVAL); 4079502be0f7SPyun YongHyeon value = *(int *)arg1; 4080502be0f7SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 4081502be0f7SPyun YongHyeon if (error || req->newptr == NULL) 4082502be0f7SPyun YongHyeon return (error); 4083502be0f7SPyun YongHyeon if (value < low || value > high) 4084502be0f7SPyun YongHyeon return (EINVAL); 4085502be0f7SPyun YongHyeon *(int *)arg1 = value; 4086502be0f7SPyun YongHyeon 4087502be0f7SPyun YongHyeon return (0); 4088502be0f7SPyun YongHyeon } 4089502be0f7SPyun YongHyeon 4090502be0f7SPyun YongHyeon static int 4091502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS) 4092502be0f7SPyun YongHyeon { 4093502be0f7SPyun YongHyeon 4094502be0f7SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN, 4095502be0f7SPyun YongHyeon RL_TIMER_MAX)); 4096502be0f7SPyun YongHyeon } 4097306c97e2SMark Johnston 40987790c8c1SConrad Meyer #ifdef DEBUGNET 4099306c97e2SMark Johnston static void 41007790c8c1SConrad Meyer re_debugnet_init(struct ifnet *ifp, int *nrxr, int *ncl, int *clsize) 4101306c97e2SMark Johnston { 4102306c97e2SMark Johnston struct rl_softc *sc; 4103306c97e2SMark Johnston 4104306c97e2SMark Johnston sc = if_getsoftc(ifp); 4105306c97e2SMark Johnston RL_LOCK(sc); 4106306c97e2SMark Johnston *nrxr = sc->rl_ldata.rl_rx_desc_cnt; 41077790c8c1SConrad Meyer *ncl = DEBUGNET_MAX_IN_FLIGHT; 4108306c97e2SMark Johnston *clsize = (ifp->if_mtu > RL_MTU && 4109306c97e2SMark Johnston (sc->rl_flags & RL_FLAG_JUMBOV2) != 0) ? MJUM9BYTES : MCLBYTES; 4110306c97e2SMark Johnston RL_UNLOCK(sc); 4111306c97e2SMark Johnston } 4112306c97e2SMark Johnston 4113306c97e2SMark Johnston static void 41147790c8c1SConrad Meyer re_debugnet_event(struct ifnet *ifp __unused, enum debugnet_ev event __unused) 4115306c97e2SMark Johnston { 4116306c97e2SMark Johnston } 4117306c97e2SMark Johnston 4118306c97e2SMark Johnston static int 41197790c8c1SConrad Meyer re_debugnet_transmit(struct ifnet *ifp, struct mbuf *m) 4120306c97e2SMark Johnston { 4121306c97e2SMark Johnston struct rl_softc *sc; 4122306c97e2SMark Johnston int error; 4123306c97e2SMark Johnston 4124306c97e2SMark Johnston sc = if_getsoftc(ifp); 4125306c97e2SMark Johnston if ((if_getdrvflags(ifp) & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 4126306c97e2SMark Johnston IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0) 4127306c97e2SMark Johnston return (EBUSY); 4128306c97e2SMark Johnston 4129306c97e2SMark Johnston error = re_encap(sc, &m); 4130306c97e2SMark Johnston if (error == 0) 4131306c97e2SMark Johnston re_start_tx(sc); 4132306c97e2SMark Johnston return (error); 4133306c97e2SMark Johnston } 4134306c97e2SMark Johnston 4135306c97e2SMark Johnston static int 41367790c8c1SConrad Meyer re_debugnet_poll(struct ifnet *ifp, int count) 4137306c97e2SMark Johnston { 4138306c97e2SMark Johnston struct rl_softc *sc; 4139306c97e2SMark Johnston int error; 4140306c97e2SMark Johnston 4141306c97e2SMark Johnston sc = if_getsoftc(ifp); 4142306c97e2SMark Johnston if ((if_getdrvflags(ifp) & IFF_DRV_RUNNING) == 0 || 4143306c97e2SMark Johnston (sc->rl_flags & RL_FLAG_LINK) == 0) 4144306c97e2SMark Johnston return (EBUSY); 4145306c97e2SMark Johnston 4146306c97e2SMark Johnston re_txeof(sc); 4147306c97e2SMark Johnston error = re_rxeof(sc, NULL); 4148306c97e2SMark Johnston if (error != 0 && error != EAGAIN) 4149306c97e2SMark Johnston return (error); 4150306c97e2SMark Johnston return (0); 4151306c97e2SMark Johnston } 41527790c8c1SConrad Meyer #endif /* DEBUGNET */ 4153