1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 48ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 112f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 113f0796cd2SGleb Smirnoff #endif 114f0796cd2SGleb Smirnoff 115a94100faSBill Paul #include <sys/param.h> 116a94100faSBill Paul #include <sys/endian.h> 117a94100faSBill Paul #include <sys/systm.h> 118a94100faSBill Paul #include <sys/sockio.h> 119a94100faSBill Paul #include <sys/mbuf.h> 120a94100faSBill Paul #include <sys/malloc.h> 121fe12f24bSPoul-Henning Kamp #include <sys/module.h> 122a94100faSBill Paul #include <sys/kernel.h> 123a94100faSBill Paul #include <sys/socket.h> 124ed510fb0SBill Paul #include <sys/lock.h> 125ed510fb0SBill Paul #include <sys/mutex.h> 126ed510fb0SBill Paul #include <sys/taskqueue.h> 127a94100faSBill Paul 128a94100faSBill Paul #include <net/if.h> 129a94100faSBill Paul #include <net/if_arp.h> 130a94100faSBill Paul #include <net/ethernet.h> 131a94100faSBill Paul #include <net/if_dl.h> 132a94100faSBill Paul #include <net/if_media.h> 133fc74a9f9SBrooks Davis #include <net/if_types.h> 134a94100faSBill Paul #include <net/if_vlan_var.h> 135a94100faSBill Paul 136a94100faSBill Paul #include <net/bpf.h> 137a94100faSBill Paul 138a94100faSBill Paul #include <machine/bus.h> 139a94100faSBill Paul #include <machine/resource.h> 140a94100faSBill Paul #include <sys/bus.h> 141a94100faSBill Paul #include <sys/rman.h> 142a94100faSBill Paul 143a94100faSBill Paul #include <dev/mii/mii.h> 144a94100faSBill Paul #include <dev/mii/miivar.h> 145a94100faSBill Paul 146a94100faSBill Paul #include <dev/pci/pcireg.h> 147a94100faSBill Paul #include <dev/pci/pcivar.h> 148a94100faSBill Paul 149a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 150a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 151a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 152a94100faSBill Paul 153298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 154a94100faSBill Paul #include "miibus_if.h" 155a94100faSBill Paul 156a94100faSBill Paul /* 157a94100faSBill Paul * Default to using PIO access for this driver. 158a94100faSBill Paul */ 159a94100faSBill Paul #define RE_USEIOSPACE 160a94100faSBill Paul 161a94100faSBill Paul #include <pci/if_rlreg.h> 162a94100faSBill Paul 163a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 164a94100faSBill Paul 165a94100faSBill Paul /* 166a94100faSBill Paul * Various supported device vendors/types and their names. 167a94100faSBill Paul */ 168a94100faSBill Paul static struct rl_type re_devs[] = { 16932aa5f0eSAnton Berezin { DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169S, 17032aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 171a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS, 172a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 173ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8101E, RL_HWREV_8101E, 174ed510fb0SBill Paul "RealTek 8101E PCIe 10/100baseTX" }, 175498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN1, 176498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 177498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN2, 178498bd0d3SBill Paul "RealTek 8168/8111B PCIe Gigabit Ethernet" }, 179a94100faSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169, 180a94100faSBill Paul "RealTek 8169 Gigabit Ethernet" }, 18169a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S, 18269a6b7fbSBill Paul "RealTek 8169S Single-chip Gigabit Ethernet" }, 183ed510fb0SBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SB, 184ed510fb0SBill Paul "RealTek 8169SB/8110SB Single-chip Gigabit Ethernet" }, 185498bd0d3SBill Paul { RT_VENDORID, RT_DEVICEID_8169SC, RL_HWREV_8169_8110SC, 186ed510fb0SBill Paul "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 18769a6b7fbSBill Paul { RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S, 18869a6b7fbSBill Paul "RealTek 8110S Single-chip Gigabit Ethernet" }, 189ea263191SMIHIRA Sanpei Yoshiro { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, RL_HWREV_8169S, 190ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 19126390635SJohn Baldwin { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, RL_HWREV_8169S, 19226390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 193a94100faSBill Paul { 0, 0, 0, NULL } 194a94100faSBill Paul }; 195a94100faSBill Paul 196a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = { 197a94100faSBill Paul { RL_HWREV_8139, RL_8139, "" }, 198a94100faSBill Paul { RL_HWREV_8139A, RL_8139, "A" }, 199a94100faSBill Paul { RL_HWREV_8139AG, RL_8139, "A-G" }, 200a94100faSBill Paul { RL_HWREV_8139B, RL_8139, "B" }, 201a94100faSBill Paul { RL_HWREV_8130, RL_8139, "8130" }, 202a94100faSBill Paul { RL_HWREV_8139C, RL_8139, "C" }, 203a94100faSBill Paul { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" }, 204a94100faSBill Paul { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"}, 205498bd0d3SBill Paul { RL_HWREV_8168_SPIN1, RL_8169, "8168"}, 206a94100faSBill Paul { RL_HWREV_8169, RL_8169, "8169"}, 20769a6b7fbSBill Paul { RL_HWREV_8169S, RL_8169, "8169S"}, 20869a6b7fbSBill Paul { RL_HWREV_8110S, RL_8169, "8110S"}, 209ed510fb0SBill Paul { RL_HWREV_8169_8110SB, RL_8169, "8169SB"}, 210ed510fb0SBill Paul { RL_HWREV_8169_8110SC, RL_8169, "8169SC"}, 211a94100faSBill Paul { RL_HWREV_8100, RL_8139, "8100"}, 212a94100faSBill Paul { RL_HWREV_8101, RL_8139, "8101"}, 213ed510fb0SBill Paul { RL_HWREV_8100E, RL_8169, "8100E"}, 214ed510fb0SBill Paul { RL_HWREV_8101E, RL_8169, "8101E"}, 215498bd0d3SBill Paul { RL_HWREV_8168_SPIN2, RL_8169, "8168"}, 216a94100faSBill Paul { 0, 0, NULL } 217a94100faSBill Paul }; 218a94100faSBill Paul 219a94100faSBill Paul static int re_probe (device_t); 220a94100faSBill Paul static int re_attach (device_t); 221a94100faSBill Paul static int re_detach (device_t); 222a94100faSBill Paul 22380a2a305SJohn-Mark Gurney static int re_encap (struct rl_softc *, struct mbuf **, int *); 224a94100faSBill Paul 225a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 226a94100faSBill Paul static void re_dma_map_desc (void *, bus_dma_segment_t *, int, 227a94100faSBill Paul bus_size_t, int); 228a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 229a94100faSBill Paul static int re_newbuf (struct rl_softc *, int, struct mbuf *); 230a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 231a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 23222a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 23322a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 23422a11c96SJohn-Mark Gurney (struct mbuf *); 23522a11c96SJohn-Mark Gurney #endif 236ed510fb0SBill Paul static int re_rxeof (struct rl_softc *); 237a94100faSBill Paul static void re_txeof (struct rl_softc *); 23897b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2390187838bSRuslan Ermilov static void re_poll (struct ifnet *, enum poll_cmd, int); 2400187838bSRuslan Ermilov static void re_poll_locked (struct ifnet *, enum poll_cmd, int); 24197b9d4baSJohn-Mark Gurney #endif 242a94100faSBill Paul static void re_intr (void *); 243a94100faSBill Paul static void re_tick (void *); 244ed510fb0SBill Paul static void re_tx_task (void *, int); 245ed510fb0SBill Paul static void re_int_task (void *, int); 246a94100faSBill Paul static void re_start (struct ifnet *); 247a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 248a94100faSBill Paul static void re_init (void *); 24997b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 250a94100faSBill Paul static void re_stop (struct rl_softc *); 251a94100faSBill Paul static void re_watchdog (struct ifnet *); 252a94100faSBill Paul static int re_suspend (device_t); 253a94100faSBill Paul static int re_resume (device_t); 254a94100faSBill Paul static void re_shutdown (device_t); 255a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 256a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 257a94100faSBill Paul 258a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 259a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 260ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 261a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 262a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 263a94100faSBill Paul 264a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 265a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 266a94100faSBill Paul static void re_miibus_statchg (device_t); 267a94100faSBill Paul 268a94100faSBill Paul static void re_setmulti (struct rl_softc *); 269a94100faSBill Paul static void re_reset (struct rl_softc *); 270a94100faSBill Paul 271ed510fb0SBill Paul #ifdef RE_DIAG 272a94100faSBill Paul static int re_diag (struct rl_softc *); 273ed510fb0SBill Paul #endif 274a94100faSBill Paul 275a94100faSBill Paul #ifdef RE_USEIOSPACE 276a94100faSBill Paul #define RL_RES SYS_RES_IOPORT 277a94100faSBill Paul #define RL_RID RL_PCI_LOIO 278a94100faSBill Paul #else 279a94100faSBill Paul #define RL_RES SYS_RES_MEMORY 280a94100faSBill Paul #define RL_RID RL_PCI_LOMEM 281a94100faSBill Paul #endif 282a94100faSBill Paul 283a94100faSBill Paul static device_method_t re_methods[] = { 284a94100faSBill Paul /* Device interface */ 285a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 286a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 287a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 288a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 289a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 290a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 291a94100faSBill Paul 292a94100faSBill Paul /* bus interface */ 293a94100faSBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 294a94100faSBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 295a94100faSBill Paul 296a94100faSBill Paul /* MII interface */ 297a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 298a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 299a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 300a94100faSBill Paul 301a94100faSBill Paul { 0, 0 } 302a94100faSBill Paul }; 303a94100faSBill Paul 304a94100faSBill Paul static driver_t re_driver = { 305a94100faSBill Paul "re", 306a94100faSBill Paul re_methods, 307a94100faSBill Paul sizeof(struct rl_softc) 308a94100faSBill Paul }; 309a94100faSBill Paul 310a94100faSBill Paul static devclass_t re_devclass; 311a94100faSBill Paul 312a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 313347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0); 314a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 315a94100faSBill Paul 316a94100faSBill Paul #define EE_SET(x) \ 317a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 318a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 319a94100faSBill Paul 320a94100faSBill Paul #define EE_CLR(x) \ 321a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 322a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 323a94100faSBill Paul 324a94100faSBill Paul /* 325a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 326a94100faSBill Paul */ 327a94100faSBill Paul static void 328a94100faSBill Paul re_eeprom_putbyte(sc, addr) 329a94100faSBill Paul struct rl_softc *sc; 330a94100faSBill Paul int addr; 331a94100faSBill Paul { 332a94100faSBill Paul register int d, i; 333a94100faSBill Paul 334ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 335a94100faSBill Paul 336a94100faSBill Paul /* 337a94100faSBill Paul * Feed in each bit and strobe the clock. 338a94100faSBill Paul */ 339ed510fb0SBill Paul 340ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 341a94100faSBill Paul if (d & i) { 342a94100faSBill Paul EE_SET(RL_EE_DATAIN); 343a94100faSBill Paul } else { 344a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 345a94100faSBill Paul } 346a94100faSBill Paul DELAY(100); 347a94100faSBill Paul EE_SET(RL_EE_CLK); 348a94100faSBill Paul DELAY(150); 349a94100faSBill Paul EE_CLR(RL_EE_CLK); 350a94100faSBill Paul DELAY(100); 351a94100faSBill Paul } 352ed510fb0SBill Paul 353ed510fb0SBill Paul return; 354a94100faSBill Paul } 355a94100faSBill Paul 356a94100faSBill Paul /* 357a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 358a94100faSBill Paul */ 359a94100faSBill Paul static void 360a94100faSBill Paul re_eeprom_getword(sc, addr, dest) 361a94100faSBill Paul struct rl_softc *sc; 362a94100faSBill Paul int addr; 363a94100faSBill Paul u_int16_t *dest; 364a94100faSBill Paul { 365a94100faSBill Paul register int i; 366a94100faSBill Paul u_int16_t word = 0; 367a94100faSBill Paul 368a94100faSBill Paul /* 369a94100faSBill Paul * Send address of word we want to read. 370a94100faSBill Paul */ 371a94100faSBill Paul re_eeprom_putbyte(sc, addr); 372a94100faSBill Paul 373a94100faSBill Paul /* 374a94100faSBill Paul * Start reading bits from EEPROM. 375a94100faSBill Paul */ 376a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 377a94100faSBill Paul EE_SET(RL_EE_CLK); 378a94100faSBill Paul DELAY(100); 379a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 380a94100faSBill Paul word |= i; 381a94100faSBill Paul EE_CLR(RL_EE_CLK); 382a94100faSBill Paul DELAY(100); 383a94100faSBill Paul } 384a94100faSBill Paul 385a94100faSBill Paul *dest = word; 386ed510fb0SBill Paul 387ed510fb0SBill Paul return; 388a94100faSBill Paul } 389a94100faSBill Paul 390a94100faSBill Paul /* 391a94100faSBill Paul * Read a sequence of words from the EEPROM. 392a94100faSBill Paul */ 393a94100faSBill Paul static void 394ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt) 395a94100faSBill Paul struct rl_softc *sc; 396a94100faSBill Paul caddr_t dest; 397a94100faSBill Paul int off; 398a94100faSBill Paul int cnt; 399a94100faSBill Paul { 400a94100faSBill Paul int i; 401a94100faSBill Paul u_int16_t word = 0, *ptr; 402a94100faSBill Paul 403ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 404ed510fb0SBill Paul 405ed510fb0SBill Paul DELAY(100); 406ed510fb0SBill Paul 407a94100faSBill Paul for (i = 0; i < cnt; i++) { 408ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 409a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 410ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 411a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 412ed510fb0SBill Paul *ptr = le16toh(word); 413a94100faSBill Paul } 414ed510fb0SBill Paul 415ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 416ed510fb0SBill Paul 417ed510fb0SBill Paul return; 418a94100faSBill Paul } 419a94100faSBill Paul 420a94100faSBill Paul static int 421a94100faSBill Paul re_gmii_readreg(dev, phy, reg) 422a94100faSBill Paul device_t dev; 423a94100faSBill Paul int phy, reg; 424a94100faSBill Paul { 425a94100faSBill Paul struct rl_softc *sc; 426a94100faSBill Paul u_int32_t rval; 427a94100faSBill Paul int i; 428a94100faSBill Paul 429a94100faSBill Paul if (phy != 1) 430a94100faSBill Paul return (0); 431a94100faSBill Paul 432a94100faSBill Paul sc = device_get_softc(dev); 433a94100faSBill Paul 4349bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4359bac70b8SBill Paul 4369bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4379bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4389bac70b8SBill Paul return (rval); 4399bac70b8SBill Paul } 4409bac70b8SBill Paul 441a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 442a94100faSBill Paul DELAY(1000); 443a94100faSBill Paul 444a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 445a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 446a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 447a94100faSBill Paul break; 448a94100faSBill Paul DELAY(100); 449a94100faSBill Paul } 450a94100faSBill Paul 451a94100faSBill Paul if (i == RL_TIMEOUT) { 452d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "PHY read failed\n"); 453a94100faSBill Paul return (0); 454a94100faSBill Paul } 455a94100faSBill Paul 456a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 457a94100faSBill Paul } 458a94100faSBill Paul 459a94100faSBill Paul static int 460a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data) 461a94100faSBill Paul device_t dev; 462a94100faSBill Paul int phy, reg, data; 463a94100faSBill Paul { 464a94100faSBill Paul struct rl_softc *sc; 465a94100faSBill Paul u_int32_t rval; 466a94100faSBill Paul int i; 467a94100faSBill Paul 468a94100faSBill Paul sc = device_get_softc(dev); 469a94100faSBill Paul 470a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4719bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 472a94100faSBill Paul DELAY(1000); 473a94100faSBill Paul 474a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 475a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 476a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 477a94100faSBill Paul break; 478a94100faSBill Paul DELAY(100); 479a94100faSBill Paul } 480a94100faSBill Paul 481a94100faSBill Paul if (i == RL_TIMEOUT) { 482d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "PHY write failed\n"); 483a94100faSBill Paul return (0); 484a94100faSBill Paul } 485a94100faSBill Paul 486a94100faSBill Paul return (0); 487a94100faSBill Paul } 488a94100faSBill Paul 489a94100faSBill Paul static int 490a94100faSBill Paul re_miibus_readreg(dev, phy, reg) 491a94100faSBill Paul device_t dev; 492a94100faSBill Paul int phy, reg; 493a94100faSBill Paul { 494a94100faSBill Paul struct rl_softc *sc; 495a94100faSBill Paul u_int16_t rval = 0; 496a94100faSBill Paul u_int16_t re8139_reg = 0; 497a94100faSBill Paul 498a94100faSBill Paul sc = device_get_softc(dev); 499a94100faSBill Paul 500a94100faSBill Paul if (sc->rl_type == RL_8169) { 501a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 502a94100faSBill Paul return (rval); 503a94100faSBill Paul } 504a94100faSBill Paul 505a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 506a94100faSBill Paul if (phy) { 507a94100faSBill Paul return (0); 508a94100faSBill Paul } 509a94100faSBill Paul switch (reg) { 510a94100faSBill Paul case MII_BMCR: 511a94100faSBill Paul re8139_reg = RL_BMCR; 512a94100faSBill Paul break; 513a94100faSBill Paul case MII_BMSR: 514a94100faSBill Paul re8139_reg = RL_BMSR; 515a94100faSBill Paul break; 516a94100faSBill Paul case MII_ANAR: 517a94100faSBill Paul re8139_reg = RL_ANAR; 518a94100faSBill Paul break; 519a94100faSBill Paul case MII_ANER: 520a94100faSBill Paul re8139_reg = RL_ANER; 521a94100faSBill Paul break; 522a94100faSBill Paul case MII_ANLPAR: 523a94100faSBill Paul re8139_reg = RL_LPAR; 524a94100faSBill Paul break; 525a94100faSBill Paul case MII_PHYIDR1: 526a94100faSBill Paul case MII_PHYIDR2: 527a94100faSBill Paul return (0); 528a94100faSBill Paul /* 529a94100faSBill Paul * Allow the rlphy driver to read the media status 530a94100faSBill Paul * register. If we have a link partner which does not 531a94100faSBill Paul * support NWAY, this is the register which will tell 532a94100faSBill Paul * us the results of parallel detection. 533a94100faSBill Paul */ 534a94100faSBill Paul case RL_MEDIASTAT: 535a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 536a94100faSBill Paul return (rval); 537a94100faSBill Paul default: 538d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "bad phy register\n"); 539a94100faSBill Paul return (0); 540a94100faSBill Paul } 541a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 542a94100faSBill Paul return (rval); 543a94100faSBill Paul } 544a94100faSBill Paul 545a94100faSBill Paul static int 546a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data) 547a94100faSBill Paul device_t dev; 548a94100faSBill Paul int phy, reg, data; 549a94100faSBill Paul { 550a94100faSBill Paul struct rl_softc *sc; 551a94100faSBill Paul u_int16_t re8139_reg = 0; 552a94100faSBill Paul int rval = 0; 553a94100faSBill Paul 554a94100faSBill Paul sc = device_get_softc(dev); 555a94100faSBill Paul 556a94100faSBill Paul if (sc->rl_type == RL_8169) { 557a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 558a94100faSBill Paul return (rval); 559a94100faSBill Paul } 560a94100faSBill Paul 561a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 56297b9d4baSJohn-Mark Gurney if (phy) 563a94100faSBill Paul return (0); 56497b9d4baSJohn-Mark Gurney 565a94100faSBill Paul switch (reg) { 566a94100faSBill Paul case MII_BMCR: 567a94100faSBill Paul re8139_reg = RL_BMCR; 568a94100faSBill Paul break; 569a94100faSBill Paul case MII_BMSR: 570a94100faSBill Paul re8139_reg = RL_BMSR; 571a94100faSBill Paul break; 572a94100faSBill Paul case MII_ANAR: 573a94100faSBill Paul re8139_reg = RL_ANAR; 574a94100faSBill Paul break; 575a94100faSBill Paul case MII_ANER: 576a94100faSBill Paul re8139_reg = RL_ANER; 577a94100faSBill Paul break; 578a94100faSBill Paul case MII_ANLPAR: 579a94100faSBill Paul re8139_reg = RL_LPAR; 580a94100faSBill Paul break; 581a94100faSBill Paul case MII_PHYIDR1: 582a94100faSBill Paul case MII_PHYIDR2: 583a94100faSBill Paul return (0); 584a94100faSBill Paul break; 585a94100faSBill Paul default: 586d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "bad phy register\n"); 587a94100faSBill Paul return (0); 588a94100faSBill Paul } 589a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 590a94100faSBill Paul return (0); 591a94100faSBill Paul } 592a94100faSBill Paul 593a94100faSBill Paul static void 594a94100faSBill Paul re_miibus_statchg(dev) 595a94100faSBill Paul device_t dev; 596a94100faSBill Paul { 597a11e2f18SBruce M Simpson 598a94100faSBill Paul } 599a94100faSBill Paul 600a94100faSBill Paul /* 601a94100faSBill Paul * Program the 64-bit multicast hash filter. 602a94100faSBill Paul */ 603a94100faSBill Paul static void 604a94100faSBill Paul re_setmulti(sc) 605a94100faSBill Paul struct rl_softc *sc; 606a94100faSBill Paul { 607a94100faSBill Paul struct ifnet *ifp; 608a94100faSBill Paul int h = 0; 609a94100faSBill Paul u_int32_t hashes[2] = { 0, 0 }; 610a94100faSBill Paul struct ifmultiaddr *ifma; 611a94100faSBill Paul u_int32_t rxfilt; 612a94100faSBill Paul int mcnt = 0; 613a94100faSBill Paul 61497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 61597b9d4baSJohn-Mark Gurney 616fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 617a94100faSBill Paul 618a94100faSBill Paul rxfilt = CSR_READ_4(sc, RL_RXCFG); 619a94100faSBill Paul 620a94100faSBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 621a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 622a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 623a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF); 624a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF); 625a94100faSBill Paul return; 626a94100faSBill Paul } 627a94100faSBill Paul 628a94100faSBill Paul /* first, zot all the existing hash bits */ 629a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0); 630a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0); 631a94100faSBill Paul 632a94100faSBill Paul /* now program new ones */ 63313b203d0SRobert Watson IF_ADDR_LOCK(ifp); 634a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 635a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 636a94100faSBill Paul continue; 6370e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6380e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 639a94100faSBill Paul if (h < 32) 640a94100faSBill Paul hashes[0] |= (1 << h); 641a94100faSBill Paul else 642a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 643a94100faSBill Paul mcnt++; 644a94100faSBill Paul } 64513b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 646a94100faSBill Paul 647a94100faSBill Paul if (mcnt) 648a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 649a94100faSBill Paul else 650a94100faSBill Paul rxfilt &= ~RL_RXCFG_RX_MULTI; 651a94100faSBill Paul 652a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 653a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 654a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 655a94100faSBill Paul } 656a94100faSBill Paul 657a94100faSBill Paul static void 658a94100faSBill Paul re_reset(sc) 659a94100faSBill Paul struct rl_softc *sc; 660a94100faSBill Paul { 661a94100faSBill Paul register int i; 662a94100faSBill Paul 66397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 66497b9d4baSJohn-Mark Gurney 665a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 666a94100faSBill Paul 667a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 668a94100faSBill Paul DELAY(10); 669a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 670a94100faSBill Paul break; 671a94100faSBill Paul } 672a94100faSBill Paul if (i == RL_TIMEOUT) 673d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "reset never completed!\n"); 674a94100faSBill Paul 675a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 676a94100faSBill Paul } 677a94100faSBill Paul 678ed510fb0SBill Paul #ifdef RE_DIAG 679ed510fb0SBill Paul 680a94100faSBill Paul /* 681a94100faSBill Paul * The following routine is designed to test for a defect on some 682a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 683a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 684a94100faSBill Paul * should be pulled high. The result of this defect is that the 685a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 686a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 687a94100faSBill Paul * because the 64-bit data lines aren't connected. 688a94100faSBill Paul * 689a94100faSBill Paul * There's no way to work around this (short of talking a soldering 690a94100faSBill Paul * iron to the board), however we can detect it. The method we use 691a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 692a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 693a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 694a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 695a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 696a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 697a94100faSBill Paul * so we print out a message on the console and abort the device attach. 698a94100faSBill Paul */ 699a94100faSBill Paul 700a94100faSBill Paul static int 701a94100faSBill Paul re_diag(sc) 702a94100faSBill Paul struct rl_softc *sc; 703a94100faSBill Paul { 704fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 705a94100faSBill Paul struct mbuf *m0; 706a94100faSBill Paul struct ether_header *eh; 707a94100faSBill Paul struct rl_desc *cur_rx; 708a94100faSBill Paul u_int16_t status; 709a94100faSBill Paul u_int32_t rxstat; 710ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 711a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 712a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 713a94100faSBill Paul 714a94100faSBill Paul /* Allocate a single mbuf */ 715a94100faSBill Paul MGETHDR(m0, M_DONTWAIT, MT_DATA); 716a94100faSBill Paul if (m0 == NULL) 717a94100faSBill Paul return (ENOBUFS); 718a94100faSBill Paul 71997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 72097b9d4baSJohn-Mark Gurney 721a94100faSBill Paul /* 722a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 723a94100faSBill Paul * so that it can send and receive frames, but performs the 724a94100faSBill Paul * following special functions: 725a94100faSBill Paul * - Puts receiver in promiscuous mode 726a94100faSBill Paul * - Enables digital loopback mode 727a94100faSBill Paul * - Leaves interrupts turned off 728a94100faSBill Paul */ 729a94100faSBill Paul 730a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 731a94100faSBill Paul sc->rl_testmode = 1; 732ed510fb0SBill Paul re_reset(sc); 73397b9d4baSJohn-Mark Gurney re_init_locked(sc); 734ed510fb0SBill Paul sc->rl_link = 1; 735ed510fb0SBill Paul if (sc->rl_type == RL_8169) 736ed510fb0SBill Paul phyaddr = 1; 737ed510fb0SBill Paul else 738ed510fb0SBill Paul phyaddr = 0; 739ed510fb0SBill Paul 740ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 741ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 742ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 743ed510fb0SBill Paul if (!(status & BMCR_RESET)) 744ed510fb0SBill Paul break; 745ed510fb0SBill Paul } 746ed510fb0SBill Paul 747ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 748ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 749ed510fb0SBill Paul 750804af9a1SBill Paul DELAY(100000); 751a94100faSBill Paul 752a94100faSBill Paul /* Put some data in the mbuf */ 753a94100faSBill Paul 754a94100faSBill Paul eh = mtod(m0, struct ether_header *); 755a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 756a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 757a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 758a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 759a94100faSBill Paul 7607cae6651SBill Paul /* 7617cae6651SBill Paul * Queue the packet, start transmission. 7627cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 7637cae6651SBill Paul */ 764a94100faSBill Paul 765abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 76697b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 76752732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 7687cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 76997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 770a94100faSBill Paul m0 = NULL; 771a94100faSBill Paul 772a94100faSBill Paul /* Wait for it to propagate through the chip */ 773a94100faSBill Paul 774abc8ff44SBill Paul DELAY(100000); 775a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 776a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 777ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 778abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 779abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 780a94100faSBill Paul break; 781a94100faSBill Paul DELAY(10); 782a94100faSBill Paul } 783a94100faSBill Paul 784a94100faSBill Paul if (i == RL_TIMEOUT) { 785d1754a9bSJohn Baldwin if_printf(ifp, "diagnostic failed, failed to receive packet " 786d1754a9bSJohn Baldwin "in loopback mode\n"); 787a94100faSBill Paul error = EIO; 788a94100faSBill Paul goto done; 789a94100faSBill Paul } 790a94100faSBill Paul 791a94100faSBill Paul /* 792a94100faSBill Paul * The packet should have been dumped into the first 793a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 794a94100faSBill Paul */ 795a94100faSBill Paul 796a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 797a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 798a94100faSBill Paul BUS_DMASYNC_POSTREAD); 799a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 800a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[0], 801a94100faSBill Paul BUS_DMASYNC_POSTWRITE); 802a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 803a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[0]); 804a94100faSBill Paul 805a94100faSBill Paul m0 = sc->rl_ldata.rl_rx_mbuf[0]; 806a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[0] = NULL; 807a94100faSBill Paul eh = mtod(m0, struct ether_header *); 808a94100faSBill Paul 809a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 810a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 811a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 812a94100faSBill Paul 813a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 814d1754a9bSJohn Baldwin if_printf(ifp, "diagnostic failed, received short packet\n"); 815a94100faSBill Paul error = EIO; 816a94100faSBill Paul goto done; 817a94100faSBill Paul } 818a94100faSBill Paul 819a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 820a94100faSBill Paul 821a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 822a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 823a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 824d1754a9bSJohn Baldwin if_printf(ifp, "WARNING, DMA FAILURE!\n"); 825d1754a9bSJohn Baldwin if_printf(ifp, "expected TX data: %6D/%6D/0x%x\n", 826a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 827d1754a9bSJohn Baldwin if_printf(ifp, "received RX data: %6D/%6D/0x%x\n", 828a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 829a94100faSBill Paul ntohs(eh->ether_type)); 830d1754a9bSJohn Baldwin if_printf(ifp, "You may have a defective 32-bit NIC plugged " 831d1754a9bSJohn Baldwin "into a 64-bit PCI slot.\n"); 832d1754a9bSJohn Baldwin if_printf(ifp, "Please re-install the NIC in a 32-bit slot " 833d1754a9bSJohn Baldwin "for proper operation.\n"); 834d1754a9bSJohn Baldwin if_printf(ifp, "Read the re(4) man page for more details.\n"); 835a94100faSBill Paul error = EIO; 836a94100faSBill Paul } 837a94100faSBill Paul 838a94100faSBill Paul done: 839a94100faSBill Paul /* Turn interface off, release resources */ 840a94100faSBill Paul 841a94100faSBill Paul sc->rl_testmode = 0; 842ed510fb0SBill Paul sc->rl_link = 0; 843a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 844a94100faSBill Paul re_stop(sc); 845a94100faSBill Paul if (m0 != NULL) 846a94100faSBill Paul m_freem(m0); 847a94100faSBill Paul 84897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 84997b9d4baSJohn-Mark Gurney 850a94100faSBill Paul return (error); 851a94100faSBill Paul } 852a94100faSBill Paul 853ed510fb0SBill Paul #endif 854ed510fb0SBill Paul 855a94100faSBill Paul /* 856a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 857a94100faSBill Paul * IDs against our list and return a device name if we find a match. 858a94100faSBill Paul */ 859a94100faSBill Paul static int 860a94100faSBill Paul re_probe(dev) 861a94100faSBill Paul device_t dev; 862a94100faSBill Paul { 863a94100faSBill Paul struct rl_type *t; 864a94100faSBill Paul struct rl_softc *sc; 865a94100faSBill Paul int rid; 866a94100faSBill Paul u_int32_t hwrev; 867a94100faSBill Paul 868a94100faSBill Paul t = re_devs; 869a94100faSBill Paul sc = device_get_softc(dev); 870a94100faSBill Paul 871a94100faSBill Paul while (t->rl_name != NULL) { 872a94100faSBill Paul if ((pci_get_vendor(dev) == t->rl_vid) && 873a94100faSBill Paul (pci_get_device(dev) == t->rl_did)) { 87426390635SJohn Baldwin /* 87526390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 87626390635SJohn Baldwin * Rev. 2 i supported by sk(4). 87726390635SJohn Baldwin */ 87826390635SJohn Baldwin if ((t->rl_vid == LINKSYS_VENDORID) && 87926390635SJohn Baldwin (t->rl_did == LINKSYS_DEVICEID_EG1032) && 88026390635SJohn Baldwin (pci_get_subdevice(dev) != 88126390635SJohn Baldwin LINKSYS_SUBDEVICE_EG1032_REV3)) { 88226390635SJohn Baldwin t++; 88326390635SJohn Baldwin continue; 88426390635SJohn Baldwin } 885a94100faSBill Paul 886a94100faSBill Paul /* 887a94100faSBill Paul * Temporarily map the I/O space 888a94100faSBill Paul * so we can read the chip ID register. 889a94100faSBill Paul */ 890a94100faSBill Paul rid = RL_RID; 8915f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 8925f96beb9SNate Lawson RF_ACTIVE); 893a94100faSBill Paul if (sc->rl_res == NULL) { 894a94100faSBill Paul device_printf(dev, 895a94100faSBill Paul "couldn't map ports/memory\n"); 896a94100faSBill Paul return (ENXIO); 897a94100faSBill Paul } 898a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 899a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 900a94100faSBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 901a94100faSBill Paul bus_release_resource(dev, RL_RES, 902a94100faSBill Paul RL_RID, sc->rl_res); 903a94100faSBill Paul if (t->rl_basetype == hwrev) { 904a94100faSBill Paul device_set_desc(dev, t->rl_name); 905d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 906a94100faSBill Paul } 907a94100faSBill Paul } 908a94100faSBill Paul t++; 909a94100faSBill Paul } 910a94100faSBill Paul 911a94100faSBill Paul return (ENXIO); 912a94100faSBill Paul } 913a94100faSBill Paul 914a94100faSBill Paul /* 915a94100faSBill Paul * This routine takes the segment list provided as the result of 916a94100faSBill Paul * a bus_dma_map_load() operation and assigns the addresses/lengths 917a94100faSBill Paul * to RealTek DMA descriptors. This can be called either by the RX 918a94100faSBill Paul * code or the TX code. In the RX case, we'll probably wind up mapping 919a94100faSBill Paul * at most one segment. For the TX case, there could be any number of 920a94100faSBill Paul * segments since TX packets may span multiple mbufs. In either case, 921a94100faSBill Paul * if the number of segments is larger than the rl_maxsegs limit 922a94100faSBill Paul * specified by the caller, we abort the mapping operation. Sadly, 923a94100faSBill Paul * whoever designed the buffer mapping API did not provide a way to 924a94100faSBill Paul * return an error from here, so we have to fake it a bit. 925a94100faSBill Paul */ 926a94100faSBill Paul 927a94100faSBill Paul static void 928a94100faSBill Paul re_dma_map_desc(arg, segs, nseg, mapsize, error) 929a94100faSBill Paul void *arg; 930a94100faSBill Paul bus_dma_segment_t *segs; 931a94100faSBill Paul int nseg; 932a94100faSBill Paul bus_size_t mapsize; 933a94100faSBill Paul int error; 934a94100faSBill Paul { 935a94100faSBill Paul struct rl_dmaload_arg *ctx; 936a94100faSBill Paul struct rl_desc *d = NULL; 937a94100faSBill Paul int i = 0, idx; 938498bd0d3SBill Paul u_int32_t cmdstat; 939498bd0d3SBill Paul int totlen = 0; 940a94100faSBill Paul 941a94100faSBill Paul if (error) 942a94100faSBill Paul return; 943a94100faSBill Paul 944a94100faSBill Paul ctx = arg; 945a94100faSBill Paul 946a94100faSBill Paul /* Signal error to caller if there's too many segments */ 947a94100faSBill Paul if (nseg > ctx->rl_maxsegs) { 948a94100faSBill Paul ctx->rl_maxsegs = 0; 949a94100faSBill Paul return; 950a94100faSBill Paul } 951a94100faSBill Paul 952a94100faSBill Paul /* 953a94100faSBill Paul * Map the segment array into descriptors. Note that we set the 954a94100faSBill Paul * start-of-frame and end-of-frame markers for either TX or RX, but 955a94100faSBill Paul * they really only have meaning in the TX case. (In the RX case, 956a94100faSBill Paul * it's the chip that tells us where packets begin and end.) 957a94100faSBill Paul * We also keep track of the end of the ring and set the 958a94100faSBill Paul * end-of-ring bits as needed, and we set the ownership bits 959a94100faSBill Paul * in all except the very first descriptor. (The caller will 960a94100faSBill Paul * set this descriptor later when it start transmission or 961a94100faSBill Paul * reception.) 962a94100faSBill Paul */ 963a94100faSBill Paul idx = ctx->rl_idx; 96459b5d934SBruce M Simpson for (;;) { 965a94100faSBill Paul d = &ctx->rl_ring[idx]; 966a94100faSBill Paul if (le32toh(d->rl_cmdstat) & RL_RDESC_STAT_OWN) { 967a94100faSBill Paul ctx->rl_maxsegs = 0; 968a94100faSBill Paul return; 969a94100faSBill Paul } 970a94100faSBill Paul cmdstat = segs[i].ds_len; 971498bd0d3SBill Paul totlen += segs[i].ds_len; 972a94100faSBill Paul d->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 973a94100faSBill Paul d->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 974a94100faSBill Paul if (i == 0) 975a94100faSBill Paul cmdstat |= RL_TDESC_CMD_SOF; 976a94100faSBill Paul else 977a94100faSBill Paul cmdstat |= RL_TDESC_CMD_OWN; 978a94100faSBill Paul if (idx == (RL_RX_DESC_CNT - 1)) 979a94100faSBill Paul cmdstat |= RL_TDESC_CMD_EOR; 980a94100faSBill Paul d->rl_cmdstat = htole32(cmdstat | ctx->rl_flags); 981a94100faSBill Paul i++; 982a94100faSBill Paul if (i == nseg) 983a94100faSBill Paul break; 984a94100faSBill Paul RL_DESC_INC(idx); 985a94100faSBill Paul } 986a94100faSBill Paul 987498bd0d3SBill Paul /* 988498bd0d3SBill Paul * With some of the RealTek chips, using the checksum offload 989498bd0d3SBill Paul * support in conjunction with the autopadding feature results 990498bd0d3SBill Paul * in the transmission of corrupt frames. For example, if we 991498bd0d3SBill Paul * need to send a really small IP fragment that's less than 60 992498bd0d3SBill Paul * bytes in size, and IP header checksumming is enabled, the 993498bd0d3SBill Paul * resulting ethernet frame that appears on the wire will 994498bd0d3SBill Paul * have garbled payload. To work around this, if TX checksum 995498bd0d3SBill Paul * offload is enabled, we always manually pad short frames out 996498bd0d3SBill Paul * to the minimum ethernet frame size. We do this by lying 997498bd0d3SBill Paul * about the size of the final fragment in the DMA map. 998498bd0d3SBill Paul */ 999498bd0d3SBill Paul 1000498bd0d3SBill Paul if (ctx->rl_flags && totlen < (ETHER_MIN_LEN - ETHER_CRC_LEN)) { 1001498bd0d3SBill Paul i = cmdstat & 0xFFFF; 1002498bd0d3SBill Paul i += ETHER_MIN_LEN - ETHER_CRC_LEN - totlen; 1003498bd0d3SBill Paul cmdstat = (cmdstat & 0xFFFF) | i; 1004498bd0d3SBill Paul d->rl_cmdstat = htole32(cmdstat | ctx->rl_flags); 1005498bd0d3SBill Paul } 1006498bd0d3SBill Paul 1007a94100faSBill Paul d->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 1008a94100faSBill Paul ctx->rl_maxsegs = nseg; 1009a94100faSBill Paul ctx->rl_idx = idx; 1010a94100faSBill Paul } 1011a94100faSBill Paul 1012a94100faSBill Paul /* 1013a94100faSBill Paul * Map a single buffer address. 1014a94100faSBill Paul */ 1015a94100faSBill Paul 1016a94100faSBill Paul static void 1017a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error) 1018a94100faSBill Paul void *arg; 1019a94100faSBill Paul bus_dma_segment_t *segs; 1020a94100faSBill Paul int nseg; 1021a94100faSBill Paul int error; 1022a94100faSBill Paul { 10238fd99e38SPyun YongHyeon bus_addr_t *addr; 1024a94100faSBill Paul 1025a94100faSBill Paul if (error) 1026a94100faSBill Paul return; 1027a94100faSBill Paul 1028a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 1029a94100faSBill Paul addr = arg; 1030a94100faSBill Paul *addr = segs->ds_addr; 1031a94100faSBill Paul } 1032a94100faSBill Paul 1033a94100faSBill Paul static int 1034a94100faSBill Paul re_allocmem(dev, sc) 1035a94100faSBill Paul device_t dev; 1036a94100faSBill Paul struct rl_softc *sc; 1037a94100faSBill Paul { 1038a94100faSBill Paul int error; 1039a94100faSBill Paul int nseg; 1040a94100faSBill Paul int i; 1041a94100faSBill Paul 1042a94100faSBill Paul /* 1043a94100faSBill Paul * Allocate map for RX mbufs. 1044a94100faSBill Paul */ 1045a94100faSBill Paul nseg = 32; 1046a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, ETHER_ALIGN, 0, 1047a94100faSBill Paul BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 10486110675fSBill Paul NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW, 1049a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_mtag); 1050a94100faSBill Paul if (error) { 1051a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1052a94100faSBill Paul return (ENOMEM); 1053a94100faSBill Paul } 1054a94100faSBill Paul 1055a94100faSBill Paul /* 1056a94100faSBill Paul * Allocate map for TX descriptor list. 1057a94100faSBill Paul */ 1058a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1059a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1060a94100faSBill Paul NULL, RL_TX_LIST_SZ, 1, RL_TX_LIST_SZ, BUS_DMA_ALLOCNOW, 1061a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1062a94100faSBill Paul if (error) { 1063a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1064a94100faSBill Paul return (ENOMEM); 1065a94100faSBill Paul } 1066a94100faSBill Paul 1067a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1068a94100faSBill Paul 1069a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1070a94100faSBill Paul (void **)&sc->rl_ldata.rl_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1071a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1072a94100faSBill Paul if (error) 1073a94100faSBill Paul return (ENOMEM); 1074a94100faSBill Paul 1075a94100faSBill Paul /* Load the map for the TX ring. */ 1076a94100faSBill Paul 1077a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1078a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1079a94100faSBill Paul RL_TX_LIST_SZ, re_dma_map_addr, 1080a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1081a94100faSBill Paul 1082a94100faSBill Paul /* Create DMA maps for TX buffers */ 1083a94100faSBill Paul 1084a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) { 1085a94100faSBill Paul error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0, 1086a94100faSBill Paul &sc->rl_ldata.rl_tx_dmamap[i]); 1087a94100faSBill Paul if (error) { 1088a94100faSBill Paul device_printf(dev, "can't create DMA map for TX\n"); 1089a94100faSBill Paul return (ENOMEM); 1090a94100faSBill Paul } 1091a94100faSBill Paul } 1092a94100faSBill Paul 1093a94100faSBill Paul /* 1094a94100faSBill Paul * Allocate map for RX descriptor list. 1095a94100faSBill Paul */ 1096a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1097a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 109861021536SJohn-Mark Gurney NULL, RL_RX_LIST_SZ, 1, RL_RX_LIST_SZ, BUS_DMA_ALLOCNOW, 1099a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1100a94100faSBill Paul if (error) { 1101a94100faSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1102a94100faSBill Paul return (ENOMEM); 1103a94100faSBill Paul } 1104a94100faSBill Paul 1105a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1106a94100faSBill Paul 1107a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1108a94100faSBill Paul (void **)&sc->rl_ldata.rl_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1109a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1110a94100faSBill Paul if (error) 1111a94100faSBill Paul return (ENOMEM); 1112a94100faSBill Paul 1113a94100faSBill Paul /* Load the map for the RX ring. */ 1114a94100faSBill Paul 1115a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1116a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 111761021536SJohn-Mark Gurney RL_RX_LIST_SZ, re_dma_map_addr, 1118a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1119a94100faSBill Paul 1120a94100faSBill Paul /* Create DMA maps for RX buffers */ 1121a94100faSBill Paul 1122a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 1123a94100faSBill Paul error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0, 1124a94100faSBill Paul &sc->rl_ldata.rl_rx_dmamap[i]); 1125a94100faSBill Paul if (error) { 1126a94100faSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1127a94100faSBill Paul return (ENOMEM); 1128a94100faSBill Paul } 1129a94100faSBill Paul } 1130a94100faSBill Paul 1131a94100faSBill Paul return (0); 1132a94100faSBill Paul } 1133a94100faSBill Paul 1134a94100faSBill Paul /* 1135a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1136a94100faSBill Paul * setup and ethernet/BPF attach. 1137a94100faSBill Paul */ 1138a94100faSBill Paul static int 1139a94100faSBill Paul re_attach(dev) 1140a94100faSBill Paul device_t dev; 1141a94100faSBill Paul { 1142a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1143a94100faSBill Paul u_int16_t as[3]; 1144a94100faSBill Paul struct rl_softc *sc; 1145a94100faSBill Paul struct ifnet *ifp; 1146a94100faSBill Paul struct rl_hwrev *hw_rev; 1147a94100faSBill Paul int hwrev; 1148a94100faSBill Paul u_int16_t re_did = 0; 1149d1754a9bSJohn Baldwin int error = 0, rid, i; 1150a94100faSBill Paul 1151a94100faSBill Paul sc = device_get_softc(dev); 1152ed510fb0SBill Paul sc->rl_dev = dev; 1153a94100faSBill Paul 1154a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 115597b9d4baSJohn-Mark Gurney MTX_DEF); 1156d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1157d1754a9bSJohn Baldwin 1158a94100faSBill Paul /* 1159a94100faSBill Paul * Map control/status registers. 1160a94100faSBill Paul */ 1161a94100faSBill Paul pci_enable_busmaster(dev); 1162a94100faSBill Paul 1163a94100faSBill Paul rid = RL_RID; 11645f96beb9SNate Lawson sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid, 11655f96beb9SNate Lawson RF_ACTIVE); 1166a94100faSBill Paul 1167a94100faSBill Paul if (sc->rl_res == NULL) { 1168d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1169a94100faSBill Paul error = ENXIO; 1170a94100faSBill Paul goto fail; 1171a94100faSBill Paul } 1172a94100faSBill Paul 1173a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1174a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1175a94100faSBill Paul 1176a94100faSBill Paul /* Allocate interrupt */ 1177a94100faSBill Paul rid = 0; 11785f96beb9SNate Lawson sc->rl_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 1179a94100faSBill Paul RF_SHAREABLE | RF_ACTIVE); 1180a94100faSBill Paul 1181a94100faSBill Paul if (sc->rl_irq == NULL) { 1182d1754a9bSJohn Baldwin device_printf(dev, "couldn't map interrupt\n"); 1183a94100faSBill Paul error = ENXIO; 1184a94100faSBill Paul goto fail; 1185a94100faSBill Paul } 1186a94100faSBill Paul 1187a94100faSBill Paul /* Reset the adapter. */ 118897b9d4baSJohn-Mark Gurney RL_LOCK(sc); 1189a94100faSBill Paul re_reset(sc); 119097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 1191abc8ff44SBill Paul 1192abc8ff44SBill Paul hw_rev = re_hwrevs; 1193abc8ff44SBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 1194abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1195abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1196abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 1197abc8ff44SBill Paul break; 1198abc8ff44SBill Paul } 1199abc8ff44SBill Paul hw_rev++; 1200abc8ff44SBill Paul } 1201abc8ff44SBill Paul 1202ed510fb0SBill Paul sc->rl_eewidth = 6; 1203ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1204a94100faSBill Paul if (re_did != 0x8129) 1205ed510fb0SBill Paul sc->rl_eewidth = 8; 1206a94100faSBill Paul 1207a94100faSBill Paul /* 1208a94100faSBill Paul * Get station address from the EEPROM. 1209a94100faSBill Paul */ 1210ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1211a94100faSBill Paul for (i = 0; i < 3; i++) { 1212a94100faSBill Paul eaddr[(i * 2) + 0] = as[i] & 0xff; 1213a94100faSBill Paul eaddr[(i * 2) + 1] = as[i] >> 8; 1214a94100faSBill Paul } 1215ed510fb0SBill Paul 1216ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1217ed510fb0SBill Paul /* Set RX length mask */ 1218ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1219ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1220ed510fb0SBill Paul } else { 1221ed510fb0SBill Paul /* Set RX length mask */ 1222ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1223ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1224abc8ff44SBill Paul } 12259bac70b8SBill Paul 1226a94100faSBill Paul /* 1227a94100faSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1228a94100faSBill Paul */ 1229a94100faSBill Paul #define RL_NSEG_NEW 32 1230a94100faSBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1231a94100faSBill Paul 1, 0, /* alignment, boundary */ 1232a94100faSBill Paul BUS_SPACE_MAXADDR_32BIT,/* lowaddr */ 1233a94100faSBill Paul BUS_SPACE_MAXADDR, /* highaddr */ 1234a94100faSBill Paul NULL, NULL, /* filter, filterarg */ 1235a94100faSBill Paul MAXBSIZE, RL_NSEG_NEW, /* maxsize, nsegments */ 1236a94100faSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 1237a94100faSBill Paul BUS_DMA_ALLOCNOW, /* flags */ 1238a94100faSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1239a94100faSBill Paul &sc->rl_parent_tag); 1240a94100faSBill Paul if (error) 1241a94100faSBill Paul goto fail; 1242a94100faSBill Paul 1243a94100faSBill Paul error = re_allocmem(dev, sc); 1244a94100faSBill Paul 1245a94100faSBill Paul if (error) 1246a94100faSBill Paul goto fail; 1247a94100faSBill Paul 1248cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1249cd036ec1SBrooks Davis if (ifp == NULL) { 1250d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1251cd036ec1SBrooks Davis error = ENOSPC; 1252cd036ec1SBrooks Davis goto fail; 1253cd036ec1SBrooks Davis } 1254cd036ec1SBrooks Davis 1255a94100faSBill Paul /* Do MII setup */ 1256a94100faSBill Paul if (mii_phy_probe(dev, &sc->rl_miibus, 1257a94100faSBill Paul re_ifmedia_upd, re_ifmedia_sts)) { 1258d1754a9bSJohn Baldwin device_printf(dev, "MII without any phy!\n"); 1259a94100faSBill Paul error = ENXIO; 1260a94100faSBill Paul goto fail; 1261a94100faSBill Paul } 1262a94100faSBill Paul 1263a94100faSBill Paul ifp->if_softc = sc; 12649bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1265a94100faSBill Paul ifp->if_mtu = ETHERMTU; 1266a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1267a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1268a94100faSBill Paul ifp->if_capabilities = IFCAP_VLAN_MTU; 1269a94100faSBill Paul ifp->if_start = re_start; 1270ed510fb0SBill Paul ifp->if_hwassist = RE_CSUM_FEATURES; 1271a94100faSBill Paul ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING; 1272498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1273f4ab22c9SRuslan Ermilov #ifdef DEVICE_POLLING 1274f4ab22c9SRuslan Ermilov ifp->if_capabilities |= IFCAP_POLLING; 1275f4ab22c9SRuslan Ermilov #endif 1276a94100faSBill Paul ifp->if_watchdog = re_watchdog; 1277a94100faSBill Paul ifp->if_init = re_init; 127852732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 127952732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 128052732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1281a94100faSBill Paul 1282ed510fb0SBill Paul TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp); 1283ed510fb0SBill Paul TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1284ed510fb0SBill Paul 1285a94100faSBill Paul /* 1286a94100faSBill Paul * Call MI attach routine. 1287a94100faSBill Paul */ 1288a94100faSBill Paul ether_ifattach(ifp, eaddr); 1289a94100faSBill Paul 1290ed510fb0SBill Paul #ifdef RE_DIAG 1291ed510fb0SBill Paul /* 1292ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1293ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1294ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1295ed510fb0SBill Paul */ 1296a94100faSBill Paul 1297ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1298ed510fb0SBill Paul error = re_diag(sc); 1299a94100faSBill Paul if (error) { 1300ed510fb0SBill Paul device_printf(dev, 1301ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1302a94100faSBill Paul ether_ifdetach(ifp); 1303a94100faSBill Paul goto fail; 1304a94100faSBill Paul } 1305ed510fb0SBill Paul } 1306ed510fb0SBill Paul #endif 1307a94100faSBill Paul 1308a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 1309ed510fb0SBill Paul error = bus_setup_intr(dev, sc->rl_irq, INTR_TYPE_NET | INTR_MPSAFE | 1310ed510fb0SBill Paul INTR_FAST, re_intr, sc, &sc->rl_intrhand); 1311a94100faSBill Paul if (error) { 1312d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1313a94100faSBill Paul ether_ifdetach(ifp); 1314a94100faSBill Paul } 1315a94100faSBill Paul 1316a94100faSBill Paul fail: 1317ed510fb0SBill Paul 1318a94100faSBill Paul if (error) 1319a94100faSBill Paul re_detach(dev); 1320a94100faSBill Paul 1321a94100faSBill Paul return (error); 1322a94100faSBill Paul } 1323a94100faSBill Paul 1324a94100faSBill Paul /* 1325a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1326a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1327a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1328a94100faSBill Paul * to be careful about only freeing resources that have actually been 1329a94100faSBill Paul * allocated. 1330a94100faSBill Paul */ 1331a94100faSBill Paul static int 1332a94100faSBill Paul re_detach(dev) 1333a94100faSBill Paul device_t dev; 1334a94100faSBill Paul { 1335a94100faSBill Paul struct rl_softc *sc; 1336a94100faSBill Paul struct ifnet *ifp; 1337a94100faSBill Paul int i; 1338a94100faSBill Paul 1339a94100faSBill Paul sc = device_get_softc(dev); 1340fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1341aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 134297b9d4baSJohn-Mark Gurney 134340929967SGleb Smirnoff #ifdef DEVICE_POLLING 134440929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 134540929967SGleb Smirnoff ether_poll_deregister(ifp); 134640929967SGleb Smirnoff #endif 134797b9d4baSJohn-Mark Gurney /* These should only be active if attach succeeded */ 1348525e6a87SRuslan Ermilov if (device_is_attached(dev)) { 134997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 135097b9d4baSJohn-Mark Gurney #if 0 135197b9d4baSJohn-Mark Gurney sc->suspended = 1; 135297b9d4baSJohn-Mark Gurney #endif 1353a94100faSBill Paul re_stop(sc); 1354525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1355d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 1356a94100faSBill Paul /* 1357a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1358a94100faSBill Paul * still had a BPF descriptor attached to this 135997b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1360a94100faSBill Paul * the BPF code to try and clear the promisc mode 1361a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1362a94100faSBill Paul * which will try to call re_init() again. This will 1363a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1364a94100faSBill Paul * which will panic the system when the kernel tries 1365a94100faSBill Paul * to invoke the re_tick() function that isn't there 1366a94100faSBill Paul * anymore. 1367a94100faSBill Paul */ 1368a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1369525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1370a94100faSBill Paul } 1371a94100faSBill Paul if (sc->rl_miibus) 1372a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1373a94100faSBill Paul bus_generic_detach(dev); 1374a94100faSBill Paul 137597b9d4baSJohn-Mark Gurney /* 137697b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 137797b9d4baSJohn-Mark Gurney * stopped here. 137897b9d4baSJohn-Mark Gurney */ 137997b9d4baSJohn-Mark Gurney 1380a94100faSBill Paul if (sc->rl_intrhand) 1381a94100faSBill Paul bus_teardown_intr(dev, sc->rl_irq, sc->rl_intrhand); 1382ad4f426eSWarner Losh if (ifp != NULL) 1383ad4f426eSWarner Losh if_free(ifp); 1384a94100faSBill Paul if (sc->rl_irq) 1385a94100faSBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->rl_irq); 1386a94100faSBill Paul if (sc->rl_res) 1387a94100faSBill Paul bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res); 1388a94100faSBill Paul 1389a94100faSBill Paul 1390a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1391a94100faSBill Paul 1392a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1393a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1394a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1395a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1396a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1397a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1398a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1399a94100faSBill Paul } 1400a94100faSBill Paul 1401a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1402a94100faSBill Paul 1403a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1404a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1405a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1406a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1407a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1408a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1409a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1410a94100faSBill Paul } 1411a94100faSBill Paul 1412a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1413a94100faSBill Paul 1414a94100faSBill Paul if (sc->rl_ldata.rl_mtag) { 1415a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) 1416a94100faSBill Paul bus_dmamap_destroy(sc->rl_ldata.rl_mtag, 1417a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[i]); 1418a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) 1419a94100faSBill Paul bus_dmamap_destroy(sc->rl_ldata.rl_mtag, 1420a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 1421a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_mtag); 1422a94100faSBill Paul } 1423a94100faSBill Paul 1424a94100faSBill Paul /* Unload and free the stats buffer and map */ 1425a94100faSBill Paul 1426a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1427a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1428a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1429a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_stag, 1430a94100faSBill Paul sc->rl_ldata.rl_stats, 1431a94100faSBill Paul sc->rl_ldata.rl_smap); 1432a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1433a94100faSBill Paul } 1434a94100faSBill Paul 1435a94100faSBill Paul if (sc->rl_parent_tag) 1436a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1437a94100faSBill Paul 1438a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1439a94100faSBill Paul 1440a94100faSBill Paul return (0); 1441a94100faSBill Paul } 1442a94100faSBill Paul 1443a94100faSBill Paul static int 1444a94100faSBill Paul re_newbuf(sc, idx, m) 1445a94100faSBill Paul struct rl_softc *sc; 1446a94100faSBill Paul int idx; 1447a94100faSBill Paul struct mbuf *m; 1448a94100faSBill Paul { 1449a94100faSBill Paul struct rl_dmaload_arg arg; 1450a94100faSBill Paul struct mbuf *n = NULL; 1451a94100faSBill Paul int error; 1452a94100faSBill Paul 1453a94100faSBill Paul if (m == NULL) { 1454a94100faSBill Paul n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1455a94100faSBill Paul if (n == NULL) 1456a94100faSBill Paul return (ENOBUFS); 1457a94100faSBill Paul m = n; 1458a94100faSBill Paul } else 1459a94100faSBill Paul m->m_data = m->m_ext.ext_buf; 1460a94100faSBill Paul 1461a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 146222a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 146322a11c96SJohn-Mark Gurney /* 146422a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 146522a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 146622a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 146722a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 146822a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 146922a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 147022a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 147122a11c96SJohn-Mark Gurney * discarding the old buffer. 147222a11c96SJohn-Mark Gurney */ 147322a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 147422a11c96SJohn-Mark Gurney #endif 1475a94100faSBill Paul arg.sc = sc; 1476a94100faSBill Paul arg.rl_idx = idx; 1477a94100faSBill Paul arg.rl_maxsegs = 1; 1478a94100faSBill Paul arg.rl_flags = 0; 1479a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_rx_list; 1480a94100faSBill Paul 1481a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, 1482a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[idx], m, re_dma_map_desc, 1483a94100faSBill Paul &arg, BUS_DMA_NOWAIT); 1484a94100faSBill Paul if (error || arg.rl_maxsegs != 1) { 1485a94100faSBill Paul if (n != NULL) 1486a94100faSBill Paul m_freem(n); 1487a94100faSBill Paul return (ENOMEM); 1488a94100faSBill Paul } 1489a94100faSBill Paul 1490a94100faSBill Paul sc->rl_ldata.rl_rx_list[idx].rl_cmdstat |= htole32(RL_RDESC_CMD_OWN); 1491a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[idx] = m; 1492a94100faSBill Paul 1493a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 1494a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[idx], 1495a94100faSBill Paul BUS_DMASYNC_PREREAD); 1496a94100faSBill Paul 1497a94100faSBill Paul return (0); 1498a94100faSBill Paul } 1499a94100faSBill Paul 150022a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 150122a11c96SJohn-Mark Gurney static __inline void 150222a11c96SJohn-Mark Gurney re_fixup_rx(m) 150322a11c96SJohn-Mark Gurney struct mbuf *m; 150422a11c96SJohn-Mark Gurney { 150522a11c96SJohn-Mark Gurney int i; 150622a11c96SJohn-Mark Gurney uint16_t *src, *dst; 150722a11c96SJohn-Mark Gurney 150822a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 150922a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 151022a11c96SJohn-Mark Gurney 151122a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 151222a11c96SJohn-Mark Gurney *dst++ = *src++; 151322a11c96SJohn-Mark Gurney 151422a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 151522a11c96SJohn-Mark Gurney 151622a11c96SJohn-Mark Gurney return; 151722a11c96SJohn-Mark Gurney } 151822a11c96SJohn-Mark Gurney #endif 151922a11c96SJohn-Mark Gurney 1520a94100faSBill Paul static int 1521a94100faSBill Paul re_tx_list_init(sc) 1522a94100faSBill Paul struct rl_softc *sc; 1523a94100faSBill Paul { 152497b9d4baSJohn-Mark Gurney 152597b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 152697b9d4baSJohn-Mark Gurney 1527a94100faSBill Paul bzero ((char *)sc->rl_ldata.rl_tx_list, RL_TX_LIST_SZ); 1528a94100faSBill Paul bzero ((char *)&sc->rl_ldata.rl_tx_mbuf, 1529a94100faSBill Paul (RL_TX_DESC_CNT * sizeof(struct mbuf *))); 1530a94100faSBill Paul 1531a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1532a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, BUS_DMASYNC_PREWRITE); 1533a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 1534a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 1535a94100faSBill Paul sc->rl_ldata.rl_tx_free = RL_TX_DESC_CNT; 1536a94100faSBill Paul 1537a94100faSBill Paul return (0); 1538a94100faSBill Paul } 1539a94100faSBill Paul 1540a94100faSBill Paul static int 1541a94100faSBill Paul re_rx_list_init(sc) 1542a94100faSBill Paul struct rl_softc *sc; 1543a94100faSBill Paul { 1544a94100faSBill Paul int i; 1545a94100faSBill Paul 1546a94100faSBill Paul bzero ((char *)sc->rl_ldata.rl_rx_list, RL_RX_LIST_SZ); 1547a94100faSBill Paul bzero ((char *)&sc->rl_ldata.rl_rx_mbuf, 1548a94100faSBill Paul (RL_RX_DESC_CNT * sizeof(struct mbuf *))); 1549a94100faSBill Paul 1550a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 1551a94100faSBill Paul if (re_newbuf(sc, i, NULL) == ENOBUFS) 1552a94100faSBill Paul return (ENOBUFS); 1553a94100faSBill Paul } 1554a94100faSBill Paul 1555a94100faSBill Paul /* Flush the RX descriptors */ 1556a94100faSBill Paul 1557a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1558a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1559a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1560a94100faSBill Paul 1561a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 1562a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1563a94100faSBill Paul 1564a94100faSBill Paul return (0); 1565a94100faSBill Paul } 1566a94100faSBill Paul 1567a94100faSBill Paul /* 1568a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 1569a94100faSBill Paul * the reception of jumbo frames that have been fragmented 1570a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 1571a94100faSBill Paul */ 1572ed510fb0SBill Paul static int 1573a94100faSBill Paul re_rxeof(sc) 1574a94100faSBill Paul struct rl_softc *sc; 1575a94100faSBill Paul { 1576a94100faSBill Paul struct mbuf *m; 1577a94100faSBill Paul struct ifnet *ifp; 1578a94100faSBill Paul int i, total_len; 1579a94100faSBill Paul struct rl_desc *cur_rx; 1580a94100faSBill Paul u_int32_t rxstat, rxvlan; 1581ed510fb0SBill Paul int maxpkt = 16; 1582a94100faSBill Paul 15835120abbfSSam Leffler RL_LOCK_ASSERT(sc); 15845120abbfSSam Leffler 1585fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1586a94100faSBill Paul i = sc->rl_ldata.rl_rx_prodidx; 1587a94100faSBill Paul 1588a94100faSBill Paul /* Invalidate the descriptor memory */ 1589a94100faSBill Paul 1590a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1591a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1592a94100faSBill Paul BUS_DMASYNC_POSTREAD); 1593a94100faSBill Paul 1594ed510fb0SBill Paul while (!RL_OWN(&sc->rl_ldata.rl_rx_list[i]) && maxpkt) { 1595a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 1596a94100faSBill Paul m = sc->rl_ldata.rl_rx_mbuf[i]; 1597a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 1598a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 1599a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 1600a94100faSBill Paul 1601a94100faSBill Paul /* Invalidate the RX mbuf and unload its map */ 1602a94100faSBill Paul 1603a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_mtag, 1604a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i], 1605a94100faSBill Paul BUS_DMASYNC_POSTWRITE); 1606a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 1607a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 1608a94100faSBill Paul 1609a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_EOF)) { 161022a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1611a94100faSBill Paul if (sc->rl_head == NULL) 1612a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 1613a94100faSBill Paul else { 1614a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1615a94100faSBill Paul sc->rl_tail->m_next = m; 1616a94100faSBill Paul sc->rl_tail = m; 1617a94100faSBill Paul } 1618a94100faSBill Paul re_newbuf(sc, i, NULL); 1619a94100faSBill Paul RL_DESC_INC(i); 1620a94100faSBill Paul continue; 1621a94100faSBill Paul } 1622a94100faSBill Paul 1623a94100faSBill Paul /* 1624a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 1625a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 1626a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 1627a94100faSBill Paul * Unfortunately, all 32 bits in the status word 1628a94100faSBill Paul * were already used, so to make room for the extra 1629a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 1630a94100faSBill Paul * error' bit and shifted the other status bits 1631a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 1632a94100faSBill Paul * still in the same places. We have already extracted 1633a94100faSBill Paul * the frame length and checked the OWN bit, so rather 1634a94100faSBill Paul * than using an alternate bit mapping, we shift the 1635a94100faSBill Paul * status bits one space to the right so we can evaluate 1636a94100faSBill Paul * them using the 8169 status as though it was in the 1637a94100faSBill Paul * same format as that of the 8139C+. 1638a94100faSBill Paul */ 1639a94100faSBill Paul if (sc->rl_type == RL_8169) 1640a94100faSBill Paul rxstat >>= 1; 1641a94100faSBill Paul 164222a11c96SJohn-Mark Gurney /* 164322a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 164422a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 164522a11c96SJohn-Mark Gurney */ 164622a11c96SJohn-Mark Gurney if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 && 164722a11c96SJohn-Mark Gurney (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) { 1648a94100faSBill Paul ifp->if_ierrors++; 1649a94100faSBill Paul /* 1650a94100faSBill Paul * If this is part of a multi-fragment packet, 1651a94100faSBill Paul * discard all the pieces. 1652a94100faSBill Paul */ 1653a94100faSBill Paul if (sc->rl_head != NULL) { 1654a94100faSBill Paul m_freem(sc->rl_head); 1655a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1656a94100faSBill Paul } 1657a94100faSBill Paul re_newbuf(sc, i, m); 1658a94100faSBill Paul RL_DESC_INC(i); 1659a94100faSBill Paul continue; 1660a94100faSBill Paul } 1661a94100faSBill Paul 1662a94100faSBill Paul /* 1663a94100faSBill Paul * If allocating a replacement mbuf fails, 1664a94100faSBill Paul * reload the current one. 1665a94100faSBill Paul */ 1666a94100faSBill Paul 1667a94100faSBill Paul if (re_newbuf(sc, i, NULL)) { 1668a94100faSBill Paul ifp->if_ierrors++; 1669a94100faSBill Paul if (sc->rl_head != NULL) { 1670a94100faSBill Paul m_freem(sc->rl_head); 1671a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1672a94100faSBill Paul } 1673a94100faSBill Paul re_newbuf(sc, i, m); 1674a94100faSBill Paul RL_DESC_INC(i); 1675a94100faSBill Paul continue; 1676a94100faSBill Paul } 1677a94100faSBill Paul 1678a94100faSBill Paul RL_DESC_INC(i); 1679a94100faSBill Paul 1680a94100faSBill Paul if (sc->rl_head != NULL) { 168122a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 168222a11c96SJohn-Mark Gurney if (m->m_len == 0) 168322a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1684a94100faSBill Paul /* 1685a94100faSBill Paul * Special case: if there's 4 bytes or less 1686a94100faSBill Paul * in this buffer, the mbuf can be discarded: 1687a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 1688a94100faSBill Paul * care about anyway. 1689a94100faSBill Paul */ 1690a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1691a94100faSBill Paul sc->rl_tail->m_len -= 1692a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 1693a94100faSBill Paul m_freem(m); 1694a94100faSBill Paul } else { 1695a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 1696a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1697a94100faSBill Paul sc->rl_tail->m_next = m; 1698a94100faSBill Paul } 1699a94100faSBill Paul m = sc->rl_head; 1700a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1701a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1702a94100faSBill Paul } else 1703a94100faSBill Paul m->m_pkthdr.len = m->m_len = 1704a94100faSBill Paul (total_len - ETHER_CRC_LEN); 1705a94100faSBill Paul 170622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 170722a11c96SJohn-Mark Gurney re_fixup_rx(m); 170822a11c96SJohn-Mark Gurney #endif 1709a94100faSBill Paul ifp->if_ipackets++; 1710a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 1711a94100faSBill Paul 1712a94100faSBill Paul /* Do RX checksumming if enabled */ 1713a94100faSBill Paul 1714a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1715a94100faSBill Paul 1716a94100faSBill Paul /* Check IP header checksum */ 1717a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 1718a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1719a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 1720a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1721a94100faSBill Paul 1722a94100faSBill Paul /* Check TCP/UDP checksum */ 1723a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 1724a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 1725a94100faSBill Paul (RL_UDPPKT(rxstat) && 1726a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 1727a94100faSBill Paul m->m_pkthdr.csum_flags |= 1728a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1729a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 1730a94100faSBill Paul } 1731a94100faSBill Paul } 1732ed510fb0SBill Paul maxpkt--; 1733d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 1734a94100faSBill Paul VLAN_INPUT_TAG(ifp, m, 1735d147662cSGleb Smirnoff ntohs((rxvlan & RL_RDESC_VLANCTL_DATA))); 1736d147662cSGleb Smirnoff if (m == NULL) 1737d147662cSGleb Smirnoff continue; 1738d147662cSGleb Smirnoff } 17395120abbfSSam Leffler RL_UNLOCK(sc); 1740a94100faSBill Paul (*ifp->if_input)(ifp, m); 17415120abbfSSam Leffler RL_LOCK(sc); 1742a94100faSBill Paul } 1743a94100faSBill Paul 1744a94100faSBill Paul /* Flush the RX DMA ring */ 1745a94100faSBill Paul 1746a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1747a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1748a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1749a94100faSBill Paul 1750a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 1751ed510fb0SBill Paul 1752ed510fb0SBill Paul if (maxpkt) 1753ed510fb0SBill Paul return(EAGAIN); 1754ed510fb0SBill Paul 1755ed510fb0SBill Paul return(0); 1756a94100faSBill Paul } 1757a94100faSBill Paul 1758a94100faSBill Paul static void 1759a94100faSBill Paul re_txeof(sc) 1760a94100faSBill Paul struct rl_softc *sc; 1761a94100faSBill Paul { 1762a94100faSBill Paul struct ifnet *ifp; 1763a94100faSBill Paul u_int32_t txstat; 1764a94100faSBill Paul int idx; 1765a94100faSBill Paul 1766fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1767a94100faSBill Paul idx = sc->rl_ldata.rl_tx_considx; 1768a94100faSBill Paul 1769a94100faSBill Paul /* Invalidate the TX descriptor list */ 1770a94100faSBill Paul 1771a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1772a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 1773a94100faSBill Paul BUS_DMASYNC_POSTREAD); 1774a94100faSBill Paul 1775ed510fb0SBill Paul while (sc->rl_ldata.rl_tx_free < RL_TX_DESC_CNT) { 1776a94100faSBill Paul 1777a94100faSBill Paul txstat = le32toh(sc->rl_ldata.rl_tx_list[idx].rl_cmdstat); 1778a94100faSBill Paul if (txstat & RL_TDESC_CMD_OWN) 1779a94100faSBill Paul break; 1780a94100faSBill Paul 1781ed510fb0SBill Paul sc->rl_ldata.rl_tx_list[idx].rl_bufaddr_lo = 0; 1782ed510fb0SBill Paul 1783a94100faSBill Paul /* 1784a94100faSBill Paul * We only stash mbufs in the last descriptor 1785a94100faSBill Paul * in a fragment chain, which also happens to 1786a94100faSBill Paul * be the only place where the TX status bits 1787a94100faSBill Paul * are valid. 1788a94100faSBill Paul */ 1789a94100faSBill Paul 1790a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 1791a94100faSBill Paul m_freem(sc->rl_ldata.rl_tx_mbuf[idx]); 1792a94100faSBill Paul sc->rl_ldata.rl_tx_mbuf[idx] = NULL; 1793a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 1794a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[idx]); 1795a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 1796a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 1797a94100faSBill Paul ifp->if_collisions++; 1798a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 1799a94100faSBill Paul ifp->if_oerrors++; 1800a94100faSBill Paul else 1801a94100faSBill Paul ifp->if_opackets++; 1802a94100faSBill Paul } 1803a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 1804a94100faSBill Paul RL_DESC_INC(idx); 1805a94100faSBill Paul } 1806a94100faSBill Paul 1807a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 1808a94100faSBill Paul 1809ed510fb0SBill Paul if (sc->rl_ldata.rl_tx_free) { 1810a94100faSBill Paul sc->rl_ldata.rl_tx_considx = idx; 181113f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1812a94100faSBill Paul ifp->if_timer = 0; 1813a94100faSBill Paul } 1814a94100faSBill Paul 1815ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1816a94100faSBill Paul /* 1817a94100faSBill Paul * If not all descriptors have been released reaped yet, 1818a94100faSBill Paul * reload the timer so that we will eventually get another 1819a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 1820a94100faSBill Paul * This is done in case the transmitter has gone idle. 1821a94100faSBill Paul */ 1822a94100faSBill Paul if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT) 1823a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 1824ed510fb0SBill Paul #endif 1825a94100faSBill Paul } 1826a94100faSBill Paul 1827a94100faSBill Paul static void 1828a94100faSBill Paul re_tick(xsc) 1829a94100faSBill Paul void *xsc; 1830a94100faSBill Paul { 1831a94100faSBill Paul struct rl_softc *sc; 1832d1754a9bSJohn Baldwin struct mii_data *mii; 1833ed510fb0SBill Paul struct ifnet *ifp; 1834a94100faSBill Paul 1835a94100faSBill Paul sc = xsc; 1836ed510fb0SBill Paul ifp = sc->rl_ifp; 183797b9d4baSJohn-Mark Gurney 183897b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 183997b9d4baSJohn-Mark Gurney 1840a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 1841a94100faSBill Paul 1842a94100faSBill Paul mii_tick(mii); 1843ed510fb0SBill Paul if (sc->rl_link) { 1844ed510fb0SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 1845ed510fb0SBill Paul sc->rl_link = 0; 1846ed510fb0SBill Paul } else { 1847ed510fb0SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1848ed510fb0SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1849ed510fb0SBill Paul sc->rl_link = 1; 1850ed510fb0SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1851ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, 1852ed510fb0SBill Paul &sc->rl_txtask); 1853ed510fb0SBill Paul } 1854ed510fb0SBill Paul } 1855a94100faSBill Paul 1856d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 1857a94100faSBill Paul } 1858a94100faSBill Paul 1859a94100faSBill Paul #ifdef DEVICE_POLLING 1860a94100faSBill Paul static void 1861a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1862a94100faSBill Paul { 1863a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 1864a94100faSBill Paul 1865a94100faSBill Paul RL_LOCK(sc); 186640929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 186797b9d4baSJohn-Mark Gurney re_poll_locked(ifp, cmd, count); 186897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 186997b9d4baSJohn-Mark Gurney } 187097b9d4baSJohn-Mark Gurney 187197b9d4baSJohn-Mark Gurney static void 187297b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 187397b9d4baSJohn-Mark Gurney { 187497b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 187597b9d4baSJohn-Mark Gurney 187697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 187797b9d4baSJohn-Mark Gurney 1878a94100faSBill Paul sc->rxcycles = count; 1879a94100faSBill Paul re_rxeof(sc); 1880a94100faSBill Paul re_txeof(sc); 1881a94100faSBill Paul 188237652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1883ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 1884a94100faSBill Paul 1885a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 1886a94100faSBill Paul u_int16_t status; 1887a94100faSBill Paul 1888a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 1889a94100faSBill Paul if (status == 0xffff) 189097b9d4baSJohn-Mark Gurney return; 1891a94100faSBill Paul if (status) 1892a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 1893a94100faSBill Paul 1894a94100faSBill Paul /* 1895a94100faSBill Paul * XXX check behaviour on receiver stalls. 1896a94100faSBill Paul */ 1897a94100faSBill Paul 1898a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 1899a94100faSBill Paul re_reset(sc); 190097b9d4baSJohn-Mark Gurney re_init_locked(sc); 1901a94100faSBill Paul } 1902a94100faSBill Paul } 1903a94100faSBill Paul } 1904a94100faSBill Paul #endif /* DEVICE_POLLING */ 1905a94100faSBill Paul 1906a94100faSBill Paul static void 1907a94100faSBill Paul re_intr(arg) 1908a94100faSBill Paul void *arg; 1909a94100faSBill Paul { 1910a94100faSBill Paul struct rl_softc *sc; 1911a94100faSBill Paul struct ifnet *ifp; 1912ed510fb0SBill Paul uint16_t status; 1913a94100faSBill Paul 1914a94100faSBill Paul sc = arg; 1915ed510fb0SBill Paul ifp = sc->rl_ifp; 1916ed510fb0SBill Paul 1917ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 1918498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 1919ed510fb0SBill Paul return; 1920ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 1921ed510fb0SBill Paul 1922ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 1923ed510fb0SBill Paul 1924ed510fb0SBill Paul return; 1925ed510fb0SBill Paul } 1926ed510fb0SBill Paul 1927ed510fb0SBill Paul static void 1928ed510fb0SBill Paul re_int_task(arg, npending) 1929ed510fb0SBill Paul void *arg; 1930ed510fb0SBill Paul int npending; 1931ed510fb0SBill Paul { 1932ed510fb0SBill Paul struct rl_softc *sc; 1933ed510fb0SBill Paul struct ifnet *ifp; 1934ed510fb0SBill Paul u_int16_t status; 1935ed510fb0SBill Paul int rval = 0; 1936ed510fb0SBill Paul 1937ed510fb0SBill Paul sc = arg; 1938ed510fb0SBill Paul ifp = sc->rl_ifp; 1939a94100faSBill Paul 1940a94100faSBill Paul RL_LOCK(sc); 194197b9d4baSJohn-Mark Gurney 1942a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 1943a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 1944a94100faSBill Paul 1945ed510fb0SBill Paul if (sc->suspended || !(ifp->if_flags & IFF_UP)) { 1946ed510fb0SBill Paul RL_UNLOCK(sc); 1947ed510fb0SBill Paul return; 1948ed510fb0SBill Paul } 1949a94100faSBill Paul 1950ed510fb0SBill Paul #ifdef DEVICE_POLLING 1951ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 1952ed510fb0SBill Paul RL_UNLOCK(sc); 1953ed510fb0SBill Paul return; 1954ed510fb0SBill Paul } 1955ed510fb0SBill Paul #endif 1956a94100faSBill Paul 1957ed510fb0SBill Paul if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 1958ed510fb0SBill Paul rval = re_rxeof(sc); 1959ed510fb0SBill Paul 1960ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1961ed510fb0SBill Paul if (status & (RL_ISR_TIMEOUT_EXPIRED| 1962ed510fb0SBill Paul #else 1963ed510fb0SBill Paul if (status & (RL_ISR_TX_OK| 1964ed510fb0SBill Paul #endif 1965ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 1966a94100faSBill Paul re_txeof(sc); 1967a94100faSBill Paul 1968a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 1969a94100faSBill Paul re_reset(sc); 197097b9d4baSJohn-Mark Gurney re_init_locked(sc); 1971a94100faSBill Paul } 1972a94100faSBill Paul 1973a94100faSBill Paul if (status & RL_ISR_LINKCHG) { 1974d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 1975d1754a9bSJohn Baldwin re_tick(sc); 1976a94100faSBill Paul } 1977a94100faSBill Paul 197852732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1979ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 1980a94100faSBill Paul 1981a94100faSBill Paul RL_UNLOCK(sc); 1982ed510fb0SBill Paul 1983ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 1984ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 1985ed510fb0SBill Paul return; 1986ed510fb0SBill Paul } 1987ed510fb0SBill Paul 1988ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 1989ed510fb0SBill Paul 1990ed510fb0SBill Paul return; 1991a94100faSBill Paul } 1992a94100faSBill Paul 1993a94100faSBill Paul static int 1994a94100faSBill Paul re_encap(sc, m_head, idx) 1995a94100faSBill Paul struct rl_softc *sc; 199680a2a305SJohn-Mark Gurney struct mbuf **m_head; 1997a94100faSBill Paul int *idx; 1998a94100faSBill Paul { 1999a94100faSBill Paul struct mbuf *m_new = NULL; 2000a94100faSBill Paul struct rl_dmaload_arg arg; 2001a94100faSBill Paul bus_dmamap_t map; 2002a94100faSBill Paul int error; 2003a94100faSBill Paul struct m_tag *mtag; 2004a94100faSBill Paul 200597b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 200697b9d4baSJohn-Mark Gurney 20077cae6651SBill Paul if (sc->rl_ldata.rl_tx_free <= 4) 2008a94100faSBill Paul return (EFBIG); 2009a94100faSBill Paul 2010a94100faSBill Paul /* 2011a94100faSBill Paul * Set up checksum offload. Note: checksum offload bits must 2012a94100faSBill Paul * appear in all descriptors of a multi-descriptor transmit 201322a11c96SJohn-Mark Gurney * attempt. This is according to testing done with an 8169 201422a11c96SJohn-Mark Gurney * chip. This is a requirement. 2015a94100faSBill Paul */ 2016a94100faSBill Paul 2017a94100faSBill Paul arg.rl_flags = 0; 2018a94100faSBill Paul 201980a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) 2020a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_IPCSUM; 202180a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) 2022a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_TCPCSUM; 202380a2a305SJohn-Mark Gurney if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) 2024a94100faSBill Paul arg.rl_flags |= RL_TDESC_CMD_UDPCSUM; 2025a94100faSBill Paul 2026a94100faSBill Paul arg.sc = sc; 2027a94100faSBill Paul arg.rl_idx = *idx; 2028a94100faSBill Paul arg.rl_maxsegs = sc->rl_ldata.rl_tx_free; 20297cae6651SBill Paul if (arg.rl_maxsegs > 4) 20307cae6651SBill Paul arg.rl_maxsegs -= 4; 2031a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_tx_list; 2032a94100faSBill Paul 2033a94100faSBill Paul map = sc->rl_ldata.rl_tx_dmamap[*idx]; 2034a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map, 203580a2a305SJohn-Mark Gurney *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT); 2036a94100faSBill Paul 2037a94100faSBill Paul if (error && error != EFBIG) { 2038d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "can't map mbuf (error %d)\n", error); 2039a94100faSBill Paul return (ENOBUFS); 2040a94100faSBill Paul } 2041a94100faSBill Paul 2042a94100faSBill Paul /* Too many segments to map, coalesce into a single mbuf */ 2043a94100faSBill Paul 2044a94100faSBill Paul if (error || arg.rl_maxsegs == 0) { 204580a2a305SJohn-Mark Gurney m_new = m_defrag(*m_head, M_DONTWAIT); 2046a94100faSBill Paul if (m_new == NULL) 204780a2a305SJohn-Mark Gurney return (ENOBUFS); 2048a94100faSBill Paul else 204980a2a305SJohn-Mark Gurney *m_head = m_new; 2050a94100faSBill Paul 2051a94100faSBill Paul arg.sc = sc; 2052a94100faSBill Paul arg.rl_idx = *idx; 2053a94100faSBill Paul arg.rl_maxsegs = sc->rl_ldata.rl_tx_free; 2054a94100faSBill Paul arg.rl_ring = sc->rl_ldata.rl_tx_list; 2055a94100faSBill Paul 2056a94100faSBill Paul error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map, 205780a2a305SJohn-Mark Gurney *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT); 2058a94100faSBill Paul if (error) { 2059d1754a9bSJohn Baldwin if_printf(sc->rl_ifp, "can't map mbuf (error %d)\n", 2060d1754a9bSJohn Baldwin error); 2061a94100faSBill Paul return (EFBIG); 2062a94100faSBill Paul } 2063a94100faSBill Paul } 2064a94100faSBill Paul 2065a94100faSBill Paul /* 2066a94100faSBill Paul * Insure that the map for this transmission 2067a94100faSBill Paul * is placed at the array index of the last descriptor 206822a11c96SJohn-Mark Gurney * in this chain. (Swap last and first dmamaps.) 2069a94100faSBill Paul */ 2070a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[*idx] = 2071a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[arg.rl_idx]; 2072a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[arg.rl_idx] = map; 2073a94100faSBill Paul 207480a2a305SJohn-Mark Gurney sc->rl_ldata.rl_tx_mbuf[arg.rl_idx] = *m_head; 2075a94100faSBill Paul sc->rl_ldata.rl_tx_free -= arg.rl_maxsegs; 2076a94100faSBill Paul 2077a94100faSBill Paul /* 2078a94100faSBill Paul * Set up hardware VLAN tagging. Note: vlan tag info must 2079a94100faSBill Paul * appear in the first descriptor of a multi-descriptor 2080a94100faSBill Paul * transmission attempt. 2081a94100faSBill Paul */ 2082a94100faSBill Paul 2083fc74a9f9SBrooks Davis mtag = VLAN_OUTPUT_TAG(sc->rl_ifp, *m_head); 2084a94100faSBill Paul if (mtag != NULL) 2085a94100faSBill Paul sc->rl_ldata.rl_tx_list[*idx].rl_vlanctl = 2086a94100faSBill Paul htole32(htons(VLAN_TAG_VALUE(mtag)) | RL_TDESC_VLANCTL_TAG); 2087a94100faSBill Paul 2088a94100faSBill Paul /* Transfer ownership of packet to the chip. */ 2089a94100faSBill Paul 2090a94100faSBill Paul sc->rl_ldata.rl_tx_list[arg.rl_idx].rl_cmdstat |= 2091a94100faSBill Paul htole32(RL_TDESC_CMD_OWN); 2092a94100faSBill Paul if (*idx != arg.rl_idx) 2093a94100faSBill Paul sc->rl_ldata.rl_tx_list[*idx].rl_cmdstat |= 2094a94100faSBill Paul htole32(RL_TDESC_CMD_OWN); 2095a94100faSBill Paul 2096a94100faSBill Paul RL_DESC_INC(arg.rl_idx); 2097a94100faSBill Paul *idx = arg.rl_idx; 2098a94100faSBill Paul 2099a94100faSBill Paul return (0); 2100a94100faSBill Paul } 2101a94100faSBill Paul 210297b9d4baSJohn-Mark Gurney static void 2103ed510fb0SBill Paul re_tx_task(arg, npending) 2104ed510fb0SBill Paul void *arg; 2105ed510fb0SBill Paul int npending; 210697b9d4baSJohn-Mark Gurney { 2107ed510fb0SBill Paul struct ifnet *ifp; 210897b9d4baSJohn-Mark Gurney 2109ed510fb0SBill Paul ifp = arg; 2110ed510fb0SBill Paul re_start(ifp); 2111ed510fb0SBill Paul 2112ed510fb0SBill Paul return; 211397b9d4baSJohn-Mark Gurney } 211497b9d4baSJohn-Mark Gurney 2115a94100faSBill Paul /* 2116a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2117a94100faSBill Paul */ 2118a94100faSBill Paul static void 2119ed510fb0SBill Paul re_start(ifp) 2120a94100faSBill Paul struct ifnet *ifp; 2121a94100faSBill Paul { 2122a94100faSBill Paul struct rl_softc *sc; 2123a94100faSBill Paul struct mbuf *m_head = NULL; 212452732175SMax Laier int idx, queued = 0; 2125a94100faSBill Paul 2126a94100faSBill Paul sc = ifp->if_softc; 212797b9d4baSJohn-Mark Gurney 2128ed510fb0SBill Paul RL_LOCK(sc); 2129ed510fb0SBill Paul 2130ed510fb0SBill Paul if (!sc->rl_link || ifp->if_drv_flags & IFF_DRV_OACTIVE) { 2131ed510fb0SBill Paul RL_UNLOCK(sc); 2132ed510fb0SBill Paul return; 2133ed510fb0SBill Paul } 2134a94100faSBill Paul 2135a94100faSBill Paul idx = sc->rl_ldata.rl_tx_prodidx; 2136a94100faSBill Paul 2137a94100faSBill Paul while (sc->rl_ldata.rl_tx_mbuf[idx] == NULL) { 213852732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2139a94100faSBill Paul if (m_head == NULL) 2140a94100faSBill Paul break; 2141a94100faSBill Paul 214280a2a305SJohn-Mark Gurney if (re_encap(sc, &m_head, &idx)) { 214352732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 214413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2145a94100faSBill Paul break; 2146a94100faSBill Paul } 2147a94100faSBill Paul 2148a94100faSBill Paul /* 2149a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2150a94100faSBill Paul * to him. 2151a94100faSBill Paul */ 2152a94100faSBill Paul BPF_MTAP(ifp, m_head); 215352732175SMax Laier 215452732175SMax Laier queued++; 2155a94100faSBill Paul } 2156a94100faSBill Paul 2157ed510fb0SBill Paul if (queued == 0) { 2158ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2159ed510fb0SBill Paul if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT) 2160ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2161ed510fb0SBill Paul #endif 2162ed510fb0SBill Paul RL_UNLOCK(sc); 216352732175SMax Laier return; 2164ed510fb0SBill Paul } 216552732175SMax Laier 2166a94100faSBill Paul /* Flush the TX descriptors */ 2167a94100faSBill Paul 2168a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2169a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2170a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2171a94100faSBill Paul 2172a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = idx; 2173a94100faSBill Paul 2174a94100faSBill Paul /* 2175a94100faSBill Paul * RealTek put the TX poll request register in a different 2176a94100faSBill Paul * location on the 8169 gigE chip. I don't know why. 2177a94100faSBill Paul */ 2178a94100faSBill Paul 2179ed510fb0SBill Paul CSR_WRITE_2(sc, sc->rl_txstart, RL_TXSTART_START); 2180a94100faSBill Paul 2181ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2182a94100faSBill Paul /* 2183a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2184a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2185a94100faSBill Paul * countdown timer, which will begin counting until it hits 2186a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2187a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2188a94100faSBill Paul * the timer count is reset to 0. 2189a94100faSBill Paul */ 2190a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2191ed510fb0SBill Paul #endif 2192a94100faSBill Paul 2193a94100faSBill Paul /* 2194a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 2195a94100faSBill Paul */ 2196ed510fb0SBill Paul 2197a94100faSBill Paul ifp->if_timer = 5; 2198ed510fb0SBill Paul 2199ed510fb0SBill Paul RL_UNLOCK(sc); 2200ed510fb0SBill Paul 2201ed510fb0SBill Paul return; 2202a94100faSBill Paul } 2203a94100faSBill Paul 2204a94100faSBill Paul static void 2205a94100faSBill Paul re_init(xsc) 2206a94100faSBill Paul void *xsc; 2207a94100faSBill Paul { 2208a94100faSBill Paul struct rl_softc *sc = xsc; 220997b9d4baSJohn-Mark Gurney 221097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 221197b9d4baSJohn-Mark Gurney re_init_locked(sc); 221297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 221397b9d4baSJohn-Mark Gurney } 221497b9d4baSJohn-Mark Gurney 221597b9d4baSJohn-Mark Gurney static void 221697b9d4baSJohn-Mark Gurney re_init_locked(sc) 221797b9d4baSJohn-Mark Gurney struct rl_softc *sc; 221897b9d4baSJohn-Mark Gurney { 2219fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 2220a94100faSBill Paul struct mii_data *mii; 2221a94100faSBill Paul u_int32_t rxcfg = 0; 22224d3d7085SBernd Walter union { 22234d3d7085SBernd Walter uint32_t align_dummy; 22244d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 22254d3d7085SBernd Walter } eaddr; 2226a94100faSBill Paul 222797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 222897b9d4baSJohn-Mark Gurney 2229a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2230a94100faSBill Paul 2231a94100faSBill Paul /* 2232a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 2233a94100faSBill Paul */ 2234a94100faSBill Paul re_stop(sc); 2235a94100faSBill Paul 2236a94100faSBill Paul /* 2237c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 2238edd03374SBill Paul * RX checksum offload. We must configure the C+ register 2239c2c6548bSBill Paul * before all others. 2240c2c6548bSBill Paul */ 2241c2c6548bSBill Paul CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB| 2242c2c6548bSBill Paul RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW| 2243ed510fb0SBill Paul RL_CPLUSCMD_VLANSTRIP|RL_CPLUSCMD_RXCSUM_ENB); 2244c2c6548bSBill Paul 2245c2c6548bSBill Paul /* 2246a94100faSBill Paul * Init our MAC address. Even though the chipset 2247a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 2248a94100faSBill Paul * register write enable" mode to modify the ID registers. 2249a94100faSBill Paul */ 22504d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 22514d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 2252a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 2253ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 2254ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 2255ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 2256ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 2257a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 2258a94100faSBill Paul 2259a94100faSBill Paul /* 2260a94100faSBill Paul * For C+ mode, initialize the RX descriptors and mbufs. 2261a94100faSBill Paul */ 2262a94100faSBill Paul re_rx_list_init(sc); 2263a94100faSBill Paul re_tx_list_init(sc); 2264a94100faSBill Paul 2265a94100faSBill Paul /* 2266a94100faSBill Paul * Enable transmit and receive. 2267a94100faSBill Paul */ 2268a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2269a94100faSBill Paul 2270a94100faSBill Paul /* 2271a94100faSBill Paul * Set the initial TX and RX configuration. 2272a94100faSBill Paul */ 2273abc8ff44SBill Paul if (sc->rl_testmode) { 2274abc8ff44SBill Paul if (sc->rl_type == RL_8169) 2275abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2276abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 2277a94100faSBill Paul else 2278abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2279abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 2280abc8ff44SBill Paul } else 2281a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 2282a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG); 2283a94100faSBill Paul 2284a94100faSBill Paul /* Set the individual bit to receive frames for this host only. */ 2285a94100faSBill Paul rxcfg = CSR_READ_4(sc, RL_RXCFG); 2286a94100faSBill Paul rxcfg |= RL_RXCFG_RX_INDIV; 2287a94100faSBill Paul 2288a94100faSBill Paul /* If we want promiscuous mode, set the allframes bit. */ 228961021536SJohn-Mark Gurney if (ifp->if_flags & IFF_PROMISC) 2290a94100faSBill Paul rxcfg |= RL_RXCFG_RX_ALLPHYS; 229161021536SJohn-Mark Gurney else 2292a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_ALLPHYS; 2293a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2294a94100faSBill Paul 2295a94100faSBill Paul /* 2296a94100faSBill Paul * Set capture broadcast bit to capture broadcast frames. 2297a94100faSBill Paul */ 229861021536SJohn-Mark Gurney if (ifp->if_flags & IFF_BROADCAST) 2299a94100faSBill Paul rxcfg |= RL_RXCFG_RX_BROAD; 230061021536SJohn-Mark Gurney else 2301a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_BROAD; 2302a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2303a94100faSBill Paul 2304a94100faSBill Paul /* 2305a94100faSBill Paul * Program the multicast filter, if necessary. 2306a94100faSBill Paul */ 2307a94100faSBill Paul re_setmulti(sc); 2308a94100faSBill Paul 2309a94100faSBill Paul #ifdef DEVICE_POLLING 2310a94100faSBill Paul /* 2311a94100faSBill Paul * Disable interrupts if we are polling. 2312a94100faSBill Paul */ 231340929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 2314a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2315a94100faSBill Paul else /* otherwise ... */ 231640929967SGleb Smirnoff #endif 2317ed510fb0SBill Paul 2318a94100faSBill Paul /* 2319a94100faSBill Paul * Enable interrupts. 2320a94100faSBill Paul */ 2321a94100faSBill Paul if (sc->rl_testmode) 2322a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2323a94100faSBill Paul else 2324a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2325ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 2326a94100faSBill Paul 2327a94100faSBill Paul /* Set initial TX threshold */ 2328a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 2329a94100faSBill Paul 2330a94100faSBill Paul /* Start RX/TX process. */ 2331a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 2332a94100faSBill Paul #ifdef notdef 2333a94100faSBill Paul /* Enable receiver and transmitter. */ 2334a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2335a94100faSBill Paul #endif 2336a94100faSBill Paul /* 2337c2c6548bSBill Paul * Load the addresses of the RX and TX lists into the chip. 2338a94100faSBill Paul */ 2339a94100faSBill Paul 2340a94100faSBill Paul CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 2341a94100faSBill Paul RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 2342a94100faSBill Paul CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 2343a94100faSBill Paul RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 2344a94100faSBill Paul 2345a94100faSBill Paul CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 2346a94100faSBill Paul RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 2347a94100faSBill Paul CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 2348a94100faSBill Paul RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 2349a94100faSBill Paul 2350a94100faSBill Paul CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 2351a94100faSBill Paul 2352ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2353a94100faSBill Paul /* 2354a94100faSBill Paul * Initialize the timer interrupt register so that 2355a94100faSBill Paul * a timer interrupt will be generated once the timer 2356a94100faSBill Paul * reaches a certain number of ticks. The timer is 2357a94100faSBill Paul * reloaded on each transmit. This gives us TX interrupt 2358a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 2359a94100faSBill Paul */ 2360a94100faSBill Paul if (sc->rl_type == RL_8169) 2361a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 2362a94100faSBill Paul else 2363a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 2364ed510fb0SBill Paul #endif 2365a94100faSBill Paul 2366a94100faSBill Paul /* 2367a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 2368a94100faSBill Paul * size so we can receive jumbo frames. 2369a94100faSBill Paul */ 2370a94100faSBill Paul if (sc->rl_type == RL_8169) 2371a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 2372a94100faSBill Paul 237397b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 2374a94100faSBill Paul return; 2375a94100faSBill Paul 2376a94100faSBill Paul mii_mediachg(mii); 2377a94100faSBill Paul 2378a94100faSBill Paul CSR_WRITE_1(sc, RL_CFG1, RL_CFG1_DRVLOAD|RL_CFG1_FULLDUPLEX); 2379a94100faSBill Paul 238013f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 238113f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2382a94100faSBill Paul 2383ed510fb0SBill Paul 2384ed510fb0SBill Paul sc->rl_link = 0; 2385ed510fb0SBill Paul 2386d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2387a94100faSBill Paul } 2388a94100faSBill Paul 2389a94100faSBill Paul /* 2390a94100faSBill Paul * Set media options. 2391a94100faSBill Paul */ 2392a94100faSBill Paul static int 2393a94100faSBill Paul re_ifmedia_upd(ifp) 2394a94100faSBill Paul struct ifnet *ifp; 2395a94100faSBill Paul { 2396a94100faSBill Paul struct rl_softc *sc; 2397a94100faSBill Paul struct mii_data *mii; 2398a94100faSBill Paul 2399a94100faSBill Paul sc = ifp->if_softc; 2400a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2401d1754a9bSJohn Baldwin RL_LOCK(sc); 2402a94100faSBill Paul mii_mediachg(mii); 2403d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2404a94100faSBill Paul 2405a94100faSBill Paul return (0); 2406a94100faSBill Paul } 2407a94100faSBill Paul 2408a94100faSBill Paul /* 2409a94100faSBill Paul * Report current media status. 2410a94100faSBill Paul */ 2411a94100faSBill Paul static void 2412a94100faSBill Paul re_ifmedia_sts(ifp, ifmr) 2413a94100faSBill Paul struct ifnet *ifp; 2414a94100faSBill Paul struct ifmediareq *ifmr; 2415a94100faSBill Paul { 2416a94100faSBill Paul struct rl_softc *sc; 2417a94100faSBill Paul struct mii_data *mii; 2418a94100faSBill Paul 2419a94100faSBill Paul sc = ifp->if_softc; 2420a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2421a94100faSBill Paul 2422d1754a9bSJohn Baldwin RL_LOCK(sc); 2423a94100faSBill Paul mii_pollstat(mii); 2424d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2425a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 2426a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 2427a94100faSBill Paul } 2428a94100faSBill Paul 2429a94100faSBill Paul static int 2430a94100faSBill Paul re_ioctl(ifp, command, data) 2431a94100faSBill Paul struct ifnet *ifp; 2432a94100faSBill Paul u_long command; 2433a94100faSBill Paul caddr_t data; 2434a94100faSBill Paul { 2435a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2436a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 2437a94100faSBill Paul struct mii_data *mii; 243840929967SGleb Smirnoff int error = 0; 2439a94100faSBill Paul 2440a94100faSBill Paul switch (command) { 2441a94100faSBill Paul case SIOCSIFMTU: 2442d1754a9bSJohn Baldwin RL_LOCK(sc); 2443a94100faSBill Paul if (ifr->ifr_mtu > RL_JUMBO_MTU) 2444a94100faSBill Paul error = EINVAL; 2445a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 2446d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2447a94100faSBill Paul break; 2448a94100faSBill Paul case SIOCSIFFLAGS: 244997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 245097b9d4baSJohn-Mark Gurney if (ifp->if_flags & IFF_UP) 245197b9d4baSJohn-Mark Gurney re_init_locked(sc); 245213f4c340SRobert Watson else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 2453a94100faSBill Paul re_stop(sc); 245497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2455a94100faSBill Paul break; 2456a94100faSBill Paul case SIOCADDMULTI: 2457a94100faSBill Paul case SIOCDELMULTI: 245897b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2459a94100faSBill Paul re_setmulti(sc); 246097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2461a94100faSBill Paul break; 2462a94100faSBill Paul case SIOCGIFMEDIA: 2463a94100faSBill Paul case SIOCSIFMEDIA: 2464a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2465a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2466a94100faSBill Paul break; 2467a94100faSBill Paul case SIOCSIFCAP: 246840929967SGleb Smirnoff { 2469f051cb85SGleb Smirnoff int mask, reinit; 2470f051cb85SGleb Smirnoff 2471f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2472f051cb85SGleb Smirnoff reinit = 0; 247340929967SGleb Smirnoff #ifdef DEVICE_POLLING 247440929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 247540929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 247640929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 247740929967SGleb Smirnoff if (error) 247840929967SGleb Smirnoff return(error); 2479d1754a9bSJohn Baldwin RL_LOCK(sc); 248040929967SGleb Smirnoff /* Disable interrupts */ 248140929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 248240929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 248340929967SGleb Smirnoff RL_UNLOCK(sc); 248440929967SGleb Smirnoff 248540929967SGleb Smirnoff } else { 248640929967SGleb Smirnoff error = ether_poll_deregister(ifp); 248740929967SGleb Smirnoff /* Enable interrupts. */ 248840929967SGleb Smirnoff RL_LOCK(sc); 248940929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 249040929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 249140929967SGleb Smirnoff RL_UNLOCK(sc); 249240929967SGleb Smirnoff } 249340929967SGleb Smirnoff } 249440929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 249540929967SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 2496f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 2497a94100faSBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2498a94100faSBill Paul ifp->if_hwassist = RE_CSUM_FEATURES; 2499a94100faSBill Paul else 2500a94100faSBill Paul ifp->if_hwassist = 0; 2501f051cb85SGleb Smirnoff reinit = 1; 250240929967SGleb Smirnoff } 2503f051cb85SGleb Smirnoff if (mask & IFCAP_VLAN_HWTAGGING) { 2504f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2505f051cb85SGleb Smirnoff reinit = 1; 2506f051cb85SGleb Smirnoff } 2507f051cb85SGleb Smirnoff if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) 2508f051cb85SGleb Smirnoff re_init(sc); 250940929967SGleb Smirnoff } 2510a94100faSBill Paul break; 2511a94100faSBill Paul default: 2512a94100faSBill Paul error = ether_ioctl(ifp, command, data); 2513a94100faSBill Paul break; 2514a94100faSBill Paul } 2515a94100faSBill Paul 2516a94100faSBill Paul return (error); 2517a94100faSBill Paul } 2518a94100faSBill Paul 2519a94100faSBill Paul static void 2520a94100faSBill Paul re_watchdog(ifp) 2521a94100faSBill Paul struct ifnet *ifp; 2522a94100faSBill Paul { 2523a94100faSBill Paul struct rl_softc *sc; 2524a94100faSBill Paul 2525a94100faSBill Paul sc = ifp->if_softc; 2526a94100faSBill Paul RL_LOCK(sc); 2527d1754a9bSJohn Baldwin if_printf(ifp, "watchdog timeout\n"); 2528a94100faSBill Paul ifp->if_oerrors++; 2529a94100faSBill Paul 2530a94100faSBill Paul re_txeof(sc); 2531a94100faSBill Paul re_rxeof(sc); 253297b9d4baSJohn-Mark Gurney re_init_locked(sc); 2533a94100faSBill Paul 2534a94100faSBill Paul RL_UNLOCK(sc); 2535a94100faSBill Paul } 2536a94100faSBill Paul 2537a94100faSBill Paul /* 2538a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 2539a94100faSBill Paul * RX and TX lists. 2540a94100faSBill Paul */ 2541a94100faSBill Paul static void 2542a94100faSBill Paul re_stop(sc) 2543a94100faSBill Paul struct rl_softc *sc; 2544a94100faSBill Paul { 2545a94100faSBill Paul register int i; 2546a94100faSBill Paul struct ifnet *ifp; 2547a94100faSBill Paul 254897b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 254997b9d4baSJohn-Mark Gurney 2550fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2551a94100faSBill Paul ifp->if_timer = 0; 2552a94100faSBill Paul 2553d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 255413f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2555a94100faSBill Paul 2556a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 2557a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 2558ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 2559a94100faSBill Paul 2560a94100faSBill Paul if (sc->rl_head != NULL) { 2561a94100faSBill Paul m_freem(sc->rl_head); 2562a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2563a94100faSBill Paul } 2564a94100faSBill Paul 2565a94100faSBill Paul /* Free the TX list buffers. */ 2566a94100faSBill Paul 2567a94100faSBill Paul for (i = 0; i < RL_TX_DESC_CNT; i++) { 2568a94100faSBill Paul if (sc->rl_ldata.rl_tx_mbuf[i] != NULL) { 2569a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 2570a94100faSBill Paul sc->rl_ldata.rl_tx_dmamap[i]); 2571a94100faSBill Paul m_freem(sc->rl_ldata.rl_tx_mbuf[i]); 2572a94100faSBill Paul sc->rl_ldata.rl_tx_mbuf[i] = NULL; 2573a94100faSBill Paul } 2574a94100faSBill Paul } 2575a94100faSBill Paul 2576a94100faSBill Paul /* Free the RX list buffers. */ 2577a94100faSBill Paul 2578a94100faSBill Paul for (i = 0; i < RL_RX_DESC_CNT; i++) { 2579a94100faSBill Paul if (sc->rl_ldata.rl_rx_mbuf[i] != NULL) { 2580a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_mtag, 2581a94100faSBill Paul sc->rl_ldata.rl_rx_dmamap[i]); 2582a94100faSBill Paul m_freem(sc->rl_ldata.rl_rx_mbuf[i]); 2583a94100faSBill Paul sc->rl_ldata.rl_rx_mbuf[i] = NULL; 2584a94100faSBill Paul } 2585a94100faSBill Paul } 2586a94100faSBill Paul } 2587a94100faSBill Paul 2588a94100faSBill Paul /* 2589a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 2590a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 2591a94100faSBill Paul * resume. 2592a94100faSBill Paul */ 2593a94100faSBill Paul static int 2594a94100faSBill Paul re_suspend(dev) 2595a94100faSBill Paul device_t dev; 2596a94100faSBill Paul { 2597a94100faSBill Paul struct rl_softc *sc; 2598a94100faSBill Paul 2599a94100faSBill Paul sc = device_get_softc(dev); 2600a94100faSBill Paul 260197b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2602a94100faSBill Paul re_stop(sc); 2603a94100faSBill Paul sc->suspended = 1; 260497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2605a94100faSBill Paul 2606a94100faSBill Paul return (0); 2607a94100faSBill Paul } 2608a94100faSBill Paul 2609a94100faSBill Paul /* 2610a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2611a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 2612a94100faSBill Paul * appropriate. 2613a94100faSBill Paul */ 2614a94100faSBill Paul static int 2615a94100faSBill Paul re_resume(dev) 2616a94100faSBill Paul device_t dev; 2617a94100faSBill Paul { 2618a94100faSBill Paul struct rl_softc *sc; 2619a94100faSBill Paul struct ifnet *ifp; 2620a94100faSBill Paul 2621a94100faSBill Paul sc = device_get_softc(dev); 262297b9d4baSJohn-Mark Gurney 262397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 262497b9d4baSJohn-Mark Gurney 2625fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2626a94100faSBill Paul 2627a94100faSBill Paul /* reinitialize interface if necessary */ 2628a94100faSBill Paul if (ifp->if_flags & IFF_UP) 262997b9d4baSJohn-Mark Gurney re_init_locked(sc); 2630a94100faSBill Paul 2631a94100faSBill Paul sc->suspended = 0; 263297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2633a94100faSBill Paul 2634a94100faSBill Paul return (0); 2635a94100faSBill Paul } 2636a94100faSBill Paul 2637a94100faSBill Paul /* 2638a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2639a94100faSBill Paul * get confused by errant DMAs when rebooting. 2640a94100faSBill Paul */ 2641a94100faSBill Paul static void 2642a94100faSBill Paul re_shutdown(dev) 2643a94100faSBill Paul device_t dev; 2644a94100faSBill Paul { 2645a94100faSBill Paul struct rl_softc *sc; 2646a94100faSBill Paul 2647a94100faSBill Paul sc = device_get_softc(dev); 2648a94100faSBill Paul 264997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2650a94100faSBill Paul re_stop(sc); 2651536fde34SMaxim Sobolev /* 2652536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 2653536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 265472293673SRuslan Ermilov * cases. 2655536fde34SMaxim Sobolev */ 2656536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 265797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2658a94100faSBill Paul } 2659