1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 48ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 112f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 113f0796cd2SGleb Smirnoff #endif 114f0796cd2SGleb Smirnoff 115a94100faSBill Paul #include <sys/param.h> 116a94100faSBill Paul #include <sys/endian.h> 117a94100faSBill Paul #include <sys/systm.h> 118a94100faSBill Paul #include <sys/sockio.h> 119a94100faSBill Paul #include <sys/mbuf.h> 120a94100faSBill Paul #include <sys/malloc.h> 121fe12f24bSPoul-Henning Kamp #include <sys/module.h> 122a94100faSBill Paul #include <sys/kernel.h> 123a94100faSBill Paul #include <sys/socket.h> 124ed510fb0SBill Paul #include <sys/lock.h> 125ed510fb0SBill Paul #include <sys/mutex.h> 1260534aae0SPyun YongHyeon #include <sys/sysctl.h> 127ed510fb0SBill Paul #include <sys/taskqueue.h> 128a94100faSBill Paul 129a94100faSBill Paul #include <net/if.h> 13076039bc8SGleb Smirnoff #include <net/if_var.h> 131a94100faSBill Paul #include <net/if_arp.h> 132a94100faSBill Paul #include <net/ethernet.h> 133a94100faSBill Paul #include <net/if_dl.h> 134a94100faSBill Paul #include <net/if_media.h> 135fc74a9f9SBrooks Davis #include <net/if_types.h> 136a94100faSBill Paul #include <net/if_vlan_var.h> 137a94100faSBill Paul 138a94100faSBill Paul #include <net/bpf.h> 139a94100faSBill Paul 140a94100faSBill Paul #include <machine/bus.h> 141a94100faSBill Paul #include <machine/resource.h> 142a94100faSBill Paul #include <sys/bus.h> 143a94100faSBill Paul #include <sys/rman.h> 144a94100faSBill Paul 145a94100faSBill Paul #include <dev/mii/mii.h> 146a94100faSBill Paul #include <dev/mii/miivar.h> 147a94100faSBill Paul 148a94100faSBill Paul #include <dev/pci/pcireg.h> 149a94100faSBill Paul #include <dev/pci/pcivar.h> 150a94100faSBill Paul 151b2d3d26fSGleb Smirnoff #include <dev/rl/if_rlreg.h> 152d65abd66SPyun YongHyeon 153a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 154a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 155a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 156a94100faSBill Paul 157298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 158a94100faSBill Paul #include "miibus_if.h" 159a94100faSBill Paul 1605774c5ffSPyun YongHyeon /* Tunables. */ 161502be0f7SPyun YongHyeon static int intr_filter = 0; 162502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter); 163c2d2e19cSPyun YongHyeon static int msi_disable = 0; 1645774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable); 1654a58fd45SPyun YongHyeon static int msix_disable = 0; 1664a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable); 1672c21710bSPyun YongHyeon static int prefer_iomap = 0; 1682c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap); 1695774c5ffSPyun YongHyeon 170a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 171a94100faSBill Paul 172a94100faSBill Paul /* 173a94100faSBill Paul * Various supported device vendors/types and their names. 174a94100faSBill Paul */ 17529658c96SDimitry Andric static const struct rl_type re_devs[] = { 1769dfcacbeSPyun YongHyeon { DLINK_VENDORID, DLINK_DEVICEID_528T, 0, 17732aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 178caa19d50SPyun YongHyeon { DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0, 179caa19d50SPyun YongHyeon "D-Link DGE-530(T) Gigabit Ethernet Adapter" }, 1809dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8139, 0, 181a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 1829dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8101E, 0, 18354899a96SPyun YongHyeon "RealTek 810xE PCIe 10/100baseTX" }, 1849dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8168, 0, 185ab9f923eSPyun YongHyeon "RealTek 8168/8111 B/C/CP/D/DP/E/F/G PCIe Gigabit Ethernet" }, 186938e9a89SKevin Lo { NCUBE_VENDORID, RT_DEVICEID_8168, 0, 187938e9a89SKevin Lo "TP-Link TG-3468 v2 (RTL8168) Gigabit Ethernet" }, 1889dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8169, 0, 189715922d7SPyun YongHyeon "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" }, 1909dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8169SC, 0, 1912ee2c3b4SRemko Lodder "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 1929dfcacbeSPyun YongHyeon { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0, 193ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 1949dfcacbeSPyun YongHyeon { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0, 19526390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 1969dfcacbeSPyun YongHyeon { USR_VENDORID, USR_DEVICEID_997902, 0, 197dfdb409eSPyun YongHyeon "US Robotics 997902 (RTL8169S) Gigabit Ethernet" } 198a94100faSBill Paul }; 199a94100faSBill Paul 20029658c96SDimitry Andric static const struct rl_hwrev re_hwrevs[] = { 20181eee0ebSPyun YongHyeon { RL_HWREV_8139, RL_8139, "", RL_MTU }, 20281eee0ebSPyun YongHyeon { RL_HWREV_8139A, RL_8139, "A", RL_MTU }, 20381eee0ebSPyun YongHyeon { RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU }, 20481eee0ebSPyun YongHyeon { RL_HWREV_8139B, RL_8139, "B", RL_MTU }, 20581eee0ebSPyun YongHyeon { RL_HWREV_8130, RL_8139, "8130", RL_MTU }, 20681eee0ebSPyun YongHyeon { RL_HWREV_8139C, RL_8139, "C", RL_MTU }, 20781eee0ebSPyun YongHyeon { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU }, 20881eee0ebSPyun YongHyeon { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU }, 209ef278cb4SPyun YongHyeon { RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU }, 21081eee0ebSPyun YongHyeon { RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU }, 21181eee0ebSPyun YongHyeon { RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU }, 21281eee0ebSPyun YongHyeon { RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU }, 21381eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU }, 21481eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU }, 21581eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU }, 21681eee0ebSPyun YongHyeon { RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU }, 21781eee0ebSPyun YongHyeon { RL_HWREV_8100, RL_8139, "8100", RL_MTU }, 21881eee0ebSPyun YongHyeon { RL_HWREV_8101, RL_8139, "8101", RL_MTU }, 21981eee0ebSPyun YongHyeon { RL_HWREV_8100E, RL_8169, "8100E", RL_MTU }, 22081eee0ebSPyun YongHyeon { RL_HWREV_8101E, RL_8169, "8101E", RL_MTU }, 22181eee0ebSPyun YongHyeon { RL_HWREV_8102E, RL_8169, "8102E", RL_MTU }, 22281eee0ebSPyun YongHyeon { RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU }, 22381eee0ebSPyun YongHyeon { RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU }, 22481eee0ebSPyun YongHyeon { RL_HWREV_8103E, RL_8169, "8103E", RL_MTU }, 22539e69201SPyun YongHyeon { RL_HWREV_8401E, RL_8169, "8401E", RL_MTU }, 226a9e3362aSPyun YongHyeon { RL_HWREV_8402, RL_8169, "8402", RL_MTU }, 22754899a96SPyun YongHyeon { RL_HWREV_8105E, RL_8169, "8105E", RL_MTU }, 2286b0a8e04SPyun YongHyeon { RL_HWREV_8105E_SPIN1, RL_8169, "8105E", RL_MTU }, 229214c71f6SPyun YongHyeon { RL_HWREV_8106E, RL_8169, "8106E", RL_MTU }, 230ef278cb4SPyun YongHyeon { RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU }, 231ef278cb4SPyun YongHyeon { RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU }, 23281eee0ebSPyun YongHyeon { RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K }, 23381eee0ebSPyun YongHyeon { RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K }, 23481eee0ebSPyun YongHyeon { RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K }, 23581eee0ebSPyun YongHyeon { RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K }, 23681eee0ebSPyun YongHyeon { RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K }, 23781eee0ebSPyun YongHyeon { RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K}, 23881eee0ebSPyun YongHyeon { RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K}, 239c3767eabSPyun YongHyeon { RL_HWREV_8168EP, RL_8169, "8168EP/8111EP", RL_JUMBO_MTU_9K}, 240d467ffaaSPyun YongHyeon { RL_HWREV_8168F, RL_8169, "8168F/8111F", RL_JUMBO_MTU_9K}, 241ab9f923eSPyun YongHyeon { RL_HWREV_8168G, RL_8169, "8168G/8111G", RL_JUMBO_MTU_9K}, 242ab9f923eSPyun YongHyeon { RL_HWREV_8168GU, RL_8169, "8168GU/8111GU", RL_JUMBO_MTU_9K}, 24396b2c26aSMarius Strobl { RL_HWREV_8168H, RL_8169, "8168H/8111H", RL_JUMBO_MTU_9K}, 244d56f7f52SPyun YongHyeon { RL_HWREV_8411, RL_8169, "8411", RL_JUMBO_MTU_9K}, 245ab9f923eSPyun YongHyeon { RL_HWREV_8411B, RL_8169, "8411B", RL_JUMBO_MTU_9K}, 24681eee0ebSPyun YongHyeon { 0, 0, NULL, 0 } 247a94100faSBill Paul }; 248a94100faSBill Paul 249a94100faSBill Paul static int re_probe (device_t); 250a94100faSBill Paul static int re_attach (device_t); 251a94100faSBill Paul static int re_detach (device_t); 252a94100faSBill Paul 253d65abd66SPyun YongHyeon static int re_encap (struct rl_softc *, struct mbuf **); 254a94100faSBill Paul 255a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 256a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 257d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf 258d65abd66SPyun YongHyeon (struct rl_softc *, int); 259d65abd66SPyun YongHyeon static int re_newbuf (struct rl_softc *, int); 26081eee0ebSPyun YongHyeon static int re_jumbo_newbuf (struct rl_softc *, int); 261a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 26281eee0ebSPyun YongHyeon static int re_jrx_list_init (struct rl_softc *); 263a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 26422a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 26522a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 26622a11c96SJohn-Mark Gurney (struct mbuf *); 26722a11c96SJohn-Mark Gurney #endif 2681abcdbd1SAttilio Rao static int re_rxeof (struct rl_softc *, int *); 269a94100faSBill Paul static void re_txeof (struct rl_softc *); 27097b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2711abcdbd1SAttilio Rao static int re_poll (struct ifnet *, enum poll_cmd, int); 2721abcdbd1SAttilio Rao static int re_poll_locked (struct ifnet *, enum poll_cmd, int); 27397b9d4baSJohn-Mark Gurney #endif 274ef544f63SPaolo Pisati static int re_intr (void *); 275502be0f7SPyun YongHyeon static void re_intr_msi (void *); 276a94100faSBill Paul static void re_tick (void *); 277ed510fb0SBill Paul static void re_int_task (void *, int); 278a94100faSBill Paul static void re_start (struct ifnet *); 279d180a66fSPyun YongHyeon static void re_start_locked (struct ifnet *); 280a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 281a94100faSBill Paul static void re_init (void *); 28297b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 283a94100faSBill Paul static void re_stop (struct rl_softc *); 2841d545c7aSMarius Strobl static void re_watchdog (struct rl_softc *); 285a94100faSBill Paul static int re_suspend (device_t); 286a94100faSBill Paul static int re_resume (device_t); 2876a087a87SPyun YongHyeon static int re_shutdown (device_t); 288a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 289a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 290a94100faSBill Paul 291a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 292a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 293ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 294a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 295a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 296a94100faSBill Paul 297a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 298a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 299a94100faSBill Paul static void re_miibus_statchg (device_t); 300a94100faSBill Paul 30181eee0ebSPyun YongHyeon static void re_set_jumbo (struct rl_softc *, int); 302ff191365SJung-uk Kim static void re_set_rxmode (struct rl_softc *); 303a94100faSBill Paul static void re_reset (struct rl_softc *); 3047467bd53SPyun YongHyeon static void re_setwol (struct rl_softc *); 3057467bd53SPyun YongHyeon static void re_clrwol (struct rl_softc *); 3066830588dSPyun YongHyeon static void re_set_linkspeed (struct rl_softc *); 307a94100faSBill Paul 308579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP /* see ixgbe.c for details */ 309579a6e3cSLuigi Rizzo #include <dev/netmap/if_re_netmap.h> 310847bf383SLuigi Rizzo MODULE_DEPEND(re, netmap, 1, 1, 1); 311579a6e3cSLuigi Rizzo #endif /* !DEV_NETMAP */ 312579a6e3cSLuigi Rizzo 313ed510fb0SBill Paul #ifdef RE_DIAG 314a94100faSBill Paul static int re_diag (struct rl_softc *); 315ed510fb0SBill Paul #endif 316a94100faSBill Paul 3170534aae0SPyun YongHyeon static void re_add_sysctls (struct rl_softc *); 3180534aae0SPyun YongHyeon static int re_sysctl_stats (SYSCTL_HANDLER_ARGS); 319502be0f7SPyun YongHyeon static int sysctl_int_range (SYSCTL_HANDLER_ARGS, int, int); 320502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod (SYSCTL_HANDLER_ARGS); 3210534aae0SPyun YongHyeon 322a94100faSBill Paul static device_method_t re_methods[] = { 323a94100faSBill Paul /* Device interface */ 324a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 325a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 326a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 327a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 328a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 329a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 330a94100faSBill Paul 331a94100faSBill Paul /* MII interface */ 332a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 333a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 334a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 335a94100faSBill Paul 3364b7ec270SMarius Strobl DEVMETHOD_END 337a94100faSBill Paul }; 338a94100faSBill Paul 339a94100faSBill Paul static driver_t re_driver = { 340a94100faSBill Paul "re", 341a94100faSBill Paul re_methods, 342a94100faSBill Paul sizeof(struct rl_softc) 343a94100faSBill Paul }; 344a94100faSBill Paul 345a94100faSBill Paul static devclass_t re_devclass; 346a94100faSBill Paul 347a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 348a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 349a94100faSBill Paul 350a94100faSBill Paul #define EE_SET(x) \ 351a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 352a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 353a94100faSBill Paul 354a94100faSBill Paul #define EE_CLR(x) \ 355a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 356a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 357a94100faSBill Paul 358a94100faSBill Paul /* 359a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 360a94100faSBill Paul */ 361a94100faSBill Paul static void 3627b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr) 363a94100faSBill Paul { 3640ce0868aSPyun YongHyeon int d, i; 365a94100faSBill Paul 366ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 367a94100faSBill Paul 368a94100faSBill Paul /* 369a94100faSBill Paul * Feed in each bit and strobe the clock. 370a94100faSBill Paul */ 371ed510fb0SBill Paul 372ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 373a94100faSBill Paul if (d & i) { 374a94100faSBill Paul EE_SET(RL_EE_DATAIN); 375a94100faSBill Paul } else { 376a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 377a94100faSBill Paul } 378a94100faSBill Paul DELAY(100); 379a94100faSBill Paul EE_SET(RL_EE_CLK); 380a94100faSBill Paul DELAY(150); 381a94100faSBill Paul EE_CLR(RL_EE_CLK); 382a94100faSBill Paul DELAY(100); 383a94100faSBill Paul } 384a94100faSBill Paul } 385a94100faSBill Paul 386a94100faSBill Paul /* 387a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 388a94100faSBill Paul */ 389a94100faSBill Paul static void 3907b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest) 391a94100faSBill Paul { 3920ce0868aSPyun YongHyeon int i; 393a94100faSBill Paul u_int16_t word = 0; 394a94100faSBill Paul 395a94100faSBill Paul /* 396a94100faSBill Paul * Send address of word we want to read. 397a94100faSBill Paul */ 398a94100faSBill Paul re_eeprom_putbyte(sc, addr); 399a94100faSBill Paul 400a94100faSBill Paul /* 401a94100faSBill Paul * Start reading bits from EEPROM. 402a94100faSBill Paul */ 403a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 404a94100faSBill Paul EE_SET(RL_EE_CLK); 405a94100faSBill Paul DELAY(100); 406a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 407a94100faSBill Paul word |= i; 408a94100faSBill Paul EE_CLR(RL_EE_CLK); 409a94100faSBill Paul DELAY(100); 410a94100faSBill Paul } 411a94100faSBill Paul 412a94100faSBill Paul *dest = word; 413a94100faSBill Paul } 414a94100faSBill Paul 415a94100faSBill Paul /* 416a94100faSBill Paul * Read a sequence of words from the EEPROM. 417a94100faSBill Paul */ 418a94100faSBill Paul static void 4197b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt) 420a94100faSBill Paul { 421a94100faSBill Paul int i; 422a94100faSBill Paul u_int16_t word = 0, *ptr; 423a94100faSBill Paul 424ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 425ed510fb0SBill Paul 426ed510fb0SBill Paul DELAY(100); 427ed510fb0SBill Paul 428a94100faSBill Paul for (i = 0; i < cnt; i++) { 429ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 430a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 431ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 432a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 433be099007SPyun YongHyeon *ptr = word; 434a94100faSBill Paul } 435ed510fb0SBill Paul 436ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 437a94100faSBill Paul } 438a94100faSBill Paul 439a94100faSBill Paul static int 4407b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg) 441a94100faSBill Paul { 442a94100faSBill Paul struct rl_softc *sc; 443a94100faSBill Paul u_int32_t rval; 444a94100faSBill Paul int i; 445a94100faSBill Paul 446a94100faSBill Paul sc = device_get_softc(dev); 447a94100faSBill Paul 4489bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4499bac70b8SBill Paul 4509bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4519bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4529bac70b8SBill Paul return (rval); 4539bac70b8SBill Paul } 4549bac70b8SBill Paul 455a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 456a94100faSBill Paul 45796b774f4SPyun YongHyeon for (i = 0; i < RL_PHY_TIMEOUT; i++) { 458a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 459a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 460a94100faSBill Paul break; 4612bc085c6SPyun YongHyeon DELAY(25); 462a94100faSBill Paul } 463a94100faSBill Paul 46496b774f4SPyun YongHyeon if (i == RL_PHY_TIMEOUT) { 4656b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY read failed\n"); 466a94100faSBill Paul return (0); 467a94100faSBill Paul } 468a94100faSBill Paul 4692bc085c6SPyun YongHyeon /* 4702bc085c6SPyun YongHyeon * Controller requires a 20us delay to process next MDIO request. 4712bc085c6SPyun YongHyeon */ 4722bc085c6SPyun YongHyeon DELAY(20); 4732bc085c6SPyun YongHyeon 474a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 475a94100faSBill Paul } 476a94100faSBill Paul 477a94100faSBill Paul static int 4787b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data) 479a94100faSBill Paul { 480a94100faSBill Paul struct rl_softc *sc; 481a94100faSBill Paul u_int32_t rval; 482a94100faSBill Paul int i; 483a94100faSBill Paul 484a94100faSBill Paul sc = device_get_softc(dev); 485a94100faSBill Paul 486a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4879bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 488a94100faSBill Paul 48996b774f4SPyun YongHyeon for (i = 0; i < RL_PHY_TIMEOUT; i++) { 490a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 491a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 492a94100faSBill Paul break; 4932bc085c6SPyun YongHyeon DELAY(25); 494a94100faSBill Paul } 495a94100faSBill Paul 49696b774f4SPyun YongHyeon if (i == RL_PHY_TIMEOUT) { 4976b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY write failed\n"); 498a94100faSBill Paul return (0); 499a94100faSBill Paul } 500a94100faSBill Paul 5012bc085c6SPyun YongHyeon /* 5022bc085c6SPyun YongHyeon * Controller requires a 20us delay to process next MDIO request. 5032bc085c6SPyun YongHyeon */ 5042bc085c6SPyun YongHyeon DELAY(20); 5052bc085c6SPyun YongHyeon 506a94100faSBill Paul return (0); 507a94100faSBill Paul } 508a94100faSBill Paul 509a94100faSBill Paul static int 5107b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg) 511a94100faSBill Paul { 512a94100faSBill Paul struct rl_softc *sc; 513a94100faSBill Paul u_int16_t rval = 0; 514a94100faSBill Paul u_int16_t re8139_reg = 0; 515a94100faSBill Paul 516a94100faSBill Paul sc = device_get_softc(dev); 517a94100faSBill Paul 518a94100faSBill Paul if (sc->rl_type == RL_8169) { 519a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 520a94100faSBill Paul return (rval); 521a94100faSBill Paul } 522a94100faSBill Paul 523a94100faSBill Paul switch (reg) { 524a94100faSBill Paul case MII_BMCR: 525a94100faSBill Paul re8139_reg = RL_BMCR; 526a94100faSBill Paul break; 527a94100faSBill Paul case MII_BMSR: 528a94100faSBill Paul re8139_reg = RL_BMSR; 529a94100faSBill Paul break; 530a94100faSBill Paul case MII_ANAR: 531a94100faSBill Paul re8139_reg = RL_ANAR; 532a94100faSBill Paul break; 533a94100faSBill Paul case MII_ANER: 534a94100faSBill Paul re8139_reg = RL_ANER; 535a94100faSBill Paul break; 536a94100faSBill Paul case MII_ANLPAR: 537a94100faSBill Paul re8139_reg = RL_LPAR; 538a94100faSBill Paul break; 539a94100faSBill Paul case MII_PHYIDR1: 540a94100faSBill Paul case MII_PHYIDR2: 541a94100faSBill Paul return (0); 542a94100faSBill Paul /* 543a94100faSBill Paul * Allow the rlphy driver to read the media status 544a94100faSBill Paul * register. If we have a link partner which does not 545a94100faSBill Paul * support NWAY, this is the register which will tell 546a94100faSBill Paul * us the results of parallel detection. 547a94100faSBill Paul */ 548a94100faSBill Paul case RL_MEDIASTAT: 549a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 550a94100faSBill Paul return (rval); 551a94100faSBill Paul default: 5526b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 553a94100faSBill Paul return (0); 554a94100faSBill Paul } 555a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 556baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) { 557baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 558baa12772SPyun YongHyeon rval &= ~(BMCR_LOOP | BMCR_ISO); 559baa12772SPyun YongHyeon } 560a94100faSBill Paul return (rval); 561a94100faSBill Paul } 562a94100faSBill Paul 563a94100faSBill Paul static int 5647b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data) 565a94100faSBill Paul { 566a94100faSBill Paul struct rl_softc *sc; 567a94100faSBill Paul u_int16_t re8139_reg = 0; 568a94100faSBill Paul int rval = 0; 569a94100faSBill Paul 570a94100faSBill Paul sc = device_get_softc(dev); 571a94100faSBill Paul 572a94100faSBill Paul if (sc->rl_type == RL_8169) { 573a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 574a94100faSBill Paul return (rval); 575a94100faSBill Paul } 576a94100faSBill Paul 577a94100faSBill Paul switch (reg) { 578a94100faSBill Paul case MII_BMCR: 579a94100faSBill Paul re8139_reg = RL_BMCR; 580baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS) { 581baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 582baa12772SPyun YongHyeon data &= ~(BMCR_LOOP | BMCR_ISO); 583baa12772SPyun YongHyeon } 584a94100faSBill Paul break; 585a94100faSBill Paul case MII_BMSR: 586a94100faSBill Paul re8139_reg = RL_BMSR; 587a94100faSBill Paul break; 588a94100faSBill Paul case MII_ANAR: 589a94100faSBill Paul re8139_reg = RL_ANAR; 590a94100faSBill Paul break; 591a94100faSBill Paul case MII_ANER: 592a94100faSBill Paul re8139_reg = RL_ANER; 593a94100faSBill Paul break; 594a94100faSBill Paul case MII_ANLPAR: 595a94100faSBill Paul re8139_reg = RL_LPAR; 596a94100faSBill Paul break; 597a94100faSBill Paul case MII_PHYIDR1: 598a94100faSBill Paul case MII_PHYIDR2: 599a94100faSBill Paul return (0); 600a94100faSBill Paul break; 601a94100faSBill Paul default: 6026b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 603a94100faSBill Paul return (0); 604a94100faSBill Paul } 605a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 606a94100faSBill Paul return (0); 607a94100faSBill Paul } 608a94100faSBill Paul 609a94100faSBill Paul static void 6107b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev) 611a94100faSBill Paul { 612130b6dfbSPyun YongHyeon struct rl_softc *sc; 613130b6dfbSPyun YongHyeon struct ifnet *ifp; 614130b6dfbSPyun YongHyeon struct mii_data *mii; 615a11e2f18SBruce M Simpson 616130b6dfbSPyun YongHyeon sc = device_get_softc(dev); 617130b6dfbSPyun YongHyeon mii = device_get_softc(sc->rl_miibus); 618130b6dfbSPyun YongHyeon ifp = sc->rl_ifp; 619130b6dfbSPyun YongHyeon if (mii == NULL || ifp == NULL || 620130b6dfbSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 621130b6dfbSPyun YongHyeon return; 622130b6dfbSPyun YongHyeon 623130b6dfbSPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 624130b6dfbSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 625130b6dfbSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 626130b6dfbSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 627130b6dfbSPyun YongHyeon case IFM_10_T: 628130b6dfbSPyun YongHyeon case IFM_100_TX: 629130b6dfbSPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 630130b6dfbSPyun YongHyeon break; 631130b6dfbSPyun YongHyeon case IFM_1000_T: 632130b6dfbSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0) 633130b6dfbSPyun YongHyeon break; 634130b6dfbSPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 635130b6dfbSPyun YongHyeon break; 636130b6dfbSPyun YongHyeon default: 637130b6dfbSPyun YongHyeon break; 638130b6dfbSPyun YongHyeon } 639130b6dfbSPyun YongHyeon } 640130b6dfbSPyun YongHyeon /* 64114013280SMarius Strobl * RealTek controllers do not provide any interface to the RX/TX 64214013280SMarius Strobl * MACs for resolved speed, duplex and flow-control parameters. 643130b6dfbSPyun YongHyeon */ 644a94100faSBill Paul } 645a94100faSBill Paul 646a94100faSBill Paul /* 647ff191365SJung-uk Kim * Set the RX configuration and 64-bit multicast hash filter. 648a94100faSBill Paul */ 649a94100faSBill Paul static void 650ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc) 651a94100faSBill Paul { 652a94100faSBill Paul struct ifnet *ifp; 653a94100faSBill Paul struct ifmultiaddr *ifma; 654ff191365SJung-uk Kim uint32_t hashes[2] = { 0, 0 }; 655ff191365SJung-uk Kim uint32_t h, rxfilt; 656a94100faSBill Paul 65797b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 65897b9d4baSJohn-Mark Gurney 659fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 660a94100faSBill Paul 661ff191365SJung-uk Kim rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD; 662f1a5f291SMarius Strobl if ((sc->rl_flags & RL_FLAG_EARLYOFF) != 0) 663f1a5f291SMarius Strobl rxfilt |= RL_RXCFG_EARLYOFF; 66414013280SMarius Strobl else if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) 665f1a5f291SMarius Strobl rxfilt |= RL_RXCFG_EARLYOFFV2; 666a94100faSBill Paul 667ff191365SJung-uk Kim if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) { 6687c103000SPyun YongHyeon if (ifp->if_flags & IFF_PROMISC) 6697c103000SPyun YongHyeon rxfilt |= RL_RXCFG_RX_ALLPHYS; 670a0637caaSPyun YongHyeon /* 671a0637caaSPyun YongHyeon * Unlike other hardwares, we have to explicitly set 672a0637caaSPyun YongHyeon * RL_RXCFG_RX_MULTI to receive multicast frames in 673a0637caaSPyun YongHyeon * promiscuous mode. 674a0637caaSPyun YongHyeon */ 675a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 676ff191365SJung-uk Kim hashes[0] = hashes[1] = 0xffffffff; 677ff191365SJung-uk Kim goto done; 678a94100faSBill Paul } 679a94100faSBill Paul 680eb956cd0SRobert Watson if_maddr_rlock(ifp); 681a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 682a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 683a94100faSBill Paul continue; 6840e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6850e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 686a94100faSBill Paul if (h < 32) 687a94100faSBill Paul hashes[0] |= (1 << h); 688a94100faSBill Paul else 689a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 690a94100faSBill Paul } 691eb956cd0SRobert Watson if_maddr_runlock(ifp); 692a94100faSBill Paul 693ff191365SJung-uk Kim if (hashes[0] != 0 || hashes[1] != 0) { 694bb7dfefbSBill Paul /* 695ff191365SJung-uk Kim * For some unfathomable reason, RealTek decided to 696ff191365SJung-uk Kim * reverse the order of the multicast hash registers 697ff191365SJung-uk Kim * in the PCI Express parts. This means we have to 698ff191365SJung-uk Kim * write the hash pattern in reverse order for those 699ff191365SJung-uk Kim * devices. 700bb7dfefbSBill Paul */ 701aaab4fbeSJung-uk Kim if ((sc->rl_flags & RL_FLAG_PCIE) != 0) { 702ff191365SJung-uk Kim h = bswap32(hashes[0]); 703ff191365SJung-uk Kim hashes[0] = bswap32(hashes[1]); 704ff191365SJung-uk Kim hashes[1] = h; 705ff191365SJung-uk Kim } 706ff191365SJung-uk Kim rxfilt |= RL_RXCFG_RX_MULTI; 707ff191365SJung-uk Kim } 708ff191365SJung-uk Kim 709b8333e45SPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8168F) { 710b8333e45SPyun YongHyeon /* Disable multicast filtering due to silicon bug. */ 711b8333e45SPyun YongHyeon hashes[0] = 0xffffffff; 712b8333e45SPyun YongHyeon hashes[1] = 0xffffffff; 713b8333e45SPyun YongHyeon } 714b8333e45SPyun YongHyeon 715ff191365SJung-uk Kim done: 716a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 717a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 718ff191365SJung-uk Kim CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 719bb7dfefbSBill Paul } 720a94100faSBill Paul 721a94100faSBill Paul static void 7227b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc) 723a94100faSBill Paul { 7240ce0868aSPyun YongHyeon int i; 725a94100faSBill Paul 72697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 72797b9d4baSJohn-Mark Gurney 728a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 729a94100faSBill Paul 730a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 731a94100faSBill Paul DELAY(10); 732a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 733a94100faSBill Paul break; 734a94100faSBill Paul } 735a94100faSBill Paul if (i == RL_TIMEOUT) 7366b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "reset never completed!\n"); 737a94100faSBill Paul 738566ca8caSJung-uk Kim if ((sc->rl_flags & RL_FLAG_MACRESET) != 0) 739a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 74081eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S) 741566ca8caSJung-uk Kim re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0); 742a94100faSBill Paul } 743a94100faSBill Paul 744ed510fb0SBill Paul #ifdef RE_DIAG 745ed510fb0SBill Paul 746a94100faSBill Paul /* 747a94100faSBill Paul * The following routine is designed to test for a defect on some 748a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 749a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 750a94100faSBill Paul * should be pulled high. The result of this defect is that the 751a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 752a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 753a94100faSBill Paul * because the 64-bit data lines aren't connected. 754a94100faSBill Paul * 755a94100faSBill Paul * There's no way to work around this (short of talking a soldering 756a94100faSBill Paul * iron to the board), however we can detect it. The method we use 757a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 758a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 759a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 760a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 761a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 762a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 763a94100faSBill Paul * so we print out a message on the console and abort the device attach. 764a94100faSBill Paul */ 765a94100faSBill Paul 766a94100faSBill Paul static int 7677b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc) 768a94100faSBill Paul { 769fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 770a94100faSBill Paul struct mbuf *m0; 771a94100faSBill Paul struct ether_header *eh; 772a94100faSBill Paul struct rl_desc *cur_rx; 773a94100faSBill Paul u_int16_t status; 774a94100faSBill Paul u_int32_t rxstat; 775ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 776a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 777a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 778a94100faSBill Paul 779a94100faSBill Paul /* Allocate a single mbuf */ 780c6499eccSGleb Smirnoff MGETHDR(m0, M_NOWAIT, MT_DATA); 781a94100faSBill Paul if (m0 == NULL) 782a94100faSBill Paul return (ENOBUFS); 783a94100faSBill Paul 78497b9d4baSJohn-Mark Gurney RL_LOCK(sc); 78597b9d4baSJohn-Mark Gurney 786a94100faSBill Paul /* 787a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 788a94100faSBill Paul * so that it can send and receive frames, but performs the 789a94100faSBill Paul * following special functions: 790a94100faSBill Paul * - Puts receiver in promiscuous mode 791a94100faSBill Paul * - Enables digital loopback mode 792a94100faSBill Paul * - Leaves interrupts turned off 793a94100faSBill Paul */ 794a94100faSBill Paul 795a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 796a94100faSBill Paul sc->rl_testmode = 1; 7978476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 79897b9d4baSJohn-Mark Gurney re_init_locked(sc); 799351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 800ed510fb0SBill Paul if (sc->rl_type == RL_8169) 801ed510fb0SBill Paul phyaddr = 1; 802ed510fb0SBill Paul else 803ed510fb0SBill Paul phyaddr = 0; 804ed510fb0SBill Paul 805ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 806ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 807ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 808ed510fb0SBill Paul if (!(status & BMCR_RESET)) 809ed510fb0SBill Paul break; 810ed510fb0SBill Paul } 811ed510fb0SBill Paul 812ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 813ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 814ed510fb0SBill Paul 815804af9a1SBill Paul DELAY(100000); 816a94100faSBill Paul 817a94100faSBill Paul /* Put some data in the mbuf */ 818a94100faSBill Paul 819a94100faSBill Paul eh = mtod(m0, struct ether_header *); 820a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 821a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 822a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 823a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 824a94100faSBill Paul 8257cae6651SBill Paul /* 8267cae6651SBill Paul * Queue the packet, start transmission. 8277cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 8287cae6651SBill Paul */ 829a94100faSBill Paul 830abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 83197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 83252732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 8337cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 83497b9d4baSJohn-Mark Gurney RL_LOCK(sc); 835a94100faSBill Paul m0 = NULL; 836a94100faSBill Paul 837a94100faSBill Paul /* Wait for it to propagate through the chip */ 838a94100faSBill Paul 839abc8ff44SBill Paul DELAY(100000); 840a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 841a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 842ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 843abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 844abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 845a94100faSBill Paul break; 846a94100faSBill Paul DELAY(10); 847a94100faSBill Paul } 848a94100faSBill Paul 849a94100faSBill Paul if (i == RL_TIMEOUT) { 8506b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8516b9f5c94SGleb Smirnoff "diagnostic failed, failed to receive packet in" 8526b9f5c94SGleb Smirnoff " loopback mode\n"); 853a94100faSBill Paul error = EIO; 854a94100faSBill Paul goto done; 855a94100faSBill Paul } 856a94100faSBill Paul 857a94100faSBill Paul /* 858a94100faSBill Paul * The packet should have been dumped into the first 859a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 860a94100faSBill Paul */ 861a94100faSBill Paul 862a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 863a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 864a94100faSBill Paul BUS_DMASYNC_POSTREAD); 865d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 866d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap, 867d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 868d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 869d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap); 870a94100faSBill Paul 871d65abd66SPyun YongHyeon m0 = sc->rl_ldata.rl_rx_desc[0].rx_m; 872d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_m = NULL; 873a94100faSBill Paul eh = mtod(m0, struct ether_header *); 874a94100faSBill Paul 875a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 876a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 877a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 878a94100faSBill Paul 879a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 8806b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8816b9f5c94SGleb Smirnoff "diagnostic failed, received short packet\n"); 882a94100faSBill Paul error = EIO; 883a94100faSBill Paul goto done; 884a94100faSBill Paul } 885a94100faSBill Paul 886a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 887a94100faSBill Paul 888a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 889a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 890a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 8916b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n"); 8926b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n", 893a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 8946b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n", 895a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 896a94100faSBill Paul ntohs(eh->ether_type)); 8976b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "You may have a defective 32-bit " 8986b9f5c94SGleb Smirnoff "NIC plugged into a 64-bit PCI slot.\n"); 8996b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Please re-install the NIC in a " 9006b9f5c94SGleb Smirnoff "32-bit slot for proper operation.\n"); 9016b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Read the re(4) man page for more " 9026b9f5c94SGleb Smirnoff "details.\n"); 903a94100faSBill Paul error = EIO; 904a94100faSBill Paul } 905a94100faSBill Paul 906a94100faSBill Paul done: 907a94100faSBill Paul /* Turn interface off, release resources */ 908a94100faSBill Paul 909a94100faSBill Paul sc->rl_testmode = 0; 910351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 911a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 912a94100faSBill Paul re_stop(sc); 913a94100faSBill Paul if (m0 != NULL) 914a94100faSBill Paul m_freem(m0); 915a94100faSBill Paul 91697b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 91797b9d4baSJohn-Mark Gurney 918a94100faSBill Paul return (error); 919a94100faSBill Paul } 920a94100faSBill Paul 921ed510fb0SBill Paul #endif 922ed510fb0SBill Paul 923a94100faSBill Paul /* 924a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 925a94100faSBill Paul * IDs against our list and return a device name if we find a match. 926a94100faSBill Paul */ 927a94100faSBill Paul static int 9287b5ffebfSPyun YongHyeon re_probe(device_t dev) 929a94100faSBill Paul { 930b3030306SMarius Strobl const struct rl_type *t; 931dfdb409eSPyun YongHyeon uint16_t devid, vendor; 932dfdb409eSPyun YongHyeon uint16_t revid, sdevid; 933dfdb409eSPyun YongHyeon int i; 934a94100faSBill Paul 935dfdb409eSPyun YongHyeon vendor = pci_get_vendor(dev); 936dfdb409eSPyun YongHyeon devid = pci_get_device(dev); 937dfdb409eSPyun YongHyeon revid = pci_get_revid(dev); 938dfdb409eSPyun YongHyeon sdevid = pci_get_subdevice(dev); 939a94100faSBill Paul 940dfdb409eSPyun YongHyeon if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) { 941dfdb409eSPyun YongHyeon if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) { 94226390635SJohn Baldwin /* 94326390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 944dfdb409eSPyun YongHyeon * Rev. 2 is supported by sk(4). 94526390635SJohn Baldwin */ 946a94100faSBill Paul return (ENXIO); 947a94100faSBill Paul } 948dfdb409eSPyun YongHyeon } 949dfdb409eSPyun YongHyeon 950dfdb409eSPyun YongHyeon if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) { 951dfdb409eSPyun YongHyeon if (revid != 0x20) { 952dfdb409eSPyun YongHyeon /* 8139, let rl(4) take care of this device. */ 953dfdb409eSPyun YongHyeon return (ENXIO); 954dfdb409eSPyun YongHyeon } 955dfdb409eSPyun YongHyeon } 956dfdb409eSPyun YongHyeon 957dfdb409eSPyun YongHyeon t = re_devs; 95873a1170aSPedro F. Giffuni for (i = 0; i < nitems(re_devs); i++, t++) { 959dfdb409eSPyun YongHyeon if (vendor == t->rl_vid && devid == t->rl_did) { 960a94100faSBill Paul device_set_desc(dev, t->rl_name); 961d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 962a94100faSBill Paul } 963a94100faSBill Paul } 964a94100faSBill Paul 965a94100faSBill Paul return (ENXIO); 966a94100faSBill Paul } 967a94100faSBill Paul 968a94100faSBill Paul /* 969a94100faSBill Paul * Map a single buffer address. 970a94100faSBill Paul */ 971a94100faSBill Paul 972a94100faSBill Paul static void 9737b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 974a94100faSBill Paul { 9758fd99e38SPyun YongHyeon bus_addr_t *addr; 976a94100faSBill Paul 977a94100faSBill Paul if (error) 978a94100faSBill Paul return; 979a94100faSBill Paul 980a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 981a94100faSBill Paul addr = arg; 982a94100faSBill Paul *addr = segs->ds_addr; 983a94100faSBill Paul } 984a94100faSBill Paul 985a94100faSBill Paul static int 9867b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc) 987a94100faSBill Paul { 98866366ca4SPyun YongHyeon bus_addr_t lowaddr; 989d65abd66SPyun YongHyeon bus_size_t rx_list_size, tx_list_size; 990a94100faSBill Paul int error; 991a94100faSBill Paul int i; 992a94100faSBill Paul 993d65abd66SPyun YongHyeon rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc); 994d65abd66SPyun YongHyeon tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc); 995d65abd66SPyun YongHyeon 996d65abd66SPyun YongHyeon /* 997d65abd66SPyun YongHyeon * Allocate the parent bus DMA tag appropriate for PCI. 998ce628393SPyun YongHyeon * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD 999ce628393SPyun YongHyeon * register should be set. However some RealTek chips are known 1000ce628393SPyun YongHyeon * to be buggy on DAC handling, therefore disable DAC by limiting 1001ce628393SPyun YongHyeon * DMA address space to 32bit. PCIe variants of RealTek chips 100266366ca4SPyun YongHyeon * may not have the limitation. 1003d65abd66SPyun YongHyeon */ 100466366ca4SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 100566366ca4SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PCIE) == 0) 100666366ca4SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 1007d65abd66SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 100866366ca4SPyun YongHyeon lowaddr, BUS_SPACE_MAXADDR, NULL, NULL, 1009d65abd66SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 1010d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_parent_tag); 1011d65abd66SPyun YongHyeon if (error) { 1012d65abd66SPyun YongHyeon device_printf(dev, "could not allocate parent DMA tag\n"); 1013d65abd66SPyun YongHyeon return (error); 1014d65abd66SPyun YongHyeon } 1015d65abd66SPyun YongHyeon 1016d65abd66SPyun YongHyeon /* 1017d65abd66SPyun YongHyeon * Allocate map for TX mbufs. 1018d65abd66SPyun YongHyeon */ 1019d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0, 1020d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1021d65abd66SPyun YongHyeon NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0, 1022d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_ldata.rl_tx_mtag); 1023d65abd66SPyun YongHyeon if (error) { 1024d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA tag\n"); 1025d65abd66SPyun YongHyeon return (error); 1026d65abd66SPyun YongHyeon } 1027d65abd66SPyun YongHyeon 1028a94100faSBill Paul /* 1029a94100faSBill Paul * Allocate map for RX mbufs. 1030a94100faSBill Paul */ 1031d65abd66SPyun YongHyeon 103281eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 103381eee0ebSPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 103481eee0ebSPyun YongHyeon 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 103581eee0ebSPyun YongHyeon MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL, 103681eee0ebSPyun YongHyeon &sc->rl_ldata.rl_jrx_mtag); 103781eee0ebSPyun YongHyeon if (error) { 103881eee0ebSPyun YongHyeon device_printf(dev, 103981eee0ebSPyun YongHyeon "could not allocate jumbo RX DMA tag\n"); 104081eee0ebSPyun YongHyeon return (error); 104181eee0ebSPyun YongHyeon } 104281eee0ebSPyun YongHyeon } 1043d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0, 1044d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 1045d65abd66SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag); 1046a94100faSBill Paul if (error) { 1047d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA tag\n"); 1048d65abd66SPyun YongHyeon return (error); 1049a94100faSBill Paul } 1050a94100faSBill Paul 1051a94100faSBill Paul /* 1052a94100faSBill Paul * Allocate map for TX descriptor list. 1053a94100faSBill Paul */ 1054a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1055a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1056d65abd66SPyun YongHyeon NULL, tx_list_size, 1, tx_list_size, 0, 1057a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1058a94100faSBill Paul if (error) { 1059d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring tag\n"); 1060d65abd66SPyun YongHyeon return (error); 1061a94100faSBill Paul } 1062a94100faSBill Paul 1063a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1064a94100faSBill Paul 1065a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1066d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_tx_list, 1067d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1068a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1069d65abd66SPyun YongHyeon if (error) { 1070d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring\n"); 1071d65abd66SPyun YongHyeon return (error); 1072d65abd66SPyun YongHyeon } 1073a94100faSBill Paul 1074a94100faSBill Paul /* Load the map for the TX ring. */ 1075a94100faSBill Paul 1076d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_addr = 0; 1077a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1078a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1079d65abd66SPyun YongHyeon tx_list_size, re_dma_map_addr, 1080a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1081d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) { 1082d65abd66SPyun YongHyeon device_printf(dev, "could not load TX DMA ring\n"); 1083d65abd66SPyun YongHyeon return (ENOMEM); 1084d65abd66SPyun YongHyeon } 1085a94100faSBill Paul 1086a94100faSBill Paul /* Create DMA maps for TX buffers */ 1087a94100faSBill Paul 1088d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 1089d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0, 1090d65abd66SPyun YongHyeon &sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1091a94100faSBill Paul if (error) { 1092d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for TX\n"); 1093d65abd66SPyun YongHyeon return (error); 1094a94100faSBill Paul } 1095a94100faSBill Paul } 1096a94100faSBill Paul 1097a94100faSBill Paul /* 1098a94100faSBill Paul * Allocate map for RX descriptor list. 1099a94100faSBill Paul */ 1100a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1101a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1102d65abd66SPyun YongHyeon NULL, rx_list_size, 1, rx_list_size, 0, 1103a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1104a94100faSBill Paul if (error) { 1105d65abd66SPyun YongHyeon device_printf(dev, "could not create RX DMA ring tag\n"); 1106d65abd66SPyun YongHyeon return (error); 1107a94100faSBill Paul } 1108a94100faSBill Paul 1109a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1110a94100faSBill Paul 1111a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1112d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_rx_list, 1113d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1114a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1115d65abd66SPyun YongHyeon if (error) { 1116d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA ring\n"); 1117d65abd66SPyun YongHyeon return (error); 1118d65abd66SPyun YongHyeon } 1119a94100faSBill Paul 1120a94100faSBill Paul /* Load the map for the RX ring. */ 1121a94100faSBill Paul 1122d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_list_addr = 0; 1123a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1124a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 1125d65abd66SPyun YongHyeon rx_list_size, re_dma_map_addr, 1126a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1127d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) { 1128d65abd66SPyun YongHyeon device_printf(dev, "could not load RX DMA ring\n"); 1129d65abd66SPyun YongHyeon return (ENOMEM); 1130d65abd66SPyun YongHyeon } 1131a94100faSBill Paul 1132a94100faSBill Paul /* Create DMA maps for RX buffers */ 1133a94100faSBill Paul 113481eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 113581eee0ebSPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0, 113681eee0ebSPyun YongHyeon &sc->rl_ldata.rl_jrx_sparemap); 113781eee0ebSPyun YongHyeon if (error) { 113881eee0ebSPyun YongHyeon device_printf(dev, 113981eee0ebSPyun YongHyeon "could not create spare DMA map for jumbo RX\n"); 114081eee0ebSPyun YongHyeon return (error); 114181eee0ebSPyun YongHyeon } 114281eee0ebSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 114381eee0ebSPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0, 114481eee0ebSPyun YongHyeon &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap); 114581eee0ebSPyun YongHyeon if (error) { 114681eee0ebSPyun YongHyeon device_printf(dev, 114781eee0ebSPyun YongHyeon "could not create DMA map for jumbo RX\n"); 114881eee0ebSPyun YongHyeon return (error); 114981eee0ebSPyun YongHyeon } 115081eee0ebSPyun YongHyeon } 115181eee0ebSPyun YongHyeon } 1152d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1153d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_sparemap); 1154a94100faSBill Paul if (error) { 1155d65abd66SPyun YongHyeon device_printf(dev, "could not create spare DMA map for RX\n"); 1156d65abd66SPyun YongHyeon return (error); 1157d65abd66SPyun YongHyeon } 1158d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1159d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1160d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1161d65abd66SPyun YongHyeon if (error) { 1162d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for RX\n"); 1163d65abd66SPyun YongHyeon return (error); 1164a94100faSBill Paul } 1165a94100faSBill Paul } 1166a94100faSBill Paul 11670534aae0SPyun YongHyeon /* Create DMA map for statistics. */ 11680534aae0SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0, 11690534aae0SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 11700534aae0SPyun YongHyeon sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL, 11710534aae0SPyun YongHyeon &sc->rl_ldata.rl_stag); 11720534aae0SPyun YongHyeon if (error) { 11730534aae0SPyun YongHyeon device_printf(dev, "could not create statistics DMA tag\n"); 11740534aae0SPyun YongHyeon return (error); 11750534aae0SPyun YongHyeon } 11760534aae0SPyun YongHyeon /* Allocate DMA'able memory for statistics. */ 11770534aae0SPyun YongHyeon error = bus_dmamem_alloc(sc->rl_ldata.rl_stag, 11780534aae0SPyun YongHyeon (void **)&sc->rl_ldata.rl_stats, 11790534aae0SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 11800534aae0SPyun YongHyeon &sc->rl_ldata.rl_smap); 11810534aae0SPyun YongHyeon if (error) { 11820534aae0SPyun YongHyeon device_printf(dev, 11830534aae0SPyun YongHyeon "could not allocate statistics DMA memory\n"); 11840534aae0SPyun YongHyeon return (error); 11850534aae0SPyun YongHyeon } 11860534aae0SPyun YongHyeon /* Load the map for statistics. */ 11870534aae0SPyun YongHyeon sc->rl_ldata.rl_stats_addr = 0; 11880534aae0SPyun YongHyeon error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap, 11890534aae0SPyun YongHyeon sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr, 11900534aae0SPyun YongHyeon &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT); 11910534aae0SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) { 11920534aae0SPyun YongHyeon device_printf(dev, "could not load statistics DMA memory\n"); 11930534aae0SPyun YongHyeon return (ENOMEM); 11940534aae0SPyun YongHyeon } 11950534aae0SPyun YongHyeon 1196a94100faSBill Paul return (0); 1197a94100faSBill Paul } 1198a94100faSBill Paul 1199a94100faSBill Paul /* 1200a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1201a94100faSBill Paul * setup and ethernet/BPF attach. 1202a94100faSBill Paul */ 1203a94100faSBill Paul static int 12047b5ffebfSPyun YongHyeon re_attach(device_t dev) 1205a94100faSBill Paul { 1206a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1207be099007SPyun YongHyeon u_int16_t as[ETHER_ADDR_LEN / 2]; 1208a94100faSBill Paul struct rl_softc *sc; 1209a94100faSBill Paul struct ifnet *ifp; 1210b3030306SMarius Strobl const struct rl_hwrev *hw_rev; 121114013280SMarius Strobl int capmask, error = 0, hwrev, i, msic, msixc, 121214013280SMarius Strobl phy, reg, rid; 1213017f1c8dSPyun YongHyeon u_int32_t cap, ctl; 1214ace7ed5dSPyun YongHyeon u_int16_t devid, re_did = 0; 121503ca7ae8SPyun YongHyeon uint8_t cfg; 1216a94100faSBill Paul 1217a94100faSBill Paul sc = device_get_softc(dev); 1218ed510fb0SBill Paul sc->rl_dev = dev; 1219a94100faSBill Paul 1220a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 122197b9d4baSJohn-Mark Gurney MTX_DEF); 1222d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1223d1754a9bSJohn Baldwin 1224a94100faSBill Paul /* 1225a94100faSBill Paul * Map control/status registers. 1226a94100faSBill Paul */ 1227a94100faSBill Paul pci_enable_busmaster(dev); 1228a94100faSBill Paul 1229ace7ed5dSPyun YongHyeon devid = pci_get_device(dev); 12302c21710bSPyun YongHyeon /* 12312c21710bSPyun YongHyeon * Prefer memory space register mapping over IO space. 12322c21710bSPyun YongHyeon * Because RTL8169SC does not seem to work when memory mapping 12332c21710bSPyun YongHyeon * is used always activate io mapping. 12342c21710bSPyun YongHyeon */ 12352c21710bSPyun YongHyeon if (devid == RT_DEVICEID_8169SC) 12362c21710bSPyun YongHyeon prefer_iomap = 1; 12372c21710bSPyun YongHyeon if (prefer_iomap == 0) { 1238ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(1); 1239ace7ed5dSPyun YongHyeon sc->rl_res_type = SYS_RES_MEMORY; 1240ace7ed5dSPyun YongHyeon /* RTL8168/8101E seems to use different BARs. */ 1241ace7ed5dSPyun YongHyeon if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E) 1242ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(2); 12432c21710bSPyun YongHyeon } else { 12442c21710bSPyun YongHyeon sc->rl_res_id = PCIR_BAR(0); 12452c21710bSPyun YongHyeon sc->rl_res_type = SYS_RES_IOPORT; 12462c21710bSPyun YongHyeon } 1247ace7ed5dSPyun YongHyeon sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type, 1248ace7ed5dSPyun YongHyeon &sc->rl_res_id, RF_ACTIVE); 12492c21710bSPyun YongHyeon if (sc->rl_res == NULL && prefer_iomap == 0) { 1250ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(0); 1251ace7ed5dSPyun YongHyeon sc->rl_res_type = SYS_RES_IOPORT; 1252ace7ed5dSPyun YongHyeon sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type, 1253ace7ed5dSPyun YongHyeon &sc->rl_res_id, RF_ACTIVE); 12542c21710bSPyun YongHyeon } 1255ace7ed5dSPyun YongHyeon if (sc->rl_res == NULL) { 1256d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1257a94100faSBill Paul error = ENXIO; 1258a94100faSBill Paul goto fail; 1259a94100faSBill Paul } 1260a94100faSBill Paul 1261a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1262a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1263a94100faSBill Paul 12645774c5ffSPyun YongHyeon msic = pci_msi_count(dev); 12654a58fd45SPyun YongHyeon msixc = pci_msix_count(dev); 1266017f1c8dSPyun YongHyeon if (pci_find_cap(dev, PCIY_EXPRESS, ®) == 0) { 12674a58fd45SPyun YongHyeon sc->rl_flags |= RL_FLAG_PCIE; 1268017f1c8dSPyun YongHyeon sc->rl_expcap = reg; 1269017f1c8dSPyun YongHyeon } 12704a58fd45SPyun YongHyeon if (bootverbose) { 12715774c5ffSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 12724a58fd45SPyun YongHyeon device_printf(dev, "MSI-X count : %d\n", msixc); 12735774c5ffSPyun YongHyeon } 12744a58fd45SPyun YongHyeon if (msix_disable > 0) 12754a58fd45SPyun YongHyeon msixc = 0; 12764a58fd45SPyun YongHyeon if (msi_disable > 0) 12774a58fd45SPyun YongHyeon msic = 0; 12784a58fd45SPyun YongHyeon /* Prefer MSI-X to MSI. */ 12794a58fd45SPyun YongHyeon if (msixc > 0) { 1280f1a5f291SMarius Strobl msixc = RL_MSI_MESSAGES; 12814a58fd45SPyun YongHyeon rid = PCIR_BAR(4); 12824a58fd45SPyun YongHyeon sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 12834a58fd45SPyun YongHyeon &rid, RF_ACTIVE); 12844a58fd45SPyun YongHyeon if (sc->rl_res_pba == NULL) { 12854a58fd45SPyun YongHyeon device_printf(sc->rl_dev, 12864a58fd45SPyun YongHyeon "could not allocate MSI-X PBA resource\n"); 12874a58fd45SPyun YongHyeon } 12884a58fd45SPyun YongHyeon if (sc->rl_res_pba != NULL && 12894a58fd45SPyun YongHyeon pci_alloc_msix(dev, &msixc) == 0) { 1290f1a5f291SMarius Strobl if (msixc == RL_MSI_MESSAGES) { 12914a58fd45SPyun YongHyeon device_printf(dev, "Using %d MSI-X message\n", 12924a58fd45SPyun YongHyeon msixc); 12934a58fd45SPyun YongHyeon sc->rl_flags |= RL_FLAG_MSIX; 12944a58fd45SPyun YongHyeon } else 12954a58fd45SPyun YongHyeon pci_release_msi(dev); 12964a58fd45SPyun YongHyeon } 12974a58fd45SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSIX) == 0) { 12984a58fd45SPyun YongHyeon if (sc->rl_res_pba != NULL) 12994a58fd45SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, rid, 13004a58fd45SPyun YongHyeon sc->rl_res_pba); 13014a58fd45SPyun YongHyeon sc->rl_res_pba = NULL; 13024a58fd45SPyun YongHyeon msixc = 0; 13034a58fd45SPyun YongHyeon } 13044a58fd45SPyun YongHyeon } 13054a58fd45SPyun YongHyeon /* Prefer MSI to INTx. */ 13064a58fd45SPyun YongHyeon if (msixc == 0 && msic > 0) { 1307f1a5f291SMarius Strobl msic = RL_MSI_MESSAGES; 13085774c5ffSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 13095774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES) { 13104a58fd45SPyun YongHyeon device_printf(dev, "Using %d MSI message\n", 13115774c5ffSPyun YongHyeon msic); 1312351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_MSI; 1313339a44fbSPyun YongHyeon /* Explicitly set MSI enable bit. */ 1314339a44fbSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 1315339a44fbSPyun YongHyeon cfg = CSR_READ_1(sc, RL_CFG2); 1316339a44fbSPyun YongHyeon cfg |= RL_CFG2_MSI; 1317339a44fbSPyun YongHyeon CSR_WRITE_1(sc, RL_CFG2, cfg); 1318f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 13195774c5ffSPyun YongHyeon } else 13205774c5ffSPyun YongHyeon pci_release_msi(dev); 13215774c5ffSPyun YongHyeon } 13224a58fd45SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) 13234a58fd45SPyun YongHyeon msic = 0; 13245774c5ffSPyun YongHyeon } 1325a94100faSBill Paul 13265774c5ffSPyun YongHyeon /* Allocate interrupt */ 13274a58fd45SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) { 13285774c5ffSPyun YongHyeon rid = 0; 13295774c5ffSPyun YongHyeon sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 13305774c5ffSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 13315774c5ffSPyun YongHyeon if (sc->rl_irq[0] == NULL) { 13325774c5ffSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1333a94100faSBill Paul error = ENXIO; 1334a94100faSBill Paul goto fail; 1335a94100faSBill Paul } 13365774c5ffSPyun YongHyeon } else { 13375774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 13385774c5ffSPyun YongHyeon sc->rl_irq[i] = bus_alloc_resource_any(dev, 13395774c5ffSPyun YongHyeon SYS_RES_IRQ, &rid, RF_ACTIVE); 13405774c5ffSPyun YongHyeon if (sc->rl_irq[i] == NULL) { 13415774c5ffSPyun YongHyeon device_printf(dev, 13422df05392SSergey Kandaurov "couldn't allocate IRQ resources for " 13435774c5ffSPyun YongHyeon "message %d\n", rid); 13445774c5ffSPyun YongHyeon error = ENXIO; 13455774c5ffSPyun YongHyeon goto fail; 13465774c5ffSPyun YongHyeon } 13475774c5ffSPyun YongHyeon } 13485774c5ffSPyun YongHyeon } 1349a94100faSBill Paul 13504d2bf239SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) { 13514d2bf239SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 13524d2bf239SPyun YongHyeon cfg = CSR_READ_1(sc, RL_CFG2); 13534d2bf239SPyun YongHyeon if ((cfg & RL_CFG2_MSI) != 0) { 13544d2bf239SPyun YongHyeon device_printf(dev, "turning off MSI enable bit.\n"); 13554d2bf239SPyun YongHyeon cfg &= ~RL_CFG2_MSI; 13564d2bf239SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG2, cfg); 13574d2bf239SPyun YongHyeon } 13584d2bf239SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 13594d2bf239SPyun YongHyeon } 13604d2bf239SPyun YongHyeon 1361*3d810282SKevin Lo /* Disable ASPM L0S/L1 and CLKREQ. */ 1362017f1c8dSPyun YongHyeon if (sc->rl_expcap != 0) { 1363017f1c8dSPyun YongHyeon cap = pci_read_config(dev, sc->rl_expcap + 1364389c8bd5SGavin Atkinson PCIER_LINK_CAP, 2); 1365389c8bd5SGavin Atkinson if ((cap & PCIEM_LINK_CAP_ASPM) != 0) { 1366017f1c8dSPyun YongHyeon ctl = pci_read_config(dev, sc->rl_expcap + 1367389c8bd5SGavin Atkinson PCIER_LINK_CTL, 2); 1368*3d810282SKevin Lo if ((ctl & (PCIEM_LINK_CTL_ECPM | 1369*3d810282SKevin Lo PCIEM_LINK_CTL_ASPMC))!= 0) { 1370*3d810282SKevin Lo ctl &= ~(PCIEM_LINK_CTL_ECPM | 1371*3d810282SKevin Lo PCIEM_LINK_CTL_ASPMC); 1372017f1c8dSPyun YongHyeon pci_write_config(dev, sc->rl_expcap + 1373389c8bd5SGavin Atkinson PCIER_LINK_CTL, ctl, 2); 1374017f1c8dSPyun YongHyeon device_printf(dev, "ASPM disabled\n"); 1375017f1c8dSPyun YongHyeon } 1376017f1c8dSPyun YongHyeon } else 1377017f1c8dSPyun YongHyeon device_printf(dev, "no ASPM capability\n"); 1378017f1c8dSPyun YongHyeon } 1379017f1c8dSPyun YongHyeon 1380abc8ff44SBill Paul hw_rev = re_hwrevs; 1381a810fc83SPyun YongHyeon hwrev = CSR_READ_4(sc, RL_TXCFG); 1382566ca8caSJung-uk Kim switch (hwrev & 0x70000000) { 1383566ca8caSJung-uk Kim case 0x00000000: 1384566ca8caSJung-uk Kim case 0x10000000: 1385566ca8caSJung-uk Kim device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000); 1386566ca8caSJung-uk Kim hwrev &= (RL_TXCFG_HWREV | 0x80000000); 1387566ca8caSJung-uk Kim break; 1388566ca8caSJung-uk Kim default: 1389a810fc83SPyun YongHyeon device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000); 1390fd3ae0f5SPyun YongHyeon sc->rl_macrev = hwrev & 0x00700000; 1391a810fc83SPyun YongHyeon hwrev &= RL_TXCFG_HWREV; 1392566ca8caSJung-uk Kim break; 1393566ca8caSJung-uk Kim } 1394fd3ae0f5SPyun YongHyeon device_printf(dev, "MAC rev. 0x%08x\n", sc->rl_macrev); 1395abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1396abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1397abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 139881eee0ebSPyun YongHyeon sc->rl_hwrev = hw_rev; 1399abc8ff44SBill Paul break; 1400abc8ff44SBill Paul } 1401abc8ff44SBill Paul hw_rev++; 1402abc8ff44SBill Paul } 1403d65abd66SPyun YongHyeon if (hw_rev->rl_desc == NULL) { 1404a810fc83SPyun YongHyeon device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev); 1405d65abd66SPyun YongHyeon error = ENXIO; 1406d65abd66SPyun YongHyeon goto fail; 1407d65abd66SPyun YongHyeon } 1408abc8ff44SBill Paul 1409351a76f9SPyun YongHyeon switch (hw_rev->rl_rev) { 1410351a76f9SPyun YongHyeon case RL_HWREV_8139CPLUS: 141181eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD; 1412351a76f9SPyun YongHyeon break; 1413351a76f9SPyun YongHyeon case RL_HWREV_8100E: 1414351a76f9SPyun YongHyeon case RL_HWREV_8101E: 141581eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER; 1416351a76f9SPyun YongHyeon break; 1417b1d62f0fSPyun YongHyeon case RL_HWREV_8102E: 1418b1d62f0fSPyun YongHyeon case RL_HWREV_8102EL: 14193d22427cSTai-hwa Liang case RL_HWREV_8102EL_SPIN1: 142081eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 | 142181eee0ebSPyun YongHyeon RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | 142281eee0ebSPyun YongHyeon RL_FLAG_AUTOPAD; 1423b1d62f0fSPyun YongHyeon break; 14248281a098SPyun YongHyeon case RL_HWREV_8103E: 142581eee0ebSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 | 142681eee0ebSPyun YongHyeon RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | 142781eee0ebSPyun YongHyeon RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP; 14288281a098SPyun YongHyeon break; 142939e69201SPyun YongHyeon case RL_HWREV_8401E: 143054899a96SPyun YongHyeon case RL_HWREV_8105E: 14316b0a8e04SPyun YongHyeon case RL_HWREV_8105E_SPIN1: 1432214c71f6SPyun YongHyeon case RL_HWREV_8106E: 143354899a96SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 143454899a96SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 143554899a96SPyun YongHyeon RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD; 143654899a96SPyun YongHyeon break; 1437eef0e496SPyun YongHyeon case RL_HWREV_8402: 1438eef0e496SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 1439eef0e496SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 1440eef0e496SPyun YongHyeon RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | 1441eef0e496SPyun YongHyeon RL_FLAG_CMDSTOP_WAIT_TXQ; 1442eef0e496SPyun YongHyeon break; 1443ef278cb4SPyun YongHyeon case RL_HWREV_8168B_SPIN1: 1444ef278cb4SPyun YongHyeon case RL_HWREV_8168B_SPIN2: 1445886ff602SPyun YongHyeon sc->rl_flags |= RL_FLAG_WOLRXENB; 1446886ff602SPyun YongHyeon /* FALLTHROUGH */ 1447ef278cb4SPyun YongHyeon case RL_HWREV_8168B_SPIN3: 1448aaab4fbeSJung-uk Kim sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT; 1449deb5c680SPyun YongHyeon break; 1450deb5c680SPyun YongHyeon case RL_HWREV_8168C_SPIN2: 145161f45a72SPyun YongHyeon sc->rl_flags |= RL_FLAG_MACSLEEP; 145261f45a72SPyun YongHyeon /* FALLTHROUGH */ 145361f45a72SPyun YongHyeon case RL_HWREV_8168C: 1454fd3ae0f5SPyun YongHyeon if (sc->rl_macrev == 0x00200000) 145561f45a72SPyun YongHyeon sc->rl_flags |= RL_FLAG_MACSLEEP; 145661f45a72SPyun YongHyeon /* FALLTHROUGH */ 1457deb5c680SPyun YongHyeon case RL_HWREV_8168CP: 1458aaab4fbeSJung-uk Kim sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1459f2e491c9SPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 14606830588dSPyun YongHyeon RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK; 1461351a76f9SPyun YongHyeon break; 1462df2dc2b3SPyun YongHyeon case RL_HWREV_8168D: 1463df2dc2b3SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 1464df2dc2b3SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 1465df2dc2b3SPyun YongHyeon RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 1466df2dc2b3SPyun YongHyeon RL_FLAG_WOL_MANLINK; 1467df2dc2b3SPyun YongHyeon break; 1468eef0e496SPyun YongHyeon case RL_HWREV_8168DP: 1469eef0e496SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1470eef0e496SPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_AUTOPAD | 14716830588dSPyun YongHyeon RL_FLAG_JUMBOV2 | RL_FLAG_WAIT_TXPOLL | RL_FLAG_WOL_MANLINK; 1472eef0e496SPyun YongHyeon break; 1473d0c45156SPyun YongHyeon case RL_HWREV_8168E: 1474d0c45156SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM | 1475d0c45156SPyun YongHyeon RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | 14766830588dSPyun YongHyeon RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 14776830588dSPyun YongHyeon RL_FLAG_WOL_MANLINK; 1478d0c45156SPyun YongHyeon break; 1479f0431c5bSPyun YongHyeon case RL_HWREV_8168E_VL: 1480d467ffaaSPyun YongHyeon case RL_HWREV_8168F: 1481f1a5f291SMarius Strobl sc->rl_flags |= RL_FLAG_EARLYOFF; 1482f1a5f291SMarius Strobl /* FALLTHROUGH */ 1483d56f7f52SPyun YongHyeon case RL_HWREV_8411: 1484f0431c5bSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1485f0431c5bSPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 1486eef0e496SPyun YongHyeon RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 14876830588dSPyun YongHyeon RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK; 1488f0431c5bSPyun YongHyeon break; 1489f1a5f291SMarius Strobl case RL_HWREV_8168EP: 1490f1a5f291SMarius Strobl case RL_HWREV_8168G: 1491f1a5f291SMarius Strobl case RL_HWREV_8411B: 1492f1a5f291SMarius Strobl sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1493f1a5f291SMarius Strobl RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 1494f1a5f291SMarius Strobl RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | 1495f1a5f291SMarius Strobl RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK | 149614013280SMarius Strobl RL_FLAG_8168G_PLUS; 1497f1a5f291SMarius Strobl break; 1498ab9f923eSPyun YongHyeon case RL_HWREV_8168GU: 149914013280SMarius Strobl case RL_HWREV_8168H: 1500ab9f923eSPyun YongHyeon if (pci_get_device(dev) == RT_DEVICEID_8101E) { 150114013280SMarius Strobl /* RTL8106E(US), RTL8107E */ 1502ab9f923eSPyun YongHyeon sc->rl_flags |= RL_FLAG_FASTETHER; 1503ab9f923eSPyun YongHyeon } else 1504ab9f923eSPyun YongHyeon sc->rl_flags |= RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK; 1505ab9f923eSPyun YongHyeon 1506ab9f923eSPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | 1507ab9f923eSPyun YongHyeon RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP | 1508f1a5f291SMarius Strobl RL_FLAG_AUTOPAD | RL_FLAG_CMDSTOP_WAIT_TXQ | 150914013280SMarius Strobl RL_FLAG_8168G_PLUS; 1510ab9f923eSPyun YongHyeon break; 1511566ca8caSJung-uk Kim case RL_HWREV_8169_8110SB: 1512566ca8caSJung-uk Kim case RL_HWREV_8169_8110SBL: 1513566ca8caSJung-uk Kim case RL_HWREV_8169_8110SC: 1514566ca8caSJung-uk Kim case RL_HWREV_8169_8110SCE: 1515566ca8caSJung-uk Kim sc->rl_flags |= RL_FLAG_PHYWAKE; 1516566ca8caSJung-uk Kim /* FALLTHROUGH */ 15170596d7e6SPyun YongHyeon case RL_HWREV_8169: 15180596d7e6SPyun YongHyeon case RL_HWREV_8169S: 1519566ca8caSJung-uk Kim case RL_HWREV_8110S: 1520566ca8caSJung-uk Kim sc->rl_flags |= RL_FLAG_MACRESET; 1521351a76f9SPyun YongHyeon break; 1522351a76f9SPyun YongHyeon default: 1523351a76f9SPyun YongHyeon break; 1524351a76f9SPyun YongHyeon } 1525351a76f9SPyun YongHyeon 1526e7e7593cSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8139CPLUS) { 1527e7e7593cSPyun YongHyeon sc->rl_cfg0 = RL_8139_CFG0; 1528e7e7593cSPyun YongHyeon sc->rl_cfg1 = RL_8139_CFG1; 1529e7e7593cSPyun YongHyeon sc->rl_cfg2 = 0; 1530e7e7593cSPyun YongHyeon sc->rl_cfg3 = RL_8139_CFG3; 1531e7e7593cSPyun YongHyeon sc->rl_cfg4 = RL_8139_CFG4; 1532e7e7593cSPyun YongHyeon sc->rl_cfg5 = RL_8139_CFG5; 1533e7e7593cSPyun YongHyeon } else { 1534e7e7593cSPyun YongHyeon sc->rl_cfg0 = RL_CFG0; 1535e7e7593cSPyun YongHyeon sc->rl_cfg1 = RL_CFG1; 1536e7e7593cSPyun YongHyeon sc->rl_cfg2 = RL_CFG2; 1537e7e7593cSPyun YongHyeon sc->rl_cfg3 = RL_CFG3; 1538e7e7593cSPyun YongHyeon sc->rl_cfg4 = RL_CFG4; 1539e7e7593cSPyun YongHyeon sc->rl_cfg5 = RL_CFG5; 1540e7e7593cSPyun YongHyeon } 1541e7e7593cSPyun YongHyeon 154293252626SPyun YongHyeon /* Reset the adapter. */ 154393252626SPyun YongHyeon RL_LOCK(sc); 154493252626SPyun YongHyeon re_reset(sc); 154593252626SPyun YongHyeon RL_UNLOCK(sc); 154693252626SPyun YongHyeon 1547deb5c680SPyun YongHyeon /* Enable PME. */ 1548deb5c680SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 1549e7e7593cSPyun YongHyeon cfg = CSR_READ_1(sc, sc->rl_cfg1); 1550deb5c680SPyun YongHyeon cfg |= RL_CFG1_PME; 1551e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg1, cfg); 1552e7e7593cSPyun YongHyeon cfg = CSR_READ_1(sc, sc->rl_cfg5); 1553deb5c680SPyun YongHyeon cfg &= RL_CFG5_PME_STS; 1554e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg5, cfg); 1555deb5c680SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 1556deb5c680SPyun YongHyeon 1557deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PAR) != 0) { 1558deb5c680SPyun YongHyeon /* 1559deb5c680SPyun YongHyeon * XXX Should have a better way to extract station 1560deb5c680SPyun YongHyeon * address from EEPROM. 1561deb5c680SPyun YongHyeon */ 1562deb5c680SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN; i++) 1563deb5c680SPyun YongHyeon eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i); 1564deb5c680SPyun YongHyeon } else { 1565141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9356_ADDR_LEN; 1566ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1567a94100faSBill Paul if (re_did != 0x8129) 1568141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9346_ADDR_LEN; 1569a94100faSBill Paul 1570a94100faSBill Paul /* 1571a94100faSBill Paul * Get station address from the EEPROM. 1572a94100faSBill Paul */ 1573ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1574be099007SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN / 2; i++) 1575be099007SPyun YongHyeon as[i] = le16toh(as[i]); 1576de8925a2SKevin Lo bcopy(as, eaddr, ETHER_ADDR_LEN); 1577deb5c680SPyun YongHyeon } 1578ed510fb0SBill Paul 1579ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1580d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1581ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1582ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1583d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT; 1584d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT; 1585ed510fb0SBill Paul } else { 1586d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1587ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1588ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1589d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT; 1590d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT; 1591abc8ff44SBill Paul } 15929bac70b8SBill Paul 1593a94100faSBill Paul error = re_allocmem(dev, sc); 1594a94100faSBill Paul if (error) 1595a94100faSBill Paul goto fail; 15960534aae0SPyun YongHyeon re_add_sysctls(sc); 1597a94100faSBill Paul 1598cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1599cd036ec1SBrooks Davis if (ifp == NULL) { 1600d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1601cd036ec1SBrooks Davis error = ENOSPC; 1602cd036ec1SBrooks Davis goto fail; 1603cd036ec1SBrooks Davis } 1604cd036ec1SBrooks Davis 160561f45a72SPyun YongHyeon /* Take controller out of deep sleep mode. */ 160661f45a72SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) { 160761f45a72SPyun YongHyeon if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80) 160861f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 160961f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) | 0x01); 161061f45a72SPyun YongHyeon else 161161f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 161261f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) & ~0x01); 161361f45a72SPyun YongHyeon } 161461f45a72SPyun YongHyeon 1615351a76f9SPyun YongHyeon /* Take PHY out of power down mode. */ 161639e69201SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) { 1617d0c45156SPyun YongHyeon CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80); 161839e69201SPyun YongHyeon if (hw_rev->rl_rev == RL_HWREV_8401E) 161939e69201SPyun YongHyeon CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08); 162039e69201SPyun YongHyeon } 1621351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) { 1622351a76f9SPyun YongHyeon re_gmii_writereg(dev, 1, 0x1f, 0); 1623351a76f9SPyun YongHyeon re_gmii_writereg(dev, 1, 0x0e, 0); 1624351a76f9SPyun YongHyeon } 1625351a76f9SPyun YongHyeon 1626a94100faSBill Paul ifp->if_softc = sc; 16279bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1628a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1629a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1630a94100faSBill Paul ifp->if_start = re_start; 1631bc2a1002SPyun YongHyeon /* 1632bc2a1002SPyun YongHyeon * RTL8168/8111C generates wrong IP checksummed frame if the 163374a03446SPyun YongHyeon * packet has IP options so disable TX checksum offloading. 1634bc2a1002SPyun YongHyeon */ 1635bc2a1002SPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C || 16363c2a957dSPyun YongHyeon sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2 || 163774a03446SPyun YongHyeon sc->rl_hwrev->rl_rev == RL_HWREV_8168CP) { 163874a03446SPyun YongHyeon ifp->if_hwassist = 0; 163974a03446SPyun YongHyeon ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TSO4; 164074a03446SPyun YongHyeon } else { 1641bc2a1002SPyun YongHyeon ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP; 1642d6d7d923SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 164374a03446SPyun YongHyeon } 164474a03446SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 1645498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1646a94100faSBill Paul ifp->if_init = re_init; 164752732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 164852732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 164952732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1650a94100faSBill Paul 1651ed510fb0SBill Paul TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1652ed510fb0SBill Paul 1653fed3ed71SPyun YongHyeon #define RE_PHYAD_INTERNAL 0 1654fed3ed71SPyun YongHyeon 1655fed3ed71SPyun YongHyeon /* Do MII setup. */ 1656fed3ed71SPyun YongHyeon phy = RE_PHYAD_INTERNAL; 1657fed3ed71SPyun YongHyeon if (sc->rl_type == RL_8169) 1658fed3ed71SPyun YongHyeon phy = 1; 165914013280SMarius Strobl capmask = BMSR_DEFCAPMASK; 166014013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0) 166114013280SMarius Strobl capmask &= ~BMSR_EXTSTAT; 1662fed3ed71SPyun YongHyeon error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd, 166314013280SMarius Strobl re_ifmedia_sts, capmask, phy, MII_OFFSET_ANY, MIIF_DOPAUSE); 1664fed3ed71SPyun YongHyeon if (error != 0) { 1665fed3ed71SPyun YongHyeon device_printf(dev, "attaching PHYs failed\n"); 1666fed3ed71SPyun YongHyeon goto fail; 1667fed3ed71SPyun YongHyeon } 1668fed3ed71SPyun YongHyeon 1669a94100faSBill Paul /* 1670a94100faSBill Paul * Call MI attach routine. 1671a94100faSBill Paul */ 1672a94100faSBill Paul ether_ifattach(ifp, eaddr); 1673a94100faSBill Paul 1674960fd5b3SPyun YongHyeon /* VLAN capability setup */ 1675960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING; 1676960fd5b3SPyun YongHyeon if (ifp->if_capabilities & IFCAP_HWCSUM) 1677960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 16787467bd53SPyun YongHyeon /* Enable WOL if PM is supported. */ 16793b0a4aefSJohn Baldwin if (pci_find_cap(sc->rl_dev, PCIY_PMG, ®) == 0) 16807467bd53SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL; 1681960fd5b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 168244f7cbf5SPyun YongHyeon ifp->if_capenable &= ~(IFCAP_WOL_UCAST | IFCAP_WOL_MCAST); 1683a2a8420cSPyun YongHyeon /* 1684f9ad4da7SPyun YongHyeon * Don't enable TSO by default. It is known to generate 1685f9ad4da7SPyun YongHyeon * corrupted TCP segments(bad TCP options) under certain 16862df05392SSergey Kandaurov * circumstances. 1687a2a8420cSPyun YongHyeon */ 1688a2a8420cSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 1689ecafbbb5SPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO); 1690960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING 1691960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_POLLING; 1692960fd5b3SPyun YongHyeon #endif 1693960fd5b3SPyun YongHyeon /* 1694960fd5b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 1695960fd5b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 1696960fd5b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 1697960fd5b3SPyun YongHyeon */ 16981bffa951SGleb Smirnoff ifp->if_hdrlen = sizeof(struct ether_vlan_header); 1699960fd5b3SPyun YongHyeon 1700579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 1701579a6e3cSLuigi Rizzo re_netmap_attach(sc); 1702579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 1703e9f8886eSMarius Strobl 1704ed510fb0SBill Paul #ifdef RE_DIAG 1705ed510fb0SBill Paul /* 1706ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1707ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1708ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1709ed510fb0SBill Paul */ 1710ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1711ed510fb0SBill Paul error = re_diag(sc); 1712a94100faSBill Paul if (error) { 1713ed510fb0SBill Paul device_printf(dev, 1714ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1715a94100faSBill Paul ether_ifdetach(ifp); 1716a94100faSBill Paul goto fail; 1717a94100faSBill Paul } 1718ed510fb0SBill Paul } 1719ed510fb0SBill Paul #endif 1720a94100faSBill Paul 1721502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION 1722502be0f7SPyun YongHyeon intr_filter = 1; 1723502be0f7SPyun YongHyeon #endif 1724a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 1725502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 && 1726502be0f7SPyun YongHyeon intr_filter == 0) { 1727502be0f7SPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 1728502be0f7SPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc, 1729502be0f7SPyun YongHyeon &sc->rl_intrhand[0]); 1730502be0f7SPyun YongHyeon } else { 17315774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 17325774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 17335774c5ffSPyun YongHyeon &sc->rl_intrhand[0]); 17345774c5ffSPyun YongHyeon } 1735a94100faSBill Paul if (error) { 1736d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1737a94100faSBill Paul ether_ifdetach(ifp); 1738a94100faSBill Paul } 1739a94100faSBill Paul 1740a94100faSBill Paul fail: 1741a94100faSBill Paul if (error) 1742a94100faSBill Paul re_detach(dev); 1743a94100faSBill Paul 1744a94100faSBill Paul return (error); 1745a94100faSBill Paul } 1746a94100faSBill Paul 1747a94100faSBill Paul /* 1748a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1749a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1750a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1751a94100faSBill Paul * to be careful about only freeing resources that have actually been 1752a94100faSBill Paul * allocated. 1753a94100faSBill Paul */ 1754a94100faSBill Paul static int 17557b5ffebfSPyun YongHyeon re_detach(device_t dev) 1756a94100faSBill Paul { 1757a94100faSBill Paul struct rl_softc *sc; 1758a94100faSBill Paul struct ifnet *ifp; 17595774c5ffSPyun YongHyeon int i, rid; 1760a94100faSBill Paul 1761a94100faSBill Paul sc = device_get_softc(dev); 1762fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1763aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 176497b9d4baSJohn-Mark Gurney 176581cf2eb6SPyun YongHyeon /* These should only be active if attach succeeded */ 176681cf2eb6SPyun YongHyeon if (device_is_attached(dev)) { 176740929967SGleb Smirnoff #ifdef DEVICE_POLLING 176840929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 176940929967SGleb Smirnoff ether_poll_deregister(ifp); 177040929967SGleb Smirnoff #endif 177197b9d4baSJohn-Mark Gurney RL_LOCK(sc); 177297b9d4baSJohn-Mark Gurney #if 0 177397b9d4baSJohn-Mark Gurney sc->suspended = 1; 177497b9d4baSJohn-Mark Gurney #endif 1775a94100faSBill Paul re_stop(sc); 1776525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1777d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 17783d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_inttask); 1779a94100faSBill Paul /* 1780a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1781a94100faSBill Paul * still had a BPF descriptor attached to this 178297b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1783a94100faSBill Paul * the BPF code to try and clear the promisc mode 1784a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1785a94100faSBill Paul * which will try to call re_init() again. This will 1786a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1787a94100faSBill Paul * which will panic the system when the kernel tries 1788a94100faSBill Paul * to invoke the re_tick() function that isn't there 1789a94100faSBill Paul * anymore. 1790a94100faSBill Paul */ 1791a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1792525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1793a94100faSBill Paul } 1794a94100faSBill Paul if (sc->rl_miibus) 1795a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1796a94100faSBill Paul bus_generic_detach(dev); 1797a94100faSBill Paul 179897b9d4baSJohn-Mark Gurney /* 179997b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 180097b9d4baSJohn-Mark Gurney * stopped here. 180197b9d4baSJohn-Mark Gurney */ 180297b9d4baSJohn-Mark Gurney 1803502be0f7SPyun YongHyeon if (sc->rl_intrhand[0] != NULL) { 1804502be0f7SPyun YongHyeon bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]); 1805502be0f7SPyun YongHyeon sc->rl_intrhand[0] = NULL; 18065774c5ffSPyun YongHyeon } 180782242c11SKevin Lo if (ifp != NULL) { 180882242c11SKevin Lo #ifdef DEV_NETMAP 180982242c11SKevin Lo netmap_detach(ifp); 181082242c11SKevin Lo #endif /* DEV_NETMAP */ 1811ad4f426eSWarner Losh if_free(ifp); 181282242c11SKevin Lo } 1813502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) 1814502be0f7SPyun YongHyeon rid = 0; 1815502be0f7SPyun YongHyeon else 1816502be0f7SPyun YongHyeon rid = 1; 18175774c5ffSPyun YongHyeon if (sc->rl_irq[0] != NULL) { 1818502be0f7SPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]); 18195774c5ffSPyun YongHyeon sc->rl_irq[0] = NULL; 18205774c5ffSPyun YongHyeon } 1821502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0) 18225774c5ffSPyun YongHyeon pci_release_msi(dev); 18234a58fd45SPyun YongHyeon if (sc->rl_res_pba) { 18244a58fd45SPyun YongHyeon rid = PCIR_BAR(4); 18254a58fd45SPyun YongHyeon bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba); 18264a58fd45SPyun YongHyeon } 1827a94100faSBill Paul if (sc->rl_res) 1828ace7ed5dSPyun YongHyeon bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id, 1829ace7ed5dSPyun YongHyeon sc->rl_res); 1830a94100faSBill Paul 1831a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1832a94100faSBill Paul 1833a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1834068d8643SJohn Baldwin if (sc->rl_ldata.rl_rx_list_addr) 1835a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1836a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1837068d8643SJohn Baldwin if (sc->rl_ldata.rl_rx_list) 1838a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1839a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1840a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1841a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1842a94100faSBill Paul } 1843a94100faSBill Paul 1844a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1845a94100faSBill Paul 1846a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1847068d8643SJohn Baldwin if (sc->rl_ldata.rl_tx_list_addr) 1848a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1849a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1850068d8643SJohn Baldwin if (sc->rl_ldata.rl_tx_list) 1851a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1852a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1853a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1854a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1855a94100faSBill Paul } 1856a94100faSBill Paul 1857a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1858a94100faSBill Paul 1859d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_mtag) { 18609e18005dSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 18619e18005dSPyun YongHyeon if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap) 1862d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag, 1863d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 18649e18005dSPyun YongHyeon } 1865d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag); 1866d65abd66SPyun YongHyeon } 1867d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_mtag) { 18689e18005dSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 18699e18005dSPyun YongHyeon if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap) 1870d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1871d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 18729e18005dSPyun YongHyeon } 1873d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_sparemap) 1874d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1875d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap); 1876d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag); 1877a94100faSBill Paul } 187881eee0ebSPyun YongHyeon if (sc->rl_ldata.rl_jrx_mtag) { 187981eee0ebSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 188081eee0ebSPyun YongHyeon if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap) 188181eee0ebSPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag, 188281eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_desc[i].rx_dmamap); 188381eee0ebSPyun YongHyeon } 188481eee0ebSPyun YongHyeon if (sc->rl_ldata.rl_jrx_sparemap) 188581eee0ebSPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag, 188681eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_sparemap); 188781eee0ebSPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag); 188881eee0ebSPyun YongHyeon } 1889a94100faSBill Paul /* Unload and free the stats buffer and map */ 1890a94100faSBill Paul 1891a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1892068d8643SJohn Baldwin if (sc->rl_ldata.rl_stats_addr) 1893a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1894a94100faSBill Paul sc->rl_ldata.rl_smap); 1895068d8643SJohn Baldwin if (sc->rl_ldata.rl_stats) 18960534aae0SPyun YongHyeon bus_dmamem_free(sc->rl_ldata.rl_stag, 18970534aae0SPyun YongHyeon sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap); 1898a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1899a94100faSBill Paul } 1900a94100faSBill Paul 1901a94100faSBill Paul if (sc->rl_parent_tag) 1902a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1903a94100faSBill Paul 1904a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1905a94100faSBill Paul 1906a94100faSBill Paul return (0); 1907a94100faSBill Paul } 1908a94100faSBill Paul 1909d65abd66SPyun YongHyeon static __inline void 19107b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx) 1911a94100faSBill Paul { 1912d65abd66SPyun YongHyeon struct rl_desc *desc; 1913d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1914d65abd66SPyun YongHyeon uint32_t cmdstat; 1915a94100faSBill Paul 191681eee0ebSPyun YongHyeon if (sc->rl_ifp->if_mtu > RL_MTU && 191781eee0ebSPyun YongHyeon (sc->rl_flags & RL_FLAG_JUMBOV2) != 0) 191881eee0ebSPyun YongHyeon rxd = &sc->rl_ldata.rl_jrx_desc[idx]; 191981eee0ebSPyun YongHyeon else 1920d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1921d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1922d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1923d65abd66SPyun YongHyeon cmdstat = rxd->rx_size; 1924d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1925d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1926d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1927d65abd66SPyun YongHyeon } 1928d65abd66SPyun YongHyeon 1929d65abd66SPyun YongHyeon static int 19307b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx) 1931d65abd66SPyun YongHyeon { 1932d65abd66SPyun YongHyeon struct mbuf *m; 1933d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1934d65abd66SPyun YongHyeon bus_dma_segment_t segs[1]; 1935d65abd66SPyun YongHyeon bus_dmamap_t map; 1936d65abd66SPyun YongHyeon struct rl_desc *desc; 1937d65abd66SPyun YongHyeon uint32_t cmdstat; 1938d65abd66SPyun YongHyeon int error, nsegs; 1939d65abd66SPyun YongHyeon 1940c6499eccSGleb Smirnoff m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 1941d65abd66SPyun YongHyeon if (m == NULL) 1942a94100faSBill Paul return (ENOBUFS); 1943a94100faSBill Paul 1944a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 194522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 194622a11c96SJohn-Mark Gurney /* 194722a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 194822a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 194922a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 195022a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 195122a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 195222a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 195322a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 195422a11c96SJohn-Mark Gurney * discarding the old buffer. 195522a11c96SJohn-Mark Gurney */ 195622a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 195722a11c96SJohn-Mark Gurney #endif 1958d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag, 1959d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 1960d65abd66SPyun YongHyeon if (error != 0) { 1961d65abd66SPyun YongHyeon m_freem(m); 1962d65abd66SPyun YongHyeon return (ENOBUFS); 1963d65abd66SPyun YongHyeon } 1964d65abd66SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 1965a94100faSBill Paul 1966d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1967d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 1968d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1969d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1970d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap); 1971a94100faSBill Paul } 1972a94100faSBill Paul 1973d65abd66SPyun YongHyeon rxd->rx_m = m; 1974d65abd66SPyun YongHyeon map = rxd->rx_dmamap; 1975d65abd66SPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap; 1976d65abd66SPyun YongHyeon rxd->rx_size = segs[0].ds_len; 1977d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap = map; 1978d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1979a94100faSBill Paul BUS_DMASYNC_PREREAD); 1980a94100faSBill Paul 1981d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1982d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1983d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 1984d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 1985d65abd66SPyun YongHyeon cmdstat = segs[0].ds_len; 1986d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1987d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1988d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1989d65abd66SPyun YongHyeon 1990a94100faSBill Paul return (0); 1991a94100faSBill Paul } 1992a94100faSBill Paul 199381eee0ebSPyun YongHyeon static int 199481eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx) 199581eee0ebSPyun YongHyeon { 199681eee0ebSPyun YongHyeon struct mbuf *m; 199781eee0ebSPyun YongHyeon struct rl_rxdesc *rxd; 199881eee0ebSPyun YongHyeon bus_dma_segment_t segs[1]; 199981eee0ebSPyun YongHyeon bus_dmamap_t map; 200081eee0ebSPyun YongHyeon struct rl_desc *desc; 200181eee0ebSPyun YongHyeon uint32_t cmdstat; 200281eee0ebSPyun YongHyeon int error, nsegs; 200381eee0ebSPyun YongHyeon 2004c6499eccSGleb Smirnoff m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES); 200581eee0ebSPyun YongHyeon if (m == NULL) 200681eee0ebSPyun YongHyeon return (ENOBUFS); 200781eee0ebSPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 200881eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX 200981eee0ebSPyun YongHyeon m_adj(m, RE_ETHER_ALIGN); 201081eee0ebSPyun YongHyeon #endif 201181eee0ebSPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag, 201281eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 201381eee0ebSPyun YongHyeon if (error != 0) { 201481eee0ebSPyun YongHyeon m_freem(m); 201581eee0ebSPyun YongHyeon return (ENOBUFS); 201681eee0ebSPyun YongHyeon } 201781eee0ebSPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 201881eee0ebSPyun YongHyeon 201981eee0ebSPyun YongHyeon rxd = &sc->rl_ldata.rl_jrx_desc[idx]; 202081eee0ebSPyun YongHyeon if (rxd->rx_m != NULL) { 202181eee0ebSPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap, 202281eee0ebSPyun YongHyeon BUS_DMASYNC_POSTREAD); 202381eee0ebSPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap); 202481eee0ebSPyun YongHyeon } 202581eee0ebSPyun YongHyeon 202681eee0ebSPyun YongHyeon rxd->rx_m = m; 202781eee0ebSPyun YongHyeon map = rxd->rx_dmamap; 202881eee0ebSPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap; 202981eee0ebSPyun YongHyeon rxd->rx_size = segs[0].ds_len; 203081eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_sparemap = map; 203181eee0ebSPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap, 203281eee0ebSPyun YongHyeon BUS_DMASYNC_PREREAD); 203381eee0ebSPyun YongHyeon 203481eee0ebSPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 203581eee0ebSPyun YongHyeon desc->rl_vlanctl = 0; 203681eee0ebSPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 203781eee0ebSPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 203881eee0ebSPyun YongHyeon cmdstat = segs[0].ds_len; 203981eee0ebSPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 204081eee0ebSPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 204181eee0ebSPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 204281eee0ebSPyun YongHyeon 204381eee0ebSPyun YongHyeon return (0); 204481eee0ebSPyun YongHyeon } 204581eee0ebSPyun YongHyeon 204622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 204722a11c96SJohn-Mark Gurney static __inline void 20487b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m) 204922a11c96SJohn-Mark Gurney { 205022a11c96SJohn-Mark Gurney int i; 205122a11c96SJohn-Mark Gurney uint16_t *src, *dst; 205222a11c96SJohn-Mark Gurney 205322a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 205422a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 205522a11c96SJohn-Mark Gurney 205622a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 205722a11c96SJohn-Mark Gurney *dst++ = *src++; 205822a11c96SJohn-Mark Gurney 205922a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 206022a11c96SJohn-Mark Gurney } 206122a11c96SJohn-Mark Gurney #endif 206222a11c96SJohn-Mark Gurney 2063a94100faSBill Paul static int 20647b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc) 2065a94100faSBill Paul { 2066d65abd66SPyun YongHyeon struct rl_desc *desc; 2067d65abd66SPyun YongHyeon int i; 206897b9d4baSJohn-Mark Gurney 206997b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 207097b9d4baSJohn-Mark Gurney 2071d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_tx_list, 2072d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc)); 2073d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 2074d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_m = NULL; 2075579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2076579a6e3cSLuigi Rizzo re_netmap_tx_init(sc); 2077579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2078d65abd66SPyun YongHyeon /* Set EOR. */ 2079d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1]; 2080d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR); 2081a94100faSBill Paul 2082a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2083d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_map, 2084d65abd66SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 2085d65abd66SPyun YongHyeon 2086a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 2087a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 2088d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt; 2089a94100faSBill Paul 2090a94100faSBill Paul return (0); 2091a94100faSBill Paul } 2092a94100faSBill Paul 2093a94100faSBill Paul static int 20947b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc) 2095a94100faSBill Paul { 2096d65abd66SPyun YongHyeon int error, i; 2097a94100faSBill Paul 2098d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 2099d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 2100d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 2101d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_m = NULL; 2102d65abd66SPyun YongHyeon if ((error = re_newbuf(sc, i)) != 0) 2103d65abd66SPyun YongHyeon return (error); 2104a94100faSBill Paul } 2105579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2106579a6e3cSLuigi Rizzo re_netmap_rx_init(sc); 2107579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2108a94100faSBill Paul 2109a94100faSBill Paul /* Flush the RX descriptors */ 2110a94100faSBill Paul 2111a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 2112a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 2113a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2114a94100faSBill Paul 2115a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 2116a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2117502be0f7SPyun YongHyeon sc->rl_int_rx_act = 0; 2118a94100faSBill Paul 2119a94100faSBill Paul return (0); 2120a94100faSBill Paul } 2121a94100faSBill Paul 212281eee0ebSPyun YongHyeon static int 212381eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc) 212481eee0ebSPyun YongHyeon { 212581eee0ebSPyun YongHyeon int error, i; 212681eee0ebSPyun YongHyeon 212781eee0ebSPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 212881eee0ebSPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 212981eee0ebSPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 213081eee0ebSPyun YongHyeon sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL; 213181eee0ebSPyun YongHyeon if ((error = re_jumbo_newbuf(sc, i)) != 0) 213281eee0ebSPyun YongHyeon return (error); 213381eee0ebSPyun YongHyeon } 213481eee0ebSPyun YongHyeon 213581eee0ebSPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 213681eee0ebSPyun YongHyeon sc->rl_ldata.rl_rx_list_map, 213781eee0ebSPyun YongHyeon BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 213881eee0ebSPyun YongHyeon 213981eee0ebSPyun YongHyeon sc->rl_ldata.rl_rx_prodidx = 0; 214081eee0ebSPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 2141502be0f7SPyun YongHyeon sc->rl_int_rx_act = 0; 214281eee0ebSPyun YongHyeon 214381eee0ebSPyun YongHyeon return (0); 214481eee0ebSPyun YongHyeon } 214581eee0ebSPyun YongHyeon 2146a94100faSBill Paul /* 2147a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 2148a94100faSBill Paul * the reception of jumbo frames that have been fragmented 2149a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 2150a94100faSBill Paul */ 2151ed510fb0SBill Paul static int 21521abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp) 2153a94100faSBill Paul { 2154a94100faSBill Paul struct mbuf *m; 2155a94100faSBill Paul struct ifnet *ifp; 215681eee0ebSPyun YongHyeon int i, rxerr, total_len; 2157a94100faSBill Paul struct rl_desc *cur_rx; 2158a94100faSBill Paul u_int32_t rxstat, rxvlan; 215981eee0ebSPyun YongHyeon int jumbo, maxpkt = 16, rx_npkts = 0; 2160a94100faSBill Paul 21615120abbfSSam Leffler RL_LOCK_ASSERT(sc); 21625120abbfSSam Leffler 2163fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2164579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2165ce3ee1e7SLuigi Rizzo if (netmap_rx_irq(ifp, 0, &rx_npkts)) 2166579a6e3cSLuigi Rizzo return 0; 2167579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 216881eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0) 216981eee0ebSPyun YongHyeon jumbo = 1; 217081eee0ebSPyun YongHyeon else 217181eee0ebSPyun YongHyeon jumbo = 0; 2172a94100faSBill Paul 2173a94100faSBill Paul /* Invalidate the descriptor memory */ 2174a94100faSBill Paul 2175a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 2176a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 2177d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2178a94100faSBill Paul 2179d65abd66SPyun YongHyeon for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0; 2180d65abd66SPyun YongHyeon i = RL_RX_DESC_NXT(sc, i)) { 21815b6d1d9dSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 21825b6d1d9dSPyun YongHyeon break; 2183a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 2184a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 2185d65abd66SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_OWN) != 0) 2186d65abd66SPyun YongHyeon break; 2187d65abd66SPyun YongHyeon total_len = rxstat & sc->rl_rxlenmask; 2188a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 218981eee0ebSPyun YongHyeon if (jumbo != 0) 219081eee0ebSPyun YongHyeon m = sc->rl_ldata.rl_jrx_desc[i].rx_m; 219181eee0ebSPyun YongHyeon else 2192d65abd66SPyun YongHyeon m = sc->rl_ldata.rl_rx_desc[i].rx_m; 2193a94100faSBill Paul 219481eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 && 219581eee0ebSPyun YongHyeon (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) != 219681eee0ebSPyun YongHyeon (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) { 219781eee0ebSPyun YongHyeon /* 219881eee0ebSPyun YongHyeon * RTL8168C or later controllers do not 219981eee0ebSPyun YongHyeon * support multi-fragment packet. 220081eee0ebSPyun YongHyeon */ 220181eee0ebSPyun YongHyeon re_discard_rxbuf(sc, i); 220281eee0ebSPyun YongHyeon continue; 220381eee0ebSPyun YongHyeon } else if ((rxstat & RL_RDESC_STAT_EOF) == 0) { 2204d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 2205d65abd66SPyun YongHyeon /* 2206d65abd66SPyun YongHyeon * If this is part of a multi-fragment packet, 2207d65abd66SPyun YongHyeon * discard all the pieces. 2208d65abd66SPyun YongHyeon */ 2209d65abd66SPyun YongHyeon if (sc->rl_head != NULL) { 2210d65abd66SPyun YongHyeon m_freem(sc->rl_head); 2211d65abd66SPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 2212d65abd66SPyun YongHyeon } 2213d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 2214d65abd66SPyun YongHyeon continue; 2215d65abd66SPyun YongHyeon } 221622a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 2217a94100faSBill Paul if (sc->rl_head == NULL) 2218a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 2219a94100faSBill Paul else { 2220a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 2221a94100faSBill Paul sc->rl_tail->m_next = m; 2222a94100faSBill Paul sc->rl_tail = m; 2223a94100faSBill Paul } 2224a94100faSBill Paul continue; 2225a94100faSBill Paul } 2226a94100faSBill Paul 2227a94100faSBill Paul /* 2228a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 2229a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 2230a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 2231a94100faSBill Paul * Unfortunately, all 32 bits in the status word 2232a94100faSBill Paul * were already used, so to make room for the extra 2233a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 2234a94100faSBill Paul * error' bit and shifted the other status bits 2235a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 2236a94100faSBill Paul * still in the same places. We have already extracted 2237a94100faSBill Paul * the frame length and checked the OWN bit, so rather 2238a94100faSBill Paul * than using an alternate bit mapping, we shift the 2239a94100faSBill Paul * status bits one space to the right so we can evaluate 2240a94100faSBill Paul * them using the 8169 status as though it was in the 2241a94100faSBill Paul * same format as that of the 8139C+. 2242a94100faSBill Paul */ 2243a94100faSBill Paul if (sc->rl_type == RL_8169) 2244a94100faSBill Paul rxstat >>= 1; 2245a94100faSBill Paul 224622a11c96SJohn-Mark Gurney /* 224722a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 224822a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 224922a11c96SJohn-Mark Gurney */ 225081eee0ebSPyun YongHyeon if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) { 225181eee0ebSPyun YongHyeon rxerr = 1; 225281eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 && 225381eee0ebSPyun YongHyeon total_len > 8191 && 225481eee0ebSPyun YongHyeon (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT) 225581eee0ebSPyun YongHyeon rxerr = 0; 225681eee0ebSPyun YongHyeon if (rxerr != 0) { 2257c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 2258a94100faSBill Paul /* 2259a94100faSBill Paul * If this is part of a multi-fragment packet, 2260a94100faSBill Paul * discard all the pieces. 2261a94100faSBill Paul */ 2262a94100faSBill Paul if (sc->rl_head != NULL) { 2263a94100faSBill Paul m_freem(sc->rl_head); 2264a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2265a94100faSBill Paul } 2266d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 2267a94100faSBill Paul continue; 2268a94100faSBill Paul } 226981eee0ebSPyun YongHyeon } 2270a94100faSBill Paul 2271a94100faSBill Paul /* 2272a94100faSBill Paul * If allocating a replacement mbuf fails, 2273a94100faSBill Paul * reload the current one. 2274a94100faSBill Paul */ 227581eee0ebSPyun YongHyeon if (jumbo != 0) 227681eee0ebSPyun YongHyeon rxerr = re_jumbo_newbuf(sc, i); 227781eee0ebSPyun YongHyeon else 227881eee0ebSPyun YongHyeon rxerr = re_newbuf(sc, i); 227981eee0ebSPyun YongHyeon if (rxerr != 0) { 2280c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1); 2281a94100faSBill Paul if (sc->rl_head != NULL) { 2282a94100faSBill Paul m_freem(sc->rl_head); 2283a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2284a94100faSBill Paul } 2285d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 2286a94100faSBill Paul continue; 2287a94100faSBill Paul } 2288a94100faSBill Paul 2289a94100faSBill Paul if (sc->rl_head != NULL) { 229081eee0ebSPyun YongHyeon if (jumbo != 0) 229181eee0ebSPyun YongHyeon m->m_len = total_len; 229281eee0ebSPyun YongHyeon else { 229322a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 229422a11c96SJohn-Mark Gurney if (m->m_len == 0) 229522a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 229681eee0ebSPyun YongHyeon } 2297a94100faSBill Paul /* 2298a94100faSBill Paul * Special case: if there's 4 bytes or less 2299a94100faSBill Paul * in this buffer, the mbuf can be discarded: 2300a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 2301a94100faSBill Paul * care about anyway. 2302a94100faSBill Paul */ 2303a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 2304a94100faSBill Paul sc->rl_tail->m_len -= 2305a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 2306a94100faSBill Paul m_freem(m); 2307a94100faSBill Paul } else { 2308a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 2309a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 2310a94100faSBill Paul sc->rl_tail->m_next = m; 2311a94100faSBill Paul } 2312a94100faSBill Paul m = sc->rl_head; 2313a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2314a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 2315a94100faSBill Paul } else 2316a94100faSBill Paul m->m_pkthdr.len = m->m_len = 2317a94100faSBill Paul (total_len - ETHER_CRC_LEN); 2318a94100faSBill Paul 231922a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 232022a11c96SJohn-Mark Gurney re_fixup_rx(m); 232122a11c96SJohn-Mark Gurney #endif 2322c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1); 2323a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 2324a94100faSBill Paul 2325a94100faSBill Paul /* Do RX checksumming if enabled */ 2326a94100faSBill Paul 2327a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 2328deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) { 2329a94100faSBill Paul /* Check IP header checksum */ 2330a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 2331deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2332deb5c680SPyun YongHyeon CSUM_IP_CHECKED; 2333a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 2334deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2335deb5c680SPyun YongHyeon CSUM_IP_VALID; 2336a94100faSBill Paul 2337a94100faSBill Paul /* Check TCP/UDP checksum */ 2338a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 2339a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 2340a94100faSBill Paul (RL_UDPPKT(rxstat) && 2341a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 2342a94100faSBill Paul m->m_pkthdr.csum_flags |= 2343a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 2344a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 2345a94100faSBill Paul } 2346deb5c680SPyun YongHyeon } else { 2347deb5c680SPyun YongHyeon /* 2348deb5c680SPyun YongHyeon * RTL8168C/RTL816CP/RTL8111C/RTL8111CP 2349deb5c680SPyun YongHyeon */ 2350deb5c680SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_PROTOID) && 2351deb5c680SPyun YongHyeon (rxvlan & RL_RDESC_IPV4)) 2352deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2353deb5c680SPyun YongHyeon CSUM_IP_CHECKED; 2354deb5c680SPyun YongHyeon if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) && 2355deb5c680SPyun YongHyeon (rxvlan & RL_RDESC_IPV4)) 2356deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2357deb5c680SPyun YongHyeon CSUM_IP_VALID; 2358deb5c680SPyun YongHyeon if (((rxstat & RL_RDESC_STAT_TCP) && 2359deb5c680SPyun YongHyeon !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 2360deb5c680SPyun YongHyeon ((rxstat & RL_RDESC_STAT_UDP) && 2361deb5c680SPyun YongHyeon !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 2362deb5c680SPyun YongHyeon m->m_pkthdr.csum_flags |= 2363deb5c680SPyun YongHyeon CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 2364deb5c680SPyun YongHyeon m->m_pkthdr.csum_data = 0xffff; 2365deb5c680SPyun YongHyeon } 2366deb5c680SPyun YongHyeon } 2367a94100faSBill Paul } 2368ed510fb0SBill Paul maxpkt--; 2369d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 237078ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 2371bddff934SPyun YongHyeon bswap16((rxvlan & RL_RDESC_VLANCTL_DATA)); 237278ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 2373d147662cSGleb Smirnoff } 23745120abbfSSam Leffler RL_UNLOCK(sc); 2375a94100faSBill Paul (*ifp->if_input)(ifp, m); 23765120abbfSSam Leffler RL_LOCK(sc); 23771abcdbd1SAttilio Rao rx_npkts++; 2378a94100faSBill Paul } 2379a94100faSBill Paul 2380a94100faSBill Paul /* Flush the RX DMA ring */ 2381a94100faSBill Paul 2382a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 2383a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 2384a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2385a94100faSBill Paul 2386a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 2387ed510fb0SBill Paul 23881abcdbd1SAttilio Rao if (rx_npktsp != NULL) 23891abcdbd1SAttilio Rao *rx_npktsp = rx_npkts; 2390ed510fb0SBill Paul if (maxpkt) 2391ed510fb0SBill Paul return (EAGAIN); 2392ed510fb0SBill Paul 2393ed510fb0SBill Paul return (0); 2394a94100faSBill Paul } 2395a94100faSBill Paul 2396a94100faSBill Paul static void 23977b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc) 2398a94100faSBill Paul { 2399a94100faSBill Paul struct ifnet *ifp; 2400d65abd66SPyun YongHyeon struct rl_txdesc *txd; 2401a94100faSBill Paul u_int32_t txstat; 2402d65abd66SPyun YongHyeon int cons; 2403d65abd66SPyun YongHyeon 2404d65abd66SPyun YongHyeon cons = sc->rl_ldata.rl_tx_considx; 2405d65abd66SPyun YongHyeon if (cons == sc->rl_ldata.rl_tx_prodidx) 2406d65abd66SPyun YongHyeon return; 2407a94100faSBill Paul 2408fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2409579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2410ce3ee1e7SLuigi Rizzo if (netmap_tx_irq(ifp, 0)) 2411579a6e3cSLuigi Rizzo return; 2412579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2413a94100faSBill Paul /* Invalidate the TX descriptor list */ 2414a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2415a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2416d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2417a94100faSBill Paul 2418d65abd66SPyun YongHyeon for (; cons != sc->rl_ldata.rl_tx_prodidx; 2419d65abd66SPyun YongHyeon cons = RL_TX_DESC_NXT(sc, cons)) { 2420d65abd66SPyun YongHyeon txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat); 2421d65abd66SPyun YongHyeon if (txstat & RL_TDESC_STAT_OWN) 2422a94100faSBill Paul break; 2423a94100faSBill Paul /* 2424a94100faSBill Paul * We only stash mbufs in the last descriptor 2425a94100faSBill Paul * in a fragment chain, which also happens to 2426a94100faSBill Paul * be the only place where the TX status bits 2427a94100faSBill Paul * are valid. 2428a94100faSBill Paul */ 2429a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 2430d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[cons]; 2431d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2432d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2433d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 2434d65abd66SPyun YongHyeon txd->tx_dmamap); 2435d65abd66SPyun YongHyeon KASSERT(txd->tx_m != NULL, 2436d65abd66SPyun YongHyeon ("%s: freeing NULL mbufs!", __func__)); 2437d65abd66SPyun YongHyeon m_freem(txd->tx_m); 2438d65abd66SPyun YongHyeon txd->tx_m = NULL; 2439a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 2440a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 2441c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 1); 2442a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 2443c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 2444a94100faSBill Paul else 2445c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 2446a94100faSBill Paul } 2447a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 2448d65abd66SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2449a94100faSBill Paul } 2450d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_considx = cons; 2451a94100faSBill Paul 2452a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 2453a94100faSBill Paul 2454d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) { 2455ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2456a94100faSBill Paul /* 2457b4b95879SMarius Strobl * If not all descriptors have been reaped yet, reload 2458b4b95879SMarius Strobl * the timer so that we will eventually get another 2459a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 2460a94100faSBill Paul * This is done in case the transmitter has gone idle. 2461a94100faSBill Paul */ 2462a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2463ed510fb0SBill Paul #endif 2464b4b95879SMarius Strobl } else 2465b4b95879SMarius Strobl sc->rl_watchdog_timer = 0; 2466a94100faSBill Paul } 2467a94100faSBill Paul 2468a94100faSBill Paul static void 24697b5ffebfSPyun YongHyeon re_tick(void *xsc) 2470a94100faSBill Paul { 2471a94100faSBill Paul struct rl_softc *sc; 2472d1754a9bSJohn Baldwin struct mii_data *mii; 2473a94100faSBill Paul 2474a94100faSBill Paul sc = xsc; 247597b9d4baSJohn-Mark Gurney 247697b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 247797b9d4baSJohn-Mark Gurney 24781d545c7aSMarius Strobl mii = device_get_softc(sc->rl_miibus); 2479a94100faSBill Paul mii_tick(mii); 24800fe200d9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_LINK) == 0) 24810fe200d9SPyun YongHyeon re_miibus_statchg(sc->rl_dev); 2482c2d2e19cSPyun YongHyeon /* 2483c2d2e19cSPyun YongHyeon * Reclaim transmitted frames here. Technically it is not 2484c2d2e19cSPyun YongHyeon * necessary to do here but it ensures periodic reclamation 2485c2d2e19cSPyun YongHyeon * regardless of Tx completion interrupt which seems to be 2486c2d2e19cSPyun YongHyeon * lost on PCIe based controllers under certain situations. 2487c2d2e19cSPyun YongHyeon */ 2488c2d2e19cSPyun YongHyeon re_txeof(sc); 2489130b6dfbSPyun YongHyeon re_watchdog(sc); 2490d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2491a94100faSBill Paul } 2492a94100faSBill Paul 2493a94100faSBill Paul #ifdef DEVICE_POLLING 24941abcdbd1SAttilio Rao static int 2495a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 2496a94100faSBill Paul { 2497a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 24981abcdbd1SAttilio Rao int rx_npkts = 0; 2499a94100faSBill Paul 2500a94100faSBill Paul RL_LOCK(sc); 250140929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 25021abcdbd1SAttilio Rao rx_npkts = re_poll_locked(ifp, cmd, count); 250397b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 25041abcdbd1SAttilio Rao return (rx_npkts); 250597b9d4baSJohn-Mark Gurney } 250697b9d4baSJohn-Mark Gurney 25071abcdbd1SAttilio Rao static int 250897b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 250997b9d4baSJohn-Mark Gurney { 251097b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 25111abcdbd1SAttilio Rao int rx_npkts; 251297b9d4baSJohn-Mark Gurney 251397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 251497b9d4baSJohn-Mark Gurney 2515a94100faSBill Paul sc->rxcycles = count; 25161abcdbd1SAttilio Rao re_rxeof(sc, &rx_npkts); 2517a94100faSBill Paul re_txeof(sc); 2518a94100faSBill Paul 251937652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2520d180a66fSPyun YongHyeon re_start_locked(ifp); 2521a94100faSBill Paul 2522a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2523a94100faSBill Paul u_int16_t status; 2524a94100faSBill Paul 2525a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2526a94100faSBill Paul if (status == 0xffff) 25271abcdbd1SAttilio Rao return (rx_npkts); 2528a94100faSBill Paul if (status) 2529a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2530818951afSPyun YongHyeon if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) && 2531818951afSPyun YongHyeon (sc->rl_flags & RL_FLAG_PCIE)) 2532818951afSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2533a94100faSBill Paul 2534a94100faSBill Paul /* 2535a94100faSBill Paul * XXX check behaviour on receiver stalls. 2536a94100faSBill Paul */ 2537a94100faSBill Paul 25388476c243SPyun YongHyeon if (status & RL_ISR_SYSTEM_ERR) { 25398476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 254097b9d4baSJohn-Mark Gurney re_init_locked(sc); 2541a94100faSBill Paul } 25428476c243SPyun YongHyeon } 25431abcdbd1SAttilio Rao return (rx_npkts); 2544a94100faSBill Paul } 2545a94100faSBill Paul #endif /* DEVICE_POLLING */ 2546a94100faSBill Paul 2547ef544f63SPaolo Pisati static int 25487b5ffebfSPyun YongHyeon re_intr(void *arg) 2549a94100faSBill Paul { 2550a94100faSBill Paul struct rl_softc *sc; 2551ed510fb0SBill Paul uint16_t status; 2552a94100faSBill Paul 2553a94100faSBill Paul sc = arg; 2554ed510fb0SBill Paul 2555ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 2556498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 2557ef544f63SPaolo Pisati return (FILTER_STRAY); 2558ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2559ed510fb0SBill Paul 2560cbc4d2dbSJohn Baldwin taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask); 2561ed510fb0SBill Paul 2562ef544f63SPaolo Pisati return (FILTER_HANDLED); 2563ed510fb0SBill Paul } 2564ed510fb0SBill Paul 2565ed510fb0SBill Paul static void 25667b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending) 2567ed510fb0SBill Paul { 2568ed510fb0SBill Paul struct rl_softc *sc; 2569ed510fb0SBill Paul struct ifnet *ifp; 2570ed510fb0SBill Paul u_int16_t status; 2571ed510fb0SBill Paul int rval = 0; 2572ed510fb0SBill Paul 2573ed510fb0SBill Paul sc = arg; 2574ed510fb0SBill Paul ifp = sc->rl_ifp; 2575a94100faSBill Paul 2576a94100faSBill Paul RL_LOCK(sc); 257797b9d4baSJohn-Mark Gurney 2578a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2579a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2580a94100faSBill Paul 2581d65abd66SPyun YongHyeon if (sc->suspended || 2582d65abd66SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2583ed510fb0SBill Paul RL_UNLOCK(sc); 2584ed510fb0SBill Paul return; 2585ed510fb0SBill Paul } 2586a94100faSBill Paul 2587ed510fb0SBill Paul #ifdef DEVICE_POLLING 2588ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 2589ed510fb0SBill Paul RL_UNLOCK(sc); 2590ed510fb0SBill Paul return; 2591ed510fb0SBill Paul } 2592ed510fb0SBill Paul #endif 2593a94100faSBill Paul 2594ed510fb0SBill Paul if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 25951abcdbd1SAttilio Rao rval = re_rxeof(sc, NULL); 2596ed510fb0SBill Paul 2597818951afSPyun YongHyeon /* 2598818951afSPyun YongHyeon * Some chips will ignore a second TX request issued 2599818951afSPyun YongHyeon * while an existing transmission is in progress. If 2600818951afSPyun YongHyeon * the transmitter goes idle but there are still 2601818951afSPyun YongHyeon * packets waiting to be sent, we need to restart the 2602818951afSPyun YongHyeon * channel here to flush them out. This only seems to 2603818951afSPyun YongHyeon * be required with the PCIe devices. 2604818951afSPyun YongHyeon */ 2605818951afSPyun YongHyeon if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) && 2606818951afSPyun YongHyeon (sc->rl_flags & RL_FLAG_PCIE)) 2607818951afSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 26083d85c23dSPyun YongHyeon if (status & ( 2609ed510fb0SBill Paul #ifdef RE_TX_MODERATION 26103d85c23dSPyun YongHyeon RL_ISR_TIMEOUT_EXPIRED| 2611ed510fb0SBill Paul #else 26123d85c23dSPyun YongHyeon RL_ISR_TX_OK| 2613ed510fb0SBill Paul #endif 2614ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 2615a94100faSBill Paul re_txeof(sc); 2616a94100faSBill Paul 26178476c243SPyun YongHyeon if (status & RL_ISR_SYSTEM_ERR) { 26188476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 261997b9d4baSJohn-Mark Gurney re_init_locked(sc); 26208476c243SPyun YongHyeon } 2621a94100faSBill Paul 262252732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2623d180a66fSPyun YongHyeon re_start_locked(ifp); 2624a94100faSBill Paul 2625a94100faSBill Paul RL_UNLOCK(sc); 2626ed510fb0SBill Paul 2627ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 2628cbc4d2dbSJohn Baldwin taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask); 2629ed510fb0SBill Paul return; 2630ed510fb0SBill Paul } 2631ed510fb0SBill Paul 2632ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2633a94100faSBill Paul } 2634a94100faSBill Paul 2635502be0f7SPyun YongHyeon static void 2636502be0f7SPyun YongHyeon re_intr_msi(void *xsc) 2637502be0f7SPyun YongHyeon { 2638502be0f7SPyun YongHyeon struct rl_softc *sc; 2639502be0f7SPyun YongHyeon struct ifnet *ifp; 2640502be0f7SPyun YongHyeon uint16_t intrs, status; 2641502be0f7SPyun YongHyeon 2642502be0f7SPyun YongHyeon sc = xsc; 2643502be0f7SPyun YongHyeon RL_LOCK(sc); 2644502be0f7SPyun YongHyeon 2645502be0f7SPyun YongHyeon ifp = sc->rl_ifp; 2646502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING 2647502be0f7SPyun YongHyeon if (ifp->if_capenable & IFCAP_POLLING) { 2648502be0f7SPyun YongHyeon RL_UNLOCK(sc); 2649502be0f7SPyun YongHyeon return; 2650502be0f7SPyun YongHyeon } 2651502be0f7SPyun YongHyeon #endif 2652502be0f7SPyun YongHyeon /* Disable interrupts. */ 2653502be0f7SPyun YongHyeon CSR_WRITE_2(sc, RL_IMR, 0); 2654502be0f7SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2655502be0f7SPyun YongHyeon RL_UNLOCK(sc); 2656502be0f7SPyun YongHyeon return; 2657502be0f7SPyun YongHyeon } 2658502be0f7SPyun YongHyeon 2659502be0f7SPyun YongHyeon intrs = RL_INTRS_CPLUS; 2660502be0f7SPyun YongHyeon status = CSR_READ_2(sc, RL_ISR); 2661502be0f7SPyun YongHyeon CSR_WRITE_2(sc, RL_ISR, status); 2662502be0f7SPyun YongHyeon if (sc->rl_int_rx_act > 0) { 2663502be0f7SPyun YongHyeon intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW | 2664502be0f7SPyun YongHyeon RL_ISR_RX_OVERRUN); 2665502be0f7SPyun YongHyeon status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW | 2666502be0f7SPyun YongHyeon RL_ISR_RX_OVERRUN); 2667502be0f7SPyun YongHyeon } 2668502be0f7SPyun YongHyeon 2669502be0f7SPyun YongHyeon if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR | 2670502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) { 2671502be0f7SPyun YongHyeon re_rxeof(sc, NULL); 2672502be0f7SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2673502be0f7SPyun YongHyeon if (sc->rl_int_rx_mod != 0 && 2674502be0f7SPyun YongHyeon (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR | 2675502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) { 2676502be0f7SPyun YongHyeon /* Rearm one-shot timer. */ 2677502be0f7SPyun YongHyeon CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2678502be0f7SPyun YongHyeon intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | 2679502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN); 2680502be0f7SPyun YongHyeon sc->rl_int_rx_act = 1; 2681502be0f7SPyun YongHyeon } else { 2682502be0f7SPyun YongHyeon intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR | 2683502be0f7SPyun YongHyeon RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN; 2684502be0f7SPyun YongHyeon sc->rl_int_rx_act = 0; 2685502be0f7SPyun YongHyeon } 2686502be0f7SPyun YongHyeon } 2687502be0f7SPyun YongHyeon } 2688502be0f7SPyun YongHyeon 2689502be0f7SPyun YongHyeon /* 2690502be0f7SPyun YongHyeon * Some chips will ignore a second TX request issued 2691502be0f7SPyun YongHyeon * while an existing transmission is in progress. If 2692502be0f7SPyun YongHyeon * the transmitter goes idle but there are still 2693502be0f7SPyun YongHyeon * packets waiting to be sent, we need to restart the 2694502be0f7SPyun YongHyeon * channel here to flush them out. This only seems to 2695502be0f7SPyun YongHyeon * be required with the PCIe devices. 2696502be0f7SPyun YongHyeon */ 2697502be0f7SPyun YongHyeon if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) && 2698502be0f7SPyun YongHyeon (sc->rl_flags & RL_FLAG_PCIE)) 2699502be0f7SPyun YongHyeon CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2700502be0f7SPyun YongHyeon if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL)) 2701502be0f7SPyun YongHyeon re_txeof(sc); 2702502be0f7SPyun YongHyeon 2703502be0f7SPyun YongHyeon if (status & RL_ISR_SYSTEM_ERR) { 2704502be0f7SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 2705502be0f7SPyun YongHyeon re_init_locked(sc); 2706502be0f7SPyun YongHyeon } 2707502be0f7SPyun YongHyeon 2708502be0f7SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2709502be0f7SPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2710502be0f7SPyun YongHyeon re_start_locked(ifp); 2711502be0f7SPyun YongHyeon CSR_WRITE_2(sc, RL_IMR, intrs); 2712502be0f7SPyun YongHyeon } 2713502be0f7SPyun YongHyeon RL_UNLOCK(sc); 2714502be0f7SPyun YongHyeon } 2715502be0f7SPyun YongHyeon 2716d65abd66SPyun YongHyeon static int 27177b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head) 2718d65abd66SPyun YongHyeon { 2719d65abd66SPyun YongHyeon struct rl_txdesc *txd, *txd_last; 2720d65abd66SPyun YongHyeon bus_dma_segment_t segs[RL_NTXSEGS]; 2721d65abd66SPyun YongHyeon bus_dmamap_t map; 2722d65abd66SPyun YongHyeon struct mbuf *m_new; 2723d65abd66SPyun YongHyeon struct rl_desc *desc; 2724d65abd66SPyun YongHyeon int nsegs, prod; 2725d65abd66SPyun YongHyeon int i, error, ei, si; 2726d65abd66SPyun YongHyeon int padlen; 2727ccf34c81SPyun YongHyeon uint32_t cmdstat, csum_flags, vlanctl; 2728a94100faSBill Paul 2729d65abd66SPyun YongHyeon RL_LOCK_ASSERT(sc); 2730738489d1SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 27310fc4974fSBill Paul 27320fc4974fSBill Paul /* 27330fc4974fSBill Paul * With some of the RealTek chips, using the checksum offload 27340fc4974fSBill Paul * support in conjunction with the autopadding feature results 27350fc4974fSBill Paul * in the transmission of corrupt frames. For example, if we 27360fc4974fSBill Paul * need to send a really small IP fragment that's less than 60 27370fc4974fSBill Paul * bytes in size, and IP header checksumming is enabled, the 27380fc4974fSBill Paul * resulting ethernet frame that appears on the wire will 273999c8ae87SPyun YongHyeon * have garbled payload. To work around this, if TX IP checksum 27400fc4974fSBill Paul * offload is enabled, we always manually pad short frames out 2741d65abd66SPyun YongHyeon * to the minimum ethernet frame size. 27420fc4974fSBill Paul */ 2743f2e491c9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 && 2744deb5c680SPyun YongHyeon (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN && 274599c8ae87SPyun YongHyeon ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) { 2746d65abd66SPyun YongHyeon padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len; 2747d65abd66SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 2748d65abd66SPyun YongHyeon /* Get a writable copy. */ 2749c6499eccSGleb Smirnoff m_new = m_dup(*m_head, M_NOWAIT); 2750d65abd66SPyun YongHyeon m_freem(*m_head); 2751d65abd66SPyun YongHyeon if (m_new == NULL) { 2752d65abd66SPyun YongHyeon *m_head = NULL; 2753a94100faSBill Paul return (ENOBUFS); 2754a94100faSBill Paul } 2755d65abd66SPyun YongHyeon *m_head = m_new; 2756d65abd66SPyun YongHyeon } 2757d65abd66SPyun YongHyeon if ((*m_head)->m_next != NULL || 2758d65abd66SPyun YongHyeon M_TRAILINGSPACE(*m_head) < padlen) { 2759c6499eccSGleb Smirnoff m_new = m_defrag(*m_head, M_NOWAIT); 2760b4b95879SMarius Strobl if (m_new == NULL) { 2761b4b95879SMarius Strobl m_freem(*m_head); 2762b4b95879SMarius Strobl *m_head = NULL; 276380a2a305SJohn-Mark Gurney return (ENOBUFS); 2764b4b95879SMarius Strobl } 2765d65abd66SPyun YongHyeon } else 2766d65abd66SPyun YongHyeon m_new = *m_head; 2767a94100faSBill Paul 27680fc4974fSBill Paul /* 27690fc4974fSBill Paul * Manually pad short frames, and zero the pad space 27700fc4974fSBill Paul * to avoid leaking data. 27710fc4974fSBill Paul */ 2772d65abd66SPyun YongHyeon bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen); 2773d65abd66SPyun YongHyeon m_new->m_pkthdr.len += padlen; 27740fc4974fSBill Paul m_new->m_len = m_new->m_pkthdr.len; 2775d65abd66SPyun YongHyeon *m_head = m_new; 27760fc4974fSBill Paul } 27770fc4974fSBill Paul 2778d65abd66SPyun YongHyeon prod = sc->rl_ldata.rl_tx_prodidx; 2779d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[prod]; 2780d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2781d65abd66SPyun YongHyeon *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2782d65abd66SPyun YongHyeon if (error == EFBIG) { 2783c6499eccSGleb Smirnoff m_new = m_collapse(*m_head, M_NOWAIT, RL_NTXSEGS); 2784d65abd66SPyun YongHyeon if (m_new == NULL) { 2785d65abd66SPyun YongHyeon m_freem(*m_head); 2786b4b95879SMarius Strobl *m_head = NULL; 2787d65abd66SPyun YongHyeon return (ENOBUFS); 2788a94100faSBill Paul } 2789d65abd66SPyun YongHyeon *m_head = m_new; 2790d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, 2791d65abd66SPyun YongHyeon txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2792d65abd66SPyun YongHyeon if (error != 0) { 2793d65abd66SPyun YongHyeon m_freem(*m_head); 2794d65abd66SPyun YongHyeon *m_head = NULL; 2795d65abd66SPyun YongHyeon return (error); 2796a94100faSBill Paul } 2797d65abd66SPyun YongHyeon } else if (error != 0) 2798d65abd66SPyun YongHyeon return (error); 2799d65abd66SPyun YongHyeon if (nsegs == 0) { 2800d65abd66SPyun YongHyeon m_freem(*m_head); 2801d65abd66SPyun YongHyeon *m_head = NULL; 2802d65abd66SPyun YongHyeon return (EIO); 2803d65abd66SPyun YongHyeon } 2804d65abd66SPyun YongHyeon 2805d65abd66SPyun YongHyeon /* Check for number of available descriptors. */ 2806d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free - nsegs <= 1) { 2807d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap); 2808d65abd66SPyun YongHyeon return (ENOBUFS); 2809d65abd66SPyun YongHyeon } 2810d65abd66SPyun YongHyeon 2811d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2812d65abd66SPyun YongHyeon BUS_DMASYNC_PREWRITE); 2813a94100faSBill Paul 2814a94100faSBill Paul /* 2815d65abd66SPyun YongHyeon * Set up checksum offload. Note: checksum offload bits must 2816d65abd66SPyun YongHyeon * appear in all descriptors of a multi-descriptor transmit 2817d65abd66SPyun YongHyeon * attempt. This is according to testing done with an 8169 2818d65abd66SPyun YongHyeon * chip. This is a requirement. 2819a94100faSBill Paul */ 2820deb5c680SPyun YongHyeon vlanctl = 0; 2821d65abd66SPyun YongHyeon csum_flags = 0; 2822d6d7d923SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 2823d6d7d923SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) { 2824d6d7d923SPyun YongHyeon csum_flags |= RL_TDESC_CMD_LGSEND; 2825d6d7d923SPyun YongHyeon vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2826d6d7d923SPyun YongHyeon RL_TDESC_CMD_MSSVALV2_SHIFT); 2827d6d7d923SPyun YongHyeon } else { 2828d6d7d923SPyun YongHyeon csum_flags |= RL_TDESC_CMD_LGSEND | 2829d65abd66SPyun YongHyeon ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2830d65abd66SPyun YongHyeon RL_TDESC_CMD_MSSVAL_SHIFT); 2831d6d7d923SPyun YongHyeon } 2832d6d7d923SPyun YongHyeon } else { 283399c8ae87SPyun YongHyeon /* 283499c8ae87SPyun YongHyeon * Unconditionally enable IP checksum if TCP or UDP 283599c8ae87SPyun YongHyeon * checksum is required. Otherwise, TCP/UDP checksum 28362df05392SSergey Kandaurov * doesn't make effects. 283799c8ae87SPyun YongHyeon */ 283899c8ae87SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) { 2839deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) { 2840d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_IPCSUM; 2841deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2842deb5c680SPyun YongHyeon CSUM_TCP) != 0) 2843d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_TCPCSUM; 2844deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2845deb5c680SPyun YongHyeon CSUM_UDP) != 0) 2846d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_UDPCSUM; 2847deb5c680SPyun YongHyeon } else { 2848deb5c680SPyun YongHyeon vlanctl |= RL_TDESC_CMD_IPCSUMV2; 2849deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2850deb5c680SPyun YongHyeon CSUM_TCP) != 0) 2851deb5c680SPyun YongHyeon vlanctl |= RL_TDESC_CMD_TCPCSUMV2; 2852deb5c680SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & 2853deb5c680SPyun YongHyeon CSUM_UDP) != 0) 2854deb5c680SPyun YongHyeon vlanctl |= RL_TDESC_CMD_UDPCSUMV2; 2855deb5c680SPyun YongHyeon } 2856d65abd66SPyun YongHyeon } 285799c8ae87SPyun YongHyeon } 2858a94100faSBill Paul 2859ccf34c81SPyun YongHyeon /* 2860ccf34c81SPyun YongHyeon * Set up hardware VLAN tagging. Note: vlan tag info must 2861ccf34c81SPyun YongHyeon * appear in all descriptors of a multi-descriptor 2862ccf34c81SPyun YongHyeon * transmission attempt. 2863ccf34c81SPyun YongHyeon */ 2864ccf34c81SPyun YongHyeon if ((*m_head)->m_flags & M_VLANTAG) 2865bddff934SPyun YongHyeon vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) | 2866deb5c680SPyun YongHyeon RL_TDESC_VLANCTL_TAG; 2867ccf34c81SPyun YongHyeon 2868d65abd66SPyun YongHyeon si = prod; 2869d65abd66SPyun YongHyeon for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) { 2870d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[prod]; 2871deb5c680SPyun YongHyeon desc->rl_vlanctl = htole32(vlanctl); 2872d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 2873d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 2874d65abd66SPyun YongHyeon cmdstat = segs[i].ds_len; 2875d65abd66SPyun YongHyeon if (i != 0) 2876d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_OWN; 2877d65abd66SPyun YongHyeon if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1) 2878d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_EOR; 2879d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | csum_flags); 2880d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free--; 2881d65abd66SPyun YongHyeon } 2882d65abd66SPyun YongHyeon /* Update producer index. */ 2883d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_prodidx = prod; 2884a94100faSBill Paul 2885d65abd66SPyun YongHyeon /* Set EOF on the last descriptor. */ 2886d65abd66SPyun YongHyeon ei = RL_TX_DESC_PRV(sc, prod); 2887d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[ei]; 2888d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 2889d65abd66SPyun YongHyeon 2890d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[si]; 2891d65abd66SPyun YongHyeon /* Set SOF and transfer ownership of packet to the chip. */ 2892d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF); 2893a94100faSBill Paul 2894d65abd66SPyun YongHyeon /* 2895d65abd66SPyun YongHyeon * Insure that the map for this transmission 2896d65abd66SPyun YongHyeon * is placed at the array index of the last descriptor 2897d65abd66SPyun YongHyeon * in this chain. (Swap last and first dmamaps.) 2898d65abd66SPyun YongHyeon */ 2899d65abd66SPyun YongHyeon txd_last = &sc->rl_ldata.rl_tx_desc[ei]; 2900d65abd66SPyun YongHyeon map = txd->tx_dmamap; 2901d65abd66SPyun YongHyeon txd->tx_dmamap = txd_last->tx_dmamap; 2902d65abd66SPyun YongHyeon txd_last->tx_dmamap = map; 2903d65abd66SPyun YongHyeon txd_last->tx_m = *m_head; 2904a94100faSBill Paul 2905a94100faSBill Paul return (0); 2906a94100faSBill Paul } 2907a94100faSBill Paul 290897b9d4baSJohn-Mark Gurney static void 2909d180a66fSPyun YongHyeon re_start(struct ifnet *ifp) 291097b9d4baSJohn-Mark Gurney { 2911d180a66fSPyun YongHyeon struct rl_softc *sc; 291297b9d4baSJohn-Mark Gurney 2913d180a66fSPyun YongHyeon sc = ifp->if_softc; 2914d180a66fSPyun YongHyeon RL_LOCK(sc); 2915d180a66fSPyun YongHyeon re_start_locked(ifp); 2916d180a66fSPyun YongHyeon RL_UNLOCK(sc); 291797b9d4baSJohn-Mark Gurney } 291897b9d4baSJohn-Mark Gurney 2919a94100faSBill Paul /* 2920a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2921a94100faSBill Paul */ 2922a94100faSBill Paul static void 2923d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp) 2924a94100faSBill Paul { 2925a94100faSBill Paul struct rl_softc *sc; 2926d65abd66SPyun YongHyeon struct mbuf *m_head; 2927d65abd66SPyun YongHyeon int queued; 2928a94100faSBill Paul 2929a94100faSBill Paul sc = ifp->if_softc; 293097b9d4baSJohn-Mark Gurney 2931579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP 2932579a6e3cSLuigi Rizzo /* XXX is this necessary ? */ 2933579a6e3cSLuigi Rizzo if (ifp->if_capenable & IFCAP_NETMAP) { 2934579a6e3cSLuigi Rizzo struct netmap_kring *kring = &NA(ifp)->tx_rings[0]; 2935579a6e3cSLuigi Rizzo if (sc->rl_ldata.rl_tx_prodidx != kring->nr_hwcur) { 2936579a6e3cSLuigi Rizzo /* kick the tx unit */ 2937579a6e3cSLuigi Rizzo CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2938579a6e3cSLuigi Rizzo #ifdef RE_TX_MODERATION 2939579a6e3cSLuigi Rizzo CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2940579a6e3cSLuigi Rizzo #endif 2941579a6e3cSLuigi Rizzo sc->rl_watchdog_timer = 5; 2942579a6e3cSLuigi Rizzo } 2943579a6e3cSLuigi Rizzo return; 2944579a6e3cSLuigi Rizzo } 2945579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */ 2946e9f8886eSMarius Strobl 2947d65abd66SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2948d180a66fSPyun YongHyeon IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0) 2949ed510fb0SBill Paul return; 2950a94100faSBill Paul 2951d65abd66SPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 2952d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free > 1;) { 295352732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2954a94100faSBill Paul if (m_head == NULL) 2955a94100faSBill Paul break; 2956a94100faSBill Paul 2957d65abd66SPyun YongHyeon if (re_encap(sc, &m_head) != 0) { 2958b4b95879SMarius Strobl if (m_head == NULL) 2959b4b95879SMarius Strobl break; 296052732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 296113f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2962a94100faSBill Paul break; 2963a94100faSBill Paul } 2964a94100faSBill Paul 2965a94100faSBill Paul /* 2966a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2967a94100faSBill Paul * to him. 2968a94100faSBill Paul */ 296959a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 297052732175SMax Laier 297152732175SMax Laier queued++; 2972a94100faSBill Paul } 2973a94100faSBill Paul 2974ed510fb0SBill Paul if (queued == 0) { 2975ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2976d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) 2977ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2978ed510fb0SBill Paul #endif 297952732175SMax Laier return; 2980ed510fb0SBill Paul } 298152732175SMax Laier 2982a94100faSBill Paul /* Flush the TX descriptors */ 2983a94100faSBill Paul 2984a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2985a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2986a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2987a94100faSBill Paul 29880fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2989a94100faSBill Paul 2990ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2991a94100faSBill Paul /* 2992a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2993a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2994a94100faSBill Paul * countdown timer, which will begin counting until it hits 2995a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2996a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2997a94100faSBill Paul * the timer count is reset to 0. 2998a94100faSBill Paul */ 2999a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 3000ed510fb0SBill Paul #endif 3001a94100faSBill Paul 3002a94100faSBill Paul /* 3003a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 3004a94100faSBill Paul */ 30051d545c7aSMarius Strobl sc->rl_watchdog_timer = 5; 3006a94100faSBill Paul } 3007a94100faSBill Paul 3008a94100faSBill Paul static void 300981eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo) 301081eee0ebSPyun YongHyeon { 301181eee0ebSPyun YongHyeon 301281eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) { 301381eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 301481eee0ebSPyun YongHyeon return; 301581eee0ebSPyun YongHyeon } 301681eee0ebSPyun YongHyeon 301781eee0ebSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 301881eee0ebSPyun YongHyeon if (jumbo != 0) { 3019e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) | 302081eee0ebSPyun YongHyeon RL_CFG3_JUMBO_EN0); 302181eee0ebSPyun YongHyeon switch (sc->rl_hwrev->rl_rev) { 302281eee0ebSPyun YongHyeon case RL_HWREV_8168DP: 302381eee0ebSPyun YongHyeon break; 302481eee0ebSPyun YongHyeon case RL_HWREV_8168E: 3025e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3026e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) | 0x01); 302781eee0ebSPyun YongHyeon break; 302881eee0ebSPyun YongHyeon default: 3029e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3030e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) | RL_CFG4_JUMBO_EN1); 303181eee0ebSPyun YongHyeon } 303281eee0ebSPyun YongHyeon } else { 3033e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) & 303481eee0ebSPyun YongHyeon ~RL_CFG3_JUMBO_EN0); 303581eee0ebSPyun YongHyeon switch (sc->rl_hwrev->rl_rev) { 303681eee0ebSPyun YongHyeon case RL_HWREV_8168DP: 303781eee0ebSPyun YongHyeon break; 303881eee0ebSPyun YongHyeon case RL_HWREV_8168E: 3039e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3040e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) & ~0x01); 304181eee0ebSPyun YongHyeon break; 304281eee0ebSPyun YongHyeon default: 3043e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg4, 3044e7e7593cSPyun YongHyeon CSR_READ_1(sc, sc->rl_cfg4) & ~RL_CFG4_JUMBO_EN1); 304581eee0ebSPyun YongHyeon } 304681eee0ebSPyun YongHyeon } 304781eee0ebSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 304881eee0ebSPyun YongHyeon 304981eee0ebSPyun YongHyeon switch (sc->rl_hwrev->rl_rev) { 305081eee0ebSPyun YongHyeon case RL_HWREV_8168DP: 305181eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 305281eee0ebSPyun YongHyeon break; 305381eee0ebSPyun YongHyeon default: 305481eee0ebSPyun YongHyeon if (jumbo != 0) 305581eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 512); 305681eee0ebSPyun YongHyeon else 305781eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 305881eee0ebSPyun YongHyeon } 305981eee0ebSPyun YongHyeon } 306081eee0ebSPyun YongHyeon 306181eee0ebSPyun YongHyeon static void 30627b5ffebfSPyun YongHyeon re_init(void *xsc) 3063a94100faSBill Paul { 3064a94100faSBill Paul struct rl_softc *sc = xsc; 306597b9d4baSJohn-Mark Gurney 306697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 306797b9d4baSJohn-Mark Gurney re_init_locked(sc); 306897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 306997b9d4baSJohn-Mark Gurney } 307097b9d4baSJohn-Mark Gurney 307197b9d4baSJohn-Mark Gurney static void 30727b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc) 307397b9d4baSJohn-Mark Gurney { 3074fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 3075a94100faSBill Paul struct mii_data *mii; 3076566ca8caSJung-uk Kim uint32_t reg; 307770acaecfSPyun YongHyeon uint16_t cfg; 30784d3d7085SBernd Walter union { 30794d3d7085SBernd Walter uint32_t align_dummy; 30804d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 30814d3d7085SBernd Walter } eaddr; 3082a94100faSBill Paul 308397b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 308497b9d4baSJohn-Mark Gurney 3085a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3086a94100faSBill Paul 30878476c243SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 30888476c243SPyun YongHyeon return; 30898476c243SPyun YongHyeon 3090a94100faSBill Paul /* 3091a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 3092a94100faSBill Paul */ 3093a94100faSBill Paul re_stop(sc); 3094a94100faSBill Paul 3095b659f1f0SPyun YongHyeon /* Put controller into known state. */ 3096b659f1f0SPyun YongHyeon re_reset(sc); 3097b659f1f0SPyun YongHyeon 3098a94100faSBill Paul /* 30994a814a5eSPyun YongHyeon * For C+ mode, initialize the RX descriptors and mbufs. 31004a814a5eSPyun YongHyeon */ 310181eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 310281eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU) { 310381eee0ebSPyun YongHyeon if (re_jrx_list_init(sc) != 0) { 310481eee0ebSPyun YongHyeon device_printf(sc->rl_dev, 310581eee0ebSPyun YongHyeon "no memory for jumbo RX buffers\n"); 310681eee0ebSPyun YongHyeon re_stop(sc); 310781eee0ebSPyun YongHyeon return; 310881eee0ebSPyun YongHyeon } 310981eee0ebSPyun YongHyeon /* Disable checksum offloading for jumbo frames. */ 311081eee0ebSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4); 311181eee0ebSPyun YongHyeon ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO); 311281eee0ebSPyun YongHyeon } else { 311381eee0ebSPyun YongHyeon if (re_rx_list_init(sc) != 0) { 311481eee0ebSPyun YongHyeon device_printf(sc->rl_dev, 311581eee0ebSPyun YongHyeon "no memory for RX buffers\n"); 311681eee0ebSPyun YongHyeon re_stop(sc); 311781eee0ebSPyun YongHyeon return; 311881eee0ebSPyun YongHyeon } 311981eee0ebSPyun YongHyeon } 312081eee0ebSPyun YongHyeon re_set_jumbo(sc, ifp->if_mtu > RL_MTU); 312181eee0ebSPyun YongHyeon } else { 31224a814a5eSPyun YongHyeon if (re_rx_list_init(sc) != 0) { 31234a814a5eSPyun YongHyeon device_printf(sc->rl_dev, "no memory for RX buffers\n"); 31244a814a5eSPyun YongHyeon re_stop(sc); 31254a814a5eSPyun YongHyeon return; 31264a814a5eSPyun YongHyeon } 312781eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PCIE) != 0 && 312881eee0ebSPyun YongHyeon pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) { 312981eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU) 313081eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 512); 313181eee0ebSPyun YongHyeon else 313281eee0ebSPyun YongHyeon pci_set_max_read_req(sc->rl_dev, 4096); 313381eee0ebSPyun YongHyeon } 313481eee0ebSPyun YongHyeon } 31354a814a5eSPyun YongHyeon re_tx_list_init(sc); 31364a814a5eSPyun YongHyeon 31374a814a5eSPyun YongHyeon /* 3138c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 3139edd03374SBill Paul * RX checksum offload. We must configure the C+ register 3140c2c6548bSBill Paul * before all others. 3141c2c6548bSBill Paul */ 314270acaecfSPyun YongHyeon cfg = RL_CPLUSCMD_PCI_MRW; 314370acaecfSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 314470acaecfSPyun YongHyeon cfg |= RL_CPLUSCMD_RXCSUM_ENB; 314570acaecfSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 314670acaecfSPyun YongHyeon cfg |= RL_CPLUSCMD_VLANSTRIP; 3147deb5c680SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) { 3148deb5c680SPyun YongHyeon cfg |= RL_CPLUSCMD_MACSTAT_DIS; 3149deb5c680SPyun YongHyeon /* XXX magic. */ 3150deb5c680SPyun YongHyeon cfg |= 0x0001; 3151deb5c680SPyun YongHyeon } else 3152deb5c680SPyun YongHyeon cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB; 3153deb5c680SPyun YongHyeon CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg); 315481eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC || 315581eee0ebSPyun YongHyeon sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) { 3156566ca8caSJung-uk Kim reg = 0x000fff00; 3157e7e7593cSPyun YongHyeon if ((CSR_READ_1(sc, sc->rl_cfg2) & RL_CFG2_PCI66MHZ) != 0) 3158566ca8caSJung-uk Kim reg |= 0x000000ff; 315981eee0ebSPyun YongHyeon if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) 3160566ca8caSJung-uk Kim reg |= 0x00f00000; 3161566ca8caSJung-uk Kim CSR_WRITE_4(sc, 0x7c, reg); 3162566ca8caSJung-uk Kim /* Disable interrupt mitigation. */ 3163566ca8caSJung-uk Kim CSR_WRITE_2(sc, 0xe2, 0); 3164566ca8caSJung-uk Kim } 3165ae644087SPyun YongHyeon /* 3166ae644087SPyun YongHyeon * Disable TSO if interface MTU size is greater than MSS 3167ae644087SPyun YongHyeon * allowed in controller. 3168ae644087SPyun YongHyeon */ 3169ae644087SPyun YongHyeon if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) { 3170ae644087SPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 3171ae644087SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3172ae644087SPyun YongHyeon } 3173c2c6548bSBill Paul 3174c2c6548bSBill Paul /* 3175a94100faSBill Paul * Init our MAC address. Even though the chipset 3176a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 3177a94100faSBill Paul * register write enable" mode to modify the ID registers. 3178a94100faSBill Paul */ 31794d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 31804d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 3181a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 3182ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 3183ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 3184ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 3185ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 3186a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 3187a94100faSBill Paul 3188a94100faSBill Paul /* 3189d01fac16SPyun YongHyeon * Load the addresses of the RX and TX lists into the chip. 3190d01fac16SPyun YongHyeon */ 3191d01fac16SPyun YongHyeon 3192d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 3193d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 3194d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 3195d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 3196d01fac16SPyun YongHyeon 3197d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 3198d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 3199d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 3200d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 3201d01fac16SPyun YongHyeon 320214013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) { 320314013280SMarius Strobl /* Disable RXDV gate. */ 3204f1a5f291SMarius Strobl CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) & 3205f1a5f291SMarius Strobl ~0x00080000); 320614013280SMarius Strobl } 320714013280SMarius Strobl 320814013280SMarius Strobl /* 320914013280SMarius Strobl * Enable transmit and receive for pre-RTL8168G controllers. 321014013280SMarius Strobl * RX/TX MACs should be enabled before RX/TX configuration. 321114013280SMarius Strobl */ 321214013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) == 0) 321314013280SMarius Strobl CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB); 3214f1a5f291SMarius Strobl 3215d01fac16SPyun YongHyeon /* 3216ff191365SJung-uk Kim * Set the initial TX configuration. 3217a94100faSBill Paul */ 3218abc8ff44SBill Paul if (sc->rl_testmode) { 3219abc8ff44SBill Paul if (sc->rl_type == RL_8169) 3220abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 3221abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 3222a94100faSBill Paul else 3223abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 3224abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 3225abc8ff44SBill Paul } else 3226a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 3227d01fac16SPyun YongHyeon 3228d01fac16SPyun YongHyeon CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 3229d01fac16SPyun YongHyeon 3230a94100faSBill Paul /* 3231ff191365SJung-uk Kim * Set the initial RX configuration. 3232a94100faSBill Paul */ 3233ff191365SJung-uk Kim re_set_rxmode(sc); 3234a94100faSBill Paul 3235483cc440SPyun YongHyeon /* Configure interrupt moderation. */ 3236483cc440SPyun YongHyeon if (sc->rl_type == RL_8169) { 3237483cc440SPyun YongHyeon /* Magic from vendor. */ 32385e6906eeSPyun YongHyeon CSR_WRITE_2(sc, RL_INTRMOD, 0x5100); 3239483cc440SPyun YongHyeon } 3240483cc440SPyun YongHyeon 32410f55f9d6SMarius Strobl /* 324214013280SMarius Strobl * Enable transmit and receive for RTL8168G and later controllers. 324314013280SMarius Strobl * RX/TX MACs should be enabled after RX/TX configuration. 32440f55f9d6SMarius Strobl */ 324514013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) 32460f55f9d6SMarius Strobl CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB); 32470f55f9d6SMarius Strobl 3248a94100faSBill Paul #ifdef DEVICE_POLLING 3249a94100faSBill Paul /* 3250a94100faSBill Paul * Disable interrupts if we are polling. 3251a94100faSBill Paul */ 325240929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 3253a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 3254a94100faSBill Paul else /* otherwise ... */ 325540929967SGleb Smirnoff #endif 3256ed510fb0SBill Paul 3257a94100faSBill Paul /* 3258a94100faSBill Paul * Enable interrupts. 3259a94100faSBill Paul */ 3260a94100faSBill Paul if (sc->rl_testmode) 3261a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 3262a94100faSBill Paul else 3263a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 3264ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 3265a94100faSBill Paul 3266a94100faSBill Paul /* Set initial TX threshold */ 3267a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 3268a94100faSBill Paul 3269a94100faSBill Paul /* Start RX/TX process. */ 3270a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 3271a94100faSBill Paul 3272a94100faSBill Paul /* 3273a94100faSBill Paul * Initialize the timer interrupt register so that 3274a94100faSBill Paul * a timer interrupt will be generated once the timer 3275a94100faSBill Paul * reaches a certain number of ticks. The timer is 3276502be0f7SPyun YongHyeon * reloaded on each transmit. 3277502be0f7SPyun YongHyeon */ 3278502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION 3279502be0f7SPyun YongHyeon /* 3280502be0f7SPyun YongHyeon * Use timer interrupt register to moderate TX interrupt 3281a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 3282a94100faSBill Paul */ 3283a94100faSBill Paul if (sc->rl_type == RL_8169) 3284a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 3285a94100faSBill Paul else 3286a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 3287502be0f7SPyun YongHyeon #else 3288502be0f7SPyun YongHyeon /* 3289502be0f7SPyun YongHyeon * Use timer interrupt register to moderate RX interrupt 3290502be0f7SPyun YongHyeon * moderation. 3291502be0f7SPyun YongHyeon */ 3292502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 && 3293502be0f7SPyun YongHyeon intr_filter == 0) { 3294502be0f7SPyun YongHyeon if (sc->rl_type == RL_8169) 3295502be0f7SPyun YongHyeon CSR_WRITE_4(sc, RL_TIMERINT_8169, 3296502be0f7SPyun YongHyeon RL_USECS(sc->rl_int_rx_mod)); 3297502be0f7SPyun YongHyeon } else { 3298502be0f7SPyun YongHyeon if (sc->rl_type == RL_8169) 3299502be0f7SPyun YongHyeon CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0)); 3300502be0f7SPyun YongHyeon } 3301ed510fb0SBill Paul #endif 3302a94100faSBill Paul 3303a94100faSBill Paul /* 3304a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 3305a94100faSBill Paul * size so we can receive jumbo frames. 3306a94100faSBill Paul */ 330789feeee4SPyun YongHyeon if (sc->rl_type == RL_8169) { 330881eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 330981eee0ebSPyun YongHyeon /* 331081eee0ebSPyun YongHyeon * For controllers that use new jumbo frame scheme, 33112df05392SSergey Kandaurov * set maximum size of jumbo frame depending on 331281eee0ebSPyun YongHyeon * controller revisions. 331381eee0ebSPyun YongHyeon */ 331481eee0ebSPyun YongHyeon if (ifp->if_mtu > RL_MTU) 331581eee0ebSPyun YongHyeon CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 331681eee0ebSPyun YongHyeon sc->rl_hwrev->rl_max_mtu + 331781eee0ebSPyun YongHyeon ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN + 331881eee0ebSPyun YongHyeon ETHER_CRC_LEN); 331989feeee4SPyun YongHyeon else 332081eee0ebSPyun YongHyeon CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 332181eee0ebSPyun YongHyeon RE_RX_DESC_BUFLEN); 332281eee0ebSPyun YongHyeon } else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 && 332381eee0ebSPyun YongHyeon sc->rl_hwrev->rl_max_mtu == RL_MTU) { 332481eee0ebSPyun YongHyeon /* RTL810x has no jumbo frame support. */ 332581eee0ebSPyun YongHyeon CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN); 332681eee0ebSPyun YongHyeon } else 3327a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 332889feeee4SPyun YongHyeon } 3329a94100faSBill Paul 333097b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 3331a94100faSBill Paul return; 3332a94100faSBill Paul 3333e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg1, CSR_READ_1(sc, sc->rl_cfg1) | 3334e7e7593cSPyun YongHyeon RL_CFG1_DRVLOAD); 3335a94100faSBill Paul 333613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 333713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 3338a94100faSBill Paul 3339351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 33401662c49eSPyun YongHyeon mii_mediachg(mii); 33411662c49eSPyun YongHyeon 33421d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 3343d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 3344a94100faSBill Paul } 3345a94100faSBill Paul 3346a94100faSBill Paul /* 3347a94100faSBill Paul * Set media options. 3348a94100faSBill Paul */ 3349a94100faSBill Paul static int 33507b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp) 3351a94100faSBill Paul { 3352a94100faSBill Paul struct rl_softc *sc; 3353a94100faSBill Paul struct mii_data *mii; 33546f0f9b12SPyun YongHyeon int error; 3355a94100faSBill Paul 3356a94100faSBill Paul sc = ifp->if_softc; 3357a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3358d1754a9bSJohn Baldwin RL_LOCK(sc); 33596f0f9b12SPyun YongHyeon error = mii_mediachg(mii); 3360d1754a9bSJohn Baldwin RL_UNLOCK(sc); 3361a94100faSBill Paul 33626f0f9b12SPyun YongHyeon return (error); 3363a94100faSBill Paul } 3364a94100faSBill Paul 3365a94100faSBill Paul /* 3366a94100faSBill Paul * Report current media status. 3367a94100faSBill Paul */ 3368a94100faSBill Paul static void 33697b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 3370a94100faSBill Paul { 3371a94100faSBill Paul struct rl_softc *sc; 3372a94100faSBill Paul struct mii_data *mii; 3373a94100faSBill Paul 3374a94100faSBill Paul sc = ifp->if_softc; 3375a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3376a94100faSBill Paul 3377d1754a9bSJohn Baldwin RL_LOCK(sc); 3378a94100faSBill Paul mii_pollstat(mii); 3379a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 3380a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 338157c81d92SPyun YongHyeon RL_UNLOCK(sc); 3382a94100faSBill Paul } 3383a94100faSBill Paul 3384a94100faSBill Paul static int 33857b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 3386a94100faSBill Paul { 3387a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 3388a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 3389a94100faSBill Paul struct mii_data *mii; 339040929967SGleb Smirnoff int error = 0; 3391a94100faSBill Paul 3392a94100faSBill Paul switch (command) { 3393a94100faSBill Paul case SIOCSIFMTU: 339481eee0ebSPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || 3395ab9f923eSPyun YongHyeon ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu || 3396ab9f923eSPyun YongHyeon ((sc->rl_flags & RL_FLAG_FASTETHER) != 0 && 3397ab9f923eSPyun YongHyeon ifr->ifr_mtu > RL_MTU)) { 3398c1d0b573SPyun YongHyeon error = EINVAL; 3399c1d0b573SPyun YongHyeon break; 3400c1d0b573SPyun YongHyeon } 3401c1d0b573SPyun YongHyeon RL_LOCK(sc); 340281eee0ebSPyun YongHyeon if (ifp->if_mtu != ifr->ifr_mtu) { 3403a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 340481eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 && 340581eee0ebSPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 340681eee0ebSPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 340781eee0ebSPyun YongHyeon re_init_locked(sc); 340881eee0ebSPyun YongHyeon } 3409ae644087SPyun YongHyeon if (ifp->if_mtu > RL_TSO_MTU && 3410ae644087SPyun YongHyeon (ifp->if_capenable & IFCAP_TSO4) != 0) { 341181eee0ebSPyun YongHyeon ifp->if_capenable &= ~(IFCAP_TSO4 | 341281eee0ebSPyun YongHyeon IFCAP_VLAN_HWTSO); 3413ae644087SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 341481eee0ebSPyun YongHyeon } 3415ecafbbb5SPyun YongHyeon VLAN_CAPABILITIES(ifp); 3416ae644087SPyun YongHyeon } 3417d1754a9bSJohn Baldwin RL_UNLOCK(sc); 3418a94100faSBill Paul break; 3419a94100faSBill Paul case SIOCSIFFLAGS: 342097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 3421eed497bbSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 3422eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 3423eed497bbSPyun YongHyeon if (((ifp->if_flags ^ sc->rl_if_flags) 34243021aef8SPyun YongHyeon & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 3425ff191365SJung-uk Kim re_set_rxmode(sc); 3426eed497bbSPyun YongHyeon } else 342797b9d4baSJohn-Mark Gurney re_init_locked(sc); 3428eed497bbSPyun YongHyeon } else { 3429eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3430a94100faSBill Paul re_stop(sc); 3431eed497bbSPyun YongHyeon } 3432eed497bbSPyun YongHyeon sc->rl_if_flags = ifp->if_flags; 343397b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3434a94100faSBill Paul break; 3435a94100faSBill Paul case SIOCADDMULTI: 3436a94100faSBill Paul case SIOCDELMULTI: 343797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 34388476c243SPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 3439ff191365SJung-uk Kim re_set_rxmode(sc); 344097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3441a94100faSBill Paul break; 3442a94100faSBill Paul case SIOCGIFMEDIA: 3443a94100faSBill Paul case SIOCSIFMEDIA: 3444a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 3445a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 3446a94100faSBill Paul break; 3447a94100faSBill Paul case SIOCSIFCAP: 344840929967SGleb Smirnoff { 3449f051cb85SGleb Smirnoff int mask, reinit; 3450f051cb85SGleb Smirnoff 3451f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 3452f051cb85SGleb Smirnoff reinit = 0; 345340929967SGleb Smirnoff #ifdef DEVICE_POLLING 345440929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 345540929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 345640929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 345740929967SGleb Smirnoff if (error) 345840929967SGleb Smirnoff return (error); 3459d1754a9bSJohn Baldwin RL_LOCK(sc); 346040929967SGleb Smirnoff /* Disable interrupts */ 346140929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 346240929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 346340929967SGleb Smirnoff RL_UNLOCK(sc); 346440929967SGleb Smirnoff } else { 346540929967SGleb Smirnoff error = ether_poll_deregister(ifp); 346640929967SGleb Smirnoff /* Enable interrupts. */ 346740929967SGleb Smirnoff RL_LOCK(sc); 346840929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 346940929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 347040929967SGleb Smirnoff RL_UNLOCK(sc); 347140929967SGleb Smirnoff } 347240929967SGleb Smirnoff } 347340929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 3474600af6c2SPyun YongHyeon RL_LOCK(sc); 3475d3b181aeSPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 3476d3b181aeSPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 3477d3b181aeSPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 347874a03446SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 3479bc2a1002SPyun YongHyeon ifp->if_hwassist |= RE_CSUM_FEATURES; 348074a03446SPyun YongHyeon else 3481b61178a9SPyun YongHyeon ifp->if_hwassist &= ~RE_CSUM_FEATURES; 3482f051cb85SGleb Smirnoff reinit = 1; 348340929967SGleb Smirnoff } 3484d3b181aeSPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 3485d3b181aeSPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) { 3486d3b181aeSPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 3487d3b181aeSPyun YongHyeon reinit = 1; 3488d3b181aeSPyun YongHyeon } 3489ecafbbb5SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 3490fca1e0abSBjoern A. Zeeb (ifp->if_capabilities & IFCAP_TSO4) != 0) { 3491dc74159dSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 3492ecafbbb5SPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) != 0) 3493dc74159dSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 3494dc74159dSPyun YongHyeon else 3495dc74159dSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3496ae644087SPyun YongHyeon if (ifp->if_mtu > RL_TSO_MTU && 3497ae644087SPyun YongHyeon (ifp->if_capenable & IFCAP_TSO4) != 0) { 3498ae644087SPyun YongHyeon ifp->if_capenable &= ~IFCAP_TSO4; 3499ae644087SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 3500ae644087SPyun YongHyeon } 3501dc74159dSPyun YongHyeon } 3502ecafbbb5SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 3503ecafbbb5SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 3504ecafbbb5SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 3505ecafbbb5SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 3506ecafbbb5SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 3507ecafbbb5SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 3508ecafbbb5SPyun YongHyeon /* TSO over VLAN requires VLAN hardware tagging. */ 3509ecafbbb5SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 3510ecafbbb5SPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 3511ecafbbb5SPyun YongHyeon reinit = 1; 3512ecafbbb5SPyun YongHyeon } 351381eee0ebSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 && 351481eee0ebSPyun YongHyeon (mask & (IFCAP_HWCSUM | IFCAP_TSO4 | 351581eee0ebSPyun YongHyeon IFCAP_VLAN_HWTSO)) != 0) 351681eee0ebSPyun YongHyeon reinit = 1; 35177467bd53SPyun YongHyeon if ((mask & IFCAP_WOL) != 0 && 35187467bd53SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL) != 0) { 35197467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_UCAST) != 0) 35207467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_UCAST; 35217467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0) 35227467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 35237467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0) 35247467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 35257467bd53SPyun YongHyeon } 35268476c243SPyun YongHyeon if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) { 35278476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3528600af6c2SPyun YongHyeon re_init_locked(sc); 35298476c243SPyun YongHyeon } 3530600af6c2SPyun YongHyeon RL_UNLOCK(sc); 3531960fd5b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 353240929967SGleb Smirnoff } 3533a94100faSBill Paul break; 3534a94100faSBill Paul default: 3535a94100faSBill Paul error = ether_ioctl(ifp, command, data); 3536a94100faSBill Paul break; 3537a94100faSBill Paul } 3538a94100faSBill Paul 3539a94100faSBill Paul return (error); 3540a94100faSBill Paul } 3541a94100faSBill Paul 3542a94100faSBill Paul static void 35437b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc) 35441d545c7aSMarius Strobl { 3545130b6dfbSPyun YongHyeon struct ifnet *ifp; 3546a94100faSBill Paul 35471d545c7aSMarius Strobl RL_LOCK_ASSERT(sc); 35481d545c7aSMarius Strobl 35491d545c7aSMarius Strobl if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0) 35501d545c7aSMarius Strobl return; 35511d545c7aSMarius Strobl 3552130b6dfbSPyun YongHyeon ifp = sc->rl_ifp; 3553a94100faSBill Paul re_txeof(sc); 3554130b6dfbSPyun YongHyeon if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) { 3555130b6dfbSPyun YongHyeon if_printf(ifp, "watchdog timeout (missed Tx interrupts) " 3556130b6dfbSPyun YongHyeon "-- recovering\n"); 3557130b6dfbSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3558d180a66fSPyun YongHyeon re_start_locked(ifp); 3559130b6dfbSPyun YongHyeon return; 3560130b6dfbSPyun YongHyeon } 3561130b6dfbSPyun YongHyeon 3562130b6dfbSPyun YongHyeon if_printf(ifp, "watchdog timeout\n"); 3563c8dfaf38SGleb Smirnoff if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 3564130b6dfbSPyun YongHyeon 35651abcdbd1SAttilio Rao re_rxeof(sc, NULL); 35668476c243SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 356797b9d4baSJohn-Mark Gurney re_init_locked(sc); 3568130b6dfbSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3569d180a66fSPyun YongHyeon re_start_locked(ifp); 3570a94100faSBill Paul } 3571a94100faSBill Paul 3572a94100faSBill Paul /* 3573a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 3574a94100faSBill Paul * RX and TX lists. 3575a94100faSBill Paul */ 3576a94100faSBill Paul static void 35777b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc) 3578a94100faSBill Paul { 35790ce0868aSPyun YongHyeon int i; 3580a94100faSBill Paul struct ifnet *ifp; 3581d65abd66SPyun YongHyeon struct rl_txdesc *txd; 3582d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 3583a94100faSBill Paul 358497b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 358597b9d4baSJohn-Mark Gurney 3586fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 3587a94100faSBill Paul 35881d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 3589d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 359013f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 3591a94100faSBill Paul 3592fcb220acSPyun YongHyeon /* 3593fcb220acSPyun YongHyeon * Disable accepting frames to put RX MAC into idle state. 3594fcb220acSPyun YongHyeon * Otherwise it's possible to get frames while stop command 3595fcb220acSPyun YongHyeon * execution is in progress and controller can DMA the frame 3596fcb220acSPyun YongHyeon * to already freed RX buffer during that period. 3597fcb220acSPyun YongHyeon */ 3598fcb220acSPyun YongHyeon CSR_WRITE_4(sc, RL_RXCFG, CSR_READ_4(sc, RL_RXCFG) & 3599fcb220acSPyun YongHyeon ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_MULTI | 3600fcb220acSPyun YongHyeon RL_RXCFG_RX_BROAD)); 3601fcb220acSPyun YongHyeon 360214013280SMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) { 360314013280SMarius Strobl /* Enable RXDV gate. */ 360414013280SMarius Strobl CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) | 360514013280SMarius Strobl 0x00080000); 360614013280SMarius Strobl } 360714013280SMarius Strobl 3608eef0e496SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_WAIT_TXPOLL) != 0) { 3609eef0e496SPyun YongHyeon for (i = RL_TIMEOUT; i > 0; i--) { 3610eef0e496SPyun YongHyeon if ((CSR_READ_1(sc, sc->rl_txstart) & 3611eef0e496SPyun YongHyeon RL_TXSTART_START) == 0) 3612eef0e496SPyun YongHyeon break; 3613eef0e496SPyun YongHyeon DELAY(20); 3614eef0e496SPyun YongHyeon } 3615eef0e496SPyun YongHyeon if (i == 0) 3616eef0e496SPyun YongHyeon device_printf(sc->rl_dev, 3617eef0e496SPyun YongHyeon "stopping TX poll timed out!\n"); 3618eef0e496SPyun YongHyeon CSR_WRITE_1(sc, RL_COMMAND, 0x00); 3619eef0e496SPyun YongHyeon } else if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0) { 3620ead8fc66SPyun YongHyeon CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB | 3621ead8fc66SPyun YongHyeon RL_CMD_RX_ENB); 3622eef0e496SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_CMDSTOP_WAIT_TXQ) != 0) { 3623eef0e496SPyun YongHyeon for (i = RL_TIMEOUT; i > 0; i--) { 3624eef0e496SPyun YongHyeon if ((CSR_READ_4(sc, RL_TXCFG) & 3625eef0e496SPyun YongHyeon RL_TXCFG_QUEUE_EMPTY) != 0) 3626eef0e496SPyun YongHyeon break; 3627eef0e496SPyun YongHyeon DELAY(100); 3628eef0e496SPyun YongHyeon } 3629eef0e496SPyun YongHyeon if (i == 0) 3630eef0e496SPyun YongHyeon device_printf(sc->rl_dev, 3631eef0e496SPyun YongHyeon "stopping TXQ timed out!\n"); 3632eef0e496SPyun YongHyeon } 3633eef0e496SPyun YongHyeon } else 3634a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 3635ead8fc66SPyun YongHyeon DELAY(1000); 3636a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 3637ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 3638a94100faSBill Paul 3639a94100faSBill Paul if (sc->rl_head != NULL) { 3640a94100faSBill Paul m_freem(sc->rl_head); 3641a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 3642a94100faSBill Paul } 3643a94100faSBill Paul 3644a94100faSBill Paul /* Free the TX list buffers. */ 3645d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 3646d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[i]; 3647d65abd66SPyun YongHyeon if (txd->tx_m != NULL) { 3648d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 3649d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 3650d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 3651d65abd66SPyun YongHyeon txd->tx_dmamap); 3652d65abd66SPyun YongHyeon m_freem(txd->tx_m); 3653d65abd66SPyun YongHyeon txd->tx_m = NULL; 3654a94100faSBill Paul } 3655a94100faSBill Paul } 3656a94100faSBill Paul 3657a94100faSBill Paul /* Free the RX list buffers. */ 3658d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 3659d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[i]; 3660d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 3661cba16362SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 3662d65abd66SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 3663d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 3664d65abd66SPyun YongHyeon rxd->rx_dmamap); 3665d65abd66SPyun YongHyeon m_freem(rxd->rx_m); 3666d65abd66SPyun YongHyeon rxd->rx_m = NULL; 3667a94100faSBill Paul } 3668a94100faSBill Paul } 36691f32d3b7SPyun YongHyeon 36701f32d3b7SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) { 36711f32d3b7SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 36721f32d3b7SPyun YongHyeon rxd = &sc->rl_ldata.rl_jrx_desc[i]; 36731f32d3b7SPyun YongHyeon if (rxd->rx_m != NULL) { 36741f32d3b7SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, 36751f32d3b7SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 36761f32d3b7SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, 36771f32d3b7SPyun YongHyeon rxd->rx_dmamap); 36781f32d3b7SPyun YongHyeon m_freem(rxd->rx_m); 36791f32d3b7SPyun YongHyeon rxd->rx_m = NULL; 36801f32d3b7SPyun YongHyeon } 36811f32d3b7SPyun YongHyeon } 36821f32d3b7SPyun YongHyeon } 3683a94100faSBill Paul } 3684a94100faSBill Paul 3685a94100faSBill Paul /* 3686a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 3687a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 3688a94100faSBill Paul * resume. 3689a94100faSBill Paul */ 3690a94100faSBill Paul static int 36917b5ffebfSPyun YongHyeon re_suspend(device_t dev) 3692a94100faSBill Paul { 3693a94100faSBill Paul struct rl_softc *sc; 3694a94100faSBill Paul 3695a94100faSBill Paul sc = device_get_softc(dev); 3696a94100faSBill Paul 369797b9d4baSJohn-Mark Gurney RL_LOCK(sc); 3698a94100faSBill Paul re_stop(sc); 36997467bd53SPyun YongHyeon re_setwol(sc); 3700a94100faSBill Paul sc->suspended = 1; 370197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3702a94100faSBill Paul 3703a94100faSBill Paul return (0); 3704a94100faSBill Paul } 3705a94100faSBill Paul 3706a94100faSBill Paul /* 3707a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 3708a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 3709a94100faSBill Paul * appropriate. 3710a94100faSBill Paul */ 3711a94100faSBill Paul static int 37127b5ffebfSPyun YongHyeon re_resume(device_t dev) 3713a94100faSBill Paul { 3714a94100faSBill Paul struct rl_softc *sc; 3715a94100faSBill Paul struct ifnet *ifp; 3716a94100faSBill Paul 3717a94100faSBill Paul sc = device_get_softc(dev); 371897b9d4baSJohn-Mark Gurney 371997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 372097b9d4baSJohn-Mark Gurney 3721fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 372261f45a72SPyun YongHyeon /* Take controller out of sleep mode. */ 372361f45a72SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) { 372461f45a72SPyun YongHyeon if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80) 372561f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 372661f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) | 0x01); 372761f45a72SPyun YongHyeon } 3728a94100faSBill Paul 37297467bd53SPyun YongHyeon /* 37307467bd53SPyun YongHyeon * Clear WOL matching such that normal Rx filtering 37317467bd53SPyun YongHyeon * wouldn't interfere with WOL patterns. 37327467bd53SPyun YongHyeon */ 37337467bd53SPyun YongHyeon re_clrwol(sc); 373401d1a6c3SPyun YongHyeon 373501d1a6c3SPyun YongHyeon /* reinitialize interface if necessary */ 373601d1a6c3SPyun YongHyeon if (ifp->if_flags & IFF_UP) 373701d1a6c3SPyun YongHyeon re_init_locked(sc); 373801d1a6c3SPyun YongHyeon 3739a94100faSBill Paul sc->suspended = 0; 374097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 3741a94100faSBill Paul 3742a94100faSBill Paul return (0); 3743a94100faSBill Paul } 3744a94100faSBill Paul 3745a94100faSBill Paul /* 3746a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 3747a94100faSBill Paul * get confused by errant DMAs when rebooting. 3748a94100faSBill Paul */ 37496a087a87SPyun YongHyeon static int 37507b5ffebfSPyun YongHyeon re_shutdown(device_t dev) 3751a94100faSBill Paul { 3752a94100faSBill Paul struct rl_softc *sc; 3753a94100faSBill Paul 3754a94100faSBill Paul sc = device_get_softc(dev); 3755a94100faSBill Paul 375697b9d4baSJohn-Mark Gurney RL_LOCK(sc); 3757a94100faSBill Paul re_stop(sc); 3758536fde34SMaxim Sobolev /* 3759536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 3760536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 376172293673SRuslan Ermilov * cases. 3762536fde34SMaxim Sobolev */ 3763536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 37647467bd53SPyun YongHyeon re_setwol(sc); 376597b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 37666a087a87SPyun YongHyeon 37676a087a87SPyun YongHyeon return (0); 3768a94100faSBill Paul } 37697467bd53SPyun YongHyeon 37707467bd53SPyun YongHyeon static void 37716830588dSPyun YongHyeon re_set_linkspeed(struct rl_softc *sc) 37726830588dSPyun YongHyeon { 37736830588dSPyun YongHyeon struct mii_softc *miisc; 37746830588dSPyun YongHyeon struct mii_data *mii; 37756830588dSPyun YongHyeon int aneg, i, phyno; 37766830588dSPyun YongHyeon 37776830588dSPyun YongHyeon RL_LOCK_ASSERT(sc); 37786830588dSPyun YongHyeon 37796830588dSPyun YongHyeon mii = device_get_softc(sc->rl_miibus); 37806830588dSPyun YongHyeon mii_pollstat(mii); 37816830588dSPyun YongHyeon aneg = 0; 37826830588dSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 37836830588dSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 37846830588dSPyun YongHyeon switch IFM_SUBTYPE(mii->mii_media_active) { 37856830588dSPyun YongHyeon case IFM_10_T: 37866830588dSPyun YongHyeon case IFM_100_TX: 37876830588dSPyun YongHyeon return; 37886830588dSPyun YongHyeon case IFM_1000_T: 37896830588dSPyun YongHyeon aneg++; 37906830588dSPyun YongHyeon break; 37916830588dSPyun YongHyeon default: 37926830588dSPyun YongHyeon break; 37936830588dSPyun YongHyeon } 37946830588dSPyun YongHyeon } 37956830588dSPyun YongHyeon miisc = LIST_FIRST(&mii->mii_phys); 37966830588dSPyun YongHyeon phyno = miisc->mii_phy; 37976830588dSPyun YongHyeon LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 37986830588dSPyun YongHyeon PHY_RESET(miisc); 37996830588dSPyun YongHyeon re_miibus_writereg(sc->rl_dev, phyno, MII_100T2CR, 0); 38006830588dSPyun YongHyeon re_miibus_writereg(sc->rl_dev, phyno, 38016830588dSPyun YongHyeon MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 38026830588dSPyun YongHyeon re_miibus_writereg(sc->rl_dev, phyno, 38036830588dSPyun YongHyeon MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG); 38046830588dSPyun YongHyeon DELAY(1000); 38056830588dSPyun YongHyeon if (aneg != 0) { 38066830588dSPyun YongHyeon /* 38076830588dSPyun YongHyeon * Poll link state until re(4) get a 10/100Mbps link. 38086830588dSPyun YongHyeon */ 38096830588dSPyun YongHyeon for (i = 0; i < MII_ANEGTICKS_GIGE; i++) { 38106830588dSPyun YongHyeon mii_pollstat(mii); 38116830588dSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) 38126830588dSPyun YongHyeon == (IFM_ACTIVE | IFM_AVALID)) { 38136830588dSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 38146830588dSPyun YongHyeon case IFM_10_T: 38156830588dSPyun YongHyeon case IFM_100_TX: 38166830588dSPyun YongHyeon return; 38176830588dSPyun YongHyeon default: 38186830588dSPyun YongHyeon break; 38196830588dSPyun YongHyeon } 38206830588dSPyun YongHyeon } 38216830588dSPyun YongHyeon RL_UNLOCK(sc); 38226830588dSPyun YongHyeon pause("relnk", hz); 38236830588dSPyun YongHyeon RL_LOCK(sc); 38246830588dSPyun YongHyeon } 38256830588dSPyun YongHyeon if (i == MII_ANEGTICKS_GIGE) 38266830588dSPyun YongHyeon device_printf(sc->rl_dev, 38276830588dSPyun YongHyeon "establishing a link failed, WOL may not work!"); 38286830588dSPyun YongHyeon } 38296830588dSPyun YongHyeon /* 38306830588dSPyun YongHyeon * No link, force MAC to have 100Mbps, full-duplex link. 38316830588dSPyun YongHyeon * MAC does not require reprogramming on resolved speed/duplex, 38326830588dSPyun YongHyeon * so this is just for completeness. 38336830588dSPyun YongHyeon */ 38346830588dSPyun YongHyeon mii->mii_media_status = IFM_AVALID | IFM_ACTIVE; 38356830588dSPyun YongHyeon mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX; 38366830588dSPyun YongHyeon } 38376830588dSPyun YongHyeon 38386830588dSPyun YongHyeon static void 38397b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc) 38407467bd53SPyun YongHyeon { 38417467bd53SPyun YongHyeon struct ifnet *ifp; 38427467bd53SPyun YongHyeon int pmc; 38437467bd53SPyun YongHyeon uint16_t pmstat; 38447467bd53SPyun YongHyeon uint8_t v; 38457467bd53SPyun YongHyeon 38467467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 38477467bd53SPyun YongHyeon 38483b0a4aefSJohn Baldwin if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 38497467bd53SPyun YongHyeon return; 38507467bd53SPyun YongHyeon 38517467bd53SPyun YongHyeon ifp = sc->rl_ifp; 385261f45a72SPyun YongHyeon /* Put controller into sleep mode. */ 385361f45a72SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) { 385461f45a72SPyun YongHyeon if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80) 385561f45a72SPyun YongHyeon CSR_WRITE_1(sc, RL_GPIO, 385661f45a72SPyun YongHyeon CSR_READ_1(sc, RL_GPIO) & ~0x01); 385761f45a72SPyun YongHyeon } 3858fcb220acSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) { 3859e9f8886eSMarius Strobl if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) { 3860e9f8886eSMarius Strobl /* Disable RXDV gate. */ 3861e9f8886eSMarius Strobl CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) & 3862e9f8886eSMarius Strobl ~0x00080000); 3863e9f8886eSMarius Strobl } 3864fcb220acSPyun YongHyeon re_set_rxmode(sc); 38656830588dSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_WOL_MANLINK) != 0) 38666830588dSPyun YongHyeon re_set_linkspeed(sc); 3867fcb220acSPyun YongHyeon if ((sc->rl_flags & RL_FLAG_WOLRXENB) != 0) 3868886ff602SPyun YongHyeon CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB); 3869fcb220acSPyun YongHyeon } 38707467bd53SPyun YongHyeon /* Enable config register write. */ 38717467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 38727467bd53SPyun YongHyeon 38737467bd53SPyun YongHyeon /* Enable PME. */ 3874e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg1); 38757467bd53SPyun YongHyeon v &= ~RL_CFG1_PME; 38767467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 38777467bd53SPyun YongHyeon v |= RL_CFG1_PME; 3878e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg1, v); 38797467bd53SPyun YongHyeon 3880e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg3); 38817467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 38827467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 38837467bd53SPyun YongHyeon v |= RL_CFG3_WOL_MAGIC; 3884e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, v); 38857467bd53SPyun YongHyeon 3886e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg5); 388744f7cbf5SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST | 388844f7cbf5SPyun YongHyeon RL_CFG5_WOL_LANWAKE); 38897467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0) 38907467bd53SPyun YongHyeon v |= RL_CFG5_WOL_UCAST; 38917467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 38927467bd53SPyun YongHyeon v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST; 38937467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 38947467bd53SPyun YongHyeon v |= RL_CFG5_WOL_LANWAKE; 3895e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg5, v); 38967467bd53SPyun YongHyeon 389744f7cbf5SPyun YongHyeon /* Config register write done. */ 389844f7cbf5SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 389944f7cbf5SPyun YongHyeon 3900bc6b129bSPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) == 0 && 3901d0c45156SPyun YongHyeon (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) 3902d0c45156SPyun YongHyeon CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80); 39037467bd53SPyun YongHyeon /* 39047467bd53SPyun YongHyeon * It seems that hardware resets its link speed to 100Mbps in 39057467bd53SPyun YongHyeon * power down mode so switching to 100Mbps in driver is not 39067467bd53SPyun YongHyeon * needed. 39077467bd53SPyun YongHyeon */ 39087467bd53SPyun YongHyeon 39097467bd53SPyun YongHyeon /* Request PME if WOL is requested. */ 39107467bd53SPyun YongHyeon pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2); 39117467bd53SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 39127467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 39137467bd53SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 39147467bd53SPyun YongHyeon pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 39157467bd53SPyun YongHyeon } 39167467bd53SPyun YongHyeon 39177467bd53SPyun YongHyeon static void 39187b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc) 39197467bd53SPyun YongHyeon { 39207467bd53SPyun YongHyeon int pmc; 39217467bd53SPyun YongHyeon uint8_t v; 39227467bd53SPyun YongHyeon 39237467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 39247467bd53SPyun YongHyeon 39253b0a4aefSJohn Baldwin if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 39267467bd53SPyun YongHyeon return; 39277467bd53SPyun YongHyeon 39287467bd53SPyun YongHyeon /* Enable config register write. */ 39297467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 39307467bd53SPyun YongHyeon 3931e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg3); 39327467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 3933e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg3, v); 39347467bd53SPyun YongHyeon 39357467bd53SPyun YongHyeon /* Config register write done. */ 3936f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 39377467bd53SPyun YongHyeon 3938e7e7593cSPyun YongHyeon v = CSR_READ_1(sc, sc->rl_cfg5); 39397467bd53SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST); 39407467bd53SPyun YongHyeon v &= ~RL_CFG5_WOL_LANWAKE; 3941e7e7593cSPyun YongHyeon CSR_WRITE_1(sc, sc->rl_cfg5, v); 39427467bd53SPyun YongHyeon } 39430534aae0SPyun YongHyeon 39440534aae0SPyun YongHyeon static void 39450534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc) 39460534aae0SPyun YongHyeon { 39470534aae0SPyun YongHyeon struct sysctl_ctx_list *ctx; 39480534aae0SPyun YongHyeon struct sysctl_oid_list *children; 3949502be0f7SPyun YongHyeon int error; 39500534aae0SPyun YongHyeon 39510534aae0SPyun YongHyeon ctx = device_get_sysctl_ctx(sc->rl_dev); 39520534aae0SPyun YongHyeon children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev)); 39530534aae0SPyun YongHyeon 39540534aae0SPyun YongHyeon SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats", 39550534aae0SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I", 39560534aae0SPyun YongHyeon "Statistics Information"); 3957502be0f7SPyun YongHyeon if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) 3958502be0f7SPyun YongHyeon return; 3959502be0f7SPyun YongHyeon 3960502be0f7SPyun YongHyeon SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod", 3961502be0f7SPyun YongHyeon CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0, 3962502be0f7SPyun YongHyeon sysctl_hw_re_int_mod, "I", "re RX interrupt moderation"); 3963502be0f7SPyun YongHyeon /* Pull in device tunables. */ 3964502be0f7SPyun YongHyeon sc->rl_int_rx_mod = RL_TIMER_DEFAULT; 3965502be0f7SPyun YongHyeon error = resource_int_value(device_get_name(sc->rl_dev), 3966502be0f7SPyun YongHyeon device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod); 3967502be0f7SPyun YongHyeon if (error == 0) { 3968502be0f7SPyun YongHyeon if (sc->rl_int_rx_mod < RL_TIMER_MIN || 3969502be0f7SPyun YongHyeon sc->rl_int_rx_mod > RL_TIMER_MAX) { 3970502be0f7SPyun YongHyeon device_printf(sc->rl_dev, "int_rx_mod value out of " 3971502be0f7SPyun YongHyeon "range; using default: %d\n", 3972502be0f7SPyun YongHyeon RL_TIMER_DEFAULT); 3973502be0f7SPyun YongHyeon sc->rl_int_rx_mod = RL_TIMER_DEFAULT; 3974502be0f7SPyun YongHyeon } 3975502be0f7SPyun YongHyeon } 39760534aae0SPyun YongHyeon } 39770534aae0SPyun YongHyeon 39780534aae0SPyun YongHyeon static int 39790534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS) 39800534aae0SPyun YongHyeon { 39810534aae0SPyun YongHyeon struct rl_softc *sc; 39820534aae0SPyun YongHyeon struct rl_stats *stats; 39830534aae0SPyun YongHyeon int error, i, result; 39840534aae0SPyun YongHyeon 39850534aae0SPyun YongHyeon result = -1; 39860534aae0SPyun YongHyeon error = sysctl_handle_int(oidp, &result, 0, req); 39870534aae0SPyun YongHyeon if (error || req->newptr == NULL) 39880534aae0SPyun YongHyeon return (error); 39890534aae0SPyun YongHyeon 39900534aae0SPyun YongHyeon if (result == 1) { 39910534aae0SPyun YongHyeon sc = (struct rl_softc *)arg1; 39920534aae0SPyun YongHyeon RL_LOCK(sc); 399316a4824bSPyun YongHyeon if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 399416a4824bSPyun YongHyeon RL_UNLOCK(sc); 399516a4824bSPyun YongHyeon goto done; 399616a4824bSPyun YongHyeon } 39970534aae0SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_stag, 39980534aae0SPyun YongHyeon sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD); 39990534aae0SPyun YongHyeon CSR_WRITE_4(sc, RL_DUMPSTATS_HI, 40000534aae0SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_stats_addr)); 40010534aae0SPyun YongHyeon CSR_WRITE_4(sc, RL_DUMPSTATS_LO, 40020534aae0SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_stats_addr)); 40030534aae0SPyun YongHyeon CSR_WRITE_4(sc, RL_DUMPSTATS_LO, 40040534aae0SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_stats_addr | 40050534aae0SPyun YongHyeon RL_DUMPSTATS_START)); 40060534aae0SPyun YongHyeon for (i = RL_TIMEOUT; i > 0; i--) { 40070534aae0SPyun YongHyeon if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) & 40080534aae0SPyun YongHyeon RL_DUMPSTATS_START) == 0) 40090534aae0SPyun YongHyeon break; 40100534aae0SPyun YongHyeon DELAY(1000); 40110534aae0SPyun YongHyeon } 40120534aae0SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_stag, 40130534aae0SPyun YongHyeon sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD); 40140534aae0SPyun YongHyeon RL_UNLOCK(sc); 40150534aae0SPyun YongHyeon if (i == 0) { 40160534aae0SPyun YongHyeon device_printf(sc->rl_dev, 40170534aae0SPyun YongHyeon "DUMP statistics request timed out\n"); 40180534aae0SPyun YongHyeon return (ETIMEDOUT); 40190534aae0SPyun YongHyeon } 402016a4824bSPyun YongHyeon done: 40210534aae0SPyun YongHyeon stats = sc->rl_ldata.rl_stats; 40220534aae0SPyun YongHyeon printf("%s statistics:\n", device_get_nameunit(sc->rl_dev)); 40230534aae0SPyun YongHyeon printf("Tx frames : %ju\n", 40240534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_tx_pkts)); 40250534aae0SPyun YongHyeon printf("Rx frames : %ju\n", 40260534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_rx_pkts)); 40270534aae0SPyun YongHyeon printf("Tx errors : %ju\n", 40280534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_tx_errs)); 40290534aae0SPyun YongHyeon printf("Rx errors : %u\n", 40300534aae0SPyun YongHyeon le32toh(stats->rl_rx_errs)); 40310534aae0SPyun YongHyeon printf("Rx missed frames : %u\n", 40320534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_missed_pkts)); 40330534aae0SPyun YongHyeon printf("Rx frame alignment errs : %u\n", 40340534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_rx_framealign_errs)); 40350534aae0SPyun YongHyeon printf("Tx single collisions : %u\n", 40360534aae0SPyun YongHyeon le32toh(stats->rl_tx_onecoll)); 40370534aae0SPyun YongHyeon printf("Tx multiple collisions : %u\n", 40380534aae0SPyun YongHyeon le32toh(stats->rl_tx_multicolls)); 40390534aae0SPyun YongHyeon printf("Rx unicast frames : %ju\n", 40400534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_rx_ucasts)); 40410534aae0SPyun YongHyeon printf("Rx broadcast frames : %ju\n", 40420534aae0SPyun YongHyeon (uintmax_t)le64toh(stats->rl_rx_bcasts)); 40430534aae0SPyun YongHyeon printf("Rx multicast frames : %u\n", 40440534aae0SPyun YongHyeon le32toh(stats->rl_rx_mcasts)); 40450534aae0SPyun YongHyeon printf("Tx aborts : %u\n", 40460534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_tx_aborts)); 40470534aae0SPyun YongHyeon printf("Tx underruns : %u\n", 40480534aae0SPyun YongHyeon (uint32_t)le16toh(stats->rl_rx_underruns)); 40490534aae0SPyun YongHyeon } 40500534aae0SPyun YongHyeon 40510534aae0SPyun YongHyeon return (error); 40520534aae0SPyun YongHyeon } 4053502be0f7SPyun YongHyeon 4054502be0f7SPyun YongHyeon static int 4055502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high) 4056502be0f7SPyun YongHyeon { 4057502be0f7SPyun YongHyeon int error, value; 4058502be0f7SPyun YongHyeon 4059502be0f7SPyun YongHyeon if (arg1 == NULL) 4060502be0f7SPyun YongHyeon return (EINVAL); 4061502be0f7SPyun YongHyeon value = *(int *)arg1; 4062502be0f7SPyun YongHyeon error = sysctl_handle_int(oidp, &value, 0, req); 4063502be0f7SPyun YongHyeon if (error || req->newptr == NULL) 4064502be0f7SPyun YongHyeon return (error); 4065502be0f7SPyun YongHyeon if (value < low || value > high) 4066502be0f7SPyun YongHyeon return (EINVAL); 4067502be0f7SPyun YongHyeon *(int *)arg1 = value; 4068502be0f7SPyun YongHyeon 4069502be0f7SPyun YongHyeon return (0); 4070502be0f7SPyun YongHyeon } 4071502be0f7SPyun YongHyeon 4072502be0f7SPyun YongHyeon static int 4073502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS) 4074502be0f7SPyun YongHyeon { 4075502be0f7SPyun YongHyeon 4076502be0f7SPyun YongHyeon return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN, 4077502be0f7SPyun YongHyeon RL_TIMER_MAX)); 4078502be0f7SPyun YongHyeon } 4079