1098ca2bdSWarner Losh /*- 2a94100faSBill Paul * Copyright (c) 1997, 1998-2003 3a94100faSBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 4a94100faSBill Paul * 5a94100faSBill Paul * Redistribution and use in source and binary forms, with or without 6a94100faSBill Paul * modification, are permitted provided that the following conditions 7a94100faSBill Paul * are met: 8a94100faSBill Paul * 1. Redistributions of source code must retain the above copyright 9a94100faSBill Paul * notice, this list of conditions and the following disclaimer. 10a94100faSBill Paul * 2. Redistributions in binary form must reproduce the above copyright 11a94100faSBill Paul * notice, this list of conditions and the following disclaimer in the 12a94100faSBill Paul * documentation and/or other materials provided with the distribution. 13a94100faSBill Paul * 3. All advertising materials mentioning features or use of this software 14a94100faSBill Paul * must display the following acknowledgement: 15a94100faSBill Paul * This product includes software developed by Bill Paul. 16a94100faSBill Paul * 4. Neither the name of the author nor the names of any co-contributors 17a94100faSBill Paul * may be used to endorse or promote products derived from this software 18a94100faSBill Paul * without specific prior written permission. 19a94100faSBill Paul * 20a94100faSBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 21a94100faSBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22a94100faSBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23a94100faSBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 24a94100faSBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25a94100faSBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26a94100faSBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27a94100faSBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28a94100faSBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29a94100faSBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30a94100faSBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 31a94100faSBill Paul */ 32a94100faSBill Paul 334dc52c32SDavid E. O'Brien #include <sys/cdefs.h> 344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$"); 354dc52c32SDavid E. O'Brien 36a94100faSBill Paul /* 37ed510fb0SBill Paul * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver 38a94100faSBill Paul * 39a94100faSBill Paul * Written by Bill Paul <wpaul@windriver.com> 40a94100faSBill Paul * Senior Networking Software Engineer 41a94100faSBill Paul * Wind River Systems 42a94100faSBill Paul */ 43a94100faSBill Paul 44a94100faSBill Paul /* 45a94100faSBill Paul * This driver is designed to support RealTek's next generation of 46a94100faSBill Paul * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently 47ed510fb0SBill Paul * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S, 48ed510fb0SBill Paul * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E. 49a94100faSBill Paul * 50a94100faSBill Paul * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible 51a94100faSBill Paul * with the older 8139 family, however it also supports a special 52a94100faSBill Paul * C+ mode of operation that provides several new performance enhancing 53a94100faSBill Paul * features. These include: 54a94100faSBill Paul * 55a94100faSBill Paul * o Descriptor based DMA mechanism. Each descriptor represents 56a94100faSBill Paul * a single packet fragment. Data buffers may be aligned on 57a94100faSBill Paul * any byte boundary. 58a94100faSBill Paul * 59a94100faSBill Paul * o 64-bit DMA 60a94100faSBill Paul * 61a94100faSBill Paul * o TCP/IP checksum offload for both RX and TX 62a94100faSBill Paul * 63a94100faSBill Paul * o High and normal priority transmit DMA rings 64a94100faSBill Paul * 65a94100faSBill Paul * o VLAN tag insertion and extraction 66a94100faSBill Paul * 67a94100faSBill Paul * o TCP large send (segmentation offload) 68a94100faSBill Paul * 69a94100faSBill Paul * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+ 70a94100faSBill Paul * programming API is fairly straightforward. The RX filtering, EEPROM 71a94100faSBill Paul * access and PHY access is the same as it is on the older 8139 series 72a94100faSBill Paul * chips. 73a94100faSBill Paul * 74a94100faSBill Paul * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the 75a94100faSBill Paul * same programming API and feature set as the 8139C+ with the following 76a94100faSBill Paul * differences and additions: 77a94100faSBill Paul * 78a94100faSBill Paul * o 1000Mbps mode 79a94100faSBill Paul * 80a94100faSBill Paul * o Jumbo frames 81a94100faSBill Paul * 82a94100faSBill Paul * o GMII and TBI ports/registers for interfacing with copper 83a94100faSBill Paul * or fiber PHYs 84a94100faSBill Paul * 85a94100faSBill Paul * o RX and TX DMA rings can have up to 1024 descriptors 86a94100faSBill Paul * (the 8139C+ allows a maximum of 64) 87a94100faSBill Paul * 88a94100faSBill Paul * o Slight differences in register layout from the 8139C+ 89a94100faSBill Paul * 90a94100faSBill Paul * The TX start and timer interrupt registers are at different locations 91a94100faSBill Paul * on the 8169 than they are on the 8139C+. Also, the status word in the 92a94100faSBill Paul * RX descriptor has a slightly different bit layout. The 8169 does not 93a94100faSBill Paul * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska' 94a94100faSBill Paul * copper gigE PHY. 95a94100faSBill Paul * 96a94100faSBill Paul * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs 97a94100faSBill Paul * (the 'S' stands for 'single-chip'). These devices have the same 98a94100faSBill Paul * programming API as the older 8169, but also have some vendor-specific 99a94100faSBill Paul * registers for the on-board PHY. The 8110S is a LAN-on-motherboard 100a94100faSBill Paul * part designed to be pin-compatible with the RealTek 8100 10/100 chip. 101a94100faSBill Paul * 102a94100faSBill Paul * This driver takes advantage of the RX and TX checksum offload and 103a94100faSBill Paul * VLAN tag insertion/extraction features. It also implements TX 104a94100faSBill Paul * interrupt moderation using the timer interrupt registers, which 105a94100faSBill Paul * significantly reduces TX interrupt load. There is also support 106a94100faSBill Paul * for jumbo frames, however the 8169/8169S/8110S can not transmit 10722a11c96SJohn-Mark Gurney * jumbo frames larger than 7440, so the max MTU possible with this 10822a11c96SJohn-Mark Gurney * driver is 7422 bytes. 109a94100faSBill Paul */ 110a94100faSBill Paul 111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 112f0796cd2SGleb Smirnoff #include "opt_device_polling.h" 113f0796cd2SGleb Smirnoff #endif 114f0796cd2SGleb Smirnoff 115a94100faSBill Paul #include <sys/param.h> 116a94100faSBill Paul #include <sys/endian.h> 117a94100faSBill Paul #include <sys/systm.h> 118a94100faSBill Paul #include <sys/sockio.h> 119a94100faSBill Paul #include <sys/mbuf.h> 120a94100faSBill Paul #include <sys/malloc.h> 121fe12f24bSPoul-Henning Kamp #include <sys/module.h> 122a94100faSBill Paul #include <sys/kernel.h> 123a94100faSBill Paul #include <sys/socket.h> 124ed510fb0SBill Paul #include <sys/lock.h> 125ed510fb0SBill Paul #include <sys/mutex.h> 126ed510fb0SBill Paul #include <sys/taskqueue.h> 127a94100faSBill Paul 128a94100faSBill Paul #include <net/if.h> 129a94100faSBill Paul #include <net/if_arp.h> 130a94100faSBill Paul #include <net/ethernet.h> 131a94100faSBill Paul #include <net/if_dl.h> 132a94100faSBill Paul #include <net/if_media.h> 133fc74a9f9SBrooks Davis #include <net/if_types.h> 134a94100faSBill Paul #include <net/if_vlan_var.h> 135a94100faSBill Paul 136a94100faSBill Paul #include <net/bpf.h> 137a94100faSBill Paul 138a94100faSBill Paul #include <machine/bus.h> 139a94100faSBill Paul #include <machine/resource.h> 140a94100faSBill Paul #include <sys/bus.h> 141a94100faSBill Paul #include <sys/rman.h> 142a94100faSBill Paul 143a94100faSBill Paul #include <dev/mii/mii.h> 144a94100faSBill Paul #include <dev/mii/miivar.h> 145a94100faSBill Paul 146a94100faSBill Paul #include <dev/pci/pcireg.h> 147a94100faSBill Paul #include <dev/pci/pcivar.h> 148a94100faSBill Paul 149d65abd66SPyun YongHyeon #include <pci/if_rlreg.h> 150d65abd66SPyun YongHyeon 151a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1); 152a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1); 153a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1); 154a94100faSBill Paul 155298bfdf3SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 156a94100faSBill Paul #include "miibus_if.h" 157a94100faSBill Paul 1585774c5ffSPyun YongHyeon /* Tunables. */ 1592000cf6cSPyun YongHyeon static int msi_disable = 1; 1605774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable); 1615774c5ffSPyun YongHyeon 162a94100faSBill Paul #define RE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 163a94100faSBill Paul 164a94100faSBill Paul /* 165a94100faSBill Paul * Various supported device vendors/types and their names. 166a94100faSBill Paul */ 167a94100faSBill Paul static struct rl_type re_devs[] = { 1689dfcacbeSPyun YongHyeon { DLINK_VENDORID, DLINK_DEVICEID_528T, 0, 16932aa5f0eSAnton Berezin "D-Link DGE-528(T) Gigabit Ethernet Adapter" }, 1709dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8139, 0, 171a94100faSBill Paul "RealTek 8139C+ 10/100BaseTX" }, 1729dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8101E, 0, 173ed510fb0SBill Paul "RealTek 8101E PCIe 10/100baseTX" }, 1749dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8168, 0, 1759dfcacbeSPyun YongHyeon "RealTek 8168/8168B/8111B PCIe Gigabit Ethernet" }, 1769dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8169, 0, 1779dfcacbeSPyun YongHyeon "RealTek 8169/8169S/8169SB/8110S/8110SB Gigabit Ethernet" }, 1789dfcacbeSPyun YongHyeon { RT_VENDORID, RT_DEVICEID_8169SC, 0, 1792ee2c3b4SRemko Lodder "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" }, 1809dfcacbeSPyun YongHyeon { COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0, 181ea263191SMIHIRA Sanpei Yoshiro "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" }, 1829dfcacbeSPyun YongHyeon { LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0, 18326390635SJohn Baldwin "Linksys EG1032 (RTL8169S) Gigabit Ethernet" }, 1849dfcacbeSPyun YongHyeon { USR_VENDORID, USR_DEVICEID_997902, 0, 185dfdb409eSPyun YongHyeon "US Robotics 997902 (RTL8169S) Gigabit Ethernet" } 186a94100faSBill Paul }; 187a94100faSBill Paul 188a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = { 189a94100faSBill Paul { RL_HWREV_8139, RL_8139, "" }, 190a94100faSBill Paul { RL_HWREV_8139A, RL_8139, "A" }, 191a94100faSBill Paul { RL_HWREV_8139AG, RL_8139, "A-G" }, 192a94100faSBill Paul { RL_HWREV_8139B, RL_8139, "B" }, 193a94100faSBill Paul { RL_HWREV_8130, RL_8139, "8130" }, 194a94100faSBill Paul { RL_HWREV_8139C, RL_8139, "C" }, 195a94100faSBill Paul { RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" }, 196a94100faSBill Paul { RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"}, 197498bd0d3SBill Paul { RL_HWREV_8168_SPIN1, RL_8169, "8168"}, 198a94100faSBill Paul { RL_HWREV_8169, RL_8169, "8169"}, 19969a6b7fbSBill Paul { RL_HWREV_8169S, RL_8169, "8169S"}, 20069a6b7fbSBill Paul { RL_HWREV_8110S, RL_8169, "8110S"}, 201ed510fb0SBill Paul { RL_HWREV_8169_8110SB, RL_8169, "8169SB"}, 202ed510fb0SBill Paul { RL_HWREV_8169_8110SC, RL_8169, "8169SC"}, 203a94100faSBill Paul { RL_HWREV_8100, RL_8139, "8100"}, 204a94100faSBill Paul { RL_HWREV_8101, RL_8139, "8101"}, 205ed510fb0SBill Paul { RL_HWREV_8100E, RL_8169, "8100E"}, 206ed510fb0SBill Paul { RL_HWREV_8101E, RL_8169, "8101E"}, 207498bd0d3SBill Paul { RL_HWREV_8168_SPIN2, RL_8169, "8168"}, 2081acbb78aSPyun YongHyeon { RL_HWREV_8168_SPIN3, RL_8169, "8168"}, 209a94100faSBill Paul { 0, 0, NULL } 210a94100faSBill Paul }; 211a94100faSBill Paul 212a94100faSBill Paul static int re_probe (device_t); 213a94100faSBill Paul static int re_attach (device_t); 214a94100faSBill Paul static int re_detach (device_t); 215a94100faSBill Paul 216d65abd66SPyun YongHyeon static int re_encap (struct rl_softc *, struct mbuf **); 217a94100faSBill Paul 218a94100faSBill Paul static void re_dma_map_addr (void *, bus_dma_segment_t *, int, int); 219a94100faSBill Paul static int re_allocmem (device_t, struct rl_softc *); 220d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf 221d65abd66SPyun YongHyeon (struct rl_softc *, int); 222d65abd66SPyun YongHyeon static int re_newbuf (struct rl_softc *, int); 223a94100faSBill Paul static int re_rx_list_init (struct rl_softc *); 224a94100faSBill Paul static int re_tx_list_init (struct rl_softc *); 22522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 22622a11c96SJohn-Mark Gurney static __inline void re_fixup_rx 22722a11c96SJohn-Mark Gurney (struct mbuf *); 22822a11c96SJohn-Mark Gurney #endif 229ed510fb0SBill Paul static int re_rxeof (struct rl_softc *); 230a94100faSBill Paul static void re_txeof (struct rl_softc *); 23197b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING 2320187838bSRuslan Ermilov static void re_poll (struct ifnet *, enum poll_cmd, int); 2330187838bSRuslan Ermilov static void re_poll_locked (struct ifnet *, enum poll_cmd, int); 23497b9d4baSJohn-Mark Gurney #endif 235ef544f63SPaolo Pisati static int re_intr (void *); 236a94100faSBill Paul static void re_tick (void *); 237ed510fb0SBill Paul static void re_tx_task (void *, int); 238ed510fb0SBill Paul static void re_int_task (void *, int); 239a94100faSBill Paul static void re_start (struct ifnet *); 240a94100faSBill Paul static int re_ioctl (struct ifnet *, u_long, caddr_t); 241a94100faSBill Paul static void re_init (void *); 24297b9d4baSJohn-Mark Gurney static void re_init_locked (struct rl_softc *); 243a94100faSBill Paul static void re_stop (struct rl_softc *); 2441d545c7aSMarius Strobl static void re_watchdog (struct rl_softc *); 245a94100faSBill Paul static int re_suspend (device_t); 246a94100faSBill Paul static int re_resume (device_t); 2476a087a87SPyun YongHyeon static int re_shutdown (device_t); 248a94100faSBill Paul static int re_ifmedia_upd (struct ifnet *); 249a94100faSBill Paul static void re_ifmedia_sts (struct ifnet *, struct ifmediareq *); 250a94100faSBill Paul 251a94100faSBill Paul static void re_eeprom_putbyte (struct rl_softc *, int); 252a94100faSBill Paul static void re_eeprom_getword (struct rl_softc *, int, u_int16_t *); 253ed510fb0SBill Paul static void re_read_eeprom (struct rl_softc *, caddr_t, int, int); 254a94100faSBill Paul static int re_gmii_readreg (device_t, int, int); 255a94100faSBill Paul static int re_gmii_writereg (device_t, int, int, int); 256a94100faSBill Paul 257a94100faSBill Paul static int re_miibus_readreg (device_t, int, int); 258a94100faSBill Paul static int re_miibus_writereg (device_t, int, int, int); 259a94100faSBill Paul static void re_miibus_statchg (device_t); 260a94100faSBill Paul 261a94100faSBill Paul static void re_setmulti (struct rl_softc *); 262a94100faSBill Paul static void re_reset (struct rl_softc *); 2637467bd53SPyun YongHyeon static void re_setwol (struct rl_softc *); 2647467bd53SPyun YongHyeon static void re_clrwol (struct rl_softc *); 265a94100faSBill Paul 266ed510fb0SBill Paul #ifdef RE_DIAG 267a94100faSBill Paul static int re_diag (struct rl_softc *); 268ed510fb0SBill Paul #endif 269a94100faSBill Paul 270a94100faSBill Paul static device_method_t re_methods[] = { 271a94100faSBill Paul /* Device interface */ 272a94100faSBill Paul DEVMETHOD(device_probe, re_probe), 273a94100faSBill Paul DEVMETHOD(device_attach, re_attach), 274a94100faSBill Paul DEVMETHOD(device_detach, re_detach), 275a94100faSBill Paul DEVMETHOD(device_suspend, re_suspend), 276a94100faSBill Paul DEVMETHOD(device_resume, re_resume), 277a94100faSBill Paul DEVMETHOD(device_shutdown, re_shutdown), 278a94100faSBill Paul 279a94100faSBill Paul /* bus interface */ 280a94100faSBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 281a94100faSBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 282a94100faSBill Paul 283a94100faSBill Paul /* MII interface */ 284a94100faSBill Paul DEVMETHOD(miibus_readreg, re_miibus_readreg), 285a94100faSBill Paul DEVMETHOD(miibus_writereg, re_miibus_writereg), 286a94100faSBill Paul DEVMETHOD(miibus_statchg, re_miibus_statchg), 287a94100faSBill Paul 288a94100faSBill Paul { 0, 0 } 289a94100faSBill Paul }; 290a94100faSBill Paul 291a94100faSBill Paul static driver_t re_driver = { 292a94100faSBill Paul "re", 293a94100faSBill Paul re_methods, 294a94100faSBill Paul sizeof(struct rl_softc) 295a94100faSBill Paul }; 296a94100faSBill Paul 297a94100faSBill Paul static devclass_t re_devclass; 298a94100faSBill Paul 299a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0); 300347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0); 301a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0); 302a94100faSBill Paul 303a94100faSBill Paul #define EE_SET(x) \ 304a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 305a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) | x) 306a94100faSBill Paul 307a94100faSBill Paul #define EE_CLR(x) \ 308a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, \ 309a94100faSBill Paul CSR_READ_1(sc, RL_EECMD) & ~x) 310a94100faSBill Paul 311a94100faSBill Paul /* 312a94100faSBill Paul * Send a read command and address to the EEPROM, check for ACK. 313a94100faSBill Paul */ 314a94100faSBill Paul static void 315a94100faSBill Paul re_eeprom_putbyte(sc, addr) 316a94100faSBill Paul struct rl_softc *sc; 317a94100faSBill Paul int addr; 318a94100faSBill Paul { 319a94100faSBill Paul register int d, i; 320a94100faSBill Paul 321ed510fb0SBill Paul d = addr | (RL_9346_READ << sc->rl_eewidth); 322a94100faSBill Paul 323a94100faSBill Paul /* 324a94100faSBill Paul * Feed in each bit and strobe the clock. 325a94100faSBill Paul */ 326ed510fb0SBill Paul 327ed510fb0SBill Paul for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) { 328a94100faSBill Paul if (d & i) { 329a94100faSBill Paul EE_SET(RL_EE_DATAIN); 330a94100faSBill Paul } else { 331a94100faSBill Paul EE_CLR(RL_EE_DATAIN); 332a94100faSBill Paul } 333a94100faSBill Paul DELAY(100); 334a94100faSBill Paul EE_SET(RL_EE_CLK); 335a94100faSBill Paul DELAY(150); 336a94100faSBill Paul EE_CLR(RL_EE_CLK); 337a94100faSBill Paul DELAY(100); 338a94100faSBill Paul } 339ed510fb0SBill Paul 340ed510fb0SBill Paul return; 341a94100faSBill Paul } 342a94100faSBill Paul 343a94100faSBill Paul /* 344a94100faSBill Paul * Read a word of data stored in the EEPROM at address 'addr.' 345a94100faSBill Paul */ 346a94100faSBill Paul static void 347a94100faSBill Paul re_eeprom_getword(sc, addr, dest) 348a94100faSBill Paul struct rl_softc *sc; 349a94100faSBill Paul int addr; 350a94100faSBill Paul u_int16_t *dest; 351a94100faSBill Paul { 352a94100faSBill Paul register int i; 353a94100faSBill Paul u_int16_t word = 0; 354a94100faSBill Paul 355a94100faSBill Paul /* 356a94100faSBill Paul * Send address of word we want to read. 357a94100faSBill Paul */ 358a94100faSBill Paul re_eeprom_putbyte(sc, addr); 359a94100faSBill Paul 360a94100faSBill Paul /* 361a94100faSBill Paul * Start reading bits from EEPROM. 362a94100faSBill Paul */ 363a94100faSBill Paul for (i = 0x8000; i; i >>= 1) { 364a94100faSBill Paul EE_SET(RL_EE_CLK); 365a94100faSBill Paul DELAY(100); 366a94100faSBill Paul if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT) 367a94100faSBill Paul word |= i; 368a94100faSBill Paul EE_CLR(RL_EE_CLK); 369a94100faSBill Paul DELAY(100); 370a94100faSBill Paul } 371a94100faSBill Paul 372a94100faSBill Paul *dest = word; 373ed510fb0SBill Paul 374ed510fb0SBill Paul return; 375a94100faSBill Paul } 376a94100faSBill Paul 377a94100faSBill Paul /* 378a94100faSBill Paul * Read a sequence of words from the EEPROM. 379a94100faSBill Paul */ 380a94100faSBill Paul static void 381ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt) 382a94100faSBill Paul struct rl_softc *sc; 383a94100faSBill Paul caddr_t dest; 384a94100faSBill Paul int off; 385a94100faSBill Paul int cnt; 386a94100faSBill Paul { 387a94100faSBill Paul int i; 388a94100faSBill Paul u_int16_t word = 0, *ptr; 389a94100faSBill Paul 390ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 391ed510fb0SBill Paul 392ed510fb0SBill Paul DELAY(100); 393ed510fb0SBill Paul 394a94100faSBill Paul for (i = 0; i < cnt; i++) { 395ed510fb0SBill Paul CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL); 396a94100faSBill Paul re_eeprom_getword(sc, off + i, &word); 397ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL); 398a94100faSBill Paul ptr = (u_int16_t *)(dest + (i * 2)); 399be099007SPyun YongHyeon *ptr = word; 400a94100faSBill Paul } 401ed510fb0SBill Paul 402ed510fb0SBill Paul CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM); 403ed510fb0SBill Paul 404ed510fb0SBill Paul return; 405a94100faSBill Paul } 406a94100faSBill Paul 407a94100faSBill Paul static int 408a94100faSBill Paul re_gmii_readreg(dev, phy, reg) 409a94100faSBill Paul device_t dev; 410a94100faSBill Paul int phy, reg; 411a94100faSBill Paul { 412a94100faSBill Paul struct rl_softc *sc; 413a94100faSBill Paul u_int32_t rval; 414a94100faSBill Paul int i; 415a94100faSBill Paul 416a94100faSBill Paul if (phy != 1) 417a94100faSBill Paul return (0); 418a94100faSBill Paul 419a94100faSBill Paul sc = device_get_softc(dev); 420a94100faSBill Paul 4219bac70b8SBill Paul /* Let the rgephy driver read the GMEDIASTAT register */ 4229bac70b8SBill Paul 4239bac70b8SBill Paul if (reg == RL_GMEDIASTAT) { 4249bac70b8SBill Paul rval = CSR_READ_1(sc, RL_GMEDIASTAT); 4259bac70b8SBill Paul return (rval); 4269bac70b8SBill Paul } 4279bac70b8SBill Paul 428a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, reg << 16); 429a94100faSBill Paul DELAY(1000); 430a94100faSBill Paul 431a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 432a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 433a94100faSBill Paul if (rval & RL_PHYAR_BUSY) 434a94100faSBill Paul break; 435a94100faSBill Paul DELAY(100); 436a94100faSBill Paul } 437a94100faSBill Paul 438a94100faSBill Paul if (i == RL_TIMEOUT) { 4396b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY read failed\n"); 440a94100faSBill Paul return (0); 441a94100faSBill Paul } 442a94100faSBill Paul 443a94100faSBill Paul return (rval & RL_PHYAR_PHYDATA); 444a94100faSBill Paul } 445a94100faSBill Paul 446a94100faSBill Paul static int 447a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data) 448a94100faSBill Paul device_t dev; 449a94100faSBill Paul int phy, reg, data; 450a94100faSBill Paul { 451a94100faSBill Paul struct rl_softc *sc; 452a94100faSBill Paul u_int32_t rval; 453a94100faSBill Paul int i; 454a94100faSBill Paul 455a94100faSBill Paul sc = device_get_softc(dev); 456a94100faSBill Paul 457a94100faSBill Paul CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) | 4589bac70b8SBill Paul (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY); 459a94100faSBill Paul DELAY(1000); 460a94100faSBill Paul 461a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 462a94100faSBill Paul rval = CSR_READ_4(sc, RL_PHYAR); 463a94100faSBill Paul if (!(rval & RL_PHYAR_BUSY)) 464a94100faSBill Paul break; 465a94100faSBill Paul DELAY(100); 466a94100faSBill Paul } 467a94100faSBill Paul 468a94100faSBill Paul if (i == RL_TIMEOUT) { 4696b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "PHY write failed\n"); 470a94100faSBill Paul return (0); 471a94100faSBill Paul } 472a94100faSBill Paul 473a94100faSBill Paul return (0); 474a94100faSBill Paul } 475a94100faSBill Paul 476a94100faSBill Paul static int 477a94100faSBill Paul re_miibus_readreg(dev, phy, reg) 478a94100faSBill Paul device_t dev; 479a94100faSBill Paul int phy, reg; 480a94100faSBill Paul { 481a94100faSBill Paul struct rl_softc *sc; 482a94100faSBill Paul u_int16_t rval = 0; 483a94100faSBill Paul u_int16_t re8139_reg = 0; 484a94100faSBill Paul 485a94100faSBill Paul sc = device_get_softc(dev); 486a94100faSBill Paul 487a94100faSBill Paul if (sc->rl_type == RL_8169) { 488a94100faSBill Paul rval = re_gmii_readreg(dev, phy, reg); 489a94100faSBill Paul return (rval); 490a94100faSBill Paul } 491a94100faSBill Paul 492a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 493a94100faSBill Paul if (phy) { 494a94100faSBill Paul return (0); 495a94100faSBill Paul } 496a94100faSBill Paul switch (reg) { 497a94100faSBill Paul case MII_BMCR: 498a94100faSBill Paul re8139_reg = RL_BMCR; 499a94100faSBill Paul break; 500a94100faSBill Paul case MII_BMSR: 501a94100faSBill Paul re8139_reg = RL_BMSR; 502a94100faSBill Paul break; 503a94100faSBill Paul case MII_ANAR: 504a94100faSBill Paul re8139_reg = RL_ANAR; 505a94100faSBill Paul break; 506a94100faSBill Paul case MII_ANER: 507a94100faSBill Paul re8139_reg = RL_ANER; 508a94100faSBill Paul break; 509a94100faSBill Paul case MII_ANLPAR: 510a94100faSBill Paul re8139_reg = RL_LPAR; 511a94100faSBill Paul break; 512a94100faSBill Paul case MII_PHYIDR1: 513a94100faSBill Paul case MII_PHYIDR2: 514a94100faSBill Paul return (0); 515a94100faSBill Paul /* 516a94100faSBill Paul * Allow the rlphy driver to read the media status 517a94100faSBill Paul * register. If we have a link partner which does not 518a94100faSBill Paul * support NWAY, this is the register which will tell 519a94100faSBill Paul * us the results of parallel detection. 520a94100faSBill Paul */ 521a94100faSBill Paul case RL_MEDIASTAT: 522a94100faSBill Paul rval = CSR_READ_1(sc, RL_MEDIASTAT); 523a94100faSBill Paul return (rval); 524a94100faSBill Paul default: 5256b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 526a94100faSBill Paul return (0); 527a94100faSBill Paul } 528a94100faSBill Paul rval = CSR_READ_2(sc, re8139_reg); 529baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) { 530baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 531baa12772SPyun YongHyeon rval &= ~(BMCR_LOOP | BMCR_ISO); 532baa12772SPyun YongHyeon } 533a94100faSBill Paul return (rval); 534a94100faSBill Paul } 535a94100faSBill Paul 536a94100faSBill Paul static int 537a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data) 538a94100faSBill Paul device_t dev; 539a94100faSBill Paul int phy, reg, data; 540a94100faSBill Paul { 541a94100faSBill Paul struct rl_softc *sc; 542a94100faSBill Paul u_int16_t re8139_reg = 0; 543a94100faSBill Paul int rval = 0; 544a94100faSBill Paul 545a94100faSBill Paul sc = device_get_softc(dev); 546a94100faSBill Paul 547a94100faSBill Paul if (sc->rl_type == RL_8169) { 548a94100faSBill Paul rval = re_gmii_writereg(dev, phy, reg, data); 549a94100faSBill Paul return (rval); 550a94100faSBill Paul } 551a94100faSBill Paul 552a94100faSBill Paul /* Pretend the internal PHY is only at address 0 */ 55397b9d4baSJohn-Mark Gurney if (phy) 554a94100faSBill Paul return (0); 55597b9d4baSJohn-Mark Gurney 556a94100faSBill Paul switch (reg) { 557a94100faSBill Paul case MII_BMCR: 558a94100faSBill Paul re8139_reg = RL_BMCR; 559baa12772SPyun YongHyeon if (sc->rl_type == RL_8139CPLUS) { 560baa12772SPyun YongHyeon /* 8139C+ has different bit layout. */ 561baa12772SPyun YongHyeon data &= ~(BMCR_LOOP | BMCR_ISO); 562baa12772SPyun YongHyeon } 563a94100faSBill Paul break; 564a94100faSBill Paul case MII_BMSR: 565a94100faSBill Paul re8139_reg = RL_BMSR; 566a94100faSBill Paul break; 567a94100faSBill Paul case MII_ANAR: 568a94100faSBill Paul re8139_reg = RL_ANAR; 569a94100faSBill Paul break; 570a94100faSBill Paul case MII_ANER: 571a94100faSBill Paul re8139_reg = RL_ANER; 572a94100faSBill Paul break; 573a94100faSBill Paul case MII_ANLPAR: 574a94100faSBill Paul re8139_reg = RL_LPAR; 575a94100faSBill Paul break; 576a94100faSBill Paul case MII_PHYIDR1: 577a94100faSBill Paul case MII_PHYIDR2: 578a94100faSBill Paul return (0); 579a94100faSBill Paul break; 580a94100faSBill Paul default: 5816b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "bad phy register\n"); 582a94100faSBill Paul return (0); 583a94100faSBill Paul } 584a94100faSBill Paul CSR_WRITE_2(sc, re8139_reg, data); 585a94100faSBill Paul return (0); 586a94100faSBill Paul } 587a94100faSBill Paul 588a94100faSBill Paul static void 589a94100faSBill Paul re_miibus_statchg(dev) 590a94100faSBill Paul device_t dev; 591a94100faSBill Paul { 592a11e2f18SBruce M Simpson 593a94100faSBill Paul } 594a94100faSBill Paul 595a94100faSBill Paul /* 596a94100faSBill Paul * Program the 64-bit multicast hash filter. 597a94100faSBill Paul */ 598a94100faSBill Paul static void 599a94100faSBill Paul re_setmulti(sc) 600a94100faSBill Paul struct rl_softc *sc; 601a94100faSBill Paul { 602a94100faSBill Paul struct ifnet *ifp; 603a94100faSBill Paul int h = 0; 604a94100faSBill Paul u_int32_t hashes[2] = { 0, 0 }; 605a94100faSBill Paul struct ifmultiaddr *ifma; 606a94100faSBill Paul u_int32_t rxfilt; 607a94100faSBill Paul int mcnt = 0; 608a94100faSBill Paul 60997b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 61097b9d4baSJohn-Mark Gurney 611fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 612a94100faSBill Paul 613a94100faSBill Paul 6147c103000SPyun YongHyeon rxfilt = CSR_READ_4(sc, RL_RXCFG); 6157c103000SPyun YongHyeon rxfilt &= ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_MULTI); 616a94100faSBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 6177c103000SPyun YongHyeon if (ifp->if_flags & IFF_PROMISC) 6187c103000SPyun YongHyeon rxfilt |= RL_RXCFG_RX_ALLPHYS; 619a0637caaSPyun YongHyeon /* 620a0637caaSPyun YongHyeon * Unlike other hardwares, we have to explicitly set 621a0637caaSPyun YongHyeon * RL_RXCFG_RX_MULTI to receive multicast frames in 622a0637caaSPyun YongHyeon * promiscuous mode. 623a0637caaSPyun YongHyeon */ 624a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 625a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 626a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF); 627a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF); 628a94100faSBill Paul return; 629a94100faSBill Paul } 630a94100faSBill Paul 631a94100faSBill Paul /* first, zot all the existing hash bits */ 632a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, 0); 633a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, 0); 634a94100faSBill Paul 635a94100faSBill Paul /* now program new ones */ 63613b203d0SRobert Watson IF_ADDR_LOCK(ifp); 637a94100faSBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 638a94100faSBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 639a94100faSBill Paul continue; 6400e939c0cSChristian Weisgerber h = ether_crc32_be(LLADDR((struct sockaddr_dl *) 6410e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) >> 26; 642a94100faSBill Paul if (h < 32) 643a94100faSBill Paul hashes[0] |= (1 << h); 644a94100faSBill Paul else 645a94100faSBill Paul hashes[1] |= (1 << (h - 32)); 646a94100faSBill Paul mcnt++; 647a94100faSBill Paul } 64813b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 649a94100faSBill Paul 650a94100faSBill Paul if (mcnt) 651a94100faSBill Paul rxfilt |= RL_RXCFG_RX_MULTI; 652a94100faSBill Paul else 653a94100faSBill Paul rxfilt &= ~RL_RXCFG_RX_MULTI; 654a94100faSBill Paul 655a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxfilt); 656bb7dfefbSBill Paul 657bb7dfefbSBill Paul /* 658bb7dfefbSBill Paul * For some unfathomable reason, RealTek decided to reverse 659bb7dfefbSBill Paul * the order of the multicast hash registers in the PCI Express 660bb7dfefbSBill Paul * parts. This means we have to write the hash pattern in reverse 661bb7dfefbSBill Paul * order for those devices. 662bb7dfefbSBill Paul */ 663bb7dfefbSBill Paul 664351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_INVMAR) != 0) { 665bb7dfefbSBill Paul CSR_WRITE_4(sc, RL_MAR0, bswap32(hashes[1])); 666bb7dfefbSBill Paul CSR_WRITE_4(sc, RL_MAR4, bswap32(hashes[0])); 667351a76f9SPyun YongHyeon } else { 668a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR0, hashes[0]); 669a94100faSBill Paul CSR_WRITE_4(sc, RL_MAR4, hashes[1]); 670a94100faSBill Paul } 671bb7dfefbSBill Paul } 672a94100faSBill Paul 673a94100faSBill Paul static void 674a94100faSBill Paul re_reset(sc) 675a94100faSBill Paul struct rl_softc *sc; 676a94100faSBill Paul { 677a94100faSBill Paul register int i; 678a94100faSBill Paul 67997b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 68097b9d4baSJohn-Mark Gurney 681a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET); 682a94100faSBill Paul 683a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 684a94100faSBill Paul DELAY(10); 685a94100faSBill Paul if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET)) 686a94100faSBill Paul break; 687a94100faSBill Paul } 688a94100faSBill Paul if (i == RL_TIMEOUT) 6896b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "reset never completed!\n"); 690a94100faSBill Paul 691a94100faSBill Paul CSR_WRITE_1(sc, 0x82, 1); 692a94100faSBill Paul } 693a94100faSBill Paul 694ed510fb0SBill Paul #ifdef RE_DIAG 695ed510fb0SBill Paul 696a94100faSBill Paul /* 697a94100faSBill Paul * The following routine is designed to test for a defect on some 698a94100faSBill Paul * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64# 699a94100faSBill Paul * lines connected to the bus, however for a 32-bit only card, they 700a94100faSBill Paul * should be pulled high. The result of this defect is that the 701a94100faSBill Paul * NIC will not work right if you plug it into a 64-bit slot: DMA 702a94100faSBill Paul * operations will be done with 64-bit transfers, which will fail 703a94100faSBill Paul * because the 64-bit data lines aren't connected. 704a94100faSBill Paul * 705a94100faSBill Paul * There's no way to work around this (short of talking a soldering 706a94100faSBill Paul * iron to the board), however we can detect it. The method we use 707a94100faSBill Paul * here is to put the NIC into digital loopback mode, set the receiver 708a94100faSBill Paul * to promiscuous mode, and then try to send a frame. We then compare 709a94100faSBill Paul * the frame data we sent to what was received. If the data matches, 710a94100faSBill Paul * then the NIC is working correctly, otherwise we know the user has 711a94100faSBill Paul * a defective NIC which has been mistakenly plugged into a 64-bit PCI 712a94100faSBill Paul * slot. In the latter case, there's no way the NIC can work correctly, 713a94100faSBill Paul * so we print out a message on the console and abort the device attach. 714a94100faSBill Paul */ 715a94100faSBill Paul 716a94100faSBill Paul static int 717a94100faSBill Paul re_diag(sc) 718a94100faSBill Paul struct rl_softc *sc; 719a94100faSBill Paul { 720fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 721a94100faSBill Paul struct mbuf *m0; 722a94100faSBill Paul struct ether_header *eh; 723a94100faSBill Paul struct rl_desc *cur_rx; 724a94100faSBill Paul u_int16_t status; 725a94100faSBill Paul u_int32_t rxstat; 726ed510fb0SBill Paul int total_len, i, error = 0, phyaddr; 727a94100faSBill Paul u_int8_t dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' }; 728a94100faSBill Paul u_int8_t src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' }; 729a94100faSBill Paul 730a94100faSBill Paul /* Allocate a single mbuf */ 731a94100faSBill Paul MGETHDR(m0, M_DONTWAIT, MT_DATA); 732a94100faSBill Paul if (m0 == NULL) 733a94100faSBill Paul return (ENOBUFS); 734a94100faSBill Paul 73597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 73697b9d4baSJohn-Mark Gurney 737a94100faSBill Paul /* 738a94100faSBill Paul * Initialize the NIC in test mode. This sets the chip up 739a94100faSBill Paul * so that it can send and receive frames, but performs the 740a94100faSBill Paul * following special functions: 741a94100faSBill Paul * - Puts receiver in promiscuous mode 742a94100faSBill Paul * - Enables digital loopback mode 743a94100faSBill Paul * - Leaves interrupts turned off 744a94100faSBill Paul */ 745a94100faSBill Paul 746a94100faSBill Paul ifp->if_flags |= IFF_PROMISC; 747a94100faSBill Paul sc->rl_testmode = 1; 748ed510fb0SBill Paul re_reset(sc); 74997b9d4baSJohn-Mark Gurney re_init_locked(sc); 750351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 751ed510fb0SBill Paul if (sc->rl_type == RL_8169) 752ed510fb0SBill Paul phyaddr = 1; 753ed510fb0SBill Paul else 754ed510fb0SBill Paul phyaddr = 0; 755ed510fb0SBill Paul 756ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET); 757ed510fb0SBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 758ed510fb0SBill Paul status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR); 759ed510fb0SBill Paul if (!(status & BMCR_RESET)) 760ed510fb0SBill Paul break; 761ed510fb0SBill Paul } 762ed510fb0SBill Paul 763ed510fb0SBill Paul re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP); 764ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS); 765ed510fb0SBill Paul 766804af9a1SBill Paul DELAY(100000); 767a94100faSBill Paul 768a94100faSBill Paul /* Put some data in the mbuf */ 769a94100faSBill Paul 770a94100faSBill Paul eh = mtod(m0, struct ether_header *); 771a94100faSBill Paul bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN); 772a94100faSBill Paul bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN); 773a94100faSBill Paul eh->ether_type = htons(ETHERTYPE_IP); 774a94100faSBill Paul m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN; 775a94100faSBill Paul 7767cae6651SBill Paul /* 7777cae6651SBill Paul * Queue the packet, start transmission. 7787cae6651SBill Paul * Note: IF_HANDOFF() ultimately calls re_start() for us. 7797cae6651SBill Paul */ 780a94100faSBill Paul 781abc8ff44SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 78297b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 78352732175SMax Laier /* XXX: re_diag must not be called when in ALTQ mode */ 7847cae6651SBill Paul IF_HANDOFF(&ifp->if_snd, m0, ifp); 78597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 786a94100faSBill Paul m0 = NULL; 787a94100faSBill Paul 788a94100faSBill Paul /* Wait for it to propagate through the chip */ 789a94100faSBill Paul 790abc8ff44SBill Paul DELAY(100000); 791a94100faSBill Paul for (i = 0; i < RL_TIMEOUT; i++) { 792a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 793ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, status); 794abc8ff44SBill Paul if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) == 795abc8ff44SBill Paul (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) 796a94100faSBill Paul break; 797a94100faSBill Paul DELAY(10); 798a94100faSBill Paul } 799a94100faSBill Paul 800a94100faSBill Paul if (i == RL_TIMEOUT) { 8016b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8026b9f5c94SGleb Smirnoff "diagnostic failed, failed to receive packet in" 8036b9f5c94SGleb Smirnoff " loopback mode\n"); 804a94100faSBill Paul error = EIO; 805a94100faSBill Paul goto done; 806a94100faSBill Paul } 807a94100faSBill Paul 808a94100faSBill Paul /* 809a94100faSBill Paul * The packet should have been dumped into the first 810a94100faSBill Paul * entry in the RX DMA ring. Grab it from there. 811a94100faSBill Paul */ 812a94100faSBill Paul 813a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 814a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 815a94100faSBill Paul BUS_DMASYNC_POSTREAD); 816d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, 817d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap, 818d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 819d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 820d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_dmamap); 821a94100faSBill Paul 822d65abd66SPyun YongHyeon m0 = sc->rl_ldata.rl_rx_desc[0].rx_m; 823d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[0].rx_m = NULL; 824a94100faSBill Paul eh = mtod(m0, struct ether_header *); 825a94100faSBill Paul 826a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[0]; 827a94100faSBill Paul total_len = RL_RXBYTES(cur_rx); 828a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 829a94100faSBill Paul 830a94100faSBill Paul if (total_len != ETHER_MIN_LEN) { 8316b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, 8326b9f5c94SGleb Smirnoff "diagnostic failed, received short packet\n"); 833a94100faSBill Paul error = EIO; 834a94100faSBill Paul goto done; 835a94100faSBill Paul } 836a94100faSBill Paul 837a94100faSBill Paul /* Test that the received packet data matches what we sent. */ 838a94100faSBill Paul 839a94100faSBill Paul if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) || 840a94100faSBill Paul bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) || 841a94100faSBill Paul ntohs(eh->ether_type) != ETHERTYPE_IP) { 8426b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n"); 8436b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n", 844a94100faSBill Paul dst, ":", src, ":", ETHERTYPE_IP); 8456b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n", 846a94100faSBill Paul eh->ether_dhost, ":", eh->ether_shost, ":", 847a94100faSBill Paul ntohs(eh->ether_type)); 8486b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "You may have a defective 32-bit " 8496b9f5c94SGleb Smirnoff "NIC plugged into a 64-bit PCI slot.\n"); 8506b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Please re-install the NIC in a " 8516b9f5c94SGleb Smirnoff "32-bit slot for proper operation.\n"); 8526b9f5c94SGleb Smirnoff device_printf(sc->rl_dev, "Read the re(4) man page for more " 8536b9f5c94SGleb Smirnoff "details.\n"); 854a94100faSBill Paul error = EIO; 855a94100faSBill Paul } 856a94100faSBill Paul 857a94100faSBill Paul done: 858a94100faSBill Paul /* Turn interface off, release resources */ 859a94100faSBill Paul 860a94100faSBill Paul sc->rl_testmode = 0; 861351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 862a94100faSBill Paul ifp->if_flags &= ~IFF_PROMISC; 863a94100faSBill Paul re_stop(sc); 864a94100faSBill Paul if (m0 != NULL) 865a94100faSBill Paul m_freem(m0); 866a94100faSBill Paul 86797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 86897b9d4baSJohn-Mark Gurney 869a94100faSBill Paul return (error); 870a94100faSBill Paul } 871a94100faSBill Paul 872ed510fb0SBill Paul #endif 873ed510fb0SBill Paul 874a94100faSBill Paul /* 875a94100faSBill Paul * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device 876a94100faSBill Paul * IDs against our list and return a device name if we find a match. 877a94100faSBill Paul */ 878a94100faSBill Paul static int 879a94100faSBill Paul re_probe(dev) 880a94100faSBill Paul device_t dev; 881a94100faSBill Paul { 882a94100faSBill Paul struct rl_type *t; 883dfdb409eSPyun YongHyeon uint16_t devid, vendor; 884dfdb409eSPyun YongHyeon uint16_t revid, sdevid; 885dfdb409eSPyun YongHyeon int i; 886a94100faSBill Paul 887dfdb409eSPyun YongHyeon vendor = pci_get_vendor(dev); 888dfdb409eSPyun YongHyeon devid = pci_get_device(dev); 889dfdb409eSPyun YongHyeon revid = pci_get_revid(dev); 890dfdb409eSPyun YongHyeon sdevid = pci_get_subdevice(dev); 891a94100faSBill Paul 892dfdb409eSPyun YongHyeon if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) { 893dfdb409eSPyun YongHyeon if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) { 89426390635SJohn Baldwin /* 89526390635SJohn Baldwin * Only attach to rev. 3 of the Linksys EG1032 adapter. 896dfdb409eSPyun YongHyeon * Rev. 2 is supported by sk(4). 89726390635SJohn Baldwin */ 898a94100faSBill Paul return (ENXIO); 899a94100faSBill Paul } 900dfdb409eSPyun YongHyeon } 901dfdb409eSPyun YongHyeon 902dfdb409eSPyun YongHyeon if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) { 903dfdb409eSPyun YongHyeon if (revid != 0x20) { 904dfdb409eSPyun YongHyeon /* 8139, let rl(4) take care of this device. */ 905dfdb409eSPyun YongHyeon return (ENXIO); 906dfdb409eSPyun YongHyeon } 907dfdb409eSPyun YongHyeon } 908dfdb409eSPyun YongHyeon 909dfdb409eSPyun YongHyeon t = re_devs; 910dfdb409eSPyun YongHyeon for (i = 0; i < sizeof(re_devs) / sizeof(re_devs[0]); i++, t++) { 911dfdb409eSPyun YongHyeon if (vendor == t->rl_vid && devid == t->rl_did) { 912a94100faSBill Paul device_set_desc(dev, t->rl_name); 913d2b677bbSWarner Losh return (BUS_PROBE_DEFAULT); 914a94100faSBill Paul } 915a94100faSBill Paul } 916a94100faSBill Paul 917a94100faSBill Paul return (ENXIO); 918a94100faSBill Paul } 919a94100faSBill Paul 920a94100faSBill Paul /* 921a94100faSBill Paul * Map a single buffer address. 922a94100faSBill Paul */ 923a94100faSBill Paul 924a94100faSBill Paul static void 925a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error) 926a94100faSBill Paul void *arg; 927a94100faSBill Paul bus_dma_segment_t *segs; 928a94100faSBill Paul int nseg; 929a94100faSBill Paul int error; 930a94100faSBill Paul { 9318fd99e38SPyun YongHyeon bus_addr_t *addr; 932a94100faSBill Paul 933a94100faSBill Paul if (error) 934a94100faSBill Paul return; 935a94100faSBill Paul 936a94100faSBill Paul KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 937a94100faSBill Paul addr = arg; 938a94100faSBill Paul *addr = segs->ds_addr; 939a94100faSBill Paul } 940a94100faSBill Paul 941a94100faSBill Paul static int 942a94100faSBill Paul re_allocmem(dev, sc) 943a94100faSBill Paul device_t dev; 944a94100faSBill Paul struct rl_softc *sc; 945a94100faSBill Paul { 946d65abd66SPyun YongHyeon bus_size_t rx_list_size, tx_list_size; 947a94100faSBill Paul int error; 948a94100faSBill Paul int i; 949a94100faSBill Paul 950d65abd66SPyun YongHyeon rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc); 951d65abd66SPyun YongHyeon tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc); 952d65abd66SPyun YongHyeon 953d65abd66SPyun YongHyeon /* 954d65abd66SPyun YongHyeon * Allocate the parent bus DMA tag appropriate for PCI. 955ce628393SPyun YongHyeon * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD 956ce628393SPyun YongHyeon * register should be set. However some RealTek chips are known 957ce628393SPyun YongHyeon * to be buggy on DAC handling, therefore disable DAC by limiting 958ce628393SPyun YongHyeon * DMA address space to 32bit. PCIe variants of RealTek chips 959ce628393SPyun YongHyeon * may not have the limitation but I took safer path. 960d65abd66SPyun YongHyeon */ 961d65abd66SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0, 962ce628393SPyun YongHyeon BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 963d65abd66SPyun YongHyeon BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0, 964d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_parent_tag); 965d65abd66SPyun YongHyeon if (error) { 966d65abd66SPyun YongHyeon device_printf(dev, "could not allocate parent DMA tag\n"); 967d65abd66SPyun YongHyeon return (error); 968d65abd66SPyun YongHyeon } 969d65abd66SPyun YongHyeon 970d65abd66SPyun YongHyeon /* 971d65abd66SPyun YongHyeon * Allocate map for TX mbufs. 972d65abd66SPyun YongHyeon */ 973d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0, 974d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 975d65abd66SPyun YongHyeon NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0, 976d65abd66SPyun YongHyeon NULL, NULL, &sc->rl_ldata.rl_tx_mtag); 977d65abd66SPyun YongHyeon if (error) { 978d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA tag\n"); 979d65abd66SPyun YongHyeon return (error); 980d65abd66SPyun YongHyeon } 981d65abd66SPyun YongHyeon 982a94100faSBill Paul /* 983a94100faSBill Paul * Allocate map for RX mbufs. 984a94100faSBill Paul */ 985d65abd66SPyun YongHyeon 986d65abd66SPyun YongHyeon error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0, 987d65abd66SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 988d65abd66SPyun YongHyeon MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag); 989a94100faSBill Paul if (error) { 990d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA tag\n"); 991d65abd66SPyun YongHyeon return (error); 992a94100faSBill Paul } 993a94100faSBill Paul 994a94100faSBill Paul /* 995a94100faSBill Paul * Allocate map for TX descriptor list. 996a94100faSBill Paul */ 997a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 998a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 999d65abd66SPyun YongHyeon NULL, tx_list_size, 1, tx_list_size, 0, 1000a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_tx_list_tag); 1001a94100faSBill Paul if (error) { 1002d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring tag\n"); 1003d65abd66SPyun YongHyeon return (error); 1004a94100faSBill Paul } 1005a94100faSBill Paul 1006a94100faSBill Paul /* Allocate DMA'able memory for the TX ring */ 1007a94100faSBill Paul 1008a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag, 1009d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_tx_list, 1010d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1011a94100faSBill Paul &sc->rl_ldata.rl_tx_list_map); 1012d65abd66SPyun YongHyeon if (error) { 1013d65abd66SPyun YongHyeon device_printf(dev, "could not allocate TX DMA ring\n"); 1014d65abd66SPyun YongHyeon return (error); 1015d65abd66SPyun YongHyeon } 1016a94100faSBill Paul 1017a94100faSBill Paul /* Load the map for the TX ring. */ 1018a94100faSBill Paul 1019d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_addr = 0; 1020a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag, 1021a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list, 1022d65abd66SPyun YongHyeon tx_list_size, re_dma_map_addr, 1023a94100faSBill Paul &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT); 1024d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) { 1025d65abd66SPyun YongHyeon device_printf(dev, "could not load TX DMA ring\n"); 1026d65abd66SPyun YongHyeon return (ENOMEM); 1027d65abd66SPyun YongHyeon } 1028a94100faSBill Paul 1029a94100faSBill Paul /* Create DMA maps for TX buffers */ 1030a94100faSBill Paul 1031d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 1032d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0, 1033d65abd66SPyun YongHyeon &sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1034a94100faSBill Paul if (error) { 1035d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for TX\n"); 1036d65abd66SPyun YongHyeon return (error); 1037a94100faSBill Paul } 1038a94100faSBill Paul } 1039a94100faSBill Paul 1040a94100faSBill Paul /* 1041a94100faSBill Paul * Allocate map for RX descriptor list. 1042a94100faSBill Paul */ 1043a94100faSBill Paul error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN, 1044a94100faSBill Paul 0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, 1045d65abd66SPyun YongHyeon NULL, rx_list_size, 1, rx_list_size, 0, 1046a94100faSBill Paul NULL, NULL, &sc->rl_ldata.rl_rx_list_tag); 1047a94100faSBill Paul if (error) { 1048d65abd66SPyun YongHyeon device_printf(dev, "could not create RX DMA ring tag\n"); 1049d65abd66SPyun YongHyeon return (error); 1050a94100faSBill Paul } 1051a94100faSBill Paul 1052a94100faSBill Paul /* Allocate DMA'able memory for the RX ring */ 1053a94100faSBill Paul 1054a94100faSBill Paul error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag, 1055d65abd66SPyun YongHyeon (void **)&sc->rl_ldata.rl_rx_list, 1056d65abd66SPyun YongHyeon BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, 1057a94100faSBill Paul &sc->rl_ldata.rl_rx_list_map); 1058d65abd66SPyun YongHyeon if (error) { 1059d65abd66SPyun YongHyeon device_printf(dev, "could not allocate RX DMA ring\n"); 1060d65abd66SPyun YongHyeon return (error); 1061d65abd66SPyun YongHyeon } 1062a94100faSBill Paul 1063a94100faSBill Paul /* Load the map for the RX ring. */ 1064a94100faSBill Paul 1065d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_list_addr = 0; 1066a94100faSBill Paul error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag, 1067a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list, 1068d65abd66SPyun YongHyeon rx_list_size, re_dma_map_addr, 1069a94100faSBill Paul &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT); 1070d65abd66SPyun YongHyeon if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) { 1071d65abd66SPyun YongHyeon device_printf(dev, "could not load RX DMA ring\n"); 1072d65abd66SPyun YongHyeon return (ENOMEM); 1073d65abd66SPyun YongHyeon } 1074a94100faSBill Paul 1075a94100faSBill Paul /* Create DMA maps for RX buffers */ 1076a94100faSBill Paul 1077d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1078d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_sparemap); 1079a94100faSBill Paul if (error) { 1080d65abd66SPyun YongHyeon device_printf(dev, "could not create spare DMA map for RX\n"); 1081d65abd66SPyun YongHyeon return (error); 1082d65abd66SPyun YongHyeon } 1083d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1084d65abd66SPyun YongHyeon error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0, 1085d65abd66SPyun YongHyeon &sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1086d65abd66SPyun YongHyeon if (error) { 1087d65abd66SPyun YongHyeon device_printf(dev, "could not create DMA map for RX\n"); 1088d65abd66SPyun YongHyeon return (error); 1089a94100faSBill Paul } 1090a94100faSBill Paul } 1091a94100faSBill Paul 1092a94100faSBill Paul return (0); 1093a94100faSBill Paul } 1094a94100faSBill Paul 1095a94100faSBill Paul /* 1096a94100faSBill Paul * Attach the interface. Allocate softc structures, do ifmedia 1097a94100faSBill Paul * setup and ethernet/BPF attach. 1098a94100faSBill Paul */ 1099a94100faSBill Paul static int 1100a94100faSBill Paul re_attach(dev) 1101a94100faSBill Paul device_t dev; 1102a94100faSBill Paul { 1103a94100faSBill Paul u_char eaddr[ETHER_ADDR_LEN]; 1104be099007SPyun YongHyeon u_int16_t as[ETHER_ADDR_LEN / 2]; 1105a94100faSBill Paul struct rl_softc *sc; 1106a94100faSBill Paul struct ifnet *ifp; 1107a94100faSBill Paul struct rl_hwrev *hw_rev; 1108a94100faSBill Paul int hwrev; 1109ace7ed5dSPyun YongHyeon u_int16_t devid, re_did = 0; 1110d1754a9bSJohn Baldwin int error = 0, rid, i; 11115774c5ffSPyun YongHyeon int msic, reg; 111203ca7ae8SPyun YongHyeon uint8_t cfg; 1113a94100faSBill Paul 1114a94100faSBill Paul sc = device_get_softc(dev); 1115ed510fb0SBill Paul sc->rl_dev = dev; 1116a94100faSBill Paul 1117a94100faSBill Paul mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 111897b9d4baSJohn-Mark Gurney MTX_DEF); 1119d1754a9bSJohn Baldwin callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0); 1120d1754a9bSJohn Baldwin 1121a94100faSBill Paul /* 1122a94100faSBill Paul * Map control/status registers. 1123a94100faSBill Paul */ 1124a94100faSBill Paul pci_enable_busmaster(dev); 1125a94100faSBill Paul 1126ace7ed5dSPyun YongHyeon devid = pci_get_device(dev); 1127ace7ed5dSPyun YongHyeon /* Prefer memory space register mapping over IO space. */ 1128ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(1); 1129ace7ed5dSPyun YongHyeon sc->rl_res_type = SYS_RES_MEMORY; 1130ace7ed5dSPyun YongHyeon /* RTL8168/8101E seems to use different BARs. */ 1131ace7ed5dSPyun YongHyeon if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E) 1132ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(2); 1133ace7ed5dSPyun YongHyeon sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type, 1134ace7ed5dSPyun YongHyeon &sc->rl_res_id, RF_ACTIVE); 1135a94100faSBill Paul 1136a94100faSBill Paul if (sc->rl_res == NULL) { 1137ace7ed5dSPyun YongHyeon sc->rl_res_id = PCIR_BAR(0); 1138ace7ed5dSPyun YongHyeon sc->rl_res_type = SYS_RES_IOPORT; 1139ace7ed5dSPyun YongHyeon sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type, 1140ace7ed5dSPyun YongHyeon &sc->rl_res_id, RF_ACTIVE); 1141ace7ed5dSPyun YongHyeon if (sc->rl_res == NULL) { 1142d1754a9bSJohn Baldwin device_printf(dev, "couldn't map ports/memory\n"); 1143a94100faSBill Paul error = ENXIO; 1144a94100faSBill Paul goto fail; 1145a94100faSBill Paul } 1146ace7ed5dSPyun YongHyeon } 1147a94100faSBill Paul 1148a94100faSBill Paul sc->rl_btag = rman_get_bustag(sc->rl_res); 1149a94100faSBill Paul sc->rl_bhandle = rman_get_bushandle(sc->rl_res); 1150a94100faSBill Paul 11515774c5ffSPyun YongHyeon msic = 0; 11525774c5ffSPyun YongHyeon if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 11535774c5ffSPyun YongHyeon msic = pci_msi_count(dev); 11545774c5ffSPyun YongHyeon if (bootverbose) 11555774c5ffSPyun YongHyeon device_printf(dev, "MSI count : %d\n", msic); 11565774c5ffSPyun YongHyeon } 11575774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES && msi_disable == 0) { 11585774c5ffSPyun YongHyeon if (pci_alloc_msi(dev, &msic) == 0) { 11595774c5ffSPyun YongHyeon if (msic == RL_MSI_MESSAGES) { 11605774c5ffSPyun YongHyeon device_printf(dev, "Using %d MSI messages\n", 11615774c5ffSPyun YongHyeon msic); 1162351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_MSI; 1163339a44fbSPyun YongHyeon /* Explicitly set MSI enable bit. */ 1164339a44fbSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 1165339a44fbSPyun YongHyeon cfg = CSR_READ_1(sc, RL_CFG2); 1166339a44fbSPyun YongHyeon cfg |= RL_CFG2_MSI; 1167339a44fbSPyun YongHyeon CSR_WRITE_1(sc, RL_CFG2, cfg); 1168f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 11695774c5ffSPyun YongHyeon } else 11705774c5ffSPyun YongHyeon pci_release_msi(dev); 11715774c5ffSPyun YongHyeon } 11725774c5ffSPyun YongHyeon } 1173a94100faSBill Paul 11745774c5ffSPyun YongHyeon /* Allocate interrupt */ 1175351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) { 11765774c5ffSPyun YongHyeon rid = 0; 11775774c5ffSPyun YongHyeon sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 11785774c5ffSPyun YongHyeon RF_SHAREABLE | RF_ACTIVE); 11795774c5ffSPyun YongHyeon if (sc->rl_irq[0] == NULL) { 11805774c5ffSPyun YongHyeon device_printf(dev, "couldn't allocate IRQ resources\n"); 1181a94100faSBill Paul error = ENXIO; 1182a94100faSBill Paul goto fail; 1183a94100faSBill Paul } 11845774c5ffSPyun YongHyeon } else { 11855774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 11865774c5ffSPyun YongHyeon sc->rl_irq[i] = bus_alloc_resource_any(dev, 11875774c5ffSPyun YongHyeon SYS_RES_IRQ, &rid, RF_ACTIVE); 11885774c5ffSPyun YongHyeon if (sc->rl_irq[i] == NULL) { 11895774c5ffSPyun YongHyeon device_printf(dev, 11905774c5ffSPyun YongHyeon "couldn't llocate IRQ resources for " 11915774c5ffSPyun YongHyeon "message %d\n", rid); 11925774c5ffSPyun YongHyeon error = ENXIO; 11935774c5ffSPyun YongHyeon goto fail; 11945774c5ffSPyun YongHyeon } 11955774c5ffSPyun YongHyeon } 11965774c5ffSPyun YongHyeon } 1197a94100faSBill Paul 1198a94100faSBill Paul /* Reset the adapter. */ 119997b9d4baSJohn-Mark Gurney RL_LOCK(sc); 1200a94100faSBill Paul re_reset(sc); 120197b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 1202abc8ff44SBill Paul 1203abc8ff44SBill Paul hw_rev = re_hwrevs; 1204abc8ff44SBill Paul hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV; 1205abc8ff44SBill Paul while (hw_rev->rl_desc != NULL) { 1206abc8ff44SBill Paul if (hw_rev->rl_rev == hwrev) { 1207abc8ff44SBill Paul sc->rl_type = hw_rev->rl_type; 1208abc8ff44SBill Paul break; 1209abc8ff44SBill Paul } 1210abc8ff44SBill Paul hw_rev++; 1211abc8ff44SBill Paul } 1212d65abd66SPyun YongHyeon if (hw_rev->rl_desc == NULL) { 1213d65abd66SPyun YongHyeon device_printf(dev, "Unknown H/W revision: %08x\n", hwrev); 1214d65abd66SPyun YongHyeon error = ENXIO; 1215d65abd66SPyun YongHyeon goto fail; 1216d65abd66SPyun YongHyeon } 1217abc8ff44SBill Paul 1218351a76f9SPyun YongHyeon switch (hw_rev->rl_rev) { 1219351a76f9SPyun YongHyeon case RL_HWREV_8139CPLUS: 1220351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_NOJUMBO; 1221351a76f9SPyun YongHyeon break; 1222351a76f9SPyun YongHyeon case RL_HWREV_8100E: 1223351a76f9SPyun YongHyeon case RL_HWREV_8101E: 1224351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_INVMAR | RL_FLAG_PHYWAKE; 1225351a76f9SPyun YongHyeon break; 1226351a76f9SPyun YongHyeon case RL_HWREV_8168_SPIN1: 1227351a76f9SPyun YongHyeon case RL_HWREV_8168_SPIN2: 1228351a76f9SPyun YongHyeon case RL_HWREV_8168_SPIN3: 1229351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_INVMAR | RL_FLAG_PHYWAKE; 1230351a76f9SPyun YongHyeon break; 1231351a76f9SPyun YongHyeon case RL_HWREV_8169_8110SB: 1232351a76f9SPyun YongHyeon case RL_HWREV_8169_8110SC: 1233351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_PHYWAKE; 1234351a76f9SPyun YongHyeon break; 1235351a76f9SPyun YongHyeon default: 1236351a76f9SPyun YongHyeon break; 1237351a76f9SPyun YongHyeon } 1238351a76f9SPyun YongHyeon 1239141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9356_ADDR_LEN; 1240ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)&re_did, 0, 1); 1241a94100faSBill Paul if (re_did != 0x8129) 1242141f92e7SPyun YongHyeon sc->rl_eewidth = RL_9346_ADDR_LEN; 1243a94100faSBill Paul 1244a94100faSBill Paul /* 1245a94100faSBill Paul * Get station address from the EEPROM. 1246a94100faSBill Paul */ 1247ed510fb0SBill Paul re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3); 1248be099007SPyun YongHyeon for (i = 0; i < ETHER_ADDR_LEN / 2; i++) 1249be099007SPyun YongHyeon as[i] = le16toh(as[i]); 1250be099007SPyun YongHyeon bcopy(as, eaddr, sizeof(eaddr)); 1251ed510fb0SBill Paul 1252ed510fb0SBill Paul if (sc->rl_type == RL_8169) { 1253d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1254ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN; 1255ed510fb0SBill Paul sc->rl_txstart = RL_GTXSTART; 1256d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT; 1257d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT; 1258ed510fb0SBill Paul } else { 1259d65abd66SPyun YongHyeon /* Set RX length mask and number of descriptors. */ 1260ed510fb0SBill Paul sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN; 1261ed510fb0SBill Paul sc->rl_txstart = RL_TXSTART; 1262d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT; 1263d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT; 1264abc8ff44SBill Paul } 12659bac70b8SBill Paul 1266a94100faSBill Paul error = re_allocmem(dev, sc); 1267a94100faSBill Paul if (error) 1268a94100faSBill Paul goto fail; 1269a94100faSBill Paul 1270cd036ec1SBrooks Davis ifp = sc->rl_ifp = if_alloc(IFT_ETHER); 1271cd036ec1SBrooks Davis if (ifp == NULL) { 1272d1754a9bSJohn Baldwin device_printf(dev, "can not if_alloc()\n"); 1273cd036ec1SBrooks Davis error = ENOSPC; 1274cd036ec1SBrooks Davis goto fail; 1275cd036ec1SBrooks Davis } 1276cd036ec1SBrooks Davis 1277351a76f9SPyun YongHyeon /* Take PHY out of power down mode. */ 1278351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) { 1279351a76f9SPyun YongHyeon re_gmii_writereg(dev, 1, 0x1f, 0); 1280351a76f9SPyun YongHyeon re_gmii_writereg(dev, 1, 0x0e, 0); 1281351a76f9SPyun YongHyeon } 1282351a76f9SPyun YongHyeon 1283a94100faSBill Paul /* Do MII setup */ 1284a94100faSBill Paul if (mii_phy_probe(dev, &sc->rl_miibus, 1285a94100faSBill Paul re_ifmedia_upd, re_ifmedia_sts)) { 1286d1754a9bSJohn Baldwin device_printf(dev, "MII without any phy!\n"); 1287a94100faSBill Paul error = ENXIO; 1288a94100faSBill Paul goto fail; 1289a94100faSBill Paul } 1290a94100faSBill Paul 1291a94100faSBill Paul ifp->if_softc = sc; 12929bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 1293a94100faSBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 1294a94100faSBill Paul ifp->if_ioctl = re_ioctl; 1295a94100faSBill Paul ifp->if_start = re_start; 1296d65abd66SPyun YongHyeon ifp->if_hwassist = RE_CSUM_FEATURES | CSUM_TSO; 1297d65abd66SPyun YongHyeon ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4; 1298498bd0d3SBill Paul ifp->if_capenable = ifp->if_capabilities; 1299a94100faSBill Paul ifp->if_init = re_init; 130052732175SMax Laier IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN); 130152732175SMax Laier ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN; 130252732175SMax Laier IFQ_SET_READY(&ifp->if_snd); 1303a94100faSBill Paul 1304ed510fb0SBill Paul TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp); 1305ed510fb0SBill Paul TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc); 1306ed510fb0SBill Paul 1307a94100faSBill Paul /* 1308a94100faSBill Paul * Call MI attach routine. 1309a94100faSBill Paul */ 1310a94100faSBill Paul ether_ifattach(ifp, eaddr); 1311a94100faSBill Paul 1312960fd5b3SPyun YongHyeon /* VLAN capability setup */ 1313960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING; 1314960fd5b3SPyun YongHyeon if (ifp->if_capabilities & IFCAP_HWCSUM) 1315960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 13167467bd53SPyun YongHyeon /* Enable WOL if PM is supported. */ 13177467bd53SPyun YongHyeon if (pci_find_extcap(sc->rl_dev, PCIY_PMG, ®) == 0) 13187467bd53SPyun YongHyeon ifp->if_capabilities |= IFCAP_WOL; 1319960fd5b3SPyun YongHyeon ifp->if_capenable = ifp->if_capabilities; 1320960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING 1321960fd5b3SPyun YongHyeon ifp->if_capabilities |= IFCAP_POLLING; 1322960fd5b3SPyun YongHyeon #endif 1323960fd5b3SPyun YongHyeon /* 1324960fd5b3SPyun YongHyeon * Tell the upper layer(s) we support long frames. 1325960fd5b3SPyun YongHyeon * Must appear after the call to ether_ifattach() because 1326960fd5b3SPyun YongHyeon * ether_ifattach() sets ifi_hdrlen to the default value. 1327960fd5b3SPyun YongHyeon */ 1328960fd5b3SPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 1329960fd5b3SPyun YongHyeon 1330ed510fb0SBill Paul #ifdef RE_DIAG 1331ed510fb0SBill Paul /* 1332ed510fb0SBill Paul * Perform hardware diagnostic on the original RTL8169. 1333ed510fb0SBill Paul * Some 32-bit cards were incorrectly wired and would 1334ed510fb0SBill Paul * malfunction if plugged into a 64-bit slot. 1335ed510fb0SBill Paul */ 1336a94100faSBill Paul 1337ed510fb0SBill Paul if (hwrev == RL_HWREV_8169) { 1338ed510fb0SBill Paul error = re_diag(sc); 1339a94100faSBill Paul if (error) { 1340ed510fb0SBill Paul device_printf(dev, 1341ed510fb0SBill Paul "attach aborted due to hardware diag failure\n"); 1342a94100faSBill Paul ether_ifdetach(ifp); 1343a94100faSBill Paul goto fail; 1344a94100faSBill Paul } 1345ed510fb0SBill Paul } 1346ed510fb0SBill Paul #endif 1347a94100faSBill Paul 1348a94100faSBill Paul /* Hook interrupt last to avoid having to lock softc */ 1349351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) 13505774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[0], 13515774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 13525774c5ffSPyun YongHyeon &sc->rl_intrhand[0]); 13535774c5ffSPyun YongHyeon else { 13545774c5ffSPyun YongHyeon for (i = 0; i < RL_MSI_MESSAGES; i++) { 13555774c5ffSPyun YongHyeon error = bus_setup_intr(dev, sc->rl_irq[i], 13565774c5ffSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc, 13575774c5ffSPyun YongHyeon &sc->rl_intrhand[i]); 13585774c5ffSPyun YongHyeon if (error != 0) 13595774c5ffSPyun YongHyeon break; 13605774c5ffSPyun YongHyeon } 13615774c5ffSPyun YongHyeon } 1362a94100faSBill Paul if (error) { 1363d1754a9bSJohn Baldwin device_printf(dev, "couldn't set up irq\n"); 1364a94100faSBill Paul ether_ifdetach(ifp); 1365a94100faSBill Paul } 1366a94100faSBill Paul 1367a94100faSBill Paul fail: 1368ed510fb0SBill Paul 1369a94100faSBill Paul if (error) 1370a94100faSBill Paul re_detach(dev); 1371a94100faSBill Paul 1372a94100faSBill Paul return (error); 1373a94100faSBill Paul } 1374a94100faSBill Paul 1375a94100faSBill Paul /* 1376a94100faSBill Paul * Shutdown hardware and free up resources. This can be called any 1377a94100faSBill Paul * time after the mutex has been initialized. It is called in both 1378a94100faSBill Paul * the error case in attach and the normal detach case so it needs 1379a94100faSBill Paul * to be careful about only freeing resources that have actually been 1380a94100faSBill Paul * allocated. 1381a94100faSBill Paul */ 1382a94100faSBill Paul static int 1383a94100faSBill Paul re_detach(dev) 1384a94100faSBill Paul device_t dev; 1385a94100faSBill Paul { 1386a94100faSBill Paul struct rl_softc *sc; 1387a94100faSBill Paul struct ifnet *ifp; 13885774c5ffSPyun YongHyeon int i, rid; 1389a94100faSBill Paul 1390a94100faSBill Paul sc = device_get_softc(dev); 1391fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1392aedd16d9SJohn-Mark Gurney KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized")); 139397b9d4baSJohn-Mark Gurney 139440929967SGleb Smirnoff #ifdef DEVICE_POLLING 139540929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 139640929967SGleb Smirnoff ether_poll_deregister(ifp); 139740929967SGleb Smirnoff #endif 139897b9d4baSJohn-Mark Gurney /* These should only be active if attach succeeded */ 1399525e6a87SRuslan Ermilov if (device_is_attached(dev)) { 140097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 140197b9d4baSJohn-Mark Gurney #if 0 140297b9d4baSJohn-Mark Gurney sc->suspended = 1; 140397b9d4baSJohn-Mark Gurney #endif 1404a94100faSBill Paul re_stop(sc); 1405525e6a87SRuslan Ermilov RL_UNLOCK(sc); 1406d1754a9bSJohn Baldwin callout_drain(&sc->rl_stat_callout); 14073d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_inttask); 14083d4c1b57SJohn Baldwin taskqueue_drain(taskqueue_fast, &sc->rl_txtask); 1409a94100faSBill Paul /* 1410a94100faSBill Paul * Force off the IFF_UP flag here, in case someone 1411a94100faSBill Paul * still had a BPF descriptor attached to this 141297b9d4baSJohn-Mark Gurney * interface. If they do, ether_ifdetach() will cause 1413a94100faSBill Paul * the BPF code to try and clear the promisc mode 1414a94100faSBill Paul * flag, which will bubble down to re_ioctl(), 1415a94100faSBill Paul * which will try to call re_init() again. This will 1416a94100faSBill Paul * turn the NIC back on and restart the MII ticker, 1417a94100faSBill Paul * which will panic the system when the kernel tries 1418a94100faSBill Paul * to invoke the re_tick() function that isn't there 1419a94100faSBill Paul * anymore. 1420a94100faSBill Paul */ 1421a94100faSBill Paul ifp->if_flags &= ~IFF_UP; 1422525e6a87SRuslan Ermilov ether_ifdetach(ifp); 1423a94100faSBill Paul } 1424a94100faSBill Paul if (sc->rl_miibus) 1425a94100faSBill Paul device_delete_child(dev, sc->rl_miibus); 1426a94100faSBill Paul bus_generic_detach(dev); 1427a94100faSBill Paul 142897b9d4baSJohn-Mark Gurney /* 142997b9d4baSJohn-Mark Gurney * The rest is resource deallocation, so we should already be 143097b9d4baSJohn-Mark Gurney * stopped here. 143197b9d4baSJohn-Mark Gurney */ 143297b9d4baSJohn-Mark Gurney 14335774c5ffSPyun YongHyeon for (i = 0; i < RL_MSI_MESSAGES; i++) { 14345774c5ffSPyun YongHyeon if (sc->rl_intrhand[i] != NULL) { 14355774c5ffSPyun YongHyeon bus_teardown_intr(dev, sc->rl_irq[i], 14365774c5ffSPyun YongHyeon sc->rl_intrhand[i]); 14375774c5ffSPyun YongHyeon sc->rl_intrhand[i] = NULL; 14385774c5ffSPyun YongHyeon } 14395774c5ffSPyun YongHyeon } 1440ad4f426eSWarner Losh if (ifp != NULL) 1441ad4f426eSWarner Losh if_free(ifp); 1442351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_MSI) == 0) { 14435774c5ffSPyun YongHyeon if (sc->rl_irq[0] != NULL) { 14445774c5ffSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, 0, 14455774c5ffSPyun YongHyeon sc->rl_irq[0]); 14465774c5ffSPyun YongHyeon sc->rl_irq[0] = NULL; 14475774c5ffSPyun YongHyeon } 14485774c5ffSPyun YongHyeon } else { 14495774c5ffSPyun YongHyeon for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) { 14505774c5ffSPyun YongHyeon if (sc->rl_irq[i] != NULL) { 14515774c5ffSPyun YongHyeon bus_release_resource(dev, SYS_RES_IRQ, rid, 14525774c5ffSPyun YongHyeon sc->rl_irq[i]); 14535774c5ffSPyun YongHyeon sc->rl_irq[i] = NULL; 14545774c5ffSPyun YongHyeon } 14555774c5ffSPyun YongHyeon } 14565774c5ffSPyun YongHyeon pci_release_msi(dev); 14575774c5ffSPyun YongHyeon } 1458a94100faSBill Paul if (sc->rl_res) 1459ace7ed5dSPyun YongHyeon bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id, 1460ace7ed5dSPyun YongHyeon sc->rl_res); 1461a94100faSBill Paul 1462a94100faSBill Paul /* Unload and free the RX DMA ring memory and map */ 1463a94100faSBill Paul 1464a94100faSBill Paul if (sc->rl_ldata.rl_rx_list_tag) { 1465a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag, 1466a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1467a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag, 1468a94100faSBill Paul sc->rl_ldata.rl_rx_list, 1469a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1470a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag); 1471a94100faSBill Paul } 1472a94100faSBill Paul 1473a94100faSBill Paul /* Unload and free the TX DMA ring memory and map */ 1474a94100faSBill Paul 1475a94100faSBill Paul if (sc->rl_ldata.rl_tx_list_tag) { 1476a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag, 1477a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1478a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag, 1479a94100faSBill Paul sc->rl_ldata.rl_tx_list, 1480a94100faSBill Paul sc->rl_ldata.rl_tx_list_map); 1481a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag); 1482a94100faSBill Paul } 1483a94100faSBill Paul 1484a94100faSBill Paul /* Destroy all the RX and TX buffer maps */ 1485a94100faSBill Paul 1486d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_mtag) { 1487d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 1488d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag, 1489d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_dmamap); 1490d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag); 1491d65abd66SPyun YongHyeon } 1492d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_mtag) { 1493d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) 1494d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1495d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_dmamap); 1496d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_rx_sparemap) 1497d65abd66SPyun YongHyeon bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag, 1498d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap); 1499d65abd66SPyun YongHyeon bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag); 1500a94100faSBill Paul } 1501a94100faSBill Paul 1502a94100faSBill Paul /* Unload and free the stats buffer and map */ 1503a94100faSBill Paul 1504a94100faSBill Paul if (sc->rl_ldata.rl_stag) { 1505a94100faSBill Paul bus_dmamap_unload(sc->rl_ldata.rl_stag, 1506a94100faSBill Paul sc->rl_ldata.rl_rx_list_map); 1507a94100faSBill Paul bus_dmamem_free(sc->rl_ldata.rl_stag, 1508a94100faSBill Paul sc->rl_ldata.rl_stats, 1509a94100faSBill Paul sc->rl_ldata.rl_smap); 1510a94100faSBill Paul bus_dma_tag_destroy(sc->rl_ldata.rl_stag); 1511a94100faSBill Paul } 1512a94100faSBill Paul 1513a94100faSBill Paul if (sc->rl_parent_tag) 1514a94100faSBill Paul bus_dma_tag_destroy(sc->rl_parent_tag); 1515a94100faSBill Paul 1516a94100faSBill Paul mtx_destroy(&sc->rl_mtx); 1517a94100faSBill Paul 1518a94100faSBill Paul return (0); 1519a94100faSBill Paul } 1520a94100faSBill Paul 1521d65abd66SPyun YongHyeon static __inline void 1522d65abd66SPyun YongHyeon re_discard_rxbuf(sc, idx) 1523a94100faSBill Paul struct rl_softc *sc; 1524a94100faSBill Paul int idx; 1525a94100faSBill Paul { 1526d65abd66SPyun YongHyeon struct rl_desc *desc; 1527d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1528d65abd66SPyun YongHyeon uint32_t cmdstat; 1529a94100faSBill Paul 1530d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1531d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1532d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1533d65abd66SPyun YongHyeon cmdstat = rxd->rx_size; 1534d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1535d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1536d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1537d65abd66SPyun YongHyeon } 1538d65abd66SPyun YongHyeon 1539d65abd66SPyun YongHyeon static int 1540d65abd66SPyun YongHyeon re_newbuf(sc, idx) 1541d65abd66SPyun YongHyeon struct rl_softc *sc; 1542d65abd66SPyun YongHyeon int idx; 1543d65abd66SPyun YongHyeon { 1544d65abd66SPyun YongHyeon struct mbuf *m; 1545d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 1546d65abd66SPyun YongHyeon bus_dma_segment_t segs[1]; 1547d65abd66SPyun YongHyeon bus_dmamap_t map; 1548d65abd66SPyun YongHyeon struct rl_desc *desc; 1549d65abd66SPyun YongHyeon uint32_t cmdstat; 1550d65abd66SPyun YongHyeon int error, nsegs; 1551d65abd66SPyun YongHyeon 1552d65abd66SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 1553d65abd66SPyun YongHyeon if (m == NULL) 1554a94100faSBill Paul return (ENOBUFS); 1555a94100faSBill Paul 1556a94100faSBill Paul m->m_len = m->m_pkthdr.len = MCLBYTES; 155722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 155822a11c96SJohn-Mark Gurney /* 155922a11c96SJohn-Mark Gurney * This is part of an evil trick to deal with non-x86 platforms. 156022a11c96SJohn-Mark Gurney * The RealTek chip requires RX buffers to be aligned on 64-bit 156122a11c96SJohn-Mark Gurney * boundaries, but that will hose non-x86 machines. To get around 156222a11c96SJohn-Mark Gurney * this, we leave some empty space at the start of each buffer 156322a11c96SJohn-Mark Gurney * and for non-x86 hosts, we copy the buffer back six bytes 156422a11c96SJohn-Mark Gurney * to achieve word alignment. This is slightly more efficient 156522a11c96SJohn-Mark Gurney * than allocating a new buffer, copying the contents, and 156622a11c96SJohn-Mark Gurney * discarding the old buffer. 156722a11c96SJohn-Mark Gurney */ 156822a11c96SJohn-Mark Gurney m_adj(m, RE_ETHER_ALIGN); 156922a11c96SJohn-Mark Gurney #endif 1570d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag, 1571d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT); 1572d65abd66SPyun YongHyeon if (error != 0) { 1573d65abd66SPyun YongHyeon m_freem(m); 1574d65abd66SPyun YongHyeon return (ENOBUFS); 1575d65abd66SPyun YongHyeon } 1576d65abd66SPyun YongHyeon KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs)); 1577a94100faSBill Paul 1578d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[idx]; 1579d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 1580d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1581d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1582d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap); 1583a94100faSBill Paul } 1584a94100faSBill Paul 1585d65abd66SPyun YongHyeon rxd->rx_m = m; 1586d65abd66SPyun YongHyeon map = rxd->rx_dmamap; 1587d65abd66SPyun YongHyeon rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap; 1588d65abd66SPyun YongHyeon rxd->rx_size = segs[0].ds_len; 1589d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_sparemap = map; 1590d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap, 1591a94100faSBill Paul BUS_DMASYNC_PREREAD); 1592a94100faSBill Paul 1593d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_rx_list[idx]; 1594d65abd66SPyun YongHyeon desc->rl_vlanctl = 0; 1595d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr)); 1596d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr)); 1597d65abd66SPyun YongHyeon cmdstat = segs[0].ds_len; 1598d65abd66SPyun YongHyeon if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1) 1599d65abd66SPyun YongHyeon cmdstat |= RL_RDESC_CMD_EOR; 1600d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN); 1601d65abd66SPyun YongHyeon 1602a94100faSBill Paul return (0); 1603a94100faSBill Paul } 1604a94100faSBill Paul 160522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 160622a11c96SJohn-Mark Gurney static __inline void 160722a11c96SJohn-Mark Gurney re_fixup_rx(m) 160822a11c96SJohn-Mark Gurney struct mbuf *m; 160922a11c96SJohn-Mark Gurney { 161022a11c96SJohn-Mark Gurney int i; 161122a11c96SJohn-Mark Gurney uint16_t *src, *dst; 161222a11c96SJohn-Mark Gurney 161322a11c96SJohn-Mark Gurney src = mtod(m, uint16_t *); 161422a11c96SJohn-Mark Gurney dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src; 161522a11c96SJohn-Mark Gurney 161622a11c96SJohn-Mark Gurney for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++) 161722a11c96SJohn-Mark Gurney *dst++ = *src++; 161822a11c96SJohn-Mark Gurney 161922a11c96SJohn-Mark Gurney m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN; 162022a11c96SJohn-Mark Gurney 162122a11c96SJohn-Mark Gurney return; 162222a11c96SJohn-Mark Gurney } 162322a11c96SJohn-Mark Gurney #endif 162422a11c96SJohn-Mark Gurney 1625a94100faSBill Paul static int 1626a94100faSBill Paul re_tx_list_init(sc) 1627a94100faSBill Paul struct rl_softc *sc; 1628a94100faSBill Paul { 1629d65abd66SPyun YongHyeon struct rl_desc *desc; 1630d65abd66SPyun YongHyeon int i; 163197b9d4baSJohn-Mark Gurney 163297b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 163397b9d4baSJohn-Mark Gurney 1634d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_tx_list, 1635d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc)); 1636d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) 1637d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_desc[i].tx_m = NULL; 1638d65abd66SPyun YongHyeon /* Set EOR. */ 1639d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1]; 1640d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR); 1641a94100faSBill Paul 1642a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1643d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_list_map, 1644d65abd66SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1645d65abd66SPyun YongHyeon 1646a94100faSBill Paul sc->rl_ldata.rl_tx_prodidx = 0; 1647a94100faSBill Paul sc->rl_ldata.rl_tx_considx = 0; 1648d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt; 1649a94100faSBill Paul 1650a94100faSBill Paul return (0); 1651a94100faSBill Paul } 1652a94100faSBill Paul 1653a94100faSBill Paul static int 1654a94100faSBill Paul re_rx_list_init(sc) 1655a94100faSBill Paul struct rl_softc *sc; 1656a94100faSBill Paul { 1657d65abd66SPyun YongHyeon int error, i; 1658a94100faSBill Paul 1659d65abd66SPyun YongHyeon bzero(sc->rl_ldata.rl_rx_list, 1660d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc)); 1661d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 1662d65abd66SPyun YongHyeon sc->rl_ldata.rl_rx_desc[i].rx_m = NULL; 1663d65abd66SPyun YongHyeon if ((error = re_newbuf(sc, i)) != 0) 1664d65abd66SPyun YongHyeon return (error); 1665a94100faSBill Paul } 1666a94100faSBill Paul 1667a94100faSBill Paul /* Flush the RX descriptors */ 1668a94100faSBill Paul 1669a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1670a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1671a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1672a94100faSBill Paul 1673a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = 0; 1674a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1675a94100faSBill Paul 1676a94100faSBill Paul return (0); 1677a94100faSBill Paul } 1678a94100faSBill Paul 1679a94100faSBill Paul /* 1680a94100faSBill Paul * RX handler for C+ and 8169. For the gigE chips, we support 1681a94100faSBill Paul * the reception of jumbo frames that have been fragmented 1682a94100faSBill Paul * across multiple 2K mbuf cluster buffers. 1683a94100faSBill Paul */ 1684ed510fb0SBill Paul static int 1685a94100faSBill Paul re_rxeof(sc) 1686a94100faSBill Paul struct rl_softc *sc; 1687a94100faSBill Paul { 1688a94100faSBill Paul struct mbuf *m; 1689a94100faSBill Paul struct ifnet *ifp; 1690a94100faSBill Paul int i, total_len; 1691a94100faSBill Paul struct rl_desc *cur_rx; 1692a94100faSBill Paul u_int32_t rxstat, rxvlan; 1693ed510fb0SBill Paul int maxpkt = 16; 1694a94100faSBill Paul 16955120abbfSSam Leffler RL_LOCK_ASSERT(sc); 16965120abbfSSam Leffler 1697fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1698a94100faSBill Paul 1699a94100faSBill Paul /* Invalidate the descriptor memory */ 1700a94100faSBill Paul 1701a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1702a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1703d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1704a94100faSBill Paul 1705d65abd66SPyun YongHyeon for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0; 1706d65abd66SPyun YongHyeon i = RL_RX_DESC_NXT(sc, i)) { 1707a94100faSBill Paul cur_rx = &sc->rl_ldata.rl_rx_list[i]; 1708a94100faSBill Paul rxstat = le32toh(cur_rx->rl_cmdstat); 1709d65abd66SPyun YongHyeon if ((rxstat & RL_RDESC_STAT_OWN) != 0) 1710d65abd66SPyun YongHyeon break; 1711d65abd66SPyun YongHyeon total_len = rxstat & sc->rl_rxlenmask; 1712a94100faSBill Paul rxvlan = le32toh(cur_rx->rl_vlanctl); 1713d65abd66SPyun YongHyeon m = sc->rl_ldata.rl_rx_desc[i].rx_m; 1714a94100faSBill Paul 1715a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_EOF)) { 1716d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 1717d65abd66SPyun YongHyeon /* 1718d65abd66SPyun YongHyeon * If this is part of a multi-fragment packet, 1719d65abd66SPyun YongHyeon * discard all the pieces. 1720d65abd66SPyun YongHyeon */ 1721d65abd66SPyun YongHyeon if (sc->rl_head != NULL) { 1722d65abd66SPyun YongHyeon m_freem(sc->rl_head); 1723d65abd66SPyun YongHyeon sc->rl_head = sc->rl_tail = NULL; 1724d65abd66SPyun YongHyeon } 1725d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1726d65abd66SPyun YongHyeon continue; 1727d65abd66SPyun YongHyeon } 172822a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1729a94100faSBill Paul if (sc->rl_head == NULL) 1730a94100faSBill Paul sc->rl_head = sc->rl_tail = m; 1731a94100faSBill Paul else { 1732a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1733a94100faSBill Paul sc->rl_tail->m_next = m; 1734a94100faSBill Paul sc->rl_tail = m; 1735a94100faSBill Paul } 1736a94100faSBill Paul continue; 1737a94100faSBill Paul } 1738a94100faSBill Paul 1739a94100faSBill Paul /* 1740a94100faSBill Paul * NOTE: for the 8139C+, the frame length field 1741a94100faSBill Paul * is always 12 bits in size, but for the gigE chips, 1742a94100faSBill Paul * it is 13 bits (since the max RX frame length is 16K). 1743a94100faSBill Paul * Unfortunately, all 32 bits in the status word 1744a94100faSBill Paul * were already used, so to make room for the extra 1745a94100faSBill Paul * length bit, RealTek took out the 'frame alignment 1746a94100faSBill Paul * error' bit and shifted the other status bits 1747a94100faSBill Paul * over one slot. The OWN, EOR, FS and LS bits are 1748a94100faSBill Paul * still in the same places. We have already extracted 1749a94100faSBill Paul * the frame length and checked the OWN bit, so rather 1750a94100faSBill Paul * than using an alternate bit mapping, we shift the 1751a94100faSBill Paul * status bits one space to the right so we can evaluate 1752a94100faSBill Paul * them using the 8169 status as though it was in the 1753a94100faSBill Paul * same format as that of the 8139C+. 1754a94100faSBill Paul */ 1755a94100faSBill Paul if (sc->rl_type == RL_8169) 1756a94100faSBill Paul rxstat >>= 1; 1757a94100faSBill Paul 175822a11c96SJohn-Mark Gurney /* 175922a11c96SJohn-Mark Gurney * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be 176022a11c96SJohn-Mark Gurney * set, but if CRC is clear, it will still be a valid frame. 176122a11c96SJohn-Mark Gurney */ 176222a11c96SJohn-Mark Gurney if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 && 176322a11c96SJohn-Mark Gurney (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) { 1764a94100faSBill Paul ifp->if_ierrors++; 1765a94100faSBill Paul /* 1766a94100faSBill Paul * If this is part of a multi-fragment packet, 1767a94100faSBill Paul * discard all the pieces. 1768a94100faSBill Paul */ 1769a94100faSBill Paul if (sc->rl_head != NULL) { 1770a94100faSBill Paul m_freem(sc->rl_head); 1771a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1772a94100faSBill Paul } 1773d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1774a94100faSBill Paul continue; 1775a94100faSBill Paul } 1776a94100faSBill Paul 1777a94100faSBill Paul /* 1778a94100faSBill Paul * If allocating a replacement mbuf fails, 1779a94100faSBill Paul * reload the current one. 1780a94100faSBill Paul */ 1781a94100faSBill Paul 1782d65abd66SPyun YongHyeon if (re_newbuf(sc, i) != 0) { 1783d65abd66SPyun YongHyeon ifp->if_iqdrops++; 1784a94100faSBill Paul if (sc->rl_head != NULL) { 1785a94100faSBill Paul m_freem(sc->rl_head); 1786a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1787a94100faSBill Paul } 1788d65abd66SPyun YongHyeon re_discard_rxbuf(sc, i); 1789a94100faSBill Paul continue; 1790a94100faSBill Paul } 1791a94100faSBill Paul 1792a94100faSBill Paul if (sc->rl_head != NULL) { 179322a11c96SJohn-Mark Gurney m->m_len = total_len % RE_RX_DESC_BUFLEN; 179422a11c96SJohn-Mark Gurney if (m->m_len == 0) 179522a11c96SJohn-Mark Gurney m->m_len = RE_RX_DESC_BUFLEN; 1796a94100faSBill Paul /* 1797a94100faSBill Paul * Special case: if there's 4 bytes or less 1798a94100faSBill Paul * in this buffer, the mbuf can be discarded: 1799a94100faSBill Paul * the last 4 bytes is the CRC, which we don't 1800a94100faSBill Paul * care about anyway. 1801a94100faSBill Paul */ 1802a94100faSBill Paul if (m->m_len <= ETHER_CRC_LEN) { 1803a94100faSBill Paul sc->rl_tail->m_len -= 1804a94100faSBill Paul (ETHER_CRC_LEN - m->m_len); 1805a94100faSBill Paul m_freem(m); 1806a94100faSBill Paul } else { 1807a94100faSBill Paul m->m_len -= ETHER_CRC_LEN; 1808a94100faSBill Paul m->m_flags &= ~M_PKTHDR; 1809a94100faSBill Paul sc->rl_tail->m_next = m; 1810a94100faSBill Paul } 1811a94100faSBill Paul m = sc->rl_head; 1812a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 1813a94100faSBill Paul m->m_pkthdr.len = total_len - ETHER_CRC_LEN; 1814a94100faSBill Paul } else 1815a94100faSBill Paul m->m_pkthdr.len = m->m_len = 1816a94100faSBill Paul (total_len - ETHER_CRC_LEN); 1817a94100faSBill Paul 181822a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX 181922a11c96SJohn-Mark Gurney re_fixup_rx(m); 182022a11c96SJohn-Mark Gurney #endif 1821a94100faSBill Paul ifp->if_ipackets++; 1822a94100faSBill Paul m->m_pkthdr.rcvif = ifp; 1823a94100faSBill Paul 1824a94100faSBill Paul /* Do RX checksumming if enabled */ 1825a94100faSBill Paul 1826a94100faSBill Paul if (ifp->if_capenable & IFCAP_RXCSUM) { 1827a94100faSBill Paul 1828a94100faSBill Paul /* Check IP header checksum */ 1829a94100faSBill Paul if (rxstat & RL_RDESC_STAT_PROTOID) 1830a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 1831a94100faSBill Paul if (!(rxstat & RL_RDESC_STAT_IPSUMBAD)) 1832a94100faSBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 1833a94100faSBill Paul 1834a94100faSBill Paul /* Check TCP/UDP checksum */ 1835a94100faSBill Paul if ((RL_TCPPKT(rxstat) && 1836a94100faSBill Paul !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) || 1837a94100faSBill Paul (RL_UDPPKT(rxstat) && 1838a94100faSBill Paul !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) { 1839a94100faSBill Paul m->m_pkthdr.csum_flags |= 1840a94100faSBill Paul CSUM_DATA_VALID|CSUM_PSEUDO_HDR; 1841a94100faSBill Paul m->m_pkthdr.csum_data = 0xffff; 1842a94100faSBill Paul } 1843a94100faSBill Paul } 1844ed510fb0SBill Paul maxpkt--; 1845d147662cSGleb Smirnoff if (rxvlan & RL_RDESC_VLANCTL_TAG) { 184678ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = 184778ba57b9SAndre Oppermann ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)); 184878ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 1849d147662cSGleb Smirnoff } 18505120abbfSSam Leffler RL_UNLOCK(sc); 1851a94100faSBill Paul (*ifp->if_input)(ifp, m); 18525120abbfSSam Leffler RL_LOCK(sc); 1853a94100faSBill Paul } 1854a94100faSBill Paul 1855a94100faSBill Paul /* Flush the RX DMA ring */ 1856a94100faSBill Paul 1857a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag, 1858a94100faSBill Paul sc->rl_ldata.rl_rx_list_map, 1859a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 1860a94100faSBill Paul 1861a94100faSBill Paul sc->rl_ldata.rl_rx_prodidx = i; 1862ed510fb0SBill Paul 1863ed510fb0SBill Paul if (maxpkt) 1864ed510fb0SBill Paul return(EAGAIN); 1865ed510fb0SBill Paul 1866ed510fb0SBill Paul return(0); 1867a94100faSBill Paul } 1868a94100faSBill Paul 1869a94100faSBill Paul static void 1870a94100faSBill Paul re_txeof(sc) 1871a94100faSBill Paul struct rl_softc *sc; 1872a94100faSBill Paul { 1873a94100faSBill Paul struct ifnet *ifp; 1874d65abd66SPyun YongHyeon struct rl_txdesc *txd; 1875a94100faSBill Paul u_int32_t txstat; 1876d65abd66SPyun YongHyeon int cons; 1877d65abd66SPyun YongHyeon 1878d65abd66SPyun YongHyeon cons = sc->rl_ldata.rl_tx_considx; 1879d65abd66SPyun YongHyeon if (cons == sc->rl_ldata.rl_tx_prodidx) 1880d65abd66SPyun YongHyeon return; 1881a94100faSBill Paul 1882fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 1883a94100faSBill Paul /* Invalidate the TX descriptor list */ 1884a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 1885a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 1886d65abd66SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1887a94100faSBill Paul 1888d65abd66SPyun YongHyeon for (; cons != sc->rl_ldata.rl_tx_prodidx; 1889d65abd66SPyun YongHyeon cons = RL_TX_DESC_NXT(sc, cons)) { 1890d65abd66SPyun YongHyeon txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat); 1891d65abd66SPyun YongHyeon if (txstat & RL_TDESC_STAT_OWN) 1892a94100faSBill Paul break; 1893a94100faSBill Paul /* 1894a94100faSBill Paul * We only stash mbufs in the last descriptor 1895a94100faSBill Paul * in a fragment chain, which also happens to 1896a94100faSBill Paul * be the only place where the TX status bits 1897a94100faSBill Paul * are valid. 1898a94100faSBill Paul */ 1899a94100faSBill Paul if (txstat & RL_TDESC_CMD_EOF) { 1900d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[cons]; 1901d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 1902d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 1903d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 1904d65abd66SPyun YongHyeon txd->tx_dmamap); 1905d65abd66SPyun YongHyeon KASSERT(txd->tx_m != NULL, 1906d65abd66SPyun YongHyeon ("%s: freeing NULL mbufs!", __func__)); 1907d65abd66SPyun YongHyeon m_freem(txd->tx_m); 1908d65abd66SPyun YongHyeon txd->tx_m = NULL; 1909a94100faSBill Paul if (txstat & (RL_TDESC_STAT_EXCESSCOL| 1910a94100faSBill Paul RL_TDESC_STAT_COLCNT)) 1911a94100faSBill Paul ifp->if_collisions++; 1912a94100faSBill Paul if (txstat & RL_TDESC_STAT_TXERRSUM) 1913a94100faSBill Paul ifp->if_oerrors++; 1914a94100faSBill Paul else 1915a94100faSBill Paul ifp->if_opackets++; 1916a94100faSBill Paul } 1917a94100faSBill Paul sc->rl_ldata.rl_tx_free++; 1918d65abd66SPyun YongHyeon ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1919a94100faSBill Paul } 1920d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_considx = cons; 1921a94100faSBill Paul 1922a94100faSBill Paul /* No changes made to the TX ring, so no flush needed */ 1923a94100faSBill Paul 1924d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) { 19250fc4974fSBill Paul /* 1926b4b95879SMarius Strobl * Some chips will ignore a second TX request issued 1927b4b95879SMarius Strobl * while an existing transmission is in progress. If 1928b4b95879SMarius Strobl * the transmitter goes idle but there are still 1929b4b95879SMarius Strobl * packets waiting to be sent, we need to restart the 1930b4b95879SMarius Strobl * channel here to flush them out. This only seems to 1931b4b95879SMarius Strobl * be required with the PCIe devices. 19320fc4974fSBill Paul */ 19330fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 19340fc4974fSBill Paul 1935ed510fb0SBill Paul #ifdef RE_TX_MODERATION 1936a94100faSBill Paul /* 1937b4b95879SMarius Strobl * If not all descriptors have been reaped yet, reload 1938b4b95879SMarius Strobl * the timer so that we will eventually get another 1939a94100faSBill Paul * interrupt that will cause us to re-enter this routine. 1940a94100faSBill Paul * This is done in case the transmitter has gone idle. 1941a94100faSBill Paul */ 1942a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 1943ed510fb0SBill Paul #endif 1944b4b95879SMarius Strobl } else 1945b4b95879SMarius Strobl sc->rl_watchdog_timer = 0; 1946a94100faSBill Paul } 1947a94100faSBill Paul 1948a94100faSBill Paul static void 1949a94100faSBill Paul re_tick(xsc) 1950a94100faSBill Paul void *xsc; 1951a94100faSBill Paul { 1952a94100faSBill Paul struct rl_softc *sc; 1953d1754a9bSJohn Baldwin struct mii_data *mii; 1954ed510fb0SBill Paul struct ifnet *ifp; 1955a94100faSBill Paul 1956a94100faSBill Paul sc = xsc; 1957ed510fb0SBill Paul ifp = sc->rl_ifp; 195897b9d4baSJohn-Mark Gurney 195997b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 196097b9d4baSJohn-Mark Gurney 19611d545c7aSMarius Strobl re_watchdog(sc); 1962a94100faSBill Paul 19631d545c7aSMarius Strobl mii = device_get_softc(sc->rl_miibus); 1964a94100faSBill Paul mii_tick(mii); 1965351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_LINK) != 0) { 1966ed510fb0SBill Paul if (!(mii->mii_media_status & IFM_ACTIVE)) 1967351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 1968ed510fb0SBill Paul } else { 1969ed510fb0SBill Paul if (mii->mii_media_status & IFM_ACTIVE && 1970ed510fb0SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 1971351a76f9SPyun YongHyeon sc->rl_flags |= RL_FLAG_LINK; 1972ed510fb0SBill Paul if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1973ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, 1974ed510fb0SBill Paul &sc->rl_txtask); 1975ed510fb0SBill Paul } 1976ed510fb0SBill Paul } 1977a94100faSBill Paul 1978d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 1979a94100faSBill Paul } 1980a94100faSBill Paul 1981a94100faSBill Paul #ifdef DEVICE_POLLING 1982a94100faSBill Paul static void 1983a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 1984a94100faSBill Paul { 1985a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 1986a94100faSBill Paul 1987a94100faSBill Paul RL_LOCK(sc); 198840929967SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 198997b9d4baSJohn-Mark Gurney re_poll_locked(ifp, cmd, count); 199097b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 199197b9d4baSJohn-Mark Gurney } 199297b9d4baSJohn-Mark Gurney 199397b9d4baSJohn-Mark Gurney static void 199497b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 199597b9d4baSJohn-Mark Gurney { 199697b9d4baSJohn-Mark Gurney struct rl_softc *sc = ifp->if_softc; 199797b9d4baSJohn-Mark Gurney 199897b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 199997b9d4baSJohn-Mark Gurney 2000a94100faSBill Paul sc->rxcycles = count; 2001a94100faSBill Paul re_rxeof(sc); 2002a94100faSBill Paul re_txeof(sc); 2003a94100faSBill Paul 200437652939SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2005ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 2006a94100faSBill Paul 2007a94100faSBill Paul if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */ 2008a94100faSBill Paul u_int16_t status; 2009a94100faSBill Paul 2010a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2011a94100faSBill Paul if (status == 0xffff) 201297b9d4baSJohn-Mark Gurney return; 2013a94100faSBill Paul if (status) 2014a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2015a94100faSBill Paul 2016a94100faSBill Paul /* 2017a94100faSBill Paul * XXX check behaviour on receiver stalls. 2018a94100faSBill Paul */ 2019a94100faSBill Paul 2020a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 2021a94100faSBill Paul re_reset(sc); 202297b9d4baSJohn-Mark Gurney re_init_locked(sc); 2023a94100faSBill Paul } 2024a94100faSBill Paul } 2025a94100faSBill Paul } 2026a94100faSBill Paul #endif /* DEVICE_POLLING */ 2027a94100faSBill Paul 2028ef544f63SPaolo Pisati static int 2029a94100faSBill Paul re_intr(arg) 2030a94100faSBill Paul void *arg; 2031a94100faSBill Paul { 2032a94100faSBill Paul struct rl_softc *sc; 2033ed510fb0SBill Paul uint16_t status; 2034a94100faSBill Paul 2035a94100faSBill Paul sc = arg; 2036ed510fb0SBill Paul 2037ed510fb0SBill Paul status = CSR_READ_2(sc, RL_ISR); 2038498bd0d3SBill Paul if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0) 2039ef544f63SPaolo Pisati return (FILTER_STRAY); 2040ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2041ed510fb0SBill Paul 2042ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2043ed510fb0SBill Paul 2044ef544f63SPaolo Pisati return (FILTER_HANDLED); 2045ed510fb0SBill Paul } 2046ed510fb0SBill Paul 2047ed510fb0SBill Paul static void 2048ed510fb0SBill Paul re_int_task(arg, npending) 2049ed510fb0SBill Paul void *arg; 2050ed510fb0SBill Paul int npending; 2051ed510fb0SBill Paul { 2052ed510fb0SBill Paul struct rl_softc *sc; 2053ed510fb0SBill Paul struct ifnet *ifp; 2054ed510fb0SBill Paul u_int16_t status; 2055ed510fb0SBill Paul int rval = 0; 2056ed510fb0SBill Paul 2057ed510fb0SBill Paul sc = arg; 2058ed510fb0SBill Paul ifp = sc->rl_ifp; 2059a94100faSBill Paul 2060a94100faSBill Paul RL_LOCK(sc); 206197b9d4baSJohn-Mark Gurney 2062a94100faSBill Paul status = CSR_READ_2(sc, RL_ISR); 2063a94100faSBill Paul CSR_WRITE_2(sc, RL_ISR, status); 2064a94100faSBill Paul 2065d65abd66SPyun YongHyeon if (sc->suspended || 2066d65abd66SPyun YongHyeon (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 2067ed510fb0SBill Paul RL_UNLOCK(sc); 2068ed510fb0SBill Paul return; 2069ed510fb0SBill Paul } 2070a94100faSBill Paul 2071ed510fb0SBill Paul #ifdef DEVICE_POLLING 2072ed510fb0SBill Paul if (ifp->if_capenable & IFCAP_POLLING) { 2073ed510fb0SBill Paul RL_UNLOCK(sc); 2074ed510fb0SBill Paul return; 2075ed510fb0SBill Paul } 2076ed510fb0SBill Paul #endif 2077a94100faSBill Paul 2078ed510fb0SBill Paul if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW)) 2079ed510fb0SBill Paul rval = re_rxeof(sc); 2080ed510fb0SBill Paul 2081ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2082ed510fb0SBill Paul if (status & (RL_ISR_TIMEOUT_EXPIRED| 2083ed510fb0SBill Paul #else 2084ed510fb0SBill Paul if (status & (RL_ISR_TX_OK| 2085ed510fb0SBill Paul #endif 2086ed510fb0SBill Paul RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL)) 2087a94100faSBill Paul re_txeof(sc); 2088a94100faSBill Paul 2089a94100faSBill Paul if (status & RL_ISR_SYSTEM_ERR) { 2090a94100faSBill Paul re_reset(sc); 209197b9d4baSJohn-Mark Gurney re_init_locked(sc); 2092a94100faSBill Paul } 2093a94100faSBill Paul 2094a94100faSBill Paul if (status & RL_ISR_LINKCHG) { 2095d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 2096d1754a9bSJohn Baldwin re_tick(sc); 2097a94100faSBill Paul } 2098a94100faSBill Paul 209952732175SMax Laier if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2100ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask); 2101a94100faSBill Paul 2102a94100faSBill Paul RL_UNLOCK(sc); 2103ed510fb0SBill Paul 2104ed510fb0SBill Paul if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) { 2105ed510fb0SBill Paul taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask); 2106ed510fb0SBill Paul return; 2107ed510fb0SBill Paul } 2108ed510fb0SBill Paul 2109ed510fb0SBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2110ed510fb0SBill Paul 2111ed510fb0SBill Paul return; 2112a94100faSBill Paul } 2113a94100faSBill Paul 2114d65abd66SPyun YongHyeon static int 2115d65abd66SPyun YongHyeon re_encap(sc, m_head) 2116d65abd66SPyun YongHyeon struct rl_softc *sc; 2117d65abd66SPyun YongHyeon struct mbuf **m_head; 2118d65abd66SPyun YongHyeon { 2119d65abd66SPyun YongHyeon struct rl_txdesc *txd, *txd_last; 2120d65abd66SPyun YongHyeon bus_dma_segment_t segs[RL_NTXSEGS]; 2121d65abd66SPyun YongHyeon bus_dmamap_t map; 2122d65abd66SPyun YongHyeon struct mbuf *m_new; 2123d65abd66SPyun YongHyeon struct rl_desc *desc; 2124d65abd66SPyun YongHyeon int nsegs, prod; 2125d65abd66SPyun YongHyeon int i, error, ei, si; 2126d65abd66SPyun YongHyeon int padlen; 2127ccf34c81SPyun YongHyeon uint32_t cmdstat, csum_flags, vlanctl; 2128a94100faSBill Paul 2129d65abd66SPyun YongHyeon RL_LOCK_ASSERT(sc); 2130738489d1SPyun YongHyeon M_ASSERTPKTHDR((*m_head)); 21310fc4974fSBill Paul 21320fc4974fSBill Paul /* 21330fc4974fSBill Paul * With some of the RealTek chips, using the checksum offload 21340fc4974fSBill Paul * support in conjunction with the autopadding feature results 21350fc4974fSBill Paul * in the transmission of corrupt frames. For example, if we 21360fc4974fSBill Paul * need to send a really small IP fragment that's less than 60 21370fc4974fSBill Paul * bytes in size, and IP header checksumming is enabled, the 21380fc4974fSBill Paul * resulting ethernet frame that appears on the wire will 213999c8ae87SPyun YongHyeon * have garbled payload. To work around this, if TX IP checksum 21400fc4974fSBill Paul * offload is enabled, we always manually pad short frames out 2141d65abd66SPyun YongHyeon * to the minimum ethernet frame size. 21420fc4974fSBill Paul */ 2143a4148af5SPyun YongHyeon if ((*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN && 214499c8ae87SPyun YongHyeon ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) { 2145d65abd66SPyun YongHyeon padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len; 2146d65abd66SPyun YongHyeon if (M_WRITABLE(*m_head) == 0) { 2147d65abd66SPyun YongHyeon /* Get a writable copy. */ 2148d65abd66SPyun YongHyeon m_new = m_dup(*m_head, M_DONTWAIT); 2149d65abd66SPyun YongHyeon m_freem(*m_head); 2150d65abd66SPyun YongHyeon if (m_new == NULL) { 2151d65abd66SPyun YongHyeon *m_head = NULL; 2152a94100faSBill Paul return (ENOBUFS); 2153a94100faSBill Paul } 2154d65abd66SPyun YongHyeon *m_head = m_new; 2155d65abd66SPyun YongHyeon } 2156d65abd66SPyun YongHyeon if ((*m_head)->m_next != NULL || 2157d65abd66SPyun YongHyeon M_TRAILINGSPACE(*m_head) < padlen) { 215880a2a305SJohn-Mark Gurney m_new = m_defrag(*m_head, M_DONTWAIT); 2159b4b95879SMarius Strobl if (m_new == NULL) { 2160b4b95879SMarius Strobl m_freem(*m_head); 2161b4b95879SMarius Strobl *m_head = NULL; 216280a2a305SJohn-Mark Gurney return (ENOBUFS); 2163b4b95879SMarius Strobl } 2164d65abd66SPyun YongHyeon } else 2165d65abd66SPyun YongHyeon m_new = *m_head; 2166a94100faSBill Paul 21670fc4974fSBill Paul /* 21680fc4974fSBill Paul * Manually pad short frames, and zero the pad space 21690fc4974fSBill Paul * to avoid leaking data. 21700fc4974fSBill Paul */ 2171d65abd66SPyun YongHyeon bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen); 2172d65abd66SPyun YongHyeon m_new->m_pkthdr.len += padlen; 21730fc4974fSBill Paul m_new->m_len = m_new->m_pkthdr.len; 2174d65abd66SPyun YongHyeon *m_head = m_new; 21750fc4974fSBill Paul } 21760fc4974fSBill Paul 2177d65abd66SPyun YongHyeon prod = sc->rl_ldata.rl_tx_prodidx; 2178d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[prod]; 2179d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2180d65abd66SPyun YongHyeon *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2181d65abd66SPyun YongHyeon if (error == EFBIG) { 2182304a4c6fSJohn Baldwin m_new = m_collapse(*m_head, M_DONTWAIT, RL_NTXSEGS); 2183d65abd66SPyun YongHyeon if (m_new == NULL) { 2184d65abd66SPyun YongHyeon m_freem(*m_head); 2185b4b95879SMarius Strobl *m_head = NULL; 2186d65abd66SPyun YongHyeon return (ENOBUFS); 2187a94100faSBill Paul } 2188d65abd66SPyun YongHyeon *m_head = m_new; 2189d65abd66SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, 2190d65abd66SPyun YongHyeon txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT); 2191d65abd66SPyun YongHyeon if (error != 0) { 2192d65abd66SPyun YongHyeon m_freem(*m_head); 2193d65abd66SPyun YongHyeon *m_head = NULL; 2194d65abd66SPyun YongHyeon return (error); 2195a94100faSBill Paul } 2196d65abd66SPyun YongHyeon } else if (error != 0) 2197d65abd66SPyun YongHyeon return (error); 2198d65abd66SPyun YongHyeon if (nsegs == 0) { 2199d65abd66SPyun YongHyeon m_freem(*m_head); 2200d65abd66SPyun YongHyeon *m_head = NULL; 2201d65abd66SPyun YongHyeon return (EIO); 2202d65abd66SPyun YongHyeon } 2203d65abd66SPyun YongHyeon 2204d65abd66SPyun YongHyeon /* Check for number of available descriptors. */ 2205d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free - nsegs <= 1) { 2206d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap); 2207d65abd66SPyun YongHyeon return (ENOBUFS); 2208d65abd66SPyun YongHyeon } 2209d65abd66SPyun YongHyeon 2210d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap, 2211d65abd66SPyun YongHyeon BUS_DMASYNC_PREWRITE); 2212a94100faSBill Paul 2213a94100faSBill Paul /* 2214d65abd66SPyun YongHyeon * Set up checksum offload. Note: checksum offload bits must 2215d65abd66SPyun YongHyeon * appear in all descriptors of a multi-descriptor transmit 2216d65abd66SPyun YongHyeon * attempt. This is according to testing done with an 8169 2217d65abd66SPyun YongHyeon * chip. This is a requirement. 2218a94100faSBill Paul */ 2219d65abd66SPyun YongHyeon csum_flags = 0; 2220d65abd66SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) 2221d65abd66SPyun YongHyeon csum_flags = RL_TDESC_CMD_LGSEND | 2222d65abd66SPyun YongHyeon ((uint32_t)(*m_head)->m_pkthdr.tso_segsz << 2223d65abd66SPyun YongHyeon RL_TDESC_CMD_MSSVAL_SHIFT); 2224d65abd66SPyun YongHyeon else { 222599c8ae87SPyun YongHyeon /* 222699c8ae87SPyun YongHyeon * Unconditionally enable IP checksum if TCP or UDP 222799c8ae87SPyun YongHyeon * checksum is required. Otherwise, TCP/UDP checksum 222899c8ae87SPyun YongHyeon * does't make effects. 222999c8ae87SPyun YongHyeon */ 223099c8ae87SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) { 2231d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_IPCSUM; 223299c8ae87SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_TCP) != 0) 2233d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_TCPCSUM; 223499c8ae87SPyun YongHyeon if (((*m_head)->m_pkthdr.csum_flags & CSUM_UDP) != 0) 2235d65abd66SPyun YongHyeon csum_flags |= RL_TDESC_CMD_UDPCSUM; 2236d65abd66SPyun YongHyeon } 223799c8ae87SPyun YongHyeon } 2238a94100faSBill Paul 2239ccf34c81SPyun YongHyeon /* 2240ccf34c81SPyun YongHyeon * Set up hardware VLAN tagging. Note: vlan tag info must 2241ccf34c81SPyun YongHyeon * appear in all descriptors of a multi-descriptor 2242ccf34c81SPyun YongHyeon * transmission attempt. 2243ccf34c81SPyun YongHyeon */ 2244ccf34c81SPyun YongHyeon vlanctl = 0; 2245ccf34c81SPyun YongHyeon if ((*m_head)->m_flags & M_VLANTAG) 2246ccf34c81SPyun YongHyeon vlanctl = 2247ccf34c81SPyun YongHyeon htole32(htons((*m_head)->m_pkthdr.ether_vtag) | 2248ccf34c81SPyun YongHyeon RL_TDESC_VLANCTL_TAG); 2249ccf34c81SPyun YongHyeon 2250d65abd66SPyun YongHyeon si = prod; 2251d65abd66SPyun YongHyeon for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) { 2252d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[prod]; 2253ccf34c81SPyun YongHyeon desc->rl_vlanctl = vlanctl; 2254d65abd66SPyun YongHyeon desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr)); 2255d65abd66SPyun YongHyeon desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr)); 2256d65abd66SPyun YongHyeon cmdstat = segs[i].ds_len; 2257d65abd66SPyun YongHyeon if (i != 0) 2258d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_OWN; 2259d65abd66SPyun YongHyeon if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1) 2260d65abd66SPyun YongHyeon cmdstat |= RL_TDESC_CMD_EOR; 2261d65abd66SPyun YongHyeon desc->rl_cmdstat = htole32(cmdstat | csum_flags); 2262d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free--; 2263d65abd66SPyun YongHyeon } 2264d65abd66SPyun YongHyeon /* Update producer index. */ 2265d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_prodidx = prod; 2266a94100faSBill Paul 2267d65abd66SPyun YongHyeon /* Set EOF on the last descriptor. */ 2268d65abd66SPyun YongHyeon ei = RL_TX_DESC_PRV(sc, prod); 2269d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[ei]; 2270d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF); 2271d65abd66SPyun YongHyeon 2272d65abd66SPyun YongHyeon desc = &sc->rl_ldata.rl_tx_list[si]; 2273d65abd66SPyun YongHyeon /* Set SOF and transfer ownership of packet to the chip. */ 2274d65abd66SPyun YongHyeon desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF); 2275a94100faSBill Paul 2276d65abd66SPyun YongHyeon /* 2277d65abd66SPyun YongHyeon * Insure that the map for this transmission 2278d65abd66SPyun YongHyeon * is placed at the array index of the last descriptor 2279d65abd66SPyun YongHyeon * in this chain. (Swap last and first dmamaps.) 2280d65abd66SPyun YongHyeon */ 2281d65abd66SPyun YongHyeon txd_last = &sc->rl_ldata.rl_tx_desc[ei]; 2282d65abd66SPyun YongHyeon map = txd->tx_dmamap; 2283d65abd66SPyun YongHyeon txd->tx_dmamap = txd_last->tx_dmamap; 2284d65abd66SPyun YongHyeon txd_last->tx_dmamap = map; 2285d65abd66SPyun YongHyeon txd_last->tx_m = *m_head; 2286a94100faSBill Paul 2287a94100faSBill Paul return (0); 2288a94100faSBill Paul } 2289a94100faSBill Paul 229097b9d4baSJohn-Mark Gurney static void 2291ed510fb0SBill Paul re_tx_task(arg, npending) 2292ed510fb0SBill Paul void *arg; 2293ed510fb0SBill Paul int npending; 229497b9d4baSJohn-Mark Gurney { 2295ed510fb0SBill Paul struct ifnet *ifp; 229697b9d4baSJohn-Mark Gurney 2297ed510fb0SBill Paul ifp = arg; 2298ed510fb0SBill Paul re_start(ifp); 2299ed510fb0SBill Paul 2300ed510fb0SBill Paul return; 230197b9d4baSJohn-Mark Gurney } 230297b9d4baSJohn-Mark Gurney 2303a94100faSBill Paul /* 2304a94100faSBill Paul * Main transmit routine for C+ and gigE NICs. 2305a94100faSBill Paul */ 2306a94100faSBill Paul static void 2307ed510fb0SBill Paul re_start(ifp) 2308a94100faSBill Paul struct ifnet *ifp; 2309a94100faSBill Paul { 2310a94100faSBill Paul struct rl_softc *sc; 2311d65abd66SPyun YongHyeon struct mbuf *m_head; 2312d65abd66SPyun YongHyeon int queued; 2313a94100faSBill Paul 2314a94100faSBill Paul sc = ifp->if_softc; 231597b9d4baSJohn-Mark Gurney 2316ed510fb0SBill Paul RL_LOCK(sc); 2317ed510fb0SBill Paul 2318d65abd66SPyun YongHyeon if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 2319351a76f9SPyun YongHyeon IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0) { 2320ed510fb0SBill Paul RL_UNLOCK(sc); 2321ed510fb0SBill Paul return; 2322ed510fb0SBill Paul } 2323a94100faSBill Paul 2324d65abd66SPyun YongHyeon for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) && 2325d65abd66SPyun YongHyeon sc->rl_ldata.rl_tx_free > 1;) { 232652732175SMax Laier IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 2327a94100faSBill Paul if (m_head == NULL) 2328a94100faSBill Paul break; 2329a94100faSBill Paul 2330d65abd66SPyun YongHyeon if (re_encap(sc, &m_head) != 0) { 2331b4b95879SMarius Strobl if (m_head == NULL) 2332b4b95879SMarius Strobl break; 233352732175SMax Laier IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 233413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 2335a94100faSBill Paul break; 2336a94100faSBill Paul } 2337a94100faSBill Paul 2338a94100faSBill Paul /* 2339a94100faSBill Paul * If there's a BPF listener, bounce a copy of this frame 2340a94100faSBill Paul * to him. 2341a94100faSBill Paul */ 234259a0d28bSChristian S.J. Peron ETHER_BPF_MTAP(ifp, m_head); 234352732175SMax Laier 234452732175SMax Laier queued++; 2345a94100faSBill Paul } 2346a94100faSBill Paul 2347ed510fb0SBill Paul if (queued == 0) { 2348ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2349d65abd66SPyun YongHyeon if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) 2350ed510fb0SBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2351ed510fb0SBill Paul #endif 2352ed510fb0SBill Paul RL_UNLOCK(sc); 235352732175SMax Laier return; 2354ed510fb0SBill Paul } 235552732175SMax Laier 2356a94100faSBill Paul /* Flush the TX descriptors */ 2357a94100faSBill Paul 2358a94100faSBill Paul bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag, 2359a94100faSBill Paul sc->rl_ldata.rl_tx_list_map, 2360a94100faSBill Paul BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD); 2361a94100faSBill Paul 23620fc4974fSBill Paul CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START); 2363a94100faSBill Paul 2364ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2365a94100faSBill Paul /* 2366a94100faSBill Paul * Use the countdown timer for interrupt moderation. 2367a94100faSBill Paul * 'TX done' interrupts are disabled. Instead, we reset the 2368a94100faSBill Paul * countdown timer, which will begin counting until it hits 2369a94100faSBill Paul * the value in the TIMERINT register, and then trigger an 2370a94100faSBill Paul * interrupt. Each time we write to the TIMERCNT register, 2371a94100faSBill Paul * the timer count is reset to 0. 2372a94100faSBill Paul */ 2373a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERCNT, 1); 2374ed510fb0SBill Paul #endif 2375a94100faSBill Paul 2376a94100faSBill Paul /* 2377a94100faSBill Paul * Set a timeout in case the chip goes out to lunch. 2378a94100faSBill Paul */ 23791d545c7aSMarius Strobl sc->rl_watchdog_timer = 5; 2380ed510fb0SBill Paul 2381ed510fb0SBill Paul RL_UNLOCK(sc); 2382ed510fb0SBill Paul 2383ed510fb0SBill Paul return; 2384a94100faSBill Paul } 2385a94100faSBill Paul 2386a94100faSBill Paul static void 2387a94100faSBill Paul re_init(xsc) 2388a94100faSBill Paul void *xsc; 2389a94100faSBill Paul { 2390a94100faSBill Paul struct rl_softc *sc = xsc; 239197b9d4baSJohn-Mark Gurney 239297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 239397b9d4baSJohn-Mark Gurney re_init_locked(sc); 239497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 239597b9d4baSJohn-Mark Gurney } 239697b9d4baSJohn-Mark Gurney 239797b9d4baSJohn-Mark Gurney static void 239897b9d4baSJohn-Mark Gurney re_init_locked(sc) 239997b9d4baSJohn-Mark Gurney struct rl_softc *sc; 240097b9d4baSJohn-Mark Gurney { 2401fc74a9f9SBrooks Davis struct ifnet *ifp = sc->rl_ifp; 2402a94100faSBill Paul struct mii_data *mii; 2403a94100faSBill Paul u_int32_t rxcfg = 0; 240470acaecfSPyun YongHyeon uint16_t cfg; 24054d3d7085SBernd Walter union { 24064d3d7085SBernd Walter uint32_t align_dummy; 24074d3d7085SBernd Walter u_char eaddr[ETHER_ADDR_LEN]; 24084d3d7085SBernd Walter } eaddr; 2409a94100faSBill Paul 241097b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 241197b9d4baSJohn-Mark Gurney 2412a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2413a94100faSBill Paul 2414a94100faSBill Paul /* 2415a94100faSBill Paul * Cancel pending I/O and free all RX/TX buffers. 2416a94100faSBill Paul */ 2417a94100faSBill Paul re_stop(sc); 2418a94100faSBill Paul 2419a94100faSBill Paul /* 2420c2c6548bSBill Paul * Enable C+ RX and TX mode, as well as VLAN stripping and 2421edd03374SBill Paul * RX checksum offload. We must configure the C+ register 2422c2c6548bSBill Paul * before all others. 2423c2c6548bSBill Paul */ 242470acaecfSPyun YongHyeon cfg = RL_CPLUSCMD_PCI_MRW; 242570acaecfSPyun YongHyeon if ((ifp->if_capenable & IFCAP_RXCSUM) != 0) 242670acaecfSPyun YongHyeon cfg |= RL_CPLUSCMD_RXCSUM_ENB; 242770acaecfSPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0) 242870acaecfSPyun YongHyeon cfg |= RL_CPLUSCMD_VLANSTRIP; 242970acaecfSPyun YongHyeon CSR_WRITE_2(sc, RL_CPLUS_CMD, 243070acaecfSPyun YongHyeon cfg | RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB); 2431c2c6548bSBill Paul 2432c2c6548bSBill Paul /* 2433a94100faSBill Paul * Init our MAC address. Even though the chipset 2434a94100faSBill Paul * documentation doesn't mention it, we need to enter "Config 2435a94100faSBill Paul * register write enable" mode to modify the ID registers. 2436a94100faSBill Paul */ 24374d3d7085SBernd Walter /* Copy MAC address on stack to align. */ 24384d3d7085SBernd Walter bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN); 2439a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG); 2440ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR0, 2441ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[0]))); 2442ed510fb0SBill Paul CSR_WRITE_4(sc, RL_IDR4, 2443ed510fb0SBill Paul htole32(*(u_int32_t *)(&eaddr.eaddr[4]))); 2444a94100faSBill Paul CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 2445a94100faSBill Paul 2446a94100faSBill Paul /* 2447a94100faSBill Paul * For C+ mode, initialize the RX descriptors and mbufs. 2448a94100faSBill Paul */ 2449a94100faSBill Paul re_rx_list_init(sc); 2450a94100faSBill Paul re_tx_list_init(sc); 2451a94100faSBill Paul 2452a94100faSBill Paul /* 2453d01fac16SPyun YongHyeon * Load the addresses of the RX and TX lists into the chip. 2454d01fac16SPyun YongHyeon */ 2455d01fac16SPyun YongHyeon 2456d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI, 2457d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr)); 2458d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO, 2459d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr)); 2460d01fac16SPyun YongHyeon 2461d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI, 2462d01fac16SPyun YongHyeon RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr)); 2463d01fac16SPyun YongHyeon CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO, 2464d01fac16SPyun YongHyeon RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr)); 2465d01fac16SPyun YongHyeon 2466d01fac16SPyun YongHyeon /* 2467a94100faSBill Paul * Enable transmit and receive. 2468a94100faSBill Paul */ 2469a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2470a94100faSBill Paul 2471a94100faSBill Paul /* 2472a94100faSBill Paul * Set the initial TX and RX configuration. 2473a94100faSBill Paul */ 2474abc8ff44SBill Paul if (sc->rl_testmode) { 2475abc8ff44SBill Paul if (sc->rl_type == RL_8169) 2476abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2477abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON); 2478a94100faSBill Paul else 2479abc8ff44SBill Paul CSR_WRITE_4(sc, RL_TXCFG, 2480abc8ff44SBill Paul RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS); 2481abc8ff44SBill Paul } else 2482a94100faSBill Paul CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG); 2483d01fac16SPyun YongHyeon 2484d01fac16SPyun YongHyeon CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16); 2485d01fac16SPyun YongHyeon 2486a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG); 2487a94100faSBill Paul 2488a94100faSBill Paul /* Set the individual bit to receive frames for this host only. */ 2489a94100faSBill Paul rxcfg = CSR_READ_4(sc, RL_RXCFG); 2490a94100faSBill Paul rxcfg |= RL_RXCFG_RX_INDIV; 2491a94100faSBill Paul 2492a94100faSBill Paul /* If we want promiscuous mode, set the allframes bit. */ 249361021536SJohn-Mark Gurney if (ifp->if_flags & IFF_PROMISC) 2494a94100faSBill Paul rxcfg |= RL_RXCFG_RX_ALLPHYS; 249561021536SJohn-Mark Gurney else 2496a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_ALLPHYS; 2497a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2498a94100faSBill Paul 2499a94100faSBill Paul /* 2500a94100faSBill Paul * Set capture broadcast bit to capture broadcast frames. 2501a94100faSBill Paul */ 250261021536SJohn-Mark Gurney if (ifp->if_flags & IFF_BROADCAST) 2503a94100faSBill Paul rxcfg |= RL_RXCFG_RX_BROAD; 250461021536SJohn-Mark Gurney else 2505a94100faSBill Paul rxcfg &= ~RL_RXCFG_RX_BROAD; 2506a94100faSBill Paul CSR_WRITE_4(sc, RL_RXCFG, rxcfg); 2507a94100faSBill Paul 2508a94100faSBill Paul /* 2509a94100faSBill Paul * Program the multicast filter, if necessary. 2510a94100faSBill Paul */ 2511a94100faSBill Paul re_setmulti(sc); 2512a94100faSBill Paul 2513a94100faSBill Paul #ifdef DEVICE_POLLING 2514a94100faSBill Paul /* 2515a94100faSBill Paul * Disable interrupts if we are polling. 2516a94100faSBill Paul */ 251740929967SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 2518a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2519a94100faSBill Paul else /* otherwise ... */ 252040929967SGleb Smirnoff #endif 2521ed510fb0SBill Paul 2522a94100faSBill Paul /* 2523a94100faSBill Paul * Enable interrupts. 2524a94100faSBill Paul */ 2525a94100faSBill Paul if (sc->rl_testmode) 2526a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0); 2527a94100faSBill Paul else 2528a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 2529ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS); 2530a94100faSBill Paul 2531a94100faSBill Paul /* Set initial TX threshold */ 2532a94100faSBill Paul sc->rl_txthresh = RL_TX_THRESH_INIT; 2533a94100faSBill Paul 2534a94100faSBill Paul /* Start RX/TX process. */ 2535a94100faSBill Paul CSR_WRITE_4(sc, RL_MISSEDPKT, 0); 2536a94100faSBill Paul #ifdef notdef 2537a94100faSBill Paul /* Enable receiver and transmitter. */ 2538a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB); 2539a94100faSBill Paul #endif 2540a94100faSBill Paul 2541ed510fb0SBill Paul #ifdef RE_TX_MODERATION 2542a94100faSBill Paul /* 2543a94100faSBill Paul * Initialize the timer interrupt register so that 2544a94100faSBill Paul * a timer interrupt will be generated once the timer 2545a94100faSBill Paul * reaches a certain number of ticks. The timer is 2546a94100faSBill Paul * reloaded on each transmit. This gives us TX interrupt 2547a94100faSBill Paul * moderation, which dramatically improves TX frame rate. 2548a94100faSBill Paul */ 2549a94100faSBill Paul if (sc->rl_type == RL_8169) 2550a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800); 2551a94100faSBill Paul else 2552a94100faSBill Paul CSR_WRITE_4(sc, RL_TIMERINT, 0x400); 2553ed510fb0SBill Paul #endif 2554a94100faSBill Paul 2555a94100faSBill Paul /* 2556a94100faSBill Paul * For 8169 gigE NICs, set the max allowed RX packet 2557a94100faSBill Paul * size so we can receive jumbo frames. 2558a94100faSBill Paul */ 2559a94100faSBill Paul if (sc->rl_type == RL_8169) 2560a94100faSBill Paul CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383); 2561a94100faSBill Paul 256297b9d4baSJohn-Mark Gurney if (sc->rl_testmode) 2563a94100faSBill Paul return; 2564a94100faSBill Paul 2565a94100faSBill Paul mii_mediachg(mii); 2566a94100faSBill Paul 256719ecd231SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG1, CSR_READ_1(sc, RL_CFG1) | RL_CFG1_DRVLOAD); 2568a94100faSBill Paul 256913f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 257013f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2571a94100faSBill Paul 2572351a76f9SPyun YongHyeon sc->rl_flags &= ~RL_FLAG_LINK; 25731d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 2574d1754a9bSJohn Baldwin callout_reset(&sc->rl_stat_callout, hz, re_tick, sc); 2575a94100faSBill Paul } 2576a94100faSBill Paul 2577a94100faSBill Paul /* 2578a94100faSBill Paul * Set media options. 2579a94100faSBill Paul */ 2580a94100faSBill Paul static int 2581a94100faSBill Paul re_ifmedia_upd(ifp) 2582a94100faSBill Paul struct ifnet *ifp; 2583a94100faSBill Paul { 2584a94100faSBill Paul struct rl_softc *sc; 2585a94100faSBill Paul struct mii_data *mii; 2586a94100faSBill Paul 2587a94100faSBill Paul sc = ifp->if_softc; 2588a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2589d1754a9bSJohn Baldwin RL_LOCK(sc); 2590a94100faSBill Paul mii_mediachg(mii); 2591d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2592a94100faSBill Paul 2593a94100faSBill Paul return (0); 2594a94100faSBill Paul } 2595a94100faSBill Paul 2596a94100faSBill Paul /* 2597a94100faSBill Paul * Report current media status. 2598a94100faSBill Paul */ 2599a94100faSBill Paul static void 2600a94100faSBill Paul re_ifmedia_sts(ifp, ifmr) 2601a94100faSBill Paul struct ifnet *ifp; 2602a94100faSBill Paul struct ifmediareq *ifmr; 2603a94100faSBill Paul { 2604a94100faSBill Paul struct rl_softc *sc; 2605a94100faSBill Paul struct mii_data *mii; 2606a94100faSBill Paul 2607a94100faSBill Paul sc = ifp->if_softc; 2608a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2609a94100faSBill Paul 2610d1754a9bSJohn Baldwin RL_LOCK(sc); 2611a94100faSBill Paul mii_pollstat(mii); 2612d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2613a94100faSBill Paul ifmr->ifm_active = mii->mii_media_active; 2614a94100faSBill Paul ifmr->ifm_status = mii->mii_media_status; 2615a94100faSBill Paul } 2616a94100faSBill Paul 2617a94100faSBill Paul static int 2618a94100faSBill Paul re_ioctl(ifp, command, data) 2619a94100faSBill Paul struct ifnet *ifp; 2620a94100faSBill Paul u_long command; 2621a94100faSBill Paul caddr_t data; 2622a94100faSBill Paul { 2623a94100faSBill Paul struct rl_softc *sc = ifp->if_softc; 2624a94100faSBill Paul struct ifreq *ifr = (struct ifreq *) data; 2625a94100faSBill Paul struct mii_data *mii; 262640929967SGleb Smirnoff int error = 0; 2627a94100faSBill Paul 2628a94100faSBill Paul switch (command) { 2629a94100faSBill Paul case SIOCSIFMTU: 2630c1d0b573SPyun YongHyeon if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > RL_JUMBO_MTU) { 2631a94100faSBill Paul error = EINVAL; 2632c1d0b573SPyun YongHyeon break; 2633c1d0b573SPyun YongHyeon } 2634351a76f9SPyun YongHyeon if ((sc->rl_flags & RL_FLAG_NOJUMBO) != 0 && 2635c1d0b573SPyun YongHyeon ifr->ifr_mtu > RL_MAX_FRAMELEN) { 2636c1d0b573SPyun YongHyeon error = EINVAL; 2637c1d0b573SPyun YongHyeon break; 2638c1d0b573SPyun YongHyeon } 2639c1d0b573SPyun YongHyeon RL_LOCK(sc); 2640c1d0b573SPyun YongHyeon if (ifp->if_mtu != ifr->ifr_mtu) 2641a94100faSBill Paul ifp->if_mtu = ifr->ifr_mtu; 2642d1754a9bSJohn Baldwin RL_UNLOCK(sc); 2643a94100faSBill Paul break; 2644a94100faSBill Paul case SIOCSIFFLAGS: 264597b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2646eed497bbSPyun YongHyeon if ((ifp->if_flags & IFF_UP) != 0) { 2647eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) { 2648eed497bbSPyun YongHyeon if (((ifp->if_flags ^ sc->rl_if_flags) 26493021aef8SPyun YongHyeon & (IFF_PROMISC | IFF_ALLMULTI)) != 0) 2650eed497bbSPyun YongHyeon re_setmulti(sc); 2651eed497bbSPyun YongHyeon } else 265297b9d4baSJohn-Mark Gurney re_init_locked(sc); 2653eed497bbSPyun YongHyeon } else { 2654eed497bbSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) 2655a94100faSBill Paul re_stop(sc); 2656eed497bbSPyun YongHyeon } 2657eed497bbSPyun YongHyeon sc->rl_if_flags = ifp->if_flags; 265897b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2659a94100faSBill Paul break; 2660a94100faSBill Paul case SIOCADDMULTI: 2661a94100faSBill Paul case SIOCDELMULTI: 266297b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2663a94100faSBill Paul re_setmulti(sc); 266497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2665a94100faSBill Paul break; 2666a94100faSBill Paul case SIOCGIFMEDIA: 2667a94100faSBill Paul case SIOCSIFMEDIA: 2668a94100faSBill Paul mii = device_get_softc(sc->rl_miibus); 2669a94100faSBill Paul error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command); 2670a94100faSBill Paul break; 2671a94100faSBill Paul case SIOCSIFCAP: 267240929967SGleb Smirnoff { 2673f051cb85SGleb Smirnoff int mask, reinit; 2674f051cb85SGleb Smirnoff 2675f051cb85SGleb Smirnoff mask = ifr->ifr_reqcap ^ ifp->if_capenable; 2676f051cb85SGleb Smirnoff reinit = 0; 267740929967SGleb Smirnoff #ifdef DEVICE_POLLING 267840929967SGleb Smirnoff if (mask & IFCAP_POLLING) { 267940929967SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 268040929967SGleb Smirnoff error = ether_poll_register(re_poll, ifp); 268140929967SGleb Smirnoff if (error) 268240929967SGleb Smirnoff return(error); 2683d1754a9bSJohn Baldwin RL_LOCK(sc); 268440929967SGleb Smirnoff /* Disable interrupts */ 268540929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, 0x0000); 268640929967SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 268740929967SGleb Smirnoff RL_UNLOCK(sc); 268840929967SGleb Smirnoff } else { 268940929967SGleb Smirnoff error = ether_poll_deregister(ifp); 269040929967SGleb Smirnoff /* Enable interrupts. */ 269140929967SGleb Smirnoff RL_LOCK(sc); 269240929967SGleb Smirnoff CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS); 269340929967SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 269440929967SGleb Smirnoff RL_UNLOCK(sc); 269540929967SGleb Smirnoff } 269640929967SGleb Smirnoff } 269740929967SGleb Smirnoff #endif /* DEVICE_POLLING */ 269840929967SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 2699f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 2700a94100faSBill Paul if (ifp->if_capenable & IFCAP_TXCSUM) 2701dc74159dSPyun YongHyeon ifp->if_hwassist |= RE_CSUM_FEATURES; 2702a94100faSBill Paul else 2703b61178a9SPyun YongHyeon ifp->if_hwassist &= ~RE_CSUM_FEATURES; 2704f051cb85SGleb Smirnoff reinit = 1; 270540929967SGleb Smirnoff } 2706f051cb85SGleb Smirnoff if (mask & IFCAP_VLAN_HWTAGGING) { 2707f051cb85SGleb Smirnoff ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 2708f051cb85SGleb Smirnoff reinit = 1; 2709f051cb85SGleb Smirnoff } 2710dc74159dSPyun YongHyeon if (mask & IFCAP_TSO4) { 2711dc74159dSPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 2712dc74159dSPyun YongHyeon if ((IFCAP_TSO4 & ifp->if_capenable) && 2713dc74159dSPyun YongHyeon (IFCAP_TSO4 & ifp->if_capabilities)) 2714dc74159dSPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 2715dc74159dSPyun YongHyeon else 2716dc74159dSPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 2717dc74159dSPyun YongHyeon } 27187467bd53SPyun YongHyeon if ((mask & IFCAP_WOL) != 0 && 27197467bd53SPyun YongHyeon (ifp->if_capabilities & IFCAP_WOL) != 0) { 27207467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_UCAST) != 0) 27217467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_UCAST; 27227467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MCAST) != 0) 27237467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MCAST; 27247467bd53SPyun YongHyeon if ((mask & IFCAP_WOL_MAGIC) != 0) 27257467bd53SPyun YongHyeon ifp->if_capenable ^= IFCAP_WOL_MAGIC; 27267467bd53SPyun YongHyeon } 2727f051cb85SGleb Smirnoff if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) 2728f051cb85SGleb Smirnoff re_init(sc); 2729960fd5b3SPyun YongHyeon VLAN_CAPABILITIES(ifp); 273040929967SGleb Smirnoff } 2731a94100faSBill Paul break; 2732a94100faSBill Paul default: 2733a94100faSBill Paul error = ether_ioctl(ifp, command, data); 2734a94100faSBill Paul break; 2735a94100faSBill Paul } 2736a94100faSBill Paul 2737a94100faSBill Paul return (error); 2738a94100faSBill Paul } 2739a94100faSBill Paul 2740a94100faSBill Paul static void 27411d545c7aSMarius Strobl re_watchdog(sc) 2742a94100faSBill Paul struct rl_softc *sc; 27431d545c7aSMarius Strobl { 2744a94100faSBill Paul 27451d545c7aSMarius Strobl RL_LOCK_ASSERT(sc); 27461d545c7aSMarius Strobl 27471d545c7aSMarius Strobl if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0) 27481d545c7aSMarius Strobl return; 27491d545c7aSMarius Strobl 27501d545c7aSMarius Strobl device_printf(sc->rl_dev, "watchdog timeout\n"); 27511d545c7aSMarius Strobl sc->rl_ifp->if_oerrors++; 2752a94100faSBill Paul 2753a94100faSBill Paul re_txeof(sc); 2754a94100faSBill Paul re_rxeof(sc); 275597b9d4baSJohn-Mark Gurney re_init_locked(sc); 2756a94100faSBill Paul } 2757a94100faSBill Paul 2758a94100faSBill Paul /* 2759a94100faSBill Paul * Stop the adapter and free any mbufs allocated to the 2760a94100faSBill Paul * RX and TX lists. 2761a94100faSBill Paul */ 2762a94100faSBill Paul static void 2763a94100faSBill Paul re_stop(sc) 2764a94100faSBill Paul struct rl_softc *sc; 2765a94100faSBill Paul { 2766a94100faSBill Paul register int i; 2767a94100faSBill Paul struct ifnet *ifp; 2768d65abd66SPyun YongHyeon struct rl_txdesc *txd; 2769d65abd66SPyun YongHyeon struct rl_rxdesc *rxd; 2770a94100faSBill Paul 277197b9d4baSJohn-Mark Gurney RL_LOCK_ASSERT(sc); 277297b9d4baSJohn-Mark Gurney 2773fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2774a94100faSBill Paul 27751d545c7aSMarius Strobl sc->rl_watchdog_timer = 0; 2776d1754a9bSJohn Baldwin callout_stop(&sc->rl_stat_callout); 277713f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 2778a94100faSBill Paul 2779a94100faSBill Paul CSR_WRITE_1(sc, RL_COMMAND, 0x00); 2780a94100faSBill Paul CSR_WRITE_2(sc, RL_IMR, 0x0000); 2781ed510fb0SBill Paul CSR_WRITE_2(sc, RL_ISR, 0xFFFF); 2782a94100faSBill Paul 2783a94100faSBill Paul if (sc->rl_head != NULL) { 2784a94100faSBill Paul m_freem(sc->rl_head); 2785a94100faSBill Paul sc->rl_head = sc->rl_tail = NULL; 2786a94100faSBill Paul } 2787a94100faSBill Paul 2788a94100faSBill Paul /* Free the TX list buffers. */ 2789a94100faSBill Paul 2790d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) { 2791d65abd66SPyun YongHyeon txd = &sc->rl_ldata.rl_tx_desc[i]; 2792d65abd66SPyun YongHyeon if (txd->tx_m != NULL) { 2793d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2794d65abd66SPyun YongHyeon txd->tx_dmamap, BUS_DMASYNC_POSTWRITE); 2795d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, 2796d65abd66SPyun YongHyeon txd->tx_dmamap); 2797d65abd66SPyun YongHyeon m_freem(txd->tx_m); 2798d65abd66SPyun YongHyeon txd->tx_m = NULL; 2799a94100faSBill Paul } 2800a94100faSBill Paul } 2801a94100faSBill Paul 2802a94100faSBill Paul /* Free the RX list buffers. */ 2803a94100faSBill Paul 2804d65abd66SPyun YongHyeon for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) { 2805d65abd66SPyun YongHyeon rxd = &sc->rl_ldata.rl_rx_desc[i]; 2806d65abd66SPyun YongHyeon if (rxd->rx_m != NULL) { 2807d65abd66SPyun YongHyeon bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, 2808d65abd66SPyun YongHyeon rxd->rx_dmamap, BUS_DMASYNC_POSTREAD); 2809d65abd66SPyun YongHyeon bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, 2810d65abd66SPyun YongHyeon rxd->rx_dmamap); 2811d65abd66SPyun YongHyeon m_freem(rxd->rx_m); 2812d65abd66SPyun YongHyeon rxd->rx_m = NULL; 2813a94100faSBill Paul } 2814a94100faSBill Paul } 2815a94100faSBill Paul } 2816a94100faSBill Paul 2817a94100faSBill Paul /* 2818a94100faSBill Paul * Device suspend routine. Stop the interface and save some PCI 2819a94100faSBill Paul * settings in case the BIOS doesn't restore them properly on 2820a94100faSBill Paul * resume. 2821a94100faSBill Paul */ 2822a94100faSBill Paul static int 2823a94100faSBill Paul re_suspend(dev) 2824a94100faSBill Paul device_t dev; 2825a94100faSBill Paul { 2826a94100faSBill Paul struct rl_softc *sc; 2827a94100faSBill Paul 2828a94100faSBill Paul sc = device_get_softc(dev); 2829a94100faSBill Paul 283097b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2831a94100faSBill Paul re_stop(sc); 28327467bd53SPyun YongHyeon re_setwol(sc); 2833a94100faSBill Paul sc->suspended = 1; 283497b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2835a94100faSBill Paul 2836a94100faSBill Paul return (0); 2837a94100faSBill Paul } 2838a94100faSBill Paul 2839a94100faSBill Paul /* 2840a94100faSBill Paul * Device resume routine. Restore some PCI settings in case the BIOS 2841a94100faSBill Paul * doesn't, re-enable busmastering, and restart the interface if 2842a94100faSBill Paul * appropriate. 2843a94100faSBill Paul */ 2844a94100faSBill Paul static int 2845a94100faSBill Paul re_resume(dev) 2846a94100faSBill Paul device_t dev; 2847a94100faSBill Paul { 2848a94100faSBill Paul struct rl_softc *sc; 2849a94100faSBill Paul struct ifnet *ifp; 2850a94100faSBill Paul 2851a94100faSBill Paul sc = device_get_softc(dev); 285297b9d4baSJohn-Mark Gurney 285397b9d4baSJohn-Mark Gurney RL_LOCK(sc); 285497b9d4baSJohn-Mark Gurney 2855fc74a9f9SBrooks Davis ifp = sc->rl_ifp; 2856a94100faSBill Paul 2857a94100faSBill Paul /* reinitialize interface if necessary */ 2858a94100faSBill Paul if (ifp->if_flags & IFF_UP) 285997b9d4baSJohn-Mark Gurney re_init_locked(sc); 2860a94100faSBill Paul 28617467bd53SPyun YongHyeon /* 28627467bd53SPyun YongHyeon * Clear WOL matching such that normal Rx filtering 28637467bd53SPyun YongHyeon * wouldn't interfere with WOL patterns. 28647467bd53SPyun YongHyeon */ 28657467bd53SPyun YongHyeon re_clrwol(sc); 2866a94100faSBill Paul sc->suspended = 0; 286797b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 2868a94100faSBill Paul 2869a94100faSBill Paul return (0); 2870a94100faSBill Paul } 2871a94100faSBill Paul 2872a94100faSBill Paul /* 2873a94100faSBill Paul * Stop all chip I/O so that the kernel's probe routines don't 2874a94100faSBill Paul * get confused by errant DMAs when rebooting. 2875a94100faSBill Paul */ 28766a087a87SPyun YongHyeon static int 2877a94100faSBill Paul re_shutdown(dev) 2878a94100faSBill Paul device_t dev; 2879a94100faSBill Paul { 2880a94100faSBill Paul struct rl_softc *sc; 2881a94100faSBill Paul 2882a94100faSBill Paul sc = device_get_softc(dev); 2883a94100faSBill Paul 288497b9d4baSJohn-Mark Gurney RL_LOCK(sc); 2885a94100faSBill Paul re_stop(sc); 2886536fde34SMaxim Sobolev /* 2887536fde34SMaxim Sobolev * Mark interface as down since otherwise we will panic if 2888536fde34SMaxim Sobolev * interrupt comes in later on, which can happen in some 288972293673SRuslan Ermilov * cases. 2890536fde34SMaxim Sobolev */ 2891536fde34SMaxim Sobolev sc->rl_ifp->if_flags &= ~IFF_UP; 28927467bd53SPyun YongHyeon re_setwol(sc); 289397b9d4baSJohn-Mark Gurney RL_UNLOCK(sc); 28946a087a87SPyun YongHyeon 28956a087a87SPyun YongHyeon return (0); 2896a94100faSBill Paul } 28977467bd53SPyun YongHyeon 28987467bd53SPyun YongHyeon static void 28997467bd53SPyun YongHyeon re_setwol(sc) 29007467bd53SPyun YongHyeon struct rl_softc *sc; 29017467bd53SPyun YongHyeon { 29027467bd53SPyun YongHyeon struct ifnet *ifp; 29037467bd53SPyun YongHyeon int pmc; 29047467bd53SPyun YongHyeon uint16_t pmstat; 29057467bd53SPyun YongHyeon uint8_t v; 29067467bd53SPyun YongHyeon 29077467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 29087467bd53SPyun YongHyeon 29097467bd53SPyun YongHyeon if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 29107467bd53SPyun YongHyeon return; 29117467bd53SPyun YongHyeon 29127467bd53SPyun YongHyeon ifp = sc->rl_ifp; 29137467bd53SPyun YongHyeon /* Enable config register write. */ 29147467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 29157467bd53SPyun YongHyeon 29167467bd53SPyun YongHyeon /* Enable PME. */ 29177467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG1); 29187467bd53SPyun YongHyeon v &= ~RL_CFG1_PME; 29197467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 29207467bd53SPyun YongHyeon v |= RL_CFG1_PME; 29217467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG1, v); 29227467bd53SPyun YongHyeon 29237467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG3); 29247467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 29257467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0) 29267467bd53SPyun YongHyeon v |= RL_CFG3_WOL_MAGIC; 29277467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG3, v); 29287467bd53SPyun YongHyeon 29297467bd53SPyun YongHyeon /* Config register write done. */ 2930f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 29317467bd53SPyun YongHyeon 29327467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG5); 29337467bd53SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST); 29347467bd53SPyun YongHyeon v &= ~RL_CFG5_WOL_LANWAKE; 29357467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0) 29367467bd53SPyun YongHyeon v |= RL_CFG5_WOL_UCAST; 29377467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0) 29387467bd53SPyun YongHyeon v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST; 29397467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 29407467bd53SPyun YongHyeon v |= RL_CFG5_WOL_LANWAKE; 29417467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG5, v); 29427467bd53SPyun YongHyeon 29437467bd53SPyun YongHyeon /* 29447467bd53SPyun YongHyeon * It seems that hardware resets its link speed to 100Mbps in 29457467bd53SPyun YongHyeon * power down mode so switching to 100Mbps in driver is not 29467467bd53SPyun YongHyeon * needed. 29477467bd53SPyun YongHyeon */ 29487467bd53SPyun YongHyeon 29497467bd53SPyun YongHyeon /* Request PME if WOL is requested. */ 29507467bd53SPyun YongHyeon pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2); 29517467bd53SPyun YongHyeon pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE); 29527467bd53SPyun YongHyeon if ((ifp->if_capenable & IFCAP_WOL) != 0) 29537467bd53SPyun YongHyeon pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE; 29547467bd53SPyun YongHyeon pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2); 29557467bd53SPyun YongHyeon } 29567467bd53SPyun YongHyeon 29577467bd53SPyun YongHyeon static void 29587467bd53SPyun YongHyeon re_clrwol(sc) 29597467bd53SPyun YongHyeon struct rl_softc *sc; 29607467bd53SPyun YongHyeon { 29617467bd53SPyun YongHyeon int pmc; 29627467bd53SPyun YongHyeon uint8_t v; 29637467bd53SPyun YongHyeon 29647467bd53SPyun YongHyeon RL_LOCK_ASSERT(sc); 29657467bd53SPyun YongHyeon 29667467bd53SPyun YongHyeon if (pci_find_extcap(sc->rl_dev, PCIY_PMG, &pmc) != 0) 29677467bd53SPyun YongHyeon return; 29687467bd53SPyun YongHyeon 29697467bd53SPyun YongHyeon /* Enable config register write. */ 29707467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE); 29717467bd53SPyun YongHyeon 29727467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG3); 29737467bd53SPyun YongHyeon v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC); 29747467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG3, v); 29757467bd53SPyun YongHyeon 29767467bd53SPyun YongHyeon /* Config register write done. */ 2977f98dd8cfSPyun YongHyeon CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF); 29787467bd53SPyun YongHyeon 29797467bd53SPyun YongHyeon v = CSR_READ_1(sc, RL_CFG5); 29807467bd53SPyun YongHyeon v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST); 29817467bd53SPyun YongHyeon v &= ~RL_CFG5_WOL_LANWAKE; 29827467bd53SPyun YongHyeon CSR_WRITE_1(sc, RL_CFG5, v); 29837467bd53SPyun YongHyeon } 2984