xref: /freebsd/sys/dev/re/if_re.c (revision 2ff91c175eca50b7d0d9da6b31eae4109c034137)
1098ca2bdSWarner Losh /*-
2df57947fSPedro F. Giffuni  * SPDX-License-Identifier: BSD-4-Clause
3df57947fSPedro F. Giffuni  *
4a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
5a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
6a94100faSBill Paul  *
7a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
8a94100faSBill Paul  * modification, are permitted provided that the following conditions
9a94100faSBill Paul  * are met:
10a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
12a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
13a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
14a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
15a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
16a94100faSBill Paul  *    must display the following acknowledgement:
17a94100faSBill Paul  *	This product includes software developed by Bill Paul.
18a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
19a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
20a94100faSBill Paul  *    without specific prior written permission.
21a94100faSBill Paul  *
22a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
33a94100faSBill Paul  */
34a94100faSBill Paul 
354dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
364dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
374dc52c32SDavid E. O'Brien 
38a94100faSBill Paul /*
39ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
40a94100faSBill Paul  *
41a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
42a94100faSBill Paul  * Senior Networking Software Engineer
43a94100faSBill Paul  * Wind River Systems
44a94100faSBill Paul  */
45a94100faSBill Paul 
46a94100faSBill Paul /*
47a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
48a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
49ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
50ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
51a94100faSBill Paul  *
52a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
53a94100faSBill Paul  * with the older 8139 family, however it also supports a special
54a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
55a94100faSBill Paul  * features. These include:
56a94100faSBill Paul  *
57a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
58a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
59a94100faSBill Paul  *	  any byte boundary.
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o 64-bit DMA
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o High and normal priority transmit DMA rings
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o VLAN tag insertion and extraction
68a94100faSBill Paul  *
69a94100faSBill Paul  *	o TCP large send (segmentation offload)
70a94100faSBill Paul  *
71a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
72a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
73a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
74a94100faSBill Paul  * chips.
75a94100faSBill Paul  *
76a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
77a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
78a94100faSBill Paul  * differences and additions:
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o 1000Mbps mode
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o Jumbo frames
83a94100faSBill Paul  *
84a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
85a94100faSBill Paul  *	  or fiber PHYs
86a94100faSBill Paul  *
87a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
88a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
89a94100faSBill Paul  *
90a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
91a94100faSBill Paul  *
92a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
93a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
94a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
95a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
96a94100faSBill Paul  * copper gigE PHY.
97a94100faSBill Paul  *
98a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
99a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
100a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
101a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
102a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
103a94100faSBill Paul  *
104a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
105a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
106a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
107a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
108a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10922a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
11022a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
111a94100faSBill Paul  */
112a94100faSBill Paul 
113f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
114f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
115f0796cd2SGleb Smirnoff #endif
116f0796cd2SGleb Smirnoff 
117a94100faSBill Paul #include <sys/param.h>
118a94100faSBill Paul #include <sys/endian.h>
119a94100faSBill Paul #include <sys/systm.h>
120a94100faSBill Paul #include <sys/sockio.h>
121a94100faSBill Paul #include <sys/mbuf.h>
122a94100faSBill Paul #include <sys/malloc.h>
123fe12f24bSPoul-Henning Kamp #include <sys/module.h>
124a94100faSBill Paul #include <sys/kernel.h>
125a94100faSBill Paul #include <sys/socket.h>
126ed510fb0SBill Paul #include <sys/lock.h>
127ed510fb0SBill Paul #include <sys/mutex.h>
1280534aae0SPyun YongHyeon #include <sys/sysctl.h>
129ed510fb0SBill Paul #include <sys/taskqueue.h>
130a94100faSBill Paul 
131a94100faSBill Paul #include <net/if.h>
13276039bc8SGleb Smirnoff #include <net/if_var.h>
133a94100faSBill Paul #include <net/if_arp.h>
134a94100faSBill Paul #include <net/ethernet.h>
135a94100faSBill Paul #include <net/if_dl.h>
136a94100faSBill Paul #include <net/if_media.h>
137fc74a9f9SBrooks Davis #include <net/if_types.h>
138a94100faSBill Paul #include <net/if_vlan_var.h>
139a94100faSBill Paul 
140a94100faSBill Paul #include <net/bpf.h>
141a94100faSBill Paul 
142a94100faSBill Paul #include <machine/bus.h>
143a94100faSBill Paul #include <machine/resource.h>
144a94100faSBill Paul #include <sys/bus.h>
145a94100faSBill Paul #include <sys/rman.h>
146a94100faSBill Paul 
147a94100faSBill Paul #include <dev/mii/mii.h>
148a94100faSBill Paul #include <dev/mii/miivar.h>
149a94100faSBill Paul 
150a94100faSBill Paul #include <dev/pci/pcireg.h>
151a94100faSBill Paul #include <dev/pci/pcivar.h>
152a94100faSBill Paul 
153b2d3d26fSGleb Smirnoff #include <dev/rl/if_rlreg.h>
154d65abd66SPyun YongHyeon 
155a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
156a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
157a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
158a94100faSBill Paul 
159298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
160a94100faSBill Paul #include "miibus_if.h"
161a94100faSBill Paul 
1625774c5ffSPyun YongHyeon /* Tunables. */
163502be0f7SPyun YongHyeon static int intr_filter = 0;
164502be0f7SPyun YongHyeon TUNABLE_INT("hw.re.intr_filter", &intr_filter);
165c2d2e19cSPyun YongHyeon static int msi_disable = 0;
1665774c5ffSPyun YongHyeon TUNABLE_INT("hw.re.msi_disable", &msi_disable);
1674a58fd45SPyun YongHyeon static int msix_disable = 0;
1684a58fd45SPyun YongHyeon TUNABLE_INT("hw.re.msix_disable", &msix_disable);
1692c21710bSPyun YongHyeon static int prefer_iomap = 0;
1702c21710bSPyun YongHyeon TUNABLE_INT("hw.re.prefer_iomap", &prefer_iomap);
1715774c5ffSPyun YongHyeon 
172a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
173a94100faSBill Paul 
174a94100faSBill Paul /*
175a94100faSBill Paul  * Various supported device vendors/types and their names.
176a94100faSBill Paul  */
17729658c96SDimitry Andric static const struct rl_type re_devs[] = {
1789dfcacbeSPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, 0,
17932aa5f0eSAnton Berezin 	    "D-Link DGE-528(T) Gigabit Ethernet Adapter" },
180caa19d50SPyun YongHyeon 	{ DLINK_VENDORID, DLINK_DEVICEID_530T_REVC, 0,
181caa19d50SPyun YongHyeon 	    "D-Link DGE-530(T) Gigabit Ethernet Adapter" },
1829dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8139, 0,
183a94100faSBill Paul 	    "RealTek 8139C+ 10/100BaseTX" },
1849dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8101E, 0,
18554899a96SPyun YongHyeon 	    "RealTek 810xE PCIe 10/100baseTX" },
1869dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8168, 0,
187ab9f923eSPyun YongHyeon 	    "RealTek 8168/8111 B/C/CP/D/DP/E/F/G PCIe Gigabit Ethernet" },
188938e9a89SKevin Lo 	{ NCUBE_VENDORID, RT_DEVICEID_8168, 0,
189938e9a89SKevin Lo 	    "TP-Link TG-3468 v2 (RTL8168) Gigabit Ethernet" },
1909dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169, 0,
191715922d7SPyun YongHyeon 	    "RealTek 8169/8169S/8169SB(L)/8110S/8110SB(L) Gigabit Ethernet" },
1929dfcacbeSPyun YongHyeon 	{ RT_VENDORID, RT_DEVICEID_8169SC, 0,
1932ee2c3b4SRemko Lodder 	    "RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
1949dfcacbeSPyun YongHyeon 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, 0,
195ea263191SMIHIRA Sanpei Yoshiro 	    "Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
1969dfcacbeSPyun YongHyeon 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, 0,
19726390635SJohn Baldwin 	    "Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1989dfcacbeSPyun YongHyeon 	{ USR_VENDORID, USR_DEVICEID_997902, 0,
199dfdb409eSPyun YongHyeon 	    "US Robotics 997902 (RTL8169S) Gigabit Ethernet" }
200a94100faSBill Paul };
201a94100faSBill Paul 
20229658c96SDimitry Andric static const struct rl_hwrev re_hwrevs[] = {
20381eee0ebSPyun YongHyeon 	{ RL_HWREV_8139, RL_8139, "", RL_MTU },
20481eee0ebSPyun YongHyeon 	{ RL_HWREV_8139A, RL_8139, "A", RL_MTU },
20581eee0ebSPyun YongHyeon 	{ RL_HWREV_8139AG, RL_8139, "A-G", RL_MTU },
20681eee0ebSPyun YongHyeon 	{ RL_HWREV_8139B, RL_8139, "B", RL_MTU },
20781eee0ebSPyun YongHyeon 	{ RL_HWREV_8130, RL_8139, "8130", RL_MTU },
20881eee0ebSPyun YongHyeon 	{ RL_HWREV_8139C, RL_8139, "C", RL_MTU },
20981eee0ebSPyun YongHyeon 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C", RL_MTU },
21081eee0ebSPyun YongHyeon 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+", RL_MTU },
211ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN1, RL_8169, "8168", RL_JUMBO_MTU },
21281eee0ebSPyun YongHyeon 	{ RL_HWREV_8169, RL_8169, "8169", RL_JUMBO_MTU },
21381eee0ebSPyun YongHyeon 	{ RL_HWREV_8169S, RL_8169, "8169S", RL_JUMBO_MTU },
21481eee0ebSPyun YongHyeon 	{ RL_HWREV_8110S, RL_8169, "8110S", RL_JUMBO_MTU },
21581eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB/8110SB", RL_JUMBO_MTU },
21681eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21781eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SBL, RL_8169, "8169SBL/8110SBL", RL_JUMBO_MTU },
21881eee0ebSPyun YongHyeon 	{ RL_HWREV_8169_8110SCE, RL_8169, "8169SC/8110SC", RL_JUMBO_MTU },
21981eee0ebSPyun YongHyeon 	{ RL_HWREV_8100, RL_8139, "8100", RL_MTU },
22081eee0ebSPyun YongHyeon 	{ RL_HWREV_8101, RL_8139, "8101", RL_MTU },
22181eee0ebSPyun YongHyeon 	{ RL_HWREV_8100E, RL_8169, "8100E", RL_MTU },
22281eee0ebSPyun YongHyeon 	{ RL_HWREV_8101E, RL_8169, "8101E", RL_MTU },
22381eee0ebSPyun YongHyeon 	{ RL_HWREV_8102E, RL_8169, "8102E", RL_MTU },
22481eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL, RL_8169, "8102EL", RL_MTU },
22581eee0ebSPyun YongHyeon 	{ RL_HWREV_8102EL_SPIN1, RL_8169, "8102EL", RL_MTU },
22681eee0ebSPyun YongHyeon 	{ RL_HWREV_8103E, RL_8169, "8103E", RL_MTU },
22739e69201SPyun YongHyeon 	{ RL_HWREV_8401E, RL_8169, "8401E", RL_MTU },
228a9e3362aSPyun YongHyeon 	{ RL_HWREV_8402, RL_8169, "8402", RL_MTU },
22954899a96SPyun YongHyeon 	{ RL_HWREV_8105E, RL_8169, "8105E", RL_MTU },
2306b0a8e04SPyun YongHyeon 	{ RL_HWREV_8105E_SPIN1, RL_8169, "8105E", RL_MTU },
231214c71f6SPyun YongHyeon 	{ RL_HWREV_8106E, RL_8169, "8106E", RL_MTU },
232ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN2, RL_8169, "8168", RL_JUMBO_MTU },
233ef278cb4SPyun YongHyeon 	{ RL_HWREV_8168B_SPIN3, RL_8169, "8168", RL_JUMBO_MTU },
23481eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23581eee0ebSPyun YongHyeon 	{ RL_HWREV_8168C_SPIN2, RL_8169, "8168C/8111C", RL_JUMBO_MTU_6K },
23681eee0ebSPyun YongHyeon 	{ RL_HWREV_8168CP, RL_8169, "8168CP/8111CP", RL_JUMBO_MTU_6K },
23781eee0ebSPyun YongHyeon 	{ RL_HWREV_8168D, RL_8169, "8168D/8111D", RL_JUMBO_MTU_9K },
23881eee0ebSPyun YongHyeon 	{ RL_HWREV_8168DP, RL_8169, "8168DP/8111DP", RL_JUMBO_MTU_9K },
23981eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E, RL_8169, "8168E/8111E", RL_JUMBO_MTU_9K},
24081eee0ebSPyun YongHyeon 	{ RL_HWREV_8168E_VL, RL_8169, "8168E/8111E-VL", RL_JUMBO_MTU_6K},
241c3767eabSPyun YongHyeon 	{ RL_HWREV_8168EP, RL_8169, "8168EP/8111EP", RL_JUMBO_MTU_9K},
242d467ffaaSPyun YongHyeon 	{ RL_HWREV_8168F, RL_8169, "8168F/8111F", RL_JUMBO_MTU_9K},
243ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168G, RL_8169, "8168G/8111G", RL_JUMBO_MTU_9K},
244ab9f923eSPyun YongHyeon 	{ RL_HWREV_8168GU, RL_8169, "8168GU/8111GU", RL_JUMBO_MTU_9K},
24596b2c26aSMarius Strobl 	{ RL_HWREV_8168H, RL_8169, "8168H/8111H", RL_JUMBO_MTU_9K},
246d56f7f52SPyun YongHyeon 	{ RL_HWREV_8411, RL_8169, "8411", RL_JUMBO_MTU_9K},
247ab9f923eSPyun YongHyeon 	{ RL_HWREV_8411B, RL_8169, "8411B", RL_JUMBO_MTU_9K},
24881eee0ebSPyun YongHyeon 	{ 0, 0, NULL, 0 }
249a94100faSBill Paul };
250a94100faSBill Paul 
251a94100faSBill Paul static int re_probe		(device_t);
252a94100faSBill Paul static int re_attach		(device_t);
253a94100faSBill Paul static int re_detach		(device_t);
254a94100faSBill Paul 
255d65abd66SPyun YongHyeon static int re_encap		(struct rl_softc *, struct mbuf **);
256a94100faSBill Paul 
257a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
258a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
259d65abd66SPyun YongHyeon static __inline void re_discard_rxbuf
260d65abd66SPyun YongHyeon 				(struct rl_softc *, int);
261d65abd66SPyun YongHyeon static int re_newbuf		(struct rl_softc *, int);
26281eee0ebSPyun YongHyeon static int re_jumbo_newbuf	(struct rl_softc *, int);
263a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
26481eee0ebSPyun YongHyeon static int re_jrx_list_init	(struct rl_softc *);
265a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
26622a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
26722a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
26822a11c96SJohn-Mark Gurney 				(struct mbuf *);
26922a11c96SJohn-Mark Gurney #endif
2701abcdbd1SAttilio Rao static int re_rxeof		(struct rl_softc *, int *);
271a94100faSBill Paul static void re_txeof		(struct rl_softc *);
27297b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2731abcdbd1SAttilio Rao static int re_poll		(struct ifnet *, enum poll_cmd, int);
2741abcdbd1SAttilio Rao static int re_poll_locked	(struct ifnet *, enum poll_cmd, int);
27597b9d4baSJohn-Mark Gurney #endif
276ef544f63SPaolo Pisati static int re_intr		(void *);
277502be0f7SPyun YongHyeon static void re_intr_msi		(void *);
278a94100faSBill Paul static void re_tick		(void *);
279ed510fb0SBill Paul static void re_int_task		(void *, int);
280a94100faSBill Paul static void re_start		(struct ifnet *);
281d180a66fSPyun YongHyeon static void re_start_locked	(struct ifnet *);
282a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
283a94100faSBill Paul static void re_init		(void *);
28497b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
285a94100faSBill Paul static void re_stop		(struct rl_softc *);
2861d545c7aSMarius Strobl static void re_watchdog		(struct rl_softc *);
287a94100faSBill Paul static int re_suspend		(device_t);
288a94100faSBill Paul static int re_resume		(device_t);
2896a087a87SPyun YongHyeon static int re_shutdown		(device_t);
290a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
291a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
292a94100faSBill Paul 
293a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
294a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
295ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
296a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
297a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
298a94100faSBill Paul 
299a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
300a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
301a94100faSBill Paul static void re_miibus_statchg	(device_t);
302a94100faSBill Paul 
30381eee0ebSPyun YongHyeon static void re_set_jumbo	(struct rl_softc *, int);
304ff191365SJung-uk Kim static void re_set_rxmode		(struct rl_softc *);
305a94100faSBill Paul static void re_reset		(struct rl_softc *);
3067467bd53SPyun YongHyeon static void re_setwol		(struct rl_softc *);
3077467bd53SPyun YongHyeon static void re_clrwol		(struct rl_softc *);
3086830588dSPyun YongHyeon static void re_set_linkspeed	(struct rl_softc *);
309a94100faSBill Paul 
310579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP	/* see ixgbe.c for details */
311579a6e3cSLuigi Rizzo #include <dev/netmap/if_re_netmap.h>
312847bf383SLuigi Rizzo MODULE_DEPEND(re, netmap, 1, 1, 1);
313579a6e3cSLuigi Rizzo #endif /* !DEV_NETMAP */
314579a6e3cSLuigi Rizzo 
315ed510fb0SBill Paul #ifdef RE_DIAG
316a94100faSBill Paul static int re_diag		(struct rl_softc *);
317ed510fb0SBill Paul #endif
318a94100faSBill Paul 
3190534aae0SPyun YongHyeon static void re_add_sysctls	(struct rl_softc *);
3200534aae0SPyun YongHyeon static int re_sysctl_stats	(SYSCTL_HANDLER_ARGS);
321502be0f7SPyun YongHyeon static int sysctl_int_range	(SYSCTL_HANDLER_ARGS, int, int);
322502be0f7SPyun YongHyeon static int sysctl_hw_re_int_mod	(SYSCTL_HANDLER_ARGS);
3230534aae0SPyun YongHyeon 
324a94100faSBill Paul static device_method_t re_methods[] = {
325a94100faSBill Paul 	/* Device interface */
326a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
327a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
328a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
329a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
330a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
331a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
332a94100faSBill Paul 
333a94100faSBill Paul 	/* MII interface */
334a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
335a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
336a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
337a94100faSBill Paul 
3384b7ec270SMarius Strobl 	DEVMETHOD_END
339a94100faSBill Paul };
340a94100faSBill Paul 
341a94100faSBill Paul static driver_t re_driver = {
342a94100faSBill Paul 	"re",
343a94100faSBill Paul 	re_methods,
344a94100faSBill Paul 	sizeof(struct rl_softc)
345a94100faSBill Paul };
346a94100faSBill Paul 
347a94100faSBill Paul static devclass_t re_devclass;
348a94100faSBill Paul 
349a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
350a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
351a94100faSBill Paul 
352a94100faSBill Paul #define EE_SET(x)					\
353a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
354a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
355a94100faSBill Paul 
356a94100faSBill Paul #define EE_CLR(x)					\
357a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
358a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
359a94100faSBill Paul 
360a94100faSBill Paul /*
361a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
362a94100faSBill Paul  */
363a94100faSBill Paul static void
3647b5ffebfSPyun YongHyeon re_eeprom_putbyte(struct rl_softc *sc, int addr)
365a94100faSBill Paul {
3660ce0868aSPyun YongHyeon 	int			d, i;
367a94100faSBill Paul 
368ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
369a94100faSBill Paul 
370a94100faSBill Paul 	/*
371a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
372a94100faSBill Paul 	 */
373ed510fb0SBill Paul 
374ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
375a94100faSBill Paul 		if (d & i) {
376a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
377a94100faSBill Paul 		} else {
378a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
379a94100faSBill Paul 		}
380a94100faSBill Paul 		DELAY(100);
381a94100faSBill Paul 		EE_SET(RL_EE_CLK);
382a94100faSBill Paul 		DELAY(150);
383a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
384a94100faSBill Paul 		DELAY(100);
385a94100faSBill Paul 	}
386a94100faSBill Paul }
387a94100faSBill Paul 
388a94100faSBill Paul /*
389a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
390a94100faSBill Paul  */
391a94100faSBill Paul static void
3927b5ffebfSPyun YongHyeon re_eeprom_getword(struct rl_softc *sc, int addr, u_int16_t *dest)
393a94100faSBill Paul {
3940ce0868aSPyun YongHyeon 	int			i;
395a94100faSBill Paul 	u_int16_t		word = 0;
396a94100faSBill Paul 
397a94100faSBill Paul 	/*
398a94100faSBill Paul 	 * Send address of word we want to read.
399a94100faSBill Paul 	 */
400a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
401a94100faSBill Paul 
402a94100faSBill Paul 	/*
403a94100faSBill Paul 	 * Start reading bits from EEPROM.
404a94100faSBill Paul 	 */
405a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
406a94100faSBill Paul 		EE_SET(RL_EE_CLK);
407a94100faSBill Paul 		DELAY(100);
408a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
409a94100faSBill Paul 			word |= i;
410a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
411a94100faSBill Paul 		DELAY(100);
412a94100faSBill Paul 	}
413a94100faSBill Paul 
414a94100faSBill Paul 	*dest = word;
415a94100faSBill Paul }
416a94100faSBill Paul 
417a94100faSBill Paul /*
418a94100faSBill Paul  * Read a sequence of words from the EEPROM.
419a94100faSBill Paul  */
420a94100faSBill Paul static void
4217b5ffebfSPyun YongHyeon re_read_eeprom(struct rl_softc *sc, caddr_t dest, int off, int cnt)
422a94100faSBill Paul {
423a94100faSBill Paul 	int			i;
424a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
425a94100faSBill Paul 
426ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
427ed510fb0SBill Paul 
428ed510fb0SBill Paul         DELAY(100);
429ed510fb0SBill Paul 
430a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
431ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
432a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
433ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
434a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
435be099007SPyun YongHyeon                 *ptr = word;
436a94100faSBill Paul 	}
437ed510fb0SBill Paul 
438ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
439a94100faSBill Paul }
440a94100faSBill Paul 
441a94100faSBill Paul static int
4427b5ffebfSPyun YongHyeon re_gmii_readreg(device_t dev, int phy, int reg)
443a94100faSBill Paul {
444a94100faSBill Paul 	struct rl_softc		*sc;
445a94100faSBill Paul 	u_int32_t		rval;
446a94100faSBill Paul 	int			i;
447a94100faSBill Paul 
448a94100faSBill Paul 	sc = device_get_softc(dev);
449a94100faSBill Paul 
4509bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4519bac70b8SBill Paul 
4529bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4539bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4549bac70b8SBill Paul 		return (rval);
4559bac70b8SBill Paul 	}
4569bac70b8SBill Paul 
457a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
458a94100faSBill Paul 
45996b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
460a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
461a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
462a94100faSBill Paul 			break;
4632bc085c6SPyun YongHyeon 		DELAY(25);
464a94100faSBill Paul 	}
465a94100faSBill Paul 
46696b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4676b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY read failed\n");
468a94100faSBill Paul 		return (0);
469a94100faSBill Paul 	}
470a94100faSBill Paul 
4712bc085c6SPyun YongHyeon 	/*
4722bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
4732bc085c6SPyun YongHyeon 	 */
4742bc085c6SPyun YongHyeon 	DELAY(20);
4752bc085c6SPyun YongHyeon 
476a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
477a94100faSBill Paul }
478a94100faSBill Paul 
479a94100faSBill Paul static int
4807b5ffebfSPyun YongHyeon re_gmii_writereg(device_t dev, int phy, int reg, int data)
481a94100faSBill Paul {
482a94100faSBill Paul 	struct rl_softc		*sc;
483a94100faSBill Paul 	u_int32_t		rval;
484a94100faSBill Paul 	int			i;
485a94100faSBill Paul 
486a94100faSBill Paul 	sc = device_get_softc(dev);
487a94100faSBill Paul 
488a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4899bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
490a94100faSBill Paul 
49196b774f4SPyun YongHyeon 	for (i = 0; i < RL_PHY_TIMEOUT; i++) {
492a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
493a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
494a94100faSBill Paul 			break;
4952bc085c6SPyun YongHyeon 		DELAY(25);
496a94100faSBill Paul 	}
497a94100faSBill Paul 
49896b774f4SPyun YongHyeon 	if (i == RL_PHY_TIMEOUT) {
4996b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "PHY write failed\n");
500a94100faSBill Paul 		return (0);
501a94100faSBill Paul 	}
502a94100faSBill Paul 
5032bc085c6SPyun YongHyeon 	/*
5042bc085c6SPyun YongHyeon 	 * Controller requires a 20us delay to process next MDIO request.
5052bc085c6SPyun YongHyeon 	 */
5062bc085c6SPyun YongHyeon 	DELAY(20);
5072bc085c6SPyun YongHyeon 
508a94100faSBill Paul 	return (0);
509a94100faSBill Paul }
510a94100faSBill Paul 
511a94100faSBill Paul static int
5127b5ffebfSPyun YongHyeon re_miibus_readreg(device_t dev, int phy, int reg)
513a94100faSBill Paul {
514a94100faSBill Paul 	struct rl_softc		*sc;
515a94100faSBill Paul 	u_int16_t		rval = 0;
516a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
517a94100faSBill Paul 
518a94100faSBill Paul 	sc = device_get_softc(dev);
519a94100faSBill Paul 
520a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
521a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
522a94100faSBill Paul 		return (rval);
523a94100faSBill Paul 	}
524a94100faSBill Paul 
525a94100faSBill Paul 	switch (reg) {
526a94100faSBill Paul 	case MII_BMCR:
527a94100faSBill Paul 		re8139_reg = RL_BMCR;
528a94100faSBill Paul 		break;
529a94100faSBill Paul 	case MII_BMSR:
530a94100faSBill Paul 		re8139_reg = RL_BMSR;
531a94100faSBill Paul 		break;
532a94100faSBill Paul 	case MII_ANAR:
533a94100faSBill Paul 		re8139_reg = RL_ANAR;
534a94100faSBill Paul 		break;
535a94100faSBill Paul 	case MII_ANER:
536a94100faSBill Paul 		re8139_reg = RL_ANER;
537a94100faSBill Paul 		break;
538a94100faSBill Paul 	case MII_ANLPAR:
539a94100faSBill Paul 		re8139_reg = RL_LPAR;
540a94100faSBill Paul 		break;
541a94100faSBill Paul 	case MII_PHYIDR1:
542a94100faSBill Paul 	case MII_PHYIDR2:
543a94100faSBill Paul 		return (0);
544a94100faSBill Paul 	/*
545a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
546a94100faSBill Paul 	 * register. If we have a link partner which does not
547a94100faSBill Paul 	 * support NWAY, this is the register which will tell
548a94100faSBill Paul 	 * us the results of parallel detection.
549a94100faSBill Paul 	 */
550a94100faSBill Paul 	case RL_MEDIASTAT:
551a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
552a94100faSBill Paul 		return (rval);
553a94100faSBill Paul 	default:
5546b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
555a94100faSBill Paul 		return (0);
556a94100faSBill Paul 	}
557a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
558baa12772SPyun YongHyeon 	if (sc->rl_type == RL_8139CPLUS && re8139_reg == RL_BMCR) {
559baa12772SPyun YongHyeon 		/* 8139C+ has different bit layout. */
560baa12772SPyun YongHyeon 		rval &= ~(BMCR_LOOP | BMCR_ISO);
561baa12772SPyun YongHyeon 	}
562a94100faSBill Paul 	return (rval);
563a94100faSBill Paul }
564a94100faSBill Paul 
565a94100faSBill Paul static int
5667b5ffebfSPyun YongHyeon re_miibus_writereg(device_t dev, int phy, int reg, int data)
567a94100faSBill Paul {
568a94100faSBill Paul 	struct rl_softc		*sc;
569a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
570a94100faSBill Paul 	int			rval = 0;
571a94100faSBill Paul 
572a94100faSBill Paul 	sc = device_get_softc(dev);
573a94100faSBill Paul 
574a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
575a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
576a94100faSBill Paul 		return (rval);
577a94100faSBill Paul 	}
578a94100faSBill Paul 
579a94100faSBill Paul 	switch (reg) {
580a94100faSBill Paul 	case MII_BMCR:
581a94100faSBill Paul 		re8139_reg = RL_BMCR;
582baa12772SPyun YongHyeon 		if (sc->rl_type == RL_8139CPLUS) {
583baa12772SPyun YongHyeon 			/* 8139C+ has different bit layout. */
584baa12772SPyun YongHyeon 			data &= ~(BMCR_LOOP | BMCR_ISO);
585baa12772SPyun YongHyeon 		}
586a94100faSBill Paul 		break;
587a94100faSBill Paul 	case MII_BMSR:
588a94100faSBill Paul 		re8139_reg = RL_BMSR;
589a94100faSBill Paul 		break;
590a94100faSBill Paul 	case MII_ANAR:
591a94100faSBill Paul 		re8139_reg = RL_ANAR;
592a94100faSBill Paul 		break;
593a94100faSBill Paul 	case MII_ANER:
594a94100faSBill Paul 		re8139_reg = RL_ANER;
595a94100faSBill Paul 		break;
596a94100faSBill Paul 	case MII_ANLPAR:
597a94100faSBill Paul 		re8139_reg = RL_LPAR;
598a94100faSBill Paul 		break;
599a94100faSBill Paul 	case MII_PHYIDR1:
600a94100faSBill Paul 	case MII_PHYIDR2:
601a94100faSBill Paul 		return (0);
602a94100faSBill Paul 		break;
603a94100faSBill Paul 	default:
6046b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "bad phy register\n");
605a94100faSBill Paul 		return (0);
606a94100faSBill Paul 	}
607a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
608a94100faSBill Paul 	return (0);
609a94100faSBill Paul }
610a94100faSBill Paul 
611a94100faSBill Paul static void
6127b5ffebfSPyun YongHyeon re_miibus_statchg(device_t dev)
613a94100faSBill Paul {
614130b6dfbSPyun YongHyeon 	struct rl_softc		*sc;
615130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
616130b6dfbSPyun YongHyeon 	struct mii_data		*mii;
617a11e2f18SBruce M Simpson 
618130b6dfbSPyun YongHyeon 	sc = device_get_softc(dev);
619130b6dfbSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
620130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
621130b6dfbSPyun YongHyeon 	if (mii == NULL || ifp == NULL ||
622130b6dfbSPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
623130b6dfbSPyun YongHyeon 		return;
624130b6dfbSPyun YongHyeon 
625130b6dfbSPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
626130b6dfbSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
627130b6dfbSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
628130b6dfbSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
629130b6dfbSPyun YongHyeon 		case IFM_10_T:
630130b6dfbSPyun YongHyeon 		case IFM_100_TX:
631130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
632130b6dfbSPyun YongHyeon 			break;
633130b6dfbSPyun YongHyeon 		case IFM_1000_T:
634130b6dfbSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
635130b6dfbSPyun YongHyeon 				break;
636130b6dfbSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_LINK;
637130b6dfbSPyun YongHyeon 			break;
638130b6dfbSPyun YongHyeon 		default:
639130b6dfbSPyun YongHyeon 			break;
640130b6dfbSPyun YongHyeon 		}
641130b6dfbSPyun YongHyeon 	}
642130b6dfbSPyun YongHyeon 	/*
64314013280SMarius Strobl 	 * RealTek controllers do not provide any interface to the RX/TX
64414013280SMarius Strobl 	 * MACs for resolved speed, duplex and flow-control parameters.
645130b6dfbSPyun YongHyeon 	 */
646a94100faSBill Paul }
647a94100faSBill Paul 
648a94100faSBill Paul /*
649ff191365SJung-uk Kim  * Set the RX configuration and 64-bit multicast hash filter.
650a94100faSBill Paul  */
651a94100faSBill Paul static void
652ff191365SJung-uk Kim re_set_rxmode(struct rl_softc *sc)
653a94100faSBill Paul {
654a94100faSBill Paul 	struct ifnet		*ifp;
655a94100faSBill Paul 	struct ifmultiaddr	*ifma;
656ff191365SJung-uk Kim 	uint32_t		hashes[2] = { 0, 0 };
657ff191365SJung-uk Kim 	uint32_t		h, rxfilt;
658a94100faSBill Paul 
65997b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
66097b9d4baSJohn-Mark Gurney 
661fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
662a94100faSBill Paul 
663ff191365SJung-uk Kim 	rxfilt = RL_RXCFG_CONFIG | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_BROAD;
664f1a5f291SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_EARLYOFF) != 0)
665f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFF;
66614013280SMarius Strobl 	else if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0)
667f1a5f291SMarius Strobl 		rxfilt |= RL_RXCFG_EARLYOFFV2;
668a94100faSBill Paul 
669ff191365SJung-uk Kim 	if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
6707c103000SPyun YongHyeon 		if (ifp->if_flags & IFF_PROMISC)
6717c103000SPyun YongHyeon 			rxfilt |= RL_RXCFG_RX_ALLPHYS;
672a0637caaSPyun YongHyeon 		/*
673a0637caaSPyun YongHyeon 		 * Unlike other hardwares, we have to explicitly set
674a0637caaSPyun YongHyeon 		 * RL_RXCFG_RX_MULTI to receive multicast frames in
675a0637caaSPyun YongHyeon 		 * promiscuous mode.
676a0637caaSPyun YongHyeon 		 */
677a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
678ff191365SJung-uk Kim 		hashes[0] = hashes[1] = 0xffffffff;
679ff191365SJung-uk Kim 		goto done;
680a94100faSBill Paul 	}
681a94100faSBill Paul 
682eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
683a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
684a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
685a94100faSBill Paul 			continue;
6860e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6870e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
688a94100faSBill Paul 		if (h < 32)
689a94100faSBill Paul 			hashes[0] |= (1 << h);
690a94100faSBill Paul 		else
691a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
692a94100faSBill Paul 	}
693eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
694a94100faSBill Paul 
695ff191365SJung-uk Kim 	if (hashes[0] != 0 || hashes[1] != 0) {
696bb7dfefbSBill Paul 		/*
697ff191365SJung-uk Kim 		 * For some unfathomable reason, RealTek decided to
698ff191365SJung-uk Kim 		 * reverse the order of the multicast hash registers
699ff191365SJung-uk Kim 		 * in the PCI Express parts.  This means we have to
700ff191365SJung-uk Kim 		 * write the hash pattern in reverse order for those
701ff191365SJung-uk Kim 		 * devices.
702bb7dfefbSBill Paul 		 */
703aaab4fbeSJung-uk Kim 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0) {
704ff191365SJung-uk Kim 			h = bswap32(hashes[0]);
705ff191365SJung-uk Kim 			hashes[0] = bswap32(hashes[1]);
706ff191365SJung-uk Kim 			hashes[1] = h;
707ff191365SJung-uk Kim 		}
708ff191365SJung-uk Kim 		rxfilt |= RL_RXCFG_RX_MULTI;
709ff191365SJung-uk Kim 	}
710ff191365SJung-uk Kim 
711b8333e45SPyun YongHyeon 	if  (sc->rl_hwrev->rl_rev == RL_HWREV_8168F) {
712b8333e45SPyun YongHyeon 		/* Disable multicast filtering due to silicon bug. */
713b8333e45SPyun YongHyeon 		hashes[0] = 0xffffffff;
714b8333e45SPyun YongHyeon 		hashes[1] = 0xffffffff;
715b8333e45SPyun YongHyeon 	}
716b8333e45SPyun YongHyeon 
717ff191365SJung-uk Kim done:
718a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
719a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
720ff191365SJung-uk Kim 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
721bb7dfefbSBill Paul }
722a94100faSBill Paul 
723a94100faSBill Paul static void
7247b5ffebfSPyun YongHyeon re_reset(struct rl_softc *sc)
725a94100faSBill Paul {
7260ce0868aSPyun YongHyeon 	int			i;
727a94100faSBill Paul 
72897b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
72997b9d4baSJohn-Mark Gurney 
730a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
731a94100faSBill Paul 
732a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
733a94100faSBill Paul 		DELAY(10);
734a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
735a94100faSBill Paul 			break;
736a94100faSBill Paul 	}
737a94100faSBill Paul 	if (i == RL_TIMEOUT)
7386b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "reset never completed!\n");
739a94100faSBill Paul 
740566ca8caSJung-uk Kim 	if ((sc->rl_flags & RL_FLAG_MACRESET) != 0)
741a94100faSBill Paul 		CSR_WRITE_1(sc, 0x82, 1);
74281eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169S)
743566ca8caSJung-uk Kim 		re_gmii_writereg(sc->rl_dev, 1, 0x0b, 0);
744a94100faSBill Paul }
745a94100faSBill Paul 
746ed510fb0SBill Paul #ifdef RE_DIAG
747ed510fb0SBill Paul 
748a94100faSBill Paul /*
749a94100faSBill Paul  * The following routine is designed to test for a defect on some
750a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
751a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
752a94100faSBill Paul  * should be pulled high. The result of this defect is that the
753a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
754a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
755a94100faSBill Paul  * because the 64-bit data lines aren't connected.
756a94100faSBill Paul  *
757a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
758a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
759a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
760a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
761a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
762a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
763a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
764a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
765a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
766a94100faSBill Paul  */
767a94100faSBill Paul 
768a94100faSBill Paul static int
7697b5ffebfSPyun YongHyeon re_diag(struct rl_softc *sc)
770a94100faSBill Paul {
771fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
772a94100faSBill Paul 	struct mbuf		*m0;
773a94100faSBill Paul 	struct ether_header	*eh;
774a94100faSBill Paul 	struct rl_desc		*cur_rx;
775a94100faSBill Paul 	u_int16_t		status;
776a94100faSBill Paul 	u_int32_t		rxstat;
777ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
778a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
779a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
780a94100faSBill Paul 
781a94100faSBill Paul 	/* Allocate a single mbuf */
782c6499eccSGleb Smirnoff 	MGETHDR(m0, M_NOWAIT, MT_DATA);
783a94100faSBill Paul 	if (m0 == NULL)
784a94100faSBill Paul 		return (ENOBUFS);
785a94100faSBill Paul 
78697b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
78797b9d4baSJohn-Mark Gurney 
788a94100faSBill Paul 	/*
789a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
790a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
791a94100faSBill Paul 	 * following special functions:
792a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
793a94100faSBill Paul 	 * - Enables digital loopback mode
794a94100faSBill Paul 	 * - Leaves interrupts turned off
795a94100faSBill Paul 	 */
796a94100faSBill Paul 
797a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
798a94100faSBill Paul 	sc->rl_testmode = 1;
7998476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
80097b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
801351a76f9SPyun YongHyeon 	sc->rl_flags |= RL_FLAG_LINK;
802ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
803ed510fb0SBill Paul 		phyaddr = 1;
804ed510fb0SBill Paul 	else
805ed510fb0SBill Paul 		phyaddr = 0;
806ed510fb0SBill Paul 
807ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
808ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
809ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
810ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
811ed510fb0SBill Paul 			break;
812ed510fb0SBill Paul 	}
813ed510fb0SBill Paul 
814ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
815ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
816ed510fb0SBill Paul 
817804af9a1SBill Paul 	DELAY(100000);
818a94100faSBill Paul 
819a94100faSBill Paul 	/* Put some data in the mbuf */
820a94100faSBill Paul 
821a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
822a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
823a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
824a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
825a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
826a94100faSBill Paul 
8277cae6651SBill Paul 	/*
8287cae6651SBill Paul 	 * Queue the packet, start transmission.
8297cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
8307cae6651SBill Paul 	 */
831a94100faSBill Paul 
832abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
83397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
83452732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
8357cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
83697b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
837a94100faSBill Paul 	m0 = NULL;
838a94100faSBill Paul 
839a94100faSBill Paul 	/* Wait for it to propagate through the chip */
840a94100faSBill Paul 
841abc8ff44SBill Paul 	DELAY(100000);
842a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
843a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
844ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
845abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
846abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
847a94100faSBill Paul 			break;
848a94100faSBill Paul 		DELAY(10);
849a94100faSBill Paul 	}
850a94100faSBill Paul 
851a94100faSBill Paul 	if (i == RL_TIMEOUT) {
8526b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8536b9f5c94SGleb Smirnoff 		    "diagnostic failed, failed to receive packet in"
8546b9f5c94SGleb Smirnoff 		    " loopback mode\n");
855a94100faSBill Paul 		error = EIO;
856a94100faSBill Paul 		goto done;
857a94100faSBill Paul 	}
858a94100faSBill Paul 
859a94100faSBill Paul 	/*
860a94100faSBill Paul 	 * The packet should have been dumped into the first
861a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
862a94100faSBill Paul 	 */
863a94100faSBill Paul 
864a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
865a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
866a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
867d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
868d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap,
869d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD);
870d65abd66SPyun YongHyeon 	bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
871d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc[0].rx_dmamap);
872a94100faSBill Paul 
873d65abd66SPyun YongHyeon 	m0 = sc->rl_ldata.rl_rx_desc[0].rx_m;
874d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_desc[0].rx_m = NULL;
875a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
876a94100faSBill Paul 
877a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
878a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
879a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
880a94100faSBill Paul 
881a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
8826b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev,
8836b9f5c94SGleb Smirnoff 		    "diagnostic failed, received short packet\n");
884a94100faSBill Paul 		error = EIO;
885a94100faSBill Paul 		goto done;
886a94100faSBill Paul 	}
887a94100faSBill Paul 
888a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
889a94100faSBill Paul 
890a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
891a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
892a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
8936b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "WARNING, DMA FAILURE!\n");
8946b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "expected TX data: %6D/%6D/0x%x\n",
895a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
8966b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "received RX data: %6D/%6D/0x%x\n",
897a94100faSBill Paul 		    eh->ether_dhost, ":", eh->ether_shost, ":",
898a94100faSBill Paul 		    ntohs(eh->ether_type));
8996b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "You may have a defective 32-bit "
9006b9f5c94SGleb Smirnoff 		    "NIC plugged into a 64-bit PCI slot.\n");
9016b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Please re-install the NIC in a "
9026b9f5c94SGleb Smirnoff 		    "32-bit slot for proper operation.\n");
9036b9f5c94SGleb Smirnoff 		device_printf(sc->rl_dev, "Read the re(4) man page for more "
9046b9f5c94SGleb Smirnoff 		    "details.\n");
905a94100faSBill Paul 		error = EIO;
906a94100faSBill Paul 	}
907a94100faSBill Paul 
908a94100faSBill Paul done:
909a94100faSBill Paul 	/* Turn interface off, release resources */
910a94100faSBill Paul 
911a94100faSBill Paul 	sc->rl_testmode = 0;
912351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
913a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
914a94100faSBill Paul 	re_stop(sc);
915a94100faSBill Paul 	if (m0 != NULL)
916a94100faSBill Paul 		m_freem(m0);
917a94100faSBill Paul 
91897b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
91997b9d4baSJohn-Mark Gurney 
920a94100faSBill Paul 	return (error);
921a94100faSBill Paul }
922a94100faSBill Paul 
923ed510fb0SBill Paul #endif
924ed510fb0SBill Paul 
925a94100faSBill Paul /*
926a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
927a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
928a94100faSBill Paul  */
929a94100faSBill Paul static int
9307b5ffebfSPyun YongHyeon re_probe(device_t dev)
931a94100faSBill Paul {
932b3030306SMarius Strobl 	const struct rl_type	*t;
933dfdb409eSPyun YongHyeon 	uint16_t		devid, vendor;
934dfdb409eSPyun YongHyeon 	uint16_t		revid, sdevid;
935dfdb409eSPyun YongHyeon 	int			i;
936a94100faSBill Paul 
937dfdb409eSPyun YongHyeon 	vendor = pci_get_vendor(dev);
938dfdb409eSPyun YongHyeon 	devid = pci_get_device(dev);
939dfdb409eSPyun YongHyeon 	revid = pci_get_revid(dev);
940dfdb409eSPyun YongHyeon 	sdevid = pci_get_subdevice(dev);
941a94100faSBill Paul 
942dfdb409eSPyun YongHyeon 	if (vendor == LINKSYS_VENDORID && devid == LINKSYS_DEVICEID_EG1032) {
943dfdb409eSPyun YongHyeon 		if (sdevid != LINKSYS_SUBDEVICE_EG1032_REV3) {
94426390635SJohn Baldwin 			/*
94526390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
946dfdb409eSPyun YongHyeon 			 * Rev. 2 is supported by sk(4).
94726390635SJohn Baldwin 			 */
948a94100faSBill Paul 			return (ENXIO);
949a94100faSBill Paul 		}
950dfdb409eSPyun YongHyeon 	}
951dfdb409eSPyun YongHyeon 
952dfdb409eSPyun YongHyeon 	if (vendor == RT_VENDORID && devid == RT_DEVICEID_8139) {
953dfdb409eSPyun YongHyeon 		if (revid != 0x20) {
954dfdb409eSPyun YongHyeon 			/* 8139, let rl(4) take care of this device. */
955dfdb409eSPyun YongHyeon 			return (ENXIO);
956dfdb409eSPyun YongHyeon 		}
957dfdb409eSPyun YongHyeon 	}
958dfdb409eSPyun YongHyeon 
959dfdb409eSPyun YongHyeon 	t = re_devs;
96073a1170aSPedro F. Giffuni 	for (i = 0; i < nitems(re_devs); i++, t++) {
961dfdb409eSPyun YongHyeon 		if (vendor == t->rl_vid && devid == t->rl_did) {
962a94100faSBill Paul 			device_set_desc(dev, t->rl_name);
963d2b677bbSWarner Losh 			return (BUS_PROBE_DEFAULT);
964a94100faSBill Paul 		}
965a94100faSBill Paul 	}
966a94100faSBill Paul 
967a94100faSBill Paul 	return (ENXIO);
968a94100faSBill Paul }
969a94100faSBill Paul 
970a94100faSBill Paul /*
971a94100faSBill Paul  * Map a single buffer address.
972a94100faSBill Paul  */
973a94100faSBill Paul 
974a94100faSBill Paul static void
9757b5ffebfSPyun YongHyeon re_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
976a94100faSBill Paul {
9778fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
978a94100faSBill Paul 
979a94100faSBill Paul 	if (error)
980a94100faSBill Paul 		return;
981a94100faSBill Paul 
982a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
983a94100faSBill Paul 	addr = arg;
984a94100faSBill Paul 	*addr = segs->ds_addr;
985a94100faSBill Paul }
986a94100faSBill Paul 
987a94100faSBill Paul static int
9887b5ffebfSPyun YongHyeon re_allocmem(device_t dev, struct rl_softc *sc)
989a94100faSBill Paul {
99066366ca4SPyun YongHyeon 	bus_addr_t		lowaddr;
991d65abd66SPyun YongHyeon 	bus_size_t		rx_list_size, tx_list_size;
992a94100faSBill Paul 	int			error;
993a94100faSBill Paul 	int			i;
994a94100faSBill Paul 
995d65abd66SPyun YongHyeon 	rx_list_size = sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc);
996d65abd66SPyun YongHyeon 	tx_list_size = sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc);
997d65abd66SPyun YongHyeon 
998d65abd66SPyun YongHyeon 	/*
999d65abd66SPyun YongHyeon 	 * Allocate the parent bus DMA tag appropriate for PCI.
1000ce628393SPyun YongHyeon 	 * In order to use DAC, RL_CPLUSCMD_PCI_DAC bit of RL_CPLUS_CMD
1001ce628393SPyun YongHyeon 	 * register should be set. However some RealTek chips are known
1002ce628393SPyun YongHyeon 	 * to be buggy on DAC handling, therefore disable DAC by limiting
1003ce628393SPyun YongHyeon 	 * DMA address space to 32bit. PCIe variants of RealTek chips
100466366ca4SPyun YongHyeon 	 * may not have the limitation.
1005d65abd66SPyun YongHyeon 	 */
100666366ca4SPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
100766366ca4SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PCIE) == 0)
100866366ca4SPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1009d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(dev), 1, 0,
101066366ca4SPyun YongHyeon 	    lowaddr, BUS_SPACE_MAXADDR, NULL, NULL,
1011d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 0,
1012d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_parent_tag);
1013d65abd66SPyun YongHyeon 	if (error) {
1014d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate parent DMA tag\n");
1015d65abd66SPyun YongHyeon 		return (error);
1016d65abd66SPyun YongHyeon 	}
1017d65abd66SPyun YongHyeon 
1018d65abd66SPyun YongHyeon 	/*
1019d65abd66SPyun YongHyeon 	 * Allocate map for TX mbufs.
1020d65abd66SPyun YongHyeon 	 */
1021d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, 1, 0,
1022d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
1023d65abd66SPyun YongHyeon 	    NULL, MCLBYTES * RL_NTXSEGS, RL_NTXSEGS, 4096, 0,
1024d65abd66SPyun YongHyeon 	    NULL, NULL, &sc->rl_ldata.rl_tx_mtag);
1025d65abd66SPyun YongHyeon 	if (error) {
1026d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA tag\n");
1027d65abd66SPyun YongHyeon 		return (error);
1028d65abd66SPyun YongHyeon 	}
1029d65abd66SPyun YongHyeon 
1030a94100faSBill Paul 	/*
1031a94100faSBill Paul 	 * Allocate map for RX mbufs.
1032a94100faSBill Paul 	 */
1033d65abd66SPyun YongHyeon 
103481eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
103581eee0ebSPyun YongHyeon 		error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t),
103681eee0ebSPyun YongHyeon 		    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
103781eee0ebSPyun YongHyeon 		    MJUM9BYTES, 1, MJUM9BYTES, 0, NULL, NULL,
103881eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_mtag);
103981eee0ebSPyun YongHyeon 		if (error) {
104081eee0ebSPyun YongHyeon 			device_printf(dev,
104181eee0ebSPyun YongHyeon 			    "could not allocate jumbo RX DMA tag\n");
104281eee0ebSPyun YongHyeon 			return (error);
104381eee0ebSPyun YongHyeon 		}
104481eee0ebSPyun YongHyeon 	}
1045d65abd66SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, sizeof(uint64_t), 0,
1046d65abd66SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
1047d65abd66SPyun YongHyeon 	    MCLBYTES, 1, MCLBYTES, 0, NULL, NULL, &sc->rl_ldata.rl_rx_mtag);
1048a94100faSBill Paul 	if (error) {
1049d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA tag\n");
1050d65abd66SPyun YongHyeon 		return (error);
1051a94100faSBill Paul 	}
1052a94100faSBill Paul 
1053a94100faSBill Paul 	/*
1054a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1055a94100faSBill Paul 	 */
1056a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1057a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1058d65abd66SPyun YongHyeon 	    NULL, tx_list_size, 1, tx_list_size, 0,
1059a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1060a94100faSBill Paul 	if (error) {
1061d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring tag\n");
1062d65abd66SPyun YongHyeon 		return (error);
1063a94100faSBill Paul 	}
1064a94100faSBill Paul 
1065a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1066a94100faSBill Paul 
1067a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1068d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_tx_list,
1069d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1070a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1071d65abd66SPyun YongHyeon 	if (error) {
1072d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate TX DMA ring\n");
1073d65abd66SPyun YongHyeon 		return (error);
1074d65abd66SPyun YongHyeon 	}
1075a94100faSBill Paul 
1076a94100faSBill Paul 	/* Load the map for the TX ring. */
1077a94100faSBill Paul 
1078d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_list_addr = 0;
1079a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1080a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1081d65abd66SPyun YongHyeon 	     tx_list_size, re_dma_map_addr,
1082a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1083d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_tx_list_addr == 0) {
1084d65abd66SPyun YongHyeon 		device_printf(dev, "could not load TX DMA ring\n");
1085d65abd66SPyun YongHyeon 		return (ENOMEM);
1086d65abd66SPyun YongHyeon 	}
1087a94100faSBill Paul 
1088a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1089a94100faSBill Paul 
1090d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
1091d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_tx_mtag, 0,
1092d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
1093a94100faSBill Paul 		if (error) {
1094d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for TX\n");
1095d65abd66SPyun YongHyeon 			return (error);
1096a94100faSBill Paul 		}
1097a94100faSBill Paul 	}
1098a94100faSBill Paul 
1099a94100faSBill Paul 	/*
1100a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1101a94100faSBill Paul 	 */
1102a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1103a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1104d65abd66SPyun YongHyeon 	    NULL, rx_list_size, 1, rx_list_size, 0,
1105a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1106a94100faSBill Paul 	if (error) {
1107d65abd66SPyun YongHyeon 		device_printf(dev, "could not create RX DMA ring tag\n");
1108d65abd66SPyun YongHyeon 		return (error);
1109a94100faSBill Paul 	}
1110a94100faSBill Paul 
1111a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1112a94100faSBill Paul 
1113a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1114d65abd66SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_rx_list,
1115d65abd66SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
1116a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1117d65abd66SPyun YongHyeon 	if (error) {
1118d65abd66SPyun YongHyeon 		device_printf(dev, "could not allocate RX DMA ring\n");
1119d65abd66SPyun YongHyeon 		return (error);
1120d65abd66SPyun YongHyeon 	}
1121a94100faSBill Paul 
1122a94100faSBill Paul 	/* Load the map for the RX ring. */
1123a94100faSBill Paul 
1124d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_list_addr = 0;
1125a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1126a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
1127d65abd66SPyun YongHyeon 	     rx_list_size, re_dma_map_addr,
1128a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1129d65abd66SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_rx_list_addr == 0) {
1130d65abd66SPyun YongHyeon 		device_printf(dev, "could not load RX DMA ring\n");
1131d65abd66SPyun YongHyeon 		return (ENOMEM);
1132d65abd66SPyun YongHyeon 	}
1133a94100faSBill Paul 
1134a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1135a94100faSBill Paul 
113681eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
113781eee0ebSPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
113881eee0ebSPyun YongHyeon 		    &sc->rl_ldata.rl_jrx_sparemap);
113981eee0ebSPyun YongHyeon 		if (error) {
114081eee0ebSPyun YongHyeon 			device_printf(dev,
114181eee0ebSPyun YongHyeon 			    "could not create spare DMA map for jumbo RX\n");
114281eee0ebSPyun YongHyeon 			return (error);
114381eee0ebSPyun YongHyeon 		}
114481eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
114581eee0ebSPyun YongHyeon 			error = bus_dmamap_create(sc->rl_ldata.rl_jrx_mtag, 0,
114681eee0ebSPyun YongHyeon 			    &sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
114781eee0ebSPyun YongHyeon 			if (error) {
114881eee0ebSPyun YongHyeon 				device_printf(dev,
114981eee0ebSPyun YongHyeon 				    "could not create DMA map for jumbo RX\n");
115081eee0ebSPyun YongHyeon 				return (error);
115181eee0ebSPyun YongHyeon 			}
115281eee0ebSPyun YongHyeon 		}
115381eee0ebSPyun YongHyeon 	}
1154d65abd66SPyun YongHyeon 	error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1155d65abd66SPyun YongHyeon 	    &sc->rl_ldata.rl_rx_sparemap);
1156a94100faSBill Paul 	if (error) {
1157d65abd66SPyun YongHyeon 		device_printf(dev, "could not create spare DMA map for RX\n");
1158d65abd66SPyun YongHyeon 		return (error);
1159d65abd66SPyun YongHyeon 	}
1160d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
1161d65abd66SPyun YongHyeon 		error = bus_dmamap_create(sc->rl_ldata.rl_rx_mtag, 0,
1162d65abd66SPyun YongHyeon 		    &sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
1163d65abd66SPyun YongHyeon 		if (error) {
1164d65abd66SPyun YongHyeon 			device_printf(dev, "could not create DMA map for RX\n");
1165d65abd66SPyun YongHyeon 			return (error);
1166a94100faSBill Paul 		}
1167a94100faSBill Paul 	}
1168a94100faSBill Paul 
11690534aae0SPyun YongHyeon 	/* Create DMA map for statistics. */
11700534aae0SPyun YongHyeon 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_DUMP_ALIGN, 0,
11710534aae0SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
11720534aae0SPyun YongHyeon 	    sizeof(struct rl_stats), 1, sizeof(struct rl_stats), 0, NULL, NULL,
11730534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_stag);
11740534aae0SPyun YongHyeon 	if (error) {
11750534aae0SPyun YongHyeon 		device_printf(dev, "could not create statistics DMA tag\n");
11760534aae0SPyun YongHyeon 		return (error);
11770534aae0SPyun YongHyeon 	}
11780534aae0SPyun YongHyeon 	/* Allocate DMA'able memory for statistics. */
11790534aae0SPyun YongHyeon 	error = bus_dmamem_alloc(sc->rl_ldata.rl_stag,
11800534aae0SPyun YongHyeon 	    (void **)&sc->rl_ldata.rl_stats,
11810534aae0SPyun YongHyeon 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO,
11820534aae0SPyun YongHyeon 	    &sc->rl_ldata.rl_smap);
11830534aae0SPyun YongHyeon 	if (error) {
11840534aae0SPyun YongHyeon 		device_printf(dev,
11850534aae0SPyun YongHyeon 		    "could not allocate statistics DMA memory\n");
11860534aae0SPyun YongHyeon 		return (error);
11870534aae0SPyun YongHyeon 	}
11880534aae0SPyun YongHyeon 	/* Load the map for statistics. */
11890534aae0SPyun YongHyeon 	sc->rl_ldata.rl_stats_addr = 0;
11900534aae0SPyun YongHyeon 	error = bus_dmamap_load(sc->rl_ldata.rl_stag, sc->rl_ldata.rl_smap,
11910534aae0SPyun YongHyeon 	    sc->rl_ldata.rl_stats, sizeof(struct rl_stats), re_dma_map_addr,
11920534aae0SPyun YongHyeon 	     &sc->rl_ldata.rl_stats_addr, BUS_DMA_NOWAIT);
11930534aae0SPyun YongHyeon 	if (error != 0 || sc->rl_ldata.rl_stats_addr == 0) {
11940534aae0SPyun YongHyeon 		device_printf(dev, "could not load statistics DMA memory\n");
11950534aae0SPyun YongHyeon 		return (ENOMEM);
11960534aae0SPyun YongHyeon 	}
11970534aae0SPyun YongHyeon 
1198a94100faSBill Paul 	return (0);
1199a94100faSBill Paul }
1200a94100faSBill Paul 
1201a94100faSBill Paul /*
1202a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1203a94100faSBill Paul  * setup and ethernet/BPF attach.
1204a94100faSBill Paul  */
1205a94100faSBill Paul static int
12067b5ffebfSPyun YongHyeon re_attach(device_t dev)
1207a94100faSBill Paul {
1208a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1209be099007SPyun YongHyeon 	u_int16_t		as[ETHER_ADDR_LEN / 2];
1210a94100faSBill Paul 	struct rl_softc		*sc;
1211a94100faSBill Paul 	struct ifnet		*ifp;
1212b3030306SMarius Strobl 	const struct rl_hwrev	*hw_rev;
121314013280SMarius Strobl 	int			capmask, error = 0, hwrev, i, msic, msixc,
121414013280SMarius Strobl 				phy, reg, rid;
1215017f1c8dSPyun YongHyeon 	u_int32_t		cap, ctl;
1216ace7ed5dSPyun YongHyeon 	u_int16_t		devid, re_did = 0;
121703ca7ae8SPyun YongHyeon 	uint8_t			cfg;
1218a94100faSBill Paul 
1219a94100faSBill Paul 	sc = device_get_softc(dev);
1220ed510fb0SBill Paul 	sc->rl_dev = dev;
1221a94100faSBill Paul 
1222a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
122397b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1224d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1225d1754a9bSJohn Baldwin 
1226a94100faSBill Paul 	/*
1227a94100faSBill Paul 	 * Map control/status registers.
1228a94100faSBill Paul 	 */
1229a94100faSBill Paul 	pci_enable_busmaster(dev);
1230a94100faSBill Paul 
1231ace7ed5dSPyun YongHyeon 	devid = pci_get_device(dev);
12322c21710bSPyun YongHyeon 	/*
12332c21710bSPyun YongHyeon 	 * Prefer memory space register mapping over IO space.
12342c21710bSPyun YongHyeon 	 * Because RTL8169SC does not seem to work when memory mapping
12352c21710bSPyun YongHyeon 	 * is used always activate io mapping.
12362c21710bSPyun YongHyeon 	 */
12372c21710bSPyun YongHyeon 	if (devid == RT_DEVICEID_8169SC)
12382c21710bSPyun YongHyeon 		prefer_iomap = 1;
12392c21710bSPyun YongHyeon 	if (prefer_iomap == 0) {
1240ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(1);
1241ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_MEMORY;
1242ace7ed5dSPyun YongHyeon 		/* RTL8168/8101E seems to use different BARs. */
1243ace7ed5dSPyun YongHyeon 		if (devid == RT_DEVICEID_8168 || devid == RT_DEVICEID_8101E)
1244ace7ed5dSPyun YongHyeon 			sc->rl_res_id = PCIR_BAR(2);
12452c21710bSPyun YongHyeon 	} else {
12462c21710bSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
12472c21710bSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
12482c21710bSPyun YongHyeon 	}
1249ace7ed5dSPyun YongHyeon 	sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1250ace7ed5dSPyun YongHyeon 	    &sc->rl_res_id, RF_ACTIVE);
12512c21710bSPyun YongHyeon 	if (sc->rl_res == NULL && prefer_iomap == 0) {
1252ace7ed5dSPyun YongHyeon 		sc->rl_res_id = PCIR_BAR(0);
1253ace7ed5dSPyun YongHyeon 		sc->rl_res_type = SYS_RES_IOPORT;
1254ace7ed5dSPyun YongHyeon 		sc->rl_res = bus_alloc_resource_any(dev, sc->rl_res_type,
1255ace7ed5dSPyun YongHyeon 		    &sc->rl_res_id, RF_ACTIVE);
12562c21710bSPyun YongHyeon 	}
1257ace7ed5dSPyun YongHyeon 	if (sc->rl_res == NULL) {
1258d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1259a94100faSBill Paul 		error = ENXIO;
1260a94100faSBill Paul 		goto fail;
1261a94100faSBill Paul 	}
1262a94100faSBill Paul 
1263a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1264a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1265a94100faSBill Paul 
12665774c5ffSPyun YongHyeon 	msic = pci_msi_count(dev);
12674a58fd45SPyun YongHyeon 	msixc = pci_msix_count(dev);
1268017f1c8dSPyun YongHyeon 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0) {
12694a58fd45SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PCIE;
1270017f1c8dSPyun YongHyeon 		sc->rl_expcap = reg;
1271017f1c8dSPyun YongHyeon 	}
12724a58fd45SPyun YongHyeon 	if (bootverbose) {
12735774c5ffSPyun YongHyeon 		device_printf(dev, "MSI count : %d\n", msic);
12744a58fd45SPyun YongHyeon 		device_printf(dev, "MSI-X count : %d\n", msixc);
12755774c5ffSPyun YongHyeon 	}
12764a58fd45SPyun YongHyeon 	if (msix_disable > 0)
12774a58fd45SPyun YongHyeon 		msixc = 0;
12784a58fd45SPyun YongHyeon 	if (msi_disable > 0)
12794a58fd45SPyun YongHyeon 		msic = 0;
12804a58fd45SPyun YongHyeon 	/* Prefer MSI-X to MSI. */
12814a58fd45SPyun YongHyeon 	if (msixc > 0) {
1282f1a5f291SMarius Strobl 		msixc = RL_MSI_MESSAGES;
12834a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
12844a58fd45SPyun YongHyeon 		sc->rl_res_pba = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
12854a58fd45SPyun YongHyeon 		    &rid, RF_ACTIVE);
12864a58fd45SPyun YongHyeon 		if (sc->rl_res_pba == NULL) {
12874a58fd45SPyun YongHyeon 			device_printf(sc->rl_dev,
12884a58fd45SPyun YongHyeon 			    "could not allocate MSI-X PBA resource\n");
12894a58fd45SPyun YongHyeon 		}
12904a58fd45SPyun YongHyeon 		if (sc->rl_res_pba != NULL &&
12914a58fd45SPyun YongHyeon 		    pci_alloc_msix(dev, &msixc) == 0) {
1292f1a5f291SMarius Strobl 			if (msixc == RL_MSI_MESSAGES) {
12934a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI-X message\n",
12944a58fd45SPyun YongHyeon 				    msixc);
12954a58fd45SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSIX;
12964a58fd45SPyun YongHyeon 			} else
12974a58fd45SPyun YongHyeon 				pci_release_msi(dev);
12984a58fd45SPyun YongHyeon 		}
12994a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSIX) == 0) {
13004a58fd45SPyun YongHyeon 			if (sc->rl_res_pba != NULL)
13014a58fd45SPyun YongHyeon 				bus_release_resource(dev, SYS_RES_MEMORY, rid,
13024a58fd45SPyun YongHyeon 				    sc->rl_res_pba);
13034a58fd45SPyun YongHyeon 			sc->rl_res_pba = NULL;
13044a58fd45SPyun YongHyeon 			msixc = 0;
13054a58fd45SPyun YongHyeon 		}
13064a58fd45SPyun YongHyeon 	}
13074a58fd45SPyun YongHyeon 	/* Prefer MSI to INTx. */
13084a58fd45SPyun YongHyeon 	if (msixc == 0 && msic > 0) {
1309f1a5f291SMarius Strobl 		msic = RL_MSI_MESSAGES;
13105774c5ffSPyun YongHyeon 		if (pci_alloc_msi(dev, &msic) == 0) {
13115774c5ffSPyun YongHyeon 			if (msic == RL_MSI_MESSAGES) {
13124a58fd45SPyun YongHyeon 				device_printf(dev, "Using %d MSI message\n",
13135774c5ffSPyun YongHyeon 				    msic);
1314351a76f9SPyun YongHyeon 				sc->rl_flags |= RL_FLAG_MSI;
1315339a44fbSPyun YongHyeon 				/* Explicitly set MSI enable bit. */
1316339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1317339a44fbSPyun YongHyeon 				cfg = CSR_READ_1(sc, RL_CFG2);
1318339a44fbSPyun YongHyeon 				cfg |= RL_CFG2_MSI;
1319339a44fbSPyun YongHyeon 				CSR_WRITE_1(sc, RL_CFG2, cfg);
1320f98dd8cfSPyun YongHyeon 				CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13215774c5ffSPyun YongHyeon 			} else
13225774c5ffSPyun YongHyeon 				pci_release_msi(dev);
13235774c5ffSPyun YongHyeon 		}
13244a58fd45SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_MSI) == 0)
13254a58fd45SPyun YongHyeon 			msic = 0;
13265774c5ffSPyun YongHyeon 	}
1327a94100faSBill Paul 
13285774c5ffSPyun YongHyeon 	/* Allocate interrupt */
13294a58fd45SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0) {
13305774c5ffSPyun YongHyeon 		rid = 0;
13315774c5ffSPyun YongHyeon 		sc->rl_irq[0] = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
13325774c5ffSPyun YongHyeon 		    RF_SHAREABLE | RF_ACTIVE);
13335774c5ffSPyun YongHyeon 		if (sc->rl_irq[0] == NULL) {
13345774c5ffSPyun YongHyeon 			device_printf(dev, "couldn't allocate IRQ resources\n");
1335a94100faSBill Paul 			error = ENXIO;
1336a94100faSBill Paul 			goto fail;
1337a94100faSBill Paul 		}
13385774c5ffSPyun YongHyeon 	} else {
13395774c5ffSPyun YongHyeon 		for (i = 0, rid = 1; i < RL_MSI_MESSAGES; i++, rid++) {
13405774c5ffSPyun YongHyeon 			sc->rl_irq[i] = bus_alloc_resource_any(dev,
13415774c5ffSPyun YongHyeon 			    SYS_RES_IRQ, &rid, RF_ACTIVE);
13425774c5ffSPyun YongHyeon 			if (sc->rl_irq[i] == NULL) {
13435774c5ffSPyun YongHyeon 				device_printf(dev,
13442df05392SSergey Kandaurov 				    "couldn't allocate IRQ resources for "
13455774c5ffSPyun YongHyeon 				    "message %d\n", rid);
13465774c5ffSPyun YongHyeon 				error = ENXIO;
13475774c5ffSPyun YongHyeon 				goto fail;
13485774c5ffSPyun YongHyeon 			}
13495774c5ffSPyun YongHyeon 		}
13505774c5ffSPyun YongHyeon 	}
1351a94100faSBill Paul 
13524d2bf239SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MSI) == 0) {
13534d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
13544d2bf239SPyun YongHyeon 		cfg = CSR_READ_1(sc, RL_CFG2);
13554d2bf239SPyun YongHyeon 		if ((cfg & RL_CFG2_MSI) != 0) {
13564d2bf239SPyun YongHyeon 			device_printf(dev, "turning off MSI enable bit.\n");
13574d2bf239SPyun YongHyeon 			cfg &= ~RL_CFG2_MSI;
13584d2bf239SPyun YongHyeon 			CSR_WRITE_1(sc, RL_CFG2, cfg);
13594d2bf239SPyun YongHyeon 		}
13604d2bf239SPyun YongHyeon 		CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
13614d2bf239SPyun YongHyeon 	}
13624d2bf239SPyun YongHyeon 
13633d810282SKevin Lo 	/* Disable ASPM L0S/L1 and CLKREQ. */
1364017f1c8dSPyun YongHyeon 	if (sc->rl_expcap != 0) {
1365017f1c8dSPyun YongHyeon 		cap = pci_read_config(dev, sc->rl_expcap +
1366389c8bd5SGavin Atkinson 		    PCIER_LINK_CAP, 2);
1367389c8bd5SGavin Atkinson 		if ((cap & PCIEM_LINK_CAP_ASPM) != 0) {
1368017f1c8dSPyun YongHyeon 			ctl = pci_read_config(dev, sc->rl_expcap +
1369389c8bd5SGavin Atkinson 			    PCIER_LINK_CTL, 2);
13703d810282SKevin Lo 			if ((ctl & (PCIEM_LINK_CTL_ECPM |
13713d810282SKevin Lo 			    PCIEM_LINK_CTL_ASPMC))!= 0) {
13723d810282SKevin Lo 				ctl &= ~(PCIEM_LINK_CTL_ECPM |
13733d810282SKevin Lo 				    PCIEM_LINK_CTL_ASPMC);
1374017f1c8dSPyun YongHyeon 				pci_write_config(dev, sc->rl_expcap +
1375389c8bd5SGavin Atkinson 				    PCIER_LINK_CTL, ctl, 2);
1376017f1c8dSPyun YongHyeon 				device_printf(dev, "ASPM disabled\n");
1377017f1c8dSPyun YongHyeon 			}
1378017f1c8dSPyun YongHyeon 		} else
1379017f1c8dSPyun YongHyeon 			device_printf(dev, "no ASPM capability\n");
1380017f1c8dSPyun YongHyeon 	}
1381017f1c8dSPyun YongHyeon 
1382abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1383a810fc83SPyun YongHyeon 	hwrev = CSR_READ_4(sc, RL_TXCFG);
1384566ca8caSJung-uk Kim 	switch (hwrev & 0x70000000) {
1385566ca8caSJung-uk Kim 	case 0x00000000:
1386566ca8caSJung-uk Kim 	case 0x10000000:
1387566ca8caSJung-uk Kim 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0xfc800000);
1388566ca8caSJung-uk Kim 		hwrev &= (RL_TXCFG_HWREV | 0x80000000);
1389566ca8caSJung-uk Kim 		break;
1390566ca8caSJung-uk Kim 	default:
1391a810fc83SPyun YongHyeon 		device_printf(dev, "Chip rev. 0x%08x\n", hwrev & 0x7c800000);
1392fd3ae0f5SPyun YongHyeon 		sc->rl_macrev = hwrev & 0x00700000;
1393a810fc83SPyun YongHyeon 		hwrev &= RL_TXCFG_HWREV;
1394566ca8caSJung-uk Kim 		break;
1395566ca8caSJung-uk Kim 	}
1396fd3ae0f5SPyun YongHyeon 	device_printf(dev, "MAC rev. 0x%08x\n", sc->rl_macrev);
1397abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1398abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1399abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
140081eee0ebSPyun YongHyeon 			sc->rl_hwrev = hw_rev;
1401abc8ff44SBill Paul 			break;
1402abc8ff44SBill Paul 		}
1403abc8ff44SBill Paul 		hw_rev++;
1404abc8ff44SBill Paul 	}
1405d65abd66SPyun YongHyeon 	if (hw_rev->rl_desc == NULL) {
1406a810fc83SPyun YongHyeon 		device_printf(dev, "Unknown H/W revision: 0x%08x\n", hwrev);
1407d65abd66SPyun YongHyeon 		error = ENXIO;
1408d65abd66SPyun YongHyeon 		goto fail;
1409d65abd66SPyun YongHyeon 	}
1410abc8ff44SBill Paul 
1411351a76f9SPyun YongHyeon 	switch (hw_rev->rl_rev) {
1412351a76f9SPyun YongHyeon 	case RL_HWREV_8139CPLUS:
141381eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_FASTETHER | RL_FLAG_AUTOPAD;
1414351a76f9SPyun YongHyeon 		break;
1415351a76f9SPyun YongHyeon 	case RL_HWREV_8100E:
1416351a76f9SPyun YongHyeon 	case RL_HWREV_8101E:
141781eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_FASTETHER;
1418351a76f9SPyun YongHyeon 		break;
1419b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102E:
1420b1d62f0fSPyun YongHyeon 	case RL_HWREV_8102EL:
14213d22427cSTai-hwa Liang 	case RL_HWREV_8102EL_SPIN1:
142281eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
142381eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
142481eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD;
1425b1d62f0fSPyun YongHyeon 		break;
14268281a098SPyun YongHyeon 	case RL_HWREV_8103E:
142781eee0ebSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR | RL_FLAG_DESCV2 |
142881eee0ebSPyun YongHyeon 		    RL_FLAG_MACSTAT | RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP |
142981eee0ebSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_MACSLEEP;
14308281a098SPyun YongHyeon 		break;
143139e69201SPyun YongHyeon 	case RL_HWREV_8401E:
143254899a96SPyun YongHyeon 	case RL_HWREV_8105E:
14336b0a8e04SPyun YongHyeon 	case RL_HWREV_8105E_SPIN1:
1434214c71f6SPyun YongHyeon 	case RL_HWREV_8106E:
143554899a96SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
143654899a96SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
143754899a96SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD;
143854899a96SPyun YongHyeon 		break;
1439eef0e496SPyun YongHyeon 	case RL_HWREV_8402:
1440eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1441eef0e496SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1442eef0e496SPyun YongHyeon 		    RL_FLAG_FASTETHER | RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD |
1443eef0e496SPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ;
1444eef0e496SPyun YongHyeon 		break;
1445ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN1:
1446ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN2:
1447886ff602SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_WOLRXENB;
1448886ff602SPyun YongHyeon 		/* FALLTHROUGH */
1449ef278cb4SPyun YongHyeon 	case RL_HWREV_8168B_SPIN3:
1450aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_MACSTAT;
1451deb5c680SPyun YongHyeon 		break;
1452deb5c680SPyun YongHyeon 	case RL_HWREV_8168C_SPIN2:
145361f45a72SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_MACSLEEP;
145461f45a72SPyun YongHyeon 		/* FALLTHROUGH */
145561f45a72SPyun YongHyeon 	case RL_HWREV_8168C:
1456fd3ae0f5SPyun YongHyeon 		if (sc->rl_macrev == 0x00200000)
145761f45a72SPyun YongHyeon 			sc->rl_flags |= RL_FLAG_MACSLEEP;
145861f45a72SPyun YongHyeon 		/* FALLTHROUGH */
1459deb5c680SPyun YongHyeon 	case RL_HWREV_8168CP:
1460aaab4fbeSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1461f2e491c9SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
14626830588dSPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1463351a76f9SPyun YongHyeon 		break;
1464df2dc2b3SPyun YongHyeon 	case RL_HWREV_8168D:
1465df2dc2b3SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1466df2dc2b3SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
1467df2dc2b3SPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1468df2dc2b3SPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1469df2dc2b3SPyun YongHyeon 		break;
1470eef0e496SPyun YongHyeon 	case RL_HWREV_8168DP:
1471eef0e496SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1472eef0e496SPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_AUTOPAD |
14736830588dSPyun YongHyeon 		    RL_FLAG_JUMBOV2 | RL_FLAG_WAIT_TXPOLL | RL_FLAG_WOL_MANLINK;
1474eef0e496SPyun YongHyeon 		break;
1475d0c45156SPyun YongHyeon 	case RL_HWREV_8168E:
1476d0c45156SPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PHYWAKE_PM |
1477d0c45156SPyun YongHyeon 		    RL_FLAG_PAR | RL_FLAG_DESCV2 | RL_FLAG_MACSTAT |
14786830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP | RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14796830588dSPyun YongHyeon 		    RL_FLAG_WOL_MANLINK;
1480d0c45156SPyun YongHyeon 		break;
1481f0431c5bSPyun YongHyeon 	case RL_HWREV_8168E_VL:
1482d467ffaaSPyun YongHyeon 	case RL_HWREV_8168F:
1483f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_EARLYOFF;
1484f1a5f291SMarius Strobl 		/* FALLTHROUGH */
1485d56f7f52SPyun YongHyeon 	case RL_HWREV_8411:
1486f0431c5bSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1487f0431c5bSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1488eef0e496SPyun YongHyeon 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
14896830588dSPyun YongHyeon 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK;
1490f0431c5bSPyun YongHyeon 		break;
1491f1a5f291SMarius Strobl 	case RL_HWREV_8168EP:
1492f1a5f291SMarius Strobl 	case RL_HWREV_8168G:
1493f1a5f291SMarius Strobl 	case RL_HWREV_8411B:
1494f1a5f291SMarius Strobl 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1495f1a5f291SMarius Strobl 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1496f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_JUMBOV2 |
1497f1a5f291SMarius Strobl 		    RL_FLAG_CMDSTOP_WAIT_TXQ | RL_FLAG_WOL_MANLINK |
149814013280SMarius Strobl 		    RL_FLAG_8168G_PLUS;
1499f1a5f291SMarius Strobl 		break;
1500ab9f923eSPyun YongHyeon 	case RL_HWREV_8168GU:
150114013280SMarius Strobl 	case RL_HWREV_8168H:
1502ab9f923eSPyun YongHyeon 		if (pci_get_device(dev) == RT_DEVICEID_8101E) {
150314013280SMarius Strobl 			/* RTL8106E(US), RTL8107E */
1504ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_FASTETHER;
1505ab9f923eSPyun YongHyeon 		} else
1506ab9f923eSPyun YongHyeon 			sc->rl_flags |= RL_FLAG_JUMBOV2 | RL_FLAG_WOL_MANLINK;
1507ab9f923eSPyun YongHyeon 
1508ab9f923eSPyun YongHyeon 		sc->rl_flags |= RL_FLAG_PHYWAKE | RL_FLAG_PAR |
1509ab9f923eSPyun YongHyeon 		    RL_FLAG_DESCV2 | RL_FLAG_MACSTAT | RL_FLAG_CMDSTOP |
1510f1a5f291SMarius Strobl 		    RL_FLAG_AUTOPAD | RL_FLAG_CMDSTOP_WAIT_TXQ |
151114013280SMarius Strobl 		    RL_FLAG_8168G_PLUS;
1512ab9f923eSPyun YongHyeon 		break;
1513566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SB:
1514566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SBL:
1515566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SC:
1516566ca8caSJung-uk Kim 	case RL_HWREV_8169_8110SCE:
1517566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_PHYWAKE;
1518566ca8caSJung-uk Kim 		/* FALLTHROUGH */
15190596d7e6SPyun YongHyeon 	case RL_HWREV_8169:
15200596d7e6SPyun YongHyeon 	case RL_HWREV_8169S:
1521566ca8caSJung-uk Kim 	case RL_HWREV_8110S:
1522566ca8caSJung-uk Kim 		sc->rl_flags |= RL_FLAG_MACRESET;
1523351a76f9SPyun YongHyeon 		break;
1524351a76f9SPyun YongHyeon 	default:
1525351a76f9SPyun YongHyeon 		break;
1526351a76f9SPyun YongHyeon 	}
1527351a76f9SPyun YongHyeon 
1528e7e7593cSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8139CPLUS) {
1529e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_8139_CFG0;
1530e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_8139_CFG1;
1531e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = 0;
1532e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_8139_CFG3;
1533e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_8139_CFG4;
1534e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_8139_CFG5;
1535e7e7593cSPyun YongHyeon 	} else {
1536e7e7593cSPyun YongHyeon 		sc->rl_cfg0 = RL_CFG0;
1537e7e7593cSPyun YongHyeon 		sc->rl_cfg1 = RL_CFG1;
1538e7e7593cSPyun YongHyeon 		sc->rl_cfg2 = RL_CFG2;
1539e7e7593cSPyun YongHyeon 		sc->rl_cfg3 = RL_CFG3;
1540e7e7593cSPyun YongHyeon 		sc->rl_cfg4 = RL_CFG4;
1541e7e7593cSPyun YongHyeon 		sc->rl_cfg5 = RL_CFG5;
1542e7e7593cSPyun YongHyeon 	}
1543e7e7593cSPyun YongHyeon 
154493252626SPyun YongHyeon 	/* Reset the adapter. */
154593252626SPyun YongHyeon 	RL_LOCK(sc);
154693252626SPyun YongHyeon 	re_reset(sc);
154793252626SPyun YongHyeon 	RL_UNLOCK(sc);
154893252626SPyun YongHyeon 
1549deb5c680SPyun YongHyeon 	/* Enable PME. */
1550deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
1551e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg1);
1552deb5c680SPyun YongHyeon 	cfg |= RL_CFG1_PME;
1553e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, cfg);
1554e7e7593cSPyun YongHyeon 	cfg = CSR_READ_1(sc, sc->rl_cfg5);
1555deb5c680SPyun YongHyeon 	cfg &= RL_CFG5_PME_STS;
1556e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, cfg);
1557deb5c680SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
1558deb5c680SPyun YongHyeon 
1559deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PAR) != 0) {
1560deb5c680SPyun YongHyeon 		/*
1561deb5c680SPyun YongHyeon 		 * XXX Should have a better way to extract station
1562deb5c680SPyun YongHyeon 		 * address from EEPROM.
1563deb5c680SPyun YongHyeon 		 */
1564deb5c680SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN; i++)
1565deb5c680SPyun YongHyeon 			eaddr[i] = CSR_READ_1(sc, RL_IDR0 + i);
1566deb5c680SPyun YongHyeon 	} else {
1567141f92e7SPyun YongHyeon 		sc->rl_eewidth = RL_9356_ADDR_LEN;
1568ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1569a94100faSBill Paul 		if (re_did != 0x8129)
1570141f92e7SPyun YongHyeon 			sc->rl_eewidth = RL_9346_ADDR_LEN;
1571a94100faSBill Paul 
1572a94100faSBill Paul 		/*
1573a94100faSBill Paul 		 * Get station address from the EEPROM.
1574a94100faSBill Paul 		 */
1575ed510fb0SBill Paul 		re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1576be099007SPyun YongHyeon 		for (i = 0; i < ETHER_ADDR_LEN / 2; i++)
1577be099007SPyun YongHyeon 			as[i] = le16toh(as[i]);
1578de8925a2SKevin Lo 		bcopy(as, eaddr, ETHER_ADDR_LEN);
1579deb5c680SPyun YongHyeon 	}
1580ed510fb0SBill Paul 
1581ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1582d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1583ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1584ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1585d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8169_TX_DESC_CNT;
1586d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8169_RX_DESC_CNT;
1587ed510fb0SBill Paul 	} else {
1588d65abd66SPyun YongHyeon 		/* Set RX length mask and number of descriptors. */
1589ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1590ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1591d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc_cnt = RL_8139_TX_DESC_CNT;
1592d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc_cnt = RL_8139_RX_DESC_CNT;
1593abc8ff44SBill Paul 	}
15949bac70b8SBill Paul 
1595a94100faSBill Paul 	error = re_allocmem(dev, sc);
1596a94100faSBill Paul 	if (error)
1597a94100faSBill Paul 		goto fail;
15980534aae0SPyun YongHyeon 	re_add_sysctls(sc);
1599a94100faSBill Paul 
1600cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1601cd036ec1SBrooks Davis 	if (ifp == NULL) {
1602d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1603cd036ec1SBrooks Davis 		error = ENOSPC;
1604cd036ec1SBrooks Davis 		goto fail;
1605cd036ec1SBrooks Davis 	}
1606cd036ec1SBrooks Davis 
160761f45a72SPyun YongHyeon 	/* Take controller out of deep sleep mode. */
160861f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
160961f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
161061f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
161161f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
161261f45a72SPyun YongHyeon 		else
161361f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
161461f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
161561f45a72SPyun YongHyeon 	}
161661f45a72SPyun YongHyeon 
1617351a76f9SPyun YongHyeon 	/* Take PHY out of power down mode. */
161839e69201SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0) {
1619d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) | 0x80);
162039e69201SPyun YongHyeon 		if (hw_rev->rl_rev == RL_HWREV_8401E)
162139e69201SPyun YongHyeon 			CSR_WRITE_1(sc, 0xD1, CSR_READ_1(sc, 0xD1) & ~0x08);
162239e69201SPyun YongHyeon 	}
1623351a76f9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_PHYWAKE) != 0) {
1624351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x1f, 0);
1625351a76f9SPyun YongHyeon 		re_gmii_writereg(dev, 1, 0x0e, 0);
1626351a76f9SPyun YongHyeon 	}
1627351a76f9SPyun YongHyeon 
1628a94100faSBill Paul 	ifp->if_softc = sc;
16299bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1630a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1631a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1632a94100faSBill Paul 	ifp->if_start = re_start;
1633bc2a1002SPyun YongHyeon 	/*
1634bc2a1002SPyun YongHyeon 	 * RTL8168/8111C generates wrong IP checksummed frame if the
163574a03446SPyun YongHyeon 	 * packet has IP options so disable TX checksum offloading.
1636bc2a1002SPyun YongHyeon 	 */
1637bc2a1002SPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168C ||
16383c2a957dSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168C_SPIN2 ||
163974a03446SPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8168CP) {
164074a03446SPyun YongHyeon 		ifp->if_hwassist = 0;
164174a03446SPyun YongHyeon 		ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TSO4;
164274a03446SPyun YongHyeon 	} else {
1643bc2a1002SPyun YongHyeon 		ifp->if_hwassist = CSUM_IP | CSUM_TCP | CSUM_UDP;
1644d6d7d923SPyun YongHyeon 		ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_TSO4;
164574a03446SPyun YongHyeon 	}
164674a03446SPyun YongHyeon 	ifp->if_hwassist |= CSUM_TSO;
1647498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1648a94100faSBill Paul 	ifp->if_init = re_init;
164952732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
165052732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
165152732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1652a94100faSBill Paul 
1653ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1654ed510fb0SBill Paul 
1655fed3ed71SPyun YongHyeon #define	RE_PHYAD_INTERNAL	 0
1656fed3ed71SPyun YongHyeon 
1657fed3ed71SPyun YongHyeon 	/* Do MII setup. */
1658fed3ed71SPyun YongHyeon 	phy = RE_PHYAD_INTERNAL;
1659fed3ed71SPyun YongHyeon 	if (sc->rl_type == RL_8169)
1660fed3ed71SPyun YongHyeon 		phy = 1;
166114013280SMarius Strobl 	capmask = BMSR_DEFCAPMASK;
166214013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_FASTETHER) != 0)
166314013280SMarius Strobl 		 capmask &= ~BMSR_EXTSTAT;
1664fed3ed71SPyun YongHyeon 	error = mii_attach(dev, &sc->rl_miibus, ifp, re_ifmedia_upd,
166514013280SMarius Strobl 	    re_ifmedia_sts, capmask, phy, MII_OFFSET_ANY, MIIF_DOPAUSE);
1666fed3ed71SPyun YongHyeon 	if (error != 0) {
1667fed3ed71SPyun YongHyeon 		device_printf(dev, "attaching PHYs failed\n");
1668fed3ed71SPyun YongHyeon 		goto fail;
1669fed3ed71SPyun YongHyeon 	}
1670fed3ed71SPyun YongHyeon 
1671a94100faSBill Paul 	/*
1672a94100faSBill Paul 	 * Call MI attach routine.
1673a94100faSBill Paul 	 */
1674a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1675a94100faSBill Paul 
1676960fd5b3SPyun YongHyeon 	/* VLAN capability setup */
1677960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING;
1678960fd5b3SPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_HWCSUM)
1679960fd5b3SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
16807467bd53SPyun YongHyeon 	/* Enable WOL if PM is supported. */
16813b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &reg) == 0)
16827467bd53SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_WOL;
1683960fd5b3SPyun YongHyeon 	ifp->if_capenable = ifp->if_capabilities;
168444f7cbf5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_WOL_UCAST | IFCAP_WOL_MCAST);
1685a2a8420cSPyun YongHyeon 	/*
1686f9ad4da7SPyun YongHyeon 	 * Don't enable TSO by default.  It is known to generate
1687f9ad4da7SPyun YongHyeon 	 * corrupted TCP segments(bad TCP options) under certain
16882df05392SSergey Kandaurov 	 * circumstances.
1689a2a8420cSPyun YongHyeon 	 */
1690a2a8420cSPyun YongHyeon 	ifp->if_hwassist &= ~CSUM_TSO;
1691ecafbbb5SPyun YongHyeon 	ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_VLAN_HWTSO);
1692960fd5b3SPyun YongHyeon #ifdef DEVICE_POLLING
1693960fd5b3SPyun YongHyeon 	ifp->if_capabilities |= IFCAP_POLLING;
1694960fd5b3SPyun YongHyeon #endif
1695960fd5b3SPyun YongHyeon 	/*
1696960fd5b3SPyun YongHyeon 	 * Tell the upper layer(s) we support long frames.
1697960fd5b3SPyun YongHyeon 	 * Must appear after the call to ether_ifattach() because
1698960fd5b3SPyun YongHyeon 	 * ether_ifattach() sets ifi_hdrlen to the default value.
1699960fd5b3SPyun YongHyeon 	 */
17001bffa951SGleb Smirnoff 	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
1701960fd5b3SPyun YongHyeon 
1702579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
1703579a6e3cSLuigi Rizzo 	re_netmap_attach(sc);
1704579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
1705e9f8886eSMarius Strobl 
1706ed510fb0SBill Paul #ifdef RE_DIAG
1707ed510fb0SBill Paul 	/*
1708ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1709ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1710ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1711ed510fb0SBill Paul 	 */
1712ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1713ed510fb0SBill Paul 		error = re_diag(sc);
1714a94100faSBill Paul 		if (error) {
1715ed510fb0SBill Paul 			device_printf(dev,
1716ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1717a94100faSBill Paul 			ether_ifdetach(ifp);
1718a94100faSBill Paul 			goto fail;
1719a94100faSBill Paul 		}
1720ed510fb0SBill Paul 	}
1721ed510fb0SBill Paul #endif
1722a94100faSBill Paul 
1723502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
1724502be0f7SPyun YongHyeon 	intr_filter = 1;
1725502be0f7SPyun YongHyeon #endif
1726a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1727502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
1728502be0f7SPyun YongHyeon 	    intr_filter == 0) {
1729502be0f7SPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
1730502be0f7SPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, re_intr_msi, sc,
1731502be0f7SPyun YongHyeon 		    &sc->rl_intrhand[0]);
1732502be0f7SPyun YongHyeon 	} else {
17335774c5ffSPyun YongHyeon 		error = bus_setup_intr(dev, sc->rl_irq[0],
17345774c5ffSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, re_intr, NULL, sc,
17355774c5ffSPyun YongHyeon 		    &sc->rl_intrhand[0]);
17365774c5ffSPyun YongHyeon 	}
1737a94100faSBill Paul 	if (error) {
1738d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1739a94100faSBill Paul 		ether_ifdetach(ifp);
1740a94100faSBill Paul 	}
1741a94100faSBill Paul 
1742a94100faSBill Paul fail:
1743a94100faSBill Paul 	if (error)
1744a94100faSBill Paul 		re_detach(dev);
1745a94100faSBill Paul 
1746a94100faSBill Paul 	return (error);
1747a94100faSBill Paul }
1748a94100faSBill Paul 
1749a94100faSBill Paul /*
1750a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1751a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1752a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1753a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1754a94100faSBill Paul  * allocated.
1755a94100faSBill Paul  */
1756a94100faSBill Paul static int
17577b5ffebfSPyun YongHyeon re_detach(device_t dev)
1758a94100faSBill Paul {
1759a94100faSBill Paul 	struct rl_softc		*sc;
1760a94100faSBill Paul 	struct ifnet		*ifp;
17615774c5ffSPyun YongHyeon 	int			i, rid;
1762a94100faSBill Paul 
1763a94100faSBill Paul 	sc = device_get_softc(dev);
1764fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1765aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
176697b9d4baSJohn-Mark Gurney 
176781cf2eb6SPyun YongHyeon 	/* These should only be active if attach succeeded */
176881cf2eb6SPyun YongHyeon 	if (device_is_attached(dev)) {
176940929967SGleb Smirnoff #ifdef DEVICE_POLLING
177040929967SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING)
177140929967SGleb Smirnoff 			ether_poll_deregister(ifp);
177240929967SGleb Smirnoff #endif
177397b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
177497b9d4baSJohn-Mark Gurney #if 0
177597b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
177697b9d4baSJohn-Mark Gurney #endif
1777a94100faSBill Paul 		re_stop(sc);
1778525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1779d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
17803d4c1b57SJohn Baldwin 		taskqueue_drain(taskqueue_fast, &sc->rl_inttask);
1781a94100faSBill Paul 		/*
1782a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1783a94100faSBill Paul 		 * still had a BPF descriptor attached to this
178497b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1785a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1786a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1787a94100faSBill Paul 		 * which will try to call re_init() again. This will
1788a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1789a94100faSBill Paul 		 * which will panic the system when the kernel tries
1790a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1791a94100faSBill Paul 		 * anymore.
1792a94100faSBill Paul 		 */
1793a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1794525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1795a94100faSBill Paul 	}
1796a94100faSBill Paul 	if (sc->rl_miibus)
1797a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1798a94100faSBill Paul 	bus_generic_detach(dev);
1799a94100faSBill Paul 
180097b9d4baSJohn-Mark Gurney 	/*
180197b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
180297b9d4baSJohn-Mark Gurney 	 * stopped here.
180397b9d4baSJohn-Mark Gurney 	 */
180497b9d4baSJohn-Mark Gurney 
1805502be0f7SPyun YongHyeon 	if (sc->rl_intrhand[0] != NULL) {
1806502be0f7SPyun YongHyeon 		bus_teardown_intr(dev, sc->rl_irq[0], sc->rl_intrhand[0]);
1807502be0f7SPyun YongHyeon 		sc->rl_intrhand[0] = NULL;
18085774c5ffSPyun YongHyeon 	}
180982242c11SKevin Lo 	if (ifp != NULL) {
181082242c11SKevin Lo #ifdef DEV_NETMAP
181182242c11SKevin Lo 		netmap_detach(ifp);
181282242c11SKevin Lo #endif /* DEV_NETMAP */
1813ad4f426eSWarner Losh 		if_free(ifp);
181482242c11SKevin Lo 	}
1815502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
1816502be0f7SPyun YongHyeon 		rid = 0;
1817502be0f7SPyun YongHyeon 	else
1818502be0f7SPyun YongHyeon 		rid = 1;
18195774c5ffSPyun YongHyeon 	if (sc->rl_irq[0] != NULL) {
1820502be0f7SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_IRQ, rid, sc->rl_irq[0]);
18215774c5ffSPyun YongHyeon 		sc->rl_irq[0] = NULL;
18225774c5ffSPyun YongHyeon 	}
1823502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0)
18245774c5ffSPyun YongHyeon 		pci_release_msi(dev);
18254a58fd45SPyun YongHyeon 	if (sc->rl_res_pba) {
18264a58fd45SPyun YongHyeon 		rid = PCIR_BAR(4);
18274a58fd45SPyun YongHyeon 		bus_release_resource(dev, SYS_RES_MEMORY, rid, sc->rl_res_pba);
18284a58fd45SPyun YongHyeon 	}
1829a94100faSBill Paul 	if (sc->rl_res)
1830ace7ed5dSPyun YongHyeon 		bus_release_resource(dev, sc->rl_res_type, sc->rl_res_id,
1831ace7ed5dSPyun YongHyeon 		    sc->rl_res);
1832a94100faSBill Paul 
1833a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1834a94100faSBill Paul 
1835a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1836068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list_addr)
1837a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1838a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1839068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_rx_list)
1840a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1841a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list,
1842a94100faSBill Paul 			    sc->rl_ldata.rl_rx_list_map);
1843a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1844a94100faSBill Paul 	}
1845a94100faSBill Paul 
1846a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1847a94100faSBill Paul 
1848a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1849068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list_addr)
1850a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1851a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1852068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_tx_list)
1853a94100faSBill Paul 			bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1854a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list,
1855a94100faSBill Paul 			    sc->rl_ldata.rl_tx_list_map);
1856a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1857a94100faSBill Paul 	}
1858a94100faSBill Paul 
1859a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1860a94100faSBill Paul 
1861d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_mtag) {
18629e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
18639e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_tx_desc[i].tx_dmamap)
1864d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_tx_mtag,
1865d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_tx_desc[i].tx_dmamap);
18669e18005dSPyun YongHyeon 		}
1867d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_mtag);
1868d65abd66SPyun YongHyeon 	}
1869d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_rx_mtag) {
18709e18005dSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
18719e18005dSPyun YongHyeon 			if (sc->rl_ldata.rl_rx_desc[i].rx_dmamap)
1872d65abd66SPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1873d65abd66SPyun YongHyeon 				    sc->rl_ldata.rl_rx_desc[i].rx_dmamap);
18749e18005dSPyun YongHyeon 		}
1875d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_rx_sparemap)
1876d65abd66SPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_rx_mtag,
1877d65abd66SPyun YongHyeon 			    sc->rl_ldata.rl_rx_sparemap);
1878d65abd66SPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_mtag);
1879a94100faSBill Paul 	}
188081eee0ebSPyun YongHyeon 	if (sc->rl_ldata.rl_jrx_mtag) {
188181eee0ebSPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
188281eee0ebSPyun YongHyeon 			if (sc->rl_ldata.rl_jrx_desc[i].rx_dmamap)
188381eee0ebSPyun YongHyeon 				bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
188481eee0ebSPyun YongHyeon 				    sc->rl_ldata.rl_jrx_desc[i].rx_dmamap);
188581eee0ebSPyun YongHyeon 		}
188681eee0ebSPyun YongHyeon 		if (sc->rl_ldata.rl_jrx_sparemap)
188781eee0ebSPyun YongHyeon 			bus_dmamap_destroy(sc->rl_ldata.rl_jrx_mtag,
188881eee0ebSPyun YongHyeon 			    sc->rl_ldata.rl_jrx_sparemap);
188981eee0ebSPyun YongHyeon 		bus_dma_tag_destroy(sc->rl_ldata.rl_jrx_mtag);
189081eee0ebSPyun YongHyeon 	}
1891a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1892a94100faSBill Paul 
1893a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1894068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats_addr)
1895a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_stag,
1896a94100faSBill Paul 			    sc->rl_ldata.rl_smap);
1897068d8643SJohn Baldwin 		if (sc->rl_ldata.rl_stats)
18980534aae0SPyun YongHyeon 			bus_dmamem_free(sc->rl_ldata.rl_stag,
18990534aae0SPyun YongHyeon 			    sc->rl_ldata.rl_stats, sc->rl_ldata.rl_smap);
1900a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1901a94100faSBill Paul 	}
1902a94100faSBill Paul 
1903a94100faSBill Paul 	if (sc->rl_parent_tag)
1904a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1905a94100faSBill Paul 
1906a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1907a94100faSBill Paul 
1908a94100faSBill Paul 	return (0);
1909a94100faSBill Paul }
1910a94100faSBill Paul 
1911d65abd66SPyun YongHyeon static __inline void
19127b5ffebfSPyun YongHyeon re_discard_rxbuf(struct rl_softc *sc, int idx)
1913a94100faSBill Paul {
1914d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1915d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1916d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1917a94100faSBill Paul 
191881eee0ebSPyun YongHyeon 	if (sc->rl_ifp->if_mtu > RL_MTU &&
191981eee0ebSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
192081eee0ebSPyun YongHyeon 		rxd = &sc->rl_ldata.rl_jrx_desc[idx];
192181eee0ebSPyun YongHyeon 	else
1922d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[idx];
1923d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1924d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1925d65abd66SPyun YongHyeon 	cmdstat = rxd->rx_size;
1926d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1927d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1928d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1929d65abd66SPyun YongHyeon }
1930d65abd66SPyun YongHyeon 
1931d65abd66SPyun YongHyeon static int
19327b5ffebfSPyun YongHyeon re_newbuf(struct rl_softc *sc, int idx)
1933d65abd66SPyun YongHyeon {
1934d65abd66SPyun YongHyeon 	struct mbuf		*m;
1935d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
1936d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[1];
1937d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
1938d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
1939d65abd66SPyun YongHyeon 	uint32_t		cmdstat;
1940d65abd66SPyun YongHyeon 	int			error, nsegs;
1941d65abd66SPyun YongHyeon 
1942c6499eccSGleb Smirnoff 	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
1943d65abd66SPyun YongHyeon 	if (m == NULL)
1944a94100faSBill Paul 		return (ENOBUFS);
1945a94100faSBill Paul 
1946a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
194722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
194822a11c96SJohn-Mark Gurney 	/*
194922a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
195022a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
195122a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
195222a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
195322a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
195422a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
195522a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
195622a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
195722a11c96SJohn-Mark Gurney 	 */
195822a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
195922a11c96SJohn-Mark Gurney #endif
1960d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_rx_mtag,
1961d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
1962d65abd66SPyun YongHyeon 	if (error != 0) {
1963d65abd66SPyun YongHyeon 		m_freem(m);
1964d65abd66SPyun YongHyeon 		return (ENOBUFS);
1965d65abd66SPyun YongHyeon 	}
1966d65abd66SPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
1967a94100faSBill Paul 
1968d65abd66SPyun YongHyeon 	rxd = &sc->rl_ldata.rl_rx_desc[idx];
1969d65abd66SPyun YongHyeon 	if (rxd->rx_m != NULL) {
1970d65abd66SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1971d65abd66SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
1972d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap);
1973a94100faSBill Paul 	}
1974a94100faSBill Paul 
1975d65abd66SPyun YongHyeon 	rxd->rx_m = m;
1976d65abd66SPyun YongHyeon 	map = rxd->rx_dmamap;
1977d65abd66SPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_rx_sparemap;
1978d65abd66SPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
1979d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_rx_sparemap = map;
1980d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag, rxd->rx_dmamap,
1981a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1982a94100faSBill Paul 
1983d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
1984d65abd66SPyun YongHyeon 	desc->rl_vlanctl = 0;
1985d65abd66SPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
1986d65abd66SPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
1987d65abd66SPyun YongHyeon 	cmdstat = segs[0].ds_len;
1988d65abd66SPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
1989d65abd66SPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
1990d65abd66SPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
1991d65abd66SPyun YongHyeon 
1992a94100faSBill Paul 	return (0);
1993a94100faSBill Paul }
1994a94100faSBill Paul 
199581eee0ebSPyun YongHyeon static int
199681eee0ebSPyun YongHyeon re_jumbo_newbuf(struct rl_softc *sc, int idx)
199781eee0ebSPyun YongHyeon {
199881eee0ebSPyun YongHyeon 	struct mbuf		*m;
199981eee0ebSPyun YongHyeon 	struct rl_rxdesc	*rxd;
200081eee0ebSPyun YongHyeon 	bus_dma_segment_t	segs[1];
200181eee0ebSPyun YongHyeon 	bus_dmamap_t		map;
200281eee0ebSPyun YongHyeon 	struct rl_desc		*desc;
200381eee0ebSPyun YongHyeon 	uint32_t		cmdstat;
200481eee0ebSPyun YongHyeon 	int			error, nsegs;
200581eee0ebSPyun YongHyeon 
2006c6499eccSGleb Smirnoff 	m = m_getjcl(M_NOWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
200781eee0ebSPyun YongHyeon 	if (m == NULL)
200881eee0ebSPyun YongHyeon 		return (ENOBUFS);
200981eee0ebSPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
201081eee0ebSPyun YongHyeon #ifdef RE_FIXUP_RX
201181eee0ebSPyun YongHyeon 	m_adj(m, RE_ETHER_ALIGN);
201281eee0ebSPyun YongHyeon #endif
201381eee0ebSPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_jrx_mtag,
201481eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_jrx_sparemap, m, segs, &nsegs, BUS_DMA_NOWAIT);
201581eee0ebSPyun YongHyeon 	if (error != 0) {
201681eee0ebSPyun YongHyeon 		m_freem(m);
201781eee0ebSPyun YongHyeon 		return (ENOBUFS);
201881eee0ebSPyun YongHyeon 	}
201981eee0ebSPyun YongHyeon 	KASSERT(nsegs == 1, ("%s: %d segment returned!", __func__, nsegs));
202081eee0ebSPyun YongHyeon 
202181eee0ebSPyun YongHyeon 	rxd = &sc->rl_ldata.rl_jrx_desc[idx];
202281eee0ebSPyun YongHyeon 	if (rxd->rx_m != NULL) {
202381eee0ebSPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
202481eee0ebSPyun YongHyeon 		    BUS_DMASYNC_POSTREAD);
202581eee0ebSPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap);
202681eee0ebSPyun YongHyeon 	}
202781eee0ebSPyun YongHyeon 
202881eee0ebSPyun YongHyeon 	rxd->rx_m = m;
202981eee0ebSPyun YongHyeon 	map = rxd->rx_dmamap;
203081eee0ebSPyun YongHyeon 	rxd->rx_dmamap = sc->rl_ldata.rl_jrx_sparemap;
203181eee0ebSPyun YongHyeon 	rxd->rx_size = segs[0].ds_len;
203281eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_jrx_sparemap = map;
203381eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag, rxd->rx_dmamap,
203481eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREREAD);
203581eee0ebSPyun YongHyeon 
203681eee0ebSPyun YongHyeon 	desc = &sc->rl_ldata.rl_rx_list[idx];
203781eee0ebSPyun YongHyeon 	desc->rl_vlanctl = 0;
203881eee0ebSPyun YongHyeon 	desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[0].ds_addr));
203981eee0ebSPyun YongHyeon 	desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[0].ds_addr));
204081eee0ebSPyun YongHyeon 	cmdstat = segs[0].ds_len;
204181eee0ebSPyun YongHyeon 	if (idx == sc->rl_ldata.rl_rx_desc_cnt - 1)
204281eee0ebSPyun YongHyeon 		cmdstat |= RL_RDESC_CMD_EOR;
204381eee0ebSPyun YongHyeon 	desc->rl_cmdstat = htole32(cmdstat | RL_RDESC_CMD_OWN);
204481eee0ebSPyun YongHyeon 
204581eee0ebSPyun YongHyeon 	return (0);
204681eee0ebSPyun YongHyeon }
204781eee0ebSPyun YongHyeon 
204822a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
204922a11c96SJohn-Mark Gurney static __inline void
20507b5ffebfSPyun YongHyeon re_fixup_rx(struct mbuf *m)
205122a11c96SJohn-Mark Gurney {
205222a11c96SJohn-Mark Gurney 	int                     i;
205322a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
205422a11c96SJohn-Mark Gurney 
205522a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
205622a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
205722a11c96SJohn-Mark Gurney 
205822a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
205922a11c96SJohn-Mark Gurney 		*dst++ = *src++;
206022a11c96SJohn-Mark Gurney 
206122a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
206222a11c96SJohn-Mark Gurney }
206322a11c96SJohn-Mark Gurney #endif
206422a11c96SJohn-Mark Gurney 
2065a94100faSBill Paul static int
20667b5ffebfSPyun YongHyeon re_tx_list_init(struct rl_softc *sc)
2067a94100faSBill Paul {
2068d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2069d65abd66SPyun YongHyeon 	int			i;
207097b9d4baSJohn-Mark Gurney 
207197b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
207297b9d4baSJohn-Mark Gurney 
2073d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_tx_list,
2074d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_desc_cnt * sizeof(struct rl_desc));
2075d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++)
2076d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_desc[i].tx_m = NULL;
2077579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2078579a6e3cSLuigi Rizzo 	re_netmap_tx_init(sc);
2079579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2080d65abd66SPyun YongHyeon 	/* Set EOR. */
2081d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[sc->rl_ldata.rl_tx_desc_cnt - 1];
2082d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOR);
2083a94100faSBill Paul 
2084a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2085d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_list_map,
2086d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2087d65abd66SPyun YongHyeon 
2088a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
2089a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
2090d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_free = sc->rl_ldata.rl_tx_desc_cnt;
2091a94100faSBill Paul 
2092a94100faSBill Paul 	return (0);
2093a94100faSBill Paul }
2094a94100faSBill Paul 
2095a94100faSBill Paul static int
20967b5ffebfSPyun YongHyeon re_rx_list_init(struct rl_softc *sc)
2097a94100faSBill Paul {
2098d65abd66SPyun YongHyeon 	int			error, i;
2099a94100faSBill Paul 
2100d65abd66SPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
2101d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
2102d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
2103d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_rx_desc[i].rx_m = NULL;
2104d65abd66SPyun YongHyeon 		if ((error = re_newbuf(sc, i)) != 0)
2105d65abd66SPyun YongHyeon 			return (error);
2106a94100faSBill Paul 	}
2107579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2108579a6e3cSLuigi Rizzo 	re_netmap_rx_init(sc);
2109579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2110a94100faSBill Paul 
2111a94100faSBill Paul 	/* Flush the RX descriptors */
2112a94100faSBill Paul 
2113a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2114a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2115a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2116a94100faSBill Paul 
2117a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
2118a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
2119502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
2120a94100faSBill Paul 
2121a94100faSBill Paul 	return (0);
2122a94100faSBill Paul }
2123a94100faSBill Paul 
212481eee0ebSPyun YongHyeon static int
212581eee0ebSPyun YongHyeon re_jrx_list_init(struct rl_softc *sc)
212681eee0ebSPyun YongHyeon {
212781eee0ebSPyun YongHyeon 	int			error, i;
212881eee0ebSPyun YongHyeon 
212981eee0ebSPyun YongHyeon 	bzero(sc->rl_ldata.rl_rx_list,
213081eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_desc_cnt * sizeof(struct rl_desc));
213181eee0ebSPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
213281eee0ebSPyun YongHyeon 		sc->rl_ldata.rl_jrx_desc[i].rx_m = NULL;
213381eee0ebSPyun YongHyeon 		if ((error = re_jumbo_newbuf(sc, i)) != 0)
213481eee0ebSPyun YongHyeon 			return (error);
213581eee0ebSPyun YongHyeon 	}
213681eee0ebSPyun YongHyeon 
213781eee0ebSPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
213881eee0ebSPyun YongHyeon 	    sc->rl_ldata.rl_rx_list_map,
213981eee0ebSPyun YongHyeon 	    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
214081eee0ebSPyun YongHyeon 
214181eee0ebSPyun YongHyeon 	sc->rl_ldata.rl_rx_prodidx = 0;
214281eee0ebSPyun YongHyeon 	sc->rl_head = sc->rl_tail = NULL;
2143502be0f7SPyun YongHyeon 	sc->rl_int_rx_act = 0;
214481eee0ebSPyun YongHyeon 
214581eee0ebSPyun YongHyeon 	return (0);
214681eee0ebSPyun YongHyeon }
214781eee0ebSPyun YongHyeon 
2148a94100faSBill Paul /*
2149a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
2150a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
2151a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
2152a94100faSBill Paul  */
2153ed510fb0SBill Paul static int
21541abcdbd1SAttilio Rao re_rxeof(struct rl_softc *sc, int *rx_npktsp)
2155a94100faSBill Paul {
2156a94100faSBill Paul 	struct mbuf		*m;
2157a94100faSBill Paul 	struct ifnet		*ifp;
215881eee0ebSPyun YongHyeon 	int			i, rxerr, total_len;
2159a94100faSBill Paul 	struct rl_desc		*cur_rx;
2160a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
216181eee0ebSPyun YongHyeon 	int			jumbo, maxpkt = 16, rx_npkts = 0;
2162a94100faSBill Paul 
21635120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
21645120abbfSSam Leffler 
2165fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2166579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2167ce3ee1e7SLuigi Rizzo 	if (netmap_rx_irq(ifp, 0, &rx_npkts))
2168579a6e3cSLuigi Rizzo 		return 0;
2169579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
217081eee0ebSPyun YongHyeon 	if (ifp->if_mtu > RL_MTU && (sc->rl_flags & RL_FLAG_JUMBOV2) != 0)
217181eee0ebSPyun YongHyeon 		jumbo = 1;
217281eee0ebSPyun YongHyeon 	else
217381eee0ebSPyun YongHyeon 		jumbo = 0;
2174a94100faSBill Paul 
2175a94100faSBill Paul 	/* Invalidate the descriptor memory */
2176a94100faSBill Paul 
2177a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2178a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2179d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2180a94100faSBill Paul 
2181d65abd66SPyun YongHyeon 	for (i = sc->rl_ldata.rl_rx_prodidx; maxpkt > 0;
2182d65abd66SPyun YongHyeon 	    i = RL_RX_DESC_NXT(sc, i)) {
21835b6d1d9dSPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
21845b6d1d9dSPyun YongHyeon 			break;
2185a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
2186a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
2187d65abd66SPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_OWN) != 0)
2188d65abd66SPyun YongHyeon 			break;
2189d65abd66SPyun YongHyeon 		total_len = rxstat & sc->rl_rxlenmask;
2190a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
219181eee0ebSPyun YongHyeon 		if (jumbo != 0)
219281eee0ebSPyun YongHyeon 			m = sc->rl_ldata.rl_jrx_desc[i].rx_m;
219381eee0ebSPyun YongHyeon 		else
2194d65abd66SPyun YongHyeon 			m = sc->rl_ldata.rl_rx_desc[i].rx_m;
2195a94100faSBill Paul 
219681eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
219781eee0ebSPyun YongHyeon 		    (rxstat & (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) !=
219881eee0ebSPyun YongHyeon 		    (RL_RDESC_STAT_SOF | RL_RDESC_STAT_EOF)) {
219981eee0ebSPyun YongHyeon 			/*
220081eee0ebSPyun YongHyeon 			 * RTL8168C or later controllers do not
220181eee0ebSPyun YongHyeon 			 * support multi-fragment packet.
220281eee0ebSPyun YongHyeon 			 */
220381eee0ebSPyun YongHyeon 			re_discard_rxbuf(sc, i);
220481eee0ebSPyun YongHyeon 			continue;
220581eee0ebSPyun YongHyeon 		} else if ((rxstat & RL_RDESC_STAT_EOF) == 0) {
2206d65abd66SPyun YongHyeon 			if (re_newbuf(sc, i) != 0) {
2207d65abd66SPyun YongHyeon 				/*
2208d65abd66SPyun YongHyeon 				 * If this is part of a multi-fragment packet,
2209d65abd66SPyun YongHyeon 				 * discard all the pieces.
2210d65abd66SPyun YongHyeon 				 */
2211d65abd66SPyun YongHyeon 				if (sc->rl_head != NULL) {
2212d65abd66SPyun YongHyeon 					m_freem(sc->rl_head);
2213d65abd66SPyun YongHyeon 					sc->rl_head = sc->rl_tail = NULL;
2214d65abd66SPyun YongHyeon 				}
2215d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2216d65abd66SPyun YongHyeon 				continue;
2217d65abd66SPyun YongHyeon 			}
221822a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
2219a94100faSBill Paul 			if (sc->rl_head == NULL)
2220a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
2221a94100faSBill Paul 			else {
2222a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2223a94100faSBill Paul 				sc->rl_tail->m_next = m;
2224a94100faSBill Paul 				sc->rl_tail = m;
2225a94100faSBill Paul 			}
2226a94100faSBill Paul 			continue;
2227a94100faSBill Paul 		}
2228a94100faSBill Paul 
2229a94100faSBill Paul 		/*
2230a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
2231a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
2232a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
2233a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
2234a94100faSBill Paul 		 * were already used, so to make room for the extra
2235a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
2236a94100faSBill Paul 		 * error' bit and shifted the other status bits
2237a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
2238a94100faSBill Paul 		 * still in the same places. We have already extracted
2239a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
2240a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
2241a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
2242a94100faSBill Paul 		 * them using the 8169 status as though it was in the
2243a94100faSBill Paul 		 * same format as that of the 8139C+.
2244a94100faSBill Paul 		 */
2245a94100faSBill Paul 		if (sc->rl_type == RL_8169)
2246a94100faSBill Paul 			rxstat >>= 1;
2247a94100faSBill Paul 
224822a11c96SJohn-Mark Gurney 		/*
224922a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
225022a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
225122a11c96SJohn-Mark Gurney 		 */
225281eee0ebSPyun YongHyeon 		if ((rxstat & RL_RDESC_STAT_RXERRSUM) != 0) {
225381eee0ebSPyun YongHyeon 			rxerr = 1;
225481eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) == 0 &&
225581eee0ebSPyun YongHyeon 			    total_len > 8191 &&
225681eee0ebSPyun YongHyeon 			    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)
225781eee0ebSPyun YongHyeon 				rxerr = 0;
225881eee0ebSPyun YongHyeon 			if (rxerr != 0) {
2259c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_IERRORS, 1);
2260a94100faSBill Paul 				/*
2261a94100faSBill Paul 				 * If this is part of a multi-fragment packet,
2262a94100faSBill Paul 				 * discard all the pieces.
2263a94100faSBill Paul 				 */
2264a94100faSBill Paul 				if (sc->rl_head != NULL) {
2265a94100faSBill Paul 					m_freem(sc->rl_head);
2266a94100faSBill Paul 					sc->rl_head = sc->rl_tail = NULL;
2267a94100faSBill Paul 				}
2268d65abd66SPyun YongHyeon 				re_discard_rxbuf(sc, i);
2269a94100faSBill Paul 				continue;
2270a94100faSBill Paul 			}
227181eee0ebSPyun YongHyeon 		}
2272a94100faSBill Paul 
2273a94100faSBill Paul 		/*
2274a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
2275a94100faSBill Paul 		 * reload the current one.
2276a94100faSBill Paul 		 */
227781eee0ebSPyun YongHyeon 		if (jumbo != 0)
227881eee0ebSPyun YongHyeon 			rxerr = re_jumbo_newbuf(sc, i);
227981eee0ebSPyun YongHyeon 		else
228081eee0ebSPyun YongHyeon 			rxerr = re_newbuf(sc, i);
228181eee0ebSPyun YongHyeon 		if (rxerr != 0) {
2282c8dfaf38SGleb Smirnoff 			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2283a94100faSBill Paul 			if (sc->rl_head != NULL) {
2284a94100faSBill Paul 				m_freem(sc->rl_head);
2285a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
2286a94100faSBill Paul 			}
2287d65abd66SPyun YongHyeon 			re_discard_rxbuf(sc, i);
2288a94100faSBill Paul 			continue;
2289a94100faSBill Paul 		}
2290a94100faSBill Paul 
2291a94100faSBill Paul 		if (sc->rl_head != NULL) {
229281eee0ebSPyun YongHyeon 			if (jumbo != 0)
229381eee0ebSPyun YongHyeon 				m->m_len = total_len;
229481eee0ebSPyun YongHyeon 			else {
229522a11c96SJohn-Mark Gurney 				m->m_len = total_len % RE_RX_DESC_BUFLEN;
229622a11c96SJohn-Mark Gurney 				if (m->m_len == 0)
229722a11c96SJohn-Mark Gurney 					m->m_len = RE_RX_DESC_BUFLEN;
229881eee0ebSPyun YongHyeon 			}
2299a94100faSBill Paul 			/*
2300a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
2301a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
2302a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
2303a94100faSBill Paul 			 * care about anyway.
2304a94100faSBill Paul 			 */
2305a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
2306a94100faSBill Paul 				sc->rl_tail->m_len -=
2307a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
2308a94100faSBill Paul 				m_freem(m);
2309a94100faSBill Paul 			} else {
2310a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
2311a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
2312a94100faSBill Paul 				sc->rl_tail->m_next = m;
2313a94100faSBill Paul 			}
2314a94100faSBill Paul 			m = sc->rl_head;
2315a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
2316a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
2317a94100faSBill Paul 		} else
2318a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
2319a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
2320a94100faSBill Paul 
232122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
232222a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
232322a11c96SJohn-Mark Gurney #endif
2324c8dfaf38SGleb Smirnoff 		if_inc_counter(ifp, IFCOUNTER_IPACKETS, 1);
2325a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
2326a94100faSBill Paul 
2327a94100faSBill Paul 		/* Do RX checksumming if enabled */
2328a94100faSBill Paul 
2329a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
2330deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2331a94100faSBill Paul 				/* Check IP header checksum */
2332a94100faSBill Paul 				if (rxstat & RL_RDESC_STAT_PROTOID)
2333deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2334deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2335a94100faSBill Paul 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
2336deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2337deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2338a94100faSBill Paul 
2339a94100faSBill Paul 				/* Check TCP/UDP checksum */
2340a94100faSBill Paul 				if ((RL_TCPPKT(rxstat) &&
2341a94100faSBill Paul 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2342a94100faSBill Paul 				    (RL_UDPPKT(rxstat) &&
2343a94100faSBill Paul 				     !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2344a94100faSBill Paul 					m->m_pkthdr.csum_flags |=
2345a94100faSBill Paul 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2346a94100faSBill Paul 					m->m_pkthdr.csum_data = 0xffff;
2347a94100faSBill Paul 				}
2348deb5c680SPyun YongHyeon 			} else {
2349deb5c680SPyun YongHyeon 				/*
2350deb5c680SPyun YongHyeon 				 * RTL8168C/RTL816CP/RTL8111C/RTL8111CP
2351deb5c680SPyun YongHyeon 				 */
2352deb5c680SPyun YongHyeon 				if ((rxstat & RL_RDESC_STAT_PROTOID) &&
2353deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2354deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2355deb5c680SPyun YongHyeon 					    CSUM_IP_CHECKED;
2356deb5c680SPyun YongHyeon 				if (!(rxstat & RL_RDESC_STAT_IPSUMBAD) &&
2357deb5c680SPyun YongHyeon 				    (rxvlan & RL_RDESC_IPV4))
2358deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2359deb5c680SPyun YongHyeon 					    CSUM_IP_VALID;
2360deb5c680SPyun YongHyeon 				if (((rxstat & RL_RDESC_STAT_TCP) &&
2361deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
2362deb5c680SPyun YongHyeon 				    ((rxstat & RL_RDESC_STAT_UDP) &&
2363deb5c680SPyun YongHyeon 				    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
2364deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_flags |=
2365deb5c680SPyun YongHyeon 						CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
2366deb5c680SPyun YongHyeon 					m->m_pkthdr.csum_data = 0xffff;
2367deb5c680SPyun YongHyeon 				}
2368deb5c680SPyun YongHyeon 			}
2369a94100faSBill Paul 		}
2370ed510fb0SBill Paul 		maxpkt--;
2371d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
237278ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag =
2373bddff934SPyun YongHyeon 			    bswap16((rxvlan & RL_RDESC_VLANCTL_DATA));
237478ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
2375d147662cSGleb Smirnoff 		}
23765120abbfSSam Leffler 		RL_UNLOCK(sc);
2377a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
23785120abbfSSam Leffler 		RL_LOCK(sc);
23791abcdbd1SAttilio Rao 		rx_npkts++;
2380a94100faSBill Paul 	}
2381a94100faSBill Paul 
2382a94100faSBill Paul 	/* Flush the RX DMA ring */
2383a94100faSBill Paul 
2384a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
2385a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
2386a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2387a94100faSBill Paul 
2388a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
2389ed510fb0SBill Paul 
23901abcdbd1SAttilio Rao 	if (rx_npktsp != NULL)
23911abcdbd1SAttilio Rao 		*rx_npktsp = rx_npkts;
2392ed510fb0SBill Paul 	if (maxpkt)
2393ed510fb0SBill Paul 		return (EAGAIN);
2394ed510fb0SBill Paul 
2395ed510fb0SBill Paul 	return (0);
2396a94100faSBill Paul }
2397a94100faSBill Paul 
2398a94100faSBill Paul static void
23997b5ffebfSPyun YongHyeon re_txeof(struct rl_softc *sc)
2400a94100faSBill Paul {
2401a94100faSBill Paul 	struct ifnet		*ifp;
2402d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
2403a94100faSBill Paul 	u_int32_t		txstat;
2404d65abd66SPyun YongHyeon 	int			cons;
2405d65abd66SPyun YongHyeon 
2406d65abd66SPyun YongHyeon 	cons = sc->rl_ldata.rl_tx_considx;
2407d65abd66SPyun YongHyeon 	if (cons == sc->rl_ldata.rl_tx_prodidx)
2408d65abd66SPyun YongHyeon 		return;
2409a94100faSBill Paul 
2410fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2411579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2412ce3ee1e7SLuigi Rizzo 	if (netmap_tx_irq(ifp, 0))
2413579a6e3cSLuigi Rizzo 		return;
2414579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2415a94100faSBill Paul 	/* Invalidate the TX descriptor list */
2416a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2417a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2418d65abd66SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2419a94100faSBill Paul 
2420d65abd66SPyun YongHyeon 	for (; cons != sc->rl_ldata.rl_tx_prodidx;
2421d65abd66SPyun YongHyeon 	    cons = RL_TX_DESC_NXT(sc, cons)) {
2422d65abd66SPyun YongHyeon 		txstat = le32toh(sc->rl_ldata.rl_tx_list[cons].rl_cmdstat);
2423d65abd66SPyun YongHyeon 		if (txstat & RL_TDESC_STAT_OWN)
2424a94100faSBill Paul 			break;
2425a94100faSBill Paul 		/*
2426a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
2427a94100faSBill Paul 		 * in a fragment chain, which also happens to
2428a94100faSBill Paul 		 * be the only place where the TX status bits
2429a94100faSBill Paul 		 * are valid.
2430a94100faSBill Paul 		 */
2431a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
2432d65abd66SPyun YongHyeon 			txd = &sc->rl_ldata.rl_tx_desc[cons];
2433d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
2434d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2435d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
2436d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
2437d65abd66SPyun YongHyeon 			KASSERT(txd->tx_m != NULL,
2438d65abd66SPyun YongHyeon 			    ("%s: freeing NULL mbufs!", __func__));
2439d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
2440d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
2441a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
2442a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
2443c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_COLLISIONS, 1);
2444a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
2445c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
2446a94100faSBill Paul 			else
2447c8dfaf38SGleb Smirnoff 				if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1);
2448a94100faSBill Paul 		}
2449a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
2450d65abd66SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2451a94100faSBill Paul 	}
2452d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_considx = cons;
2453a94100faSBill Paul 
2454a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
2455a94100faSBill Paul 
2456d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt) {
2457ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2458a94100faSBill Paul 		/*
2459b4b95879SMarius Strobl 		 * If not all descriptors have been reaped yet, reload
2460b4b95879SMarius Strobl 		 * the timer so that we will eventually get another
2461a94100faSBill Paul 		 * interrupt that will cause us to re-enter this routine.
2462a94100faSBill Paul 		 * This is done in case the transmitter has gone idle.
2463a94100faSBill Paul 		 */
2464a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2465ed510fb0SBill Paul #endif
2466b4b95879SMarius Strobl 	} else
2467b4b95879SMarius Strobl 		sc->rl_watchdog_timer = 0;
2468a94100faSBill Paul }
2469a94100faSBill Paul 
2470a94100faSBill Paul static void
24717b5ffebfSPyun YongHyeon re_tick(void *xsc)
2472a94100faSBill Paul {
2473a94100faSBill Paul 	struct rl_softc		*sc;
2474d1754a9bSJohn Baldwin 	struct mii_data		*mii;
2475a94100faSBill Paul 
2476a94100faSBill Paul 	sc = xsc;
247797b9d4baSJohn-Mark Gurney 
247897b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
247997b9d4baSJohn-Mark Gurney 
24801d545c7aSMarius Strobl 	mii = device_get_softc(sc->rl_miibus);
2481a94100faSBill Paul 	mii_tick(mii);
24820fe200d9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_LINK) == 0)
24830fe200d9SPyun YongHyeon 		re_miibus_statchg(sc->rl_dev);
2484c2d2e19cSPyun YongHyeon 	/*
2485c2d2e19cSPyun YongHyeon 	 * Reclaim transmitted frames here. Technically it is not
2486c2d2e19cSPyun YongHyeon 	 * necessary to do here but it ensures periodic reclamation
2487c2d2e19cSPyun YongHyeon 	 * regardless of Tx completion interrupt which seems to be
2488c2d2e19cSPyun YongHyeon 	 * lost on PCIe based controllers under certain situations.
2489c2d2e19cSPyun YongHyeon 	 */
2490c2d2e19cSPyun YongHyeon 	re_txeof(sc);
2491130b6dfbSPyun YongHyeon 	re_watchdog(sc);
2492d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2493a94100faSBill Paul }
2494a94100faSBill Paul 
2495a94100faSBill Paul #ifdef DEVICE_POLLING
24961abcdbd1SAttilio Rao static int
2497a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2498a94100faSBill Paul {
2499a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
25001abcdbd1SAttilio Rao 	int rx_npkts = 0;
2501a94100faSBill Paul 
2502a94100faSBill Paul 	RL_LOCK(sc);
250340929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
25041abcdbd1SAttilio Rao 		rx_npkts = re_poll_locked(ifp, cmd, count);
250597b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
25061abcdbd1SAttilio Rao 	return (rx_npkts);
250797b9d4baSJohn-Mark Gurney }
250897b9d4baSJohn-Mark Gurney 
25091abcdbd1SAttilio Rao static int
251097b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
251197b9d4baSJohn-Mark Gurney {
251297b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
25131abcdbd1SAttilio Rao 	int rx_npkts;
251497b9d4baSJohn-Mark Gurney 
251597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
251697b9d4baSJohn-Mark Gurney 
2517a94100faSBill Paul 	sc->rxcycles = count;
25181abcdbd1SAttilio Rao 	re_rxeof(sc, &rx_npkts);
2519a94100faSBill Paul 	re_txeof(sc);
2520a94100faSBill Paul 
252137652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2522d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2523a94100faSBill Paul 
2524a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
2525a94100faSBill Paul 		u_int16_t       status;
2526a94100faSBill Paul 
2527a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
2528a94100faSBill Paul 		if (status == 0xffff)
25291abcdbd1SAttilio Rao 			return (rx_npkts);
2530a94100faSBill Paul 		if (status)
2531a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
2532818951afSPyun YongHyeon 		if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2533818951afSPyun YongHyeon 		    (sc->rl_flags & RL_FLAG_PCIE))
2534818951afSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2535a94100faSBill Paul 
2536a94100faSBill Paul 		/*
2537a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
2538a94100faSBill Paul 		 */
2539a94100faSBill Paul 
25408476c243SPyun YongHyeon 		if (status & RL_ISR_SYSTEM_ERR) {
25418476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
254297b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
2543a94100faSBill Paul 		}
25448476c243SPyun YongHyeon 	}
25451abcdbd1SAttilio Rao 	return (rx_npkts);
2546a94100faSBill Paul }
2547a94100faSBill Paul #endif /* DEVICE_POLLING */
2548a94100faSBill Paul 
2549ef544f63SPaolo Pisati static int
25507b5ffebfSPyun YongHyeon re_intr(void *arg)
2551a94100faSBill Paul {
2552a94100faSBill Paul 	struct rl_softc		*sc;
2553ed510fb0SBill Paul 	uint16_t		status;
2554a94100faSBill Paul 
2555a94100faSBill Paul 	sc = arg;
2556ed510fb0SBill Paul 
2557ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2558498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
2559ef544f63SPaolo Pisati                 return (FILTER_STRAY);
2560ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
2561ed510fb0SBill Paul 
2562cbc4d2dbSJohn Baldwin 	taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask);
2563ed510fb0SBill Paul 
2564ef544f63SPaolo Pisati 	return (FILTER_HANDLED);
2565ed510fb0SBill Paul }
2566ed510fb0SBill Paul 
2567ed510fb0SBill Paul static void
25687b5ffebfSPyun YongHyeon re_int_task(void *arg, int npending)
2569ed510fb0SBill Paul {
2570ed510fb0SBill Paul 	struct rl_softc		*sc;
2571ed510fb0SBill Paul 	struct ifnet		*ifp;
2572ed510fb0SBill Paul 	u_int16_t		status;
2573ed510fb0SBill Paul 	int			rval = 0;
2574ed510fb0SBill Paul 
2575ed510fb0SBill Paul 	sc = arg;
2576ed510fb0SBill Paul 	ifp = sc->rl_ifp;
2577a94100faSBill Paul 
2578a94100faSBill Paul 	RL_LOCK(sc);
257997b9d4baSJohn-Mark Gurney 
2580a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
2581a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
2582a94100faSBill Paul 
2583d65abd66SPyun YongHyeon 	if (sc->suspended ||
2584d65abd66SPyun YongHyeon 	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2585ed510fb0SBill Paul 		RL_UNLOCK(sc);
2586ed510fb0SBill Paul 		return;
2587ed510fb0SBill Paul 	}
2588a94100faSBill Paul 
2589ed510fb0SBill Paul #ifdef DEVICE_POLLING
2590ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
2591ed510fb0SBill Paul 		RL_UNLOCK(sc);
2592ed510fb0SBill Paul 		return;
2593ed510fb0SBill Paul 	}
2594ed510fb0SBill Paul #endif
2595a94100faSBill Paul 
2596ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
25971abcdbd1SAttilio Rao 		rval = re_rxeof(sc, NULL);
2598ed510fb0SBill Paul 
2599818951afSPyun YongHyeon 	/*
2600818951afSPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2601818951afSPyun YongHyeon 	 * while an existing transmission is in progress. If
2602818951afSPyun YongHyeon 	 * the transmitter goes idle but there are still
2603818951afSPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2604818951afSPyun YongHyeon 	 * channel here to flush them out. This only seems to
2605818951afSPyun YongHyeon 	 * be required with the PCIe devices.
2606818951afSPyun YongHyeon 	 */
2607818951afSPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2608818951afSPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2609818951afSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
26103d85c23dSPyun YongHyeon 	if (status & (
2611ed510fb0SBill Paul #ifdef RE_TX_MODERATION
26123d85c23dSPyun YongHyeon 	    RL_ISR_TIMEOUT_EXPIRED|
2613ed510fb0SBill Paul #else
26143d85c23dSPyun YongHyeon 	    RL_ISR_TX_OK|
2615ed510fb0SBill Paul #endif
2616ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
2617a94100faSBill Paul 		re_txeof(sc);
2618a94100faSBill Paul 
26198476c243SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
26208476c243SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
262197b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
26228476c243SPyun YongHyeon 	}
2623a94100faSBill Paul 
262452732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2625d180a66fSPyun YongHyeon 		re_start_locked(ifp);
2626a94100faSBill Paul 
2627a94100faSBill Paul 	RL_UNLOCK(sc);
2628ed510fb0SBill Paul 
2629ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
2630cbc4d2dbSJohn Baldwin 		taskqueue_enqueue(taskqueue_fast, &sc->rl_inttask);
2631ed510fb0SBill Paul 		return;
2632ed510fb0SBill Paul 	}
2633ed510fb0SBill Paul 
2634ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2635a94100faSBill Paul }
2636a94100faSBill Paul 
2637502be0f7SPyun YongHyeon static void
2638502be0f7SPyun YongHyeon re_intr_msi(void *xsc)
2639502be0f7SPyun YongHyeon {
2640502be0f7SPyun YongHyeon 	struct rl_softc		*sc;
2641502be0f7SPyun YongHyeon 	struct ifnet		*ifp;
2642502be0f7SPyun YongHyeon 	uint16_t		intrs, status;
2643502be0f7SPyun YongHyeon 
2644502be0f7SPyun YongHyeon 	sc = xsc;
2645502be0f7SPyun YongHyeon 	RL_LOCK(sc);
2646502be0f7SPyun YongHyeon 
2647502be0f7SPyun YongHyeon 	ifp = sc->rl_ifp;
2648502be0f7SPyun YongHyeon #ifdef DEVICE_POLLING
2649502be0f7SPyun YongHyeon 	if (ifp->if_capenable & IFCAP_POLLING) {
2650502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2651502be0f7SPyun YongHyeon 		return;
2652502be0f7SPyun YongHyeon 	}
2653502be0f7SPyun YongHyeon #endif
2654502be0f7SPyun YongHyeon 	/* Disable interrupts. */
2655502be0f7SPyun YongHyeon 	CSR_WRITE_2(sc, RL_IMR, 0);
2656502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2657502be0f7SPyun YongHyeon 		RL_UNLOCK(sc);
2658502be0f7SPyun YongHyeon 		return;
2659502be0f7SPyun YongHyeon 	}
2660502be0f7SPyun YongHyeon 
2661502be0f7SPyun YongHyeon 	intrs = RL_INTRS_CPLUS;
2662502be0f7SPyun YongHyeon 	status = CSR_READ_2(sc, RL_ISR);
2663502be0f7SPyun YongHyeon         CSR_WRITE_2(sc, RL_ISR, status);
2664502be0f7SPyun YongHyeon 	if (sc->rl_int_rx_act > 0) {
2665502be0f7SPyun YongHyeon 		intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2666502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2667502be0f7SPyun YongHyeon 		status &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR | RL_ISR_FIFO_OFLOW |
2668502be0f7SPyun YongHyeon 		    RL_ISR_RX_OVERRUN);
2669502be0f7SPyun YongHyeon 	}
2670502be0f7SPyun YongHyeon 
2671502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TIMEOUT_EXPIRED | RL_ISR_RX_OK | RL_ISR_RX_ERR |
2672502be0f7SPyun YongHyeon 	    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) {
2673502be0f7SPyun YongHyeon 		re_rxeof(sc, NULL);
2674502be0f7SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2675502be0f7SPyun YongHyeon 			if (sc->rl_int_rx_mod != 0 &&
2676502be0f7SPyun YongHyeon 			    (status & (RL_ISR_RX_OK | RL_ISR_RX_ERR |
2677502be0f7SPyun YongHyeon 			    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN)) != 0) {
2678502be0f7SPyun YongHyeon 				/* Rearm one-shot timer. */
2679502be0f7SPyun YongHyeon 				CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2680502be0f7SPyun YongHyeon 				intrs &= ~(RL_ISR_RX_OK | RL_ISR_RX_ERR |
2681502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN);
2682502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 1;
2683502be0f7SPyun YongHyeon 			} else {
2684502be0f7SPyun YongHyeon 				intrs |= RL_ISR_RX_OK | RL_ISR_RX_ERR |
2685502be0f7SPyun YongHyeon 				    RL_ISR_FIFO_OFLOW | RL_ISR_RX_OVERRUN;
2686502be0f7SPyun YongHyeon 				sc->rl_int_rx_act = 0;
2687502be0f7SPyun YongHyeon 			}
2688502be0f7SPyun YongHyeon 		}
2689502be0f7SPyun YongHyeon 	}
2690502be0f7SPyun YongHyeon 
2691502be0f7SPyun YongHyeon 	/*
2692502be0f7SPyun YongHyeon 	 * Some chips will ignore a second TX request issued
2693502be0f7SPyun YongHyeon 	 * while an existing transmission is in progress. If
2694502be0f7SPyun YongHyeon 	 * the transmitter goes idle but there are still
2695502be0f7SPyun YongHyeon 	 * packets waiting to be sent, we need to restart the
2696502be0f7SPyun YongHyeon 	 * channel here to flush them out. This only seems to
2697502be0f7SPyun YongHyeon 	 * be required with the PCIe devices.
2698502be0f7SPyun YongHyeon 	 */
2699502be0f7SPyun YongHyeon 	if ((status & (RL_ISR_TX_OK | RL_ISR_TX_DESC_UNAVAIL)) &&
2700502be0f7SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PCIE))
2701502be0f7SPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2702502be0f7SPyun YongHyeon 	if (status & (RL_ISR_TX_OK | RL_ISR_TX_ERR | RL_ISR_TX_DESC_UNAVAIL))
2703502be0f7SPyun YongHyeon 		re_txeof(sc);
2704502be0f7SPyun YongHyeon 
2705502be0f7SPyun YongHyeon 	if (status & RL_ISR_SYSTEM_ERR) {
2706502be0f7SPyun YongHyeon 		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2707502be0f7SPyun YongHyeon 		re_init_locked(sc);
2708502be0f7SPyun YongHyeon 	}
2709502be0f7SPyun YongHyeon 
2710502be0f7SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2711502be0f7SPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2712502be0f7SPyun YongHyeon 			re_start_locked(ifp);
2713502be0f7SPyun YongHyeon 		CSR_WRITE_2(sc, RL_IMR, intrs);
2714502be0f7SPyun YongHyeon 	}
2715502be0f7SPyun YongHyeon 	RL_UNLOCK(sc);
2716502be0f7SPyun YongHyeon }
2717502be0f7SPyun YongHyeon 
2718d65abd66SPyun YongHyeon static int
27197b5ffebfSPyun YongHyeon re_encap(struct rl_softc *sc, struct mbuf **m_head)
2720d65abd66SPyun YongHyeon {
2721d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd, *txd_last;
2722d65abd66SPyun YongHyeon 	bus_dma_segment_t	segs[RL_NTXSEGS];
2723d65abd66SPyun YongHyeon 	bus_dmamap_t		map;
2724d65abd66SPyun YongHyeon 	struct mbuf		*m_new;
2725d65abd66SPyun YongHyeon 	struct rl_desc		*desc;
2726d65abd66SPyun YongHyeon 	int			nsegs, prod;
2727d65abd66SPyun YongHyeon 	int			i, error, ei, si;
2728d65abd66SPyun YongHyeon 	int			padlen;
2729ccf34c81SPyun YongHyeon 	uint32_t		cmdstat, csum_flags, vlanctl;
2730a94100faSBill Paul 
2731d65abd66SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
2732738489d1SPyun YongHyeon 	M_ASSERTPKTHDR((*m_head));
27330fc4974fSBill Paul 
27340fc4974fSBill Paul 	/*
27350fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
27360fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
27370fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
27380fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
27390fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
27400fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
274199c8ae87SPyun YongHyeon 	 * have garbled payload. To work around this, if TX IP checksum
27420fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
2743d65abd66SPyun YongHyeon 	 * to the minimum ethernet frame size.
27440fc4974fSBill Paul 	 */
2745f2e491c9SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_AUTOPAD) == 0 &&
2746deb5c680SPyun YongHyeon 	    (*m_head)->m_pkthdr.len < RL_IP4CSUMTX_PADLEN &&
274799c8ae87SPyun YongHyeon 	    ((*m_head)->m_pkthdr.csum_flags & CSUM_IP) != 0) {
2748d65abd66SPyun YongHyeon 		padlen = RL_MIN_FRAMELEN - (*m_head)->m_pkthdr.len;
2749d65abd66SPyun YongHyeon 		if (M_WRITABLE(*m_head) == 0) {
2750d65abd66SPyun YongHyeon 			/* Get a writable copy. */
2751c6499eccSGleb Smirnoff 			m_new = m_dup(*m_head, M_NOWAIT);
2752d65abd66SPyun YongHyeon 			m_freem(*m_head);
2753d65abd66SPyun YongHyeon 			if (m_new == NULL) {
2754d65abd66SPyun YongHyeon 				*m_head = NULL;
2755a94100faSBill Paul 				return (ENOBUFS);
2756a94100faSBill Paul 			}
2757d65abd66SPyun YongHyeon 			*m_head = m_new;
2758d65abd66SPyun YongHyeon 		}
2759d65abd66SPyun YongHyeon 		if ((*m_head)->m_next != NULL ||
2760d65abd66SPyun YongHyeon 		    M_TRAILINGSPACE(*m_head) < padlen) {
2761c6499eccSGleb Smirnoff 			m_new = m_defrag(*m_head, M_NOWAIT);
2762b4b95879SMarius Strobl 			if (m_new == NULL) {
2763b4b95879SMarius Strobl 				m_freem(*m_head);
2764b4b95879SMarius Strobl 				*m_head = NULL;
276580a2a305SJohn-Mark Gurney 				return (ENOBUFS);
2766b4b95879SMarius Strobl 			}
2767d65abd66SPyun YongHyeon 		} else
2768d65abd66SPyun YongHyeon 			m_new = *m_head;
2769a94100faSBill Paul 
27700fc4974fSBill Paul 		/*
27710fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
27720fc4974fSBill Paul 		 * to avoid leaking data.
27730fc4974fSBill Paul 		 */
2774d65abd66SPyun YongHyeon 		bzero(mtod(m_new, char *) + m_new->m_pkthdr.len, padlen);
2775d65abd66SPyun YongHyeon 		m_new->m_pkthdr.len += padlen;
27760fc4974fSBill Paul 		m_new->m_len = m_new->m_pkthdr.len;
2777d65abd66SPyun YongHyeon 		*m_head = m_new;
27780fc4974fSBill Paul 	}
27790fc4974fSBill Paul 
2780d65abd66SPyun YongHyeon 	prod = sc->rl_ldata.rl_tx_prodidx;
2781d65abd66SPyun YongHyeon 	txd = &sc->rl_ldata.rl_tx_desc[prod];
2782d65abd66SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2783d65abd66SPyun YongHyeon 	    *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2784d65abd66SPyun YongHyeon 	if (error == EFBIG) {
2785c6499eccSGleb Smirnoff 		m_new = m_collapse(*m_head, M_NOWAIT, RL_NTXSEGS);
2786d65abd66SPyun YongHyeon 		if (m_new == NULL) {
2787d65abd66SPyun YongHyeon 			m_freem(*m_head);
2788b4b95879SMarius Strobl 			*m_head = NULL;
2789d65abd66SPyun YongHyeon 			return (ENOBUFS);
2790a94100faSBill Paul 		}
2791d65abd66SPyun YongHyeon 		*m_head = m_new;
2792d65abd66SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->rl_ldata.rl_tx_mtag,
2793d65abd66SPyun YongHyeon 		    txd->tx_dmamap, *m_head, segs, &nsegs, BUS_DMA_NOWAIT);
2794d65abd66SPyun YongHyeon 		if (error != 0) {
2795d65abd66SPyun YongHyeon 			m_freem(*m_head);
2796d65abd66SPyun YongHyeon 			*m_head = NULL;
2797d65abd66SPyun YongHyeon 			return (error);
2798a94100faSBill Paul 		}
2799d65abd66SPyun YongHyeon 	} else if (error != 0)
2800d65abd66SPyun YongHyeon 		return (error);
2801d65abd66SPyun YongHyeon 	if (nsegs == 0) {
2802d65abd66SPyun YongHyeon 		m_freem(*m_head);
2803d65abd66SPyun YongHyeon 		*m_head = NULL;
2804d65abd66SPyun YongHyeon 		return (EIO);
2805d65abd66SPyun YongHyeon 	}
2806d65abd66SPyun YongHyeon 
2807d65abd66SPyun YongHyeon 	/* Check for number of available descriptors. */
2808d65abd66SPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free - nsegs <= 1) {
2809d65abd66SPyun YongHyeon 		bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap);
2810d65abd66SPyun YongHyeon 		return (ENOBUFS);
2811d65abd66SPyun YongHyeon 	}
2812d65abd66SPyun YongHyeon 
2813d65abd66SPyun YongHyeon 	bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag, txd->tx_dmamap,
2814d65abd66SPyun YongHyeon 	    BUS_DMASYNC_PREWRITE);
2815a94100faSBill Paul 
2816a94100faSBill Paul 	/*
2817d65abd66SPyun YongHyeon 	 * Set up checksum offload. Note: checksum offload bits must
2818d65abd66SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor transmit
2819d65abd66SPyun YongHyeon 	 * attempt. This is according to testing done with an 8169
2820d65abd66SPyun YongHyeon 	 * chip. This is a requirement.
2821a94100faSBill Paul 	 */
2822deb5c680SPyun YongHyeon 	vlanctl = 0;
2823d65abd66SPyun YongHyeon 	csum_flags = 0;
2824d6d7d923SPyun YongHyeon 	if (((*m_head)->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
2825d6d7d923SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_DESCV2) != 0) {
2826d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND;
2827d6d7d923SPyun YongHyeon 			vlanctl |= ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2828d6d7d923SPyun YongHyeon 			    RL_TDESC_CMD_MSSVALV2_SHIFT);
2829d6d7d923SPyun YongHyeon 		} else {
2830d6d7d923SPyun YongHyeon 			csum_flags |= RL_TDESC_CMD_LGSEND |
2831d65abd66SPyun YongHyeon 			    ((uint32_t)(*m_head)->m_pkthdr.tso_segsz <<
2832d65abd66SPyun YongHyeon 			    RL_TDESC_CMD_MSSVAL_SHIFT);
2833d6d7d923SPyun YongHyeon 		}
2834d6d7d923SPyun YongHyeon 	} else {
283599c8ae87SPyun YongHyeon 		/*
283699c8ae87SPyun YongHyeon 		 * Unconditionally enable IP checksum if TCP or UDP
283799c8ae87SPyun YongHyeon 		 * checksum is required. Otherwise, TCP/UDP checksum
28382df05392SSergey Kandaurov 		 * doesn't make effects.
283999c8ae87SPyun YongHyeon 		 */
284099c8ae87SPyun YongHyeon 		if (((*m_head)->m_pkthdr.csum_flags & RE_CSUM_FEATURES) != 0) {
2841deb5c680SPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_DESCV2) == 0) {
2842d65abd66SPyun YongHyeon 				csum_flags |= RL_TDESC_CMD_IPCSUM;
2843deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2844deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2845d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_TCPCSUM;
2846deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2847deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2848d65abd66SPyun YongHyeon 					csum_flags |= RL_TDESC_CMD_UDPCSUM;
2849deb5c680SPyun YongHyeon 			} else {
2850deb5c680SPyun YongHyeon 				vlanctl |= RL_TDESC_CMD_IPCSUMV2;
2851deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2852deb5c680SPyun YongHyeon 				    CSUM_TCP) != 0)
2853deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_TCPCSUMV2;
2854deb5c680SPyun YongHyeon 				if (((*m_head)->m_pkthdr.csum_flags &
2855deb5c680SPyun YongHyeon 				    CSUM_UDP) != 0)
2856deb5c680SPyun YongHyeon 					vlanctl |= RL_TDESC_CMD_UDPCSUMV2;
2857deb5c680SPyun YongHyeon 			}
2858d65abd66SPyun YongHyeon 		}
285999c8ae87SPyun YongHyeon 	}
2860a94100faSBill Paul 
2861ccf34c81SPyun YongHyeon 	/*
2862ccf34c81SPyun YongHyeon 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2863ccf34c81SPyun YongHyeon 	 * appear in all descriptors of a multi-descriptor
2864ccf34c81SPyun YongHyeon 	 * transmission attempt.
2865ccf34c81SPyun YongHyeon 	 */
2866ccf34c81SPyun YongHyeon 	if ((*m_head)->m_flags & M_VLANTAG)
2867bddff934SPyun YongHyeon 		vlanctl |= bswap16((*m_head)->m_pkthdr.ether_vtag) |
2868deb5c680SPyun YongHyeon 		    RL_TDESC_VLANCTL_TAG;
2869ccf34c81SPyun YongHyeon 
2870d65abd66SPyun YongHyeon 	si = prod;
2871d65abd66SPyun YongHyeon 	for (i = 0; i < nsegs; i++, prod = RL_TX_DESC_NXT(sc, prod)) {
2872d65abd66SPyun YongHyeon 		desc = &sc->rl_ldata.rl_tx_list[prod];
2873deb5c680SPyun YongHyeon 		desc->rl_vlanctl = htole32(vlanctl);
2874d65abd66SPyun YongHyeon 		desc->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
2875d65abd66SPyun YongHyeon 		desc->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
2876d65abd66SPyun YongHyeon 		cmdstat = segs[i].ds_len;
2877d65abd66SPyun YongHyeon 		if (i != 0)
2878d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_OWN;
2879d65abd66SPyun YongHyeon 		if (prod == sc->rl_ldata.rl_tx_desc_cnt - 1)
2880d65abd66SPyun YongHyeon 			cmdstat |= RL_TDESC_CMD_EOR;
2881d65abd66SPyun YongHyeon 		desc->rl_cmdstat = htole32(cmdstat | csum_flags);
2882d65abd66SPyun YongHyeon 		sc->rl_ldata.rl_tx_free--;
2883d65abd66SPyun YongHyeon 	}
2884d65abd66SPyun YongHyeon 	/* Update producer index. */
2885d65abd66SPyun YongHyeon 	sc->rl_ldata.rl_tx_prodidx = prod;
2886a94100faSBill Paul 
2887d65abd66SPyun YongHyeon 	/* Set EOF on the last descriptor. */
2888d65abd66SPyun YongHyeon 	ei = RL_TX_DESC_PRV(sc, prod);
2889d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[ei];
2890d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
2891d65abd66SPyun YongHyeon 
2892d65abd66SPyun YongHyeon 	desc = &sc->rl_ldata.rl_tx_list[si];
2893d65abd66SPyun YongHyeon 	/* Set SOF and transfer ownership of packet to the chip. */
2894d65abd66SPyun YongHyeon 	desc->rl_cmdstat |= htole32(RL_TDESC_CMD_OWN | RL_TDESC_CMD_SOF);
2895a94100faSBill Paul 
2896d65abd66SPyun YongHyeon 	/*
2897d65abd66SPyun YongHyeon 	 * Insure that the map for this transmission
2898d65abd66SPyun YongHyeon 	 * is placed at the array index of the last descriptor
2899d65abd66SPyun YongHyeon 	 * in this chain.  (Swap last and first dmamaps.)
2900d65abd66SPyun YongHyeon 	 */
2901d65abd66SPyun YongHyeon 	txd_last = &sc->rl_ldata.rl_tx_desc[ei];
2902d65abd66SPyun YongHyeon 	map = txd->tx_dmamap;
2903d65abd66SPyun YongHyeon 	txd->tx_dmamap = txd_last->tx_dmamap;
2904d65abd66SPyun YongHyeon 	txd_last->tx_dmamap = map;
2905d65abd66SPyun YongHyeon 	txd_last->tx_m = *m_head;
2906a94100faSBill Paul 
2907a94100faSBill Paul 	return (0);
2908a94100faSBill Paul }
2909a94100faSBill Paul 
291097b9d4baSJohn-Mark Gurney static void
2911d180a66fSPyun YongHyeon re_start(struct ifnet *ifp)
291297b9d4baSJohn-Mark Gurney {
2913d180a66fSPyun YongHyeon 	struct rl_softc		*sc;
291497b9d4baSJohn-Mark Gurney 
2915d180a66fSPyun YongHyeon 	sc = ifp->if_softc;
2916d180a66fSPyun YongHyeon 	RL_LOCK(sc);
2917d180a66fSPyun YongHyeon 	re_start_locked(ifp);
2918d180a66fSPyun YongHyeon 	RL_UNLOCK(sc);
291997b9d4baSJohn-Mark Gurney }
292097b9d4baSJohn-Mark Gurney 
2921a94100faSBill Paul /*
2922a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2923a94100faSBill Paul  */
2924a94100faSBill Paul static void
2925d180a66fSPyun YongHyeon re_start_locked(struct ifnet *ifp)
2926a94100faSBill Paul {
2927a94100faSBill Paul 	struct rl_softc		*sc;
2928d65abd66SPyun YongHyeon 	struct mbuf		*m_head;
2929d65abd66SPyun YongHyeon 	int			queued;
2930a94100faSBill Paul 
2931a94100faSBill Paul 	sc = ifp->if_softc;
293297b9d4baSJohn-Mark Gurney 
2933579a6e3cSLuigi Rizzo #ifdef DEV_NETMAP
2934579a6e3cSLuigi Rizzo 	/* XXX is this necessary ? */
2935579a6e3cSLuigi Rizzo 	if (ifp->if_capenable & IFCAP_NETMAP) {
2936*2ff91c17SVincenzo Maffione 		struct netmap_kring *kring = NA(ifp)->tx_rings[0];
2937579a6e3cSLuigi Rizzo 		if (sc->rl_ldata.rl_tx_prodidx != kring->nr_hwcur) {
2938579a6e3cSLuigi Rizzo 			/* kick the tx unit */
2939579a6e3cSLuigi Rizzo 			CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2940579a6e3cSLuigi Rizzo #ifdef RE_TX_MODERATION
2941579a6e3cSLuigi Rizzo 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2942579a6e3cSLuigi Rizzo #endif
2943579a6e3cSLuigi Rizzo 			sc->rl_watchdog_timer = 5;
2944579a6e3cSLuigi Rizzo 		}
2945579a6e3cSLuigi Rizzo 		return;
2946579a6e3cSLuigi Rizzo 	}
2947579a6e3cSLuigi Rizzo #endif /* DEV_NETMAP */
2948e9f8886eSMarius Strobl 
2949d65abd66SPyun YongHyeon 	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
2950d180a66fSPyun YongHyeon 	    IFF_DRV_RUNNING || (sc->rl_flags & RL_FLAG_LINK) == 0)
2951ed510fb0SBill Paul 		return;
2952a94100faSBill Paul 
2953d65abd66SPyun YongHyeon 	for (queued = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd) &&
2954d65abd66SPyun YongHyeon 	    sc->rl_ldata.rl_tx_free > 1;) {
295552732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2956a94100faSBill Paul 		if (m_head == NULL)
2957a94100faSBill Paul 			break;
2958a94100faSBill Paul 
2959d65abd66SPyun YongHyeon 		if (re_encap(sc, &m_head) != 0) {
2960b4b95879SMarius Strobl 			if (m_head == NULL)
2961b4b95879SMarius Strobl 				break;
296252732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
296313f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2964a94100faSBill Paul 			break;
2965a94100faSBill Paul 		}
2966a94100faSBill Paul 
2967a94100faSBill Paul 		/*
2968a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2969a94100faSBill Paul 		 * to him.
2970a94100faSBill Paul 		 */
297159a0d28bSChristian S.J. Peron 		ETHER_BPF_MTAP(ifp, m_head);
297252732175SMax Laier 
297352732175SMax Laier 		queued++;
2974a94100faSBill Paul 	}
2975a94100faSBill Paul 
2976ed510fb0SBill Paul 	if (queued == 0) {
2977ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2978d65abd66SPyun YongHyeon 		if (sc->rl_ldata.rl_tx_free != sc->rl_ldata.rl_tx_desc_cnt)
2979ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2980ed510fb0SBill Paul #endif
298152732175SMax Laier 		return;
2982ed510fb0SBill Paul 	}
298352732175SMax Laier 
2984a94100faSBill Paul 	/* Flush the TX descriptors */
2985a94100faSBill Paul 
2986a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2987a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2988a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2989a94100faSBill Paul 
29900fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2991a94100faSBill Paul 
2992ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2993a94100faSBill Paul 	/*
2994a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2995a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2996a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2997a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2998a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2999a94100faSBill Paul 	 * the timer count is reset to 0.
3000a94100faSBill Paul 	 */
3001a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
3002ed510fb0SBill Paul #endif
3003a94100faSBill Paul 
3004a94100faSBill Paul 	/*
3005a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
3006a94100faSBill Paul 	 */
30071d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 5;
3008a94100faSBill Paul }
3009a94100faSBill Paul 
3010a94100faSBill Paul static void
301181eee0ebSPyun YongHyeon re_set_jumbo(struct rl_softc *sc, int jumbo)
301281eee0ebSPyun YongHyeon {
301381eee0ebSPyun YongHyeon 
301481eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8168E_VL) {
301581eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
301681eee0ebSPyun YongHyeon 		return;
301781eee0ebSPyun YongHyeon 	}
301881eee0ebSPyun YongHyeon 
301981eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
302081eee0ebSPyun YongHyeon 	if (jumbo != 0) {
3021e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) |
302281eee0ebSPyun YongHyeon 		    RL_CFG3_JUMBO_EN0);
302381eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
302481eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
302581eee0ebSPyun YongHyeon 			break;
302681eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3027e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3028e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | 0x01);
302981eee0ebSPyun YongHyeon 			break;
303081eee0ebSPyun YongHyeon 		default:
3031e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3032e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) | RL_CFG4_JUMBO_EN1);
303381eee0ebSPyun YongHyeon 		}
303481eee0ebSPyun YongHyeon 	} else {
3035e7e7593cSPyun YongHyeon 		CSR_WRITE_1(sc, sc->rl_cfg3, CSR_READ_1(sc, sc->rl_cfg3) &
303681eee0ebSPyun YongHyeon 		    ~RL_CFG3_JUMBO_EN0);
303781eee0ebSPyun YongHyeon 		switch (sc->rl_hwrev->rl_rev) {
303881eee0ebSPyun YongHyeon 		case RL_HWREV_8168DP:
303981eee0ebSPyun YongHyeon 			break;
304081eee0ebSPyun YongHyeon 		case RL_HWREV_8168E:
3041e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3042e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~0x01);
304381eee0ebSPyun YongHyeon 			break;
304481eee0ebSPyun YongHyeon 		default:
3045e7e7593cSPyun YongHyeon 			CSR_WRITE_1(sc, sc->rl_cfg4,
3046e7e7593cSPyun YongHyeon 			    CSR_READ_1(sc, sc->rl_cfg4) & ~RL_CFG4_JUMBO_EN1);
304781eee0ebSPyun YongHyeon 		}
304881eee0ebSPyun YongHyeon 	}
304981eee0ebSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
305081eee0ebSPyun YongHyeon 
305181eee0ebSPyun YongHyeon 	switch (sc->rl_hwrev->rl_rev) {
305281eee0ebSPyun YongHyeon 	case RL_HWREV_8168DP:
305381eee0ebSPyun YongHyeon 		pci_set_max_read_req(sc->rl_dev, 4096);
305481eee0ebSPyun YongHyeon 		break;
305581eee0ebSPyun YongHyeon 	default:
305681eee0ebSPyun YongHyeon 		if (jumbo != 0)
305781eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 512);
305881eee0ebSPyun YongHyeon 		else
305981eee0ebSPyun YongHyeon 			pci_set_max_read_req(sc->rl_dev, 4096);
306081eee0ebSPyun YongHyeon 	}
306181eee0ebSPyun YongHyeon }
306281eee0ebSPyun YongHyeon 
306381eee0ebSPyun YongHyeon static void
30647b5ffebfSPyun YongHyeon re_init(void *xsc)
3065a94100faSBill Paul {
3066a94100faSBill Paul 	struct rl_softc		*sc = xsc;
306797b9d4baSJohn-Mark Gurney 
306897b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
306997b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
307097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
307197b9d4baSJohn-Mark Gurney }
307297b9d4baSJohn-Mark Gurney 
307397b9d4baSJohn-Mark Gurney static void
30747b5ffebfSPyun YongHyeon re_init_locked(struct rl_softc *sc)
307597b9d4baSJohn-Mark Gurney {
3076fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
3077a94100faSBill Paul 	struct mii_data		*mii;
3078566ca8caSJung-uk Kim 	uint32_t		reg;
307970acaecfSPyun YongHyeon 	uint16_t		cfg;
30804d3d7085SBernd Walter 	union {
30814d3d7085SBernd Walter 		uint32_t align_dummy;
30824d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
30834d3d7085SBernd Walter         } eaddr;
3084a94100faSBill Paul 
308597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
308697b9d4baSJohn-Mark Gurney 
3087a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3088a94100faSBill Paul 
30898476c243SPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
30908476c243SPyun YongHyeon 		return;
30918476c243SPyun YongHyeon 
3092a94100faSBill Paul 	/*
3093a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
3094a94100faSBill Paul 	 */
3095a94100faSBill Paul 	re_stop(sc);
3096a94100faSBill Paul 
3097b659f1f0SPyun YongHyeon 	/* Put controller into known state. */
3098b659f1f0SPyun YongHyeon 	re_reset(sc);
3099b659f1f0SPyun YongHyeon 
3100a94100faSBill Paul 	/*
31014a814a5eSPyun YongHyeon 	 * For C+ mode, initialize the RX descriptors and mbufs.
31024a814a5eSPyun YongHyeon 	 */
310381eee0ebSPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
310481eee0ebSPyun YongHyeon 		if (ifp->if_mtu > RL_MTU) {
310581eee0ebSPyun YongHyeon 			if (re_jrx_list_init(sc) != 0) {
310681eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
310781eee0ebSPyun YongHyeon 				    "no memory for jumbo RX buffers\n");
310881eee0ebSPyun YongHyeon 				re_stop(sc);
310981eee0ebSPyun YongHyeon 				return;
311081eee0ebSPyun YongHyeon 			}
311181eee0ebSPyun YongHyeon 			/* Disable checksum offloading for jumbo frames. */
311281eee0ebSPyun YongHyeon 			ifp->if_capenable &= ~(IFCAP_HWCSUM | IFCAP_TSO4);
311381eee0ebSPyun YongHyeon 			ifp->if_hwassist &= ~(RE_CSUM_FEATURES | CSUM_TSO);
311481eee0ebSPyun YongHyeon 		} else {
311581eee0ebSPyun YongHyeon 			if (re_rx_list_init(sc) != 0) {
311681eee0ebSPyun YongHyeon 				device_printf(sc->rl_dev,
311781eee0ebSPyun YongHyeon 				    "no memory for RX buffers\n");
311881eee0ebSPyun YongHyeon 				re_stop(sc);
311981eee0ebSPyun YongHyeon 				return;
312081eee0ebSPyun YongHyeon 			}
312181eee0ebSPyun YongHyeon 		}
312281eee0ebSPyun YongHyeon 		re_set_jumbo(sc, ifp->if_mtu > RL_MTU);
312381eee0ebSPyun YongHyeon 	} else {
31244a814a5eSPyun YongHyeon 		if (re_rx_list_init(sc) != 0) {
31254a814a5eSPyun YongHyeon 			device_printf(sc->rl_dev, "no memory for RX buffers\n");
31264a814a5eSPyun YongHyeon 			re_stop(sc);
31274a814a5eSPyun YongHyeon 			return;
31284a814a5eSPyun YongHyeon 		}
312981eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
313081eee0ebSPyun YongHyeon 		    pci_get_device(sc->rl_dev) != RT_DEVICEID_8101E) {
313181eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
313281eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 512);
313381eee0ebSPyun YongHyeon 			else
313481eee0ebSPyun YongHyeon 				pci_set_max_read_req(sc->rl_dev, 4096);
313581eee0ebSPyun YongHyeon 		}
313681eee0ebSPyun YongHyeon 	}
31374a814a5eSPyun YongHyeon 	re_tx_list_init(sc);
31384a814a5eSPyun YongHyeon 
31394a814a5eSPyun YongHyeon 	/*
3140c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
3141edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
3142c2c6548bSBill Paul 	 * before all others.
3143c2c6548bSBill Paul 	 */
314470acaecfSPyun YongHyeon 	cfg = RL_CPLUSCMD_PCI_MRW;
314570acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_RXCSUM) != 0)
314670acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXCSUM_ENB;
314770acaecfSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
314870acaecfSPyun YongHyeon 		cfg |= RL_CPLUSCMD_VLANSTRIP;
3149deb5c680SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSTAT) != 0) {
3150deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_MACSTAT_DIS;
3151deb5c680SPyun YongHyeon 		/* XXX magic. */
3152deb5c680SPyun YongHyeon 		cfg |= 0x0001;
3153deb5c680SPyun YongHyeon 	} else
3154deb5c680SPyun YongHyeon 		cfg |= RL_CPLUSCMD_RXENB | RL_CPLUSCMD_TXENB;
3155deb5c680SPyun YongHyeon 	CSR_WRITE_2(sc, RL_CPLUS_CMD, cfg);
315681eee0ebSPyun YongHyeon 	if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SC ||
315781eee0ebSPyun YongHyeon 	    sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE) {
3158566ca8caSJung-uk Kim 		reg = 0x000fff00;
3159e7e7593cSPyun YongHyeon 		if ((CSR_READ_1(sc, sc->rl_cfg2) & RL_CFG2_PCI66MHZ) != 0)
3160566ca8caSJung-uk Kim 			reg |= 0x000000ff;
316181eee0ebSPyun YongHyeon 		if (sc->rl_hwrev->rl_rev == RL_HWREV_8169_8110SCE)
3162566ca8caSJung-uk Kim 			reg |= 0x00f00000;
3163566ca8caSJung-uk Kim 		CSR_WRITE_4(sc, 0x7c, reg);
3164566ca8caSJung-uk Kim 		/* Disable interrupt mitigation. */
3165566ca8caSJung-uk Kim 		CSR_WRITE_2(sc, 0xe2, 0);
3166566ca8caSJung-uk Kim 	}
3167ae644087SPyun YongHyeon 	/*
3168ae644087SPyun YongHyeon 	 * Disable TSO if interface MTU size is greater than MSS
3169ae644087SPyun YongHyeon 	 * allowed in controller.
3170ae644087SPyun YongHyeon 	 */
3171ae644087SPyun YongHyeon 	if (ifp->if_mtu > RL_TSO_MTU && (ifp->if_capenable & IFCAP_TSO4) != 0) {
3172ae644087SPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_TSO4;
3173ae644087SPyun YongHyeon 		ifp->if_hwassist &= ~CSUM_TSO;
3174ae644087SPyun YongHyeon 	}
3175c2c6548bSBill Paul 
3176c2c6548bSBill Paul 	/*
3177a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
3178a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
3179a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
3180a94100faSBill Paul 	 */
31814d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
31824d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
3183a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
3184ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
3185ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
3186ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
3187ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
3188a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
3189a94100faSBill Paul 
3190a94100faSBill Paul 	/*
3191d01fac16SPyun YongHyeon 	 * Load the addresses of the RX and TX lists into the chip.
3192d01fac16SPyun YongHyeon 	 */
3193d01fac16SPyun YongHyeon 
3194d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
3195d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
3196d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
3197d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
3198d01fac16SPyun YongHyeon 
3199d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
3200d01fac16SPyun YongHyeon 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
3201d01fac16SPyun YongHyeon 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
3202d01fac16SPyun YongHyeon 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
3203d01fac16SPyun YongHyeon 
320414013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) {
320514013280SMarius Strobl 		/* Disable RXDV gate. */
3206f1a5f291SMarius Strobl 		CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) &
3207f1a5f291SMarius Strobl 		    ~0x00080000);
320814013280SMarius Strobl 	}
320914013280SMarius Strobl 
321014013280SMarius Strobl 	/*
321114013280SMarius Strobl 	 * Enable transmit and receive for pre-RTL8168G controllers.
321214013280SMarius Strobl 	 * RX/TX MACs should be enabled before RX/TX configuration.
321314013280SMarius Strobl 	 */
321414013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) == 0)
321514013280SMarius Strobl 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB);
3216f1a5f291SMarius Strobl 
3217d01fac16SPyun YongHyeon 	/*
3218ff191365SJung-uk Kim 	 * Set the initial TX configuration.
3219a94100faSBill Paul 	 */
3220abc8ff44SBill Paul 	if (sc->rl_testmode) {
3221abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
3222abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3223abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
3224a94100faSBill Paul 		else
3225abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
3226abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
3227abc8ff44SBill Paul 	} else
3228a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
3229d01fac16SPyun YongHyeon 
3230d01fac16SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
3231d01fac16SPyun YongHyeon 
3232a94100faSBill Paul 	/*
3233ff191365SJung-uk Kim 	 * Set the initial RX configuration.
3234a94100faSBill Paul 	 */
3235ff191365SJung-uk Kim 	re_set_rxmode(sc);
3236a94100faSBill Paul 
3237483cc440SPyun YongHyeon 	/* Configure interrupt moderation. */
3238483cc440SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
3239483cc440SPyun YongHyeon 		/* Magic from vendor. */
32405e6906eeSPyun YongHyeon 		CSR_WRITE_2(sc, RL_INTRMOD, 0x5100);
3241483cc440SPyun YongHyeon 	}
3242483cc440SPyun YongHyeon 
32430f55f9d6SMarius Strobl 	/*
324414013280SMarius Strobl 	 * Enable transmit and receive for RTL8168G and later controllers.
324514013280SMarius Strobl 	 * RX/TX MACs should be enabled after RX/TX configuration.
32460f55f9d6SMarius Strobl 	 */
324714013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0)
32480f55f9d6SMarius Strobl 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB | RL_CMD_RX_ENB);
32490f55f9d6SMarius Strobl 
3250a94100faSBill Paul #ifdef DEVICE_POLLING
3251a94100faSBill Paul 	/*
3252a94100faSBill Paul 	 * Disable interrupts if we are polling.
3253a94100faSBill Paul 	 */
325440929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
3255a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3256a94100faSBill Paul 	else	/* otherwise ... */
325740929967SGleb Smirnoff #endif
3258ed510fb0SBill Paul 
3259a94100faSBill Paul 	/*
3260a94100faSBill Paul 	 * Enable interrupts.
3261a94100faSBill Paul 	 */
3262a94100faSBill Paul 	if (sc->rl_testmode)
3263a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
3264a94100faSBill Paul 	else
3265a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
3266ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
3267a94100faSBill Paul 
3268a94100faSBill Paul 	/* Set initial TX threshold */
3269a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
3270a94100faSBill Paul 
3271a94100faSBill Paul 	/* Start RX/TX process. */
3272a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
3273a94100faSBill Paul 
3274a94100faSBill Paul 	/*
3275a94100faSBill Paul 	 * Initialize the timer interrupt register so that
3276a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
3277a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
3278502be0f7SPyun YongHyeon 	 * reloaded on each transmit.
3279502be0f7SPyun YongHyeon 	 */
3280502be0f7SPyun YongHyeon #ifdef RE_TX_MODERATION
3281502be0f7SPyun YongHyeon 	/*
3282502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate TX interrupt
3283a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
3284a94100faSBill Paul 	 */
3285a94100faSBill Paul 	if (sc->rl_type == RL_8169)
3286a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
3287a94100faSBill Paul 	else
3288a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
3289502be0f7SPyun YongHyeon #else
3290502be0f7SPyun YongHyeon 	/*
3291502be0f7SPyun YongHyeon 	 * Use timer interrupt register to moderate RX interrupt
3292502be0f7SPyun YongHyeon 	 * moderation.
3293502be0f7SPyun YongHyeon 	 */
3294502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) != 0 &&
3295502be0f7SPyun YongHyeon 	    intr_filter == 0) {
3296502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3297502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169,
3298502be0f7SPyun YongHyeon 			    RL_USECS(sc->rl_int_rx_mod));
3299502be0f7SPyun YongHyeon 	} else {
3300502be0f7SPyun YongHyeon 		if (sc->rl_type == RL_8169)
3301502be0f7SPyun YongHyeon 			CSR_WRITE_4(sc, RL_TIMERINT_8169, RL_USECS(0));
3302502be0f7SPyun YongHyeon 	}
3303ed510fb0SBill Paul #endif
3304a94100faSBill Paul 
3305a94100faSBill Paul 	/*
3306a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
3307a94100faSBill Paul 	 * size so we can receive jumbo frames.
3308a94100faSBill Paul 	 */
330989feeee4SPyun YongHyeon 	if (sc->rl_type == RL_8169) {
331081eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
331181eee0ebSPyun YongHyeon 			/*
331281eee0ebSPyun YongHyeon 			 * For controllers that use new jumbo frame scheme,
33132df05392SSergey Kandaurov 			 * set maximum size of jumbo frame depending on
331481eee0ebSPyun YongHyeon 			 * controller revisions.
331581eee0ebSPyun YongHyeon 			 */
331681eee0ebSPyun YongHyeon 			if (ifp->if_mtu > RL_MTU)
331781eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
331881eee0ebSPyun YongHyeon 				    sc->rl_hwrev->rl_max_mtu +
331981eee0ebSPyun YongHyeon 				    ETHER_VLAN_ENCAP_LEN + ETHER_HDR_LEN +
332081eee0ebSPyun YongHyeon 				    ETHER_CRC_LEN);
332189feeee4SPyun YongHyeon 			else
332281eee0ebSPyun YongHyeon 				CSR_WRITE_2(sc, RL_MAXRXPKTLEN,
332381eee0ebSPyun YongHyeon 				    RE_RX_DESC_BUFLEN);
332481eee0ebSPyun YongHyeon 		} else if ((sc->rl_flags & RL_FLAG_PCIE) != 0 &&
332581eee0ebSPyun YongHyeon 		    sc->rl_hwrev->rl_max_mtu == RL_MTU) {
332681eee0ebSPyun YongHyeon 			/* RTL810x has no jumbo frame support. */
332781eee0ebSPyun YongHyeon 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, RE_RX_DESC_BUFLEN);
332881eee0ebSPyun YongHyeon 		} else
3329a94100faSBill Paul 			CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
333089feeee4SPyun YongHyeon 	}
3331a94100faSBill Paul 
333297b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
3333a94100faSBill Paul 		return;
3334a94100faSBill Paul 
3335e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, CSR_READ_1(sc, sc->rl_cfg1) |
3336e7e7593cSPyun YongHyeon 	    RL_CFG1_DRVLOAD);
3337a94100faSBill Paul 
333813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
333913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3340a94100faSBill Paul 
3341351a76f9SPyun YongHyeon 	sc->rl_flags &= ~RL_FLAG_LINK;
33421662c49eSPyun YongHyeon 	mii_mediachg(mii);
33431662c49eSPyun YongHyeon 
33441d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3345d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
3346a94100faSBill Paul }
3347a94100faSBill Paul 
3348a94100faSBill Paul /*
3349a94100faSBill Paul  * Set media options.
3350a94100faSBill Paul  */
3351a94100faSBill Paul static int
33527b5ffebfSPyun YongHyeon re_ifmedia_upd(struct ifnet *ifp)
3353a94100faSBill Paul {
3354a94100faSBill Paul 	struct rl_softc		*sc;
3355a94100faSBill Paul 	struct mii_data		*mii;
33566f0f9b12SPyun YongHyeon 	int			error;
3357a94100faSBill Paul 
3358a94100faSBill Paul 	sc = ifp->if_softc;
3359a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3360d1754a9bSJohn Baldwin 	RL_LOCK(sc);
33616f0f9b12SPyun YongHyeon 	error = mii_mediachg(mii);
3362d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
3363a94100faSBill Paul 
33646f0f9b12SPyun YongHyeon 	return (error);
3365a94100faSBill Paul }
3366a94100faSBill Paul 
3367a94100faSBill Paul /*
3368a94100faSBill Paul  * Report current media status.
3369a94100faSBill Paul  */
3370a94100faSBill Paul static void
33717b5ffebfSPyun YongHyeon re_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3372a94100faSBill Paul {
3373a94100faSBill Paul 	struct rl_softc		*sc;
3374a94100faSBill Paul 	struct mii_data		*mii;
3375a94100faSBill Paul 
3376a94100faSBill Paul 	sc = ifp->if_softc;
3377a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
3378a94100faSBill Paul 
3379d1754a9bSJohn Baldwin 	RL_LOCK(sc);
3380a94100faSBill Paul 	mii_pollstat(mii);
3381a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
3382a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
338357c81d92SPyun YongHyeon 	RL_UNLOCK(sc);
3384a94100faSBill Paul }
3385a94100faSBill Paul 
3386a94100faSBill Paul static int
33877b5ffebfSPyun YongHyeon re_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
3388a94100faSBill Paul {
3389a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
3390a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
3391a94100faSBill Paul 	struct mii_data		*mii;
339240929967SGleb Smirnoff 	int			error = 0;
3393a94100faSBill Paul 
3394a94100faSBill Paul 	switch (command) {
3395a94100faSBill Paul 	case SIOCSIFMTU:
339681eee0ebSPyun YongHyeon 		if (ifr->ifr_mtu < ETHERMIN ||
3397ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > sc->rl_hwrev->rl_max_mtu ||
3398ab9f923eSPyun YongHyeon 		    ((sc->rl_flags & RL_FLAG_FASTETHER) != 0 &&
3399ab9f923eSPyun YongHyeon 		    ifr->ifr_mtu > RL_MTU)) {
3400c1d0b573SPyun YongHyeon 			error = EINVAL;
3401c1d0b573SPyun YongHyeon 			break;
3402c1d0b573SPyun YongHyeon 		}
3403c1d0b573SPyun YongHyeon 		RL_LOCK(sc);
340481eee0ebSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
3405a94100faSBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
340681eee0ebSPyun YongHyeon 			if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
340781eee0ebSPyun YongHyeon 			    (ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
340881eee0ebSPyun YongHyeon 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
340981eee0ebSPyun YongHyeon 				re_init_locked(sc);
341081eee0ebSPyun YongHyeon 			}
3411ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3412ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
341381eee0ebSPyun YongHyeon 				ifp->if_capenable &= ~(IFCAP_TSO4 |
341481eee0ebSPyun YongHyeon 				    IFCAP_VLAN_HWTSO);
3415ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
341681eee0ebSPyun YongHyeon 			}
3417ecafbbb5SPyun YongHyeon 			VLAN_CAPABILITIES(ifp);
3418ae644087SPyun YongHyeon 		}
3419d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
3420a94100faSBill Paul 		break;
3421a94100faSBill Paul 	case SIOCSIFFLAGS:
342297b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
3423eed497bbSPyun YongHyeon 		if ((ifp->if_flags & IFF_UP) != 0) {
3424eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
3425eed497bbSPyun YongHyeon 				if (((ifp->if_flags ^ sc->rl_if_flags)
34263021aef8SPyun YongHyeon 				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
3427ff191365SJung-uk Kim 					re_set_rxmode(sc);
3428eed497bbSPyun YongHyeon 			} else
342997b9d4baSJohn-Mark Gurney 				re_init_locked(sc);
3430eed497bbSPyun YongHyeon 		} else {
3431eed497bbSPyun YongHyeon 			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3432a94100faSBill Paul 				re_stop(sc);
3433eed497bbSPyun YongHyeon 		}
3434eed497bbSPyun YongHyeon 		sc->rl_if_flags = ifp->if_flags;
343597b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3436a94100faSBill Paul 		break;
3437a94100faSBill Paul 	case SIOCADDMULTI:
3438a94100faSBill Paul 	case SIOCDELMULTI:
343997b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
34408476c243SPyun YongHyeon 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
3441ff191365SJung-uk Kim 			re_set_rxmode(sc);
344297b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
3443a94100faSBill Paul 		break;
3444a94100faSBill Paul 	case SIOCGIFMEDIA:
3445a94100faSBill Paul 	case SIOCSIFMEDIA:
3446a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
3447a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
3448a94100faSBill Paul 		break;
3449a94100faSBill Paul 	case SIOCSIFCAP:
345040929967SGleb Smirnoff 	    {
3451f051cb85SGleb Smirnoff 		int mask, reinit;
3452f051cb85SGleb Smirnoff 
3453f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3454f051cb85SGleb Smirnoff 		reinit = 0;
345540929967SGleb Smirnoff #ifdef DEVICE_POLLING
345640929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
345740929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
345840929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
345940929967SGleb Smirnoff 				if (error)
346040929967SGleb Smirnoff 					return (error);
3461d1754a9bSJohn Baldwin 				RL_LOCK(sc);
346240929967SGleb Smirnoff 				/* Disable interrupts */
346340929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
346440929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
346540929967SGleb Smirnoff 				RL_UNLOCK(sc);
346640929967SGleb Smirnoff 			} else {
346740929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
346840929967SGleb Smirnoff 				/* Enable interrupts. */
346940929967SGleb Smirnoff 				RL_LOCK(sc);
347040929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
347140929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
347240929967SGleb Smirnoff 				RL_UNLOCK(sc);
347340929967SGleb Smirnoff 			}
347440929967SGleb Smirnoff 		}
347540929967SGleb Smirnoff #endif /* DEVICE_POLLING */
3476600af6c2SPyun YongHyeon 		RL_LOCK(sc);
3477d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
3478d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
3479d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
348074a03446SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
3481bc2a1002SPyun YongHyeon 				ifp->if_hwassist |= RE_CSUM_FEATURES;
348274a03446SPyun YongHyeon 			else
3483b61178a9SPyun YongHyeon 				ifp->if_hwassist &= ~RE_CSUM_FEATURES;
3484f051cb85SGleb Smirnoff 			reinit = 1;
348540929967SGleb Smirnoff 		}
3486d3b181aeSPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
3487d3b181aeSPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0) {
3488d3b181aeSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
3489d3b181aeSPyun YongHyeon 			reinit = 1;
3490d3b181aeSPyun YongHyeon 		}
3491ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
3492fca1e0abSBjoern A. Zeeb 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
3493dc74159dSPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
3494ecafbbb5SPyun YongHyeon 			if ((IFCAP_TSO4 & ifp->if_capenable) != 0)
3495dc74159dSPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
3496dc74159dSPyun YongHyeon 			else
3497dc74159dSPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3498ae644087SPyun YongHyeon 			if (ifp->if_mtu > RL_TSO_MTU &&
3499ae644087SPyun YongHyeon 			    (ifp->if_capenable & IFCAP_TSO4) != 0) {
3500ae644087SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_TSO4;
3501ae644087SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
3502ae644087SPyun YongHyeon 			}
3503dc74159dSPyun YongHyeon 		}
3504ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
3505ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
3506ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
3507ecafbbb5SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
3508ecafbbb5SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
3509ecafbbb5SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
3510ecafbbb5SPyun YongHyeon 			/* TSO over VLAN requires VLAN hardware tagging. */
3511ecafbbb5SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
3512ecafbbb5SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
3513ecafbbb5SPyun YongHyeon 			reinit = 1;
3514ecafbbb5SPyun YongHyeon 		}
351581eee0ebSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0 &&
351681eee0ebSPyun YongHyeon 		    (mask & (IFCAP_HWCSUM | IFCAP_TSO4 |
351781eee0ebSPyun YongHyeon 		    IFCAP_VLAN_HWTSO)) != 0)
351881eee0ebSPyun YongHyeon 				reinit = 1;
35197467bd53SPyun YongHyeon 		if ((mask & IFCAP_WOL) != 0 &&
35207467bd53SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_WOL) != 0) {
35217467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_UCAST) != 0)
35227467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_UCAST;
35237467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MCAST) != 0)
35247467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MCAST;
35257467bd53SPyun YongHyeon 			if ((mask & IFCAP_WOL_MAGIC) != 0)
35267467bd53SPyun YongHyeon 				ifp->if_capenable ^= IFCAP_WOL_MAGIC;
35277467bd53SPyun YongHyeon 		}
35288476c243SPyun YongHyeon 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING) {
35298476c243SPyun YongHyeon 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
3530600af6c2SPyun YongHyeon 			re_init_locked(sc);
35318476c243SPyun YongHyeon 		}
3532600af6c2SPyun YongHyeon 		RL_UNLOCK(sc);
3533960fd5b3SPyun YongHyeon 		VLAN_CAPABILITIES(ifp);
353440929967SGleb Smirnoff 	    }
3535a94100faSBill Paul 		break;
3536a94100faSBill Paul 	default:
3537a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
3538a94100faSBill Paul 		break;
3539a94100faSBill Paul 	}
3540a94100faSBill Paul 
3541a94100faSBill Paul 	return (error);
3542a94100faSBill Paul }
3543a94100faSBill Paul 
3544a94100faSBill Paul static void
35457b5ffebfSPyun YongHyeon re_watchdog(struct rl_softc *sc)
35461d545c7aSMarius Strobl {
3547130b6dfbSPyun YongHyeon 	struct ifnet		*ifp;
3548a94100faSBill Paul 
35491d545c7aSMarius Strobl 	RL_LOCK_ASSERT(sc);
35501d545c7aSMarius Strobl 
35511d545c7aSMarius Strobl 	if (sc->rl_watchdog_timer == 0 || --sc->rl_watchdog_timer != 0)
35521d545c7aSMarius Strobl 		return;
35531d545c7aSMarius Strobl 
3554130b6dfbSPyun YongHyeon 	ifp = sc->rl_ifp;
3555a94100faSBill Paul 	re_txeof(sc);
3556130b6dfbSPyun YongHyeon 	if (sc->rl_ldata.rl_tx_free == sc->rl_ldata.rl_tx_desc_cnt) {
3557130b6dfbSPyun YongHyeon 		if_printf(ifp, "watchdog timeout (missed Tx interrupts) "
3558130b6dfbSPyun YongHyeon 		    "-- recovering\n");
3559130b6dfbSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3560d180a66fSPyun YongHyeon 			re_start_locked(ifp);
3561130b6dfbSPyun YongHyeon 		return;
3562130b6dfbSPyun YongHyeon 	}
3563130b6dfbSPyun YongHyeon 
3564130b6dfbSPyun YongHyeon 	if_printf(ifp, "watchdog timeout\n");
3565c8dfaf38SGleb Smirnoff 	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
3566130b6dfbSPyun YongHyeon 
35671abcdbd1SAttilio Rao 	re_rxeof(sc, NULL);
35688476c243SPyun YongHyeon 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
356997b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
3570130b6dfbSPyun YongHyeon 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3571d180a66fSPyun YongHyeon 		re_start_locked(ifp);
3572a94100faSBill Paul }
3573a94100faSBill Paul 
3574a94100faSBill Paul /*
3575a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
3576a94100faSBill Paul  * RX and TX lists.
3577a94100faSBill Paul  */
3578a94100faSBill Paul static void
35797b5ffebfSPyun YongHyeon re_stop(struct rl_softc *sc)
3580a94100faSBill Paul {
35810ce0868aSPyun YongHyeon 	int			i;
3582a94100faSBill Paul 	struct ifnet		*ifp;
3583d65abd66SPyun YongHyeon 	struct rl_txdesc	*txd;
3584d65abd66SPyun YongHyeon 	struct rl_rxdesc	*rxd;
3585a94100faSBill Paul 
358697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
358797b9d4baSJohn-Mark Gurney 
3588fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
3589a94100faSBill Paul 
35901d545c7aSMarius Strobl 	sc->rl_watchdog_timer = 0;
3591d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
359213f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3593a94100faSBill Paul 
3594fcb220acSPyun YongHyeon 	/*
3595fcb220acSPyun YongHyeon 	 * Disable accepting frames to put RX MAC into idle state.
3596fcb220acSPyun YongHyeon 	 * Otherwise it's possible to get frames while stop command
3597fcb220acSPyun YongHyeon 	 * execution is in progress and controller can DMA the frame
3598fcb220acSPyun YongHyeon 	 * to already freed RX buffer during that period.
3599fcb220acSPyun YongHyeon 	 */
3600fcb220acSPyun YongHyeon 	CSR_WRITE_4(sc, RL_RXCFG, CSR_READ_4(sc, RL_RXCFG) &
3601fcb220acSPyun YongHyeon 	    ~(RL_RXCFG_RX_ALLPHYS | RL_RXCFG_RX_INDIV | RL_RXCFG_RX_MULTI |
3602fcb220acSPyun YongHyeon 	    RL_RXCFG_RX_BROAD));
3603fcb220acSPyun YongHyeon 
360414013280SMarius Strobl 	if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) {
360514013280SMarius Strobl 		/* Enable RXDV gate. */
360614013280SMarius Strobl 		CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) |
360714013280SMarius Strobl 		    0x00080000);
360814013280SMarius Strobl 	}
360914013280SMarius Strobl 
3610eef0e496SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_WAIT_TXPOLL) != 0) {
3611eef0e496SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
3612eef0e496SPyun YongHyeon 			if ((CSR_READ_1(sc, sc->rl_txstart) &
3613eef0e496SPyun YongHyeon 			    RL_TXSTART_START) == 0)
3614eef0e496SPyun YongHyeon 				break;
3615eef0e496SPyun YongHyeon 			DELAY(20);
3616eef0e496SPyun YongHyeon 		}
3617eef0e496SPyun YongHyeon 		if (i == 0)
3618eef0e496SPyun YongHyeon 			device_printf(sc->rl_dev,
3619eef0e496SPyun YongHyeon 			    "stopping TX poll timed out!\n");
3620eef0e496SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3621eef0e496SPyun YongHyeon 	} else if ((sc->rl_flags & RL_FLAG_CMDSTOP) != 0) {
3622ead8fc66SPyun YongHyeon 		CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_STOPREQ | RL_CMD_TX_ENB |
3623ead8fc66SPyun YongHyeon 		    RL_CMD_RX_ENB);
3624eef0e496SPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_CMDSTOP_WAIT_TXQ) != 0) {
3625eef0e496SPyun YongHyeon 			for (i = RL_TIMEOUT; i > 0; i--) {
3626eef0e496SPyun YongHyeon 				if ((CSR_READ_4(sc, RL_TXCFG) &
3627eef0e496SPyun YongHyeon 				    RL_TXCFG_QUEUE_EMPTY) != 0)
3628eef0e496SPyun YongHyeon 					break;
3629eef0e496SPyun YongHyeon 				DELAY(100);
3630eef0e496SPyun YongHyeon 			}
3631eef0e496SPyun YongHyeon 			if (i == 0)
3632eef0e496SPyun YongHyeon 				device_printf(sc->rl_dev,
3633eef0e496SPyun YongHyeon 				   "stopping TXQ timed out!\n");
3634eef0e496SPyun YongHyeon 		}
3635eef0e496SPyun YongHyeon 	} else
3636a94100faSBill Paul 		CSR_WRITE_1(sc, RL_COMMAND, 0x00);
3637ead8fc66SPyun YongHyeon 	DELAY(1000);
3638a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
3639ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
3640a94100faSBill Paul 
3641a94100faSBill Paul 	if (sc->rl_head != NULL) {
3642a94100faSBill Paul 		m_freem(sc->rl_head);
3643a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
3644a94100faSBill Paul 	}
3645a94100faSBill Paul 
3646a94100faSBill Paul 	/* Free the TX list buffers. */
3647d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_tx_desc_cnt; i++) {
3648d65abd66SPyun YongHyeon 		txd = &sc->rl_ldata.rl_tx_desc[i];
3649d65abd66SPyun YongHyeon 		if (txd->tx_m != NULL) {
3650d65abd66SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_tx_mtag,
3651d65abd66SPyun YongHyeon 			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
3652d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_tx_mtag,
3653d65abd66SPyun YongHyeon 			    txd->tx_dmamap);
3654d65abd66SPyun YongHyeon 			m_freem(txd->tx_m);
3655d65abd66SPyun YongHyeon 			txd->tx_m = NULL;
3656a94100faSBill Paul 		}
3657a94100faSBill Paul 	}
3658a94100faSBill Paul 
3659a94100faSBill Paul 	/* Free the RX list buffers. */
3660d65abd66SPyun YongHyeon 	for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
3661d65abd66SPyun YongHyeon 		rxd = &sc->rl_ldata.rl_rx_desc[i];
3662d65abd66SPyun YongHyeon 		if (rxd->rx_m != NULL) {
3663cba16362SPyun YongHyeon 			bus_dmamap_sync(sc->rl_ldata.rl_rx_mtag,
3664d65abd66SPyun YongHyeon 			    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
3665d65abd66SPyun YongHyeon 			bus_dmamap_unload(sc->rl_ldata.rl_rx_mtag,
3666d65abd66SPyun YongHyeon 			    rxd->rx_dmamap);
3667d65abd66SPyun YongHyeon 			m_freem(rxd->rx_m);
3668d65abd66SPyun YongHyeon 			rxd->rx_m = NULL;
3669a94100faSBill Paul 		}
3670a94100faSBill Paul 	}
36711f32d3b7SPyun YongHyeon 
36721f32d3b7SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_JUMBOV2) != 0) {
36731f32d3b7SPyun YongHyeon 		for (i = 0; i < sc->rl_ldata.rl_rx_desc_cnt; i++) {
36741f32d3b7SPyun YongHyeon 			rxd = &sc->rl_ldata.rl_jrx_desc[i];
36751f32d3b7SPyun YongHyeon 			if (rxd->rx_m != NULL) {
36761f32d3b7SPyun YongHyeon 				bus_dmamap_sync(sc->rl_ldata.rl_jrx_mtag,
36771f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap, BUS_DMASYNC_POSTREAD);
36781f32d3b7SPyun YongHyeon 				bus_dmamap_unload(sc->rl_ldata.rl_jrx_mtag,
36791f32d3b7SPyun YongHyeon 				    rxd->rx_dmamap);
36801f32d3b7SPyun YongHyeon 				m_freem(rxd->rx_m);
36811f32d3b7SPyun YongHyeon 				rxd->rx_m = NULL;
36821f32d3b7SPyun YongHyeon 			}
36831f32d3b7SPyun YongHyeon 		}
36841f32d3b7SPyun YongHyeon 	}
3685a94100faSBill Paul }
3686a94100faSBill Paul 
3687a94100faSBill Paul /*
3688a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
3689a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
3690a94100faSBill Paul  * resume.
3691a94100faSBill Paul  */
3692a94100faSBill Paul static int
36937b5ffebfSPyun YongHyeon re_suspend(device_t dev)
3694a94100faSBill Paul {
3695a94100faSBill Paul 	struct rl_softc		*sc;
3696a94100faSBill Paul 
3697a94100faSBill Paul 	sc = device_get_softc(dev);
3698a94100faSBill Paul 
369997b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3700a94100faSBill Paul 	re_stop(sc);
37017467bd53SPyun YongHyeon 	re_setwol(sc);
3702a94100faSBill Paul 	sc->suspended = 1;
370397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3704a94100faSBill Paul 
3705a94100faSBill Paul 	return (0);
3706a94100faSBill Paul }
3707a94100faSBill Paul 
3708a94100faSBill Paul /*
3709a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
3710a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
3711a94100faSBill Paul  * appropriate.
3712a94100faSBill Paul  */
3713a94100faSBill Paul static int
37147b5ffebfSPyun YongHyeon re_resume(device_t dev)
3715a94100faSBill Paul {
3716a94100faSBill Paul 	struct rl_softc		*sc;
3717a94100faSBill Paul 	struct ifnet		*ifp;
3718a94100faSBill Paul 
3719a94100faSBill Paul 	sc = device_get_softc(dev);
372097b9d4baSJohn-Mark Gurney 
372197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
372297b9d4baSJohn-Mark Gurney 
3723fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
372461f45a72SPyun YongHyeon 	/* Take controller out of sleep mode. */
372561f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
372661f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
372761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
372861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) | 0x01);
372961f45a72SPyun YongHyeon 	}
3730a94100faSBill Paul 
37317467bd53SPyun YongHyeon 	/*
37327467bd53SPyun YongHyeon 	 * Clear WOL matching such that normal Rx filtering
37337467bd53SPyun YongHyeon 	 * wouldn't interfere with WOL patterns.
37347467bd53SPyun YongHyeon 	 */
37357467bd53SPyun YongHyeon 	re_clrwol(sc);
373601d1a6c3SPyun YongHyeon 
373701d1a6c3SPyun YongHyeon 	/* reinitialize interface if necessary */
373801d1a6c3SPyun YongHyeon 	if (ifp->if_flags & IFF_UP)
373901d1a6c3SPyun YongHyeon 		re_init_locked(sc);
374001d1a6c3SPyun YongHyeon 
3741a94100faSBill Paul 	sc->suspended = 0;
374297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
3743a94100faSBill Paul 
3744a94100faSBill Paul 	return (0);
3745a94100faSBill Paul }
3746a94100faSBill Paul 
3747a94100faSBill Paul /*
3748a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
3749a94100faSBill Paul  * get confused by errant DMAs when rebooting.
3750a94100faSBill Paul  */
37516a087a87SPyun YongHyeon static int
37527b5ffebfSPyun YongHyeon re_shutdown(device_t dev)
3753a94100faSBill Paul {
3754a94100faSBill Paul 	struct rl_softc		*sc;
3755a94100faSBill Paul 
3756a94100faSBill Paul 	sc = device_get_softc(dev);
3757a94100faSBill Paul 
375897b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
3759a94100faSBill Paul 	re_stop(sc);
3760536fde34SMaxim Sobolev 	/*
3761536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
3762536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
376372293673SRuslan Ermilov 	 * cases.
3764536fde34SMaxim Sobolev 	 */
3765536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
37667467bd53SPyun YongHyeon 	re_setwol(sc);
376797b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
37686a087a87SPyun YongHyeon 
37696a087a87SPyun YongHyeon 	return (0);
3770a94100faSBill Paul }
37717467bd53SPyun YongHyeon 
37727467bd53SPyun YongHyeon static void
37736830588dSPyun YongHyeon re_set_linkspeed(struct rl_softc *sc)
37746830588dSPyun YongHyeon {
37756830588dSPyun YongHyeon 	struct mii_softc *miisc;
37766830588dSPyun YongHyeon 	struct mii_data *mii;
37776830588dSPyun YongHyeon 	int aneg, i, phyno;
37786830588dSPyun YongHyeon 
37796830588dSPyun YongHyeon 	RL_LOCK_ASSERT(sc);
37806830588dSPyun YongHyeon 
37816830588dSPyun YongHyeon 	mii = device_get_softc(sc->rl_miibus);
37826830588dSPyun YongHyeon 	mii_pollstat(mii);
37836830588dSPyun YongHyeon 	aneg = 0;
37846830588dSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
37856830588dSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
37866830588dSPyun YongHyeon 		switch IFM_SUBTYPE(mii->mii_media_active) {
37876830588dSPyun YongHyeon 		case IFM_10_T:
37886830588dSPyun YongHyeon 		case IFM_100_TX:
37896830588dSPyun YongHyeon 			return;
37906830588dSPyun YongHyeon 		case IFM_1000_T:
37916830588dSPyun YongHyeon 			aneg++;
37926830588dSPyun YongHyeon 			break;
37936830588dSPyun YongHyeon 		default:
37946830588dSPyun YongHyeon 			break;
37956830588dSPyun YongHyeon 		}
37966830588dSPyun YongHyeon 	}
37976830588dSPyun YongHyeon 	miisc = LIST_FIRST(&mii->mii_phys);
37986830588dSPyun YongHyeon 	phyno = miisc->mii_phy;
37996830588dSPyun YongHyeon 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
38006830588dSPyun YongHyeon 		PHY_RESET(miisc);
38016830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno, MII_100T2CR, 0);
38026830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
38036830588dSPyun YongHyeon 	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
38046830588dSPyun YongHyeon 	re_miibus_writereg(sc->rl_dev, phyno,
38056830588dSPyun YongHyeon 	    MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
38066830588dSPyun YongHyeon 	DELAY(1000);
38076830588dSPyun YongHyeon 	if (aneg != 0) {
38086830588dSPyun YongHyeon 		/*
38096830588dSPyun YongHyeon 		 * Poll link state until re(4) get a 10/100Mbps link.
38106830588dSPyun YongHyeon 		 */
38116830588dSPyun YongHyeon 		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
38126830588dSPyun YongHyeon 			mii_pollstat(mii);
38136830588dSPyun YongHyeon 			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
38146830588dSPyun YongHyeon 			    == (IFM_ACTIVE | IFM_AVALID)) {
38156830588dSPyun YongHyeon 				switch (IFM_SUBTYPE(mii->mii_media_active)) {
38166830588dSPyun YongHyeon 				case IFM_10_T:
38176830588dSPyun YongHyeon 				case IFM_100_TX:
38186830588dSPyun YongHyeon 					return;
38196830588dSPyun YongHyeon 				default:
38206830588dSPyun YongHyeon 					break;
38216830588dSPyun YongHyeon 				}
38226830588dSPyun YongHyeon 			}
38236830588dSPyun YongHyeon 			RL_UNLOCK(sc);
38246830588dSPyun YongHyeon 			pause("relnk", hz);
38256830588dSPyun YongHyeon 			RL_LOCK(sc);
38266830588dSPyun YongHyeon 		}
38276830588dSPyun YongHyeon 		if (i == MII_ANEGTICKS_GIGE)
38286830588dSPyun YongHyeon 			device_printf(sc->rl_dev,
38296830588dSPyun YongHyeon 			    "establishing a link failed, WOL may not work!");
38306830588dSPyun YongHyeon 	}
38316830588dSPyun YongHyeon 	/*
38326830588dSPyun YongHyeon 	 * No link, force MAC to have 100Mbps, full-duplex link.
38336830588dSPyun YongHyeon 	 * MAC does not require reprogramming on resolved speed/duplex,
38346830588dSPyun YongHyeon 	 * so this is just for completeness.
38356830588dSPyun YongHyeon 	 */
38366830588dSPyun YongHyeon 	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
38376830588dSPyun YongHyeon 	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
38386830588dSPyun YongHyeon }
38396830588dSPyun YongHyeon 
38406830588dSPyun YongHyeon static void
38417b5ffebfSPyun YongHyeon re_setwol(struct rl_softc *sc)
38427467bd53SPyun YongHyeon {
38437467bd53SPyun YongHyeon 	struct ifnet		*ifp;
38447467bd53SPyun YongHyeon 	int			pmc;
38457467bd53SPyun YongHyeon 	uint16_t		pmstat;
38467467bd53SPyun YongHyeon 	uint8_t			v;
38477467bd53SPyun YongHyeon 
38487467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
38497467bd53SPyun YongHyeon 
38503b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
38517467bd53SPyun YongHyeon 		return;
38527467bd53SPyun YongHyeon 
38537467bd53SPyun YongHyeon 	ifp = sc->rl_ifp;
385461f45a72SPyun YongHyeon 	/* Put controller into sleep mode. */
385561f45a72SPyun YongHyeon 	if ((sc->rl_flags & RL_FLAG_MACSLEEP) != 0) {
385661f45a72SPyun YongHyeon 		if ((CSR_READ_1(sc, RL_MACDBG) & 0x80) == 0x80)
385761f45a72SPyun YongHyeon 			CSR_WRITE_1(sc, RL_GPIO,
385861f45a72SPyun YongHyeon 			    CSR_READ_1(sc, RL_GPIO) & ~0x01);
385961f45a72SPyun YongHyeon 	}
3860fcb220acSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
3861e9f8886eSMarius Strobl 		if ((sc->rl_flags & RL_FLAG_8168G_PLUS) != 0) {
3862e9f8886eSMarius Strobl 			/* Disable RXDV gate. */
3863e9f8886eSMarius Strobl 			CSR_WRITE_4(sc, RL_MISC, CSR_READ_4(sc, RL_MISC) &
3864e9f8886eSMarius Strobl 			    ~0x00080000);
3865e9f8886eSMarius Strobl 		}
3866fcb220acSPyun YongHyeon 		re_set_rxmode(sc);
38676830588dSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOL_MANLINK) != 0)
38686830588dSPyun YongHyeon 			re_set_linkspeed(sc);
3869fcb220acSPyun YongHyeon 		if ((sc->rl_flags & RL_FLAG_WOLRXENB) != 0)
3870886ff602SPyun YongHyeon 			CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RX_ENB);
3871fcb220acSPyun YongHyeon 	}
38727467bd53SPyun YongHyeon 	/* Enable config register write. */
38737467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
38747467bd53SPyun YongHyeon 
38757467bd53SPyun YongHyeon 	/* Enable PME. */
3876e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg1);
38777467bd53SPyun YongHyeon 	v &= ~RL_CFG1_PME;
38787467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38797467bd53SPyun YongHyeon 		v |= RL_CFG1_PME;
3880e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg1, v);
38817467bd53SPyun YongHyeon 
3882e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
38837467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
38847467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
38857467bd53SPyun YongHyeon 		v |= RL_CFG3_WOL_MAGIC;
3886e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
38877467bd53SPyun YongHyeon 
3888e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
388944f7cbf5SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST |
389044f7cbf5SPyun YongHyeon 	    RL_CFG5_WOL_LANWAKE);
38917467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_UCAST) != 0)
38927467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_UCAST;
38937467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
38947467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_MCAST | RL_CFG5_WOL_BCAST;
38957467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
38967467bd53SPyun YongHyeon 		v |= RL_CFG5_WOL_LANWAKE;
3897e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
38987467bd53SPyun YongHyeon 
389944f7cbf5SPyun YongHyeon 	/* Config register write done. */
390044f7cbf5SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
390144f7cbf5SPyun YongHyeon 
3902bc6b129bSPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) == 0 &&
3903d0c45156SPyun YongHyeon 	    (sc->rl_flags & RL_FLAG_PHYWAKE_PM) != 0)
3904d0c45156SPyun YongHyeon 		CSR_WRITE_1(sc, RL_PMCH, CSR_READ_1(sc, RL_PMCH) & ~0x80);
39057467bd53SPyun YongHyeon 	/*
39067467bd53SPyun YongHyeon 	 * It seems that hardware resets its link speed to 100Mbps in
39077467bd53SPyun YongHyeon 	 * power down mode so switching to 100Mbps in driver is not
39087467bd53SPyun YongHyeon 	 * needed.
39097467bd53SPyun YongHyeon 	 */
39107467bd53SPyun YongHyeon 
39117467bd53SPyun YongHyeon 	/* Request PME if WOL is requested. */
39127467bd53SPyun YongHyeon 	pmstat = pci_read_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, 2);
39137467bd53SPyun YongHyeon 	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
39147467bd53SPyun YongHyeon 	if ((ifp->if_capenable & IFCAP_WOL) != 0)
39157467bd53SPyun YongHyeon 		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
39167467bd53SPyun YongHyeon 	pci_write_config(sc->rl_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
39177467bd53SPyun YongHyeon }
39187467bd53SPyun YongHyeon 
39197467bd53SPyun YongHyeon static void
39207b5ffebfSPyun YongHyeon re_clrwol(struct rl_softc *sc)
39217467bd53SPyun YongHyeon {
39227467bd53SPyun YongHyeon 	int			pmc;
39237467bd53SPyun YongHyeon 	uint8_t			v;
39247467bd53SPyun YongHyeon 
39257467bd53SPyun YongHyeon 	RL_LOCK_ASSERT(sc);
39267467bd53SPyun YongHyeon 
39273b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->rl_dev, PCIY_PMG, &pmc) != 0)
39287467bd53SPyun YongHyeon 		return;
39297467bd53SPyun YongHyeon 
39307467bd53SPyun YongHyeon 	/* Enable config register write. */
39317467bd53SPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EE_MODE);
39327467bd53SPyun YongHyeon 
3933e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg3);
39347467bd53SPyun YongHyeon 	v &= ~(RL_CFG3_WOL_LINK | RL_CFG3_WOL_MAGIC);
3935e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg3, v);
39367467bd53SPyun YongHyeon 
39377467bd53SPyun YongHyeon 	/* Config register write done. */
3938f98dd8cfSPyun YongHyeon 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
39397467bd53SPyun YongHyeon 
3940e7e7593cSPyun YongHyeon 	v = CSR_READ_1(sc, sc->rl_cfg5);
39417467bd53SPyun YongHyeon 	v &= ~(RL_CFG5_WOL_BCAST | RL_CFG5_WOL_MCAST | RL_CFG5_WOL_UCAST);
39427467bd53SPyun YongHyeon 	v &= ~RL_CFG5_WOL_LANWAKE;
3943e7e7593cSPyun YongHyeon 	CSR_WRITE_1(sc, sc->rl_cfg5, v);
39447467bd53SPyun YongHyeon }
39450534aae0SPyun YongHyeon 
39460534aae0SPyun YongHyeon static void
39470534aae0SPyun YongHyeon re_add_sysctls(struct rl_softc *sc)
39480534aae0SPyun YongHyeon {
39490534aae0SPyun YongHyeon 	struct sysctl_ctx_list	*ctx;
39500534aae0SPyun YongHyeon 	struct sysctl_oid_list	*children;
3951502be0f7SPyun YongHyeon 	int			error;
39520534aae0SPyun YongHyeon 
39530534aae0SPyun YongHyeon 	ctx = device_get_sysctl_ctx(sc->rl_dev);
39540534aae0SPyun YongHyeon 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->rl_dev));
39550534aae0SPyun YongHyeon 
39560534aae0SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "stats",
39570534aae0SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, re_sysctl_stats, "I",
39580534aae0SPyun YongHyeon 	    "Statistics Information");
3959502be0f7SPyun YongHyeon 	if ((sc->rl_flags & (RL_FLAG_MSI | RL_FLAG_MSIX)) == 0)
3960502be0f7SPyun YongHyeon 		return;
3961502be0f7SPyun YongHyeon 
3962502be0f7SPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "int_rx_mod",
3963502be0f7SPyun YongHyeon 	    CTLTYPE_INT | CTLFLAG_RW, &sc->rl_int_rx_mod, 0,
3964502be0f7SPyun YongHyeon 	    sysctl_hw_re_int_mod, "I", "re RX interrupt moderation");
3965502be0f7SPyun YongHyeon 	/* Pull in device tunables. */
3966502be0f7SPyun YongHyeon 	sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3967502be0f7SPyun YongHyeon 	error = resource_int_value(device_get_name(sc->rl_dev),
3968502be0f7SPyun YongHyeon 	    device_get_unit(sc->rl_dev), "int_rx_mod", &sc->rl_int_rx_mod);
3969502be0f7SPyun YongHyeon 	if (error == 0) {
3970502be0f7SPyun YongHyeon 		if (sc->rl_int_rx_mod < RL_TIMER_MIN ||
3971502be0f7SPyun YongHyeon 		    sc->rl_int_rx_mod > RL_TIMER_MAX) {
3972502be0f7SPyun YongHyeon 			device_printf(sc->rl_dev, "int_rx_mod value out of "
3973502be0f7SPyun YongHyeon 			    "range; using default: %d\n",
3974502be0f7SPyun YongHyeon 			    RL_TIMER_DEFAULT);
3975502be0f7SPyun YongHyeon 			sc->rl_int_rx_mod = RL_TIMER_DEFAULT;
3976502be0f7SPyun YongHyeon 		}
3977502be0f7SPyun YongHyeon 	}
39780534aae0SPyun YongHyeon }
39790534aae0SPyun YongHyeon 
39800534aae0SPyun YongHyeon static int
39810534aae0SPyun YongHyeon re_sysctl_stats(SYSCTL_HANDLER_ARGS)
39820534aae0SPyun YongHyeon {
39830534aae0SPyun YongHyeon 	struct rl_softc		*sc;
39840534aae0SPyun YongHyeon 	struct rl_stats		*stats;
39850534aae0SPyun YongHyeon 	int			error, i, result;
39860534aae0SPyun YongHyeon 
39870534aae0SPyun YongHyeon 	result = -1;
39880534aae0SPyun YongHyeon 	error = sysctl_handle_int(oidp, &result, 0, req);
39890534aae0SPyun YongHyeon 	if (error || req->newptr == NULL)
39900534aae0SPyun YongHyeon 		return (error);
39910534aae0SPyun YongHyeon 
39920534aae0SPyun YongHyeon 	if (result == 1) {
39930534aae0SPyun YongHyeon 		sc = (struct rl_softc *)arg1;
39940534aae0SPyun YongHyeon 		RL_LOCK(sc);
399516a4824bSPyun YongHyeon 		if ((sc->rl_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
399616a4824bSPyun YongHyeon 			RL_UNLOCK(sc);
399716a4824bSPyun YongHyeon 			goto done;
399816a4824bSPyun YongHyeon 		}
39990534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
40000534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_PREREAD);
40010534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_HI,
40020534aae0SPyun YongHyeon 		    RL_ADDR_HI(sc->rl_ldata.rl_stats_addr));
40030534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
40040534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr));
40050534aae0SPyun YongHyeon 		CSR_WRITE_4(sc, RL_DUMPSTATS_LO,
40060534aae0SPyun YongHyeon 		    RL_ADDR_LO(sc->rl_ldata.rl_stats_addr |
40070534aae0SPyun YongHyeon 		    RL_DUMPSTATS_START));
40080534aae0SPyun YongHyeon 		for (i = RL_TIMEOUT; i > 0; i--) {
40090534aae0SPyun YongHyeon 			if ((CSR_READ_4(sc, RL_DUMPSTATS_LO) &
40100534aae0SPyun YongHyeon 			    RL_DUMPSTATS_START) == 0)
40110534aae0SPyun YongHyeon 				break;
40120534aae0SPyun YongHyeon 			DELAY(1000);
40130534aae0SPyun YongHyeon 		}
40140534aae0SPyun YongHyeon 		bus_dmamap_sync(sc->rl_ldata.rl_stag,
40150534aae0SPyun YongHyeon 		    sc->rl_ldata.rl_smap, BUS_DMASYNC_POSTREAD);
40160534aae0SPyun YongHyeon 		RL_UNLOCK(sc);
40170534aae0SPyun YongHyeon 		if (i == 0) {
40180534aae0SPyun YongHyeon 			device_printf(sc->rl_dev,
40190534aae0SPyun YongHyeon 			    "DUMP statistics request timed out\n");
40200534aae0SPyun YongHyeon 			return (ETIMEDOUT);
40210534aae0SPyun YongHyeon 		}
402216a4824bSPyun YongHyeon done:
40230534aae0SPyun YongHyeon 		stats = sc->rl_ldata.rl_stats;
40240534aae0SPyun YongHyeon 		printf("%s statistics:\n", device_get_nameunit(sc->rl_dev));
40250534aae0SPyun YongHyeon 		printf("Tx frames : %ju\n",
40260534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_pkts));
40270534aae0SPyun YongHyeon 		printf("Rx frames : %ju\n",
40280534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_pkts));
40290534aae0SPyun YongHyeon 		printf("Tx errors : %ju\n",
40300534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_tx_errs));
40310534aae0SPyun YongHyeon 		printf("Rx errors : %u\n",
40320534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_errs));
40330534aae0SPyun YongHyeon 		printf("Rx missed frames : %u\n",
40340534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_missed_pkts));
40350534aae0SPyun YongHyeon 		printf("Rx frame alignment errs : %u\n",
40360534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_framealign_errs));
40370534aae0SPyun YongHyeon 		printf("Tx single collisions : %u\n",
40380534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_onecoll));
40390534aae0SPyun YongHyeon 		printf("Tx multiple collisions : %u\n",
40400534aae0SPyun YongHyeon 		    le32toh(stats->rl_tx_multicolls));
40410534aae0SPyun YongHyeon 		printf("Rx unicast frames : %ju\n",
40420534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_ucasts));
40430534aae0SPyun YongHyeon 		printf("Rx broadcast frames : %ju\n",
40440534aae0SPyun YongHyeon 		    (uintmax_t)le64toh(stats->rl_rx_bcasts));
40450534aae0SPyun YongHyeon 		printf("Rx multicast frames : %u\n",
40460534aae0SPyun YongHyeon 		    le32toh(stats->rl_rx_mcasts));
40470534aae0SPyun YongHyeon 		printf("Tx aborts : %u\n",
40480534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_tx_aborts));
40490534aae0SPyun YongHyeon 		printf("Tx underruns : %u\n",
40500534aae0SPyun YongHyeon 		    (uint32_t)le16toh(stats->rl_rx_underruns));
40510534aae0SPyun YongHyeon 	}
40520534aae0SPyun YongHyeon 
40530534aae0SPyun YongHyeon 	return (error);
40540534aae0SPyun YongHyeon }
4055502be0f7SPyun YongHyeon 
4056502be0f7SPyun YongHyeon static int
4057502be0f7SPyun YongHyeon sysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
4058502be0f7SPyun YongHyeon {
4059502be0f7SPyun YongHyeon 	int error, value;
4060502be0f7SPyun YongHyeon 
4061502be0f7SPyun YongHyeon 	if (arg1 == NULL)
4062502be0f7SPyun YongHyeon 		return (EINVAL);
4063502be0f7SPyun YongHyeon 	value = *(int *)arg1;
4064502be0f7SPyun YongHyeon 	error = sysctl_handle_int(oidp, &value, 0, req);
4065502be0f7SPyun YongHyeon 	if (error || req->newptr == NULL)
4066502be0f7SPyun YongHyeon 		return (error);
4067502be0f7SPyun YongHyeon 	if (value < low || value > high)
4068502be0f7SPyun YongHyeon 		return (EINVAL);
4069502be0f7SPyun YongHyeon 	*(int *)arg1 = value;
4070502be0f7SPyun YongHyeon 
4071502be0f7SPyun YongHyeon 	return (0);
4072502be0f7SPyun YongHyeon }
4073502be0f7SPyun YongHyeon 
4074502be0f7SPyun YongHyeon static int
4075502be0f7SPyun YongHyeon sysctl_hw_re_int_mod(SYSCTL_HANDLER_ARGS)
4076502be0f7SPyun YongHyeon {
4077502be0f7SPyun YongHyeon 
4078502be0f7SPyun YongHyeon 	return (sysctl_int_range(oidp, arg1, arg2, req, RL_TIMER_MIN,
4079502be0f7SPyun YongHyeon 	    RL_TIMER_MAX));
4080502be0f7SPyun YongHyeon }
4081