xref: /freebsd/sys/dev/re/if_re.c (revision 0fc4974f794cf1171bbff199648a11b1feff748e)
1098ca2bdSWarner Losh /*-
2a94100faSBill Paul  * Copyright (c) 1997, 1998-2003
3a94100faSBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
4a94100faSBill Paul  *
5a94100faSBill Paul  * Redistribution and use in source and binary forms, with or without
6a94100faSBill Paul  * modification, are permitted provided that the following conditions
7a94100faSBill Paul  * are met:
8a94100faSBill Paul  * 1. Redistributions of source code must retain the above copyright
9a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer.
10a94100faSBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
11a94100faSBill Paul  *    notice, this list of conditions and the following disclaimer in the
12a94100faSBill Paul  *    documentation and/or other materials provided with the distribution.
13a94100faSBill Paul  * 3. All advertising materials mentioning features or use of this software
14a94100faSBill Paul  *    must display the following acknowledgement:
15a94100faSBill Paul  *	This product includes software developed by Bill Paul.
16a94100faSBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
17a94100faSBill Paul  *    may be used to endorse or promote products derived from this software
18a94100faSBill Paul  *    without specific prior written permission.
19a94100faSBill Paul  *
20a94100faSBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21a94100faSBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22a94100faSBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23a94100faSBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24a94100faSBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25a94100faSBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26a94100faSBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27a94100faSBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28a94100faSBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29a94100faSBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30a94100faSBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
31a94100faSBill Paul  */
32a94100faSBill Paul 
334dc52c32SDavid E. O'Brien #include <sys/cdefs.h>
344dc52c32SDavid E. O'Brien __FBSDID("$FreeBSD$");
354dc52c32SDavid E. O'Brien 
36a94100faSBill Paul /*
37ed510fb0SBill Paul  * RealTek 8139C+/8169/8169S/8110S/8168/8111/8101E PCI NIC driver
38a94100faSBill Paul  *
39a94100faSBill Paul  * Written by Bill Paul <wpaul@windriver.com>
40a94100faSBill Paul  * Senior Networking Software Engineer
41a94100faSBill Paul  * Wind River Systems
42a94100faSBill Paul  */
43a94100faSBill Paul 
44a94100faSBill Paul /*
45a94100faSBill Paul  * This driver is designed to support RealTek's next generation of
46a94100faSBill Paul  * 10/100 and 10/100/1000 PCI ethernet controllers. There are currently
47ed510fb0SBill Paul  * seven devices in this family: the RTL8139C+, the RTL8169, the RTL8169S,
48ed510fb0SBill Paul  * RTL8110S, the RTL8168, the RTL8111 and the RTL8101E.
49a94100faSBill Paul  *
50a94100faSBill Paul  * The 8139C+ is a 10/100 ethernet chip. It is backwards compatible
51a94100faSBill Paul  * with the older 8139 family, however it also supports a special
52a94100faSBill Paul  * C+ mode of operation that provides several new performance enhancing
53a94100faSBill Paul  * features. These include:
54a94100faSBill Paul  *
55a94100faSBill Paul  *	o Descriptor based DMA mechanism. Each descriptor represents
56a94100faSBill Paul  *	  a single packet fragment. Data buffers may be aligned on
57a94100faSBill Paul  *	  any byte boundary.
58a94100faSBill Paul  *
59a94100faSBill Paul  *	o 64-bit DMA
60a94100faSBill Paul  *
61a94100faSBill Paul  *	o TCP/IP checksum offload for both RX and TX
62a94100faSBill Paul  *
63a94100faSBill Paul  *	o High and normal priority transmit DMA rings
64a94100faSBill Paul  *
65a94100faSBill Paul  *	o VLAN tag insertion and extraction
66a94100faSBill Paul  *
67a94100faSBill Paul  *	o TCP large send (segmentation offload)
68a94100faSBill Paul  *
69a94100faSBill Paul  * Like the 8139, the 8139C+ also has a built-in 10/100 PHY. The C+
70a94100faSBill Paul  * programming API is fairly straightforward. The RX filtering, EEPROM
71a94100faSBill Paul  * access and PHY access is the same as it is on the older 8139 series
72a94100faSBill Paul  * chips.
73a94100faSBill Paul  *
74a94100faSBill Paul  * The 8169 is a 64-bit 10/100/1000 gigabit ethernet MAC. It has almost the
75a94100faSBill Paul  * same programming API and feature set as the 8139C+ with the following
76a94100faSBill Paul  * differences and additions:
77a94100faSBill Paul  *
78a94100faSBill Paul  *	o 1000Mbps mode
79a94100faSBill Paul  *
80a94100faSBill Paul  *	o Jumbo frames
81a94100faSBill Paul  *
82a94100faSBill Paul  *	o GMII and TBI ports/registers for interfacing with copper
83a94100faSBill Paul  *	  or fiber PHYs
84a94100faSBill Paul  *
85a94100faSBill Paul  *	o RX and TX DMA rings can have up to 1024 descriptors
86a94100faSBill Paul  *	  (the 8139C+ allows a maximum of 64)
87a94100faSBill Paul  *
88a94100faSBill Paul  *	o Slight differences in register layout from the 8139C+
89a94100faSBill Paul  *
90a94100faSBill Paul  * The TX start and timer interrupt registers are at different locations
91a94100faSBill Paul  * on the 8169 than they are on the 8139C+. Also, the status word in the
92a94100faSBill Paul  * RX descriptor has a slightly different bit layout. The 8169 does not
93a94100faSBill Paul  * have a built-in PHY. Most reference boards use a Marvell 88E1000 'Alaska'
94a94100faSBill Paul  * copper gigE PHY.
95a94100faSBill Paul  *
96a94100faSBill Paul  * The 8169S/8110S 10/100/1000 devices have built-in copper gigE PHYs
97a94100faSBill Paul  * (the 'S' stands for 'single-chip'). These devices have the same
98a94100faSBill Paul  * programming API as the older 8169, but also have some vendor-specific
99a94100faSBill Paul  * registers for the on-board PHY. The 8110S is a LAN-on-motherboard
100a94100faSBill Paul  * part designed to be pin-compatible with the RealTek 8100 10/100 chip.
101a94100faSBill Paul  *
102a94100faSBill Paul  * This driver takes advantage of the RX and TX checksum offload and
103a94100faSBill Paul  * VLAN tag insertion/extraction features. It also implements TX
104a94100faSBill Paul  * interrupt moderation using the timer interrupt registers, which
105a94100faSBill Paul  * significantly reduces TX interrupt load. There is also support
106a94100faSBill Paul  * for jumbo frames, however the 8169/8169S/8110S can not transmit
10722a11c96SJohn-Mark Gurney  * jumbo frames larger than 7440, so the max MTU possible with this
10822a11c96SJohn-Mark Gurney  * driver is 7422 bytes.
109a94100faSBill Paul  */
110a94100faSBill Paul 
111f0796cd2SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
112f0796cd2SGleb Smirnoff #include "opt_device_polling.h"
113f0796cd2SGleb Smirnoff #endif
114f0796cd2SGleb Smirnoff 
115a94100faSBill Paul #include <sys/param.h>
116a94100faSBill Paul #include <sys/endian.h>
117a94100faSBill Paul #include <sys/systm.h>
118a94100faSBill Paul #include <sys/sockio.h>
119a94100faSBill Paul #include <sys/mbuf.h>
120a94100faSBill Paul #include <sys/malloc.h>
121fe12f24bSPoul-Henning Kamp #include <sys/module.h>
122a94100faSBill Paul #include <sys/kernel.h>
123a94100faSBill Paul #include <sys/socket.h>
124ed510fb0SBill Paul #include <sys/lock.h>
125ed510fb0SBill Paul #include <sys/mutex.h>
126ed510fb0SBill Paul #include <sys/taskqueue.h>
127a94100faSBill Paul 
128a94100faSBill Paul #include <net/if.h>
129a94100faSBill Paul #include <net/if_arp.h>
130a94100faSBill Paul #include <net/ethernet.h>
131a94100faSBill Paul #include <net/if_dl.h>
132a94100faSBill Paul #include <net/if_media.h>
133fc74a9f9SBrooks Davis #include <net/if_types.h>
134a94100faSBill Paul #include <net/if_vlan_var.h>
135a94100faSBill Paul 
136a94100faSBill Paul #include <net/bpf.h>
137a94100faSBill Paul 
138a94100faSBill Paul #include <machine/bus.h>
139a94100faSBill Paul #include <machine/resource.h>
140a94100faSBill Paul #include <sys/bus.h>
141a94100faSBill Paul #include <sys/rman.h>
142a94100faSBill Paul 
143a94100faSBill Paul #include <dev/mii/mii.h>
144a94100faSBill Paul #include <dev/mii/miivar.h>
145a94100faSBill Paul 
146a94100faSBill Paul #include <dev/pci/pcireg.h>
147a94100faSBill Paul #include <dev/pci/pcivar.h>
148a94100faSBill Paul 
149a94100faSBill Paul MODULE_DEPEND(re, pci, 1, 1, 1);
150a94100faSBill Paul MODULE_DEPEND(re, ether, 1, 1, 1);
151a94100faSBill Paul MODULE_DEPEND(re, miibus, 1, 1, 1);
152a94100faSBill Paul 
153298bfdf3SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
154a94100faSBill Paul #include "miibus_if.h"
155a94100faSBill Paul 
156a94100faSBill Paul /*
157a94100faSBill Paul  * Default to using PIO access for this driver.
158a94100faSBill Paul  */
159a94100faSBill Paul #define RE_USEIOSPACE
160a94100faSBill Paul 
161a94100faSBill Paul #include <pci/if_rlreg.h>
162a94100faSBill Paul 
163a94100faSBill Paul #define RE_CSUM_FEATURES    (CSUM_IP | CSUM_TCP | CSUM_UDP)
164a94100faSBill Paul 
165a94100faSBill Paul /*
166a94100faSBill Paul  * Various supported device vendors/types and their names.
167a94100faSBill Paul  */
168a94100faSBill Paul static struct rl_type re_devs[] = {
16932aa5f0eSAnton Berezin 	{ DLINK_VENDORID, DLINK_DEVICEID_528T, RL_HWREV_8169S,
17032aa5f0eSAnton Berezin 		"D-Link DGE-528(T) Gigabit Ethernet Adapter" },
171a94100faSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8139, RL_HWREV_8139CPLUS,
172a94100faSBill Paul 		"RealTek 8139C+ 10/100BaseTX" },
173ed510fb0SBill Paul 	{ RT_VENDORID, RT_DEVICEID_8101E, RL_HWREV_8101E,
174ed510fb0SBill Paul 		"RealTek 8101E PCIe 10/100baseTX" },
175498bd0d3SBill Paul 	{ RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN1,
176498bd0d3SBill Paul 		"RealTek 8168/8111B PCIe Gigabit Ethernet" },
177498bd0d3SBill Paul 	{ RT_VENDORID, RT_DEVICEID_8168, RL_HWREV_8168_SPIN2,
178498bd0d3SBill Paul 		"RealTek 8168/8111B PCIe Gigabit Ethernet" },
179a94100faSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169,
180a94100faSBill Paul 		"RealTek 8169 Gigabit Ethernet" },
18169a6b7fbSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169S,
18269a6b7fbSBill Paul 		"RealTek 8169S Single-chip Gigabit Ethernet" },
183ed510fb0SBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8169_8110SB,
184ed510fb0SBill Paul 		"RealTek 8169SB/8110SB Single-chip Gigabit Ethernet" },
185498bd0d3SBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169SC, RL_HWREV_8169_8110SC,
186ed510fb0SBill Paul 		"RealTek 8169SC/8110SC Single-chip Gigabit Ethernet" },
18769a6b7fbSBill Paul 	{ RT_VENDORID, RT_DEVICEID_8169, RL_HWREV_8110S,
18869a6b7fbSBill Paul 		"RealTek 8110S Single-chip Gigabit Ethernet" },
189ea263191SMIHIRA Sanpei Yoshiro 	{ COREGA_VENDORID, COREGA_DEVICEID_CGLAPCIGT, RL_HWREV_8169S,
190ea263191SMIHIRA Sanpei Yoshiro 		"Corega CG-LAPCIGT (RTL8169S) Gigabit Ethernet" },
19126390635SJohn Baldwin 	{ LINKSYS_VENDORID, LINKSYS_DEVICEID_EG1032, RL_HWREV_8169S,
19226390635SJohn Baldwin 		"Linksys EG1032 (RTL8169S) Gigabit Ethernet" },
1930fc4974fSBill Paul 	{ USR_VENDORID, USR_DEVICEID_997902, RL_HWREV_8169S,
1940fc4974fSBill Paul 		"US Robotics 997902 (RTL8169S) Gigabit Ethernet" },
195a94100faSBill Paul 	{ 0, 0, 0, NULL }
196a94100faSBill Paul };
197a94100faSBill Paul 
198a94100faSBill Paul static struct rl_hwrev re_hwrevs[] = {
199a94100faSBill Paul 	{ RL_HWREV_8139, RL_8139,  "" },
200a94100faSBill Paul 	{ RL_HWREV_8139A, RL_8139, "A" },
201a94100faSBill Paul 	{ RL_HWREV_8139AG, RL_8139, "A-G" },
202a94100faSBill Paul 	{ RL_HWREV_8139B, RL_8139, "B" },
203a94100faSBill Paul 	{ RL_HWREV_8130, RL_8139, "8130" },
204a94100faSBill Paul 	{ RL_HWREV_8139C, RL_8139, "C" },
205a94100faSBill Paul 	{ RL_HWREV_8139D, RL_8139, "8139D/8100B/8100C" },
206a94100faSBill Paul 	{ RL_HWREV_8139CPLUS, RL_8139CPLUS, "C+"},
207498bd0d3SBill Paul 	{ RL_HWREV_8168_SPIN1, RL_8169, "8168"},
208a94100faSBill Paul 	{ RL_HWREV_8169, RL_8169, "8169"},
20969a6b7fbSBill Paul 	{ RL_HWREV_8169S, RL_8169, "8169S"},
21069a6b7fbSBill Paul 	{ RL_HWREV_8110S, RL_8169, "8110S"},
211ed510fb0SBill Paul 	{ RL_HWREV_8169_8110SB, RL_8169, "8169SB"},
212ed510fb0SBill Paul 	{ RL_HWREV_8169_8110SC, RL_8169, "8169SC"},
213a94100faSBill Paul 	{ RL_HWREV_8100, RL_8139, "8100"},
214a94100faSBill Paul 	{ RL_HWREV_8101, RL_8139, "8101"},
215ed510fb0SBill Paul 	{ RL_HWREV_8100E, RL_8169, "8100E"},
216ed510fb0SBill Paul 	{ RL_HWREV_8101E, RL_8169, "8101E"},
217498bd0d3SBill Paul 	{ RL_HWREV_8168_SPIN2, RL_8169, "8168"},
218a94100faSBill Paul 	{ 0, 0, NULL }
219a94100faSBill Paul };
220a94100faSBill Paul 
221a94100faSBill Paul static int re_probe		(device_t);
222a94100faSBill Paul static int re_attach		(device_t);
223a94100faSBill Paul static int re_detach		(device_t);
224a94100faSBill Paul 
22580a2a305SJohn-Mark Gurney static int re_encap		(struct rl_softc *, struct mbuf **, int *);
226a94100faSBill Paul 
227a94100faSBill Paul static void re_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
228a94100faSBill Paul static void re_dma_map_desc	(void *, bus_dma_segment_t *, int,
229a94100faSBill Paul 				    bus_size_t, int);
230a94100faSBill Paul static int re_allocmem		(device_t, struct rl_softc *);
231a94100faSBill Paul static int re_newbuf		(struct rl_softc *, int, struct mbuf *);
232a94100faSBill Paul static int re_rx_list_init	(struct rl_softc *);
233a94100faSBill Paul static int re_tx_list_init	(struct rl_softc *);
23422a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
23522a11c96SJohn-Mark Gurney static __inline void re_fixup_rx
23622a11c96SJohn-Mark Gurney 				(struct mbuf *);
23722a11c96SJohn-Mark Gurney #endif
238ed510fb0SBill Paul static int re_rxeof		(struct rl_softc *);
239a94100faSBill Paul static void re_txeof		(struct rl_softc *);
24097b9d4baSJohn-Mark Gurney #ifdef DEVICE_POLLING
2410187838bSRuslan Ermilov static void re_poll		(struct ifnet *, enum poll_cmd, int);
2420187838bSRuslan Ermilov static void re_poll_locked	(struct ifnet *, enum poll_cmd, int);
24397b9d4baSJohn-Mark Gurney #endif
244a94100faSBill Paul static void re_intr		(void *);
245a94100faSBill Paul static void re_tick		(void *);
246ed510fb0SBill Paul static void re_tx_task		(void *, int);
247ed510fb0SBill Paul static void re_int_task		(void *, int);
248a94100faSBill Paul static void re_start		(struct ifnet *);
249a94100faSBill Paul static int re_ioctl		(struct ifnet *, u_long, caddr_t);
250a94100faSBill Paul static void re_init		(void *);
25197b9d4baSJohn-Mark Gurney static void re_init_locked	(struct rl_softc *);
252a94100faSBill Paul static void re_stop		(struct rl_softc *);
253a94100faSBill Paul static void re_watchdog		(struct ifnet *);
254a94100faSBill Paul static int re_suspend		(device_t);
255a94100faSBill Paul static int re_resume		(device_t);
256a94100faSBill Paul static void re_shutdown		(device_t);
257a94100faSBill Paul static int re_ifmedia_upd	(struct ifnet *);
258a94100faSBill Paul static void re_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
259a94100faSBill Paul 
260a94100faSBill Paul static void re_eeprom_putbyte	(struct rl_softc *, int);
261a94100faSBill Paul static void re_eeprom_getword	(struct rl_softc *, int, u_int16_t *);
262ed510fb0SBill Paul static void re_read_eeprom	(struct rl_softc *, caddr_t, int, int);
263a94100faSBill Paul static int re_gmii_readreg	(device_t, int, int);
264a94100faSBill Paul static int re_gmii_writereg	(device_t, int, int, int);
265a94100faSBill Paul 
266a94100faSBill Paul static int re_miibus_readreg	(device_t, int, int);
267a94100faSBill Paul static int re_miibus_writereg	(device_t, int, int, int);
268a94100faSBill Paul static void re_miibus_statchg	(device_t);
269a94100faSBill Paul 
270a94100faSBill Paul static void re_setmulti		(struct rl_softc *);
271a94100faSBill Paul static void re_reset		(struct rl_softc *);
272a94100faSBill Paul 
273ed510fb0SBill Paul #ifdef RE_DIAG
274a94100faSBill Paul static int re_diag		(struct rl_softc *);
275ed510fb0SBill Paul #endif
276a94100faSBill Paul 
277a94100faSBill Paul #ifdef RE_USEIOSPACE
278a94100faSBill Paul #define RL_RES			SYS_RES_IOPORT
279a94100faSBill Paul #define RL_RID			RL_PCI_LOIO
280a94100faSBill Paul #else
281a94100faSBill Paul #define RL_RES			SYS_RES_MEMORY
282a94100faSBill Paul #define RL_RID			RL_PCI_LOMEM
283a94100faSBill Paul #endif
284a94100faSBill Paul 
285a94100faSBill Paul static device_method_t re_methods[] = {
286a94100faSBill Paul 	/* Device interface */
287a94100faSBill Paul 	DEVMETHOD(device_probe,		re_probe),
288a94100faSBill Paul 	DEVMETHOD(device_attach,	re_attach),
289a94100faSBill Paul 	DEVMETHOD(device_detach,	re_detach),
290a94100faSBill Paul 	DEVMETHOD(device_suspend,	re_suspend),
291a94100faSBill Paul 	DEVMETHOD(device_resume,	re_resume),
292a94100faSBill Paul 	DEVMETHOD(device_shutdown,	re_shutdown),
293a94100faSBill Paul 
294a94100faSBill Paul 	/* bus interface */
295a94100faSBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
296a94100faSBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
297a94100faSBill Paul 
298a94100faSBill Paul 	/* MII interface */
299a94100faSBill Paul 	DEVMETHOD(miibus_readreg,	re_miibus_readreg),
300a94100faSBill Paul 	DEVMETHOD(miibus_writereg,	re_miibus_writereg),
301a94100faSBill Paul 	DEVMETHOD(miibus_statchg,	re_miibus_statchg),
302a94100faSBill Paul 
303a94100faSBill Paul 	{ 0, 0 }
304a94100faSBill Paul };
305a94100faSBill Paul 
306a94100faSBill Paul static driver_t re_driver = {
307a94100faSBill Paul 	"re",
308a94100faSBill Paul 	re_methods,
309a94100faSBill Paul 	sizeof(struct rl_softc)
310a94100faSBill Paul };
311a94100faSBill Paul 
312a94100faSBill Paul static devclass_t re_devclass;
313a94100faSBill Paul 
314a94100faSBill Paul DRIVER_MODULE(re, pci, re_driver, re_devclass, 0, 0);
315347934faSWarner Losh DRIVER_MODULE(re, cardbus, re_driver, re_devclass, 0, 0);
316a94100faSBill Paul DRIVER_MODULE(miibus, re, miibus_driver, miibus_devclass, 0, 0);
317a94100faSBill Paul 
318a94100faSBill Paul #define EE_SET(x)					\
319a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
320a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) | x)
321a94100faSBill Paul 
322a94100faSBill Paul #define EE_CLR(x)					\
323a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD,			\
324a94100faSBill Paul 		CSR_READ_1(sc, RL_EECMD) & ~x)
325a94100faSBill Paul 
326a94100faSBill Paul /*
327a94100faSBill Paul  * Send a read command and address to the EEPROM, check for ACK.
328a94100faSBill Paul  */
329a94100faSBill Paul static void
330a94100faSBill Paul re_eeprom_putbyte(sc, addr)
331a94100faSBill Paul 	struct rl_softc		*sc;
332a94100faSBill Paul 	int			addr;
333a94100faSBill Paul {
334a94100faSBill Paul 	register int		d, i;
335a94100faSBill Paul 
336ed510fb0SBill Paul 	d = addr | (RL_9346_READ << sc->rl_eewidth);
337a94100faSBill Paul 
338a94100faSBill Paul 	/*
339a94100faSBill Paul 	 * Feed in each bit and strobe the clock.
340a94100faSBill Paul 	 */
341ed510fb0SBill Paul 
342ed510fb0SBill Paul 	for (i = 1 << (sc->rl_eewidth + 3); i; i >>= 1) {
343a94100faSBill Paul 		if (d & i) {
344a94100faSBill Paul 			EE_SET(RL_EE_DATAIN);
345a94100faSBill Paul 		} else {
346a94100faSBill Paul 			EE_CLR(RL_EE_DATAIN);
347a94100faSBill Paul 		}
348a94100faSBill Paul 		DELAY(100);
349a94100faSBill Paul 		EE_SET(RL_EE_CLK);
350a94100faSBill Paul 		DELAY(150);
351a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
352a94100faSBill Paul 		DELAY(100);
353a94100faSBill Paul 	}
354ed510fb0SBill Paul 
355ed510fb0SBill Paul 	return;
356a94100faSBill Paul }
357a94100faSBill Paul 
358a94100faSBill Paul /*
359a94100faSBill Paul  * Read a word of data stored in the EEPROM at address 'addr.'
360a94100faSBill Paul  */
361a94100faSBill Paul static void
362a94100faSBill Paul re_eeprom_getword(sc, addr, dest)
363a94100faSBill Paul 	struct rl_softc		*sc;
364a94100faSBill Paul 	int			addr;
365a94100faSBill Paul 	u_int16_t		*dest;
366a94100faSBill Paul {
367a94100faSBill Paul 	register int		i;
368a94100faSBill Paul 	u_int16_t		word = 0;
369a94100faSBill Paul 
370a94100faSBill Paul 	/*
371a94100faSBill Paul 	 * Send address of word we want to read.
372a94100faSBill Paul 	 */
373a94100faSBill Paul 	re_eeprom_putbyte(sc, addr);
374a94100faSBill Paul 
375a94100faSBill Paul 	/*
376a94100faSBill Paul 	 * Start reading bits from EEPROM.
377a94100faSBill Paul 	 */
378a94100faSBill Paul 	for (i = 0x8000; i; i >>= 1) {
379a94100faSBill Paul 		EE_SET(RL_EE_CLK);
380a94100faSBill Paul 		DELAY(100);
381a94100faSBill Paul 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
382a94100faSBill Paul 			word |= i;
383a94100faSBill Paul 		EE_CLR(RL_EE_CLK);
384a94100faSBill Paul 		DELAY(100);
385a94100faSBill Paul 	}
386a94100faSBill Paul 
387a94100faSBill Paul 	*dest = word;
388ed510fb0SBill Paul 
389ed510fb0SBill Paul 	return;
390a94100faSBill Paul }
391a94100faSBill Paul 
392a94100faSBill Paul /*
393a94100faSBill Paul  * Read a sequence of words from the EEPROM.
394a94100faSBill Paul  */
395a94100faSBill Paul static void
396ed510fb0SBill Paul re_read_eeprom(sc, dest, off, cnt)
397a94100faSBill Paul 	struct rl_softc		*sc;
398a94100faSBill Paul 	caddr_t			dest;
399a94100faSBill Paul 	int			off;
400a94100faSBill Paul 	int			cnt;
401a94100faSBill Paul {
402a94100faSBill Paul 	int			i;
403a94100faSBill Paul 	u_int16_t		word = 0, *ptr;
404a94100faSBill Paul 
405ed510fb0SBill Paul 	CSR_SETBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
406ed510fb0SBill Paul 
407ed510fb0SBill Paul         DELAY(100);
408ed510fb0SBill Paul 
409a94100faSBill Paul 	for (i = 0; i < cnt; i++) {
410ed510fb0SBill Paul 		CSR_SETBIT_1(sc, RL_EECMD, RL_EE_SEL);
411a94100faSBill Paul 		re_eeprom_getword(sc, off + i, &word);
412ed510fb0SBill Paul 		CSR_CLRBIT_1(sc, RL_EECMD, RL_EE_SEL);
413a94100faSBill Paul 		ptr = (u_int16_t *)(dest + (i * 2));
414ed510fb0SBill Paul                 *ptr = le16toh(word);
415a94100faSBill Paul 	}
416ed510fb0SBill Paul 
417ed510fb0SBill Paul 	CSR_CLRBIT_1(sc, RL_EECMD, RL_EEMODE_PROGRAM);
418ed510fb0SBill Paul 
419ed510fb0SBill Paul 	return;
420a94100faSBill Paul }
421a94100faSBill Paul 
422a94100faSBill Paul static int
423a94100faSBill Paul re_gmii_readreg(dev, phy, reg)
424a94100faSBill Paul 	device_t		dev;
425a94100faSBill Paul 	int			phy, reg;
426a94100faSBill Paul {
427a94100faSBill Paul 	struct rl_softc		*sc;
428a94100faSBill Paul 	u_int32_t		rval;
429a94100faSBill Paul 	int			i;
430a94100faSBill Paul 
431a94100faSBill Paul 	if (phy != 1)
432a94100faSBill Paul 		return (0);
433a94100faSBill Paul 
434a94100faSBill Paul 	sc = device_get_softc(dev);
435a94100faSBill Paul 
4369bac70b8SBill Paul 	/* Let the rgephy driver read the GMEDIASTAT register */
4379bac70b8SBill Paul 
4389bac70b8SBill Paul 	if (reg == RL_GMEDIASTAT) {
4399bac70b8SBill Paul 		rval = CSR_READ_1(sc, RL_GMEDIASTAT);
4409bac70b8SBill Paul 		return (rval);
4419bac70b8SBill Paul 	}
4429bac70b8SBill Paul 
443a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, reg << 16);
444a94100faSBill Paul 	DELAY(1000);
445a94100faSBill Paul 
446a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
447a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
448a94100faSBill Paul 		if (rval & RL_PHYAR_BUSY)
449a94100faSBill Paul 			break;
450a94100faSBill Paul 		DELAY(100);
451a94100faSBill Paul 	}
452a94100faSBill Paul 
453a94100faSBill Paul 	if (i == RL_TIMEOUT) {
454d1754a9bSJohn Baldwin 		if_printf(sc->rl_ifp, "PHY read failed\n");
455a94100faSBill Paul 		return (0);
456a94100faSBill Paul 	}
457a94100faSBill Paul 
458a94100faSBill Paul 	return (rval & RL_PHYAR_PHYDATA);
459a94100faSBill Paul }
460a94100faSBill Paul 
461a94100faSBill Paul static int
462a94100faSBill Paul re_gmii_writereg(dev, phy, reg, data)
463a94100faSBill Paul 	device_t		dev;
464a94100faSBill Paul 	int			phy, reg, data;
465a94100faSBill Paul {
466a94100faSBill Paul 	struct rl_softc		*sc;
467a94100faSBill Paul 	u_int32_t		rval;
468a94100faSBill Paul 	int			i;
469a94100faSBill Paul 
470a94100faSBill Paul 	sc = device_get_softc(dev);
471a94100faSBill Paul 
472a94100faSBill Paul 	CSR_WRITE_4(sc, RL_PHYAR, (reg << 16) |
4739bac70b8SBill Paul 	    (data & RL_PHYAR_PHYDATA) | RL_PHYAR_BUSY);
474a94100faSBill Paul 	DELAY(1000);
475a94100faSBill Paul 
476a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
477a94100faSBill Paul 		rval = CSR_READ_4(sc, RL_PHYAR);
478a94100faSBill Paul 		if (!(rval & RL_PHYAR_BUSY))
479a94100faSBill Paul 			break;
480a94100faSBill Paul 		DELAY(100);
481a94100faSBill Paul 	}
482a94100faSBill Paul 
483a94100faSBill Paul 	if (i == RL_TIMEOUT) {
484d1754a9bSJohn Baldwin 		if_printf(sc->rl_ifp, "PHY write failed\n");
485a94100faSBill Paul 		return (0);
486a94100faSBill Paul 	}
487a94100faSBill Paul 
488a94100faSBill Paul 	return (0);
489a94100faSBill Paul }
490a94100faSBill Paul 
491a94100faSBill Paul static int
492a94100faSBill Paul re_miibus_readreg(dev, phy, reg)
493a94100faSBill Paul 	device_t		dev;
494a94100faSBill Paul 	int			phy, reg;
495a94100faSBill Paul {
496a94100faSBill Paul 	struct rl_softc		*sc;
497a94100faSBill Paul 	u_int16_t		rval = 0;
498a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
499a94100faSBill Paul 
500a94100faSBill Paul 	sc = device_get_softc(dev);
501a94100faSBill Paul 
502a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
503a94100faSBill Paul 		rval = re_gmii_readreg(dev, phy, reg);
504a94100faSBill Paul 		return (rval);
505a94100faSBill Paul 	}
506a94100faSBill Paul 
507a94100faSBill Paul 	/* Pretend the internal PHY is only at address 0 */
508a94100faSBill Paul 	if (phy) {
509a94100faSBill Paul 		return (0);
510a94100faSBill Paul 	}
511a94100faSBill Paul 	switch (reg) {
512a94100faSBill Paul 	case MII_BMCR:
513a94100faSBill Paul 		re8139_reg = RL_BMCR;
514a94100faSBill Paul 		break;
515a94100faSBill Paul 	case MII_BMSR:
516a94100faSBill Paul 		re8139_reg = RL_BMSR;
517a94100faSBill Paul 		break;
518a94100faSBill Paul 	case MII_ANAR:
519a94100faSBill Paul 		re8139_reg = RL_ANAR;
520a94100faSBill Paul 		break;
521a94100faSBill Paul 	case MII_ANER:
522a94100faSBill Paul 		re8139_reg = RL_ANER;
523a94100faSBill Paul 		break;
524a94100faSBill Paul 	case MII_ANLPAR:
525a94100faSBill Paul 		re8139_reg = RL_LPAR;
526a94100faSBill Paul 		break;
527a94100faSBill Paul 	case MII_PHYIDR1:
528a94100faSBill Paul 	case MII_PHYIDR2:
529a94100faSBill Paul 		return (0);
530a94100faSBill Paul 	/*
531a94100faSBill Paul 	 * Allow the rlphy driver to read the media status
532a94100faSBill Paul 	 * register. If we have a link partner which does not
533a94100faSBill Paul 	 * support NWAY, this is the register which will tell
534a94100faSBill Paul 	 * us the results of parallel detection.
535a94100faSBill Paul 	 */
536a94100faSBill Paul 	case RL_MEDIASTAT:
537a94100faSBill Paul 		rval = CSR_READ_1(sc, RL_MEDIASTAT);
538a94100faSBill Paul 		return (rval);
539a94100faSBill Paul 	default:
540d1754a9bSJohn Baldwin 		if_printf(sc->rl_ifp, "bad phy register\n");
541a94100faSBill Paul 		return (0);
542a94100faSBill Paul 	}
543a94100faSBill Paul 	rval = CSR_READ_2(sc, re8139_reg);
544a94100faSBill Paul 	return (rval);
545a94100faSBill Paul }
546a94100faSBill Paul 
547a94100faSBill Paul static int
548a94100faSBill Paul re_miibus_writereg(dev, phy, reg, data)
549a94100faSBill Paul 	device_t		dev;
550a94100faSBill Paul 	int			phy, reg, data;
551a94100faSBill Paul {
552a94100faSBill Paul 	struct rl_softc		*sc;
553a94100faSBill Paul 	u_int16_t		re8139_reg = 0;
554a94100faSBill Paul 	int			rval = 0;
555a94100faSBill Paul 
556a94100faSBill Paul 	sc = device_get_softc(dev);
557a94100faSBill Paul 
558a94100faSBill Paul 	if (sc->rl_type == RL_8169) {
559a94100faSBill Paul 		rval = re_gmii_writereg(dev, phy, reg, data);
560a94100faSBill Paul 		return (rval);
561a94100faSBill Paul 	}
562a94100faSBill Paul 
563a94100faSBill Paul 	/* Pretend the internal PHY is only at address 0 */
56497b9d4baSJohn-Mark Gurney 	if (phy)
565a94100faSBill Paul 		return (0);
56697b9d4baSJohn-Mark Gurney 
567a94100faSBill Paul 	switch (reg) {
568a94100faSBill Paul 	case MII_BMCR:
569a94100faSBill Paul 		re8139_reg = RL_BMCR;
570a94100faSBill Paul 		break;
571a94100faSBill Paul 	case MII_BMSR:
572a94100faSBill Paul 		re8139_reg = RL_BMSR;
573a94100faSBill Paul 		break;
574a94100faSBill Paul 	case MII_ANAR:
575a94100faSBill Paul 		re8139_reg = RL_ANAR;
576a94100faSBill Paul 		break;
577a94100faSBill Paul 	case MII_ANER:
578a94100faSBill Paul 		re8139_reg = RL_ANER;
579a94100faSBill Paul 		break;
580a94100faSBill Paul 	case MII_ANLPAR:
581a94100faSBill Paul 		re8139_reg = RL_LPAR;
582a94100faSBill Paul 		break;
583a94100faSBill Paul 	case MII_PHYIDR1:
584a94100faSBill Paul 	case MII_PHYIDR2:
585a94100faSBill Paul 		return (0);
586a94100faSBill Paul 		break;
587a94100faSBill Paul 	default:
588d1754a9bSJohn Baldwin 		if_printf(sc->rl_ifp, "bad phy register\n");
589a94100faSBill Paul 		return (0);
590a94100faSBill Paul 	}
591a94100faSBill Paul 	CSR_WRITE_2(sc, re8139_reg, data);
592a94100faSBill Paul 	return (0);
593a94100faSBill Paul }
594a94100faSBill Paul 
595a94100faSBill Paul static void
596a94100faSBill Paul re_miibus_statchg(dev)
597a94100faSBill Paul 	device_t		dev;
598a94100faSBill Paul {
599a11e2f18SBruce M Simpson 
600a94100faSBill Paul }
601a94100faSBill Paul 
602a94100faSBill Paul /*
603a94100faSBill Paul  * Program the 64-bit multicast hash filter.
604a94100faSBill Paul  */
605a94100faSBill Paul static void
606a94100faSBill Paul re_setmulti(sc)
607a94100faSBill Paul 	struct rl_softc		*sc;
608a94100faSBill Paul {
609a94100faSBill Paul 	struct ifnet		*ifp;
610a94100faSBill Paul 	int			h = 0;
611a94100faSBill Paul 	u_int32_t		hashes[2] = { 0, 0 };
612a94100faSBill Paul 	struct ifmultiaddr	*ifma;
613a94100faSBill Paul 	u_int32_t		rxfilt;
614a94100faSBill Paul 	int			mcnt = 0;
615a94100faSBill Paul 
61697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
61797b9d4baSJohn-Mark Gurney 
618fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
619a94100faSBill Paul 
620a94100faSBill Paul 	rxfilt = CSR_READ_4(sc, RL_RXCFG);
621a94100faSBill Paul 
622a94100faSBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
623a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
624a94100faSBill Paul 		CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
625a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF);
626a94100faSBill Paul 		CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF);
627a94100faSBill Paul 		return;
628a94100faSBill Paul 	}
629a94100faSBill Paul 
630a94100faSBill Paul 	/* first, zot all the existing hash bits */
631a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, 0);
632a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, 0);
633a94100faSBill Paul 
634a94100faSBill Paul 	/* now program new ones */
63513b203d0SRobert Watson 	IF_ADDR_LOCK(ifp);
636a94100faSBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
637a94100faSBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
638a94100faSBill Paul 			continue;
6390e939c0cSChristian Weisgerber 		h = ether_crc32_be(LLADDR((struct sockaddr_dl *)
6400e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) >> 26;
641a94100faSBill Paul 		if (h < 32)
642a94100faSBill Paul 			hashes[0] |= (1 << h);
643a94100faSBill Paul 		else
644a94100faSBill Paul 			hashes[1] |= (1 << (h - 32));
645a94100faSBill Paul 		mcnt++;
646a94100faSBill Paul 	}
64713b203d0SRobert Watson 	IF_ADDR_UNLOCK(ifp);
648a94100faSBill Paul 
649a94100faSBill Paul 	if (mcnt)
650a94100faSBill Paul 		rxfilt |= RL_RXCFG_RX_MULTI;
651a94100faSBill Paul 	else
652a94100faSBill Paul 		rxfilt &= ~RL_RXCFG_RX_MULTI;
653a94100faSBill Paul 
654a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
655a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
656a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
657a94100faSBill Paul }
658a94100faSBill Paul 
659a94100faSBill Paul static void
660a94100faSBill Paul re_reset(sc)
661a94100faSBill Paul 	struct rl_softc		*sc;
662a94100faSBill Paul {
663a94100faSBill Paul 	register int		i;
664a94100faSBill Paul 
66597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
66697b9d4baSJohn-Mark Gurney 
667a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
668a94100faSBill Paul 
669a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
670a94100faSBill Paul 		DELAY(10);
671a94100faSBill Paul 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
672a94100faSBill Paul 			break;
673a94100faSBill Paul 	}
674a94100faSBill Paul 	if (i == RL_TIMEOUT)
675d1754a9bSJohn Baldwin 		if_printf(sc->rl_ifp, "reset never completed!\n");
676a94100faSBill Paul 
677a94100faSBill Paul 	CSR_WRITE_1(sc, 0x82, 1);
678a94100faSBill Paul }
679a94100faSBill Paul 
680ed510fb0SBill Paul #ifdef RE_DIAG
681ed510fb0SBill Paul 
682a94100faSBill Paul /*
683a94100faSBill Paul  * The following routine is designed to test for a defect on some
684a94100faSBill Paul  * 32-bit 8169 cards. Some of these NICs have the REQ64# and ACK64#
685a94100faSBill Paul  * lines connected to the bus, however for a 32-bit only card, they
686a94100faSBill Paul  * should be pulled high. The result of this defect is that the
687a94100faSBill Paul  * NIC will not work right if you plug it into a 64-bit slot: DMA
688a94100faSBill Paul  * operations will be done with 64-bit transfers, which will fail
689a94100faSBill Paul  * because the 64-bit data lines aren't connected.
690a94100faSBill Paul  *
691a94100faSBill Paul  * There's no way to work around this (short of talking a soldering
692a94100faSBill Paul  * iron to the board), however we can detect it. The method we use
693a94100faSBill Paul  * here is to put the NIC into digital loopback mode, set the receiver
694a94100faSBill Paul  * to promiscuous mode, and then try to send a frame. We then compare
695a94100faSBill Paul  * the frame data we sent to what was received. If the data matches,
696a94100faSBill Paul  * then the NIC is working correctly, otherwise we know the user has
697a94100faSBill Paul  * a defective NIC which has been mistakenly plugged into a 64-bit PCI
698a94100faSBill Paul  * slot. In the latter case, there's no way the NIC can work correctly,
699a94100faSBill Paul  * so we print out a message on the console and abort the device attach.
700a94100faSBill Paul  */
701a94100faSBill Paul 
702a94100faSBill Paul static int
703a94100faSBill Paul re_diag(sc)
704a94100faSBill Paul 	struct rl_softc		*sc;
705a94100faSBill Paul {
706fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
707a94100faSBill Paul 	struct mbuf		*m0;
708a94100faSBill Paul 	struct ether_header	*eh;
709a94100faSBill Paul 	struct rl_desc		*cur_rx;
710a94100faSBill Paul 	u_int16_t		status;
711a94100faSBill Paul 	u_int32_t		rxstat;
712ed510fb0SBill Paul 	int			total_len, i, error = 0, phyaddr;
713a94100faSBill Paul 	u_int8_t		dst[] = { 0x00, 'h', 'e', 'l', 'l', 'o' };
714a94100faSBill Paul 	u_int8_t		src[] = { 0x00, 'w', 'o', 'r', 'l', 'd' };
715a94100faSBill Paul 
716a94100faSBill Paul 	/* Allocate a single mbuf */
717a94100faSBill Paul 	MGETHDR(m0, M_DONTWAIT, MT_DATA);
718a94100faSBill Paul 	if (m0 == NULL)
719a94100faSBill Paul 		return (ENOBUFS);
720a94100faSBill Paul 
72197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
72297b9d4baSJohn-Mark Gurney 
723a94100faSBill Paul 	/*
724a94100faSBill Paul 	 * Initialize the NIC in test mode. This sets the chip up
725a94100faSBill Paul 	 * so that it can send and receive frames, but performs the
726a94100faSBill Paul 	 * following special functions:
727a94100faSBill Paul 	 * - Puts receiver in promiscuous mode
728a94100faSBill Paul 	 * - Enables digital loopback mode
729a94100faSBill Paul 	 * - Leaves interrupts turned off
730a94100faSBill Paul 	 */
731a94100faSBill Paul 
732a94100faSBill Paul 	ifp->if_flags |= IFF_PROMISC;
733a94100faSBill Paul 	sc->rl_testmode = 1;
734ed510fb0SBill Paul 	re_reset(sc);
73597b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
736ed510fb0SBill Paul 	sc->rl_link = 1;
737ed510fb0SBill Paul 	if (sc->rl_type == RL_8169)
738ed510fb0SBill Paul 		phyaddr = 1;
739ed510fb0SBill Paul 	else
740ed510fb0SBill Paul 		phyaddr = 0;
741ed510fb0SBill Paul 
742ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_RESET);
743ed510fb0SBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
744ed510fb0SBill Paul 		status = re_miibus_readreg(sc->rl_dev, phyaddr, MII_BMCR);
745ed510fb0SBill Paul 		if (!(status & BMCR_RESET))
746ed510fb0SBill Paul 			break;
747ed510fb0SBill Paul 	}
748ed510fb0SBill Paul 
749ed510fb0SBill Paul 	re_miibus_writereg(sc->rl_dev, phyaddr, MII_BMCR, BMCR_LOOP);
750ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS);
751ed510fb0SBill Paul 
752804af9a1SBill Paul 	DELAY(100000);
753a94100faSBill Paul 
754a94100faSBill Paul 	/* Put some data in the mbuf */
755a94100faSBill Paul 
756a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
757a94100faSBill Paul 	bcopy ((char *)&dst, eh->ether_dhost, ETHER_ADDR_LEN);
758a94100faSBill Paul 	bcopy ((char *)&src, eh->ether_shost, ETHER_ADDR_LEN);
759a94100faSBill Paul 	eh->ether_type = htons(ETHERTYPE_IP);
760a94100faSBill Paul 	m0->m_pkthdr.len = m0->m_len = ETHER_MIN_LEN - ETHER_CRC_LEN;
761a94100faSBill Paul 
7627cae6651SBill Paul 	/*
7637cae6651SBill Paul 	 * Queue the packet, start transmission.
7647cae6651SBill Paul 	 * Note: IF_HANDOFF() ultimately calls re_start() for us.
7657cae6651SBill Paul 	 */
766a94100faSBill Paul 
767abc8ff44SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
76897b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
76952732175SMax Laier 	/* XXX: re_diag must not be called when in ALTQ mode */
7707cae6651SBill Paul 	IF_HANDOFF(&ifp->if_snd, m0, ifp);
77197b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
772a94100faSBill Paul 	m0 = NULL;
773a94100faSBill Paul 
774a94100faSBill Paul 	/* Wait for it to propagate through the chip */
775a94100faSBill Paul 
776abc8ff44SBill Paul 	DELAY(100000);
777a94100faSBill Paul 	for (i = 0; i < RL_TIMEOUT; i++) {
778a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
779ed510fb0SBill Paul 		CSR_WRITE_2(sc, RL_ISR, status);
780abc8ff44SBill Paul 		if ((status & (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK)) ==
781abc8ff44SBill Paul 		    (RL_ISR_TIMEOUT_EXPIRED|RL_ISR_RX_OK))
782a94100faSBill Paul 			break;
783a94100faSBill Paul 		DELAY(10);
784a94100faSBill Paul 	}
785a94100faSBill Paul 
786a94100faSBill Paul 	if (i == RL_TIMEOUT) {
787d1754a9bSJohn Baldwin 		if_printf(ifp, "diagnostic failed, failed to receive packet "
788d1754a9bSJohn Baldwin 		    "in loopback mode\n");
789a94100faSBill Paul 		error = EIO;
790a94100faSBill Paul 		goto done;
791a94100faSBill Paul 	}
792a94100faSBill Paul 
793a94100faSBill Paul 	/*
794a94100faSBill Paul 	 * The packet should have been dumped into the first
795a94100faSBill Paul 	 * entry in the RX DMA ring. Grab it from there.
796a94100faSBill Paul 	 */
797a94100faSBill Paul 
798a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
799a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
800a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
801a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_mtag,
802a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[0],
803a94100faSBill Paul 	    BUS_DMASYNC_POSTWRITE);
804a94100faSBill Paul 	bus_dmamap_unload(sc->rl_ldata.rl_mtag,
805a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[0]);
806a94100faSBill Paul 
807a94100faSBill Paul 	m0 = sc->rl_ldata.rl_rx_mbuf[0];
808a94100faSBill Paul 	sc->rl_ldata.rl_rx_mbuf[0] = NULL;
809a94100faSBill Paul 	eh = mtod(m0, struct ether_header *);
810a94100faSBill Paul 
811a94100faSBill Paul 	cur_rx = &sc->rl_ldata.rl_rx_list[0];
812a94100faSBill Paul 	total_len = RL_RXBYTES(cur_rx);
813a94100faSBill Paul 	rxstat = le32toh(cur_rx->rl_cmdstat);
814a94100faSBill Paul 
815a94100faSBill Paul 	if (total_len != ETHER_MIN_LEN) {
816d1754a9bSJohn Baldwin 		if_printf(ifp, "diagnostic failed, received short packet\n");
817a94100faSBill Paul 		error = EIO;
818a94100faSBill Paul 		goto done;
819a94100faSBill Paul 	}
820a94100faSBill Paul 
821a94100faSBill Paul 	/* Test that the received packet data matches what we sent. */
822a94100faSBill Paul 
823a94100faSBill Paul 	if (bcmp((char *)&eh->ether_dhost, (char *)&dst, ETHER_ADDR_LEN) ||
824a94100faSBill Paul 	    bcmp((char *)&eh->ether_shost, (char *)&src, ETHER_ADDR_LEN) ||
825a94100faSBill Paul 	    ntohs(eh->ether_type) != ETHERTYPE_IP) {
826d1754a9bSJohn Baldwin 		if_printf(ifp, "WARNING, DMA FAILURE!\n");
827d1754a9bSJohn Baldwin 		if_printf(ifp, "expected TX data: %6D/%6D/0x%x\n",
828a94100faSBill Paul 		    dst, ":", src, ":", ETHERTYPE_IP);
829d1754a9bSJohn Baldwin 		if_printf(ifp, "received RX data: %6D/%6D/0x%x\n",
830a94100faSBill Paul 		    eh->ether_dhost, ":",  eh->ether_shost, ":",
831a94100faSBill Paul 		    ntohs(eh->ether_type));
832d1754a9bSJohn Baldwin 		if_printf(ifp, "You may have a defective 32-bit NIC plugged "
833d1754a9bSJohn Baldwin 		    "into a 64-bit PCI slot.\n");
834d1754a9bSJohn Baldwin 		if_printf(ifp, "Please re-install the NIC in a 32-bit slot "
835d1754a9bSJohn Baldwin 		    "for proper operation.\n");
836d1754a9bSJohn Baldwin 		if_printf(ifp, "Read the re(4) man page for more details.\n");
837a94100faSBill Paul 		error = EIO;
838a94100faSBill Paul 	}
839a94100faSBill Paul 
840a94100faSBill Paul done:
841a94100faSBill Paul 	/* Turn interface off, release resources */
842a94100faSBill Paul 
843a94100faSBill Paul 	sc->rl_testmode = 0;
844ed510fb0SBill Paul 	sc->rl_link = 0;
845a94100faSBill Paul 	ifp->if_flags &= ~IFF_PROMISC;
846a94100faSBill Paul 	re_stop(sc);
847a94100faSBill Paul 	if (m0 != NULL)
848a94100faSBill Paul 		m_freem(m0);
849a94100faSBill Paul 
85097b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
85197b9d4baSJohn-Mark Gurney 
852a94100faSBill Paul 	return (error);
853a94100faSBill Paul }
854a94100faSBill Paul 
855ed510fb0SBill Paul #endif
856ed510fb0SBill Paul 
857a94100faSBill Paul /*
858a94100faSBill Paul  * Probe for a RealTek 8139C+/8169/8110 chip. Check the PCI vendor and device
859a94100faSBill Paul  * IDs against our list and return a device name if we find a match.
860a94100faSBill Paul  */
861a94100faSBill Paul static int
862a94100faSBill Paul re_probe(dev)
863a94100faSBill Paul 	device_t		dev;
864a94100faSBill Paul {
865a94100faSBill Paul 	struct rl_type		*t;
866a94100faSBill Paul 	struct rl_softc		*sc;
867a94100faSBill Paul 	int			rid;
868a94100faSBill Paul 	u_int32_t		hwrev;
869a94100faSBill Paul 
870a94100faSBill Paul 	t = re_devs;
871a94100faSBill Paul 	sc = device_get_softc(dev);
872a94100faSBill Paul 
873a94100faSBill Paul 	while (t->rl_name != NULL) {
874a94100faSBill Paul 		if ((pci_get_vendor(dev) == t->rl_vid) &&
875a94100faSBill Paul 		    (pci_get_device(dev) == t->rl_did)) {
87626390635SJohn Baldwin 			/*
87726390635SJohn Baldwin 			 * Only attach to rev. 3 of the Linksys EG1032 adapter.
87826390635SJohn Baldwin 			 * Rev. 2 i supported by sk(4).
87926390635SJohn Baldwin 			 */
88026390635SJohn Baldwin 			if ((t->rl_vid == LINKSYS_VENDORID) &&
88126390635SJohn Baldwin 				(t->rl_did == LINKSYS_DEVICEID_EG1032) &&
88226390635SJohn Baldwin 				(pci_get_subdevice(dev) !=
88326390635SJohn Baldwin 				LINKSYS_SUBDEVICE_EG1032_REV3)) {
88426390635SJohn Baldwin 				t++;
88526390635SJohn Baldwin 				continue;
88626390635SJohn Baldwin 			}
887a94100faSBill Paul 
888a94100faSBill Paul 			/*
889a94100faSBill Paul 			 * Temporarily map the I/O space
890a94100faSBill Paul 			 * so we can read the chip ID register.
891a94100faSBill Paul 			 */
892a94100faSBill Paul 			rid = RL_RID;
8935f96beb9SNate Lawson 			sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid,
8945f96beb9SNate Lawson 			    RF_ACTIVE);
895a94100faSBill Paul 			if (sc->rl_res == NULL) {
896a94100faSBill Paul 				device_printf(dev,
897a94100faSBill Paul 				    "couldn't map ports/memory\n");
898a94100faSBill Paul 				return (ENXIO);
899a94100faSBill Paul 			}
900a94100faSBill Paul 			sc->rl_btag = rman_get_bustag(sc->rl_res);
901a94100faSBill Paul 			sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
902a94100faSBill Paul 			hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV;
903a94100faSBill Paul 			bus_release_resource(dev, RL_RES,
904a94100faSBill Paul 			    RL_RID, sc->rl_res);
905a94100faSBill Paul 			if (t->rl_basetype == hwrev) {
906a94100faSBill Paul 				device_set_desc(dev, t->rl_name);
907d2b677bbSWarner Losh 				return (BUS_PROBE_DEFAULT);
908a94100faSBill Paul 			}
909a94100faSBill Paul 		}
910a94100faSBill Paul 		t++;
911a94100faSBill Paul 	}
912a94100faSBill Paul 
913a94100faSBill Paul 	return (ENXIO);
914a94100faSBill Paul }
915a94100faSBill Paul 
916a94100faSBill Paul /*
917a94100faSBill Paul  * This routine takes the segment list provided as the result of
918a94100faSBill Paul  * a bus_dma_map_load() operation and assigns the addresses/lengths
919a94100faSBill Paul  * to RealTek DMA descriptors. This can be called either by the RX
920a94100faSBill Paul  * code or the TX code. In the RX case, we'll probably wind up mapping
921a94100faSBill Paul  * at most one segment. For the TX case, there could be any number of
922a94100faSBill Paul  * segments since TX packets may span multiple mbufs. In either case,
923a94100faSBill Paul  * if the number of segments is larger than the rl_maxsegs limit
924a94100faSBill Paul  * specified by the caller, we abort the mapping operation. Sadly,
925a94100faSBill Paul  * whoever designed the buffer mapping API did not provide a way to
926a94100faSBill Paul  * return an error from here, so we have to fake it a bit.
927a94100faSBill Paul  */
928a94100faSBill Paul 
929a94100faSBill Paul static void
930a94100faSBill Paul re_dma_map_desc(arg, segs, nseg, mapsize, error)
931a94100faSBill Paul 	void			*arg;
932a94100faSBill Paul 	bus_dma_segment_t	*segs;
933a94100faSBill Paul 	int			nseg;
934a94100faSBill Paul 	bus_size_t		mapsize;
935a94100faSBill Paul 	int			error;
936a94100faSBill Paul {
937a94100faSBill Paul 	struct rl_dmaload_arg	*ctx;
938a94100faSBill Paul 	struct rl_desc		*d = NULL;
939a94100faSBill Paul 	int			i = 0, idx;
940498bd0d3SBill Paul 	u_int32_t		cmdstat;
941498bd0d3SBill Paul 	int			totlen = 0;
942a94100faSBill Paul 
943a94100faSBill Paul 	if (error)
944a94100faSBill Paul 		return;
945a94100faSBill Paul 
946a94100faSBill Paul 	ctx = arg;
947a94100faSBill Paul 
948a94100faSBill Paul 	/* Signal error to caller if there's too many segments */
949a94100faSBill Paul 	if (nseg > ctx->rl_maxsegs) {
950a94100faSBill Paul 		ctx->rl_maxsegs = 0;
951a94100faSBill Paul 		return;
952a94100faSBill Paul 	}
953a94100faSBill Paul 
954a94100faSBill Paul 	/*
955a94100faSBill Paul 	 * Map the segment array into descriptors. Note that we set the
956a94100faSBill Paul 	 * start-of-frame and end-of-frame markers for either TX or RX, but
957a94100faSBill Paul 	 * they really only have meaning in the TX case. (In the RX case,
958a94100faSBill Paul 	 * it's the chip that tells us where packets begin and end.)
959a94100faSBill Paul 	 * We also keep track of the end of the ring and set the
960a94100faSBill Paul 	 * end-of-ring bits as needed, and we set the ownership bits
961a94100faSBill Paul 	 * in all except the very first descriptor. (The caller will
962a94100faSBill Paul 	 * set this descriptor later when it start transmission or
963a94100faSBill Paul 	 * reception.)
964a94100faSBill Paul 	 */
965a94100faSBill Paul 	idx = ctx->rl_idx;
96659b5d934SBruce M Simpson 	for (;;) {
967a94100faSBill Paul 		d = &ctx->rl_ring[idx];
968a94100faSBill Paul 		if (le32toh(d->rl_cmdstat) & RL_RDESC_STAT_OWN) {
969a94100faSBill Paul 			ctx->rl_maxsegs = 0;
970a94100faSBill Paul 			return;
971a94100faSBill Paul 		}
972a94100faSBill Paul 		cmdstat = segs[i].ds_len;
973498bd0d3SBill Paul 		totlen += segs[i].ds_len;
974a94100faSBill Paul 		d->rl_bufaddr_lo = htole32(RL_ADDR_LO(segs[i].ds_addr));
975a94100faSBill Paul 		d->rl_bufaddr_hi = htole32(RL_ADDR_HI(segs[i].ds_addr));
976a94100faSBill Paul 		if (i == 0)
977a94100faSBill Paul 			cmdstat |= RL_TDESC_CMD_SOF;
978a94100faSBill Paul 		else
979a94100faSBill Paul 			cmdstat |= RL_TDESC_CMD_OWN;
980a94100faSBill Paul 		if (idx == (RL_RX_DESC_CNT - 1))
981a94100faSBill Paul 			cmdstat |= RL_TDESC_CMD_EOR;
982a94100faSBill Paul 		d->rl_cmdstat = htole32(cmdstat | ctx->rl_flags);
983a94100faSBill Paul 		i++;
984a94100faSBill Paul 		if (i == nseg)
985a94100faSBill Paul 			break;
986a94100faSBill Paul 		RL_DESC_INC(idx);
987a94100faSBill Paul 	}
988a94100faSBill Paul 
989a94100faSBill Paul 	d->rl_cmdstat |= htole32(RL_TDESC_CMD_EOF);
990a94100faSBill Paul 	ctx->rl_maxsegs = nseg;
991a94100faSBill Paul 	ctx->rl_idx = idx;
992a94100faSBill Paul }
993a94100faSBill Paul 
994a94100faSBill Paul /*
995a94100faSBill Paul  * Map a single buffer address.
996a94100faSBill Paul  */
997a94100faSBill Paul 
998a94100faSBill Paul static void
999a94100faSBill Paul re_dma_map_addr(arg, segs, nseg, error)
1000a94100faSBill Paul 	void			*arg;
1001a94100faSBill Paul 	bus_dma_segment_t	*segs;
1002a94100faSBill Paul 	int			nseg;
1003a94100faSBill Paul 	int			error;
1004a94100faSBill Paul {
10058fd99e38SPyun YongHyeon 	bus_addr_t		*addr;
1006a94100faSBill Paul 
1007a94100faSBill Paul 	if (error)
1008a94100faSBill Paul 		return;
1009a94100faSBill Paul 
1010a94100faSBill Paul 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
1011a94100faSBill Paul 	addr = arg;
1012a94100faSBill Paul 	*addr = segs->ds_addr;
1013a94100faSBill Paul }
1014a94100faSBill Paul 
1015a94100faSBill Paul static int
1016a94100faSBill Paul re_allocmem(dev, sc)
1017a94100faSBill Paul 	device_t		dev;
1018a94100faSBill Paul 	struct rl_softc		*sc;
1019a94100faSBill Paul {
1020a94100faSBill Paul 	int			error;
1021a94100faSBill Paul 	int			nseg;
1022a94100faSBill Paul 	int			i;
1023a94100faSBill Paul 
1024a94100faSBill Paul 	/*
1025a94100faSBill Paul 	 * Allocate map for RX mbufs.
1026a94100faSBill Paul 	 */
1027a94100faSBill Paul 	nseg = 32;
1028a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, ETHER_ALIGN, 0,
1029a94100faSBill Paul 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
10306110675fSBill Paul 	    NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW,
1031a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_mtag);
1032a94100faSBill Paul 	if (error) {
1033a94100faSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1034a94100faSBill Paul 		return (ENOMEM);
1035a94100faSBill Paul 	}
1036a94100faSBill Paul 
1037a94100faSBill Paul 	/*
1038a94100faSBill Paul 	 * Allocate map for TX descriptor list.
1039a94100faSBill Paul 	 */
1040a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1041a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
1042a94100faSBill Paul 	    NULL, RL_TX_LIST_SZ, 1, RL_TX_LIST_SZ, BUS_DMA_ALLOCNOW,
1043a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_tx_list_tag);
1044a94100faSBill Paul 	if (error) {
1045a94100faSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1046a94100faSBill Paul 		return (ENOMEM);
1047a94100faSBill Paul 	}
1048a94100faSBill Paul 
1049a94100faSBill Paul 	/* Allocate DMA'able memory for the TX ring */
1050a94100faSBill Paul 
1051a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_tx_list_tag,
1052a94100faSBill Paul 	    (void **)&sc->rl_ldata.rl_tx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO,
1053a94100faSBill Paul 	    &sc->rl_ldata.rl_tx_list_map);
1054a94100faSBill Paul 	if (error)
1055a94100faSBill Paul 		return (ENOMEM);
1056a94100faSBill Paul 
1057a94100faSBill Paul 	/* Load the map for the TX ring. */
1058a94100faSBill Paul 
1059a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_tx_list_tag,
1060a94100faSBill Paul 	     sc->rl_ldata.rl_tx_list_map, sc->rl_ldata.rl_tx_list,
1061a94100faSBill Paul 	     RL_TX_LIST_SZ, re_dma_map_addr,
1062a94100faSBill Paul 	     &sc->rl_ldata.rl_tx_list_addr, BUS_DMA_NOWAIT);
1063a94100faSBill Paul 
1064a94100faSBill Paul 	/* Create DMA maps for TX buffers */
1065a94100faSBill Paul 
1066a94100faSBill Paul 	for (i = 0; i < RL_TX_DESC_CNT; i++) {
1067a94100faSBill Paul 		error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0,
1068a94100faSBill Paul 			    &sc->rl_ldata.rl_tx_dmamap[i]);
1069a94100faSBill Paul 		if (error) {
1070a94100faSBill Paul 			device_printf(dev, "can't create DMA map for TX\n");
1071a94100faSBill Paul 			return (ENOMEM);
1072a94100faSBill Paul 		}
1073a94100faSBill Paul 	}
1074a94100faSBill Paul 
1075a94100faSBill Paul 	/*
1076a94100faSBill Paul 	 * Allocate map for RX descriptor list.
1077a94100faSBill Paul 	 */
1078a94100faSBill Paul 	error = bus_dma_tag_create(sc->rl_parent_tag, RL_RING_ALIGN,
1079a94100faSBill Paul 	    0, BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL,
108061021536SJohn-Mark Gurney 	    NULL, RL_RX_LIST_SZ, 1, RL_RX_LIST_SZ, BUS_DMA_ALLOCNOW,
1081a94100faSBill Paul 	    NULL, NULL, &sc->rl_ldata.rl_rx_list_tag);
1082a94100faSBill Paul 	if (error) {
1083a94100faSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1084a94100faSBill Paul 		return (ENOMEM);
1085a94100faSBill Paul 	}
1086a94100faSBill Paul 
1087a94100faSBill Paul 	/* Allocate DMA'able memory for the RX ring */
1088a94100faSBill Paul 
1089a94100faSBill Paul 	error = bus_dmamem_alloc(sc->rl_ldata.rl_rx_list_tag,
1090a94100faSBill Paul 	    (void **)&sc->rl_ldata.rl_rx_list, BUS_DMA_NOWAIT | BUS_DMA_ZERO,
1091a94100faSBill Paul 	    &sc->rl_ldata.rl_rx_list_map);
1092a94100faSBill Paul 	if (error)
1093a94100faSBill Paul 		return (ENOMEM);
1094a94100faSBill Paul 
1095a94100faSBill Paul 	/* Load the map for the RX ring. */
1096a94100faSBill Paul 
1097a94100faSBill Paul 	error = bus_dmamap_load(sc->rl_ldata.rl_rx_list_tag,
1098a94100faSBill Paul 	     sc->rl_ldata.rl_rx_list_map, sc->rl_ldata.rl_rx_list,
109961021536SJohn-Mark Gurney 	     RL_RX_LIST_SZ, re_dma_map_addr,
1100a94100faSBill Paul 	     &sc->rl_ldata.rl_rx_list_addr, BUS_DMA_NOWAIT);
1101a94100faSBill Paul 
1102a94100faSBill Paul 	/* Create DMA maps for RX buffers */
1103a94100faSBill Paul 
1104a94100faSBill Paul 	for (i = 0; i < RL_RX_DESC_CNT; i++) {
1105a94100faSBill Paul 		error = bus_dmamap_create(sc->rl_ldata.rl_mtag, 0,
1106a94100faSBill Paul 			    &sc->rl_ldata.rl_rx_dmamap[i]);
1107a94100faSBill Paul 		if (error) {
1108a94100faSBill Paul 			device_printf(dev, "can't create DMA map for RX\n");
1109a94100faSBill Paul 			return (ENOMEM);
1110a94100faSBill Paul 		}
1111a94100faSBill Paul 	}
1112a94100faSBill Paul 
1113a94100faSBill Paul 	return (0);
1114a94100faSBill Paul }
1115a94100faSBill Paul 
1116a94100faSBill Paul /*
1117a94100faSBill Paul  * Attach the interface. Allocate softc structures, do ifmedia
1118a94100faSBill Paul  * setup and ethernet/BPF attach.
1119a94100faSBill Paul  */
1120a94100faSBill Paul static int
1121a94100faSBill Paul re_attach(dev)
1122a94100faSBill Paul 	device_t		dev;
1123a94100faSBill Paul {
1124a94100faSBill Paul 	u_char			eaddr[ETHER_ADDR_LEN];
1125a94100faSBill Paul 	u_int16_t		as[3];
1126a94100faSBill Paul 	struct rl_softc		*sc;
1127a94100faSBill Paul 	struct ifnet		*ifp;
1128a94100faSBill Paul 	struct rl_hwrev		*hw_rev;
1129a94100faSBill Paul 	int			hwrev;
1130a94100faSBill Paul 	u_int16_t		re_did = 0;
1131d1754a9bSJohn Baldwin 	int			error = 0, rid, i;
1132a94100faSBill Paul 
1133a94100faSBill Paul 	sc = device_get_softc(dev);
1134ed510fb0SBill Paul 	sc->rl_dev = dev;
1135a94100faSBill Paul 
1136a94100faSBill Paul 	mtx_init(&sc->rl_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
113797b9d4baSJohn-Mark Gurney 	    MTX_DEF);
1138d1754a9bSJohn Baldwin 	callout_init_mtx(&sc->rl_stat_callout, &sc->rl_mtx, 0);
1139d1754a9bSJohn Baldwin 
1140a94100faSBill Paul 	/*
1141a94100faSBill Paul 	 * Map control/status registers.
1142a94100faSBill Paul 	 */
1143a94100faSBill Paul 	pci_enable_busmaster(dev);
1144a94100faSBill Paul 
1145a94100faSBill Paul 	rid = RL_RID;
11465f96beb9SNate Lawson 	sc->rl_res = bus_alloc_resource_any(dev, RL_RES, &rid,
11475f96beb9SNate Lawson 	    RF_ACTIVE);
1148a94100faSBill Paul 
1149a94100faSBill Paul 	if (sc->rl_res == NULL) {
1150d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map ports/memory\n");
1151a94100faSBill Paul 		error = ENXIO;
1152a94100faSBill Paul 		goto fail;
1153a94100faSBill Paul 	}
1154a94100faSBill Paul 
1155a94100faSBill Paul 	sc->rl_btag = rman_get_bustag(sc->rl_res);
1156a94100faSBill Paul 	sc->rl_bhandle = rman_get_bushandle(sc->rl_res);
1157a94100faSBill Paul 
1158a94100faSBill Paul 	/* Allocate interrupt */
1159a94100faSBill Paul 	rid = 0;
11605f96beb9SNate Lawson 	sc->rl_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
1161a94100faSBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
1162a94100faSBill Paul 
1163a94100faSBill Paul 	if (sc->rl_irq == NULL) {
1164d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't map interrupt\n");
1165a94100faSBill Paul 		error = ENXIO;
1166a94100faSBill Paul 		goto fail;
1167a94100faSBill Paul 	}
1168a94100faSBill Paul 
1169a94100faSBill Paul 	/* Reset the adapter. */
117097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
1171a94100faSBill Paul 	re_reset(sc);
117297b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
1173abc8ff44SBill Paul 
1174abc8ff44SBill Paul 	hw_rev = re_hwrevs;
1175abc8ff44SBill Paul 	hwrev = CSR_READ_4(sc, RL_TXCFG) & RL_TXCFG_HWREV;
1176abc8ff44SBill Paul 	while (hw_rev->rl_desc != NULL) {
1177abc8ff44SBill Paul 		if (hw_rev->rl_rev == hwrev) {
1178abc8ff44SBill Paul 			sc->rl_type = hw_rev->rl_type;
1179abc8ff44SBill Paul 			break;
1180abc8ff44SBill Paul 		}
1181abc8ff44SBill Paul 		hw_rev++;
1182abc8ff44SBill Paul 	}
1183abc8ff44SBill Paul 
1184ed510fb0SBill Paul 	sc->rl_eewidth = 6;
1185ed510fb0SBill Paul 	re_read_eeprom(sc, (caddr_t)&re_did, 0, 1);
1186a94100faSBill Paul 	if (re_did != 0x8129)
1187ed510fb0SBill Paul 	        sc->rl_eewidth = 8;
1188a94100faSBill Paul 
1189a94100faSBill Paul 	/*
1190a94100faSBill Paul 	 * Get station address from the EEPROM.
1191a94100faSBill Paul 	 */
1192ed510fb0SBill Paul 	re_read_eeprom(sc, (caddr_t)as, RL_EE_EADDR, 3);
1193a94100faSBill Paul 	for (i = 0; i < 3; i++) {
1194a94100faSBill Paul 		eaddr[(i * 2) + 0] = as[i] & 0xff;
1195a94100faSBill Paul 		eaddr[(i * 2) + 1] = as[i] >> 8;
1196a94100faSBill Paul 	}
1197ed510fb0SBill Paul 
1198ed510fb0SBill Paul 	if (sc->rl_type == RL_8169) {
1199ed510fb0SBill Paul 		/* Set RX length mask */
1200ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_GFRAGLEN;
1201ed510fb0SBill Paul 		sc->rl_txstart = RL_GTXSTART;
1202ed510fb0SBill Paul 	} else {
1203ed510fb0SBill Paul 		/* Set RX length mask */
1204ed510fb0SBill Paul 		sc->rl_rxlenmask = RL_RDESC_STAT_FRAGLEN;
1205ed510fb0SBill Paul 		sc->rl_txstart = RL_TXSTART;
1206abc8ff44SBill Paul 	}
12079bac70b8SBill Paul 
1208a94100faSBill Paul 	/*
1209a94100faSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
1210a94100faSBill Paul 	 */
1211a94100faSBill Paul #define RL_NSEG_NEW 32
1212a94100faSBill Paul 	error = bus_dma_tag_create(NULL,	/* parent */
1213a94100faSBill Paul 			1, 0,			/* alignment, boundary */
1214a94100faSBill Paul 			BUS_SPACE_MAXADDR_32BIT,/* lowaddr */
1215a94100faSBill Paul 			BUS_SPACE_MAXADDR,	/* highaddr */
1216a94100faSBill Paul 			NULL, NULL,		/* filter, filterarg */
1217a94100faSBill Paul 			MAXBSIZE, RL_NSEG_NEW,	/* maxsize, nsegments */
1218a94100faSBill Paul 			BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */
1219a94100faSBill Paul 			BUS_DMA_ALLOCNOW,	/* flags */
1220a94100faSBill Paul 			NULL, NULL,		/* lockfunc, lockarg */
1221a94100faSBill Paul 			&sc->rl_parent_tag);
1222a94100faSBill Paul 	if (error)
1223a94100faSBill Paul 		goto fail;
1224a94100faSBill Paul 
1225a94100faSBill Paul 	error = re_allocmem(dev, sc);
1226a94100faSBill Paul 
1227a94100faSBill Paul 	if (error)
1228a94100faSBill Paul 		goto fail;
1229a94100faSBill Paul 
1230cd036ec1SBrooks Davis 	ifp = sc->rl_ifp = if_alloc(IFT_ETHER);
1231cd036ec1SBrooks Davis 	if (ifp == NULL) {
1232d1754a9bSJohn Baldwin 		device_printf(dev, "can not if_alloc()\n");
1233cd036ec1SBrooks Davis 		error = ENOSPC;
1234cd036ec1SBrooks Davis 		goto fail;
1235cd036ec1SBrooks Davis 	}
1236cd036ec1SBrooks Davis 
1237a94100faSBill Paul 	/* Do MII setup */
1238a94100faSBill Paul 	if (mii_phy_probe(dev, &sc->rl_miibus,
1239a94100faSBill Paul 	    re_ifmedia_upd, re_ifmedia_sts)) {
1240d1754a9bSJohn Baldwin 		device_printf(dev, "MII without any phy!\n");
1241a94100faSBill Paul 		error = ENXIO;
1242a94100faSBill Paul 		goto fail;
1243a94100faSBill Paul 	}
1244a94100faSBill Paul 
1245a94100faSBill Paul 	ifp->if_softc = sc;
12469bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1247a94100faSBill Paul 	ifp->if_mtu = ETHERMTU;
1248a94100faSBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1249a94100faSBill Paul 	ifp->if_ioctl = re_ioctl;
1250a94100faSBill Paul 	ifp->if_capabilities = IFCAP_VLAN_MTU;
1251a94100faSBill Paul 	ifp->if_start = re_start;
1252ed510fb0SBill Paul 	ifp->if_hwassist = RE_CSUM_FEATURES;
1253a94100faSBill Paul 	ifp->if_capabilities |= IFCAP_HWCSUM|IFCAP_VLAN_HWTAGGING;
1254498bd0d3SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
1255f4ab22c9SRuslan Ermilov #ifdef DEVICE_POLLING
1256f4ab22c9SRuslan Ermilov 	ifp->if_capabilities |= IFCAP_POLLING;
1257f4ab22c9SRuslan Ermilov #endif
1258a94100faSBill Paul 	ifp->if_watchdog = re_watchdog;
1259a94100faSBill Paul 	ifp->if_init = re_init;
126052732175SMax Laier 	IFQ_SET_MAXLEN(&ifp->if_snd, RL_IFQ_MAXLEN);
126152732175SMax Laier 	ifp->if_snd.ifq_drv_maxlen = RL_IFQ_MAXLEN;
126252732175SMax Laier 	IFQ_SET_READY(&ifp->if_snd);
1263a94100faSBill Paul 
1264ed510fb0SBill Paul 	TASK_INIT(&sc->rl_txtask, 1, re_tx_task, ifp);
1265ed510fb0SBill Paul 	TASK_INIT(&sc->rl_inttask, 0, re_int_task, sc);
1266ed510fb0SBill Paul 
1267a94100faSBill Paul 	/*
1268a94100faSBill Paul 	 * Call MI attach routine.
1269a94100faSBill Paul 	 */
1270a94100faSBill Paul 	ether_ifattach(ifp, eaddr);
1271a94100faSBill Paul 
1272ed510fb0SBill Paul #ifdef RE_DIAG
1273ed510fb0SBill Paul 	/*
1274ed510fb0SBill Paul 	 * Perform hardware diagnostic on the original RTL8169.
1275ed510fb0SBill Paul 	 * Some 32-bit cards were incorrectly wired and would
1276ed510fb0SBill Paul 	 * malfunction if plugged into a 64-bit slot.
1277ed510fb0SBill Paul 	 */
1278a94100faSBill Paul 
1279ed510fb0SBill Paul 	if (hwrev == RL_HWREV_8169) {
1280ed510fb0SBill Paul 		error = re_diag(sc);
1281a94100faSBill Paul 		if (error) {
1282ed510fb0SBill Paul 			device_printf(dev,
1283ed510fb0SBill Paul 		    	"attach aborted due to hardware diag failure\n");
1284a94100faSBill Paul 			ether_ifdetach(ifp);
1285a94100faSBill Paul 			goto fail;
1286a94100faSBill Paul 		}
1287ed510fb0SBill Paul 	}
1288ed510fb0SBill Paul #endif
1289a94100faSBill Paul 
1290a94100faSBill Paul 	/* Hook interrupt last to avoid having to lock softc */
1291ed510fb0SBill Paul 	error = bus_setup_intr(dev, sc->rl_irq, INTR_TYPE_NET | INTR_MPSAFE |
1292ed510fb0SBill Paul 	    INTR_FAST, re_intr, sc, &sc->rl_intrhand);
1293a94100faSBill Paul 	if (error) {
1294d1754a9bSJohn Baldwin 		device_printf(dev, "couldn't set up irq\n");
1295a94100faSBill Paul 		ether_ifdetach(ifp);
1296a94100faSBill Paul 	}
1297a94100faSBill Paul 
1298a94100faSBill Paul fail:
1299ed510fb0SBill Paul 
1300a94100faSBill Paul 	if (error)
1301a94100faSBill Paul 		re_detach(dev);
1302a94100faSBill Paul 
1303a94100faSBill Paul 	return (error);
1304a94100faSBill Paul }
1305a94100faSBill Paul 
1306a94100faSBill Paul /*
1307a94100faSBill Paul  * Shutdown hardware and free up resources. This can be called any
1308a94100faSBill Paul  * time after the mutex has been initialized. It is called in both
1309a94100faSBill Paul  * the error case in attach and the normal detach case so it needs
1310a94100faSBill Paul  * to be careful about only freeing resources that have actually been
1311a94100faSBill Paul  * allocated.
1312a94100faSBill Paul  */
1313a94100faSBill Paul static int
1314a94100faSBill Paul re_detach(dev)
1315a94100faSBill Paul 	device_t		dev;
1316a94100faSBill Paul {
1317a94100faSBill Paul 	struct rl_softc		*sc;
1318a94100faSBill Paul 	struct ifnet		*ifp;
1319a94100faSBill Paul 	int			i;
1320a94100faSBill Paul 
1321a94100faSBill Paul 	sc = device_get_softc(dev);
1322fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1323aedd16d9SJohn-Mark Gurney 	KASSERT(mtx_initialized(&sc->rl_mtx), ("re mutex not initialized"));
132497b9d4baSJohn-Mark Gurney 
132540929967SGleb Smirnoff #ifdef DEVICE_POLLING
132640929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
132740929967SGleb Smirnoff 		ether_poll_deregister(ifp);
132840929967SGleb Smirnoff #endif
132997b9d4baSJohn-Mark Gurney 	/* These should only be active if attach succeeded */
1330525e6a87SRuslan Ermilov 	if (device_is_attached(dev)) {
133197b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
133297b9d4baSJohn-Mark Gurney #if 0
133397b9d4baSJohn-Mark Gurney 		sc->suspended = 1;
133497b9d4baSJohn-Mark Gurney #endif
1335a94100faSBill Paul 		re_stop(sc);
1336525e6a87SRuslan Ermilov 		RL_UNLOCK(sc);
1337d1754a9bSJohn Baldwin 		callout_drain(&sc->rl_stat_callout);
1338a94100faSBill Paul 		/*
1339a94100faSBill Paul 		 * Force off the IFF_UP flag here, in case someone
1340a94100faSBill Paul 		 * still had a BPF descriptor attached to this
134197b9d4baSJohn-Mark Gurney 		 * interface. If they do, ether_ifdetach() will cause
1342a94100faSBill Paul 		 * the BPF code to try and clear the promisc mode
1343a94100faSBill Paul 		 * flag, which will bubble down to re_ioctl(),
1344a94100faSBill Paul 		 * which will try to call re_init() again. This will
1345a94100faSBill Paul 		 * turn the NIC back on and restart the MII ticker,
1346a94100faSBill Paul 		 * which will panic the system when the kernel tries
1347a94100faSBill Paul 		 * to invoke the re_tick() function that isn't there
1348a94100faSBill Paul 		 * anymore.
1349a94100faSBill Paul 		 */
1350a94100faSBill Paul 		ifp->if_flags &= ~IFF_UP;
1351525e6a87SRuslan Ermilov 		ether_ifdetach(ifp);
1352a94100faSBill Paul 	}
1353a94100faSBill Paul 	if (sc->rl_miibus)
1354a94100faSBill Paul 		device_delete_child(dev, sc->rl_miibus);
1355a94100faSBill Paul 	bus_generic_detach(dev);
1356a94100faSBill Paul 
135797b9d4baSJohn-Mark Gurney 	/*
135897b9d4baSJohn-Mark Gurney 	 * The rest is resource deallocation, so we should already be
135997b9d4baSJohn-Mark Gurney 	 * stopped here.
136097b9d4baSJohn-Mark Gurney 	 */
136197b9d4baSJohn-Mark Gurney 
1362a94100faSBill Paul 	if (sc->rl_intrhand)
1363a94100faSBill Paul 		bus_teardown_intr(dev, sc->rl_irq, sc->rl_intrhand);
1364ad4f426eSWarner Losh 	if (ifp != NULL)
1365ad4f426eSWarner Losh 		if_free(ifp);
1366a94100faSBill Paul 	if (sc->rl_irq)
1367a94100faSBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->rl_irq);
1368a94100faSBill Paul 	if (sc->rl_res)
1369a94100faSBill Paul 		bus_release_resource(dev, RL_RES, RL_RID, sc->rl_res);
1370a94100faSBill Paul 
13710fc4974fSBill Paul 	/* Yield the CPU long enough for any tasks to drain */
13720fc4974fSBill Paul 
13730fc4974fSBill Paul         tsleep(sc, PPAUSE, "rewait", hz);
1374a94100faSBill Paul 
1375a94100faSBill Paul 	/* Unload and free the RX DMA ring memory and map */
1376a94100faSBill Paul 
1377a94100faSBill Paul 	if (sc->rl_ldata.rl_rx_list_tag) {
1378a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_rx_list_tag,
1379a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1380a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_rx_list_tag,
1381a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list,
1382a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1383a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_rx_list_tag);
1384a94100faSBill Paul 	}
1385a94100faSBill Paul 
1386a94100faSBill Paul 	/* Unload and free the TX DMA ring memory and map */
1387a94100faSBill Paul 
1388a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_list_tag) {
1389a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_tx_list_tag,
1390a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list_map);
1391a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_tx_list_tag,
1392a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list,
1393a94100faSBill Paul 		    sc->rl_ldata.rl_tx_list_map);
1394a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_tx_list_tag);
1395a94100faSBill Paul 	}
1396a94100faSBill Paul 
1397a94100faSBill Paul 	/* Destroy all the RX and TX buffer maps */
1398a94100faSBill Paul 
1399a94100faSBill Paul 	if (sc->rl_ldata.rl_mtag) {
1400a94100faSBill Paul 		for (i = 0; i < RL_TX_DESC_CNT; i++)
1401a94100faSBill Paul 			bus_dmamap_destroy(sc->rl_ldata.rl_mtag,
1402a94100faSBill Paul 			    sc->rl_ldata.rl_tx_dmamap[i]);
1403a94100faSBill Paul 		for (i = 0; i < RL_RX_DESC_CNT; i++)
1404a94100faSBill Paul 			bus_dmamap_destroy(sc->rl_ldata.rl_mtag,
1405a94100faSBill Paul 			    sc->rl_ldata.rl_rx_dmamap[i]);
1406a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_mtag);
1407a94100faSBill Paul 	}
1408a94100faSBill Paul 
1409a94100faSBill Paul 	/* Unload and free the stats buffer and map */
1410a94100faSBill Paul 
1411a94100faSBill Paul 	if (sc->rl_ldata.rl_stag) {
1412a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_stag,
1413a94100faSBill Paul 		    sc->rl_ldata.rl_rx_list_map);
1414a94100faSBill Paul 		bus_dmamem_free(sc->rl_ldata.rl_stag,
1415a94100faSBill Paul 		    sc->rl_ldata.rl_stats,
1416a94100faSBill Paul 		    sc->rl_ldata.rl_smap);
1417a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_ldata.rl_stag);
1418a94100faSBill Paul 	}
1419a94100faSBill Paul 
1420a94100faSBill Paul 	if (sc->rl_parent_tag)
1421a94100faSBill Paul 		bus_dma_tag_destroy(sc->rl_parent_tag);
1422a94100faSBill Paul 
1423a94100faSBill Paul 	mtx_destroy(&sc->rl_mtx);
1424a94100faSBill Paul 
1425a94100faSBill Paul 	return (0);
1426a94100faSBill Paul }
1427a94100faSBill Paul 
1428a94100faSBill Paul static int
1429a94100faSBill Paul re_newbuf(sc, idx, m)
1430a94100faSBill Paul 	struct rl_softc		*sc;
1431a94100faSBill Paul 	int			idx;
1432a94100faSBill Paul 	struct mbuf		*m;
1433a94100faSBill Paul {
1434a94100faSBill Paul 	struct rl_dmaload_arg	arg;
1435a94100faSBill Paul 	struct mbuf		*n = NULL;
1436a94100faSBill Paul 	int			error;
1437a94100faSBill Paul 
1438a94100faSBill Paul 	if (m == NULL) {
1439a94100faSBill Paul 		n = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1440a94100faSBill Paul 		if (n == NULL)
1441a94100faSBill Paul 			return (ENOBUFS);
1442a94100faSBill Paul 		m = n;
1443a94100faSBill Paul 	} else
1444a94100faSBill Paul 		m->m_data = m->m_ext.ext_buf;
1445a94100faSBill Paul 
1446a94100faSBill Paul 	m->m_len = m->m_pkthdr.len = MCLBYTES;
144722a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
144822a11c96SJohn-Mark Gurney 	/*
144922a11c96SJohn-Mark Gurney 	 * This is part of an evil trick to deal with non-x86 platforms.
145022a11c96SJohn-Mark Gurney 	 * The RealTek chip requires RX buffers to be aligned on 64-bit
145122a11c96SJohn-Mark Gurney 	 * boundaries, but that will hose non-x86 machines. To get around
145222a11c96SJohn-Mark Gurney 	 * this, we leave some empty space at the start of each buffer
145322a11c96SJohn-Mark Gurney 	 * and for non-x86 hosts, we copy the buffer back six bytes
145422a11c96SJohn-Mark Gurney 	 * to achieve word alignment. This is slightly more efficient
145522a11c96SJohn-Mark Gurney 	 * than allocating a new buffer, copying the contents, and
145622a11c96SJohn-Mark Gurney 	 * discarding the old buffer.
145722a11c96SJohn-Mark Gurney 	 */
145822a11c96SJohn-Mark Gurney 	m_adj(m, RE_ETHER_ALIGN);
145922a11c96SJohn-Mark Gurney #endif
1460a94100faSBill Paul 	arg.sc = sc;
1461a94100faSBill Paul 	arg.rl_idx = idx;
1462a94100faSBill Paul 	arg.rl_maxsegs = 1;
1463a94100faSBill Paul 	arg.rl_flags = 0;
1464a94100faSBill Paul 	arg.rl_ring = sc->rl_ldata.rl_rx_list;
1465a94100faSBill Paul 
1466a94100faSBill Paul 	error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag,
1467a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[idx], m, re_dma_map_desc,
1468a94100faSBill Paul 	    &arg, BUS_DMA_NOWAIT);
1469a94100faSBill Paul 	if (error || arg.rl_maxsegs != 1) {
1470a94100faSBill Paul 		if (n != NULL)
1471a94100faSBill Paul 			m_freem(n);
1472a94100faSBill Paul 		return (ENOMEM);
1473a94100faSBill Paul 	}
1474a94100faSBill Paul 
1475a94100faSBill Paul 	sc->rl_ldata.rl_rx_list[idx].rl_cmdstat |= htole32(RL_RDESC_CMD_OWN);
1476a94100faSBill Paul 	sc->rl_ldata.rl_rx_mbuf[idx] = m;
1477a94100faSBill Paul 
1478a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_mtag,
1479a94100faSBill Paul 	    sc->rl_ldata.rl_rx_dmamap[idx],
1480a94100faSBill Paul 	    BUS_DMASYNC_PREREAD);
1481a94100faSBill Paul 
1482a94100faSBill Paul 	return (0);
1483a94100faSBill Paul }
1484a94100faSBill Paul 
148522a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
148622a11c96SJohn-Mark Gurney static __inline void
148722a11c96SJohn-Mark Gurney re_fixup_rx(m)
148822a11c96SJohn-Mark Gurney 	struct mbuf		*m;
148922a11c96SJohn-Mark Gurney {
149022a11c96SJohn-Mark Gurney 	int                     i;
149122a11c96SJohn-Mark Gurney 	uint16_t                *src, *dst;
149222a11c96SJohn-Mark Gurney 
149322a11c96SJohn-Mark Gurney 	src = mtod(m, uint16_t *);
149422a11c96SJohn-Mark Gurney 	dst = src - (RE_ETHER_ALIGN - ETHER_ALIGN) / sizeof *src;
149522a11c96SJohn-Mark Gurney 
149622a11c96SJohn-Mark Gurney 	for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
149722a11c96SJohn-Mark Gurney 		*dst++ = *src++;
149822a11c96SJohn-Mark Gurney 
149922a11c96SJohn-Mark Gurney 	m->m_data -= RE_ETHER_ALIGN - ETHER_ALIGN;
150022a11c96SJohn-Mark Gurney 
150122a11c96SJohn-Mark Gurney 	return;
150222a11c96SJohn-Mark Gurney }
150322a11c96SJohn-Mark Gurney #endif
150422a11c96SJohn-Mark Gurney 
1505a94100faSBill Paul static int
1506a94100faSBill Paul re_tx_list_init(sc)
1507a94100faSBill Paul 	struct rl_softc		*sc;
1508a94100faSBill Paul {
150997b9d4baSJohn-Mark Gurney 
151097b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
151197b9d4baSJohn-Mark Gurney 
1512a94100faSBill Paul 	bzero ((char *)sc->rl_ldata.rl_tx_list, RL_TX_LIST_SZ);
1513a94100faSBill Paul 	bzero ((char *)&sc->rl_ldata.rl_tx_mbuf,
1514a94100faSBill Paul 	    (RL_TX_DESC_CNT * sizeof(struct mbuf *)));
1515a94100faSBill Paul 
1516a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1517a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map, BUS_DMASYNC_PREWRITE);
1518a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = 0;
1519a94100faSBill Paul 	sc->rl_ldata.rl_tx_considx = 0;
1520a94100faSBill Paul 	sc->rl_ldata.rl_tx_free = RL_TX_DESC_CNT;
1521a94100faSBill Paul 
1522a94100faSBill Paul 	return (0);
1523a94100faSBill Paul }
1524a94100faSBill Paul 
1525a94100faSBill Paul static int
1526a94100faSBill Paul re_rx_list_init(sc)
1527a94100faSBill Paul 	struct rl_softc		*sc;
1528a94100faSBill Paul {
1529a94100faSBill Paul 	int			i;
1530a94100faSBill Paul 
1531a94100faSBill Paul 	bzero ((char *)sc->rl_ldata.rl_rx_list, RL_RX_LIST_SZ);
1532a94100faSBill Paul 	bzero ((char *)&sc->rl_ldata.rl_rx_mbuf,
1533a94100faSBill Paul 	    (RL_RX_DESC_CNT * sizeof(struct mbuf *)));
1534a94100faSBill Paul 
1535a94100faSBill Paul 	for (i = 0; i < RL_RX_DESC_CNT; i++) {
1536a94100faSBill Paul 		if (re_newbuf(sc, i, NULL) == ENOBUFS)
1537a94100faSBill Paul 			return (ENOBUFS);
1538a94100faSBill Paul 	}
1539a94100faSBill Paul 
1540a94100faSBill Paul 	/* Flush the RX descriptors */
1541a94100faSBill Paul 
1542a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1543a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1544a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1545a94100faSBill Paul 
1546a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = 0;
1547a94100faSBill Paul 	sc->rl_head = sc->rl_tail = NULL;
1548a94100faSBill Paul 
1549a94100faSBill Paul 	return (0);
1550a94100faSBill Paul }
1551a94100faSBill Paul 
1552a94100faSBill Paul /*
1553a94100faSBill Paul  * RX handler for C+ and 8169. For the gigE chips, we support
1554a94100faSBill Paul  * the reception of jumbo frames that have been fragmented
1555a94100faSBill Paul  * across multiple 2K mbuf cluster buffers.
1556a94100faSBill Paul  */
1557ed510fb0SBill Paul static int
1558a94100faSBill Paul re_rxeof(sc)
1559a94100faSBill Paul 	struct rl_softc		*sc;
1560a94100faSBill Paul {
1561a94100faSBill Paul 	struct mbuf		*m;
1562a94100faSBill Paul 	struct ifnet		*ifp;
1563a94100faSBill Paul 	int			i, total_len;
1564a94100faSBill Paul 	struct rl_desc		*cur_rx;
1565a94100faSBill Paul 	u_int32_t		rxstat, rxvlan;
1566ed510fb0SBill Paul 	int			maxpkt = 16;
1567a94100faSBill Paul 
15685120abbfSSam Leffler 	RL_LOCK_ASSERT(sc);
15695120abbfSSam Leffler 
1570fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1571a94100faSBill Paul 	i = sc->rl_ldata.rl_rx_prodidx;
1572a94100faSBill Paul 
1573a94100faSBill Paul 	/* Invalidate the descriptor memory */
1574a94100faSBill Paul 
1575a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1576a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1577a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
1578a94100faSBill Paul 
1579ed510fb0SBill Paul 	while (!RL_OWN(&sc->rl_ldata.rl_rx_list[i]) && maxpkt) {
1580a94100faSBill Paul 		cur_rx = &sc->rl_ldata.rl_rx_list[i];
1581a94100faSBill Paul 		m = sc->rl_ldata.rl_rx_mbuf[i];
1582a94100faSBill Paul 		total_len = RL_RXBYTES(cur_rx);
1583a94100faSBill Paul 		rxstat = le32toh(cur_rx->rl_cmdstat);
1584a94100faSBill Paul 		rxvlan = le32toh(cur_rx->rl_vlanctl);
1585a94100faSBill Paul 
1586a94100faSBill Paul 		/* Invalidate the RX mbuf and unload its map */
1587a94100faSBill Paul 
1588a94100faSBill Paul 		bus_dmamap_sync(sc->rl_ldata.rl_mtag,
1589a94100faSBill Paul 		    sc->rl_ldata.rl_rx_dmamap[i],
1590a94100faSBill Paul 		    BUS_DMASYNC_POSTWRITE);
1591a94100faSBill Paul 		bus_dmamap_unload(sc->rl_ldata.rl_mtag,
1592a94100faSBill Paul 		    sc->rl_ldata.rl_rx_dmamap[i]);
1593a94100faSBill Paul 
1594a94100faSBill Paul 		if (!(rxstat & RL_RDESC_STAT_EOF)) {
159522a11c96SJohn-Mark Gurney 			m->m_len = RE_RX_DESC_BUFLEN;
1596a94100faSBill Paul 			if (sc->rl_head == NULL)
1597a94100faSBill Paul 				sc->rl_head = sc->rl_tail = m;
1598a94100faSBill Paul 			else {
1599a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
1600a94100faSBill Paul 				sc->rl_tail->m_next = m;
1601a94100faSBill Paul 				sc->rl_tail = m;
1602a94100faSBill Paul 			}
1603a94100faSBill Paul 			re_newbuf(sc, i, NULL);
1604a94100faSBill Paul 			RL_DESC_INC(i);
1605a94100faSBill Paul 			continue;
1606a94100faSBill Paul 		}
1607a94100faSBill Paul 
1608a94100faSBill Paul 		/*
1609a94100faSBill Paul 		 * NOTE: for the 8139C+, the frame length field
1610a94100faSBill Paul 		 * is always 12 bits in size, but for the gigE chips,
1611a94100faSBill Paul 		 * it is 13 bits (since the max RX frame length is 16K).
1612a94100faSBill Paul 		 * Unfortunately, all 32 bits in the status word
1613a94100faSBill Paul 		 * were already used, so to make room for the extra
1614a94100faSBill Paul 		 * length bit, RealTek took out the 'frame alignment
1615a94100faSBill Paul 		 * error' bit and shifted the other status bits
1616a94100faSBill Paul 		 * over one slot. The OWN, EOR, FS and LS bits are
1617a94100faSBill Paul 		 * still in the same places. We have already extracted
1618a94100faSBill Paul 		 * the frame length and checked the OWN bit, so rather
1619a94100faSBill Paul 		 * than using an alternate bit mapping, we shift the
1620a94100faSBill Paul 		 * status bits one space to the right so we can evaluate
1621a94100faSBill Paul 		 * them using the 8169 status as though it was in the
1622a94100faSBill Paul 		 * same format as that of the 8139C+.
1623a94100faSBill Paul 		 */
1624a94100faSBill Paul 		if (sc->rl_type == RL_8169)
1625a94100faSBill Paul 			rxstat >>= 1;
1626a94100faSBill Paul 
162722a11c96SJohn-Mark Gurney 		/*
162822a11c96SJohn-Mark Gurney 		 * if total_len > 2^13-1, both _RXERRSUM and _GIANT will be
162922a11c96SJohn-Mark Gurney 		 * set, but if CRC is clear, it will still be a valid frame.
163022a11c96SJohn-Mark Gurney 		 */
163122a11c96SJohn-Mark Gurney 		if (rxstat & RL_RDESC_STAT_RXERRSUM && !(total_len > 8191 &&
163222a11c96SJohn-Mark Gurney 		    (rxstat & RL_RDESC_STAT_ERRS) == RL_RDESC_STAT_GIANT)) {
1633a94100faSBill Paul 			ifp->if_ierrors++;
1634a94100faSBill Paul 			/*
1635a94100faSBill Paul 			 * If this is part of a multi-fragment packet,
1636a94100faSBill Paul 			 * discard all the pieces.
1637a94100faSBill Paul 			 */
1638a94100faSBill Paul 			if (sc->rl_head != NULL) {
1639a94100faSBill Paul 				m_freem(sc->rl_head);
1640a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
1641a94100faSBill Paul 			}
1642a94100faSBill Paul 			re_newbuf(sc, i, m);
1643a94100faSBill Paul 			RL_DESC_INC(i);
1644a94100faSBill Paul 			continue;
1645a94100faSBill Paul 		}
1646a94100faSBill Paul 
1647a94100faSBill Paul 		/*
1648a94100faSBill Paul 		 * If allocating a replacement mbuf fails,
1649a94100faSBill Paul 		 * reload the current one.
1650a94100faSBill Paul 		 */
1651a94100faSBill Paul 
1652a94100faSBill Paul 		if (re_newbuf(sc, i, NULL)) {
1653a94100faSBill Paul 			ifp->if_ierrors++;
1654a94100faSBill Paul 			if (sc->rl_head != NULL) {
1655a94100faSBill Paul 				m_freem(sc->rl_head);
1656a94100faSBill Paul 				sc->rl_head = sc->rl_tail = NULL;
1657a94100faSBill Paul 			}
1658a94100faSBill Paul 			re_newbuf(sc, i, m);
1659a94100faSBill Paul 			RL_DESC_INC(i);
1660a94100faSBill Paul 			continue;
1661a94100faSBill Paul 		}
1662a94100faSBill Paul 
1663a94100faSBill Paul 		RL_DESC_INC(i);
1664a94100faSBill Paul 
1665a94100faSBill Paul 		if (sc->rl_head != NULL) {
166622a11c96SJohn-Mark Gurney 			m->m_len = total_len % RE_RX_DESC_BUFLEN;
166722a11c96SJohn-Mark Gurney 			if (m->m_len == 0)
166822a11c96SJohn-Mark Gurney 				m->m_len = RE_RX_DESC_BUFLEN;
1669a94100faSBill Paul 			/*
1670a94100faSBill Paul 			 * Special case: if there's 4 bytes or less
1671a94100faSBill Paul 			 * in this buffer, the mbuf can be discarded:
1672a94100faSBill Paul 			 * the last 4 bytes is the CRC, which we don't
1673a94100faSBill Paul 			 * care about anyway.
1674a94100faSBill Paul 			 */
1675a94100faSBill Paul 			if (m->m_len <= ETHER_CRC_LEN) {
1676a94100faSBill Paul 				sc->rl_tail->m_len -=
1677a94100faSBill Paul 				    (ETHER_CRC_LEN - m->m_len);
1678a94100faSBill Paul 				m_freem(m);
1679a94100faSBill Paul 			} else {
1680a94100faSBill Paul 				m->m_len -= ETHER_CRC_LEN;
1681a94100faSBill Paul 				m->m_flags &= ~M_PKTHDR;
1682a94100faSBill Paul 				sc->rl_tail->m_next = m;
1683a94100faSBill Paul 			}
1684a94100faSBill Paul 			m = sc->rl_head;
1685a94100faSBill Paul 			sc->rl_head = sc->rl_tail = NULL;
1686a94100faSBill Paul 			m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1687a94100faSBill Paul 		} else
1688a94100faSBill Paul 			m->m_pkthdr.len = m->m_len =
1689a94100faSBill Paul 			    (total_len - ETHER_CRC_LEN);
1690a94100faSBill Paul 
169122a11c96SJohn-Mark Gurney #ifdef RE_FIXUP_RX
169222a11c96SJohn-Mark Gurney 		re_fixup_rx(m);
169322a11c96SJohn-Mark Gurney #endif
1694a94100faSBill Paul 		ifp->if_ipackets++;
1695a94100faSBill Paul 		m->m_pkthdr.rcvif = ifp;
1696a94100faSBill Paul 
1697a94100faSBill Paul 		/* Do RX checksumming if enabled */
1698a94100faSBill Paul 
1699a94100faSBill Paul 		if (ifp->if_capenable & IFCAP_RXCSUM) {
1700a94100faSBill Paul 
1701a94100faSBill Paul 			/* Check IP header checksum */
1702a94100faSBill Paul 			if (rxstat & RL_RDESC_STAT_PROTOID)
1703a94100faSBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
1704a94100faSBill Paul 			if (!(rxstat & RL_RDESC_STAT_IPSUMBAD))
1705a94100faSBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
1706a94100faSBill Paul 
1707a94100faSBill Paul 			/* Check TCP/UDP checksum */
1708a94100faSBill Paul 			if ((RL_TCPPKT(rxstat) &&
1709a94100faSBill Paul 			    !(rxstat & RL_RDESC_STAT_TCPSUMBAD)) ||
1710a94100faSBill Paul 			    (RL_UDPPKT(rxstat) &&
1711a94100faSBill Paul 			    !(rxstat & RL_RDESC_STAT_UDPSUMBAD))) {
1712a94100faSBill Paul 				m->m_pkthdr.csum_flags |=
1713a94100faSBill Paul 				    CSUM_DATA_VALID|CSUM_PSEUDO_HDR;
1714a94100faSBill Paul 				m->m_pkthdr.csum_data = 0xffff;
1715a94100faSBill Paul 			}
1716a94100faSBill Paul 		}
1717ed510fb0SBill Paul 		maxpkt--;
1718d147662cSGleb Smirnoff 		if (rxvlan & RL_RDESC_VLANCTL_TAG) {
1719a94100faSBill Paul 			VLAN_INPUT_TAG(ifp, m,
1720d147662cSGleb Smirnoff 			    ntohs((rxvlan & RL_RDESC_VLANCTL_DATA)));
1721d147662cSGleb Smirnoff 			if (m == NULL)
1722d147662cSGleb Smirnoff 				continue;
1723d147662cSGleb Smirnoff 		}
17245120abbfSSam Leffler 		RL_UNLOCK(sc);
1725a94100faSBill Paul 		(*ifp->if_input)(ifp, m);
17265120abbfSSam Leffler 		RL_LOCK(sc);
1727a94100faSBill Paul 	}
1728a94100faSBill Paul 
1729a94100faSBill Paul 	/* Flush the RX DMA ring */
1730a94100faSBill Paul 
1731a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_rx_list_tag,
1732a94100faSBill Paul 	    sc->rl_ldata.rl_rx_list_map,
1733a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1734a94100faSBill Paul 
1735a94100faSBill Paul 	sc->rl_ldata.rl_rx_prodidx = i;
1736ed510fb0SBill Paul 
1737ed510fb0SBill Paul 	if (maxpkt)
1738ed510fb0SBill Paul 		return(EAGAIN);
1739ed510fb0SBill Paul 
1740ed510fb0SBill Paul 	return(0);
1741a94100faSBill Paul }
1742a94100faSBill Paul 
1743a94100faSBill Paul static void
1744a94100faSBill Paul re_txeof(sc)
1745a94100faSBill Paul 	struct rl_softc		*sc;
1746a94100faSBill Paul {
1747a94100faSBill Paul 	struct ifnet		*ifp;
1748a94100faSBill Paul 	u_int32_t		txstat;
1749a94100faSBill Paul 	int			idx;
1750a94100faSBill Paul 
1751fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
1752a94100faSBill Paul 	idx = sc->rl_ldata.rl_tx_considx;
1753a94100faSBill Paul 
1754a94100faSBill Paul 	/* Invalidate the TX descriptor list */
1755a94100faSBill Paul 
1756a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
1757a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
1758a94100faSBill Paul 	    BUS_DMASYNC_POSTREAD);
1759a94100faSBill Paul 
1760ed510fb0SBill Paul 	while (sc->rl_ldata.rl_tx_free < RL_TX_DESC_CNT) {
1761a94100faSBill Paul 
1762a94100faSBill Paul 		txstat = le32toh(sc->rl_ldata.rl_tx_list[idx].rl_cmdstat);
1763a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_OWN)
1764a94100faSBill Paul 			break;
1765a94100faSBill Paul 
1766ed510fb0SBill Paul 		sc->rl_ldata.rl_tx_list[idx].rl_bufaddr_lo = 0;
1767ed510fb0SBill Paul 
1768a94100faSBill Paul 		/*
1769a94100faSBill Paul 		 * We only stash mbufs in the last descriptor
1770a94100faSBill Paul 		 * in a fragment chain, which also happens to
1771a94100faSBill Paul 		 * be the only place where the TX status bits
1772a94100faSBill Paul 		 * are valid.
1773a94100faSBill Paul 		 */
1774a94100faSBill Paul 
1775a94100faSBill Paul 		if (txstat & RL_TDESC_CMD_EOF) {
1776a94100faSBill Paul 			m_freem(sc->rl_ldata.rl_tx_mbuf[idx]);
1777a94100faSBill Paul 			sc->rl_ldata.rl_tx_mbuf[idx] = NULL;
1778a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_mtag,
1779a94100faSBill Paul 			    sc->rl_ldata.rl_tx_dmamap[idx]);
1780a94100faSBill Paul 			if (txstat & (RL_TDESC_STAT_EXCESSCOL|
1781a94100faSBill Paul 			    RL_TDESC_STAT_COLCNT))
1782a94100faSBill Paul 				ifp->if_collisions++;
1783a94100faSBill Paul 			if (txstat & RL_TDESC_STAT_TXERRSUM)
1784a94100faSBill Paul 				ifp->if_oerrors++;
1785a94100faSBill Paul 			else
1786a94100faSBill Paul 				ifp->if_opackets++;
1787a94100faSBill Paul 		}
1788a94100faSBill Paul 		sc->rl_ldata.rl_tx_free++;
1789a94100faSBill Paul 		RL_DESC_INC(idx);
1790a94100faSBill Paul 	}
1791a94100faSBill Paul 
1792a94100faSBill Paul 	/* No changes made to the TX ring, so no flush needed */
1793a94100faSBill Paul 
1794ed510fb0SBill Paul 	if (sc->rl_ldata.rl_tx_free) {
1795a94100faSBill Paul 		sc->rl_ldata.rl_tx_considx = idx;
179613f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1797a94100faSBill Paul 		ifp->if_timer = 0;
1798a94100faSBill Paul 	}
1799a94100faSBill Paul 
18000fc4974fSBill Paul 	/*
18010fc4974fSBill Paul 	 * Some chips will ignore a second TX request issued while an
18020fc4974fSBill Paul 	 * existing transmission is in progress. If the transmitter goes
18030fc4974fSBill Paul 	 * idle but there are still packets waiting to be sent, we need
18040fc4974fSBill Paul 	 * to restart the channel here to flush them out. This only seems
18050fc4974fSBill Paul 	 * to be required with the PCIe devices.
18060fc4974fSBill Paul 	 */
18070fc4974fSBill Paul 
18080fc4974fSBill Paul 	if (sc->rl_ldata.rl_tx_free < RL_TX_DESC_CNT)
18090fc4974fSBill Paul 	    CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
18100fc4974fSBill Paul 
1811ed510fb0SBill Paul #ifdef RE_TX_MODERATION
1812a94100faSBill Paul 	/*
1813a94100faSBill Paul 	 * If not all descriptors have been released reaped yet,
1814a94100faSBill Paul 	 * reload the timer so that we will eventually get another
1815a94100faSBill Paul 	 * interrupt that will cause us to re-enter this routine.
1816a94100faSBill Paul 	 * This is done in case the transmitter has gone idle.
1817a94100faSBill Paul 	 */
1818a94100faSBill Paul 	if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT)
1819a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERCNT, 1);
1820ed510fb0SBill Paul #endif
18210fc4974fSBill Paul 
1822a94100faSBill Paul }
1823a94100faSBill Paul 
1824a94100faSBill Paul static void
1825a94100faSBill Paul re_tick(xsc)
1826a94100faSBill Paul 	void			*xsc;
1827a94100faSBill Paul {
1828a94100faSBill Paul 	struct rl_softc		*sc;
1829d1754a9bSJohn Baldwin 	struct mii_data		*mii;
1830ed510fb0SBill Paul 	struct ifnet		*ifp;
1831a94100faSBill Paul 
1832a94100faSBill Paul 	sc = xsc;
1833ed510fb0SBill Paul 	ifp = sc->rl_ifp;
183497b9d4baSJohn-Mark Gurney 
183597b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
183697b9d4baSJohn-Mark Gurney 
1837a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
1838a94100faSBill Paul 
1839a94100faSBill Paul 	mii_tick(mii);
1840ed510fb0SBill Paul 	if (sc->rl_link) {
1841ed510fb0SBill Paul 		if (!(mii->mii_media_status & IFM_ACTIVE))
1842ed510fb0SBill Paul 			sc->rl_link = 0;
1843ed510fb0SBill Paul 	} else {
1844ed510fb0SBill Paul 		if (mii->mii_media_status & IFM_ACTIVE &&
1845ed510fb0SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
1846ed510fb0SBill Paul 			sc->rl_link = 1;
1847ed510fb0SBill Paul 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1848ed510fb0SBill Paul 				taskqueue_enqueue_fast(taskqueue_fast,
1849ed510fb0SBill Paul 				    &sc->rl_txtask);
1850ed510fb0SBill Paul 		}
1851ed510fb0SBill Paul 	}
1852a94100faSBill Paul 
1853d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
1854a94100faSBill Paul }
1855a94100faSBill Paul 
1856a94100faSBill Paul #ifdef DEVICE_POLLING
1857a94100faSBill Paul static void
1858a94100faSBill Paul re_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
1859a94100faSBill Paul {
1860a94100faSBill Paul 	struct rl_softc *sc = ifp->if_softc;
1861a94100faSBill Paul 
1862a94100faSBill Paul 	RL_LOCK(sc);
186340929967SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
186497b9d4baSJohn-Mark Gurney 		re_poll_locked(ifp, cmd, count);
186597b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
186697b9d4baSJohn-Mark Gurney }
186797b9d4baSJohn-Mark Gurney 
186897b9d4baSJohn-Mark Gurney static void
186997b9d4baSJohn-Mark Gurney re_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
187097b9d4baSJohn-Mark Gurney {
187197b9d4baSJohn-Mark Gurney 	struct rl_softc *sc = ifp->if_softc;
187297b9d4baSJohn-Mark Gurney 
187397b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
187497b9d4baSJohn-Mark Gurney 
1875a94100faSBill Paul 	sc->rxcycles = count;
1876a94100faSBill Paul 	re_rxeof(sc);
1877a94100faSBill Paul 	re_txeof(sc);
1878a94100faSBill Paul 
187937652939SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1880ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask);
1881a94100faSBill Paul 
1882a94100faSBill Paul 	if (cmd == POLL_AND_CHECK_STATUS) { /* also check status register */
1883a94100faSBill Paul 		u_int16_t       status;
1884a94100faSBill Paul 
1885a94100faSBill Paul 		status = CSR_READ_2(sc, RL_ISR);
1886a94100faSBill Paul 		if (status == 0xffff)
188797b9d4baSJohn-Mark Gurney 			return;
1888a94100faSBill Paul 		if (status)
1889a94100faSBill Paul 			CSR_WRITE_2(sc, RL_ISR, status);
1890a94100faSBill Paul 
1891a94100faSBill Paul 		/*
1892a94100faSBill Paul 		 * XXX check behaviour on receiver stalls.
1893a94100faSBill Paul 		 */
1894a94100faSBill Paul 
1895a94100faSBill Paul 		if (status & RL_ISR_SYSTEM_ERR) {
1896a94100faSBill Paul 			re_reset(sc);
189797b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
1898a94100faSBill Paul 		}
1899a94100faSBill Paul 	}
1900a94100faSBill Paul }
1901a94100faSBill Paul #endif /* DEVICE_POLLING */
1902a94100faSBill Paul 
1903a94100faSBill Paul static void
1904a94100faSBill Paul re_intr(arg)
1905a94100faSBill Paul 	void			*arg;
1906a94100faSBill Paul {
1907a94100faSBill Paul 	struct rl_softc		*sc;
1908a94100faSBill Paul 	struct ifnet		*ifp;
1909ed510fb0SBill Paul 	uint16_t		status;
1910a94100faSBill Paul 
1911a94100faSBill Paul 	sc = arg;
1912ed510fb0SBill Paul 	ifp = sc->rl_ifp;
1913ed510fb0SBill Paul 
1914ed510fb0SBill Paul 	status = CSR_READ_2(sc, RL_ISR);
1915498bd0d3SBill Paul 	if (status == 0xFFFF || (status & RL_INTRS_CPLUS) == 0)
1916ed510fb0SBill Paul                 return;
1917ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0);
1918ed510fb0SBill Paul 
1919ed510fb0SBill Paul 	taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
1920ed510fb0SBill Paul 
1921ed510fb0SBill Paul 	return;
1922ed510fb0SBill Paul }
1923ed510fb0SBill Paul 
1924ed510fb0SBill Paul static void
1925ed510fb0SBill Paul re_int_task(arg, npending)
1926ed510fb0SBill Paul 	void			*arg;
1927ed510fb0SBill Paul 	int			npending;
1928ed510fb0SBill Paul {
1929ed510fb0SBill Paul 	struct rl_softc		*sc;
1930ed510fb0SBill Paul 	struct ifnet		*ifp;
1931ed510fb0SBill Paul 	u_int16_t		status;
1932ed510fb0SBill Paul 	int			rval = 0;
1933ed510fb0SBill Paul 
1934ed510fb0SBill Paul 	sc = arg;
1935ed510fb0SBill Paul 	ifp = sc->rl_ifp;
1936a94100faSBill Paul 
1937a94100faSBill Paul 	RL_LOCK(sc);
193897b9d4baSJohn-Mark Gurney 
1939a94100faSBill Paul 	status = CSR_READ_2(sc, RL_ISR);
1940a94100faSBill Paul         CSR_WRITE_2(sc, RL_ISR, status);
1941a94100faSBill Paul 
1942ed510fb0SBill Paul 	if (sc->suspended || !(ifp->if_flags & IFF_UP)) {
1943ed510fb0SBill Paul 		RL_UNLOCK(sc);
1944ed510fb0SBill Paul 		return;
1945ed510fb0SBill Paul 	}
1946a94100faSBill Paul 
1947ed510fb0SBill Paul #ifdef DEVICE_POLLING
1948ed510fb0SBill Paul 	if  (ifp->if_capenable & IFCAP_POLLING) {
1949ed510fb0SBill Paul 		RL_UNLOCK(sc);
1950ed510fb0SBill Paul 		return;
1951ed510fb0SBill Paul 	}
1952ed510fb0SBill Paul #endif
1953a94100faSBill Paul 
1954ed510fb0SBill Paul 	if (status & (RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_FIFO_OFLOW))
1955ed510fb0SBill Paul 		rval = re_rxeof(sc);
1956ed510fb0SBill Paul 
1957ed510fb0SBill Paul #ifdef RE_TX_MODERATION
1958ed510fb0SBill Paul 	if (status & (RL_ISR_TIMEOUT_EXPIRED|
1959ed510fb0SBill Paul #else
1960ed510fb0SBill Paul 	if (status & (RL_ISR_TX_OK|
1961ed510fb0SBill Paul #endif
1962ed510fb0SBill Paul 	    RL_ISR_TX_ERR|RL_ISR_TX_DESC_UNAVAIL))
1963a94100faSBill Paul 		re_txeof(sc);
1964a94100faSBill Paul 
1965a94100faSBill Paul 	if (status & RL_ISR_SYSTEM_ERR) {
1966a94100faSBill Paul 		re_reset(sc);
196797b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
1968a94100faSBill Paul 	}
1969a94100faSBill Paul 
1970a94100faSBill Paul 	if (status & RL_ISR_LINKCHG) {
1971d1754a9bSJohn Baldwin 		callout_stop(&sc->rl_stat_callout);
1972d1754a9bSJohn Baldwin 		re_tick(sc);
1973a94100faSBill Paul 	}
1974a94100faSBill Paul 
197552732175SMax Laier 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1976ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_txtask);
1977a94100faSBill Paul 
1978a94100faSBill Paul 	RL_UNLOCK(sc);
1979ed510fb0SBill Paul 
1980ed510fb0SBill Paul         if ((CSR_READ_2(sc, RL_ISR) & RL_INTRS_CPLUS) || rval) {
1981ed510fb0SBill Paul 		taskqueue_enqueue_fast(taskqueue_fast, &sc->rl_inttask);
1982ed510fb0SBill Paul 		return;
1983ed510fb0SBill Paul 	}
1984ed510fb0SBill Paul 
1985ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
1986ed510fb0SBill Paul 
1987ed510fb0SBill Paul 	return;
1988a94100faSBill Paul }
1989a94100faSBill Paul 
1990a94100faSBill Paul static int
1991a94100faSBill Paul re_encap(sc, m_head, idx)
1992a94100faSBill Paul 	struct rl_softc		*sc;
199380a2a305SJohn-Mark Gurney 	struct mbuf		**m_head;
1994a94100faSBill Paul 	int			*idx;
1995a94100faSBill Paul {
1996a94100faSBill Paul 	struct mbuf		*m_new = NULL;
1997a94100faSBill Paul 	struct rl_dmaload_arg	arg;
1998a94100faSBill Paul 	bus_dmamap_t		map;
1999a94100faSBill Paul 	int			error;
2000a94100faSBill Paul 	struct m_tag		*mtag;
2001a94100faSBill Paul 
200297b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
200397b9d4baSJohn-Mark Gurney 
20047cae6651SBill Paul 	if (sc->rl_ldata.rl_tx_free <= 4)
2005a94100faSBill Paul 		return (EFBIG);
2006a94100faSBill Paul 
2007a94100faSBill Paul 	/*
2008a94100faSBill Paul 	 * Set up checksum offload. Note: checksum offload bits must
2009a94100faSBill Paul 	 * appear in all descriptors of a multi-descriptor transmit
201022a11c96SJohn-Mark Gurney 	 * attempt. This is according to testing done with an 8169
201122a11c96SJohn-Mark Gurney 	 * chip. This is a requirement.
2012a94100faSBill Paul 	 */
2013a94100faSBill Paul 
2014a94100faSBill Paul 	arg.rl_flags = 0;
2015a94100faSBill Paul 
201680a2a305SJohn-Mark Gurney 	if ((*m_head)->m_pkthdr.csum_flags & CSUM_IP)
2017a94100faSBill Paul 		arg.rl_flags |= RL_TDESC_CMD_IPCSUM;
201880a2a305SJohn-Mark Gurney 	if ((*m_head)->m_pkthdr.csum_flags & CSUM_TCP)
2019a94100faSBill Paul 		arg.rl_flags |= RL_TDESC_CMD_TCPCSUM;
202080a2a305SJohn-Mark Gurney 	if ((*m_head)->m_pkthdr.csum_flags & CSUM_UDP)
2021a94100faSBill Paul 		arg.rl_flags |= RL_TDESC_CMD_UDPCSUM;
2022a94100faSBill Paul 
2023a94100faSBill Paul 	arg.sc = sc;
2024a94100faSBill Paul 	arg.rl_idx = *idx;
2025a94100faSBill Paul 	arg.rl_maxsegs = sc->rl_ldata.rl_tx_free;
20267cae6651SBill Paul 	if (arg.rl_maxsegs > 4)
20277cae6651SBill Paul 		arg.rl_maxsegs -= 4;
2028a94100faSBill Paul 	arg.rl_ring = sc->rl_ldata.rl_tx_list;
2029a94100faSBill Paul 
2030a94100faSBill Paul 	map = sc->rl_ldata.rl_tx_dmamap[*idx];
20310fc4974fSBill Paul 
20320fc4974fSBill Paul 	/*
20330fc4974fSBill Paul 	 * With some of the RealTek chips, using the checksum offload
20340fc4974fSBill Paul 	 * support in conjunction with the autopadding feature results
20350fc4974fSBill Paul 	 * in the transmission of corrupt frames. For example, if we
20360fc4974fSBill Paul 	 * need to send a really small IP fragment that's less than 60
20370fc4974fSBill Paul 	 * bytes in size, and IP header checksumming is enabled, the
20380fc4974fSBill Paul 	 * resulting ethernet frame that appears on the wire will
20390fc4974fSBill Paul 	 * have garbled payload. To work around this, if TX checksum
20400fc4974fSBill Paul 	 * offload is enabled, we always manually pad short frames out
20410fc4974fSBill Paul 	 * to the minimum ethernet frame size. We do this by pretending
20420fc4974fSBill Paul 	 * the mbuf chain has too many fragments so the coalescing code
20430fc4974fSBill Paul 	 * below can assemble the packet into a single buffer that's
20440fc4974fSBill Paul 	 * padded out to the mininum frame size.
20450fc4974fSBill Paul 	 */
20460fc4974fSBill Paul 
20470fc4974fSBill Paul 	if (arg.rl_flags && (*m_head)->m_pkthdr.len < RL_MIN_FRAMELEN)
20480fc4974fSBill Paul 		error = EFBIG;
20490fc4974fSBill Paul 	else
2050a94100faSBill Paul 		error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map,
205180a2a305SJohn-Mark Gurney 		    *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT);
2052a94100faSBill Paul 
2053a94100faSBill Paul 	if (error && error != EFBIG) {
2054d1754a9bSJohn Baldwin 		if_printf(sc->rl_ifp, "can't map mbuf (error %d)\n", error);
2055a94100faSBill Paul 		return (ENOBUFS);
2056a94100faSBill Paul 	}
2057a94100faSBill Paul 
2058a94100faSBill Paul 	/* Too many segments to map, coalesce into a single mbuf */
2059a94100faSBill Paul 
2060a94100faSBill Paul 	if (error || arg.rl_maxsegs == 0) {
206180a2a305SJohn-Mark Gurney 		m_new = m_defrag(*m_head, M_DONTWAIT);
2062a94100faSBill Paul 		if (m_new == NULL)
206380a2a305SJohn-Mark Gurney 			return (ENOBUFS);
2064a94100faSBill Paul 		else
206580a2a305SJohn-Mark Gurney 			*m_head = m_new;
2066a94100faSBill Paul 
20670fc4974fSBill Paul 		/*
20680fc4974fSBill Paul 		 * Manually pad short frames, and zero the pad space
20690fc4974fSBill Paul 		 * to avoid leaking data.
20700fc4974fSBill Paul 		 */
20710fc4974fSBill Paul 
20720fc4974fSBill Paul 		if (m_new->m_pkthdr.len < RL_MIN_FRAMELEN) {
20730fc4974fSBill Paul 			bzero(mtod(m_new, char *) + m_new->m_pkthdr.len,
20740fc4974fSBill Paul 			    RL_MIN_FRAMELEN - m_new->m_pkthdr.len);
20750fc4974fSBill Paul 			m_new->m_pkthdr.len += RL_MIN_FRAMELEN -
20760fc4974fSBill Paul 			    m_new->m_pkthdr.len;
20770fc4974fSBill Paul 			m_new->m_len = m_new->m_pkthdr.len;
20780fc4974fSBill Paul 		}
20790fc4974fSBill Paul 
2080a94100faSBill Paul 		arg.sc = sc;
2081a94100faSBill Paul 		arg.rl_idx = *idx;
2082a94100faSBill Paul 		arg.rl_maxsegs = sc->rl_ldata.rl_tx_free;
2083a94100faSBill Paul 		arg.rl_ring = sc->rl_ldata.rl_tx_list;
2084a94100faSBill Paul 
2085a94100faSBill Paul 		error = bus_dmamap_load_mbuf(sc->rl_ldata.rl_mtag, map,
208680a2a305SJohn-Mark Gurney 		    *m_head, re_dma_map_desc, &arg, BUS_DMA_NOWAIT);
2087a94100faSBill Paul 		if (error) {
2088d1754a9bSJohn Baldwin 			if_printf(sc->rl_ifp, "can't map mbuf (error %d)\n",
2089d1754a9bSJohn Baldwin 			    error);
2090a94100faSBill Paul 			return (EFBIG);
2091a94100faSBill Paul 		}
2092a94100faSBill Paul 	}
2093a94100faSBill Paul 
2094a94100faSBill Paul 	/*
2095a94100faSBill Paul 	 * Insure that the map for this transmission
2096a94100faSBill Paul 	 * is placed at the array index of the last descriptor
209722a11c96SJohn-Mark Gurney 	 * in this chain.  (Swap last and first dmamaps.)
2098a94100faSBill Paul 	 */
2099a94100faSBill Paul 	sc->rl_ldata.rl_tx_dmamap[*idx] =
2100a94100faSBill Paul 	    sc->rl_ldata.rl_tx_dmamap[arg.rl_idx];
2101a94100faSBill Paul 	sc->rl_ldata.rl_tx_dmamap[arg.rl_idx] = map;
2102a94100faSBill Paul 
210380a2a305SJohn-Mark Gurney 	sc->rl_ldata.rl_tx_mbuf[arg.rl_idx] = *m_head;
2104a94100faSBill Paul 	sc->rl_ldata.rl_tx_free -= arg.rl_maxsegs;
2105a94100faSBill Paul 
2106a94100faSBill Paul 	/*
2107a94100faSBill Paul 	 * Set up hardware VLAN tagging. Note: vlan tag info must
2108a94100faSBill Paul 	 * appear in the first descriptor of a multi-descriptor
2109a94100faSBill Paul 	 * transmission attempt.
2110a94100faSBill Paul 	 */
2111a94100faSBill Paul 
2112fc74a9f9SBrooks Davis 	mtag = VLAN_OUTPUT_TAG(sc->rl_ifp, *m_head);
2113a94100faSBill Paul 	if (mtag != NULL)
2114a94100faSBill Paul 		sc->rl_ldata.rl_tx_list[*idx].rl_vlanctl =
2115a94100faSBill Paul 		    htole32(htons(VLAN_TAG_VALUE(mtag)) | RL_TDESC_VLANCTL_TAG);
2116a94100faSBill Paul 
2117a94100faSBill Paul 	/* Transfer ownership of packet to the chip. */
2118a94100faSBill Paul 
2119a94100faSBill Paul 	sc->rl_ldata.rl_tx_list[arg.rl_idx].rl_cmdstat |=
2120a94100faSBill Paul 	    htole32(RL_TDESC_CMD_OWN);
2121a94100faSBill Paul 	if (*idx != arg.rl_idx)
2122a94100faSBill Paul 		sc->rl_ldata.rl_tx_list[*idx].rl_cmdstat |=
2123a94100faSBill Paul 		    htole32(RL_TDESC_CMD_OWN);
2124a94100faSBill Paul 
2125a94100faSBill Paul         RL_DESC_INC(arg.rl_idx);
2126a94100faSBill Paul 	*idx = arg.rl_idx;
2127a94100faSBill Paul 
2128a94100faSBill Paul 	return (0);
2129a94100faSBill Paul }
2130a94100faSBill Paul 
213197b9d4baSJohn-Mark Gurney static void
2132ed510fb0SBill Paul re_tx_task(arg, npending)
2133ed510fb0SBill Paul 	void			*arg;
2134ed510fb0SBill Paul 	int			npending;
213597b9d4baSJohn-Mark Gurney {
2136ed510fb0SBill Paul 	struct ifnet		*ifp;
213797b9d4baSJohn-Mark Gurney 
2138ed510fb0SBill Paul 	ifp = arg;
2139ed510fb0SBill Paul 	re_start(ifp);
2140ed510fb0SBill Paul 
2141ed510fb0SBill Paul 	return;
214297b9d4baSJohn-Mark Gurney }
214397b9d4baSJohn-Mark Gurney 
2144a94100faSBill Paul /*
2145a94100faSBill Paul  * Main transmit routine for C+ and gigE NICs.
2146a94100faSBill Paul  */
2147a94100faSBill Paul static void
2148ed510fb0SBill Paul re_start(ifp)
2149a94100faSBill Paul 	struct ifnet		*ifp;
2150a94100faSBill Paul {
2151a94100faSBill Paul 	struct rl_softc		*sc;
2152a94100faSBill Paul 	struct mbuf		*m_head = NULL;
215352732175SMax Laier 	int			idx, queued = 0;
2154a94100faSBill Paul 
2155a94100faSBill Paul 	sc = ifp->if_softc;
215697b9d4baSJohn-Mark Gurney 
2157ed510fb0SBill Paul 	RL_LOCK(sc);
2158ed510fb0SBill Paul 
2159ed510fb0SBill Paul 	if (!sc->rl_link || ifp->if_drv_flags & IFF_DRV_OACTIVE) {
2160ed510fb0SBill Paul 		RL_UNLOCK(sc);
2161ed510fb0SBill Paul 		return;
2162ed510fb0SBill Paul 	}
2163a94100faSBill Paul 
2164a94100faSBill Paul 	idx = sc->rl_ldata.rl_tx_prodidx;
2165a94100faSBill Paul 
2166a94100faSBill Paul 	while (sc->rl_ldata.rl_tx_mbuf[idx] == NULL) {
216752732175SMax Laier 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
2168a94100faSBill Paul 		if (m_head == NULL)
2169a94100faSBill Paul 			break;
2170a94100faSBill Paul 
217180a2a305SJohn-Mark Gurney 		if (re_encap(sc, &m_head, &idx)) {
217252732175SMax Laier 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
217313f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2174a94100faSBill Paul 			break;
2175a94100faSBill Paul 		}
2176a94100faSBill Paul 
2177a94100faSBill Paul 		/*
2178a94100faSBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
2179a94100faSBill Paul 		 * to him.
2180a94100faSBill Paul 		 */
2181a94100faSBill Paul 		BPF_MTAP(ifp, m_head);
218252732175SMax Laier 
218352732175SMax Laier 		queued++;
2184a94100faSBill Paul 	}
2185a94100faSBill Paul 
2186ed510fb0SBill Paul 	if (queued == 0) {
2187ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2188ed510fb0SBill Paul 		if (sc->rl_ldata.rl_tx_free != RL_TX_DESC_CNT)
2189ed510fb0SBill Paul 			CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2190ed510fb0SBill Paul #endif
2191ed510fb0SBill Paul 		RL_UNLOCK(sc);
219252732175SMax Laier 		return;
2193ed510fb0SBill Paul 	}
219452732175SMax Laier 
2195a94100faSBill Paul 	/* Flush the TX descriptors */
2196a94100faSBill Paul 
2197a94100faSBill Paul 	bus_dmamap_sync(sc->rl_ldata.rl_tx_list_tag,
2198a94100faSBill Paul 	    sc->rl_ldata.rl_tx_list_map,
2199a94100faSBill Paul 	    BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
2200a94100faSBill Paul 
2201a94100faSBill Paul 	sc->rl_ldata.rl_tx_prodidx = idx;
2202a94100faSBill Paul 
2203a94100faSBill Paul 	/*
2204a94100faSBill Paul 	 * RealTek put the TX poll request register in a different
2205a94100faSBill Paul 	 * location on the 8169 gigE chip. I don't know why.
2206a94100faSBill Paul 	 */
2207a94100faSBill Paul 
22080fc4974fSBill Paul 	CSR_WRITE_1(sc, sc->rl_txstart, RL_TXSTART_START);
2209a94100faSBill Paul 
2210ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2211a94100faSBill Paul 	/*
2212a94100faSBill Paul 	 * Use the countdown timer for interrupt moderation.
2213a94100faSBill Paul 	 * 'TX done' interrupts are disabled. Instead, we reset the
2214a94100faSBill Paul 	 * countdown timer, which will begin counting until it hits
2215a94100faSBill Paul 	 * the value in the TIMERINT register, and then trigger an
2216a94100faSBill Paul 	 * interrupt. Each time we write to the TIMERCNT register,
2217a94100faSBill Paul 	 * the timer count is reset to 0.
2218a94100faSBill Paul 	 */
2219a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TIMERCNT, 1);
2220ed510fb0SBill Paul #endif
2221a94100faSBill Paul 
2222a94100faSBill Paul 	/*
2223a94100faSBill Paul 	 * Set a timeout in case the chip goes out to lunch.
2224a94100faSBill Paul 	 */
2225ed510fb0SBill Paul 
2226a94100faSBill Paul 	ifp->if_timer = 5;
2227ed510fb0SBill Paul 
2228ed510fb0SBill Paul 	RL_UNLOCK(sc);
2229ed510fb0SBill Paul 
2230ed510fb0SBill Paul 	return;
2231a94100faSBill Paul }
2232a94100faSBill Paul 
2233a94100faSBill Paul static void
2234a94100faSBill Paul re_init(xsc)
2235a94100faSBill Paul 	void			*xsc;
2236a94100faSBill Paul {
2237a94100faSBill Paul 	struct rl_softc		*sc = xsc;
223897b9d4baSJohn-Mark Gurney 
223997b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
224097b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
224197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
224297b9d4baSJohn-Mark Gurney }
224397b9d4baSJohn-Mark Gurney 
224497b9d4baSJohn-Mark Gurney static void
224597b9d4baSJohn-Mark Gurney re_init_locked(sc)
224697b9d4baSJohn-Mark Gurney 	struct rl_softc		*sc;
224797b9d4baSJohn-Mark Gurney {
2248fc74a9f9SBrooks Davis 	struct ifnet		*ifp = sc->rl_ifp;
2249a94100faSBill Paul 	struct mii_data		*mii;
2250a94100faSBill Paul 	u_int32_t		rxcfg = 0;
22514d3d7085SBernd Walter 	union {
22524d3d7085SBernd Walter 		uint32_t align_dummy;
22534d3d7085SBernd Walter 		u_char eaddr[ETHER_ADDR_LEN];
22544d3d7085SBernd Walter         } eaddr;
2255a94100faSBill Paul 
225697b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
225797b9d4baSJohn-Mark Gurney 
2258a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2259a94100faSBill Paul 
2260a94100faSBill Paul 	/*
2261a94100faSBill Paul 	 * Cancel pending I/O and free all RX/TX buffers.
2262a94100faSBill Paul 	 */
2263a94100faSBill Paul 	re_stop(sc);
2264a94100faSBill Paul 
2265a94100faSBill Paul 	/*
2266c2c6548bSBill Paul 	 * Enable C+ RX and TX mode, as well as VLAN stripping and
2267edd03374SBill Paul 	 * RX checksum offload. We must configure the C+ register
2268c2c6548bSBill Paul 	 * before all others.
2269c2c6548bSBill Paul 	 */
2270c2c6548bSBill Paul 	CSR_WRITE_2(sc, RL_CPLUS_CMD, RL_CPLUSCMD_RXENB|
2271c2c6548bSBill Paul 	    RL_CPLUSCMD_TXENB|RL_CPLUSCMD_PCI_MRW|
2272ed510fb0SBill Paul 	    RL_CPLUSCMD_VLANSTRIP|RL_CPLUSCMD_RXCSUM_ENB);
2273c2c6548bSBill Paul 
2274c2c6548bSBill Paul 	/*
2275a94100faSBill Paul 	 * Init our MAC address.  Even though the chipset
2276a94100faSBill Paul 	 * documentation doesn't mention it, we need to enter "Config
2277a94100faSBill Paul 	 * register write enable" mode to modify the ID registers.
2278a94100faSBill Paul 	 */
22794d3d7085SBernd Walter 	/* Copy MAC address on stack to align. */
22804d3d7085SBernd Walter 	bcopy(IF_LLADDR(ifp), eaddr.eaddr, ETHER_ADDR_LEN);
2281a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_WRITECFG);
2282ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR0,
2283ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[0])));
2284ed510fb0SBill Paul 	CSR_WRITE_4(sc, RL_IDR4,
2285ed510fb0SBill Paul 	    htole32(*(u_int32_t *)(&eaddr.eaddr[4])));
2286a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
2287a94100faSBill Paul 
2288a94100faSBill Paul 	/*
2289a94100faSBill Paul 	 * For C+ mode, initialize the RX descriptors and mbufs.
2290a94100faSBill Paul 	 */
2291a94100faSBill Paul 	re_rx_list_init(sc);
2292a94100faSBill Paul 	re_tx_list_init(sc);
2293a94100faSBill Paul 
2294a94100faSBill Paul 	/*
2295a94100faSBill Paul 	 * Enable transmit and receive.
2296a94100faSBill Paul 	 */
2297a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
2298a94100faSBill Paul 
2299a94100faSBill Paul 	/*
2300a94100faSBill Paul 	 * Set the initial TX and RX configuration.
2301a94100faSBill Paul 	 */
2302abc8ff44SBill Paul 	if (sc->rl_testmode) {
2303abc8ff44SBill Paul 		if (sc->rl_type == RL_8169)
2304abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
2305abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON);
2306a94100faSBill Paul 		else
2307abc8ff44SBill Paul 			CSR_WRITE_4(sc, RL_TXCFG,
2308abc8ff44SBill Paul 			    RL_TXCFG_CONFIG|RL_LOOPTEST_ON_CPLUS);
2309abc8ff44SBill Paul 	} else
2310a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
2311a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
2312a94100faSBill Paul 
2313a94100faSBill Paul 	/* Set the individual bit to receive frames for this host only. */
2314a94100faSBill Paul 	rxcfg = CSR_READ_4(sc, RL_RXCFG);
2315a94100faSBill Paul 	rxcfg |= RL_RXCFG_RX_INDIV;
2316a94100faSBill Paul 
2317a94100faSBill Paul 	/* If we want promiscuous mode, set the allframes bit. */
231861021536SJohn-Mark Gurney 	if (ifp->if_flags & IFF_PROMISC)
2319a94100faSBill Paul 		rxcfg |= RL_RXCFG_RX_ALLPHYS;
232061021536SJohn-Mark Gurney 	else
2321a94100faSBill Paul 		rxcfg &= ~RL_RXCFG_RX_ALLPHYS;
2322a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2323a94100faSBill Paul 
2324a94100faSBill Paul 	/*
2325a94100faSBill Paul 	 * Set capture broadcast bit to capture broadcast frames.
2326a94100faSBill Paul 	 */
232761021536SJohn-Mark Gurney 	if (ifp->if_flags & IFF_BROADCAST)
2328a94100faSBill Paul 		rxcfg |= RL_RXCFG_RX_BROAD;
232961021536SJohn-Mark Gurney 	else
2330a94100faSBill Paul 		rxcfg &= ~RL_RXCFG_RX_BROAD;
2331a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
2332a94100faSBill Paul 
2333a94100faSBill Paul 	/*
2334a94100faSBill Paul 	 * Program the multicast filter, if necessary.
2335a94100faSBill Paul 	 */
2336a94100faSBill Paul 	re_setmulti(sc);
2337a94100faSBill Paul 
2338a94100faSBill Paul #ifdef DEVICE_POLLING
2339a94100faSBill Paul 	/*
2340a94100faSBill Paul 	 * Disable interrupts if we are polling.
2341a94100faSBill Paul 	 */
234240929967SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
2343a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
2344a94100faSBill Paul 	else	/* otherwise ... */
234540929967SGleb Smirnoff #endif
2346ed510fb0SBill Paul 
2347a94100faSBill Paul 	/*
2348a94100faSBill Paul 	 * Enable interrupts.
2349a94100faSBill Paul 	 */
2350a94100faSBill Paul 	if (sc->rl_testmode)
2351a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, 0);
2352a94100faSBill Paul 	else
2353a94100faSBill Paul 		CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
2354ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, RL_INTRS_CPLUS);
2355a94100faSBill Paul 
2356a94100faSBill Paul 	/* Set initial TX threshold */
2357a94100faSBill Paul 	sc->rl_txthresh = RL_TX_THRESH_INIT;
2358a94100faSBill Paul 
2359a94100faSBill Paul 	/* Start RX/TX process. */
2360a94100faSBill Paul 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
2361a94100faSBill Paul #ifdef notdef
2362a94100faSBill Paul 	/* Enable receiver and transmitter. */
2363a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
2364a94100faSBill Paul #endif
2365a94100faSBill Paul 	/*
2366c2c6548bSBill Paul 	 * Load the addresses of the RX and TX lists into the chip.
2367a94100faSBill Paul 	 */
2368a94100faSBill Paul 
2369a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_HI,
2370a94100faSBill Paul 	    RL_ADDR_HI(sc->rl_ldata.rl_rx_list_addr));
2371a94100faSBill Paul 	CSR_WRITE_4(sc, RL_RXLIST_ADDR_LO,
2372a94100faSBill Paul 	    RL_ADDR_LO(sc->rl_ldata.rl_rx_list_addr));
2373a94100faSBill Paul 
2374a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_HI,
2375a94100faSBill Paul 	    RL_ADDR_HI(sc->rl_ldata.rl_tx_list_addr));
2376a94100faSBill Paul 	CSR_WRITE_4(sc, RL_TXLIST_ADDR_LO,
2377a94100faSBill Paul 	    RL_ADDR_LO(sc->rl_ldata.rl_tx_list_addr));
2378a94100faSBill Paul 
2379a94100faSBill Paul 	CSR_WRITE_1(sc, RL_EARLY_TX_THRESH, 16);
2380a94100faSBill Paul 
2381ed510fb0SBill Paul #ifdef RE_TX_MODERATION
2382a94100faSBill Paul 	/*
2383a94100faSBill Paul 	 * Initialize the timer interrupt register so that
2384a94100faSBill Paul 	 * a timer interrupt will be generated once the timer
2385a94100faSBill Paul 	 * reaches a certain number of ticks. The timer is
2386a94100faSBill Paul 	 * reloaded on each transmit. This gives us TX interrupt
2387a94100faSBill Paul 	 * moderation, which dramatically improves TX frame rate.
2388a94100faSBill Paul 	 */
2389a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2390a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT_8169, 0x800);
2391a94100faSBill Paul 	else
2392a94100faSBill Paul 		CSR_WRITE_4(sc, RL_TIMERINT, 0x400);
2393ed510fb0SBill Paul #endif
2394a94100faSBill Paul 
2395a94100faSBill Paul 	/*
2396a94100faSBill Paul 	 * For 8169 gigE NICs, set the max allowed RX packet
2397a94100faSBill Paul 	 * size so we can receive jumbo frames.
2398a94100faSBill Paul 	 */
2399a94100faSBill Paul 	if (sc->rl_type == RL_8169)
2400a94100faSBill Paul 		CSR_WRITE_2(sc, RL_MAXRXPKTLEN, 16383);
2401a94100faSBill Paul 
240297b9d4baSJohn-Mark Gurney 	if (sc->rl_testmode)
2403a94100faSBill Paul 		return;
2404a94100faSBill Paul 
2405a94100faSBill Paul 	mii_mediachg(mii);
2406a94100faSBill Paul 
2407a94100faSBill Paul 	CSR_WRITE_1(sc, RL_CFG1, RL_CFG1_DRVLOAD|RL_CFG1_FULLDUPLEX);
2408a94100faSBill Paul 
240913f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
241013f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2411a94100faSBill Paul 
2412ed510fb0SBill Paul 
2413ed510fb0SBill Paul 	sc->rl_link = 0;
2414ed510fb0SBill Paul 
2415d1754a9bSJohn Baldwin 	callout_reset(&sc->rl_stat_callout, hz, re_tick, sc);
2416a94100faSBill Paul }
2417a94100faSBill Paul 
2418a94100faSBill Paul /*
2419a94100faSBill Paul  * Set media options.
2420a94100faSBill Paul  */
2421a94100faSBill Paul static int
2422a94100faSBill Paul re_ifmedia_upd(ifp)
2423a94100faSBill Paul 	struct ifnet		*ifp;
2424a94100faSBill Paul {
2425a94100faSBill Paul 	struct rl_softc		*sc;
2426a94100faSBill Paul 	struct mii_data		*mii;
2427a94100faSBill Paul 
2428a94100faSBill Paul 	sc = ifp->if_softc;
2429a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2430d1754a9bSJohn Baldwin 	RL_LOCK(sc);
2431a94100faSBill Paul 	mii_mediachg(mii);
2432d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
2433a94100faSBill Paul 
2434a94100faSBill Paul 	return (0);
2435a94100faSBill Paul }
2436a94100faSBill Paul 
2437a94100faSBill Paul /*
2438a94100faSBill Paul  * Report current media status.
2439a94100faSBill Paul  */
2440a94100faSBill Paul static void
2441a94100faSBill Paul re_ifmedia_sts(ifp, ifmr)
2442a94100faSBill Paul 	struct ifnet		*ifp;
2443a94100faSBill Paul 	struct ifmediareq	*ifmr;
2444a94100faSBill Paul {
2445a94100faSBill Paul 	struct rl_softc		*sc;
2446a94100faSBill Paul 	struct mii_data		*mii;
2447a94100faSBill Paul 
2448a94100faSBill Paul 	sc = ifp->if_softc;
2449a94100faSBill Paul 	mii = device_get_softc(sc->rl_miibus);
2450a94100faSBill Paul 
2451d1754a9bSJohn Baldwin 	RL_LOCK(sc);
2452a94100faSBill Paul 	mii_pollstat(mii);
2453d1754a9bSJohn Baldwin 	RL_UNLOCK(sc);
2454a94100faSBill Paul 	ifmr->ifm_active = mii->mii_media_active;
2455a94100faSBill Paul 	ifmr->ifm_status = mii->mii_media_status;
2456a94100faSBill Paul }
2457a94100faSBill Paul 
2458a94100faSBill Paul static int
2459a94100faSBill Paul re_ioctl(ifp, command, data)
2460a94100faSBill Paul 	struct ifnet		*ifp;
2461a94100faSBill Paul 	u_long			command;
2462a94100faSBill Paul 	caddr_t			data;
2463a94100faSBill Paul {
2464a94100faSBill Paul 	struct rl_softc		*sc = ifp->if_softc;
2465a94100faSBill Paul 	struct ifreq		*ifr = (struct ifreq *) data;
2466a94100faSBill Paul 	struct mii_data		*mii;
246740929967SGleb Smirnoff 	int			error = 0;
2468a94100faSBill Paul 
2469a94100faSBill Paul 	switch (command) {
2470a94100faSBill Paul 	case SIOCSIFMTU:
2471d1754a9bSJohn Baldwin 		RL_LOCK(sc);
2472a94100faSBill Paul 		if (ifr->ifr_mtu > RL_JUMBO_MTU)
2473a94100faSBill Paul 			error = EINVAL;
2474a94100faSBill Paul 		ifp->if_mtu = ifr->ifr_mtu;
2475d1754a9bSJohn Baldwin 		RL_UNLOCK(sc);
2476a94100faSBill Paul 		break;
2477a94100faSBill Paul 	case SIOCSIFFLAGS:
247897b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
247997b9d4baSJohn-Mark Gurney 		if (ifp->if_flags & IFF_UP)
248097b9d4baSJohn-Mark Gurney 			re_init_locked(sc);
248113f4c340SRobert Watson 		else if (ifp->if_drv_flags & IFF_DRV_RUNNING)
2482a94100faSBill Paul 			re_stop(sc);
248397b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
2484a94100faSBill Paul 		break;
2485a94100faSBill Paul 	case SIOCADDMULTI:
2486a94100faSBill Paul 	case SIOCDELMULTI:
248797b9d4baSJohn-Mark Gurney 		RL_LOCK(sc);
2488a94100faSBill Paul 		re_setmulti(sc);
248997b9d4baSJohn-Mark Gurney 		RL_UNLOCK(sc);
2490a94100faSBill Paul 		break;
2491a94100faSBill Paul 	case SIOCGIFMEDIA:
2492a94100faSBill Paul 	case SIOCSIFMEDIA:
2493a94100faSBill Paul 		mii = device_get_softc(sc->rl_miibus);
2494a94100faSBill Paul 		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2495a94100faSBill Paul 		break;
2496a94100faSBill Paul 	case SIOCSIFCAP:
249740929967SGleb Smirnoff 	    {
2498f051cb85SGleb Smirnoff 		int mask, reinit;
2499f051cb85SGleb Smirnoff 
2500f051cb85SGleb Smirnoff 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2501f051cb85SGleb Smirnoff 		reinit = 0;
250240929967SGleb Smirnoff #ifdef DEVICE_POLLING
250340929967SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
250440929967SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
250540929967SGleb Smirnoff 				error = ether_poll_register(re_poll, ifp);
250640929967SGleb Smirnoff 				if (error)
250740929967SGleb Smirnoff 					return(error);
2508d1754a9bSJohn Baldwin 				RL_LOCK(sc);
250940929967SGleb Smirnoff 				/* Disable interrupts */
251040929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, 0x0000);
251140929967SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
251240929967SGleb Smirnoff 				RL_UNLOCK(sc);
251340929967SGleb Smirnoff 
251440929967SGleb Smirnoff 			} else {
251540929967SGleb Smirnoff 				error = ether_poll_deregister(ifp);
251640929967SGleb Smirnoff 				/* Enable interrupts. */
251740929967SGleb Smirnoff 				RL_LOCK(sc);
251840929967SGleb Smirnoff 				CSR_WRITE_2(sc, RL_IMR, RL_INTRS_CPLUS);
251940929967SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
252040929967SGleb Smirnoff 				RL_UNLOCK(sc);
252140929967SGleb Smirnoff 			}
252240929967SGleb Smirnoff 		}
252340929967SGleb Smirnoff #endif /* DEVICE_POLLING */
252440929967SGleb Smirnoff 		if (mask & IFCAP_HWCSUM) {
2525f051cb85SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_HWCSUM;
2526a94100faSBill Paul 			if (ifp->if_capenable & IFCAP_TXCSUM)
2527a94100faSBill Paul 				ifp->if_hwassist = RE_CSUM_FEATURES;
2528a94100faSBill Paul 			else
2529a94100faSBill Paul 				ifp->if_hwassist = 0;
2530f051cb85SGleb Smirnoff 			reinit = 1;
253140929967SGleb Smirnoff 		}
2532f051cb85SGleb Smirnoff 		if (mask & IFCAP_VLAN_HWTAGGING) {
2533f051cb85SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2534f051cb85SGleb Smirnoff 			reinit = 1;
2535f051cb85SGleb Smirnoff 		}
2536f051cb85SGleb Smirnoff 		if (reinit && ifp->if_drv_flags & IFF_DRV_RUNNING)
2537f051cb85SGleb Smirnoff 			re_init(sc);
253840929967SGleb Smirnoff 	    }
2539a94100faSBill Paul 		break;
2540a94100faSBill Paul 	default:
2541a94100faSBill Paul 		error = ether_ioctl(ifp, command, data);
2542a94100faSBill Paul 		break;
2543a94100faSBill Paul 	}
2544a94100faSBill Paul 
2545a94100faSBill Paul 	return (error);
2546a94100faSBill Paul }
2547a94100faSBill Paul 
2548a94100faSBill Paul static void
2549a94100faSBill Paul re_watchdog(ifp)
2550a94100faSBill Paul 	struct ifnet		*ifp;
2551a94100faSBill Paul {
2552a94100faSBill Paul 	struct rl_softc		*sc;
2553a94100faSBill Paul 
2554a94100faSBill Paul 	sc = ifp->if_softc;
2555a94100faSBill Paul 	RL_LOCK(sc);
2556d1754a9bSJohn Baldwin 	if_printf(ifp, "watchdog timeout\n");
2557a94100faSBill Paul 	ifp->if_oerrors++;
2558a94100faSBill Paul 
2559a94100faSBill Paul 	re_txeof(sc);
2560a94100faSBill Paul 	re_rxeof(sc);
256197b9d4baSJohn-Mark Gurney 	re_init_locked(sc);
2562a94100faSBill Paul 
2563a94100faSBill Paul 	RL_UNLOCK(sc);
2564a94100faSBill Paul }
2565a94100faSBill Paul 
2566a94100faSBill Paul /*
2567a94100faSBill Paul  * Stop the adapter and free any mbufs allocated to the
2568a94100faSBill Paul  * RX and TX lists.
2569a94100faSBill Paul  */
2570a94100faSBill Paul static void
2571a94100faSBill Paul re_stop(sc)
2572a94100faSBill Paul 	struct rl_softc		*sc;
2573a94100faSBill Paul {
2574a94100faSBill Paul 	register int		i;
2575a94100faSBill Paul 	struct ifnet		*ifp;
2576a94100faSBill Paul 
257797b9d4baSJohn-Mark Gurney 	RL_LOCK_ASSERT(sc);
257897b9d4baSJohn-Mark Gurney 
2579fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2580a94100faSBill Paul 	ifp->if_timer = 0;
2581a94100faSBill Paul 
2582d1754a9bSJohn Baldwin 	callout_stop(&sc->rl_stat_callout);
258313f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2584a94100faSBill Paul 
2585a94100faSBill Paul 	CSR_WRITE_1(sc, RL_COMMAND, 0x00);
2586a94100faSBill Paul 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
2587ed510fb0SBill Paul 	CSR_WRITE_2(sc, RL_ISR, 0xFFFF);
2588a94100faSBill Paul 
2589a94100faSBill Paul 	if (sc->rl_head != NULL) {
2590a94100faSBill Paul 		m_freem(sc->rl_head);
2591a94100faSBill Paul 		sc->rl_head = sc->rl_tail = NULL;
2592a94100faSBill Paul 	}
2593a94100faSBill Paul 
2594a94100faSBill Paul 	/* Free the TX list buffers. */
2595a94100faSBill Paul 
2596a94100faSBill Paul 	for (i = 0; i < RL_TX_DESC_CNT; i++) {
2597a94100faSBill Paul 		if (sc->rl_ldata.rl_tx_mbuf[i] != NULL) {
2598a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_mtag,
2599a94100faSBill Paul 			    sc->rl_ldata.rl_tx_dmamap[i]);
2600a94100faSBill Paul 			m_freem(sc->rl_ldata.rl_tx_mbuf[i]);
2601a94100faSBill Paul 			sc->rl_ldata.rl_tx_mbuf[i] = NULL;
2602a94100faSBill Paul 		}
2603a94100faSBill Paul 	}
2604a94100faSBill Paul 
2605a94100faSBill Paul 	/* Free the RX list buffers. */
2606a94100faSBill Paul 
2607a94100faSBill Paul 	for (i = 0; i < RL_RX_DESC_CNT; i++) {
2608a94100faSBill Paul 		if (sc->rl_ldata.rl_rx_mbuf[i] != NULL) {
2609a94100faSBill Paul 			bus_dmamap_unload(sc->rl_ldata.rl_mtag,
2610a94100faSBill Paul 			    sc->rl_ldata.rl_rx_dmamap[i]);
2611a94100faSBill Paul 			m_freem(sc->rl_ldata.rl_rx_mbuf[i]);
2612a94100faSBill Paul 			sc->rl_ldata.rl_rx_mbuf[i] = NULL;
2613a94100faSBill Paul 		}
2614a94100faSBill Paul 	}
2615a94100faSBill Paul }
2616a94100faSBill Paul 
2617a94100faSBill Paul /*
2618a94100faSBill Paul  * Device suspend routine.  Stop the interface and save some PCI
2619a94100faSBill Paul  * settings in case the BIOS doesn't restore them properly on
2620a94100faSBill Paul  * resume.
2621a94100faSBill Paul  */
2622a94100faSBill Paul static int
2623a94100faSBill Paul re_suspend(dev)
2624a94100faSBill Paul 	device_t		dev;
2625a94100faSBill Paul {
2626a94100faSBill Paul 	struct rl_softc		*sc;
2627a94100faSBill Paul 
2628a94100faSBill Paul 	sc = device_get_softc(dev);
2629a94100faSBill Paul 
263097b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
2631a94100faSBill Paul 	re_stop(sc);
2632a94100faSBill Paul 	sc->suspended = 1;
263397b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
2634a94100faSBill Paul 
2635a94100faSBill Paul 	return (0);
2636a94100faSBill Paul }
2637a94100faSBill Paul 
2638a94100faSBill Paul /*
2639a94100faSBill Paul  * Device resume routine.  Restore some PCI settings in case the BIOS
2640a94100faSBill Paul  * doesn't, re-enable busmastering, and restart the interface if
2641a94100faSBill Paul  * appropriate.
2642a94100faSBill Paul  */
2643a94100faSBill Paul static int
2644a94100faSBill Paul re_resume(dev)
2645a94100faSBill Paul 	device_t		dev;
2646a94100faSBill Paul {
2647a94100faSBill Paul 	struct rl_softc		*sc;
2648a94100faSBill Paul 	struct ifnet		*ifp;
2649a94100faSBill Paul 
2650a94100faSBill Paul 	sc = device_get_softc(dev);
265197b9d4baSJohn-Mark Gurney 
265297b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
265397b9d4baSJohn-Mark Gurney 
2654fc74a9f9SBrooks Davis 	ifp = sc->rl_ifp;
2655a94100faSBill Paul 
2656a94100faSBill Paul 	/* reinitialize interface if necessary */
2657a94100faSBill Paul 	if (ifp->if_flags & IFF_UP)
265897b9d4baSJohn-Mark Gurney 		re_init_locked(sc);
2659a94100faSBill Paul 
2660a94100faSBill Paul 	sc->suspended = 0;
266197b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
2662a94100faSBill Paul 
2663a94100faSBill Paul 	return (0);
2664a94100faSBill Paul }
2665a94100faSBill Paul 
2666a94100faSBill Paul /*
2667a94100faSBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
2668a94100faSBill Paul  * get confused by errant DMAs when rebooting.
2669a94100faSBill Paul  */
2670a94100faSBill Paul static void
2671a94100faSBill Paul re_shutdown(dev)
2672a94100faSBill Paul 	device_t		dev;
2673a94100faSBill Paul {
2674a94100faSBill Paul 	struct rl_softc		*sc;
2675a94100faSBill Paul 
2676a94100faSBill Paul 	sc = device_get_softc(dev);
2677a94100faSBill Paul 
267897b9d4baSJohn-Mark Gurney 	RL_LOCK(sc);
2679a94100faSBill Paul 	re_stop(sc);
2680536fde34SMaxim Sobolev 	/*
2681536fde34SMaxim Sobolev 	 * Mark interface as down since otherwise we will panic if
2682536fde34SMaxim Sobolev 	 * interrupt comes in later on, which can happen in some
268372293673SRuslan Ermilov 	 * cases.
2684536fde34SMaxim Sobolev 	 */
2685536fde34SMaxim Sobolev 	sc->rl_ifp->if_flags &= ~IFF_UP;
268697b9d4baSJohn-Mark Gurney 	RL_UNLOCK(sc);
2687a94100faSBill Paul }
2688