xref: /freebsd/sys/dev/ral/rt2661.c (revision c9b7e9df18e413a27bbddd776315a595255453f1)
19c6307b1SDamien Bergamini /*	$FreeBSD$	*/
29c6307b1SDamien Bergamini 
39c6307b1SDamien Bergamini /*-
49c6307b1SDamien Bergamini  * Copyright (c) 2006
59c6307b1SDamien Bergamini  *	Damien Bergamini <damien.bergamini@free.fr>
69c6307b1SDamien Bergamini  *
79c6307b1SDamien Bergamini  * Permission to use, copy, modify, and distribute this software for any
89c6307b1SDamien Bergamini  * purpose with or without fee is hereby granted, provided that the above
99c6307b1SDamien Bergamini  * copyright notice and this permission notice appear in all copies.
109c6307b1SDamien Bergamini  *
119c6307b1SDamien Bergamini  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
129c6307b1SDamien Bergamini  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
139c6307b1SDamien Bergamini  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
149c6307b1SDamien Bergamini  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
159c6307b1SDamien Bergamini  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
169c6307b1SDamien Bergamini  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
179c6307b1SDamien Bergamini  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
189c6307b1SDamien Bergamini  */
199c6307b1SDamien Bergamini 
209c6307b1SDamien Bergamini #include <sys/cdefs.h>
219c6307b1SDamien Bergamini __FBSDID("$FreeBSD$");
229c6307b1SDamien Bergamini 
239c6307b1SDamien Bergamini /*-
249c6307b1SDamien Bergamini  * Ralink Technology RT2561, RT2561S and RT2661 chipset driver
259c6307b1SDamien Bergamini  * http://www.ralinktech.com/
269c6307b1SDamien Bergamini  */
279c6307b1SDamien Bergamini 
289c6307b1SDamien Bergamini #include <sys/param.h>
299c6307b1SDamien Bergamini #include <sys/sysctl.h>
309c6307b1SDamien Bergamini #include <sys/sockio.h>
319c6307b1SDamien Bergamini #include <sys/mbuf.h>
329c6307b1SDamien Bergamini #include <sys/kernel.h>
339c6307b1SDamien Bergamini #include <sys/socket.h>
349c6307b1SDamien Bergamini #include <sys/systm.h>
359c6307b1SDamien Bergamini #include <sys/malloc.h>
36f910c56cSKevin Lo #include <sys/lock.h>
37f910c56cSKevin Lo #include <sys/mutex.h>
389c6307b1SDamien Bergamini #include <sys/module.h>
399c6307b1SDamien Bergamini #include <sys/bus.h>
409c6307b1SDamien Bergamini #include <sys/endian.h>
41b032f27cSSam Leffler #include <sys/firmware.h>
429c6307b1SDamien Bergamini 
439c6307b1SDamien Bergamini #include <machine/bus.h>
449c6307b1SDamien Bergamini #include <machine/resource.h>
459c6307b1SDamien Bergamini #include <sys/rman.h>
469c6307b1SDamien Bergamini 
479c6307b1SDamien Bergamini #include <net/bpf.h>
489c6307b1SDamien Bergamini #include <net/if.h>
4976039bc8SGleb Smirnoff #include <net/if_var.h>
509c6307b1SDamien Bergamini #include <net/if_arp.h>
519c6307b1SDamien Bergamini #include <net/ethernet.h>
529c6307b1SDamien Bergamini #include <net/if_dl.h>
539c6307b1SDamien Bergamini #include <net/if_media.h>
549c6307b1SDamien Bergamini #include <net/if_types.h>
559c6307b1SDamien Bergamini 
569c6307b1SDamien Bergamini #include <net80211/ieee80211_var.h>
579c6307b1SDamien Bergamini #include <net80211/ieee80211_radiotap.h>
5868e8e04eSSam Leffler #include <net80211/ieee80211_regdomain.h>
59b6108616SRui Paulo #include <net80211/ieee80211_ratectl.h>
609c6307b1SDamien Bergamini 
619c6307b1SDamien Bergamini #include <netinet/in.h>
629c6307b1SDamien Bergamini #include <netinet/in_systm.h>
639c6307b1SDamien Bergamini #include <netinet/in_var.h>
649c6307b1SDamien Bergamini #include <netinet/ip.h>
659c6307b1SDamien Bergamini #include <netinet/if_ether.h>
669c6307b1SDamien Bergamini 
672017e1cbSMike Silbersack #include <dev/ral/rt2661reg.h>
682017e1cbSMike Silbersack #include <dev/ral/rt2661var.h>
699c6307b1SDamien Bergamini 
70b032f27cSSam Leffler #define RAL_DEBUG
719c6307b1SDamien Bergamini #ifdef RAL_DEBUG
72b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...) do {				\
73b032f27cSSam Leffler 	if (sc->sc_debug > 0)					\
74b032f27cSSam Leffler 		printf(fmt, __VA_ARGS__);			\
75b032f27cSSam Leffler } while (0)
76b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...) do {				\
77b032f27cSSam Leffler 	if (sc->sc_debug >= (n))				\
78b032f27cSSam Leffler 		printf(fmt, __VA_ARGS__);			\
79b032f27cSSam Leffler } while (0)
809c6307b1SDamien Bergamini #else
81b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...)
82b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...)
839c6307b1SDamien Bergamini #endif
849c6307b1SDamien Bergamini 
85b032f27cSSam Leffler static struct ieee80211vap *rt2661_vap_create(struct ieee80211com *,
86fcd9500fSBernhard Schmidt 			    const char [IFNAMSIZ], int, enum ieee80211_opmode,
87fcd9500fSBernhard Schmidt 			    int, const uint8_t [IEEE80211_ADDR_LEN],
88fcd9500fSBernhard Schmidt 			    const uint8_t [IEEE80211_ADDR_LEN]);
89b032f27cSSam Leffler static void		rt2661_vap_delete(struct ieee80211vap *);
909c6307b1SDamien Bergamini static void		rt2661_dma_map_addr(void *, bus_dma_segment_t *, int,
919c6307b1SDamien Bergamini 			    int);
929c6307b1SDamien Bergamini static int		rt2661_alloc_tx_ring(struct rt2661_softc *,
939c6307b1SDamien Bergamini 			    struct rt2661_tx_ring *, int);
949c6307b1SDamien Bergamini static void		rt2661_reset_tx_ring(struct rt2661_softc *,
959c6307b1SDamien Bergamini 			    struct rt2661_tx_ring *);
969c6307b1SDamien Bergamini static void		rt2661_free_tx_ring(struct rt2661_softc *,
979c6307b1SDamien Bergamini 			    struct rt2661_tx_ring *);
989c6307b1SDamien Bergamini static int		rt2661_alloc_rx_ring(struct rt2661_softc *,
999c6307b1SDamien Bergamini 			    struct rt2661_rx_ring *, int);
1009c6307b1SDamien Bergamini static void		rt2661_reset_rx_ring(struct rt2661_softc *,
1019c6307b1SDamien Bergamini 			    struct rt2661_rx_ring *);
1029c6307b1SDamien Bergamini static void		rt2661_free_rx_ring(struct rt2661_softc *,
1039c6307b1SDamien Bergamini 			    struct rt2661_rx_ring *);
104b032f27cSSam Leffler static int		rt2661_newstate(struct ieee80211vap *,
1059c6307b1SDamien Bergamini 			    enum ieee80211_state, int);
1069c6307b1SDamien Bergamini static uint16_t		rt2661_eeprom_read(struct rt2661_softc *, uint8_t);
1079c6307b1SDamien Bergamini static void		rt2661_rx_intr(struct rt2661_softc *);
1089c6307b1SDamien Bergamini static void		rt2661_tx_intr(struct rt2661_softc *);
1099c6307b1SDamien Bergamini static void		rt2661_tx_dma_intr(struct rt2661_softc *,
1109c6307b1SDamien Bergamini 			    struct rt2661_tx_ring *);
1119c6307b1SDamien Bergamini static void		rt2661_mcu_beacon_expire(struct rt2661_softc *);
1129c6307b1SDamien Bergamini static void		rt2661_mcu_wakeup(struct rt2661_softc *);
1139c6307b1SDamien Bergamini static void		rt2661_mcu_cmd_intr(struct rt2661_softc *);
11468e8e04eSSam Leffler static void		rt2661_scan_start(struct ieee80211com *);
11568e8e04eSSam Leffler static void		rt2661_scan_end(struct ieee80211com *);
1160a02496fSAndriy Voskoboinyk static void		rt2661_getradiocaps(struct ieee80211com *, int, int *,
1170a02496fSAndriy Voskoboinyk 			    struct ieee80211_channel[]);
11868e8e04eSSam Leffler static void		rt2661_set_channel(struct ieee80211com *);
1199c6307b1SDamien Bergamini static void		rt2661_setup_tx_desc(struct rt2661_softc *,
1209c6307b1SDamien Bergamini 			    struct rt2661_tx_desc *, uint32_t, uint16_t, int,
1219c6307b1SDamien Bergamini 			    int, const bus_dma_segment_t *, int, int);
1229c6307b1SDamien Bergamini static int		rt2661_tx_data(struct rt2661_softc *, struct mbuf *,
1239c6307b1SDamien Bergamini 			    struct ieee80211_node *, int);
1249c6307b1SDamien Bergamini static int		rt2661_tx_mgt(struct rt2661_softc *, struct mbuf *,
1259c6307b1SDamien Bergamini 			    struct ieee80211_node *);
1267a79cebfSGleb Smirnoff static int		rt2661_transmit(struct ieee80211com *, struct mbuf *);
1277a79cebfSGleb Smirnoff static void		rt2661_start(struct rt2661_softc *);
128b032f27cSSam Leffler static int		rt2661_raw_xmit(struct ieee80211_node *, struct mbuf *,
129b032f27cSSam Leffler 			    const struct ieee80211_bpf_params *);
1308f435158SBruce M Simpson static void		rt2661_watchdog(void *);
1317a79cebfSGleb Smirnoff static void		rt2661_parent(struct ieee80211com *);
1329c6307b1SDamien Bergamini static void		rt2661_bbp_write(struct rt2661_softc *, uint8_t,
1339c6307b1SDamien Bergamini 			    uint8_t);
1349c6307b1SDamien Bergamini static uint8_t		rt2661_bbp_read(struct rt2661_softc *, uint8_t);
1359c6307b1SDamien Bergamini static void		rt2661_rf_write(struct rt2661_softc *, uint8_t,
1369c6307b1SDamien Bergamini 			    uint32_t);
1379c6307b1SDamien Bergamini static int		rt2661_tx_cmd(struct rt2661_softc *, uint8_t,
1389c6307b1SDamien Bergamini 			    uint16_t);
1399c6307b1SDamien Bergamini static void		rt2661_select_antenna(struct rt2661_softc *);
1409c6307b1SDamien Bergamini static void		rt2661_enable_mrr(struct rt2661_softc *);
1419c6307b1SDamien Bergamini static void		rt2661_set_txpreamble(struct rt2661_softc *);
1429c6307b1SDamien Bergamini static void		rt2661_set_basicrates(struct rt2661_softc *,
1439c6307b1SDamien Bergamini 			    const struct ieee80211_rateset *);
1449c6307b1SDamien Bergamini static void		rt2661_select_band(struct rt2661_softc *,
1459c6307b1SDamien Bergamini 			    struct ieee80211_channel *);
1469c6307b1SDamien Bergamini static void		rt2661_set_chan(struct rt2661_softc *,
1479c6307b1SDamien Bergamini 			    struct ieee80211_channel *);
1489c6307b1SDamien Bergamini static void		rt2661_set_bssid(struct rt2661_softc *,
1499c6307b1SDamien Bergamini 			    const uint8_t *);
1509c6307b1SDamien Bergamini static void		rt2661_set_macaddr(struct rt2661_softc *,
1519c6307b1SDamien Bergamini 			   const uint8_t *);
152272f6adeSGleb Smirnoff static void		rt2661_update_promisc(struct ieee80211com *);
1539c6307b1SDamien Bergamini static int		rt2661_wme_update(struct ieee80211com *) __unused;
154272f6adeSGleb Smirnoff static void		rt2661_update_slot(struct ieee80211com *);
1559c6307b1SDamien Bergamini static const char	*rt2661_get_rf(int);
156b032f27cSSam Leffler static void		rt2661_read_eeprom(struct rt2661_softc *,
15729aca940SSam Leffler 			    uint8_t macaddr[IEEE80211_ADDR_LEN]);
1589c6307b1SDamien Bergamini static int		rt2661_bbp_init(struct rt2661_softc *);
159b032f27cSSam Leffler static void		rt2661_init_locked(struct rt2661_softc *);
1609c6307b1SDamien Bergamini static void		rt2661_init(void *);
16168e8e04eSSam Leffler static void             rt2661_stop_locked(struct rt2661_softc *);
162b032f27cSSam Leffler static void		rt2661_stop(void *);
163b032f27cSSam Leffler static int		rt2661_load_microcode(struct rt2661_softc *);
1649c6307b1SDamien Bergamini #ifdef notyet
1659c6307b1SDamien Bergamini static void		rt2661_rx_tune(struct rt2661_softc *);
1669c6307b1SDamien Bergamini static void		rt2661_radar_start(struct rt2661_softc *);
1679c6307b1SDamien Bergamini static int		rt2661_radar_stop(struct rt2661_softc *);
1689c6307b1SDamien Bergamini #endif
169b032f27cSSam Leffler static int		rt2661_prepare_beacon(struct rt2661_softc *,
170b032f27cSSam Leffler 			    struct ieee80211vap *);
1719c6307b1SDamien Bergamini static void		rt2661_enable_tsf_sync(struct rt2661_softc *);
1725463c4a4SSam Leffler static void		rt2661_enable_tsf(struct rt2661_softc *);
1739c6307b1SDamien Bergamini static int		rt2661_get_rssi(struct rt2661_softc *, uint8_t);
1749c6307b1SDamien Bergamini 
1759c6307b1SDamien Bergamini static const struct {
1769c6307b1SDamien Bergamini 	uint32_t	reg;
1779c6307b1SDamien Bergamini 	uint32_t	val;
1789c6307b1SDamien Bergamini } rt2661_def_mac[] = {
1799c6307b1SDamien Bergamini 	RT2661_DEF_MAC
1809c6307b1SDamien Bergamini };
1819c6307b1SDamien Bergamini 
1829c6307b1SDamien Bergamini static const struct {
1839c6307b1SDamien Bergamini 	uint8_t	reg;
1849c6307b1SDamien Bergamini 	uint8_t	val;
1859c6307b1SDamien Bergamini } rt2661_def_bbp[] = {
1869c6307b1SDamien Bergamini 	RT2661_DEF_BBP
1879c6307b1SDamien Bergamini };
1889c6307b1SDamien Bergamini 
1899c6307b1SDamien Bergamini static const struct rfprog {
1909c6307b1SDamien Bergamini 	uint8_t		chan;
1919c6307b1SDamien Bergamini 	uint32_t	r1, r2, r3, r4;
1929c6307b1SDamien Bergamini }  rt2661_rf5225_1[] = {
1939c6307b1SDamien Bergamini 	RT2661_RF5225_1
1949c6307b1SDamien Bergamini }, rt2661_rf5225_2[] = {
1959c6307b1SDamien Bergamini 	RT2661_RF5225_2
1969c6307b1SDamien Bergamini };
1979c6307b1SDamien Bergamini 
1980a02496fSAndriy Voskoboinyk static const uint8_t rt2661_chan_5ghz[] =
1990a02496fSAndriy Voskoboinyk 	{ 36, 40, 44, 48, 52, 56, 60, 64,
2000a02496fSAndriy Voskoboinyk 	  100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140,
2010a02496fSAndriy Voskoboinyk 	  149, 153, 157, 161, 165 };
2020a02496fSAndriy Voskoboinyk 
2039c6307b1SDamien Bergamini int
2049c6307b1SDamien Bergamini rt2661_attach(device_t dev, int id)
2059c6307b1SDamien Bergamini {
2069c6307b1SDamien Bergamini 	struct rt2661_softc *sc = device_get_softc(dev);
2077a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
2089c6307b1SDamien Bergamini 	uint32_t val;
209b032f27cSSam Leffler 	int error, ac, ntries;
2109c6307b1SDamien Bergamini 
211b032f27cSSam Leffler 	sc->sc_id = id;
2129c6307b1SDamien Bergamini 	sc->sc_dev = dev;
2139c6307b1SDamien Bergamini 
2149c6307b1SDamien Bergamini 	mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
2159c6307b1SDamien Bergamini 	    MTX_DEF | MTX_RECURSE);
2169c6307b1SDamien Bergamini 
2178f435158SBruce M Simpson 	callout_init_mtx(&sc->watchdog_ch, &sc->sc_mtx, 0);
2187a79cebfSGleb Smirnoff 	mbufq_init(&sc->sc_snd, ifqmaxlen);
2199c6307b1SDamien Bergamini 
2209c6307b1SDamien Bergamini 	/* wait for NIC to initialize */
2219c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 1000; ntries++) {
2229c6307b1SDamien Bergamini 		if ((val = RAL_READ(sc, RT2661_MAC_CSR0)) != 0)
2239c6307b1SDamien Bergamini 			break;
2249c6307b1SDamien Bergamini 		DELAY(1000);
2259c6307b1SDamien Bergamini 	}
2269c6307b1SDamien Bergamini 	if (ntries == 1000) {
2279c6307b1SDamien Bergamini 		device_printf(sc->sc_dev,
2289c6307b1SDamien Bergamini 		    "timeout waiting for NIC to initialize\n");
2299c6307b1SDamien Bergamini 		error = EIO;
2309c6307b1SDamien Bergamini 		goto fail1;
2319c6307b1SDamien Bergamini 	}
2329c6307b1SDamien Bergamini 
2339c6307b1SDamien Bergamini 	/* retrieve RF rev. no and various other things from EEPROM */
2347a79cebfSGleb Smirnoff 	rt2661_read_eeprom(sc, ic->ic_macaddr);
2359c6307b1SDamien Bergamini 
2369c6307b1SDamien Bergamini 	device_printf(dev, "MAC/BBP RT%X, RF %s\n", val,
2379c6307b1SDamien Bergamini 	    rt2661_get_rf(sc->rf_rev));
2389c6307b1SDamien Bergamini 
2399c6307b1SDamien Bergamini 	/*
2409c6307b1SDamien Bergamini 	 * Allocate Tx and Rx rings.
2419c6307b1SDamien Bergamini 	 */
2429c6307b1SDamien Bergamini 	for (ac = 0; ac < 4; ac++) {
2439c6307b1SDamien Bergamini 		error = rt2661_alloc_tx_ring(sc, &sc->txq[ac],
2449c6307b1SDamien Bergamini 		    RT2661_TX_RING_COUNT);
2459c6307b1SDamien Bergamini 		if (error != 0) {
2469c6307b1SDamien Bergamini 			device_printf(sc->sc_dev,
2479c6307b1SDamien Bergamini 			    "could not allocate Tx ring %d\n", ac);
2489c6307b1SDamien Bergamini 			goto fail2;
2499c6307b1SDamien Bergamini 		}
2509c6307b1SDamien Bergamini 	}
2519c6307b1SDamien Bergamini 
2529c6307b1SDamien Bergamini 	error = rt2661_alloc_tx_ring(sc, &sc->mgtq, RT2661_MGT_RING_COUNT);
2539c6307b1SDamien Bergamini 	if (error != 0) {
2549c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate Mgt ring\n");
2559c6307b1SDamien Bergamini 		goto fail2;
2569c6307b1SDamien Bergamini 	}
2579c6307b1SDamien Bergamini 
2589c6307b1SDamien Bergamini 	error = rt2661_alloc_rx_ring(sc, &sc->rxq, RT2661_RX_RING_COUNT);
2599c6307b1SDamien Bergamini 	if (error != 0) {
2609c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate Rx ring\n");
2619c6307b1SDamien Bergamini 		goto fail3;
2629c6307b1SDamien Bergamini 	}
2639c6307b1SDamien Bergamini 
26459686fe9SGleb Smirnoff 	ic->ic_softc = sc;
265c8550c02SGleb Smirnoff 	ic->ic_name = device_get_nameunit(dev);
266b032f27cSSam Leffler 	ic->ic_opmode = IEEE80211_M_STA;
2679c6307b1SDamien Bergamini 	ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */
2689c6307b1SDamien Bergamini 
2699c6307b1SDamien Bergamini 	/* set device capabilities */
2709c6307b1SDamien Bergamini 	ic->ic_caps =
271c43feedeSSam Leffler 		  IEEE80211_C_STA		/* station mode */
272c43feedeSSam Leffler 		| IEEE80211_C_IBSS		/* ibss, nee adhoc, mode */
273b032f27cSSam Leffler 		| IEEE80211_C_HOSTAP		/* hostap mode */
274b032f27cSSam Leffler 		| IEEE80211_C_MONITOR		/* monitor mode */
275b032f27cSSam Leffler 		| IEEE80211_C_AHDEMO		/* adhoc demo mode */
276b032f27cSSam Leffler 		| IEEE80211_C_WDS		/* 4-address traffic works */
27759aa14a9SRui Paulo 		| IEEE80211_C_MBSS		/* mesh point link mode */
278b032f27cSSam Leffler 		| IEEE80211_C_SHPREAMBLE	/* short preamble supported */
279b032f27cSSam Leffler 		| IEEE80211_C_SHSLOT		/* short slot time supported */
280b032f27cSSam Leffler 		| IEEE80211_C_WPA		/* capable of WPA1+WPA2 */
281b032f27cSSam Leffler 		| IEEE80211_C_BGSCAN		/* capable of bg scanning */
282a6991cc7SDamien Bergamini #ifdef notyet
283b032f27cSSam Leffler 		| IEEE80211_C_TXFRAG		/* handle tx frags */
284b032f27cSSam Leffler 		| IEEE80211_C_WME		/* 802.11e */
285a6991cc7SDamien Bergamini #endif
286b032f27cSSam Leffler 		;
2879c6307b1SDamien Bergamini 
2880a02496fSAndriy Voskoboinyk 	rt2661_getradiocaps(ic, IEEE80211_CHAN_MAX, &ic->ic_nchans,
2890a02496fSAndriy Voskoboinyk 	    ic->ic_channels);
2909c6307b1SDamien Bergamini 
2917a79cebfSGleb Smirnoff 	ieee80211_ifattach(ic);
292b032f27cSSam Leffler #if 0
293b032f27cSSam Leffler 	ic->ic_wme.wme_update = rt2661_wme_update;
294b032f27cSSam Leffler #endif
29568e8e04eSSam Leffler 	ic->ic_scan_start = rt2661_scan_start;
29668e8e04eSSam Leffler 	ic->ic_scan_end = rt2661_scan_end;
297c146f271SAndriy Voskoboinyk 	ic->ic_getradiocaps = rt2661_getradiocaps;
29868e8e04eSSam Leffler 	ic->ic_set_channel = rt2661_set_channel;
2999c6307b1SDamien Bergamini 	ic->ic_updateslot = rt2661_update_slot;
300b032f27cSSam Leffler 	ic->ic_update_promisc = rt2661_update_promisc;
301b032f27cSSam Leffler 	ic->ic_raw_xmit = rt2661_raw_xmit;
3027a79cebfSGleb Smirnoff 	ic->ic_transmit = rt2661_transmit;
3037a79cebfSGleb Smirnoff 	ic->ic_parent = rt2661_parent;
304b032f27cSSam Leffler 	ic->ic_vap_create = rt2661_vap_create;
305b032f27cSSam Leffler 	ic->ic_vap_delete = rt2661_vap_delete;
3069c6307b1SDamien Bergamini 
3075463c4a4SSam Leffler 	ieee80211_radiotap_attach(ic,
3085463c4a4SSam Leffler 	    &sc->sc_txtap.wt_ihdr, sizeof(sc->sc_txtap),
3095463c4a4SSam Leffler 		RT2661_TX_RADIOTAP_PRESENT,
3105463c4a4SSam Leffler 	    &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap),
3115463c4a4SSam Leffler 		RT2661_RX_RADIOTAP_PRESENT);
3129c6307b1SDamien Bergamini 
313b032f27cSSam Leffler #ifdef RAL_DEBUG
3149c6307b1SDamien Bergamini 	SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
315b032f27cSSam Leffler 	    SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO,
316b032f27cSSam Leffler 	    "debug", CTLFLAG_RW, &sc->sc_debug, 0, "debug msgs");
317b032f27cSSam Leffler #endif
3189c6307b1SDamien Bergamini 	if (bootverbose)
3199c6307b1SDamien Bergamini 		ieee80211_announce(ic);
3209c6307b1SDamien Bergamini 
3219c6307b1SDamien Bergamini 	return 0;
3229c6307b1SDamien Bergamini 
3239c6307b1SDamien Bergamini fail3:	rt2661_free_tx_ring(sc, &sc->mgtq);
3249c6307b1SDamien Bergamini fail2:	while (--ac >= 0)
3259c6307b1SDamien Bergamini 		rt2661_free_tx_ring(sc, &sc->txq[ac]);
3269c6307b1SDamien Bergamini fail1:	mtx_destroy(&sc->sc_mtx);
3279c6307b1SDamien Bergamini 	return error;
3289c6307b1SDamien Bergamini }
3299c6307b1SDamien Bergamini 
3309c6307b1SDamien Bergamini int
3319c6307b1SDamien Bergamini rt2661_detach(void *xsc)
3329c6307b1SDamien Bergamini {
3339c6307b1SDamien Bergamini 	struct rt2661_softc *sc = xsc;
3347a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
3359c6307b1SDamien Bergamini 
336c5876e18SSam Leffler 	RAL_LOCK(sc);
337c5876e18SSam Leffler 	rt2661_stop_locked(sc);
338c5876e18SSam Leffler 	RAL_UNLOCK(sc);
3399c6307b1SDamien Bergamini 
3409c6307b1SDamien Bergamini 	ieee80211_ifdetach(ic);
3417a79cebfSGleb Smirnoff 	mbufq_drain(&sc->sc_snd);
3429c6307b1SDamien Bergamini 
3439c6307b1SDamien Bergamini 	rt2661_free_tx_ring(sc, &sc->txq[0]);
3449c6307b1SDamien Bergamini 	rt2661_free_tx_ring(sc, &sc->txq[1]);
3459c6307b1SDamien Bergamini 	rt2661_free_tx_ring(sc, &sc->txq[2]);
3469c6307b1SDamien Bergamini 	rt2661_free_tx_ring(sc, &sc->txq[3]);
3479c6307b1SDamien Bergamini 	rt2661_free_tx_ring(sc, &sc->mgtq);
3489c6307b1SDamien Bergamini 	rt2661_free_rx_ring(sc, &sc->rxq);
3499c6307b1SDamien Bergamini 
3509c6307b1SDamien Bergamini 	mtx_destroy(&sc->sc_mtx);
3519c6307b1SDamien Bergamini 
3529c6307b1SDamien Bergamini 	return 0;
3539c6307b1SDamien Bergamini }
3549c6307b1SDamien Bergamini 
355b032f27cSSam Leffler static struct ieee80211vap *
356fcd9500fSBernhard Schmidt rt2661_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ], int unit,
357fcd9500fSBernhard Schmidt     enum ieee80211_opmode opmode, int flags,
358b032f27cSSam Leffler     const uint8_t bssid[IEEE80211_ADDR_LEN],
359b032f27cSSam Leffler     const uint8_t mac[IEEE80211_ADDR_LEN])
360b032f27cSSam Leffler {
3617a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
362b032f27cSSam Leffler 	struct rt2661_vap *rvp;
363b032f27cSSam Leffler 	struct ieee80211vap *vap;
364b032f27cSSam Leffler 
365b032f27cSSam Leffler 	switch (opmode) {
366b032f27cSSam Leffler 	case IEEE80211_M_STA:
367b032f27cSSam Leffler 	case IEEE80211_M_IBSS:
368b032f27cSSam Leffler 	case IEEE80211_M_AHDEMO:
369b032f27cSSam Leffler 	case IEEE80211_M_MONITOR:
370b032f27cSSam Leffler 	case IEEE80211_M_HOSTAP:
37159aa14a9SRui Paulo 	case IEEE80211_M_MBSS:
37259aa14a9SRui Paulo 		/* XXXRP: TBD */
373b032f27cSSam Leffler 		if (!TAILQ_EMPTY(&ic->ic_vaps)) {
3747a79cebfSGleb Smirnoff 			device_printf(sc->sc_dev, "only 1 vap supported\n");
375b032f27cSSam Leffler 			return NULL;
376b032f27cSSam Leffler 		}
377b032f27cSSam Leffler 		if (opmode == IEEE80211_M_STA)
378b032f27cSSam Leffler 			flags |= IEEE80211_CLONE_NOBEACONS;
379b032f27cSSam Leffler 		break;
380b032f27cSSam Leffler 	case IEEE80211_M_WDS:
381b032f27cSSam Leffler 		if (TAILQ_EMPTY(&ic->ic_vaps) ||
382b032f27cSSam Leffler 		    ic->ic_opmode != IEEE80211_M_HOSTAP) {
3837a79cebfSGleb Smirnoff 			device_printf(sc->sc_dev,
3847a79cebfSGleb Smirnoff 			    "wds only supported in ap mode\n");
385b032f27cSSam Leffler 			return NULL;
386b032f27cSSam Leffler 		}
387b032f27cSSam Leffler 		/*
388b032f27cSSam Leffler 		 * Silently remove any request for a unique
389b032f27cSSam Leffler 		 * bssid; WDS vap's always share the local
390b032f27cSSam Leffler 		 * mac address.
391b032f27cSSam Leffler 		 */
392b032f27cSSam Leffler 		flags &= ~IEEE80211_CLONE_BSSID;
393b032f27cSSam Leffler 		break;
394b032f27cSSam Leffler 	default:
3957a79cebfSGleb Smirnoff 		device_printf(sc->sc_dev, "unknown opmode %d\n", opmode);
396b032f27cSSam Leffler 		return NULL;
397b032f27cSSam Leffler 	}
3987a79cebfSGleb Smirnoff 	rvp = malloc(sizeof(struct rt2661_vap), M_80211_VAP, M_WAITOK | M_ZERO);
399b032f27cSSam Leffler 	vap = &rvp->ral_vap;
4007a79cebfSGleb Smirnoff 	ieee80211_vap_setup(ic, vap, name, unit, opmode, flags, bssid);
401b032f27cSSam Leffler 
402b032f27cSSam Leffler 	/* override state transition machine */
403b032f27cSSam Leffler 	rvp->ral_newstate = vap->iv_newstate;
404b032f27cSSam Leffler 	vap->iv_newstate = rt2661_newstate;
405b032f27cSSam Leffler #if 0
406b032f27cSSam Leffler 	vap->iv_update_beacon = rt2661_beacon_update;
407b032f27cSSam Leffler #endif
408b032f27cSSam Leffler 
409b6108616SRui Paulo 	ieee80211_ratectl_init(vap);
410b032f27cSSam Leffler 	/* complete setup */
4117a79cebfSGleb Smirnoff 	ieee80211_vap_attach(vap, ieee80211_media_change,
4127a79cebfSGleb Smirnoff 	    ieee80211_media_status, mac);
413b032f27cSSam Leffler 	if (TAILQ_FIRST(&ic->ic_vaps) == vap)
414b032f27cSSam Leffler 		ic->ic_opmode = opmode;
415b032f27cSSam Leffler 	return vap;
416b032f27cSSam Leffler }
417b032f27cSSam Leffler 
418b032f27cSSam Leffler static void
419b032f27cSSam Leffler rt2661_vap_delete(struct ieee80211vap *vap)
420b032f27cSSam Leffler {
421b032f27cSSam Leffler 	struct rt2661_vap *rvp = RT2661_VAP(vap);
422b032f27cSSam Leffler 
423b6108616SRui Paulo 	ieee80211_ratectl_deinit(vap);
424b032f27cSSam Leffler 	ieee80211_vap_detach(vap);
425b032f27cSSam Leffler 	free(rvp, M_80211_VAP);
426b032f27cSSam Leffler }
427b032f27cSSam Leffler 
4289c6307b1SDamien Bergamini void
4299c6307b1SDamien Bergamini rt2661_shutdown(void *xsc)
4309c6307b1SDamien Bergamini {
4319c6307b1SDamien Bergamini 	struct rt2661_softc *sc = xsc;
4329c6307b1SDamien Bergamini 
4339c6307b1SDamien Bergamini 	rt2661_stop(sc);
4349c6307b1SDamien Bergamini }
4359c6307b1SDamien Bergamini 
4369c6307b1SDamien Bergamini void
4379c6307b1SDamien Bergamini rt2661_suspend(void *xsc)
4389c6307b1SDamien Bergamini {
4399c6307b1SDamien Bergamini 	struct rt2661_softc *sc = xsc;
4409c6307b1SDamien Bergamini 
4419c6307b1SDamien Bergamini 	rt2661_stop(sc);
4429c6307b1SDamien Bergamini }
4439c6307b1SDamien Bergamini 
4449c6307b1SDamien Bergamini void
4459c6307b1SDamien Bergamini rt2661_resume(void *xsc)
4469c6307b1SDamien Bergamini {
4479c6307b1SDamien Bergamini 	struct rt2661_softc *sc = xsc;
4489c6307b1SDamien Bergamini 
4497a79cebfSGleb Smirnoff 	if (sc->sc_ic.ic_nrunning > 0)
450b032f27cSSam Leffler 		rt2661_init(sc);
4519c6307b1SDamien Bergamini }
4529c6307b1SDamien Bergamini 
4539c6307b1SDamien Bergamini static void
4549c6307b1SDamien Bergamini rt2661_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
4559c6307b1SDamien Bergamini {
4569c6307b1SDamien Bergamini 	if (error != 0)
4579c6307b1SDamien Bergamini 		return;
4589c6307b1SDamien Bergamini 
4599c6307b1SDamien Bergamini 	KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
4609c6307b1SDamien Bergamini 
4619c6307b1SDamien Bergamini 	*(bus_addr_t *)arg = segs[0].ds_addr;
4629c6307b1SDamien Bergamini }
4639c6307b1SDamien Bergamini 
4649c6307b1SDamien Bergamini static int
4659c6307b1SDamien Bergamini rt2661_alloc_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring,
4669c6307b1SDamien Bergamini     int count)
4679c6307b1SDamien Bergamini {
4689c6307b1SDamien Bergamini 	int i, error;
4699c6307b1SDamien Bergamini 
4709c6307b1SDamien Bergamini 	ring->count = count;
4719c6307b1SDamien Bergamini 	ring->queued = 0;
4729c6307b1SDamien Bergamini 	ring->cur = ring->next = ring->stat = 0;
4739c6307b1SDamien Bergamini 
47436ffd4baSKevin Lo 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0,
47536ffd4baSKevin Lo 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
47636ffd4baSKevin Lo 	    count * RT2661_TX_DESC_SIZE, 1, count * RT2661_TX_DESC_SIZE,
47736ffd4baSKevin Lo 	    0, NULL, NULL, &ring->desc_dmat);
4789c6307b1SDamien Bergamini 	if (error != 0) {
4799c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not create desc DMA tag\n");
4809c6307b1SDamien Bergamini 		goto fail;
4819c6307b1SDamien Bergamini 	}
4829c6307b1SDamien Bergamini 
4839c6307b1SDamien Bergamini 	error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc,
4849c6307b1SDamien Bergamini 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map);
4859c6307b1SDamien Bergamini 	if (error != 0) {
4869c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate DMA memory\n");
4879c6307b1SDamien Bergamini 		goto fail;
4889c6307b1SDamien Bergamini 	}
4899c6307b1SDamien Bergamini 
4909c6307b1SDamien Bergamini 	error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc,
4919c6307b1SDamien Bergamini 	    count * RT2661_TX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr,
4929c6307b1SDamien Bergamini 	    0);
4939c6307b1SDamien Bergamini 	if (error != 0) {
4949c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not load desc DMA map\n");
4959c6307b1SDamien Bergamini 		goto fail;
4969c6307b1SDamien Bergamini 	}
4979c6307b1SDamien Bergamini 
498ac2fffa4SPedro F. Giffuni 	ring->data = malloc(count * sizeof (struct rt2661_tx_data), M_DEVBUF,
4999c6307b1SDamien Bergamini 	    M_NOWAIT | M_ZERO);
5009c6307b1SDamien Bergamini 	if (ring->data == NULL) {
5019c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate soft data\n");
5029c6307b1SDamien Bergamini 		error = ENOMEM;
5039c6307b1SDamien Bergamini 		goto fail;
5049c6307b1SDamien Bergamini 	}
5059c6307b1SDamien Bergamini 
50636ffd4baSKevin Lo 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0,
50736ffd4baSKevin Lo 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES,
50836ffd4baSKevin Lo 	    RT2661_MAX_SCATTER, MCLBYTES, 0, NULL, NULL, &ring->data_dmat);
5099c6307b1SDamien Bergamini 	if (error != 0) {
5109c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not create data DMA tag\n");
5119c6307b1SDamien Bergamini 		goto fail;
5129c6307b1SDamien Bergamini 	}
5139c6307b1SDamien Bergamini 
5149c6307b1SDamien Bergamini 	for (i = 0; i < count; i++) {
5159c6307b1SDamien Bergamini 		error = bus_dmamap_create(ring->data_dmat, 0,
5169c6307b1SDamien Bergamini 		    &ring->data[i].map);
5179c6307b1SDamien Bergamini 		if (error != 0) {
5189c6307b1SDamien Bergamini 			device_printf(sc->sc_dev, "could not create DMA map\n");
5199c6307b1SDamien Bergamini 			goto fail;
5209c6307b1SDamien Bergamini 		}
5219c6307b1SDamien Bergamini 	}
5229c6307b1SDamien Bergamini 
5239c6307b1SDamien Bergamini 	return 0;
5249c6307b1SDamien Bergamini 
5259c6307b1SDamien Bergamini fail:	rt2661_free_tx_ring(sc, ring);
5269c6307b1SDamien Bergamini 	return error;
5279c6307b1SDamien Bergamini }
5289c6307b1SDamien Bergamini 
5299c6307b1SDamien Bergamini static void
5309c6307b1SDamien Bergamini rt2661_reset_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
5319c6307b1SDamien Bergamini {
5329c6307b1SDamien Bergamini 	struct rt2661_tx_desc *desc;
5339c6307b1SDamien Bergamini 	struct rt2661_tx_data *data;
5349c6307b1SDamien Bergamini 	int i;
5359c6307b1SDamien Bergamini 
5369c6307b1SDamien Bergamini 	for (i = 0; i < ring->count; i++) {
5379c6307b1SDamien Bergamini 		desc = &ring->desc[i];
5389c6307b1SDamien Bergamini 		data = &ring->data[i];
5399c6307b1SDamien Bergamini 
5409c6307b1SDamien Bergamini 		if (data->m != NULL) {
5419c6307b1SDamien Bergamini 			bus_dmamap_sync(ring->data_dmat, data->map,
5429c6307b1SDamien Bergamini 			    BUS_DMASYNC_POSTWRITE);
5439c6307b1SDamien Bergamini 			bus_dmamap_unload(ring->data_dmat, data->map);
5449c6307b1SDamien Bergamini 			m_freem(data->m);
5459c6307b1SDamien Bergamini 			data->m = NULL;
5469c6307b1SDamien Bergamini 		}
5479c6307b1SDamien Bergamini 
5489c6307b1SDamien Bergamini 		if (data->ni != NULL) {
5499c6307b1SDamien Bergamini 			ieee80211_free_node(data->ni);
5509c6307b1SDamien Bergamini 			data->ni = NULL;
5519c6307b1SDamien Bergamini 		}
5529c6307b1SDamien Bergamini 
5539c6307b1SDamien Bergamini 		desc->flags = 0;
5549c6307b1SDamien Bergamini 	}
5559c6307b1SDamien Bergamini 
5569c6307b1SDamien Bergamini 	bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE);
5579c6307b1SDamien Bergamini 
5589c6307b1SDamien Bergamini 	ring->queued = 0;
5599c6307b1SDamien Bergamini 	ring->cur = ring->next = ring->stat = 0;
5609c6307b1SDamien Bergamini }
5619c6307b1SDamien Bergamini 
5629c6307b1SDamien Bergamini static void
5639c6307b1SDamien Bergamini rt2661_free_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
5649c6307b1SDamien Bergamini {
5659c6307b1SDamien Bergamini 	struct rt2661_tx_data *data;
5669c6307b1SDamien Bergamini 	int i;
5679c6307b1SDamien Bergamini 
5689c6307b1SDamien Bergamini 	if (ring->desc != NULL) {
5699c6307b1SDamien Bergamini 		bus_dmamap_sync(ring->desc_dmat, ring->desc_map,
5709c6307b1SDamien Bergamini 		    BUS_DMASYNC_POSTWRITE);
5719c6307b1SDamien Bergamini 		bus_dmamap_unload(ring->desc_dmat, ring->desc_map);
5729c6307b1SDamien Bergamini 		bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map);
5739c6307b1SDamien Bergamini 	}
5749c6307b1SDamien Bergamini 
5759c6307b1SDamien Bergamini 	if (ring->desc_dmat != NULL)
5769c6307b1SDamien Bergamini 		bus_dma_tag_destroy(ring->desc_dmat);
5779c6307b1SDamien Bergamini 
5789c6307b1SDamien Bergamini 	if (ring->data != NULL) {
5799c6307b1SDamien Bergamini 		for (i = 0; i < ring->count; i++) {
5809c6307b1SDamien Bergamini 			data = &ring->data[i];
5819c6307b1SDamien Bergamini 
5829c6307b1SDamien Bergamini 			if (data->m != NULL) {
5839c6307b1SDamien Bergamini 				bus_dmamap_sync(ring->data_dmat, data->map,
5849c6307b1SDamien Bergamini 				    BUS_DMASYNC_POSTWRITE);
5859c6307b1SDamien Bergamini 				bus_dmamap_unload(ring->data_dmat, data->map);
5869c6307b1SDamien Bergamini 				m_freem(data->m);
5879c6307b1SDamien Bergamini 			}
5889c6307b1SDamien Bergamini 
5899c6307b1SDamien Bergamini 			if (data->ni != NULL)
5909c6307b1SDamien Bergamini 				ieee80211_free_node(data->ni);
5919c6307b1SDamien Bergamini 
5929c6307b1SDamien Bergamini 			if (data->map != NULL)
5939c6307b1SDamien Bergamini 				bus_dmamap_destroy(ring->data_dmat, data->map);
5949c6307b1SDamien Bergamini 		}
5959c6307b1SDamien Bergamini 
5969c6307b1SDamien Bergamini 		free(ring->data, M_DEVBUF);
5979c6307b1SDamien Bergamini 	}
5989c6307b1SDamien Bergamini 
5999c6307b1SDamien Bergamini 	if (ring->data_dmat != NULL)
6009c6307b1SDamien Bergamini 		bus_dma_tag_destroy(ring->data_dmat);
6019c6307b1SDamien Bergamini }
6029c6307b1SDamien Bergamini 
6039c6307b1SDamien Bergamini static int
6049c6307b1SDamien Bergamini rt2661_alloc_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring,
6059c6307b1SDamien Bergamini     int count)
6069c6307b1SDamien Bergamini {
6079c6307b1SDamien Bergamini 	struct rt2661_rx_desc *desc;
6089c6307b1SDamien Bergamini 	struct rt2661_rx_data *data;
6099c6307b1SDamien Bergamini 	bus_addr_t physaddr;
6109c6307b1SDamien Bergamini 	int i, error;
6119c6307b1SDamien Bergamini 
6129c6307b1SDamien Bergamini 	ring->count = count;
6139c6307b1SDamien Bergamini 	ring->cur = ring->next = 0;
6149c6307b1SDamien Bergamini 
61536ffd4baSKevin Lo 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0,
61636ffd4baSKevin Lo 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
61736ffd4baSKevin Lo 	    count * RT2661_RX_DESC_SIZE, 1, count * RT2661_RX_DESC_SIZE,
61836ffd4baSKevin Lo 	    0, NULL, NULL, &ring->desc_dmat);
6199c6307b1SDamien Bergamini 	if (error != 0) {
6209c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not create desc DMA tag\n");
6219c6307b1SDamien Bergamini 		goto fail;
6229c6307b1SDamien Bergamini 	}
6239c6307b1SDamien Bergamini 
6249c6307b1SDamien Bergamini 	error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc,
6259c6307b1SDamien Bergamini 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map);
6269c6307b1SDamien Bergamini 	if (error != 0) {
6279c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate DMA memory\n");
6289c6307b1SDamien Bergamini 		goto fail;
6299c6307b1SDamien Bergamini 	}
6309c6307b1SDamien Bergamini 
6319c6307b1SDamien Bergamini 	error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc,
6329c6307b1SDamien Bergamini 	    count * RT2661_RX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr,
6339c6307b1SDamien Bergamini 	    0);
6349c6307b1SDamien Bergamini 	if (error != 0) {
6359c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not load desc DMA map\n");
6369c6307b1SDamien Bergamini 		goto fail;
6379c6307b1SDamien Bergamini 	}
6389c6307b1SDamien Bergamini 
639ac2fffa4SPedro F. Giffuni 	ring->data = malloc(count * sizeof (struct rt2661_rx_data), M_DEVBUF,
6409c6307b1SDamien Bergamini 	    M_NOWAIT | M_ZERO);
6419c6307b1SDamien Bergamini 	if (ring->data == NULL) {
6429c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate soft data\n");
6439c6307b1SDamien Bergamini 		error = ENOMEM;
6449c6307b1SDamien Bergamini 		goto fail;
6459c6307b1SDamien Bergamini 	}
6469c6307b1SDamien Bergamini 
6479c6307b1SDamien Bergamini 	/*
6489c6307b1SDamien Bergamini 	 * Pre-allocate Rx buffers and populate Rx ring.
6499c6307b1SDamien Bergamini 	 */
65036ffd4baSKevin Lo 	error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0,
65136ffd4baSKevin Lo 	    BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES,
65236ffd4baSKevin Lo 	    1, MCLBYTES, 0, NULL, NULL, &ring->data_dmat);
6539c6307b1SDamien Bergamini 	if (error != 0) {
6549c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not create data DMA tag\n");
6559c6307b1SDamien Bergamini 		goto fail;
6569c6307b1SDamien Bergamini 	}
6579c6307b1SDamien Bergamini 
6589c6307b1SDamien Bergamini 	for (i = 0; i < count; i++) {
6599c6307b1SDamien Bergamini 		desc = &sc->rxq.desc[i];
6609c6307b1SDamien Bergamini 		data = &sc->rxq.data[i];
6619c6307b1SDamien Bergamini 
6629c6307b1SDamien Bergamini 		error = bus_dmamap_create(ring->data_dmat, 0, &data->map);
6639c6307b1SDamien Bergamini 		if (error != 0) {
6649c6307b1SDamien Bergamini 			device_printf(sc->sc_dev, "could not create DMA map\n");
6659c6307b1SDamien Bergamini 			goto fail;
6669c6307b1SDamien Bergamini 		}
6679c6307b1SDamien Bergamini 
668c6499eccSGleb Smirnoff 		data->m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
6699c6307b1SDamien Bergamini 		if (data->m == NULL) {
6709c6307b1SDamien Bergamini 			device_printf(sc->sc_dev,
6719c6307b1SDamien Bergamini 			    "could not allocate rx mbuf\n");
6729c6307b1SDamien Bergamini 			error = ENOMEM;
6739c6307b1SDamien Bergamini 			goto fail;
6749c6307b1SDamien Bergamini 		}
6759c6307b1SDamien Bergamini 
6769c6307b1SDamien Bergamini 		error = bus_dmamap_load(ring->data_dmat, data->map,
6779c6307b1SDamien Bergamini 		    mtod(data->m, void *), MCLBYTES, rt2661_dma_map_addr,
6789c6307b1SDamien Bergamini 		    &physaddr, 0);
6799c6307b1SDamien Bergamini 		if (error != 0) {
6809c6307b1SDamien Bergamini 			device_printf(sc->sc_dev,
6819c6307b1SDamien Bergamini 			    "could not load rx buf DMA map");
6829c6307b1SDamien Bergamini 			goto fail;
6839c6307b1SDamien Bergamini 		}
6849c6307b1SDamien Bergamini 
6859c6307b1SDamien Bergamini 		desc->flags = htole32(RT2661_RX_BUSY);
6869c6307b1SDamien Bergamini 		desc->physaddr = htole32(physaddr);
6879c6307b1SDamien Bergamini 	}
6889c6307b1SDamien Bergamini 
6899c6307b1SDamien Bergamini 	bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE);
6909c6307b1SDamien Bergamini 
6919c6307b1SDamien Bergamini 	return 0;
6929c6307b1SDamien Bergamini 
6939c6307b1SDamien Bergamini fail:	rt2661_free_rx_ring(sc, ring);
6949c6307b1SDamien Bergamini 	return error;
6959c6307b1SDamien Bergamini }
6969c6307b1SDamien Bergamini 
6979c6307b1SDamien Bergamini static void
6989c6307b1SDamien Bergamini rt2661_reset_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
6999c6307b1SDamien Bergamini {
7009c6307b1SDamien Bergamini 	int i;
7019c6307b1SDamien Bergamini 
7029c6307b1SDamien Bergamini 	for (i = 0; i < ring->count; i++)
7039c6307b1SDamien Bergamini 		ring->desc[i].flags = htole32(RT2661_RX_BUSY);
7049c6307b1SDamien Bergamini 
7059c6307b1SDamien Bergamini 	bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE);
7069c6307b1SDamien Bergamini 
7079c6307b1SDamien Bergamini 	ring->cur = ring->next = 0;
7089c6307b1SDamien Bergamini }
7099c6307b1SDamien Bergamini 
7109c6307b1SDamien Bergamini static void
7119c6307b1SDamien Bergamini rt2661_free_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
7129c6307b1SDamien Bergamini {
7139c6307b1SDamien Bergamini 	struct rt2661_rx_data *data;
7149c6307b1SDamien Bergamini 	int i;
7159c6307b1SDamien Bergamini 
7169c6307b1SDamien Bergamini 	if (ring->desc != NULL) {
7179c6307b1SDamien Bergamini 		bus_dmamap_sync(ring->desc_dmat, ring->desc_map,
7189c6307b1SDamien Bergamini 		    BUS_DMASYNC_POSTWRITE);
7199c6307b1SDamien Bergamini 		bus_dmamap_unload(ring->desc_dmat, ring->desc_map);
7209c6307b1SDamien Bergamini 		bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map);
7219c6307b1SDamien Bergamini 	}
7229c6307b1SDamien Bergamini 
7239c6307b1SDamien Bergamini 	if (ring->desc_dmat != NULL)
7249c6307b1SDamien Bergamini 		bus_dma_tag_destroy(ring->desc_dmat);
7259c6307b1SDamien Bergamini 
7269c6307b1SDamien Bergamini 	if (ring->data != NULL) {
7279c6307b1SDamien Bergamini 		for (i = 0; i < ring->count; i++) {
7289c6307b1SDamien Bergamini 			data = &ring->data[i];
7299c6307b1SDamien Bergamini 
7309c6307b1SDamien Bergamini 			if (data->m != NULL) {
7319c6307b1SDamien Bergamini 				bus_dmamap_sync(ring->data_dmat, data->map,
7329c6307b1SDamien Bergamini 				    BUS_DMASYNC_POSTREAD);
7339c6307b1SDamien Bergamini 				bus_dmamap_unload(ring->data_dmat, data->map);
7349c6307b1SDamien Bergamini 				m_freem(data->m);
7359c6307b1SDamien Bergamini 			}
7369c6307b1SDamien Bergamini 
7379c6307b1SDamien Bergamini 			if (data->map != NULL)
7389c6307b1SDamien Bergamini 				bus_dmamap_destroy(ring->data_dmat, data->map);
7399c6307b1SDamien Bergamini 		}
7409c6307b1SDamien Bergamini 
7419c6307b1SDamien Bergamini 		free(ring->data, M_DEVBUF);
7429c6307b1SDamien Bergamini 	}
7439c6307b1SDamien Bergamini 
7449c6307b1SDamien Bergamini 	if (ring->data_dmat != NULL)
7459c6307b1SDamien Bergamini 		bus_dma_tag_destroy(ring->data_dmat);
7469c6307b1SDamien Bergamini }
7479c6307b1SDamien Bergamini 
748b032f27cSSam Leffler static int
749b032f27cSSam Leffler rt2661_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
750b032f27cSSam Leffler {
751b032f27cSSam Leffler 	struct rt2661_vap *rvp = RT2661_VAP(vap);
752b032f27cSSam Leffler 	struct ieee80211com *ic = vap->iv_ic;
7537a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
7549c6307b1SDamien Bergamini 	int error;
7559c6307b1SDamien Bergamini 
756b032f27cSSam Leffler 	if (nstate == IEEE80211_S_INIT && vap->iv_state == IEEE80211_S_RUN) {
7579c6307b1SDamien Bergamini 		uint32_t tmp;
7589c6307b1SDamien Bergamini 
7599c6307b1SDamien Bergamini 		/* abort TSF synchronization */
7609c6307b1SDamien Bergamini 		tmp = RAL_READ(sc, RT2661_TXRX_CSR9);
7619c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0x00ffffff);
7629c6307b1SDamien Bergamini 	}
7639c6307b1SDamien Bergamini 
764b032f27cSSam Leffler 	error = rvp->ral_newstate(vap, nstate, arg);
765b032f27cSSam Leffler 
766b032f27cSSam Leffler 	if (error == 0 && nstate == IEEE80211_S_RUN) {
767b032f27cSSam Leffler 		struct ieee80211_node *ni = vap->iv_bss;
768b032f27cSSam Leffler 
769b032f27cSSam Leffler 		if (vap->iv_opmode != IEEE80211_M_MONITOR) {
7709c6307b1SDamien Bergamini 			rt2661_enable_mrr(sc);
7719c6307b1SDamien Bergamini 			rt2661_set_txpreamble(sc);
7729c6307b1SDamien Bergamini 			rt2661_set_basicrates(sc, &ni->ni_rates);
7739c6307b1SDamien Bergamini 			rt2661_set_bssid(sc, ni->ni_bssid);
7749c6307b1SDamien Bergamini 		}
7759c6307b1SDamien Bergamini 
776b032f27cSSam Leffler 		if (vap->iv_opmode == IEEE80211_M_HOSTAP ||
77759aa14a9SRui Paulo 		    vap->iv_opmode == IEEE80211_M_IBSS ||
77859aa14a9SRui Paulo 		    vap->iv_opmode == IEEE80211_M_MBSS) {
779b032f27cSSam Leffler 			error = rt2661_prepare_beacon(sc, vap);
780b032f27cSSam Leffler 			if (error != 0)
781b032f27cSSam Leffler 				return error;
7829c6307b1SDamien Bergamini 		}
783e66b0905SSam Leffler 		if (vap->iv_opmode != IEEE80211_M_MONITOR)
7849c6307b1SDamien Bergamini 			rt2661_enable_tsf_sync(sc);
7855463c4a4SSam Leffler 		else
7865463c4a4SSam Leffler 			rt2661_enable_tsf(sc);
7879c6307b1SDamien Bergamini 	}
788b032f27cSSam Leffler 	return error;
7899c6307b1SDamien Bergamini }
7909c6307b1SDamien Bergamini 
7919c6307b1SDamien Bergamini /*
7929c6307b1SDamien Bergamini  * Read 16 bits at address 'addr' from the serial EEPROM (either 93C46 or
7939c6307b1SDamien Bergamini  * 93C66).
7949c6307b1SDamien Bergamini  */
7959c6307b1SDamien Bergamini static uint16_t
7969c6307b1SDamien Bergamini rt2661_eeprom_read(struct rt2661_softc *sc, uint8_t addr)
7979c6307b1SDamien Bergamini {
7989c6307b1SDamien Bergamini 	uint32_t tmp;
7999c6307b1SDamien Bergamini 	uint16_t val;
8009c6307b1SDamien Bergamini 	int n;
8019c6307b1SDamien Bergamini 
8029c6307b1SDamien Bergamini 	/* clock C once before the first command */
8039c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, 0);
8049c6307b1SDamien Bergamini 
8059c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S);
8069c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
8079c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S);
8089c6307b1SDamien Bergamini 
8099c6307b1SDamien Bergamini 	/* write start bit (1) */
8109c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
8119c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
8129c6307b1SDamien Bergamini 
8139c6307b1SDamien Bergamini 	/* write READ opcode (10) */
8149c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
8159c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
8169c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S);
8179c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
8189c6307b1SDamien Bergamini 
8199c6307b1SDamien Bergamini 	/* write address (A5-A0 or A7-A0) */
8209c6307b1SDamien Bergamini 	n = (RAL_READ(sc, RT2661_E2PROM_CSR) & RT2661_93C46) ? 5 : 7;
8219c6307b1SDamien Bergamini 	for (; n >= 0; n--) {
8229c6307b1SDamien Bergamini 		RT2661_EEPROM_CTL(sc, RT2661_S |
8239c6307b1SDamien Bergamini 		    (((addr >> n) & 1) << RT2661_SHIFT_D));
8249c6307b1SDamien Bergamini 		RT2661_EEPROM_CTL(sc, RT2661_S |
8259c6307b1SDamien Bergamini 		    (((addr >> n) & 1) << RT2661_SHIFT_D) | RT2661_C);
8269c6307b1SDamien Bergamini 	}
8279c6307b1SDamien Bergamini 
8289c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S);
8299c6307b1SDamien Bergamini 
8309c6307b1SDamien Bergamini 	/* read data Q15-Q0 */
8319c6307b1SDamien Bergamini 	val = 0;
8329c6307b1SDamien Bergamini 	for (n = 15; n >= 0; n--) {
8339c6307b1SDamien Bergamini 		RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
8349c6307b1SDamien Bergamini 		tmp = RAL_READ(sc, RT2661_E2PROM_CSR);
8359c6307b1SDamien Bergamini 		val |= ((tmp & RT2661_Q) >> RT2661_SHIFT_Q) << n;
8369c6307b1SDamien Bergamini 		RT2661_EEPROM_CTL(sc, RT2661_S);
8379c6307b1SDamien Bergamini 	}
8389c6307b1SDamien Bergamini 
8399c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, 0);
8409c6307b1SDamien Bergamini 
8419c6307b1SDamien Bergamini 	/* clear Chip Select and clock C */
8429c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_S);
8439c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, 0);
8449c6307b1SDamien Bergamini 	RT2661_EEPROM_CTL(sc, RT2661_C);
8459c6307b1SDamien Bergamini 
8469c6307b1SDamien Bergamini 	return val;
8479c6307b1SDamien Bergamini }
8489c6307b1SDamien Bergamini 
8499c6307b1SDamien Bergamini static void
8509c6307b1SDamien Bergamini rt2661_tx_intr(struct rt2661_softc *sc)
8519c6307b1SDamien Bergamini {
852f6930becSAndriy Voskoboinyk 	struct ieee80211_ratectl_tx_status *txs = &sc->sc_txs;
8539c6307b1SDamien Bergamini 	struct rt2661_tx_ring *txq;
8549c6307b1SDamien Bergamini 	struct rt2661_tx_data *data;
8559c6307b1SDamien Bergamini 	uint32_t val;
856f6930becSAndriy Voskoboinyk 	int error, qid;
8579c6307b1SDamien Bergamini 
858f6930becSAndriy Voskoboinyk 	txs->flags = IEEE80211_RATECTL_TX_FAIL_LONG;
8599c6307b1SDamien Bergamini 	for (;;) {
86068e8e04eSSam Leffler 		struct ieee80211_node *ni;
86168e8e04eSSam Leffler 		struct mbuf *m;
86268e8e04eSSam Leffler 
8639c6307b1SDamien Bergamini 		val = RAL_READ(sc, RT2661_STA_CSR4);
8649c6307b1SDamien Bergamini 		if (!(val & RT2661_TX_STAT_VALID))
8659c6307b1SDamien Bergamini 			break;
8669c6307b1SDamien Bergamini 
8679c6307b1SDamien Bergamini 		/* retrieve the queue in which this frame was sent */
8689c6307b1SDamien Bergamini 		qid = RT2661_TX_QID(val);
8699c6307b1SDamien Bergamini 		txq = (qid <= 3) ? &sc->txq[qid] : &sc->mgtq;
8709c6307b1SDamien Bergamini 
8719c6307b1SDamien Bergamini 		/* retrieve rate control algorithm context */
8729c6307b1SDamien Bergamini 		data = &txq->data[txq->stat];
87368e8e04eSSam Leffler 		m = data->m;
87468e8e04eSSam Leffler 		data->m = NULL;
87568e8e04eSSam Leffler 		ni = data->ni;
87668e8e04eSSam Leffler 		data->ni = NULL;
8779c6307b1SDamien Bergamini 
8783da2dc07SMax Khon 		/* if no frame has been sent, ignore */
87968e8e04eSSam Leffler 		if (ni == NULL)
8803da2dc07SMax Khon 			continue;
8813da2dc07SMax Khon 
8829c6307b1SDamien Bergamini 		switch (RT2661_TX_RESULT(val)) {
8839c6307b1SDamien Bergamini 		case RT2661_TX_SUCCESS:
884f6930becSAndriy Voskoboinyk 			txs->status = IEEE80211_RATECTL_TX_SUCCESS;
885f6930becSAndriy Voskoboinyk 			txs->long_retries = RT2661_TX_RETRYCNT(val);
8869c6307b1SDamien Bergamini 
887b032f27cSSam Leffler 			DPRINTFN(sc, 10, "data frame sent successfully after "
888f6930becSAndriy Voskoboinyk 			    "%d retries\n", txs->long_retries);
889b032f27cSSam Leffler 			if (data->rix != IEEE80211_FIXED_RATE_NONE)
890f6930becSAndriy Voskoboinyk 				ieee80211_ratectl_tx_complete(ni, txs);
8917a79cebfSGleb Smirnoff 			error = 0;
8929c6307b1SDamien Bergamini 			break;
8939c6307b1SDamien Bergamini 
8949c6307b1SDamien Bergamini 		case RT2661_TX_RETRY_FAIL:
895f6930becSAndriy Voskoboinyk 			txs->status = IEEE80211_RATECTL_TX_FAIL_LONG;
896f6930becSAndriy Voskoboinyk 			txs->long_retries = RT2661_TX_RETRYCNT(val);
897b032f27cSSam Leffler 
898b032f27cSSam Leffler 			DPRINTFN(sc, 9, "%s\n",
899b032f27cSSam Leffler 			    "sending data frame failed (too much retries)");
900b032f27cSSam Leffler 			if (data->rix != IEEE80211_FIXED_RATE_NONE)
901f6930becSAndriy Voskoboinyk 				ieee80211_ratectl_tx_complete(ni, txs);
9027a79cebfSGleb Smirnoff 			error = 1;
9039c6307b1SDamien Bergamini 			break;
9049c6307b1SDamien Bergamini 
9059c6307b1SDamien Bergamini 		default:
9069c6307b1SDamien Bergamini 			/* other failure */
9079c6307b1SDamien Bergamini 			device_printf(sc->sc_dev,
9089c6307b1SDamien Bergamini 			    "sending data frame failed 0x%08x\n", val);
9097a79cebfSGleb Smirnoff 			error = 1;
9109c6307b1SDamien Bergamini 		}
9119c6307b1SDamien Bergamini 
912b032f27cSSam Leffler 		DPRINTFN(sc, 15, "tx done q=%d idx=%u\n", qid, txq->stat);
9139c6307b1SDamien Bergamini 
9149c6307b1SDamien Bergamini 		txq->queued--;
9159c6307b1SDamien Bergamini 		if (++txq->stat >= txq->count)	/* faster than % count */
9169c6307b1SDamien Bergamini 			txq->stat = 0;
91768e8e04eSSam Leffler 
9187a79cebfSGleb Smirnoff 		ieee80211_tx_complete(ni, m, error);
9199c6307b1SDamien Bergamini 	}
9209c6307b1SDamien Bergamini 
9219c6307b1SDamien Bergamini 	sc->sc_tx_timer = 0;
922b032f27cSSam Leffler 
9237a79cebfSGleb Smirnoff 	rt2661_start(sc);
9249c6307b1SDamien Bergamini }
9259c6307b1SDamien Bergamini 
9269c6307b1SDamien Bergamini static void
9279c6307b1SDamien Bergamini rt2661_tx_dma_intr(struct rt2661_softc *sc, struct rt2661_tx_ring *txq)
9289c6307b1SDamien Bergamini {
9299c6307b1SDamien Bergamini 	struct rt2661_tx_desc *desc;
9309c6307b1SDamien Bergamini 	struct rt2661_tx_data *data;
9319c6307b1SDamien Bergamini 
9329c6307b1SDamien Bergamini 	bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_POSTREAD);
9339c6307b1SDamien Bergamini 
9349c6307b1SDamien Bergamini 	for (;;) {
9359c6307b1SDamien Bergamini 		desc = &txq->desc[txq->next];
9369c6307b1SDamien Bergamini 		data = &txq->data[txq->next];
9379c6307b1SDamien Bergamini 
9389c6307b1SDamien Bergamini 		if ((le32toh(desc->flags) & RT2661_TX_BUSY) ||
9399c6307b1SDamien Bergamini 		    !(le32toh(desc->flags) & RT2661_TX_VALID))
9409c6307b1SDamien Bergamini 			break;
9419c6307b1SDamien Bergamini 
9429c6307b1SDamien Bergamini 		bus_dmamap_sync(txq->data_dmat, data->map,
9439c6307b1SDamien Bergamini 		    BUS_DMASYNC_POSTWRITE);
9449c6307b1SDamien Bergamini 		bus_dmamap_unload(txq->data_dmat, data->map);
9459c6307b1SDamien Bergamini 
9469c6307b1SDamien Bergamini 		/* descriptor is no longer valid */
9479c6307b1SDamien Bergamini 		desc->flags &= ~htole32(RT2661_TX_VALID);
9489c6307b1SDamien Bergamini 
949b032f27cSSam Leffler 		DPRINTFN(sc, 15, "tx dma done q=%p idx=%u\n", txq, txq->next);
9509c6307b1SDamien Bergamini 
9519c6307b1SDamien Bergamini 		if (++txq->next >= txq->count)	/* faster than % count */
9529c6307b1SDamien Bergamini 			txq->next = 0;
9539c6307b1SDamien Bergamini 	}
9549c6307b1SDamien Bergamini 
9559c6307b1SDamien Bergamini 	bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE);
9569c6307b1SDamien Bergamini }
9579c6307b1SDamien Bergamini 
9589c6307b1SDamien Bergamini static void
9599c6307b1SDamien Bergamini rt2661_rx_intr(struct rt2661_softc *sc)
9609c6307b1SDamien Bergamini {
961b65f813cSHans Petter Selasky 	struct epoch_tracker et;
9627a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
9639c6307b1SDamien Bergamini 	struct rt2661_rx_desc *desc;
9649c6307b1SDamien Bergamini 	struct rt2661_rx_data *data;
9659c6307b1SDamien Bergamini 	bus_addr_t physaddr;
9669c6307b1SDamien Bergamini 	struct ieee80211_frame *wh;
9679c6307b1SDamien Bergamini 	struct ieee80211_node *ni;
9689c6307b1SDamien Bergamini 	struct mbuf *mnew, *m;
9699c6307b1SDamien Bergamini 	int error;
9709c6307b1SDamien Bergamini 
9719c6307b1SDamien Bergamini 	bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map,
9729c6307b1SDamien Bergamini 	    BUS_DMASYNC_POSTREAD);
9739c6307b1SDamien Bergamini 
9749c6307b1SDamien Bergamini 	for (;;) {
9755463c4a4SSam Leffler 		int8_t rssi, nf;
97668e8e04eSSam Leffler 
9779c6307b1SDamien Bergamini 		desc = &sc->rxq.desc[sc->rxq.cur];
9789c6307b1SDamien Bergamini 		data = &sc->rxq.data[sc->rxq.cur];
9799c6307b1SDamien Bergamini 
9809c6307b1SDamien Bergamini 		if (le32toh(desc->flags) & RT2661_RX_BUSY)
9819c6307b1SDamien Bergamini 			break;
9829c6307b1SDamien Bergamini 
9839c6307b1SDamien Bergamini 		if ((le32toh(desc->flags) & RT2661_RX_PHY_ERROR) ||
9849c6307b1SDamien Bergamini 		    (le32toh(desc->flags) & RT2661_RX_CRC_ERROR)) {
9859c6307b1SDamien Bergamini 			/*
9869c6307b1SDamien Bergamini 			 * This should not happen since we did not request
9879c6307b1SDamien Bergamini 			 * to receive those frames when we filled TXRX_CSR0.
9889c6307b1SDamien Bergamini 			 */
989b032f27cSSam Leffler 			DPRINTFN(sc, 5, "PHY or CRC error flags 0x%08x\n",
990b032f27cSSam Leffler 			    le32toh(desc->flags));
9917a79cebfSGleb Smirnoff 			counter_u64_add(ic->ic_ierrors, 1);
9929c6307b1SDamien Bergamini 			goto skip;
9939c6307b1SDamien Bergamini 		}
9949c6307b1SDamien Bergamini 
9959c6307b1SDamien Bergamini 		if ((le32toh(desc->flags) & RT2661_RX_CIPHER_MASK) != 0) {
9967a79cebfSGleb Smirnoff 			counter_u64_add(ic->ic_ierrors, 1);
9979c6307b1SDamien Bergamini 			goto skip;
9989c6307b1SDamien Bergamini 		}
9999c6307b1SDamien Bergamini 
10009c6307b1SDamien Bergamini 		/*
10019c6307b1SDamien Bergamini 		 * Try to allocate a new mbuf for this ring element and load it
10029c6307b1SDamien Bergamini 		 * before processing the current mbuf. If the ring element
10039c6307b1SDamien Bergamini 		 * cannot be loaded, drop the received packet and reuse the old
10049c6307b1SDamien Bergamini 		 * mbuf. In the unlikely case that the old mbuf can't be
10059c6307b1SDamien Bergamini 		 * reloaded either, explicitly panic.
10069c6307b1SDamien Bergamini 		 */
1007c6499eccSGleb Smirnoff 		mnew = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
10089c6307b1SDamien Bergamini 		if (mnew == NULL) {
10097a79cebfSGleb Smirnoff 			counter_u64_add(ic->ic_ierrors, 1);
10109c6307b1SDamien Bergamini 			goto skip;
10119c6307b1SDamien Bergamini 		}
10129c6307b1SDamien Bergamini 
10139c6307b1SDamien Bergamini 		bus_dmamap_sync(sc->rxq.data_dmat, data->map,
10149c6307b1SDamien Bergamini 		    BUS_DMASYNC_POSTREAD);
10159c6307b1SDamien Bergamini 		bus_dmamap_unload(sc->rxq.data_dmat, data->map);
10169c6307b1SDamien Bergamini 
10179c6307b1SDamien Bergamini 		error = bus_dmamap_load(sc->rxq.data_dmat, data->map,
10189c6307b1SDamien Bergamini 		    mtod(mnew, void *), MCLBYTES, rt2661_dma_map_addr,
10199c6307b1SDamien Bergamini 		    &physaddr, 0);
10209c6307b1SDamien Bergamini 		if (error != 0) {
10219c6307b1SDamien Bergamini 			m_freem(mnew);
10229c6307b1SDamien Bergamini 
10239c6307b1SDamien Bergamini 			/* try to reload the old mbuf */
10249c6307b1SDamien Bergamini 			error = bus_dmamap_load(sc->rxq.data_dmat, data->map,
10259c6307b1SDamien Bergamini 			    mtod(data->m, void *), MCLBYTES,
10269c6307b1SDamien Bergamini 			    rt2661_dma_map_addr, &physaddr, 0);
10279c6307b1SDamien Bergamini 			if (error != 0) {
10289c6307b1SDamien Bergamini 				/* very unlikely that it will fail... */
10299c6307b1SDamien Bergamini 				panic("%s: could not load old rx mbuf",
10309c6307b1SDamien Bergamini 				    device_get_name(sc->sc_dev));
10319c6307b1SDamien Bergamini 			}
10327a79cebfSGleb Smirnoff 			counter_u64_add(ic->ic_ierrors, 1);
10339c6307b1SDamien Bergamini 			goto skip;
10349c6307b1SDamien Bergamini 		}
10359c6307b1SDamien Bergamini 
10369c6307b1SDamien Bergamini 		/*
10379c6307b1SDamien Bergamini 	 	 * New mbuf successfully loaded, update Rx ring and continue
10389c6307b1SDamien Bergamini 		 * processing.
10399c6307b1SDamien Bergamini 		 */
10409c6307b1SDamien Bergamini 		m = data->m;
10419c6307b1SDamien Bergamini 		data->m = mnew;
10429c6307b1SDamien Bergamini 		desc->physaddr = htole32(physaddr);
10439c6307b1SDamien Bergamini 
10449c6307b1SDamien Bergamini 		/* finalize mbuf */
10459c6307b1SDamien Bergamini 		m->m_pkthdr.len = m->m_len =
10469c6307b1SDamien Bergamini 		    (le32toh(desc->flags) >> 16) & 0xfff;
10479c6307b1SDamien Bergamini 
104868e8e04eSSam Leffler 		rssi = rt2661_get_rssi(sc, desc->rssi);
10495463c4a4SSam Leffler 		/* Error happened during RSSI conversion. */
10505463c4a4SSam Leffler 		if (rssi < 0)
10515463c4a4SSam Leffler 			rssi = -30;	/* XXX ignored by net80211 */
10525463c4a4SSam Leffler 		nf = RT2661_NOISE_FLOOR;
105368e8e04eSSam Leffler 
10545463c4a4SSam Leffler 		if (ieee80211_radiotap_active(ic)) {
10559c6307b1SDamien Bergamini 			struct rt2661_rx_radiotap_header *tap = &sc->sc_rxtap;
10569c6307b1SDamien Bergamini 			uint32_t tsf_lo, tsf_hi;
10579c6307b1SDamien Bergamini 
10589c6307b1SDamien Bergamini 			/* get timestamp (low and high 32 bits) */
10599c6307b1SDamien Bergamini 			tsf_hi = RAL_READ(sc, RT2661_TXRX_CSR13);
10609c6307b1SDamien Bergamini 			tsf_lo = RAL_READ(sc, RT2661_TXRX_CSR12);
10619c6307b1SDamien Bergamini 
10629c6307b1SDamien Bergamini 			tap->wr_tsf =
10639c6307b1SDamien Bergamini 			    htole64(((uint64_t)tsf_hi << 32) | tsf_lo);
10649c6307b1SDamien Bergamini 			tap->wr_flags = 0;
1065b032f27cSSam Leffler 			tap->wr_rate = ieee80211_plcp2rate(desc->rate,
10668215d906SSam Leffler 			    (desc->flags & htole32(RT2661_RX_OFDM)) ?
10678215d906SSam Leffler 				IEEE80211_T_OFDM : IEEE80211_T_CCK);
10685463c4a4SSam Leffler 			tap->wr_antsignal = nf + rssi;
10695463c4a4SSam Leffler 			tap->wr_antnoise = nf;
10709c6307b1SDamien Bergamini 		}
107168e8e04eSSam Leffler 		sc->sc_flags |= RAL_INPUT_RUNNING;
107268e8e04eSSam Leffler 		RAL_UNLOCK(sc);
10739c6307b1SDamien Bergamini 		wh = mtod(m, struct ieee80211_frame *);
107468e8e04eSSam Leffler 
10759c6307b1SDamien Bergamini 		/* send the frame to the 802.11 layer */
1076b032f27cSSam Leffler 		ni = ieee80211_find_rxnode(ic,
1077b032f27cSSam Leffler 		    (struct ieee80211_frame_min *)wh);
1078b65f813cSHans Petter Selasky 		NET_EPOCH_ENTER(et);
1079b032f27cSSam Leffler 		if (ni != NULL) {
10805463c4a4SSam Leffler 			(void) ieee80211_input(ni, m, rssi, nf);
1081b032f27cSSam Leffler 			ieee80211_free_node(ni);
1082b032f27cSSam Leffler 		} else
10835463c4a4SSam Leffler 			(void) ieee80211_input_all(ic, m, rssi, nf);
1084b65f813cSHans Petter Selasky 		NET_EPOCH_EXIT(et);
1085b032f27cSSam Leffler 
108668e8e04eSSam Leffler 		RAL_LOCK(sc);
108768e8e04eSSam Leffler 		sc->sc_flags &= ~RAL_INPUT_RUNNING;
10889c6307b1SDamien Bergamini 
10899c6307b1SDamien Bergamini skip:		desc->flags |= htole32(RT2661_RX_BUSY);
10909c6307b1SDamien Bergamini 
1091b032f27cSSam Leffler 		DPRINTFN(sc, 15, "rx intr idx=%u\n", sc->rxq.cur);
10929c6307b1SDamien Bergamini 
10939c6307b1SDamien Bergamini 		sc->rxq.cur = (sc->rxq.cur + 1) % RT2661_RX_RING_COUNT;
10949c6307b1SDamien Bergamini 	}
10959c6307b1SDamien Bergamini 
10969c6307b1SDamien Bergamini 	bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map,
10979c6307b1SDamien Bergamini 	    BUS_DMASYNC_PREWRITE);
10989c6307b1SDamien Bergamini }
10999c6307b1SDamien Bergamini 
11009c6307b1SDamien Bergamini /* ARGSUSED */
11019c6307b1SDamien Bergamini static void
11029c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(struct rt2661_softc *sc)
11039c6307b1SDamien Bergamini {
11049c6307b1SDamien Bergamini 	/* do nothing */
11059c6307b1SDamien Bergamini }
11069c6307b1SDamien Bergamini 
11079c6307b1SDamien Bergamini static void
11089c6307b1SDamien Bergamini rt2661_mcu_wakeup(struct rt2661_softc *sc)
11099c6307b1SDamien Bergamini {
11109c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR11, 5 << 16);
11119c6307b1SDamien Bergamini 
11129c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_SOFT_RESET_CSR, 0x7);
11139c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_IO_CNTL_CSR, 0x18);
11149c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_PCI_USEC_CSR, 0x20);
11159c6307b1SDamien Bergamini 
11169c6307b1SDamien Bergamini 	/* send wakeup command to MCU */
11179c6307b1SDamien Bergamini 	rt2661_tx_cmd(sc, RT2661_MCU_CMD_WAKEUP, 0);
11189c6307b1SDamien Bergamini }
11199c6307b1SDamien Bergamini 
11209c6307b1SDamien Bergamini static void
11219c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(struct rt2661_softc *sc)
11229c6307b1SDamien Bergamini {
11239c6307b1SDamien Bergamini 	RAL_READ(sc, RT2661_M2H_CMD_DONE_CSR);
11249c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
11259c6307b1SDamien Bergamini }
11269c6307b1SDamien Bergamini 
11279c6307b1SDamien Bergamini void
11289c6307b1SDamien Bergamini rt2661_intr(void *arg)
11299c6307b1SDamien Bergamini {
11309c6307b1SDamien Bergamini 	struct rt2661_softc *sc = arg;
11319c6307b1SDamien Bergamini 	uint32_t r1, r2;
11329c6307b1SDamien Bergamini 
11339c6307b1SDamien Bergamini 	RAL_LOCK(sc);
11349c6307b1SDamien Bergamini 
11359c6307b1SDamien Bergamini 	/* disable MAC and MCU interrupts */
11369c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f);
11379c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
11389c6307b1SDamien Bergamini 
1139d0934eb1SDamien Bergamini 	/* don't re-enable interrupts if we're shutting down */
11407a79cebfSGleb Smirnoff 	if (!(sc->sc_flags & RAL_RUNNING)) {
1141d0934eb1SDamien Bergamini 		RAL_UNLOCK(sc);
1142d0934eb1SDamien Bergamini 		return;
1143d0934eb1SDamien Bergamini 	}
1144d0934eb1SDamien Bergamini 
11459c6307b1SDamien Bergamini 	r1 = RAL_READ(sc, RT2661_INT_SOURCE_CSR);
11469c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, r1);
11479c6307b1SDamien Bergamini 
11489c6307b1SDamien Bergamini 	r2 = RAL_READ(sc, RT2661_MCU_INT_SOURCE_CSR);
11499c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, r2);
11509c6307b1SDamien Bergamini 
11519c6307b1SDamien Bergamini 	if (r1 & RT2661_MGT_DONE)
11529c6307b1SDamien Bergamini 		rt2661_tx_dma_intr(sc, &sc->mgtq);
11539c6307b1SDamien Bergamini 
11549c6307b1SDamien Bergamini 	if (r1 & RT2661_RX_DONE)
11559c6307b1SDamien Bergamini 		rt2661_rx_intr(sc);
11569c6307b1SDamien Bergamini 
11579c6307b1SDamien Bergamini 	if (r1 & RT2661_TX0_DMA_DONE)
11589c6307b1SDamien Bergamini 		rt2661_tx_dma_intr(sc, &sc->txq[0]);
11599c6307b1SDamien Bergamini 
11609c6307b1SDamien Bergamini 	if (r1 & RT2661_TX1_DMA_DONE)
11619c6307b1SDamien Bergamini 		rt2661_tx_dma_intr(sc, &sc->txq[1]);
11629c6307b1SDamien Bergamini 
11639c6307b1SDamien Bergamini 	if (r1 & RT2661_TX2_DMA_DONE)
11649c6307b1SDamien Bergamini 		rt2661_tx_dma_intr(sc, &sc->txq[2]);
11659c6307b1SDamien Bergamini 
11669c6307b1SDamien Bergamini 	if (r1 & RT2661_TX3_DMA_DONE)
11679c6307b1SDamien Bergamini 		rt2661_tx_dma_intr(sc, &sc->txq[3]);
11689c6307b1SDamien Bergamini 
11699c6307b1SDamien Bergamini 	if (r1 & RT2661_TX_DONE)
11709c6307b1SDamien Bergamini 		rt2661_tx_intr(sc);
11719c6307b1SDamien Bergamini 
11729c6307b1SDamien Bergamini 	if (r2 & RT2661_MCU_CMD_DONE)
11739c6307b1SDamien Bergamini 		rt2661_mcu_cmd_intr(sc);
11749c6307b1SDamien Bergamini 
11759c6307b1SDamien Bergamini 	if (r2 & RT2661_MCU_BEACON_EXPIRE)
11769c6307b1SDamien Bergamini 		rt2661_mcu_beacon_expire(sc);
11779c6307b1SDamien Bergamini 
11789c6307b1SDamien Bergamini 	if (r2 & RT2661_MCU_WAKEUP)
11799c6307b1SDamien Bergamini 		rt2661_mcu_wakeup(sc);
11809c6307b1SDamien Bergamini 
11819c6307b1SDamien Bergamini 	/* re-enable MAC and MCU interrupts */
11829c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
11839c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
11849c6307b1SDamien Bergamini 
11859c6307b1SDamien Bergamini 	RAL_UNLOCK(sc);
11869c6307b1SDamien Bergamini }
11879c6307b1SDamien Bergamini 
11888215d906SSam Leffler static uint8_t
11898215d906SSam Leffler rt2661_plcp_signal(int rate)
11908215d906SSam Leffler {
11918215d906SSam Leffler 	switch (rate) {
11928215d906SSam Leffler 	/* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */
11938215d906SSam Leffler 	case 12:	return 0xb;
11948215d906SSam Leffler 	case 18:	return 0xf;
11958215d906SSam Leffler 	case 24:	return 0xa;
11968215d906SSam Leffler 	case 36:	return 0xe;
11978215d906SSam Leffler 	case 48:	return 0x9;
11988215d906SSam Leffler 	case 72:	return 0xd;
11998215d906SSam Leffler 	case 96:	return 0x8;
12008215d906SSam Leffler 	case 108:	return 0xc;
12018215d906SSam Leffler 
12028215d906SSam Leffler 	/* CCK rates (NB: not IEEE std, device-specific) */
12038215d906SSam Leffler 	case 2:		return 0x0;
12048215d906SSam Leffler 	case 4:		return 0x1;
12058215d906SSam Leffler 	case 11:	return 0x2;
12068215d906SSam Leffler 	case 22:	return 0x3;
12078215d906SSam Leffler 	}
12088215d906SSam Leffler 	return 0xff;		/* XXX unsupported/unknown rate */
12098215d906SSam Leffler }
12108215d906SSam Leffler 
12119c6307b1SDamien Bergamini static void
12129c6307b1SDamien Bergamini rt2661_setup_tx_desc(struct rt2661_softc *sc, struct rt2661_tx_desc *desc,
12139c6307b1SDamien Bergamini     uint32_t flags, uint16_t xflags, int len, int rate,
12149c6307b1SDamien Bergamini     const bus_dma_segment_t *segs, int nsegs, int ac)
12159c6307b1SDamien Bergamini {
12167a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
12179c6307b1SDamien Bergamini 	uint16_t plcp_length;
12189c6307b1SDamien Bergamini 	int i, remainder;
12199c6307b1SDamien Bergamini 
12209c6307b1SDamien Bergamini 	desc->flags = htole32(flags);
12219c6307b1SDamien Bergamini 	desc->flags |= htole32(len << 16);
12229c6307b1SDamien Bergamini 	desc->flags |= htole32(RT2661_TX_BUSY | RT2661_TX_VALID);
12239c6307b1SDamien Bergamini 
12249c6307b1SDamien Bergamini 	desc->xflags = htole16(xflags);
12259c6307b1SDamien Bergamini 	desc->xflags |= htole16(nsegs << 13);
12269c6307b1SDamien Bergamini 
12279c6307b1SDamien Bergamini 	desc->wme = htole16(
12289c6307b1SDamien Bergamini 	    RT2661_QID(ac) |
12299c6307b1SDamien Bergamini 	    RT2661_AIFSN(2) |
12309c6307b1SDamien Bergamini 	    RT2661_LOGCWMIN(4) |
12319c6307b1SDamien Bergamini 	    RT2661_LOGCWMAX(10));
12329c6307b1SDamien Bergamini 
12339c6307b1SDamien Bergamini 	/*
12349c6307b1SDamien Bergamini 	 * Remember in which queue this frame was sent. This field is driver
12359c6307b1SDamien Bergamini 	 * private data only. It will be made available by the NIC in STA_CSR4
12369c6307b1SDamien Bergamini 	 * on Tx interrupts.
12379c6307b1SDamien Bergamini 	 */
12389c6307b1SDamien Bergamini 	desc->qid = ac;
12399c6307b1SDamien Bergamini 
12409c6307b1SDamien Bergamini 	/* setup PLCP fields */
12418215d906SSam Leffler 	desc->plcp_signal  = rt2661_plcp_signal(rate);
12429c6307b1SDamien Bergamini 	desc->plcp_service = 4;
12439c6307b1SDamien Bergamini 
12449c6307b1SDamien Bergamini 	len += IEEE80211_CRC_LEN;
124526d39e2cSSam Leffler 	if (ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) {
12469c6307b1SDamien Bergamini 		desc->flags |= htole32(RT2661_TX_OFDM);
12479c6307b1SDamien Bergamini 
12489c6307b1SDamien Bergamini 		plcp_length = len & 0xfff;
12499c6307b1SDamien Bergamini 		desc->plcp_length_hi = plcp_length >> 6;
12509c6307b1SDamien Bergamini 		desc->plcp_length_lo = plcp_length & 0x3f;
12519c6307b1SDamien Bergamini 	} else {
1252057b4402SPedro F. Giffuni 		plcp_length = howmany(16 * len, rate);
12539c6307b1SDamien Bergamini 		if (rate == 22) {
12549c6307b1SDamien Bergamini 			remainder = (16 * len) % 22;
12559c6307b1SDamien Bergamini 			if (remainder != 0 && remainder < 7)
12569c6307b1SDamien Bergamini 				desc->plcp_service |= RT2661_PLCP_LENGEXT;
12579c6307b1SDamien Bergamini 		}
12589c6307b1SDamien Bergamini 		desc->plcp_length_hi = plcp_length >> 8;
12599c6307b1SDamien Bergamini 		desc->plcp_length_lo = plcp_length & 0xff;
12609c6307b1SDamien Bergamini 
12619c6307b1SDamien Bergamini 		if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE))
12629c6307b1SDamien Bergamini 			desc->plcp_signal |= 0x08;
12639c6307b1SDamien Bergamini 	}
12649c6307b1SDamien Bergamini 
12659c6307b1SDamien Bergamini 	/* RT2x61 supports scatter with up to 5 segments */
12669c6307b1SDamien Bergamini 	for (i = 0; i < nsegs; i++) {
12679c6307b1SDamien Bergamini 		desc->addr[i] = htole32(segs[i].ds_addr);
12689c6307b1SDamien Bergamini 		desc->len [i] = htole16(segs[i].ds_len);
12699c6307b1SDamien Bergamini 	}
12709c6307b1SDamien Bergamini }
12719c6307b1SDamien Bergamini 
12729c6307b1SDamien Bergamini static int
12739c6307b1SDamien Bergamini rt2661_tx_mgt(struct rt2661_softc *sc, struct mbuf *m0,
12749c6307b1SDamien Bergamini     struct ieee80211_node *ni)
12759c6307b1SDamien Bergamini {
1276b032f27cSSam Leffler 	struct ieee80211vap *vap = ni->ni_vap;
1277b032f27cSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
12789c6307b1SDamien Bergamini 	struct rt2661_tx_desc *desc;
12799c6307b1SDamien Bergamini 	struct rt2661_tx_data *data;
12809c6307b1SDamien Bergamini 	struct ieee80211_frame *wh;
128102f0a39fSKevin Lo 	struct ieee80211_key *k;
12829c6307b1SDamien Bergamini 	bus_dma_segment_t segs[RT2661_MAX_SCATTER];
12839c6307b1SDamien Bergamini 	uint16_t dur;
12849c6307b1SDamien Bergamini 	uint32_t flags = 0;	/* XXX HWSEQ */
12859c6307b1SDamien Bergamini 	int nsegs, rate, error;
12869c6307b1SDamien Bergamini 
12879c6307b1SDamien Bergamini 	desc = &sc->mgtq.desc[sc->mgtq.cur];
12889c6307b1SDamien Bergamini 	data = &sc->mgtq.data[sc->mgtq.cur];
12899c6307b1SDamien Bergamini 
1290f6313575SAndriy Voskoboinyk 	rate = ni->ni_txparms->mgmtrate;
12919c6307b1SDamien Bergamini 
129202f0a39fSKevin Lo 	wh = mtod(m0, struct ieee80211_frame *);
129302f0a39fSKevin Lo 
12945945b5f5SKevin Lo 	if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) {
1295b032f27cSSam Leffler 		k = ieee80211_crypto_encap(ni, m0);
129602f0a39fSKevin Lo 		if (k == NULL) {
129702f0a39fSKevin Lo 			m_freem(m0);
129802f0a39fSKevin Lo 			return ENOBUFS;
129902f0a39fSKevin Lo 		}
130002f0a39fSKevin Lo 	}
130102f0a39fSKevin Lo 
13029c6307b1SDamien Bergamini 	error = bus_dmamap_load_mbuf_sg(sc->mgtq.data_dmat, data->map, m0,
13039c6307b1SDamien Bergamini 	    segs, &nsegs, 0);
13049c6307b1SDamien Bergamini 	if (error != 0) {
13059c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not map mbuf (error %d)\n",
13069c6307b1SDamien Bergamini 		    error);
13079c6307b1SDamien Bergamini 		m_freem(m0);
13089c6307b1SDamien Bergamini 		return error;
13099c6307b1SDamien Bergamini 	}
13109c6307b1SDamien Bergamini 
13115463c4a4SSam Leffler 	if (ieee80211_radiotap_active_vap(vap)) {
13129c6307b1SDamien Bergamini 		struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
13139c6307b1SDamien Bergamini 
13149c6307b1SDamien Bergamini 		tap->wt_flags = 0;
13159c6307b1SDamien Bergamini 		tap->wt_rate = rate;
13169c6307b1SDamien Bergamini 
13175463c4a4SSam Leffler 		ieee80211_radiotap_tx(vap, m0);
13189c6307b1SDamien Bergamini 	}
13199c6307b1SDamien Bergamini 
13209c6307b1SDamien Bergamini 	data->m = m0;
13219c6307b1SDamien Bergamini 	data->ni = ni;
1322b032f27cSSam Leffler 	/* management frames are not taken into account for amrr */
1323b032f27cSSam Leffler 	data->rix = IEEE80211_FIXED_RATE_NONE;
13249c6307b1SDamien Bergamini 
13259c6307b1SDamien Bergamini 	wh = mtod(m0, struct ieee80211_frame *);
13269c6307b1SDamien Bergamini 
13279c6307b1SDamien Bergamini 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
13289c6307b1SDamien Bergamini 		flags |= RT2661_TX_NEED_ACK;
13299c6307b1SDamien Bergamini 
133026d39e2cSSam Leffler 		dur = ieee80211_ack_duration(ic->ic_rt,
1331b032f27cSSam Leffler 		    rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE);
13329c6307b1SDamien Bergamini 		*(uint16_t *)wh->i_dur = htole16(dur);
13339c6307b1SDamien Bergamini 
13349c6307b1SDamien Bergamini 		/* tell hardware to add timestamp in probe responses */
13359c6307b1SDamien Bergamini 		if ((wh->i_fc[0] &
13369c6307b1SDamien Bergamini 		    (IEEE80211_FC0_TYPE_MASK | IEEE80211_FC0_SUBTYPE_MASK)) ==
13379c6307b1SDamien Bergamini 		    (IEEE80211_FC0_TYPE_MGT | IEEE80211_FC0_SUBTYPE_PROBE_RESP))
13389c6307b1SDamien Bergamini 			flags |= RT2661_TX_TIMESTAMP;
13399c6307b1SDamien Bergamini 	}
13409c6307b1SDamien Bergamini 
13419c6307b1SDamien Bergamini 	rt2661_setup_tx_desc(sc, desc, flags, 0 /* XXX HWSEQ */,
13429c6307b1SDamien Bergamini 	    m0->m_pkthdr.len, rate, segs, nsegs, RT2661_QID_MGT);
13439c6307b1SDamien Bergamini 
13449c6307b1SDamien Bergamini 	bus_dmamap_sync(sc->mgtq.data_dmat, data->map, BUS_DMASYNC_PREWRITE);
13459c6307b1SDamien Bergamini 	bus_dmamap_sync(sc->mgtq.desc_dmat, sc->mgtq.desc_map,
13469c6307b1SDamien Bergamini 	    BUS_DMASYNC_PREWRITE);
13479c6307b1SDamien Bergamini 
1348b032f27cSSam Leffler 	DPRINTFN(sc, 10, "sending mgt frame len=%u idx=%u rate=%u\n",
1349b032f27cSSam Leffler 	    m0->m_pkthdr.len, sc->mgtq.cur, rate);
13509c6307b1SDamien Bergamini 
13519c6307b1SDamien Bergamini 	/* kick mgt */
13529c6307b1SDamien Bergamini 	sc->mgtq.queued++;
13539c6307b1SDamien Bergamini 	sc->mgtq.cur = (sc->mgtq.cur + 1) % RT2661_MGT_RING_COUNT;
13549c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TX_CNTL_CSR, RT2661_KICK_MGT);
13559c6307b1SDamien Bergamini 
13569c6307b1SDamien Bergamini 	return 0;
13579c6307b1SDamien Bergamini }
13589c6307b1SDamien Bergamini 
1359b032f27cSSam Leffler static int
1360b032f27cSSam Leffler rt2661_sendprot(struct rt2661_softc *sc, int ac,
1361b032f27cSSam Leffler     const struct mbuf *m, struct ieee80211_node *ni, int prot, int rate)
13629c6307b1SDamien Bergamini {
1363b032f27cSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
1364b032f27cSSam Leffler 	struct rt2661_tx_ring *txq = &sc->txq[ac];
1365b032f27cSSam Leffler 	struct rt2661_tx_desc *desc;
1366b032f27cSSam Leffler 	struct rt2661_tx_data *data;
1367b032f27cSSam Leffler 	struct mbuf *mprot;
1368d1b67106SAndriy Voskoboinyk 	int protrate, flags, error;
1369b032f27cSSam Leffler 	bus_dma_segment_t segs[RT2661_MAX_SCATTER];
1370b032f27cSSam Leffler 	int nsegs;
13719c6307b1SDamien Bergamini 
1372d1b67106SAndriy Voskoboinyk 	mprot = ieee80211_alloc_prot(ni, m, rate, prot);
1373b032f27cSSam Leffler 	if (mprot == NULL) {
1374d1b67106SAndriy Voskoboinyk 		if_inc_counter(ni->ni_vap->iv_ifp, IFCOUNTER_OERRORS, 1);
1375d1b67106SAndriy Voskoboinyk 		device_printf(sc->sc_dev,
1376d1b67106SAndriy Voskoboinyk 		    "could not allocate mbuf for protection mode %d\n", prot);
1377b032f27cSSam Leffler 		return ENOBUFS;
13789c6307b1SDamien Bergamini 	}
13799c6307b1SDamien Bergamini 
1380b032f27cSSam Leffler 	data = &txq->data[txq->cur];
1381b032f27cSSam Leffler 	desc = &txq->desc[txq->cur];
13829c6307b1SDamien Bergamini 
1383b032f27cSSam Leffler 	error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, mprot, segs,
1384b032f27cSSam Leffler 	    &nsegs, 0);
1385b032f27cSSam Leffler 	if (error != 0) {
1386b032f27cSSam Leffler 		device_printf(sc->sc_dev,
1387b032f27cSSam Leffler 		    "could not map mbuf (error %d)\n", error);
1388b032f27cSSam Leffler 		m_freem(mprot);
1389b032f27cSSam Leffler 		return error;
1390b032f27cSSam Leffler 	}
13919c6307b1SDamien Bergamini 
1392b032f27cSSam Leffler 	data->m = mprot;
1393b032f27cSSam Leffler 	data->ni = ieee80211_ref_node(ni);
1394b032f27cSSam Leffler 	/* ctl frames are not taken into account for amrr */
1395b032f27cSSam Leffler 	data->rix = IEEE80211_FIXED_RATE_NONE;
13969c6307b1SDamien Bergamini 
1397d1b67106SAndriy Voskoboinyk 	protrate = ieee80211_ctl_rate(ic->ic_rt, rate);
1398d1b67106SAndriy Voskoboinyk 	flags = RT2661_TX_MORE_FRAG;
1399d1b67106SAndriy Voskoboinyk 	if (prot == IEEE80211_PROT_RTSCTS)
1400d1b67106SAndriy Voskoboinyk 		flags |= RT2661_TX_NEED_ACK;
1401d1b67106SAndriy Voskoboinyk 
1402b032f27cSSam Leffler 	rt2661_setup_tx_desc(sc, desc, flags, 0, mprot->m_pkthdr.len,
1403b032f27cSSam Leffler 	    protrate, segs, 1, ac);
1404b032f27cSSam Leffler 
1405b032f27cSSam Leffler 	bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE);
1406b032f27cSSam Leffler 	bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE);
1407b032f27cSSam Leffler 
1408b032f27cSSam Leffler 	txq->queued++;
1409b032f27cSSam Leffler 	txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
1410b032f27cSSam Leffler 
1411b032f27cSSam Leffler 	return 0;
14129c6307b1SDamien Bergamini }
14139c6307b1SDamien Bergamini 
14149c6307b1SDamien Bergamini static int
14159c6307b1SDamien Bergamini rt2661_tx_data(struct rt2661_softc *sc, struct mbuf *m0,
14169c6307b1SDamien Bergamini     struct ieee80211_node *ni, int ac)
14179c6307b1SDamien Bergamini {
1418b032f27cSSam Leffler 	struct ieee80211vap *vap = ni->ni_vap;
14197a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
14209c6307b1SDamien Bergamini 	struct rt2661_tx_ring *txq = &sc->txq[ac];
14219c6307b1SDamien Bergamini 	struct rt2661_tx_desc *desc;
14229c6307b1SDamien Bergamini 	struct rt2661_tx_data *data;
14239c6307b1SDamien Bergamini 	struct ieee80211_frame *wh;
1424f6313575SAndriy Voskoboinyk 	const struct ieee80211_txparam *tp = ni->ni_txparms;
14259c6307b1SDamien Bergamini 	struct ieee80211_key *k;
14269c6307b1SDamien Bergamini 	struct mbuf *mnew;
14279c6307b1SDamien Bergamini 	bus_dma_segment_t segs[RT2661_MAX_SCATTER];
14289c6307b1SDamien Bergamini 	uint16_t dur;
1429b032f27cSSam Leffler 	uint32_t flags;
14309c6307b1SDamien Bergamini 	int error, nsegs, rate, noack = 0;
14319c6307b1SDamien Bergamini 
14329c6307b1SDamien Bergamini 	wh = mtod(m0, struct ieee80211_frame *);
14339c6307b1SDamien Bergamini 
1434f6313575SAndriy Voskoboinyk 	if (m0->m_flags & M_EAPOL) {
1435b032f27cSSam Leffler 		rate = tp->mgmtrate;
1436f6313575SAndriy Voskoboinyk 	} else if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1437f6313575SAndriy Voskoboinyk 		rate = tp->mcastrate;
1438b032f27cSSam Leffler 	} else if (tp->ucastrate != IEEE80211_FIXED_RATE_NONE) {
1439b032f27cSSam Leffler 		rate = tp->ucastrate;
14409c6307b1SDamien Bergamini 	} else {
1441b6108616SRui Paulo 		(void) ieee80211_ratectl_rate(ni, NULL, 0);
1442b032f27cSSam Leffler 		rate = ni->ni_txrate;
14439c6307b1SDamien Bergamini 	}
14449c6307b1SDamien Bergamini 	rate &= IEEE80211_RATE_VAL;
14459c6307b1SDamien Bergamini 
1446*c9b7e9dfSBjoern A. Zeeb 	if (wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS_DATA)
14479fbe631aSAdrian Chadd 		noack = !! ieee80211_wme_vap_ac_is_noack(vap, ac);
14489c6307b1SDamien Bergamini 
14495945b5f5SKevin Lo 	if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) {
1450b032f27cSSam Leffler 		k = ieee80211_crypto_encap(ni, m0);
14519c6307b1SDamien Bergamini 		if (k == NULL) {
14529c6307b1SDamien Bergamini 			m_freem(m0);
14539c6307b1SDamien Bergamini 			return ENOBUFS;
14549c6307b1SDamien Bergamini 		}
14559c6307b1SDamien Bergamini 
14569c6307b1SDamien Bergamini 		/* packet header may have moved, reset our local pointer */
14579c6307b1SDamien Bergamini 		wh = mtod(m0, struct ieee80211_frame *);
14589c6307b1SDamien Bergamini 	}
14599c6307b1SDamien Bergamini 
1460b032f27cSSam Leffler 	flags = 0;
1461b032f27cSSam Leffler 	if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1462b032f27cSSam Leffler 		int prot = IEEE80211_PROT_NONE;
1463b032f27cSSam Leffler 		if (m0->m_pkthdr.len + IEEE80211_CRC_LEN > vap->iv_rtsthreshold)
1464b032f27cSSam Leffler 			prot = IEEE80211_PROT_RTSCTS;
1465b032f27cSSam Leffler 		else if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
146626d39e2cSSam Leffler 		    ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM)
1467b032f27cSSam Leffler 			prot = ic->ic_protmode;
1468b032f27cSSam Leffler 		if (prot != IEEE80211_PROT_NONE) {
1469b032f27cSSam Leffler 			error = rt2661_sendprot(sc, ac, m0, ni, prot, rate);
1470b032f27cSSam Leffler 			if (error) {
14719c6307b1SDamien Bergamini 				m_freem(m0);
14729c6307b1SDamien Bergamini 				return error;
14739c6307b1SDamien Bergamini 			}
14749c6307b1SDamien Bergamini 			flags |= RT2661_TX_LONG_RETRY | RT2661_TX_IFS;
14759c6307b1SDamien Bergamini 		}
1476b032f27cSSam Leffler 	}
14779c6307b1SDamien Bergamini 
14789c6307b1SDamien Bergamini 	data = &txq->data[txq->cur];
14799c6307b1SDamien Bergamini 	desc = &txq->desc[txq->cur];
14809c6307b1SDamien Bergamini 
14819c6307b1SDamien Bergamini 	error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0, segs,
14829c6307b1SDamien Bergamini 	    &nsegs, 0);
14839c6307b1SDamien Bergamini 	if (error != 0 && error != EFBIG) {
14849c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not map mbuf (error %d)\n",
14859c6307b1SDamien Bergamini 		    error);
14869c6307b1SDamien Bergamini 		m_freem(m0);
14879c6307b1SDamien Bergamini 		return error;
14889c6307b1SDamien Bergamini 	}
14899c6307b1SDamien Bergamini 	if (error != 0) {
1490c6499eccSGleb Smirnoff 		mnew = m_defrag(m0, M_NOWAIT);
14919c6307b1SDamien Bergamini 		if (mnew == NULL) {
14929c6307b1SDamien Bergamini 			device_printf(sc->sc_dev,
14939c6307b1SDamien Bergamini 			    "could not defragment mbuf\n");
14949c6307b1SDamien Bergamini 			m_freem(m0);
14959c6307b1SDamien Bergamini 			return ENOBUFS;
14969c6307b1SDamien Bergamini 		}
14979c6307b1SDamien Bergamini 		m0 = mnew;
14989c6307b1SDamien Bergamini 
14999c6307b1SDamien Bergamini 		error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0,
15009c6307b1SDamien Bergamini 		    segs, &nsegs, 0);
15019c6307b1SDamien Bergamini 		if (error != 0) {
15029c6307b1SDamien Bergamini 			device_printf(sc->sc_dev,
15039c6307b1SDamien Bergamini 			    "could not map mbuf (error %d)\n", error);
15049c6307b1SDamien Bergamini 			m_freem(m0);
15059c6307b1SDamien Bergamini 			return error;
15069c6307b1SDamien Bergamini 		}
15079c6307b1SDamien Bergamini 
15089c6307b1SDamien Bergamini 		/* packet header have moved, reset our local pointer */
15099c6307b1SDamien Bergamini 		wh = mtod(m0, struct ieee80211_frame *);
15109c6307b1SDamien Bergamini 	}
15119c6307b1SDamien Bergamini 
15125463c4a4SSam Leffler 	if (ieee80211_radiotap_active_vap(vap)) {
15139c6307b1SDamien Bergamini 		struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
15149c6307b1SDamien Bergamini 
15159c6307b1SDamien Bergamini 		tap->wt_flags = 0;
15169c6307b1SDamien Bergamini 		tap->wt_rate = rate;
15179c6307b1SDamien Bergamini 
15185463c4a4SSam Leffler 		ieee80211_radiotap_tx(vap, m0);
15199c6307b1SDamien Bergamini 	}
15209c6307b1SDamien Bergamini 
15219c6307b1SDamien Bergamini 	data->m = m0;
15229c6307b1SDamien Bergamini 	data->ni = ni;
15239c6307b1SDamien Bergamini 
15249c6307b1SDamien Bergamini 	/* remember link conditions for rate adaptation algorithm */
1525b032f27cSSam Leffler 	if (tp->ucastrate == IEEE80211_FIXED_RATE_NONE) {
1526b032f27cSSam Leffler 		data->rix = ni->ni_txrate;
1527b032f27cSSam Leffler 		/* XXX probably need last rssi value and not avg */
1528b032f27cSSam Leffler 		data->rssi = ic->ic_node_getrssi(ni);
15299c6307b1SDamien Bergamini 	} else
1530b032f27cSSam Leffler 		data->rix = IEEE80211_FIXED_RATE_NONE;
15319c6307b1SDamien Bergamini 
15329c6307b1SDamien Bergamini 	if (!noack && !IEEE80211_IS_MULTICAST(wh->i_addr1)) {
15339c6307b1SDamien Bergamini 		flags |= RT2661_TX_NEED_ACK;
15349c6307b1SDamien Bergamini 
153526d39e2cSSam Leffler 		dur = ieee80211_ack_duration(ic->ic_rt,
1536b032f27cSSam Leffler 		    rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE);
15379c6307b1SDamien Bergamini 		*(uint16_t *)wh->i_dur = htole16(dur);
15389c6307b1SDamien Bergamini 	}
15399c6307b1SDamien Bergamini 
15409c6307b1SDamien Bergamini 	rt2661_setup_tx_desc(sc, desc, flags, 0, m0->m_pkthdr.len, rate, segs,
15419c6307b1SDamien Bergamini 	    nsegs, ac);
15429c6307b1SDamien Bergamini 
15439c6307b1SDamien Bergamini 	bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE);
15449c6307b1SDamien Bergamini 	bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE);
15459c6307b1SDamien Bergamini 
1546b032f27cSSam Leffler 	DPRINTFN(sc, 10, "sending data frame len=%u idx=%u rate=%u\n",
1547b032f27cSSam Leffler 	    m0->m_pkthdr.len, txq->cur, rate);
15489c6307b1SDamien Bergamini 
15499c6307b1SDamien Bergamini 	/* kick Tx */
15509c6307b1SDamien Bergamini 	txq->queued++;
15519c6307b1SDamien Bergamini 	txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
15529c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 1 << ac);
15539c6307b1SDamien Bergamini 
15549c6307b1SDamien Bergamini 	return 0;
15559c6307b1SDamien Bergamini }
15569c6307b1SDamien Bergamini 
15577a79cebfSGleb Smirnoff static int
15587a79cebfSGleb Smirnoff rt2661_transmit(struct ieee80211com *ic, struct mbuf *m)
155979d2c5e8SGleb Smirnoff {
15607a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
15617a79cebfSGleb Smirnoff 	int error;
15627a79cebfSGleb Smirnoff 
15637a79cebfSGleb Smirnoff 	RAL_LOCK(sc);
15647a79cebfSGleb Smirnoff 	if ((sc->sc_flags & RAL_RUNNING) == 0) {
15657a79cebfSGleb Smirnoff 		RAL_UNLOCK(sc);
15667a79cebfSGleb Smirnoff 		return (ENXIO);
15677a79cebfSGleb Smirnoff 	}
15687a79cebfSGleb Smirnoff 	error = mbufq_enqueue(&sc->sc_snd, m);
15697a79cebfSGleb Smirnoff 	if (error) {
15707a79cebfSGleb Smirnoff 		RAL_UNLOCK(sc);
15717a79cebfSGleb Smirnoff 		return (error);
15727a79cebfSGleb Smirnoff 	}
15737a79cebfSGleb Smirnoff 	rt2661_start(sc);
15747a79cebfSGleb Smirnoff 	RAL_UNLOCK(sc);
15757a79cebfSGleb Smirnoff 
15767a79cebfSGleb Smirnoff 	return (0);
15777a79cebfSGleb Smirnoff }
15787a79cebfSGleb Smirnoff 
15797a79cebfSGleb Smirnoff static void
15807a79cebfSGleb Smirnoff rt2661_start(struct rt2661_softc *sc)
15817a79cebfSGleb Smirnoff {
1582b032f27cSSam Leffler 	struct mbuf *m;
1583b032f27cSSam Leffler 	struct ieee80211_node *ni;
1584b032f27cSSam Leffler 	int ac;
1585b032f27cSSam Leffler 
1586b032f27cSSam Leffler 	RAL_LOCK_ASSERT(sc);
1587b032f27cSSam Leffler 
1588b032f27cSSam Leffler 	/* prevent management frames from being sent if we're not ready */
15897a79cebfSGleb Smirnoff 	if (!(sc->sc_flags & RAL_RUNNING) || sc->sc_invalid)
1590b032f27cSSam Leffler 		return;
1591b032f27cSSam Leffler 
15927a79cebfSGleb Smirnoff 	while ((m = mbufq_dequeue(&sc->sc_snd)) != NULL) {
1593b032f27cSSam Leffler 		ac = M_WME_GETAC(m);
1594b032f27cSSam Leffler 		if (sc->txq[ac].queued >= RT2661_TX_RING_COUNT - 1) {
1595b032f27cSSam Leffler 			/* there is no place left in this ring */
15967a79cebfSGleb Smirnoff 			mbufq_prepend(&sc->sc_snd, m);
1597b032f27cSSam Leffler 			break;
1598b032f27cSSam Leffler 		}
1599b032f27cSSam Leffler 		ni = (struct ieee80211_node *) m->m_pkthdr.rcvif;
1600b032f27cSSam Leffler 		if (rt2661_tx_data(sc, m, ni, ac) != 0) {
16017a79cebfSGleb Smirnoff 			if_inc_counter(ni->ni_vap->iv_ifp,
16027a79cebfSGleb Smirnoff 			    IFCOUNTER_OERRORS, 1);
1603ce017db1SAndriy Voskoboinyk 			ieee80211_free_node(ni);
1604b032f27cSSam Leffler 			break;
1605b032f27cSSam Leffler 		}
1606b032f27cSSam Leffler 		sc->sc_tx_timer = 5;
1607b032f27cSSam Leffler 	}
1608b032f27cSSam Leffler }
1609b032f27cSSam Leffler 
1610b032f27cSSam Leffler static int
1611b032f27cSSam Leffler rt2661_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
1612b032f27cSSam Leffler 	const struct ieee80211_bpf_params *params)
1613b032f27cSSam Leffler {
1614b032f27cSSam Leffler 	struct ieee80211com *ic = ni->ni_ic;
16157a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
16169c6307b1SDamien Bergamini 
16179c6307b1SDamien Bergamini 	RAL_LOCK(sc);
16189c6307b1SDamien Bergamini 
1619d0934eb1SDamien Bergamini 	/* prevent management frames from being sent if we're not ready */
16207a79cebfSGleb Smirnoff 	if (!(sc->sc_flags & RAL_RUNNING)) {
1621d0934eb1SDamien Bergamini 		RAL_UNLOCK(sc);
1622b032f27cSSam Leffler 		m_freem(m);
1623b032f27cSSam Leffler 		return ENETDOWN;
1624d0934eb1SDamien Bergamini 	}
16259c6307b1SDamien Bergamini 	if (sc->mgtq.queued >= RT2661_MGT_RING_COUNT) {
1626b032f27cSSam Leffler 		RAL_UNLOCK(sc);
1627b032f27cSSam Leffler 		m_freem(m);
1628b032f27cSSam Leffler 		return ENOBUFS;		/* XXX */
162968e8e04eSSam Leffler 	}
16309c6307b1SDamien Bergamini 
16312b9411e2SSam Leffler 	/*
1632b032f27cSSam Leffler 	 * Legacy path; interpret frame contents to decide
1633b032f27cSSam Leffler 	 * precisely how to send the frame.
1634b032f27cSSam Leffler 	 * XXX raw path
16352b9411e2SSam Leffler 	 */
1636b032f27cSSam Leffler 	if (rt2661_tx_mgt(sc, m, ni) != 0)
1637b032f27cSSam Leffler 		goto bad;
16389c6307b1SDamien Bergamini 	sc->sc_tx_timer = 5;
16399c6307b1SDamien Bergamini 
16409c6307b1SDamien Bergamini 	RAL_UNLOCK(sc);
1641b032f27cSSam Leffler 
1642b032f27cSSam Leffler 	return 0;
1643b032f27cSSam Leffler bad:
1644b032f27cSSam Leffler 	RAL_UNLOCK(sc);
1645b032f27cSSam Leffler 	return EIO;		/* XXX */
16469c6307b1SDamien Bergamini }
16479c6307b1SDamien Bergamini 
16489c6307b1SDamien Bergamini static void
16498f435158SBruce M Simpson rt2661_watchdog(void *arg)
16509c6307b1SDamien Bergamini {
16518f435158SBruce M Simpson 	struct rt2661_softc *sc = (struct rt2661_softc *)arg;
16529c6307b1SDamien Bergamini 
1653b032f27cSSam Leffler 	RAL_LOCK_ASSERT(sc);
1654b032f27cSSam Leffler 
16557a79cebfSGleb Smirnoff 	KASSERT(sc->sc_flags & RAL_RUNNING, ("not running"));
1656b032f27cSSam Leffler 
1657b032f27cSSam Leffler 	if (sc->sc_invalid)		/* card ejected */
1658b032f27cSSam Leffler 		return;
1659b032f27cSSam Leffler 
1660b032f27cSSam Leffler 	if (sc->sc_tx_timer > 0 && --sc->sc_tx_timer == 0) {
16617a79cebfSGleb Smirnoff 		device_printf(sc->sc_dev, "device timeout\n");
1662b032f27cSSam Leffler 		rt2661_init_locked(sc);
16637a79cebfSGleb Smirnoff 		counter_u64_add(sc->sc_ic.ic_oerrors, 1);
1664b032f27cSSam Leffler 		/* NB: callout is reset in rt2661_init() */
16659c6307b1SDamien Bergamini 		return;
16669c6307b1SDamien Bergamini 	}
16678f435158SBruce M Simpson 	callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc);
16689c6307b1SDamien Bergamini }
16699c6307b1SDamien Bergamini 
16707a79cebfSGleb Smirnoff static void
16717a79cebfSGleb Smirnoff rt2661_parent(struct ieee80211com *ic)
16729c6307b1SDamien Bergamini {
16737a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
16747a79cebfSGleb Smirnoff 	int startall = 0;
16759c6307b1SDamien Bergamini 
167631a8c1edSAndrew Thompson 	RAL_LOCK(sc);
16777a79cebfSGleb Smirnoff 	if (ic->ic_nrunning > 0) {
16787a79cebfSGleb Smirnoff 		if ((sc->sc_flags & RAL_RUNNING) == 0) {
1679b032f27cSSam Leffler 			rt2661_init_locked(sc);
1680b032f27cSSam Leffler 			startall = 1;
1681b032f27cSSam Leffler 		} else
1682272f6adeSGleb Smirnoff 			rt2661_update_promisc(ic);
16837a79cebfSGleb Smirnoff 	} else if (sc->sc_flags & RAL_RUNNING)
1684b032f27cSSam Leffler 		rt2661_stop_locked(sc);
1685b032f27cSSam Leffler 	RAL_UNLOCK(sc);
1686b032f27cSSam Leffler 	if (startall)
1687b032f27cSSam Leffler 		ieee80211_start_all(ic);
16889c6307b1SDamien Bergamini }
16899c6307b1SDamien Bergamini 
16909c6307b1SDamien Bergamini static void
16919c6307b1SDamien Bergamini rt2661_bbp_write(struct rt2661_softc *sc, uint8_t reg, uint8_t val)
16929c6307b1SDamien Bergamini {
16939c6307b1SDamien Bergamini 	uint32_t tmp;
16949c6307b1SDamien Bergamini 	int ntries;
16959c6307b1SDamien Bergamini 
16969c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 100; ntries++) {
16979c6307b1SDamien Bergamini 		if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
16989c6307b1SDamien Bergamini 			break;
16999c6307b1SDamien Bergamini 		DELAY(1);
17009c6307b1SDamien Bergamini 	}
17019c6307b1SDamien Bergamini 	if (ntries == 100) {
17029c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not write to BBP\n");
17039c6307b1SDamien Bergamini 		return;
17049c6307b1SDamien Bergamini 	}
17059c6307b1SDamien Bergamini 
17069c6307b1SDamien Bergamini 	tmp = RT2661_BBP_BUSY | (reg & 0x7f) << 8 | val;
17079c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_PHY_CSR3, tmp);
17089c6307b1SDamien Bergamini 
1709b032f27cSSam Leffler 	DPRINTFN(sc, 15, "BBP R%u <- 0x%02x\n", reg, val);
17109c6307b1SDamien Bergamini }
17119c6307b1SDamien Bergamini 
17129c6307b1SDamien Bergamini static uint8_t
17139c6307b1SDamien Bergamini rt2661_bbp_read(struct rt2661_softc *sc, uint8_t reg)
17149c6307b1SDamien Bergamini {
17159c6307b1SDamien Bergamini 	uint32_t val;
17169c6307b1SDamien Bergamini 	int ntries;
17179c6307b1SDamien Bergamini 
17189c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 100; ntries++) {
17199c6307b1SDamien Bergamini 		if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
17209c6307b1SDamien Bergamini 			break;
17219c6307b1SDamien Bergamini 		DELAY(1);
17229c6307b1SDamien Bergamini 	}
17239c6307b1SDamien Bergamini 	if (ntries == 100) {
17249c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not read from BBP\n");
17259c6307b1SDamien Bergamini 		return 0;
17269c6307b1SDamien Bergamini 	}
17279c6307b1SDamien Bergamini 
17289c6307b1SDamien Bergamini 	val = RT2661_BBP_BUSY | RT2661_BBP_READ | reg << 8;
17299c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_PHY_CSR3, val);
17309c6307b1SDamien Bergamini 
17319c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 100; ntries++) {
17329c6307b1SDamien Bergamini 		val = RAL_READ(sc, RT2661_PHY_CSR3);
17339c6307b1SDamien Bergamini 		if (!(val & RT2661_BBP_BUSY))
17349c6307b1SDamien Bergamini 			return val & 0xff;
17359c6307b1SDamien Bergamini 		DELAY(1);
17369c6307b1SDamien Bergamini 	}
17379c6307b1SDamien Bergamini 
17389c6307b1SDamien Bergamini 	device_printf(sc->sc_dev, "could not read from BBP\n");
17399c6307b1SDamien Bergamini 	return 0;
17409c6307b1SDamien Bergamini }
17419c6307b1SDamien Bergamini 
17429c6307b1SDamien Bergamini static void
17439c6307b1SDamien Bergamini rt2661_rf_write(struct rt2661_softc *sc, uint8_t reg, uint32_t val)
17449c6307b1SDamien Bergamini {
17459c6307b1SDamien Bergamini 	uint32_t tmp;
17469c6307b1SDamien Bergamini 	int ntries;
17479c6307b1SDamien Bergamini 
17489c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 100; ntries++) {
17499c6307b1SDamien Bergamini 		if (!(RAL_READ(sc, RT2661_PHY_CSR4) & RT2661_RF_BUSY))
17509c6307b1SDamien Bergamini 			break;
17519c6307b1SDamien Bergamini 		DELAY(1);
17529c6307b1SDamien Bergamini 	}
17539c6307b1SDamien Bergamini 	if (ntries == 100) {
17549c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not write to RF\n");
17559c6307b1SDamien Bergamini 		return;
17569c6307b1SDamien Bergamini 	}
17579c6307b1SDamien Bergamini 
17589c6307b1SDamien Bergamini 	tmp = RT2661_RF_BUSY | RT2661_RF_21BIT | (val & 0x1fffff) << 2 |
17599c6307b1SDamien Bergamini 	    (reg & 3);
17609c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_PHY_CSR4, tmp);
17619c6307b1SDamien Bergamini 
17629c6307b1SDamien Bergamini 	/* remember last written value in sc */
17639c6307b1SDamien Bergamini 	sc->rf_regs[reg] = val;
17649c6307b1SDamien Bergamini 
1765b032f27cSSam Leffler 	DPRINTFN(sc, 15, "RF R[%u] <- 0x%05x\n", reg & 3, val & 0x1fffff);
17669c6307b1SDamien Bergamini }
17679c6307b1SDamien Bergamini 
17689c6307b1SDamien Bergamini static int
17699c6307b1SDamien Bergamini rt2661_tx_cmd(struct rt2661_softc *sc, uint8_t cmd, uint16_t arg)
17709c6307b1SDamien Bergamini {
17719c6307b1SDamien Bergamini 	if (RAL_READ(sc, RT2661_H2M_MAILBOX_CSR) & RT2661_H2M_BUSY)
17729c6307b1SDamien Bergamini 		return EIO;	/* there is already a command pending */
17739c6307b1SDamien Bergamini 
17749c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR,
17759c6307b1SDamien Bergamini 	    RT2661_H2M_BUSY | RT2661_TOKEN_NO_INTR << 16 | arg);
17769c6307b1SDamien Bergamini 
17779c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_HOST_CMD_CSR, RT2661_KICK_CMD | cmd);
17789c6307b1SDamien Bergamini 
17799c6307b1SDamien Bergamini 	return 0;
17809c6307b1SDamien Bergamini }
17819c6307b1SDamien Bergamini 
17829c6307b1SDamien Bergamini static void
17839c6307b1SDamien Bergamini rt2661_select_antenna(struct rt2661_softc *sc)
17849c6307b1SDamien Bergamini {
17859c6307b1SDamien Bergamini 	uint8_t bbp4, bbp77;
17869c6307b1SDamien Bergamini 	uint32_t tmp;
17879c6307b1SDamien Bergamini 
17889c6307b1SDamien Bergamini 	bbp4  = rt2661_bbp_read(sc,  4);
17899c6307b1SDamien Bergamini 	bbp77 = rt2661_bbp_read(sc, 77);
17909c6307b1SDamien Bergamini 
17919c6307b1SDamien Bergamini 	/* TBD */
17929c6307b1SDamien Bergamini 
17939c6307b1SDamien Bergamini 	/* make sure Rx is disabled before switching antenna */
17949c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
17959c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
17969c6307b1SDamien Bergamini 
17979c6307b1SDamien Bergamini 	rt2661_bbp_write(sc,  4, bbp4);
17989c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 77, bbp77);
17999c6307b1SDamien Bergamini 
18009c6307b1SDamien Bergamini 	/* restore Rx filter */
18019c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
18029c6307b1SDamien Bergamini }
18039c6307b1SDamien Bergamini 
18049c6307b1SDamien Bergamini /*
18059c6307b1SDamien Bergamini  * Enable multi-rate retries for frames sent at OFDM rates.
18069c6307b1SDamien Bergamini  * In 802.11b/g mode, allow fallback to CCK rates.
18079c6307b1SDamien Bergamini  */
18089c6307b1SDamien Bergamini static void
18099c6307b1SDamien Bergamini rt2661_enable_mrr(struct rt2661_softc *sc)
18109c6307b1SDamien Bergamini {
18117a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
18129c6307b1SDamien Bergamini 	uint32_t tmp;
18139c6307b1SDamien Bergamini 
18149c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
18159c6307b1SDamien Bergamini 
18169c6307b1SDamien Bergamini 	tmp &= ~RT2661_MRR_CCK_FALLBACK;
1817b032f27cSSam Leffler 	if (!IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan))
18189c6307b1SDamien Bergamini 		tmp |= RT2661_MRR_CCK_FALLBACK;
18199c6307b1SDamien Bergamini 	tmp |= RT2661_MRR_ENABLED;
18209c6307b1SDamien Bergamini 
18219c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
18229c6307b1SDamien Bergamini }
18239c6307b1SDamien Bergamini 
18249c6307b1SDamien Bergamini static void
18259c6307b1SDamien Bergamini rt2661_set_txpreamble(struct rt2661_softc *sc)
18269c6307b1SDamien Bergamini {
18277a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
18289c6307b1SDamien Bergamini 	uint32_t tmp;
18299c6307b1SDamien Bergamini 
18309c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
18319c6307b1SDamien Bergamini 
18329c6307b1SDamien Bergamini 	tmp &= ~RT2661_SHORT_PREAMBLE;
1833b032f27cSSam Leffler 	if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
18349c6307b1SDamien Bergamini 		tmp |= RT2661_SHORT_PREAMBLE;
18359c6307b1SDamien Bergamini 
18369c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
18379c6307b1SDamien Bergamini }
18389c6307b1SDamien Bergamini 
18399c6307b1SDamien Bergamini static void
18409c6307b1SDamien Bergamini rt2661_set_basicrates(struct rt2661_softc *sc,
18419c6307b1SDamien Bergamini     const struct ieee80211_rateset *rs)
18429c6307b1SDamien Bergamini {
18437a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
18449c6307b1SDamien Bergamini 	uint32_t mask = 0;
18459c6307b1SDamien Bergamini 	uint8_t rate;
1846139127ceSBernhard Schmidt 	int i;
18479c6307b1SDamien Bergamini 
18489c6307b1SDamien Bergamini 	for (i = 0; i < rs->rs_nrates; i++) {
18499c6307b1SDamien Bergamini 		rate = rs->rs_rates[i];
18509c6307b1SDamien Bergamini 
18519c6307b1SDamien Bergamini 		if (!(rate & IEEE80211_RATE_BASIC))
18529c6307b1SDamien Bergamini 			continue;
18539c6307b1SDamien Bergamini 
1854d6166defSAdrian Chadd 		mask |= 1 << ieee80211_legacy_rate_lookup(ic->ic_rt,
1855d6166defSAdrian Chadd 		    IEEE80211_RV(rate));
18569c6307b1SDamien Bergamini 	}
18579c6307b1SDamien Bergamini 
18589c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR5, mask);
18599c6307b1SDamien Bergamini 
1860b032f27cSSam Leffler 	DPRINTF(sc, "Setting basic rate mask to 0x%x\n", mask);
18619c6307b1SDamien Bergamini }
18629c6307b1SDamien Bergamini 
18639c6307b1SDamien Bergamini /*
18649c6307b1SDamien Bergamini  * Reprogram MAC/BBP to switch to a new band.  Values taken from the reference
18659c6307b1SDamien Bergamini  * driver.
18669c6307b1SDamien Bergamini  */
18679c6307b1SDamien Bergamini static void
18689c6307b1SDamien Bergamini rt2661_select_band(struct rt2661_softc *sc, struct ieee80211_channel *c)
18699c6307b1SDamien Bergamini {
18709c6307b1SDamien Bergamini 	uint8_t bbp17, bbp35, bbp96, bbp97, bbp98, bbp104;
18719c6307b1SDamien Bergamini 	uint32_t tmp;
18729c6307b1SDamien Bergamini 
18739c6307b1SDamien Bergamini 	/* update all BBP registers that depend on the band */
18749c6307b1SDamien Bergamini 	bbp17 = 0x20; bbp96 = 0x48; bbp104 = 0x2c;
18759c6307b1SDamien Bergamini 	bbp35 = 0x50; bbp97 = 0x48; bbp98  = 0x48;
18769c6307b1SDamien Bergamini 	if (IEEE80211_IS_CHAN_5GHZ(c)) {
18779c6307b1SDamien Bergamini 		bbp17 += 0x08; bbp96 += 0x10; bbp104 += 0x0c;
18789c6307b1SDamien Bergamini 		bbp35 += 0x10; bbp97 += 0x10; bbp98  += 0x10;
18799c6307b1SDamien Bergamini 	}
18809c6307b1SDamien Bergamini 	if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
18819c6307b1SDamien Bergamini 	    (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
18829c6307b1SDamien Bergamini 		bbp17 += 0x10; bbp96 += 0x10; bbp104 += 0x10;
18839c6307b1SDamien Bergamini 	}
18849c6307b1SDamien Bergamini 
18859c6307b1SDamien Bergamini 	rt2661_bbp_write(sc,  17, bbp17);
18869c6307b1SDamien Bergamini 	rt2661_bbp_write(sc,  96, bbp96);
18879c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 104, bbp104);
18889c6307b1SDamien Bergamini 
18899c6307b1SDamien Bergamini 	if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
18909c6307b1SDamien Bergamini 	    (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
18919c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, 75, 0x80);
18929c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, 86, 0x80);
18939c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, 88, 0x80);
18949c6307b1SDamien Bergamini 	}
18959c6307b1SDamien Bergamini 
18969c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 35, bbp35);
18979c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 97, bbp97);
18989c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 98, bbp98);
18999c6307b1SDamien Bergamini 
19009c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_PHY_CSR0);
19019c6307b1SDamien Bergamini 	tmp &= ~(RT2661_PA_PE_2GHZ | RT2661_PA_PE_5GHZ);
19029c6307b1SDamien Bergamini 	if (IEEE80211_IS_CHAN_2GHZ(c))
19039c6307b1SDamien Bergamini 		tmp |= RT2661_PA_PE_2GHZ;
19049c6307b1SDamien Bergamini 	else
19059c6307b1SDamien Bergamini 		tmp |= RT2661_PA_PE_5GHZ;
19069c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_PHY_CSR0, tmp);
19079c6307b1SDamien Bergamini }
19089c6307b1SDamien Bergamini 
19099c6307b1SDamien Bergamini static void
19109c6307b1SDamien Bergamini rt2661_set_chan(struct rt2661_softc *sc, struct ieee80211_channel *c)
19119c6307b1SDamien Bergamini {
19127a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
19139c6307b1SDamien Bergamini 	const struct rfprog *rfprog;
19149c6307b1SDamien Bergamini 	uint8_t bbp3, bbp94 = RT2661_BBPR94_DEFAULT;
19159c6307b1SDamien Bergamini 	int8_t power;
19169c6307b1SDamien Bergamini 	u_int i, chan;
19179c6307b1SDamien Bergamini 
19189c6307b1SDamien Bergamini 	chan = ieee80211_chan2ieee(ic, c);
1919b032f27cSSam Leffler 	KASSERT(chan != 0 && chan != IEEE80211_CHAN_ANY, ("chan 0x%x", chan));
1920b032f27cSSam Leffler 
19219c6307b1SDamien Bergamini 	/* select the appropriate RF settings based on what EEPROM says */
19229c6307b1SDamien Bergamini 	rfprog = (sc->rfprog == 0) ? rt2661_rf5225_1 : rt2661_rf5225_2;
19239c6307b1SDamien Bergamini 
19249c6307b1SDamien Bergamini 	/* find the settings for this channel (we know it exists) */
19259c6307b1SDamien Bergamini 	for (i = 0; rfprog[i].chan != chan; i++);
19269c6307b1SDamien Bergamini 
19279c6307b1SDamien Bergamini 	power = sc->txpow[i];
19289c6307b1SDamien Bergamini 	if (power < 0) {
19299c6307b1SDamien Bergamini 		bbp94 += power;
19309c6307b1SDamien Bergamini 		power = 0;
19319c6307b1SDamien Bergamini 	} else if (power > 31) {
19329c6307b1SDamien Bergamini 		bbp94 += power - 31;
19339c6307b1SDamien Bergamini 		power = 31;
19349c6307b1SDamien Bergamini 	}
19359c6307b1SDamien Bergamini 
19369c6307b1SDamien Bergamini 	/*
19379c6307b1SDamien Bergamini 	 * If we are switching from the 2GHz band to the 5GHz band or
19389c6307b1SDamien Bergamini 	 * vice-versa, BBP registers need to be reprogrammed.
19399c6307b1SDamien Bergamini 	 */
19409c6307b1SDamien Bergamini 	if (c->ic_flags != sc->sc_curchan->ic_flags) {
19419c6307b1SDamien Bergamini 		rt2661_select_band(sc, c);
19429c6307b1SDamien Bergamini 		rt2661_select_antenna(sc);
19439c6307b1SDamien Bergamini 	}
19449c6307b1SDamien Bergamini 	sc->sc_curchan = c;
19459c6307b1SDamien Bergamini 
19469c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
19479c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
19489c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
19499c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
19509c6307b1SDamien Bergamini 
19519c6307b1SDamien Bergamini 	DELAY(200);
19529c6307b1SDamien Bergamini 
19539c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
19549c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
19559c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7 | 1);
19569c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
19579c6307b1SDamien Bergamini 
19589c6307b1SDamien Bergamini 	DELAY(200);
19599c6307b1SDamien Bergamini 
19609c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
19619c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
19629c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
19639c6307b1SDamien Bergamini 	rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
19649c6307b1SDamien Bergamini 
19659c6307b1SDamien Bergamini 	/* enable smart mode for MIMO-capable RFs */
19669c6307b1SDamien Bergamini 	bbp3 = rt2661_bbp_read(sc, 3);
19679c6307b1SDamien Bergamini 
19689c6307b1SDamien Bergamini 	bbp3 &= ~RT2661_SMART_MODE;
19699c6307b1SDamien Bergamini 	if (sc->rf_rev == RT2661_RF_5325 || sc->rf_rev == RT2661_RF_2529)
19709c6307b1SDamien Bergamini 		bbp3 |= RT2661_SMART_MODE;
19719c6307b1SDamien Bergamini 
19729c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 3, bbp3);
19739c6307b1SDamien Bergamini 
19749c6307b1SDamien Bergamini 	if (bbp94 != RT2661_BBPR94_DEFAULT)
19759c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, 94, bbp94);
19769c6307b1SDamien Bergamini 
19779c6307b1SDamien Bergamini 	/* 5GHz radio needs a 1ms delay here */
19789c6307b1SDamien Bergamini 	if (IEEE80211_IS_CHAN_5GHZ(c))
19799c6307b1SDamien Bergamini 		DELAY(1000);
19809c6307b1SDamien Bergamini }
19819c6307b1SDamien Bergamini 
19829c6307b1SDamien Bergamini static void
19839c6307b1SDamien Bergamini rt2661_set_bssid(struct rt2661_softc *sc, const uint8_t *bssid)
19849c6307b1SDamien Bergamini {
19859c6307b1SDamien Bergamini 	uint32_t tmp;
19869c6307b1SDamien Bergamini 
19879c6307b1SDamien Bergamini 	tmp = bssid[0] | bssid[1] << 8 | bssid[2] << 16 | bssid[3] << 24;
19889c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR4, tmp);
19899c6307b1SDamien Bergamini 
19909c6307b1SDamien Bergamini 	tmp = bssid[4] | bssid[5] << 8 | RT2661_ONE_BSSID << 16;
19919c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR5, tmp);
19929c6307b1SDamien Bergamini }
19939c6307b1SDamien Bergamini 
19949c6307b1SDamien Bergamini static void
19959c6307b1SDamien Bergamini rt2661_set_macaddr(struct rt2661_softc *sc, const uint8_t *addr)
19969c6307b1SDamien Bergamini {
19979c6307b1SDamien Bergamini 	uint32_t tmp;
19989c6307b1SDamien Bergamini 
19999c6307b1SDamien Bergamini 	tmp = addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24;
20009c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR2, tmp);
20019c6307b1SDamien Bergamini 
20029c6307b1SDamien Bergamini 	tmp = addr[4] | addr[5] << 8;
20039c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR3, tmp);
20049c6307b1SDamien Bergamini }
20059c6307b1SDamien Bergamini 
20069c6307b1SDamien Bergamini static void
2007272f6adeSGleb Smirnoff rt2661_update_promisc(struct ieee80211com *ic)
20089c6307b1SDamien Bergamini {
2009272f6adeSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
20109c6307b1SDamien Bergamini 	uint32_t tmp;
20119c6307b1SDamien Bergamini 
20129c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
20139c6307b1SDamien Bergamini 
20149c6307b1SDamien Bergamini 	tmp &= ~RT2661_DROP_NOT_TO_ME;
20157a79cebfSGleb Smirnoff 	if (ic->ic_promisc == 0)
20169c6307b1SDamien Bergamini 		tmp |= RT2661_DROP_NOT_TO_ME;
20179c6307b1SDamien Bergamini 
20189c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
20199c6307b1SDamien Bergamini 
2020272f6adeSGleb Smirnoff 	DPRINTF(sc, "%s promiscuous mode\n",
20217a79cebfSGleb Smirnoff 	    (ic->ic_promisc > 0) ?  "entering" : "leaving");
20229c6307b1SDamien Bergamini }
20239c6307b1SDamien Bergamini 
20249c6307b1SDamien Bergamini /*
20259c6307b1SDamien Bergamini  * Update QoS (802.11e) settings for each h/w Tx ring.
20269c6307b1SDamien Bergamini  */
20279c6307b1SDamien Bergamini static int
20289c6307b1SDamien Bergamini rt2661_wme_update(struct ieee80211com *ic)
20299c6307b1SDamien Bergamini {
20307a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
20319fbe631aSAdrian Chadd 	struct chanAccParams chp;
20329c6307b1SDamien Bergamini 	const struct wmeParams *wmep;
20339c6307b1SDamien Bergamini 
20349fbe631aSAdrian Chadd 	ieee80211_wme_ic_getparams(ic, &chp);
20359fbe631aSAdrian Chadd 
20369fbe631aSAdrian Chadd 	wmep = chp.cap_wmeParams;
20379c6307b1SDamien Bergamini 
20389c6307b1SDamien Bergamini 	/* XXX: not sure about shifts. */
20399c6307b1SDamien Bergamini 	/* XXX: the reference driver plays with AC_VI settings too. */
20409c6307b1SDamien Bergamini 
20419c6307b1SDamien Bergamini 	/* update TxOp */
20429c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AC_TXOP_CSR0,
20439c6307b1SDamien Bergamini 	    wmep[WME_AC_BE].wmep_txopLimit << 16 |
20449c6307b1SDamien Bergamini 	    wmep[WME_AC_BK].wmep_txopLimit);
20459c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AC_TXOP_CSR1,
20469c6307b1SDamien Bergamini 	    wmep[WME_AC_VI].wmep_txopLimit << 16 |
20479c6307b1SDamien Bergamini 	    wmep[WME_AC_VO].wmep_txopLimit);
20489c6307b1SDamien Bergamini 
20499c6307b1SDamien Bergamini 	/* update CWmin */
20509c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_CWMIN_CSR,
20519c6307b1SDamien Bergamini 	    wmep[WME_AC_BE].wmep_logcwmin << 12 |
20529c6307b1SDamien Bergamini 	    wmep[WME_AC_BK].wmep_logcwmin <<  8 |
20539c6307b1SDamien Bergamini 	    wmep[WME_AC_VI].wmep_logcwmin <<  4 |
20549c6307b1SDamien Bergamini 	    wmep[WME_AC_VO].wmep_logcwmin);
20559c6307b1SDamien Bergamini 
20569c6307b1SDamien Bergamini 	/* update CWmax */
20579c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_CWMAX_CSR,
20589c6307b1SDamien Bergamini 	    wmep[WME_AC_BE].wmep_logcwmax << 12 |
20599c6307b1SDamien Bergamini 	    wmep[WME_AC_BK].wmep_logcwmax <<  8 |
20609c6307b1SDamien Bergamini 	    wmep[WME_AC_VI].wmep_logcwmax <<  4 |
20619c6307b1SDamien Bergamini 	    wmep[WME_AC_VO].wmep_logcwmax);
20629c6307b1SDamien Bergamini 
20639c6307b1SDamien Bergamini 	/* update Aifsn */
20649c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AIFSN_CSR,
20659c6307b1SDamien Bergamini 	    wmep[WME_AC_BE].wmep_aifsn << 12 |
20669c6307b1SDamien Bergamini 	    wmep[WME_AC_BK].wmep_aifsn <<  8 |
20679c6307b1SDamien Bergamini 	    wmep[WME_AC_VI].wmep_aifsn <<  4 |
20689c6307b1SDamien Bergamini 	    wmep[WME_AC_VO].wmep_aifsn);
20699c6307b1SDamien Bergamini 
20709c6307b1SDamien Bergamini 	return 0;
20719c6307b1SDamien Bergamini }
20729c6307b1SDamien Bergamini 
20739c6307b1SDamien Bergamini static void
2074272f6adeSGleb Smirnoff rt2661_update_slot(struct ieee80211com *ic)
20759c6307b1SDamien Bergamini {
2076272f6adeSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
20779c6307b1SDamien Bergamini 	uint8_t slottime;
20789c6307b1SDamien Bergamini 	uint32_t tmp;
20799c6307b1SDamien Bergamini 
2080bdfff33fSAndriy Voskoboinyk 	slottime = IEEE80211_GET_SLOTTIME(ic);
20819c6307b1SDamien Bergamini 
20829c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_MAC_CSR9);
20839c6307b1SDamien Bergamini 	tmp = (tmp & ~0xff) | slottime;
20849c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR9, tmp);
20859c6307b1SDamien Bergamini }
20869c6307b1SDamien Bergamini 
20879c6307b1SDamien Bergamini static const char *
20889c6307b1SDamien Bergamini rt2661_get_rf(int rev)
20899c6307b1SDamien Bergamini {
20909c6307b1SDamien Bergamini 	switch (rev) {
20919c6307b1SDamien Bergamini 	case RT2661_RF_5225:	return "RT5225";
20929c6307b1SDamien Bergamini 	case RT2661_RF_5325:	return "RT5325 (MIMO XR)";
20939c6307b1SDamien Bergamini 	case RT2661_RF_2527:	return "RT2527";
20949c6307b1SDamien Bergamini 	case RT2661_RF_2529:	return "RT2529 (MIMO XR)";
20959c6307b1SDamien Bergamini 	default:		return "unknown";
20969c6307b1SDamien Bergamini 	}
20979c6307b1SDamien Bergamini }
20989c6307b1SDamien Bergamini 
20999c6307b1SDamien Bergamini static void
210029aca940SSam Leffler rt2661_read_eeprom(struct rt2661_softc *sc, uint8_t macaddr[IEEE80211_ADDR_LEN])
21019c6307b1SDamien Bergamini {
21029c6307b1SDamien Bergamini 	uint16_t val;
21039c6307b1SDamien Bergamini 	int i;
21049c6307b1SDamien Bergamini 
21059c6307b1SDamien Bergamini 	/* read MAC address */
21069c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC01);
210729aca940SSam Leffler 	macaddr[0] = val & 0xff;
210829aca940SSam Leffler 	macaddr[1] = val >> 8;
21099c6307b1SDamien Bergamini 
21109c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC23);
211129aca940SSam Leffler 	macaddr[2] = val & 0xff;
211229aca940SSam Leffler 	macaddr[3] = val >> 8;
21139c6307b1SDamien Bergamini 
21149c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC45);
211529aca940SSam Leffler 	macaddr[4] = val & 0xff;
211629aca940SSam Leffler 	macaddr[5] = val >> 8;
21179c6307b1SDamien Bergamini 
21189c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_ANTENNA);
21199c6307b1SDamien Bergamini 	/* XXX: test if different from 0xffff? */
21209c6307b1SDamien Bergamini 	sc->rf_rev   = (val >> 11) & 0x1f;
21219c6307b1SDamien Bergamini 	sc->hw_radio = (val >> 10) & 0x1;
21229c6307b1SDamien Bergamini 	sc->rx_ant   = (val >> 4)  & 0x3;
21239c6307b1SDamien Bergamini 	sc->tx_ant   = (val >> 2)  & 0x3;
21249c6307b1SDamien Bergamini 	sc->nb_ant   = val & 0x3;
21259c6307b1SDamien Bergamini 
2126b032f27cSSam Leffler 	DPRINTF(sc, "RF revision=%d\n", sc->rf_rev);
21279c6307b1SDamien Bergamini 
21289c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_CONFIG2);
21299c6307b1SDamien Bergamini 	sc->ext_5ghz_lna = (val >> 6) & 0x1;
21309c6307b1SDamien Bergamini 	sc->ext_2ghz_lna = (val >> 4) & 0x1;
21319c6307b1SDamien Bergamini 
2132b032f27cSSam Leffler 	DPRINTF(sc, "External 2GHz LNA=%d\nExternal 5GHz LNA=%d\n",
2133b032f27cSSam Leffler 	    sc->ext_2ghz_lna, sc->ext_5ghz_lna);
21349c6307b1SDamien Bergamini 
21359c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_2GHZ_OFFSET);
21369c6307b1SDamien Bergamini 	if ((val & 0xff) != 0xff)
21379c6307b1SDamien Bergamini 		sc->rssi_2ghz_corr = (int8_t)(val & 0xff);	/* signed */
21389c6307b1SDamien Bergamini 
213968e8e04eSSam Leffler 	/* Only [-10, 10] is valid */
214068e8e04eSSam Leffler 	if (sc->rssi_2ghz_corr < -10 || sc->rssi_2ghz_corr > 10)
214168e8e04eSSam Leffler 		sc->rssi_2ghz_corr = 0;
214268e8e04eSSam Leffler 
21439c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_5GHZ_OFFSET);
21449c6307b1SDamien Bergamini 	if ((val & 0xff) != 0xff)
21459c6307b1SDamien Bergamini 		sc->rssi_5ghz_corr = (int8_t)(val & 0xff);	/* signed */
21469c6307b1SDamien Bergamini 
214768e8e04eSSam Leffler 	/* Only [-10, 10] is valid */
214868e8e04eSSam Leffler 	if (sc->rssi_5ghz_corr < -10 || sc->rssi_5ghz_corr > 10)
214968e8e04eSSam Leffler 		sc->rssi_5ghz_corr = 0;
215068e8e04eSSam Leffler 
21519c6307b1SDamien Bergamini 	/* adjust RSSI correction for external low-noise amplifier */
21529c6307b1SDamien Bergamini 	if (sc->ext_2ghz_lna)
21539c6307b1SDamien Bergamini 		sc->rssi_2ghz_corr -= 14;
21549c6307b1SDamien Bergamini 	if (sc->ext_5ghz_lna)
21559c6307b1SDamien Bergamini 		sc->rssi_5ghz_corr -= 14;
21569c6307b1SDamien Bergamini 
2157b032f27cSSam Leffler 	DPRINTF(sc, "RSSI 2GHz corr=%d\nRSSI 5GHz corr=%d\n",
2158b032f27cSSam Leffler 	    sc->rssi_2ghz_corr, sc->rssi_5ghz_corr);
21599c6307b1SDamien Bergamini 
21609c6307b1SDamien Bergamini 	val = rt2661_eeprom_read(sc, RT2661_EEPROM_FREQ_OFFSET);
21619c6307b1SDamien Bergamini 	if ((val >> 8) != 0xff)
21629c6307b1SDamien Bergamini 		sc->rfprog = (val >> 8) & 0x3;
21639c6307b1SDamien Bergamini 	if ((val & 0xff) != 0xff)
21649c6307b1SDamien Bergamini 		sc->rffreq = val & 0xff;
21659c6307b1SDamien Bergamini 
2166b032f27cSSam Leffler 	DPRINTF(sc, "RF prog=%d\nRF freq=%d\n", sc->rfprog, sc->rffreq);
21679c6307b1SDamien Bergamini 
21689c6307b1SDamien Bergamini 	/* read Tx power for all a/b/g channels */
21699c6307b1SDamien Bergamini 	for (i = 0; i < 19; i++) {
21709c6307b1SDamien Bergamini 		val = rt2661_eeprom_read(sc, RT2661_EEPROM_TXPOWER + i);
21719c6307b1SDamien Bergamini 		sc->txpow[i * 2] = (int8_t)(val >> 8);		/* signed */
2172b032f27cSSam Leffler 		DPRINTF(sc, "Channel=%d Tx power=%d\n",
2173b032f27cSSam Leffler 		    rt2661_rf5225_1[i * 2].chan, sc->txpow[i * 2]);
21749c6307b1SDamien Bergamini 		sc->txpow[i * 2 + 1] = (int8_t)(val & 0xff);	/* signed */
2175b032f27cSSam Leffler 		DPRINTF(sc, "Channel=%d Tx power=%d\n",
2176b032f27cSSam Leffler 		    rt2661_rf5225_1[i * 2 + 1].chan, sc->txpow[i * 2 + 1]);
21779c6307b1SDamien Bergamini 	}
21789c6307b1SDamien Bergamini 
21799c6307b1SDamien Bergamini 	/* read vendor-specific BBP values */
21809c6307b1SDamien Bergamini 	for (i = 0; i < 16; i++) {
21819c6307b1SDamien Bergamini 		val = rt2661_eeprom_read(sc, RT2661_EEPROM_BBP_BASE + i);
21829c6307b1SDamien Bergamini 		if (val == 0 || val == 0xffff)
21839c6307b1SDamien Bergamini 			continue;	/* skip invalid entries */
21849c6307b1SDamien Bergamini 		sc->bbp_prom[i].reg = val >> 8;
21859c6307b1SDamien Bergamini 		sc->bbp_prom[i].val = val & 0xff;
2186b032f27cSSam Leffler 		DPRINTF(sc, "BBP R%d=%02x\n", sc->bbp_prom[i].reg,
2187b032f27cSSam Leffler 		    sc->bbp_prom[i].val);
21889c6307b1SDamien Bergamini 	}
21899c6307b1SDamien Bergamini }
21909c6307b1SDamien Bergamini 
21919c6307b1SDamien Bergamini static int
21929c6307b1SDamien Bergamini rt2661_bbp_init(struct rt2661_softc *sc)
21939c6307b1SDamien Bergamini {
21949c6307b1SDamien Bergamini 	int i, ntries;
21959c6307b1SDamien Bergamini 	uint8_t val;
21969c6307b1SDamien Bergamini 
21979c6307b1SDamien Bergamini 	/* wait for BBP to be ready */
21989c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 100; ntries++) {
21999c6307b1SDamien Bergamini 		val = rt2661_bbp_read(sc, 0);
22009c6307b1SDamien Bergamini 		if (val != 0 && val != 0xff)
22019c6307b1SDamien Bergamini 			break;
22029c6307b1SDamien Bergamini 		DELAY(100);
22039c6307b1SDamien Bergamini 	}
22049c6307b1SDamien Bergamini 	if (ntries == 100) {
22059c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "timeout waiting for BBP\n");
22069c6307b1SDamien Bergamini 		return EIO;
22079c6307b1SDamien Bergamini 	}
22089c6307b1SDamien Bergamini 
22099c6307b1SDamien Bergamini 	/* initialize BBP registers to default values */
2210d6166defSAdrian Chadd 	for (i = 0; i < nitems(rt2661_def_bbp); i++) {
22119c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, rt2661_def_bbp[i].reg,
22129c6307b1SDamien Bergamini 		    rt2661_def_bbp[i].val);
22139c6307b1SDamien Bergamini 	}
22149c6307b1SDamien Bergamini 
22159c6307b1SDamien Bergamini 	/* write vendor-specific BBP values (from EEPROM) */
22169c6307b1SDamien Bergamini 	for (i = 0; i < 16; i++) {
22179c6307b1SDamien Bergamini 		if (sc->bbp_prom[i].reg == 0)
22189c6307b1SDamien Bergamini 			continue;
22199c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val);
22209c6307b1SDamien Bergamini 	}
22219c6307b1SDamien Bergamini 
22229c6307b1SDamien Bergamini 	return 0;
22239c6307b1SDamien Bergamini }
22249c6307b1SDamien Bergamini 
22259c6307b1SDamien Bergamini static void
2226b032f27cSSam Leffler rt2661_init_locked(struct rt2661_softc *sc)
22279c6307b1SDamien Bergamini {
22287a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
22297a79cebfSGleb Smirnoff 	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
22309c6307b1SDamien Bergamini 	uint32_t tmp, sta[3];
2231b032f27cSSam Leffler 	int i, error, ntries;
22329c6307b1SDamien Bergamini 
2233b032f27cSSam Leffler 	RAL_LOCK_ASSERT(sc);
2234b032f27cSSam Leffler 
2235b032f27cSSam Leffler 	if ((sc->sc_flags & RAL_FW_LOADED) == 0) {
2236b032f27cSSam Leffler 		error = rt2661_load_microcode(sc);
2237b032f27cSSam Leffler 		if (error != 0) {
22387a79cebfSGleb Smirnoff 			device_printf(sc->sc_dev,
2239b032f27cSSam Leffler 			    "%s: could not load 8051 microcode, error %d\n",
2240b032f27cSSam Leffler 			    __func__, error);
2241b032f27cSSam Leffler 			return;
2242b032f27cSSam Leffler 		}
2243b032f27cSSam Leffler 		sc->sc_flags |= RAL_FW_LOADED;
2244b032f27cSSam Leffler 	}
2245d0934eb1SDamien Bergamini 
224668e8e04eSSam Leffler 	rt2661_stop_locked(sc);
22479c6307b1SDamien Bergamini 
22489c6307b1SDamien Bergamini 	/* initialize Tx rings */
22499c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AC1_BASE_CSR, sc->txq[1].physaddr);
22509c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AC0_BASE_CSR, sc->txq[0].physaddr);
22519c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AC2_BASE_CSR, sc->txq[2].physaddr);
22529c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_AC3_BASE_CSR, sc->txq[3].physaddr);
22539c6307b1SDamien Bergamini 
22549c6307b1SDamien Bergamini 	/* initialize Mgt ring */
22559c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MGT_BASE_CSR, sc->mgtq.physaddr);
22569c6307b1SDamien Bergamini 
22579c6307b1SDamien Bergamini 	/* initialize Rx ring */
22589c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_RX_BASE_CSR, sc->rxq.physaddr);
22599c6307b1SDamien Bergamini 
22609c6307b1SDamien Bergamini 	/* initialize Tx rings sizes */
22619c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TX_RING_CSR0,
22629c6307b1SDamien Bergamini 	    RT2661_TX_RING_COUNT << 24 |
22639c6307b1SDamien Bergamini 	    RT2661_TX_RING_COUNT << 16 |
22649c6307b1SDamien Bergamini 	    RT2661_TX_RING_COUNT <<  8 |
22659c6307b1SDamien Bergamini 	    RT2661_TX_RING_COUNT);
22669c6307b1SDamien Bergamini 
22679c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TX_RING_CSR1,
22689c6307b1SDamien Bergamini 	    RT2661_TX_DESC_WSIZE << 16 |
22699c6307b1SDamien Bergamini 	    RT2661_TX_RING_COUNT <<  8 |	/* XXX: HCCA ring unused */
22709c6307b1SDamien Bergamini 	    RT2661_MGT_RING_COUNT);
22719c6307b1SDamien Bergamini 
22729c6307b1SDamien Bergamini 	/* initialize Rx rings */
22739c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_RX_RING_CSR,
22749c6307b1SDamien Bergamini 	    RT2661_RX_DESC_BACK  << 16 |
22759c6307b1SDamien Bergamini 	    RT2661_RX_DESC_WSIZE <<  8 |
22769c6307b1SDamien Bergamini 	    RT2661_RX_RING_COUNT);
22779c6307b1SDamien Bergamini 
22789c6307b1SDamien Bergamini 	/* XXX: some magic here */
22799c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TX_DMA_DST_CSR, 0xaa);
22809c6307b1SDamien Bergamini 
22819c6307b1SDamien Bergamini 	/* load base addresses of all 5 Tx rings (4 data + 1 mgt) */
22829c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_LOAD_TX_RING_CSR, 0x1f);
22839c6307b1SDamien Bergamini 
22849c6307b1SDamien Bergamini 	/* load base address of Rx ring */
22859c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 2);
22869c6307b1SDamien Bergamini 
22879c6307b1SDamien Bergamini 	/* initialize MAC registers to default values */
2288d6166defSAdrian Chadd 	for (i = 0; i < nitems(rt2661_def_mac); i++)
22899c6307b1SDamien Bergamini 		RAL_WRITE(sc, rt2661_def_mac[i].reg, rt2661_def_mac[i].val);
22909c6307b1SDamien Bergamini 
22917a79cebfSGleb Smirnoff 	rt2661_set_macaddr(sc, vap ? vap->iv_myaddr : ic->ic_macaddr);
22929c6307b1SDamien Bergamini 
22939c6307b1SDamien Bergamini 	/* set host ready */
22949c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
22959c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
22969c6307b1SDamien Bergamini 
22979c6307b1SDamien Bergamini 	/* wait for BBP/RF to wakeup */
22989c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 1000; ntries++) {
22999c6307b1SDamien Bergamini 		if (RAL_READ(sc, RT2661_MAC_CSR12) & 8)
23009c6307b1SDamien Bergamini 			break;
23019c6307b1SDamien Bergamini 		DELAY(1000);
23029c6307b1SDamien Bergamini 	}
23039c6307b1SDamien Bergamini 	if (ntries == 1000) {
23049c6307b1SDamien Bergamini 		printf("timeout waiting for BBP/RF to wakeup\n");
230568e8e04eSSam Leffler 		rt2661_stop_locked(sc);
23069c6307b1SDamien Bergamini 		return;
23079c6307b1SDamien Bergamini 	}
23089c6307b1SDamien Bergamini 
23099c6307b1SDamien Bergamini 	if (rt2661_bbp_init(sc) != 0) {
231068e8e04eSSam Leffler 		rt2661_stop_locked(sc);
23119c6307b1SDamien Bergamini 		return;
23129c6307b1SDamien Bergamini 	}
23139c6307b1SDamien Bergamini 
23149c6307b1SDamien Bergamini 	/* select default channel */
23159c6307b1SDamien Bergamini 	sc->sc_curchan = ic->ic_curchan;
23169c6307b1SDamien Bergamini 	rt2661_select_band(sc, sc->sc_curchan);
23179c6307b1SDamien Bergamini 	rt2661_select_antenna(sc);
23189c6307b1SDamien Bergamini 	rt2661_set_chan(sc, sc->sc_curchan);
23199c6307b1SDamien Bergamini 
23209c6307b1SDamien Bergamini 	/* update Rx filter */
23219c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0) & 0xffff;
23229c6307b1SDamien Bergamini 
23239c6307b1SDamien Bergamini 	tmp |= RT2661_DROP_PHY_ERROR | RT2661_DROP_CRC_ERROR;
23249c6307b1SDamien Bergamini 	if (ic->ic_opmode != IEEE80211_M_MONITOR) {
23259c6307b1SDamien Bergamini 		tmp |= RT2661_DROP_CTL | RT2661_DROP_VER_ERROR |
23269c6307b1SDamien Bergamini 		       RT2661_DROP_ACKCTS;
232759aa14a9SRui Paulo 		if (ic->ic_opmode != IEEE80211_M_HOSTAP &&
232859aa14a9SRui Paulo 		    ic->ic_opmode != IEEE80211_M_MBSS)
23299c6307b1SDamien Bergamini 			tmp |= RT2661_DROP_TODS;
23307a79cebfSGleb Smirnoff 		if (ic->ic_promisc == 0)
23319c6307b1SDamien Bergamini 			tmp |= RT2661_DROP_NOT_TO_ME;
23329c6307b1SDamien Bergamini 	}
23339c6307b1SDamien Bergamini 
23349c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
23359c6307b1SDamien Bergamini 
23369c6307b1SDamien Bergamini 	/* clear STA registers */
2337d6166defSAdrian Chadd 	RAL_READ_REGION_4(sc, RT2661_STA_CSR0, sta, nitems(sta));
23389c6307b1SDamien Bergamini 
23399c6307b1SDamien Bergamini 	/* initialize ASIC */
23409c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MAC_CSR1, 4);
23419c6307b1SDamien Bergamini 
23429c6307b1SDamien Bergamini 	/* clear any pending interrupt */
23439c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
23449c6307b1SDamien Bergamini 
23459c6307b1SDamien Bergamini 	/* enable interrupts */
23469c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
23479c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
23489c6307b1SDamien Bergamini 
23499c6307b1SDamien Bergamini 	/* kick Rx */
23509c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 1);
23519c6307b1SDamien Bergamini 
23527a79cebfSGleb Smirnoff 	sc->sc_flags |= RAL_RUNNING;
23539c6307b1SDamien Bergamini 
2354b032f27cSSam Leffler 	callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc);
23559c6307b1SDamien Bergamini }
23569c6307b1SDamien Bergamini 
2357b032f27cSSam Leffler static void
2358b032f27cSSam Leffler rt2661_init(void *priv)
23599c6307b1SDamien Bergamini {
23609c6307b1SDamien Bergamini 	struct rt2661_softc *sc = priv;
23617a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
236268e8e04eSSam Leffler 
236368e8e04eSSam Leffler 	RAL_LOCK(sc);
2364b032f27cSSam Leffler 	rt2661_init_locked(sc);
236568e8e04eSSam Leffler 	RAL_UNLOCK(sc);
2366b032f27cSSam Leffler 
23677a79cebfSGleb Smirnoff 	if (sc->sc_flags & RAL_RUNNING)
236877197f9cSAndrew Thompson 		ieee80211_start_all(ic);		/* start all vap's */
236968e8e04eSSam Leffler }
237068e8e04eSSam Leffler 
237168e8e04eSSam Leffler void
237268e8e04eSSam Leffler rt2661_stop_locked(struct rt2661_softc *sc)
237368e8e04eSSam Leffler {
2374ba2c1fbcSAdrian Chadd 	volatile int *flags = &sc->sc_flags;
23757a79cebfSGleb Smirnoff 	uint32_t tmp;
23769c6307b1SDamien Bergamini 
2377b032f27cSSam Leffler 	while (*flags & RAL_INPUT_RUNNING)
237868e8e04eSSam Leffler 		msleep(sc, &sc->sc_mtx, 0, "ralrunning", hz/10);
2379b032f27cSSam Leffler 
2380b032f27cSSam Leffler 	callout_stop(&sc->watchdog_ch);
2381b032f27cSSam Leffler 	sc->sc_tx_timer = 0;
238268e8e04eSSam Leffler 
23837a79cebfSGleb Smirnoff 	if (sc->sc_flags & RAL_RUNNING) {
23847a79cebfSGleb Smirnoff 		sc->sc_flags &= ~RAL_RUNNING;
23859c6307b1SDamien Bergamini 
23869c6307b1SDamien Bergamini 		/* abort Tx (for all 5 Tx rings) */
23879c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 0x1f << 16);
23889c6307b1SDamien Bergamini 
23899c6307b1SDamien Bergamini 		/* disable Rx (value remains after reset!) */
23909c6307b1SDamien Bergamini 		tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
23919c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
23929c6307b1SDamien Bergamini 
23939c6307b1SDamien Bergamini 		/* reset ASIC */
23949c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
23959c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
23969c6307b1SDamien Bergamini 
23979c6307b1SDamien Bergamini 		/* disable interrupts */
2398d0934eb1SDamien Bergamini 		RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffffff);
23999c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
24009c6307b1SDamien Bergamini 
2401d0934eb1SDamien Bergamini 		/* clear any pending interrupt */
2402d0934eb1SDamien Bergamini 		RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
2403d0934eb1SDamien Bergamini 		RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, 0xffffffff);
2404d0934eb1SDamien Bergamini 
24059c6307b1SDamien Bergamini 		/* reset Tx and Rx rings */
24069c6307b1SDamien Bergamini 		rt2661_reset_tx_ring(sc, &sc->txq[0]);
24079c6307b1SDamien Bergamini 		rt2661_reset_tx_ring(sc, &sc->txq[1]);
24089c6307b1SDamien Bergamini 		rt2661_reset_tx_ring(sc, &sc->txq[2]);
24099c6307b1SDamien Bergamini 		rt2661_reset_tx_ring(sc, &sc->txq[3]);
24109c6307b1SDamien Bergamini 		rt2661_reset_tx_ring(sc, &sc->mgtq);
24119c6307b1SDamien Bergamini 		rt2661_reset_rx_ring(sc, &sc->rxq);
24129c6307b1SDamien Bergamini 	}
241368e8e04eSSam Leffler }
24149c6307b1SDamien Bergamini 
2415b032f27cSSam Leffler void
2416b032f27cSSam Leffler rt2661_stop(void *priv)
24179c6307b1SDamien Bergamini {
2418b032f27cSSam Leffler 	struct rt2661_softc *sc = priv;
24199c6307b1SDamien Bergamini 
2420b032f27cSSam Leffler 	RAL_LOCK(sc);
2421b032f27cSSam Leffler 	rt2661_stop_locked(sc);
2422b032f27cSSam Leffler 	RAL_UNLOCK(sc);
2423b032f27cSSam Leffler }
2424b032f27cSSam Leffler 
2425b032f27cSSam Leffler static int
2426b032f27cSSam Leffler rt2661_load_microcode(struct rt2661_softc *sc)
2427b032f27cSSam Leffler {
2428b032f27cSSam Leffler 	const struct firmware *fp;
2429b032f27cSSam Leffler 	const char *imagename;
2430b032f27cSSam Leffler 	int ntries, error;
2431b032f27cSSam Leffler 
2432b032f27cSSam Leffler 	RAL_LOCK_ASSERT(sc);
2433b032f27cSSam Leffler 
2434b032f27cSSam Leffler 	switch (sc->sc_id) {
2435b032f27cSSam Leffler 	case 0x0301: imagename = "rt2561sfw"; break;
2436b032f27cSSam Leffler 	case 0x0302: imagename = "rt2561fw"; break;
2437b032f27cSSam Leffler 	case 0x0401: imagename = "rt2661fw"; break;
2438b032f27cSSam Leffler 	default:
24397a79cebfSGleb Smirnoff 		device_printf(sc->sc_dev, "%s: unexpected pci device id 0x%x, "
2440b032f27cSSam Leffler 		    "don't know how to retrieve firmware\n",
2441b032f27cSSam Leffler 		    __func__, sc->sc_id);
2442b032f27cSSam Leffler 		return EINVAL;
2443b032f27cSSam Leffler 	}
2444b032f27cSSam Leffler 	RAL_UNLOCK(sc);
2445b032f27cSSam Leffler 	fp = firmware_get(imagename);
2446b032f27cSSam Leffler 	RAL_LOCK(sc);
2447b032f27cSSam Leffler 	if (fp == NULL) {
24487a79cebfSGleb Smirnoff 		device_printf(sc->sc_dev,
24497a79cebfSGleb Smirnoff 		    "%s: unable to retrieve firmware image %s\n",
2450b032f27cSSam Leffler 		    __func__, imagename);
2451b032f27cSSam Leffler 		return EINVAL;
2452b032f27cSSam Leffler 	}
2453b032f27cSSam Leffler 
2454b032f27cSSam Leffler 	/*
2455b032f27cSSam Leffler 	 * Load 8051 microcode into NIC.
2456b032f27cSSam Leffler 	 */
24579c6307b1SDamien Bergamini 	/* reset 8051 */
24589c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
24599c6307b1SDamien Bergamini 
24609c6307b1SDamien Bergamini 	/* cancel any pending Host to MCU command */
24619c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 0);
24629c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
24639c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_HOST_CMD_CSR, 0);
24649c6307b1SDamien Bergamini 
24659c6307b1SDamien Bergamini 	/* write 8051's microcode */
24669c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET | RT2661_MCU_SEL);
2467b032f27cSSam Leffler 	RAL_WRITE_REGION_1(sc, RT2661_MCU_CODE_BASE, fp->data, fp->datasize);
24689c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
24699c6307b1SDamien Bergamini 
24709c6307b1SDamien Bergamini 	/* kick 8051's ass */
24719c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, 0);
24729c6307b1SDamien Bergamini 
24739c6307b1SDamien Bergamini 	/* wait for 8051 to initialize */
24749c6307b1SDamien Bergamini 	for (ntries = 0; ntries < 500; ntries++) {
24759c6307b1SDamien Bergamini 		if (RAL_READ(sc, RT2661_MCU_CNTL_CSR) & RT2661_MCU_READY)
24769c6307b1SDamien Bergamini 			break;
24779c6307b1SDamien Bergamini 		DELAY(100);
24789c6307b1SDamien Bergamini 	}
24799c6307b1SDamien Bergamini 	if (ntries == 500) {
24807a79cebfSGleb Smirnoff 		device_printf(sc->sc_dev,
24817a79cebfSGleb Smirnoff 		    "%s: timeout waiting for MCU to initialize\n", __func__);
2482b032f27cSSam Leffler 		error = EIO;
2483b032f27cSSam Leffler 	} else
2484b032f27cSSam Leffler 		error = 0;
2485b032f27cSSam Leffler 
2486b032f27cSSam Leffler 	firmware_put(fp, FIRMWARE_UNLOAD);
2487b032f27cSSam Leffler 	return error;
24889c6307b1SDamien Bergamini }
24899c6307b1SDamien Bergamini 
24909c6307b1SDamien Bergamini #ifdef notyet
24919c6307b1SDamien Bergamini /*
24929c6307b1SDamien Bergamini  * Dynamically tune Rx sensitivity (BBP register 17) based on average RSSI and
24939c6307b1SDamien Bergamini  * false CCA count.  This function is called periodically (every seconds) when
24949c6307b1SDamien Bergamini  * in the RUN state.  Values taken from the reference driver.
24959c6307b1SDamien Bergamini  */
24969c6307b1SDamien Bergamini static void
24979c6307b1SDamien Bergamini rt2661_rx_tune(struct rt2661_softc *sc)
24989c6307b1SDamien Bergamini {
24999c6307b1SDamien Bergamini 	uint8_t bbp17;
25009c6307b1SDamien Bergamini 	uint16_t cca;
25019c6307b1SDamien Bergamini 	int lo, hi, dbm;
25029c6307b1SDamien Bergamini 
25039c6307b1SDamien Bergamini 	/*
25049c6307b1SDamien Bergamini 	 * Tuning range depends on operating band and on the presence of an
25059c6307b1SDamien Bergamini 	 * external low-noise amplifier.
25069c6307b1SDamien Bergamini 	 */
25079c6307b1SDamien Bergamini 	lo = 0x20;
25089c6307b1SDamien Bergamini 	if (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan))
25099c6307b1SDamien Bergamini 		lo += 0x08;
25109c6307b1SDamien Bergamini 	if ((IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan) && sc->ext_2ghz_lna) ||
25119c6307b1SDamien Bergamini 	    (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan) && sc->ext_5ghz_lna))
25129c6307b1SDamien Bergamini 		lo += 0x10;
25139c6307b1SDamien Bergamini 	hi = lo + 0x20;
25149c6307b1SDamien Bergamini 
25159c6307b1SDamien Bergamini 	/* retrieve false CCA count since last call (clear on read) */
25169c6307b1SDamien Bergamini 	cca = RAL_READ(sc, RT2661_STA_CSR1) & 0xffff;
25179c6307b1SDamien Bergamini 
25189c6307b1SDamien Bergamini 	if (dbm >= -35) {
25199c6307b1SDamien Bergamini 		bbp17 = 0x60;
25209c6307b1SDamien Bergamini 	} else if (dbm >= -58) {
25219c6307b1SDamien Bergamini 		bbp17 = hi;
25229c6307b1SDamien Bergamini 	} else if (dbm >= -66) {
25239c6307b1SDamien Bergamini 		bbp17 = lo + 0x10;
25249c6307b1SDamien Bergamini 	} else if (dbm >= -74) {
25259c6307b1SDamien Bergamini 		bbp17 = lo + 0x08;
25269c6307b1SDamien Bergamini 	} else {
25279c6307b1SDamien Bergamini 		/* RSSI < -74dBm, tune using false CCA count */
25289c6307b1SDamien Bergamini 
25299c6307b1SDamien Bergamini 		bbp17 = sc->bbp17; /* current value */
25309c6307b1SDamien Bergamini 
25319c6307b1SDamien Bergamini 		hi -= 2 * (-74 - dbm);
25329c6307b1SDamien Bergamini 		if (hi < lo)
25339c6307b1SDamien Bergamini 			hi = lo;
25349c6307b1SDamien Bergamini 
25359c6307b1SDamien Bergamini 		if (bbp17 > hi) {
25369c6307b1SDamien Bergamini 			bbp17 = hi;
25379c6307b1SDamien Bergamini 
25389c6307b1SDamien Bergamini 		} else if (cca > 512) {
25399c6307b1SDamien Bergamini 			if (++bbp17 > hi)
25409c6307b1SDamien Bergamini 				bbp17 = hi;
25419c6307b1SDamien Bergamini 		} else if (cca < 100) {
25429c6307b1SDamien Bergamini 			if (--bbp17 < lo)
25439c6307b1SDamien Bergamini 				bbp17 = lo;
25449c6307b1SDamien Bergamini 		}
25459c6307b1SDamien Bergamini 	}
25469c6307b1SDamien Bergamini 
25479c6307b1SDamien Bergamini 	if (bbp17 != sc->bbp17) {
25489c6307b1SDamien Bergamini 		rt2661_bbp_write(sc, 17, bbp17);
25499c6307b1SDamien Bergamini 		sc->bbp17 = bbp17;
25509c6307b1SDamien Bergamini 	}
25519c6307b1SDamien Bergamini }
25529c6307b1SDamien Bergamini 
25539c6307b1SDamien Bergamini /*
25549c6307b1SDamien Bergamini  * Enter/Leave radar detection mode.
25559c6307b1SDamien Bergamini  * This is for 802.11h additional regulatory domains.
25569c6307b1SDamien Bergamini  */
25579c6307b1SDamien Bergamini static void
25589c6307b1SDamien Bergamini rt2661_radar_start(struct rt2661_softc *sc)
25599c6307b1SDamien Bergamini {
25609c6307b1SDamien Bergamini 	uint32_t tmp;
25619c6307b1SDamien Bergamini 
25629c6307b1SDamien Bergamini 	/* disable Rx */
25639c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
25649c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
25659c6307b1SDamien Bergamini 
25669c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 82, 0x20);
25679c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 83, 0x00);
25689c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 84, 0x40);
25699c6307b1SDamien Bergamini 
25709c6307b1SDamien Bergamini 	/* save current BBP registers values */
25719c6307b1SDamien Bergamini 	sc->bbp18 = rt2661_bbp_read(sc, 18);
25729c6307b1SDamien Bergamini 	sc->bbp21 = rt2661_bbp_read(sc, 21);
25739c6307b1SDamien Bergamini 	sc->bbp22 = rt2661_bbp_read(sc, 22);
25749c6307b1SDamien Bergamini 	sc->bbp16 = rt2661_bbp_read(sc, 16);
25759c6307b1SDamien Bergamini 	sc->bbp17 = rt2661_bbp_read(sc, 17);
25769c6307b1SDamien Bergamini 	sc->bbp64 = rt2661_bbp_read(sc, 64);
25779c6307b1SDamien Bergamini 
25789c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 18, 0xff);
25799c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 21, 0x3f);
25809c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 22, 0x3f);
25819c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 16, 0xbd);
25829c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 17, sc->ext_5ghz_lna ? 0x44 : 0x34);
25839c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 64, 0x21);
25849c6307b1SDamien Bergamini 
25859c6307b1SDamien Bergamini 	/* restore Rx filter */
25869c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
25879c6307b1SDamien Bergamini }
25889c6307b1SDamien Bergamini 
25899c6307b1SDamien Bergamini static int
25909c6307b1SDamien Bergamini rt2661_radar_stop(struct rt2661_softc *sc)
25919c6307b1SDamien Bergamini {
25929c6307b1SDamien Bergamini 	uint8_t bbp66;
25939c6307b1SDamien Bergamini 
25949c6307b1SDamien Bergamini 	/* read radar detection result */
25959c6307b1SDamien Bergamini 	bbp66 = rt2661_bbp_read(sc, 66);
25969c6307b1SDamien Bergamini 
25979c6307b1SDamien Bergamini 	/* restore BBP registers values */
25989c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 16, sc->bbp16);
25999c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 17, sc->bbp17);
26009c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 18, sc->bbp18);
26019c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 21, sc->bbp21);
26029c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 22, sc->bbp22);
26039c6307b1SDamien Bergamini 	rt2661_bbp_write(sc, 64, sc->bbp64);
26049c6307b1SDamien Bergamini 
26059c6307b1SDamien Bergamini 	return bbp66 == 1;
26069c6307b1SDamien Bergamini }
26079c6307b1SDamien Bergamini #endif
26089c6307b1SDamien Bergamini 
26099c6307b1SDamien Bergamini static int
2610b032f27cSSam Leffler rt2661_prepare_beacon(struct rt2661_softc *sc, struct ieee80211vap *vap)
26119c6307b1SDamien Bergamini {
2612b032f27cSSam Leffler 	struct ieee80211com *ic = vap->iv_ic;
26139c6307b1SDamien Bergamini 	struct rt2661_tx_desc desc;
26149c6307b1SDamien Bergamini 	struct mbuf *m0;
26159c6307b1SDamien Bergamini 	int rate;
26169c6307b1SDamien Bergamini 
2617210ab3c2SAdrian Chadd 	if ((m0 = ieee80211_beacon_alloc(vap->iv_bss))== NULL) {
26189c6307b1SDamien Bergamini 		device_printf(sc->sc_dev, "could not allocate beacon frame\n");
26199c6307b1SDamien Bergamini 		return ENOBUFS;
26209c6307b1SDamien Bergamini 	}
26219c6307b1SDamien Bergamini 
26229c6307b1SDamien Bergamini 	/* send beacons at the lowest available rate */
2623b032f27cSSam Leffler 	rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan) ? 12 : 2;
26249c6307b1SDamien Bergamini 
26259c6307b1SDamien Bergamini 	rt2661_setup_tx_desc(sc, &desc, RT2661_TX_TIMESTAMP, RT2661_TX_HWSEQ,
26269c6307b1SDamien Bergamini 	    m0->m_pkthdr.len, rate, NULL, 0, RT2661_QID_MGT);
26279c6307b1SDamien Bergamini 
26289c6307b1SDamien Bergamini 	/* copy the first 24 bytes of Tx descriptor into NIC memory */
26299c6307b1SDamien Bergamini 	RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0, (uint8_t *)&desc, 24);
26309c6307b1SDamien Bergamini 
26319c6307b1SDamien Bergamini 	/* copy beacon header and payload into NIC memory */
26329c6307b1SDamien Bergamini 	RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0 + 24,
26339c6307b1SDamien Bergamini 	    mtod(m0, uint8_t *), m0->m_pkthdr.len);
26349c6307b1SDamien Bergamini 
26359c6307b1SDamien Bergamini 	m_freem(m0);
26369c6307b1SDamien Bergamini 
26379c6307b1SDamien Bergamini 	return 0;
26389c6307b1SDamien Bergamini }
26399c6307b1SDamien Bergamini 
26409c6307b1SDamien Bergamini /*
26419c6307b1SDamien Bergamini  * Enable TSF synchronization and tell h/w to start sending beacons for IBSS
26429c6307b1SDamien Bergamini  * and HostAP operating modes.
26439c6307b1SDamien Bergamini  */
26449c6307b1SDamien Bergamini static void
26459c6307b1SDamien Bergamini rt2661_enable_tsf_sync(struct rt2661_softc *sc)
26469c6307b1SDamien Bergamini {
26477a79cebfSGleb Smirnoff 	struct ieee80211com *ic = &sc->sc_ic;
2648b032f27cSSam Leffler 	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
26499c6307b1SDamien Bergamini 	uint32_t tmp;
26509c6307b1SDamien Bergamini 
2651b032f27cSSam Leffler 	if (vap->iv_opmode != IEEE80211_M_STA) {
26529c6307b1SDamien Bergamini 		/*
26539c6307b1SDamien Bergamini 		 * Change default 16ms TBTT adjustment to 8ms.
26549c6307b1SDamien Bergamini 		 * Must be done before enabling beacon generation.
26559c6307b1SDamien Bergamini 		 */
26569c6307b1SDamien Bergamini 		RAL_WRITE(sc, RT2661_TXRX_CSR10, 1 << 12 | 8);
26579c6307b1SDamien Bergamini 	}
26589c6307b1SDamien Bergamini 
26599c6307b1SDamien Bergamini 	tmp = RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000;
26609c6307b1SDamien Bergamini 
26619c6307b1SDamien Bergamini 	/* set beacon interval (in 1/16ms unit) */
2662b032f27cSSam Leffler 	tmp |= vap->iv_bss->ni_intval * 16;
26639c6307b1SDamien Bergamini 
26649c6307b1SDamien Bergamini 	tmp |= RT2661_TSF_TICKING | RT2661_ENABLE_TBTT;
2665b032f27cSSam Leffler 	if (vap->iv_opmode == IEEE80211_M_STA)
26669c6307b1SDamien Bergamini 		tmp |= RT2661_TSF_MODE(1);
26679c6307b1SDamien Bergamini 	else
26689c6307b1SDamien Bergamini 		tmp |= RT2661_TSF_MODE(2) | RT2661_GENERATE_BEACON;
26699c6307b1SDamien Bergamini 
26709c6307b1SDamien Bergamini 	RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp);
26719c6307b1SDamien Bergamini }
26729c6307b1SDamien Bergamini 
26735463c4a4SSam Leffler static void
26745463c4a4SSam Leffler rt2661_enable_tsf(struct rt2661_softc *sc)
26755463c4a4SSam Leffler {
26765463c4a4SSam Leffler 	RAL_WRITE(sc, RT2661_TXRX_CSR9,
26775463c4a4SSam Leffler 	      (RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000)
26785463c4a4SSam Leffler 	    | RT2661_TSF_TICKING | RT2661_TSF_MODE(2));
26795463c4a4SSam Leffler }
26805463c4a4SSam Leffler 
26819c6307b1SDamien Bergamini /*
26829c6307b1SDamien Bergamini  * Retrieve the "Received Signal Strength Indicator" from the raw values
26839c6307b1SDamien Bergamini  * contained in Rx descriptors.  The computation depends on which band the
26849c6307b1SDamien Bergamini  * frame was received.  Correction values taken from the reference driver.
26859c6307b1SDamien Bergamini  */
26869c6307b1SDamien Bergamini static int
26879c6307b1SDamien Bergamini rt2661_get_rssi(struct rt2661_softc *sc, uint8_t raw)
26889c6307b1SDamien Bergamini {
26899c6307b1SDamien Bergamini 	int lna, agc, rssi;
26909c6307b1SDamien Bergamini 
26919c6307b1SDamien Bergamini 	lna = (raw >> 5) & 0x3;
26929c6307b1SDamien Bergamini 	agc = raw & 0x1f;
26939c6307b1SDamien Bergamini 
269468e8e04eSSam Leffler 	if (lna == 0) {
269568e8e04eSSam Leffler 		/*
269668e8e04eSSam Leffler 		 * No mapping available.
269768e8e04eSSam Leffler 		 *
269868e8e04eSSam Leffler 		 * NB: Since RSSI is relative to noise floor, -1 is
269968e8e04eSSam Leffler 		 *     adequate for caller to know error happened.
270068e8e04eSSam Leffler 		 */
270168e8e04eSSam Leffler 		return -1;
270268e8e04eSSam Leffler 	}
270368e8e04eSSam Leffler 
270468e8e04eSSam Leffler 	rssi = (2 * agc) - RT2661_NOISE_FLOOR;
27059c6307b1SDamien Bergamini 
27069c6307b1SDamien Bergamini 	if (IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan)) {
27079c6307b1SDamien Bergamini 		rssi += sc->rssi_2ghz_corr;
27089c6307b1SDamien Bergamini 
27099c6307b1SDamien Bergamini 		if (lna == 1)
27109c6307b1SDamien Bergamini 			rssi -= 64;
27119c6307b1SDamien Bergamini 		else if (lna == 2)
27129c6307b1SDamien Bergamini 			rssi -= 74;
27139c6307b1SDamien Bergamini 		else if (lna == 3)
27149c6307b1SDamien Bergamini 			rssi -= 90;
27159c6307b1SDamien Bergamini 	} else {
27169c6307b1SDamien Bergamini 		rssi += sc->rssi_5ghz_corr;
27179c6307b1SDamien Bergamini 
27189c6307b1SDamien Bergamini 		if (lna == 1)
27199c6307b1SDamien Bergamini 			rssi -= 64;
27209c6307b1SDamien Bergamini 		else if (lna == 2)
27219c6307b1SDamien Bergamini 			rssi -= 86;
27229c6307b1SDamien Bergamini 		else if (lna == 3)
27239c6307b1SDamien Bergamini 			rssi -= 100;
27249c6307b1SDamien Bergamini 	}
27259c6307b1SDamien Bergamini 	return rssi;
27269c6307b1SDamien Bergamini }
272768e8e04eSSam Leffler 
272868e8e04eSSam Leffler static void
272968e8e04eSSam Leffler rt2661_scan_start(struct ieee80211com *ic)
273068e8e04eSSam Leffler {
27317a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
273268e8e04eSSam Leffler 	uint32_t tmp;
273368e8e04eSSam Leffler 
273468e8e04eSSam Leffler 	/* abort TSF synchronization */
273568e8e04eSSam Leffler 	tmp = RAL_READ(sc, RT2661_TXRX_CSR9);
273668e8e04eSSam Leffler 	RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0xffffff);
27377a79cebfSGleb Smirnoff 	rt2661_set_bssid(sc, ieee80211broadcastaddr);
273868e8e04eSSam Leffler }
273968e8e04eSSam Leffler 
274068e8e04eSSam Leffler static void
274168e8e04eSSam Leffler rt2661_scan_end(struct ieee80211com *ic)
274268e8e04eSSam Leffler {
27437a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
2744b032f27cSSam Leffler 	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
274568e8e04eSSam Leffler 
274668e8e04eSSam Leffler 	rt2661_enable_tsf_sync(sc);
274768e8e04eSSam Leffler 	/* XXX keep local copy */
2748b032f27cSSam Leffler 	rt2661_set_bssid(sc, vap->iv_bss->ni_bssid);
274968e8e04eSSam Leffler }
275068e8e04eSSam Leffler 
275168e8e04eSSam Leffler static void
27520a02496fSAndriy Voskoboinyk rt2661_getradiocaps(struct ieee80211com *ic,
27530a02496fSAndriy Voskoboinyk     int maxchans, int *nchans, struct ieee80211_channel chans[])
27540a02496fSAndriy Voskoboinyk {
27550a02496fSAndriy Voskoboinyk 	struct rt2661_softc *sc = ic->ic_softc;
27560a02496fSAndriy Voskoboinyk 	uint8_t bands[IEEE80211_MODE_BYTES];
27570a02496fSAndriy Voskoboinyk 
27580a02496fSAndriy Voskoboinyk 	memset(bands, 0, sizeof(bands));
27590a02496fSAndriy Voskoboinyk 	setbit(bands, IEEE80211_MODE_11B);
27600a02496fSAndriy Voskoboinyk 	setbit(bands, IEEE80211_MODE_11G);
2761b84b3638SAndriy Voskoboinyk 	ieee80211_add_channels_default_2ghz(chans, maxchans, nchans, bands, 0);
27620a02496fSAndriy Voskoboinyk 
27630a02496fSAndriy Voskoboinyk 	if (sc->rf_rev == RT2661_RF_5225 || sc->rf_rev == RT2661_RF_5325) {
27640a02496fSAndriy Voskoboinyk 		setbit(bands, IEEE80211_MODE_11A);
27650a02496fSAndriy Voskoboinyk 		ieee80211_add_channel_list_5ghz(chans, maxchans, nchans,
27660a02496fSAndriy Voskoboinyk 		    rt2661_chan_5ghz, nitems(rt2661_chan_5ghz), bands, 0);
27670a02496fSAndriy Voskoboinyk 	}
27680a02496fSAndriy Voskoboinyk }
27690a02496fSAndriy Voskoboinyk 
27700a02496fSAndriy Voskoboinyk static void
277168e8e04eSSam Leffler rt2661_set_channel(struct ieee80211com *ic)
277268e8e04eSSam Leffler {
27737a79cebfSGleb Smirnoff 	struct rt2661_softc *sc = ic->ic_softc;
277468e8e04eSSam Leffler 
277568e8e04eSSam Leffler 	RAL_LOCK(sc);
277668e8e04eSSam Leffler 	rt2661_set_chan(sc, ic->ic_curchan);
277768e8e04eSSam Leffler 	RAL_UNLOCK(sc);
277868e8e04eSSam Leffler 
277968e8e04eSSam Leffler }
2780