19c6307b1SDamien Bergamini /* $FreeBSD$ */ 29c6307b1SDamien Bergamini 39c6307b1SDamien Bergamini /*- 49c6307b1SDamien Bergamini * Copyright (c) 2006 59c6307b1SDamien Bergamini * Damien Bergamini <damien.bergamini@free.fr> 69c6307b1SDamien Bergamini * 79c6307b1SDamien Bergamini * Permission to use, copy, modify, and distribute this software for any 89c6307b1SDamien Bergamini * purpose with or without fee is hereby granted, provided that the above 99c6307b1SDamien Bergamini * copyright notice and this permission notice appear in all copies. 109c6307b1SDamien Bergamini * 119c6307b1SDamien Bergamini * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 129c6307b1SDamien Bergamini * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 139c6307b1SDamien Bergamini * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 149c6307b1SDamien Bergamini * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 159c6307b1SDamien Bergamini * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 169c6307b1SDamien Bergamini * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 179c6307b1SDamien Bergamini * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 189c6307b1SDamien Bergamini */ 199c6307b1SDamien Bergamini 209c6307b1SDamien Bergamini #include <sys/cdefs.h> 219c6307b1SDamien Bergamini __FBSDID("$FreeBSD$"); 229c6307b1SDamien Bergamini 239c6307b1SDamien Bergamini /*- 249c6307b1SDamien Bergamini * Ralink Technology RT2561, RT2561S and RT2661 chipset driver 259c6307b1SDamien Bergamini * http://www.ralinktech.com/ 269c6307b1SDamien Bergamini */ 279c6307b1SDamien Bergamini 289c6307b1SDamien Bergamini #include <sys/param.h> 299c6307b1SDamien Bergamini #include <sys/sysctl.h> 309c6307b1SDamien Bergamini #include <sys/sockio.h> 319c6307b1SDamien Bergamini #include <sys/mbuf.h> 329c6307b1SDamien Bergamini #include <sys/kernel.h> 339c6307b1SDamien Bergamini #include <sys/socket.h> 349c6307b1SDamien Bergamini #include <sys/systm.h> 359c6307b1SDamien Bergamini #include <sys/malloc.h> 36f910c56cSKevin Lo #include <sys/lock.h> 37f910c56cSKevin Lo #include <sys/mutex.h> 389c6307b1SDamien Bergamini #include <sys/module.h> 399c6307b1SDamien Bergamini #include <sys/bus.h> 409c6307b1SDamien Bergamini #include <sys/endian.h> 41b032f27cSSam Leffler #include <sys/firmware.h> 429c6307b1SDamien Bergamini 439c6307b1SDamien Bergamini #include <machine/bus.h> 449c6307b1SDamien Bergamini #include <machine/resource.h> 459c6307b1SDamien Bergamini #include <sys/rman.h> 469c6307b1SDamien Bergamini 479c6307b1SDamien Bergamini #include <net/bpf.h> 489c6307b1SDamien Bergamini #include <net/if.h> 4976039bc8SGleb Smirnoff #include <net/if_var.h> 509c6307b1SDamien Bergamini #include <net/if_arp.h> 519c6307b1SDamien Bergamini #include <net/ethernet.h> 529c6307b1SDamien Bergamini #include <net/if_dl.h> 539c6307b1SDamien Bergamini #include <net/if_media.h> 549c6307b1SDamien Bergamini #include <net/if_types.h> 559c6307b1SDamien Bergamini 569c6307b1SDamien Bergamini #include <net80211/ieee80211_var.h> 579c6307b1SDamien Bergamini #include <net80211/ieee80211_radiotap.h> 5868e8e04eSSam Leffler #include <net80211/ieee80211_regdomain.h> 59b6108616SRui Paulo #include <net80211/ieee80211_ratectl.h> 609c6307b1SDamien Bergamini 619c6307b1SDamien Bergamini #include <netinet/in.h> 629c6307b1SDamien Bergamini #include <netinet/in_systm.h> 639c6307b1SDamien Bergamini #include <netinet/in_var.h> 649c6307b1SDamien Bergamini #include <netinet/ip.h> 659c6307b1SDamien Bergamini #include <netinet/if_ether.h> 669c6307b1SDamien Bergamini 672017e1cbSMike Silbersack #include <dev/ral/rt2661reg.h> 682017e1cbSMike Silbersack #include <dev/ral/rt2661var.h> 699c6307b1SDamien Bergamini 70b032f27cSSam Leffler #define RAL_DEBUG 719c6307b1SDamien Bergamini #ifdef RAL_DEBUG 72b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...) do { \ 73b032f27cSSam Leffler if (sc->sc_debug > 0) \ 74b032f27cSSam Leffler printf(fmt, __VA_ARGS__); \ 75b032f27cSSam Leffler } while (0) 76b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...) do { \ 77b032f27cSSam Leffler if (sc->sc_debug >= (n)) \ 78b032f27cSSam Leffler printf(fmt, __VA_ARGS__); \ 79b032f27cSSam Leffler } while (0) 809c6307b1SDamien Bergamini #else 81b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...) 82b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...) 839c6307b1SDamien Bergamini #endif 849c6307b1SDamien Bergamini 85b032f27cSSam Leffler static struct ieee80211vap *rt2661_vap_create(struct ieee80211com *, 86fcd9500fSBernhard Schmidt const char [IFNAMSIZ], int, enum ieee80211_opmode, 87fcd9500fSBernhard Schmidt int, const uint8_t [IEEE80211_ADDR_LEN], 88fcd9500fSBernhard Schmidt const uint8_t [IEEE80211_ADDR_LEN]); 89b032f27cSSam Leffler static void rt2661_vap_delete(struct ieee80211vap *); 909c6307b1SDamien Bergamini static void rt2661_dma_map_addr(void *, bus_dma_segment_t *, int, 919c6307b1SDamien Bergamini int); 929c6307b1SDamien Bergamini static int rt2661_alloc_tx_ring(struct rt2661_softc *, 939c6307b1SDamien Bergamini struct rt2661_tx_ring *, int); 949c6307b1SDamien Bergamini static void rt2661_reset_tx_ring(struct rt2661_softc *, 959c6307b1SDamien Bergamini struct rt2661_tx_ring *); 969c6307b1SDamien Bergamini static void rt2661_free_tx_ring(struct rt2661_softc *, 979c6307b1SDamien Bergamini struct rt2661_tx_ring *); 989c6307b1SDamien Bergamini static int rt2661_alloc_rx_ring(struct rt2661_softc *, 999c6307b1SDamien Bergamini struct rt2661_rx_ring *, int); 1009c6307b1SDamien Bergamini static void rt2661_reset_rx_ring(struct rt2661_softc *, 1019c6307b1SDamien Bergamini struct rt2661_rx_ring *); 1029c6307b1SDamien Bergamini static void rt2661_free_rx_ring(struct rt2661_softc *, 1039c6307b1SDamien Bergamini struct rt2661_rx_ring *); 104b032f27cSSam Leffler static int rt2661_newstate(struct ieee80211vap *, 1059c6307b1SDamien Bergamini enum ieee80211_state, int); 1069c6307b1SDamien Bergamini static uint16_t rt2661_eeprom_read(struct rt2661_softc *, uint8_t); 1079c6307b1SDamien Bergamini static void rt2661_rx_intr(struct rt2661_softc *); 1089c6307b1SDamien Bergamini static void rt2661_tx_intr(struct rt2661_softc *); 1099c6307b1SDamien Bergamini static void rt2661_tx_dma_intr(struct rt2661_softc *, 1109c6307b1SDamien Bergamini struct rt2661_tx_ring *); 1119c6307b1SDamien Bergamini static void rt2661_mcu_beacon_expire(struct rt2661_softc *); 1129c6307b1SDamien Bergamini static void rt2661_mcu_wakeup(struct rt2661_softc *); 1139c6307b1SDamien Bergamini static void rt2661_mcu_cmd_intr(struct rt2661_softc *); 11468e8e04eSSam Leffler static void rt2661_scan_start(struct ieee80211com *); 11568e8e04eSSam Leffler static void rt2661_scan_end(struct ieee80211com *); 11668e8e04eSSam Leffler static void rt2661_set_channel(struct ieee80211com *); 1179c6307b1SDamien Bergamini static void rt2661_setup_tx_desc(struct rt2661_softc *, 1189c6307b1SDamien Bergamini struct rt2661_tx_desc *, uint32_t, uint16_t, int, 1199c6307b1SDamien Bergamini int, const bus_dma_segment_t *, int, int); 1209c6307b1SDamien Bergamini static int rt2661_tx_data(struct rt2661_softc *, struct mbuf *, 1219c6307b1SDamien Bergamini struct ieee80211_node *, int); 1229c6307b1SDamien Bergamini static int rt2661_tx_mgt(struct rt2661_softc *, struct mbuf *, 1239c6307b1SDamien Bergamini struct ieee80211_node *); 124*ba2c1fbcSAdrian Chadd static void rt2661_start_locked(struct ifnet *); 125*ba2c1fbcSAdrian Chadd static void rt2661_start(struct ifnet *); 126b032f27cSSam Leffler static int rt2661_raw_xmit(struct ieee80211_node *, struct mbuf *, 127b032f27cSSam Leffler const struct ieee80211_bpf_params *); 1288f435158SBruce M Simpson static void rt2661_watchdog(void *); 129*ba2c1fbcSAdrian Chadd static int rt2661_ioctl(struct ifnet *, u_long, caddr_t); 1309c6307b1SDamien Bergamini static void rt2661_bbp_write(struct rt2661_softc *, uint8_t, 1319c6307b1SDamien Bergamini uint8_t); 1329c6307b1SDamien Bergamini static uint8_t rt2661_bbp_read(struct rt2661_softc *, uint8_t); 1339c6307b1SDamien Bergamini static void rt2661_rf_write(struct rt2661_softc *, uint8_t, 1349c6307b1SDamien Bergamini uint32_t); 1359c6307b1SDamien Bergamini static int rt2661_tx_cmd(struct rt2661_softc *, uint8_t, 1369c6307b1SDamien Bergamini uint16_t); 1379c6307b1SDamien Bergamini static void rt2661_select_antenna(struct rt2661_softc *); 1389c6307b1SDamien Bergamini static void rt2661_enable_mrr(struct rt2661_softc *); 1399c6307b1SDamien Bergamini static void rt2661_set_txpreamble(struct rt2661_softc *); 1409c6307b1SDamien Bergamini static void rt2661_set_basicrates(struct rt2661_softc *, 1419c6307b1SDamien Bergamini const struct ieee80211_rateset *); 1429c6307b1SDamien Bergamini static void rt2661_select_band(struct rt2661_softc *, 1439c6307b1SDamien Bergamini struct ieee80211_channel *); 1449c6307b1SDamien Bergamini static void rt2661_set_chan(struct rt2661_softc *, 1459c6307b1SDamien Bergamini struct ieee80211_channel *); 1469c6307b1SDamien Bergamini static void rt2661_set_bssid(struct rt2661_softc *, 1479c6307b1SDamien Bergamini const uint8_t *); 1489c6307b1SDamien Bergamini static void rt2661_set_macaddr(struct rt2661_softc *, 1499c6307b1SDamien Bergamini const uint8_t *); 150272f6adeSGleb Smirnoff static void rt2661_update_promisc(struct ieee80211com *); 1519c6307b1SDamien Bergamini static int rt2661_wme_update(struct ieee80211com *) __unused; 152272f6adeSGleb Smirnoff static void rt2661_update_slot(struct ieee80211com *); 1539c6307b1SDamien Bergamini static const char *rt2661_get_rf(int); 154b032f27cSSam Leffler static void rt2661_read_eeprom(struct rt2661_softc *, 15529aca940SSam Leffler uint8_t macaddr[IEEE80211_ADDR_LEN]); 1569c6307b1SDamien Bergamini static int rt2661_bbp_init(struct rt2661_softc *); 157b032f27cSSam Leffler static void rt2661_init_locked(struct rt2661_softc *); 1589c6307b1SDamien Bergamini static void rt2661_init(void *); 15968e8e04eSSam Leffler static void rt2661_stop_locked(struct rt2661_softc *); 160b032f27cSSam Leffler static void rt2661_stop(void *); 161b032f27cSSam Leffler static int rt2661_load_microcode(struct rt2661_softc *); 1629c6307b1SDamien Bergamini #ifdef notyet 1639c6307b1SDamien Bergamini static void rt2661_rx_tune(struct rt2661_softc *); 1649c6307b1SDamien Bergamini static void rt2661_radar_start(struct rt2661_softc *); 1659c6307b1SDamien Bergamini static int rt2661_radar_stop(struct rt2661_softc *); 1669c6307b1SDamien Bergamini #endif 167b032f27cSSam Leffler static int rt2661_prepare_beacon(struct rt2661_softc *, 168b032f27cSSam Leffler struct ieee80211vap *); 1699c6307b1SDamien Bergamini static void rt2661_enable_tsf_sync(struct rt2661_softc *); 1705463c4a4SSam Leffler static void rt2661_enable_tsf(struct rt2661_softc *); 1719c6307b1SDamien Bergamini static int rt2661_get_rssi(struct rt2661_softc *, uint8_t); 1729c6307b1SDamien Bergamini 1739c6307b1SDamien Bergamini static const struct { 1749c6307b1SDamien Bergamini uint32_t reg; 1759c6307b1SDamien Bergamini uint32_t val; 1769c6307b1SDamien Bergamini } rt2661_def_mac[] = { 1779c6307b1SDamien Bergamini RT2661_DEF_MAC 1789c6307b1SDamien Bergamini }; 1799c6307b1SDamien Bergamini 1809c6307b1SDamien Bergamini static const struct { 1819c6307b1SDamien Bergamini uint8_t reg; 1829c6307b1SDamien Bergamini uint8_t val; 1839c6307b1SDamien Bergamini } rt2661_def_bbp[] = { 1849c6307b1SDamien Bergamini RT2661_DEF_BBP 1859c6307b1SDamien Bergamini }; 1869c6307b1SDamien Bergamini 1879c6307b1SDamien Bergamini static const struct rfprog { 1889c6307b1SDamien Bergamini uint8_t chan; 1899c6307b1SDamien Bergamini uint32_t r1, r2, r3, r4; 1909c6307b1SDamien Bergamini } rt2661_rf5225_1[] = { 1919c6307b1SDamien Bergamini RT2661_RF5225_1 1929c6307b1SDamien Bergamini }, rt2661_rf5225_2[] = { 1939c6307b1SDamien Bergamini RT2661_RF5225_2 1949c6307b1SDamien Bergamini }; 1959c6307b1SDamien Bergamini 1969c6307b1SDamien Bergamini int 1979c6307b1SDamien Bergamini rt2661_attach(device_t dev, int id) 1989c6307b1SDamien Bergamini { 1999c6307b1SDamien Bergamini struct rt2661_softc *sc = device_get_softc(dev); 200*ba2c1fbcSAdrian Chadd struct ieee80211com *ic; 201*ba2c1fbcSAdrian Chadd struct ifnet *ifp; 2029c6307b1SDamien Bergamini uint32_t val; 203b032f27cSSam Leffler int error, ac, ntries; 204b032f27cSSam Leffler uint8_t bands; 205*ba2c1fbcSAdrian Chadd uint8_t macaddr[IEEE80211_ADDR_LEN]; 2069c6307b1SDamien Bergamini 207b032f27cSSam Leffler sc->sc_id = id; 2089c6307b1SDamien Bergamini sc->sc_dev = dev; 2099c6307b1SDamien Bergamini 210*ba2c1fbcSAdrian Chadd ifp = sc->sc_ifp = if_alloc(IFT_IEEE80211); 211*ba2c1fbcSAdrian Chadd if (ifp == NULL) { 212*ba2c1fbcSAdrian Chadd device_printf(sc->sc_dev, "can not if_alloc()\n"); 213*ba2c1fbcSAdrian Chadd return ENOMEM; 214*ba2c1fbcSAdrian Chadd } 215*ba2c1fbcSAdrian Chadd ic = ifp->if_l2com; 216*ba2c1fbcSAdrian Chadd 2179c6307b1SDamien Bergamini mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 2189c6307b1SDamien Bergamini MTX_DEF | MTX_RECURSE); 2199c6307b1SDamien Bergamini 2208f435158SBruce M Simpson callout_init_mtx(&sc->watchdog_ch, &sc->sc_mtx, 0); 2219c6307b1SDamien Bergamini 2229c6307b1SDamien Bergamini /* wait for NIC to initialize */ 2239c6307b1SDamien Bergamini for (ntries = 0; ntries < 1000; ntries++) { 2249c6307b1SDamien Bergamini if ((val = RAL_READ(sc, RT2661_MAC_CSR0)) != 0) 2259c6307b1SDamien Bergamini break; 2269c6307b1SDamien Bergamini DELAY(1000); 2279c6307b1SDamien Bergamini } 2289c6307b1SDamien Bergamini if (ntries == 1000) { 2299c6307b1SDamien Bergamini device_printf(sc->sc_dev, 2309c6307b1SDamien Bergamini "timeout waiting for NIC to initialize\n"); 2319c6307b1SDamien Bergamini error = EIO; 2329c6307b1SDamien Bergamini goto fail1; 2339c6307b1SDamien Bergamini } 2349c6307b1SDamien Bergamini 2359c6307b1SDamien Bergamini /* retrieve RF rev. no and various other things from EEPROM */ 236*ba2c1fbcSAdrian Chadd rt2661_read_eeprom(sc, macaddr); 2379c6307b1SDamien Bergamini 2389c6307b1SDamien Bergamini device_printf(dev, "MAC/BBP RT%X, RF %s\n", val, 2399c6307b1SDamien Bergamini rt2661_get_rf(sc->rf_rev)); 2409c6307b1SDamien Bergamini 2419c6307b1SDamien Bergamini /* 2429c6307b1SDamien Bergamini * Allocate Tx and Rx rings. 2439c6307b1SDamien Bergamini */ 2449c6307b1SDamien Bergamini for (ac = 0; ac < 4; ac++) { 2459c6307b1SDamien Bergamini error = rt2661_alloc_tx_ring(sc, &sc->txq[ac], 2469c6307b1SDamien Bergamini RT2661_TX_RING_COUNT); 2479c6307b1SDamien Bergamini if (error != 0) { 2489c6307b1SDamien Bergamini device_printf(sc->sc_dev, 2499c6307b1SDamien Bergamini "could not allocate Tx ring %d\n", ac); 2509c6307b1SDamien Bergamini goto fail2; 2519c6307b1SDamien Bergamini } 2529c6307b1SDamien Bergamini } 2539c6307b1SDamien Bergamini 2549c6307b1SDamien Bergamini error = rt2661_alloc_tx_ring(sc, &sc->mgtq, RT2661_MGT_RING_COUNT); 2559c6307b1SDamien Bergamini if (error != 0) { 2569c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate Mgt ring\n"); 2579c6307b1SDamien Bergamini goto fail2; 2589c6307b1SDamien Bergamini } 2599c6307b1SDamien Bergamini 2609c6307b1SDamien Bergamini error = rt2661_alloc_rx_ring(sc, &sc->rxq, RT2661_RX_RING_COUNT); 2619c6307b1SDamien Bergamini if (error != 0) { 2629c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate Rx ring\n"); 2639c6307b1SDamien Bergamini goto fail3; 2649c6307b1SDamien Bergamini } 2659c6307b1SDamien Bergamini 266*ba2c1fbcSAdrian Chadd ifp->if_softc = sc; 267*ba2c1fbcSAdrian Chadd if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 268*ba2c1fbcSAdrian Chadd ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 269*ba2c1fbcSAdrian Chadd ifp->if_init = rt2661_init; 270*ba2c1fbcSAdrian Chadd ifp->if_ioctl = rt2661_ioctl; 271*ba2c1fbcSAdrian Chadd ifp->if_start = rt2661_start; 272*ba2c1fbcSAdrian Chadd IFQ_SET_MAXLEN(&ifp->if_snd, ifqmaxlen); 273*ba2c1fbcSAdrian Chadd ifp->if_snd.ifq_drv_maxlen = ifqmaxlen; 274*ba2c1fbcSAdrian Chadd IFQ_SET_READY(&ifp->if_snd); 275*ba2c1fbcSAdrian Chadd 276*ba2c1fbcSAdrian Chadd ic->ic_ifp = ifp; 27759686fe9SGleb Smirnoff ic->ic_softc = sc; 278c8550c02SGleb Smirnoff ic->ic_name = device_get_nameunit(dev); 279b032f27cSSam Leffler ic->ic_opmode = IEEE80211_M_STA; 2809c6307b1SDamien Bergamini ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */ 2819c6307b1SDamien Bergamini 2829c6307b1SDamien Bergamini /* set device capabilities */ 2839c6307b1SDamien Bergamini ic->ic_caps = 284c43feedeSSam Leffler IEEE80211_C_STA /* station mode */ 285c43feedeSSam Leffler | IEEE80211_C_IBSS /* ibss, nee adhoc, mode */ 286b032f27cSSam Leffler | IEEE80211_C_HOSTAP /* hostap mode */ 287b032f27cSSam Leffler | IEEE80211_C_MONITOR /* monitor mode */ 288b032f27cSSam Leffler | IEEE80211_C_AHDEMO /* adhoc demo mode */ 289b032f27cSSam Leffler | IEEE80211_C_WDS /* 4-address traffic works */ 29059aa14a9SRui Paulo | IEEE80211_C_MBSS /* mesh point link mode */ 291b032f27cSSam Leffler | IEEE80211_C_SHPREAMBLE /* short preamble supported */ 292b032f27cSSam Leffler | IEEE80211_C_SHSLOT /* short slot time supported */ 293b032f27cSSam Leffler | IEEE80211_C_WPA /* capable of WPA1+WPA2 */ 294b032f27cSSam Leffler | IEEE80211_C_BGSCAN /* capable of bg scanning */ 295a6991cc7SDamien Bergamini #ifdef notyet 296b032f27cSSam Leffler | IEEE80211_C_TXFRAG /* handle tx frags */ 297b032f27cSSam Leffler | IEEE80211_C_WME /* 802.11e */ 298a6991cc7SDamien Bergamini #endif 299b032f27cSSam Leffler ; 3009c6307b1SDamien Bergamini 30168e8e04eSSam Leffler bands = 0; 30268e8e04eSSam Leffler setbit(&bands, IEEE80211_MODE_11B); 30368e8e04eSSam Leffler setbit(&bands, IEEE80211_MODE_11G); 30468e8e04eSSam Leffler if (sc->rf_rev == RT2661_RF_5225 || sc->rf_rev == RT2661_RF_5325) 30568e8e04eSSam Leffler setbit(&bands, IEEE80211_MODE_11A); 306b032f27cSSam Leffler ieee80211_init_channels(ic, NULL, &bands); 3079c6307b1SDamien Bergamini 308*ba2c1fbcSAdrian Chadd ieee80211_ifattach(ic, macaddr); 309b032f27cSSam Leffler #if 0 310b032f27cSSam Leffler ic->ic_wme.wme_update = rt2661_wme_update; 311b032f27cSSam Leffler #endif 31268e8e04eSSam Leffler ic->ic_scan_start = rt2661_scan_start; 31368e8e04eSSam Leffler ic->ic_scan_end = rt2661_scan_end; 31468e8e04eSSam Leffler ic->ic_set_channel = rt2661_set_channel; 3159c6307b1SDamien Bergamini ic->ic_updateslot = rt2661_update_slot; 316b032f27cSSam Leffler ic->ic_update_promisc = rt2661_update_promisc; 317b032f27cSSam Leffler ic->ic_raw_xmit = rt2661_raw_xmit; 318*ba2c1fbcSAdrian Chadd 319b032f27cSSam Leffler ic->ic_vap_create = rt2661_vap_create; 320b032f27cSSam Leffler ic->ic_vap_delete = rt2661_vap_delete; 3219c6307b1SDamien Bergamini 3225463c4a4SSam Leffler ieee80211_radiotap_attach(ic, 3235463c4a4SSam Leffler &sc->sc_txtap.wt_ihdr, sizeof(sc->sc_txtap), 3245463c4a4SSam Leffler RT2661_TX_RADIOTAP_PRESENT, 3255463c4a4SSam Leffler &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap), 3265463c4a4SSam Leffler RT2661_RX_RADIOTAP_PRESENT); 3279c6307b1SDamien Bergamini 328b032f27cSSam Leffler #ifdef RAL_DEBUG 3299c6307b1SDamien Bergamini SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 330b032f27cSSam Leffler SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO, 331b032f27cSSam Leffler "debug", CTLFLAG_RW, &sc->sc_debug, 0, "debug msgs"); 332b032f27cSSam Leffler #endif 3339c6307b1SDamien Bergamini if (bootverbose) 3349c6307b1SDamien Bergamini ieee80211_announce(ic); 3359c6307b1SDamien Bergamini 3369c6307b1SDamien Bergamini return 0; 3379c6307b1SDamien Bergamini 3389c6307b1SDamien Bergamini fail3: rt2661_free_tx_ring(sc, &sc->mgtq); 3399c6307b1SDamien Bergamini fail2: while (--ac >= 0) 3409c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[ac]); 3419c6307b1SDamien Bergamini fail1: mtx_destroy(&sc->sc_mtx); 342*ba2c1fbcSAdrian Chadd if_free(ifp); 3439c6307b1SDamien Bergamini return error; 3449c6307b1SDamien Bergamini } 3459c6307b1SDamien Bergamini 3469c6307b1SDamien Bergamini int 3479c6307b1SDamien Bergamini rt2661_detach(void *xsc) 3489c6307b1SDamien Bergamini { 3499c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 350*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 351*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 3529c6307b1SDamien Bergamini 353c5876e18SSam Leffler RAL_LOCK(sc); 354c5876e18SSam Leffler rt2661_stop_locked(sc); 355c5876e18SSam Leffler RAL_UNLOCK(sc); 3569c6307b1SDamien Bergamini 3579c6307b1SDamien Bergamini ieee80211_ifdetach(ic); 3589c6307b1SDamien Bergamini 3599c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[0]); 3609c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[1]); 3619c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[2]); 3629c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[3]); 3639c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->mgtq); 3649c6307b1SDamien Bergamini rt2661_free_rx_ring(sc, &sc->rxq); 3659c6307b1SDamien Bergamini 366*ba2c1fbcSAdrian Chadd if_free(ifp); 367*ba2c1fbcSAdrian Chadd 3689c6307b1SDamien Bergamini mtx_destroy(&sc->sc_mtx); 3699c6307b1SDamien Bergamini 3709c6307b1SDamien Bergamini return 0; 3719c6307b1SDamien Bergamini } 3729c6307b1SDamien Bergamini 373b032f27cSSam Leffler static struct ieee80211vap * 374fcd9500fSBernhard Schmidt rt2661_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ], int unit, 375fcd9500fSBernhard Schmidt enum ieee80211_opmode opmode, int flags, 376b032f27cSSam Leffler const uint8_t bssid[IEEE80211_ADDR_LEN], 377b032f27cSSam Leffler const uint8_t mac[IEEE80211_ADDR_LEN]) 378b032f27cSSam Leffler { 379*ba2c1fbcSAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 380b032f27cSSam Leffler struct rt2661_vap *rvp; 381b032f27cSSam Leffler struct ieee80211vap *vap; 382b032f27cSSam Leffler 383b032f27cSSam Leffler switch (opmode) { 384b032f27cSSam Leffler case IEEE80211_M_STA: 385b032f27cSSam Leffler case IEEE80211_M_IBSS: 386b032f27cSSam Leffler case IEEE80211_M_AHDEMO: 387b032f27cSSam Leffler case IEEE80211_M_MONITOR: 388b032f27cSSam Leffler case IEEE80211_M_HOSTAP: 38959aa14a9SRui Paulo case IEEE80211_M_MBSS: 39059aa14a9SRui Paulo /* XXXRP: TBD */ 391b032f27cSSam Leffler if (!TAILQ_EMPTY(&ic->ic_vaps)) { 392*ba2c1fbcSAdrian Chadd if_printf(ifp, "only 1 vap supported\n"); 393b032f27cSSam Leffler return NULL; 394b032f27cSSam Leffler } 395b032f27cSSam Leffler if (opmode == IEEE80211_M_STA) 396b032f27cSSam Leffler flags |= IEEE80211_CLONE_NOBEACONS; 397b032f27cSSam Leffler break; 398b032f27cSSam Leffler case IEEE80211_M_WDS: 399b032f27cSSam Leffler if (TAILQ_EMPTY(&ic->ic_vaps) || 400b032f27cSSam Leffler ic->ic_opmode != IEEE80211_M_HOSTAP) { 401*ba2c1fbcSAdrian Chadd if_printf(ifp, "wds only supported in ap mode\n"); 402b032f27cSSam Leffler return NULL; 403b032f27cSSam Leffler } 404b032f27cSSam Leffler /* 405b032f27cSSam Leffler * Silently remove any request for a unique 406b032f27cSSam Leffler * bssid; WDS vap's always share the local 407b032f27cSSam Leffler * mac address. 408b032f27cSSam Leffler */ 409b032f27cSSam Leffler flags &= ~IEEE80211_CLONE_BSSID; 410b032f27cSSam Leffler break; 411b032f27cSSam Leffler default: 412*ba2c1fbcSAdrian Chadd if_printf(ifp, "unknown opmode %d\n", opmode); 413b032f27cSSam Leffler return NULL; 414b032f27cSSam Leffler } 415*ba2c1fbcSAdrian Chadd rvp = (struct rt2661_vap *) malloc(sizeof(struct rt2661_vap), 416*ba2c1fbcSAdrian Chadd M_80211_VAP, M_NOWAIT | M_ZERO); 417*ba2c1fbcSAdrian Chadd if (rvp == NULL) 418*ba2c1fbcSAdrian Chadd return NULL; 419b032f27cSSam Leffler vap = &rvp->ral_vap; 420*ba2c1fbcSAdrian Chadd ieee80211_vap_setup(ic, vap, name, unit, opmode, flags, bssid, mac); 421b032f27cSSam Leffler 422b032f27cSSam Leffler /* override state transition machine */ 423b032f27cSSam Leffler rvp->ral_newstate = vap->iv_newstate; 424b032f27cSSam Leffler vap->iv_newstate = rt2661_newstate; 425b032f27cSSam Leffler #if 0 426b032f27cSSam Leffler vap->iv_update_beacon = rt2661_beacon_update; 427b032f27cSSam Leffler #endif 428b032f27cSSam Leffler 429b6108616SRui Paulo ieee80211_ratectl_init(vap); 430b032f27cSSam Leffler /* complete setup */ 431*ba2c1fbcSAdrian Chadd ieee80211_vap_attach(vap, ieee80211_media_change, ieee80211_media_status); 432b032f27cSSam Leffler if (TAILQ_FIRST(&ic->ic_vaps) == vap) 433b032f27cSSam Leffler ic->ic_opmode = opmode; 434b032f27cSSam Leffler return vap; 435b032f27cSSam Leffler } 436b032f27cSSam Leffler 437b032f27cSSam Leffler static void 438b032f27cSSam Leffler rt2661_vap_delete(struct ieee80211vap *vap) 439b032f27cSSam Leffler { 440b032f27cSSam Leffler struct rt2661_vap *rvp = RT2661_VAP(vap); 441b032f27cSSam Leffler 442b6108616SRui Paulo ieee80211_ratectl_deinit(vap); 443b032f27cSSam Leffler ieee80211_vap_detach(vap); 444b032f27cSSam Leffler free(rvp, M_80211_VAP); 445b032f27cSSam Leffler } 446b032f27cSSam Leffler 4479c6307b1SDamien Bergamini void 4489c6307b1SDamien Bergamini rt2661_shutdown(void *xsc) 4499c6307b1SDamien Bergamini { 4509c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 4519c6307b1SDamien Bergamini 4529c6307b1SDamien Bergamini rt2661_stop(sc); 4539c6307b1SDamien Bergamini } 4549c6307b1SDamien Bergamini 4559c6307b1SDamien Bergamini void 4569c6307b1SDamien Bergamini rt2661_suspend(void *xsc) 4579c6307b1SDamien Bergamini { 4589c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 4599c6307b1SDamien Bergamini 4609c6307b1SDamien Bergamini rt2661_stop(sc); 4619c6307b1SDamien Bergamini } 4629c6307b1SDamien Bergamini 4639c6307b1SDamien Bergamini void 4649c6307b1SDamien Bergamini rt2661_resume(void *xsc) 4659c6307b1SDamien Bergamini { 4669c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 467*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 4689c6307b1SDamien Bergamini 469*ba2c1fbcSAdrian Chadd if (ifp->if_flags & IFF_UP) 470b032f27cSSam Leffler rt2661_init(sc); 4719c6307b1SDamien Bergamini } 4729c6307b1SDamien Bergamini 4739c6307b1SDamien Bergamini static void 4749c6307b1SDamien Bergamini rt2661_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 4759c6307b1SDamien Bergamini { 4769c6307b1SDamien Bergamini if (error != 0) 4779c6307b1SDamien Bergamini return; 4789c6307b1SDamien Bergamini 4799c6307b1SDamien Bergamini KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 4809c6307b1SDamien Bergamini 4819c6307b1SDamien Bergamini *(bus_addr_t *)arg = segs[0].ds_addr; 4829c6307b1SDamien Bergamini } 4839c6307b1SDamien Bergamini 4849c6307b1SDamien Bergamini static int 4859c6307b1SDamien Bergamini rt2661_alloc_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring, 4869c6307b1SDamien Bergamini int count) 4879c6307b1SDamien Bergamini { 4889c6307b1SDamien Bergamini int i, error; 4899c6307b1SDamien Bergamini 4909c6307b1SDamien Bergamini ring->count = count; 4919c6307b1SDamien Bergamini ring->queued = 0; 4929c6307b1SDamien Bergamini ring->cur = ring->next = ring->stat = 0; 4939c6307b1SDamien Bergamini 49436ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0, 49536ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 49636ffd4baSKevin Lo count * RT2661_TX_DESC_SIZE, 1, count * RT2661_TX_DESC_SIZE, 49736ffd4baSKevin Lo 0, NULL, NULL, &ring->desc_dmat); 4989c6307b1SDamien Bergamini if (error != 0) { 4999c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create desc DMA tag\n"); 5009c6307b1SDamien Bergamini goto fail; 5019c6307b1SDamien Bergamini } 5029c6307b1SDamien Bergamini 5039c6307b1SDamien Bergamini error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc, 5049c6307b1SDamien Bergamini BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map); 5059c6307b1SDamien Bergamini if (error != 0) { 5069c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate DMA memory\n"); 5079c6307b1SDamien Bergamini goto fail; 5089c6307b1SDamien Bergamini } 5099c6307b1SDamien Bergamini 5109c6307b1SDamien Bergamini error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc, 5119c6307b1SDamien Bergamini count * RT2661_TX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr, 5129c6307b1SDamien Bergamini 0); 5139c6307b1SDamien Bergamini if (error != 0) { 5149c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not load desc DMA map\n"); 5159c6307b1SDamien Bergamini goto fail; 5169c6307b1SDamien Bergamini } 5179c6307b1SDamien Bergamini 5189c6307b1SDamien Bergamini ring->data = malloc(count * sizeof (struct rt2661_tx_data), M_DEVBUF, 5199c6307b1SDamien Bergamini M_NOWAIT | M_ZERO); 5209c6307b1SDamien Bergamini if (ring->data == NULL) { 5219c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate soft data\n"); 5229c6307b1SDamien Bergamini error = ENOMEM; 5239c6307b1SDamien Bergamini goto fail; 5249c6307b1SDamien Bergamini } 5259c6307b1SDamien Bergamini 52636ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0, 52736ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 52836ffd4baSKevin Lo RT2661_MAX_SCATTER, MCLBYTES, 0, NULL, NULL, &ring->data_dmat); 5299c6307b1SDamien Bergamini if (error != 0) { 5309c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create data DMA tag\n"); 5319c6307b1SDamien Bergamini goto fail; 5329c6307b1SDamien Bergamini } 5339c6307b1SDamien Bergamini 5349c6307b1SDamien Bergamini for (i = 0; i < count; i++) { 5359c6307b1SDamien Bergamini error = bus_dmamap_create(ring->data_dmat, 0, 5369c6307b1SDamien Bergamini &ring->data[i].map); 5379c6307b1SDamien Bergamini if (error != 0) { 5389c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create DMA map\n"); 5399c6307b1SDamien Bergamini goto fail; 5409c6307b1SDamien Bergamini } 5419c6307b1SDamien Bergamini } 5429c6307b1SDamien Bergamini 5439c6307b1SDamien Bergamini return 0; 5449c6307b1SDamien Bergamini 5459c6307b1SDamien Bergamini fail: rt2661_free_tx_ring(sc, ring); 5469c6307b1SDamien Bergamini return error; 5479c6307b1SDamien Bergamini } 5489c6307b1SDamien Bergamini 5499c6307b1SDamien Bergamini static void 5509c6307b1SDamien Bergamini rt2661_reset_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring) 5519c6307b1SDamien Bergamini { 5529c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 5539c6307b1SDamien Bergamini struct rt2661_tx_data *data; 5549c6307b1SDamien Bergamini int i; 5559c6307b1SDamien Bergamini 5569c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) { 5579c6307b1SDamien Bergamini desc = &ring->desc[i]; 5589c6307b1SDamien Bergamini data = &ring->data[i]; 5599c6307b1SDamien Bergamini 5609c6307b1SDamien Bergamini if (data->m != NULL) { 5619c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map, 5629c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 5639c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map); 5649c6307b1SDamien Bergamini m_freem(data->m); 5659c6307b1SDamien Bergamini data->m = NULL; 5669c6307b1SDamien Bergamini } 5679c6307b1SDamien Bergamini 5689c6307b1SDamien Bergamini if (data->ni != NULL) { 5699c6307b1SDamien Bergamini ieee80211_free_node(data->ni); 5709c6307b1SDamien Bergamini data->ni = NULL; 5719c6307b1SDamien Bergamini } 5729c6307b1SDamien Bergamini 5739c6307b1SDamien Bergamini desc->flags = 0; 5749c6307b1SDamien Bergamini } 5759c6307b1SDamien Bergamini 5769c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE); 5779c6307b1SDamien Bergamini 5789c6307b1SDamien Bergamini ring->queued = 0; 5799c6307b1SDamien Bergamini ring->cur = ring->next = ring->stat = 0; 5809c6307b1SDamien Bergamini } 5819c6307b1SDamien Bergamini 5829c6307b1SDamien Bergamini static void 5839c6307b1SDamien Bergamini rt2661_free_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring) 5849c6307b1SDamien Bergamini { 5859c6307b1SDamien Bergamini struct rt2661_tx_data *data; 5869c6307b1SDamien Bergamini int i; 5879c6307b1SDamien Bergamini 5889c6307b1SDamien Bergamini if (ring->desc != NULL) { 5899c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, 5909c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 5919c6307b1SDamien Bergamini bus_dmamap_unload(ring->desc_dmat, ring->desc_map); 5929c6307b1SDamien Bergamini bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map); 5939c6307b1SDamien Bergamini } 5949c6307b1SDamien Bergamini 5959c6307b1SDamien Bergamini if (ring->desc_dmat != NULL) 5969c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->desc_dmat); 5979c6307b1SDamien Bergamini 5989c6307b1SDamien Bergamini if (ring->data != NULL) { 5999c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) { 6009c6307b1SDamien Bergamini data = &ring->data[i]; 6019c6307b1SDamien Bergamini 6029c6307b1SDamien Bergamini if (data->m != NULL) { 6039c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map, 6049c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 6059c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map); 6069c6307b1SDamien Bergamini m_freem(data->m); 6079c6307b1SDamien Bergamini } 6089c6307b1SDamien Bergamini 6099c6307b1SDamien Bergamini if (data->ni != NULL) 6109c6307b1SDamien Bergamini ieee80211_free_node(data->ni); 6119c6307b1SDamien Bergamini 6129c6307b1SDamien Bergamini if (data->map != NULL) 6139c6307b1SDamien Bergamini bus_dmamap_destroy(ring->data_dmat, data->map); 6149c6307b1SDamien Bergamini } 6159c6307b1SDamien Bergamini 6169c6307b1SDamien Bergamini free(ring->data, M_DEVBUF); 6179c6307b1SDamien Bergamini } 6189c6307b1SDamien Bergamini 6199c6307b1SDamien Bergamini if (ring->data_dmat != NULL) 6209c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->data_dmat); 6219c6307b1SDamien Bergamini } 6229c6307b1SDamien Bergamini 6239c6307b1SDamien Bergamini static int 6249c6307b1SDamien Bergamini rt2661_alloc_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring, 6259c6307b1SDamien Bergamini int count) 6269c6307b1SDamien Bergamini { 6279c6307b1SDamien Bergamini struct rt2661_rx_desc *desc; 6289c6307b1SDamien Bergamini struct rt2661_rx_data *data; 6299c6307b1SDamien Bergamini bus_addr_t physaddr; 6309c6307b1SDamien Bergamini int i, error; 6319c6307b1SDamien Bergamini 6329c6307b1SDamien Bergamini ring->count = count; 6339c6307b1SDamien Bergamini ring->cur = ring->next = 0; 6349c6307b1SDamien Bergamini 63536ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0, 63636ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 63736ffd4baSKevin Lo count * RT2661_RX_DESC_SIZE, 1, count * RT2661_RX_DESC_SIZE, 63836ffd4baSKevin Lo 0, NULL, NULL, &ring->desc_dmat); 6399c6307b1SDamien Bergamini if (error != 0) { 6409c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create desc DMA tag\n"); 6419c6307b1SDamien Bergamini goto fail; 6429c6307b1SDamien Bergamini } 6439c6307b1SDamien Bergamini 6449c6307b1SDamien Bergamini error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc, 6459c6307b1SDamien Bergamini BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map); 6469c6307b1SDamien Bergamini if (error != 0) { 6479c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate DMA memory\n"); 6489c6307b1SDamien Bergamini goto fail; 6499c6307b1SDamien Bergamini } 6509c6307b1SDamien Bergamini 6519c6307b1SDamien Bergamini error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc, 6529c6307b1SDamien Bergamini count * RT2661_RX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr, 6539c6307b1SDamien Bergamini 0); 6549c6307b1SDamien Bergamini if (error != 0) { 6559c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not load desc DMA map\n"); 6569c6307b1SDamien Bergamini goto fail; 6579c6307b1SDamien Bergamini } 6589c6307b1SDamien Bergamini 6599c6307b1SDamien Bergamini ring->data = malloc(count * sizeof (struct rt2661_rx_data), M_DEVBUF, 6609c6307b1SDamien Bergamini M_NOWAIT | M_ZERO); 6619c6307b1SDamien Bergamini if (ring->data == NULL) { 6629c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate soft data\n"); 6639c6307b1SDamien Bergamini error = ENOMEM; 6649c6307b1SDamien Bergamini goto fail; 6659c6307b1SDamien Bergamini } 6669c6307b1SDamien Bergamini 6679c6307b1SDamien Bergamini /* 6689c6307b1SDamien Bergamini * Pre-allocate Rx buffers and populate Rx ring. 6699c6307b1SDamien Bergamini */ 67036ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0, 67136ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 67236ffd4baSKevin Lo 1, MCLBYTES, 0, NULL, NULL, &ring->data_dmat); 6739c6307b1SDamien Bergamini if (error != 0) { 6749c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create data DMA tag\n"); 6759c6307b1SDamien Bergamini goto fail; 6769c6307b1SDamien Bergamini } 6779c6307b1SDamien Bergamini 6789c6307b1SDamien Bergamini for (i = 0; i < count; i++) { 6799c6307b1SDamien Bergamini desc = &sc->rxq.desc[i]; 6809c6307b1SDamien Bergamini data = &sc->rxq.data[i]; 6819c6307b1SDamien Bergamini 6829c6307b1SDamien Bergamini error = bus_dmamap_create(ring->data_dmat, 0, &data->map); 6839c6307b1SDamien Bergamini if (error != 0) { 6849c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create DMA map\n"); 6859c6307b1SDamien Bergamini goto fail; 6869c6307b1SDamien Bergamini } 6879c6307b1SDamien Bergamini 688c6499eccSGleb Smirnoff data->m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 6899c6307b1SDamien Bergamini if (data->m == NULL) { 6909c6307b1SDamien Bergamini device_printf(sc->sc_dev, 6919c6307b1SDamien Bergamini "could not allocate rx mbuf\n"); 6929c6307b1SDamien Bergamini error = ENOMEM; 6939c6307b1SDamien Bergamini goto fail; 6949c6307b1SDamien Bergamini } 6959c6307b1SDamien Bergamini 6969c6307b1SDamien Bergamini error = bus_dmamap_load(ring->data_dmat, data->map, 6979c6307b1SDamien Bergamini mtod(data->m, void *), MCLBYTES, rt2661_dma_map_addr, 6989c6307b1SDamien Bergamini &physaddr, 0); 6999c6307b1SDamien Bergamini if (error != 0) { 7009c6307b1SDamien Bergamini device_printf(sc->sc_dev, 7019c6307b1SDamien Bergamini "could not load rx buf DMA map"); 7029c6307b1SDamien Bergamini goto fail; 7039c6307b1SDamien Bergamini } 7049c6307b1SDamien Bergamini 7059c6307b1SDamien Bergamini desc->flags = htole32(RT2661_RX_BUSY); 7069c6307b1SDamien Bergamini desc->physaddr = htole32(physaddr); 7079c6307b1SDamien Bergamini } 7089c6307b1SDamien Bergamini 7099c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE); 7109c6307b1SDamien Bergamini 7119c6307b1SDamien Bergamini return 0; 7129c6307b1SDamien Bergamini 7139c6307b1SDamien Bergamini fail: rt2661_free_rx_ring(sc, ring); 7149c6307b1SDamien Bergamini return error; 7159c6307b1SDamien Bergamini } 7169c6307b1SDamien Bergamini 7179c6307b1SDamien Bergamini static void 7189c6307b1SDamien Bergamini rt2661_reset_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring) 7199c6307b1SDamien Bergamini { 7209c6307b1SDamien Bergamini int i; 7219c6307b1SDamien Bergamini 7229c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) 7239c6307b1SDamien Bergamini ring->desc[i].flags = htole32(RT2661_RX_BUSY); 7249c6307b1SDamien Bergamini 7259c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE); 7269c6307b1SDamien Bergamini 7279c6307b1SDamien Bergamini ring->cur = ring->next = 0; 7289c6307b1SDamien Bergamini } 7299c6307b1SDamien Bergamini 7309c6307b1SDamien Bergamini static void 7319c6307b1SDamien Bergamini rt2661_free_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring) 7329c6307b1SDamien Bergamini { 7339c6307b1SDamien Bergamini struct rt2661_rx_data *data; 7349c6307b1SDamien Bergamini int i; 7359c6307b1SDamien Bergamini 7369c6307b1SDamien Bergamini if (ring->desc != NULL) { 7379c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, 7389c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 7399c6307b1SDamien Bergamini bus_dmamap_unload(ring->desc_dmat, ring->desc_map); 7409c6307b1SDamien Bergamini bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map); 7419c6307b1SDamien Bergamini } 7429c6307b1SDamien Bergamini 7439c6307b1SDamien Bergamini if (ring->desc_dmat != NULL) 7449c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->desc_dmat); 7459c6307b1SDamien Bergamini 7469c6307b1SDamien Bergamini if (ring->data != NULL) { 7479c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) { 7489c6307b1SDamien Bergamini data = &ring->data[i]; 7499c6307b1SDamien Bergamini 7509c6307b1SDamien Bergamini if (data->m != NULL) { 7519c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map, 7529c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD); 7539c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map); 7549c6307b1SDamien Bergamini m_freem(data->m); 7559c6307b1SDamien Bergamini } 7569c6307b1SDamien Bergamini 7579c6307b1SDamien Bergamini if (data->map != NULL) 7589c6307b1SDamien Bergamini bus_dmamap_destroy(ring->data_dmat, data->map); 7599c6307b1SDamien Bergamini } 7609c6307b1SDamien Bergamini 7619c6307b1SDamien Bergamini free(ring->data, M_DEVBUF); 7629c6307b1SDamien Bergamini } 7639c6307b1SDamien Bergamini 7649c6307b1SDamien Bergamini if (ring->data_dmat != NULL) 7659c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->data_dmat); 7669c6307b1SDamien Bergamini } 7679c6307b1SDamien Bergamini 768b032f27cSSam Leffler static int 769b032f27cSSam Leffler rt2661_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg) 770b032f27cSSam Leffler { 771b032f27cSSam Leffler struct rt2661_vap *rvp = RT2661_VAP(vap); 772b032f27cSSam Leffler struct ieee80211com *ic = vap->iv_ic; 773*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ic->ic_ifp->if_softc; 7749c6307b1SDamien Bergamini int error; 7759c6307b1SDamien Bergamini 776b032f27cSSam Leffler if (nstate == IEEE80211_S_INIT && vap->iv_state == IEEE80211_S_RUN) { 7779c6307b1SDamien Bergamini uint32_t tmp; 7789c6307b1SDamien Bergamini 7799c6307b1SDamien Bergamini /* abort TSF synchronization */ 7809c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR9); 7819c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0x00ffffff); 7829c6307b1SDamien Bergamini } 7839c6307b1SDamien Bergamini 784b032f27cSSam Leffler error = rvp->ral_newstate(vap, nstate, arg); 785b032f27cSSam Leffler 786b032f27cSSam Leffler if (error == 0 && nstate == IEEE80211_S_RUN) { 787b032f27cSSam Leffler struct ieee80211_node *ni = vap->iv_bss; 788b032f27cSSam Leffler 789b032f27cSSam Leffler if (vap->iv_opmode != IEEE80211_M_MONITOR) { 7909c6307b1SDamien Bergamini rt2661_enable_mrr(sc); 7919c6307b1SDamien Bergamini rt2661_set_txpreamble(sc); 7929c6307b1SDamien Bergamini rt2661_set_basicrates(sc, &ni->ni_rates); 7939c6307b1SDamien Bergamini rt2661_set_bssid(sc, ni->ni_bssid); 7949c6307b1SDamien Bergamini } 7959c6307b1SDamien Bergamini 796b032f27cSSam Leffler if (vap->iv_opmode == IEEE80211_M_HOSTAP || 79759aa14a9SRui Paulo vap->iv_opmode == IEEE80211_M_IBSS || 79859aa14a9SRui Paulo vap->iv_opmode == IEEE80211_M_MBSS) { 799b032f27cSSam Leffler error = rt2661_prepare_beacon(sc, vap); 800b032f27cSSam Leffler if (error != 0) 801b032f27cSSam Leffler return error; 8029c6307b1SDamien Bergamini } 803e66b0905SSam Leffler if (vap->iv_opmode != IEEE80211_M_MONITOR) 8049c6307b1SDamien Bergamini rt2661_enable_tsf_sync(sc); 8055463c4a4SSam Leffler else 8065463c4a4SSam Leffler rt2661_enable_tsf(sc); 8079c6307b1SDamien Bergamini } 808b032f27cSSam Leffler return error; 8099c6307b1SDamien Bergamini } 8109c6307b1SDamien Bergamini 8119c6307b1SDamien Bergamini /* 8129c6307b1SDamien Bergamini * Read 16 bits at address 'addr' from the serial EEPROM (either 93C46 or 8139c6307b1SDamien Bergamini * 93C66). 8149c6307b1SDamien Bergamini */ 8159c6307b1SDamien Bergamini static uint16_t 8169c6307b1SDamien Bergamini rt2661_eeprom_read(struct rt2661_softc *sc, uint8_t addr) 8179c6307b1SDamien Bergamini { 8189c6307b1SDamien Bergamini uint32_t tmp; 8199c6307b1SDamien Bergamini uint16_t val; 8209c6307b1SDamien Bergamini int n; 8219c6307b1SDamien Bergamini 8229c6307b1SDamien Bergamini /* clock C once before the first command */ 8239c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0); 8249c6307b1SDamien Bergamini 8259c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8269c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C); 8279c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8289c6307b1SDamien Bergamini 8299c6307b1SDamien Bergamini /* write start bit (1) */ 8309c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D); 8319c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C); 8329c6307b1SDamien Bergamini 8339c6307b1SDamien Bergamini /* write READ opcode (10) */ 8349c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D); 8359c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C); 8369c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8379c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C); 8389c6307b1SDamien Bergamini 8399c6307b1SDamien Bergamini /* write address (A5-A0 or A7-A0) */ 8409c6307b1SDamien Bergamini n = (RAL_READ(sc, RT2661_E2PROM_CSR) & RT2661_93C46) ? 5 : 7; 8419c6307b1SDamien Bergamini for (; n >= 0; n--) { 8429c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | 8439c6307b1SDamien Bergamini (((addr >> n) & 1) << RT2661_SHIFT_D)); 8449c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | 8459c6307b1SDamien Bergamini (((addr >> n) & 1) << RT2661_SHIFT_D) | RT2661_C); 8469c6307b1SDamien Bergamini } 8479c6307b1SDamien Bergamini 8489c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8499c6307b1SDamien Bergamini 8509c6307b1SDamien Bergamini /* read data Q15-Q0 */ 8519c6307b1SDamien Bergamini val = 0; 8529c6307b1SDamien Bergamini for (n = 15; n >= 0; n--) { 8539c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C); 8549c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_E2PROM_CSR); 8559c6307b1SDamien Bergamini val |= ((tmp & RT2661_Q) >> RT2661_SHIFT_Q) << n; 8569c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8579c6307b1SDamien Bergamini } 8589c6307b1SDamien Bergamini 8599c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0); 8609c6307b1SDamien Bergamini 8619c6307b1SDamien Bergamini /* clear Chip Select and clock C */ 8629c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8639c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0); 8649c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_C); 8659c6307b1SDamien Bergamini 8669c6307b1SDamien Bergamini return val; 8679c6307b1SDamien Bergamini } 8689c6307b1SDamien Bergamini 8699c6307b1SDamien Bergamini static void 8709c6307b1SDamien Bergamini rt2661_tx_intr(struct rt2661_softc *sc) 8719c6307b1SDamien Bergamini { 872*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 8739c6307b1SDamien Bergamini struct rt2661_tx_ring *txq; 8749c6307b1SDamien Bergamini struct rt2661_tx_data *data; 8759c6307b1SDamien Bergamini uint32_t val; 876*ba2c1fbcSAdrian Chadd int qid, retrycnt; 877b6108616SRui Paulo struct ieee80211vap *vap; 8789c6307b1SDamien Bergamini 8799c6307b1SDamien Bergamini for (;;) { 88068e8e04eSSam Leffler struct ieee80211_node *ni; 88168e8e04eSSam Leffler struct mbuf *m; 88268e8e04eSSam Leffler 8839c6307b1SDamien Bergamini val = RAL_READ(sc, RT2661_STA_CSR4); 8849c6307b1SDamien Bergamini if (!(val & RT2661_TX_STAT_VALID)) 8859c6307b1SDamien Bergamini break; 8869c6307b1SDamien Bergamini 8879c6307b1SDamien Bergamini /* retrieve the queue in which this frame was sent */ 8889c6307b1SDamien Bergamini qid = RT2661_TX_QID(val); 8899c6307b1SDamien Bergamini txq = (qid <= 3) ? &sc->txq[qid] : &sc->mgtq; 8909c6307b1SDamien Bergamini 8919c6307b1SDamien Bergamini /* retrieve rate control algorithm context */ 8929c6307b1SDamien Bergamini data = &txq->data[txq->stat]; 89368e8e04eSSam Leffler m = data->m; 89468e8e04eSSam Leffler data->m = NULL; 89568e8e04eSSam Leffler ni = data->ni; 89668e8e04eSSam Leffler data->ni = NULL; 8979c6307b1SDamien Bergamini 8983da2dc07SMax Khon /* if no frame has been sent, ignore */ 89968e8e04eSSam Leffler if (ni == NULL) 9003da2dc07SMax Khon continue; 901e313b3e8SRui Paulo else 902e313b3e8SRui Paulo vap = ni->ni_vap; 9033da2dc07SMax Khon 9049c6307b1SDamien Bergamini switch (RT2661_TX_RESULT(val)) { 9059c6307b1SDamien Bergamini case RT2661_TX_SUCCESS: 9069c6307b1SDamien Bergamini retrycnt = RT2661_TX_RETRYCNT(val); 9079c6307b1SDamien Bergamini 908b032f27cSSam Leffler DPRINTFN(sc, 10, "data frame sent successfully after " 909b032f27cSSam Leffler "%d retries\n", retrycnt); 910b032f27cSSam Leffler if (data->rix != IEEE80211_FIXED_RATE_NONE) 911b6108616SRui Paulo ieee80211_ratectl_tx_complete(vap, ni, 912b6108616SRui Paulo IEEE80211_RATECTL_TX_SUCCESS, 913b6108616SRui Paulo &retrycnt, NULL); 914*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 9159c6307b1SDamien Bergamini break; 9169c6307b1SDamien Bergamini 9179c6307b1SDamien Bergamini case RT2661_TX_RETRY_FAIL: 918b032f27cSSam Leffler retrycnt = RT2661_TX_RETRYCNT(val); 919b032f27cSSam Leffler 920b032f27cSSam Leffler DPRINTFN(sc, 9, "%s\n", 921b032f27cSSam Leffler "sending data frame failed (too much retries)"); 922b032f27cSSam Leffler if (data->rix != IEEE80211_FIXED_RATE_NONE) 923b6108616SRui Paulo ieee80211_ratectl_tx_complete(vap, ni, 924b6108616SRui Paulo IEEE80211_RATECTL_TX_FAILURE, 925b6108616SRui Paulo &retrycnt, NULL); 926*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 9279c6307b1SDamien Bergamini break; 9289c6307b1SDamien Bergamini 9299c6307b1SDamien Bergamini default: 9309c6307b1SDamien Bergamini /* other failure */ 9319c6307b1SDamien Bergamini device_printf(sc->sc_dev, 9329c6307b1SDamien Bergamini "sending data frame failed 0x%08x\n", val); 933*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 9349c6307b1SDamien Bergamini } 9359c6307b1SDamien Bergamini 936b032f27cSSam Leffler DPRINTFN(sc, 15, "tx done q=%d idx=%u\n", qid, txq->stat); 9379c6307b1SDamien Bergamini 9389c6307b1SDamien Bergamini txq->queued--; 9399c6307b1SDamien Bergamini if (++txq->stat >= txq->count) /* faster than % count */ 9409c6307b1SDamien Bergamini txq->stat = 0; 94168e8e04eSSam Leffler 942*ba2c1fbcSAdrian Chadd if (m->m_flags & M_TXCB) 943*ba2c1fbcSAdrian Chadd ieee80211_process_callback(ni, m, 944*ba2c1fbcSAdrian Chadd RT2661_TX_RESULT(val) != RT2661_TX_SUCCESS); 945*ba2c1fbcSAdrian Chadd m_freem(m); 946*ba2c1fbcSAdrian Chadd ieee80211_free_node(ni); 9479c6307b1SDamien Bergamini } 9489c6307b1SDamien Bergamini 9499c6307b1SDamien Bergamini sc->sc_tx_timer = 0; 950*ba2c1fbcSAdrian Chadd ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 951b032f27cSSam Leffler 952*ba2c1fbcSAdrian Chadd rt2661_start_locked(ifp); 9539c6307b1SDamien Bergamini } 9549c6307b1SDamien Bergamini 9559c6307b1SDamien Bergamini static void 9569c6307b1SDamien Bergamini rt2661_tx_dma_intr(struct rt2661_softc *sc, struct rt2661_tx_ring *txq) 9579c6307b1SDamien Bergamini { 9589c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 9599c6307b1SDamien Bergamini struct rt2661_tx_data *data; 9609c6307b1SDamien Bergamini 9619c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_POSTREAD); 9629c6307b1SDamien Bergamini 9639c6307b1SDamien Bergamini for (;;) { 9649c6307b1SDamien Bergamini desc = &txq->desc[txq->next]; 9659c6307b1SDamien Bergamini data = &txq->data[txq->next]; 9669c6307b1SDamien Bergamini 9679c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_TX_BUSY) || 9689c6307b1SDamien Bergamini !(le32toh(desc->flags) & RT2661_TX_VALID)) 9699c6307b1SDamien Bergamini break; 9709c6307b1SDamien Bergamini 9719c6307b1SDamien Bergamini bus_dmamap_sync(txq->data_dmat, data->map, 9729c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 9739c6307b1SDamien Bergamini bus_dmamap_unload(txq->data_dmat, data->map); 9749c6307b1SDamien Bergamini 9759c6307b1SDamien Bergamini /* descriptor is no longer valid */ 9769c6307b1SDamien Bergamini desc->flags &= ~htole32(RT2661_TX_VALID); 9779c6307b1SDamien Bergamini 978b032f27cSSam Leffler DPRINTFN(sc, 15, "tx dma done q=%p idx=%u\n", txq, txq->next); 9799c6307b1SDamien Bergamini 9809c6307b1SDamien Bergamini if (++txq->next >= txq->count) /* faster than % count */ 9819c6307b1SDamien Bergamini txq->next = 0; 9829c6307b1SDamien Bergamini } 9839c6307b1SDamien Bergamini 9849c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE); 9859c6307b1SDamien Bergamini } 9869c6307b1SDamien Bergamini 9879c6307b1SDamien Bergamini static void 9889c6307b1SDamien Bergamini rt2661_rx_intr(struct rt2661_softc *sc) 9899c6307b1SDamien Bergamini { 990*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 991*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 9929c6307b1SDamien Bergamini struct rt2661_rx_desc *desc; 9939c6307b1SDamien Bergamini struct rt2661_rx_data *data; 9949c6307b1SDamien Bergamini bus_addr_t physaddr; 9959c6307b1SDamien Bergamini struct ieee80211_frame *wh; 9969c6307b1SDamien Bergamini struct ieee80211_node *ni; 9979c6307b1SDamien Bergamini struct mbuf *mnew, *m; 9989c6307b1SDamien Bergamini int error; 9999c6307b1SDamien Bergamini 10009c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map, 10019c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD); 10029c6307b1SDamien Bergamini 10039c6307b1SDamien Bergamini for (;;) { 10045463c4a4SSam Leffler int8_t rssi, nf; 100568e8e04eSSam Leffler 10069c6307b1SDamien Bergamini desc = &sc->rxq.desc[sc->rxq.cur]; 10079c6307b1SDamien Bergamini data = &sc->rxq.data[sc->rxq.cur]; 10089c6307b1SDamien Bergamini 10099c6307b1SDamien Bergamini if (le32toh(desc->flags) & RT2661_RX_BUSY) 10109c6307b1SDamien Bergamini break; 10119c6307b1SDamien Bergamini 10129c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_RX_PHY_ERROR) || 10139c6307b1SDamien Bergamini (le32toh(desc->flags) & RT2661_RX_CRC_ERROR)) { 10149c6307b1SDamien Bergamini /* 10159c6307b1SDamien Bergamini * This should not happen since we did not request 10169c6307b1SDamien Bergamini * to receive those frames when we filled TXRX_CSR0. 10179c6307b1SDamien Bergamini */ 1018b032f27cSSam Leffler DPRINTFN(sc, 5, "PHY or CRC error flags 0x%08x\n", 1019b032f27cSSam Leffler le32toh(desc->flags)); 1020*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 10219c6307b1SDamien Bergamini goto skip; 10229c6307b1SDamien Bergamini } 10239c6307b1SDamien Bergamini 10249c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_RX_CIPHER_MASK) != 0) { 1025*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 10269c6307b1SDamien Bergamini goto skip; 10279c6307b1SDamien Bergamini } 10289c6307b1SDamien Bergamini 10299c6307b1SDamien Bergamini /* 10309c6307b1SDamien Bergamini * Try to allocate a new mbuf for this ring element and load it 10319c6307b1SDamien Bergamini * before processing the current mbuf. If the ring element 10329c6307b1SDamien Bergamini * cannot be loaded, drop the received packet and reuse the old 10339c6307b1SDamien Bergamini * mbuf. In the unlikely case that the old mbuf can't be 10349c6307b1SDamien Bergamini * reloaded either, explicitly panic. 10359c6307b1SDamien Bergamini */ 1036c6499eccSGleb Smirnoff mnew = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR); 10379c6307b1SDamien Bergamini if (mnew == NULL) { 1038*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 10399c6307b1SDamien Bergamini goto skip; 10409c6307b1SDamien Bergamini } 10419c6307b1SDamien Bergamini 10429c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.data_dmat, data->map, 10439c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD); 10449c6307b1SDamien Bergamini bus_dmamap_unload(sc->rxq.data_dmat, data->map); 10459c6307b1SDamien Bergamini 10469c6307b1SDamien Bergamini error = bus_dmamap_load(sc->rxq.data_dmat, data->map, 10479c6307b1SDamien Bergamini mtod(mnew, void *), MCLBYTES, rt2661_dma_map_addr, 10489c6307b1SDamien Bergamini &physaddr, 0); 10499c6307b1SDamien Bergamini if (error != 0) { 10509c6307b1SDamien Bergamini m_freem(mnew); 10519c6307b1SDamien Bergamini 10529c6307b1SDamien Bergamini /* try to reload the old mbuf */ 10539c6307b1SDamien Bergamini error = bus_dmamap_load(sc->rxq.data_dmat, data->map, 10549c6307b1SDamien Bergamini mtod(data->m, void *), MCLBYTES, 10559c6307b1SDamien Bergamini rt2661_dma_map_addr, &physaddr, 0); 10569c6307b1SDamien Bergamini if (error != 0) { 10579c6307b1SDamien Bergamini /* very unlikely that it will fail... */ 10589c6307b1SDamien Bergamini panic("%s: could not load old rx mbuf", 10599c6307b1SDamien Bergamini device_get_name(sc->sc_dev)); 10609c6307b1SDamien Bergamini } 1061*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_IERRORS, 1); 10629c6307b1SDamien Bergamini goto skip; 10639c6307b1SDamien Bergamini } 10649c6307b1SDamien Bergamini 10659c6307b1SDamien Bergamini /* 10669c6307b1SDamien Bergamini * New mbuf successfully loaded, update Rx ring and continue 10679c6307b1SDamien Bergamini * processing. 10689c6307b1SDamien Bergamini */ 10699c6307b1SDamien Bergamini m = data->m; 10709c6307b1SDamien Bergamini data->m = mnew; 10719c6307b1SDamien Bergamini desc->physaddr = htole32(physaddr); 10729c6307b1SDamien Bergamini 10739c6307b1SDamien Bergamini /* finalize mbuf */ 1074*ba2c1fbcSAdrian Chadd m->m_pkthdr.rcvif = ifp; 10759c6307b1SDamien Bergamini m->m_pkthdr.len = m->m_len = 10769c6307b1SDamien Bergamini (le32toh(desc->flags) >> 16) & 0xfff; 10779c6307b1SDamien Bergamini 107868e8e04eSSam Leffler rssi = rt2661_get_rssi(sc, desc->rssi); 10795463c4a4SSam Leffler /* Error happened during RSSI conversion. */ 10805463c4a4SSam Leffler if (rssi < 0) 10815463c4a4SSam Leffler rssi = -30; /* XXX ignored by net80211 */ 10825463c4a4SSam Leffler nf = RT2661_NOISE_FLOOR; 108368e8e04eSSam Leffler 10845463c4a4SSam Leffler if (ieee80211_radiotap_active(ic)) { 10859c6307b1SDamien Bergamini struct rt2661_rx_radiotap_header *tap = &sc->sc_rxtap; 10869c6307b1SDamien Bergamini uint32_t tsf_lo, tsf_hi; 10879c6307b1SDamien Bergamini 10889c6307b1SDamien Bergamini /* get timestamp (low and high 32 bits) */ 10899c6307b1SDamien Bergamini tsf_hi = RAL_READ(sc, RT2661_TXRX_CSR13); 10909c6307b1SDamien Bergamini tsf_lo = RAL_READ(sc, RT2661_TXRX_CSR12); 10919c6307b1SDamien Bergamini 10929c6307b1SDamien Bergamini tap->wr_tsf = 10939c6307b1SDamien Bergamini htole64(((uint64_t)tsf_hi << 32) | tsf_lo); 10949c6307b1SDamien Bergamini tap->wr_flags = 0; 1095b032f27cSSam Leffler tap->wr_rate = ieee80211_plcp2rate(desc->rate, 10968215d906SSam Leffler (desc->flags & htole32(RT2661_RX_OFDM)) ? 10978215d906SSam Leffler IEEE80211_T_OFDM : IEEE80211_T_CCK); 10985463c4a4SSam Leffler tap->wr_antsignal = nf + rssi; 10995463c4a4SSam Leffler tap->wr_antnoise = nf; 11009c6307b1SDamien Bergamini } 110168e8e04eSSam Leffler sc->sc_flags |= RAL_INPUT_RUNNING; 110268e8e04eSSam Leffler RAL_UNLOCK(sc); 11039c6307b1SDamien Bergamini wh = mtod(m, struct ieee80211_frame *); 110468e8e04eSSam Leffler 11059c6307b1SDamien Bergamini /* send the frame to the 802.11 layer */ 1106b032f27cSSam Leffler ni = ieee80211_find_rxnode(ic, 1107b032f27cSSam Leffler (struct ieee80211_frame_min *)wh); 1108b032f27cSSam Leffler if (ni != NULL) { 11095463c4a4SSam Leffler (void) ieee80211_input(ni, m, rssi, nf); 1110b032f27cSSam Leffler ieee80211_free_node(ni); 1111b032f27cSSam Leffler } else 11125463c4a4SSam Leffler (void) ieee80211_input_all(ic, m, rssi, nf); 1113b032f27cSSam Leffler 111468e8e04eSSam Leffler RAL_LOCK(sc); 111568e8e04eSSam Leffler sc->sc_flags &= ~RAL_INPUT_RUNNING; 11169c6307b1SDamien Bergamini 11179c6307b1SDamien Bergamini skip: desc->flags |= htole32(RT2661_RX_BUSY); 11189c6307b1SDamien Bergamini 1119b032f27cSSam Leffler DPRINTFN(sc, 15, "rx intr idx=%u\n", sc->rxq.cur); 11209c6307b1SDamien Bergamini 11219c6307b1SDamien Bergamini sc->rxq.cur = (sc->rxq.cur + 1) % RT2661_RX_RING_COUNT; 11229c6307b1SDamien Bergamini } 11239c6307b1SDamien Bergamini 11249c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map, 11259c6307b1SDamien Bergamini BUS_DMASYNC_PREWRITE); 11269c6307b1SDamien Bergamini } 11279c6307b1SDamien Bergamini 11289c6307b1SDamien Bergamini /* ARGSUSED */ 11299c6307b1SDamien Bergamini static void 11309c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(struct rt2661_softc *sc) 11319c6307b1SDamien Bergamini { 11329c6307b1SDamien Bergamini /* do nothing */ 11339c6307b1SDamien Bergamini } 11349c6307b1SDamien Bergamini 11359c6307b1SDamien Bergamini static void 11369c6307b1SDamien Bergamini rt2661_mcu_wakeup(struct rt2661_softc *sc) 11379c6307b1SDamien Bergamini { 11389c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR11, 5 << 16); 11399c6307b1SDamien Bergamini 11409c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_SOFT_RESET_CSR, 0x7); 11419c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_IO_CNTL_CSR, 0x18); 11429c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PCI_USEC_CSR, 0x20); 11439c6307b1SDamien Bergamini 11449c6307b1SDamien Bergamini /* send wakeup command to MCU */ 11459c6307b1SDamien Bergamini rt2661_tx_cmd(sc, RT2661_MCU_CMD_WAKEUP, 0); 11469c6307b1SDamien Bergamini } 11479c6307b1SDamien Bergamini 11489c6307b1SDamien Bergamini static void 11499c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(struct rt2661_softc *sc) 11509c6307b1SDamien Bergamini { 11519c6307b1SDamien Bergamini RAL_READ(sc, RT2661_M2H_CMD_DONE_CSR); 11529c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff); 11539c6307b1SDamien Bergamini } 11549c6307b1SDamien Bergamini 11559c6307b1SDamien Bergamini void 11569c6307b1SDamien Bergamini rt2661_intr(void *arg) 11579c6307b1SDamien Bergamini { 11589c6307b1SDamien Bergamini struct rt2661_softc *sc = arg; 1159*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 11609c6307b1SDamien Bergamini uint32_t r1, r2; 11619c6307b1SDamien Bergamini 11629c6307b1SDamien Bergamini RAL_LOCK(sc); 11639c6307b1SDamien Bergamini 11649c6307b1SDamien Bergamini /* disable MAC and MCU interrupts */ 11659c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f); 11669c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff); 11679c6307b1SDamien Bergamini 1168d0934eb1SDamien Bergamini /* don't re-enable interrupts if we're shutting down */ 1169*ba2c1fbcSAdrian Chadd if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 1170d0934eb1SDamien Bergamini RAL_UNLOCK(sc); 1171d0934eb1SDamien Bergamini return; 1172d0934eb1SDamien Bergamini } 1173d0934eb1SDamien Bergamini 11749c6307b1SDamien Bergamini r1 = RAL_READ(sc, RT2661_INT_SOURCE_CSR); 11759c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, r1); 11769c6307b1SDamien Bergamini 11779c6307b1SDamien Bergamini r2 = RAL_READ(sc, RT2661_MCU_INT_SOURCE_CSR); 11789c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, r2); 11799c6307b1SDamien Bergamini 11809c6307b1SDamien Bergamini if (r1 & RT2661_MGT_DONE) 11819c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->mgtq); 11829c6307b1SDamien Bergamini 11839c6307b1SDamien Bergamini if (r1 & RT2661_RX_DONE) 11849c6307b1SDamien Bergamini rt2661_rx_intr(sc); 11859c6307b1SDamien Bergamini 11869c6307b1SDamien Bergamini if (r1 & RT2661_TX0_DMA_DONE) 11879c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[0]); 11889c6307b1SDamien Bergamini 11899c6307b1SDamien Bergamini if (r1 & RT2661_TX1_DMA_DONE) 11909c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[1]); 11919c6307b1SDamien Bergamini 11929c6307b1SDamien Bergamini if (r1 & RT2661_TX2_DMA_DONE) 11939c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[2]); 11949c6307b1SDamien Bergamini 11959c6307b1SDamien Bergamini if (r1 & RT2661_TX3_DMA_DONE) 11969c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[3]); 11979c6307b1SDamien Bergamini 11989c6307b1SDamien Bergamini if (r1 & RT2661_TX_DONE) 11999c6307b1SDamien Bergamini rt2661_tx_intr(sc); 12009c6307b1SDamien Bergamini 12019c6307b1SDamien Bergamini if (r2 & RT2661_MCU_CMD_DONE) 12029c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(sc); 12039c6307b1SDamien Bergamini 12049c6307b1SDamien Bergamini if (r2 & RT2661_MCU_BEACON_EXPIRE) 12059c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(sc); 12069c6307b1SDamien Bergamini 12079c6307b1SDamien Bergamini if (r2 & RT2661_MCU_WAKEUP) 12089c6307b1SDamien Bergamini rt2661_mcu_wakeup(sc); 12099c6307b1SDamien Bergamini 12109c6307b1SDamien Bergamini /* re-enable MAC and MCU interrupts */ 12119c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10); 12129c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0); 12139c6307b1SDamien Bergamini 12149c6307b1SDamien Bergamini RAL_UNLOCK(sc); 12159c6307b1SDamien Bergamini } 12169c6307b1SDamien Bergamini 12178215d906SSam Leffler static uint8_t 12188215d906SSam Leffler rt2661_plcp_signal(int rate) 12198215d906SSam Leffler { 12208215d906SSam Leffler switch (rate) { 12218215d906SSam Leffler /* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */ 12228215d906SSam Leffler case 12: return 0xb; 12238215d906SSam Leffler case 18: return 0xf; 12248215d906SSam Leffler case 24: return 0xa; 12258215d906SSam Leffler case 36: return 0xe; 12268215d906SSam Leffler case 48: return 0x9; 12278215d906SSam Leffler case 72: return 0xd; 12288215d906SSam Leffler case 96: return 0x8; 12298215d906SSam Leffler case 108: return 0xc; 12308215d906SSam Leffler 12318215d906SSam Leffler /* CCK rates (NB: not IEEE std, device-specific) */ 12328215d906SSam Leffler case 2: return 0x0; 12338215d906SSam Leffler case 4: return 0x1; 12348215d906SSam Leffler case 11: return 0x2; 12358215d906SSam Leffler case 22: return 0x3; 12368215d906SSam Leffler } 12378215d906SSam Leffler return 0xff; /* XXX unsupported/unknown rate */ 12388215d906SSam Leffler } 12398215d906SSam Leffler 12409c6307b1SDamien Bergamini static void 12419c6307b1SDamien Bergamini rt2661_setup_tx_desc(struct rt2661_softc *sc, struct rt2661_tx_desc *desc, 12429c6307b1SDamien Bergamini uint32_t flags, uint16_t xflags, int len, int rate, 12439c6307b1SDamien Bergamini const bus_dma_segment_t *segs, int nsegs, int ac) 12449c6307b1SDamien Bergamini { 1245*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1246*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 12479c6307b1SDamien Bergamini uint16_t plcp_length; 12489c6307b1SDamien Bergamini int i, remainder; 12499c6307b1SDamien Bergamini 12509c6307b1SDamien Bergamini desc->flags = htole32(flags); 12519c6307b1SDamien Bergamini desc->flags |= htole32(len << 16); 12529c6307b1SDamien Bergamini desc->flags |= htole32(RT2661_TX_BUSY | RT2661_TX_VALID); 12539c6307b1SDamien Bergamini 12549c6307b1SDamien Bergamini desc->xflags = htole16(xflags); 12559c6307b1SDamien Bergamini desc->xflags |= htole16(nsegs << 13); 12569c6307b1SDamien Bergamini 12579c6307b1SDamien Bergamini desc->wme = htole16( 12589c6307b1SDamien Bergamini RT2661_QID(ac) | 12599c6307b1SDamien Bergamini RT2661_AIFSN(2) | 12609c6307b1SDamien Bergamini RT2661_LOGCWMIN(4) | 12619c6307b1SDamien Bergamini RT2661_LOGCWMAX(10)); 12629c6307b1SDamien Bergamini 12639c6307b1SDamien Bergamini /* 12649c6307b1SDamien Bergamini * Remember in which queue this frame was sent. This field is driver 12659c6307b1SDamien Bergamini * private data only. It will be made available by the NIC in STA_CSR4 12669c6307b1SDamien Bergamini * on Tx interrupts. 12679c6307b1SDamien Bergamini */ 12689c6307b1SDamien Bergamini desc->qid = ac; 12699c6307b1SDamien Bergamini 12709c6307b1SDamien Bergamini /* setup PLCP fields */ 12718215d906SSam Leffler desc->plcp_signal = rt2661_plcp_signal(rate); 12729c6307b1SDamien Bergamini desc->plcp_service = 4; 12739c6307b1SDamien Bergamini 12749c6307b1SDamien Bergamini len += IEEE80211_CRC_LEN; 127526d39e2cSSam Leffler if (ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) { 12769c6307b1SDamien Bergamini desc->flags |= htole32(RT2661_TX_OFDM); 12779c6307b1SDamien Bergamini 12789c6307b1SDamien Bergamini plcp_length = len & 0xfff; 12799c6307b1SDamien Bergamini desc->plcp_length_hi = plcp_length >> 6; 12809c6307b1SDamien Bergamini desc->plcp_length_lo = plcp_length & 0x3f; 12819c6307b1SDamien Bergamini } else { 12829c6307b1SDamien Bergamini plcp_length = (16 * len + rate - 1) / rate; 12839c6307b1SDamien Bergamini if (rate == 22) { 12849c6307b1SDamien Bergamini remainder = (16 * len) % 22; 12859c6307b1SDamien Bergamini if (remainder != 0 && remainder < 7) 12869c6307b1SDamien Bergamini desc->plcp_service |= RT2661_PLCP_LENGEXT; 12879c6307b1SDamien Bergamini } 12889c6307b1SDamien Bergamini desc->plcp_length_hi = plcp_length >> 8; 12899c6307b1SDamien Bergamini desc->plcp_length_lo = plcp_length & 0xff; 12909c6307b1SDamien Bergamini 12919c6307b1SDamien Bergamini if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE)) 12929c6307b1SDamien Bergamini desc->plcp_signal |= 0x08; 12939c6307b1SDamien Bergamini } 12949c6307b1SDamien Bergamini 12959c6307b1SDamien Bergamini /* RT2x61 supports scatter with up to 5 segments */ 12969c6307b1SDamien Bergamini for (i = 0; i < nsegs; i++) { 12979c6307b1SDamien Bergamini desc->addr[i] = htole32(segs[i].ds_addr); 12989c6307b1SDamien Bergamini desc->len [i] = htole16(segs[i].ds_len); 12999c6307b1SDamien Bergamini } 13009c6307b1SDamien Bergamini } 13019c6307b1SDamien Bergamini 13029c6307b1SDamien Bergamini static int 13039c6307b1SDamien Bergamini rt2661_tx_mgt(struct rt2661_softc *sc, struct mbuf *m0, 13049c6307b1SDamien Bergamini struct ieee80211_node *ni) 13059c6307b1SDamien Bergamini { 1306b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap; 1307b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic; 13089c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 13099c6307b1SDamien Bergamini struct rt2661_tx_data *data; 13109c6307b1SDamien Bergamini struct ieee80211_frame *wh; 131102f0a39fSKevin Lo struct ieee80211_key *k; 13129c6307b1SDamien Bergamini bus_dma_segment_t segs[RT2661_MAX_SCATTER]; 13139c6307b1SDamien Bergamini uint16_t dur; 13149c6307b1SDamien Bergamini uint32_t flags = 0; /* XXX HWSEQ */ 13159c6307b1SDamien Bergamini int nsegs, rate, error; 13169c6307b1SDamien Bergamini 13179c6307b1SDamien Bergamini desc = &sc->mgtq.desc[sc->mgtq.cur]; 13189c6307b1SDamien Bergamini data = &sc->mgtq.data[sc->mgtq.cur]; 13199c6307b1SDamien Bergamini 1320b032f27cSSam Leffler rate = vap->iv_txparms[ieee80211_chan2mode(ic->ic_curchan)].mgmtrate; 13219c6307b1SDamien Bergamini 132202f0a39fSKevin Lo wh = mtod(m0, struct ieee80211_frame *); 132302f0a39fSKevin Lo 13245945b5f5SKevin Lo if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) { 1325b032f27cSSam Leffler k = ieee80211_crypto_encap(ni, m0); 132602f0a39fSKevin Lo if (k == NULL) { 132702f0a39fSKevin Lo m_freem(m0); 132802f0a39fSKevin Lo return ENOBUFS; 132902f0a39fSKevin Lo } 133002f0a39fSKevin Lo } 133102f0a39fSKevin Lo 13329c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(sc->mgtq.data_dmat, data->map, m0, 13339c6307b1SDamien Bergamini segs, &nsegs, 0); 13349c6307b1SDamien Bergamini if (error != 0) { 13359c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not map mbuf (error %d)\n", 13369c6307b1SDamien Bergamini error); 13379c6307b1SDamien Bergamini m_freem(m0); 13389c6307b1SDamien Bergamini return error; 13399c6307b1SDamien Bergamini } 13409c6307b1SDamien Bergamini 13415463c4a4SSam Leffler if (ieee80211_radiotap_active_vap(vap)) { 13429c6307b1SDamien Bergamini struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap; 13439c6307b1SDamien Bergamini 13449c6307b1SDamien Bergamini tap->wt_flags = 0; 13459c6307b1SDamien Bergamini tap->wt_rate = rate; 13469c6307b1SDamien Bergamini 13475463c4a4SSam Leffler ieee80211_radiotap_tx(vap, m0); 13489c6307b1SDamien Bergamini } 13499c6307b1SDamien Bergamini 13509c6307b1SDamien Bergamini data->m = m0; 13519c6307b1SDamien Bergamini data->ni = ni; 1352b032f27cSSam Leffler /* management frames are not taken into account for amrr */ 1353b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE; 13549c6307b1SDamien Bergamini 13559c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 13569c6307b1SDamien Bergamini 13579c6307b1SDamien Bergamini if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) { 13589c6307b1SDamien Bergamini flags |= RT2661_TX_NEED_ACK; 13599c6307b1SDamien Bergamini 136026d39e2cSSam Leffler dur = ieee80211_ack_duration(ic->ic_rt, 1361b032f27cSSam Leffler rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE); 13629c6307b1SDamien Bergamini *(uint16_t *)wh->i_dur = htole16(dur); 13639c6307b1SDamien Bergamini 13649c6307b1SDamien Bergamini /* tell hardware to add timestamp in probe responses */ 13659c6307b1SDamien Bergamini if ((wh->i_fc[0] & 13669c6307b1SDamien Bergamini (IEEE80211_FC0_TYPE_MASK | IEEE80211_FC0_SUBTYPE_MASK)) == 13679c6307b1SDamien Bergamini (IEEE80211_FC0_TYPE_MGT | IEEE80211_FC0_SUBTYPE_PROBE_RESP)) 13689c6307b1SDamien Bergamini flags |= RT2661_TX_TIMESTAMP; 13699c6307b1SDamien Bergamini } 13709c6307b1SDamien Bergamini 13719c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, desc, flags, 0 /* XXX HWSEQ */, 13729c6307b1SDamien Bergamini m0->m_pkthdr.len, rate, segs, nsegs, RT2661_QID_MGT); 13739c6307b1SDamien Bergamini 13749c6307b1SDamien Bergamini bus_dmamap_sync(sc->mgtq.data_dmat, data->map, BUS_DMASYNC_PREWRITE); 13759c6307b1SDamien Bergamini bus_dmamap_sync(sc->mgtq.desc_dmat, sc->mgtq.desc_map, 13769c6307b1SDamien Bergamini BUS_DMASYNC_PREWRITE); 13779c6307b1SDamien Bergamini 1378b032f27cSSam Leffler DPRINTFN(sc, 10, "sending mgt frame len=%u idx=%u rate=%u\n", 1379b032f27cSSam Leffler m0->m_pkthdr.len, sc->mgtq.cur, rate); 13809c6307b1SDamien Bergamini 13819c6307b1SDamien Bergamini /* kick mgt */ 13829c6307b1SDamien Bergamini sc->mgtq.queued++; 13839c6307b1SDamien Bergamini sc->mgtq.cur = (sc->mgtq.cur + 1) % RT2661_MGT_RING_COUNT; 13849c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, RT2661_KICK_MGT); 13859c6307b1SDamien Bergamini 13869c6307b1SDamien Bergamini return 0; 13879c6307b1SDamien Bergamini } 13889c6307b1SDamien Bergamini 1389b032f27cSSam Leffler static int 1390b032f27cSSam Leffler rt2661_sendprot(struct rt2661_softc *sc, int ac, 1391b032f27cSSam Leffler const struct mbuf *m, struct ieee80211_node *ni, int prot, int rate) 13929c6307b1SDamien Bergamini { 1393b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic; 1394b032f27cSSam Leffler struct rt2661_tx_ring *txq = &sc->txq[ac]; 1395b032f27cSSam Leffler const struct ieee80211_frame *wh; 1396b032f27cSSam Leffler struct rt2661_tx_desc *desc; 1397b032f27cSSam Leffler struct rt2661_tx_data *data; 1398b032f27cSSam Leffler struct mbuf *mprot; 1399b032f27cSSam Leffler int protrate, ackrate, pktlen, flags, isshort, error; 1400b032f27cSSam Leffler uint16_t dur; 1401b032f27cSSam Leffler bus_dma_segment_t segs[RT2661_MAX_SCATTER]; 1402b032f27cSSam Leffler int nsegs; 14039c6307b1SDamien Bergamini 1404b032f27cSSam Leffler KASSERT(prot == IEEE80211_PROT_RTSCTS || prot == IEEE80211_PROT_CTSONLY, 1405b032f27cSSam Leffler ("protection %d", prot)); 1406b032f27cSSam Leffler 1407b032f27cSSam Leffler wh = mtod(m, const struct ieee80211_frame *); 1408b032f27cSSam Leffler pktlen = m->m_pkthdr.len + IEEE80211_CRC_LEN; 1409b032f27cSSam Leffler 141026d39e2cSSam Leffler protrate = ieee80211_ctl_rate(ic->ic_rt, rate); 141126d39e2cSSam Leffler ackrate = ieee80211_ack_rate(ic->ic_rt, rate); 1412b032f27cSSam Leffler 1413b032f27cSSam Leffler isshort = (ic->ic_flags & IEEE80211_F_SHPREAMBLE) != 0; 141426d39e2cSSam Leffler dur = ieee80211_compute_duration(ic->ic_rt, pktlen, rate, isshort) 141526d39e2cSSam Leffler + ieee80211_ack_duration(ic->ic_rt, rate, isshort); 1416b032f27cSSam Leffler flags = RT2661_TX_MORE_FRAG; 1417b032f27cSSam Leffler if (prot == IEEE80211_PROT_RTSCTS) { 1418b032f27cSSam Leffler /* NB: CTS is the same size as an ACK */ 141926d39e2cSSam Leffler dur += ieee80211_ack_duration(ic->ic_rt, rate, isshort); 1420b032f27cSSam Leffler flags |= RT2661_TX_NEED_ACK; 1421b032f27cSSam Leffler mprot = ieee80211_alloc_rts(ic, wh->i_addr1, wh->i_addr2, dur); 1422b032f27cSSam Leffler } else { 1423b032f27cSSam Leffler mprot = ieee80211_alloc_cts(ic, ni->ni_vap->iv_myaddr, dur); 1424b032f27cSSam Leffler } 1425b032f27cSSam Leffler if (mprot == NULL) { 1426b032f27cSSam Leffler /* XXX stat + msg */ 1427b032f27cSSam Leffler return ENOBUFS; 14289c6307b1SDamien Bergamini } 14299c6307b1SDamien Bergamini 1430b032f27cSSam Leffler data = &txq->data[txq->cur]; 1431b032f27cSSam Leffler desc = &txq->desc[txq->cur]; 14329c6307b1SDamien Bergamini 1433b032f27cSSam Leffler error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, mprot, segs, 1434b032f27cSSam Leffler &nsegs, 0); 1435b032f27cSSam Leffler if (error != 0) { 1436b032f27cSSam Leffler device_printf(sc->sc_dev, 1437b032f27cSSam Leffler "could not map mbuf (error %d)\n", error); 1438b032f27cSSam Leffler m_freem(mprot); 1439b032f27cSSam Leffler return error; 1440b032f27cSSam Leffler } 14419c6307b1SDamien Bergamini 1442b032f27cSSam Leffler data->m = mprot; 1443b032f27cSSam Leffler data->ni = ieee80211_ref_node(ni); 1444b032f27cSSam Leffler /* ctl frames are not taken into account for amrr */ 1445b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE; 14469c6307b1SDamien Bergamini 1447b032f27cSSam Leffler rt2661_setup_tx_desc(sc, desc, flags, 0, mprot->m_pkthdr.len, 1448b032f27cSSam Leffler protrate, segs, 1, ac); 1449b032f27cSSam Leffler 1450b032f27cSSam Leffler bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE); 1451b032f27cSSam Leffler bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE); 1452b032f27cSSam Leffler 1453b032f27cSSam Leffler txq->queued++; 1454b032f27cSSam Leffler txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT; 1455b032f27cSSam Leffler 1456b032f27cSSam Leffler return 0; 14579c6307b1SDamien Bergamini } 14589c6307b1SDamien Bergamini 14599c6307b1SDamien Bergamini static int 14609c6307b1SDamien Bergamini rt2661_tx_data(struct rt2661_softc *sc, struct mbuf *m0, 14619c6307b1SDamien Bergamini struct ieee80211_node *ni, int ac) 14629c6307b1SDamien Bergamini { 1463b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap; 1464*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1465*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 14669c6307b1SDamien Bergamini struct rt2661_tx_ring *txq = &sc->txq[ac]; 14679c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 14689c6307b1SDamien Bergamini struct rt2661_tx_data *data; 14699c6307b1SDamien Bergamini struct ieee80211_frame *wh; 1470b032f27cSSam Leffler const struct ieee80211_txparam *tp; 14719c6307b1SDamien Bergamini struct ieee80211_key *k; 14729c6307b1SDamien Bergamini const struct chanAccParams *cap; 14739c6307b1SDamien Bergamini struct mbuf *mnew; 14749c6307b1SDamien Bergamini bus_dma_segment_t segs[RT2661_MAX_SCATTER]; 14759c6307b1SDamien Bergamini uint16_t dur; 1476b032f27cSSam Leffler uint32_t flags; 14779c6307b1SDamien Bergamini int error, nsegs, rate, noack = 0; 14789c6307b1SDamien Bergamini 14799c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 14809c6307b1SDamien Bergamini 1481b032f27cSSam Leffler tp = &vap->iv_txparms[ieee80211_chan2mode(ni->ni_chan)]; 1482b032f27cSSam Leffler if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 1483b032f27cSSam Leffler rate = tp->mcastrate; 1484b032f27cSSam Leffler } else if (m0->m_flags & M_EAPOL) { 1485b032f27cSSam Leffler rate = tp->mgmtrate; 1486b032f27cSSam Leffler } else if (tp->ucastrate != IEEE80211_FIXED_RATE_NONE) { 1487b032f27cSSam Leffler rate = tp->ucastrate; 14889c6307b1SDamien Bergamini } else { 1489b6108616SRui Paulo (void) ieee80211_ratectl_rate(ni, NULL, 0); 1490b032f27cSSam Leffler rate = ni->ni_txrate; 14919c6307b1SDamien Bergamini } 14929c6307b1SDamien Bergamini rate &= IEEE80211_RATE_VAL; 14939c6307b1SDamien Bergamini 14949c6307b1SDamien Bergamini if (wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS) { 14959c6307b1SDamien Bergamini cap = &ic->ic_wme.wme_chanParams; 14969c6307b1SDamien Bergamini noack = cap->cap_wmeParams[ac].wmep_noackPolicy; 14979c6307b1SDamien Bergamini } 14989c6307b1SDamien Bergamini 14995945b5f5SKevin Lo if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) { 1500b032f27cSSam Leffler k = ieee80211_crypto_encap(ni, m0); 15019c6307b1SDamien Bergamini if (k == NULL) { 15029c6307b1SDamien Bergamini m_freem(m0); 15039c6307b1SDamien Bergamini return ENOBUFS; 15049c6307b1SDamien Bergamini } 15059c6307b1SDamien Bergamini 15069c6307b1SDamien Bergamini /* packet header may have moved, reset our local pointer */ 15079c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 15089c6307b1SDamien Bergamini } 15099c6307b1SDamien Bergamini 1510b032f27cSSam Leffler flags = 0; 1511b032f27cSSam Leffler if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) { 1512b032f27cSSam Leffler int prot = IEEE80211_PROT_NONE; 1513b032f27cSSam Leffler if (m0->m_pkthdr.len + IEEE80211_CRC_LEN > vap->iv_rtsthreshold) 1514b032f27cSSam Leffler prot = IEEE80211_PROT_RTSCTS; 1515b032f27cSSam Leffler else if ((ic->ic_flags & IEEE80211_F_USEPROT) && 151626d39e2cSSam Leffler ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) 1517b032f27cSSam Leffler prot = ic->ic_protmode; 1518b032f27cSSam Leffler if (prot != IEEE80211_PROT_NONE) { 1519b032f27cSSam Leffler error = rt2661_sendprot(sc, ac, m0, ni, prot, rate); 1520b032f27cSSam Leffler if (error) { 15219c6307b1SDamien Bergamini m_freem(m0); 15229c6307b1SDamien Bergamini return error; 15239c6307b1SDamien Bergamini } 15249c6307b1SDamien Bergamini flags |= RT2661_TX_LONG_RETRY | RT2661_TX_IFS; 15259c6307b1SDamien Bergamini } 1526b032f27cSSam Leffler } 15279c6307b1SDamien Bergamini 15289c6307b1SDamien Bergamini data = &txq->data[txq->cur]; 15299c6307b1SDamien Bergamini desc = &txq->desc[txq->cur]; 15309c6307b1SDamien Bergamini 15319c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0, segs, 15329c6307b1SDamien Bergamini &nsegs, 0); 15339c6307b1SDamien Bergamini if (error != 0 && error != EFBIG) { 15349c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not map mbuf (error %d)\n", 15359c6307b1SDamien Bergamini error); 15369c6307b1SDamien Bergamini m_freem(m0); 15379c6307b1SDamien Bergamini return error; 15389c6307b1SDamien Bergamini } 15399c6307b1SDamien Bergamini if (error != 0) { 1540c6499eccSGleb Smirnoff mnew = m_defrag(m0, M_NOWAIT); 15419c6307b1SDamien Bergamini if (mnew == NULL) { 15429c6307b1SDamien Bergamini device_printf(sc->sc_dev, 15439c6307b1SDamien Bergamini "could not defragment mbuf\n"); 15449c6307b1SDamien Bergamini m_freem(m0); 15459c6307b1SDamien Bergamini return ENOBUFS; 15469c6307b1SDamien Bergamini } 15479c6307b1SDamien Bergamini m0 = mnew; 15489c6307b1SDamien Bergamini 15499c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0, 15509c6307b1SDamien Bergamini segs, &nsegs, 0); 15519c6307b1SDamien Bergamini if (error != 0) { 15529c6307b1SDamien Bergamini device_printf(sc->sc_dev, 15539c6307b1SDamien Bergamini "could not map mbuf (error %d)\n", error); 15549c6307b1SDamien Bergamini m_freem(m0); 15559c6307b1SDamien Bergamini return error; 15569c6307b1SDamien Bergamini } 15579c6307b1SDamien Bergamini 15589c6307b1SDamien Bergamini /* packet header have moved, reset our local pointer */ 15599c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 15609c6307b1SDamien Bergamini } 15619c6307b1SDamien Bergamini 15625463c4a4SSam Leffler if (ieee80211_radiotap_active_vap(vap)) { 15639c6307b1SDamien Bergamini struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap; 15649c6307b1SDamien Bergamini 15659c6307b1SDamien Bergamini tap->wt_flags = 0; 15669c6307b1SDamien Bergamini tap->wt_rate = rate; 15679c6307b1SDamien Bergamini 15685463c4a4SSam Leffler ieee80211_radiotap_tx(vap, m0); 15699c6307b1SDamien Bergamini } 15709c6307b1SDamien Bergamini 15719c6307b1SDamien Bergamini data->m = m0; 15729c6307b1SDamien Bergamini data->ni = ni; 15739c6307b1SDamien Bergamini 15749c6307b1SDamien Bergamini /* remember link conditions for rate adaptation algorithm */ 1575b032f27cSSam Leffler if (tp->ucastrate == IEEE80211_FIXED_RATE_NONE) { 1576b032f27cSSam Leffler data->rix = ni->ni_txrate; 1577b032f27cSSam Leffler /* XXX probably need last rssi value and not avg */ 1578b032f27cSSam Leffler data->rssi = ic->ic_node_getrssi(ni); 15799c6307b1SDamien Bergamini } else 1580b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE; 15819c6307b1SDamien Bergamini 15829c6307b1SDamien Bergamini if (!noack && !IEEE80211_IS_MULTICAST(wh->i_addr1)) { 15839c6307b1SDamien Bergamini flags |= RT2661_TX_NEED_ACK; 15849c6307b1SDamien Bergamini 158526d39e2cSSam Leffler dur = ieee80211_ack_duration(ic->ic_rt, 1586b032f27cSSam Leffler rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE); 15879c6307b1SDamien Bergamini *(uint16_t *)wh->i_dur = htole16(dur); 15889c6307b1SDamien Bergamini } 15899c6307b1SDamien Bergamini 15909c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, desc, flags, 0, m0->m_pkthdr.len, rate, segs, 15919c6307b1SDamien Bergamini nsegs, ac); 15929c6307b1SDamien Bergamini 15939c6307b1SDamien Bergamini bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE); 15949c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE); 15959c6307b1SDamien Bergamini 1596b032f27cSSam Leffler DPRINTFN(sc, 10, "sending data frame len=%u idx=%u rate=%u\n", 1597b032f27cSSam Leffler m0->m_pkthdr.len, txq->cur, rate); 15989c6307b1SDamien Bergamini 15999c6307b1SDamien Bergamini /* kick Tx */ 16009c6307b1SDamien Bergamini txq->queued++; 16019c6307b1SDamien Bergamini txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT; 16029c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 1 << ac); 16039c6307b1SDamien Bergamini 16049c6307b1SDamien Bergamini return 0; 16059c6307b1SDamien Bergamini } 16069c6307b1SDamien Bergamini 160779d2c5e8SGleb Smirnoff static void 1608*ba2c1fbcSAdrian Chadd rt2661_start_locked(struct ifnet *ifp) 160979d2c5e8SGleb Smirnoff { 1610*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 1611b032f27cSSam Leffler struct mbuf *m; 1612b032f27cSSam Leffler struct ieee80211_node *ni; 1613b032f27cSSam Leffler int ac; 1614b032f27cSSam Leffler 1615b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 1616b032f27cSSam Leffler 1617b032f27cSSam Leffler /* prevent management frames from being sent if we're not ready */ 1618*ba2c1fbcSAdrian Chadd if (!(ifp->if_drv_flags & IFF_DRV_RUNNING) || sc->sc_invalid) 1619b032f27cSSam Leffler return; 1620b032f27cSSam Leffler 1621*ba2c1fbcSAdrian Chadd for (;;) { 1622*ba2c1fbcSAdrian Chadd IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 1623*ba2c1fbcSAdrian Chadd if (m == NULL) 1624*ba2c1fbcSAdrian Chadd break; 1625*ba2c1fbcSAdrian Chadd 1626b032f27cSSam Leffler ac = M_WME_GETAC(m); 1627b032f27cSSam Leffler if (sc->txq[ac].queued >= RT2661_TX_RING_COUNT - 1) { 1628b032f27cSSam Leffler /* there is no place left in this ring */ 1629*ba2c1fbcSAdrian Chadd IFQ_DRV_PREPEND(&ifp->if_snd, m); 1630*ba2c1fbcSAdrian Chadd ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1631b032f27cSSam Leffler break; 1632b032f27cSSam Leffler } 1633b032f27cSSam Leffler ni = (struct ieee80211_node *) m->m_pkthdr.rcvif; 1634b032f27cSSam Leffler if (rt2661_tx_data(sc, m, ni, ac) != 0) { 1635b032f27cSSam Leffler ieee80211_free_node(ni); 1636*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 1637b032f27cSSam Leffler break; 1638b032f27cSSam Leffler } 1639*ba2c1fbcSAdrian Chadd 1640b032f27cSSam Leffler sc->sc_tx_timer = 5; 1641b032f27cSSam Leffler } 1642b032f27cSSam Leffler } 1643b032f27cSSam Leffler 1644*ba2c1fbcSAdrian Chadd static void 1645*ba2c1fbcSAdrian Chadd rt2661_start(struct ifnet *ifp) 1646*ba2c1fbcSAdrian Chadd { 1647*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 1648*ba2c1fbcSAdrian Chadd 1649*ba2c1fbcSAdrian Chadd RAL_LOCK(sc); 1650*ba2c1fbcSAdrian Chadd rt2661_start_locked(ifp); 1651*ba2c1fbcSAdrian Chadd RAL_UNLOCK(sc); 1652*ba2c1fbcSAdrian Chadd } 1653*ba2c1fbcSAdrian Chadd 1654b032f27cSSam Leffler static int 1655b032f27cSSam Leffler rt2661_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 1656b032f27cSSam Leffler const struct ieee80211_bpf_params *params) 1657b032f27cSSam Leffler { 1658b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic; 1659*ba2c1fbcSAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 1660*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 16619c6307b1SDamien Bergamini 16629c6307b1SDamien Bergamini RAL_LOCK(sc); 16639c6307b1SDamien Bergamini 1664d0934eb1SDamien Bergamini /* prevent management frames from being sent if we're not ready */ 1665*ba2c1fbcSAdrian Chadd if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 1666d0934eb1SDamien Bergamini RAL_UNLOCK(sc); 1667b032f27cSSam Leffler m_freem(m); 1668b032f27cSSam Leffler ieee80211_free_node(ni); 1669b032f27cSSam Leffler return ENETDOWN; 1670d0934eb1SDamien Bergamini } 16719c6307b1SDamien Bergamini if (sc->mgtq.queued >= RT2661_MGT_RING_COUNT) { 1672*ba2c1fbcSAdrian Chadd ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1673b032f27cSSam Leffler RAL_UNLOCK(sc); 1674b032f27cSSam Leffler m_freem(m); 167568e8e04eSSam Leffler ieee80211_free_node(ni); 1676b032f27cSSam Leffler return ENOBUFS; /* XXX */ 167768e8e04eSSam Leffler } 16789c6307b1SDamien Bergamini 1679*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OPACKETS, 1); 1680*ba2c1fbcSAdrian Chadd 16812b9411e2SSam Leffler /* 1682b032f27cSSam Leffler * Legacy path; interpret frame contents to decide 1683b032f27cSSam Leffler * precisely how to send the frame. 1684b032f27cSSam Leffler * XXX raw path 16852b9411e2SSam Leffler */ 1686b032f27cSSam Leffler if (rt2661_tx_mgt(sc, m, ni) != 0) 1687b032f27cSSam Leffler goto bad; 16889c6307b1SDamien Bergamini sc->sc_tx_timer = 5; 16899c6307b1SDamien Bergamini 16909c6307b1SDamien Bergamini RAL_UNLOCK(sc); 1691b032f27cSSam Leffler 1692b032f27cSSam Leffler return 0; 1693b032f27cSSam Leffler bad: 1694*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 1695b032f27cSSam Leffler ieee80211_free_node(ni); 1696b032f27cSSam Leffler RAL_UNLOCK(sc); 1697b032f27cSSam Leffler return EIO; /* XXX */ 16989c6307b1SDamien Bergamini } 16999c6307b1SDamien Bergamini 17009c6307b1SDamien Bergamini static void 17018f435158SBruce M Simpson rt2661_watchdog(void *arg) 17029c6307b1SDamien Bergamini { 17038f435158SBruce M Simpson struct rt2661_softc *sc = (struct rt2661_softc *)arg; 1704*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 17059c6307b1SDamien Bergamini 1706b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 1707b032f27cSSam Leffler 1708*ba2c1fbcSAdrian Chadd KASSERT(ifp->if_drv_flags & IFF_DRV_RUNNING, ("not running")); 1709b032f27cSSam Leffler 1710b032f27cSSam Leffler if (sc->sc_invalid) /* card ejected */ 1711b032f27cSSam Leffler return; 1712b032f27cSSam Leffler 1713b032f27cSSam Leffler if (sc->sc_tx_timer > 0 && --sc->sc_tx_timer == 0) { 1714*ba2c1fbcSAdrian Chadd if_printf(ifp, "device timeout\n"); 1715b032f27cSSam Leffler rt2661_init_locked(sc); 1716*ba2c1fbcSAdrian Chadd if_inc_counter(ifp, IFCOUNTER_OERRORS, 1); 1717b032f27cSSam Leffler /* NB: callout is reset in rt2661_init() */ 17189c6307b1SDamien Bergamini return; 17199c6307b1SDamien Bergamini } 17208f435158SBruce M Simpson callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc); 17219c6307b1SDamien Bergamini } 17229c6307b1SDamien Bergamini 1723*ba2c1fbcSAdrian Chadd static int 1724*ba2c1fbcSAdrian Chadd rt2661_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 17259c6307b1SDamien Bergamini { 1726*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 1727*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1728*ba2c1fbcSAdrian Chadd struct ifreq *ifr = (struct ifreq *) data; 1729*ba2c1fbcSAdrian Chadd int error = 0, startall = 0; 17309c6307b1SDamien Bergamini 1731*ba2c1fbcSAdrian Chadd switch (cmd) { 1732*ba2c1fbcSAdrian Chadd case SIOCSIFFLAGS: 173331a8c1edSAndrew Thompson RAL_LOCK(sc); 1734*ba2c1fbcSAdrian Chadd if (ifp->if_flags & IFF_UP) { 1735*ba2c1fbcSAdrian Chadd if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 1736b032f27cSSam Leffler rt2661_init_locked(sc); 1737b032f27cSSam Leffler startall = 1; 1738b032f27cSSam Leffler } else 1739272f6adeSGleb Smirnoff rt2661_update_promisc(ic); 1740*ba2c1fbcSAdrian Chadd } else { 1741*ba2c1fbcSAdrian Chadd if (ifp->if_drv_flags & IFF_DRV_RUNNING) 1742b032f27cSSam Leffler rt2661_stop_locked(sc); 1743*ba2c1fbcSAdrian Chadd } 1744b032f27cSSam Leffler RAL_UNLOCK(sc); 1745b032f27cSSam Leffler if (startall) 1746b032f27cSSam Leffler ieee80211_start_all(ic); 1747*ba2c1fbcSAdrian Chadd break; 1748*ba2c1fbcSAdrian Chadd case SIOCGIFMEDIA: 1749*ba2c1fbcSAdrian Chadd error = ifmedia_ioctl(ifp, ifr, &ic->ic_media, cmd); 1750*ba2c1fbcSAdrian Chadd break; 1751*ba2c1fbcSAdrian Chadd case SIOCGIFADDR: 1752*ba2c1fbcSAdrian Chadd error = ether_ioctl(ifp, cmd, data); 1753*ba2c1fbcSAdrian Chadd break; 1754*ba2c1fbcSAdrian Chadd default: 1755*ba2c1fbcSAdrian Chadd error = EINVAL; 1756*ba2c1fbcSAdrian Chadd break; 1757*ba2c1fbcSAdrian Chadd } 1758*ba2c1fbcSAdrian Chadd return error; 17599c6307b1SDamien Bergamini } 17609c6307b1SDamien Bergamini 17619c6307b1SDamien Bergamini static void 17629c6307b1SDamien Bergamini rt2661_bbp_write(struct rt2661_softc *sc, uint8_t reg, uint8_t val) 17639c6307b1SDamien Bergamini { 17649c6307b1SDamien Bergamini uint32_t tmp; 17659c6307b1SDamien Bergamini int ntries; 17669c6307b1SDamien Bergamini 17679c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 17689c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY)) 17699c6307b1SDamien Bergamini break; 17709c6307b1SDamien Bergamini DELAY(1); 17719c6307b1SDamien Bergamini } 17729c6307b1SDamien Bergamini if (ntries == 100) { 17739c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not write to BBP\n"); 17749c6307b1SDamien Bergamini return; 17759c6307b1SDamien Bergamini } 17769c6307b1SDamien Bergamini 17779c6307b1SDamien Bergamini tmp = RT2661_BBP_BUSY | (reg & 0x7f) << 8 | val; 17789c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR3, tmp); 17799c6307b1SDamien Bergamini 1780b032f27cSSam Leffler DPRINTFN(sc, 15, "BBP R%u <- 0x%02x\n", reg, val); 17819c6307b1SDamien Bergamini } 17829c6307b1SDamien Bergamini 17839c6307b1SDamien Bergamini static uint8_t 17849c6307b1SDamien Bergamini rt2661_bbp_read(struct rt2661_softc *sc, uint8_t reg) 17859c6307b1SDamien Bergamini { 17869c6307b1SDamien Bergamini uint32_t val; 17879c6307b1SDamien Bergamini int ntries; 17889c6307b1SDamien Bergamini 17899c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 17909c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY)) 17919c6307b1SDamien Bergamini break; 17929c6307b1SDamien Bergamini DELAY(1); 17939c6307b1SDamien Bergamini } 17949c6307b1SDamien Bergamini if (ntries == 100) { 17959c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not read from BBP\n"); 17969c6307b1SDamien Bergamini return 0; 17979c6307b1SDamien Bergamini } 17989c6307b1SDamien Bergamini 17999c6307b1SDamien Bergamini val = RT2661_BBP_BUSY | RT2661_BBP_READ | reg << 8; 18009c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR3, val); 18019c6307b1SDamien Bergamini 18029c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 18039c6307b1SDamien Bergamini val = RAL_READ(sc, RT2661_PHY_CSR3); 18049c6307b1SDamien Bergamini if (!(val & RT2661_BBP_BUSY)) 18059c6307b1SDamien Bergamini return val & 0xff; 18069c6307b1SDamien Bergamini DELAY(1); 18079c6307b1SDamien Bergamini } 18089c6307b1SDamien Bergamini 18099c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not read from BBP\n"); 18109c6307b1SDamien Bergamini return 0; 18119c6307b1SDamien Bergamini } 18129c6307b1SDamien Bergamini 18139c6307b1SDamien Bergamini static void 18149c6307b1SDamien Bergamini rt2661_rf_write(struct rt2661_softc *sc, uint8_t reg, uint32_t val) 18159c6307b1SDamien Bergamini { 18169c6307b1SDamien Bergamini uint32_t tmp; 18179c6307b1SDamien Bergamini int ntries; 18189c6307b1SDamien Bergamini 18199c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 18209c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR4) & RT2661_RF_BUSY)) 18219c6307b1SDamien Bergamini break; 18229c6307b1SDamien Bergamini DELAY(1); 18239c6307b1SDamien Bergamini } 18249c6307b1SDamien Bergamini if (ntries == 100) { 18259c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not write to RF\n"); 18269c6307b1SDamien Bergamini return; 18279c6307b1SDamien Bergamini } 18289c6307b1SDamien Bergamini 18299c6307b1SDamien Bergamini tmp = RT2661_RF_BUSY | RT2661_RF_21BIT | (val & 0x1fffff) << 2 | 18309c6307b1SDamien Bergamini (reg & 3); 18319c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR4, tmp); 18329c6307b1SDamien Bergamini 18339c6307b1SDamien Bergamini /* remember last written value in sc */ 18349c6307b1SDamien Bergamini sc->rf_regs[reg] = val; 18359c6307b1SDamien Bergamini 1836b032f27cSSam Leffler DPRINTFN(sc, 15, "RF R[%u] <- 0x%05x\n", reg & 3, val & 0x1fffff); 18379c6307b1SDamien Bergamini } 18389c6307b1SDamien Bergamini 18399c6307b1SDamien Bergamini static int 18409c6307b1SDamien Bergamini rt2661_tx_cmd(struct rt2661_softc *sc, uint8_t cmd, uint16_t arg) 18419c6307b1SDamien Bergamini { 18429c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_H2M_MAILBOX_CSR) & RT2661_H2M_BUSY) 18439c6307b1SDamien Bergamini return EIO; /* there is already a command pending */ 18449c6307b1SDamien Bergamini 18459c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 18469c6307b1SDamien Bergamini RT2661_H2M_BUSY | RT2661_TOKEN_NO_INTR << 16 | arg); 18479c6307b1SDamien Bergamini 18489c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_HOST_CMD_CSR, RT2661_KICK_CMD | cmd); 18499c6307b1SDamien Bergamini 18509c6307b1SDamien Bergamini return 0; 18519c6307b1SDamien Bergamini } 18529c6307b1SDamien Bergamini 18539c6307b1SDamien Bergamini static void 18549c6307b1SDamien Bergamini rt2661_select_antenna(struct rt2661_softc *sc) 18559c6307b1SDamien Bergamini { 18569c6307b1SDamien Bergamini uint8_t bbp4, bbp77; 18579c6307b1SDamien Bergamini uint32_t tmp; 18589c6307b1SDamien Bergamini 18599c6307b1SDamien Bergamini bbp4 = rt2661_bbp_read(sc, 4); 18609c6307b1SDamien Bergamini bbp77 = rt2661_bbp_read(sc, 77); 18619c6307b1SDamien Bergamini 18629c6307b1SDamien Bergamini /* TBD */ 18639c6307b1SDamien Bergamini 18649c6307b1SDamien Bergamini /* make sure Rx is disabled before switching antenna */ 18659c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 18669c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX); 18679c6307b1SDamien Bergamini 18689c6307b1SDamien Bergamini rt2661_bbp_write(sc, 4, bbp4); 18699c6307b1SDamien Bergamini rt2661_bbp_write(sc, 77, bbp77); 18709c6307b1SDamien Bergamini 18719c6307b1SDamien Bergamini /* restore Rx filter */ 18729c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 18739c6307b1SDamien Bergamini } 18749c6307b1SDamien Bergamini 18759c6307b1SDamien Bergamini /* 18769c6307b1SDamien Bergamini * Enable multi-rate retries for frames sent at OFDM rates. 18779c6307b1SDamien Bergamini * In 802.11b/g mode, allow fallback to CCK rates. 18789c6307b1SDamien Bergamini */ 18799c6307b1SDamien Bergamini static void 18809c6307b1SDamien Bergamini rt2661_enable_mrr(struct rt2661_softc *sc) 18819c6307b1SDamien Bergamini { 1882*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1883*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 18849c6307b1SDamien Bergamini uint32_t tmp; 18859c6307b1SDamien Bergamini 18869c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR4); 18879c6307b1SDamien Bergamini 18889c6307b1SDamien Bergamini tmp &= ~RT2661_MRR_CCK_FALLBACK; 1889b032f27cSSam Leffler if (!IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan)) 18909c6307b1SDamien Bergamini tmp |= RT2661_MRR_CCK_FALLBACK; 18919c6307b1SDamien Bergamini tmp |= RT2661_MRR_ENABLED; 18929c6307b1SDamien Bergamini 18939c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp); 18949c6307b1SDamien Bergamini } 18959c6307b1SDamien Bergamini 18969c6307b1SDamien Bergamini static void 18979c6307b1SDamien Bergamini rt2661_set_txpreamble(struct rt2661_softc *sc) 18989c6307b1SDamien Bergamini { 1899*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1900*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 19019c6307b1SDamien Bergamini uint32_t tmp; 19029c6307b1SDamien Bergamini 19039c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR4); 19049c6307b1SDamien Bergamini 19059c6307b1SDamien Bergamini tmp &= ~RT2661_SHORT_PREAMBLE; 1906b032f27cSSam Leffler if (ic->ic_flags & IEEE80211_F_SHPREAMBLE) 19079c6307b1SDamien Bergamini tmp |= RT2661_SHORT_PREAMBLE; 19089c6307b1SDamien Bergamini 19099c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp); 19109c6307b1SDamien Bergamini } 19119c6307b1SDamien Bergamini 19129c6307b1SDamien Bergamini static void 19139c6307b1SDamien Bergamini rt2661_set_basicrates(struct rt2661_softc *sc, 19149c6307b1SDamien Bergamini const struct ieee80211_rateset *rs) 19159c6307b1SDamien Bergamini { 19169c6307b1SDamien Bergamini #define RV(r) ((r) & IEEE80211_RATE_VAL) 1917*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1918*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 19199c6307b1SDamien Bergamini uint32_t mask = 0; 19209c6307b1SDamien Bergamini uint8_t rate; 1921139127ceSBernhard Schmidt int i; 19229c6307b1SDamien Bergamini 19239c6307b1SDamien Bergamini for (i = 0; i < rs->rs_nrates; i++) { 19249c6307b1SDamien Bergamini rate = rs->rs_rates[i]; 19259c6307b1SDamien Bergamini 19269c6307b1SDamien Bergamini if (!(rate & IEEE80211_RATE_BASIC)) 19279c6307b1SDamien Bergamini continue; 19289c6307b1SDamien Bergamini 1929f8bf74f2SAdrian Chadd mask |= 1 << ieee80211_legacy_rate_lookup(ic->ic_rt, RV(rate)); 19309c6307b1SDamien Bergamini } 19319c6307b1SDamien Bergamini 19329c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR5, mask); 19339c6307b1SDamien Bergamini 1934b032f27cSSam Leffler DPRINTF(sc, "Setting basic rate mask to 0x%x\n", mask); 19359c6307b1SDamien Bergamini #undef RV 19369c6307b1SDamien Bergamini } 19379c6307b1SDamien Bergamini 19389c6307b1SDamien Bergamini /* 19399c6307b1SDamien Bergamini * Reprogram MAC/BBP to switch to a new band. Values taken from the reference 19409c6307b1SDamien Bergamini * driver. 19419c6307b1SDamien Bergamini */ 19429c6307b1SDamien Bergamini static void 19439c6307b1SDamien Bergamini rt2661_select_band(struct rt2661_softc *sc, struct ieee80211_channel *c) 19449c6307b1SDamien Bergamini { 19459c6307b1SDamien Bergamini uint8_t bbp17, bbp35, bbp96, bbp97, bbp98, bbp104; 19469c6307b1SDamien Bergamini uint32_t tmp; 19479c6307b1SDamien Bergamini 19489c6307b1SDamien Bergamini /* update all BBP registers that depend on the band */ 19499c6307b1SDamien Bergamini bbp17 = 0x20; bbp96 = 0x48; bbp104 = 0x2c; 19509c6307b1SDamien Bergamini bbp35 = 0x50; bbp97 = 0x48; bbp98 = 0x48; 19519c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(c)) { 19529c6307b1SDamien Bergamini bbp17 += 0x08; bbp96 += 0x10; bbp104 += 0x0c; 19539c6307b1SDamien Bergamini bbp35 += 0x10; bbp97 += 0x10; bbp98 += 0x10; 19549c6307b1SDamien Bergamini } 19559c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) || 19569c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) { 19579c6307b1SDamien Bergamini bbp17 += 0x10; bbp96 += 0x10; bbp104 += 0x10; 19589c6307b1SDamien Bergamini } 19599c6307b1SDamien Bergamini 19609c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, bbp17); 19619c6307b1SDamien Bergamini rt2661_bbp_write(sc, 96, bbp96); 19629c6307b1SDamien Bergamini rt2661_bbp_write(sc, 104, bbp104); 19639c6307b1SDamien Bergamini 19649c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) || 19659c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) { 19669c6307b1SDamien Bergamini rt2661_bbp_write(sc, 75, 0x80); 19679c6307b1SDamien Bergamini rt2661_bbp_write(sc, 86, 0x80); 19689c6307b1SDamien Bergamini rt2661_bbp_write(sc, 88, 0x80); 19699c6307b1SDamien Bergamini } 19709c6307b1SDamien Bergamini 19719c6307b1SDamien Bergamini rt2661_bbp_write(sc, 35, bbp35); 19729c6307b1SDamien Bergamini rt2661_bbp_write(sc, 97, bbp97); 19739c6307b1SDamien Bergamini rt2661_bbp_write(sc, 98, bbp98); 19749c6307b1SDamien Bergamini 19759c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_PHY_CSR0); 19769c6307b1SDamien Bergamini tmp &= ~(RT2661_PA_PE_2GHZ | RT2661_PA_PE_5GHZ); 19779c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_2GHZ(c)) 19789c6307b1SDamien Bergamini tmp |= RT2661_PA_PE_2GHZ; 19799c6307b1SDamien Bergamini else 19809c6307b1SDamien Bergamini tmp |= RT2661_PA_PE_5GHZ; 19819c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR0, tmp); 19829c6307b1SDamien Bergamini } 19839c6307b1SDamien Bergamini 19849c6307b1SDamien Bergamini static void 19859c6307b1SDamien Bergamini rt2661_set_chan(struct rt2661_softc *sc, struct ieee80211_channel *c) 19869c6307b1SDamien Bergamini { 1987*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1988*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 19899c6307b1SDamien Bergamini const struct rfprog *rfprog; 19909c6307b1SDamien Bergamini uint8_t bbp3, bbp94 = RT2661_BBPR94_DEFAULT; 19919c6307b1SDamien Bergamini int8_t power; 19929c6307b1SDamien Bergamini u_int i, chan; 19939c6307b1SDamien Bergamini 19949c6307b1SDamien Bergamini chan = ieee80211_chan2ieee(ic, c); 1995b032f27cSSam Leffler KASSERT(chan != 0 && chan != IEEE80211_CHAN_ANY, ("chan 0x%x", chan)); 1996b032f27cSSam Leffler 19979c6307b1SDamien Bergamini /* select the appropriate RF settings based on what EEPROM says */ 19989c6307b1SDamien Bergamini rfprog = (sc->rfprog == 0) ? rt2661_rf5225_1 : rt2661_rf5225_2; 19999c6307b1SDamien Bergamini 20009c6307b1SDamien Bergamini /* find the settings for this channel (we know it exists) */ 20019c6307b1SDamien Bergamini for (i = 0; rfprog[i].chan != chan; i++); 20029c6307b1SDamien Bergamini 20039c6307b1SDamien Bergamini power = sc->txpow[i]; 20049c6307b1SDamien Bergamini if (power < 0) { 20059c6307b1SDamien Bergamini bbp94 += power; 20069c6307b1SDamien Bergamini power = 0; 20079c6307b1SDamien Bergamini } else if (power > 31) { 20089c6307b1SDamien Bergamini bbp94 += power - 31; 20099c6307b1SDamien Bergamini power = 31; 20109c6307b1SDamien Bergamini } 20119c6307b1SDamien Bergamini 20129c6307b1SDamien Bergamini /* 20139c6307b1SDamien Bergamini * If we are switching from the 2GHz band to the 5GHz band or 20149c6307b1SDamien Bergamini * vice-versa, BBP registers need to be reprogrammed. 20159c6307b1SDamien Bergamini */ 20169c6307b1SDamien Bergamini if (c->ic_flags != sc->sc_curchan->ic_flags) { 20179c6307b1SDamien Bergamini rt2661_select_band(sc, c); 20189c6307b1SDamien Bergamini rt2661_select_antenna(sc); 20199c6307b1SDamien Bergamini } 20209c6307b1SDamien Bergamini sc->sc_curchan = c; 20219c6307b1SDamien Bergamini 20229c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1); 20239c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2); 20249c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7); 20259c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10); 20269c6307b1SDamien Bergamini 20279c6307b1SDamien Bergamini DELAY(200); 20289c6307b1SDamien Bergamini 20299c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1); 20309c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2); 20319c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7 | 1); 20329c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10); 20339c6307b1SDamien Bergamini 20349c6307b1SDamien Bergamini DELAY(200); 20359c6307b1SDamien Bergamini 20369c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1); 20379c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2); 20389c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7); 20399c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10); 20409c6307b1SDamien Bergamini 20419c6307b1SDamien Bergamini /* enable smart mode for MIMO-capable RFs */ 20429c6307b1SDamien Bergamini bbp3 = rt2661_bbp_read(sc, 3); 20439c6307b1SDamien Bergamini 20449c6307b1SDamien Bergamini bbp3 &= ~RT2661_SMART_MODE; 20459c6307b1SDamien Bergamini if (sc->rf_rev == RT2661_RF_5325 || sc->rf_rev == RT2661_RF_2529) 20469c6307b1SDamien Bergamini bbp3 |= RT2661_SMART_MODE; 20479c6307b1SDamien Bergamini 20489c6307b1SDamien Bergamini rt2661_bbp_write(sc, 3, bbp3); 20499c6307b1SDamien Bergamini 20509c6307b1SDamien Bergamini if (bbp94 != RT2661_BBPR94_DEFAULT) 20519c6307b1SDamien Bergamini rt2661_bbp_write(sc, 94, bbp94); 20529c6307b1SDamien Bergamini 20539c6307b1SDamien Bergamini /* 5GHz radio needs a 1ms delay here */ 20549c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(c)) 20559c6307b1SDamien Bergamini DELAY(1000); 20569c6307b1SDamien Bergamini } 20579c6307b1SDamien Bergamini 20589c6307b1SDamien Bergamini static void 20599c6307b1SDamien Bergamini rt2661_set_bssid(struct rt2661_softc *sc, const uint8_t *bssid) 20609c6307b1SDamien Bergamini { 20619c6307b1SDamien Bergamini uint32_t tmp; 20629c6307b1SDamien Bergamini 20639c6307b1SDamien Bergamini tmp = bssid[0] | bssid[1] << 8 | bssid[2] << 16 | bssid[3] << 24; 20649c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR4, tmp); 20659c6307b1SDamien Bergamini 20669c6307b1SDamien Bergamini tmp = bssid[4] | bssid[5] << 8 | RT2661_ONE_BSSID << 16; 20679c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR5, tmp); 20689c6307b1SDamien Bergamini } 20699c6307b1SDamien Bergamini 20709c6307b1SDamien Bergamini static void 20719c6307b1SDamien Bergamini rt2661_set_macaddr(struct rt2661_softc *sc, const uint8_t *addr) 20729c6307b1SDamien Bergamini { 20739c6307b1SDamien Bergamini uint32_t tmp; 20749c6307b1SDamien Bergamini 20759c6307b1SDamien Bergamini tmp = addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24; 20769c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR2, tmp); 20779c6307b1SDamien Bergamini 20789c6307b1SDamien Bergamini tmp = addr[4] | addr[5] << 8; 20799c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR3, tmp); 20809c6307b1SDamien Bergamini } 20819c6307b1SDamien Bergamini 20829c6307b1SDamien Bergamini static void 2083272f6adeSGleb Smirnoff rt2661_update_promisc(struct ieee80211com *ic) 20849c6307b1SDamien Bergamini { 2085272f6adeSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc; 20869c6307b1SDamien Bergamini uint32_t tmp; 20879c6307b1SDamien Bergamini 20889c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 20899c6307b1SDamien Bergamini 20909c6307b1SDamien Bergamini tmp &= ~RT2661_DROP_NOT_TO_ME; 2091*ba2c1fbcSAdrian Chadd if (!(ic->ic_ifp->if_flags & IFF_PROMISC)) 20929c6307b1SDamien Bergamini tmp |= RT2661_DROP_NOT_TO_ME; 20939c6307b1SDamien Bergamini 20949c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 20959c6307b1SDamien Bergamini 2096272f6adeSGleb Smirnoff DPRINTF(sc, "%s promiscuous mode\n", 2097*ba2c1fbcSAdrian Chadd (ic->ic_ifp->if_flags & IFF_PROMISC) ? "entering" : "leaving"); 20989c6307b1SDamien Bergamini } 20999c6307b1SDamien Bergamini 21009c6307b1SDamien Bergamini /* 21019c6307b1SDamien Bergamini * Update QoS (802.11e) settings for each h/w Tx ring. 21029c6307b1SDamien Bergamini */ 21039c6307b1SDamien Bergamini static int 21049c6307b1SDamien Bergamini rt2661_wme_update(struct ieee80211com *ic) 21059c6307b1SDamien Bergamini { 2106*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ic->ic_ifp->if_softc; 21079c6307b1SDamien Bergamini const struct wmeParams *wmep; 21089c6307b1SDamien Bergamini 21099c6307b1SDamien Bergamini wmep = ic->ic_wme.wme_chanParams.cap_wmeParams; 21109c6307b1SDamien Bergamini 21119c6307b1SDamien Bergamini /* XXX: not sure about shifts. */ 21129c6307b1SDamien Bergamini /* XXX: the reference driver plays with AC_VI settings too. */ 21139c6307b1SDamien Bergamini 21149c6307b1SDamien Bergamini /* update TxOp */ 21159c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC_TXOP_CSR0, 21169c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_txopLimit << 16 | 21179c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_txopLimit); 21189c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC_TXOP_CSR1, 21199c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_txopLimit << 16 | 21209c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_txopLimit); 21219c6307b1SDamien Bergamini 21229c6307b1SDamien Bergamini /* update CWmin */ 21239c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_CWMIN_CSR, 21249c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_logcwmin << 12 | 21259c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_logcwmin << 8 | 21269c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_logcwmin << 4 | 21279c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_logcwmin); 21289c6307b1SDamien Bergamini 21299c6307b1SDamien Bergamini /* update CWmax */ 21309c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_CWMAX_CSR, 21319c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_logcwmax << 12 | 21329c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_logcwmax << 8 | 21339c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_logcwmax << 4 | 21349c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_logcwmax); 21359c6307b1SDamien Bergamini 21369c6307b1SDamien Bergamini /* update Aifsn */ 21379c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AIFSN_CSR, 21389c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_aifsn << 12 | 21399c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_aifsn << 8 | 21409c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_aifsn << 4 | 21419c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_aifsn); 21429c6307b1SDamien Bergamini 21439c6307b1SDamien Bergamini return 0; 21449c6307b1SDamien Bergamini } 21459c6307b1SDamien Bergamini 21469c6307b1SDamien Bergamini static void 2147272f6adeSGleb Smirnoff rt2661_update_slot(struct ieee80211com *ic) 21489c6307b1SDamien Bergamini { 2149272f6adeSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc; 21509c6307b1SDamien Bergamini uint8_t slottime; 21519c6307b1SDamien Bergamini uint32_t tmp; 21529c6307b1SDamien Bergamini 21539c6307b1SDamien Bergamini slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20; 21549c6307b1SDamien Bergamini 21559c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_MAC_CSR9); 21569c6307b1SDamien Bergamini tmp = (tmp & ~0xff) | slottime; 21579c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR9, tmp); 21589c6307b1SDamien Bergamini } 21599c6307b1SDamien Bergamini 21609c6307b1SDamien Bergamini static const char * 21619c6307b1SDamien Bergamini rt2661_get_rf(int rev) 21629c6307b1SDamien Bergamini { 21639c6307b1SDamien Bergamini switch (rev) { 21649c6307b1SDamien Bergamini case RT2661_RF_5225: return "RT5225"; 21659c6307b1SDamien Bergamini case RT2661_RF_5325: return "RT5325 (MIMO XR)"; 21669c6307b1SDamien Bergamini case RT2661_RF_2527: return "RT2527"; 21679c6307b1SDamien Bergamini case RT2661_RF_2529: return "RT2529 (MIMO XR)"; 21689c6307b1SDamien Bergamini default: return "unknown"; 21699c6307b1SDamien Bergamini } 21709c6307b1SDamien Bergamini } 21719c6307b1SDamien Bergamini 21729c6307b1SDamien Bergamini static void 217329aca940SSam Leffler rt2661_read_eeprom(struct rt2661_softc *sc, uint8_t macaddr[IEEE80211_ADDR_LEN]) 21749c6307b1SDamien Bergamini { 21759c6307b1SDamien Bergamini uint16_t val; 21769c6307b1SDamien Bergamini int i; 21779c6307b1SDamien Bergamini 21789c6307b1SDamien Bergamini /* read MAC address */ 21799c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC01); 218029aca940SSam Leffler macaddr[0] = val & 0xff; 218129aca940SSam Leffler macaddr[1] = val >> 8; 21829c6307b1SDamien Bergamini 21839c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC23); 218429aca940SSam Leffler macaddr[2] = val & 0xff; 218529aca940SSam Leffler macaddr[3] = val >> 8; 21869c6307b1SDamien Bergamini 21879c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC45); 218829aca940SSam Leffler macaddr[4] = val & 0xff; 218929aca940SSam Leffler macaddr[5] = val >> 8; 21909c6307b1SDamien Bergamini 21919c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_ANTENNA); 21929c6307b1SDamien Bergamini /* XXX: test if different from 0xffff? */ 21939c6307b1SDamien Bergamini sc->rf_rev = (val >> 11) & 0x1f; 21949c6307b1SDamien Bergamini sc->hw_radio = (val >> 10) & 0x1; 21959c6307b1SDamien Bergamini sc->rx_ant = (val >> 4) & 0x3; 21969c6307b1SDamien Bergamini sc->tx_ant = (val >> 2) & 0x3; 21979c6307b1SDamien Bergamini sc->nb_ant = val & 0x3; 21989c6307b1SDamien Bergamini 2199b032f27cSSam Leffler DPRINTF(sc, "RF revision=%d\n", sc->rf_rev); 22009c6307b1SDamien Bergamini 22019c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_CONFIG2); 22029c6307b1SDamien Bergamini sc->ext_5ghz_lna = (val >> 6) & 0x1; 22039c6307b1SDamien Bergamini sc->ext_2ghz_lna = (val >> 4) & 0x1; 22049c6307b1SDamien Bergamini 2205b032f27cSSam Leffler DPRINTF(sc, "External 2GHz LNA=%d\nExternal 5GHz LNA=%d\n", 2206b032f27cSSam Leffler sc->ext_2ghz_lna, sc->ext_5ghz_lna); 22079c6307b1SDamien Bergamini 22089c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_2GHZ_OFFSET); 22099c6307b1SDamien Bergamini if ((val & 0xff) != 0xff) 22109c6307b1SDamien Bergamini sc->rssi_2ghz_corr = (int8_t)(val & 0xff); /* signed */ 22119c6307b1SDamien Bergamini 221268e8e04eSSam Leffler /* Only [-10, 10] is valid */ 221368e8e04eSSam Leffler if (sc->rssi_2ghz_corr < -10 || sc->rssi_2ghz_corr > 10) 221468e8e04eSSam Leffler sc->rssi_2ghz_corr = 0; 221568e8e04eSSam Leffler 22169c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_5GHZ_OFFSET); 22179c6307b1SDamien Bergamini if ((val & 0xff) != 0xff) 22189c6307b1SDamien Bergamini sc->rssi_5ghz_corr = (int8_t)(val & 0xff); /* signed */ 22199c6307b1SDamien Bergamini 222068e8e04eSSam Leffler /* Only [-10, 10] is valid */ 222168e8e04eSSam Leffler if (sc->rssi_5ghz_corr < -10 || sc->rssi_5ghz_corr > 10) 222268e8e04eSSam Leffler sc->rssi_5ghz_corr = 0; 222368e8e04eSSam Leffler 22249c6307b1SDamien Bergamini /* adjust RSSI correction for external low-noise amplifier */ 22259c6307b1SDamien Bergamini if (sc->ext_2ghz_lna) 22269c6307b1SDamien Bergamini sc->rssi_2ghz_corr -= 14; 22279c6307b1SDamien Bergamini if (sc->ext_5ghz_lna) 22289c6307b1SDamien Bergamini sc->rssi_5ghz_corr -= 14; 22299c6307b1SDamien Bergamini 2230b032f27cSSam Leffler DPRINTF(sc, "RSSI 2GHz corr=%d\nRSSI 5GHz corr=%d\n", 2231b032f27cSSam Leffler sc->rssi_2ghz_corr, sc->rssi_5ghz_corr); 22329c6307b1SDamien Bergamini 22339c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_FREQ_OFFSET); 22349c6307b1SDamien Bergamini if ((val >> 8) != 0xff) 22359c6307b1SDamien Bergamini sc->rfprog = (val >> 8) & 0x3; 22369c6307b1SDamien Bergamini if ((val & 0xff) != 0xff) 22379c6307b1SDamien Bergamini sc->rffreq = val & 0xff; 22389c6307b1SDamien Bergamini 2239b032f27cSSam Leffler DPRINTF(sc, "RF prog=%d\nRF freq=%d\n", sc->rfprog, sc->rffreq); 22409c6307b1SDamien Bergamini 22419c6307b1SDamien Bergamini /* read Tx power for all a/b/g channels */ 22429c6307b1SDamien Bergamini for (i = 0; i < 19; i++) { 22439c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_TXPOWER + i); 22449c6307b1SDamien Bergamini sc->txpow[i * 2] = (int8_t)(val >> 8); /* signed */ 2245b032f27cSSam Leffler DPRINTF(sc, "Channel=%d Tx power=%d\n", 2246b032f27cSSam Leffler rt2661_rf5225_1[i * 2].chan, sc->txpow[i * 2]); 22479c6307b1SDamien Bergamini sc->txpow[i * 2 + 1] = (int8_t)(val & 0xff); /* signed */ 2248b032f27cSSam Leffler DPRINTF(sc, "Channel=%d Tx power=%d\n", 2249b032f27cSSam Leffler rt2661_rf5225_1[i * 2 + 1].chan, sc->txpow[i * 2 + 1]); 22509c6307b1SDamien Bergamini } 22519c6307b1SDamien Bergamini 22529c6307b1SDamien Bergamini /* read vendor-specific BBP values */ 22539c6307b1SDamien Bergamini for (i = 0; i < 16; i++) { 22549c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_BBP_BASE + i); 22559c6307b1SDamien Bergamini if (val == 0 || val == 0xffff) 22569c6307b1SDamien Bergamini continue; /* skip invalid entries */ 22579c6307b1SDamien Bergamini sc->bbp_prom[i].reg = val >> 8; 22589c6307b1SDamien Bergamini sc->bbp_prom[i].val = val & 0xff; 2259b032f27cSSam Leffler DPRINTF(sc, "BBP R%d=%02x\n", sc->bbp_prom[i].reg, 2260b032f27cSSam Leffler sc->bbp_prom[i].val); 22619c6307b1SDamien Bergamini } 22629c6307b1SDamien Bergamini } 22639c6307b1SDamien Bergamini 22649c6307b1SDamien Bergamini static int 22659c6307b1SDamien Bergamini rt2661_bbp_init(struct rt2661_softc *sc) 22669c6307b1SDamien Bergamini { 22679c6307b1SDamien Bergamini #define N(a) (sizeof (a) / sizeof ((a)[0])) 22689c6307b1SDamien Bergamini int i, ntries; 22699c6307b1SDamien Bergamini uint8_t val; 22709c6307b1SDamien Bergamini 22719c6307b1SDamien Bergamini /* wait for BBP to be ready */ 22729c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 22739c6307b1SDamien Bergamini val = rt2661_bbp_read(sc, 0); 22749c6307b1SDamien Bergamini if (val != 0 && val != 0xff) 22759c6307b1SDamien Bergamini break; 22769c6307b1SDamien Bergamini DELAY(100); 22779c6307b1SDamien Bergamini } 22789c6307b1SDamien Bergamini if (ntries == 100) { 22799c6307b1SDamien Bergamini device_printf(sc->sc_dev, "timeout waiting for BBP\n"); 22809c6307b1SDamien Bergamini return EIO; 22819c6307b1SDamien Bergamini } 22829c6307b1SDamien Bergamini 22839c6307b1SDamien Bergamini /* initialize BBP registers to default values */ 22849c6307b1SDamien Bergamini for (i = 0; i < N(rt2661_def_bbp); i++) { 22859c6307b1SDamien Bergamini rt2661_bbp_write(sc, rt2661_def_bbp[i].reg, 22869c6307b1SDamien Bergamini rt2661_def_bbp[i].val); 22879c6307b1SDamien Bergamini } 22889c6307b1SDamien Bergamini 22899c6307b1SDamien Bergamini /* write vendor-specific BBP values (from EEPROM) */ 22909c6307b1SDamien Bergamini for (i = 0; i < 16; i++) { 22919c6307b1SDamien Bergamini if (sc->bbp_prom[i].reg == 0) 22929c6307b1SDamien Bergamini continue; 22939c6307b1SDamien Bergamini rt2661_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val); 22949c6307b1SDamien Bergamini } 22959c6307b1SDamien Bergamini 22969c6307b1SDamien Bergamini return 0; 22979c6307b1SDamien Bergamini #undef N 22989c6307b1SDamien Bergamini } 22999c6307b1SDamien Bergamini 23009c6307b1SDamien Bergamini static void 2301b032f27cSSam Leffler rt2661_init_locked(struct rt2661_softc *sc) 23029c6307b1SDamien Bergamini { 23039c6307b1SDamien Bergamini #define N(a) (sizeof (a) / sizeof ((a)[0])) 2304*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 2305*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 23069c6307b1SDamien Bergamini uint32_t tmp, sta[3]; 2307b032f27cSSam Leffler int i, error, ntries; 23089c6307b1SDamien Bergamini 2309b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 2310b032f27cSSam Leffler 2311b032f27cSSam Leffler if ((sc->sc_flags & RAL_FW_LOADED) == 0) { 2312b032f27cSSam Leffler error = rt2661_load_microcode(sc); 2313b032f27cSSam Leffler if (error != 0) { 2314*ba2c1fbcSAdrian Chadd if_printf(ifp, 2315b032f27cSSam Leffler "%s: could not load 8051 microcode, error %d\n", 2316b032f27cSSam Leffler __func__, error); 2317b032f27cSSam Leffler return; 2318b032f27cSSam Leffler } 2319b032f27cSSam Leffler sc->sc_flags |= RAL_FW_LOADED; 2320b032f27cSSam Leffler } 2321d0934eb1SDamien Bergamini 232268e8e04eSSam Leffler rt2661_stop_locked(sc); 23239c6307b1SDamien Bergamini 23249c6307b1SDamien Bergamini /* initialize Tx rings */ 23259c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC1_BASE_CSR, sc->txq[1].physaddr); 23269c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC0_BASE_CSR, sc->txq[0].physaddr); 23279c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC2_BASE_CSR, sc->txq[2].physaddr); 23289c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC3_BASE_CSR, sc->txq[3].physaddr); 23299c6307b1SDamien Bergamini 23309c6307b1SDamien Bergamini /* initialize Mgt ring */ 23319c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MGT_BASE_CSR, sc->mgtq.physaddr); 23329c6307b1SDamien Bergamini 23339c6307b1SDamien Bergamini /* initialize Rx ring */ 23349c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_BASE_CSR, sc->rxq.physaddr); 23359c6307b1SDamien Bergamini 23369c6307b1SDamien Bergamini /* initialize Tx rings sizes */ 23379c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_RING_CSR0, 23389c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 24 | 23399c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 16 | 23409c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 8 | 23419c6307b1SDamien Bergamini RT2661_TX_RING_COUNT); 23429c6307b1SDamien Bergamini 23439c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_RING_CSR1, 23449c6307b1SDamien Bergamini RT2661_TX_DESC_WSIZE << 16 | 23459c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 8 | /* XXX: HCCA ring unused */ 23469c6307b1SDamien Bergamini RT2661_MGT_RING_COUNT); 23479c6307b1SDamien Bergamini 23489c6307b1SDamien Bergamini /* initialize Rx rings */ 23499c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_RING_CSR, 23509c6307b1SDamien Bergamini RT2661_RX_DESC_BACK << 16 | 23519c6307b1SDamien Bergamini RT2661_RX_DESC_WSIZE << 8 | 23529c6307b1SDamien Bergamini RT2661_RX_RING_COUNT); 23539c6307b1SDamien Bergamini 23549c6307b1SDamien Bergamini /* XXX: some magic here */ 23559c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_DMA_DST_CSR, 0xaa); 23569c6307b1SDamien Bergamini 23579c6307b1SDamien Bergamini /* load base addresses of all 5 Tx rings (4 data + 1 mgt) */ 23589c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_LOAD_TX_RING_CSR, 0x1f); 23599c6307b1SDamien Bergamini 23609c6307b1SDamien Bergamini /* load base address of Rx ring */ 23619c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 2); 23629c6307b1SDamien Bergamini 23639c6307b1SDamien Bergamini /* initialize MAC registers to default values */ 23649c6307b1SDamien Bergamini for (i = 0; i < N(rt2661_def_mac); i++) 23659c6307b1SDamien Bergamini RAL_WRITE(sc, rt2661_def_mac[i].reg, rt2661_def_mac[i].val); 23669c6307b1SDamien Bergamini 2367*ba2c1fbcSAdrian Chadd rt2661_set_macaddr(sc, IF_LLADDR(ifp)); 23689c6307b1SDamien Bergamini 23699c6307b1SDamien Bergamini /* set host ready */ 23709c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 3); 23719c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 0); 23729c6307b1SDamien Bergamini 23739c6307b1SDamien Bergamini /* wait for BBP/RF to wakeup */ 23749c6307b1SDamien Bergamini for (ntries = 0; ntries < 1000; ntries++) { 23759c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_MAC_CSR12) & 8) 23769c6307b1SDamien Bergamini break; 23779c6307b1SDamien Bergamini DELAY(1000); 23789c6307b1SDamien Bergamini } 23799c6307b1SDamien Bergamini if (ntries == 1000) { 23809c6307b1SDamien Bergamini printf("timeout waiting for BBP/RF to wakeup\n"); 238168e8e04eSSam Leffler rt2661_stop_locked(sc); 23829c6307b1SDamien Bergamini return; 23839c6307b1SDamien Bergamini } 23849c6307b1SDamien Bergamini 23859c6307b1SDamien Bergamini if (rt2661_bbp_init(sc) != 0) { 238668e8e04eSSam Leffler rt2661_stop_locked(sc); 23879c6307b1SDamien Bergamini return; 23889c6307b1SDamien Bergamini } 23899c6307b1SDamien Bergamini 23909c6307b1SDamien Bergamini /* select default channel */ 23919c6307b1SDamien Bergamini sc->sc_curchan = ic->ic_curchan; 23929c6307b1SDamien Bergamini rt2661_select_band(sc, sc->sc_curchan); 23939c6307b1SDamien Bergamini rt2661_select_antenna(sc); 23949c6307b1SDamien Bergamini rt2661_set_chan(sc, sc->sc_curchan); 23959c6307b1SDamien Bergamini 23969c6307b1SDamien Bergamini /* update Rx filter */ 23979c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0) & 0xffff; 23989c6307b1SDamien Bergamini 23999c6307b1SDamien Bergamini tmp |= RT2661_DROP_PHY_ERROR | RT2661_DROP_CRC_ERROR; 24009c6307b1SDamien Bergamini if (ic->ic_opmode != IEEE80211_M_MONITOR) { 24019c6307b1SDamien Bergamini tmp |= RT2661_DROP_CTL | RT2661_DROP_VER_ERROR | 24029c6307b1SDamien Bergamini RT2661_DROP_ACKCTS; 240359aa14a9SRui Paulo if (ic->ic_opmode != IEEE80211_M_HOSTAP && 240459aa14a9SRui Paulo ic->ic_opmode != IEEE80211_M_MBSS) 24059c6307b1SDamien Bergamini tmp |= RT2661_DROP_TODS; 2406*ba2c1fbcSAdrian Chadd if (!(ifp->if_flags & IFF_PROMISC)) 24079c6307b1SDamien Bergamini tmp |= RT2661_DROP_NOT_TO_ME; 24089c6307b1SDamien Bergamini } 24099c6307b1SDamien Bergamini 24109c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 24119c6307b1SDamien Bergamini 24129c6307b1SDamien Bergamini /* clear STA registers */ 24139c6307b1SDamien Bergamini RAL_READ_REGION_4(sc, RT2661_STA_CSR0, sta, N(sta)); 24149c6307b1SDamien Bergamini 24159c6307b1SDamien Bergamini /* initialize ASIC */ 24169c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 4); 24179c6307b1SDamien Bergamini 24189c6307b1SDamien Bergamini /* clear any pending interrupt */ 24199c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff); 24209c6307b1SDamien Bergamini 24219c6307b1SDamien Bergamini /* enable interrupts */ 24229c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10); 24239c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0); 24249c6307b1SDamien Bergamini 24259c6307b1SDamien Bergamini /* kick Rx */ 24269c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 1); 24279c6307b1SDamien Bergamini 2428*ba2c1fbcSAdrian Chadd ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 2429*ba2c1fbcSAdrian Chadd ifp->if_drv_flags |= IFF_DRV_RUNNING; 24309c6307b1SDamien Bergamini 2431b032f27cSSam Leffler callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc); 2432d0934eb1SDamien Bergamini #undef N 24339c6307b1SDamien Bergamini } 24349c6307b1SDamien Bergamini 2435b032f27cSSam Leffler static void 2436b032f27cSSam Leffler rt2661_init(void *priv) 24379c6307b1SDamien Bergamini { 24389c6307b1SDamien Bergamini struct rt2661_softc *sc = priv; 2439*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 2440*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 244168e8e04eSSam Leffler 244268e8e04eSSam Leffler RAL_LOCK(sc); 2443b032f27cSSam Leffler rt2661_init_locked(sc); 244468e8e04eSSam Leffler RAL_UNLOCK(sc); 2445b032f27cSSam Leffler 2446*ba2c1fbcSAdrian Chadd if (ifp->if_drv_flags & IFF_DRV_RUNNING) 244777197f9cSAndrew Thompson ieee80211_start_all(ic); /* start all vap's */ 244868e8e04eSSam Leffler } 244968e8e04eSSam Leffler 245068e8e04eSSam Leffler void 245168e8e04eSSam Leffler rt2661_stop_locked(struct rt2661_softc *sc) 245268e8e04eSSam Leffler { 2453*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 245479d2c5e8SGleb Smirnoff uint32_t tmp; 2455*ba2c1fbcSAdrian Chadd volatile int *flags = &sc->sc_flags; 24569c6307b1SDamien Bergamini 2457b032f27cSSam Leffler while (*flags & RAL_INPUT_RUNNING) 245868e8e04eSSam Leffler msleep(sc, &sc->sc_mtx, 0, "ralrunning", hz/10); 2459b032f27cSSam Leffler 2460b032f27cSSam Leffler callout_stop(&sc->watchdog_ch); 2461b032f27cSSam Leffler sc->sc_tx_timer = 0; 246268e8e04eSSam Leffler 2463*ba2c1fbcSAdrian Chadd if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 2464*ba2c1fbcSAdrian Chadd ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 24659c6307b1SDamien Bergamini 24669c6307b1SDamien Bergamini /* abort Tx (for all 5 Tx rings) */ 24679c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 0x1f << 16); 24689c6307b1SDamien Bergamini 24699c6307b1SDamien Bergamini /* disable Rx (value remains after reset!) */ 24709c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 24719c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX); 24729c6307b1SDamien Bergamini 24739c6307b1SDamien Bergamini /* reset ASIC */ 24749c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 3); 24759c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 0); 24769c6307b1SDamien Bergamini 24779c6307b1SDamien Bergamini /* disable interrupts */ 2478d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffffff); 24799c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff); 24809c6307b1SDamien Bergamini 2481d0934eb1SDamien Bergamini /* clear any pending interrupt */ 2482d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff); 2483d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, 0xffffffff); 2484d0934eb1SDamien Bergamini 24859c6307b1SDamien Bergamini /* reset Tx and Rx rings */ 24869c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[0]); 24879c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[1]); 24889c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[2]); 24899c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[3]); 24909c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->mgtq); 24919c6307b1SDamien Bergamini rt2661_reset_rx_ring(sc, &sc->rxq); 24929c6307b1SDamien Bergamini } 249368e8e04eSSam Leffler } 24949c6307b1SDamien Bergamini 2495b032f27cSSam Leffler void 2496b032f27cSSam Leffler rt2661_stop(void *priv) 24979c6307b1SDamien Bergamini { 2498b032f27cSSam Leffler struct rt2661_softc *sc = priv; 24999c6307b1SDamien Bergamini 2500b032f27cSSam Leffler RAL_LOCK(sc); 2501b032f27cSSam Leffler rt2661_stop_locked(sc); 2502b032f27cSSam Leffler RAL_UNLOCK(sc); 2503b032f27cSSam Leffler } 2504b032f27cSSam Leffler 2505b032f27cSSam Leffler static int 2506b032f27cSSam Leffler rt2661_load_microcode(struct rt2661_softc *sc) 2507b032f27cSSam Leffler { 2508*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 2509b032f27cSSam Leffler const struct firmware *fp; 2510b032f27cSSam Leffler const char *imagename; 2511b032f27cSSam Leffler int ntries, error; 2512b032f27cSSam Leffler 2513b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 2514b032f27cSSam Leffler 2515b032f27cSSam Leffler switch (sc->sc_id) { 2516b032f27cSSam Leffler case 0x0301: imagename = "rt2561sfw"; break; 2517b032f27cSSam Leffler case 0x0302: imagename = "rt2561fw"; break; 2518b032f27cSSam Leffler case 0x0401: imagename = "rt2661fw"; break; 2519b032f27cSSam Leffler default: 2520*ba2c1fbcSAdrian Chadd if_printf(ifp, "%s: unexpected pci device id 0x%x, " 2521b032f27cSSam Leffler "don't know how to retrieve firmware\n", 2522b032f27cSSam Leffler __func__, sc->sc_id); 2523b032f27cSSam Leffler return EINVAL; 2524b032f27cSSam Leffler } 2525b032f27cSSam Leffler RAL_UNLOCK(sc); 2526b032f27cSSam Leffler fp = firmware_get(imagename); 2527b032f27cSSam Leffler RAL_LOCK(sc); 2528b032f27cSSam Leffler if (fp == NULL) { 2529*ba2c1fbcSAdrian Chadd if_printf(ifp, "%s: unable to retrieve firmware image %s\n", 2530b032f27cSSam Leffler __func__, imagename); 2531b032f27cSSam Leffler return EINVAL; 2532b032f27cSSam Leffler } 2533b032f27cSSam Leffler 2534b032f27cSSam Leffler /* 2535b032f27cSSam Leffler * Load 8051 microcode into NIC. 2536b032f27cSSam Leffler */ 25379c6307b1SDamien Bergamini /* reset 8051 */ 25389c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET); 25399c6307b1SDamien Bergamini 25409c6307b1SDamien Bergamini /* cancel any pending Host to MCU command */ 25419c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 0); 25429c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff); 25439c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_HOST_CMD_CSR, 0); 25449c6307b1SDamien Bergamini 25459c6307b1SDamien Bergamini /* write 8051's microcode */ 25469c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET | RT2661_MCU_SEL); 2547b032f27cSSam Leffler RAL_WRITE_REGION_1(sc, RT2661_MCU_CODE_BASE, fp->data, fp->datasize); 25489c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET); 25499c6307b1SDamien Bergamini 25509c6307b1SDamien Bergamini /* kick 8051's ass */ 25519c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, 0); 25529c6307b1SDamien Bergamini 25539c6307b1SDamien Bergamini /* wait for 8051 to initialize */ 25549c6307b1SDamien Bergamini for (ntries = 0; ntries < 500; ntries++) { 25559c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_MCU_CNTL_CSR) & RT2661_MCU_READY) 25569c6307b1SDamien Bergamini break; 25579c6307b1SDamien Bergamini DELAY(100); 25589c6307b1SDamien Bergamini } 25599c6307b1SDamien Bergamini if (ntries == 500) { 2560*ba2c1fbcSAdrian Chadd if_printf(ifp, "%s: timeout waiting for MCU to initialize\n", 2561*ba2c1fbcSAdrian Chadd __func__); 2562b032f27cSSam Leffler error = EIO; 2563b032f27cSSam Leffler } else 2564b032f27cSSam Leffler error = 0; 2565b032f27cSSam Leffler 2566b032f27cSSam Leffler firmware_put(fp, FIRMWARE_UNLOAD); 2567b032f27cSSam Leffler return error; 25689c6307b1SDamien Bergamini } 25699c6307b1SDamien Bergamini 25709c6307b1SDamien Bergamini #ifdef notyet 25719c6307b1SDamien Bergamini /* 25729c6307b1SDamien Bergamini * Dynamically tune Rx sensitivity (BBP register 17) based on average RSSI and 25739c6307b1SDamien Bergamini * false CCA count. This function is called periodically (every seconds) when 25749c6307b1SDamien Bergamini * in the RUN state. Values taken from the reference driver. 25759c6307b1SDamien Bergamini */ 25769c6307b1SDamien Bergamini static void 25779c6307b1SDamien Bergamini rt2661_rx_tune(struct rt2661_softc *sc) 25789c6307b1SDamien Bergamini { 25799c6307b1SDamien Bergamini uint8_t bbp17; 25809c6307b1SDamien Bergamini uint16_t cca; 25819c6307b1SDamien Bergamini int lo, hi, dbm; 25829c6307b1SDamien Bergamini 25839c6307b1SDamien Bergamini /* 25849c6307b1SDamien Bergamini * Tuning range depends on operating band and on the presence of an 25859c6307b1SDamien Bergamini * external low-noise amplifier. 25869c6307b1SDamien Bergamini */ 25879c6307b1SDamien Bergamini lo = 0x20; 25889c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan)) 25899c6307b1SDamien Bergamini lo += 0x08; 25909c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan) && sc->ext_2ghz_lna) || 25919c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan) && sc->ext_5ghz_lna)) 25929c6307b1SDamien Bergamini lo += 0x10; 25939c6307b1SDamien Bergamini hi = lo + 0x20; 25949c6307b1SDamien Bergamini 25959c6307b1SDamien Bergamini /* retrieve false CCA count since last call (clear on read) */ 25969c6307b1SDamien Bergamini cca = RAL_READ(sc, RT2661_STA_CSR1) & 0xffff; 25979c6307b1SDamien Bergamini 25989c6307b1SDamien Bergamini if (dbm >= -35) { 25999c6307b1SDamien Bergamini bbp17 = 0x60; 26009c6307b1SDamien Bergamini } else if (dbm >= -58) { 26019c6307b1SDamien Bergamini bbp17 = hi; 26029c6307b1SDamien Bergamini } else if (dbm >= -66) { 26039c6307b1SDamien Bergamini bbp17 = lo + 0x10; 26049c6307b1SDamien Bergamini } else if (dbm >= -74) { 26059c6307b1SDamien Bergamini bbp17 = lo + 0x08; 26069c6307b1SDamien Bergamini } else { 26079c6307b1SDamien Bergamini /* RSSI < -74dBm, tune using false CCA count */ 26089c6307b1SDamien Bergamini 26099c6307b1SDamien Bergamini bbp17 = sc->bbp17; /* current value */ 26109c6307b1SDamien Bergamini 26119c6307b1SDamien Bergamini hi -= 2 * (-74 - dbm); 26129c6307b1SDamien Bergamini if (hi < lo) 26139c6307b1SDamien Bergamini hi = lo; 26149c6307b1SDamien Bergamini 26159c6307b1SDamien Bergamini if (bbp17 > hi) { 26169c6307b1SDamien Bergamini bbp17 = hi; 26179c6307b1SDamien Bergamini 26189c6307b1SDamien Bergamini } else if (cca > 512) { 26199c6307b1SDamien Bergamini if (++bbp17 > hi) 26209c6307b1SDamien Bergamini bbp17 = hi; 26219c6307b1SDamien Bergamini } else if (cca < 100) { 26229c6307b1SDamien Bergamini if (--bbp17 < lo) 26239c6307b1SDamien Bergamini bbp17 = lo; 26249c6307b1SDamien Bergamini } 26259c6307b1SDamien Bergamini } 26269c6307b1SDamien Bergamini 26279c6307b1SDamien Bergamini if (bbp17 != sc->bbp17) { 26289c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, bbp17); 26299c6307b1SDamien Bergamini sc->bbp17 = bbp17; 26309c6307b1SDamien Bergamini } 26319c6307b1SDamien Bergamini } 26329c6307b1SDamien Bergamini 26339c6307b1SDamien Bergamini /* 26349c6307b1SDamien Bergamini * Enter/Leave radar detection mode. 26359c6307b1SDamien Bergamini * This is for 802.11h additional regulatory domains. 26369c6307b1SDamien Bergamini */ 26379c6307b1SDamien Bergamini static void 26389c6307b1SDamien Bergamini rt2661_radar_start(struct rt2661_softc *sc) 26399c6307b1SDamien Bergamini { 26409c6307b1SDamien Bergamini uint32_t tmp; 26419c6307b1SDamien Bergamini 26429c6307b1SDamien Bergamini /* disable Rx */ 26439c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 26449c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX); 26459c6307b1SDamien Bergamini 26469c6307b1SDamien Bergamini rt2661_bbp_write(sc, 82, 0x20); 26479c6307b1SDamien Bergamini rt2661_bbp_write(sc, 83, 0x00); 26489c6307b1SDamien Bergamini rt2661_bbp_write(sc, 84, 0x40); 26499c6307b1SDamien Bergamini 26509c6307b1SDamien Bergamini /* save current BBP registers values */ 26519c6307b1SDamien Bergamini sc->bbp18 = rt2661_bbp_read(sc, 18); 26529c6307b1SDamien Bergamini sc->bbp21 = rt2661_bbp_read(sc, 21); 26539c6307b1SDamien Bergamini sc->bbp22 = rt2661_bbp_read(sc, 22); 26549c6307b1SDamien Bergamini sc->bbp16 = rt2661_bbp_read(sc, 16); 26559c6307b1SDamien Bergamini sc->bbp17 = rt2661_bbp_read(sc, 17); 26569c6307b1SDamien Bergamini sc->bbp64 = rt2661_bbp_read(sc, 64); 26579c6307b1SDamien Bergamini 26589c6307b1SDamien Bergamini rt2661_bbp_write(sc, 18, 0xff); 26599c6307b1SDamien Bergamini rt2661_bbp_write(sc, 21, 0x3f); 26609c6307b1SDamien Bergamini rt2661_bbp_write(sc, 22, 0x3f); 26619c6307b1SDamien Bergamini rt2661_bbp_write(sc, 16, 0xbd); 26629c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, sc->ext_5ghz_lna ? 0x44 : 0x34); 26639c6307b1SDamien Bergamini rt2661_bbp_write(sc, 64, 0x21); 26649c6307b1SDamien Bergamini 26659c6307b1SDamien Bergamini /* restore Rx filter */ 26669c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 26679c6307b1SDamien Bergamini } 26689c6307b1SDamien Bergamini 26699c6307b1SDamien Bergamini static int 26709c6307b1SDamien Bergamini rt2661_radar_stop(struct rt2661_softc *sc) 26719c6307b1SDamien Bergamini { 26729c6307b1SDamien Bergamini uint8_t bbp66; 26739c6307b1SDamien Bergamini 26749c6307b1SDamien Bergamini /* read radar detection result */ 26759c6307b1SDamien Bergamini bbp66 = rt2661_bbp_read(sc, 66); 26769c6307b1SDamien Bergamini 26779c6307b1SDamien Bergamini /* restore BBP registers values */ 26789c6307b1SDamien Bergamini rt2661_bbp_write(sc, 16, sc->bbp16); 26799c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, sc->bbp17); 26809c6307b1SDamien Bergamini rt2661_bbp_write(sc, 18, sc->bbp18); 26819c6307b1SDamien Bergamini rt2661_bbp_write(sc, 21, sc->bbp21); 26829c6307b1SDamien Bergamini rt2661_bbp_write(sc, 22, sc->bbp22); 26839c6307b1SDamien Bergamini rt2661_bbp_write(sc, 64, sc->bbp64); 26849c6307b1SDamien Bergamini 26859c6307b1SDamien Bergamini return bbp66 == 1; 26869c6307b1SDamien Bergamini } 26879c6307b1SDamien Bergamini #endif 26889c6307b1SDamien Bergamini 26899c6307b1SDamien Bergamini static int 2690b032f27cSSam Leffler rt2661_prepare_beacon(struct rt2661_softc *sc, struct ieee80211vap *vap) 26919c6307b1SDamien Bergamini { 2692b032f27cSSam Leffler struct ieee80211com *ic = vap->iv_ic; 26939c6307b1SDamien Bergamini struct ieee80211_beacon_offsets bo; 26949c6307b1SDamien Bergamini struct rt2661_tx_desc desc; 26959c6307b1SDamien Bergamini struct mbuf *m0; 26969c6307b1SDamien Bergamini int rate; 26979c6307b1SDamien Bergamini 2698b032f27cSSam Leffler m0 = ieee80211_beacon_alloc(vap->iv_bss, &bo); 26999c6307b1SDamien Bergamini if (m0 == NULL) { 27009c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate beacon frame\n"); 27019c6307b1SDamien Bergamini return ENOBUFS; 27029c6307b1SDamien Bergamini } 27039c6307b1SDamien Bergamini 27049c6307b1SDamien Bergamini /* send beacons at the lowest available rate */ 2705b032f27cSSam Leffler rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan) ? 12 : 2; 27069c6307b1SDamien Bergamini 27079c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, &desc, RT2661_TX_TIMESTAMP, RT2661_TX_HWSEQ, 27089c6307b1SDamien Bergamini m0->m_pkthdr.len, rate, NULL, 0, RT2661_QID_MGT); 27099c6307b1SDamien Bergamini 27109c6307b1SDamien Bergamini /* copy the first 24 bytes of Tx descriptor into NIC memory */ 27119c6307b1SDamien Bergamini RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0, (uint8_t *)&desc, 24); 27129c6307b1SDamien Bergamini 27139c6307b1SDamien Bergamini /* copy beacon header and payload into NIC memory */ 27149c6307b1SDamien Bergamini RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0 + 24, 27159c6307b1SDamien Bergamini mtod(m0, uint8_t *), m0->m_pkthdr.len); 27169c6307b1SDamien Bergamini 27179c6307b1SDamien Bergamini m_freem(m0); 27189c6307b1SDamien Bergamini 27199c6307b1SDamien Bergamini return 0; 27209c6307b1SDamien Bergamini } 27219c6307b1SDamien Bergamini 27229c6307b1SDamien Bergamini /* 27239c6307b1SDamien Bergamini * Enable TSF synchronization and tell h/w to start sending beacons for IBSS 27249c6307b1SDamien Bergamini * and HostAP operating modes. 27259c6307b1SDamien Bergamini */ 27269c6307b1SDamien Bergamini static void 27279c6307b1SDamien Bergamini rt2661_enable_tsf_sync(struct rt2661_softc *sc) 27289c6307b1SDamien Bergamini { 2729*ba2c1fbcSAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 2730*ba2c1fbcSAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 2731b032f27cSSam Leffler struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps); 27329c6307b1SDamien Bergamini uint32_t tmp; 27339c6307b1SDamien Bergamini 2734b032f27cSSam Leffler if (vap->iv_opmode != IEEE80211_M_STA) { 27359c6307b1SDamien Bergamini /* 27369c6307b1SDamien Bergamini * Change default 16ms TBTT adjustment to 8ms. 27379c6307b1SDamien Bergamini * Must be done before enabling beacon generation. 27389c6307b1SDamien Bergamini */ 27399c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR10, 1 << 12 | 8); 27409c6307b1SDamien Bergamini } 27419c6307b1SDamien Bergamini 27429c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000; 27439c6307b1SDamien Bergamini 27449c6307b1SDamien Bergamini /* set beacon interval (in 1/16ms unit) */ 2745b032f27cSSam Leffler tmp |= vap->iv_bss->ni_intval * 16; 27469c6307b1SDamien Bergamini 27479c6307b1SDamien Bergamini tmp |= RT2661_TSF_TICKING | RT2661_ENABLE_TBTT; 2748b032f27cSSam Leffler if (vap->iv_opmode == IEEE80211_M_STA) 27499c6307b1SDamien Bergamini tmp |= RT2661_TSF_MODE(1); 27509c6307b1SDamien Bergamini else 27519c6307b1SDamien Bergamini tmp |= RT2661_TSF_MODE(2) | RT2661_GENERATE_BEACON; 27529c6307b1SDamien Bergamini 27539c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp); 27549c6307b1SDamien Bergamini } 27559c6307b1SDamien Bergamini 27565463c4a4SSam Leffler static void 27575463c4a4SSam Leffler rt2661_enable_tsf(struct rt2661_softc *sc) 27585463c4a4SSam Leffler { 27595463c4a4SSam Leffler RAL_WRITE(sc, RT2661_TXRX_CSR9, 27605463c4a4SSam Leffler (RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000) 27615463c4a4SSam Leffler | RT2661_TSF_TICKING | RT2661_TSF_MODE(2)); 27625463c4a4SSam Leffler } 27635463c4a4SSam Leffler 27649c6307b1SDamien Bergamini /* 27659c6307b1SDamien Bergamini * Retrieve the "Received Signal Strength Indicator" from the raw values 27669c6307b1SDamien Bergamini * contained in Rx descriptors. The computation depends on which band the 27679c6307b1SDamien Bergamini * frame was received. Correction values taken from the reference driver. 27689c6307b1SDamien Bergamini */ 27699c6307b1SDamien Bergamini static int 27709c6307b1SDamien Bergamini rt2661_get_rssi(struct rt2661_softc *sc, uint8_t raw) 27719c6307b1SDamien Bergamini { 27729c6307b1SDamien Bergamini int lna, agc, rssi; 27739c6307b1SDamien Bergamini 27749c6307b1SDamien Bergamini lna = (raw >> 5) & 0x3; 27759c6307b1SDamien Bergamini agc = raw & 0x1f; 27769c6307b1SDamien Bergamini 277768e8e04eSSam Leffler if (lna == 0) { 277868e8e04eSSam Leffler /* 277968e8e04eSSam Leffler * No mapping available. 278068e8e04eSSam Leffler * 278168e8e04eSSam Leffler * NB: Since RSSI is relative to noise floor, -1 is 278268e8e04eSSam Leffler * adequate for caller to know error happened. 278368e8e04eSSam Leffler */ 278468e8e04eSSam Leffler return -1; 278568e8e04eSSam Leffler } 278668e8e04eSSam Leffler 278768e8e04eSSam Leffler rssi = (2 * agc) - RT2661_NOISE_FLOOR; 27889c6307b1SDamien Bergamini 27899c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan)) { 27909c6307b1SDamien Bergamini rssi += sc->rssi_2ghz_corr; 27919c6307b1SDamien Bergamini 27929c6307b1SDamien Bergamini if (lna == 1) 27939c6307b1SDamien Bergamini rssi -= 64; 27949c6307b1SDamien Bergamini else if (lna == 2) 27959c6307b1SDamien Bergamini rssi -= 74; 27969c6307b1SDamien Bergamini else if (lna == 3) 27979c6307b1SDamien Bergamini rssi -= 90; 27989c6307b1SDamien Bergamini } else { 27999c6307b1SDamien Bergamini rssi += sc->rssi_5ghz_corr; 28009c6307b1SDamien Bergamini 28019c6307b1SDamien Bergamini if (lna == 1) 28029c6307b1SDamien Bergamini rssi -= 64; 28039c6307b1SDamien Bergamini else if (lna == 2) 28049c6307b1SDamien Bergamini rssi -= 86; 28059c6307b1SDamien Bergamini else if (lna == 3) 28069c6307b1SDamien Bergamini rssi -= 100; 28079c6307b1SDamien Bergamini } 28089c6307b1SDamien Bergamini return rssi; 28099c6307b1SDamien Bergamini } 281068e8e04eSSam Leffler 281168e8e04eSSam Leffler static void 281268e8e04eSSam Leffler rt2661_scan_start(struct ieee80211com *ic) 281368e8e04eSSam Leffler { 2814*ba2c1fbcSAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 2815*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 281668e8e04eSSam Leffler uint32_t tmp; 281768e8e04eSSam Leffler 281868e8e04eSSam Leffler /* abort TSF synchronization */ 281968e8e04eSSam Leffler tmp = RAL_READ(sc, RT2661_TXRX_CSR9); 282068e8e04eSSam Leffler RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0xffffff); 2821*ba2c1fbcSAdrian Chadd rt2661_set_bssid(sc, ifp->if_broadcastaddr); 282268e8e04eSSam Leffler } 282368e8e04eSSam Leffler 282468e8e04eSSam Leffler static void 282568e8e04eSSam Leffler rt2661_scan_end(struct ieee80211com *ic) 282668e8e04eSSam Leffler { 2827*ba2c1fbcSAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 2828*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 2829b032f27cSSam Leffler struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps); 283068e8e04eSSam Leffler 283168e8e04eSSam Leffler rt2661_enable_tsf_sync(sc); 283268e8e04eSSam Leffler /* XXX keep local copy */ 2833b032f27cSSam Leffler rt2661_set_bssid(sc, vap->iv_bss->ni_bssid); 283468e8e04eSSam Leffler } 283568e8e04eSSam Leffler 283668e8e04eSSam Leffler static void 283768e8e04eSSam Leffler rt2661_set_channel(struct ieee80211com *ic) 283868e8e04eSSam Leffler { 2839*ba2c1fbcSAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 2840*ba2c1fbcSAdrian Chadd struct rt2661_softc *sc = ifp->if_softc; 284168e8e04eSSam Leffler 284268e8e04eSSam Leffler RAL_LOCK(sc); 284368e8e04eSSam Leffler rt2661_set_chan(sc, ic->ic_curchan); 284468e8e04eSSam Leffler RAL_UNLOCK(sc); 284568e8e04eSSam Leffler 284668e8e04eSSam Leffler } 2847