19c6307b1SDamien Bergamini /* $FreeBSD$ */ 29c6307b1SDamien Bergamini 39c6307b1SDamien Bergamini /*- 49c6307b1SDamien Bergamini * Copyright (c) 2006 59c6307b1SDamien Bergamini * Damien Bergamini <damien.bergamini@free.fr> 69c6307b1SDamien Bergamini * 79c6307b1SDamien Bergamini * Permission to use, copy, modify, and distribute this software for any 89c6307b1SDamien Bergamini * purpose with or without fee is hereby granted, provided that the above 99c6307b1SDamien Bergamini * copyright notice and this permission notice appear in all copies. 109c6307b1SDamien Bergamini * 119c6307b1SDamien Bergamini * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 129c6307b1SDamien Bergamini * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 139c6307b1SDamien Bergamini * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 149c6307b1SDamien Bergamini * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 159c6307b1SDamien Bergamini * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 169c6307b1SDamien Bergamini * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 179c6307b1SDamien Bergamini * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 189c6307b1SDamien Bergamini */ 199c6307b1SDamien Bergamini 209c6307b1SDamien Bergamini #include <sys/cdefs.h> 219c6307b1SDamien Bergamini __FBSDID("$FreeBSD$"); 229c6307b1SDamien Bergamini 239c6307b1SDamien Bergamini /*- 249c6307b1SDamien Bergamini * Ralink Technology RT2561, RT2561S and RT2661 chipset driver 259c6307b1SDamien Bergamini * http://www.ralinktech.com/ 269c6307b1SDamien Bergamini */ 279c6307b1SDamien Bergamini 289c6307b1SDamien Bergamini #include <sys/param.h> 299c6307b1SDamien Bergamini #include <sys/sysctl.h> 309c6307b1SDamien Bergamini #include <sys/sockio.h> 319c6307b1SDamien Bergamini #include <sys/mbuf.h> 329c6307b1SDamien Bergamini #include <sys/kernel.h> 339c6307b1SDamien Bergamini #include <sys/socket.h> 349c6307b1SDamien Bergamini #include <sys/systm.h> 359c6307b1SDamien Bergamini #include <sys/malloc.h> 36f910c56cSKevin Lo #include <sys/lock.h> 37f910c56cSKevin Lo #include <sys/mutex.h> 389c6307b1SDamien Bergamini #include <sys/module.h> 399c6307b1SDamien Bergamini #include <sys/bus.h> 409c6307b1SDamien Bergamini #include <sys/endian.h> 41b032f27cSSam Leffler #include <sys/firmware.h> 429c6307b1SDamien Bergamini 439c6307b1SDamien Bergamini #include <machine/bus.h> 449c6307b1SDamien Bergamini #include <machine/resource.h> 459c6307b1SDamien Bergamini #include <sys/rman.h> 469c6307b1SDamien Bergamini 479c6307b1SDamien Bergamini #include <net/bpf.h> 489c6307b1SDamien Bergamini #include <net/if.h> 499c6307b1SDamien Bergamini #include <net/if_arp.h> 509c6307b1SDamien Bergamini #include <net/ethernet.h> 519c6307b1SDamien Bergamini #include <net/if_dl.h> 529c6307b1SDamien Bergamini #include <net/if_media.h> 539c6307b1SDamien Bergamini #include <net/if_types.h> 549c6307b1SDamien Bergamini 559c6307b1SDamien Bergamini #include <net80211/ieee80211_var.h> 569c6307b1SDamien Bergamini #include <net80211/ieee80211_radiotap.h> 5768e8e04eSSam Leffler #include <net80211/ieee80211_regdomain.h> 58b032f27cSSam Leffler #include <net80211/ieee80211_amrr.h> 599c6307b1SDamien Bergamini 609c6307b1SDamien Bergamini #include <netinet/in.h> 619c6307b1SDamien Bergamini #include <netinet/in_systm.h> 629c6307b1SDamien Bergamini #include <netinet/in_var.h> 639c6307b1SDamien Bergamini #include <netinet/ip.h> 649c6307b1SDamien Bergamini #include <netinet/if_ether.h> 659c6307b1SDamien Bergamini 662017e1cbSMike Silbersack #include <dev/ral/rt2661reg.h> 672017e1cbSMike Silbersack #include <dev/ral/rt2661var.h> 689c6307b1SDamien Bergamini 69b032f27cSSam Leffler #define RAL_DEBUG 709c6307b1SDamien Bergamini #ifdef RAL_DEBUG 71b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...) do { \ 72b032f27cSSam Leffler if (sc->sc_debug > 0) \ 73b032f27cSSam Leffler printf(fmt, __VA_ARGS__); \ 74b032f27cSSam Leffler } while (0) 75b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...) do { \ 76b032f27cSSam Leffler if (sc->sc_debug >= (n)) \ 77b032f27cSSam Leffler printf(fmt, __VA_ARGS__); \ 78b032f27cSSam Leffler } while (0) 799c6307b1SDamien Bergamini #else 80b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...) 81b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...) 829c6307b1SDamien Bergamini #endif 839c6307b1SDamien Bergamini 84b032f27cSSam Leffler static struct ieee80211vap *rt2661_vap_create(struct ieee80211com *, 85b032f27cSSam Leffler const char name[IFNAMSIZ], int unit, int opmode, 86b032f27cSSam Leffler int flags, const uint8_t bssid[IEEE80211_ADDR_LEN], 87b032f27cSSam Leffler const uint8_t mac[IEEE80211_ADDR_LEN]); 88b032f27cSSam Leffler static void rt2661_vap_delete(struct ieee80211vap *); 899c6307b1SDamien Bergamini static void rt2661_dma_map_addr(void *, bus_dma_segment_t *, int, 909c6307b1SDamien Bergamini int); 919c6307b1SDamien Bergamini static int rt2661_alloc_tx_ring(struct rt2661_softc *, 929c6307b1SDamien Bergamini struct rt2661_tx_ring *, int); 939c6307b1SDamien Bergamini static void rt2661_reset_tx_ring(struct rt2661_softc *, 949c6307b1SDamien Bergamini struct rt2661_tx_ring *); 959c6307b1SDamien Bergamini static void rt2661_free_tx_ring(struct rt2661_softc *, 969c6307b1SDamien Bergamini struct rt2661_tx_ring *); 979c6307b1SDamien Bergamini static int rt2661_alloc_rx_ring(struct rt2661_softc *, 989c6307b1SDamien Bergamini struct rt2661_rx_ring *, int); 999c6307b1SDamien Bergamini static void rt2661_reset_rx_ring(struct rt2661_softc *, 1009c6307b1SDamien Bergamini struct rt2661_rx_ring *); 1019c6307b1SDamien Bergamini static void rt2661_free_rx_ring(struct rt2661_softc *, 1029c6307b1SDamien Bergamini struct rt2661_rx_ring *); 10338c208f8SSam Leffler static struct ieee80211_node *rt2661_node_alloc(struct ieee80211vap *, 10438c208f8SSam Leffler const uint8_t [IEEE80211_ADDR_LEN]); 105b032f27cSSam Leffler static void rt2661_newassoc(struct ieee80211_node *, int); 106b032f27cSSam Leffler static int rt2661_newstate(struct ieee80211vap *, 1079c6307b1SDamien Bergamini enum ieee80211_state, int); 1089c6307b1SDamien Bergamini static uint16_t rt2661_eeprom_read(struct rt2661_softc *, uint8_t); 1099c6307b1SDamien Bergamini static void rt2661_rx_intr(struct rt2661_softc *); 1109c6307b1SDamien Bergamini static void rt2661_tx_intr(struct rt2661_softc *); 1119c6307b1SDamien Bergamini static void rt2661_tx_dma_intr(struct rt2661_softc *, 1129c6307b1SDamien Bergamini struct rt2661_tx_ring *); 1139c6307b1SDamien Bergamini static void rt2661_mcu_beacon_expire(struct rt2661_softc *); 1149c6307b1SDamien Bergamini static void rt2661_mcu_wakeup(struct rt2661_softc *); 1159c6307b1SDamien Bergamini static void rt2661_mcu_cmd_intr(struct rt2661_softc *); 11668e8e04eSSam Leffler static void rt2661_scan_start(struct ieee80211com *); 11768e8e04eSSam Leffler static void rt2661_scan_end(struct ieee80211com *); 11868e8e04eSSam Leffler static void rt2661_set_channel(struct ieee80211com *); 1199c6307b1SDamien Bergamini static void rt2661_setup_tx_desc(struct rt2661_softc *, 1209c6307b1SDamien Bergamini struct rt2661_tx_desc *, uint32_t, uint16_t, int, 1219c6307b1SDamien Bergamini int, const bus_dma_segment_t *, int, int); 1229c6307b1SDamien Bergamini static int rt2661_tx_data(struct rt2661_softc *, struct mbuf *, 1239c6307b1SDamien Bergamini struct ieee80211_node *, int); 1249c6307b1SDamien Bergamini static int rt2661_tx_mgt(struct rt2661_softc *, struct mbuf *, 1259c6307b1SDamien Bergamini struct ieee80211_node *); 126b032f27cSSam Leffler static void rt2661_start_locked(struct ifnet *); 1279c6307b1SDamien Bergamini static void rt2661_start(struct ifnet *); 128b032f27cSSam Leffler static int rt2661_raw_xmit(struct ieee80211_node *, struct mbuf *, 129b032f27cSSam Leffler const struct ieee80211_bpf_params *); 1308f435158SBruce M Simpson static void rt2661_watchdog(void *); 1319c6307b1SDamien Bergamini static int rt2661_ioctl(struct ifnet *, u_long, caddr_t); 1329c6307b1SDamien Bergamini static void rt2661_bbp_write(struct rt2661_softc *, uint8_t, 1339c6307b1SDamien Bergamini uint8_t); 1349c6307b1SDamien Bergamini static uint8_t rt2661_bbp_read(struct rt2661_softc *, uint8_t); 1359c6307b1SDamien Bergamini static void rt2661_rf_write(struct rt2661_softc *, uint8_t, 1369c6307b1SDamien Bergamini uint32_t); 1379c6307b1SDamien Bergamini static int rt2661_tx_cmd(struct rt2661_softc *, uint8_t, 1389c6307b1SDamien Bergamini uint16_t); 1399c6307b1SDamien Bergamini static void rt2661_select_antenna(struct rt2661_softc *); 1409c6307b1SDamien Bergamini static void rt2661_enable_mrr(struct rt2661_softc *); 1419c6307b1SDamien Bergamini static void rt2661_set_txpreamble(struct rt2661_softc *); 1429c6307b1SDamien Bergamini static void rt2661_set_basicrates(struct rt2661_softc *, 1439c6307b1SDamien Bergamini const struct ieee80211_rateset *); 1449c6307b1SDamien Bergamini static void rt2661_select_band(struct rt2661_softc *, 1459c6307b1SDamien Bergamini struct ieee80211_channel *); 1469c6307b1SDamien Bergamini static void rt2661_set_chan(struct rt2661_softc *, 1479c6307b1SDamien Bergamini struct ieee80211_channel *); 1489c6307b1SDamien Bergamini static void rt2661_set_bssid(struct rt2661_softc *, 1499c6307b1SDamien Bergamini const uint8_t *); 1509c6307b1SDamien Bergamini static void rt2661_set_macaddr(struct rt2661_softc *, 1519c6307b1SDamien Bergamini const uint8_t *); 152b032f27cSSam Leffler static void rt2661_update_promisc(struct ifnet *); 1539c6307b1SDamien Bergamini static int rt2661_wme_update(struct ieee80211com *) __unused; 1549c6307b1SDamien Bergamini static void rt2661_update_slot(struct ifnet *); 1559c6307b1SDamien Bergamini static const char *rt2661_get_rf(int); 156b032f27cSSam Leffler static void rt2661_read_eeprom(struct rt2661_softc *, 15729aca940SSam Leffler uint8_t macaddr[IEEE80211_ADDR_LEN]); 1589c6307b1SDamien Bergamini static int rt2661_bbp_init(struct rt2661_softc *); 159b032f27cSSam Leffler static void rt2661_init_locked(struct rt2661_softc *); 1609c6307b1SDamien Bergamini static void rt2661_init(void *); 16168e8e04eSSam Leffler static void rt2661_stop_locked(struct rt2661_softc *); 162b032f27cSSam Leffler static void rt2661_stop(void *); 163b032f27cSSam Leffler static int rt2661_load_microcode(struct rt2661_softc *); 1649c6307b1SDamien Bergamini #ifdef notyet 1659c6307b1SDamien Bergamini static void rt2661_rx_tune(struct rt2661_softc *); 1669c6307b1SDamien Bergamini static void rt2661_radar_start(struct rt2661_softc *); 1679c6307b1SDamien Bergamini static int rt2661_radar_stop(struct rt2661_softc *); 1689c6307b1SDamien Bergamini #endif 169b032f27cSSam Leffler static int rt2661_prepare_beacon(struct rt2661_softc *, 170b032f27cSSam Leffler struct ieee80211vap *); 1719c6307b1SDamien Bergamini static void rt2661_enable_tsf_sync(struct rt2661_softc *); 1725463c4a4SSam Leffler static void rt2661_enable_tsf(struct rt2661_softc *); 1739c6307b1SDamien Bergamini static int rt2661_get_rssi(struct rt2661_softc *, uint8_t); 1749c6307b1SDamien Bergamini 1759c6307b1SDamien Bergamini static const struct { 1769c6307b1SDamien Bergamini uint32_t reg; 1779c6307b1SDamien Bergamini uint32_t val; 1789c6307b1SDamien Bergamini } rt2661_def_mac[] = { 1799c6307b1SDamien Bergamini RT2661_DEF_MAC 1809c6307b1SDamien Bergamini }; 1819c6307b1SDamien Bergamini 1829c6307b1SDamien Bergamini static const struct { 1839c6307b1SDamien Bergamini uint8_t reg; 1849c6307b1SDamien Bergamini uint8_t val; 1859c6307b1SDamien Bergamini } rt2661_def_bbp[] = { 1869c6307b1SDamien Bergamini RT2661_DEF_BBP 1879c6307b1SDamien Bergamini }; 1889c6307b1SDamien Bergamini 1899c6307b1SDamien Bergamini static const struct rfprog { 1909c6307b1SDamien Bergamini uint8_t chan; 1919c6307b1SDamien Bergamini uint32_t r1, r2, r3, r4; 1929c6307b1SDamien Bergamini } rt2661_rf5225_1[] = { 1939c6307b1SDamien Bergamini RT2661_RF5225_1 1949c6307b1SDamien Bergamini }, rt2661_rf5225_2[] = { 1959c6307b1SDamien Bergamini RT2661_RF5225_2 1969c6307b1SDamien Bergamini }; 1979c6307b1SDamien Bergamini 1989c6307b1SDamien Bergamini int 1999c6307b1SDamien Bergamini rt2661_attach(device_t dev, int id) 2009c6307b1SDamien Bergamini { 2019c6307b1SDamien Bergamini struct rt2661_softc *sc = device_get_softc(dev); 202b032f27cSSam Leffler struct ieee80211com *ic; 2039c6307b1SDamien Bergamini struct ifnet *ifp; 2049c6307b1SDamien Bergamini uint32_t val; 205b032f27cSSam Leffler int error, ac, ntries; 206b032f27cSSam Leffler uint8_t bands; 20729aca940SSam Leffler uint8_t macaddr[IEEE80211_ADDR_LEN]; 2089c6307b1SDamien Bergamini 209b032f27cSSam Leffler sc->sc_id = id; 2109c6307b1SDamien Bergamini sc->sc_dev = dev; 2119c6307b1SDamien Bergamini 212b032f27cSSam Leffler ifp = sc->sc_ifp = if_alloc(IFT_IEEE80211); 213b032f27cSSam Leffler if (ifp == NULL) { 214b032f27cSSam Leffler device_printf(sc->sc_dev, "can not if_alloc()\n"); 215b032f27cSSam Leffler return ENOMEM; 216b032f27cSSam Leffler } 217b032f27cSSam Leffler ic = ifp->if_l2com; 218b032f27cSSam Leffler 2199c6307b1SDamien Bergamini mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK, 2209c6307b1SDamien Bergamini MTX_DEF | MTX_RECURSE); 2219c6307b1SDamien Bergamini 2228f435158SBruce M Simpson callout_init_mtx(&sc->watchdog_ch, &sc->sc_mtx, 0); 2239c6307b1SDamien Bergamini 2249c6307b1SDamien Bergamini /* wait for NIC to initialize */ 2259c6307b1SDamien Bergamini for (ntries = 0; ntries < 1000; ntries++) { 2269c6307b1SDamien Bergamini if ((val = RAL_READ(sc, RT2661_MAC_CSR0)) != 0) 2279c6307b1SDamien Bergamini break; 2289c6307b1SDamien Bergamini DELAY(1000); 2299c6307b1SDamien Bergamini } 2309c6307b1SDamien Bergamini if (ntries == 1000) { 2319c6307b1SDamien Bergamini device_printf(sc->sc_dev, 2329c6307b1SDamien Bergamini "timeout waiting for NIC to initialize\n"); 2339c6307b1SDamien Bergamini error = EIO; 2349c6307b1SDamien Bergamini goto fail1; 2359c6307b1SDamien Bergamini } 2369c6307b1SDamien Bergamini 2379c6307b1SDamien Bergamini /* retrieve RF rev. no and various other things from EEPROM */ 23829aca940SSam Leffler rt2661_read_eeprom(sc, macaddr); 2399c6307b1SDamien Bergamini 2409c6307b1SDamien Bergamini device_printf(dev, "MAC/BBP RT%X, RF %s\n", val, 2419c6307b1SDamien Bergamini rt2661_get_rf(sc->rf_rev)); 2429c6307b1SDamien Bergamini 2439c6307b1SDamien Bergamini /* 2449c6307b1SDamien Bergamini * Allocate Tx and Rx rings. 2459c6307b1SDamien Bergamini */ 2469c6307b1SDamien Bergamini for (ac = 0; ac < 4; ac++) { 2479c6307b1SDamien Bergamini error = rt2661_alloc_tx_ring(sc, &sc->txq[ac], 2489c6307b1SDamien Bergamini RT2661_TX_RING_COUNT); 2499c6307b1SDamien Bergamini if (error != 0) { 2509c6307b1SDamien Bergamini device_printf(sc->sc_dev, 2519c6307b1SDamien Bergamini "could not allocate Tx ring %d\n", ac); 2529c6307b1SDamien Bergamini goto fail2; 2539c6307b1SDamien Bergamini } 2549c6307b1SDamien Bergamini } 2559c6307b1SDamien Bergamini 2569c6307b1SDamien Bergamini error = rt2661_alloc_tx_ring(sc, &sc->mgtq, RT2661_MGT_RING_COUNT); 2579c6307b1SDamien Bergamini if (error != 0) { 2589c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate Mgt ring\n"); 2599c6307b1SDamien Bergamini goto fail2; 2609c6307b1SDamien Bergamini } 2619c6307b1SDamien Bergamini 2629c6307b1SDamien Bergamini error = rt2661_alloc_rx_ring(sc, &sc->rxq, RT2661_RX_RING_COUNT); 2639c6307b1SDamien Bergamini if (error != 0) { 2649c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate Rx ring\n"); 2659c6307b1SDamien Bergamini goto fail3; 2669c6307b1SDamien Bergamini } 2679c6307b1SDamien Bergamini 2689c6307b1SDamien Bergamini ifp->if_softc = sc; 2699c6307b1SDamien Bergamini if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 2709c6307b1SDamien Bergamini ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 2719c6307b1SDamien Bergamini ifp->if_init = rt2661_init; 2729c6307b1SDamien Bergamini ifp->if_ioctl = rt2661_ioctl; 2739c6307b1SDamien Bergamini ifp->if_start = rt2661_start; 2749c6307b1SDamien Bergamini IFQ_SET_MAXLEN(&ifp->if_snd, IFQ_MAXLEN); 2759c6307b1SDamien Bergamini ifp->if_snd.ifq_drv_maxlen = IFQ_MAXLEN; 2769c6307b1SDamien Bergamini IFQ_SET_READY(&ifp->if_snd); 2779c6307b1SDamien Bergamini 2789c6307b1SDamien Bergamini ic->ic_ifp = ifp; 279b032f27cSSam Leffler ic->ic_opmode = IEEE80211_M_STA; 2809c6307b1SDamien Bergamini ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */ 2819c6307b1SDamien Bergamini 2829c6307b1SDamien Bergamini /* set device capabilities */ 2839c6307b1SDamien Bergamini ic->ic_caps = 284c43feedeSSam Leffler IEEE80211_C_STA /* station mode */ 285c43feedeSSam Leffler | IEEE80211_C_IBSS /* ibss, nee adhoc, mode */ 286b032f27cSSam Leffler | IEEE80211_C_HOSTAP /* hostap mode */ 287b032f27cSSam Leffler | IEEE80211_C_MONITOR /* monitor mode */ 288b032f27cSSam Leffler | IEEE80211_C_AHDEMO /* adhoc demo mode */ 289b032f27cSSam Leffler | IEEE80211_C_WDS /* 4-address traffic works */ 29059aa14a9SRui Paulo | IEEE80211_C_MBSS /* mesh point link mode */ 291b032f27cSSam Leffler | IEEE80211_C_SHPREAMBLE /* short preamble supported */ 292b032f27cSSam Leffler | IEEE80211_C_SHSLOT /* short slot time supported */ 293b032f27cSSam Leffler | IEEE80211_C_WPA /* capable of WPA1+WPA2 */ 294b032f27cSSam Leffler | IEEE80211_C_BGSCAN /* capable of bg scanning */ 295a6991cc7SDamien Bergamini #ifdef notyet 296b032f27cSSam Leffler | IEEE80211_C_TXFRAG /* handle tx frags */ 297b032f27cSSam Leffler | IEEE80211_C_WME /* 802.11e */ 298a6991cc7SDamien Bergamini #endif 299b032f27cSSam Leffler ; 3009c6307b1SDamien Bergamini 30168e8e04eSSam Leffler bands = 0; 30268e8e04eSSam Leffler setbit(&bands, IEEE80211_MODE_11B); 30368e8e04eSSam Leffler setbit(&bands, IEEE80211_MODE_11G); 30468e8e04eSSam Leffler if (sc->rf_rev == RT2661_RF_5225 || sc->rf_rev == RT2661_RF_5325) 30568e8e04eSSam Leffler setbit(&bands, IEEE80211_MODE_11A); 306b032f27cSSam Leffler ieee80211_init_channels(ic, NULL, &bands); 3079c6307b1SDamien Bergamini 30829aca940SSam Leffler ieee80211_ifattach(ic, macaddr); 309b032f27cSSam Leffler ic->ic_newassoc = rt2661_newassoc; 3109c6307b1SDamien Bergamini ic->ic_node_alloc = rt2661_node_alloc; 311b032f27cSSam Leffler #if 0 312b032f27cSSam Leffler ic->ic_wme.wme_update = rt2661_wme_update; 313b032f27cSSam Leffler #endif 31468e8e04eSSam Leffler ic->ic_scan_start = rt2661_scan_start; 31568e8e04eSSam Leffler ic->ic_scan_end = rt2661_scan_end; 31668e8e04eSSam Leffler ic->ic_set_channel = rt2661_set_channel; 3179c6307b1SDamien Bergamini ic->ic_updateslot = rt2661_update_slot; 318b032f27cSSam Leffler ic->ic_update_promisc = rt2661_update_promisc; 319b032f27cSSam Leffler ic->ic_raw_xmit = rt2661_raw_xmit; 3209c6307b1SDamien Bergamini 321b032f27cSSam Leffler ic->ic_vap_create = rt2661_vap_create; 322b032f27cSSam Leffler ic->ic_vap_delete = rt2661_vap_delete; 3239c6307b1SDamien Bergamini 3245463c4a4SSam Leffler ieee80211_radiotap_attach(ic, 3255463c4a4SSam Leffler &sc->sc_txtap.wt_ihdr, sizeof(sc->sc_txtap), 3265463c4a4SSam Leffler RT2661_TX_RADIOTAP_PRESENT, 3275463c4a4SSam Leffler &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap), 3285463c4a4SSam Leffler RT2661_RX_RADIOTAP_PRESENT); 3299c6307b1SDamien Bergamini 330b032f27cSSam Leffler #ifdef RAL_DEBUG 3319c6307b1SDamien Bergamini SYSCTL_ADD_INT(device_get_sysctl_ctx(dev), 332b032f27cSSam Leffler SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO, 333b032f27cSSam Leffler "debug", CTLFLAG_RW, &sc->sc_debug, 0, "debug msgs"); 334b032f27cSSam Leffler #endif 3359c6307b1SDamien Bergamini if (bootverbose) 3369c6307b1SDamien Bergamini ieee80211_announce(ic); 3379c6307b1SDamien Bergamini 3389c6307b1SDamien Bergamini return 0; 3399c6307b1SDamien Bergamini 3409c6307b1SDamien Bergamini fail3: rt2661_free_tx_ring(sc, &sc->mgtq); 3419c6307b1SDamien Bergamini fail2: while (--ac >= 0) 3429c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[ac]); 3439c6307b1SDamien Bergamini fail1: mtx_destroy(&sc->sc_mtx); 344b032f27cSSam Leffler if_free(ifp); 3459c6307b1SDamien Bergamini return error; 3469c6307b1SDamien Bergamini } 3479c6307b1SDamien Bergamini 3489c6307b1SDamien Bergamini int 3499c6307b1SDamien Bergamini rt2661_detach(void *xsc) 3509c6307b1SDamien Bergamini { 3519c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 352b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 353b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 3549c6307b1SDamien Bergamini 355c5876e18SSam Leffler RAL_LOCK(sc); 356c5876e18SSam Leffler rt2661_stop_locked(sc); 357c5876e18SSam Leffler RAL_UNLOCK(sc); 3589c6307b1SDamien Bergamini 3599c6307b1SDamien Bergamini ieee80211_ifdetach(ic); 3609c6307b1SDamien Bergamini 3619c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[0]); 3629c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[1]); 3639c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[2]); 3649c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[3]); 3659c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->mgtq); 3669c6307b1SDamien Bergamini rt2661_free_rx_ring(sc, &sc->rxq); 3679c6307b1SDamien Bergamini 3689c6307b1SDamien Bergamini if_free(ifp); 3699c6307b1SDamien Bergamini 3709c6307b1SDamien Bergamini mtx_destroy(&sc->sc_mtx); 3719c6307b1SDamien Bergamini 3729c6307b1SDamien Bergamini return 0; 3739c6307b1SDamien Bergamini } 3749c6307b1SDamien Bergamini 375b032f27cSSam Leffler static struct ieee80211vap * 376b032f27cSSam Leffler rt2661_vap_create(struct ieee80211com *ic, 377b032f27cSSam Leffler const char name[IFNAMSIZ], int unit, int opmode, int flags, 378b032f27cSSam Leffler const uint8_t bssid[IEEE80211_ADDR_LEN], 379b032f27cSSam Leffler const uint8_t mac[IEEE80211_ADDR_LEN]) 380b032f27cSSam Leffler { 381b032f27cSSam Leffler struct ifnet *ifp = ic->ic_ifp; 382b032f27cSSam Leffler struct rt2661_vap *rvp; 383b032f27cSSam Leffler struct ieee80211vap *vap; 384b032f27cSSam Leffler 385b032f27cSSam Leffler switch (opmode) { 386b032f27cSSam Leffler case IEEE80211_M_STA: 387b032f27cSSam Leffler case IEEE80211_M_IBSS: 388b032f27cSSam Leffler case IEEE80211_M_AHDEMO: 389b032f27cSSam Leffler case IEEE80211_M_MONITOR: 390b032f27cSSam Leffler case IEEE80211_M_HOSTAP: 39159aa14a9SRui Paulo case IEEE80211_M_MBSS: 39259aa14a9SRui Paulo /* XXXRP: TBD */ 393b032f27cSSam Leffler if (!TAILQ_EMPTY(&ic->ic_vaps)) { 394b032f27cSSam Leffler if_printf(ifp, "only 1 vap supported\n"); 395b032f27cSSam Leffler return NULL; 396b032f27cSSam Leffler } 397b032f27cSSam Leffler if (opmode == IEEE80211_M_STA) 398b032f27cSSam Leffler flags |= IEEE80211_CLONE_NOBEACONS; 399b032f27cSSam Leffler break; 400b032f27cSSam Leffler case IEEE80211_M_WDS: 401b032f27cSSam Leffler if (TAILQ_EMPTY(&ic->ic_vaps) || 402b032f27cSSam Leffler ic->ic_opmode != IEEE80211_M_HOSTAP) { 403b032f27cSSam Leffler if_printf(ifp, "wds only supported in ap mode\n"); 404b032f27cSSam Leffler return NULL; 405b032f27cSSam Leffler } 406b032f27cSSam Leffler /* 407b032f27cSSam Leffler * Silently remove any request for a unique 408b032f27cSSam Leffler * bssid; WDS vap's always share the local 409b032f27cSSam Leffler * mac address. 410b032f27cSSam Leffler */ 411b032f27cSSam Leffler flags &= ~IEEE80211_CLONE_BSSID; 412b032f27cSSam Leffler break; 413b032f27cSSam Leffler default: 414b032f27cSSam Leffler if_printf(ifp, "unknown opmode %d\n", opmode); 415b032f27cSSam Leffler return NULL; 416b032f27cSSam Leffler } 417b032f27cSSam Leffler rvp = (struct rt2661_vap *) malloc(sizeof(struct rt2661_vap), 418b032f27cSSam Leffler M_80211_VAP, M_NOWAIT | M_ZERO); 419b032f27cSSam Leffler if (rvp == NULL) 420b032f27cSSam Leffler return NULL; 421b032f27cSSam Leffler vap = &rvp->ral_vap; 422b032f27cSSam Leffler ieee80211_vap_setup(ic, vap, name, unit, opmode, flags, bssid, mac); 423b032f27cSSam Leffler 424b032f27cSSam Leffler /* override state transition machine */ 425b032f27cSSam Leffler rvp->ral_newstate = vap->iv_newstate; 426b032f27cSSam Leffler vap->iv_newstate = rt2661_newstate; 427b032f27cSSam Leffler #if 0 428b032f27cSSam Leffler vap->iv_update_beacon = rt2661_beacon_update; 429b032f27cSSam Leffler #endif 430b032f27cSSam Leffler 431b032f27cSSam Leffler ieee80211_amrr_init(&rvp->amrr, vap, 432b032f27cSSam Leffler IEEE80211_AMRR_MIN_SUCCESS_THRESHOLD, 433b032f27cSSam Leffler IEEE80211_AMRR_MAX_SUCCESS_THRESHOLD, 434b032f27cSSam Leffler 500 /* ms */); 435b032f27cSSam Leffler 436b032f27cSSam Leffler /* complete setup */ 437b032f27cSSam Leffler ieee80211_vap_attach(vap, ieee80211_media_change, ieee80211_media_status); 438b032f27cSSam Leffler if (TAILQ_FIRST(&ic->ic_vaps) == vap) 439b032f27cSSam Leffler ic->ic_opmode = opmode; 440b032f27cSSam Leffler return vap; 441b032f27cSSam Leffler } 442b032f27cSSam Leffler 443b032f27cSSam Leffler static void 444b032f27cSSam Leffler rt2661_vap_delete(struct ieee80211vap *vap) 445b032f27cSSam Leffler { 446b032f27cSSam Leffler struct rt2661_vap *rvp = RT2661_VAP(vap); 447b032f27cSSam Leffler 448b032f27cSSam Leffler ieee80211_amrr_cleanup(&rvp->amrr); 449b032f27cSSam Leffler ieee80211_vap_detach(vap); 450b032f27cSSam Leffler free(rvp, M_80211_VAP); 451b032f27cSSam Leffler } 452b032f27cSSam Leffler 4539c6307b1SDamien Bergamini void 4549c6307b1SDamien Bergamini rt2661_shutdown(void *xsc) 4559c6307b1SDamien Bergamini { 4569c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 4579c6307b1SDamien Bergamini 4589c6307b1SDamien Bergamini rt2661_stop(sc); 4599c6307b1SDamien Bergamini } 4609c6307b1SDamien Bergamini 4619c6307b1SDamien Bergamini void 4629c6307b1SDamien Bergamini rt2661_suspend(void *xsc) 4639c6307b1SDamien Bergamini { 4649c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 4659c6307b1SDamien Bergamini 4669c6307b1SDamien Bergamini rt2661_stop(sc); 4679c6307b1SDamien Bergamini } 4689c6307b1SDamien Bergamini 4699c6307b1SDamien Bergamini void 4709c6307b1SDamien Bergamini rt2661_resume(void *xsc) 4719c6307b1SDamien Bergamini { 4729c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc; 473b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 4749c6307b1SDamien Bergamini 475b032f27cSSam Leffler if (ifp->if_flags & IFF_UP) 476b032f27cSSam Leffler rt2661_init(sc); 4779c6307b1SDamien Bergamini } 4789c6307b1SDamien Bergamini 4799c6307b1SDamien Bergamini static void 4809c6307b1SDamien Bergamini rt2661_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 4819c6307b1SDamien Bergamini { 4829c6307b1SDamien Bergamini if (error != 0) 4839c6307b1SDamien Bergamini return; 4849c6307b1SDamien Bergamini 4859c6307b1SDamien Bergamini KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg)); 4869c6307b1SDamien Bergamini 4879c6307b1SDamien Bergamini *(bus_addr_t *)arg = segs[0].ds_addr; 4889c6307b1SDamien Bergamini } 4899c6307b1SDamien Bergamini 4909c6307b1SDamien Bergamini static int 4919c6307b1SDamien Bergamini rt2661_alloc_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring, 4929c6307b1SDamien Bergamini int count) 4939c6307b1SDamien Bergamini { 4949c6307b1SDamien Bergamini int i, error; 4959c6307b1SDamien Bergamini 4969c6307b1SDamien Bergamini ring->count = count; 4979c6307b1SDamien Bergamini ring->queued = 0; 4989c6307b1SDamien Bergamini ring->cur = ring->next = ring->stat = 0; 4999c6307b1SDamien Bergamini 50036ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0, 50136ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 50236ffd4baSKevin Lo count * RT2661_TX_DESC_SIZE, 1, count * RT2661_TX_DESC_SIZE, 50336ffd4baSKevin Lo 0, NULL, NULL, &ring->desc_dmat); 5049c6307b1SDamien Bergamini if (error != 0) { 5059c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create desc DMA tag\n"); 5069c6307b1SDamien Bergamini goto fail; 5079c6307b1SDamien Bergamini } 5089c6307b1SDamien Bergamini 5099c6307b1SDamien Bergamini error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc, 5109c6307b1SDamien Bergamini BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map); 5119c6307b1SDamien Bergamini if (error != 0) { 5129c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate DMA memory\n"); 5139c6307b1SDamien Bergamini goto fail; 5149c6307b1SDamien Bergamini } 5159c6307b1SDamien Bergamini 5169c6307b1SDamien Bergamini error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc, 5179c6307b1SDamien Bergamini count * RT2661_TX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr, 5189c6307b1SDamien Bergamini 0); 5199c6307b1SDamien Bergamini if (error != 0) { 5209c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not load desc DMA map\n"); 5219c6307b1SDamien Bergamini goto fail; 5229c6307b1SDamien Bergamini } 5239c6307b1SDamien Bergamini 5249c6307b1SDamien Bergamini ring->data = malloc(count * sizeof (struct rt2661_tx_data), M_DEVBUF, 5259c6307b1SDamien Bergamini M_NOWAIT | M_ZERO); 5269c6307b1SDamien Bergamini if (ring->data == NULL) { 5279c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate soft data\n"); 5289c6307b1SDamien Bergamini error = ENOMEM; 5299c6307b1SDamien Bergamini goto fail; 5309c6307b1SDamien Bergamini } 5319c6307b1SDamien Bergamini 53236ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0, 53336ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 53436ffd4baSKevin Lo RT2661_MAX_SCATTER, MCLBYTES, 0, NULL, NULL, &ring->data_dmat); 5359c6307b1SDamien Bergamini if (error != 0) { 5369c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create data DMA tag\n"); 5379c6307b1SDamien Bergamini goto fail; 5389c6307b1SDamien Bergamini } 5399c6307b1SDamien Bergamini 5409c6307b1SDamien Bergamini for (i = 0; i < count; i++) { 5419c6307b1SDamien Bergamini error = bus_dmamap_create(ring->data_dmat, 0, 5429c6307b1SDamien Bergamini &ring->data[i].map); 5439c6307b1SDamien Bergamini if (error != 0) { 5449c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create DMA map\n"); 5459c6307b1SDamien Bergamini goto fail; 5469c6307b1SDamien Bergamini } 5479c6307b1SDamien Bergamini } 5489c6307b1SDamien Bergamini 5499c6307b1SDamien Bergamini return 0; 5509c6307b1SDamien Bergamini 5519c6307b1SDamien Bergamini fail: rt2661_free_tx_ring(sc, ring); 5529c6307b1SDamien Bergamini return error; 5539c6307b1SDamien Bergamini } 5549c6307b1SDamien Bergamini 5559c6307b1SDamien Bergamini static void 5569c6307b1SDamien Bergamini rt2661_reset_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring) 5579c6307b1SDamien Bergamini { 5589c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 5599c6307b1SDamien Bergamini struct rt2661_tx_data *data; 5609c6307b1SDamien Bergamini int i; 5619c6307b1SDamien Bergamini 5629c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) { 5639c6307b1SDamien Bergamini desc = &ring->desc[i]; 5649c6307b1SDamien Bergamini data = &ring->data[i]; 5659c6307b1SDamien Bergamini 5669c6307b1SDamien Bergamini if (data->m != NULL) { 5679c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map, 5689c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 5699c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map); 5709c6307b1SDamien Bergamini m_freem(data->m); 5719c6307b1SDamien Bergamini data->m = NULL; 5729c6307b1SDamien Bergamini } 5739c6307b1SDamien Bergamini 5749c6307b1SDamien Bergamini if (data->ni != NULL) { 5759c6307b1SDamien Bergamini ieee80211_free_node(data->ni); 5769c6307b1SDamien Bergamini data->ni = NULL; 5779c6307b1SDamien Bergamini } 5789c6307b1SDamien Bergamini 5799c6307b1SDamien Bergamini desc->flags = 0; 5809c6307b1SDamien Bergamini } 5819c6307b1SDamien Bergamini 5829c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE); 5839c6307b1SDamien Bergamini 5849c6307b1SDamien Bergamini ring->queued = 0; 5859c6307b1SDamien Bergamini ring->cur = ring->next = ring->stat = 0; 5869c6307b1SDamien Bergamini } 5879c6307b1SDamien Bergamini 5889c6307b1SDamien Bergamini static void 5899c6307b1SDamien Bergamini rt2661_free_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring) 5909c6307b1SDamien Bergamini { 5919c6307b1SDamien Bergamini struct rt2661_tx_data *data; 5929c6307b1SDamien Bergamini int i; 5939c6307b1SDamien Bergamini 5949c6307b1SDamien Bergamini if (ring->desc != NULL) { 5959c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, 5969c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 5979c6307b1SDamien Bergamini bus_dmamap_unload(ring->desc_dmat, ring->desc_map); 5989c6307b1SDamien Bergamini bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map); 5999c6307b1SDamien Bergamini } 6009c6307b1SDamien Bergamini 6019c6307b1SDamien Bergamini if (ring->desc_dmat != NULL) 6029c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->desc_dmat); 6039c6307b1SDamien Bergamini 6049c6307b1SDamien Bergamini if (ring->data != NULL) { 6059c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) { 6069c6307b1SDamien Bergamini data = &ring->data[i]; 6079c6307b1SDamien Bergamini 6089c6307b1SDamien Bergamini if (data->m != NULL) { 6099c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map, 6109c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 6119c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map); 6129c6307b1SDamien Bergamini m_freem(data->m); 6139c6307b1SDamien Bergamini } 6149c6307b1SDamien Bergamini 6159c6307b1SDamien Bergamini if (data->ni != NULL) 6169c6307b1SDamien Bergamini ieee80211_free_node(data->ni); 6179c6307b1SDamien Bergamini 6189c6307b1SDamien Bergamini if (data->map != NULL) 6199c6307b1SDamien Bergamini bus_dmamap_destroy(ring->data_dmat, data->map); 6209c6307b1SDamien Bergamini } 6219c6307b1SDamien Bergamini 6229c6307b1SDamien Bergamini free(ring->data, M_DEVBUF); 6239c6307b1SDamien Bergamini } 6249c6307b1SDamien Bergamini 6259c6307b1SDamien Bergamini if (ring->data_dmat != NULL) 6269c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->data_dmat); 6279c6307b1SDamien Bergamini } 6289c6307b1SDamien Bergamini 6299c6307b1SDamien Bergamini static int 6309c6307b1SDamien Bergamini rt2661_alloc_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring, 6319c6307b1SDamien Bergamini int count) 6329c6307b1SDamien Bergamini { 6339c6307b1SDamien Bergamini struct rt2661_rx_desc *desc; 6349c6307b1SDamien Bergamini struct rt2661_rx_data *data; 6359c6307b1SDamien Bergamini bus_addr_t physaddr; 6369c6307b1SDamien Bergamini int i, error; 6379c6307b1SDamien Bergamini 6389c6307b1SDamien Bergamini ring->count = count; 6399c6307b1SDamien Bergamini ring->cur = ring->next = 0; 6409c6307b1SDamien Bergamini 64136ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0, 64236ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, 64336ffd4baSKevin Lo count * RT2661_RX_DESC_SIZE, 1, count * RT2661_RX_DESC_SIZE, 64436ffd4baSKevin Lo 0, NULL, NULL, &ring->desc_dmat); 6459c6307b1SDamien Bergamini if (error != 0) { 6469c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create desc DMA tag\n"); 6479c6307b1SDamien Bergamini goto fail; 6489c6307b1SDamien Bergamini } 6499c6307b1SDamien Bergamini 6509c6307b1SDamien Bergamini error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc, 6519c6307b1SDamien Bergamini BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map); 6529c6307b1SDamien Bergamini if (error != 0) { 6539c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate DMA memory\n"); 6549c6307b1SDamien Bergamini goto fail; 6559c6307b1SDamien Bergamini } 6569c6307b1SDamien Bergamini 6579c6307b1SDamien Bergamini error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc, 6589c6307b1SDamien Bergamini count * RT2661_RX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr, 6599c6307b1SDamien Bergamini 0); 6609c6307b1SDamien Bergamini if (error != 0) { 6619c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not load desc DMA map\n"); 6629c6307b1SDamien Bergamini goto fail; 6639c6307b1SDamien Bergamini } 6649c6307b1SDamien Bergamini 6659c6307b1SDamien Bergamini ring->data = malloc(count * sizeof (struct rt2661_rx_data), M_DEVBUF, 6669c6307b1SDamien Bergamini M_NOWAIT | M_ZERO); 6679c6307b1SDamien Bergamini if (ring->data == NULL) { 6689c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate soft data\n"); 6699c6307b1SDamien Bergamini error = ENOMEM; 6709c6307b1SDamien Bergamini goto fail; 6719c6307b1SDamien Bergamini } 6729c6307b1SDamien Bergamini 6739c6307b1SDamien Bergamini /* 6749c6307b1SDamien Bergamini * Pre-allocate Rx buffers and populate Rx ring. 6759c6307b1SDamien Bergamini */ 67636ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0, 67736ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 67836ffd4baSKevin Lo 1, MCLBYTES, 0, NULL, NULL, &ring->data_dmat); 6799c6307b1SDamien Bergamini if (error != 0) { 6809c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create data DMA tag\n"); 6819c6307b1SDamien Bergamini goto fail; 6829c6307b1SDamien Bergamini } 6839c6307b1SDamien Bergamini 6849c6307b1SDamien Bergamini for (i = 0; i < count; i++) { 6859c6307b1SDamien Bergamini desc = &sc->rxq.desc[i]; 6869c6307b1SDamien Bergamini data = &sc->rxq.data[i]; 6879c6307b1SDamien Bergamini 6889c6307b1SDamien Bergamini error = bus_dmamap_create(ring->data_dmat, 0, &data->map); 6899c6307b1SDamien Bergamini if (error != 0) { 6909c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create DMA map\n"); 6919c6307b1SDamien Bergamini goto fail; 6929c6307b1SDamien Bergamini } 6939c6307b1SDamien Bergamini 6949c6307b1SDamien Bergamini data->m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 6959c6307b1SDamien Bergamini if (data->m == NULL) { 6969c6307b1SDamien Bergamini device_printf(sc->sc_dev, 6979c6307b1SDamien Bergamini "could not allocate rx mbuf\n"); 6989c6307b1SDamien Bergamini error = ENOMEM; 6999c6307b1SDamien Bergamini goto fail; 7009c6307b1SDamien Bergamini } 7019c6307b1SDamien Bergamini 7029c6307b1SDamien Bergamini error = bus_dmamap_load(ring->data_dmat, data->map, 7039c6307b1SDamien Bergamini mtod(data->m, void *), MCLBYTES, rt2661_dma_map_addr, 7049c6307b1SDamien Bergamini &physaddr, 0); 7059c6307b1SDamien Bergamini if (error != 0) { 7069c6307b1SDamien Bergamini device_printf(sc->sc_dev, 7079c6307b1SDamien Bergamini "could not load rx buf DMA map"); 7089c6307b1SDamien Bergamini goto fail; 7099c6307b1SDamien Bergamini } 7109c6307b1SDamien Bergamini 7119c6307b1SDamien Bergamini desc->flags = htole32(RT2661_RX_BUSY); 7129c6307b1SDamien Bergamini desc->physaddr = htole32(physaddr); 7139c6307b1SDamien Bergamini } 7149c6307b1SDamien Bergamini 7159c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE); 7169c6307b1SDamien Bergamini 7179c6307b1SDamien Bergamini return 0; 7189c6307b1SDamien Bergamini 7199c6307b1SDamien Bergamini fail: rt2661_free_rx_ring(sc, ring); 7209c6307b1SDamien Bergamini return error; 7219c6307b1SDamien Bergamini } 7229c6307b1SDamien Bergamini 7239c6307b1SDamien Bergamini static void 7249c6307b1SDamien Bergamini rt2661_reset_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring) 7259c6307b1SDamien Bergamini { 7269c6307b1SDamien Bergamini int i; 7279c6307b1SDamien Bergamini 7289c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) 7299c6307b1SDamien Bergamini ring->desc[i].flags = htole32(RT2661_RX_BUSY); 7309c6307b1SDamien Bergamini 7319c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE); 7329c6307b1SDamien Bergamini 7339c6307b1SDamien Bergamini ring->cur = ring->next = 0; 7349c6307b1SDamien Bergamini } 7359c6307b1SDamien Bergamini 7369c6307b1SDamien Bergamini static void 7379c6307b1SDamien Bergamini rt2661_free_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring) 7389c6307b1SDamien Bergamini { 7399c6307b1SDamien Bergamini struct rt2661_rx_data *data; 7409c6307b1SDamien Bergamini int i; 7419c6307b1SDamien Bergamini 7429c6307b1SDamien Bergamini if (ring->desc != NULL) { 7439c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, 7449c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 7459c6307b1SDamien Bergamini bus_dmamap_unload(ring->desc_dmat, ring->desc_map); 7469c6307b1SDamien Bergamini bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map); 7479c6307b1SDamien Bergamini } 7489c6307b1SDamien Bergamini 7499c6307b1SDamien Bergamini if (ring->desc_dmat != NULL) 7509c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->desc_dmat); 7519c6307b1SDamien Bergamini 7529c6307b1SDamien Bergamini if (ring->data != NULL) { 7539c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) { 7549c6307b1SDamien Bergamini data = &ring->data[i]; 7559c6307b1SDamien Bergamini 7569c6307b1SDamien Bergamini if (data->m != NULL) { 7579c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map, 7589c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD); 7599c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map); 7609c6307b1SDamien Bergamini m_freem(data->m); 7619c6307b1SDamien Bergamini } 7629c6307b1SDamien Bergamini 7639c6307b1SDamien Bergamini if (data->map != NULL) 7649c6307b1SDamien Bergamini bus_dmamap_destroy(ring->data_dmat, data->map); 7659c6307b1SDamien Bergamini } 7669c6307b1SDamien Bergamini 7679c6307b1SDamien Bergamini free(ring->data, M_DEVBUF); 7689c6307b1SDamien Bergamini } 7699c6307b1SDamien Bergamini 7709c6307b1SDamien Bergamini if (ring->data_dmat != NULL) 7719c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->data_dmat); 7729c6307b1SDamien Bergamini } 7739c6307b1SDamien Bergamini 7749c6307b1SDamien Bergamini static struct ieee80211_node * 77538c208f8SSam Leffler rt2661_node_alloc(struct ieee80211vap *vap, 77638c208f8SSam Leffler const uint8_t mac[IEEE80211_ADDR_LEN]) 7779c6307b1SDamien Bergamini { 7789c6307b1SDamien Bergamini struct rt2661_node *rn; 7799c6307b1SDamien Bergamini 7809c6307b1SDamien Bergamini rn = malloc(sizeof (struct rt2661_node), M_80211_NODE, 7819c6307b1SDamien Bergamini M_NOWAIT | M_ZERO); 7829c6307b1SDamien Bergamini 7839c6307b1SDamien Bergamini return (rn != NULL) ? &rn->ni : NULL; 7849c6307b1SDamien Bergamini } 7859c6307b1SDamien Bergamini 786b032f27cSSam Leffler static void 787b032f27cSSam Leffler rt2661_newassoc(struct ieee80211_node *ni, int isnew) 7889c6307b1SDamien Bergamini { 789b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap; 790b032f27cSSam Leffler 791b032f27cSSam Leffler ieee80211_amrr_node_init(&RT2661_VAP(vap)->amrr, 792b032f27cSSam Leffler &RT2661_NODE(ni)->amrr, ni); 793b032f27cSSam Leffler } 794b032f27cSSam Leffler 795b032f27cSSam Leffler static int 796b032f27cSSam Leffler rt2661_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg) 797b032f27cSSam Leffler { 798b032f27cSSam Leffler struct rt2661_vap *rvp = RT2661_VAP(vap); 799b032f27cSSam Leffler struct ieee80211com *ic = vap->iv_ic; 800b032f27cSSam Leffler struct rt2661_softc *sc = ic->ic_ifp->if_softc; 8019c6307b1SDamien Bergamini int error; 8029c6307b1SDamien Bergamini 803b032f27cSSam Leffler if (nstate == IEEE80211_S_INIT && vap->iv_state == IEEE80211_S_RUN) { 8049c6307b1SDamien Bergamini uint32_t tmp; 8059c6307b1SDamien Bergamini 8069c6307b1SDamien Bergamini /* abort TSF synchronization */ 8079c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR9); 8089c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0x00ffffff); 8099c6307b1SDamien Bergamini } 8109c6307b1SDamien Bergamini 811b032f27cSSam Leffler error = rvp->ral_newstate(vap, nstate, arg); 812b032f27cSSam Leffler 813b032f27cSSam Leffler if (error == 0 && nstate == IEEE80211_S_RUN) { 814b032f27cSSam Leffler struct ieee80211_node *ni = vap->iv_bss; 815b032f27cSSam Leffler 816b032f27cSSam Leffler if (vap->iv_opmode != IEEE80211_M_MONITOR) { 8179c6307b1SDamien Bergamini rt2661_enable_mrr(sc); 8189c6307b1SDamien Bergamini rt2661_set_txpreamble(sc); 8199c6307b1SDamien Bergamini rt2661_set_basicrates(sc, &ni->ni_rates); 8209c6307b1SDamien Bergamini rt2661_set_bssid(sc, ni->ni_bssid); 8219c6307b1SDamien Bergamini } 8229c6307b1SDamien Bergamini 823b032f27cSSam Leffler if (vap->iv_opmode == IEEE80211_M_HOSTAP || 82459aa14a9SRui Paulo vap->iv_opmode == IEEE80211_M_IBSS || 82559aa14a9SRui Paulo vap->iv_opmode == IEEE80211_M_MBSS) { 826b032f27cSSam Leffler error = rt2661_prepare_beacon(sc, vap); 827b032f27cSSam Leffler if (error != 0) 828b032f27cSSam Leffler return error; 8299c6307b1SDamien Bergamini } 830e66b0905SSam Leffler if (vap->iv_opmode != IEEE80211_M_MONITOR) 8319c6307b1SDamien Bergamini rt2661_enable_tsf_sync(sc); 8325463c4a4SSam Leffler else 8335463c4a4SSam Leffler rt2661_enable_tsf(sc); 8349c6307b1SDamien Bergamini } 835b032f27cSSam Leffler return error; 8369c6307b1SDamien Bergamini } 8379c6307b1SDamien Bergamini 8389c6307b1SDamien Bergamini /* 8399c6307b1SDamien Bergamini * Read 16 bits at address 'addr' from the serial EEPROM (either 93C46 or 8409c6307b1SDamien Bergamini * 93C66). 8419c6307b1SDamien Bergamini */ 8429c6307b1SDamien Bergamini static uint16_t 8439c6307b1SDamien Bergamini rt2661_eeprom_read(struct rt2661_softc *sc, uint8_t addr) 8449c6307b1SDamien Bergamini { 8459c6307b1SDamien Bergamini uint32_t tmp; 8469c6307b1SDamien Bergamini uint16_t val; 8479c6307b1SDamien Bergamini int n; 8489c6307b1SDamien Bergamini 8499c6307b1SDamien Bergamini /* clock C once before the first command */ 8509c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0); 8519c6307b1SDamien Bergamini 8529c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8539c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C); 8549c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8559c6307b1SDamien Bergamini 8569c6307b1SDamien Bergamini /* write start bit (1) */ 8579c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D); 8589c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C); 8599c6307b1SDamien Bergamini 8609c6307b1SDamien Bergamini /* write READ opcode (10) */ 8619c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D); 8629c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C); 8639c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8649c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C); 8659c6307b1SDamien Bergamini 8669c6307b1SDamien Bergamini /* write address (A5-A0 or A7-A0) */ 8679c6307b1SDamien Bergamini n = (RAL_READ(sc, RT2661_E2PROM_CSR) & RT2661_93C46) ? 5 : 7; 8689c6307b1SDamien Bergamini for (; n >= 0; n--) { 8699c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | 8709c6307b1SDamien Bergamini (((addr >> n) & 1) << RT2661_SHIFT_D)); 8719c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | 8729c6307b1SDamien Bergamini (((addr >> n) & 1) << RT2661_SHIFT_D) | RT2661_C); 8739c6307b1SDamien Bergamini } 8749c6307b1SDamien Bergamini 8759c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8769c6307b1SDamien Bergamini 8779c6307b1SDamien Bergamini /* read data Q15-Q0 */ 8789c6307b1SDamien Bergamini val = 0; 8799c6307b1SDamien Bergamini for (n = 15; n >= 0; n--) { 8809c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C); 8819c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_E2PROM_CSR); 8829c6307b1SDamien Bergamini val |= ((tmp & RT2661_Q) >> RT2661_SHIFT_Q) << n; 8839c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8849c6307b1SDamien Bergamini } 8859c6307b1SDamien Bergamini 8869c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0); 8879c6307b1SDamien Bergamini 8889c6307b1SDamien Bergamini /* clear Chip Select and clock C */ 8899c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S); 8909c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0); 8919c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_C); 8929c6307b1SDamien Bergamini 8939c6307b1SDamien Bergamini return val; 8949c6307b1SDamien Bergamini } 8959c6307b1SDamien Bergamini 8969c6307b1SDamien Bergamini static void 8979c6307b1SDamien Bergamini rt2661_tx_intr(struct rt2661_softc *sc) 8989c6307b1SDamien Bergamini { 899b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 9009c6307b1SDamien Bergamini struct rt2661_tx_ring *txq; 9019c6307b1SDamien Bergamini struct rt2661_tx_data *data; 9029c6307b1SDamien Bergamini struct rt2661_node *rn; 9039c6307b1SDamien Bergamini uint32_t val; 9049c6307b1SDamien Bergamini int qid, retrycnt; 9059c6307b1SDamien Bergamini 9069c6307b1SDamien Bergamini for (;;) { 90768e8e04eSSam Leffler struct ieee80211_node *ni; 90868e8e04eSSam Leffler struct mbuf *m; 90968e8e04eSSam Leffler 9109c6307b1SDamien Bergamini val = RAL_READ(sc, RT2661_STA_CSR4); 9119c6307b1SDamien Bergamini if (!(val & RT2661_TX_STAT_VALID)) 9129c6307b1SDamien Bergamini break; 9139c6307b1SDamien Bergamini 9149c6307b1SDamien Bergamini /* retrieve the queue in which this frame was sent */ 9159c6307b1SDamien Bergamini qid = RT2661_TX_QID(val); 9169c6307b1SDamien Bergamini txq = (qid <= 3) ? &sc->txq[qid] : &sc->mgtq; 9179c6307b1SDamien Bergamini 9189c6307b1SDamien Bergamini /* retrieve rate control algorithm context */ 9199c6307b1SDamien Bergamini data = &txq->data[txq->stat]; 92068e8e04eSSam Leffler m = data->m; 92168e8e04eSSam Leffler data->m = NULL; 92268e8e04eSSam Leffler ni = data->ni; 92368e8e04eSSam Leffler data->ni = NULL; 9249c6307b1SDamien Bergamini 9253da2dc07SMax Khon /* if no frame has been sent, ignore */ 92668e8e04eSSam Leffler if (ni == NULL) 9273da2dc07SMax Khon continue; 9283da2dc07SMax Khon 929b032f27cSSam Leffler rn = RT2661_NODE(ni); 93068e8e04eSSam Leffler 9319c6307b1SDamien Bergamini switch (RT2661_TX_RESULT(val)) { 9329c6307b1SDamien Bergamini case RT2661_TX_SUCCESS: 9339c6307b1SDamien Bergamini retrycnt = RT2661_TX_RETRYCNT(val); 9349c6307b1SDamien Bergamini 935b032f27cSSam Leffler DPRINTFN(sc, 10, "data frame sent successfully after " 936b032f27cSSam Leffler "%d retries\n", retrycnt); 937b032f27cSSam Leffler if (data->rix != IEEE80211_FIXED_RATE_NONE) 938b032f27cSSam Leffler ieee80211_amrr_tx_complete(&rn->amrr, 939b032f27cSSam Leffler IEEE80211_AMRR_SUCCESS, retrycnt); 9409c6307b1SDamien Bergamini ifp->if_opackets++; 9419c6307b1SDamien Bergamini break; 9429c6307b1SDamien Bergamini 9439c6307b1SDamien Bergamini case RT2661_TX_RETRY_FAIL: 944b032f27cSSam Leffler retrycnt = RT2661_TX_RETRYCNT(val); 945b032f27cSSam Leffler 946b032f27cSSam Leffler DPRINTFN(sc, 9, "%s\n", 947b032f27cSSam Leffler "sending data frame failed (too much retries)"); 948b032f27cSSam Leffler if (data->rix != IEEE80211_FIXED_RATE_NONE) 949b032f27cSSam Leffler ieee80211_amrr_tx_complete(&rn->amrr, 950b032f27cSSam Leffler IEEE80211_AMRR_FAILURE, retrycnt); 9519c6307b1SDamien Bergamini ifp->if_oerrors++; 9529c6307b1SDamien Bergamini break; 9539c6307b1SDamien Bergamini 9549c6307b1SDamien Bergamini default: 9559c6307b1SDamien Bergamini /* other failure */ 9569c6307b1SDamien Bergamini device_printf(sc->sc_dev, 9579c6307b1SDamien Bergamini "sending data frame failed 0x%08x\n", val); 9589c6307b1SDamien Bergamini ifp->if_oerrors++; 9599c6307b1SDamien Bergamini } 9609c6307b1SDamien Bergamini 961b032f27cSSam Leffler DPRINTFN(sc, 15, "tx done q=%d idx=%u\n", qid, txq->stat); 9629c6307b1SDamien Bergamini 9639c6307b1SDamien Bergamini txq->queued--; 9649c6307b1SDamien Bergamini if (++txq->stat >= txq->count) /* faster than % count */ 9659c6307b1SDamien Bergamini txq->stat = 0; 96668e8e04eSSam Leffler 96768e8e04eSSam Leffler if (m->m_flags & M_TXCB) 96868e8e04eSSam Leffler ieee80211_process_callback(ni, m, 96968e8e04eSSam Leffler RT2661_TX_RESULT(val) != RT2661_TX_SUCCESS); 97068e8e04eSSam Leffler m_freem(m); 97168e8e04eSSam Leffler ieee80211_free_node(ni); 9729c6307b1SDamien Bergamini } 9739c6307b1SDamien Bergamini 9749c6307b1SDamien Bergamini sc->sc_tx_timer = 0; 9759c6307b1SDamien Bergamini ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 976b032f27cSSam Leffler 977b032f27cSSam Leffler rt2661_start_locked(ifp); 9789c6307b1SDamien Bergamini } 9799c6307b1SDamien Bergamini 9809c6307b1SDamien Bergamini static void 9819c6307b1SDamien Bergamini rt2661_tx_dma_intr(struct rt2661_softc *sc, struct rt2661_tx_ring *txq) 9829c6307b1SDamien Bergamini { 9839c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 9849c6307b1SDamien Bergamini struct rt2661_tx_data *data; 9859c6307b1SDamien Bergamini 9869c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_POSTREAD); 9879c6307b1SDamien Bergamini 9889c6307b1SDamien Bergamini for (;;) { 9899c6307b1SDamien Bergamini desc = &txq->desc[txq->next]; 9909c6307b1SDamien Bergamini data = &txq->data[txq->next]; 9919c6307b1SDamien Bergamini 9929c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_TX_BUSY) || 9939c6307b1SDamien Bergamini !(le32toh(desc->flags) & RT2661_TX_VALID)) 9949c6307b1SDamien Bergamini break; 9959c6307b1SDamien Bergamini 9969c6307b1SDamien Bergamini bus_dmamap_sync(txq->data_dmat, data->map, 9979c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE); 9989c6307b1SDamien Bergamini bus_dmamap_unload(txq->data_dmat, data->map); 9999c6307b1SDamien Bergamini 10009c6307b1SDamien Bergamini /* descriptor is no longer valid */ 10019c6307b1SDamien Bergamini desc->flags &= ~htole32(RT2661_TX_VALID); 10029c6307b1SDamien Bergamini 1003b032f27cSSam Leffler DPRINTFN(sc, 15, "tx dma done q=%p idx=%u\n", txq, txq->next); 10049c6307b1SDamien Bergamini 10059c6307b1SDamien Bergamini if (++txq->next >= txq->count) /* faster than % count */ 10069c6307b1SDamien Bergamini txq->next = 0; 10079c6307b1SDamien Bergamini } 10089c6307b1SDamien Bergamini 10099c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE); 10109c6307b1SDamien Bergamini } 10119c6307b1SDamien Bergamini 10129c6307b1SDamien Bergamini static void 10139c6307b1SDamien Bergamini rt2661_rx_intr(struct rt2661_softc *sc) 10149c6307b1SDamien Bergamini { 1015b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 1016b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 10179c6307b1SDamien Bergamini struct rt2661_rx_desc *desc; 10189c6307b1SDamien Bergamini struct rt2661_rx_data *data; 10199c6307b1SDamien Bergamini bus_addr_t physaddr; 10209c6307b1SDamien Bergamini struct ieee80211_frame *wh; 10219c6307b1SDamien Bergamini struct ieee80211_node *ni; 10229c6307b1SDamien Bergamini struct mbuf *mnew, *m; 10239c6307b1SDamien Bergamini int error; 10249c6307b1SDamien Bergamini 10259c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map, 10269c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD); 10279c6307b1SDamien Bergamini 10289c6307b1SDamien Bergamini for (;;) { 10295463c4a4SSam Leffler int8_t rssi, nf; 103068e8e04eSSam Leffler 10319c6307b1SDamien Bergamini desc = &sc->rxq.desc[sc->rxq.cur]; 10329c6307b1SDamien Bergamini data = &sc->rxq.data[sc->rxq.cur]; 10339c6307b1SDamien Bergamini 10349c6307b1SDamien Bergamini if (le32toh(desc->flags) & RT2661_RX_BUSY) 10359c6307b1SDamien Bergamini break; 10369c6307b1SDamien Bergamini 10379c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_RX_PHY_ERROR) || 10389c6307b1SDamien Bergamini (le32toh(desc->flags) & RT2661_RX_CRC_ERROR)) { 10399c6307b1SDamien Bergamini /* 10409c6307b1SDamien Bergamini * This should not happen since we did not request 10419c6307b1SDamien Bergamini * to receive those frames when we filled TXRX_CSR0. 10429c6307b1SDamien Bergamini */ 1043b032f27cSSam Leffler DPRINTFN(sc, 5, "PHY or CRC error flags 0x%08x\n", 1044b032f27cSSam Leffler le32toh(desc->flags)); 10459c6307b1SDamien Bergamini ifp->if_ierrors++; 10469c6307b1SDamien Bergamini goto skip; 10479c6307b1SDamien Bergamini } 10489c6307b1SDamien Bergamini 10499c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_RX_CIPHER_MASK) != 0) { 10509c6307b1SDamien Bergamini ifp->if_ierrors++; 10519c6307b1SDamien Bergamini goto skip; 10529c6307b1SDamien Bergamini } 10539c6307b1SDamien Bergamini 10549c6307b1SDamien Bergamini /* 10559c6307b1SDamien Bergamini * Try to allocate a new mbuf for this ring element and load it 10569c6307b1SDamien Bergamini * before processing the current mbuf. If the ring element 10579c6307b1SDamien Bergamini * cannot be loaded, drop the received packet and reuse the old 10589c6307b1SDamien Bergamini * mbuf. In the unlikely case that the old mbuf can't be 10599c6307b1SDamien Bergamini * reloaded either, explicitly panic. 10609c6307b1SDamien Bergamini */ 10619c6307b1SDamien Bergamini mnew = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 10629c6307b1SDamien Bergamini if (mnew == NULL) { 10639c6307b1SDamien Bergamini ifp->if_ierrors++; 10649c6307b1SDamien Bergamini goto skip; 10659c6307b1SDamien Bergamini } 10669c6307b1SDamien Bergamini 10679c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.data_dmat, data->map, 10689c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD); 10699c6307b1SDamien Bergamini bus_dmamap_unload(sc->rxq.data_dmat, data->map); 10709c6307b1SDamien Bergamini 10719c6307b1SDamien Bergamini error = bus_dmamap_load(sc->rxq.data_dmat, data->map, 10729c6307b1SDamien Bergamini mtod(mnew, void *), MCLBYTES, rt2661_dma_map_addr, 10739c6307b1SDamien Bergamini &physaddr, 0); 10749c6307b1SDamien Bergamini if (error != 0) { 10759c6307b1SDamien Bergamini m_freem(mnew); 10769c6307b1SDamien Bergamini 10779c6307b1SDamien Bergamini /* try to reload the old mbuf */ 10789c6307b1SDamien Bergamini error = bus_dmamap_load(sc->rxq.data_dmat, data->map, 10799c6307b1SDamien Bergamini mtod(data->m, void *), MCLBYTES, 10809c6307b1SDamien Bergamini rt2661_dma_map_addr, &physaddr, 0); 10819c6307b1SDamien Bergamini if (error != 0) { 10829c6307b1SDamien Bergamini /* very unlikely that it will fail... */ 10839c6307b1SDamien Bergamini panic("%s: could not load old rx mbuf", 10849c6307b1SDamien Bergamini device_get_name(sc->sc_dev)); 10859c6307b1SDamien Bergamini } 10869c6307b1SDamien Bergamini ifp->if_ierrors++; 10879c6307b1SDamien Bergamini goto skip; 10889c6307b1SDamien Bergamini } 10899c6307b1SDamien Bergamini 10909c6307b1SDamien Bergamini /* 10919c6307b1SDamien Bergamini * New mbuf successfully loaded, update Rx ring and continue 10929c6307b1SDamien Bergamini * processing. 10939c6307b1SDamien Bergamini */ 10949c6307b1SDamien Bergamini m = data->m; 10959c6307b1SDamien Bergamini data->m = mnew; 10969c6307b1SDamien Bergamini desc->physaddr = htole32(physaddr); 10979c6307b1SDamien Bergamini 10989c6307b1SDamien Bergamini /* finalize mbuf */ 10999c6307b1SDamien Bergamini m->m_pkthdr.rcvif = ifp; 11009c6307b1SDamien Bergamini m->m_pkthdr.len = m->m_len = 11019c6307b1SDamien Bergamini (le32toh(desc->flags) >> 16) & 0xfff; 11029c6307b1SDamien Bergamini 110368e8e04eSSam Leffler rssi = rt2661_get_rssi(sc, desc->rssi); 11045463c4a4SSam Leffler /* Error happened during RSSI conversion. */ 11055463c4a4SSam Leffler if (rssi < 0) 11065463c4a4SSam Leffler rssi = -30; /* XXX ignored by net80211 */ 11075463c4a4SSam Leffler nf = RT2661_NOISE_FLOOR; 110868e8e04eSSam Leffler 11095463c4a4SSam Leffler if (ieee80211_radiotap_active(ic)) { 11109c6307b1SDamien Bergamini struct rt2661_rx_radiotap_header *tap = &sc->sc_rxtap; 11119c6307b1SDamien Bergamini uint32_t tsf_lo, tsf_hi; 11129c6307b1SDamien Bergamini 11139c6307b1SDamien Bergamini /* get timestamp (low and high 32 bits) */ 11149c6307b1SDamien Bergamini tsf_hi = RAL_READ(sc, RT2661_TXRX_CSR13); 11159c6307b1SDamien Bergamini tsf_lo = RAL_READ(sc, RT2661_TXRX_CSR12); 11169c6307b1SDamien Bergamini 11179c6307b1SDamien Bergamini tap->wr_tsf = 11189c6307b1SDamien Bergamini htole64(((uint64_t)tsf_hi << 32) | tsf_lo); 11199c6307b1SDamien Bergamini tap->wr_flags = 0; 1120b032f27cSSam Leffler tap->wr_rate = ieee80211_plcp2rate(desc->rate, 11218215d906SSam Leffler (desc->flags & htole32(RT2661_RX_OFDM)) ? 11228215d906SSam Leffler IEEE80211_T_OFDM : IEEE80211_T_CCK); 11235463c4a4SSam Leffler tap->wr_antsignal = nf + rssi; 11245463c4a4SSam Leffler tap->wr_antnoise = nf; 11259c6307b1SDamien Bergamini } 112668e8e04eSSam Leffler sc->sc_flags |= RAL_INPUT_RUNNING; 112768e8e04eSSam Leffler RAL_UNLOCK(sc); 11289c6307b1SDamien Bergamini wh = mtod(m, struct ieee80211_frame *); 112968e8e04eSSam Leffler 11309c6307b1SDamien Bergamini /* send the frame to the 802.11 layer */ 1131b032f27cSSam Leffler ni = ieee80211_find_rxnode(ic, 1132b032f27cSSam Leffler (struct ieee80211_frame_min *)wh); 1133b032f27cSSam Leffler if (ni != NULL) { 11345463c4a4SSam Leffler (void) ieee80211_input(ni, m, rssi, nf); 1135b032f27cSSam Leffler ieee80211_free_node(ni); 1136b032f27cSSam Leffler } else 11375463c4a4SSam Leffler (void) ieee80211_input_all(ic, m, rssi, nf); 1138b032f27cSSam Leffler 113968e8e04eSSam Leffler RAL_LOCK(sc); 114068e8e04eSSam Leffler sc->sc_flags &= ~RAL_INPUT_RUNNING; 11419c6307b1SDamien Bergamini 11429c6307b1SDamien Bergamini skip: desc->flags |= htole32(RT2661_RX_BUSY); 11439c6307b1SDamien Bergamini 1144b032f27cSSam Leffler DPRINTFN(sc, 15, "rx intr idx=%u\n", sc->rxq.cur); 11459c6307b1SDamien Bergamini 11469c6307b1SDamien Bergamini sc->rxq.cur = (sc->rxq.cur + 1) % RT2661_RX_RING_COUNT; 11479c6307b1SDamien Bergamini } 11489c6307b1SDamien Bergamini 11499c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map, 11509c6307b1SDamien Bergamini BUS_DMASYNC_PREWRITE); 11519c6307b1SDamien Bergamini } 11529c6307b1SDamien Bergamini 11539c6307b1SDamien Bergamini /* ARGSUSED */ 11549c6307b1SDamien Bergamini static void 11559c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(struct rt2661_softc *sc) 11569c6307b1SDamien Bergamini { 11579c6307b1SDamien Bergamini /* do nothing */ 11589c6307b1SDamien Bergamini } 11599c6307b1SDamien Bergamini 11609c6307b1SDamien Bergamini static void 11619c6307b1SDamien Bergamini rt2661_mcu_wakeup(struct rt2661_softc *sc) 11629c6307b1SDamien Bergamini { 11639c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR11, 5 << 16); 11649c6307b1SDamien Bergamini 11659c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_SOFT_RESET_CSR, 0x7); 11669c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_IO_CNTL_CSR, 0x18); 11679c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PCI_USEC_CSR, 0x20); 11689c6307b1SDamien Bergamini 11699c6307b1SDamien Bergamini /* send wakeup command to MCU */ 11709c6307b1SDamien Bergamini rt2661_tx_cmd(sc, RT2661_MCU_CMD_WAKEUP, 0); 11719c6307b1SDamien Bergamini } 11729c6307b1SDamien Bergamini 11739c6307b1SDamien Bergamini static void 11749c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(struct rt2661_softc *sc) 11759c6307b1SDamien Bergamini { 11769c6307b1SDamien Bergamini RAL_READ(sc, RT2661_M2H_CMD_DONE_CSR); 11779c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff); 11789c6307b1SDamien Bergamini } 11799c6307b1SDamien Bergamini 11809c6307b1SDamien Bergamini void 11819c6307b1SDamien Bergamini rt2661_intr(void *arg) 11829c6307b1SDamien Bergamini { 11839c6307b1SDamien Bergamini struct rt2661_softc *sc = arg; 1184d0934eb1SDamien Bergamini struct ifnet *ifp = sc->sc_ifp; 11859c6307b1SDamien Bergamini uint32_t r1, r2; 11869c6307b1SDamien Bergamini 11879c6307b1SDamien Bergamini RAL_LOCK(sc); 11889c6307b1SDamien Bergamini 11899c6307b1SDamien Bergamini /* disable MAC and MCU interrupts */ 11909c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f); 11919c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff); 11929c6307b1SDamien Bergamini 1193d0934eb1SDamien Bergamini /* don't re-enable interrupts if we're shutting down */ 1194d0934eb1SDamien Bergamini if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 1195d0934eb1SDamien Bergamini RAL_UNLOCK(sc); 1196d0934eb1SDamien Bergamini return; 1197d0934eb1SDamien Bergamini } 1198d0934eb1SDamien Bergamini 11999c6307b1SDamien Bergamini r1 = RAL_READ(sc, RT2661_INT_SOURCE_CSR); 12009c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, r1); 12019c6307b1SDamien Bergamini 12029c6307b1SDamien Bergamini r2 = RAL_READ(sc, RT2661_MCU_INT_SOURCE_CSR); 12039c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, r2); 12049c6307b1SDamien Bergamini 12059c6307b1SDamien Bergamini if (r1 & RT2661_MGT_DONE) 12069c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->mgtq); 12079c6307b1SDamien Bergamini 12089c6307b1SDamien Bergamini if (r1 & RT2661_RX_DONE) 12099c6307b1SDamien Bergamini rt2661_rx_intr(sc); 12109c6307b1SDamien Bergamini 12119c6307b1SDamien Bergamini if (r1 & RT2661_TX0_DMA_DONE) 12129c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[0]); 12139c6307b1SDamien Bergamini 12149c6307b1SDamien Bergamini if (r1 & RT2661_TX1_DMA_DONE) 12159c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[1]); 12169c6307b1SDamien Bergamini 12179c6307b1SDamien Bergamini if (r1 & RT2661_TX2_DMA_DONE) 12189c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[2]); 12199c6307b1SDamien Bergamini 12209c6307b1SDamien Bergamini if (r1 & RT2661_TX3_DMA_DONE) 12219c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[3]); 12229c6307b1SDamien Bergamini 12239c6307b1SDamien Bergamini if (r1 & RT2661_TX_DONE) 12249c6307b1SDamien Bergamini rt2661_tx_intr(sc); 12259c6307b1SDamien Bergamini 12269c6307b1SDamien Bergamini if (r2 & RT2661_MCU_CMD_DONE) 12279c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(sc); 12289c6307b1SDamien Bergamini 12299c6307b1SDamien Bergamini if (r2 & RT2661_MCU_BEACON_EXPIRE) 12309c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(sc); 12319c6307b1SDamien Bergamini 12329c6307b1SDamien Bergamini if (r2 & RT2661_MCU_WAKEUP) 12339c6307b1SDamien Bergamini rt2661_mcu_wakeup(sc); 12349c6307b1SDamien Bergamini 12359c6307b1SDamien Bergamini /* re-enable MAC and MCU interrupts */ 12369c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10); 12379c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0); 12389c6307b1SDamien Bergamini 12399c6307b1SDamien Bergamini RAL_UNLOCK(sc); 12409c6307b1SDamien Bergamini } 12419c6307b1SDamien Bergamini 12428215d906SSam Leffler static uint8_t 12438215d906SSam Leffler rt2661_plcp_signal(int rate) 12448215d906SSam Leffler { 12458215d906SSam Leffler switch (rate) { 12468215d906SSam Leffler /* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */ 12478215d906SSam Leffler case 12: return 0xb; 12488215d906SSam Leffler case 18: return 0xf; 12498215d906SSam Leffler case 24: return 0xa; 12508215d906SSam Leffler case 36: return 0xe; 12518215d906SSam Leffler case 48: return 0x9; 12528215d906SSam Leffler case 72: return 0xd; 12538215d906SSam Leffler case 96: return 0x8; 12548215d906SSam Leffler case 108: return 0xc; 12558215d906SSam Leffler 12568215d906SSam Leffler /* CCK rates (NB: not IEEE std, device-specific) */ 12578215d906SSam Leffler case 2: return 0x0; 12588215d906SSam Leffler case 4: return 0x1; 12598215d906SSam Leffler case 11: return 0x2; 12608215d906SSam Leffler case 22: return 0x3; 12618215d906SSam Leffler } 12628215d906SSam Leffler return 0xff; /* XXX unsupported/unknown rate */ 12638215d906SSam Leffler } 12648215d906SSam Leffler 12659c6307b1SDamien Bergamini static void 12669c6307b1SDamien Bergamini rt2661_setup_tx_desc(struct rt2661_softc *sc, struct rt2661_tx_desc *desc, 12679c6307b1SDamien Bergamini uint32_t flags, uint16_t xflags, int len, int rate, 12689c6307b1SDamien Bergamini const bus_dma_segment_t *segs, int nsegs, int ac) 12699c6307b1SDamien Bergamini { 1270b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 1271b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 12729c6307b1SDamien Bergamini uint16_t plcp_length; 12739c6307b1SDamien Bergamini int i, remainder; 12749c6307b1SDamien Bergamini 12759c6307b1SDamien Bergamini desc->flags = htole32(flags); 12769c6307b1SDamien Bergamini desc->flags |= htole32(len << 16); 12779c6307b1SDamien Bergamini desc->flags |= htole32(RT2661_TX_BUSY | RT2661_TX_VALID); 12789c6307b1SDamien Bergamini 12799c6307b1SDamien Bergamini desc->xflags = htole16(xflags); 12809c6307b1SDamien Bergamini desc->xflags |= htole16(nsegs << 13); 12819c6307b1SDamien Bergamini 12829c6307b1SDamien Bergamini desc->wme = htole16( 12839c6307b1SDamien Bergamini RT2661_QID(ac) | 12849c6307b1SDamien Bergamini RT2661_AIFSN(2) | 12859c6307b1SDamien Bergamini RT2661_LOGCWMIN(4) | 12869c6307b1SDamien Bergamini RT2661_LOGCWMAX(10)); 12879c6307b1SDamien Bergamini 12889c6307b1SDamien Bergamini /* 12899c6307b1SDamien Bergamini * Remember in which queue this frame was sent. This field is driver 12909c6307b1SDamien Bergamini * private data only. It will be made available by the NIC in STA_CSR4 12919c6307b1SDamien Bergamini * on Tx interrupts. 12929c6307b1SDamien Bergamini */ 12939c6307b1SDamien Bergamini desc->qid = ac; 12949c6307b1SDamien Bergamini 12959c6307b1SDamien Bergamini /* setup PLCP fields */ 12968215d906SSam Leffler desc->plcp_signal = rt2661_plcp_signal(rate); 12979c6307b1SDamien Bergamini desc->plcp_service = 4; 12989c6307b1SDamien Bergamini 12999c6307b1SDamien Bergamini len += IEEE80211_CRC_LEN; 130026d39e2cSSam Leffler if (ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) { 13019c6307b1SDamien Bergamini desc->flags |= htole32(RT2661_TX_OFDM); 13029c6307b1SDamien Bergamini 13039c6307b1SDamien Bergamini plcp_length = len & 0xfff; 13049c6307b1SDamien Bergamini desc->plcp_length_hi = plcp_length >> 6; 13059c6307b1SDamien Bergamini desc->plcp_length_lo = plcp_length & 0x3f; 13069c6307b1SDamien Bergamini } else { 13079c6307b1SDamien Bergamini plcp_length = (16 * len + rate - 1) / rate; 13089c6307b1SDamien Bergamini if (rate == 22) { 13099c6307b1SDamien Bergamini remainder = (16 * len) % 22; 13109c6307b1SDamien Bergamini if (remainder != 0 && remainder < 7) 13119c6307b1SDamien Bergamini desc->plcp_service |= RT2661_PLCP_LENGEXT; 13129c6307b1SDamien Bergamini } 13139c6307b1SDamien Bergamini desc->plcp_length_hi = plcp_length >> 8; 13149c6307b1SDamien Bergamini desc->plcp_length_lo = plcp_length & 0xff; 13159c6307b1SDamien Bergamini 13169c6307b1SDamien Bergamini if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE)) 13179c6307b1SDamien Bergamini desc->plcp_signal |= 0x08; 13189c6307b1SDamien Bergamini } 13199c6307b1SDamien Bergamini 13209c6307b1SDamien Bergamini /* RT2x61 supports scatter with up to 5 segments */ 13219c6307b1SDamien Bergamini for (i = 0; i < nsegs; i++) { 13229c6307b1SDamien Bergamini desc->addr[i] = htole32(segs[i].ds_addr); 13239c6307b1SDamien Bergamini desc->len [i] = htole16(segs[i].ds_len); 13249c6307b1SDamien Bergamini } 13259c6307b1SDamien Bergamini } 13269c6307b1SDamien Bergamini 13279c6307b1SDamien Bergamini static int 13289c6307b1SDamien Bergamini rt2661_tx_mgt(struct rt2661_softc *sc, struct mbuf *m0, 13299c6307b1SDamien Bergamini struct ieee80211_node *ni) 13309c6307b1SDamien Bergamini { 1331b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap; 1332b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic; 13339c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 13349c6307b1SDamien Bergamini struct rt2661_tx_data *data; 13359c6307b1SDamien Bergamini struct ieee80211_frame *wh; 133602f0a39fSKevin Lo struct ieee80211_key *k; 13379c6307b1SDamien Bergamini bus_dma_segment_t segs[RT2661_MAX_SCATTER]; 13389c6307b1SDamien Bergamini uint16_t dur; 13399c6307b1SDamien Bergamini uint32_t flags = 0; /* XXX HWSEQ */ 13409c6307b1SDamien Bergamini int nsegs, rate, error; 13419c6307b1SDamien Bergamini 13429c6307b1SDamien Bergamini desc = &sc->mgtq.desc[sc->mgtq.cur]; 13439c6307b1SDamien Bergamini data = &sc->mgtq.data[sc->mgtq.cur]; 13449c6307b1SDamien Bergamini 1345b032f27cSSam Leffler rate = vap->iv_txparms[ieee80211_chan2mode(ic->ic_curchan)].mgmtrate; 13469c6307b1SDamien Bergamini 134702f0a39fSKevin Lo wh = mtod(m0, struct ieee80211_frame *); 134802f0a39fSKevin Lo 134902f0a39fSKevin Lo if (wh->i_fc[1] & IEEE80211_FC1_WEP) { 1350b032f27cSSam Leffler k = ieee80211_crypto_encap(ni, m0); 135102f0a39fSKevin Lo if (k == NULL) { 135202f0a39fSKevin Lo m_freem(m0); 135302f0a39fSKevin Lo return ENOBUFS; 135402f0a39fSKevin Lo } 135502f0a39fSKevin Lo } 135602f0a39fSKevin Lo 13579c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(sc->mgtq.data_dmat, data->map, m0, 13589c6307b1SDamien Bergamini segs, &nsegs, 0); 13599c6307b1SDamien Bergamini if (error != 0) { 13609c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not map mbuf (error %d)\n", 13619c6307b1SDamien Bergamini error); 13629c6307b1SDamien Bergamini m_freem(m0); 13639c6307b1SDamien Bergamini return error; 13649c6307b1SDamien Bergamini } 13659c6307b1SDamien Bergamini 13665463c4a4SSam Leffler if (ieee80211_radiotap_active_vap(vap)) { 13679c6307b1SDamien Bergamini struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap; 13689c6307b1SDamien Bergamini 13699c6307b1SDamien Bergamini tap->wt_flags = 0; 13709c6307b1SDamien Bergamini tap->wt_rate = rate; 13719c6307b1SDamien Bergamini 13725463c4a4SSam Leffler ieee80211_radiotap_tx(vap, m0); 13739c6307b1SDamien Bergamini } 13749c6307b1SDamien Bergamini 13759c6307b1SDamien Bergamini data->m = m0; 13769c6307b1SDamien Bergamini data->ni = ni; 1377b032f27cSSam Leffler /* management frames are not taken into account for amrr */ 1378b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE; 13799c6307b1SDamien Bergamini 13809c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 13819c6307b1SDamien Bergamini 13829c6307b1SDamien Bergamini if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) { 13839c6307b1SDamien Bergamini flags |= RT2661_TX_NEED_ACK; 13849c6307b1SDamien Bergamini 138526d39e2cSSam Leffler dur = ieee80211_ack_duration(ic->ic_rt, 1386b032f27cSSam Leffler rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE); 13879c6307b1SDamien Bergamini *(uint16_t *)wh->i_dur = htole16(dur); 13889c6307b1SDamien Bergamini 13899c6307b1SDamien Bergamini /* tell hardware to add timestamp in probe responses */ 13909c6307b1SDamien Bergamini if ((wh->i_fc[0] & 13919c6307b1SDamien Bergamini (IEEE80211_FC0_TYPE_MASK | IEEE80211_FC0_SUBTYPE_MASK)) == 13929c6307b1SDamien Bergamini (IEEE80211_FC0_TYPE_MGT | IEEE80211_FC0_SUBTYPE_PROBE_RESP)) 13939c6307b1SDamien Bergamini flags |= RT2661_TX_TIMESTAMP; 13949c6307b1SDamien Bergamini } 13959c6307b1SDamien Bergamini 13969c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, desc, flags, 0 /* XXX HWSEQ */, 13979c6307b1SDamien Bergamini m0->m_pkthdr.len, rate, segs, nsegs, RT2661_QID_MGT); 13989c6307b1SDamien Bergamini 13999c6307b1SDamien Bergamini bus_dmamap_sync(sc->mgtq.data_dmat, data->map, BUS_DMASYNC_PREWRITE); 14009c6307b1SDamien Bergamini bus_dmamap_sync(sc->mgtq.desc_dmat, sc->mgtq.desc_map, 14019c6307b1SDamien Bergamini BUS_DMASYNC_PREWRITE); 14029c6307b1SDamien Bergamini 1403b032f27cSSam Leffler DPRINTFN(sc, 10, "sending mgt frame len=%u idx=%u rate=%u\n", 1404b032f27cSSam Leffler m0->m_pkthdr.len, sc->mgtq.cur, rate); 14059c6307b1SDamien Bergamini 14069c6307b1SDamien Bergamini /* kick mgt */ 14079c6307b1SDamien Bergamini sc->mgtq.queued++; 14089c6307b1SDamien Bergamini sc->mgtq.cur = (sc->mgtq.cur + 1) % RT2661_MGT_RING_COUNT; 14099c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, RT2661_KICK_MGT); 14109c6307b1SDamien Bergamini 14119c6307b1SDamien Bergamini return 0; 14129c6307b1SDamien Bergamini } 14139c6307b1SDamien Bergamini 1414b032f27cSSam Leffler static int 1415b032f27cSSam Leffler rt2661_sendprot(struct rt2661_softc *sc, int ac, 1416b032f27cSSam Leffler const struct mbuf *m, struct ieee80211_node *ni, int prot, int rate) 14179c6307b1SDamien Bergamini { 1418b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic; 1419b032f27cSSam Leffler struct rt2661_tx_ring *txq = &sc->txq[ac]; 1420b032f27cSSam Leffler const struct ieee80211_frame *wh; 1421b032f27cSSam Leffler struct rt2661_tx_desc *desc; 1422b032f27cSSam Leffler struct rt2661_tx_data *data; 1423b032f27cSSam Leffler struct mbuf *mprot; 1424b032f27cSSam Leffler int protrate, ackrate, pktlen, flags, isshort, error; 1425b032f27cSSam Leffler uint16_t dur; 1426b032f27cSSam Leffler bus_dma_segment_t segs[RT2661_MAX_SCATTER]; 1427b032f27cSSam Leffler int nsegs; 14289c6307b1SDamien Bergamini 1429b032f27cSSam Leffler KASSERT(prot == IEEE80211_PROT_RTSCTS || prot == IEEE80211_PROT_CTSONLY, 1430b032f27cSSam Leffler ("protection %d", prot)); 1431b032f27cSSam Leffler 1432b032f27cSSam Leffler wh = mtod(m, const struct ieee80211_frame *); 1433b032f27cSSam Leffler pktlen = m->m_pkthdr.len + IEEE80211_CRC_LEN; 1434b032f27cSSam Leffler 143526d39e2cSSam Leffler protrate = ieee80211_ctl_rate(ic->ic_rt, rate); 143626d39e2cSSam Leffler ackrate = ieee80211_ack_rate(ic->ic_rt, rate); 1437b032f27cSSam Leffler 1438b032f27cSSam Leffler isshort = (ic->ic_flags & IEEE80211_F_SHPREAMBLE) != 0; 143926d39e2cSSam Leffler dur = ieee80211_compute_duration(ic->ic_rt, pktlen, rate, isshort) 144026d39e2cSSam Leffler + ieee80211_ack_duration(ic->ic_rt, rate, isshort); 1441b032f27cSSam Leffler flags = RT2661_TX_MORE_FRAG; 1442b032f27cSSam Leffler if (prot == IEEE80211_PROT_RTSCTS) { 1443b032f27cSSam Leffler /* NB: CTS is the same size as an ACK */ 144426d39e2cSSam Leffler dur += ieee80211_ack_duration(ic->ic_rt, rate, isshort); 1445b032f27cSSam Leffler flags |= RT2661_TX_NEED_ACK; 1446b032f27cSSam Leffler mprot = ieee80211_alloc_rts(ic, wh->i_addr1, wh->i_addr2, dur); 1447b032f27cSSam Leffler } else { 1448b032f27cSSam Leffler mprot = ieee80211_alloc_cts(ic, ni->ni_vap->iv_myaddr, dur); 1449b032f27cSSam Leffler } 1450b032f27cSSam Leffler if (mprot == NULL) { 1451b032f27cSSam Leffler /* XXX stat + msg */ 1452b032f27cSSam Leffler return ENOBUFS; 14539c6307b1SDamien Bergamini } 14549c6307b1SDamien Bergamini 1455b032f27cSSam Leffler data = &txq->data[txq->cur]; 1456b032f27cSSam Leffler desc = &txq->desc[txq->cur]; 14579c6307b1SDamien Bergamini 1458b032f27cSSam Leffler error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, mprot, segs, 1459b032f27cSSam Leffler &nsegs, 0); 1460b032f27cSSam Leffler if (error != 0) { 1461b032f27cSSam Leffler device_printf(sc->sc_dev, 1462b032f27cSSam Leffler "could not map mbuf (error %d)\n", error); 1463b032f27cSSam Leffler m_freem(mprot); 1464b032f27cSSam Leffler return error; 1465b032f27cSSam Leffler } 14669c6307b1SDamien Bergamini 1467b032f27cSSam Leffler data->m = mprot; 1468b032f27cSSam Leffler data->ni = ieee80211_ref_node(ni); 1469b032f27cSSam Leffler /* ctl frames are not taken into account for amrr */ 1470b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE; 14719c6307b1SDamien Bergamini 1472b032f27cSSam Leffler rt2661_setup_tx_desc(sc, desc, flags, 0, mprot->m_pkthdr.len, 1473b032f27cSSam Leffler protrate, segs, 1, ac); 1474b032f27cSSam Leffler 1475b032f27cSSam Leffler bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE); 1476b032f27cSSam Leffler bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE); 1477b032f27cSSam Leffler 1478b032f27cSSam Leffler txq->queued++; 1479b032f27cSSam Leffler txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT; 1480b032f27cSSam Leffler 1481b032f27cSSam Leffler return 0; 14829c6307b1SDamien Bergamini } 14839c6307b1SDamien Bergamini 14849c6307b1SDamien Bergamini static int 14859c6307b1SDamien Bergamini rt2661_tx_data(struct rt2661_softc *sc, struct mbuf *m0, 14869c6307b1SDamien Bergamini struct ieee80211_node *ni, int ac) 14879c6307b1SDamien Bergamini { 1488b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap; 1489b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 1490b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 14919c6307b1SDamien Bergamini struct rt2661_tx_ring *txq = &sc->txq[ac]; 14929c6307b1SDamien Bergamini struct rt2661_tx_desc *desc; 14939c6307b1SDamien Bergamini struct rt2661_tx_data *data; 14949c6307b1SDamien Bergamini struct ieee80211_frame *wh; 1495b032f27cSSam Leffler const struct ieee80211_txparam *tp; 14969c6307b1SDamien Bergamini struct ieee80211_key *k; 14979c6307b1SDamien Bergamini const struct chanAccParams *cap; 14989c6307b1SDamien Bergamini struct mbuf *mnew; 14999c6307b1SDamien Bergamini bus_dma_segment_t segs[RT2661_MAX_SCATTER]; 15009c6307b1SDamien Bergamini uint16_t dur; 1501b032f27cSSam Leffler uint32_t flags; 15029c6307b1SDamien Bergamini int error, nsegs, rate, noack = 0; 15039c6307b1SDamien Bergamini 15049c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 15059c6307b1SDamien Bergamini 1506b032f27cSSam Leffler tp = &vap->iv_txparms[ieee80211_chan2mode(ni->ni_chan)]; 1507b032f27cSSam Leffler if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 1508b032f27cSSam Leffler rate = tp->mcastrate; 1509b032f27cSSam Leffler } else if (m0->m_flags & M_EAPOL) { 1510b032f27cSSam Leffler rate = tp->mgmtrate; 1511b032f27cSSam Leffler } else if (tp->ucastrate != IEEE80211_FIXED_RATE_NONE) { 1512b032f27cSSam Leffler rate = tp->ucastrate; 15139c6307b1SDamien Bergamini } else { 1514b032f27cSSam Leffler (void) ieee80211_amrr_choose(ni, &RT2661_NODE(ni)->amrr); 1515b032f27cSSam Leffler rate = ni->ni_txrate; 15169c6307b1SDamien Bergamini } 15179c6307b1SDamien Bergamini rate &= IEEE80211_RATE_VAL; 15189c6307b1SDamien Bergamini 15199c6307b1SDamien Bergamini if (wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS) { 15209c6307b1SDamien Bergamini cap = &ic->ic_wme.wme_chanParams; 15219c6307b1SDamien Bergamini noack = cap->cap_wmeParams[ac].wmep_noackPolicy; 15229c6307b1SDamien Bergamini } 15239c6307b1SDamien Bergamini 15249c6307b1SDamien Bergamini if (wh->i_fc[1] & IEEE80211_FC1_WEP) { 1525b032f27cSSam Leffler k = ieee80211_crypto_encap(ni, m0); 15269c6307b1SDamien Bergamini if (k == NULL) { 15279c6307b1SDamien Bergamini m_freem(m0); 15289c6307b1SDamien Bergamini return ENOBUFS; 15299c6307b1SDamien Bergamini } 15309c6307b1SDamien Bergamini 15319c6307b1SDamien Bergamini /* packet header may have moved, reset our local pointer */ 15329c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 15339c6307b1SDamien Bergamini } 15349c6307b1SDamien Bergamini 1535b032f27cSSam Leffler flags = 0; 1536b032f27cSSam Leffler if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) { 1537b032f27cSSam Leffler int prot = IEEE80211_PROT_NONE; 1538b032f27cSSam Leffler if (m0->m_pkthdr.len + IEEE80211_CRC_LEN > vap->iv_rtsthreshold) 1539b032f27cSSam Leffler prot = IEEE80211_PROT_RTSCTS; 1540b032f27cSSam Leffler else if ((ic->ic_flags & IEEE80211_F_USEPROT) && 154126d39e2cSSam Leffler ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) 1542b032f27cSSam Leffler prot = ic->ic_protmode; 1543b032f27cSSam Leffler if (prot != IEEE80211_PROT_NONE) { 1544b032f27cSSam Leffler error = rt2661_sendprot(sc, ac, m0, ni, prot, rate); 1545b032f27cSSam Leffler if (error) { 15469c6307b1SDamien Bergamini m_freem(m0); 15479c6307b1SDamien Bergamini return error; 15489c6307b1SDamien Bergamini } 15499c6307b1SDamien Bergamini flags |= RT2661_TX_LONG_RETRY | RT2661_TX_IFS; 15509c6307b1SDamien Bergamini } 1551b032f27cSSam Leffler } 15529c6307b1SDamien Bergamini 15539c6307b1SDamien Bergamini data = &txq->data[txq->cur]; 15549c6307b1SDamien Bergamini desc = &txq->desc[txq->cur]; 15559c6307b1SDamien Bergamini 15569c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0, segs, 15579c6307b1SDamien Bergamini &nsegs, 0); 15589c6307b1SDamien Bergamini if (error != 0 && error != EFBIG) { 15599c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not map mbuf (error %d)\n", 15609c6307b1SDamien Bergamini error); 15619c6307b1SDamien Bergamini m_freem(m0); 15629c6307b1SDamien Bergamini return error; 15639c6307b1SDamien Bergamini } 15649c6307b1SDamien Bergamini if (error != 0) { 15659c6307b1SDamien Bergamini mnew = m_defrag(m0, M_DONTWAIT); 15669c6307b1SDamien Bergamini if (mnew == NULL) { 15679c6307b1SDamien Bergamini device_printf(sc->sc_dev, 15689c6307b1SDamien Bergamini "could not defragment mbuf\n"); 15699c6307b1SDamien Bergamini m_freem(m0); 15709c6307b1SDamien Bergamini return ENOBUFS; 15719c6307b1SDamien Bergamini } 15729c6307b1SDamien Bergamini m0 = mnew; 15739c6307b1SDamien Bergamini 15749c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0, 15759c6307b1SDamien Bergamini segs, &nsegs, 0); 15769c6307b1SDamien Bergamini if (error != 0) { 15779c6307b1SDamien Bergamini device_printf(sc->sc_dev, 15789c6307b1SDamien Bergamini "could not map mbuf (error %d)\n", error); 15799c6307b1SDamien Bergamini m_freem(m0); 15809c6307b1SDamien Bergamini return error; 15819c6307b1SDamien Bergamini } 15829c6307b1SDamien Bergamini 15839c6307b1SDamien Bergamini /* packet header have moved, reset our local pointer */ 15849c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *); 15859c6307b1SDamien Bergamini } 15869c6307b1SDamien Bergamini 15875463c4a4SSam Leffler if (ieee80211_radiotap_active_vap(vap)) { 15889c6307b1SDamien Bergamini struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap; 15899c6307b1SDamien Bergamini 15909c6307b1SDamien Bergamini tap->wt_flags = 0; 15919c6307b1SDamien Bergamini tap->wt_rate = rate; 15929c6307b1SDamien Bergamini 15935463c4a4SSam Leffler ieee80211_radiotap_tx(vap, m0); 15949c6307b1SDamien Bergamini } 15959c6307b1SDamien Bergamini 15969c6307b1SDamien Bergamini data->m = m0; 15979c6307b1SDamien Bergamini data->ni = ni; 15989c6307b1SDamien Bergamini 15999c6307b1SDamien Bergamini /* remember link conditions for rate adaptation algorithm */ 1600b032f27cSSam Leffler if (tp->ucastrate == IEEE80211_FIXED_RATE_NONE) { 1601b032f27cSSam Leffler data->rix = ni->ni_txrate; 1602b032f27cSSam Leffler /* XXX probably need last rssi value and not avg */ 1603b032f27cSSam Leffler data->rssi = ic->ic_node_getrssi(ni); 16049c6307b1SDamien Bergamini } else 1605b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE; 16069c6307b1SDamien Bergamini 16079c6307b1SDamien Bergamini if (!noack && !IEEE80211_IS_MULTICAST(wh->i_addr1)) { 16089c6307b1SDamien Bergamini flags |= RT2661_TX_NEED_ACK; 16099c6307b1SDamien Bergamini 161026d39e2cSSam Leffler dur = ieee80211_ack_duration(ic->ic_rt, 1611b032f27cSSam Leffler rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE); 16129c6307b1SDamien Bergamini *(uint16_t *)wh->i_dur = htole16(dur); 16139c6307b1SDamien Bergamini } 16149c6307b1SDamien Bergamini 16159c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, desc, flags, 0, m0->m_pkthdr.len, rate, segs, 16169c6307b1SDamien Bergamini nsegs, ac); 16179c6307b1SDamien Bergamini 16189c6307b1SDamien Bergamini bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE); 16199c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE); 16209c6307b1SDamien Bergamini 1621b032f27cSSam Leffler DPRINTFN(sc, 10, "sending data frame len=%u idx=%u rate=%u\n", 1622b032f27cSSam Leffler m0->m_pkthdr.len, txq->cur, rate); 16239c6307b1SDamien Bergamini 16249c6307b1SDamien Bergamini /* kick Tx */ 16259c6307b1SDamien Bergamini txq->queued++; 16269c6307b1SDamien Bergamini txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT; 16279c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 1 << ac); 16289c6307b1SDamien Bergamini 16299c6307b1SDamien Bergamini return 0; 16309c6307b1SDamien Bergamini } 16319c6307b1SDamien Bergamini 16329c6307b1SDamien Bergamini static void 1633b032f27cSSam Leffler rt2661_start_locked(struct ifnet *ifp) 1634b032f27cSSam Leffler { 1635b032f27cSSam Leffler struct rt2661_softc *sc = ifp->if_softc; 1636b032f27cSSam Leffler struct mbuf *m; 1637b032f27cSSam Leffler struct ieee80211_node *ni; 1638b032f27cSSam Leffler int ac; 1639b032f27cSSam Leffler 1640b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 1641b032f27cSSam Leffler 1642b032f27cSSam Leffler /* prevent management frames from being sent if we're not ready */ 1643b032f27cSSam Leffler if (!(ifp->if_drv_flags & IFF_DRV_RUNNING) || sc->sc_invalid) 1644b032f27cSSam Leffler return; 1645b032f27cSSam Leffler 1646b032f27cSSam Leffler for (;;) { 1647b032f27cSSam Leffler IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 1648b032f27cSSam Leffler if (m == NULL) 1649b032f27cSSam Leffler break; 1650b032f27cSSam Leffler 1651b032f27cSSam Leffler ac = M_WME_GETAC(m); 1652b032f27cSSam Leffler if (sc->txq[ac].queued >= RT2661_TX_RING_COUNT - 1) { 1653b032f27cSSam Leffler /* there is no place left in this ring */ 1654b032f27cSSam Leffler IFQ_DRV_PREPEND(&ifp->if_snd, m); 1655b032f27cSSam Leffler ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1656b032f27cSSam Leffler break; 1657b032f27cSSam Leffler } 1658b032f27cSSam Leffler ni = (struct ieee80211_node *) m->m_pkthdr.rcvif; 1659b032f27cSSam Leffler if (rt2661_tx_data(sc, m, ni, ac) != 0) { 1660b032f27cSSam Leffler ieee80211_free_node(ni); 1661b032f27cSSam Leffler ifp->if_oerrors++; 1662b032f27cSSam Leffler break; 1663b032f27cSSam Leffler } 1664b032f27cSSam Leffler 1665b032f27cSSam Leffler sc->sc_tx_timer = 5; 1666b032f27cSSam Leffler } 1667b032f27cSSam Leffler } 1668b032f27cSSam Leffler 1669b032f27cSSam Leffler static void 16709c6307b1SDamien Bergamini rt2661_start(struct ifnet *ifp) 16719c6307b1SDamien Bergamini { 16729c6307b1SDamien Bergamini struct rt2661_softc *sc = ifp->if_softc; 1673b032f27cSSam Leffler 1674b032f27cSSam Leffler RAL_LOCK(sc); 1675b032f27cSSam Leffler rt2661_start_locked(ifp); 1676b032f27cSSam Leffler RAL_UNLOCK(sc); 1677b032f27cSSam Leffler } 1678b032f27cSSam Leffler 1679b032f27cSSam Leffler static int 1680b032f27cSSam Leffler rt2661_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 1681b032f27cSSam Leffler const struct ieee80211_bpf_params *params) 1682b032f27cSSam Leffler { 1683b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic; 1684b032f27cSSam Leffler struct ifnet *ifp = ic->ic_ifp; 1685b032f27cSSam Leffler struct rt2661_softc *sc = ifp->if_softc; 16869c6307b1SDamien Bergamini 16879c6307b1SDamien Bergamini RAL_LOCK(sc); 16889c6307b1SDamien Bergamini 1689d0934eb1SDamien Bergamini /* prevent management frames from being sent if we're not ready */ 1690b032f27cSSam Leffler if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 1691d0934eb1SDamien Bergamini RAL_UNLOCK(sc); 1692b032f27cSSam Leffler m_freem(m); 1693b032f27cSSam Leffler ieee80211_free_node(ni); 1694b032f27cSSam Leffler return ENETDOWN; 1695d0934eb1SDamien Bergamini } 16969c6307b1SDamien Bergamini if (sc->mgtq.queued >= RT2661_MGT_RING_COUNT) { 16979c6307b1SDamien Bergamini ifp->if_drv_flags |= IFF_DRV_OACTIVE; 1698b032f27cSSam Leffler RAL_UNLOCK(sc); 1699b032f27cSSam Leffler m_freem(m); 170068e8e04eSSam Leffler ieee80211_free_node(ni); 1701b032f27cSSam Leffler return ENOBUFS; /* XXX */ 170268e8e04eSSam Leffler } 17039c6307b1SDamien Bergamini 1704b032f27cSSam Leffler ifp->if_opackets++; 1705b032f27cSSam Leffler 17062b9411e2SSam Leffler /* 1707b032f27cSSam Leffler * Legacy path; interpret frame contents to decide 1708b032f27cSSam Leffler * precisely how to send the frame. 1709b032f27cSSam Leffler * XXX raw path 17102b9411e2SSam Leffler */ 1711b032f27cSSam Leffler if (rt2661_tx_mgt(sc, m, ni) != 0) 1712b032f27cSSam Leffler goto bad; 17139c6307b1SDamien Bergamini sc->sc_tx_timer = 5; 17149c6307b1SDamien Bergamini 17159c6307b1SDamien Bergamini RAL_UNLOCK(sc); 1716b032f27cSSam Leffler 1717b032f27cSSam Leffler return 0; 1718b032f27cSSam Leffler bad: 1719b032f27cSSam Leffler ifp->if_oerrors++; 1720b032f27cSSam Leffler ieee80211_free_node(ni); 1721b032f27cSSam Leffler RAL_UNLOCK(sc); 1722b032f27cSSam Leffler return EIO; /* XXX */ 17239c6307b1SDamien Bergamini } 17249c6307b1SDamien Bergamini 17259c6307b1SDamien Bergamini static void 17268f435158SBruce M Simpson rt2661_watchdog(void *arg) 17279c6307b1SDamien Bergamini { 17288f435158SBruce M Simpson struct rt2661_softc *sc = (struct rt2661_softc *)arg; 1729b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 17309c6307b1SDamien Bergamini 1731b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 1732b032f27cSSam Leffler 1733b032f27cSSam Leffler KASSERT(ifp->if_drv_flags & IFF_DRV_RUNNING, ("not running")); 1734b032f27cSSam Leffler 1735b032f27cSSam Leffler if (sc->sc_invalid) /* card ejected */ 1736b032f27cSSam Leffler return; 1737b032f27cSSam Leffler 1738b032f27cSSam Leffler if (sc->sc_tx_timer > 0 && --sc->sc_tx_timer == 0) { 1739b032f27cSSam Leffler if_printf(ifp, "device timeout\n"); 1740b032f27cSSam Leffler rt2661_init_locked(sc); 1741b032f27cSSam Leffler ifp->if_oerrors++; 1742b032f27cSSam Leffler /* NB: callout is reset in rt2661_init() */ 17439c6307b1SDamien Bergamini return; 17449c6307b1SDamien Bergamini } 17458f435158SBruce M Simpson callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc); 17469c6307b1SDamien Bergamini } 17479c6307b1SDamien Bergamini 17489c6307b1SDamien Bergamini static int 17499c6307b1SDamien Bergamini rt2661_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data) 17509c6307b1SDamien Bergamini { 17519c6307b1SDamien Bergamini struct rt2661_softc *sc = ifp->if_softc; 1752b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 1753b032f27cSSam Leffler struct ifreq *ifr = (struct ifreq *) data; 1754b032f27cSSam Leffler int error = 0, startall = 0; 17559c6307b1SDamien Bergamini 17569c6307b1SDamien Bergamini switch (cmd) { 17579c6307b1SDamien Bergamini case SIOCSIFFLAGS: 175831a8c1edSAndrew Thompson RAL_LOCK(sc); 17599c6307b1SDamien Bergamini if (ifp->if_flags & IFF_UP) { 1760b032f27cSSam Leffler if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 1761b032f27cSSam Leffler rt2661_init_locked(sc); 1762b032f27cSSam Leffler startall = 1; 1763b032f27cSSam Leffler } else 1764b032f27cSSam Leffler rt2661_update_promisc(ifp); 17659c6307b1SDamien Bergamini } else { 17669c6307b1SDamien Bergamini if (ifp->if_drv_flags & IFF_DRV_RUNNING) 1767b032f27cSSam Leffler rt2661_stop_locked(sc); 17689c6307b1SDamien Bergamini } 1769b032f27cSSam Leffler RAL_UNLOCK(sc); 1770b032f27cSSam Leffler if (startall) 1771b032f27cSSam Leffler ieee80211_start_all(ic); 177231a8c1edSAndrew Thompson break; 177331a8c1edSAndrew Thompson case SIOCGIFMEDIA: 177431a8c1edSAndrew Thompson error = ifmedia_ioctl(ifp, ifr, &ic->ic_media, cmd); 177531a8c1edSAndrew Thompson break; 177631a8c1edSAndrew Thompson case SIOCGIFADDR: 177731a8c1edSAndrew Thompson error = ether_ioctl(ifp, cmd, data); 177831a8c1edSAndrew Thompson break; 177931a8c1edSAndrew Thompson default: 178031a8c1edSAndrew Thompson error = EINVAL; 178131a8c1edSAndrew Thompson break; 178231a8c1edSAndrew Thompson } 17839c6307b1SDamien Bergamini return error; 17849c6307b1SDamien Bergamini } 17859c6307b1SDamien Bergamini 17869c6307b1SDamien Bergamini static void 17879c6307b1SDamien Bergamini rt2661_bbp_write(struct rt2661_softc *sc, uint8_t reg, uint8_t val) 17889c6307b1SDamien Bergamini { 17899c6307b1SDamien Bergamini uint32_t tmp; 17909c6307b1SDamien Bergamini int ntries; 17919c6307b1SDamien Bergamini 17929c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 17939c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY)) 17949c6307b1SDamien Bergamini break; 17959c6307b1SDamien Bergamini DELAY(1); 17969c6307b1SDamien Bergamini } 17979c6307b1SDamien Bergamini if (ntries == 100) { 17989c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not write to BBP\n"); 17999c6307b1SDamien Bergamini return; 18009c6307b1SDamien Bergamini } 18019c6307b1SDamien Bergamini 18029c6307b1SDamien Bergamini tmp = RT2661_BBP_BUSY | (reg & 0x7f) << 8 | val; 18039c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR3, tmp); 18049c6307b1SDamien Bergamini 1805b032f27cSSam Leffler DPRINTFN(sc, 15, "BBP R%u <- 0x%02x\n", reg, val); 18069c6307b1SDamien Bergamini } 18079c6307b1SDamien Bergamini 18089c6307b1SDamien Bergamini static uint8_t 18099c6307b1SDamien Bergamini rt2661_bbp_read(struct rt2661_softc *sc, uint8_t reg) 18109c6307b1SDamien Bergamini { 18119c6307b1SDamien Bergamini uint32_t val; 18129c6307b1SDamien Bergamini int ntries; 18139c6307b1SDamien Bergamini 18149c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 18159c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY)) 18169c6307b1SDamien Bergamini break; 18179c6307b1SDamien Bergamini DELAY(1); 18189c6307b1SDamien Bergamini } 18199c6307b1SDamien Bergamini if (ntries == 100) { 18209c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not read from BBP\n"); 18219c6307b1SDamien Bergamini return 0; 18229c6307b1SDamien Bergamini } 18239c6307b1SDamien Bergamini 18249c6307b1SDamien Bergamini val = RT2661_BBP_BUSY | RT2661_BBP_READ | reg << 8; 18259c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR3, val); 18269c6307b1SDamien Bergamini 18279c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 18289c6307b1SDamien Bergamini val = RAL_READ(sc, RT2661_PHY_CSR3); 18299c6307b1SDamien Bergamini if (!(val & RT2661_BBP_BUSY)) 18309c6307b1SDamien Bergamini return val & 0xff; 18319c6307b1SDamien Bergamini DELAY(1); 18329c6307b1SDamien Bergamini } 18339c6307b1SDamien Bergamini 18349c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not read from BBP\n"); 18359c6307b1SDamien Bergamini return 0; 18369c6307b1SDamien Bergamini } 18379c6307b1SDamien Bergamini 18389c6307b1SDamien Bergamini static void 18399c6307b1SDamien Bergamini rt2661_rf_write(struct rt2661_softc *sc, uint8_t reg, uint32_t val) 18409c6307b1SDamien Bergamini { 18419c6307b1SDamien Bergamini uint32_t tmp; 18429c6307b1SDamien Bergamini int ntries; 18439c6307b1SDamien Bergamini 18449c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 18459c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR4) & RT2661_RF_BUSY)) 18469c6307b1SDamien Bergamini break; 18479c6307b1SDamien Bergamini DELAY(1); 18489c6307b1SDamien Bergamini } 18499c6307b1SDamien Bergamini if (ntries == 100) { 18509c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not write to RF\n"); 18519c6307b1SDamien Bergamini return; 18529c6307b1SDamien Bergamini } 18539c6307b1SDamien Bergamini 18549c6307b1SDamien Bergamini tmp = RT2661_RF_BUSY | RT2661_RF_21BIT | (val & 0x1fffff) << 2 | 18559c6307b1SDamien Bergamini (reg & 3); 18569c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR4, tmp); 18579c6307b1SDamien Bergamini 18589c6307b1SDamien Bergamini /* remember last written value in sc */ 18599c6307b1SDamien Bergamini sc->rf_regs[reg] = val; 18609c6307b1SDamien Bergamini 1861b032f27cSSam Leffler DPRINTFN(sc, 15, "RF R[%u] <- 0x%05x\n", reg & 3, val & 0x1fffff); 18629c6307b1SDamien Bergamini } 18639c6307b1SDamien Bergamini 18649c6307b1SDamien Bergamini static int 18659c6307b1SDamien Bergamini rt2661_tx_cmd(struct rt2661_softc *sc, uint8_t cmd, uint16_t arg) 18669c6307b1SDamien Bergamini { 18679c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_H2M_MAILBOX_CSR) & RT2661_H2M_BUSY) 18689c6307b1SDamien Bergamini return EIO; /* there is already a command pending */ 18699c6307b1SDamien Bergamini 18709c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 18719c6307b1SDamien Bergamini RT2661_H2M_BUSY | RT2661_TOKEN_NO_INTR << 16 | arg); 18729c6307b1SDamien Bergamini 18739c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_HOST_CMD_CSR, RT2661_KICK_CMD | cmd); 18749c6307b1SDamien Bergamini 18759c6307b1SDamien Bergamini return 0; 18769c6307b1SDamien Bergamini } 18779c6307b1SDamien Bergamini 18789c6307b1SDamien Bergamini static void 18799c6307b1SDamien Bergamini rt2661_select_antenna(struct rt2661_softc *sc) 18809c6307b1SDamien Bergamini { 18819c6307b1SDamien Bergamini uint8_t bbp4, bbp77; 18829c6307b1SDamien Bergamini uint32_t tmp; 18839c6307b1SDamien Bergamini 18849c6307b1SDamien Bergamini bbp4 = rt2661_bbp_read(sc, 4); 18859c6307b1SDamien Bergamini bbp77 = rt2661_bbp_read(sc, 77); 18869c6307b1SDamien Bergamini 18879c6307b1SDamien Bergamini /* TBD */ 18889c6307b1SDamien Bergamini 18899c6307b1SDamien Bergamini /* make sure Rx is disabled before switching antenna */ 18909c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 18919c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX); 18929c6307b1SDamien Bergamini 18939c6307b1SDamien Bergamini rt2661_bbp_write(sc, 4, bbp4); 18949c6307b1SDamien Bergamini rt2661_bbp_write(sc, 77, bbp77); 18959c6307b1SDamien Bergamini 18969c6307b1SDamien Bergamini /* restore Rx filter */ 18979c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 18989c6307b1SDamien Bergamini } 18999c6307b1SDamien Bergamini 19009c6307b1SDamien Bergamini /* 19019c6307b1SDamien Bergamini * Enable multi-rate retries for frames sent at OFDM rates. 19029c6307b1SDamien Bergamini * In 802.11b/g mode, allow fallback to CCK rates. 19039c6307b1SDamien Bergamini */ 19049c6307b1SDamien Bergamini static void 19059c6307b1SDamien Bergamini rt2661_enable_mrr(struct rt2661_softc *sc) 19069c6307b1SDamien Bergamini { 1907b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 1908b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 19099c6307b1SDamien Bergamini uint32_t tmp; 19109c6307b1SDamien Bergamini 19119c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR4); 19129c6307b1SDamien Bergamini 19139c6307b1SDamien Bergamini tmp &= ~RT2661_MRR_CCK_FALLBACK; 1914b032f27cSSam Leffler if (!IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan)) 19159c6307b1SDamien Bergamini tmp |= RT2661_MRR_CCK_FALLBACK; 19169c6307b1SDamien Bergamini tmp |= RT2661_MRR_ENABLED; 19179c6307b1SDamien Bergamini 19189c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp); 19199c6307b1SDamien Bergamini } 19209c6307b1SDamien Bergamini 19219c6307b1SDamien Bergamini static void 19229c6307b1SDamien Bergamini rt2661_set_txpreamble(struct rt2661_softc *sc) 19239c6307b1SDamien Bergamini { 1924b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 1925b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 19269c6307b1SDamien Bergamini uint32_t tmp; 19279c6307b1SDamien Bergamini 19289c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR4); 19299c6307b1SDamien Bergamini 19309c6307b1SDamien Bergamini tmp &= ~RT2661_SHORT_PREAMBLE; 1931b032f27cSSam Leffler if (ic->ic_flags & IEEE80211_F_SHPREAMBLE) 19329c6307b1SDamien Bergamini tmp |= RT2661_SHORT_PREAMBLE; 19339c6307b1SDamien Bergamini 19349c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp); 19359c6307b1SDamien Bergamini } 19369c6307b1SDamien Bergamini 19379c6307b1SDamien Bergamini static void 19389c6307b1SDamien Bergamini rt2661_set_basicrates(struct rt2661_softc *sc, 19399c6307b1SDamien Bergamini const struct ieee80211_rateset *rs) 19409c6307b1SDamien Bergamini { 19419c6307b1SDamien Bergamini #define RV(r) ((r) & IEEE80211_RATE_VAL) 1942b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 1943b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 19449c6307b1SDamien Bergamini uint32_t mask = 0; 19459c6307b1SDamien Bergamini uint8_t rate; 19469c6307b1SDamien Bergamini int i, j; 19479c6307b1SDamien Bergamini 19489c6307b1SDamien Bergamini for (i = 0; i < rs->rs_nrates; i++) { 19499c6307b1SDamien Bergamini rate = rs->rs_rates[i]; 19509c6307b1SDamien Bergamini 19519c6307b1SDamien Bergamini if (!(rate & IEEE80211_RATE_BASIC)) 19529c6307b1SDamien Bergamini continue; 19539c6307b1SDamien Bergamini 19549c6307b1SDamien Bergamini /* 19559c6307b1SDamien Bergamini * Find h/w rate index. We know it exists because the rate 19569c6307b1SDamien Bergamini * set has already been negotiated. 19579c6307b1SDamien Bergamini */ 1958fa393cd5SSam Leffler for (j = 0; ic->ic_sup_rates[IEEE80211_MODE_11G].rs_rates[j] != RV(rate); j++); 19599c6307b1SDamien Bergamini 19609c6307b1SDamien Bergamini mask |= 1 << j; 19619c6307b1SDamien Bergamini } 19629c6307b1SDamien Bergamini 19639c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR5, mask); 19649c6307b1SDamien Bergamini 1965b032f27cSSam Leffler DPRINTF(sc, "Setting basic rate mask to 0x%x\n", mask); 19669c6307b1SDamien Bergamini #undef RV 19679c6307b1SDamien Bergamini } 19689c6307b1SDamien Bergamini 19699c6307b1SDamien Bergamini /* 19709c6307b1SDamien Bergamini * Reprogram MAC/BBP to switch to a new band. Values taken from the reference 19719c6307b1SDamien Bergamini * driver. 19729c6307b1SDamien Bergamini */ 19739c6307b1SDamien Bergamini static void 19749c6307b1SDamien Bergamini rt2661_select_band(struct rt2661_softc *sc, struct ieee80211_channel *c) 19759c6307b1SDamien Bergamini { 19769c6307b1SDamien Bergamini uint8_t bbp17, bbp35, bbp96, bbp97, bbp98, bbp104; 19779c6307b1SDamien Bergamini uint32_t tmp; 19789c6307b1SDamien Bergamini 19799c6307b1SDamien Bergamini /* update all BBP registers that depend on the band */ 19809c6307b1SDamien Bergamini bbp17 = 0x20; bbp96 = 0x48; bbp104 = 0x2c; 19819c6307b1SDamien Bergamini bbp35 = 0x50; bbp97 = 0x48; bbp98 = 0x48; 19829c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(c)) { 19839c6307b1SDamien Bergamini bbp17 += 0x08; bbp96 += 0x10; bbp104 += 0x0c; 19849c6307b1SDamien Bergamini bbp35 += 0x10; bbp97 += 0x10; bbp98 += 0x10; 19859c6307b1SDamien Bergamini } 19869c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) || 19879c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) { 19889c6307b1SDamien Bergamini bbp17 += 0x10; bbp96 += 0x10; bbp104 += 0x10; 19899c6307b1SDamien Bergamini } 19909c6307b1SDamien Bergamini 19919c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, bbp17); 19929c6307b1SDamien Bergamini rt2661_bbp_write(sc, 96, bbp96); 19939c6307b1SDamien Bergamini rt2661_bbp_write(sc, 104, bbp104); 19949c6307b1SDamien Bergamini 19959c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) || 19969c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) { 19979c6307b1SDamien Bergamini rt2661_bbp_write(sc, 75, 0x80); 19989c6307b1SDamien Bergamini rt2661_bbp_write(sc, 86, 0x80); 19999c6307b1SDamien Bergamini rt2661_bbp_write(sc, 88, 0x80); 20009c6307b1SDamien Bergamini } 20019c6307b1SDamien Bergamini 20029c6307b1SDamien Bergamini rt2661_bbp_write(sc, 35, bbp35); 20039c6307b1SDamien Bergamini rt2661_bbp_write(sc, 97, bbp97); 20049c6307b1SDamien Bergamini rt2661_bbp_write(sc, 98, bbp98); 20059c6307b1SDamien Bergamini 20069c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_PHY_CSR0); 20079c6307b1SDamien Bergamini tmp &= ~(RT2661_PA_PE_2GHZ | RT2661_PA_PE_5GHZ); 20089c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_2GHZ(c)) 20099c6307b1SDamien Bergamini tmp |= RT2661_PA_PE_2GHZ; 20109c6307b1SDamien Bergamini else 20119c6307b1SDamien Bergamini tmp |= RT2661_PA_PE_5GHZ; 20129c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR0, tmp); 20139c6307b1SDamien Bergamini } 20149c6307b1SDamien Bergamini 20159c6307b1SDamien Bergamini static void 20169c6307b1SDamien Bergamini rt2661_set_chan(struct rt2661_softc *sc, struct ieee80211_channel *c) 20179c6307b1SDamien Bergamini { 2018b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 2019b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 20209c6307b1SDamien Bergamini const struct rfprog *rfprog; 20219c6307b1SDamien Bergamini uint8_t bbp3, bbp94 = RT2661_BBPR94_DEFAULT; 20229c6307b1SDamien Bergamini int8_t power; 20239c6307b1SDamien Bergamini u_int i, chan; 20249c6307b1SDamien Bergamini 20259c6307b1SDamien Bergamini chan = ieee80211_chan2ieee(ic, c); 2026b032f27cSSam Leffler KASSERT(chan != 0 && chan != IEEE80211_CHAN_ANY, ("chan 0x%x", chan)); 2027b032f27cSSam Leffler 20289c6307b1SDamien Bergamini /* select the appropriate RF settings based on what EEPROM says */ 20299c6307b1SDamien Bergamini rfprog = (sc->rfprog == 0) ? rt2661_rf5225_1 : rt2661_rf5225_2; 20309c6307b1SDamien Bergamini 20319c6307b1SDamien Bergamini /* find the settings for this channel (we know it exists) */ 20329c6307b1SDamien Bergamini for (i = 0; rfprog[i].chan != chan; i++); 20339c6307b1SDamien Bergamini 20349c6307b1SDamien Bergamini power = sc->txpow[i]; 20359c6307b1SDamien Bergamini if (power < 0) { 20369c6307b1SDamien Bergamini bbp94 += power; 20379c6307b1SDamien Bergamini power = 0; 20389c6307b1SDamien Bergamini } else if (power > 31) { 20399c6307b1SDamien Bergamini bbp94 += power - 31; 20409c6307b1SDamien Bergamini power = 31; 20419c6307b1SDamien Bergamini } 20429c6307b1SDamien Bergamini 20439c6307b1SDamien Bergamini /* 20449c6307b1SDamien Bergamini * If we are switching from the 2GHz band to the 5GHz band or 20459c6307b1SDamien Bergamini * vice-versa, BBP registers need to be reprogrammed. 20469c6307b1SDamien Bergamini */ 20479c6307b1SDamien Bergamini if (c->ic_flags != sc->sc_curchan->ic_flags) { 20489c6307b1SDamien Bergamini rt2661_select_band(sc, c); 20499c6307b1SDamien Bergamini rt2661_select_antenna(sc); 20509c6307b1SDamien Bergamini } 20519c6307b1SDamien Bergamini sc->sc_curchan = c; 20529c6307b1SDamien Bergamini 20539c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1); 20549c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2); 20559c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7); 20569c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10); 20579c6307b1SDamien Bergamini 20589c6307b1SDamien Bergamini DELAY(200); 20599c6307b1SDamien Bergamini 20609c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1); 20619c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2); 20629c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7 | 1); 20639c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10); 20649c6307b1SDamien Bergamini 20659c6307b1SDamien Bergamini DELAY(200); 20669c6307b1SDamien Bergamini 20679c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1); 20689c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2); 20699c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7); 20709c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10); 20719c6307b1SDamien Bergamini 20729c6307b1SDamien Bergamini /* enable smart mode for MIMO-capable RFs */ 20739c6307b1SDamien Bergamini bbp3 = rt2661_bbp_read(sc, 3); 20749c6307b1SDamien Bergamini 20759c6307b1SDamien Bergamini bbp3 &= ~RT2661_SMART_MODE; 20769c6307b1SDamien Bergamini if (sc->rf_rev == RT2661_RF_5325 || sc->rf_rev == RT2661_RF_2529) 20779c6307b1SDamien Bergamini bbp3 |= RT2661_SMART_MODE; 20789c6307b1SDamien Bergamini 20799c6307b1SDamien Bergamini rt2661_bbp_write(sc, 3, bbp3); 20809c6307b1SDamien Bergamini 20819c6307b1SDamien Bergamini if (bbp94 != RT2661_BBPR94_DEFAULT) 20829c6307b1SDamien Bergamini rt2661_bbp_write(sc, 94, bbp94); 20839c6307b1SDamien Bergamini 20849c6307b1SDamien Bergamini /* 5GHz radio needs a 1ms delay here */ 20859c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(c)) 20869c6307b1SDamien Bergamini DELAY(1000); 20879c6307b1SDamien Bergamini } 20889c6307b1SDamien Bergamini 20899c6307b1SDamien Bergamini static void 20909c6307b1SDamien Bergamini rt2661_set_bssid(struct rt2661_softc *sc, const uint8_t *bssid) 20919c6307b1SDamien Bergamini { 20929c6307b1SDamien Bergamini uint32_t tmp; 20939c6307b1SDamien Bergamini 20949c6307b1SDamien Bergamini tmp = bssid[0] | bssid[1] << 8 | bssid[2] << 16 | bssid[3] << 24; 20959c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR4, tmp); 20969c6307b1SDamien Bergamini 20979c6307b1SDamien Bergamini tmp = bssid[4] | bssid[5] << 8 | RT2661_ONE_BSSID << 16; 20989c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR5, tmp); 20999c6307b1SDamien Bergamini } 21009c6307b1SDamien Bergamini 21019c6307b1SDamien Bergamini static void 21029c6307b1SDamien Bergamini rt2661_set_macaddr(struct rt2661_softc *sc, const uint8_t *addr) 21039c6307b1SDamien Bergamini { 21049c6307b1SDamien Bergamini uint32_t tmp; 21059c6307b1SDamien Bergamini 21069c6307b1SDamien Bergamini tmp = addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24; 21079c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR2, tmp); 21089c6307b1SDamien Bergamini 21099c6307b1SDamien Bergamini tmp = addr[4] | addr[5] << 8; 21109c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR3, tmp); 21119c6307b1SDamien Bergamini } 21129c6307b1SDamien Bergamini 21139c6307b1SDamien Bergamini static void 2114b032f27cSSam Leffler rt2661_update_promisc(struct ifnet *ifp) 21159c6307b1SDamien Bergamini { 2116b032f27cSSam Leffler struct rt2661_softc *sc = ifp->if_softc; 21179c6307b1SDamien Bergamini uint32_t tmp; 21189c6307b1SDamien Bergamini 21199c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 21209c6307b1SDamien Bergamini 21219c6307b1SDamien Bergamini tmp &= ~RT2661_DROP_NOT_TO_ME; 21229c6307b1SDamien Bergamini if (!(ifp->if_flags & IFF_PROMISC)) 21239c6307b1SDamien Bergamini tmp |= RT2661_DROP_NOT_TO_ME; 21249c6307b1SDamien Bergamini 21259c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 21269c6307b1SDamien Bergamini 2127b032f27cSSam Leffler DPRINTF(sc, "%s promiscuous mode\n", (ifp->if_flags & IFF_PROMISC) ? 2128b032f27cSSam Leffler "entering" : "leaving"); 21299c6307b1SDamien Bergamini } 21309c6307b1SDamien Bergamini 21319c6307b1SDamien Bergamini /* 21329c6307b1SDamien Bergamini * Update QoS (802.11e) settings for each h/w Tx ring. 21339c6307b1SDamien Bergamini */ 21349c6307b1SDamien Bergamini static int 21359c6307b1SDamien Bergamini rt2661_wme_update(struct ieee80211com *ic) 21369c6307b1SDamien Bergamini { 21379c6307b1SDamien Bergamini struct rt2661_softc *sc = ic->ic_ifp->if_softc; 21389c6307b1SDamien Bergamini const struct wmeParams *wmep; 21399c6307b1SDamien Bergamini 21409c6307b1SDamien Bergamini wmep = ic->ic_wme.wme_chanParams.cap_wmeParams; 21419c6307b1SDamien Bergamini 21429c6307b1SDamien Bergamini /* XXX: not sure about shifts. */ 21439c6307b1SDamien Bergamini /* XXX: the reference driver plays with AC_VI settings too. */ 21449c6307b1SDamien Bergamini 21459c6307b1SDamien Bergamini /* update TxOp */ 21469c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC_TXOP_CSR0, 21479c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_txopLimit << 16 | 21489c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_txopLimit); 21499c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC_TXOP_CSR1, 21509c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_txopLimit << 16 | 21519c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_txopLimit); 21529c6307b1SDamien Bergamini 21539c6307b1SDamien Bergamini /* update CWmin */ 21549c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_CWMIN_CSR, 21559c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_logcwmin << 12 | 21569c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_logcwmin << 8 | 21579c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_logcwmin << 4 | 21589c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_logcwmin); 21599c6307b1SDamien Bergamini 21609c6307b1SDamien Bergamini /* update CWmax */ 21619c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_CWMAX_CSR, 21629c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_logcwmax << 12 | 21639c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_logcwmax << 8 | 21649c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_logcwmax << 4 | 21659c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_logcwmax); 21669c6307b1SDamien Bergamini 21679c6307b1SDamien Bergamini /* update Aifsn */ 21689c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AIFSN_CSR, 21699c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_aifsn << 12 | 21709c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_aifsn << 8 | 21719c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_aifsn << 4 | 21729c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_aifsn); 21739c6307b1SDamien Bergamini 21749c6307b1SDamien Bergamini return 0; 21759c6307b1SDamien Bergamini } 21769c6307b1SDamien Bergamini 21779c6307b1SDamien Bergamini static void 21789c6307b1SDamien Bergamini rt2661_update_slot(struct ifnet *ifp) 21799c6307b1SDamien Bergamini { 21809c6307b1SDamien Bergamini struct rt2661_softc *sc = ifp->if_softc; 2181b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 21829c6307b1SDamien Bergamini uint8_t slottime; 21839c6307b1SDamien Bergamini uint32_t tmp; 21849c6307b1SDamien Bergamini 21859c6307b1SDamien Bergamini slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20; 21869c6307b1SDamien Bergamini 21879c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_MAC_CSR9); 21889c6307b1SDamien Bergamini tmp = (tmp & ~0xff) | slottime; 21899c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR9, tmp); 21909c6307b1SDamien Bergamini } 21919c6307b1SDamien Bergamini 21929c6307b1SDamien Bergamini static const char * 21939c6307b1SDamien Bergamini rt2661_get_rf(int rev) 21949c6307b1SDamien Bergamini { 21959c6307b1SDamien Bergamini switch (rev) { 21969c6307b1SDamien Bergamini case RT2661_RF_5225: return "RT5225"; 21979c6307b1SDamien Bergamini case RT2661_RF_5325: return "RT5325 (MIMO XR)"; 21989c6307b1SDamien Bergamini case RT2661_RF_2527: return "RT2527"; 21999c6307b1SDamien Bergamini case RT2661_RF_2529: return "RT2529 (MIMO XR)"; 22009c6307b1SDamien Bergamini default: return "unknown"; 22019c6307b1SDamien Bergamini } 22029c6307b1SDamien Bergamini } 22039c6307b1SDamien Bergamini 22049c6307b1SDamien Bergamini static void 220529aca940SSam Leffler rt2661_read_eeprom(struct rt2661_softc *sc, uint8_t macaddr[IEEE80211_ADDR_LEN]) 22069c6307b1SDamien Bergamini { 22079c6307b1SDamien Bergamini uint16_t val; 22089c6307b1SDamien Bergamini int i; 22099c6307b1SDamien Bergamini 22109c6307b1SDamien Bergamini /* read MAC address */ 22119c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC01); 221229aca940SSam Leffler macaddr[0] = val & 0xff; 221329aca940SSam Leffler macaddr[1] = val >> 8; 22149c6307b1SDamien Bergamini 22159c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC23); 221629aca940SSam Leffler macaddr[2] = val & 0xff; 221729aca940SSam Leffler macaddr[3] = val >> 8; 22189c6307b1SDamien Bergamini 22199c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC45); 222029aca940SSam Leffler macaddr[4] = val & 0xff; 222129aca940SSam Leffler macaddr[5] = val >> 8; 22229c6307b1SDamien Bergamini 22239c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_ANTENNA); 22249c6307b1SDamien Bergamini /* XXX: test if different from 0xffff? */ 22259c6307b1SDamien Bergamini sc->rf_rev = (val >> 11) & 0x1f; 22269c6307b1SDamien Bergamini sc->hw_radio = (val >> 10) & 0x1; 22279c6307b1SDamien Bergamini sc->rx_ant = (val >> 4) & 0x3; 22289c6307b1SDamien Bergamini sc->tx_ant = (val >> 2) & 0x3; 22299c6307b1SDamien Bergamini sc->nb_ant = val & 0x3; 22309c6307b1SDamien Bergamini 2231b032f27cSSam Leffler DPRINTF(sc, "RF revision=%d\n", sc->rf_rev); 22329c6307b1SDamien Bergamini 22339c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_CONFIG2); 22349c6307b1SDamien Bergamini sc->ext_5ghz_lna = (val >> 6) & 0x1; 22359c6307b1SDamien Bergamini sc->ext_2ghz_lna = (val >> 4) & 0x1; 22369c6307b1SDamien Bergamini 2237b032f27cSSam Leffler DPRINTF(sc, "External 2GHz LNA=%d\nExternal 5GHz LNA=%d\n", 2238b032f27cSSam Leffler sc->ext_2ghz_lna, sc->ext_5ghz_lna); 22399c6307b1SDamien Bergamini 22409c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_2GHZ_OFFSET); 22419c6307b1SDamien Bergamini if ((val & 0xff) != 0xff) 22429c6307b1SDamien Bergamini sc->rssi_2ghz_corr = (int8_t)(val & 0xff); /* signed */ 22439c6307b1SDamien Bergamini 224468e8e04eSSam Leffler /* Only [-10, 10] is valid */ 224568e8e04eSSam Leffler if (sc->rssi_2ghz_corr < -10 || sc->rssi_2ghz_corr > 10) 224668e8e04eSSam Leffler sc->rssi_2ghz_corr = 0; 224768e8e04eSSam Leffler 22489c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_5GHZ_OFFSET); 22499c6307b1SDamien Bergamini if ((val & 0xff) != 0xff) 22509c6307b1SDamien Bergamini sc->rssi_5ghz_corr = (int8_t)(val & 0xff); /* signed */ 22519c6307b1SDamien Bergamini 225268e8e04eSSam Leffler /* Only [-10, 10] is valid */ 225368e8e04eSSam Leffler if (sc->rssi_5ghz_corr < -10 || sc->rssi_5ghz_corr > 10) 225468e8e04eSSam Leffler sc->rssi_5ghz_corr = 0; 225568e8e04eSSam Leffler 22569c6307b1SDamien Bergamini /* adjust RSSI correction for external low-noise amplifier */ 22579c6307b1SDamien Bergamini if (sc->ext_2ghz_lna) 22589c6307b1SDamien Bergamini sc->rssi_2ghz_corr -= 14; 22599c6307b1SDamien Bergamini if (sc->ext_5ghz_lna) 22609c6307b1SDamien Bergamini sc->rssi_5ghz_corr -= 14; 22619c6307b1SDamien Bergamini 2262b032f27cSSam Leffler DPRINTF(sc, "RSSI 2GHz corr=%d\nRSSI 5GHz corr=%d\n", 2263b032f27cSSam Leffler sc->rssi_2ghz_corr, sc->rssi_5ghz_corr); 22649c6307b1SDamien Bergamini 22659c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_FREQ_OFFSET); 22669c6307b1SDamien Bergamini if ((val >> 8) != 0xff) 22679c6307b1SDamien Bergamini sc->rfprog = (val >> 8) & 0x3; 22689c6307b1SDamien Bergamini if ((val & 0xff) != 0xff) 22699c6307b1SDamien Bergamini sc->rffreq = val & 0xff; 22709c6307b1SDamien Bergamini 2271b032f27cSSam Leffler DPRINTF(sc, "RF prog=%d\nRF freq=%d\n", sc->rfprog, sc->rffreq); 22729c6307b1SDamien Bergamini 22739c6307b1SDamien Bergamini /* read Tx power for all a/b/g channels */ 22749c6307b1SDamien Bergamini for (i = 0; i < 19; i++) { 22759c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_TXPOWER + i); 22769c6307b1SDamien Bergamini sc->txpow[i * 2] = (int8_t)(val >> 8); /* signed */ 2277b032f27cSSam Leffler DPRINTF(sc, "Channel=%d Tx power=%d\n", 2278b032f27cSSam Leffler rt2661_rf5225_1[i * 2].chan, sc->txpow[i * 2]); 22799c6307b1SDamien Bergamini sc->txpow[i * 2 + 1] = (int8_t)(val & 0xff); /* signed */ 2280b032f27cSSam Leffler DPRINTF(sc, "Channel=%d Tx power=%d\n", 2281b032f27cSSam Leffler rt2661_rf5225_1[i * 2 + 1].chan, sc->txpow[i * 2 + 1]); 22829c6307b1SDamien Bergamini } 22839c6307b1SDamien Bergamini 22849c6307b1SDamien Bergamini /* read vendor-specific BBP values */ 22859c6307b1SDamien Bergamini for (i = 0; i < 16; i++) { 22869c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_BBP_BASE + i); 22879c6307b1SDamien Bergamini if (val == 0 || val == 0xffff) 22889c6307b1SDamien Bergamini continue; /* skip invalid entries */ 22899c6307b1SDamien Bergamini sc->bbp_prom[i].reg = val >> 8; 22909c6307b1SDamien Bergamini sc->bbp_prom[i].val = val & 0xff; 2291b032f27cSSam Leffler DPRINTF(sc, "BBP R%d=%02x\n", sc->bbp_prom[i].reg, 2292b032f27cSSam Leffler sc->bbp_prom[i].val); 22939c6307b1SDamien Bergamini } 22949c6307b1SDamien Bergamini } 22959c6307b1SDamien Bergamini 22969c6307b1SDamien Bergamini static int 22979c6307b1SDamien Bergamini rt2661_bbp_init(struct rt2661_softc *sc) 22989c6307b1SDamien Bergamini { 22999c6307b1SDamien Bergamini #define N(a) (sizeof (a) / sizeof ((a)[0])) 23009c6307b1SDamien Bergamini int i, ntries; 23019c6307b1SDamien Bergamini uint8_t val; 23029c6307b1SDamien Bergamini 23039c6307b1SDamien Bergamini /* wait for BBP to be ready */ 23049c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) { 23059c6307b1SDamien Bergamini val = rt2661_bbp_read(sc, 0); 23069c6307b1SDamien Bergamini if (val != 0 && val != 0xff) 23079c6307b1SDamien Bergamini break; 23089c6307b1SDamien Bergamini DELAY(100); 23099c6307b1SDamien Bergamini } 23109c6307b1SDamien Bergamini if (ntries == 100) { 23119c6307b1SDamien Bergamini device_printf(sc->sc_dev, "timeout waiting for BBP\n"); 23129c6307b1SDamien Bergamini return EIO; 23139c6307b1SDamien Bergamini } 23149c6307b1SDamien Bergamini 23159c6307b1SDamien Bergamini /* initialize BBP registers to default values */ 23169c6307b1SDamien Bergamini for (i = 0; i < N(rt2661_def_bbp); i++) { 23179c6307b1SDamien Bergamini rt2661_bbp_write(sc, rt2661_def_bbp[i].reg, 23189c6307b1SDamien Bergamini rt2661_def_bbp[i].val); 23199c6307b1SDamien Bergamini } 23209c6307b1SDamien Bergamini 23219c6307b1SDamien Bergamini /* write vendor-specific BBP values (from EEPROM) */ 23229c6307b1SDamien Bergamini for (i = 0; i < 16; i++) { 23239c6307b1SDamien Bergamini if (sc->bbp_prom[i].reg == 0) 23249c6307b1SDamien Bergamini continue; 23259c6307b1SDamien Bergamini rt2661_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val); 23269c6307b1SDamien Bergamini } 23279c6307b1SDamien Bergamini 23289c6307b1SDamien Bergamini return 0; 23299c6307b1SDamien Bergamini #undef N 23309c6307b1SDamien Bergamini } 23319c6307b1SDamien Bergamini 23329c6307b1SDamien Bergamini static void 2333b032f27cSSam Leffler rt2661_init_locked(struct rt2661_softc *sc) 23349c6307b1SDamien Bergamini { 23359c6307b1SDamien Bergamini #define N(a) (sizeof (a) / sizeof ((a)[0])) 2336b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 2337b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 23389c6307b1SDamien Bergamini uint32_t tmp, sta[3]; 2339b032f27cSSam Leffler int i, error, ntries; 23409c6307b1SDamien Bergamini 2341b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 2342b032f27cSSam Leffler 2343b032f27cSSam Leffler if ((sc->sc_flags & RAL_FW_LOADED) == 0) { 2344b032f27cSSam Leffler error = rt2661_load_microcode(sc); 2345b032f27cSSam Leffler if (error != 0) { 2346b032f27cSSam Leffler if_printf(ifp, 2347b032f27cSSam Leffler "%s: could not load 8051 microcode, error %d\n", 2348b032f27cSSam Leffler __func__, error); 2349b032f27cSSam Leffler return; 2350b032f27cSSam Leffler } 2351b032f27cSSam Leffler sc->sc_flags |= RAL_FW_LOADED; 2352b032f27cSSam Leffler } 2353d0934eb1SDamien Bergamini 235468e8e04eSSam Leffler rt2661_stop_locked(sc); 23559c6307b1SDamien Bergamini 23569c6307b1SDamien Bergamini /* initialize Tx rings */ 23579c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC1_BASE_CSR, sc->txq[1].physaddr); 23589c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC0_BASE_CSR, sc->txq[0].physaddr); 23599c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC2_BASE_CSR, sc->txq[2].physaddr); 23609c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC3_BASE_CSR, sc->txq[3].physaddr); 23619c6307b1SDamien Bergamini 23629c6307b1SDamien Bergamini /* initialize Mgt ring */ 23639c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MGT_BASE_CSR, sc->mgtq.physaddr); 23649c6307b1SDamien Bergamini 23659c6307b1SDamien Bergamini /* initialize Rx ring */ 23669c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_BASE_CSR, sc->rxq.physaddr); 23679c6307b1SDamien Bergamini 23689c6307b1SDamien Bergamini /* initialize Tx rings sizes */ 23699c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_RING_CSR0, 23709c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 24 | 23719c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 16 | 23729c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 8 | 23739c6307b1SDamien Bergamini RT2661_TX_RING_COUNT); 23749c6307b1SDamien Bergamini 23759c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_RING_CSR1, 23769c6307b1SDamien Bergamini RT2661_TX_DESC_WSIZE << 16 | 23779c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 8 | /* XXX: HCCA ring unused */ 23789c6307b1SDamien Bergamini RT2661_MGT_RING_COUNT); 23799c6307b1SDamien Bergamini 23809c6307b1SDamien Bergamini /* initialize Rx rings */ 23819c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_RING_CSR, 23829c6307b1SDamien Bergamini RT2661_RX_DESC_BACK << 16 | 23839c6307b1SDamien Bergamini RT2661_RX_DESC_WSIZE << 8 | 23849c6307b1SDamien Bergamini RT2661_RX_RING_COUNT); 23859c6307b1SDamien Bergamini 23869c6307b1SDamien Bergamini /* XXX: some magic here */ 23879c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_DMA_DST_CSR, 0xaa); 23889c6307b1SDamien Bergamini 23899c6307b1SDamien Bergamini /* load base addresses of all 5 Tx rings (4 data + 1 mgt) */ 23909c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_LOAD_TX_RING_CSR, 0x1f); 23919c6307b1SDamien Bergamini 23929c6307b1SDamien Bergamini /* load base address of Rx ring */ 23939c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 2); 23949c6307b1SDamien Bergamini 23959c6307b1SDamien Bergamini /* initialize MAC registers to default values */ 23969c6307b1SDamien Bergamini for (i = 0; i < N(rt2661_def_mac); i++) 23979c6307b1SDamien Bergamini RAL_WRITE(sc, rt2661_def_mac[i].reg, rt2661_def_mac[i].val); 23989c6307b1SDamien Bergamini 239929aca940SSam Leffler rt2661_set_macaddr(sc, IF_LLADDR(ifp)); 24009c6307b1SDamien Bergamini 24019c6307b1SDamien Bergamini /* set host ready */ 24029c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 3); 24039c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 0); 24049c6307b1SDamien Bergamini 24059c6307b1SDamien Bergamini /* wait for BBP/RF to wakeup */ 24069c6307b1SDamien Bergamini for (ntries = 0; ntries < 1000; ntries++) { 24079c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_MAC_CSR12) & 8) 24089c6307b1SDamien Bergamini break; 24099c6307b1SDamien Bergamini DELAY(1000); 24109c6307b1SDamien Bergamini } 24119c6307b1SDamien Bergamini if (ntries == 1000) { 24129c6307b1SDamien Bergamini printf("timeout waiting for BBP/RF to wakeup\n"); 241368e8e04eSSam Leffler rt2661_stop_locked(sc); 24149c6307b1SDamien Bergamini return; 24159c6307b1SDamien Bergamini } 24169c6307b1SDamien Bergamini 24179c6307b1SDamien Bergamini if (rt2661_bbp_init(sc) != 0) { 241868e8e04eSSam Leffler rt2661_stop_locked(sc); 24199c6307b1SDamien Bergamini return; 24209c6307b1SDamien Bergamini } 24219c6307b1SDamien Bergamini 24229c6307b1SDamien Bergamini /* select default channel */ 24239c6307b1SDamien Bergamini sc->sc_curchan = ic->ic_curchan; 24249c6307b1SDamien Bergamini rt2661_select_band(sc, sc->sc_curchan); 24259c6307b1SDamien Bergamini rt2661_select_antenna(sc); 24269c6307b1SDamien Bergamini rt2661_set_chan(sc, sc->sc_curchan); 24279c6307b1SDamien Bergamini 24289c6307b1SDamien Bergamini /* update Rx filter */ 24299c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0) & 0xffff; 24309c6307b1SDamien Bergamini 24319c6307b1SDamien Bergamini tmp |= RT2661_DROP_PHY_ERROR | RT2661_DROP_CRC_ERROR; 24329c6307b1SDamien Bergamini if (ic->ic_opmode != IEEE80211_M_MONITOR) { 24339c6307b1SDamien Bergamini tmp |= RT2661_DROP_CTL | RT2661_DROP_VER_ERROR | 24349c6307b1SDamien Bergamini RT2661_DROP_ACKCTS; 243559aa14a9SRui Paulo if (ic->ic_opmode != IEEE80211_M_HOSTAP && 243659aa14a9SRui Paulo ic->ic_opmode != IEEE80211_M_MBSS) 24379c6307b1SDamien Bergamini tmp |= RT2661_DROP_TODS; 24389c6307b1SDamien Bergamini if (!(ifp->if_flags & IFF_PROMISC)) 24399c6307b1SDamien Bergamini tmp |= RT2661_DROP_NOT_TO_ME; 24409c6307b1SDamien Bergamini } 24419c6307b1SDamien Bergamini 24429c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 24439c6307b1SDamien Bergamini 24449c6307b1SDamien Bergamini /* clear STA registers */ 24459c6307b1SDamien Bergamini RAL_READ_REGION_4(sc, RT2661_STA_CSR0, sta, N(sta)); 24469c6307b1SDamien Bergamini 24479c6307b1SDamien Bergamini /* initialize ASIC */ 24489c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 4); 24499c6307b1SDamien Bergamini 24509c6307b1SDamien Bergamini /* clear any pending interrupt */ 24519c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff); 24529c6307b1SDamien Bergamini 24539c6307b1SDamien Bergamini /* enable interrupts */ 24549c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10); 24559c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0); 24569c6307b1SDamien Bergamini 24579c6307b1SDamien Bergamini /* kick Rx */ 24589c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 1); 24599c6307b1SDamien Bergamini 24609c6307b1SDamien Bergamini ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 24619c6307b1SDamien Bergamini ifp->if_drv_flags |= IFF_DRV_RUNNING; 24629c6307b1SDamien Bergamini 2463b032f27cSSam Leffler callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc); 2464d0934eb1SDamien Bergamini #undef N 24659c6307b1SDamien Bergamini } 24669c6307b1SDamien Bergamini 2467b032f27cSSam Leffler static void 2468b032f27cSSam Leffler rt2661_init(void *priv) 24699c6307b1SDamien Bergamini { 24709c6307b1SDamien Bergamini struct rt2661_softc *sc = priv; 2471b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 2472b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 247368e8e04eSSam Leffler 247468e8e04eSSam Leffler RAL_LOCK(sc); 2475b032f27cSSam Leffler rt2661_init_locked(sc); 247668e8e04eSSam Leffler RAL_UNLOCK(sc); 2477b032f27cSSam Leffler 247877197f9cSAndrew Thompson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 247977197f9cSAndrew Thompson ieee80211_start_all(ic); /* start all vap's */ 248068e8e04eSSam Leffler } 248168e8e04eSSam Leffler 248268e8e04eSSam Leffler void 248368e8e04eSSam Leffler rt2661_stop_locked(struct rt2661_softc *sc) 248468e8e04eSSam Leffler { 2485b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 24869c6307b1SDamien Bergamini uint32_t tmp; 248768e8e04eSSam Leffler volatile int *flags = &sc->sc_flags; 24889c6307b1SDamien Bergamini 2489b032f27cSSam Leffler while (*flags & RAL_INPUT_RUNNING) 249068e8e04eSSam Leffler msleep(sc, &sc->sc_mtx, 0, "ralrunning", hz/10); 2491b032f27cSSam Leffler 2492b032f27cSSam Leffler callout_stop(&sc->watchdog_ch); 2493b032f27cSSam Leffler sc->sc_tx_timer = 0; 249468e8e04eSSam Leffler 249568e8e04eSSam Leffler if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 24969c6307b1SDamien Bergamini ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 24979c6307b1SDamien Bergamini 24989c6307b1SDamien Bergamini /* abort Tx (for all 5 Tx rings) */ 24999c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 0x1f << 16); 25009c6307b1SDamien Bergamini 25019c6307b1SDamien Bergamini /* disable Rx (value remains after reset!) */ 25029c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 25039c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX); 25049c6307b1SDamien Bergamini 25059c6307b1SDamien Bergamini /* reset ASIC */ 25069c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 3); 25079c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 0); 25089c6307b1SDamien Bergamini 25099c6307b1SDamien Bergamini /* disable interrupts */ 2510d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffffff); 25119c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff); 25129c6307b1SDamien Bergamini 2513d0934eb1SDamien Bergamini /* clear any pending interrupt */ 2514d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff); 2515d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, 0xffffffff); 2516d0934eb1SDamien Bergamini 25179c6307b1SDamien Bergamini /* reset Tx and Rx rings */ 25189c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[0]); 25199c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[1]); 25209c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[2]); 25219c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[3]); 25229c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->mgtq); 25239c6307b1SDamien Bergamini rt2661_reset_rx_ring(sc, &sc->rxq); 25249c6307b1SDamien Bergamini } 252568e8e04eSSam Leffler } 25269c6307b1SDamien Bergamini 2527b032f27cSSam Leffler void 2528b032f27cSSam Leffler rt2661_stop(void *priv) 25299c6307b1SDamien Bergamini { 2530b032f27cSSam Leffler struct rt2661_softc *sc = priv; 25319c6307b1SDamien Bergamini 2532b032f27cSSam Leffler RAL_LOCK(sc); 2533b032f27cSSam Leffler rt2661_stop_locked(sc); 2534b032f27cSSam Leffler RAL_UNLOCK(sc); 2535b032f27cSSam Leffler } 2536b032f27cSSam Leffler 2537b032f27cSSam Leffler static int 2538b032f27cSSam Leffler rt2661_load_microcode(struct rt2661_softc *sc) 2539b032f27cSSam Leffler { 2540b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 2541b032f27cSSam Leffler const struct firmware *fp; 2542b032f27cSSam Leffler const char *imagename; 2543b032f27cSSam Leffler int ntries, error; 2544b032f27cSSam Leffler 2545b032f27cSSam Leffler RAL_LOCK_ASSERT(sc); 2546b032f27cSSam Leffler 2547b032f27cSSam Leffler switch (sc->sc_id) { 2548b032f27cSSam Leffler case 0x0301: imagename = "rt2561sfw"; break; 2549b032f27cSSam Leffler case 0x0302: imagename = "rt2561fw"; break; 2550b032f27cSSam Leffler case 0x0401: imagename = "rt2661fw"; break; 2551b032f27cSSam Leffler default: 2552b032f27cSSam Leffler if_printf(ifp, "%s: unexpected pci device id 0x%x, " 2553b032f27cSSam Leffler "don't know how to retrieve firmware\n", 2554b032f27cSSam Leffler __func__, sc->sc_id); 2555b032f27cSSam Leffler return EINVAL; 2556b032f27cSSam Leffler } 2557b032f27cSSam Leffler RAL_UNLOCK(sc); 2558b032f27cSSam Leffler fp = firmware_get(imagename); 2559b032f27cSSam Leffler RAL_LOCK(sc); 2560b032f27cSSam Leffler if (fp == NULL) { 2561b032f27cSSam Leffler if_printf(ifp, "%s: unable to retrieve firmware image %s\n", 2562b032f27cSSam Leffler __func__, imagename); 2563b032f27cSSam Leffler return EINVAL; 2564b032f27cSSam Leffler } 2565b032f27cSSam Leffler 2566b032f27cSSam Leffler /* 2567b032f27cSSam Leffler * Load 8051 microcode into NIC. 2568b032f27cSSam Leffler */ 25699c6307b1SDamien Bergamini /* reset 8051 */ 25709c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET); 25719c6307b1SDamien Bergamini 25729c6307b1SDamien Bergamini /* cancel any pending Host to MCU command */ 25739c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 0); 25749c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff); 25759c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_HOST_CMD_CSR, 0); 25769c6307b1SDamien Bergamini 25779c6307b1SDamien Bergamini /* write 8051's microcode */ 25789c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET | RT2661_MCU_SEL); 2579b032f27cSSam Leffler RAL_WRITE_REGION_1(sc, RT2661_MCU_CODE_BASE, fp->data, fp->datasize); 25809c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET); 25819c6307b1SDamien Bergamini 25829c6307b1SDamien Bergamini /* kick 8051's ass */ 25839c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, 0); 25849c6307b1SDamien Bergamini 25859c6307b1SDamien Bergamini /* wait for 8051 to initialize */ 25869c6307b1SDamien Bergamini for (ntries = 0; ntries < 500; ntries++) { 25879c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_MCU_CNTL_CSR) & RT2661_MCU_READY) 25889c6307b1SDamien Bergamini break; 25899c6307b1SDamien Bergamini DELAY(100); 25909c6307b1SDamien Bergamini } 25919c6307b1SDamien Bergamini if (ntries == 500) { 2592b032f27cSSam Leffler if_printf(ifp, "%s: timeout waiting for MCU to initialize\n", 2593b032f27cSSam Leffler __func__); 2594b032f27cSSam Leffler error = EIO; 2595b032f27cSSam Leffler } else 2596b032f27cSSam Leffler error = 0; 2597b032f27cSSam Leffler 2598b032f27cSSam Leffler firmware_put(fp, FIRMWARE_UNLOAD); 2599b032f27cSSam Leffler return error; 26009c6307b1SDamien Bergamini } 26019c6307b1SDamien Bergamini 26029c6307b1SDamien Bergamini #ifdef notyet 26039c6307b1SDamien Bergamini /* 26049c6307b1SDamien Bergamini * Dynamically tune Rx sensitivity (BBP register 17) based on average RSSI and 26059c6307b1SDamien Bergamini * false CCA count. This function is called periodically (every seconds) when 26069c6307b1SDamien Bergamini * in the RUN state. Values taken from the reference driver. 26079c6307b1SDamien Bergamini */ 26089c6307b1SDamien Bergamini static void 26099c6307b1SDamien Bergamini rt2661_rx_tune(struct rt2661_softc *sc) 26109c6307b1SDamien Bergamini { 26119c6307b1SDamien Bergamini uint8_t bbp17; 26129c6307b1SDamien Bergamini uint16_t cca; 26139c6307b1SDamien Bergamini int lo, hi, dbm; 26149c6307b1SDamien Bergamini 26159c6307b1SDamien Bergamini /* 26169c6307b1SDamien Bergamini * Tuning range depends on operating band and on the presence of an 26179c6307b1SDamien Bergamini * external low-noise amplifier. 26189c6307b1SDamien Bergamini */ 26199c6307b1SDamien Bergamini lo = 0x20; 26209c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan)) 26219c6307b1SDamien Bergamini lo += 0x08; 26229c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan) && sc->ext_2ghz_lna) || 26239c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan) && sc->ext_5ghz_lna)) 26249c6307b1SDamien Bergamini lo += 0x10; 26259c6307b1SDamien Bergamini hi = lo + 0x20; 26269c6307b1SDamien Bergamini 26279c6307b1SDamien Bergamini /* retrieve false CCA count since last call (clear on read) */ 26289c6307b1SDamien Bergamini cca = RAL_READ(sc, RT2661_STA_CSR1) & 0xffff; 26299c6307b1SDamien Bergamini 26309c6307b1SDamien Bergamini if (dbm >= -35) { 26319c6307b1SDamien Bergamini bbp17 = 0x60; 26329c6307b1SDamien Bergamini } else if (dbm >= -58) { 26339c6307b1SDamien Bergamini bbp17 = hi; 26349c6307b1SDamien Bergamini } else if (dbm >= -66) { 26359c6307b1SDamien Bergamini bbp17 = lo + 0x10; 26369c6307b1SDamien Bergamini } else if (dbm >= -74) { 26379c6307b1SDamien Bergamini bbp17 = lo + 0x08; 26389c6307b1SDamien Bergamini } else { 26399c6307b1SDamien Bergamini /* RSSI < -74dBm, tune using false CCA count */ 26409c6307b1SDamien Bergamini 26419c6307b1SDamien Bergamini bbp17 = sc->bbp17; /* current value */ 26429c6307b1SDamien Bergamini 26439c6307b1SDamien Bergamini hi -= 2 * (-74 - dbm); 26449c6307b1SDamien Bergamini if (hi < lo) 26459c6307b1SDamien Bergamini hi = lo; 26469c6307b1SDamien Bergamini 26479c6307b1SDamien Bergamini if (bbp17 > hi) { 26489c6307b1SDamien Bergamini bbp17 = hi; 26499c6307b1SDamien Bergamini 26509c6307b1SDamien Bergamini } else if (cca > 512) { 26519c6307b1SDamien Bergamini if (++bbp17 > hi) 26529c6307b1SDamien Bergamini bbp17 = hi; 26539c6307b1SDamien Bergamini } else if (cca < 100) { 26549c6307b1SDamien Bergamini if (--bbp17 < lo) 26559c6307b1SDamien Bergamini bbp17 = lo; 26569c6307b1SDamien Bergamini } 26579c6307b1SDamien Bergamini } 26589c6307b1SDamien Bergamini 26599c6307b1SDamien Bergamini if (bbp17 != sc->bbp17) { 26609c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, bbp17); 26619c6307b1SDamien Bergamini sc->bbp17 = bbp17; 26629c6307b1SDamien Bergamini } 26639c6307b1SDamien Bergamini } 26649c6307b1SDamien Bergamini 26659c6307b1SDamien Bergamini /* 26669c6307b1SDamien Bergamini * Enter/Leave radar detection mode. 26679c6307b1SDamien Bergamini * This is for 802.11h additional regulatory domains. 26689c6307b1SDamien Bergamini */ 26699c6307b1SDamien Bergamini static void 26709c6307b1SDamien Bergamini rt2661_radar_start(struct rt2661_softc *sc) 26719c6307b1SDamien Bergamini { 26729c6307b1SDamien Bergamini uint32_t tmp; 26739c6307b1SDamien Bergamini 26749c6307b1SDamien Bergamini /* disable Rx */ 26759c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0); 26769c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX); 26779c6307b1SDamien Bergamini 26789c6307b1SDamien Bergamini rt2661_bbp_write(sc, 82, 0x20); 26799c6307b1SDamien Bergamini rt2661_bbp_write(sc, 83, 0x00); 26809c6307b1SDamien Bergamini rt2661_bbp_write(sc, 84, 0x40); 26819c6307b1SDamien Bergamini 26829c6307b1SDamien Bergamini /* save current BBP registers values */ 26839c6307b1SDamien Bergamini sc->bbp18 = rt2661_bbp_read(sc, 18); 26849c6307b1SDamien Bergamini sc->bbp21 = rt2661_bbp_read(sc, 21); 26859c6307b1SDamien Bergamini sc->bbp22 = rt2661_bbp_read(sc, 22); 26869c6307b1SDamien Bergamini sc->bbp16 = rt2661_bbp_read(sc, 16); 26879c6307b1SDamien Bergamini sc->bbp17 = rt2661_bbp_read(sc, 17); 26889c6307b1SDamien Bergamini sc->bbp64 = rt2661_bbp_read(sc, 64); 26899c6307b1SDamien Bergamini 26909c6307b1SDamien Bergamini rt2661_bbp_write(sc, 18, 0xff); 26919c6307b1SDamien Bergamini rt2661_bbp_write(sc, 21, 0x3f); 26929c6307b1SDamien Bergamini rt2661_bbp_write(sc, 22, 0x3f); 26939c6307b1SDamien Bergamini rt2661_bbp_write(sc, 16, 0xbd); 26949c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, sc->ext_5ghz_lna ? 0x44 : 0x34); 26959c6307b1SDamien Bergamini rt2661_bbp_write(sc, 64, 0x21); 26969c6307b1SDamien Bergamini 26979c6307b1SDamien Bergamini /* restore Rx filter */ 26989c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp); 26999c6307b1SDamien Bergamini } 27009c6307b1SDamien Bergamini 27019c6307b1SDamien Bergamini static int 27029c6307b1SDamien Bergamini rt2661_radar_stop(struct rt2661_softc *sc) 27039c6307b1SDamien Bergamini { 27049c6307b1SDamien Bergamini uint8_t bbp66; 27059c6307b1SDamien Bergamini 27069c6307b1SDamien Bergamini /* read radar detection result */ 27079c6307b1SDamien Bergamini bbp66 = rt2661_bbp_read(sc, 66); 27089c6307b1SDamien Bergamini 27099c6307b1SDamien Bergamini /* restore BBP registers values */ 27109c6307b1SDamien Bergamini rt2661_bbp_write(sc, 16, sc->bbp16); 27119c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, sc->bbp17); 27129c6307b1SDamien Bergamini rt2661_bbp_write(sc, 18, sc->bbp18); 27139c6307b1SDamien Bergamini rt2661_bbp_write(sc, 21, sc->bbp21); 27149c6307b1SDamien Bergamini rt2661_bbp_write(sc, 22, sc->bbp22); 27159c6307b1SDamien Bergamini rt2661_bbp_write(sc, 64, sc->bbp64); 27169c6307b1SDamien Bergamini 27179c6307b1SDamien Bergamini return bbp66 == 1; 27189c6307b1SDamien Bergamini } 27199c6307b1SDamien Bergamini #endif 27209c6307b1SDamien Bergamini 27219c6307b1SDamien Bergamini static int 2722b032f27cSSam Leffler rt2661_prepare_beacon(struct rt2661_softc *sc, struct ieee80211vap *vap) 27239c6307b1SDamien Bergamini { 2724b032f27cSSam Leffler struct ieee80211com *ic = vap->iv_ic; 27259c6307b1SDamien Bergamini struct ieee80211_beacon_offsets bo; 27269c6307b1SDamien Bergamini struct rt2661_tx_desc desc; 27279c6307b1SDamien Bergamini struct mbuf *m0; 27289c6307b1SDamien Bergamini int rate; 27299c6307b1SDamien Bergamini 2730b032f27cSSam Leffler m0 = ieee80211_beacon_alloc(vap->iv_bss, &bo); 27319c6307b1SDamien Bergamini if (m0 == NULL) { 27329c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate beacon frame\n"); 27339c6307b1SDamien Bergamini return ENOBUFS; 27349c6307b1SDamien Bergamini } 27359c6307b1SDamien Bergamini 27369c6307b1SDamien Bergamini /* send beacons at the lowest available rate */ 2737b032f27cSSam Leffler rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan) ? 12 : 2; 27389c6307b1SDamien Bergamini 27399c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, &desc, RT2661_TX_TIMESTAMP, RT2661_TX_HWSEQ, 27409c6307b1SDamien Bergamini m0->m_pkthdr.len, rate, NULL, 0, RT2661_QID_MGT); 27419c6307b1SDamien Bergamini 27429c6307b1SDamien Bergamini /* copy the first 24 bytes of Tx descriptor into NIC memory */ 27439c6307b1SDamien Bergamini RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0, (uint8_t *)&desc, 24); 27449c6307b1SDamien Bergamini 27459c6307b1SDamien Bergamini /* copy beacon header and payload into NIC memory */ 27469c6307b1SDamien Bergamini RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0 + 24, 27479c6307b1SDamien Bergamini mtod(m0, uint8_t *), m0->m_pkthdr.len); 27489c6307b1SDamien Bergamini 27499c6307b1SDamien Bergamini m_freem(m0); 27509c6307b1SDamien Bergamini 27519c6307b1SDamien Bergamini return 0; 27529c6307b1SDamien Bergamini } 27539c6307b1SDamien Bergamini 27549c6307b1SDamien Bergamini /* 27559c6307b1SDamien Bergamini * Enable TSF synchronization and tell h/w to start sending beacons for IBSS 27569c6307b1SDamien Bergamini * and HostAP operating modes. 27579c6307b1SDamien Bergamini */ 27589c6307b1SDamien Bergamini static void 27599c6307b1SDamien Bergamini rt2661_enable_tsf_sync(struct rt2661_softc *sc) 27609c6307b1SDamien Bergamini { 2761b032f27cSSam Leffler struct ifnet *ifp = sc->sc_ifp; 2762b032f27cSSam Leffler struct ieee80211com *ic = ifp->if_l2com; 2763b032f27cSSam Leffler struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps); 27649c6307b1SDamien Bergamini uint32_t tmp; 27659c6307b1SDamien Bergamini 2766b032f27cSSam Leffler if (vap->iv_opmode != IEEE80211_M_STA) { 27679c6307b1SDamien Bergamini /* 27689c6307b1SDamien Bergamini * Change default 16ms TBTT adjustment to 8ms. 27699c6307b1SDamien Bergamini * Must be done before enabling beacon generation. 27709c6307b1SDamien Bergamini */ 27719c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR10, 1 << 12 | 8); 27729c6307b1SDamien Bergamini } 27739c6307b1SDamien Bergamini 27749c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000; 27759c6307b1SDamien Bergamini 27769c6307b1SDamien Bergamini /* set beacon interval (in 1/16ms unit) */ 2777b032f27cSSam Leffler tmp |= vap->iv_bss->ni_intval * 16; 27789c6307b1SDamien Bergamini 27799c6307b1SDamien Bergamini tmp |= RT2661_TSF_TICKING | RT2661_ENABLE_TBTT; 2780b032f27cSSam Leffler if (vap->iv_opmode == IEEE80211_M_STA) 27819c6307b1SDamien Bergamini tmp |= RT2661_TSF_MODE(1); 27829c6307b1SDamien Bergamini else 27839c6307b1SDamien Bergamini tmp |= RT2661_TSF_MODE(2) | RT2661_GENERATE_BEACON; 27849c6307b1SDamien Bergamini 27859c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp); 27869c6307b1SDamien Bergamini } 27879c6307b1SDamien Bergamini 27885463c4a4SSam Leffler static void 27895463c4a4SSam Leffler rt2661_enable_tsf(struct rt2661_softc *sc) 27905463c4a4SSam Leffler { 27915463c4a4SSam Leffler RAL_WRITE(sc, RT2661_TXRX_CSR9, 27925463c4a4SSam Leffler (RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000) 27935463c4a4SSam Leffler | RT2661_TSF_TICKING | RT2661_TSF_MODE(2)); 27945463c4a4SSam Leffler } 27955463c4a4SSam Leffler 27969c6307b1SDamien Bergamini /* 27979c6307b1SDamien Bergamini * Retrieve the "Received Signal Strength Indicator" from the raw values 27989c6307b1SDamien Bergamini * contained in Rx descriptors. The computation depends on which band the 27999c6307b1SDamien Bergamini * frame was received. Correction values taken from the reference driver. 28009c6307b1SDamien Bergamini */ 28019c6307b1SDamien Bergamini static int 28029c6307b1SDamien Bergamini rt2661_get_rssi(struct rt2661_softc *sc, uint8_t raw) 28039c6307b1SDamien Bergamini { 28049c6307b1SDamien Bergamini int lna, agc, rssi; 28059c6307b1SDamien Bergamini 28069c6307b1SDamien Bergamini lna = (raw >> 5) & 0x3; 28079c6307b1SDamien Bergamini agc = raw & 0x1f; 28089c6307b1SDamien Bergamini 280968e8e04eSSam Leffler if (lna == 0) { 281068e8e04eSSam Leffler /* 281168e8e04eSSam Leffler * No mapping available. 281268e8e04eSSam Leffler * 281368e8e04eSSam Leffler * NB: Since RSSI is relative to noise floor, -1 is 281468e8e04eSSam Leffler * adequate for caller to know error happened. 281568e8e04eSSam Leffler */ 281668e8e04eSSam Leffler return -1; 281768e8e04eSSam Leffler } 281868e8e04eSSam Leffler 281968e8e04eSSam Leffler rssi = (2 * agc) - RT2661_NOISE_FLOOR; 28209c6307b1SDamien Bergamini 28219c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan)) { 28229c6307b1SDamien Bergamini rssi += sc->rssi_2ghz_corr; 28239c6307b1SDamien Bergamini 28249c6307b1SDamien Bergamini if (lna == 1) 28259c6307b1SDamien Bergamini rssi -= 64; 28269c6307b1SDamien Bergamini else if (lna == 2) 28279c6307b1SDamien Bergamini rssi -= 74; 28289c6307b1SDamien Bergamini else if (lna == 3) 28299c6307b1SDamien Bergamini rssi -= 90; 28309c6307b1SDamien Bergamini } else { 28319c6307b1SDamien Bergamini rssi += sc->rssi_5ghz_corr; 28329c6307b1SDamien Bergamini 28339c6307b1SDamien Bergamini if (lna == 1) 28349c6307b1SDamien Bergamini rssi -= 64; 28359c6307b1SDamien Bergamini else if (lna == 2) 28369c6307b1SDamien Bergamini rssi -= 86; 28379c6307b1SDamien Bergamini else if (lna == 3) 28389c6307b1SDamien Bergamini rssi -= 100; 28399c6307b1SDamien Bergamini } 28409c6307b1SDamien Bergamini return rssi; 28419c6307b1SDamien Bergamini } 284268e8e04eSSam Leffler 284368e8e04eSSam Leffler static void 284468e8e04eSSam Leffler rt2661_scan_start(struct ieee80211com *ic) 284568e8e04eSSam Leffler { 284668e8e04eSSam Leffler struct ifnet *ifp = ic->ic_ifp; 284768e8e04eSSam Leffler struct rt2661_softc *sc = ifp->if_softc; 284868e8e04eSSam Leffler uint32_t tmp; 284968e8e04eSSam Leffler 285068e8e04eSSam Leffler /* abort TSF synchronization */ 285168e8e04eSSam Leffler tmp = RAL_READ(sc, RT2661_TXRX_CSR9); 285268e8e04eSSam Leffler RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0xffffff); 285368e8e04eSSam Leffler rt2661_set_bssid(sc, ifp->if_broadcastaddr); 285468e8e04eSSam Leffler } 285568e8e04eSSam Leffler 285668e8e04eSSam Leffler static void 285768e8e04eSSam Leffler rt2661_scan_end(struct ieee80211com *ic) 285868e8e04eSSam Leffler { 285968e8e04eSSam Leffler struct ifnet *ifp = ic->ic_ifp; 286068e8e04eSSam Leffler struct rt2661_softc *sc = ifp->if_softc; 2861b032f27cSSam Leffler struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps); 286268e8e04eSSam Leffler 286368e8e04eSSam Leffler rt2661_enable_tsf_sync(sc); 286468e8e04eSSam Leffler /* XXX keep local copy */ 2865b032f27cSSam Leffler rt2661_set_bssid(sc, vap->iv_bss->ni_bssid); 286668e8e04eSSam Leffler } 286768e8e04eSSam Leffler 286868e8e04eSSam Leffler static void 286968e8e04eSSam Leffler rt2661_set_channel(struct ieee80211com *ic) 287068e8e04eSSam Leffler { 287168e8e04eSSam Leffler struct ifnet *ifp = ic->ic_ifp; 287268e8e04eSSam Leffler struct rt2661_softc *sc = ifp->if_softc; 287368e8e04eSSam Leffler 287468e8e04eSSam Leffler RAL_LOCK(sc); 287568e8e04eSSam Leffler rt2661_set_chan(sc, ic->ic_curchan); 287668e8e04eSSam Leffler RAL_UNLOCK(sc); 287768e8e04eSSam Leffler 287868e8e04eSSam Leffler } 2879