19c6307b1SDamien Bergamini
29c6307b1SDamien Bergamini /*-
39c6307b1SDamien Bergamini * Copyright (c) 2006
49c6307b1SDamien Bergamini * Damien Bergamini <damien.bergamini@free.fr>
59c6307b1SDamien Bergamini *
69c6307b1SDamien Bergamini * Permission to use, copy, modify, and distribute this software for any
79c6307b1SDamien Bergamini * purpose with or without fee is hereby granted, provided that the above
89c6307b1SDamien Bergamini * copyright notice and this permission notice appear in all copies.
99c6307b1SDamien Bergamini *
109c6307b1SDamien Bergamini * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
119c6307b1SDamien Bergamini * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
129c6307b1SDamien Bergamini * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
139c6307b1SDamien Bergamini * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
149c6307b1SDamien Bergamini * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
159c6307b1SDamien Bergamini * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
169c6307b1SDamien Bergamini * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
179c6307b1SDamien Bergamini */
189c6307b1SDamien Bergamini
199c6307b1SDamien Bergamini #include <sys/cdefs.h>
209c6307b1SDamien Bergamini /*-
219c6307b1SDamien Bergamini * Ralink Technology RT2561, RT2561S and RT2661 chipset driver
229c6307b1SDamien Bergamini * http://www.ralinktech.com/
239c6307b1SDamien Bergamini */
249c6307b1SDamien Bergamini
259c6307b1SDamien Bergamini #include <sys/param.h>
269c6307b1SDamien Bergamini #include <sys/sysctl.h>
279c6307b1SDamien Bergamini #include <sys/sockio.h>
289c6307b1SDamien Bergamini #include <sys/mbuf.h>
299c6307b1SDamien Bergamini #include <sys/kernel.h>
309c6307b1SDamien Bergamini #include <sys/socket.h>
319c6307b1SDamien Bergamini #include <sys/systm.h>
329c6307b1SDamien Bergamini #include <sys/malloc.h>
33f910c56cSKevin Lo #include <sys/lock.h>
34f910c56cSKevin Lo #include <sys/mutex.h>
359c6307b1SDamien Bergamini #include <sys/module.h>
369c6307b1SDamien Bergamini #include <sys/bus.h>
379c6307b1SDamien Bergamini #include <sys/endian.h>
38b032f27cSSam Leffler #include <sys/firmware.h>
399c6307b1SDamien Bergamini
409c6307b1SDamien Bergamini #include <machine/bus.h>
419c6307b1SDamien Bergamini #include <machine/resource.h>
429c6307b1SDamien Bergamini #include <sys/rman.h>
439c6307b1SDamien Bergamini
449c6307b1SDamien Bergamini #include <net/bpf.h>
459c6307b1SDamien Bergamini #include <net/if.h>
4676039bc8SGleb Smirnoff #include <net/if_var.h>
479c6307b1SDamien Bergamini #include <net/if_arp.h>
489c6307b1SDamien Bergamini #include <net/ethernet.h>
499c6307b1SDamien Bergamini #include <net/if_dl.h>
509c6307b1SDamien Bergamini #include <net/if_media.h>
519c6307b1SDamien Bergamini #include <net/if_types.h>
529c6307b1SDamien Bergamini
539c6307b1SDamien Bergamini #include <net80211/ieee80211_var.h>
549c6307b1SDamien Bergamini #include <net80211/ieee80211_radiotap.h>
5568e8e04eSSam Leffler #include <net80211/ieee80211_regdomain.h>
56b6108616SRui Paulo #include <net80211/ieee80211_ratectl.h>
579c6307b1SDamien Bergamini
589c6307b1SDamien Bergamini #include <netinet/in.h>
599c6307b1SDamien Bergamini #include <netinet/in_systm.h>
609c6307b1SDamien Bergamini #include <netinet/in_var.h>
619c6307b1SDamien Bergamini #include <netinet/ip.h>
629c6307b1SDamien Bergamini #include <netinet/if_ether.h>
639c6307b1SDamien Bergamini
642017e1cbSMike Silbersack #include <dev/ral/rt2661reg.h>
652017e1cbSMike Silbersack #include <dev/ral/rt2661var.h>
669c6307b1SDamien Bergamini
67b032f27cSSam Leffler #define RAL_DEBUG
689c6307b1SDamien Bergamini #ifdef RAL_DEBUG
69b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...) do { \
70b032f27cSSam Leffler if (sc->sc_debug > 0) \
71b032f27cSSam Leffler printf(fmt, __VA_ARGS__); \
72b032f27cSSam Leffler } while (0)
73b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...) do { \
74b032f27cSSam Leffler if (sc->sc_debug >= (n)) \
75b032f27cSSam Leffler printf(fmt, __VA_ARGS__); \
76b032f27cSSam Leffler } while (0)
779c6307b1SDamien Bergamini #else
78b032f27cSSam Leffler #define DPRINTF(sc, fmt, ...)
79b032f27cSSam Leffler #define DPRINTFN(sc, n, fmt, ...)
809c6307b1SDamien Bergamini #endif
819c6307b1SDamien Bergamini
82b032f27cSSam Leffler static struct ieee80211vap *rt2661_vap_create(struct ieee80211com *,
83fcd9500fSBernhard Schmidt const char [IFNAMSIZ], int, enum ieee80211_opmode,
84fcd9500fSBernhard Schmidt int, const uint8_t [IEEE80211_ADDR_LEN],
85fcd9500fSBernhard Schmidt const uint8_t [IEEE80211_ADDR_LEN]);
86b032f27cSSam Leffler static void rt2661_vap_delete(struct ieee80211vap *);
879c6307b1SDamien Bergamini static void rt2661_dma_map_addr(void *, bus_dma_segment_t *, int,
889c6307b1SDamien Bergamini int);
899c6307b1SDamien Bergamini static int rt2661_alloc_tx_ring(struct rt2661_softc *,
909c6307b1SDamien Bergamini struct rt2661_tx_ring *, int);
919c6307b1SDamien Bergamini static void rt2661_reset_tx_ring(struct rt2661_softc *,
929c6307b1SDamien Bergamini struct rt2661_tx_ring *);
939c6307b1SDamien Bergamini static void rt2661_free_tx_ring(struct rt2661_softc *,
949c6307b1SDamien Bergamini struct rt2661_tx_ring *);
959c6307b1SDamien Bergamini static int rt2661_alloc_rx_ring(struct rt2661_softc *,
969c6307b1SDamien Bergamini struct rt2661_rx_ring *, int);
979c6307b1SDamien Bergamini static void rt2661_reset_rx_ring(struct rt2661_softc *,
989c6307b1SDamien Bergamini struct rt2661_rx_ring *);
999c6307b1SDamien Bergamini static void rt2661_free_rx_ring(struct rt2661_softc *,
1009c6307b1SDamien Bergamini struct rt2661_rx_ring *);
101b032f27cSSam Leffler static int rt2661_newstate(struct ieee80211vap *,
1029c6307b1SDamien Bergamini enum ieee80211_state, int);
1039c6307b1SDamien Bergamini static uint16_t rt2661_eeprom_read(struct rt2661_softc *, uint8_t);
1049c6307b1SDamien Bergamini static void rt2661_rx_intr(struct rt2661_softc *);
1059c6307b1SDamien Bergamini static void rt2661_tx_intr(struct rt2661_softc *);
1069c6307b1SDamien Bergamini static void rt2661_tx_dma_intr(struct rt2661_softc *,
1079c6307b1SDamien Bergamini struct rt2661_tx_ring *);
1089c6307b1SDamien Bergamini static void rt2661_mcu_beacon_expire(struct rt2661_softc *);
1099c6307b1SDamien Bergamini static void rt2661_mcu_wakeup(struct rt2661_softc *);
1109c6307b1SDamien Bergamini static void rt2661_mcu_cmd_intr(struct rt2661_softc *);
11168e8e04eSSam Leffler static void rt2661_scan_start(struct ieee80211com *);
11268e8e04eSSam Leffler static void rt2661_scan_end(struct ieee80211com *);
1130a02496fSAndriy Voskoboinyk static void rt2661_getradiocaps(struct ieee80211com *, int, int *,
1140a02496fSAndriy Voskoboinyk struct ieee80211_channel[]);
11568e8e04eSSam Leffler static void rt2661_set_channel(struct ieee80211com *);
1169c6307b1SDamien Bergamini static void rt2661_setup_tx_desc(struct rt2661_softc *,
1179c6307b1SDamien Bergamini struct rt2661_tx_desc *, uint32_t, uint16_t, int,
1189c6307b1SDamien Bergamini int, const bus_dma_segment_t *, int, int);
1199c6307b1SDamien Bergamini static int rt2661_tx_data(struct rt2661_softc *, struct mbuf *,
1209c6307b1SDamien Bergamini struct ieee80211_node *, int);
1219c6307b1SDamien Bergamini static int rt2661_tx_mgt(struct rt2661_softc *, struct mbuf *,
1229c6307b1SDamien Bergamini struct ieee80211_node *);
1237a79cebfSGleb Smirnoff static int rt2661_transmit(struct ieee80211com *, struct mbuf *);
1247a79cebfSGleb Smirnoff static void rt2661_start(struct rt2661_softc *);
125b032f27cSSam Leffler static int rt2661_raw_xmit(struct ieee80211_node *, struct mbuf *,
126b032f27cSSam Leffler const struct ieee80211_bpf_params *);
1278f435158SBruce M Simpson static void rt2661_watchdog(void *);
1287a79cebfSGleb Smirnoff static void rt2661_parent(struct ieee80211com *);
1299c6307b1SDamien Bergamini static void rt2661_bbp_write(struct rt2661_softc *, uint8_t,
1309c6307b1SDamien Bergamini uint8_t);
1319c6307b1SDamien Bergamini static uint8_t rt2661_bbp_read(struct rt2661_softc *, uint8_t);
1329c6307b1SDamien Bergamini static void rt2661_rf_write(struct rt2661_softc *, uint8_t,
1339c6307b1SDamien Bergamini uint32_t);
1349c6307b1SDamien Bergamini static int rt2661_tx_cmd(struct rt2661_softc *, uint8_t,
1359c6307b1SDamien Bergamini uint16_t);
1369c6307b1SDamien Bergamini static void rt2661_select_antenna(struct rt2661_softc *);
1379c6307b1SDamien Bergamini static void rt2661_enable_mrr(struct rt2661_softc *);
1389c6307b1SDamien Bergamini static void rt2661_set_txpreamble(struct rt2661_softc *);
1399c6307b1SDamien Bergamini static void rt2661_set_basicrates(struct rt2661_softc *,
1409c6307b1SDamien Bergamini const struct ieee80211_rateset *);
1419c6307b1SDamien Bergamini static void rt2661_select_band(struct rt2661_softc *,
1429c6307b1SDamien Bergamini struct ieee80211_channel *);
1439c6307b1SDamien Bergamini static void rt2661_set_chan(struct rt2661_softc *,
1449c6307b1SDamien Bergamini struct ieee80211_channel *);
1459c6307b1SDamien Bergamini static void rt2661_set_bssid(struct rt2661_softc *,
1469c6307b1SDamien Bergamini const uint8_t *);
1479c6307b1SDamien Bergamini static void rt2661_set_macaddr(struct rt2661_softc *,
1489c6307b1SDamien Bergamini const uint8_t *);
149272f6adeSGleb Smirnoff static void rt2661_update_promisc(struct ieee80211com *);
1509c6307b1SDamien Bergamini static int rt2661_wme_update(struct ieee80211com *) __unused;
151272f6adeSGleb Smirnoff static void rt2661_update_slot(struct ieee80211com *);
1529c6307b1SDamien Bergamini static const char *rt2661_get_rf(int);
153b032f27cSSam Leffler static void rt2661_read_eeprom(struct rt2661_softc *,
15429aca940SSam Leffler uint8_t macaddr[IEEE80211_ADDR_LEN]);
1559c6307b1SDamien Bergamini static int rt2661_bbp_init(struct rt2661_softc *);
156b032f27cSSam Leffler static void rt2661_init_locked(struct rt2661_softc *);
1579c6307b1SDamien Bergamini static void rt2661_init(void *);
15868e8e04eSSam Leffler static void rt2661_stop_locked(struct rt2661_softc *);
159b032f27cSSam Leffler static void rt2661_stop(void *);
160b032f27cSSam Leffler static int rt2661_load_microcode(struct rt2661_softc *);
1619c6307b1SDamien Bergamini #ifdef notyet
1629c6307b1SDamien Bergamini static void rt2661_rx_tune(struct rt2661_softc *);
1639c6307b1SDamien Bergamini static void rt2661_radar_start(struct rt2661_softc *);
1649c6307b1SDamien Bergamini static int rt2661_radar_stop(struct rt2661_softc *);
1659c6307b1SDamien Bergamini #endif
166b032f27cSSam Leffler static int rt2661_prepare_beacon(struct rt2661_softc *,
167b032f27cSSam Leffler struct ieee80211vap *);
1689c6307b1SDamien Bergamini static void rt2661_enable_tsf_sync(struct rt2661_softc *);
1695463c4a4SSam Leffler static void rt2661_enable_tsf(struct rt2661_softc *);
1709c6307b1SDamien Bergamini static int rt2661_get_rssi(struct rt2661_softc *, uint8_t);
1719c6307b1SDamien Bergamini
1729c6307b1SDamien Bergamini static const struct {
1739c6307b1SDamien Bergamini uint32_t reg;
1749c6307b1SDamien Bergamini uint32_t val;
1759c6307b1SDamien Bergamini } rt2661_def_mac[] = {
1769c6307b1SDamien Bergamini RT2661_DEF_MAC
1779c6307b1SDamien Bergamini };
1789c6307b1SDamien Bergamini
1799c6307b1SDamien Bergamini static const struct {
1809c6307b1SDamien Bergamini uint8_t reg;
1819c6307b1SDamien Bergamini uint8_t val;
1829c6307b1SDamien Bergamini } rt2661_def_bbp[] = {
1839c6307b1SDamien Bergamini RT2661_DEF_BBP
1849c6307b1SDamien Bergamini };
1859c6307b1SDamien Bergamini
1869c6307b1SDamien Bergamini static const struct rfprog {
1879c6307b1SDamien Bergamini uint8_t chan;
1889c6307b1SDamien Bergamini uint32_t r1, r2, r3, r4;
1899c6307b1SDamien Bergamini } rt2661_rf5225_1[] = {
1909c6307b1SDamien Bergamini RT2661_RF5225_1
1919c6307b1SDamien Bergamini }, rt2661_rf5225_2[] = {
1929c6307b1SDamien Bergamini RT2661_RF5225_2
1939c6307b1SDamien Bergamini };
1949c6307b1SDamien Bergamini
1950a02496fSAndriy Voskoboinyk static const uint8_t rt2661_chan_5ghz[] =
1960a02496fSAndriy Voskoboinyk { 36, 40, 44, 48, 52, 56, 60, 64,
1970a02496fSAndriy Voskoboinyk 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140,
1980a02496fSAndriy Voskoboinyk 149, 153, 157, 161, 165 };
1990a02496fSAndriy Voskoboinyk
2009c6307b1SDamien Bergamini int
rt2661_attach(device_t dev,int id)2019c6307b1SDamien Bergamini rt2661_attach(device_t dev, int id)
2029c6307b1SDamien Bergamini {
2039c6307b1SDamien Bergamini struct rt2661_softc *sc = device_get_softc(dev);
2047a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
2059c6307b1SDamien Bergamini uint32_t val;
206b032f27cSSam Leffler int error, ac, ntries;
2079c6307b1SDamien Bergamini
208b032f27cSSam Leffler sc->sc_id = id;
2099c6307b1SDamien Bergamini sc->sc_dev = dev;
2109c6307b1SDamien Bergamini
2119c6307b1SDamien Bergamini mtx_init(&sc->sc_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
2129c6307b1SDamien Bergamini MTX_DEF | MTX_RECURSE);
2139c6307b1SDamien Bergamini
2148f435158SBruce M Simpson callout_init_mtx(&sc->watchdog_ch, &sc->sc_mtx, 0);
2157a79cebfSGleb Smirnoff mbufq_init(&sc->sc_snd, ifqmaxlen);
2169c6307b1SDamien Bergamini
2179c6307b1SDamien Bergamini /* wait for NIC to initialize */
2189c6307b1SDamien Bergamini for (ntries = 0; ntries < 1000; ntries++) {
2199c6307b1SDamien Bergamini if ((val = RAL_READ(sc, RT2661_MAC_CSR0)) != 0)
2209c6307b1SDamien Bergamini break;
2219c6307b1SDamien Bergamini DELAY(1000);
2229c6307b1SDamien Bergamini }
2239c6307b1SDamien Bergamini if (ntries == 1000) {
2249c6307b1SDamien Bergamini device_printf(sc->sc_dev,
2259c6307b1SDamien Bergamini "timeout waiting for NIC to initialize\n");
2269c6307b1SDamien Bergamini error = EIO;
2279c6307b1SDamien Bergamini goto fail1;
2289c6307b1SDamien Bergamini }
2299c6307b1SDamien Bergamini
2309c6307b1SDamien Bergamini /* retrieve RF rev. no and various other things from EEPROM */
2317a79cebfSGleb Smirnoff rt2661_read_eeprom(sc, ic->ic_macaddr);
2329c6307b1SDamien Bergamini
2339c6307b1SDamien Bergamini device_printf(dev, "MAC/BBP RT%X, RF %s\n", val,
2349c6307b1SDamien Bergamini rt2661_get_rf(sc->rf_rev));
2359c6307b1SDamien Bergamini
2369c6307b1SDamien Bergamini /*
2379c6307b1SDamien Bergamini * Allocate Tx and Rx rings.
2389c6307b1SDamien Bergamini */
2399c6307b1SDamien Bergamini for (ac = 0; ac < 4; ac++) {
2409c6307b1SDamien Bergamini error = rt2661_alloc_tx_ring(sc, &sc->txq[ac],
2419c6307b1SDamien Bergamini RT2661_TX_RING_COUNT);
2429c6307b1SDamien Bergamini if (error != 0) {
2439c6307b1SDamien Bergamini device_printf(sc->sc_dev,
2449c6307b1SDamien Bergamini "could not allocate Tx ring %d\n", ac);
2459c6307b1SDamien Bergamini goto fail2;
2469c6307b1SDamien Bergamini }
2479c6307b1SDamien Bergamini }
2489c6307b1SDamien Bergamini
2499c6307b1SDamien Bergamini error = rt2661_alloc_tx_ring(sc, &sc->mgtq, RT2661_MGT_RING_COUNT);
2509c6307b1SDamien Bergamini if (error != 0) {
2519c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate Mgt ring\n");
2529c6307b1SDamien Bergamini goto fail2;
2539c6307b1SDamien Bergamini }
2549c6307b1SDamien Bergamini
2559c6307b1SDamien Bergamini error = rt2661_alloc_rx_ring(sc, &sc->rxq, RT2661_RX_RING_COUNT);
2569c6307b1SDamien Bergamini if (error != 0) {
2579c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate Rx ring\n");
2589c6307b1SDamien Bergamini goto fail3;
2599c6307b1SDamien Bergamini }
2609c6307b1SDamien Bergamini
26159686fe9SGleb Smirnoff ic->ic_softc = sc;
262c8550c02SGleb Smirnoff ic->ic_name = device_get_nameunit(dev);
263b032f27cSSam Leffler ic->ic_opmode = IEEE80211_M_STA;
2649c6307b1SDamien Bergamini ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */
2659c6307b1SDamien Bergamini
2669c6307b1SDamien Bergamini /* set device capabilities */
2679c6307b1SDamien Bergamini ic->ic_caps =
268c43feedeSSam Leffler IEEE80211_C_STA /* station mode */
269c43feedeSSam Leffler | IEEE80211_C_IBSS /* ibss, nee adhoc, mode */
270b032f27cSSam Leffler | IEEE80211_C_HOSTAP /* hostap mode */
271b032f27cSSam Leffler | IEEE80211_C_MONITOR /* monitor mode */
272b032f27cSSam Leffler | IEEE80211_C_AHDEMO /* adhoc demo mode */
273b032f27cSSam Leffler | IEEE80211_C_WDS /* 4-address traffic works */
27459aa14a9SRui Paulo | IEEE80211_C_MBSS /* mesh point link mode */
275b032f27cSSam Leffler | IEEE80211_C_SHPREAMBLE /* short preamble supported */
276b032f27cSSam Leffler | IEEE80211_C_SHSLOT /* short slot time supported */
277b032f27cSSam Leffler | IEEE80211_C_WPA /* capable of WPA1+WPA2 */
278b032f27cSSam Leffler | IEEE80211_C_BGSCAN /* capable of bg scanning */
279a6991cc7SDamien Bergamini #ifdef notyet
280b032f27cSSam Leffler | IEEE80211_C_TXFRAG /* handle tx frags */
281b032f27cSSam Leffler | IEEE80211_C_WME /* 802.11e */
282a6991cc7SDamien Bergamini #endif
283b032f27cSSam Leffler ;
2849c6307b1SDamien Bergamini
2850a02496fSAndriy Voskoboinyk rt2661_getradiocaps(ic, IEEE80211_CHAN_MAX, &ic->ic_nchans,
2860a02496fSAndriy Voskoboinyk ic->ic_channels);
2879c6307b1SDamien Bergamini
2887a79cebfSGleb Smirnoff ieee80211_ifattach(ic);
289b032f27cSSam Leffler #if 0
290b032f27cSSam Leffler ic->ic_wme.wme_update = rt2661_wme_update;
291b032f27cSSam Leffler #endif
29268e8e04eSSam Leffler ic->ic_scan_start = rt2661_scan_start;
29368e8e04eSSam Leffler ic->ic_scan_end = rt2661_scan_end;
294c146f271SAndriy Voskoboinyk ic->ic_getradiocaps = rt2661_getradiocaps;
29568e8e04eSSam Leffler ic->ic_set_channel = rt2661_set_channel;
2969c6307b1SDamien Bergamini ic->ic_updateslot = rt2661_update_slot;
297b032f27cSSam Leffler ic->ic_update_promisc = rt2661_update_promisc;
298b032f27cSSam Leffler ic->ic_raw_xmit = rt2661_raw_xmit;
2997a79cebfSGleb Smirnoff ic->ic_transmit = rt2661_transmit;
3007a79cebfSGleb Smirnoff ic->ic_parent = rt2661_parent;
301b032f27cSSam Leffler ic->ic_vap_create = rt2661_vap_create;
302b032f27cSSam Leffler ic->ic_vap_delete = rt2661_vap_delete;
3039c6307b1SDamien Bergamini
3045463c4a4SSam Leffler ieee80211_radiotap_attach(ic,
3055463c4a4SSam Leffler &sc->sc_txtap.wt_ihdr, sizeof(sc->sc_txtap),
3065463c4a4SSam Leffler RT2661_TX_RADIOTAP_PRESENT,
3075463c4a4SSam Leffler &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap),
3085463c4a4SSam Leffler RT2661_RX_RADIOTAP_PRESENT);
3099c6307b1SDamien Bergamini
310b032f27cSSam Leffler #ifdef RAL_DEBUG
3119c6307b1SDamien Bergamini SYSCTL_ADD_INT(device_get_sysctl_ctx(dev),
312b032f27cSSam Leffler SYSCTL_CHILDREN(device_get_sysctl_tree(dev)), OID_AUTO,
313b032f27cSSam Leffler "debug", CTLFLAG_RW, &sc->sc_debug, 0, "debug msgs");
314b032f27cSSam Leffler #endif
3159c6307b1SDamien Bergamini if (bootverbose)
3169c6307b1SDamien Bergamini ieee80211_announce(ic);
3179c6307b1SDamien Bergamini
3189c6307b1SDamien Bergamini return 0;
3199c6307b1SDamien Bergamini
3209c6307b1SDamien Bergamini fail3: rt2661_free_tx_ring(sc, &sc->mgtq);
3219c6307b1SDamien Bergamini fail2: while (--ac >= 0)
3229c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[ac]);
3239c6307b1SDamien Bergamini fail1: mtx_destroy(&sc->sc_mtx);
3249c6307b1SDamien Bergamini return error;
3259c6307b1SDamien Bergamini }
3269c6307b1SDamien Bergamini
3279c6307b1SDamien Bergamini int
rt2661_detach(void * xsc)3289c6307b1SDamien Bergamini rt2661_detach(void *xsc)
3299c6307b1SDamien Bergamini {
3309c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc;
3317a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
3329c6307b1SDamien Bergamini
333c5876e18SSam Leffler RAL_LOCK(sc);
334c5876e18SSam Leffler rt2661_stop_locked(sc);
335c5876e18SSam Leffler RAL_UNLOCK(sc);
3369c6307b1SDamien Bergamini
3379c6307b1SDamien Bergamini ieee80211_ifdetach(ic);
3387a79cebfSGleb Smirnoff mbufq_drain(&sc->sc_snd);
3399c6307b1SDamien Bergamini
3409c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[0]);
3419c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[1]);
3429c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[2]);
3439c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->txq[3]);
3449c6307b1SDamien Bergamini rt2661_free_tx_ring(sc, &sc->mgtq);
3459c6307b1SDamien Bergamini rt2661_free_rx_ring(sc, &sc->rxq);
3469c6307b1SDamien Bergamini
3479c6307b1SDamien Bergamini mtx_destroy(&sc->sc_mtx);
3489c6307b1SDamien Bergamini
3499c6307b1SDamien Bergamini return 0;
3509c6307b1SDamien Bergamini }
3519c6307b1SDamien Bergamini
352b032f27cSSam Leffler static struct ieee80211vap *
rt2661_vap_create(struct ieee80211com * ic,const char name[IFNAMSIZ],int unit,enum ieee80211_opmode opmode,int flags,const uint8_t bssid[IEEE80211_ADDR_LEN],const uint8_t mac[IEEE80211_ADDR_LEN])353fcd9500fSBernhard Schmidt rt2661_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ], int unit,
354fcd9500fSBernhard Schmidt enum ieee80211_opmode opmode, int flags,
355b032f27cSSam Leffler const uint8_t bssid[IEEE80211_ADDR_LEN],
356b032f27cSSam Leffler const uint8_t mac[IEEE80211_ADDR_LEN])
357b032f27cSSam Leffler {
3587a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
359b032f27cSSam Leffler struct rt2661_vap *rvp;
360b032f27cSSam Leffler struct ieee80211vap *vap;
361b032f27cSSam Leffler
362b032f27cSSam Leffler switch (opmode) {
363b032f27cSSam Leffler case IEEE80211_M_STA:
364b032f27cSSam Leffler case IEEE80211_M_IBSS:
365b032f27cSSam Leffler case IEEE80211_M_AHDEMO:
366b032f27cSSam Leffler case IEEE80211_M_MONITOR:
367b032f27cSSam Leffler case IEEE80211_M_HOSTAP:
36859aa14a9SRui Paulo case IEEE80211_M_MBSS:
36959aa14a9SRui Paulo /* XXXRP: TBD */
370b032f27cSSam Leffler if (!TAILQ_EMPTY(&ic->ic_vaps)) {
3717a79cebfSGleb Smirnoff device_printf(sc->sc_dev, "only 1 vap supported\n");
372b032f27cSSam Leffler return NULL;
373b032f27cSSam Leffler }
374b032f27cSSam Leffler if (opmode == IEEE80211_M_STA)
375b032f27cSSam Leffler flags |= IEEE80211_CLONE_NOBEACONS;
376b032f27cSSam Leffler break;
377b032f27cSSam Leffler case IEEE80211_M_WDS:
378b032f27cSSam Leffler if (TAILQ_EMPTY(&ic->ic_vaps) ||
379b032f27cSSam Leffler ic->ic_opmode != IEEE80211_M_HOSTAP) {
3807a79cebfSGleb Smirnoff device_printf(sc->sc_dev,
3817a79cebfSGleb Smirnoff "wds only supported in ap mode\n");
382b032f27cSSam Leffler return NULL;
383b032f27cSSam Leffler }
384b032f27cSSam Leffler /*
385b032f27cSSam Leffler * Silently remove any request for a unique
386b032f27cSSam Leffler * bssid; WDS vap's always share the local
387b032f27cSSam Leffler * mac address.
388b032f27cSSam Leffler */
389b032f27cSSam Leffler flags &= ~IEEE80211_CLONE_BSSID;
390b032f27cSSam Leffler break;
391b032f27cSSam Leffler default:
3927a79cebfSGleb Smirnoff device_printf(sc->sc_dev, "unknown opmode %d\n", opmode);
393b032f27cSSam Leffler return NULL;
394b032f27cSSam Leffler }
3957a79cebfSGleb Smirnoff rvp = malloc(sizeof(struct rt2661_vap), M_80211_VAP, M_WAITOK | M_ZERO);
396b032f27cSSam Leffler vap = &rvp->ral_vap;
3977a79cebfSGleb Smirnoff ieee80211_vap_setup(ic, vap, name, unit, opmode, flags, bssid);
398b032f27cSSam Leffler
399b032f27cSSam Leffler /* override state transition machine */
400b032f27cSSam Leffler rvp->ral_newstate = vap->iv_newstate;
401b032f27cSSam Leffler vap->iv_newstate = rt2661_newstate;
402b032f27cSSam Leffler #if 0
403b032f27cSSam Leffler vap->iv_update_beacon = rt2661_beacon_update;
404b032f27cSSam Leffler #endif
405b032f27cSSam Leffler
406b6108616SRui Paulo ieee80211_ratectl_init(vap);
407b032f27cSSam Leffler /* complete setup */
4087a79cebfSGleb Smirnoff ieee80211_vap_attach(vap, ieee80211_media_change,
4097a79cebfSGleb Smirnoff ieee80211_media_status, mac);
410b032f27cSSam Leffler if (TAILQ_FIRST(&ic->ic_vaps) == vap)
411b032f27cSSam Leffler ic->ic_opmode = opmode;
412b032f27cSSam Leffler return vap;
413b032f27cSSam Leffler }
414b032f27cSSam Leffler
415b032f27cSSam Leffler static void
rt2661_vap_delete(struct ieee80211vap * vap)416b032f27cSSam Leffler rt2661_vap_delete(struct ieee80211vap *vap)
417b032f27cSSam Leffler {
418b032f27cSSam Leffler struct rt2661_vap *rvp = RT2661_VAP(vap);
419b032f27cSSam Leffler
420b6108616SRui Paulo ieee80211_ratectl_deinit(vap);
421b032f27cSSam Leffler ieee80211_vap_detach(vap);
422b032f27cSSam Leffler free(rvp, M_80211_VAP);
423b032f27cSSam Leffler }
424b032f27cSSam Leffler
4259c6307b1SDamien Bergamini void
rt2661_shutdown(void * xsc)4269c6307b1SDamien Bergamini rt2661_shutdown(void *xsc)
4279c6307b1SDamien Bergamini {
4289c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc;
4299c6307b1SDamien Bergamini
4309c6307b1SDamien Bergamini rt2661_stop(sc);
4319c6307b1SDamien Bergamini }
4329c6307b1SDamien Bergamini
4339c6307b1SDamien Bergamini void
rt2661_suspend(void * xsc)4349c6307b1SDamien Bergamini rt2661_suspend(void *xsc)
4359c6307b1SDamien Bergamini {
4369c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc;
4379c6307b1SDamien Bergamini
4389c6307b1SDamien Bergamini rt2661_stop(sc);
4399c6307b1SDamien Bergamini }
4409c6307b1SDamien Bergamini
4419c6307b1SDamien Bergamini void
rt2661_resume(void * xsc)4429c6307b1SDamien Bergamini rt2661_resume(void *xsc)
4439c6307b1SDamien Bergamini {
4449c6307b1SDamien Bergamini struct rt2661_softc *sc = xsc;
4459c6307b1SDamien Bergamini
4467a79cebfSGleb Smirnoff if (sc->sc_ic.ic_nrunning > 0)
447b032f27cSSam Leffler rt2661_init(sc);
4489c6307b1SDamien Bergamini }
4499c6307b1SDamien Bergamini
4509c6307b1SDamien Bergamini static void
rt2661_dma_map_addr(void * arg,bus_dma_segment_t * segs,int nseg,int error)4519c6307b1SDamien Bergamini rt2661_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
4529c6307b1SDamien Bergamini {
4539c6307b1SDamien Bergamini if (error != 0)
4549c6307b1SDamien Bergamini return;
4559c6307b1SDamien Bergamini
4569c6307b1SDamien Bergamini KASSERT(nseg == 1, ("too many DMA segments, %d should be 1", nseg));
4579c6307b1SDamien Bergamini
4589c6307b1SDamien Bergamini *(bus_addr_t *)arg = segs[0].ds_addr;
4599c6307b1SDamien Bergamini }
4609c6307b1SDamien Bergamini
4619c6307b1SDamien Bergamini static int
rt2661_alloc_tx_ring(struct rt2661_softc * sc,struct rt2661_tx_ring * ring,int count)4629c6307b1SDamien Bergamini rt2661_alloc_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring,
4639c6307b1SDamien Bergamini int count)
4649c6307b1SDamien Bergamini {
4659c6307b1SDamien Bergamini int i, error;
4669c6307b1SDamien Bergamini
4679c6307b1SDamien Bergamini ring->count = count;
4689c6307b1SDamien Bergamini ring->queued = 0;
4699c6307b1SDamien Bergamini ring->cur = ring->next = ring->stat = 0;
4709c6307b1SDamien Bergamini
47136ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0,
47236ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
47336ffd4baSKevin Lo count * RT2661_TX_DESC_SIZE, 1, count * RT2661_TX_DESC_SIZE,
47436ffd4baSKevin Lo 0, NULL, NULL, &ring->desc_dmat);
4759c6307b1SDamien Bergamini if (error != 0) {
4769c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create desc DMA tag\n");
4779c6307b1SDamien Bergamini goto fail;
4789c6307b1SDamien Bergamini }
4799c6307b1SDamien Bergamini
4809c6307b1SDamien Bergamini error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc,
4819c6307b1SDamien Bergamini BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map);
4829c6307b1SDamien Bergamini if (error != 0) {
4839c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate DMA memory\n");
4849c6307b1SDamien Bergamini goto fail;
4859c6307b1SDamien Bergamini }
4869c6307b1SDamien Bergamini
4879c6307b1SDamien Bergamini error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc,
4889c6307b1SDamien Bergamini count * RT2661_TX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr,
4899c6307b1SDamien Bergamini 0);
4909c6307b1SDamien Bergamini if (error != 0) {
4919c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not load desc DMA map\n");
4929c6307b1SDamien Bergamini goto fail;
4939c6307b1SDamien Bergamini }
4949c6307b1SDamien Bergamini
495ac2fffa4SPedro F. Giffuni ring->data = malloc(count * sizeof (struct rt2661_tx_data), M_DEVBUF,
4969c6307b1SDamien Bergamini M_NOWAIT | M_ZERO);
4979c6307b1SDamien Bergamini if (ring->data == NULL) {
4989c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate soft data\n");
4999c6307b1SDamien Bergamini error = ENOMEM;
5009c6307b1SDamien Bergamini goto fail;
5019c6307b1SDamien Bergamini }
5029c6307b1SDamien Bergamini
50336ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0,
50436ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES,
50536ffd4baSKevin Lo RT2661_MAX_SCATTER, MCLBYTES, 0, NULL, NULL, &ring->data_dmat);
5069c6307b1SDamien Bergamini if (error != 0) {
5079c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create data DMA tag\n");
5089c6307b1SDamien Bergamini goto fail;
5099c6307b1SDamien Bergamini }
5109c6307b1SDamien Bergamini
5119c6307b1SDamien Bergamini for (i = 0; i < count; i++) {
5129c6307b1SDamien Bergamini error = bus_dmamap_create(ring->data_dmat, 0,
5139c6307b1SDamien Bergamini &ring->data[i].map);
5149c6307b1SDamien Bergamini if (error != 0) {
5159c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create DMA map\n");
5169c6307b1SDamien Bergamini goto fail;
5179c6307b1SDamien Bergamini }
5189c6307b1SDamien Bergamini }
5199c6307b1SDamien Bergamini
5209c6307b1SDamien Bergamini return 0;
5219c6307b1SDamien Bergamini
5229c6307b1SDamien Bergamini fail: rt2661_free_tx_ring(sc, ring);
5239c6307b1SDamien Bergamini return error;
5249c6307b1SDamien Bergamini }
5259c6307b1SDamien Bergamini
5269c6307b1SDamien Bergamini static void
rt2661_reset_tx_ring(struct rt2661_softc * sc,struct rt2661_tx_ring * ring)5279c6307b1SDamien Bergamini rt2661_reset_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
5289c6307b1SDamien Bergamini {
5299c6307b1SDamien Bergamini struct rt2661_tx_desc *desc;
5309c6307b1SDamien Bergamini struct rt2661_tx_data *data;
5319c6307b1SDamien Bergamini int i;
5329c6307b1SDamien Bergamini
5339c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) {
5349c6307b1SDamien Bergamini desc = &ring->desc[i];
5359c6307b1SDamien Bergamini data = &ring->data[i];
5369c6307b1SDamien Bergamini
5379c6307b1SDamien Bergamini if (data->m != NULL) {
5389c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map,
5399c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE);
5409c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map);
5419c6307b1SDamien Bergamini m_freem(data->m);
5429c6307b1SDamien Bergamini data->m = NULL;
5439c6307b1SDamien Bergamini }
5449c6307b1SDamien Bergamini
5459c6307b1SDamien Bergamini if (data->ni != NULL) {
5469c6307b1SDamien Bergamini ieee80211_free_node(data->ni);
5479c6307b1SDamien Bergamini data->ni = NULL;
5489c6307b1SDamien Bergamini }
5499c6307b1SDamien Bergamini
5509c6307b1SDamien Bergamini desc->flags = 0;
5519c6307b1SDamien Bergamini }
5529c6307b1SDamien Bergamini
5539c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE);
5549c6307b1SDamien Bergamini
5559c6307b1SDamien Bergamini ring->queued = 0;
5569c6307b1SDamien Bergamini ring->cur = ring->next = ring->stat = 0;
5579c6307b1SDamien Bergamini }
5589c6307b1SDamien Bergamini
5599c6307b1SDamien Bergamini static void
rt2661_free_tx_ring(struct rt2661_softc * sc,struct rt2661_tx_ring * ring)5609c6307b1SDamien Bergamini rt2661_free_tx_ring(struct rt2661_softc *sc, struct rt2661_tx_ring *ring)
5619c6307b1SDamien Bergamini {
5629c6307b1SDamien Bergamini struct rt2661_tx_data *data;
5639c6307b1SDamien Bergamini int i;
5649c6307b1SDamien Bergamini
5659c6307b1SDamien Bergamini if (ring->desc != NULL) {
5669c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map,
5679c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE);
5689c6307b1SDamien Bergamini bus_dmamap_unload(ring->desc_dmat, ring->desc_map);
5699c6307b1SDamien Bergamini bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map);
5709c6307b1SDamien Bergamini }
5719c6307b1SDamien Bergamini
5729c6307b1SDamien Bergamini if (ring->desc_dmat != NULL)
5739c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->desc_dmat);
5749c6307b1SDamien Bergamini
5759c6307b1SDamien Bergamini if (ring->data != NULL) {
5769c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) {
5779c6307b1SDamien Bergamini data = &ring->data[i];
5789c6307b1SDamien Bergamini
5799c6307b1SDamien Bergamini if (data->m != NULL) {
5809c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map,
5819c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE);
5829c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map);
5839c6307b1SDamien Bergamini m_freem(data->m);
5849c6307b1SDamien Bergamini }
5859c6307b1SDamien Bergamini
5869c6307b1SDamien Bergamini if (data->ni != NULL)
5879c6307b1SDamien Bergamini ieee80211_free_node(data->ni);
5889c6307b1SDamien Bergamini
5899c6307b1SDamien Bergamini if (data->map != NULL)
5909c6307b1SDamien Bergamini bus_dmamap_destroy(ring->data_dmat, data->map);
5919c6307b1SDamien Bergamini }
5929c6307b1SDamien Bergamini
5939c6307b1SDamien Bergamini free(ring->data, M_DEVBUF);
5949c6307b1SDamien Bergamini }
5959c6307b1SDamien Bergamini
5969c6307b1SDamien Bergamini if (ring->data_dmat != NULL)
5979c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->data_dmat);
5989c6307b1SDamien Bergamini }
5999c6307b1SDamien Bergamini
6009c6307b1SDamien Bergamini static int
rt2661_alloc_rx_ring(struct rt2661_softc * sc,struct rt2661_rx_ring * ring,int count)6019c6307b1SDamien Bergamini rt2661_alloc_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring,
6029c6307b1SDamien Bergamini int count)
6039c6307b1SDamien Bergamini {
6049c6307b1SDamien Bergamini struct rt2661_rx_desc *desc;
6059c6307b1SDamien Bergamini struct rt2661_rx_data *data;
6069c6307b1SDamien Bergamini bus_addr_t physaddr;
6079c6307b1SDamien Bergamini int i, error;
6089c6307b1SDamien Bergamini
6099c6307b1SDamien Bergamini ring->count = count;
6109c6307b1SDamien Bergamini ring->cur = ring->next = 0;
6119c6307b1SDamien Bergamini
61236ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 4, 0,
61336ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL,
61436ffd4baSKevin Lo count * RT2661_RX_DESC_SIZE, 1, count * RT2661_RX_DESC_SIZE,
61536ffd4baSKevin Lo 0, NULL, NULL, &ring->desc_dmat);
6169c6307b1SDamien Bergamini if (error != 0) {
6179c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create desc DMA tag\n");
6189c6307b1SDamien Bergamini goto fail;
6199c6307b1SDamien Bergamini }
6209c6307b1SDamien Bergamini
6219c6307b1SDamien Bergamini error = bus_dmamem_alloc(ring->desc_dmat, (void **)&ring->desc,
6229c6307b1SDamien Bergamini BUS_DMA_NOWAIT | BUS_DMA_ZERO, &ring->desc_map);
6239c6307b1SDamien Bergamini if (error != 0) {
6249c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate DMA memory\n");
6259c6307b1SDamien Bergamini goto fail;
6269c6307b1SDamien Bergamini }
6279c6307b1SDamien Bergamini
6289c6307b1SDamien Bergamini error = bus_dmamap_load(ring->desc_dmat, ring->desc_map, ring->desc,
6299c6307b1SDamien Bergamini count * RT2661_RX_DESC_SIZE, rt2661_dma_map_addr, &ring->physaddr,
6309c6307b1SDamien Bergamini 0);
6319c6307b1SDamien Bergamini if (error != 0) {
6329c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not load desc DMA map\n");
6339c6307b1SDamien Bergamini goto fail;
6349c6307b1SDamien Bergamini }
6359c6307b1SDamien Bergamini
636ac2fffa4SPedro F. Giffuni ring->data = malloc(count * sizeof (struct rt2661_rx_data), M_DEVBUF,
6379c6307b1SDamien Bergamini M_NOWAIT | M_ZERO);
6389c6307b1SDamien Bergamini if (ring->data == NULL) {
6399c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate soft data\n");
6409c6307b1SDamien Bergamini error = ENOMEM;
6419c6307b1SDamien Bergamini goto fail;
6429c6307b1SDamien Bergamini }
6439c6307b1SDamien Bergamini
6449c6307b1SDamien Bergamini /*
6459c6307b1SDamien Bergamini * Pre-allocate Rx buffers and populate Rx ring.
6469c6307b1SDamien Bergamini */
64736ffd4baSKevin Lo error = bus_dma_tag_create(bus_get_dma_tag(sc->sc_dev), 1, 0,
64836ffd4baSKevin Lo BUS_SPACE_MAXADDR_32BIT, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES,
64936ffd4baSKevin Lo 1, MCLBYTES, 0, NULL, NULL, &ring->data_dmat);
6509c6307b1SDamien Bergamini if (error != 0) {
6519c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create data DMA tag\n");
6529c6307b1SDamien Bergamini goto fail;
6539c6307b1SDamien Bergamini }
6549c6307b1SDamien Bergamini
6559c6307b1SDamien Bergamini for (i = 0; i < count; i++) {
6569c6307b1SDamien Bergamini desc = &sc->rxq.desc[i];
6579c6307b1SDamien Bergamini data = &sc->rxq.data[i];
6589c6307b1SDamien Bergamini
6599c6307b1SDamien Bergamini error = bus_dmamap_create(ring->data_dmat, 0, &data->map);
6609c6307b1SDamien Bergamini if (error != 0) {
6619c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not create DMA map\n");
6629c6307b1SDamien Bergamini goto fail;
6639c6307b1SDamien Bergamini }
6649c6307b1SDamien Bergamini
665c6499eccSGleb Smirnoff data->m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
6669c6307b1SDamien Bergamini if (data->m == NULL) {
6679c6307b1SDamien Bergamini device_printf(sc->sc_dev,
6689c6307b1SDamien Bergamini "could not allocate rx mbuf\n");
6699c6307b1SDamien Bergamini error = ENOMEM;
6709c6307b1SDamien Bergamini goto fail;
6719c6307b1SDamien Bergamini }
6729c6307b1SDamien Bergamini
6739c6307b1SDamien Bergamini error = bus_dmamap_load(ring->data_dmat, data->map,
6749c6307b1SDamien Bergamini mtod(data->m, void *), MCLBYTES, rt2661_dma_map_addr,
6759c6307b1SDamien Bergamini &physaddr, 0);
6769c6307b1SDamien Bergamini if (error != 0) {
6779c6307b1SDamien Bergamini device_printf(sc->sc_dev,
6789c6307b1SDamien Bergamini "could not load rx buf DMA map");
6799c6307b1SDamien Bergamini goto fail;
6809c6307b1SDamien Bergamini }
6819c6307b1SDamien Bergamini
6829c6307b1SDamien Bergamini desc->flags = htole32(RT2661_RX_BUSY);
6839c6307b1SDamien Bergamini desc->physaddr = htole32(physaddr);
6849c6307b1SDamien Bergamini }
6859c6307b1SDamien Bergamini
6869c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE);
6879c6307b1SDamien Bergamini
6889c6307b1SDamien Bergamini return 0;
6899c6307b1SDamien Bergamini
6909c6307b1SDamien Bergamini fail: rt2661_free_rx_ring(sc, ring);
6919c6307b1SDamien Bergamini return error;
6929c6307b1SDamien Bergamini }
6939c6307b1SDamien Bergamini
6949c6307b1SDamien Bergamini static void
rt2661_reset_rx_ring(struct rt2661_softc * sc,struct rt2661_rx_ring * ring)6959c6307b1SDamien Bergamini rt2661_reset_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
6969c6307b1SDamien Bergamini {
6979c6307b1SDamien Bergamini int i;
6989c6307b1SDamien Bergamini
6999c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++)
7009c6307b1SDamien Bergamini ring->desc[i].flags = htole32(RT2661_RX_BUSY);
7019c6307b1SDamien Bergamini
7029c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map, BUS_DMASYNC_PREWRITE);
7039c6307b1SDamien Bergamini
7049c6307b1SDamien Bergamini ring->cur = ring->next = 0;
7059c6307b1SDamien Bergamini }
7069c6307b1SDamien Bergamini
7079c6307b1SDamien Bergamini static void
rt2661_free_rx_ring(struct rt2661_softc * sc,struct rt2661_rx_ring * ring)7089c6307b1SDamien Bergamini rt2661_free_rx_ring(struct rt2661_softc *sc, struct rt2661_rx_ring *ring)
7099c6307b1SDamien Bergamini {
7109c6307b1SDamien Bergamini struct rt2661_rx_data *data;
7119c6307b1SDamien Bergamini int i;
7129c6307b1SDamien Bergamini
7139c6307b1SDamien Bergamini if (ring->desc != NULL) {
7149c6307b1SDamien Bergamini bus_dmamap_sync(ring->desc_dmat, ring->desc_map,
7159c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE);
7169c6307b1SDamien Bergamini bus_dmamap_unload(ring->desc_dmat, ring->desc_map);
7179c6307b1SDamien Bergamini bus_dmamem_free(ring->desc_dmat, ring->desc, ring->desc_map);
7189c6307b1SDamien Bergamini }
7199c6307b1SDamien Bergamini
7209c6307b1SDamien Bergamini if (ring->desc_dmat != NULL)
7219c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->desc_dmat);
7229c6307b1SDamien Bergamini
7239c6307b1SDamien Bergamini if (ring->data != NULL) {
7249c6307b1SDamien Bergamini for (i = 0; i < ring->count; i++) {
7259c6307b1SDamien Bergamini data = &ring->data[i];
7269c6307b1SDamien Bergamini
7279c6307b1SDamien Bergamini if (data->m != NULL) {
7289c6307b1SDamien Bergamini bus_dmamap_sync(ring->data_dmat, data->map,
7299c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD);
7309c6307b1SDamien Bergamini bus_dmamap_unload(ring->data_dmat, data->map);
7319c6307b1SDamien Bergamini m_freem(data->m);
7329c6307b1SDamien Bergamini }
7339c6307b1SDamien Bergamini
7349c6307b1SDamien Bergamini if (data->map != NULL)
7359c6307b1SDamien Bergamini bus_dmamap_destroy(ring->data_dmat, data->map);
7369c6307b1SDamien Bergamini }
7379c6307b1SDamien Bergamini
7389c6307b1SDamien Bergamini free(ring->data, M_DEVBUF);
7399c6307b1SDamien Bergamini }
7409c6307b1SDamien Bergamini
7419c6307b1SDamien Bergamini if (ring->data_dmat != NULL)
7429c6307b1SDamien Bergamini bus_dma_tag_destroy(ring->data_dmat);
7439c6307b1SDamien Bergamini }
7449c6307b1SDamien Bergamini
745b032f27cSSam Leffler static int
rt2661_newstate(struct ieee80211vap * vap,enum ieee80211_state nstate,int arg)746b032f27cSSam Leffler rt2661_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
747b032f27cSSam Leffler {
748b032f27cSSam Leffler struct rt2661_vap *rvp = RT2661_VAP(vap);
749b032f27cSSam Leffler struct ieee80211com *ic = vap->iv_ic;
7507a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
7519c6307b1SDamien Bergamini int error;
7529c6307b1SDamien Bergamini
753b032f27cSSam Leffler if (nstate == IEEE80211_S_INIT && vap->iv_state == IEEE80211_S_RUN) {
7549c6307b1SDamien Bergamini uint32_t tmp;
7559c6307b1SDamien Bergamini
7569c6307b1SDamien Bergamini /* abort TSF synchronization */
7579c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR9);
7589c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0x00ffffff);
7599c6307b1SDamien Bergamini }
7609c6307b1SDamien Bergamini
761b032f27cSSam Leffler error = rvp->ral_newstate(vap, nstate, arg);
762b032f27cSSam Leffler
763b032f27cSSam Leffler if (error == 0 && nstate == IEEE80211_S_RUN) {
764b032f27cSSam Leffler struct ieee80211_node *ni = vap->iv_bss;
765b032f27cSSam Leffler
766b032f27cSSam Leffler if (vap->iv_opmode != IEEE80211_M_MONITOR) {
7679c6307b1SDamien Bergamini rt2661_enable_mrr(sc);
7689c6307b1SDamien Bergamini rt2661_set_txpreamble(sc);
7699c6307b1SDamien Bergamini rt2661_set_basicrates(sc, &ni->ni_rates);
7709c6307b1SDamien Bergamini rt2661_set_bssid(sc, ni->ni_bssid);
7719c6307b1SDamien Bergamini }
7729c6307b1SDamien Bergamini
773b032f27cSSam Leffler if (vap->iv_opmode == IEEE80211_M_HOSTAP ||
77459aa14a9SRui Paulo vap->iv_opmode == IEEE80211_M_IBSS ||
77559aa14a9SRui Paulo vap->iv_opmode == IEEE80211_M_MBSS) {
776b032f27cSSam Leffler error = rt2661_prepare_beacon(sc, vap);
777b032f27cSSam Leffler if (error != 0)
778b032f27cSSam Leffler return error;
7799c6307b1SDamien Bergamini }
780e66b0905SSam Leffler if (vap->iv_opmode != IEEE80211_M_MONITOR)
7819c6307b1SDamien Bergamini rt2661_enable_tsf_sync(sc);
7825463c4a4SSam Leffler else
7835463c4a4SSam Leffler rt2661_enable_tsf(sc);
7849c6307b1SDamien Bergamini }
785b032f27cSSam Leffler return error;
7869c6307b1SDamien Bergamini }
7879c6307b1SDamien Bergamini
7889c6307b1SDamien Bergamini /*
7899c6307b1SDamien Bergamini * Read 16 bits at address 'addr' from the serial EEPROM (either 93C46 or
7909c6307b1SDamien Bergamini * 93C66).
7919c6307b1SDamien Bergamini */
7929c6307b1SDamien Bergamini static uint16_t
rt2661_eeprom_read(struct rt2661_softc * sc,uint8_t addr)7939c6307b1SDamien Bergamini rt2661_eeprom_read(struct rt2661_softc *sc, uint8_t addr)
7949c6307b1SDamien Bergamini {
7959c6307b1SDamien Bergamini uint32_t tmp;
7969c6307b1SDamien Bergamini uint16_t val;
7979c6307b1SDamien Bergamini int n;
7989c6307b1SDamien Bergamini
7999c6307b1SDamien Bergamini /* clock C once before the first command */
8009c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0);
8019c6307b1SDamien Bergamini
8029c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S);
8039c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
8049c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S);
8059c6307b1SDamien Bergamini
8069c6307b1SDamien Bergamini /* write start bit (1) */
8079c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
8089c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
8099c6307b1SDamien Bergamini
8109c6307b1SDamien Bergamini /* write READ opcode (10) */
8119c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D);
8129c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_D | RT2661_C);
8139c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S);
8149c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
8159c6307b1SDamien Bergamini
8169c6307b1SDamien Bergamini /* write address (A5-A0 or A7-A0) */
8179c6307b1SDamien Bergamini n = (RAL_READ(sc, RT2661_E2PROM_CSR) & RT2661_93C46) ? 5 : 7;
8189c6307b1SDamien Bergamini for (; n >= 0; n--) {
8199c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S |
8209c6307b1SDamien Bergamini (((addr >> n) & 1) << RT2661_SHIFT_D));
8219c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S |
8229c6307b1SDamien Bergamini (((addr >> n) & 1) << RT2661_SHIFT_D) | RT2661_C);
8239c6307b1SDamien Bergamini }
8249c6307b1SDamien Bergamini
8259c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S);
8269c6307b1SDamien Bergamini
8279c6307b1SDamien Bergamini /* read data Q15-Q0 */
8289c6307b1SDamien Bergamini val = 0;
8299c6307b1SDamien Bergamini for (n = 15; n >= 0; n--) {
8309c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S | RT2661_C);
8319c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_E2PROM_CSR);
8329c6307b1SDamien Bergamini val |= ((tmp & RT2661_Q) >> RT2661_SHIFT_Q) << n;
8339c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S);
8349c6307b1SDamien Bergamini }
8359c6307b1SDamien Bergamini
8369c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0);
8379c6307b1SDamien Bergamini
8389c6307b1SDamien Bergamini /* clear Chip Select and clock C */
8399c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_S);
8409c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, 0);
8419c6307b1SDamien Bergamini RT2661_EEPROM_CTL(sc, RT2661_C);
8429c6307b1SDamien Bergamini
8439c6307b1SDamien Bergamini return val;
8449c6307b1SDamien Bergamini }
8459c6307b1SDamien Bergamini
8469c6307b1SDamien Bergamini static void
rt2661_tx_intr(struct rt2661_softc * sc)8479c6307b1SDamien Bergamini rt2661_tx_intr(struct rt2661_softc *sc)
8489c6307b1SDamien Bergamini {
849f6930becSAndriy Voskoboinyk struct ieee80211_ratectl_tx_status *txs = &sc->sc_txs;
8509c6307b1SDamien Bergamini struct rt2661_tx_ring *txq;
8519c6307b1SDamien Bergamini struct rt2661_tx_data *data;
8529c6307b1SDamien Bergamini uint32_t val;
853f6930becSAndriy Voskoboinyk int error, qid;
8549c6307b1SDamien Bergamini
855f6930becSAndriy Voskoboinyk txs->flags = IEEE80211_RATECTL_TX_FAIL_LONG;
8569c6307b1SDamien Bergamini for (;;) {
85768e8e04eSSam Leffler struct ieee80211_node *ni;
85868e8e04eSSam Leffler struct mbuf *m;
85968e8e04eSSam Leffler
8609c6307b1SDamien Bergamini val = RAL_READ(sc, RT2661_STA_CSR4);
8619c6307b1SDamien Bergamini if (!(val & RT2661_TX_STAT_VALID))
8629c6307b1SDamien Bergamini break;
8639c6307b1SDamien Bergamini
8649c6307b1SDamien Bergamini /* retrieve the queue in which this frame was sent */
8659c6307b1SDamien Bergamini qid = RT2661_TX_QID(val);
8669c6307b1SDamien Bergamini txq = (qid <= 3) ? &sc->txq[qid] : &sc->mgtq;
8679c6307b1SDamien Bergamini
8689c6307b1SDamien Bergamini /* retrieve rate control algorithm context */
8699c6307b1SDamien Bergamini data = &txq->data[txq->stat];
87068e8e04eSSam Leffler m = data->m;
87168e8e04eSSam Leffler data->m = NULL;
87268e8e04eSSam Leffler ni = data->ni;
87368e8e04eSSam Leffler data->ni = NULL;
8749c6307b1SDamien Bergamini
8753da2dc07SMax Khon /* if no frame has been sent, ignore */
87668e8e04eSSam Leffler if (ni == NULL)
8773da2dc07SMax Khon continue;
8783da2dc07SMax Khon
8799c6307b1SDamien Bergamini switch (RT2661_TX_RESULT(val)) {
8809c6307b1SDamien Bergamini case RT2661_TX_SUCCESS:
881f6930becSAndriy Voskoboinyk txs->status = IEEE80211_RATECTL_TX_SUCCESS;
882f6930becSAndriy Voskoboinyk txs->long_retries = RT2661_TX_RETRYCNT(val);
8839c6307b1SDamien Bergamini
884b032f27cSSam Leffler DPRINTFN(sc, 10, "data frame sent successfully after "
885f6930becSAndriy Voskoboinyk "%d retries\n", txs->long_retries);
886b032f27cSSam Leffler if (data->rix != IEEE80211_FIXED_RATE_NONE)
887f6930becSAndriy Voskoboinyk ieee80211_ratectl_tx_complete(ni, txs);
8887a79cebfSGleb Smirnoff error = 0;
8899c6307b1SDamien Bergamini break;
8909c6307b1SDamien Bergamini
8919c6307b1SDamien Bergamini case RT2661_TX_RETRY_FAIL:
892f6930becSAndriy Voskoboinyk txs->status = IEEE80211_RATECTL_TX_FAIL_LONG;
893f6930becSAndriy Voskoboinyk txs->long_retries = RT2661_TX_RETRYCNT(val);
894b032f27cSSam Leffler
895b032f27cSSam Leffler DPRINTFN(sc, 9, "%s\n",
896b032f27cSSam Leffler "sending data frame failed (too much retries)");
897b032f27cSSam Leffler if (data->rix != IEEE80211_FIXED_RATE_NONE)
898f6930becSAndriy Voskoboinyk ieee80211_ratectl_tx_complete(ni, txs);
8997a79cebfSGleb Smirnoff error = 1;
9009c6307b1SDamien Bergamini break;
9019c6307b1SDamien Bergamini
9029c6307b1SDamien Bergamini default:
9039c6307b1SDamien Bergamini /* other failure */
9049c6307b1SDamien Bergamini device_printf(sc->sc_dev,
9059c6307b1SDamien Bergamini "sending data frame failed 0x%08x\n", val);
9067a79cebfSGleb Smirnoff error = 1;
9079c6307b1SDamien Bergamini }
9089c6307b1SDamien Bergamini
909b032f27cSSam Leffler DPRINTFN(sc, 15, "tx done q=%d idx=%u\n", qid, txq->stat);
9109c6307b1SDamien Bergamini
9119c6307b1SDamien Bergamini txq->queued--;
9129c6307b1SDamien Bergamini if (++txq->stat >= txq->count) /* faster than % count */
9139c6307b1SDamien Bergamini txq->stat = 0;
91468e8e04eSSam Leffler
9157a79cebfSGleb Smirnoff ieee80211_tx_complete(ni, m, error);
9169c6307b1SDamien Bergamini }
9179c6307b1SDamien Bergamini
9189c6307b1SDamien Bergamini sc->sc_tx_timer = 0;
919b032f27cSSam Leffler
9207a79cebfSGleb Smirnoff rt2661_start(sc);
9219c6307b1SDamien Bergamini }
9229c6307b1SDamien Bergamini
9239c6307b1SDamien Bergamini static void
rt2661_tx_dma_intr(struct rt2661_softc * sc,struct rt2661_tx_ring * txq)9249c6307b1SDamien Bergamini rt2661_tx_dma_intr(struct rt2661_softc *sc, struct rt2661_tx_ring *txq)
9259c6307b1SDamien Bergamini {
9269c6307b1SDamien Bergamini struct rt2661_tx_desc *desc;
9279c6307b1SDamien Bergamini struct rt2661_tx_data *data;
9289c6307b1SDamien Bergamini
9299c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_POSTREAD);
9309c6307b1SDamien Bergamini
9319c6307b1SDamien Bergamini for (;;) {
9329c6307b1SDamien Bergamini desc = &txq->desc[txq->next];
9339c6307b1SDamien Bergamini data = &txq->data[txq->next];
9349c6307b1SDamien Bergamini
9359c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_TX_BUSY) ||
9369c6307b1SDamien Bergamini !(le32toh(desc->flags) & RT2661_TX_VALID))
9379c6307b1SDamien Bergamini break;
9389c6307b1SDamien Bergamini
9399c6307b1SDamien Bergamini bus_dmamap_sync(txq->data_dmat, data->map,
9409c6307b1SDamien Bergamini BUS_DMASYNC_POSTWRITE);
9419c6307b1SDamien Bergamini bus_dmamap_unload(txq->data_dmat, data->map);
9429c6307b1SDamien Bergamini
9439c6307b1SDamien Bergamini /* descriptor is no longer valid */
9449c6307b1SDamien Bergamini desc->flags &= ~htole32(RT2661_TX_VALID);
9459c6307b1SDamien Bergamini
946b032f27cSSam Leffler DPRINTFN(sc, 15, "tx dma done q=%p idx=%u\n", txq, txq->next);
9479c6307b1SDamien Bergamini
9489c6307b1SDamien Bergamini if (++txq->next >= txq->count) /* faster than % count */
9499c6307b1SDamien Bergamini txq->next = 0;
9509c6307b1SDamien Bergamini }
9519c6307b1SDamien Bergamini
9529c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE);
9539c6307b1SDamien Bergamini }
9549c6307b1SDamien Bergamini
9559c6307b1SDamien Bergamini static void
rt2661_rx_intr(struct rt2661_softc * sc)9569c6307b1SDamien Bergamini rt2661_rx_intr(struct rt2661_softc *sc)
9579c6307b1SDamien Bergamini {
9587a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
9599c6307b1SDamien Bergamini struct rt2661_rx_desc *desc;
9609c6307b1SDamien Bergamini struct rt2661_rx_data *data;
9619c6307b1SDamien Bergamini bus_addr_t physaddr;
9629c6307b1SDamien Bergamini struct ieee80211_frame *wh;
9639c6307b1SDamien Bergamini struct ieee80211_node *ni;
9649c6307b1SDamien Bergamini struct mbuf *mnew, *m;
9659c6307b1SDamien Bergamini int error;
9669c6307b1SDamien Bergamini
9679c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map,
9689c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD);
9699c6307b1SDamien Bergamini
9709c6307b1SDamien Bergamini for (;;) {
9715463c4a4SSam Leffler int8_t rssi, nf;
97268e8e04eSSam Leffler
9739c6307b1SDamien Bergamini desc = &sc->rxq.desc[sc->rxq.cur];
9749c6307b1SDamien Bergamini data = &sc->rxq.data[sc->rxq.cur];
9759c6307b1SDamien Bergamini
9769c6307b1SDamien Bergamini if (le32toh(desc->flags) & RT2661_RX_BUSY)
9779c6307b1SDamien Bergamini break;
9789c6307b1SDamien Bergamini
9799c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_RX_PHY_ERROR) ||
9809c6307b1SDamien Bergamini (le32toh(desc->flags) & RT2661_RX_CRC_ERROR)) {
9819c6307b1SDamien Bergamini /*
9829c6307b1SDamien Bergamini * This should not happen since we did not request
9839c6307b1SDamien Bergamini * to receive those frames when we filled TXRX_CSR0.
9849c6307b1SDamien Bergamini */
985b032f27cSSam Leffler DPRINTFN(sc, 5, "PHY or CRC error flags 0x%08x\n",
986b032f27cSSam Leffler le32toh(desc->flags));
9877a79cebfSGleb Smirnoff counter_u64_add(ic->ic_ierrors, 1);
9889c6307b1SDamien Bergamini goto skip;
9899c6307b1SDamien Bergamini }
9909c6307b1SDamien Bergamini
9919c6307b1SDamien Bergamini if ((le32toh(desc->flags) & RT2661_RX_CIPHER_MASK) != 0) {
9927a79cebfSGleb Smirnoff counter_u64_add(ic->ic_ierrors, 1);
9939c6307b1SDamien Bergamini goto skip;
9949c6307b1SDamien Bergamini }
9959c6307b1SDamien Bergamini
9969c6307b1SDamien Bergamini /*
9979c6307b1SDamien Bergamini * Try to allocate a new mbuf for this ring element and load it
9989c6307b1SDamien Bergamini * before processing the current mbuf. If the ring element
9999c6307b1SDamien Bergamini * cannot be loaded, drop the received packet and reuse the old
10009c6307b1SDamien Bergamini * mbuf. In the unlikely case that the old mbuf can't be
10019c6307b1SDamien Bergamini * reloaded either, explicitly panic.
10029c6307b1SDamien Bergamini */
1003c6499eccSGleb Smirnoff mnew = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
10049c6307b1SDamien Bergamini if (mnew == NULL) {
10057a79cebfSGleb Smirnoff counter_u64_add(ic->ic_ierrors, 1);
10069c6307b1SDamien Bergamini goto skip;
10079c6307b1SDamien Bergamini }
10089c6307b1SDamien Bergamini
10099c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.data_dmat, data->map,
10109c6307b1SDamien Bergamini BUS_DMASYNC_POSTREAD);
10119c6307b1SDamien Bergamini bus_dmamap_unload(sc->rxq.data_dmat, data->map);
10129c6307b1SDamien Bergamini
10139c6307b1SDamien Bergamini error = bus_dmamap_load(sc->rxq.data_dmat, data->map,
10149c6307b1SDamien Bergamini mtod(mnew, void *), MCLBYTES, rt2661_dma_map_addr,
10159c6307b1SDamien Bergamini &physaddr, 0);
10169c6307b1SDamien Bergamini if (error != 0) {
10179c6307b1SDamien Bergamini m_freem(mnew);
10189c6307b1SDamien Bergamini
10199c6307b1SDamien Bergamini /* try to reload the old mbuf */
10209c6307b1SDamien Bergamini error = bus_dmamap_load(sc->rxq.data_dmat, data->map,
10219c6307b1SDamien Bergamini mtod(data->m, void *), MCLBYTES,
10229c6307b1SDamien Bergamini rt2661_dma_map_addr, &physaddr, 0);
10239c6307b1SDamien Bergamini if (error != 0) {
10249c6307b1SDamien Bergamini /* very unlikely that it will fail... */
10259c6307b1SDamien Bergamini panic("%s: could not load old rx mbuf",
10269c6307b1SDamien Bergamini device_get_name(sc->sc_dev));
10279c6307b1SDamien Bergamini }
10287a79cebfSGleb Smirnoff counter_u64_add(ic->ic_ierrors, 1);
10299c6307b1SDamien Bergamini goto skip;
10309c6307b1SDamien Bergamini }
10319c6307b1SDamien Bergamini
10329c6307b1SDamien Bergamini /*
10339c6307b1SDamien Bergamini * New mbuf successfully loaded, update Rx ring and continue
10349c6307b1SDamien Bergamini * processing.
10359c6307b1SDamien Bergamini */
10369c6307b1SDamien Bergamini m = data->m;
10379c6307b1SDamien Bergamini data->m = mnew;
10389c6307b1SDamien Bergamini desc->physaddr = htole32(physaddr);
10399c6307b1SDamien Bergamini
10409c6307b1SDamien Bergamini /* finalize mbuf */
10419c6307b1SDamien Bergamini m->m_pkthdr.len = m->m_len =
10429c6307b1SDamien Bergamini (le32toh(desc->flags) >> 16) & 0xfff;
10439c6307b1SDamien Bergamini
104468e8e04eSSam Leffler rssi = rt2661_get_rssi(sc, desc->rssi);
10455463c4a4SSam Leffler /* Error happened during RSSI conversion. */
10465463c4a4SSam Leffler if (rssi < 0)
10475463c4a4SSam Leffler rssi = -30; /* XXX ignored by net80211 */
10485463c4a4SSam Leffler nf = RT2661_NOISE_FLOOR;
104968e8e04eSSam Leffler
10505463c4a4SSam Leffler if (ieee80211_radiotap_active(ic)) {
10519c6307b1SDamien Bergamini struct rt2661_rx_radiotap_header *tap = &sc->sc_rxtap;
10529c6307b1SDamien Bergamini uint32_t tsf_lo, tsf_hi;
10539c6307b1SDamien Bergamini
10549c6307b1SDamien Bergamini /* get timestamp (low and high 32 bits) */
10559c6307b1SDamien Bergamini tsf_hi = RAL_READ(sc, RT2661_TXRX_CSR13);
10569c6307b1SDamien Bergamini tsf_lo = RAL_READ(sc, RT2661_TXRX_CSR12);
10579c6307b1SDamien Bergamini
10589c6307b1SDamien Bergamini tap->wr_tsf =
10599c6307b1SDamien Bergamini htole64(((uint64_t)tsf_hi << 32) | tsf_lo);
10609c6307b1SDamien Bergamini tap->wr_flags = 0;
1061b032f27cSSam Leffler tap->wr_rate = ieee80211_plcp2rate(desc->rate,
10628215d906SSam Leffler (desc->flags & htole32(RT2661_RX_OFDM)) ?
10638215d906SSam Leffler IEEE80211_T_OFDM : IEEE80211_T_CCK);
10645463c4a4SSam Leffler tap->wr_antsignal = nf + rssi;
10655463c4a4SSam Leffler tap->wr_antnoise = nf;
10669c6307b1SDamien Bergamini }
106768e8e04eSSam Leffler sc->sc_flags |= RAL_INPUT_RUNNING;
106868e8e04eSSam Leffler RAL_UNLOCK(sc);
10699c6307b1SDamien Bergamini wh = mtod(m, struct ieee80211_frame *);
107068e8e04eSSam Leffler
10719c6307b1SDamien Bergamini /* send the frame to the 802.11 layer */
1072b032f27cSSam Leffler ni = ieee80211_find_rxnode(ic,
1073b032f27cSSam Leffler (struct ieee80211_frame_min *)wh);
1074b032f27cSSam Leffler if (ni != NULL) {
10755463c4a4SSam Leffler (void) ieee80211_input(ni, m, rssi, nf);
1076b032f27cSSam Leffler ieee80211_free_node(ni);
1077b032f27cSSam Leffler } else
10785463c4a4SSam Leffler (void) ieee80211_input_all(ic, m, rssi, nf);
1079b032f27cSSam Leffler
108068e8e04eSSam Leffler RAL_LOCK(sc);
108168e8e04eSSam Leffler sc->sc_flags &= ~RAL_INPUT_RUNNING;
10829c6307b1SDamien Bergamini
10839c6307b1SDamien Bergamini skip: desc->flags |= htole32(RT2661_RX_BUSY);
10849c6307b1SDamien Bergamini
1085b032f27cSSam Leffler DPRINTFN(sc, 15, "rx intr idx=%u\n", sc->rxq.cur);
10869c6307b1SDamien Bergamini
10879c6307b1SDamien Bergamini sc->rxq.cur = (sc->rxq.cur + 1) % RT2661_RX_RING_COUNT;
10889c6307b1SDamien Bergamini }
10899c6307b1SDamien Bergamini
10909c6307b1SDamien Bergamini bus_dmamap_sync(sc->rxq.desc_dmat, sc->rxq.desc_map,
10919c6307b1SDamien Bergamini BUS_DMASYNC_PREWRITE);
10929c6307b1SDamien Bergamini }
10939c6307b1SDamien Bergamini
10949c6307b1SDamien Bergamini /* ARGSUSED */
10959c6307b1SDamien Bergamini static void
rt2661_mcu_beacon_expire(struct rt2661_softc * sc)10969c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(struct rt2661_softc *sc)
10979c6307b1SDamien Bergamini {
10989c6307b1SDamien Bergamini /* do nothing */
10999c6307b1SDamien Bergamini }
11009c6307b1SDamien Bergamini
11019c6307b1SDamien Bergamini static void
rt2661_mcu_wakeup(struct rt2661_softc * sc)11029c6307b1SDamien Bergamini rt2661_mcu_wakeup(struct rt2661_softc *sc)
11039c6307b1SDamien Bergamini {
11049c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR11, 5 << 16);
11059c6307b1SDamien Bergamini
11069c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_SOFT_RESET_CSR, 0x7);
11079c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_IO_CNTL_CSR, 0x18);
11089c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PCI_USEC_CSR, 0x20);
11099c6307b1SDamien Bergamini
11109c6307b1SDamien Bergamini /* send wakeup command to MCU */
11119c6307b1SDamien Bergamini rt2661_tx_cmd(sc, RT2661_MCU_CMD_WAKEUP, 0);
11129c6307b1SDamien Bergamini }
11139c6307b1SDamien Bergamini
11149c6307b1SDamien Bergamini static void
rt2661_mcu_cmd_intr(struct rt2661_softc * sc)11159c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(struct rt2661_softc *sc)
11169c6307b1SDamien Bergamini {
11179c6307b1SDamien Bergamini RAL_READ(sc, RT2661_M2H_CMD_DONE_CSR);
11189c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
11199c6307b1SDamien Bergamini }
11209c6307b1SDamien Bergamini
11219c6307b1SDamien Bergamini void
rt2661_intr(void * arg)11229c6307b1SDamien Bergamini rt2661_intr(void *arg)
11239c6307b1SDamien Bergamini {
11249c6307b1SDamien Bergamini struct rt2661_softc *sc = arg;
11259c6307b1SDamien Bergamini uint32_t r1, r2;
11269c6307b1SDamien Bergamini
11279c6307b1SDamien Bergamini RAL_LOCK(sc);
11289c6307b1SDamien Bergamini
11299c6307b1SDamien Bergamini /* disable MAC and MCU interrupts */
11309c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffff7f);
11319c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
11329c6307b1SDamien Bergamini
1133d0934eb1SDamien Bergamini /* don't re-enable interrupts if we're shutting down */
11347a79cebfSGleb Smirnoff if (!(sc->sc_flags & RAL_RUNNING)) {
1135d0934eb1SDamien Bergamini RAL_UNLOCK(sc);
1136d0934eb1SDamien Bergamini return;
1137d0934eb1SDamien Bergamini }
1138d0934eb1SDamien Bergamini
11399c6307b1SDamien Bergamini r1 = RAL_READ(sc, RT2661_INT_SOURCE_CSR);
11409c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, r1);
11419c6307b1SDamien Bergamini
11429c6307b1SDamien Bergamini r2 = RAL_READ(sc, RT2661_MCU_INT_SOURCE_CSR);
11439c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, r2);
11449c6307b1SDamien Bergamini
11459c6307b1SDamien Bergamini if (r1 & RT2661_MGT_DONE)
11469c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->mgtq);
11479c6307b1SDamien Bergamini
11489c6307b1SDamien Bergamini if (r1 & RT2661_RX_DONE)
11499c6307b1SDamien Bergamini rt2661_rx_intr(sc);
11509c6307b1SDamien Bergamini
11519c6307b1SDamien Bergamini if (r1 & RT2661_TX0_DMA_DONE)
11529c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[0]);
11539c6307b1SDamien Bergamini
11549c6307b1SDamien Bergamini if (r1 & RT2661_TX1_DMA_DONE)
11559c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[1]);
11569c6307b1SDamien Bergamini
11579c6307b1SDamien Bergamini if (r1 & RT2661_TX2_DMA_DONE)
11589c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[2]);
11599c6307b1SDamien Bergamini
11609c6307b1SDamien Bergamini if (r1 & RT2661_TX3_DMA_DONE)
11619c6307b1SDamien Bergamini rt2661_tx_dma_intr(sc, &sc->txq[3]);
11629c6307b1SDamien Bergamini
11639c6307b1SDamien Bergamini if (r1 & RT2661_TX_DONE)
11649c6307b1SDamien Bergamini rt2661_tx_intr(sc);
11659c6307b1SDamien Bergamini
11669c6307b1SDamien Bergamini if (r2 & RT2661_MCU_CMD_DONE)
11679c6307b1SDamien Bergamini rt2661_mcu_cmd_intr(sc);
11689c6307b1SDamien Bergamini
11699c6307b1SDamien Bergamini if (r2 & RT2661_MCU_BEACON_EXPIRE)
11709c6307b1SDamien Bergamini rt2661_mcu_beacon_expire(sc);
11719c6307b1SDamien Bergamini
11729c6307b1SDamien Bergamini if (r2 & RT2661_MCU_WAKEUP)
11739c6307b1SDamien Bergamini rt2661_mcu_wakeup(sc);
11749c6307b1SDamien Bergamini
11759c6307b1SDamien Bergamini /* re-enable MAC and MCU interrupts */
11769c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
11779c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
11789c6307b1SDamien Bergamini
11799c6307b1SDamien Bergamini RAL_UNLOCK(sc);
11809c6307b1SDamien Bergamini }
11819c6307b1SDamien Bergamini
11828215d906SSam Leffler static uint8_t
rt2661_plcp_signal(int rate)11838215d906SSam Leffler rt2661_plcp_signal(int rate)
11848215d906SSam Leffler {
11858215d906SSam Leffler switch (rate) {
11868215d906SSam Leffler /* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */
11878215d906SSam Leffler case 12: return 0xb;
11888215d906SSam Leffler case 18: return 0xf;
11898215d906SSam Leffler case 24: return 0xa;
11908215d906SSam Leffler case 36: return 0xe;
11918215d906SSam Leffler case 48: return 0x9;
11928215d906SSam Leffler case 72: return 0xd;
11938215d906SSam Leffler case 96: return 0x8;
11948215d906SSam Leffler case 108: return 0xc;
11958215d906SSam Leffler
11968215d906SSam Leffler /* CCK rates (NB: not IEEE std, device-specific) */
11978215d906SSam Leffler case 2: return 0x0;
11988215d906SSam Leffler case 4: return 0x1;
11998215d906SSam Leffler case 11: return 0x2;
12008215d906SSam Leffler case 22: return 0x3;
12018215d906SSam Leffler }
12028215d906SSam Leffler return 0xff; /* XXX unsupported/unknown rate */
12038215d906SSam Leffler }
12048215d906SSam Leffler
12059c6307b1SDamien Bergamini static void
rt2661_setup_tx_desc(struct rt2661_softc * sc,struct rt2661_tx_desc * desc,uint32_t flags,uint16_t xflags,int len,int rate,const bus_dma_segment_t * segs,int nsegs,int ac)12069c6307b1SDamien Bergamini rt2661_setup_tx_desc(struct rt2661_softc *sc, struct rt2661_tx_desc *desc,
12079c6307b1SDamien Bergamini uint32_t flags, uint16_t xflags, int len, int rate,
12089c6307b1SDamien Bergamini const bus_dma_segment_t *segs, int nsegs, int ac)
12099c6307b1SDamien Bergamini {
12107a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
12119c6307b1SDamien Bergamini uint16_t plcp_length;
12129c6307b1SDamien Bergamini int i, remainder;
12139c6307b1SDamien Bergamini
12149c6307b1SDamien Bergamini desc->flags = htole32(flags);
12159c6307b1SDamien Bergamini desc->flags |= htole32(len << 16);
12169c6307b1SDamien Bergamini desc->flags |= htole32(RT2661_TX_BUSY | RT2661_TX_VALID);
12179c6307b1SDamien Bergamini
12189c6307b1SDamien Bergamini desc->xflags = htole16(xflags);
12199c6307b1SDamien Bergamini desc->xflags |= htole16(nsegs << 13);
12209c6307b1SDamien Bergamini
12219c6307b1SDamien Bergamini desc->wme = htole16(
12229c6307b1SDamien Bergamini RT2661_QID(ac) |
12239c6307b1SDamien Bergamini RT2661_AIFSN(2) |
12249c6307b1SDamien Bergamini RT2661_LOGCWMIN(4) |
12259c6307b1SDamien Bergamini RT2661_LOGCWMAX(10));
12269c6307b1SDamien Bergamini
12279c6307b1SDamien Bergamini /*
12289c6307b1SDamien Bergamini * Remember in which queue this frame was sent. This field is driver
12299c6307b1SDamien Bergamini * private data only. It will be made available by the NIC in STA_CSR4
12309c6307b1SDamien Bergamini * on Tx interrupts.
12319c6307b1SDamien Bergamini */
12329c6307b1SDamien Bergamini desc->qid = ac;
12339c6307b1SDamien Bergamini
12349c6307b1SDamien Bergamini /* setup PLCP fields */
12358215d906SSam Leffler desc->plcp_signal = rt2661_plcp_signal(rate);
12369c6307b1SDamien Bergamini desc->plcp_service = 4;
12379c6307b1SDamien Bergamini
12389c6307b1SDamien Bergamini len += IEEE80211_CRC_LEN;
123926d39e2cSSam Leffler if (ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) {
12409c6307b1SDamien Bergamini desc->flags |= htole32(RT2661_TX_OFDM);
12419c6307b1SDamien Bergamini
12429c6307b1SDamien Bergamini plcp_length = len & 0xfff;
12439c6307b1SDamien Bergamini desc->plcp_length_hi = plcp_length >> 6;
12449c6307b1SDamien Bergamini desc->plcp_length_lo = plcp_length & 0x3f;
12459c6307b1SDamien Bergamini } else {
1246057b4402SPedro F. Giffuni plcp_length = howmany(16 * len, rate);
12479c6307b1SDamien Bergamini if (rate == 22) {
12489c6307b1SDamien Bergamini remainder = (16 * len) % 22;
12499c6307b1SDamien Bergamini if (remainder != 0 && remainder < 7)
12509c6307b1SDamien Bergamini desc->plcp_service |= RT2661_PLCP_LENGEXT;
12519c6307b1SDamien Bergamini }
12529c6307b1SDamien Bergamini desc->plcp_length_hi = plcp_length >> 8;
12539c6307b1SDamien Bergamini desc->plcp_length_lo = plcp_length & 0xff;
12549c6307b1SDamien Bergamini
12559c6307b1SDamien Bergamini if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE))
12569c6307b1SDamien Bergamini desc->plcp_signal |= 0x08;
12579c6307b1SDamien Bergamini }
12589c6307b1SDamien Bergamini
12599c6307b1SDamien Bergamini /* RT2x61 supports scatter with up to 5 segments */
12609c6307b1SDamien Bergamini for (i = 0; i < nsegs; i++) {
12619c6307b1SDamien Bergamini desc->addr[i] = htole32(segs[i].ds_addr);
12629c6307b1SDamien Bergamini desc->len [i] = htole16(segs[i].ds_len);
12639c6307b1SDamien Bergamini }
12649c6307b1SDamien Bergamini }
12659c6307b1SDamien Bergamini
12669c6307b1SDamien Bergamini static int
rt2661_tx_mgt(struct rt2661_softc * sc,struct mbuf * m0,struct ieee80211_node * ni)12679c6307b1SDamien Bergamini rt2661_tx_mgt(struct rt2661_softc *sc, struct mbuf *m0,
12689c6307b1SDamien Bergamini struct ieee80211_node *ni)
12699c6307b1SDamien Bergamini {
1270b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap;
1271b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic;
12729c6307b1SDamien Bergamini struct rt2661_tx_desc *desc;
12739c6307b1SDamien Bergamini struct rt2661_tx_data *data;
12749c6307b1SDamien Bergamini struct ieee80211_frame *wh;
127502f0a39fSKevin Lo struct ieee80211_key *k;
12769c6307b1SDamien Bergamini bus_dma_segment_t segs[RT2661_MAX_SCATTER];
12779c6307b1SDamien Bergamini uint16_t dur;
12789c6307b1SDamien Bergamini uint32_t flags = 0; /* XXX HWSEQ */
12799c6307b1SDamien Bergamini int nsegs, rate, error;
12809c6307b1SDamien Bergamini
12819c6307b1SDamien Bergamini desc = &sc->mgtq.desc[sc->mgtq.cur];
12829c6307b1SDamien Bergamini data = &sc->mgtq.data[sc->mgtq.cur];
12839c6307b1SDamien Bergamini
1284f6313575SAndriy Voskoboinyk rate = ni->ni_txparms->mgmtrate;
12859c6307b1SDamien Bergamini
128602f0a39fSKevin Lo wh = mtod(m0, struct ieee80211_frame *);
128702f0a39fSKevin Lo
12885945b5f5SKevin Lo if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) {
1289b032f27cSSam Leffler k = ieee80211_crypto_encap(ni, m0);
129002f0a39fSKevin Lo if (k == NULL) {
129102f0a39fSKevin Lo m_freem(m0);
129202f0a39fSKevin Lo return ENOBUFS;
129302f0a39fSKevin Lo }
129402f0a39fSKevin Lo }
129502f0a39fSKevin Lo
12969c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(sc->mgtq.data_dmat, data->map, m0,
12979c6307b1SDamien Bergamini segs, &nsegs, 0);
12989c6307b1SDamien Bergamini if (error != 0) {
12999c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not map mbuf (error %d)\n",
13009c6307b1SDamien Bergamini error);
13019c6307b1SDamien Bergamini m_freem(m0);
13029c6307b1SDamien Bergamini return error;
13039c6307b1SDamien Bergamini }
13049c6307b1SDamien Bergamini
13055463c4a4SSam Leffler if (ieee80211_radiotap_active_vap(vap)) {
13069c6307b1SDamien Bergamini struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
13079c6307b1SDamien Bergamini
13089c6307b1SDamien Bergamini tap->wt_flags = 0;
13099c6307b1SDamien Bergamini tap->wt_rate = rate;
13109c6307b1SDamien Bergamini
13115463c4a4SSam Leffler ieee80211_radiotap_tx(vap, m0);
13129c6307b1SDamien Bergamini }
13139c6307b1SDamien Bergamini
13149c6307b1SDamien Bergamini data->m = m0;
13159c6307b1SDamien Bergamini data->ni = ni;
1316b032f27cSSam Leffler /* management frames are not taken into account for amrr */
1317b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE;
13189c6307b1SDamien Bergamini
13199c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *);
13209c6307b1SDamien Bergamini
13219c6307b1SDamien Bergamini if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
13229c6307b1SDamien Bergamini flags |= RT2661_TX_NEED_ACK;
13239c6307b1SDamien Bergamini
132426d39e2cSSam Leffler dur = ieee80211_ack_duration(ic->ic_rt,
1325b032f27cSSam Leffler rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE);
13269c6307b1SDamien Bergamini *(uint16_t *)wh->i_dur = htole16(dur);
13279c6307b1SDamien Bergamini
13289c6307b1SDamien Bergamini /* tell hardware to add timestamp in probe responses */
1329c249cc38SAdrian Chadd if (IEEE80211_IS_MGMT_PROBE_RESP(wh))
13309c6307b1SDamien Bergamini flags |= RT2661_TX_TIMESTAMP;
13319c6307b1SDamien Bergamini }
13329c6307b1SDamien Bergamini
13339c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, desc, flags, 0 /* XXX HWSEQ */,
13349c6307b1SDamien Bergamini m0->m_pkthdr.len, rate, segs, nsegs, RT2661_QID_MGT);
13359c6307b1SDamien Bergamini
13369c6307b1SDamien Bergamini bus_dmamap_sync(sc->mgtq.data_dmat, data->map, BUS_DMASYNC_PREWRITE);
13379c6307b1SDamien Bergamini bus_dmamap_sync(sc->mgtq.desc_dmat, sc->mgtq.desc_map,
13389c6307b1SDamien Bergamini BUS_DMASYNC_PREWRITE);
13399c6307b1SDamien Bergamini
1340b032f27cSSam Leffler DPRINTFN(sc, 10, "sending mgt frame len=%u idx=%u rate=%u\n",
1341b032f27cSSam Leffler m0->m_pkthdr.len, sc->mgtq.cur, rate);
13429c6307b1SDamien Bergamini
13439c6307b1SDamien Bergamini /* kick mgt */
13449c6307b1SDamien Bergamini sc->mgtq.queued++;
13459c6307b1SDamien Bergamini sc->mgtq.cur = (sc->mgtq.cur + 1) % RT2661_MGT_RING_COUNT;
13469c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, RT2661_KICK_MGT);
13479c6307b1SDamien Bergamini
13489c6307b1SDamien Bergamini return 0;
13499c6307b1SDamien Bergamini }
13509c6307b1SDamien Bergamini
1351b032f27cSSam Leffler static int
rt2661_sendprot(struct rt2661_softc * sc,int ac,const struct mbuf * m,struct ieee80211_node * ni,int prot,int rate)1352b032f27cSSam Leffler rt2661_sendprot(struct rt2661_softc *sc, int ac,
1353b032f27cSSam Leffler const struct mbuf *m, struct ieee80211_node *ni, int prot, int rate)
13549c6307b1SDamien Bergamini {
1355b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic;
1356b032f27cSSam Leffler struct rt2661_tx_ring *txq = &sc->txq[ac];
1357b032f27cSSam Leffler struct rt2661_tx_desc *desc;
1358b032f27cSSam Leffler struct rt2661_tx_data *data;
1359b032f27cSSam Leffler struct mbuf *mprot;
1360d1b67106SAndriy Voskoboinyk int protrate, flags, error;
1361b032f27cSSam Leffler bus_dma_segment_t segs[RT2661_MAX_SCATTER];
1362b032f27cSSam Leffler int nsegs;
13639c6307b1SDamien Bergamini
1364d1b67106SAndriy Voskoboinyk mprot = ieee80211_alloc_prot(ni, m, rate, prot);
1365b032f27cSSam Leffler if (mprot == NULL) {
1366d1b67106SAndriy Voskoboinyk if_inc_counter(ni->ni_vap->iv_ifp, IFCOUNTER_OERRORS, 1);
1367d1b67106SAndriy Voskoboinyk device_printf(sc->sc_dev,
1368d1b67106SAndriy Voskoboinyk "could not allocate mbuf for protection mode %d\n", prot);
1369b032f27cSSam Leffler return ENOBUFS;
13709c6307b1SDamien Bergamini }
13719c6307b1SDamien Bergamini
1372b032f27cSSam Leffler data = &txq->data[txq->cur];
1373b032f27cSSam Leffler desc = &txq->desc[txq->cur];
13749c6307b1SDamien Bergamini
1375b032f27cSSam Leffler error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, mprot, segs,
1376b032f27cSSam Leffler &nsegs, 0);
1377b032f27cSSam Leffler if (error != 0) {
1378b032f27cSSam Leffler device_printf(sc->sc_dev,
1379b032f27cSSam Leffler "could not map mbuf (error %d)\n", error);
1380b032f27cSSam Leffler m_freem(mprot);
1381b032f27cSSam Leffler return error;
1382b032f27cSSam Leffler }
13839c6307b1SDamien Bergamini
1384b032f27cSSam Leffler data->m = mprot;
1385b032f27cSSam Leffler data->ni = ieee80211_ref_node(ni);
1386b032f27cSSam Leffler /* ctl frames are not taken into account for amrr */
1387b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE;
13889c6307b1SDamien Bergamini
1389d1b67106SAndriy Voskoboinyk protrate = ieee80211_ctl_rate(ic->ic_rt, rate);
1390d1b67106SAndriy Voskoboinyk flags = RT2661_TX_MORE_FRAG;
1391d1b67106SAndriy Voskoboinyk if (prot == IEEE80211_PROT_RTSCTS)
1392d1b67106SAndriy Voskoboinyk flags |= RT2661_TX_NEED_ACK;
1393d1b67106SAndriy Voskoboinyk
1394b032f27cSSam Leffler rt2661_setup_tx_desc(sc, desc, flags, 0, mprot->m_pkthdr.len,
1395b032f27cSSam Leffler protrate, segs, 1, ac);
1396b032f27cSSam Leffler
1397b032f27cSSam Leffler bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE);
1398b032f27cSSam Leffler bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE);
1399b032f27cSSam Leffler
1400b032f27cSSam Leffler txq->queued++;
1401b032f27cSSam Leffler txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
1402b032f27cSSam Leffler
1403b032f27cSSam Leffler return 0;
14049c6307b1SDamien Bergamini }
14059c6307b1SDamien Bergamini
14069c6307b1SDamien Bergamini static int
rt2661_tx_data(struct rt2661_softc * sc,struct mbuf * m0,struct ieee80211_node * ni,int ac)14079c6307b1SDamien Bergamini rt2661_tx_data(struct rt2661_softc *sc, struct mbuf *m0,
14089c6307b1SDamien Bergamini struct ieee80211_node *ni, int ac)
14099c6307b1SDamien Bergamini {
1410b032f27cSSam Leffler struct ieee80211vap *vap = ni->ni_vap;
14117a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
14129c6307b1SDamien Bergamini struct rt2661_tx_ring *txq = &sc->txq[ac];
14139c6307b1SDamien Bergamini struct rt2661_tx_desc *desc;
14149c6307b1SDamien Bergamini struct rt2661_tx_data *data;
14159c6307b1SDamien Bergamini struct ieee80211_frame *wh;
1416f6313575SAndriy Voskoboinyk const struct ieee80211_txparam *tp = ni->ni_txparms;
14179c6307b1SDamien Bergamini struct ieee80211_key *k;
14189c6307b1SDamien Bergamini struct mbuf *mnew;
14199c6307b1SDamien Bergamini bus_dma_segment_t segs[RT2661_MAX_SCATTER];
14209c6307b1SDamien Bergamini uint16_t dur;
1421b032f27cSSam Leffler uint32_t flags;
14229c6307b1SDamien Bergamini int error, nsegs, rate, noack = 0;
14239c6307b1SDamien Bergamini
14249c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *);
14259c6307b1SDamien Bergamini
1426f6313575SAndriy Voskoboinyk if (m0->m_flags & M_EAPOL) {
1427b032f27cSSam Leffler rate = tp->mgmtrate;
1428f6313575SAndriy Voskoboinyk } else if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1429f6313575SAndriy Voskoboinyk rate = tp->mcastrate;
1430b032f27cSSam Leffler } else if (tp->ucastrate != IEEE80211_FIXED_RATE_NONE) {
1431b032f27cSSam Leffler rate = tp->ucastrate;
14329c6307b1SDamien Bergamini } else {
1433b6108616SRui Paulo (void) ieee80211_ratectl_rate(ni, NULL, 0);
1434*70674500SAdrian Chadd rate = ieee80211_node_get_txrate_dot11rate(ni);
14359c6307b1SDamien Bergamini }
14369c6307b1SDamien Bergamini rate &= IEEE80211_RATE_VAL;
14379c6307b1SDamien Bergamini
1438c9b7e9dfSBjoern A. Zeeb if (wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS_DATA)
14399fbe631aSAdrian Chadd noack = !! ieee80211_wme_vap_ac_is_noack(vap, ac);
14409c6307b1SDamien Bergamini
14415945b5f5SKevin Lo if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) {
1442b032f27cSSam Leffler k = ieee80211_crypto_encap(ni, m0);
14439c6307b1SDamien Bergamini if (k == NULL) {
14449c6307b1SDamien Bergamini m_freem(m0);
14459c6307b1SDamien Bergamini return ENOBUFS;
14469c6307b1SDamien Bergamini }
14479c6307b1SDamien Bergamini
14489c6307b1SDamien Bergamini /* packet header may have moved, reset our local pointer */
14499c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *);
14509c6307b1SDamien Bergamini }
14519c6307b1SDamien Bergamini
1452b032f27cSSam Leffler flags = 0;
1453b032f27cSSam Leffler if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1454b032f27cSSam Leffler int prot = IEEE80211_PROT_NONE;
1455b032f27cSSam Leffler if (m0->m_pkthdr.len + IEEE80211_CRC_LEN > vap->iv_rtsthreshold)
1456b032f27cSSam Leffler prot = IEEE80211_PROT_RTSCTS;
1457b032f27cSSam Leffler else if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
145826d39e2cSSam Leffler ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM)
1459b032f27cSSam Leffler prot = ic->ic_protmode;
1460b032f27cSSam Leffler if (prot != IEEE80211_PROT_NONE) {
1461b032f27cSSam Leffler error = rt2661_sendprot(sc, ac, m0, ni, prot, rate);
1462b032f27cSSam Leffler if (error) {
14639c6307b1SDamien Bergamini m_freem(m0);
14649c6307b1SDamien Bergamini return error;
14659c6307b1SDamien Bergamini }
14669c6307b1SDamien Bergamini flags |= RT2661_TX_LONG_RETRY | RT2661_TX_IFS;
14679c6307b1SDamien Bergamini }
1468b032f27cSSam Leffler }
14699c6307b1SDamien Bergamini
14709c6307b1SDamien Bergamini data = &txq->data[txq->cur];
14719c6307b1SDamien Bergamini desc = &txq->desc[txq->cur];
14729c6307b1SDamien Bergamini
14739c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0, segs,
14749c6307b1SDamien Bergamini &nsegs, 0);
14759c6307b1SDamien Bergamini if (error != 0 && error != EFBIG) {
14769c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not map mbuf (error %d)\n",
14779c6307b1SDamien Bergamini error);
14789c6307b1SDamien Bergamini m_freem(m0);
14799c6307b1SDamien Bergamini return error;
14809c6307b1SDamien Bergamini }
14819c6307b1SDamien Bergamini if (error != 0) {
1482c6499eccSGleb Smirnoff mnew = m_defrag(m0, M_NOWAIT);
14839c6307b1SDamien Bergamini if (mnew == NULL) {
14849c6307b1SDamien Bergamini device_printf(sc->sc_dev,
14859c6307b1SDamien Bergamini "could not defragment mbuf\n");
14869c6307b1SDamien Bergamini m_freem(m0);
14879c6307b1SDamien Bergamini return ENOBUFS;
14889c6307b1SDamien Bergamini }
14899c6307b1SDamien Bergamini m0 = mnew;
14909c6307b1SDamien Bergamini
14919c6307b1SDamien Bergamini error = bus_dmamap_load_mbuf_sg(txq->data_dmat, data->map, m0,
14929c6307b1SDamien Bergamini segs, &nsegs, 0);
14939c6307b1SDamien Bergamini if (error != 0) {
14949c6307b1SDamien Bergamini device_printf(sc->sc_dev,
14959c6307b1SDamien Bergamini "could not map mbuf (error %d)\n", error);
14969c6307b1SDamien Bergamini m_freem(m0);
14979c6307b1SDamien Bergamini return error;
14989c6307b1SDamien Bergamini }
14999c6307b1SDamien Bergamini
15009c6307b1SDamien Bergamini /* packet header have moved, reset our local pointer */
15019c6307b1SDamien Bergamini wh = mtod(m0, struct ieee80211_frame *);
15029c6307b1SDamien Bergamini }
15039c6307b1SDamien Bergamini
15045463c4a4SSam Leffler if (ieee80211_radiotap_active_vap(vap)) {
15059c6307b1SDamien Bergamini struct rt2661_tx_radiotap_header *tap = &sc->sc_txtap;
15069c6307b1SDamien Bergamini
15079c6307b1SDamien Bergamini tap->wt_flags = 0;
15089c6307b1SDamien Bergamini tap->wt_rate = rate;
15099c6307b1SDamien Bergamini
15105463c4a4SSam Leffler ieee80211_radiotap_tx(vap, m0);
15119c6307b1SDamien Bergamini }
15129c6307b1SDamien Bergamini
15139c6307b1SDamien Bergamini data->m = m0;
15149c6307b1SDamien Bergamini data->ni = ni;
15159c6307b1SDamien Bergamini
15169c6307b1SDamien Bergamini /* remember link conditions for rate adaptation algorithm */
1517b032f27cSSam Leffler if (tp->ucastrate == IEEE80211_FIXED_RATE_NONE) {
1518*70674500SAdrian Chadd data->rix = ieee80211_node_get_txrate_dot11rate(ni);
1519b032f27cSSam Leffler /* XXX probably need last rssi value and not avg */
1520b032f27cSSam Leffler data->rssi = ic->ic_node_getrssi(ni);
15219c6307b1SDamien Bergamini } else
1522b032f27cSSam Leffler data->rix = IEEE80211_FIXED_RATE_NONE;
15239c6307b1SDamien Bergamini
15249c6307b1SDamien Bergamini if (!noack && !IEEE80211_IS_MULTICAST(wh->i_addr1)) {
15259c6307b1SDamien Bergamini flags |= RT2661_TX_NEED_ACK;
15269c6307b1SDamien Bergamini
152726d39e2cSSam Leffler dur = ieee80211_ack_duration(ic->ic_rt,
1528b032f27cSSam Leffler rate, ic->ic_flags & IEEE80211_F_SHPREAMBLE);
15299c6307b1SDamien Bergamini *(uint16_t *)wh->i_dur = htole16(dur);
15309c6307b1SDamien Bergamini }
15319c6307b1SDamien Bergamini
15329c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, desc, flags, 0, m0->m_pkthdr.len, rate, segs,
15339c6307b1SDamien Bergamini nsegs, ac);
15349c6307b1SDamien Bergamini
15359c6307b1SDamien Bergamini bus_dmamap_sync(txq->data_dmat, data->map, BUS_DMASYNC_PREWRITE);
15369c6307b1SDamien Bergamini bus_dmamap_sync(txq->desc_dmat, txq->desc_map, BUS_DMASYNC_PREWRITE);
15379c6307b1SDamien Bergamini
1538b032f27cSSam Leffler DPRINTFN(sc, 10, "sending data frame len=%u idx=%u rate=%u\n",
1539b032f27cSSam Leffler m0->m_pkthdr.len, txq->cur, rate);
15409c6307b1SDamien Bergamini
15419c6307b1SDamien Bergamini /* kick Tx */
15429c6307b1SDamien Bergamini txq->queued++;
15439c6307b1SDamien Bergamini txq->cur = (txq->cur + 1) % RT2661_TX_RING_COUNT;
15449c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 1 << ac);
15459c6307b1SDamien Bergamini
15469c6307b1SDamien Bergamini return 0;
15479c6307b1SDamien Bergamini }
15489c6307b1SDamien Bergamini
15497a79cebfSGleb Smirnoff static int
rt2661_transmit(struct ieee80211com * ic,struct mbuf * m)15507a79cebfSGleb Smirnoff rt2661_transmit(struct ieee80211com *ic, struct mbuf *m)
155179d2c5e8SGleb Smirnoff {
15527a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
15537a79cebfSGleb Smirnoff int error;
15547a79cebfSGleb Smirnoff
15557a79cebfSGleb Smirnoff RAL_LOCK(sc);
15567a79cebfSGleb Smirnoff if ((sc->sc_flags & RAL_RUNNING) == 0) {
15577a79cebfSGleb Smirnoff RAL_UNLOCK(sc);
15587a79cebfSGleb Smirnoff return (ENXIO);
15597a79cebfSGleb Smirnoff }
15607a79cebfSGleb Smirnoff error = mbufq_enqueue(&sc->sc_snd, m);
15617a79cebfSGleb Smirnoff if (error) {
15627a79cebfSGleb Smirnoff RAL_UNLOCK(sc);
15637a79cebfSGleb Smirnoff return (error);
15647a79cebfSGleb Smirnoff }
15657a79cebfSGleb Smirnoff rt2661_start(sc);
15667a79cebfSGleb Smirnoff RAL_UNLOCK(sc);
15677a79cebfSGleb Smirnoff
15687a79cebfSGleb Smirnoff return (0);
15697a79cebfSGleb Smirnoff }
15707a79cebfSGleb Smirnoff
15717a79cebfSGleb Smirnoff static void
rt2661_start(struct rt2661_softc * sc)15727a79cebfSGleb Smirnoff rt2661_start(struct rt2661_softc *sc)
15737a79cebfSGleb Smirnoff {
1574b032f27cSSam Leffler struct mbuf *m;
1575b032f27cSSam Leffler struct ieee80211_node *ni;
1576b032f27cSSam Leffler int ac;
1577b032f27cSSam Leffler
1578b032f27cSSam Leffler RAL_LOCK_ASSERT(sc);
1579b032f27cSSam Leffler
1580b032f27cSSam Leffler /* prevent management frames from being sent if we're not ready */
15817a79cebfSGleb Smirnoff if (!(sc->sc_flags & RAL_RUNNING) || sc->sc_invalid)
1582b032f27cSSam Leffler return;
1583b032f27cSSam Leffler
15847a79cebfSGleb Smirnoff while ((m = mbufq_dequeue(&sc->sc_snd)) != NULL) {
1585b032f27cSSam Leffler ac = M_WME_GETAC(m);
1586b032f27cSSam Leffler if (sc->txq[ac].queued >= RT2661_TX_RING_COUNT - 1) {
1587b032f27cSSam Leffler /* there is no place left in this ring */
15887a79cebfSGleb Smirnoff mbufq_prepend(&sc->sc_snd, m);
1589b032f27cSSam Leffler break;
1590b032f27cSSam Leffler }
1591b032f27cSSam Leffler ni = (struct ieee80211_node *) m->m_pkthdr.rcvif;
1592b032f27cSSam Leffler if (rt2661_tx_data(sc, m, ni, ac) != 0) {
15937a79cebfSGleb Smirnoff if_inc_counter(ni->ni_vap->iv_ifp,
15947a79cebfSGleb Smirnoff IFCOUNTER_OERRORS, 1);
1595ce017db1SAndriy Voskoboinyk ieee80211_free_node(ni);
1596b032f27cSSam Leffler break;
1597b032f27cSSam Leffler }
1598b032f27cSSam Leffler sc->sc_tx_timer = 5;
1599b032f27cSSam Leffler }
1600b032f27cSSam Leffler }
1601b032f27cSSam Leffler
1602b032f27cSSam Leffler static int
rt2661_raw_xmit(struct ieee80211_node * ni,struct mbuf * m,const struct ieee80211_bpf_params * params)1603b032f27cSSam Leffler rt2661_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
1604b032f27cSSam Leffler const struct ieee80211_bpf_params *params)
1605b032f27cSSam Leffler {
1606b032f27cSSam Leffler struct ieee80211com *ic = ni->ni_ic;
16077a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
16089c6307b1SDamien Bergamini
16099c6307b1SDamien Bergamini RAL_LOCK(sc);
16109c6307b1SDamien Bergamini
1611d0934eb1SDamien Bergamini /* prevent management frames from being sent if we're not ready */
16127a79cebfSGleb Smirnoff if (!(sc->sc_flags & RAL_RUNNING)) {
1613d0934eb1SDamien Bergamini RAL_UNLOCK(sc);
1614b032f27cSSam Leffler m_freem(m);
1615b032f27cSSam Leffler return ENETDOWN;
1616d0934eb1SDamien Bergamini }
16179c6307b1SDamien Bergamini if (sc->mgtq.queued >= RT2661_MGT_RING_COUNT) {
1618b032f27cSSam Leffler RAL_UNLOCK(sc);
1619b032f27cSSam Leffler m_freem(m);
1620b032f27cSSam Leffler return ENOBUFS; /* XXX */
162168e8e04eSSam Leffler }
16229c6307b1SDamien Bergamini
16232b9411e2SSam Leffler /*
1624b032f27cSSam Leffler * Legacy path; interpret frame contents to decide
1625b032f27cSSam Leffler * precisely how to send the frame.
1626b032f27cSSam Leffler * XXX raw path
16272b9411e2SSam Leffler */
1628b032f27cSSam Leffler if (rt2661_tx_mgt(sc, m, ni) != 0)
1629b032f27cSSam Leffler goto bad;
16309c6307b1SDamien Bergamini sc->sc_tx_timer = 5;
16319c6307b1SDamien Bergamini
16329c6307b1SDamien Bergamini RAL_UNLOCK(sc);
1633b032f27cSSam Leffler
1634b032f27cSSam Leffler return 0;
1635b032f27cSSam Leffler bad:
1636b032f27cSSam Leffler RAL_UNLOCK(sc);
1637b032f27cSSam Leffler return EIO; /* XXX */
16389c6307b1SDamien Bergamini }
16399c6307b1SDamien Bergamini
16409c6307b1SDamien Bergamini static void
rt2661_watchdog(void * arg)16418f435158SBruce M Simpson rt2661_watchdog(void *arg)
16429c6307b1SDamien Bergamini {
16438f435158SBruce M Simpson struct rt2661_softc *sc = (struct rt2661_softc *)arg;
16449c6307b1SDamien Bergamini
1645b032f27cSSam Leffler RAL_LOCK_ASSERT(sc);
1646b032f27cSSam Leffler
16477a79cebfSGleb Smirnoff KASSERT(sc->sc_flags & RAL_RUNNING, ("not running"));
1648b032f27cSSam Leffler
1649b032f27cSSam Leffler if (sc->sc_invalid) /* card ejected */
1650b032f27cSSam Leffler return;
1651b032f27cSSam Leffler
1652b032f27cSSam Leffler if (sc->sc_tx_timer > 0 && --sc->sc_tx_timer == 0) {
16537a79cebfSGleb Smirnoff device_printf(sc->sc_dev, "device timeout\n");
1654b032f27cSSam Leffler rt2661_init_locked(sc);
16557a79cebfSGleb Smirnoff counter_u64_add(sc->sc_ic.ic_oerrors, 1);
1656b032f27cSSam Leffler /* NB: callout is reset in rt2661_init() */
16579c6307b1SDamien Bergamini return;
16589c6307b1SDamien Bergamini }
16598f435158SBruce M Simpson callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc);
16609c6307b1SDamien Bergamini }
16619c6307b1SDamien Bergamini
16627a79cebfSGleb Smirnoff static void
rt2661_parent(struct ieee80211com * ic)16637a79cebfSGleb Smirnoff rt2661_parent(struct ieee80211com *ic)
16649c6307b1SDamien Bergamini {
16657a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
16667a79cebfSGleb Smirnoff int startall = 0;
16679c6307b1SDamien Bergamini
166831a8c1edSAndrew Thompson RAL_LOCK(sc);
16697a79cebfSGleb Smirnoff if (ic->ic_nrunning > 0) {
16707a79cebfSGleb Smirnoff if ((sc->sc_flags & RAL_RUNNING) == 0) {
1671b032f27cSSam Leffler rt2661_init_locked(sc);
1672b032f27cSSam Leffler startall = 1;
1673b032f27cSSam Leffler } else
1674272f6adeSGleb Smirnoff rt2661_update_promisc(ic);
16757a79cebfSGleb Smirnoff } else if (sc->sc_flags & RAL_RUNNING)
1676b032f27cSSam Leffler rt2661_stop_locked(sc);
1677b032f27cSSam Leffler RAL_UNLOCK(sc);
1678b032f27cSSam Leffler if (startall)
1679b032f27cSSam Leffler ieee80211_start_all(ic);
16809c6307b1SDamien Bergamini }
16819c6307b1SDamien Bergamini
16829c6307b1SDamien Bergamini static void
rt2661_bbp_write(struct rt2661_softc * sc,uint8_t reg,uint8_t val)16839c6307b1SDamien Bergamini rt2661_bbp_write(struct rt2661_softc *sc, uint8_t reg, uint8_t val)
16849c6307b1SDamien Bergamini {
16859c6307b1SDamien Bergamini uint32_t tmp;
16869c6307b1SDamien Bergamini int ntries;
16879c6307b1SDamien Bergamini
16889c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) {
16899c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
16909c6307b1SDamien Bergamini break;
16919c6307b1SDamien Bergamini DELAY(1);
16929c6307b1SDamien Bergamini }
16939c6307b1SDamien Bergamini if (ntries == 100) {
16949c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not write to BBP\n");
16959c6307b1SDamien Bergamini return;
16969c6307b1SDamien Bergamini }
16979c6307b1SDamien Bergamini
16989c6307b1SDamien Bergamini tmp = RT2661_BBP_BUSY | (reg & 0x7f) << 8 | val;
16999c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR3, tmp);
17009c6307b1SDamien Bergamini
1701b032f27cSSam Leffler DPRINTFN(sc, 15, "BBP R%u <- 0x%02x\n", reg, val);
17029c6307b1SDamien Bergamini }
17039c6307b1SDamien Bergamini
17049c6307b1SDamien Bergamini static uint8_t
rt2661_bbp_read(struct rt2661_softc * sc,uint8_t reg)17059c6307b1SDamien Bergamini rt2661_bbp_read(struct rt2661_softc *sc, uint8_t reg)
17069c6307b1SDamien Bergamini {
17079c6307b1SDamien Bergamini uint32_t val;
17089c6307b1SDamien Bergamini int ntries;
17099c6307b1SDamien Bergamini
17109c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) {
17119c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR3) & RT2661_BBP_BUSY))
17129c6307b1SDamien Bergamini break;
17139c6307b1SDamien Bergamini DELAY(1);
17149c6307b1SDamien Bergamini }
17159c6307b1SDamien Bergamini if (ntries == 100) {
17169c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not read from BBP\n");
17179c6307b1SDamien Bergamini return 0;
17189c6307b1SDamien Bergamini }
17199c6307b1SDamien Bergamini
17209c6307b1SDamien Bergamini val = RT2661_BBP_BUSY | RT2661_BBP_READ | reg << 8;
17219c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR3, val);
17229c6307b1SDamien Bergamini
17239c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) {
17249c6307b1SDamien Bergamini val = RAL_READ(sc, RT2661_PHY_CSR3);
17259c6307b1SDamien Bergamini if (!(val & RT2661_BBP_BUSY))
17269c6307b1SDamien Bergamini return val & 0xff;
17279c6307b1SDamien Bergamini DELAY(1);
17289c6307b1SDamien Bergamini }
17299c6307b1SDamien Bergamini
17309c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not read from BBP\n");
17319c6307b1SDamien Bergamini return 0;
17329c6307b1SDamien Bergamini }
17339c6307b1SDamien Bergamini
17349c6307b1SDamien Bergamini static void
rt2661_rf_write(struct rt2661_softc * sc,uint8_t reg,uint32_t val)17359c6307b1SDamien Bergamini rt2661_rf_write(struct rt2661_softc *sc, uint8_t reg, uint32_t val)
17369c6307b1SDamien Bergamini {
17379c6307b1SDamien Bergamini uint32_t tmp;
17389c6307b1SDamien Bergamini int ntries;
17399c6307b1SDamien Bergamini
17409c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) {
17419c6307b1SDamien Bergamini if (!(RAL_READ(sc, RT2661_PHY_CSR4) & RT2661_RF_BUSY))
17429c6307b1SDamien Bergamini break;
17439c6307b1SDamien Bergamini DELAY(1);
17449c6307b1SDamien Bergamini }
17459c6307b1SDamien Bergamini if (ntries == 100) {
17469c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not write to RF\n");
17479c6307b1SDamien Bergamini return;
17489c6307b1SDamien Bergamini }
17499c6307b1SDamien Bergamini
17509c6307b1SDamien Bergamini tmp = RT2661_RF_BUSY | RT2661_RF_21BIT | (val & 0x1fffff) << 2 |
17519c6307b1SDamien Bergamini (reg & 3);
17529c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR4, tmp);
17539c6307b1SDamien Bergamini
17549c6307b1SDamien Bergamini /* remember last written value in sc */
17559c6307b1SDamien Bergamini sc->rf_regs[reg] = val;
17569c6307b1SDamien Bergamini
1757b032f27cSSam Leffler DPRINTFN(sc, 15, "RF R[%u] <- 0x%05x\n", reg & 3, val & 0x1fffff);
17589c6307b1SDamien Bergamini }
17599c6307b1SDamien Bergamini
17609c6307b1SDamien Bergamini static int
rt2661_tx_cmd(struct rt2661_softc * sc,uint8_t cmd,uint16_t arg)17619c6307b1SDamien Bergamini rt2661_tx_cmd(struct rt2661_softc *sc, uint8_t cmd, uint16_t arg)
17629c6307b1SDamien Bergamini {
17639c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_H2M_MAILBOX_CSR) & RT2661_H2M_BUSY)
17649c6307b1SDamien Bergamini return EIO; /* there is already a command pending */
17659c6307b1SDamien Bergamini
17669c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR,
17679c6307b1SDamien Bergamini RT2661_H2M_BUSY | RT2661_TOKEN_NO_INTR << 16 | arg);
17689c6307b1SDamien Bergamini
17699c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_HOST_CMD_CSR, RT2661_KICK_CMD | cmd);
17709c6307b1SDamien Bergamini
17719c6307b1SDamien Bergamini return 0;
17729c6307b1SDamien Bergamini }
17739c6307b1SDamien Bergamini
17749c6307b1SDamien Bergamini static void
rt2661_select_antenna(struct rt2661_softc * sc)17759c6307b1SDamien Bergamini rt2661_select_antenna(struct rt2661_softc *sc)
17769c6307b1SDamien Bergamini {
17779c6307b1SDamien Bergamini uint8_t bbp4, bbp77;
17789c6307b1SDamien Bergamini uint32_t tmp;
17799c6307b1SDamien Bergamini
17809c6307b1SDamien Bergamini bbp4 = rt2661_bbp_read(sc, 4);
17819c6307b1SDamien Bergamini bbp77 = rt2661_bbp_read(sc, 77);
17829c6307b1SDamien Bergamini
17839c6307b1SDamien Bergamini /* TBD */
17849c6307b1SDamien Bergamini
17859c6307b1SDamien Bergamini /* make sure Rx is disabled before switching antenna */
17869c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
17879c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
17889c6307b1SDamien Bergamini
17899c6307b1SDamien Bergamini rt2661_bbp_write(sc, 4, bbp4);
17909c6307b1SDamien Bergamini rt2661_bbp_write(sc, 77, bbp77);
17919c6307b1SDamien Bergamini
17929c6307b1SDamien Bergamini /* restore Rx filter */
17939c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
17949c6307b1SDamien Bergamini }
17959c6307b1SDamien Bergamini
17969c6307b1SDamien Bergamini /*
17979c6307b1SDamien Bergamini * Enable multi-rate retries for frames sent at OFDM rates.
17989c6307b1SDamien Bergamini * In 802.11b/g mode, allow fallback to CCK rates.
17999c6307b1SDamien Bergamini */
18009c6307b1SDamien Bergamini static void
rt2661_enable_mrr(struct rt2661_softc * sc)18019c6307b1SDamien Bergamini rt2661_enable_mrr(struct rt2661_softc *sc)
18029c6307b1SDamien Bergamini {
18037a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
18049c6307b1SDamien Bergamini uint32_t tmp;
18059c6307b1SDamien Bergamini
18069c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
18079c6307b1SDamien Bergamini
18089c6307b1SDamien Bergamini tmp &= ~RT2661_MRR_CCK_FALLBACK;
1809b032f27cSSam Leffler if (!IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan))
18109c6307b1SDamien Bergamini tmp |= RT2661_MRR_CCK_FALLBACK;
18119c6307b1SDamien Bergamini tmp |= RT2661_MRR_ENABLED;
18129c6307b1SDamien Bergamini
18139c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
18149c6307b1SDamien Bergamini }
18159c6307b1SDamien Bergamini
18169c6307b1SDamien Bergamini static void
rt2661_set_txpreamble(struct rt2661_softc * sc)18179c6307b1SDamien Bergamini rt2661_set_txpreamble(struct rt2661_softc *sc)
18189c6307b1SDamien Bergamini {
18197a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
18209c6307b1SDamien Bergamini uint32_t tmp;
18219c6307b1SDamien Bergamini
18229c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR4);
18239c6307b1SDamien Bergamini
18249c6307b1SDamien Bergamini tmp &= ~RT2661_SHORT_PREAMBLE;
1825b032f27cSSam Leffler if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
18269c6307b1SDamien Bergamini tmp |= RT2661_SHORT_PREAMBLE;
18279c6307b1SDamien Bergamini
18289c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR4, tmp);
18299c6307b1SDamien Bergamini }
18309c6307b1SDamien Bergamini
18319c6307b1SDamien Bergamini static void
rt2661_set_basicrates(struct rt2661_softc * sc,const struct ieee80211_rateset * rs)18329c6307b1SDamien Bergamini rt2661_set_basicrates(struct rt2661_softc *sc,
18339c6307b1SDamien Bergamini const struct ieee80211_rateset *rs)
18349c6307b1SDamien Bergamini {
18357a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
18369c6307b1SDamien Bergamini uint32_t mask = 0;
18379c6307b1SDamien Bergamini uint8_t rate;
1838139127ceSBernhard Schmidt int i;
18399c6307b1SDamien Bergamini
18409c6307b1SDamien Bergamini for (i = 0; i < rs->rs_nrates; i++) {
18419c6307b1SDamien Bergamini rate = rs->rs_rates[i];
18429c6307b1SDamien Bergamini
18439c6307b1SDamien Bergamini if (!(rate & IEEE80211_RATE_BASIC))
18449c6307b1SDamien Bergamini continue;
18459c6307b1SDamien Bergamini
1846d6166defSAdrian Chadd mask |= 1 << ieee80211_legacy_rate_lookup(ic->ic_rt,
1847d6166defSAdrian Chadd IEEE80211_RV(rate));
18489c6307b1SDamien Bergamini }
18499c6307b1SDamien Bergamini
18509c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR5, mask);
18519c6307b1SDamien Bergamini
1852b032f27cSSam Leffler DPRINTF(sc, "Setting basic rate mask to 0x%x\n", mask);
18539c6307b1SDamien Bergamini }
18549c6307b1SDamien Bergamini
18559c6307b1SDamien Bergamini /*
18569c6307b1SDamien Bergamini * Reprogram MAC/BBP to switch to a new band. Values taken from the reference
18579c6307b1SDamien Bergamini * driver.
18589c6307b1SDamien Bergamini */
18599c6307b1SDamien Bergamini static void
rt2661_select_band(struct rt2661_softc * sc,struct ieee80211_channel * c)18609c6307b1SDamien Bergamini rt2661_select_band(struct rt2661_softc *sc, struct ieee80211_channel *c)
18619c6307b1SDamien Bergamini {
18629c6307b1SDamien Bergamini uint8_t bbp17, bbp35, bbp96, bbp97, bbp98, bbp104;
18639c6307b1SDamien Bergamini uint32_t tmp;
18649c6307b1SDamien Bergamini
18659c6307b1SDamien Bergamini /* update all BBP registers that depend on the band */
18669c6307b1SDamien Bergamini bbp17 = 0x20; bbp96 = 0x48; bbp104 = 0x2c;
18679c6307b1SDamien Bergamini bbp35 = 0x50; bbp97 = 0x48; bbp98 = 0x48;
18689c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(c)) {
18699c6307b1SDamien Bergamini bbp17 += 0x08; bbp96 += 0x10; bbp104 += 0x0c;
18709c6307b1SDamien Bergamini bbp35 += 0x10; bbp97 += 0x10; bbp98 += 0x10;
18719c6307b1SDamien Bergamini }
18729c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
18739c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
18749c6307b1SDamien Bergamini bbp17 += 0x10; bbp96 += 0x10; bbp104 += 0x10;
18759c6307b1SDamien Bergamini }
18769c6307b1SDamien Bergamini
18779c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, bbp17);
18789c6307b1SDamien Bergamini rt2661_bbp_write(sc, 96, bbp96);
18799c6307b1SDamien Bergamini rt2661_bbp_write(sc, 104, bbp104);
18809c6307b1SDamien Bergamini
18819c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(c) && sc->ext_2ghz_lna) ||
18829c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(c) && sc->ext_5ghz_lna)) {
18839c6307b1SDamien Bergamini rt2661_bbp_write(sc, 75, 0x80);
18849c6307b1SDamien Bergamini rt2661_bbp_write(sc, 86, 0x80);
18859c6307b1SDamien Bergamini rt2661_bbp_write(sc, 88, 0x80);
18869c6307b1SDamien Bergamini }
18879c6307b1SDamien Bergamini
18889c6307b1SDamien Bergamini rt2661_bbp_write(sc, 35, bbp35);
18899c6307b1SDamien Bergamini rt2661_bbp_write(sc, 97, bbp97);
18909c6307b1SDamien Bergamini rt2661_bbp_write(sc, 98, bbp98);
18919c6307b1SDamien Bergamini
18929c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_PHY_CSR0);
18939c6307b1SDamien Bergamini tmp &= ~(RT2661_PA_PE_2GHZ | RT2661_PA_PE_5GHZ);
18949c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_2GHZ(c))
18959c6307b1SDamien Bergamini tmp |= RT2661_PA_PE_2GHZ;
18969c6307b1SDamien Bergamini else
18979c6307b1SDamien Bergamini tmp |= RT2661_PA_PE_5GHZ;
18989c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_PHY_CSR0, tmp);
18999c6307b1SDamien Bergamini }
19009c6307b1SDamien Bergamini
19019c6307b1SDamien Bergamini static void
rt2661_set_chan(struct rt2661_softc * sc,struct ieee80211_channel * c)19029c6307b1SDamien Bergamini rt2661_set_chan(struct rt2661_softc *sc, struct ieee80211_channel *c)
19039c6307b1SDamien Bergamini {
19047a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
19059c6307b1SDamien Bergamini const struct rfprog *rfprog;
19069c6307b1SDamien Bergamini uint8_t bbp3, bbp94 = RT2661_BBPR94_DEFAULT;
19079c6307b1SDamien Bergamini int8_t power;
19089c6307b1SDamien Bergamini u_int i, chan;
19099c6307b1SDamien Bergamini
19109c6307b1SDamien Bergamini chan = ieee80211_chan2ieee(ic, c);
1911b032f27cSSam Leffler KASSERT(chan != 0 && chan != IEEE80211_CHAN_ANY, ("chan 0x%x", chan));
1912b032f27cSSam Leffler
19139c6307b1SDamien Bergamini /* select the appropriate RF settings based on what EEPROM says */
19149c6307b1SDamien Bergamini rfprog = (sc->rfprog == 0) ? rt2661_rf5225_1 : rt2661_rf5225_2;
19159c6307b1SDamien Bergamini
19169c6307b1SDamien Bergamini /* find the settings for this channel (we know it exists) */
19179c6307b1SDamien Bergamini for (i = 0; rfprog[i].chan != chan; i++);
19189c6307b1SDamien Bergamini
19199c6307b1SDamien Bergamini power = sc->txpow[i];
19209c6307b1SDamien Bergamini if (power < 0) {
19219c6307b1SDamien Bergamini bbp94 += power;
19229c6307b1SDamien Bergamini power = 0;
19239c6307b1SDamien Bergamini } else if (power > 31) {
19249c6307b1SDamien Bergamini bbp94 += power - 31;
19259c6307b1SDamien Bergamini power = 31;
19269c6307b1SDamien Bergamini }
19279c6307b1SDamien Bergamini
19289c6307b1SDamien Bergamini /*
19299c6307b1SDamien Bergamini * If we are switching from the 2GHz band to the 5GHz band or
19309c6307b1SDamien Bergamini * vice-versa, BBP registers need to be reprogrammed.
19319c6307b1SDamien Bergamini */
19329c6307b1SDamien Bergamini if (c->ic_flags != sc->sc_curchan->ic_flags) {
19339c6307b1SDamien Bergamini rt2661_select_band(sc, c);
19349c6307b1SDamien Bergamini rt2661_select_antenna(sc);
19359c6307b1SDamien Bergamini }
19369c6307b1SDamien Bergamini sc->sc_curchan = c;
19379c6307b1SDamien Bergamini
19389c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
19399c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
19409c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
19419c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
19429c6307b1SDamien Bergamini
19439c6307b1SDamien Bergamini DELAY(200);
19449c6307b1SDamien Bergamini
19459c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
19469c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
19479c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7 | 1);
19489c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
19499c6307b1SDamien Bergamini
19509c6307b1SDamien Bergamini DELAY(200);
19519c6307b1SDamien Bergamini
19529c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF1, rfprog[i].r1);
19539c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF2, rfprog[i].r2);
19549c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF3, rfprog[i].r3 | power << 7);
19559c6307b1SDamien Bergamini rt2661_rf_write(sc, RAL_RF4, rfprog[i].r4 | sc->rffreq << 10);
19569c6307b1SDamien Bergamini
19579c6307b1SDamien Bergamini /* enable smart mode for MIMO-capable RFs */
19589c6307b1SDamien Bergamini bbp3 = rt2661_bbp_read(sc, 3);
19599c6307b1SDamien Bergamini
19609c6307b1SDamien Bergamini bbp3 &= ~RT2661_SMART_MODE;
19619c6307b1SDamien Bergamini if (sc->rf_rev == RT2661_RF_5325 || sc->rf_rev == RT2661_RF_2529)
19629c6307b1SDamien Bergamini bbp3 |= RT2661_SMART_MODE;
19639c6307b1SDamien Bergamini
19649c6307b1SDamien Bergamini rt2661_bbp_write(sc, 3, bbp3);
19659c6307b1SDamien Bergamini
19669c6307b1SDamien Bergamini if (bbp94 != RT2661_BBPR94_DEFAULT)
19679c6307b1SDamien Bergamini rt2661_bbp_write(sc, 94, bbp94);
19689c6307b1SDamien Bergamini
19699c6307b1SDamien Bergamini /* 5GHz radio needs a 1ms delay here */
19709c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(c))
19719c6307b1SDamien Bergamini DELAY(1000);
19729c6307b1SDamien Bergamini }
19739c6307b1SDamien Bergamini
19749c6307b1SDamien Bergamini static void
rt2661_set_bssid(struct rt2661_softc * sc,const uint8_t * bssid)19759c6307b1SDamien Bergamini rt2661_set_bssid(struct rt2661_softc *sc, const uint8_t *bssid)
19769c6307b1SDamien Bergamini {
19779c6307b1SDamien Bergamini uint32_t tmp;
19789c6307b1SDamien Bergamini
19799c6307b1SDamien Bergamini tmp = bssid[0] | bssid[1] << 8 | bssid[2] << 16 | bssid[3] << 24;
19809c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR4, tmp);
19819c6307b1SDamien Bergamini
19829c6307b1SDamien Bergamini tmp = bssid[4] | bssid[5] << 8 | RT2661_ONE_BSSID << 16;
19839c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR5, tmp);
19849c6307b1SDamien Bergamini }
19859c6307b1SDamien Bergamini
19869c6307b1SDamien Bergamini static void
rt2661_set_macaddr(struct rt2661_softc * sc,const uint8_t * addr)19879c6307b1SDamien Bergamini rt2661_set_macaddr(struct rt2661_softc *sc, const uint8_t *addr)
19889c6307b1SDamien Bergamini {
19899c6307b1SDamien Bergamini uint32_t tmp;
19909c6307b1SDamien Bergamini
19919c6307b1SDamien Bergamini tmp = addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24;
19929c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR2, tmp);
19939c6307b1SDamien Bergamini
19949c6307b1SDamien Bergamini tmp = addr[4] | addr[5] << 8;
19959c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR3, tmp);
19969c6307b1SDamien Bergamini }
19979c6307b1SDamien Bergamini
19989c6307b1SDamien Bergamini static void
rt2661_update_promisc(struct ieee80211com * ic)1999272f6adeSGleb Smirnoff rt2661_update_promisc(struct ieee80211com *ic)
20009c6307b1SDamien Bergamini {
2001272f6adeSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
20029c6307b1SDamien Bergamini uint32_t tmp;
20039c6307b1SDamien Bergamini
20049c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
20059c6307b1SDamien Bergamini
20069c6307b1SDamien Bergamini tmp &= ~RT2661_DROP_NOT_TO_ME;
20077a79cebfSGleb Smirnoff if (ic->ic_promisc == 0)
20089c6307b1SDamien Bergamini tmp |= RT2661_DROP_NOT_TO_ME;
20099c6307b1SDamien Bergamini
20109c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
20119c6307b1SDamien Bergamini
2012272f6adeSGleb Smirnoff DPRINTF(sc, "%s promiscuous mode\n",
20137a79cebfSGleb Smirnoff (ic->ic_promisc > 0) ? "entering" : "leaving");
20149c6307b1SDamien Bergamini }
20159c6307b1SDamien Bergamini
20169c6307b1SDamien Bergamini /*
20179c6307b1SDamien Bergamini * Update QoS (802.11e) settings for each h/w Tx ring.
20189c6307b1SDamien Bergamini */
20199c6307b1SDamien Bergamini static int
rt2661_wme_update(struct ieee80211com * ic)20209c6307b1SDamien Bergamini rt2661_wme_update(struct ieee80211com *ic)
20219c6307b1SDamien Bergamini {
20227a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
20239fbe631aSAdrian Chadd struct chanAccParams chp;
20249c6307b1SDamien Bergamini const struct wmeParams *wmep;
20259c6307b1SDamien Bergamini
20269fbe631aSAdrian Chadd ieee80211_wme_ic_getparams(ic, &chp);
20279fbe631aSAdrian Chadd
20289fbe631aSAdrian Chadd wmep = chp.cap_wmeParams;
20299c6307b1SDamien Bergamini
20309c6307b1SDamien Bergamini /* XXX: not sure about shifts. */
20319c6307b1SDamien Bergamini /* XXX: the reference driver plays with AC_VI settings too. */
20329c6307b1SDamien Bergamini
20339c6307b1SDamien Bergamini /* update TxOp */
20349c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC_TXOP_CSR0,
20359c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_txopLimit << 16 |
20369c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_txopLimit);
20379c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC_TXOP_CSR1,
20389c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_txopLimit << 16 |
20399c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_txopLimit);
20409c6307b1SDamien Bergamini
20419c6307b1SDamien Bergamini /* update CWmin */
20429c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_CWMIN_CSR,
20439c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_logcwmin << 12 |
20449c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_logcwmin << 8 |
20459c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_logcwmin << 4 |
20469c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_logcwmin);
20479c6307b1SDamien Bergamini
20489c6307b1SDamien Bergamini /* update CWmax */
20499c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_CWMAX_CSR,
20509c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_logcwmax << 12 |
20519c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_logcwmax << 8 |
20529c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_logcwmax << 4 |
20539c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_logcwmax);
20549c6307b1SDamien Bergamini
20559c6307b1SDamien Bergamini /* update Aifsn */
20569c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AIFSN_CSR,
20579c6307b1SDamien Bergamini wmep[WME_AC_BE].wmep_aifsn << 12 |
20589c6307b1SDamien Bergamini wmep[WME_AC_BK].wmep_aifsn << 8 |
20599c6307b1SDamien Bergamini wmep[WME_AC_VI].wmep_aifsn << 4 |
20609c6307b1SDamien Bergamini wmep[WME_AC_VO].wmep_aifsn);
20619c6307b1SDamien Bergamini
20629c6307b1SDamien Bergamini return 0;
20639c6307b1SDamien Bergamini }
20649c6307b1SDamien Bergamini
20659c6307b1SDamien Bergamini static void
rt2661_update_slot(struct ieee80211com * ic)2066272f6adeSGleb Smirnoff rt2661_update_slot(struct ieee80211com *ic)
20679c6307b1SDamien Bergamini {
2068272f6adeSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
20699c6307b1SDamien Bergamini uint8_t slottime;
20709c6307b1SDamien Bergamini uint32_t tmp;
20719c6307b1SDamien Bergamini
2072bdfff33fSAndriy Voskoboinyk slottime = IEEE80211_GET_SLOTTIME(ic);
20739c6307b1SDamien Bergamini
20749c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_MAC_CSR9);
20759c6307b1SDamien Bergamini tmp = (tmp & ~0xff) | slottime;
20769c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR9, tmp);
20779c6307b1SDamien Bergamini }
20789c6307b1SDamien Bergamini
20799c6307b1SDamien Bergamini static const char *
rt2661_get_rf(int rev)20809c6307b1SDamien Bergamini rt2661_get_rf(int rev)
20819c6307b1SDamien Bergamini {
20829c6307b1SDamien Bergamini switch (rev) {
20839c6307b1SDamien Bergamini case RT2661_RF_5225: return "RT5225";
20849c6307b1SDamien Bergamini case RT2661_RF_5325: return "RT5325 (MIMO XR)";
20859c6307b1SDamien Bergamini case RT2661_RF_2527: return "RT2527";
20869c6307b1SDamien Bergamini case RT2661_RF_2529: return "RT2529 (MIMO XR)";
20879c6307b1SDamien Bergamini default: return "unknown";
20889c6307b1SDamien Bergamini }
20899c6307b1SDamien Bergamini }
20909c6307b1SDamien Bergamini
20919c6307b1SDamien Bergamini static void
rt2661_read_eeprom(struct rt2661_softc * sc,uint8_t macaddr[IEEE80211_ADDR_LEN])209229aca940SSam Leffler rt2661_read_eeprom(struct rt2661_softc *sc, uint8_t macaddr[IEEE80211_ADDR_LEN])
20939c6307b1SDamien Bergamini {
20949c6307b1SDamien Bergamini uint16_t val;
20959c6307b1SDamien Bergamini int i;
20969c6307b1SDamien Bergamini
20979c6307b1SDamien Bergamini /* read MAC address */
20989c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC01);
209929aca940SSam Leffler macaddr[0] = val & 0xff;
210029aca940SSam Leffler macaddr[1] = val >> 8;
21019c6307b1SDamien Bergamini
21029c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC23);
210329aca940SSam Leffler macaddr[2] = val & 0xff;
210429aca940SSam Leffler macaddr[3] = val >> 8;
21059c6307b1SDamien Bergamini
21069c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_MAC45);
210729aca940SSam Leffler macaddr[4] = val & 0xff;
210829aca940SSam Leffler macaddr[5] = val >> 8;
21099c6307b1SDamien Bergamini
21109c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_ANTENNA);
21119c6307b1SDamien Bergamini /* XXX: test if different from 0xffff? */
21129c6307b1SDamien Bergamini sc->rf_rev = (val >> 11) & 0x1f;
21139c6307b1SDamien Bergamini sc->hw_radio = (val >> 10) & 0x1;
21149c6307b1SDamien Bergamini sc->rx_ant = (val >> 4) & 0x3;
21159c6307b1SDamien Bergamini sc->tx_ant = (val >> 2) & 0x3;
21169c6307b1SDamien Bergamini sc->nb_ant = val & 0x3;
21179c6307b1SDamien Bergamini
2118b032f27cSSam Leffler DPRINTF(sc, "RF revision=%d\n", sc->rf_rev);
21199c6307b1SDamien Bergamini
21209c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_CONFIG2);
21219c6307b1SDamien Bergamini sc->ext_5ghz_lna = (val >> 6) & 0x1;
21229c6307b1SDamien Bergamini sc->ext_2ghz_lna = (val >> 4) & 0x1;
21239c6307b1SDamien Bergamini
2124b032f27cSSam Leffler DPRINTF(sc, "External 2GHz LNA=%d\nExternal 5GHz LNA=%d\n",
2125b032f27cSSam Leffler sc->ext_2ghz_lna, sc->ext_5ghz_lna);
21269c6307b1SDamien Bergamini
21279c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_2GHZ_OFFSET);
21289c6307b1SDamien Bergamini if ((val & 0xff) != 0xff)
21299c6307b1SDamien Bergamini sc->rssi_2ghz_corr = (int8_t)(val & 0xff); /* signed */
21309c6307b1SDamien Bergamini
213168e8e04eSSam Leffler /* Only [-10, 10] is valid */
213268e8e04eSSam Leffler if (sc->rssi_2ghz_corr < -10 || sc->rssi_2ghz_corr > 10)
213368e8e04eSSam Leffler sc->rssi_2ghz_corr = 0;
213468e8e04eSSam Leffler
21359c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_RSSI_5GHZ_OFFSET);
21369c6307b1SDamien Bergamini if ((val & 0xff) != 0xff)
21379c6307b1SDamien Bergamini sc->rssi_5ghz_corr = (int8_t)(val & 0xff); /* signed */
21389c6307b1SDamien Bergamini
213968e8e04eSSam Leffler /* Only [-10, 10] is valid */
214068e8e04eSSam Leffler if (sc->rssi_5ghz_corr < -10 || sc->rssi_5ghz_corr > 10)
214168e8e04eSSam Leffler sc->rssi_5ghz_corr = 0;
214268e8e04eSSam Leffler
21439c6307b1SDamien Bergamini /* adjust RSSI correction for external low-noise amplifier */
21449c6307b1SDamien Bergamini if (sc->ext_2ghz_lna)
21459c6307b1SDamien Bergamini sc->rssi_2ghz_corr -= 14;
21469c6307b1SDamien Bergamini if (sc->ext_5ghz_lna)
21479c6307b1SDamien Bergamini sc->rssi_5ghz_corr -= 14;
21489c6307b1SDamien Bergamini
2149b032f27cSSam Leffler DPRINTF(sc, "RSSI 2GHz corr=%d\nRSSI 5GHz corr=%d\n",
2150b032f27cSSam Leffler sc->rssi_2ghz_corr, sc->rssi_5ghz_corr);
21519c6307b1SDamien Bergamini
21529c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_FREQ_OFFSET);
21539c6307b1SDamien Bergamini if ((val >> 8) != 0xff)
21549c6307b1SDamien Bergamini sc->rfprog = (val >> 8) & 0x3;
21559c6307b1SDamien Bergamini if ((val & 0xff) != 0xff)
21569c6307b1SDamien Bergamini sc->rffreq = val & 0xff;
21579c6307b1SDamien Bergamini
2158b032f27cSSam Leffler DPRINTF(sc, "RF prog=%d\nRF freq=%d\n", sc->rfprog, sc->rffreq);
21599c6307b1SDamien Bergamini
21609c6307b1SDamien Bergamini /* read Tx power for all a/b/g channels */
21619c6307b1SDamien Bergamini for (i = 0; i < 19; i++) {
21629c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_TXPOWER + i);
21639c6307b1SDamien Bergamini sc->txpow[i * 2] = (int8_t)(val >> 8); /* signed */
2164b032f27cSSam Leffler DPRINTF(sc, "Channel=%d Tx power=%d\n",
2165b032f27cSSam Leffler rt2661_rf5225_1[i * 2].chan, sc->txpow[i * 2]);
21669c6307b1SDamien Bergamini sc->txpow[i * 2 + 1] = (int8_t)(val & 0xff); /* signed */
2167b032f27cSSam Leffler DPRINTF(sc, "Channel=%d Tx power=%d\n",
2168b032f27cSSam Leffler rt2661_rf5225_1[i * 2 + 1].chan, sc->txpow[i * 2 + 1]);
21699c6307b1SDamien Bergamini }
21709c6307b1SDamien Bergamini
21719c6307b1SDamien Bergamini /* read vendor-specific BBP values */
21729c6307b1SDamien Bergamini for (i = 0; i < 16; i++) {
21739c6307b1SDamien Bergamini val = rt2661_eeprom_read(sc, RT2661_EEPROM_BBP_BASE + i);
21749c6307b1SDamien Bergamini if (val == 0 || val == 0xffff)
21759c6307b1SDamien Bergamini continue; /* skip invalid entries */
21769c6307b1SDamien Bergamini sc->bbp_prom[i].reg = val >> 8;
21779c6307b1SDamien Bergamini sc->bbp_prom[i].val = val & 0xff;
2178b032f27cSSam Leffler DPRINTF(sc, "BBP R%d=%02x\n", sc->bbp_prom[i].reg,
2179b032f27cSSam Leffler sc->bbp_prom[i].val);
21809c6307b1SDamien Bergamini }
21819c6307b1SDamien Bergamini }
21829c6307b1SDamien Bergamini
21839c6307b1SDamien Bergamini static int
rt2661_bbp_init(struct rt2661_softc * sc)21849c6307b1SDamien Bergamini rt2661_bbp_init(struct rt2661_softc *sc)
21859c6307b1SDamien Bergamini {
21869c6307b1SDamien Bergamini int i, ntries;
21879c6307b1SDamien Bergamini uint8_t val;
21889c6307b1SDamien Bergamini
21899c6307b1SDamien Bergamini /* wait for BBP to be ready */
21909c6307b1SDamien Bergamini for (ntries = 0; ntries < 100; ntries++) {
21919c6307b1SDamien Bergamini val = rt2661_bbp_read(sc, 0);
21929c6307b1SDamien Bergamini if (val != 0 && val != 0xff)
21939c6307b1SDamien Bergamini break;
21949c6307b1SDamien Bergamini DELAY(100);
21959c6307b1SDamien Bergamini }
21969c6307b1SDamien Bergamini if (ntries == 100) {
21979c6307b1SDamien Bergamini device_printf(sc->sc_dev, "timeout waiting for BBP\n");
21989c6307b1SDamien Bergamini return EIO;
21999c6307b1SDamien Bergamini }
22009c6307b1SDamien Bergamini
22019c6307b1SDamien Bergamini /* initialize BBP registers to default values */
2202d6166defSAdrian Chadd for (i = 0; i < nitems(rt2661_def_bbp); i++) {
22039c6307b1SDamien Bergamini rt2661_bbp_write(sc, rt2661_def_bbp[i].reg,
22049c6307b1SDamien Bergamini rt2661_def_bbp[i].val);
22059c6307b1SDamien Bergamini }
22069c6307b1SDamien Bergamini
22079c6307b1SDamien Bergamini /* write vendor-specific BBP values (from EEPROM) */
22089c6307b1SDamien Bergamini for (i = 0; i < 16; i++) {
22099c6307b1SDamien Bergamini if (sc->bbp_prom[i].reg == 0)
22109c6307b1SDamien Bergamini continue;
22119c6307b1SDamien Bergamini rt2661_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val);
22129c6307b1SDamien Bergamini }
22139c6307b1SDamien Bergamini
22149c6307b1SDamien Bergamini return 0;
22159c6307b1SDamien Bergamini }
22169c6307b1SDamien Bergamini
22179c6307b1SDamien Bergamini static void
rt2661_init_locked(struct rt2661_softc * sc)2218b032f27cSSam Leffler rt2661_init_locked(struct rt2661_softc *sc)
22199c6307b1SDamien Bergamini {
22207a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
22217a79cebfSGleb Smirnoff struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
22229c6307b1SDamien Bergamini uint32_t tmp, sta[3];
2223b032f27cSSam Leffler int i, error, ntries;
22249c6307b1SDamien Bergamini
2225b032f27cSSam Leffler RAL_LOCK_ASSERT(sc);
2226b032f27cSSam Leffler
2227b032f27cSSam Leffler if ((sc->sc_flags & RAL_FW_LOADED) == 0) {
2228b032f27cSSam Leffler error = rt2661_load_microcode(sc);
2229b032f27cSSam Leffler if (error != 0) {
22307a79cebfSGleb Smirnoff device_printf(sc->sc_dev,
2231b032f27cSSam Leffler "%s: could not load 8051 microcode, error %d\n",
2232b032f27cSSam Leffler __func__, error);
2233b032f27cSSam Leffler return;
2234b032f27cSSam Leffler }
2235b032f27cSSam Leffler sc->sc_flags |= RAL_FW_LOADED;
2236b032f27cSSam Leffler }
2237d0934eb1SDamien Bergamini
223868e8e04eSSam Leffler rt2661_stop_locked(sc);
22399c6307b1SDamien Bergamini
22409c6307b1SDamien Bergamini /* initialize Tx rings */
22419c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC1_BASE_CSR, sc->txq[1].physaddr);
22429c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC0_BASE_CSR, sc->txq[0].physaddr);
22439c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC2_BASE_CSR, sc->txq[2].physaddr);
22449c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_AC3_BASE_CSR, sc->txq[3].physaddr);
22459c6307b1SDamien Bergamini
22469c6307b1SDamien Bergamini /* initialize Mgt ring */
22479c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MGT_BASE_CSR, sc->mgtq.physaddr);
22489c6307b1SDamien Bergamini
22499c6307b1SDamien Bergamini /* initialize Rx ring */
22509c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_BASE_CSR, sc->rxq.physaddr);
22519c6307b1SDamien Bergamini
22529c6307b1SDamien Bergamini /* initialize Tx rings sizes */
22539c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_RING_CSR0,
22549c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 24 |
22559c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 16 |
22569c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 8 |
22579c6307b1SDamien Bergamini RT2661_TX_RING_COUNT);
22589c6307b1SDamien Bergamini
22599c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_RING_CSR1,
22609c6307b1SDamien Bergamini RT2661_TX_DESC_WSIZE << 16 |
22619c6307b1SDamien Bergamini RT2661_TX_RING_COUNT << 8 | /* XXX: HCCA ring unused */
22629c6307b1SDamien Bergamini RT2661_MGT_RING_COUNT);
22639c6307b1SDamien Bergamini
22649c6307b1SDamien Bergamini /* initialize Rx rings */
22659c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_RING_CSR,
22669c6307b1SDamien Bergamini RT2661_RX_DESC_BACK << 16 |
22679c6307b1SDamien Bergamini RT2661_RX_DESC_WSIZE << 8 |
22689c6307b1SDamien Bergamini RT2661_RX_RING_COUNT);
22699c6307b1SDamien Bergamini
22709c6307b1SDamien Bergamini /* XXX: some magic here */
22719c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_DMA_DST_CSR, 0xaa);
22729c6307b1SDamien Bergamini
22739c6307b1SDamien Bergamini /* load base addresses of all 5 Tx rings (4 data + 1 mgt) */
22749c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_LOAD_TX_RING_CSR, 0x1f);
22759c6307b1SDamien Bergamini
22769c6307b1SDamien Bergamini /* load base address of Rx ring */
22779c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 2);
22789c6307b1SDamien Bergamini
22799c6307b1SDamien Bergamini /* initialize MAC registers to default values */
2280d6166defSAdrian Chadd for (i = 0; i < nitems(rt2661_def_mac); i++)
22819c6307b1SDamien Bergamini RAL_WRITE(sc, rt2661_def_mac[i].reg, rt2661_def_mac[i].val);
22829c6307b1SDamien Bergamini
22837a79cebfSGleb Smirnoff rt2661_set_macaddr(sc, vap ? vap->iv_myaddr : ic->ic_macaddr);
22849c6307b1SDamien Bergamini
22859c6307b1SDamien Bergamini /* set host ready */
22869c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
22879c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
22889c6307b1SDamien Bergamini
22899c6307b1SDamien Bergamini /* wait for BBP/RF to wakeup */
22909c6307b1SDamien Bergamini for (ntries = 0; ntries < 1000; ntries++) {
22919c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_MAC_CSR12) & 8)
22929c6307b1SDamien Bergamini break;
22939c6307b1SDamien Bergamini DELAY(1000);
22949c6307b1SDamien Bergamini }
22959c6307b1SDamien Bergamini if (ntries == 1000) {
22969c6307b1SDamien Bergamini printf("timeout waiting for BBP/RF to wakeup\n");
229768e8e04eSSam Leffler rt2661_stop_locked(sc);
22989c6307b1SDamien Bergamini return;
22999c6307b1SDamien Bergamini }
23009c6307b1SDamien Bergamini
23019c6307b1SDamien Bergamini if (rt2661_bbp_init(sc) != 0) {
230268e8e04eSSam Leffler rt2661_stop_locked(sc);
23039c6307b1SDamien Bergamini return;
23049c6307b1SDamien Bergamini }
23059c6307b1SDamien Bergamini
23069c6307b1SDamien Bergamini /* select default channel */
23079c6307b1SDamien Bergamini sc->sc_curchan = ic->ic_curchan;
23089c6307b1SDamien Bergamini rt2661_select_band(sc, sc->sc_curchan);
23099c6307b1SDamien Bergamini rt2661_select_antenna(sc);
23109c6307b1SDamien Bergamini rt2661_set_chan(sc, sc->sc_curchan);
23119c6307b1SDamien Bergamini
23129c6307b1SDamien Bergamini /* update Rx filter */
23139c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0) & 0xffff;
23149c6307b1SDamien Bergamini
23159c6307b1SDamien Bergamini tmp |= RT2661_DROP_PHY_ERROR | RT2661_DROP_CRC_ERROR;
23169c6307b1SDamien Bergamini if (ic->ic_opmode != IEEE80211_M_MONITOR) {
23179c6307b1SDamien Bergamini tmp |= RT2661_DROP_CTL | RT2661_DROP_VER_ERROR |
23189c6307b1SDamien Bergamini RT2661_DROP_ACKCTS;
231959aa14a9SRui Paulo if (ic->ic_opmode != IEEE80211_M_HOSTAP &&
232059aa14a9SRui Paulo ic->ic_opmode != IEEE80211_M_MBSS)
23219c6307b1SDamien Bergamini tmp |= RT2661_DROP_TODS;
23227a79cebfSGleb Smirnoff if (ic->ic_promisc == 0)
23239c6307b1SDamien Bergamini tmp |= RT2661_DROP_NOT_TO_ME;
23249c6307b1SDamien Bergamini }
23259c6307b1SDamien Bergamini
23269c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
23279c6307b1SDamien Bergamini
23289c6307b1SDamien Bergamini /* clear STA registers */
2329d6166defSAdrian Chadd RAL_READ_REGION_4(sc, RT2661_STA_CSR0, sta, nitems(sta));
23309c6307b1SDamien Bergamini
23319c6307b1SDamien Bergamini /* initialize ASIC */
23329c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 4);
23339c6307b1SDamien Bergamini
23349c6307b1SDamien Bergamini /* clear any pending interrupt */
23359c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
23369c6307b1SDamien Bergamini
23379c6307b1SDamien Bergamini /* enable interrupts */
23389c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0x0000ff10);
23399c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0);
23409c6307b1SDamien Bergamini
23419c6307b1SDamien Bergamini /* kick Rx */
23429c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_RX_CNTL_CSR, 1);
23439c6307b1SDamien Bergamini
23447a79cebfSGleb Smirnoff sc->sc_flags |= RAL_RUNNING;
23459c6307b1SDamien Bergamini
2346b032f27cSSam Leffler callout_reset(&sc->watchdog_ch, hz, rt2661_watchdog, sc);
23479c6307b1SDamien Bergamini }
23489c6307b1SDamien Bergamini
2349b032f27cSSam Leffler static void
rt2661_init(void * priv)2350b032f27cSSam Leffler rt2661_init(void *priv)
23519c6307b1SDamien Bergamini {
23529c6307b1SDamien Bergamini struct rt2661_softc *sc = priv;
23537a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
235468e8e04eSSam Leffler
235568e8e04eSSam Leffler RAL_LOCK(sc);
2356b032f27cSSam Leffler rt2661_init_locked(sc);
235768e8e04eSSam Leffler RAL_UNLOCK(sc);
2358b032f27cSSam Leffler
23597a79cebfSGleb Smirnoff if (sc->sc_flags & RAL_RUNNING)
236077197f9cSAndrew Thompson ieee80211_start_all(ic); /* start all vap's */
236168e8e04eSSam Leffler }
236268e8e04eSSam Leffler
236368e8e04eSSam Leffler void
rt2661_stop_locked(struct rt2661_softc * sc)236468e8e04eSSam Leffler rt2661_stop_locked(struct rt2661_softc *sc)
236568e8e04eSSam Leffler {
2366ba2c1fbcSAdrian Chadd volatile int *flags = &sc->sc_flags;
23677a79cebfSGleb Smirnoff uint32_t tmp;
23689c6307b1SDamien Bergamini
2369b032f27cSSam Leffler while (*flags & RAL_INPUT_RUNNING)
237068e8e04eSSam Leffler msleep(sc, &sc->sc_mtx, 0, "ralrunning", hz/10);
2371b032f27cSSam Leffler
2372b032f27cSSam Leffler callout_stop(&sc->watchdog_ch);
2373b032f27cSSam Leffler sc->sc_tx_timer = 0;
237468e8e04eSSam Leffler
23757a79cebfSGleb Smirnoff if (sc->sc_flags & RAL_RUNNING) {
23767a79cebfSGleb Smirnoff sc->sc_flags &= ~RAL_RUNNING;
23779c6307b1SDamien Bergamini
23789c6307b1SDamien Bergamini /* abort Tx (for all 5 Tx rings) */
23799c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TX_CNTL_CSR, 0x1f << 16);
23809c6307b1SDamien Bergamini
23819c6307b1SDamien Bergamini /* disable Rx (value remains after reset!) */
23829c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
23839c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
23849c6307b1SDamien Bergamini
23859c6307b1SDamien Bergamini /* reset ASIC */
23869c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 3);
23879c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MAC_CSR1, 0);
23889c6307b1SDamien Bergamini
23899c6307b1SDamien Bergamini /* disable interrupts */
2390d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_MASK_CSR, 0xffffffff);
23919c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_MASK_CSR, 0xffffffff);
23929c6307b1SDamien Bergamini
2393d0934eb1SDamien Bergamini /* clear any pending interrupt */
2394d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_INT_SOURCE_CSR, 0xffffffff);
2395d0934eb1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_INT_SOURCE_CSR, 0xffffffff);
2396d0934eb1SDamien Bergamini
23979c6307b1SDamien Bergamini /* reset Tx and Rx rings */
23989c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[0]);
23999c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[1]);
24009c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[2]);
24019c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->txq[3]);
24029c6307b1SDamien Bergamini rt2661_reset_tx_ring(sc, &sc->mgtq);
24039c6307b1SDamien Bergamini rt2661_reset_rx_ring(sc, &sc->rxq);
24049c6307b1SDamien Bergamini }
240568e8e04eSSam Leffler }
24069c6307b1SDamien Bergamini
2407b032f27cSSam Leffler void
rt2661_stop(void * priv)2408b032f27cSSam Leffler rt2661_stop(void *priv)
24099c6307b1SDamien Bergamini {
2410b032f27cSSam Leffler struct rt2661_softc *sc = priv;
24119c6307b1SDamien Bergamini
2412b032f27cSSam Leffler RAL_LOCK(sc);
2413b032f27cSSam Leffler rt2661_stop_locked(sc);
2414b032f27cSSam Leffler RAL_UNLOCK(sc);
2415b032f27cSSam Leffler }
2416b032f27cSSam Leffler
2417b032f27cSSam Leffler static int
rt2661_load_microcode(struct rt2661_softc * sc)2418b032f27cSSam Leffler rt2661_load_microcode(struct rt2661_softc *sc)
2419b032f27cSSam Leffler {
2420b032f27cSSam Leffler const struct firmware *fp;
2421b032f27cSSam Leffler const char *imagename;
2422b032f27cSSam Leffler int ntries, error;
2423b032f27cSSam Leffler
2424b032f27cSSam Leffler RAL_LOCK_ASSERT(sc);
2425b032f27cSSam Leffler
2426b032f27cSSam Leffler switch (sc->sc_id) {
2427b032f27cSSam Leffler case 0x0301: imagename = "rt2561sfw"; break;
2428b032f27cSSam Leffler case 0x0302: imagename = "rt2561fw"; break;
2429b032f27cSSam Leffler case 0x0401: imagename = "rt2661fw"; break;
2430b032f27cSSam Leffler default:
24317a79cebfSGleb Smirnoff device_printf(sc->sc_dev, "%s: unexpected pci device id 0x%x, "
2432b032f27cSSam Leffler "don't know how to retrieve firmware\n",
2433b032f27cSSam Leffler __func__, sc->sc_id);
2434b032f27cSSam Leffler return EINVAL;
2435b032f27cSSam Leffler }
2436b032f27cSSam Leffler RAL_UNLOCK(sc);
2437b032f27cSSam Leffler fp = firmware_get(imagename);
2438b032f27cSSam Leffler RAL_LOCK(sc);
2439b032f27cSSam Leffler if (fp == NULL) {
24407a79cebfSGleb Smirnoff device_printf(sc->sc_dev,
24417a79cebfSGleb Smirnoff "%s: unable to retrieve firmware image %s\n",
2442b032f27cSSam Leffler __func__, imagename);
2443b032f27cSSam Leffler return EINVAL;
2444b032f27cSSam Leffler }
2445b032f27cSSam Leffler
2446b032f27cSSam Leffler /*
2447b032f27cSSam Leffler * Load 8051 microcode into NIC.
2448b032f27cSSam Leffler */
24499c6307b1SDamien Bergamini /* reset 8051 */
24509c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
24519c6307b1SDamien Bergamini
24529c6307b1SDamien Bergamini /* cancel any pending Host to MCU command */
24539c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_H2M_MAILBOX_CSR, 0);
24549c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_M2H_CMD_DONE_CSR, 0xffffffff);
24559c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_HOST_CMD_CSR, 0);
24569c6307b1SDamien Bergamini
24579c6307b1SDamien Bergamini /* write 8051's microcode */
24589c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET | RT2661_MCU_SEL);
2459b032f27cSSam Leffler RAL_WRITE_REGION_1(sc, RT2661_MCU_CODE_BASE, fp->data, fp->datasize);
24609c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, RT2661_MCU_RESET);
24619c6307b1SDamien Bergamini
24629c6307b1SDamien Bergamini /* kick 8051's ass */
24639c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_MCU_CNTL_CSR, 0);
24649c6307b1SDamien Bergamini
24659c6307b1SDamien Bergamini /* wait for 8051 to initialize */
24669c6307b1SDamien Bergamini for (ntries = 0; ntries < 500; ntries++) {
24679c6307b1SDamien Bergamini if (RAL_READ(sc, RT2661_MCU_CNTL_CSR) & RT2661_MCU_READY)
24689c6307b1SDamien Bergamini break;
24699c6307b1SDamien Bergamini DELAY(100);
24709c6307b1SDamien Bergamini }
24719c6307b1SDamien Bergamini if (ntries == 500) {
24727a79cebfSGleb Smirnoff device_printf(sc->sc_dev,
24737a79cebfSGleb Smirnoff "%s: timeout waiting for MCU to initialize\n", __func__);
2474b032f27cSSam Leffler error = EIO;
2475b032f27cSSam Leffler } else
2476b032f27cSSam Leffler error = 0;
2477b032f27cSSam Leffler
2478b032f27cSSam Leffler firmware_put(fp, FIRMWARE_UNLOAD);
2479b032f27cSSam Leffler return error;
24809c6307b1SDamien Bergamini }
24819c6307b1SDamien Bergamini
24829c6307b1SDamien Bergamini #ifdef notyet
24839c6307b1SDamien Bergamini /*
24849c6307b1SDamien Bergamini * Dynamically tune Rx sensitivity (BBP register 17) based on average RSSI and
24859c6307b1SDamien Bergamini * false CCA count. This function is called periodically (every seconds) when
24869c6307b1SDamien Bergamini * in the RUN state. Values taken from the reference driver.
24879c6307b1SDamien Bergamini */
24889c6307b1SDamien Bergamini static void
rt2661_rx_tune(struct rt2661_softc * sc)24899c6307b1SDamien Bergamini rt2661_rx_tune(struct rt2661_softc *sc)
24909c6307b1SDamien Bergamini {
24919c6307b1SDamien Bergamini uint8_t bbp17;
24929c6307b1SDamien Bergamini uint16_t cca;
24939c6307b1SDamien Bergamini int lo, hi, dbm;
24949c6307b1SDamien Bergamini
24959c6307b1SDamien Bergamini /*
24969c6307b1SDamien Bergamini * Tuning range depends on operating band and on the presence of an
24979c6307b1SDamien Bergamini * external low-noise amplifier.
24989c6307b1SDamien Bergamini */
24999c6307b1SDamien Bergamini lo = 0x20;
25009c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan))
25019c6307b1SDamien Bergamini lo += 0x08;
25029c6307b1SDamien Bergamini if ((IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan) && sc->ext_2ghz_lna) ||
25039c6307b1SDamien Bergamini (IEEE80211_IS_CHAN_5GHZ(sc->sc_curchan) && sc->ext_5ghz_lna))
25049c6307b1SDamien Bergamini lo += 0x10;
25059c6307b1SDamien Bergamini hi = lo + 0x20;
25069c6307b1SDamien Bergamini
25079c6307b1SDamien Bergamini /* retrieve false CCA count since last call (clear on read) */
25089c6307b1SDamien Bergamini cca = RAL_READ(sc, RT2661_STA_CSR1) & 0xffff;
25099c6307b1SDamien Bergamini
25109c6307b1SDamien Bergamini if (dbm >= -35) {
25119c6307b1SDamien Bergamini bbp17 = 0x60;
25129c6307b1SDamien Bergamini } else if (dbm >= -58) {
25139c6307b1SDamien Bergamini bbp17 = hi;
25149c6307b1SDamien Bergamini } else if (dbm >= -66) {
25159c6307b1SDamien Bergamini bbp17 = lo + 0x10;
25169c6307b1SDamien Bergamini } else if (dbm >= -74) {
25179c6307b1SDamien Bergamini bbp17 = lo + 0x08;
25189c6307b1SDamien Bergamini } else {
25199c6307b1SDamien Bergamini /* RSSI < -74dBm, tune using false CCA count */
25209c6307b1SDamien Bergamini
25219c6307b1SDamien Bergamini bbp17 = sc->bbp17; /* current value */
25229c6307b1SDamien Bergamini
25239c6307b1SDamien Bergamini hi -= 2 * (-74 - dbm);
25249c6307b1SDamien Bergamini if (hi < lo)
25259c6307b1SDamien Bergamini hi = lo;
25269c6307b1SDamien Bergamini
25279c6307b1SDamien Bergamini if (bbp17 > hi) {
25289c6307b1SDamien Bergamini bbp17 = hi;
25299c6307b1SDamien Bergamini
25309c6307b1SDamien Bergamini } else if (cca > 512) {
25319c6307b1SDamien Bergamini if (++bbp17 > hi)
25329c6307b1SDamien Bergamini bbp17 = hi;
25339c6307b1SDamien Bergamini } else if (cca < 100) {
25349c6307b1SDamien Bergamini if (--bbp17 < lo)
25359c6307b1SDamien Bergamini bbp17 = lo;
25369c6307b1SDamien Bergamini }
25379c6307b1SDamien Bergamini }
25389c6307b1SDamien Bergamini
25399c6307b1SDamien Bergamini if (bbp17 != sc->bbp17) {
25409c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, bbp17);
25419c6307b1SDamien Bergamini sc->bbp17 = bbp17;
25429c6307b1SDamien Bergamini }
25439c6307b1SDamien Bergamini }
25449c6307b1SDamien Bergamini
25459c6307b1SDamien Bergamini /*
25469c6307b1SDamien Bergamini * Enter/Leave radar detection mode.
25479c6307b1SDamien Bergamini * This is for 802.11h additional regulatory domains.
25489c6307b1SDamien Bergamini */
25499c6307b1SDamien Bergamini static void
rt2661_radar_start(struct rt2661_softc * sc)25509c6307b1SDamien Bergamini rt2661_radar_start(struct rt2661_softc *sc)
25519c6307b1SDamien Bergamini {
25529c6307b1SDamien Bergamini uint32_t tmp;
25539c6307b1SDamien Bergamini
25549c6307b1SDamien Bergamini /* disable Rx */
25559c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR0);
25569c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp | RT2661_DISABLE_RX);
25579c6307b1SDamien Bergamini
25589c6307b1SDamien Bergamini rt2661_bbp_write(sc, 82, 0x20);
25599c6307b1SDamien Bergamini rt2661_bbp_write(sc, 83, 0x00);
25609c6307b1SDamien Bergamini rt2661_bbp_write(sc, 84, 0x40);
25619c6307b1SDamien Bergamini
25629c6307b1SDamien Bergamini /* save current BBP registers values */
25639c6307b1SDamien Bergamini sc->bbp18 = rt2661_bbp_read(sc, 18);
25649c6307b1SDamien Bergamini sc->bbp21 = rt2661_bbp_read(sc, 21);
25659c6307b1SDamien Bergamini sc->bbp22 = rt2661_bbp_read(sc, 22);
25669c6307b1SDamien Bergamini sc->bbp16 = rt2661_bbp_read(sc, 16);
25679c6307b1SDamien Bergamini sc->bbp17 = rt2661_bbp_read(sc, 17);
25689c6307b1SDamien Bergamini sc->bbp64 = rt2661_bbp_read(sc, 64);
25699c6307b1SDamien Bergamini
25709c6307b1SDamien Bergamini rt2661_bbp_write(sc, 18, 0xff);
25719c6307b1SDamien Bergamini rt2661_bbp_write(sc, 21, 0x3f);
25729c6307b1SDamien Bergamini rt2661_bbp_write(sc, 22, 0x3f);
25739c6307b1SDamien Bergamini rt2661_bbp_write(sc, 16, 0xbd);
25749c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, sc->ext_5ghz_lna ? 0x44 : 0x34);
25759c6307b1SDamien Bergamini rt2661_bbp_write(sc, 64, 0x21);
25769c6307b1SDamien Bergamini
25779c6307b1SDamien Bergamini /* restore Rx filter */
25789c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR0, tmp);
25799c6307b1SDamien Bergamini }
25809c6307b1SDamien Bergamini
25819c6307b1SDamien Bergamini static int
rt2661_radar_stop(struct rt2661_softc * sc)25829c6307b1SDamien Bergamini rt2661_radar_stop(struct rt2661_softc *sc)
25839c6307b1SDamien Bergamini {
25849c6307b1SDamien Bergamini uint8_t bbp66;
25859c6307b1SDamien Bergamini
25869c6307b1SDamien Bergamini /* read radar detection result */
25879c6307b1SDamien Bergamini bbp66 = rt2661_bbp_read(sc, 66);
25889c6307b1SDamien Bergamini
25899c6307b1SDamien Bergamini /* restore BBP registers values */
25909c6307b1SDamien Bergamini rt2661_bbp_write(sc, 16, sc->bbp16);
25919c6307b1SDamien Bergamini rt2661_bbp_write(sc, 17, sc->bbp17);
25929c6307b1SDamien Bergamini rt2661_bbp_write(sc, 18, sc->bbp18);
25939c6307b1SDamien Bergamini rt2661_bbp_write(sc, 21, sc->bbp21);
25949c6307b1SDamien Bergamini rt2661_bbp_write(sc, 22, sc->bbp22);
25959c6307b1SDamien Bergamini rt2661_bbp_write(sc, 64, sc->bbp64);
25969c6307b1SDamien Bergamini
25979c6307b1SDamien Bergamini return bbp66 == 1;
25989c6307b1SDamien Bergamini }
25999c6307b1SDamien Bergamini #endif
26009c6307b1SDamien Bergamini
26019c6307b1SDamien Bergamini static int
rt2661_prepare_beacon(struct rt2661_softc * sc,struct ieee80211vap * vap)2602b032f27cSSam Leffler rt2661_prepare_beacon(struct rt2661_softc *sc, struct ieee80211vap *vap)
26039c6307b1SDamien Bergamini {
2604b032f27cSSam Leffler struct ieee80211com *ic = vap->iv_ic;
26059c6307b1SDamien Bergamini struct rt2661_tx_desc desc;
26069c6307b1SDamien Bergamini struct mbuf *m0;
26079c6307b1SDamien Bergamini int rate;
26089c6307b1SDamien Bergamini
2609210ab3c2SAdrian Chadd if ((m0 = ieee80211_beacon_alloc(vap->iv_bss))== NULL) {
26109c6307b1SDamien Bergamini device_printf(sc->sc_dev, "could not allocate beacon frame\n");
26119c6307b1SDamien Bergamini return ENOBUFS;
26129c6307b1SDamien Bergamini }
26139c6307b1SDamien Bergamini
26149c6307b1SDamien Bergamini /* send beacons at the lowest available rate */
2615b032f27cSSam Leffler rate = IEEE80211_IS_CHAN_5GHZ(ic->ic_bsschan) ? 12 : 2;
26169c6307b1SDamien Bergamini
26179c6307b1SDamien Bergamini rt2661_setup_tx_desc(sc, &desc, RT2661_TX_TIMESTAMP, RT2661_TX_HWSEQ,
26189c6307b1SDamien Bergamini m0->m_pkthdr.len, rate, NULL, 0, RT2661_QID_MGT);
26199c6307b1SDamien Bergamini
26209c6307b1SDamien Bergamini /* copy the first 24 bytes of Tx descriptor into NIC memory */
26219c6307b1SDamien Bergamini RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0, (uint8_t *)&desc, 24);
26229c6307b1SDamien Bergamini
26239c6307b1SDamien Bergamini /* copy beacon header and payload into NIC memory */
26249c6307b1SDamien Bergamini RAL_WRITE_REGION_1(sc, RT2661_HW_BEACON_BASE0 + 24,
26259c6307b1SDamien Bergamini mtod(m0, uint8_t *), m0->m_pkthdr.len);
26269c6307b1SDamien Bergamini
26279c6307b1SDamien Bergamini m_freem(m0);
26289c6307b1SDamien Bergamini
26299c6307b1SDamien Bergamini return 0;
26309c6307b1SDamien Bergamini }
26319c6307b1SDamien Bergamini
26329c6307b1SDamien Bergamini /*
26339c6307b1SDamien Bergamini * Enable TSF synchronization and tell h/w to start sending beacons for IBSS
26349c6307b1SDamien Bergamini * and HostAP operating modes.
26359c6307b1SDamien Bergamini */
26369c6307b1SDamien Bergamini static void
rt2661_enable_tsf_sync(struct rt2661_softc * sc)26379c6307b1SDamien Bergamini rt2661_enable_tsf_sync(struct rt2661_softc *sc)
26389c6307b1SDamien Bergamini {
26397a79cebfSGleb Smirnoff struct ieee80211com *ic = &sc->sc_ic;
2640b032f27cSSam Leffler struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
26419c6307b1SDamien Bergamini uint32_t tmp;
26429c6307b1SDamien Bergamini
2643b032f27cSSam Leffler if (vap->iv_opmode != IEEE80211_M_STA) {
26449c6307b1SDamien Bergamini /*
26459c6307b1SDamien Bergamini * Change default 16ms TBTT adjustment to 8ms.
26469c6307b1SDamien Bergamini * Must be done before enabling beacon generation.
26479c6307b1SDamien Bergamini */
26489c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR10, 1 << 12 | 8);
26499c6307b1SDamien Bergamini }
26509c6307b1SDamien Bergamini
26519c6307b1SDamien Bergamini tmp = RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000;
26529c6307b1SDamien Bergamini
26539c6307b1SDamien Bergamini /* set beacon interval (in 1/16ms unit) */
2654b032f27cSSam Leffler tmp |= vap->iv_bss->ni_intval * 16;
26559c6307b1SDamien Bergamini
26569c6307b1SDamien Bergamini tmp |= RT2661_TSF_TICKING | RT2661_ENABLE_TBTT;
2657b032f27cSSam Leffler if (vap->iv_opmode == IEEE80211_M_STA)
26589c6307b1SDamien Bergamini tmp |= RT2661_TSF_MODE(1);
26599c6307b1SDamien Bergamini else
26609c6307b1SDamien Bergamini tmp |= RT2661_TSF_MODE(2) | RT2661_GENERATE_BEACON;
26619c6307b1SDamien Bergamini
26629c6307b1SDamien Bergamini RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp);
26639c6307b1SDamien Bergamini }
26649c6307b1SDamien Bergamini
26655463c4a4SSam Leffler static void
rt2661_enable_tsf(struct rt2661_softc * sc)26665463c4a4SSam Leffler rt2661_enable_tsf(struct rt2661_softc *sc)
26675463c4a4SSam Leffler {
26685463c4a4SSam Leffler RAL_WRITE(sc, RT2661_TXRX_CSR9,
26695463c4a4SSam Leffler (RAL_READ(sc, RT2661_TXRX_CSR9) & 0xff000000)
26705463c4a4SSam Leffler | RT2661_TSF_TICKING | RT2661_TSF_MODE(2));
26715463c4a4SSam Leffler }
26725463c4a4SSam Leffler
26739c6307b1SDamien Bergamini /*
26749c6307b1SDamien Bergamini * Retrieve the "Received Signal Strength Indicator" from the raw values
26759c6307b1SDamien Bergamini * contained in Rx descriptors. The computation depends on which band the
26769c6307b1SDamien Bergamini * frame was received. Correction values taken from the reference driver.
26779c6307b1SDamien Bergamini */
26789c6307b1SDamien Bergamini static int
rt2661_get_rssi(struct rt2661_softc * sc,uint8_t raw)26799c6307b1SDamien Bergamini rt2661_get_rssi(struct rt2661_softc *sc, uint8_t raw)
26809c6307b1SDamien Bergamini {
26819c6307b1SDamien Bergamini int lna, agc, rssi;
26829c6307b1SDamien Bergamini
26839c6307b1SDamien Bergamini lna = (raw >> 5) & 0x3;
26849c6307b1SDamien Bergamini agc = raw & 0x1f;
26859c6307b1SDamien Bergamini
268668e8e04eSSam Leffler if (lna == 0) {
268768e8e04eSSam Leffler /*
268868e8e04eSSam Leffler * No mapping available.
268968e8e04eSSam Leffler *
269068e8e04eSSam Leffler * NB: Since RSSI is relative to noise floor, -1 is
269168e8e04eSSam Leffler * adequate for caller to know error happened.
269268e8e04eSSam Leffler */
269368e8e04eSSam Leffler return -1;
269468e8e04eSSam Leffler }
269568e8e04eSSam Leffler
269668e8e04eSSam Leffler rssi = (2 * agc) - RT2661_NOISE_FLOOR;
26979c6307b1SDamien Bergamini
26989c6307b1SDamien Bergamini if (IEEE80211_IS_CHAN_2GHZ(sc->sc_curchan)) {
26999c6307b1SDamien Bergamini rssi += sc->rssi_2ghz_corr;
27009c6307b1SDamien Bergamini
27019c6307b1SDamien Bergamini if (lna == 1)
27029c6307b1SDamien Bergamini rssi -= 64;
27039c6307b1SDamien Bergamini else if (lna == 2)
27049c6307b1SDamien Bergamini rssi -= 74;
27059c6307b1SDamien Bergamini else if (lna == 3)
27069c6307b1SDamien Bergamini rssi -= 90;
27079c6307b1SDamien Bergamini } else {
27089c6307b1SDamien Bergamini rssi += sc->rssi_5ghz_corr;
27099c6307b1SDamien Bergamini
27109c6307b1SDamien Bergamini if (lna == 1)
27119c6307b1SDamien Bergamini rssi -= 64;
27129c6307b1SDamien Bergamini else if (lna == 2)
27139c6307b1SDamien Bergamini rssi -= 86;
27149c6307b1SDamien Bergamini else if (lna == 3)
27159c6307b1SDamien Bergamini rssi -= 100;
27169c6307b1SDamien Bergamini }
27179c6307b1SDamien Bergamini return rssi;
27189c6307b1SDamien Bergamini }
271968e8e04eSSam Leffler
272068e8e04eSSam Leffler static void
rt2661_scan_start(struct ieee80211com * ic)272168e8e04eSSam Leffler rt2661_scan_start(struct ieee80211com *ic)
272268e8e04eSSam Leffler {
27237a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
272468e8e04eSSam Leffler uint32_t tmp;
272568e8e04eSSam Leffler
272668e8e04eSSam Leffler /* abort TSF synchronization */
272768e8e04eSSam Leffler tmp = RAL_READ(sc, RT2661_TXRX_CSR9);
272868e8e04eSSam Leffler RAL_WRITE(sc, RT2661_TXRX_CSR9, tmp & ~0xffffff);
27297a79cebfSGleb Smirnoff rt2661_set_bssid(sc, ieee80211broadcastaddr);
273068e8e04eSSam Leffler }
273168e8e04eSSam Leffler
273268e8e04eSSam Leffler static void
rt2661_scan_end(struct ieee80211com * ic)273368e8e04eSSam Leffler rt2661_scan_end(struct ieee80211com *ic)
273468e8e04eSSam Leffler {
27357a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
2736b032f27cSSam Leffler struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
273768e8e04eSSam Leffler
273868e8e04eSSam Leffler rt2661_enable_tsf_sync(sc);
273968e8e04eSSam Leffler /* XXX keep local copy */
2740b032f27cSSam Leffler rt2661_set_bssid(sc, vap->iv_bss->ni_bssid);
274168e8e04eSSam Leffler }
274268e8e04eSSam Leffler
274368e8e04eSSam Leffler static void
rt2661_getradiocaps(struct ieee80211com * ic,int maxchans,int * nchans,struct ieee80211_channel chans[])27440a02496fSAndriy Voskoboinyk rt2661_getradiocaps(struct ieee80211com *ic,
27450a02496fSAndriy Voskoboinyk int maxchans, int *nchans, struct ieee80211_channel chans[])
27460a02496fSAndriy Voskoboinyk {
27470a02496fSAndriy Voskoboinyk struct rt2661_softc *sc = ic->ic_softc;
27480a02496fSAndriy Voskoboinyk uint8_t bands[IEEE80211_MODE_BYTES];
27490a02496fSAndriy Voskoboinyk
27500a02496fSAndriy Voskoboinyk memset(bands, 0, sizeof(bands));
27510a02496fSAndriy Voskoboinyk setbit(bands, IEEE80211_MODE_11B);
27520a02496fSAndriy Voskoboinyk setbit(bands, IEEE80211_MODE_11G);
2753b84b3638SAndriy Voskoboinyk ieee80211_add_channels_default_2ghz(chans, maxchans, nchans, bands, 0);
27540a02496fSAndriy Voskoboinyk
27550a02496fSAndriy Voskoboinyk if (sc->rf_rev == RT2661_RF_5225 || sc->rf_rev == RT2661_RF_5325) {
27560a02496fSAndriy Voskoboinyk setbit(bands, IEEE80211_MODE_11A);
27570a02496fSAndriy Voskoboinyk ieee80211_add_channel_list_5ghz(chans, maxchans, nchans,
27580a02496fSAndriy Voskoboinyk rt2661_chan_5ghz, nitems(rt2661_chan_5ghz), bands, 0);
27590a02496fSAndriy Voskoboinyk }
27600a02496fSAndriy Voskoboinyk }
27610a02496fSAndriy Voskoboinyk
27620a02496fSAndriy Voskoboinyk static void
rt2661_set_channel(struct ieee80211com * ic)276368e8e04eSSam Leffler rt2661_set_channel(struct ieee80211com *ic)
276468e8e04eSSam Leffler {
27657a79cebfSGleb Smirnoff struct rt2661_softc *sc = ic->ic_softc;
276668e8e04eSSam Leffler
276768e8e04eSSam Leffler RAL_LOCK(sc);
276868e8e04eSSam Leffler rt2661_set_chan(sc, ic->ic_curchan);
276968e8e04eSSam Leffler RAL_UNLOCK(sc);
277068e8e04eSSam Leffler
277168e8e04eSSam Leffler }
2772