1*f10a77bbSDavid C Somayajulu /* 2*f10a77bbSDavid C Somayajulu * Copyright (c) 2013-2014 Qlogic Corporation 3*f10a77bbSDavid C Somayajulu * All rights reserved. 4*f10a77bbSDavid C Somayajulu * 5*f10a77bbSDavid C Somayajulu * Redistribution and use in source and binary forms, with or without 6*f10a77bbSDavid C Somayajulu * modification, are permitted provided that the following conditions 7*f10a77bbSDavid C Somayajulu * are met: 8*f10a77bbSDavid C Somayajulu * 9*f10a77bbSDavid C Somayajulu * 1. Redistributions of source code must retain the above copyright 10*f10a77bbSDavid C Somayajulu * notice, this list of conditions and the following disclaimer. 11*f10a77bbSDavid C Somayajulu * 2. Redistributions in binary form must reproduce the above copyright 12*f10a77bbSDavid C Somayajulu * notice, this list of conditions and the following disclaimer in the 13*f10a77bbSDavid C Somayajulu * documentation and/or other materials provided with the distribution. 14*f10a77bbSDavid C Somayajulu * 15*f10a77bbSDavid C Somayajulu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 16*f10a77bbSDavid C Somayajulu * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17*f10a77bbSDavid C Somayajulu * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18*f10a77bbSDavid C Somayajulu * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 19*f10a77bbSDavid C Somayajulu * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 20*f10a77bbSDavid C Somayajulu * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 21*f10a77bbSDavid C Somayajulu * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 22*f10a77bbSDavid C Somayajulu * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 23*f10a77bbSDavid C Somayajulu * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 24*f10a77bbSDavid C Somayajulu * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25*f10a77bbSDavid C Somayajulu * POSSIBILITY OF SUCH DAMAGE. 26*f10a77bbSDavid C Somayajulu * 27*f10a77bbSDavid C Somayajulu * $FreeBSD$ 28*f10a77bbSDavid C Somayajulu */ 29*f10a77bbSDavid C Somayajulu /* 30*f10a77bbSDavid C Somayajulu * File: ql_hw.h 31*f10a77bbSDavid C Somayajulu * Author : David C Somayajulu, Qlogic Corporation, Aliso Viejo, CA 92656. 32*f10a77bbSDavid C Somayajulu */ 33*f10a77bbSDavid C Somayajulu #ifndef _QL_HW_H_ 34*f10a77bbSDavid C Somayajulu #define _QL_HW_H_ 35*f10a77bbSDavid C Somayajulu 36*f10a77bbSDavid C Somayajulu /* 37*f10a77bbSDavid C Somayajulu * PCIe Registers; Direct Mapped; Offsets from BAR0 38*f10a77bbSDavid C Somayajulu */ 39*f10a77bbSDavid C Somayajulu 40*f10a77bbSDavid C Somayajulu /* 41*f10a77bbSDavid C Somayajulu * Register offsets for QLE8030 42*f10a77bbSDavid C Somayajulu */ 43*f10a77bbSDavid C Somayajulu 44*f10a77bbSDavid C Somayajulu /* 45*f10a77bbSDavid C Somayajulu * Firmware Mailbox Registers 46*f10a77bbSDavid C Somayajulu * 0 thru 511; offsets 0x800 thru 0xFFC; 32bits each 47*f10a77bbSDavid C Somayajulu */ 48*f10a77bbSDavid C Somayajulu #define Q8_FW_MBOX0 0x00000800 49*f10a77bbSDavid C Somayajulu #define Q8_FW_MBOX511 0x00000FFC 50*f10a77bbSDavid C Somayajulu 51*f10a77bbSDavid C Somayajulu /* 52*f10a77bbSDavid C Somayajulu * Host Mailbox Registers 53*f10a77bbSDavid C Somayajulu * 0 thru 511; offsets 0x000 thru 0x7FC; 32bits each 54*f10a77bbSDavid C Somayajulu */ 55*f10a77bbSDavid C Somayajulu #define Q8_HOST_MBOX0 0x00000000 56*f10a77bbSDavid C Somayajulu #define Q8_HOST_MBOX511 0x000007FC 57*f10a77bbSDavid C Somayajulu 58*f10a77bbSDavid C Somayajulu #define Q8_MBOX_INT_ENABLE 0x00001000 59*f10a77bbSDavid C Somayajulu #define Q8_MBOX_INT_MASK_MSIX 0x00001200 60*f10a77bbSDavid C Somayajulu #define Q8_MBOX_INT_LEGACY 0x00003010 61*f10a77bbSDavid C Somayajulu 62*f10a77bbSDavid C Somayajulu #define Q8_HOST_MBOX_CNTRL 0x00003038 63*f10a77bbSDavid C Somayajulu #define Q8_FW_MBOX_CNTRL 0x0000303C 64*f10a77bbSDavid C Somayajulu 65*f10a77bbSDavid C Somayajulu #define Q8_PEG_HALT_STATUS1 0x000034A8 66*f10a77bbSDavid C Somayajulu #define Q8_PEG_HALT_STATUS2 0x000034AC 67*f10a77bbSDavid C Somayajulu #define Q8_FIRMWARE_HEARTBEAT 0x000034B0 68*f10a77bbSDavid C Somayajulu 69*f10a77bbSDavid C Somayajulu #define Q8_FLASH_LOCK_ID 0x00003500 70*f10a77bbSDavid C Somayajulu #define Q8_DRIVER_LOCK_ID 0x00003504 71*f10a77bbSDavid C Somayajulu #define Q8_FW_CAPABILITIES 0x00003528 72*f10a77bbSDavid C Somayajulu 73*f10a77bbSDavid C Somayajulu #define Q8_FW_VER_MAJOR 0x00003550 74*f10a77bbSDavid C Somayajulu #define Q8_FW_VER_MINOR 0x00003554 75*f10a77bbSDavid C Somayajulu #define Q8_FW_VER_SUB 0x00003558 76*f10a77bbSDavid C Somayajulu 77*f10a77bbSDavid C Somayajulu #define Q8_BOOTLD_ADDR 0x0000355C 78*f10a77bbSDavid C Somayajulu #define Q8_BOOTLD_SIZE 0x00003560 79*f10a77bbSDavid C Somayajulu 80*f10a77bbSDavid C Somayajulu #define Q8_FW_IMAGE_ADDR 0x00003564 81*f10a77bbSDavid C Somayajulu #define Q8_FW_BUILD_NUMBER 0x00003568 82*f10a77bbSDavid C Somayajulu #define Q8_FW_IMAGE_VALID 0x000035FC 83*f10a77bbSDavid C Somayajulu 84*f10a77bbSDavid C Somayajulu #define Q8_CMDPEG_STATE 0x00003650 85*f10a77bbSDavid C Somayajulu 86*f10a77bbSDavid C Somayajulu #define Q8_LINK_STATE 0x00003698 87*f10a77bbSDavid C Somayajulu #define Q8_LINK_STATE_2 0x0000369C 88*f10a77bbSDavid C Somayajulu 89*f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_0 0x000036E0 90*f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_1 0x000036E4 91*f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_2 0x000036E8 92*f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_3 0x000036EC 93*f10a77bbSDavid C Somayajulu 94*f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_0 0x000036F0 95*f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_1 0x000036F4 96*f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_2 0x000036F8 97*f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_3 0x000036FC 98*f10a77bbSDavid C Somayajulu 99*f10a77bbSDavid C Somayajulu #define Q8_ASIC_TEMPERATURE 0x000037B4 100*f10a77bbSDavid C Somayajulu 101*f10a77bbSDavid C Somayajulu /* 102*f10a77bbSDavid C Somayajulu * CRB Window Registers 103*f10a77bbSDavid C Somayajulu * 0 thru 15; offsets 0x3800 thru 0x383C; 32bits each 104*f10a77bbSDavid C Somayajulu */ 105*f10a77bbSDavid C Somayajulu #define Q8_CRB_WINDOW_PF0 0x00003800 106*f10a77bbSDavid C Somayajulu #define Q8_CRB_WINDOW_PF15 0x0000383C 107*f10a77bbSDavid C Somayajulu 108*f10a77bbSDavid C Somayajulu #define Q8_FLASH_LOCK 0x00003850 109*f10a77bbSDavid C Somayajulu #define Q8_FLASH_UNLOCK 0x00003854 110*f10a77bbSDavid C Somayajulu 111*f10a77bbSDavid C Somayajulu #define Q8_DRIVER_LOCK 0x00003868 112*f10a77bbSDavid C Somayajulu #define Q8_DRIVER_UNLOCK 0x0000386C 113*f10a77bbSDavid C Somayajulu 114*f10a77bbSDavid C Somayajulu #define Q8_LEGACY_INT_PTR 0x000038C0 115*f10a77bbSDavid C Somayajulu #define Q8_LEGACY_INT_TRIG 0x000038C4 116*f10a77bbSDavid C Somayajulu #define Q8_LEGACY_INT_MASK 0x000038C8 117*f10a77bbSDavid C Somayajulu 118*f10a77bbSDavid C Somayajulu #define Q8_WILD_CARD 0x000038F0 119*f10a77bbSDavid C Somayajulu #define Q8_INFORMANT 0x000038FC 120*f10a77bbSDavid C Somayajulu 121*f10a77bbSDavid C Somayajulu /* 122*f10a77bbSDavid C Somayajulu * Ethernet Interface Specific Registers 123*f10a77bbSDavid C Somayajulu */ 124*f10a77bbSDavid C Somayajulu #define Q8_DRIVER_OP_MODE 0x00003570 125*f10a77bbSDavid C Somayajulu #define Q8_API_VERSION 0x0000356C 126*f10a77bbSDavid C Somayajulu #define Q8_NPAR_STATE 0x0000359C 127*f10a77bbSDavid C Somayajulu 128*f10a77bbSDavid C Somayajulu /* 129*f10a77bbSDavid C Somayajulu * End of PCIe Registers; Direct Mapped; Offsets from BAR0 130*f10a77bbSDavid C Somayajulu */ 131*f10a77bbSDavid C Somayajulu 132*f10a77bbSDavid C Somayajulu /* 133*f10a77bbSDavid C Somayajulu * Indirect Registers 134*f10a77bbSDavid C Somayajulu */ 135*f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_0 0x28084C80 136*f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_0 0x28084C90 137*f10a77bbSDavid C Somayajulu 138*f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_1 0x28084CA0 139*f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_1 0x28084CB0 140*f10a77bbSDavid C Somayajulu 141*f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_2 0x28084CC0 142*f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_2 0x28084CD0 143*f10a77bbSDavid C Somayajulu 144*f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_3 0x28084CE0 145*f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_3 0x28084CF0 146*f10a77bbSDavid C Somayajulu 147*f10a77bbSDavid C Somayajulu #define Q8_GPIO_1 0x28084D00 148*f10a77bbSDavid C Somayajulu #define Q8_GPIO_2 0x28084D10 149*f10a77bbSDavid C Somayajulu #define Q8_GPIO_3 0x28084D20 150*f10a77bbSDavid C Somayajulu #define Q8_GPIO_4 0x28084D40 151*f10a77bbSDavid C Somayajulu #define Q8_GPIO_5 0x28084D50 152*f10a77bbSDavid C Somayajulu #define Q8_GPIO_6 0x28084D60 153*f10a77bbSDavid C Somayajulu #define Q8_GPIO_7 0x42100060 154*f10a77bbSDavid C Somayajulu #define Q8_GPIO_8 0x42100064 155*f10a77bbSDavid C Somayajulu 156*f10a77bbSDavid C Somayajulu #define Q8_FLASH_SPI_STATUS 0x2808E010 157*f10a77bbSDavid C Somayajulu #define Q8_FLASH_SPI_CONTROL 0x2808E014 158*f10a77bbSDavid C Somayajulu 159*f10a77bbSDavid C Somayajulu #define Q8_FLASH_STATUS 0x42100004 160*f10a77bbSDavid C Somayajulu #define Q8_FLASH_CONTROL 0x42110004 161*f10a77bbSDavid C Somayajulu #define Q8_FLASH_ADDRESS 0x42110008 162*f10a77bbSDavid C Somayajulu #define Q8_FLASH_WR_DATA 0x4211000C 163*f10a77bbSDavid C Somayajulu #define Q8_FLASH_RD_DATA 0x42110018 164*f10a77bbSDavid C Somayajulu 165*f10a77bbSDavid C Somayajulu #define Q8_FLASH_DIRECT_WINDOW 0x42110030 166*f10a77bbSDavid C Somayajulu #define Q8_FLASH_DIRECT_DATA 0x42150000 167*f10a77bbSDavid C Somayajulu 168*f10a77bbSDavid C Somayajulu #define Q8_MS_CNTRL 0x41000090 169*f10a77bbSDavid C Somayajulu 170*f10a77bbSDavid C Somayajulu #define Q8_MS_ADDR_LO 0x41000094 171*f10a77bbSDavid C Somayajulu #define Q8_MS_ADDR_HI 0x41000098 172*f10a77bbSDavid C Somayajulu 173*f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_0_31 0x410000A0 174*f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_32_63 0x410000A4 175*f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_64_95 0x410000B0 176*f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_96_127 0x410000B4 177*f10a77bbSDavid C Somayajulu 178*f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_0_31 0x410000A8 179*f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_32_63 0x410000AC 180*f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_64_95 0x410000B8 181*f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_96_127 0x410000BC 182*f10a77bbSDavid C Somayajulu 183*f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_0 0x3400003c 184*f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_1 0x3410003c 185*f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_2 0x3420003c 186*f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_3 0x3430003c 187*f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_4 0x34B0003c 188*f10a77bbSDavid C Somayajulu 189*f10a77bbSDavid C Somayajulu /* 190*f10a77bbSDavid C Somayajulu * Macros for reading and writing registers 191*f10a77bbSDavid C Somayajulu */ 192*f10a77bbSDavid C Somayajulu 193*f10a77bbSDavid C Somayajulu #if defined(__i386__) || defined(__amd64__) 194*f10a77bbSDavid C Somayajulu #define Q8_MB() __asm volatile("mfence" ::: "memory") 195*f10a77bbSDavid C Somayajulu #define Q8_WMB() __asm volatile("sfence" ::: "memory") 196*f10a77bbSDavid C Somayajulu #define Q8_RMB() __asm volatile("lfence" ::: "memory") 197*f10a77bbSDavid C Somayajulu #else 198*f10a77bbSDavid C Somayajulu #define Q8_MB() 199*f10a77bbSDavid C Somayajulu #define Q8_WMB() 200*f10a77bbSDavid C Somayajulu #define Q8_RMB() 201*f10a77bbSDavid C Somayajulu #endif 202*f10a77bbSDavid C Somayajulu 203*f10a77bbSDavid C Somayajulu #define READ_REG32(ha, reg) bus_read_4((ha->pci_reg), reg) 204*f10a77bbSDavid C Somayajulu 205*f10a77bbSDavid C Somayajulu #define WRITE_REG32(ha, reg, val) \ 206*f10a77bbSDavid C Somayajulu {\ 207*f10a77bbSDavid C Somayajulu bus_write_4((ha->pci_reg), reg, val);\ 208*f10a77bbSDavid C Somayajulu bus_read_4((ha->pci_reg), reg);\ 209*f10a77bbSDavid C Somayajulu } 210*f10a77bbSDavid C Somayajulu 211*f10a77bbSDavid C Somayajulu #define Q8_NUM_MBOX 512 212*f10a77bbSDavid C Somayajulu 213*f10a77bbSDavid C Somayajulu #define Q8_MAX_NUM_MULTICAST_ADDRS 1023 214*f10a77bbSDavid C Somayajulu #define Q8_MAC_ADDR_LEN 6 215*f10a77bbSDavid C Somayajulu 216*f10a77bbSDavid C Somayajulu /* 217*f10a77bbSDavid C Somayajulu * Firmware Interface 218*f10a77bbSDavid C Somayajulu */ 219*f10a77bbSDavid C Somayajulu 220*f10a77bbSDavid C Somayajulu /* 221*f10a77bbSDavid C Somayajulu * Command Response Interface - Commands 222*f10a77bbSDavid C Somayajulu */ 223*f10a77bbSDavid C Somayajulu 224*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_ADDRESS 0x0001 225*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR 0x0002 226*f10a77bbSDavid C Somayajulu #define Q8_MBX_MAP_INTR_SRC 0x0003 227*f10a77bbSDavid C Somayajulu #define Q8_MBX_MAP_SDS_TO_RDS 0x0006 228*f10a77bbSDavid C Somayajulu #define Q8_MBX_CREATE_RX_CNTXT 0x0007 229*f10a77bbSDavid C Somayajulu #define Q8_MBX_DESTROY_RX_CNTXT 0x0008 230*f10a77bbSDavid C Somayajulu #define Q8_MBX_CREATE_TX_CNTXT 0x0009 231*f10a77bbSDavid C Somayajulu #define Q8_MBX_DESTROY_TX_CNTXT 0x000A 232*f10a77bbSDavid C Somayajulu #define Q8_MBX_ADD_RX_RINGS 0x000B 233*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW 0x000C 234*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_MAC_LEARNING 0x000D 235*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_STATS 0x000F 236*f10a77bbSDavid C Somayajulu #define Q8_MBX_GENERATE_INTR 0x0011 237*f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_MAX_MTU 0x0012 238*f10a77bbSDavid C Somayajulu #define Q8_MBX_MAC_ADDR_CNTRL 0x001F 239*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_PCI_CONFIG 0x0020 240*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_NIC_PARTITION 0x0021 241*f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_NIC_PARTITION 0x0022 242*f10a77bbSDavid C Somayajulu #define Q8_MBX_QUERY_WOL_CAP 0x002C 243*f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_WOL_CONFIG 0x002D 244*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_MINIDUMP_TMPLT_SIZE 0x002F 245*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_MINIDUMP_TMPLT 0x0030 246*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_FW_DCBX_CAPS 0x0034 247*f10a77bbSDavid C Somayajulu #define Q8_MBX_QUERY_DCBX_SETTINGS 0x0035 248*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_RSS 0x0041 249*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_RSS_TABLE 0x0042 250*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_COALESCE 0x0043 251*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LED 0x0044 252*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_MAC_ADDR 0x0045 253*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_STATISTICS 0x0046 254*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LOOPBACK 0x0047 255*f10a77bbSDavid C Somayajulu #define Q8_MBX_LINK_EVENT_REQ 0x0048 256*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_MAC_RX_MODE 0x0049 257*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_FW_LRO 0x004A 258*f10a77bbSDavid C Somayajulu #define Q8_MBX_INIT_NIC_FUNC 0x0060 259*f10a77bbSDavid C Somayajulu #define Q8_MBX_STOP_NIC_FUNC 0x0061 260*f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_PORT_CONFIG 0x0066 261*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_PORT_CONFIG 0x0067 262*f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_LINK_STATUS 0x0068 263*f10a77bbSDavid C Somayajulu 264*f10a77bbSDavid C Somayajulu 265*f10a77bbSDavid C Somayajulu 266*f10a77bbSDavid C Somayajulu /* 267*f10a77bbSDavid C Somayajulu * Mailbox Command Response 268*f10a77bbSDavid C Somayajulu */ 269*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_SUCCESS 0x0001 270*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_RESPONSE_FAILURE 0x0002 271*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NO_CARD_CRB 0x0003 272*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NO_CARD_MEM 0x0004 273*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NO_CARD_RSRC 0x0005 274*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INVALID_ARGS 0x0006 275*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INVALID_ACTION 0x0007 276*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INVALID_STATE 0x0008 277*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NOT_SUPPORTED 0x0009 278*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NOT_PERMITTED 0x000A 279*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NOT_READY 0x000B 280*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_DOES_NOT_EXIST 0x000C 281*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_ALREADY_EXISTS 0x000D 282*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_BAD_SIGNATURE 0x000E 283*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_CMD_NOT_IMPLEMENTED 0x000F 284*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_CMD_INVALID 0x0010 285*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_TIMEOUT 0x0011 286*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_CMD_FAILED 0x0012 287*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_FATAL_TEMP 0x0013 288*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_MAX_EXCEEDED 0x0014 289*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_UNSPECIFIED 0x0015 290*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INTR_CREATE_FAILED 0x0017 291*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INTR_DELETE_FAILED 0x0018 292*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INTR_INVALID_OP 0x0019 293*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_IDC_INTRMD_RSP 0x001A 294*f10a77bbSDavid C Somayajulu 295*f10a77bbSDavid C Somayajulu #define Q8_MBX_CMD_VERSION (0x2 << 13) 296*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_STATUS(x) (((!(x >> 9)) || ((x >> 9) == 1)) ? 0: (x >> 9)) 297*f10a77bbSDavid C Somayajulu /* 298*f10a77bbSDavid C Somayajulu * Configure IP Address 299*f10a77bbSDavid C Somayajulu */ 300*f10a77bbSDavid C Somayajulu typedef struct _q80_config_ip_addr { 301*f10a77bbSDavid C Somayajulu uint16_t opcode; 302*f10a77bbSDavid C Somayajulu uint16_t count_version; 303*f10a77bbSDavid C Somayajulu 304*f10a77bbSDavid C Somayajulu uint8_t cmd; 305*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_ADD_IP 0x1 306*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_DEL_IP 0x2 307*f10a77bbSDavid C Somayajulu 308*f10a77bbSDavid C Somayajulu uint8_t ip_type; 309*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_V4 0x0 310*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_V6 0x1 311*f10a77bbSDavid C Somayajulu 312*f10a77bbSDavid C Somayajulu uint16_t rsrvd; 313*f10a77bbSDavid C Somayajulu union { 314*f10a77bbSDavid C Somayajulu struct { 315*f10a77bbSDavid C Somayajulu uint32_t addr; 316*f10a77bbSDavid C Somayajulu uint32_t rsrvd[3]; 317*f10a77bbSDavid C Somayajulu } ipv4; 318*f10a77bbSDavid C Somayajulu uint8_t ipv6_addr[16]; 319*f10a77bbSDavid C Somayajulu } u; 320*f10a77bbSDavid C Somayajulu } __packed q80_config_ip_addr_t; 321*f10a77bbSDavid C Somayajulu 322*f10a77bbSDavid C Somayajulu typedef struct _q80_config_ip_addr_rsp { 323*f10a77bbSDavid C Somayajulu uint16_t opcode; 324*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 325*f10a77bbSDavid C Somayajulu } __packed q80_config_ip_addr_rsp_t; 326*f10a77bbSDavid C Somayajulu 327*f10a77bbSDavid C Somayajulu /* 328*f10a77bbSDavid C Somayajulu * Configure Interrupt Command 329*f10a77bbSDavid C Somayajulu */ 330*f10a77bbSDavid C Somayajulu typedef struct _q80_intr { 331*f10a77bbSDavid C Somayajulu uint8_t cmd_type; 332*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_CREATE 0x1 333*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_DELETE 0x2 334*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_TYPE_LINE (0x1 << 4) 335*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_TYPE_MSI_X (0x3 << 4) 336*f10a77bbSDavid C Somayajulu 337*f10a77bbSDavid C Somayajulu uint8_t rsrvd; 338*f10a77bbSDavid C Somayajulu uint16_t msix_index; 339*f10a77bbSDavid C Somayajulu } __packed q80_intr_t; 340*f10a77bbSDavid C Somayajulu 341*f10a77bbSDavid C Somayajulu #define Q8_MAX_INTR_VECTORS 16 342*f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr { 343*f10a77bbSDavid C Somayajulu uint16_t opcode; 344*f10a77bbSDavid C Somayajulu uint16_t count_version; 345*f10a77bbSDavid C Somayajulu uint8_t nentries; 346*f10a77bbSDavid C Somayajulu uint8_t rsrvd[3]; 347*f10a77bbSDavid C Somayajulu q80_intr_t intr[Q8_MAX_INTR_VECTORS]; 348*f10a77bbSDavid C Somayajulu } __packed q80_config_intr_t; 349*f10a77bbSDavid C Somayajulu 350*f10a77bbSDavid C Somayajulu typedef struct _q80_intr_rsp { 351*f10a77bbSDavid C Somayajulu uint8_t status; 352*f10a77bbSDavid C Somayajulu uint8_t cmd; 353*f10a77bbSDavid C Somayajulu uint16_t intr_id; 354*f10a77bbSDavid C Somayajulu uint32_t intr_src; 355*f10a77bbSDavid C Somayajulu } q80_intr_rsp_t; 356*f10a77bbSDavid C Somayajulu 357*f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr_rsp { 358*f10a77bbSDavid C Somayajulu uint16_t opcode; 359*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 360*f10a77bbSDavid C Somayajulu uint8_t nentries; 361*f10a77bbSDavid C Somayajulu uint8_t rsrvd[3]; 362*f10a77bbSDavid C Somayajulu q80_intr_rsp_t intr[Q8_MAX_INTR_VECTORS]; 363*f10a77bbSDavid C Somayajulu } __packed q80_config_intr_rsp_t; 364*f10a77bbSDavid C Somayajulu 365*f10a77bbSDavid C Somayajulu /* 366*f10a77bbSDavid C Somayajulu * Configure LRO Flow Command 367*f10a77bbSDavid C Somayajulu */ 368*f10a77bbSDavid C Somayajulu typedef struct _q80_config_lro_flow { 369*f10a77bbSDavid C Somayajulu uint16_t opcode; 370*f10a77bbSDavid C Somayajulu uint16_t count_version; 371*f10a77bbSDavid C Somayajulu 372*f10a77bbSDavid C Somayajulu uint8_t cmd; 373*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_ADD 0x01 374*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_DELETE 0x02 375*f10a77bbSDavid C Somayajulu 376*f10a77bbSDavid C Somayajulu uint8_t type_ts; 377*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_IPV4 0x00 378*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_IPV6 0x01 379*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_TS_ABSENT 0x00 380*f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_TS_PRESENT 0x02 381*f10a77bbSDavid C Somayajulu 382*f10a77bbSDavid C Somayajulu uint16_t rsrvd; 383*f10a77bbSDavid C Somayajulu union { 384*f10a77bbSDavid C Somayajulu struct { 385*f10a77bbSDavid C Somayajulu uint32_t addr; 386*f10a77bbSDavid C Somayajulu uint32_t rsrvd[3]; 387*f10a77bbSDavid C Somayajulu } ipv4; 388*f10a77bbSDavid C Somayajulu uint8_t ipv6_addr[16]; 389*f10a77bbSDavid C Somayajulu } dst; 390*f10a77bbSDavid C Somayajulu union { 391*f10a77bbSDavid C Somayajulu struct { 392*f10a77bbSDavid C Somayajulu uint32_t addr; 393*f10a77bbSDavid C Somayajulu uint32_t rsrvd[3]; 394*f10a77bbSDavid C Somayajulu } ipv4; 395*f10a77bbSDavid C Somayajulu uint8_t ipv6_addr[16]; 396*f10a77bbSDavid C Somayajulu } src; 397*f10a77bbSDavid C Somayajulu uint16_t dst_port; 398*f10a77bbSDavid C Somayajulu uint16_t src_port; 399*f10a77bbSDavid C Somayajulu } __packed q80_config_lro_flow_t; 400*f10a77bbSDavid C Somayajulu 401*f10a77bbSDavid C Somayajulu typedef struct _q80_config_lro_flow_rsp { 402*f10a77bbSDavid C Somayajulu uint16_t opcode; 403*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 404*f10a77bbSDavid C Somayajulu } __packed q80_config_lro_flow_rsp_t; 405*f10a77bbSDavid C Somayajulu 406*f10a77bbSDavid C Somayajulu typedef struct _q80_set_max_mtu { 407*f10a77bbSDavid C Somayajulu uint16_t opcode; 408*f10a77bbSDavid C Somayajulu uint16_t count_version; 409*f10a77bbSDavid C Somayajulu uint32_t cntxt_id; 410*f10a77bbSDavid C Somayajulu uint32_t mtu; 411*f10a77bbSDavid C Somayajulu } __packed q80_set_max_mtu_t; 412*f10a77bbSDavid C Somayajulu 413*f10a77bbSDavid C Somayajulu typedef struct _q80_set_max_mtu_rsp { 414*f10a77bbSDavid C Somayajulu uint16_t opcode; 415*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 416*f10a77bbSDavid C Somayajulu } __packed q80_set_max_mtu_rsp_t; 417*f10a77bbSDavid C Somayajulu 418*f10a77bbSDavid C Somayajulu /* 419*f10a77bbSDavid C Somayajulu * Configure RSS 420*f10a77bbSDavid C Somayajulu */ 421*f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss { 422*f10a77bbSDavid C Somayajulu uint16_t opcode; 423*f10a77bbSDavid C Somayajulu uint16_t count_version; 424*f10a77bbSDavid C Somayajulu 425*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 426*f10a77bbSDavid C Somayajulu uint16_t rsrvd; 427*f10a77bbSDavid C Somayajulu 428*f10a77bbSDavid C Somayajulu uint8_t hash_type; 429*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV4_TCP_IP (0x3 << 4) 430*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV6_TCP_IP (0x3 << 6) 431*f10a77bbSDavid C Somayajulu 432*f10a77bbSDavid C Somayajulu uint8_t flags; 433*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_ENABLE_RSS (0x1) 434*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_USE_IND_TABLE (0x2) 435*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_TYPE_CRSS (0x4) 436*f10a77bbSDavid C Somayajulu 437*f10a77bbSDavid C Somayajulu uint16_t indtbl_mask; 438*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_INDTBL_MASK 0x7F 439*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_MULTI_RSS_VALID 0x8000 440*f10a77bbSDavid C Somayajulu 441*f10a77bbSDavid C Somayajulu uint32_t multi_rss; 442*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_MULTI_RSS_ENGINE_ASSIGN BIT_30 443*f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_USE_MULTI_RSS_ENGINES BIT_31 444*f10a77bbSDavid C Somayajulu 445*f10a77bbSDavid C Somayajulu uint64_t rss_key[5]; 446*f10a77bbSDavid C Somayajulu } __packed q80_config_rss_t; 447*f10a77bbSDavid C Somayajulu 448*f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss_rsp { 449*f10a77bbSDavid C Somayajulu uint16_t opcode; 450*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 451*f10a77bbSDavid C Somayajulu } __packed q80_config_rss_rsp_t; 452*f10a77bbSDavid C Somayajulu 453*f10a77bbSDavid C Somayajulu /* 454*f10a77bbSDavid C Somayajulu * Configure RSS Indirection Table 455*f10a77bbSDavid C Somayajulu */ 456*f10a77bbSDavid C Somayajulu #define Q8_RSS_IND_TBL_SIZE 40 457*f10a77bbSDavid C Somayajulu #define Q8_RSS_IND_TBL_MIN_IDX 0 458*f10a77bbSDavid C Somayajulu #define Q8_RSS_IND_TBL_MAX_IDX 127 459*f10a77bbSDavid C Somayajulu 460*f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss_ind_table { 461*f10a77bbSDavid C Somayajulu uint16_t opcode; 462*f10a77bbSDavid C Somayajulu uint16_t count_version; 463*f10a77bbSDavid C Somayajulu uint8_t start_idx; 464*f10a77bbSDavid C Somayajulu uint8_t end_idx; 465*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 466*f10a77bbSDavid C Somayajulu uint8_t ind_table[40]; 467*f10a77bbSDavid C Somayajulu } __packed q80_config_rss_ind_table_t; 468*f10a77bbSDavid C Somayajulu 469*f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss_ind_table_rsp { 470*f10a77bbSDavid C Somayajulu uint16_t opcode; 471*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 472*f10a77bbSDavid C Somayajulu } __packed q80_config_rss_ind_table_rsp_t; 473*f10a77bbSDavid C Somayajulu 474*f10a77bbSDavid C Somayajulu /* 475*f10a77bbSDavid C Somayajulu * Configure Interrupt Coalescing and Generation 476*f10a77bbSDavid C Somayajulu */ 477*f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr_coalesc { 478*f10a77bbSDavid C Somayajulu uint16_t opcode; 479*f10a77bbSDavid C Somayajulu uint16_t count_version; 480*f10a77bbSDavid C Somayajulu uint16_t flags; 481*f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_FLAGS_RCV 1 482*f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_FLAGS_XMT 2 483*f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_FLAGS_PERIODIC (1 << 3) 484*f10a77bbSDavid C Somayajulu 485*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 486*f10a77bbSDavid C Somayajulu uint16_t max_pkts; 487*f10a77bbSDavid C Somayajulu uint16_t max_mswait; 488*f10a77bbSDavid C Somayajulu uint8_t timer_type; 489*f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_TIMER_NONE 0 490*f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_TIMER_SINGLE 1 491*f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_TIMER_PERIODIC 2 492*f10a77bbSDavid C Somayajulu 493*f10a77bbSDavid C Somayajulu uint16_t sds_ring_mask; 494*f10a77bbSDavid C Somayajulu 495*f10a77bbSDavid C Somayajulu uint8_t rsrvd; 496*f10a77bbSDavid C Somayajulu uint32_t ms_timeout; 497*f10a77bbSDavid C Somayajulu } __packed q80_config_intr_coalesc_t; 498*f10a77bbSDavid C Somayajulu 499*f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr_coalesc_rsp { 500*f10a77bbSDavid C Somayajulu uint16_t opcode; 501*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 502*f10a77bbSDavid C Somayajulu } __packed q80_config_intr_coalesc_rsp_t; 503*f10a77bbSDavid C Somayajulu 504*f10a77bbSDavid C Somayajulu /* 505*f10a77bbSDavid C Somayajulu * Configure MAC Address 506*f10a77bbSDavid C Somayajulu */ 507*f10a77bbSDavid C Somayajulu typedef struct _q80_mac_addr { 508*f10a77bbSDavid C Somayajulu uint8_t addr[6]; 509*f10a77bbSDavid C Somayajulu uint16_t vlan_tci; 510*f10a77bbSDavid C Somayajulu } __packed q80_mac_addr_t; 511*f10a77bbSDavid C Somayajulu 512*f10a77bbSDavid C Somayajulu #define Q8_MAX_MAC_ADDRS 64 513*f10a77bbSDavid C Somayajulu 514*f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_addr { 515*f10a77bbSDavid C Somayajulu uint16_t opcode; 516*f10a77bbSDavid C Somayajulu uint16_t count_version; 517*f10a77bbSDavid C Somayajulu uint8_t cmd; 518*f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_ADD_MAC_ADDR 1 519*f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_DEL_MAC_ADDR 2 520*f10a77bbSDavid C Somayajulu 521*f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_CAM_BOTH (0x0 << 6) 522*f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_CAM_INGRESS (0x1 << 6) 523*f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_CAM_EGRESS (0x2 << 6) 524*f10a77bbSDavid C Somayajulu 525*f10a77bbSDavid C Somayajulu uint8_t nmac_entries; 526*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 527*f10a77bbSDavid C Somayajulu q80_mac_addr_t mac_addr[Q8_MAX_MAC_ADDRS]; 528*f10a77bbSDavid C Somayajulu } __packed q80_config_mac_addr_t; 529*f10a77bbSDavid C Somayajulu 530*f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_addr_rsp { 531*f10a77bbSDavid C Somayajulu uint16_t opcode; 532*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 533*f10a77bbSDavid C Somayajulu uint8_t cmd; 534*f10a77bbSDavid C Somayajulu uint8_t nmac_entries; 535*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 536*f10a77bbSDavid C Somayajulu uint32_t status[Q8_MAX_MAC_ADDRS]; 537*f10a77bbSDavid C Somayajulu } __packed q80_config_mac_addr_rsp_t; 538*f10a77bbSDavid C Somayajulu 539*f10a77bbSDavid C Somayajulu /* 540*f10a77bbSDavid C Somayajulu * Configure MAC Receive Mode 541*f10a77bbSDavid C Somayajulu */ 542*f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_rcv_mode { 543*f10a77bbSDavid C Somayajulu uint16_t opcode; 544*f10a77bbSDavid C Somayajulu uint16_t count_version; 545*f10a77bbSDavid C Somayajulu 546*f10a77bbSDavid C Somayajulu uint8_t mode; 547*f10a77bbSDavid C Somayajulu #define Q8_MBX_MAC_RCV_PROMISC_ENABLE 0x1 548*f10a77bbSDavid C Somayajulu #define Q8_MBX_MAC_ALL_MULTI_ENABLE 0x2 549*f10a77bbSDavid C Somayajulu 550*f10a77bbSDavid C Somayajulu uint8_t rsrvd; 551*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 552*f10a77bbSDavid C Somayajulu } __packed q80_config_mac_rcv_mode_t; 553*f10a77bbSDavid C Somayajulu 554*f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_rcv_mode_rsp { 555*f10a77bbSDavid C Somayajulu uint16_t opcode; 556*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 557*f10a77bbSDavid C Somayajulu } __packed q80_config_mac_rcv_mode_rsp_t; 558*f10a77bbSDavid C Somayajulu 559*f10a77bbSDavid C Somayajulu /* 560*f10a77bbSDavid C Somayajulu * Configure Firmware Controlled LRO 561*f10a77bbSDavid C Somayajulu */ 562*f10a77bbSDavid C Somayajulu typedef struct _q80_config_fw_lro { 563*f10a77bbSDavid C Somayajulu uint16_t opcode; 564*f10a77bbSDavid C Somayajulu uint16_t count_version; 565*f10a77bbSDavid C Somayajulu 566*f10a77bbSDavid C Somayajulu uint8_t flags; 567*f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV4 0x1 568*f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV6 0x2 569*f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV4_WO_DST_IP_CHK 0x4 570*f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV6_WO_DST_IP_CHK 0x8 571*f10a77bbSDavid C Somayajulu 572*f10a77bbSDavid C Somayajulu uint8_t rsrvd; 573*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 574*f10a77bbSDavid C Somayajulu } __packed q80_config_fw_lro_t; 575*f10a77bbSDavid C Somayajulu 576*f10a77bbSDavid C Somayajulu typedef struct _q80_config_fw_lro_rsp { 577*f10a77bbSDavid C Somayajulu uint16_t opcode; 578*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 579*f10a77bbSDavid C Somayajulu } __packed q80_config_fw_lro_rsp_t; 580*f10a77bbSDavid C Somayajulu 581*f10a77bbSDavid C Somayajulu /* 582*f10a77bbSDavid C Somayajulu * Minidump mailbox commands 583*f10a77bbSDavid C Somayajulu */ 584*f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_size { 585*f10a77bbSDavid C Somayajulu uint16_t opcode; 586*f10a77bbSDavid C Somayajulu uint16_t count_version; 587*f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_size_t; 588*f10a77bbSDavid C Somayajulu 589*f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_size_rsp { 590*f10a77bbSDavid C Somayajulu uint16_t opcode; 591*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 592*f10a77bbSDavid C Somayajulu uint32_t rsrvd; 593*f10a77bbSDavid C Somayajulu uint32_t templ_size; 594*f10a77bbSDavid C Somayajulu uint32_t templ_version; 595*f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_size_rsp_t; 596*f10a77bbSDavid C Somayajulu 597*f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_cmd { 598*f10a77bbSDavid C Somayajulu uint16_t opcode; 599*f10a77bbSDavid C Somayajulu uint16_t count_version; 600*f10a77bbSDavid C Somayajulu uint64_t buf_addr; /* physical address of buffer */ 601*f10a77bbSDavid C Somayajulu uint32_t buff_size; 602*f10a77bbSDavid C Somayajulu uint32_t offset; 603*f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_cmd_t; 604*f10a77bbSDavid C Somayajulu 605*f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_cmd_rsp { 606*f10a77bbSDavid C Somayajulu uint16_t opcode; 607*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 608*f10a77bbSDavid C Somayajulu uint32_t rsrvd; 609*f10a77bbSDavid C Somayajulu uint32_t templ_size; 610*f10a77bbSDavid C Somayajulu uint32_t buff_size; 611*f10a77bbSDavid C Somayajulu uint32_t offset; 612*f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_cmd_rsp_t; 613*f10a77bbSDavid C Somayajulu 614*f10a77bbSDavid C Somayajulu /* 615*f10a77bbSDavid C Somayajulu * Link Event Request Command 616*f10a77bbSDavid C Somayajulu */ 617*f10a77bbSDavid C Somayajulu typedef struct _q80_link_event { 618*f10a77bbSDavid C Somayajulu uint16_t opcode; 619*f10a77bbSDavid C Somayajulu uint16_t count_version; 620*f10a77bbSDavid C Somayajulu uint8_t cmd; 621*f10a77bbSDavid C Somayajulu #define Q8_LINK_EVENT_CMD_STOP_PERIODIC 0 622*f10a77bbSDavid C Somayajulu #define Q8_LINK_EVENT_CMD_ENABLE_ASYNC 1 623*f10a77bbSDavid C Somayajulu 624*f10a77bbSDavid C Somayajulu uint8_t flags; 625*f10a77bbSDavid C Somayajulu #define Q8_LINK_EVENT_FLAGS_SEND_RSP 1 626*f10a77bbSDavid C Somayajulu 627*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 628*f10a77bbSDavid C Somayajulu } __packed q80_link_event_t; 629*f10a77bbSDavid C Somayajulu 630*f10a77bbSDavid C Somayajulu typedef struct _q80_link_event_rsp { 631*f10a77bbSDavid C Somayajulu uint16_t opcode; 632*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 633*f10a77bbSDavid C Somayajulu } __packed q80_link_event_rsp_t; 634*f10a77bbSDavid C Somayajulu 635*f10a77bbSDavid C Somayajulu /* 636*f10a77bbSDavid C Somayajulu * Get Statistics Command 637*f10a77bbSDavid C Somayajulu */ 638*f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_stats { 639*f10a77bbSDavid C Somayajulu uint64_t total_bytes; 640*f10a77bbSDavid C Somayajulu uint64_t total_pkts; 641*f10a77bbSDavid C Somayajulu uint64_t lro_pkt_count; 642*f10a77bbSDavid C Somayajulu uint64_t sw_pkt_count; 643*f10a77bbSDavid C Somayajulu uint64_t ip_chksum_err; 644*f10a77bbSDavid C Somayajulu uint64_t pkts_wo_acntxts; 645*f10a77bbSDavid C Somayajulu uint64_t pkts_dropped_no_sds_card; 646*f10a77bbSDavid C Somayajulu uint64_t pkts_dropped_no_sds_host; 647*f10a77bbSDavid C Somayajulu uint64_t oversized_pkts; 648*f10a77bbSDavid C Somayajulu uint64_t pkts_dropped_no_rds; 649*f10a77bbSDavid C Somayajulu uint64_t unxpctd_mcast_pkts; 650*f10a77bbSDavid C Somayajulu uint64_t re1_fbq_error; 651*f10a77bbSDavid C Somayajulu uint64_t invalid_mac_addr; 652*f10a77bbSDavid C Somayajulu uint64_t rds_prime_trys; 653*f10a77bbSDavid C Somayajulu uint64_t rds_prime_success; 654*f10a77bbSDavid C Somayajulu uint64_t lro_flows_added; 655*f10a77bbSDavid C Somayajulu uint64_t lro_flows_deleted; 656*f10a77bbSDavid C Somayajulu uint64_t lro_flows_active; 657*f10a77bbSDavid C Somayajulu uint64_t pkts_droped_unknown; 658*f10a77bbSDavid C Somayajulu } __packed q80_rcv_stats_t; 659*f10a77bbSDavid C Somayajulu 660*f10a77bbSDavid C Somayajulu typedef struct _q80_xmt_stats { 661*f10a77bbSDavid C Somayajulu uint64_t total_bytes; 662*f10a77bbSDavid C Somayajulu uint64_t total_pkts; 663*f10a77bbSDavid C Somayajulu uint64_t errors; 664*f10a77bbSDavid C Somayajulu uint64_t pkts_dropped; 665*f10a77bbSDavid C Somayajulu uint64_t switch_pkts; 666*f10a77bbSDavid C Somayajulu uint64_t num_buffers; 667*f10a77bbSDavid C Somayajulu } __packed q80_xmt_stats_t; 668*f10a77bbSDavid C Somayajulu 669*f10a77bbSDavid C Somayajulu typedef struct _q80_mac_stats { 670*f10a77bbSDavid C Somayajulu uint64_t xmt_frames; 671*f10a77bbSDavid C Somayajulu uint64_t xmt_bytes; 672*f10a77bbSDavid C Somayajulu uint64_t xmt_mcast_pkts; 673*f10a77bbSDavid C Somayajulu uint64_t xmt_bcast_pkts; 674*f10a77bbSDavid C Somayajulu uint64_t xmt_pause_frames; 675*f10a77bbSDavid C Somayajulu uint64_t xmt_cntrl_pkts; 676*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_64bytes; 677*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_127bytes; 678*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_255bytes; 679*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_511bytes; 680*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_1023bytes; 681*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_1518bytes; 682*f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_gt_1518bytes; 683*f10a77bbSDavid C Somayajulu uint64_t rsrvd0[3]; 684*f10a77bbSDavid C Somayajulu uint64_t rcv_frames; 685*f10a77bbSDavid C Somayajulu uint64_t rcv_bytes; 686*f10a77bbSDavid C Somayajulu uint64_t rcv_mcast_pkts; 687*f10a77bbSDavid C Somayajulu uint64_t rcv_bcast_pkts; 688*f10a77bbSDavid C Somayajulu uint64_t rcv_pause_frames; 689*f10a77bbSDavid C Somayajulu uint64_t rcv_cntrl_pkts; 690*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_64bytes; 691*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_127bytes; 692*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_255bytes; 693*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_511bytes; 694*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_1023bytes; 695*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_1518bytes; 696*f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_gt_1518bytes; 697*f10a77bbSDavid C Somayajulu uint64_t rsrvd1[3]; 698*f10a77bbSDavid C Somayajulu uint64_t rcv_len_error; 699*f10a77bbSDavid C Somayajulu uint64_t rcv_len_small; 700*f10a77bbSDavid C Somayajulu uint64_t rcv_len_large; 701*f10a77bbSDavid C Somayajulu uint64_t rcv_jabber; 702*f10a77bbSDavid C Somayajulu uint64_t rcv_dropped; 703*f10a77bbSDavid C Somayajulu uint64_t fcs_error; 704*f10a77bbSDavid C Somayajulu uint64_t align_error; 705*f10a77bbSDavid C Somayajulu } __packed q80_mac_stats_t; 706*f10a77bbSDavid C Somayajulu 707*f10a77bbSDavid C Somayajulu typedef struct _q80_get_stats { 708*f10a77bbSDavid C Somayajulu uint16_t opcode; 709*f10a77bbSDavid C Somayajulu uint16_t count_version; 710*f10a77bbSDavid C Somayajulu 711*f10a77bbSDavid C Somayajulu uint32_t cmd; 712*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_CLEAR 0x01 713*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_RCV 0x00 714*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_XMT 0x02 715*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_CNTXT 0x00 716*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_MAC 0x04 717*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_FUNC 0x08 718*f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_VPORT 0x0C 719*f10a77bbSDavid C Somayajulu 720*f10a77bbSDavid C Somayajulu } __packed q80_get_stats_t; 721*f10a77bbSDavid C Somayajulu 722*f10a77bbSDavid C Somayajulu typedef struct _q80_get_stats_rsp { 723*f10a77bbSDavid C Somayajulu uint16_t opcode; 724*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 725*f10a77bbSDavid C Somayajulu uint32_t cmd; 726*f10a77bbSDavid C Somayajulu union { 727*f10a77bbSDavid C Somayajulu q80_rcv_stats_t rcv; 728*f10a77bbSDavid C Somayajulu q80_xmt_stats_t xmt; 729*f10a77bbSDavid C Somayajulu q80_mac_stats_t mac; 730*f10a77bbSDavid C Somayajulu } u; 731*f10a77bbSDavid C Somayajulu } __packed q80_get_stats_rsp_t; 732*f10a77bbSDavid C Somayajulu 733*f10a77bbSDavid C Somayajulu /* 734*f10a77bbSDavid C Somayajulu * Init NIC Function 735*f10a77bbSDavid C Somayajulu * Used to Register DCBX Configuration Change AEN 736*f10a77bbSDavid C Somayajulu */ 737*f10a77bbSDavid C Somayajulu typedef struct _q80_init_nic_func { 738*f10a77bbSDavid C Somayajulu uint16_t opcode; 739*f10a77bbSDavid C Somayajulu uint16_t count_version; 740*f10a77bbSDavid C Somayajulu 741*f10a77bbSDavid C Somayajulu uint32_t options; 742*f10a77bbSDavid C Somayajulu #define Q8_INIT_NIC_REG_DCBX_CHNG_AEN 0x02 743*f10a77bbSDavid C Somayajulu #define Q8_INIT_NIC_REG_SFP_CHNG_AEN 0x04 744*f10a77bbSDavid C Somayajulu 745*f10a77bbSDavid C Somayajulu } __packed q80_init_nic_func_t; 746*f10a77bbSDavid C Somayajulu 747*f10a77bbSDavid C Somayajulu typedef struct _q80_init_nic_func_rsp { 748*f10a77bbSDavid C Somayajulu uint16_t opcode; 749*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 750*f10a77bbSDavid C Somayajulu } __packed q80_init_nic_func_rsp_t; 751*f10a77bbSDavid C Somayajulu 752*f10a77bbSDavid C Somayajulu /* 753*f10a77bbSDavid C Somayajulu * Stop NIC Function 754*f10a77bbSDavid C Somayajulu * Used to DeRegister DCBX Configuration Change AEN 755*f10a77bbSDavid C Somayajulu */ 756*f10a77bbSDavid C Somayajulu typedef struct _q80_stop_nic_func { 757*f10a77bbSDavid C Somayajulu uint16_t opcode; 758*f10a77bbSDavid C Somayajulu uint16_t count_version; 759*f10a77bbSDavid C Somayajulu 760*f10a77bbSDavid C Somayajulu uint32_t options; 761*f10a77bbSDavid C Somayajulu #define Q8_STOP_NIC_DEREG_DCBX_CHNG_AEN 0x02 762*f10a77bbSDavid C Somayajulu #define Q8_STOP_NIC_DEREG_SFP_CHNG_AEN 0x04 763*f10a77bbSDavid C Somayajulu 764*f10a77bbSDavid C Somayajulu } __packed q80_stop_nic_func_t; 765*f10a77bbSDavid C Somayajulu 766*f10a77bbSDavid C Somayajulu typedef struct _q80_stop_nic_func_rsp { 767*f10a77bbSDavid C Somayajulu uint16_t opcode; 768*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 769*f10a77bbSDavid C Somayajulu } __packed q80_stop_nic_func_rsp_t; 770*f10a77bbSDavid C Somayajulu 771*f10a77bbSDavid C Somayajulu /* 772*f10a77bbSDavid C Somayajulu * Query Firmware DCBX Capabilities 773*f10a77bbSDavid C Somayajulu */ 774*f10a77bbSDavid C Somayajulu typedef struct _q80_query_fw_dcbx_caps { 775*f10a77bbSDavid C Somayajulu uint16_t opcode; 776*f10a77bbSDavid C Somayajulu uint16_t count_version; 777*f10a77bbSDavid C Somayajulu } __packed q80_query_fw_dcbx_caps_t; 778*f10a77bbSDavid C Somayajulu 779*f10a77bbSDavid C Somayajulu typedef struct _q80_query_fw_dcbx_caps_rsp { 780*f10a77bbSDavid C Somayajulu uint16_t opcode; 781*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 782*f10a77bbSDavid C Somayajulu 783*f10a77bbSDavid C Somayajulu uint32_t dcbx_caps; 784*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_TSA 0x00000001 785*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_ETS 0x00000002 786*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_DCBX_CEE_1_01 0x00000004 787*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_DCBX_IEEE_1_0 0x00000008 788*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_MAX_TC_MASK 0x00F00000 789*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_MAX_ETS_TC_MASK 0x0F000000 790*f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_MAX_PFC_TC_MASK 0xF0000000 791*f10a77bbSDavid C Somayajulu 792*f10a77bbSDavid C Somayajulu } __packed q80_query_fw_dcbx_caps_rsp_t; 793*f10a77bbSDavid C Somayajulu 794*f10a77bbSDavid C Somayajulu /* 795*f10a77bbSDavid C Somayajulu * Set Port Configuration command 796*f10a77bbSDavid C Somayajulu * Used to set Ethernet Standard Pause values 797*f10a77bbSDavid C Somayajulu */ 798*f10a77bbSDavid C Somayajulu 799*f10a77bbSDavid C Somayajulu typedef struct _q80_set_port_cfg { 800*f10a77bbSDavid C Somayajulu uint16_t opcode; 801*f10a77bbSDavid C Somayajulu uint16_t count_version; 802*f10a77bbSDavid C Somayajulu 803*f10a77bbSDavid C Somayajulu uint32_t cfg_bits; 804*f10a77bbSDavid C Somayajulu 805*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_MASK (0x7 << 1) 806*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_NONE (0x0 << 1) 807*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_HSS (0x2 << 1) 808*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_PHY (0x3 << 1) 809*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_EXT (0x4 << 1) 810*f10a77bbSDavid C Somayajulu 811*f10a77bbSDavid C Somayajulu #define Q8_VALID_LOOPBACK_MODE(mode) \ 812*f10a77bbSDavid C Somayajulu (((mode) == Q8_PORT_CFG_BITS_LOOPBACK_MODE_NONE) || \ 813*f10a77bbSDavid C Somayajulu (((mode) >= Q8_PORT_CFG_BITS_LOOPBACK_MODE_HSS) && \ 814*f10a77bbSDavid C Somayajulu ((mode) <= Q8_PORT_CFG_BITS_LOOPBACK_MODE_EXT))) 815*f10a77bbSDavid C Somayajulu 816*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_DCBX_ENABLE BIT_4 817*f10a77bbSDavid C Somayajulu 818*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_CFG_MASK (0x3 << 5) 819*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_DISABLED (0x0 << 5) 820*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_STD (0x1 << 5) 821*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_PPM (0x2 << 5) 822*f10a77bbSDavid C Somayajulu 823*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_10MB BIT_8 824*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_100MB BIT_9 825*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_1GB BIT_10 826*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_10GB BIT_11 827*f10a77bbSDavid C Somayajulu 828*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_AUTONEG BIT_15 829*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_XMT_DISABLE BIT_17 830*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_FEC_RQSTD BIT_18 831*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_EEE_RQSTD BIT_19 832*f10a77bbSDavid C Somayajulu 833*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_DIR_MASK (0x3 << 20) 834*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_XMT_RCV (0x0 << 20) 835*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_XMT (0x1 << 20) 836*f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_RCV (0x2 << 20) 837*f10a77bbSDavid C Somayajulu 838*f10a77bbSDavid C Somayajulu } __packed q80_set_port_cfg_t; 839*f10a77bbSDavid C Somayajulu 840*f10a77bbSDavid C Somayajulu typedef struct _q80_set_port_cfg_rsp { 841*f10a77bbSDavid C Somayajulu uint16_t opcode; 842*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 843*f10a77bbSDavid C Somayajulu } __packed q80_set_port_cfg_rsp_t; 844*f10a77bbSDavid C Somayajulu 845*f10a77bbSDavid C Somayajulu /* 846*f10a77bbSDavid C Somayajulu * Get Port Configuration Command 847*f10a77bbSDavid C Somayajulu */ 848*f10a77bbSDavid C Somayajulu 849*f10a77bbSDavid C Somayajulu typedef struct _q80_get_port_cfg { 850*f10a77bbSDavid C Somayajulu uint16_t opcode; 851*f10a77bbSDavid C Somayajulu uint16_t count_version; 852*f10a77bbSDavid C Somayajulu } __packed q80_get_port_cfg_t; 853*f10a77bbSDavid C Somayajulu 854*f10a77bbSDavid C Somayajulu typedef struct _q80_get_port_cfg_rsp { 855*f10a77bbSDavid C Somayajulu uint16_t opcode; 856*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 857*f10a77bbSDavid C Somayajulu 858*f10a77bbSDavid C Somayajulu uint32_t cfg_bits; /* same as in q80_set_port_cfg_t */ 859*f10a77bbSDavid C Somayajulu 860*f10a77bbSDavid C Somayajulu uint8_t phys_port_type; 861*f10a77bbSDavid C Somayajulu uint8_t rsvd[3]; 862*f10a77bbSDavid C Somayajulu } __packed q80_get_port_cfg_rsp_t; 863*f10a77bbSDavid C Somayajulu 864*f10a77bbSDavid C Somayajulu /* 865*f10a77bbSDavid C Somayajulu * Get Link Status Command 866*f10a77bbSDavid C Somayajulu * Used to get current PAUSE values for the port 867*f10a77bbSDavid C Somayajulu */ 868*f10a77bbSDavid C Somayajulu 869*f10a77bbSDavid C Somayajulu typedef struct _q80_get_link_status { 870*f10a77bbSDavid C Somayajulu uint16_t opcode; 871*f10a77bbSDavid C Somayajulu uint16_t count_version; 872*f10a77bbSDavid C Somayajulu } __packed q80_get_link_status_t; 873*f10a77bbSDavid C Somayajulu 874*f10a77bbSDavid C Somayajulu typedef struct _q80_get_link_status_rsp { 875*f10a77bbSDavid C Somayajulu uint16_t opcode; 876*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 877*f10a77bbSDavid C Somayajulu 878*f10a77bbSDavid C Somayajulu uint32_t cfg_bits; 879*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_UP BIT_0 880*f10a77bbSDavid C Somayajulu 881*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_MASK (0x7 << 3) 882*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_UNKNOWN (0x0 << 3) 883*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_10MB (0x1 << 3) 884*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_100MB (0x2 << 3) 885*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_1GB (0x3 << 3) 886*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_10GB (0x4 << 3) 887*f10a77bbSDavid C Somayajulu 888*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_MASK (0x3 << 6) 889*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_DISABLE (0x0 << 6) 890*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_STD (0x1 << 6) 891*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_PPM (0x2 << 6) 892*f10a77bbSDavid C Somayajulu 893*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_MASK (0x7 << 8) 894*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_NONE (0x0 << 6) 895*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_HSS (0x2 << 6) 896*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_PHY (0x3 << 6) 897*f10a77bbSDavid C Somayajulu 898*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_FEC_ENABLED BIT_12 899*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_EEE_ENABLED BIT_13 900*f10a77bbSDavid C Somayajulu 901*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_DIR_MASK (0x3 << 20) 902*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_NONE (0x0 << 20) 903*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_XMT (0x1 << 20) 904*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_RCV (0x2 << 20) 905*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_XMT_RCV (0x3 << 20) 906*f10a77bbSDavid C Somayajulu 907*f10a77bbSDavid C Somayajulu uint32_t link_state; 908*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_LOSS_OF_SIGNAL BIT_0 909*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_PORT_RST_DONE BIT_3 910*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_PHY_LINK_DOWN BIT_4 911*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_PCS_LINK_DOWN BIT_5 912*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_MAC_LOCAL_FAULT BIT_6 913*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_MAC_REMOTE_FAULT BIT_7 914*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_XMT_DISABLED BIT_9 915*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_XMT_FAULT BIT_10 916*f10a77bbSDavid C Somayajulu 917*f10a77bbSDavid C Somayajulu uint32_t sfp_info; 918*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_MASK 0x3 919*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_NOT_EXPECTED 0x0 920*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_NONE 0x1 921*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_INVALID 0x2 922*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_VALID 0x3 923*f10a77bbSDavid C Somayajulu 924*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_MASK (0x3 << 2) 925*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_UNREC_TRSVR (0x0 << 2) 926*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_NOT_QLOGIC (0x1 << 2) 927*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_SPEED_FAILED (0x2 << 2) 928*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_ACCESS_ERROR (0x3 << 2) 929*f10a77bbSDavid C Somayajulu 930*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_TYPE_MASK (0x1F << 4) 931*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_NONE (0x00 << 4) 932*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBLRM (0x01 << 4) 933*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBLR (0x02 << 4) 934*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBSR (0x03 << 4) 935*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBC_P (0x04 << 4) 936*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBC_AL (0x05 << 4) 937*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBC_PL (0x06 << 4) 938*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBSX (0x07 << 4) 939*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBLX (0x08 << 4) 940*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBCX (0x09 << 4) 941*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBT (0x0A << 4) 942*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBC_PL (0x0B << 4) 943*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_UNKNOWN (0x0F << 4) 944*f10a77bbSDavid C Somayajulu 945*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MULTI_RATE_MOD BIT_9 946*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_XMT_FAULT BIT_10 947*f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_COPPER_CBL_LENGTH_MASK (0xFF << 16) 948*f10a77bbSDavid C Somayajulu 949*f10a77bbSDavid C Somayajulu } __packed q80_get_link_status_rsp_t; 950*f10a77bbSDavid C Somayajulu 951*f10a77bbSDavid C Somayajulu 952*f10a77bbSDavid C Somayajulu /* 953*f10a77bbSDavid C Somayajulu * Transmit Related Definitions 954*f10a77bbSDavid C Somayajulu */ 955*f10a77bbSDavid C Somayajulu /* Max# of TX Rings per Tx Create Cntxt Mbx Cmd*/ 956*f10a77bbSDavid C Somayajulu #define MAX_TCNTXT_RINGS 8 957*f10a77bbSDavid C Somayajulu 958*f10a77bbSDavid C Somayajulu /* 959*f10a77bbSDavid C Somayajulu * Transmit Context - Q8_CMD_CREATE_TX_CNTXT Command Configuration Data 960*f10a77bbSDavid C Somayajulu */ 961*f10a77bbSDavid C Somayajulu 962*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_tx_ring { 963*f10a77bbSDavid C Somayajulu uint64_t paddr; 964*f10a77bbSDavid C Somayajulu uint64_t tx_consumer; 965*f10a77bbSDavid C Somayajulu uint16_t nentries; 966*f10a77bbSDavid C Somayajulu uint16_t intr_id; 967*f10a77bbSDavid C Somayajulu uint8_t intr_src_bit; 968*f10a77bbSDavid C Somayajulu uint8_t rsrvd[3]; 969*f10a77bbSDavid C Somayajulu } __packed q80_rq_tx_ring_t; 970*f10a77bbSDavid C Somayajulu 971*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_tx_cntxt { 972*f10a77bbSDavid C Somayajulu uint16_t opcode; 973*f10a77bbSDavid C Somayajulu uint16_t count_version; 974*f10a77bbSDavid C Somayajulu 975*f10a77bbSDavid C Somayajulu uint32_t cap0; 976*f10a77bbSDavid C Somayajulu #define Q8_TX_CNTXT_CAP0_BASEFW (1 << 0) 977*f10a77bbSDavid C Somayajulu #define Q8_TX_CNTXT_CAP0_LSO (1 << 6) 978*f10a77bbSDavid C Somayajulu #define Q8_TX_CNTXT_CAP0_TC (1 << 25) 979*f10a77bbSDavid C Somayajulu 980*f10a77bbSDavid C Somayajulu uint32_t cap1; 981*f10a77bbSDavid C Somayajulu uint32_t cap2; 982*f10a77bbSDavid C Somayajulu uint32_t cap3; 983*f10a77bbSDavid C Somayajulu uint8_t ntx_rings; 984*f10a77bbSDavid C Somayajulu uint8_t traffic_class; /* bits 8-10; others reserved */ 985*f10a77bbSDavid C Somayajulu uint16_t tx_vpid; 986*f10a77bbSDavid C Somayajulu q80_rq_tx_ring_t tx_ring[MAX_TCNTXT_RINGS]; 987*f10a77bbSDavid C Somayajulu } __packed q80_rq_tx_cntxt_t; 988*f10a77bbSDavid C Somayajulu 989*f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_tx_ring { 990*f10a77bbSDavid C Somayajulu uint32_t prod_index; 991*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 992*f10a77bbSDavid C Somayajulu uint8_t state; 993*f10a77bbSDavid C Somayajulu uint8_t rsrvd; 994*f10a77bbSDavid C Somayajulu } q80_rsp_tx_ring_t; 995*f10a77bbSDavid C Somayajulu 996*f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_tx_cntxt { 997*f10a77bbSDavid C Somayajulu uint16_t opcode; 998*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 999*f10a77bbSDavid C Somayajulu uint8_t ntx_rings; 1000*f10a77bbSDavid C Somayajulu uint8_t phy_port; 1001*f10a77bbSDavid C Somayajulu uint8_t virt_port; 1002*f10a77bbSDavid C Somayajulu uint8_t rsrvd; 1003*f10a77bbSDavid C Somayajulu q80_rsp_tx_ring_t tx_ring[MAX_TCNTXT_RINGS]; 1004*f10a77bbSDavid C Somayajulu } __packed q80_rsp_tx_cntxt_t; 1005*f10a77bbSDavid C Somayajulu 1006*f10a77bbSDavid C Somayajulu typedef struct _q80_tx_cntxt_destroy { 1007*f10a77bbSDavid C Somayajulu uint16_t opcode; 1008*f10a77bbSDavid C Somayajulu uint16_t count_version; 1009*f10a77bbSDavid C Somayajulu uint32_t cntxt_id; 1010*f10a77bbSDavid C Somayajulu } __packed q80_tx_cntxt_destroy_t; 1011*f10a77bbSDavid C Somayajulu 1012*f10a77bbSDavid C Somayajulu typedef struct _q80_tx_cntxt_destroy_rsp { 1013*f10a77bbSDavid C Somayajulu uint16_t opcode; 1014*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1015*f10a77bbSDavid C Somayajulu } __packed q80_tx_cntxt_destroy_rsp_t; 1016*f10a77bbSDavid C Somayajulu 1017*f10a77bbSDavid C Somayajulu /* 1018*f10a77bbSDavid C Somayajulu * Transmit Command Descriptor 1019*f10a77bbSDavid C Somayajulu * These commands are issued on the Transmit Ring associated with a Transmit 1020*f10a77bbSDavid C Somayajulu * context 1021*f10a77bbSDavid C Somayajulu */ 1022*f10a77bbSDavid C Somayajulu typedef struct _q80_tx_cmd { 1023*f10a77bbSDavid C Somayajulu uint8_t tcp_hdr_off; /* TCP Header Offset */ 1024*f10a77bbSDavid C Somayajulu uint8_t ip_hdr_off; /* IP Header Offset */ 1025*f10a77bbSDavid C Somayajulu uint16_t flags_opcode; /* Bits 0-6: flags; 7-12: opcode */ 1026*f10a77bbSDavid C Somayajulu 1027*f10a77bbSDavid C Somayajulu /* flags field */ 1028*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_MULTICAST 0x01 1029*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_LSO_TSO 0x02 1030*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_VLAN_TAGGED 0x10 1031*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_HW_VLAN_ID 0x40 1032*f10a77bbSDavid C Somayajulu 1033*f10a77bbSDavid C Somayajulu /* opcode field */ 1034*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_UDP_CHKSUM_IPV6 (0xC << 7) 1035*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_CHKSUM_IPV6 (0xB << 7) 1036*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_LSO_IPV6 (0x6 << 7) 1037*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_LSO (0x5 << 7) 1038*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_UDP_CHKSUM (0x3 << 7) 1039*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_CHKSUM (0x2 << 7) 1040*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_ETHER (0x1 << 7) 1041*f10a77bbSDavid C Somayajulu 1042*f10a77bbSDavid C Somayajulu uint8_t n_bufs; /* # of data segs in data buffer */ 1043*f10a77bbSDavid C Somayajulu uint8_t data_len_lo; /* data length lower 8 bits */ 1044*f10a77bbSDavid C Somayajulu uint16_t data_len_hi; /* data length upper 16 bits */ 1045*f10a77bbSDavid C Somayajulu 1046*f10a77bbSDavid C Somayajulu uint64_t buf2_addr; /* buffer 2 address */ 1047*f10a77bbSDavid C Somayajulu 1048*f10a77bbSDavid C Somayajulu uint16_t rsrvd0; 1049*f10a77bbSDavid C Somayajulu uint16_t mss; /* MSS for this packet */ 1050*f10a77bbSDavid C Somayajulu uint8_t cntxtid; /* Bits 7-4: ContextId; 3-0: reserved */ 1051*f10a77bbSDavid C Somayajulu 1052*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_PORT_CNXTID(c_id) ((c_id & 0xF) << 4) 1053*f10a77bbSDavid C Somayajulu 1054*f10a77bbSDavid C Somayajulu uint8_t total_hdr_len; /* MAC+IP+TCP Header Length for LSO */ 1055*f10a77bbSDavid C Somayajulu uint16_t rsrvd1; 1056*f10a77bbSDavid C Somayajulu 1057*f10a77bbSDavid C Somayajulu uint64_t buf3_addr; /* buffer 3 address */ 1058*f10a77bbSDavid C Somayajulu uint64_t buf1_addr; /* buffer 1 address */ 1059*f10a77bbSDavid C Somayajulu 1060*f10a77bbSDavid C Somayajulu uint16_t buf1_len; /* length of buffer 1 */ 1061*f10a77bbSDavid C Somayajulu uint16_t buf2_len; /* length of buffer 2 */ 1062*f10a77bbSDavid C Somayajulu uint16_t buf3_len; /* length of buffer 3 */ 1063*f10a77bbSDavid C Somayajulu uint16_t buf4_len; /* length of buffer 4 */ 1064*f10a77bbSDavid C Somayajulu 1065*f10a77bbSDavid C Somayajulu uint64_t buf4_addr; /* buffer 4 address */ 1066*f10a77bbSDavid C Somayajulu 1067*f10a77bbSDavid C Somayajulu uint32_t rsrvd2; 1068*f10a77bbSDavid C Somayajulu uint16_t rsrvd3; 1069*f10a77bbSDavid C Somayajulu uint16_t vlan_tci; /* VLAN TCI when hw tagging is enabled*/ 1070*f10a77bbSDavid C Somayajulu 1071*f10a77bbSDavid C Somayajulu } __packed q80_tx_cmd_t; /* 64 bytes */ 1072*f10a77bbSDavid C Somayajulu 1073*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_MAX_SEGMENTS 4 1074*f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_TSO_ALIGN 2 1075*f10a77bbSDavid C Somayajulu #define Q8_TX_MAX_NON_TSO_SEGS 62 1076*f10a77bbSDavid C Somayajulu 1077*f10a77bbSDavid C Somayajulu 1078*f10a77bbSDavid C Somayajulu /* 1079*f10a77bbSDavid C Somayajulu * Receive Related Definitions 1080*f10a77bbSDavid C Somayajulu */ 1081*f10a77bbSDavid C Somayajulu #define MAX_RDS_RING_SETS 8 /* Max# of Receive Descriptor Rings */ 1082*f10a77bbSDavid C Somayajulu #define MAX_SDS_RINGS 4 /* Max# of Status Descriptor Rings */ 1083*f10a77bbSDavid C Somayajulu 1084*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_sds_ring { 1085*f10a77bbSDavid C Somayajulu uint64_t paddr; /* physical addr of status ring in system memory */ 1086*f10a77bbSDavid C Somayajulu uint64_t hdr_split1; 1087*f10a77bbSDavid C Somayajulu uint64_t hdr_split2; 1088*f10a77bbSDavid C Somayajulu uint16_t size; /* number of entries in status ring */ 1089*f10a77bbSDavid C Somayajulu uint16_t hdr_split1_size; 1090*f10a77bbSDavid C Somayajulu uint16_t hdr_split2_size; 1091*f10a77bbSDavid C Somayajulu uint16_t hdr_split_count; 1092*f10a77bbSDavid C Somayajulu uint16_t intr_id; 1093*f10a77bbSDavid C Somayajulu uint8_t intr_src_bit; 1094*f10a77bbSDavid C Somayajulu uint8_t rsrvd[5]; 1095*f10a77bbSDavid C Somayajulu } __packed q80_rq_sds_ring_t; /* 10 32bit words */ 1096*f10a77bbSDavid C Somayajulu 1097*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_rds_ring { 1098*f10a77bbSDavid C Somayajulu uint64_t paddr_std; /* physical addr of rcv ring in system memory */ 1099*f10a77bbSDavid C Somayajulu uint64_t paddr_jumbo; /* physical addr of rcv ring in system memory */ 1100*f10a77bbSDavid C Somayajulu uint16_t std_bsize; 1101*f10a77bbSDavid C Somayajulu uint16_t std_nentries; 1102*f10a77bbSDavid C Somayajulu uint16_t jumbo_bsize; 1103*f10a77bbSDavid C Somayajulu uint16_t jumbo_nentries; 1104*f10a77bbSDavid C Somayajulu } __packed q80_rq_rds_ring_t; /* 6 32bit words */ 1105*f10a77bbSDavid C Somayajulu 1106*f10a77bbSDavid C Somayajulu #define MAX_RCNTXT_SDS_RINGS 8 1107*f10a77bbSDavid C Somayajulu 1108*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_rcv_cntxt { 1109*f10a77bbSDavid C Somayajulu uint16_t opcode; 1110*f10a77bbSDavid C Somayajulu uint16_t count_version; 1111*f10a77bbSDavid C Somayajulu uint32_t cap0; 1112*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_BASEFW (1 << 0) 1113*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_MULTI_RDS (1 << 1) 1114*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_LRO (1 << 5) 1115*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_HW_LRO (1 << 10) 1116*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_VLAN_ALIGN (1 << 14) 1117*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_RSS (1 << 15) 1118*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_MSFT_RSS (1 << 16) 1119*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_SGL_JUMBO (1 << 18) 1120*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_SGL_LRO (1 << 19) 1121*f10a77bbSDavid C Somayajulu 1122*f10a77bbSDavid C Somayajulu uint32_t cap1; 1123*f10a77bbSDavid C Somayajulu uint32_t cap2; 1124*f10a77bbSDavid C Somayajulu uint32_t cap3; 1125*f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1126*f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1127*f10a77bbSDavid C Somayajulu uint16_t rds_producer_mode; 1128*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_RDS_PROD_MODE_UNIQUE 0 1129*f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_RDS_PROD_MODE_SHARED 1 1130*f10a77bbSDavid C Somayajulu 1131*f10a77bbSDavid C Somayajulu uint16_t rcv_vpid; 1132*f10a77bbSDavid C Somayajulu uint16_t rsrvd0; 1133*f10a77bbSDavid C Somayajulu uint32_t rsrvd1; 1134*f10a77bbSDavid C Somayajulu q80_rq_sds_ring_t sds[MAX_RCNTXT_SDS_RINGS]; 1135*f10a77bbSDavid C Somayajulu q80_rq_rds_ring_t rds[MAX_RDS_RING_SETS]; 1136*f10a77bbSDavid C Somayajulu } __packed q80_rq_rcv_cntxt_t; 1137*f10a77bbSDavid C Somayajulu 1138*f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_rds_ring { 1139*f10a77bbSDavid C Somayajulu uint32_t prod_std; 1140*f10a77bbSDavid C Somayajulu uint32_t prod_jumbo; 1141*f10a77bbSDavid C Somayajulu } __packed q80_rsp_rds_ring_t; /* 8 bytes */ 1142*f10a77bbSDavid C Somayajulu 1143*f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_rcv_cntxt { 1144*f10a77bbSDavid C Somayajulu uint16_t opcode; 1145*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1146*f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1147*f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1148*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1149*f10a77bbSDavid C Somayajulu uint8_t state; 1150*f10a77bbSDavid C Somayajulu uint8_t num_funcs; 1151*f10a77bbSDavid C Somayajulu uint8_t phy_port; 1152*f10a77bbSDavid C Somayajulu uint8_t virt_port; 1153*f10a77bbSDavid C Somayajulu uint32_t sds_cons[MAX_RCNTXT_SDS_RINGS]; 1154*f10a77bbSDavid C Somayajulu q80_rsp_rds_ring_t rds[MAX_RDS_RING_SETS]; 1155*f10a77bbSDavid C Somayajulu } __packed q80_rsp_rcv_cntxt_t; 1156*f10a77bbSDavid C Somayajulu 1157*f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_cntxt_destroy { 1158*f10a77bbSDavid C Somayajulu uint16_t opcode; 1159*f10a77bbSDavid C Somayajulu uint16_t count_version; 1160*f10a77bbSDavid C Somayajulu uint32_t cntxt_id; 1161*f10a77bbSDavid C Somayajulu } __packed q80_rcv_cntxt_destroy_t; 1162*f10a77bbSDavid C Somayajulu 1163*f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_cntxt_destroy_rsp { 1164*f10a77bbSDavid C Somayajulu uint16_t opcode; 1165*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1166*f10a77bbSDavid C Somayajulu } __packed q80_rcv_cntxt_destroy_rsp_t; 1167*f10a77bbSDavid C Somayajulu 1168*f10a77bbSDavid C Somayajulu 1169*f10a77bbSDavid C Somayajulu /* 1170*f10a77bbSDavid C Somayajulu * Add Receive Rings 1171*f10a77bbSDavid C Somayajulu */ 1172*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_add_rcv_rings { 1173*f10a77bbSDavid C Somayajulu uint16_t opcode; 1174*f10a77bbSDavid C Somayajulu uint16_t count_version; 1175*f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1176*f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1177*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1178*f10a77bbSDavid C Somayajulu q80_rq_sds_ring_t sds[MAX_RCNTXT_SDS_RINGS]; 1179*f10a77bbSDavid C Somayajulu q80_rq_rds_ring_t rds[MAX_RDS_RING_SETS]; 1180*f10a77bbSDavid C Somayajulu } __packed q80_rq_add_rcv_rings_t; 1181*f10a77bbSDavid C Somayajulu 1182*f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_add_rcv_rings { 1183*f10a77bbSDavid C Somayajulu uint16_t opcode; 1184*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1185*f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1186*f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1187*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1188*f10a77bbSDavid C Somayajulu uint32_t sds_cons[MAX_RCNTXT_SDS_RINGS]; 1189*f10a77bbSDavid C Somayajulu q80_rsp_rds_ring_t rds[MAX_RDS_RING_SETS]; 1190*f10a77bbSDavid C Somayajulu } __packed q80_rsp_add_rcv_rings_t; 1191*f10a77bbSDavid C Somayajulu 1192*f10a77bbSDavid C Somayajulu /* 1193*f10a77bbSDavid C Somayajulu * Map Status Ring to Receive Descriptor Set 1194*f10a77bbSDavid C Somayajulu */ 1195*f10a77bbSDavid C Somayajulu 1196*f10a77bbSDavid C Somayajulu #define MAX_SDS_TO_RDS_MAP 16 1197*f10a77bbSDavid C Somayajulu 1198*f10a77bbSDavid C Somayajulu typedef struct _q80_sds_rds_map_e { 1199*f10a77bbSDavid C Somayajulu uint8_t sds_ring; 1200*f10a77bbSDavid C Somayajulu uint8_t rsrvd0; 1201*f10a77bbSDavid C Somayajulu uint8_t rds_ring; 1202*f10a77bbSDavid C Somayajulu uint8_t rsrvd1; 1203*f10a77bbSDavid C Somayajulu } __packed q80_sds_rds_map_e_t; 1204*f10a77bbSDavid C Somayajulu 1205*f10a77bbSDavid C Somayajulu typedef struct _q80_rq_map_sds_to_rds { 1206*f10a77bbSDavid C Somayajulu uint16_t opcode; 1207*f10a77bbSDavid C Somayajulu uint16_t count_version; 1208*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1209*f10a77bbSDavid C Somayajulu uint16_t num_rings; 1210*f10a77bbSDavid C Somayajulu q80_sds_rds_map_e_t sds_rds[MAX_SDS_TO_RDS_MAP]; 1211*f10a77bbSDavid C Somayajulu } __packed q80_rq_map_sds_to_rds_t; 1212*f10a77bbSDavid C Somayajulu 1213*f10a77bbSDavid C Somayajulu 1214*f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_map_sds_to_rds { 1215*f10a77bbSDavid C Somayajulu uint16_t opcode; 1216*f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1217*f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1218*f10a77bbSDavid C Somayajulu uint16_t num_rings; 1219*f10a77bbSDavid C Somayajulu q80_sds_rds_map_e_t sds_rds[MAX_SDS_TO_RDS_MAP]; 1220*f10a77bbSDavid C Somayajulu } __packed q80_rsp_map_sds_to_rds_t; 1221*f10a77bbSDavid C Somayajulu 1222*f10a77bbSDavid C Somayajulu 1223*f10a77bbSDavid C Somayajulu /* 1224*f10a77bbSDavid C Somayajulu * Receive Descriptor corresponding to each entry in the receive ring 1225*f10a77bbSDavid C Somayajulu */ 1226*f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_desc { 1227*f10a77bbSDavid C Somayajulu uint16_t handle; 1228*f10a77bbSDavid C Somayajulu uint16_t rsrvd; 1229*f10a77bbSDavid C Somayajulu uint32_t buf_size; /* buffer size in bytes */ 1230*f10a77bbSDavid C Somayajulu uint64_t buf_addr; /* physical address of buffer */ 1231*f10a77bbSDavid C Somayajulu } __packed q80_recv_desc_t; 1232*f10a77bbSDavid C Somayajulu 1233*f10a77bbSDavid C Somayajulu /* 1234*f10a77bbSDavid C Somayajulu * Status Descriptor corresponding to each entry in the Status ring 1235*f10a77bbSDavid C Somayajulu */ 1236*f10a77bbSDavid C Somayajulu typedef struct _q80_stat_desc { 1237*f10a77bbSDavid C Somayajulu uint64_t data[2]; 1238*f10a77bbSDavid C Somayajulu } __packed q80_stat_desc_t; 1239*f10a77bbSDavid C Somayajulu 1240*f10a77bbSDavid C Somayajulu /* 1241*f10a77bbSDavid C Somayajulu * definitions for data[0] field of Status Descriptor 1242*f10a77bbSDavid C Somayajulu */ 1243*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_RSS_HASH(data) (data & 0xFFFFFFFF) 1244*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_TOTAL_LENGTH(data) ((data >> 32) & 0x3FFF) 1245*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_TOTAL_LENGTH_SGL_RCV(data) ((data >> 32) & 0xFFFF) 1246*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_HANDLE(data) ((data >> 48) & 0xFFFF) 1247*f10a77bbSDavid C Somayajulu /* 1248*f10a77bbSDavid C Somayajulu * definitions for data[1] field of Status Descriptor 1249*f10a77bbSDavid C Somayajulu */ 1250*f10a77bbSDavid C Somayajulu 1251*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE(data) ((data >> 42) & 0xF) 1252*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_RCV_PKT 0x01 1253*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_LRO_PKT 0x02 1254*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_SGL_LRO 0x04 1255*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_SGL_RCV 0x05 1256*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_CONT 0x06 1257*f10a77bbSDavid C Somayajulu 1258*f10a77bbSDavid C Somayajulu /* 1259*f10a77bbSDavid C Somayajulu * definitions for data[1] field of Status Descriptor for standard frames 1260*f10a77bbSDavid C Somayajulu * status descriptor opcode equals 0x04 1261*f10a77bbSDavid C Somayajulu */ 1262*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS(data) ((data >> 39) & 0x0007) 1263*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_CHKSUM_NOT_DONE 0x00 1264*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_NO_CHKSUM 0x01 1265*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_CHKSUM_OK 0x02 1266*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_CHKSUM_ERR 0x03 1267*f10a77bbSDavid C Somayajulu 1268*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_VLAN(data) ((data >> 47) & 1) 1269*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_VLAN_ID(data) ((data >> 48) & 0xFFFF) 1270*f10a77bbSDavid C Somayajulu 1271*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_PROTOCOL(data) ((data >> 44) & 0x000F) 1272*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_L2_OFFSET(data) ((data >> 48) & 0x001F) 1273*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_COUNT(data) ((data >> 37) & 0x0007) 1274*f10a77bbSDavid C Somayajulu 1275*f10a77bbSDavid C Somayajulu /* 1276*f10a77bbSDavid C Somayajulu * definitions for data[0-1] fields of Status Descriptor for LRO 1277*f10a77bbSDavid C Somayajulu * status descriptor opcode equals 0x04 1278*f10a77bbSDavid C Somayajulu */ 1279*f10a77bbSDavid C Somayajulu 1280*f10a77bbSDavid C Somayajulu /* definitions for data[1] field */ 1281*f10a77bbSDavid C Somayajulu #define Q8_LRO_STAT_DESC_SEQ_NUM(data) (uint32_t)(data) 1282*f10a77bbSDavid C Somayajulu 1283*f10a77bbSDavid C Somayajulu /* 1284*f10a77bbSDavid C Somayajulu * definitions specific to opcode 0x04 data[1] 1285*f10a77bbSDavid C Somayajulu */ 1286*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_COUNT_SGL_LRO(data) ((data >> 13) & 0x0007) 1287*f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_L2_OFFSET(data) ((data >> 16) & 0xFF) 1288*f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_L4_OFFSET(data) ((data >> 24) & 0xFF) 1289*f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_TS(data) ((data >> 40) & 0x1) 1290*f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_PUSH_BIT(data) ((data >> 41) & 0x1) 1291*f10a77bbSDavid C Somayajulu 1292*f10a77bbSDavid C Somayajulu 1293*f10a77bbSDavid C Somayajulu /* 1294*f10a77bbSDavid C Somayajulu * definitions specific to opcode 0x05 data[1] 1295*f10a77bbSDavid C Somayajulu */ 1296*f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_COUNT_SGL_RCV(data) ((data >> 37) & 0x0003) 1297*f10a77bbSDavid C Somayajulu 1298*f10a77bbSDavid C Somayajulu /* 1299*f10a77bbSDavid C Somayajulu * definitions for opcode 0x06 1300*f10a77bbSDavid C Somayajulu */ 1301*f10a77bbSDavid C Somayajulu /* definitions for data[0] field */ 1302*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE1(data) (data & 0xFFFF) 1303*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE2(data) ((data >> 16) & 0xFFFF) 1304*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE3(data) ((data >> 32) & 0xFFFF) 1305*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE4(data) ((data >> 48) & 0xFFFF) 1306*f10a77bbSDavid C Somayajulu 1307*f10a77bbSDavid C Somayajulu /* definitions for data[1] field */ 1308*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE5(data) (data & 0xFFFF) 1309*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE6(data) ((data >> 16) & 0xFFFF) 1310*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_NUM_HANDLES(data) ((data >> 32) & 0x7) 1311*f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE7(data) ((data >> 48) & 0xFFFF) 1312*f10a77bbSDavid C Somayajulu 1313*f10a77bbSDavid C Somayajulu /** Driver Related Definitions Begin **/ 1314*f10a77bbSDavid C Somayajulu 1315*f10a77bbSDavid C Somayajulu #define TX_SMALL_PKT_SIZE 128 /* size in bytes of small packets */ 1316*f10a77bbSDavid C Somayajulu 1317*f10a77bbSDavid C Somayajulu /* The number of descriptors should be a power of 2 */ 1318*f10a77bbSDavid C Somayajulu #define NUM_TX_DESCRIPTORS 1024 1319*f10a77bbSDavid C Somayajulu #define NUM_STATUS_DESCRIPTORS 1024 1320*f10a77bbSDavid C Somayajulu 1321*f10a77bbSDavid C Somayajulu 1322*f10a77bbSDavid C Somayajulu #define NUM_RX_DESCRIPTORS 2048 1323*f10a77bbSDavid C Somayajulu #define MAX_RDS_RINGS MAX_SDS_RINGS /* Max# of Rcv Descriptor Rings */ 1324*f10a77bbSDavid C Somayajulu 1325*f10a77bbSDavid C Somayajulu /* 1326*f10a77bbSDavid C Somayajulu * structure describing various dma buffers 1327*f10a77bbSDavid C Somayajulu */ 1328*f10a77bbSDavid C Somayajulu 1329*f10a77bbSDavid C Somayajulu typedef struct qla_dmabuf { 1330*f10a77bbSDavid C Somayajulu volatile struct { 1331*f10a77bbSDavid C Somayajulu uint32_t tx_ring :1, 1332*f10a77bbSDavid C Somayajulu rds_ring :1, 1333*f10a77bbSDavid C Somayajulu sds_ring :1, 1334*f10a77bbSDavid C Somayajulu minidump :1; 1335*f10a77bbSDavid C Somayajulu } flags; 1336*f10a77bbSDavid C Somayajulu 1337*f10a77bbSDavid C Somayajulu qla_dma_t tx_ring; 1338*f10a77bbSDavid C Somayajulu qla_dma_t rds_ring[MAX_RDS_RINGS]; 1339*f10a77bbSDavid C Somayajulu qla_dma_t sds_ring[MAX_SDS_RINGS]; 1340*f10a77bbSDavid C Somayajulu qla_dma_t minidump; 1341*f10a77bbSDavid C Somayajulu } qla_dmabuf_t; 1342*f10a77bbSDavid C Somayajulu 1343*f10a77bbSDavid C Somayajulu typedef struct _qla_sds { 1344*f10a77bbSDavid C Somayajulu q80_stat_desc_t *sds_ring_base; /* start of sds ring */ 1345*f10a77bbSDavid C Somayajulu uint32_t sdsr_next; /* next entry in SDS ring to process */ 1346*f10a77bbSDavid C Somayajulu struct lro_ctrl lro; 1347*f10a77bbSDavid C Somayajulu void *rxb_free; 1348*f10a77bbSDavid C Somayajulu uint32_t rx_free; 1349*f10a77bbSDavid C Somayajulu volatile uint32_t rcv_active; 1350*f10a77bbSDavid C Somayajulu uint32_t sds_consumer; 1351*f10a77bbSDavid C Somayajulu uint64_t intr_count; 1352*f10a77bbSDavid C Somayajulu } qla_sds_t; 1353*f10a77bbSDavid C Somayajulu 1354*f10a77bbSDavid C Somayajulu #define Q8_MAX_LRO_CONT_DESC 7 1355*f10a77bbSDavid C Somayajulu #define Q8_MAX_HANDLES_LRO (1 + (Q8_MAX_LRO_CONT_DESC * 7)) 1356*f10a77bbSDavid C Somayajulu #define Q8_MAX_HANDLES_NON_LRO 8 1357*f10a77bbSDavid C Somayajulu 1358*f10a77bbSDavid C Somayajulu typedef struct _qla_sgl_rcv { 1359*f10a77bbSDavid C Somayajulu uint16_t pkt_length; 1360*f10a77bbSDavid C Somayajulu uint16_t num_handles; 1361*f10a77bbSDavid C Somayajulu uint16_t chksum_status; 1362*f10a77bbSDavid C Somayajulu uint32_t rss_hash; 1363*f10a77bbSDavid C Somayajulu uint16_t rss_hash_flags; 1364*f10a77bbSDavid C Somayajulu uint16_t vlan_tag; 1365*f10a77bbSDavid C Somayajulu uint16_t handle[Q8_MAX_HANDLES_NON_LRO]; 1366*f10a77bbSDavid C Somayajulu } qla_sgl_rcv_t; 1367*f10a77bbSDavid C Somayajulu 1368*f10a77bbSDavid C Somayajulu typedef struct _qla_sgl_lro { 1369*f10a77bbSDavid C Somayajulu uint16_t flags; 1370*f10a77bbSDavid C Somayajulu #define Q8_LRO_COMP_TS 0x1 1371*f10a77bbSDavid C Somayajulu #define Q8_LRO_COMP_PUSH_BIT 0x2 1372*f10a77bbSDavid C Somayajulu uint16_t l2_offset; 1373*f10a77bbSDavid C Somayajulu uint16_t l4_offset; 1374*f10a77bbSDavid C Somayajulu 1375*f10a77bbSDavid C Somayajulu uint16_t payload_length; 1376*f10a77bbSDavid C Somayajulu uint16_t num_handles; 1377*f10a77bbSDavid C Somayajulu uint32_t rss_hash; 1378*f10a77bbSDavid C Somayajulu uint16_t rss_hash_flags; 1379*f10a77bbSDavid C Somayajulu uint16_t vlan_tag; 1380*f10a77bbSDavid C Somayajulu uint16_t handle[Q8_MAX_HANDLES_LRO]; 1381*f10a77bbSDavid C Somayajulu } qla_sgl_lro_t; 1382*f10a77bbSDavid C Somayajulu 1383*f10a77bbSDavid C Somayajulu typedef union { 1384*f10a77bbSDavid C Somayajulu qla_sgl_rcv_t rcv; 1385*f10a77bbSDavid C Somayajulu qla_sgl_lro_t lro; 1386*f10a77bbSDavid C Somayajulu } qla_sgl_comp_t; 1387*f10a77bbSDavid C Somayajulu 1388*f10a77bbSDavid C Somayajulu #define QL_FRAME_HDR_SIZE (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +\ 1389*f10a77bbSDavid C Somayajulu sizeof (struct ip6_hdr) + sizeof (struct tcphdr) + 16) 1390*f10a77bbSDavid C Somayajulu 1391*f10a77bbSDavid C Somayajulu typedef struct _qla_hw_tx_cntxt { 1392*f10a77bbSDavid C Somayajulu q80_tx_cmd_t *tx_ring_base; 1393*f10a77bbSDavid C Somayajulu bus_addr_t tx_ring_paddr; 1394*f10a77bbSDavid C Somayajulu 1395*f10a77bbSDavid C Somayajulu volatile uint32_t *tx_cons; /* tx consumer shadow reg */ 1396*f10a77bbSDavid C Somayajulu bus_addr_t tx_cons_paddr; 1397*f10a77bbSDavid C Somayajulu 1398*f10a77bbSDavid C Somayajulu volatile uint32_t txr_free; /* # of free entries in tx ring */ 1399*f10a77bbSDavid C Somayajulu volatile uint32_t txr_next; /* # next available tx ring entry */ 1400*f10a77bbSDavid C Somayajulu volatile uint32_t txr_comp; /* index of last tx entry completed */ 1401*f10a77bbSDavid C Somayajulu 1402*f10a77bbSDavid C Somayajulu uint32_t tx_prod_reg; 1403*f10a77bbSDavid C Somayajulu uint16_t tx_cntxt_id; 1404*f10a77bbSDavid C Somayajulu uint8_t frame_hdr[QL_FRAME_HDR_SIZE]; 1405*f10a77bbSDavid C Somayajulu 1406*f10a77bbSDavid C Somayajulu } qla_hw_tx_cntxt_t; 1407*f10a77bbSDavid C Somayajulu 1408*f10a77bbSDavid C Somayajulu typedef struct _qla_mcast { 1409*f10a77bbSDavid C Somayajulu uint16_t rsrvd; 1410*f10a77bbSDavid C Somayajulu uint8_t addr[6]; 1411*f10a77bbSDavid C Somayajulu } __packed qla_mcast_t; 1412*f10a77bbSDavid C Somayajulu 1413*f10a77bbSDavid C Somayajulu typedef struct _qla_rdesc { 1414*f10a77bbSDavid C Somayajulu volatile uint32_t prod_std; 1415*f10a77bbSDavid C Somayajulu volatile uint32_t prod_jumbo; 1416*f10a77bbSDavid C Somayajulu volatile uint32_t rx_next; /* next standard rcv ring to arm fw */ 1417*f10a77bbSDavid C Somayajulu volatile int32_t rx_in; /* next standard rcv ring to add mbufs */ 1418*f10a77bbSDavid C Somayajulu volatile uint64_t count; 1419*f10a77bbSDavid C Somayajulu } qla_rdesc_t; 1420*f10a77bbSDavid C Somayajulu 1421*f10a77bbSDavid C Somayajulu typedef struct _qla_flash_desc_table { 1422*f10a77bbSDavid C Somayajulu uint32_t flash_valid; 1423*f10a77bbSDavid C Somayajulu uint16_t flash_ver; 1424*f10a77bbSDavid C Somayajulu uint16_t flash_len; 1425*f10a77bbSDavid C Somayajulu uint16_t flash_cksum; 1426*f10a77bbSDavid C Somayajulu uint16_t flash_unused; 1427*f10a77bbSDavid C Somayajulu uint8_t flash_model[16]; 1428*f10a77bbSDavid C Somayajulu uint16_t flash_manuf; 1429*f10a77bbSDavid C Somayajulu uint16_t flash_id; 1430*f10a77bbSDavid C Somayajulu uint8_t flash_flag; 1431*f10a77bbSDavid C Somayajulu uint8_t erase_cmd; 1432*f10a77bbSDavid C Somayajulu uint8_t alt_erase_cmd; 1433*f10a77bbSDavid C Somayajulu uint8_t write_enable_cmd; 1434*f10a77bbSDavid C Somayajulu uint8_t write_enable_bits; 1435*f10a77bbSDavid C Somayajulu uint8_t write_statusreg_cmd; 1436*f10a77bbSDavid C Somayajulu uint8_t unprotected_sec_cmd; 1437*f10a77bbSDavid C Somayajulu uint8_t read_manuf_cmd; 1438*f10a77bbSDavid C Somayajulu uint32_t block_size; 1439*f10a77bbSDavid C Somayajulu uint32_t alt_block_size; 1440*f10a77bbSDavid C Somayajulu uint32_t flash_size; 1441*f10a77bbSDavid C Somayajulu uint32_t write_enable_data; 1442*f10a77bbSDavid C Somayajulu uint8_t readid_addr_len; 1443*f10a77bbSDavid C Somayajulu uint8_t write_disable_bits; 1444*f10a77bbSDavid C Somayajulu uint8_t read_dev_id_len; 1445*f10a77bbSDavid C Somayajulu uint8_t chip_erase_cmd; 1446*f10a77bbSDavid C Somayajulu uint16_t read_timeo; 1447*f10a77bbSDavid C Somayajulu uint8_t protected_sec_cmd; 1448*f10a77bbSDavid C Somayajulu uint8_t resvd[65]; 1449*f10a77bbSDavid C Somayajulu } __packed qla_flash_desc_table_t; 1450*f10a77bbSDavid C Somayajulu 1451*f10a77bbSDavid C Somayajulu #define NUM_TX_RINGS 4 1452*f10a77bbSDavid C Somayajulu 1453*f10a77bbSDavid C Somayajulu /* 1454*f10a77bbSDavid C Somayajulu * struct for storing hardware specific information for a given interface 1455*f10a77bbSDavid C Somayajulu */ 1456*f10a77bbSDavid C Somayajulu typedef struct _qla_hw { 1457*f10a77bbSDavid C Somayajulu struct { 1458*f10a77bbSDavid C Somayajulu uint32_t 1459*f10a77bbSDavid C Somayajulu unicast_mac :1, 1460*f10a77bbSDavid C Somayajulu bcast_mac :1, 1461*f10a77bbSDavid C Somayajulu loopback_mode :2, 1462*f10a77bbSDavid C Somayajulu init_tx_cnxt :1, 1463*f10a77bbSDavid C Somayajulu init_rx_cnxt :1, 1464*f10a77bbSDavid C Somayajulu init_intr_cnxt :1, 1465*f10a77bbSDavid C Somayajulu fduplex :1, 1466*f10a77bbSDavid C Somayajulu autoneg :1, 1467*f10a77bbSDavid C Somayajulu fdt_valid :1; 1468*f10a77bbSDavid C Somayajulu } flags; 1469*f10a77bbSDavid C Somayajulu 1470*f10a77bbSDavid C Somayajulu 1471*f10a77bbSDavid C Somayajulu uint16_t link_speed; 1472*f10a77bbSDavid C Somayajulu uint16_t cable_length; 1473*f10a77bbSDavid C Somayajulu uint32_t cable_oui; 1474*f10a77bbSDavid C Somayajulu uint8_t link_up; 1475*f10a77bbSDavid C Somayajulu uint8_t module_type; 1476*f10a77bbSDavid C Somayajulu uint8_t link_faults; 1477*f10a77bbSDavid C Somayajulu 1478*f10a77bbSDavid C Somayajulu uint8_t mac_rcv_mode; 1479*f10a77bbSDavid C Somayajulu 1480*f10a77bbSDavid C Somayajulu uint32_t max_mtu; 1481*f10a77bbSDavid C Somayajulu 1482*f10a77bbSDavid C Somayajulu uint8_t mac_addr[ETHER_ADDR_LEN]; 1483*f10a77bbSDavid C Somayajulu 1484*f10a77bbSDavid C Somayajulu uint32_t num_sds_rings; 1485*f10a77bbSDavid C Somayajulu uint32_t num_rds_rings; 1486*f10a77bbSDavid C Somayajulu uint32_t num_tx_rings; 1487*f10a77bbSDavid C Somayajulu 1488*f10a77bbSDavid C Somayajulu qla_dmabuf_t dma_buf; 1489*f10a77bbSDavid C Somayajulu 1490*f10a77bbSDavid C Somayajulu /* Transmit Side */ 1491*f10a77bbSDavid C Somayajulu 1492*f10a77bbSDavid C Somayajulu qla_hw_tx_cntxt_t tx_cntxt[NUM_TX_RINGS]; 1493*f10a77bbSDavid C Somayajulu 1494*f10a77bbSDavid C Somayajulu /* Receive Side */ 1495*f10a77bbSDavid C Somayajulu 1496*f10a77bbSDavid C Somayajulu uint16_t rcv_cntxt_id; 1497*f10a77bbSDavid C Somayajulu 1498*f10a77bbSDavid C Somayajulu uint32_t mbx_intr_mask_offset; 1499*f10a77bbSDavid C Somayajulu 1500*f10a77bbSDavid C Somayajulu uint16_t intr_id[MAX_SDS_RINGS]; 1501*f10a77bbSDavid C Somayajulu uint32_t intr_src[MAX_SDS_RINGS]; 1502*f10a77bbSDavid C Somayajulu 1503*f10a77bbSDavid C Somayajulu qla_sds_t sds[MAX_SDS_RINGS]; 1504*f10a77bbSDavid C Somayajulu uint32_t mbox[Q8_NUM_MBOX]; 1505*f10a77bbSDavid C Somayajulu qla_rdesc_t rds[MAX_RDS_RINGS]; 1506*f10a77bbSDavid C Somayajulu 1507*f10a77bbSDavid C Somayajulu uint32_t rds_pidx_thres; 1508*f10a77bbSDavid C Somayajulu uint32_t sds_cidx_thres; 1509*f10a77bbSDavid C Somayajulu 1510*f10a77bbSDavid C Somayajulu /* multicast address list */ 1511*f10a77bbSDavid C Somayajulu uint32_t nmcast; 1512*f10a77bbSDavid C Somayajulu qla_mcast_t mcast[Q8_MAX_NUM_MULTICAST_ADDRS]; 1513*f10a77bbSDavid C Somayajulu 1514*f10a77bbSDavid C Somayajulu /* reset sequence */ 1515*f10a77bbSDavid C Somayajulu #define Q8_MAX_RESET_SEQ_IDX 16 1516*f10a77bbSDavid C Somayajulu uint32_t rst_seq[Q8_MAX_RESET_SEQ_IDX]; 1517*f10a77bbSDavid C Somayajulu uint32_t rst_seq_idx; 1518*f10a77bbSDavid C Somayajulu 1519*f10a77bbSDavid C Somayajulu /* heart beat register value */ 1520*f10a77bbSDavid C Somayajulu uint32_t hbeat_value; 1521*f10a77bbSDavid C Somayajulu uint32_t health_count; 1522*f10a77bbSDavid C Somayajulu 1523*f10a77bbSDavid C Somayajulu uint32_t max_tx_segs; 1524*f10a77bbSDavid C Somayajulu 1525*f10a77bbSDavid C Somayajulu /* Flash Descriptor Table */ 1526*f10a77bbSDavid C Somayajulu qla_flash_desc_table_t fdt; 1527*f10a77bbSDavid C Somayajulu 1528*f10a77bbSDavid C Somayajulu /* Minidump Related */ 1529*f10a77bbSDavid C Somayajulu uint32_t mdump_init; 1530*f10a77bbSDavid C Somayajulu uint32_t mdump_start; 1531*f10a77bbSDavid C Somayajulu uint32_t mdump_active; 1532*f10a77bbSDavid C Somayajulu uint32_t mdump_start_seq_index; 1533*f10a77bbSDavid C Somayajulu } qla_hw_t; 1534*f10a77bbSDavid C Somayajulu 1535*f10a77bbSDavid C Somayajulu #define QL_UPDATE_RDS_PRODUCER_INDEX(ha, prod_reg, val) \ 1536*f10a77bbSDavid C Somayajulu WRITE_REG32(ha, prod_reg, val); 1537*f10a77bbSDavid C Somayajulu 1538*f10a77bbSDavid C Somayajulu #define QL_UPDATE_TX_PRODUCER_INDEX(ha, val, i) \ 1539*f10a77bbSDavid C Somayajulu WRITE_REG32(ha, ha->hw.tx_cntxt[i].tx_prod_reg, val) 1540*f10a77bbSDavid C Somayajulu 1541*f10a77bbSDavid C Somayajulu #define QL_UPDATE_SDS_CONSUMER_INDEX(ha, i, val) \ 1542*f10a77bbSDavid C Somayajulu WRITE_REG32(ha, ha->hw.sds[i].sds_consumer, val) 1543*f10a77bbSDavid C Somayajulu 1544*f10a77bbSDavid C Somayajulu #define QL_ENABLE_INTERRUPTS(ha, i) WRITE_REG32(ha, ha->hw.intr_src[i], 0); 1545*f10a77bbSDavid C Somayajulu 1546*f10a77bbSDavid C Somayajulu 1547*f10a77bbSDavid C Somayajulu #define QL_BUFFER_ALIGN 16 1548*f10a77bbSDavid C Somayajulu 1549*f10a77bbSDavid C Somayajulu 1550*f10a77bbSDavid C Somayajulu /* 1551*f10a77bbSDavid C Somayajulu * Flash Configuration 1552*f10a77bbSDavid C Somayajulu */ 1553*f10a77bbSDavid C Somayajulu #define Q8_BOARD_CONFIG_OFFSET 0x370000 1554*f10a77bbSDavid C Somayajulu #define Q8_BOARD_CONFIG_LENGTH 0x2000 1555*f10a77bbSDavid C Somayajulu 1556*f10a77bbSDavid C Somayajulu #define Q8_BOARD_CONFIG_MAC0_LO 0x400 1557*f10a77bbSDavid C Somayajulu 1558*f10a77bbSDavid C Somayajulu #define Q8_FDT_LOCK_MAGIC_ID 0x00FD00FD 1559*f10a77bbSDavid C Somayajulu #define Q8_FDT_FLASH_ADDR_VAL 0xFD009F 1560*f10a77bbSDavid C Somayajulu #define Q8_FDT_FLASH_CTRL_VAL 0x3F 1561*f10a77bbSDavid C Somayajulu #define Q8_FDT_MASK_VAL 0xFF 1562*f10a77bbSDavid C Somayajulu 1563*f10a77bbSDavid C Somayajulu #define Q8_WR_ENABLE_FL_ADDR 0xFD0100 1564*f10a77bbSDavid C Somayajulu #define Q8_WR_ENABLE_FL_CTRL 0x5 1565*f10a77bbSDavid C Somayajulu 1566*f10a77bbSDavid C Somayajulu #define Q8_ERASE_LOCK_MAGIC_ID 0x00EF00EF 1567*f10a77bbSDavid C Somayajulu #define Q8_ERASE_FL_ADDR_MASK 0xFD0300 1568*f10a77bbSDavid C Somayajulu #define Q8_ERASE_FL_CTRL_MASK 0x3D 1569*f10a77bbSDavid C Somayajulu 1570*f10a77bbSDavid C Somayajulu #define Q8_WR_FL_LOCK_MAGIC_ID 0xABCDABCD 1571*f10a77bbSDavid C Somayajulu #define Q8_WR_FL_ADDR_MASK 0x800000 1572*f10a77bbSDavid C Somayajulu #define Q8_WR_FL_CTRL_MASK 0x3D 1573*f10a77bbSDavid C Somayajulu 1574*f10a77bbSDavid C Somayajulu #define QL_FDT_OFFSET 0x3F0000 1575*f10a77bbSDavid C Somayajulu #define Q8_FLASH_SECTOR_SIZE 0x10000 1576*f10a77bbSDavid C Somayajulu 1577*f10a77bbSDavid C Somayajulu /* 1578*f10a77bbSDavid C Somayajulu * Off Chip Memory Access 1579*f10a77bbSDavid C Somayajulu */ 1580*f10a77bbSDavid C Somayajulu 1581*f10a77bbSDavid C Somayajulu typedef struct _q80_offchip_mem_val { 1582*f10a77bbSDavid C Somayajulu uint32_t data_lo; 1583*f10a77bbSDavid C Somayajulu uint32_t data_hi; 1584*f10a77bbSDavid C Somayajulu uint32_t data_ulo; 1585*f10a77bbSDavid C Somayajulu uint32_t data_uhi; 1586*f10a77bbSDavid C Somayajulu } q80_offchip_mem_val_t; 1587*f10a77bbSDavid C Somayajulu 1588*f10a77bbSDavid C Somayajulu #endif /* #ifndef _QL_HW_H_ */ 1589