1f10a77bbSDavid C Somayajulu /* 235291c22SDavid C Somayajulu * Copyright (c) 2013-2016 Qlogic Corporation 3f10a77bbSDavid C Somayajulu * All rights reserved. 4f10a77bbSDavid C Somayajulu * 5f10a77bbSDavid C Somayajulu * Redistribution and use in source and binary forms, with or without 6f10a77bbSDavid C Somayajulu * modification, are permitted provided that the following conditions 7f10a77bbSDavid C Somayajulu * are met: 8f10a77bbSDavid C Somayajulu * 9f10a77bbSDavid C Somayajulu * 1. Redistributions of source code must retain the above copyright 10f10a77bbSDavid C Somayajulu * notice, this list of conditions and the following disclaimer. 11f10a77bbSDavid C Somayajulu * 2. Redistributions in binary form must reproduce the above copyright 12f10a77bbSDavid C Somayajulu * notice, this list of conditions and the following disclaimer in the 13f10a77bbSDavid C Somayajulu * documentation and/or other materials provided with the distribution. 14f10a77bbSDavid C Somayajulu * 15f10a77bbSDavid C Somayajulu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 16f10a77bbSDavid C Somayajulu * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17f10a77bbSDavid C Somayajulu * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18f10a77bbSDavid C Somayajulu * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 19f10a77bbSDavid C Somayajulu * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 20f10a77bbSDavid C Somayajulu * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 21f10a77bbSDavid C Somayajulu * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 22f10a77bbSDavid C Somayajulu * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 23f10a77bbSDavid C Somayajulu * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 24f10a77bbSDavid C Somayajulu * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25f10a77bbSDavid C Somayajulu * POSSIBILITY OF SUCH DAMAGE. 26f10a77bbSDavid C Somayajulu * 27f10a77bbSDavid C Somayajulu * $FreeBSD$ 28f10a77bbSDavid C Somayajulu */ 29f10a77bbSDavid C Somayajulu /* 30f10a77bbSDavid C Somayajulu * File: ql_hw.h 31f10a77bbSDavid C Somayajulu * Author : David C Somayajulu, Qlogic Corporation, Aliso Viejo, CA 92656. 32f10a77bbSDavid C Somayajulu */ 33f10a77bbSDavid C Somayajulu #ifndef _QL_HW_H_ 34f10a77bbSDavid C Somayajulu #define _QL_HW_H_ 35f10a77bbSDavid C Somayajulu 36f10a77bbSDavid C Somayajulu /* 37f10a77bbSDavid C Somayajulu * PCIe Registers; Direct Mapped; Offsets from BAR0 38f10a77bbSDavid C Somayajulu */ 39f10a77bbSDavid C Somayajulu 40f10a77bbSDavid C Somayajulu /* 41f10a77bbSDavid C Somayajulu * Register offsets for QLE8030 42f10a77bbSDavid C Somayajulu */ 43f10a77bbSDavid C Somayajulu 44f10a77bbSDavid C Somayajulu /* 45f10a77bbSDavid C Somayajulu * Firmware Mailbox Registers 46f10a77bbSDavid C Somayajulu * 0 thru 511; offsets 0x800 thru 0xFFC; 32bits each 47f10a77bbSDavid C Somayajulu */ 48f10a77bbSDavid C Somayajulu #define Q8_FW_MBOX0 0x00000800 49f10a77bbSDavid C Somayajulu #define Q8_FW_MBOX511 0x00000FFC 50f10a77bbSDavid C Somayajulu 51f10a77bbSDavid C Somayajulu /* 52f10a77bbSDavid C Somayajulu * Host Mailbox Registers 53f10a77bbSDavid C Somayajulu * 0 thru 511; offsets 0x000 thru 0x7FC; 32bits each 54f10a77bbSDavid C Somayajulu */ 55f10a77bbSDavid C Somayajulu #define Q8_HOST_MBOX0 0x00000000 56f10a77bbSDavid C Somayajulu #define Q8_HOST_MBOX511 0x000007FC 57f10a77bbSDavid C Somayajulu 58f10a77bbSDavid C Somayajulu #define Q8_MBOX_INT_ENABLE 0x00001000 59f10a77bbSDavid C Somayajulu #define Q8_MBOX_INT_MASK_MSIX 0x00001200 60f10a77bbSDavid C Somayajulu #define Q8_MBOX_INT_LEGACY 0x00003010 61f10a77bbSDavid C Somayajulu 62f10a77bbSDavid C Somayajulu #define Q8_HOST_MBOX_CNTRL 0x00003038 63f10a77bbSDavid C Somayajulu #define Q8_FW_MBOX_CNTRL 0x0000303C 64f10a77bbSDavid C Somayajulu 65f10a77bbSDavid C Somayajulu #define Q8_PEG_HALT_STATUS1 0x000034A8 66f10a77bbSDavid C Somayajulu #define Q8_PEG_HALT_STATUS2 0x000034AC 67f10a77bbSDavid C Somayajulu #define Q8_FIRMWARE_HEARTBEAT 0x000034B0 68f10a77bbSDavid C Somayajulu 69f10a77bbSDavid C Somayajulu #define Q8_FLASH_LOCK_ID 0x00003500 70f10a77bbSDavid C Somayajulu #define Q8_DRIVER_LOCK_ID 0x00003504 71f10a77bbSDavid C Somayajulu #define Q8_FW_CAPABILITIES 0x00003528 72f10a77bbSDavid C Somayajulu 73f10a77bbSDavid C Somayajulu #define Q8_FW_VER_MAJOR 0x00003550 74f10a77bbSDavid C Somayajulu #define Q8_FW_VER_MINOR 0x00003554 75f10a77bbSDavid C Somayajulu #define Q8_FW_VER_SUB 0x00003558 76f10a77bbSDavid C Somayajulu 77f10a77bbSDavid C Somayajulu #define Q8_BOOTLD_ADDR 0x0000355C 78f10a77bbSDavid C Somayajulu #define Q8_BOOTLD_SIZE 0x00003560 79f10a77bbSDavid C Somayajulu 80f10a77bbSDavid C Somayajulu #define Q8_FW_IMAGE_ADDR 0x00003564 81f10a77bbSDavid C Somayajulu #define Q8_FW_BUILD_NUMBER 0x00003568 82f10a77bbSDavid C Somayajulu #define Q8_FW_IMAGE_VALID 0x000035FC 83f10a77bbSDavid C Somayajulu 84f10a77bbSDavid C Somayajulu #define Q8_CMDPEG_STATE 0x00003650 85f10a77bbSDavid C Somayajulu 86f10a77bbSDavid C Somayajulu #define Q8_LINK_STATE 0x00003698 87f10a77bbSDavid C Somayajulu #define Q8_LINK_STATE_2 0x0000369C 88f10a77bbSDavid C Somayajulu 89f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_0 0x000036E0 90f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_1 0x000036E4 91f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_2 0x000036E8 92f10a77bbSDavid C Somayajulu #define Q8_LINK_SPEED_3 0x000036EC 93f10a77bbSDavid C Somayajulu 94f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_0 0x000036F0 95f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_1 0x000036F4 96f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_2 0x000036F8 97f10a77bbSDavid C Somayajulu #define Q8_MAX_LINK_SPEED_3 0x000036FC 98f10a77bbSDavid C Somayajulu 99f10a77bbSDavid C Somayajulu #define Q8_ASIC_TEMPERATURE 0x000037B4 100f10a77bbSDavid C Somayajulu 101f10a77bbSDavid C Somayajulu /* 102f10a77bbSDavid C Somayajulu * CRB Window Registers 103f10a77bbSDavid C Somayajulu * 0 thru 15; offsets 0x3800 thru 0x383C; 32bits each 104f10a77bbSDavid C Somayajulu */ 105f10a77bbSDavid C Somayajulu #define Q8_CRB_WINDOW_PF0 0x00003800 106f10a77bbSDavid C Somayajulu #define Q8_CRB_WINDOW_PF15 0x0000383C 107f10a77bbSDavid C Somayajulu 108f10a77bbSDavid C Somayajulu #define Q8_FLASH_LOCK 0x00003850 109f10a77bbSDavid C Somayajulu #define Q8_FLASH_UNLOCK 0x00003854 110f10a77bbSDavid C Somayajulu 111f10a77bbSDavid C Somayajulu #define Q8_DRIVER_LOCK 0x00003868 112f10a77bbSDavid C Somayajulu #define Q8_DRIVER_UNLOCK 0x0000386C 113f10a77bbSDavid C Somayajulu 114f10a77bbSDavid C Somayajulu #define Q8_LEGACY_INT_PTR 0x000038C0 115f10a77bbSDavid C Somayajulu #define Q8_LEGACY_INT_TRIG 0x000038C4 116f10a77bbSDavid C Somayajulu #define Q8_LEGACY_INT_MASK 0x000038C8 117f10a77bbSDavid C Somayajulu 118f10a77bbSDavid C Somayajulu #define Q8_WILD_CARD 0x000038F0 119f10a77bbSDavid C Somayajulu #define Q8_INFORMANT 0x000038FC 120f10a77bbSDavid C Somayajulu 121f10a77bbSDavid C Somayajulu /* 122f10a77bbSDavid C Somayajulu * Ethernet Interface Specific Registers 123f10a77bbSDavid C Somayajulu */ 124f10a77bbSDavid C Somayajulu #define Q8_DRIVER_OP_MODE 0x00003570 125f10a77bbSDavid C Somayajulu #define Q8_API_VERSION 0x0000356C 126f10a77bbSDavid C Somayajulu #define Q8_NPAR_STATE 0x0000359C 127f10a77bbSDavid C Somayajulu 128f10a77bbSDavid C Somayajulu /* 129f10a77bbSDavid C Somayajulu * End of PCIe Registers; Direct Mapped; Offsets from BAR0 130f10a77bbSDavid C Somayajulu */ 131f10a77bbSDavid C Somayajulu 132f10a77bbSDavid C Somayajulu /* 133f10a77bbSDavid C Somayajulu * Indirect Registers 134f10a77bbSDavid C Somayajulu */ 135f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_0 0x28084C80 136f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_0 0x28084C90 137f10a77bbSDavid C Somayajulu 138f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_1 0x28084CA0 139f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_1 0x28084CB0 140f10a77bbSDavid C Somayajulu 141f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_2 0x28084CC0 142f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_2 0x28084CD0 143f10a77bbSDavid C Somayajulu 144f10a77bbSDavid C Somayajulu #define Q8_LED_DUAL_3 0x28084CE0 145f10a77bbSDavid C Somayajulu #define Q8_LED_SINGLE_3 0x28084CF0 146f10a77bbSDavid C Somayajulu 147f10a77bbSDavid C Somayajulu #define Q8_GPIO_1 0x28084D00 148f10a77bbSDavid C Somayajulu #define Q8_GPIO_2 0x28084D10 149f10a77bbSDavid C Somayajulu #define Q8_GPIO_3 0x28084D20 150f10a77bbSDavid C Somayajulu #define Q8_GPIO_4 0x28084D40 151f10a77bbSDavid C Somayajulu #define Q8_GPIO_5 0x28084D50 152f10a77bbSDavid C Somayajulu #define Q8_GPIO_6 0x28084D60 153f10a77bbSDavid C Somayajulu #define Q8_GPIO_7 0x42100060 154f10a77bbSDavid C Somayajulu #define Q8_GPIO_8 0x42100064 155f10a77bbSDavid C Somayajulu 156f10a77bbSDavid C Somayajulu #define Q8_FLASH_SPI_STATUS 0x2808E010 157f10a77bbSDavid C Somayajulu #define Q8_FLASH_SPI_CONTROL 0x2808E014 158f10a77bbSDavid C Somayajulu 159f10a77bbSDavid C Somayajulu #define Q8_FLASH_STATUS 0x42100004 160f10a77bbSDavid C Somayajulu #define Q8_FLASH_CONTROL 0x42110004 161f10a77bbSDavid C Somayajulu #define Q8_FLASH_ADDRESS 0x42110008 162f10a77bbSDavid C Somayajulu #define Q8_FLASH_WR_DATA 0x4211000C 163f10a77bbSDavid C Somayajulu #define Q8_FLASH_RD_DATA 0x42110018 164f10a77bbSDavid C Somayajulu 165f10a77bbSDavid C Somayajulu #define Q8_FLASH_DIRECT_WINDOW 0x42110030 166f10a77bbSDavid C Somayajulu #define Q8_FLASH_DIRECT_DATA 0x42150000 167f10a77bbSDavid C Somayajulu 168f10a77bbSDavid C Somayajulu #define Q8_MS_CNTRL 0x41000090 169f10a77bbSDavid C Somayajulu 170f10a77bbSDavid C Somayajulu #define Q8_MS_ADDR_LO 0x41000094 171f10a77bbSDavid C Somayajulu #define Q8_MS_ADDR_HI 0x41000098 172f10a77bbSDavid C Somayajulu 173f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_0_31 0x410000A0 174f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_32_63 0x410000A4 175f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_64_95 0x410000B0 176f10a77bbSDavid C Somayajulu #define Q8_MS_WR_DATA_96_127 0x410000B4 177f10a77bbSDavid C Somayajulu 178f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_0_31 0x410000A8 179f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_32_63 0x410000AC 180f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_64_95 0x410000B8 181f10a77bbSDavid C Somayajulu #define Q8_MS_RD_DATA_96_127 0x410000BC 182f10a77bbSDavid C Somayajulu 183f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_0 0x3400003c 184f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_1 0x3410003c 185f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_2 0x3420003c 186f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_3 0x3430003c 187f10a77bbSDavid C Somayajulu #define Q8_CRB_PEG_4 0x34B0003c 188f10a77bbSDavid C Somayajulu 189f10a77bbSDavid C Somayajulu /* 190f10a77bbSDavid C Somayajulu * Macros for reading and writing registers 191f10a77bbSDavid C Somayajulu */ 192f10a77bbSDavid C Somayajulu 193f10a77bbSDavid C Somayajulu #if defined(__i386__) || defined(__amd64__) 194f10a77bbSDavid C Somayajulu #define Q8_MB() __asm volatile("mfence" ::: "memory") 195f10a77bbSDavid C Somayajulu #define Q8_WMB() __asm volatile("sfence" ::: "memory") 196f10a77bbSDavid C Somayajulu #define Q8_RMB() __asm volatile("lfence" ::: "memory") 197f10a77bbSDavid C Somayajulu #else 198f10a77bbSDavid C Somayajulu #define Q8_MB() 199f10a77bbSDavid C Somayajulu #define Q8_WMB() 200f10a77bbSDavid C Somayajulu #define Q8_RMB() 201f10a77bbSDavid C Somayajulu #endif 202f10a77bbSDavid C Somayajulu 203f10a77bbSDavid C Somayajulu #define READ_REG32(ha, reg) bus_read_4((ha->pci_reg), reg) 204f10a77bbSDavid C Somayajulu 205f10a77bbSDavid C Somayajulu #define WRITE_REG32(ha, reg, val) \ 206f10a77bbSDavid C Somayajulu {\ 207f10a77bbSDavid C Somayajulu bus_write_4((ha->pci_reg), reg, val);\ 208f10a77bbSDavid C Somayajulu bus_read_4((ha->pci_reg), reg);\ 209f10a77bbSDavid C Somayajulu } 210f10a77bbSDavid C Somayajulu 211f10a77bbSDavid C Somayajulu #define Q8_NUM_MBOX 512 212f10a77bbSDavid C Somayajulu 213*da834d52SDavid C Somayajulu #define Q8_MAX_NUM_MULTICAST_ADDRS 1022 214f10a77bbSDavid C Somayajulu #define Q8_MAC_ADDR_LEN 6 215f10a77bbSDavid C Somayajulu 216f10a77bbSDavid C Somayajulu /* 217f10a77bbSDavid C Somayajulu * Firmware Interface 218f10a77bbSDavid C Somayajulu */ 219f10a77bbSDavid C Somayajulu 220f10a77bbSDavid C Somayajulu /* 221f10a77bbSDavid C Somayajulu * Command Response Interface - Commands 222f10a77bbSDavid C Somayajulu */ 223f10a77bbSDavid C Somayajulu 224f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_ADDRESS 0x0001 225f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR 0x0002 226f10a77bbSDavid C Somayajulu #define Q8_MBX_MAP_INTR_SRC 0x0003 227f10a77bbSDavid C Somayajulu #define Q8_MBX_MAP_SDS_TO_RDS 0x0006 228f10a77bbSDavid C Somayajulu #define Q8_MBX_CREATE_RX_CNTXT 0x0007 229f10a77bbSDavid C Somayajulu #define Q8_MBX_DESTROY_RX_CNTXT 0x0008 230f10a77bbSDavid C Somayajulu #define Q8_MBX_CREATE_TX_CNTXT 0x0009 231f10a77bbSDavid C Somayajulu #define Q8_MBX_DESTROY_TX_CNTXT 0x000A 232f10a77bbSDavid C Somayajulu #define Q8_MBX_ADD_RX_RINGS 0x000B 233f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW 0x000C 234f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_MAC_LEARNING 0x000D 235f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_STATS 0x000F 236f10a77bbSDavid C Somayajulu #define Q8_MBX_GENERATE_INTR 0x0011 237f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_MAX_MTU 0x0012 238f10a77bbSDavid C Somayajulu #define Q8_MBX_MAC_ADDR_CNTRL 0x001F 239f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_PCI_CONFIG 0x0020 240f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_NIC_PARTITION 0x0021 241f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_NIC_PARTITION 0x0022 242f10a77bbSDavid C Somayajulu #define Q8_MBX_QUERY_WOL_CAP 0x002C 243f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_WOL_CONFIG 0x002D 244f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_MINIDUMP_TMPLT_SIZE 0x002F 245f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_MINIDUMP_TMPLT 0x0030 246f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_FW_DCBX_CAPS 0x0034 247f10a77bbSDavid C Somayajulu #define Q8_MBX_QUERY_DCBX_SETTINGS 0x0035 248f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_RSS 0x0041 249f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_RSS_TABLE 0x0042 250f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_COALESCE 0x0043 251f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LED 0x0044 252f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_MAC_ADDR 0x0045 253f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_STATISTICS 0x0046 254f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LOOPBACK 0x0047 255f10a77bbSDavid C Somayajulu #define Q8_MBX_LINK_EVENT_REQ 0x0048 256f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_MAC_RX_MODE 0x0049 257f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_FW_LRO 0x004A 25800caeec7SDavid C Somayajulu #define Q8_MBX_HW_CONFIG 0x004C 259f10a77bbSDavid C Somayajulu #define Q8_MBX_INIT_NIC_FUNC 0x0060 260f10a77bbSDavid C Somayajulu #define Q8_MBX_STOP_NIC_FUNC 0x0061 26135291c22SDavid C Somayajulu #define Q8_MBX_IDC_REQ 0x0062 26235291c22SDavid C Somayajulu #define Q8_MBX_IDC_ACK 0x0063 263f10a77bbSDavid C Somayajulu #define Q8_MBX_SET_PORT_CONFIG 0x0066 264f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_PORT_CONFIG 0x0067 265f10a77bbSDavid C Somayajulu #define Q8_MBX_GET_LINK_STATUS 0x0068 266f10a77bbSDavid C Somayajulu 267f10a77bbSDavid C Somayajulu 268f10a77bbSDavid C Somayajulu 269f10a77bbSDavid C Somayajulu /* 270f10a77bbSDavid C Somayajulu * Mailbox Command Response 271f10a77bbSDavid C Somayajulu */ 272f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_SUCCESS 0x0001 273f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_RESPONSE_FAILURE 0x0002 274f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NO_CARD_CRB 0x0003 275f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NO_CARD_MEM 0x0004 276f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NO_CARD_RSRC 0x0005 277f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INVALID_ARGS 0x0006 278f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INVALID_ACTION 0x0007 279f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INVALID_STATE 0x0008 280f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NOT_SUPPORTED 0x0009 281f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NOT_PERMITTED 0x000A 282f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_NOT_READY 0x000B 283f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_DOES_NOT_EXIST 0x000C 284f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_ALREADY_EXISTS 0x000D 285f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_BAD_SIGNATURE 0x000E 286f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_CMD_NOT_IMPLEMENTED 0x000F 287f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_CMD_INVALID 0x0010 288f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_TIMEOUT 0x0011 289f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_CMD_FAILED 0x0012 290f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_FATAL_TEMP 0x0013 291f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_MAX_EXCEEDED 0x0014 292f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_UNSPECIFIED 0x0015 293f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INTR_CREATE_FAILED 0x0017 294f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INTR_DELETE_FAILED 0x0018 295f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_INTR_INVALID_OP 0x0019 296f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_IDC_INTRMD_RSP 0x001A 297f10a77bbSDavid C Somayajulu 298f10a77bbSDavid C Somayajulu #define Q8_MBX_CMD_VERSION (0x2 << 13) 299f10a77bbSDavid C Somayajulu #define Q8_MBX_RSP_STATUS(x) (((!(x >> 9)) || ((x >> 9) == 1)) ? 0: (x >> 9)) 300f10a77bbSDavid C Somayajulu /* 301f10a77bbSDavid C Somayajulu * Configure IP Address 302f10a77bbSDavid C Somayajulu */ 303f10a77bbSDavid C Somayajulu typedef struct _q80_config_ip_addr { 304f10a77bbSDavid C Somayajulu uint16_t opcode; 305f10a77bbSDavid C Somayajulu uint16_t count_version; 306f10a77bbSDavid C Somayajulu 307f10a77bbSDavid C Somayajulu uint8_t cmd; 308f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_ADD_IP 0x1 309f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_DEL_IP 0x2 310f10a77bbSDavid C Somayajulu 311f10a77bbSDavid C Somayajulu uint8_t ip_type; 312f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_V4 0x0 313f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_IP_V6 0x1 314f10a77bbSDavid C Somayajulu 315f10a77bbSDavid C Somayajulu uint16_t rsrvd; 316f10a77bbSDavid C Somayajulu union { 317f10a77bbSDavid C Somayajulu struct { 318f10a77bbSDavid C Somayajulu uint32_t addr; 319f10a77bbSDavid C Somayajulu uint32_t rsrvd[3]; 320f10a77bbSDavid C Somayajulu } ipv4; 321f10a77bbSDavid C Somayajulu uint8_t ipv6_addr[16]; 322f10a77bbSDavid C Somayajulu } u; 323f10a77bbSDavid C Somayajulu } __packed q80_config_ip_addr_t; 324f10a77bbSDavid C Somayajulu 325f10a77bbSDavid C Somayajulu typedef struct _q80_config_ip_addr_rsp { 326f10a77bbSDavid C Somayajulu uint16_t opcode; 327f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 328f10a77bbSDavid C Somayajulu } __packed q80_config_ip_addr_rsp_t; 329f10a77bbSDavid C Somayajulu 330f10a77bbSDavid C Somayajulu /* 331f10a77bbSDavid C Somayajulu * Configure Interrupt Command 332f10a77bbSDavid C Somayajulu */ 333f10a77bbSDavid C Somayajulu typedef struct _q80_intr { 334f10a77bbSDavid C Somayajulu uint8_t cmd_type; 335f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_CREATE 0x1 336f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_DELETE 0x2 337f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_TYPE_LINE (0x1 << 4) 338f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_INTR_TYPE_MSI_X (0x3 << 4) 339f10a77bbSDavid C Somayajulu 340f10a77bbSDavid C Somayajulu uint8_t rsrvd; 341f10a77bbSDavid C Somayajulu uint16_t msix_index; 342f10a77bbSDavid C Somayajulu } __packed q80_intr_t; 343f10a77bbSDavid C Somayajulu 344f10a77bbSDavid C Somayajulu #define Q8_MAX_INTR_VECTORS 16 345f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr { 346f10a77bbSDavid C Somayajulu uint16_t opcode; 347f10a77bbSDavid C Somayajulu uint16_t count_version; 348f10a77bbSDavid C Somayajulu uint8_t nentries; 349f10a77bbSDavid C Somayajulu uint8_t rsrvd[3]; 350f10a77bbSDavid C Somayajulu q80_intr_t intr[Q8_MAX_INTR_VECTORS]; 351f10a77bbSDavid C Somayajulu } __packed q80_config_intr_t; 352f10a77bbSDavid C Somayajulu 353f10a77bbSDavid C Somayajulu typedef struct _q80_intr_rsp { 354f10a77bbSDavid C Somayajulu uint8_t status; 355f10a77bbSDavid C Somayajulu uint8_t cmd; 356f10a77bbSDavid C Somayajulu uint16_t intr_id; 357f10a77bbSDavid C Somayajulu uint32_t intr_src; 358f10a77bbSDavid C Somayajulu } q80_intr_rsp_t; 359f10a77bbSDavid C Somayajulu 360f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr_rsp { 361f10a77bbSDavid C Somayajulu uint16_t opcode; 362f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 363f10a77bbSDavid C Somayajulu uint8_t nentries; 364f10a77bbSDavid C Somayajulu uint8_t rsrvd[3]; 365f10a77bbSDavid C Somayajulu q80_intr_rsp_t intr[Q8_MAX_INTR_VECTORS]; 366f10a77bbSDavid C Somayajulu } __packed q80_config_intr_rsp_t; 367f10a77bbSDavid C Somayajulu 368f10a77bbSDavid C Somayajulu /* 369f10a77bbSDavid C Somayajulu * Configure LRO Flow Command 370f10a77bbSDavid C Somayajulu */ 371f10a77bbSDavid C Somayajulu typedef struct _q80_config_lro_flow { 372f10a77bbSDavid C Somayajulu uint16_t opcode; 373f10a77bbSDavid C Somayajulu uint16_t count_version; 374f10a77bbSDavid C Somayajulu 375f10a77bbSDavid C Somayajulu uint8_t cmd; 376f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_ADD 0x01 377f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_DELETE 0x02 378f10a77bbSDavid C Somayajulu 379f10a77bbSDavid C Somayajulu uint8_t type_ts; 380f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_IPV4 0x00 381f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_IPV6 0x01 382f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_TS_ABSENT 0x00 383f10a77bbSDavid C Somayajulu #define Q8_MBX_CONFIG_LRO_FLOW_TS_PRESENT 0x02 384f10a77bbSDavid C Somayajulu 385f10a77bbSDavid C Somayajulu uint16_t rsrvd; 386f10a77bbSDavid C Somayajulu union { 387f10a77bbSDavid C Somayajulu struct { 388f10a77bbSDavid C Somayajulu uint32_t addr; 389f10a77bbSDavid C Somayajulu uint32_t rsrvd[3]; 390f10a77bbSDavid C Somayajulu } ipv4; 391f10a77bbSDavid C Somayajulu uint8_t ipv6_addr[16]; 392f10a77bbSDavid C Somayajulu } dst; 393f10a77bbSDavid C Somayajulu union { 394f10a77bbSDavid C Somayajulu struct { 395f10a77bbSDavid C Somayajulu uint32_t addr; 396f10a77bbSDavid C Somayajulu uint32_t rsrvd[3]; 397f10a77bbSDavid C Somayajulu } ipv4; 398f10a77bbSDavid C Somayajulu uint8_t ipv6_addr[16]; 399f10a77bbSDavid C Somayajulu } src; 400f10a77bbSDavid C Somayajulu uint16_t dst_port; 401f10a77bbSDavid C Somayajulu uint16_t src_port; 402f10a77bbSDavid C Somayajulu } __packed q80_config_lro_flow_t; 403f10a77bbSDavid C Somayajulu 404f10a77bbSDavid C Somayajulu typedef struct _q80_config_lro_flow_rsp { 405f10a77bbSDavid C Somayajulu uint16_t opcode; 406f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 407f10a77bbSDavid C Somayajulu } __packed q80_config_lro_flow_rsp_t; 408f10a77bbSDavid C Somayajulu 409f10a77bbSDavid C Somayajulu typedef struct _q80_set_max_mtu { 410f10a77bbSDavid C Somayajulu uint16_t opcode; 411f10a77bbSDavid C Somayajulu uint16_t count_version; 412f10a77bbSDavid C Somayajulu uint32_t cntxt_id; 413f10a77bbSDavid C Somayajulu uint32_t mtu; 414f10a77bbSDavid C Somayajulu } __packed q80_set_max_mtu_t; 415f10a77bbSDavid C Somayajulu 416f10a77bbSDavid C Somayajulu typedef struct _q80_set_max_mtu_rsp { 417f10a77bbSDavid C Somayajulu uint16_t opcode; 418f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 419f10a77bbSDavid C Somayajulu } __packed q80_set_max_mtu_rsp_t; 420f10a77bbSDavid C Somayajulu 421f10a77bbSDavid C Somayajulu /* 422f10a77bbSDavid C Somayajulu * Configure RSS 423f10a77bbSDavid C Somayajulu */ 424f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss { 425f10a77bbSDavid C Somayajulu uint16_t opcode; 426f10a77bbSDavid C Somayajulu uint16_t count_version; 427f10a77bbSDavid C Somayajulu 428f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 429f10a77bbSDavid C Somayajulu uint16_t rsrvd; 430f10a77bbSDavid C Somayajulu 431f10a77bbSDavid C Somayajulu uint8_t hash_type; 43235291c22SDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV4_IP (0x1 << 4) 43335291c22SDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV4_TCP (0x2 << 4) 434f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV4_TCP_IP (0x3 << 4) 43535291c22SDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV6_IP (0x1 << 6) 43635291c22SDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV6_TCP (0x2 << 6) 437f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_HASH_TYPE_IPV6_TCP_IP (0x3 << 6) 438f10a77bbSDavid C Somayajulu 439f10a77bbSDavid C Somayajulu uint8_t flags; 440f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_ENABLE_RSS (0x1) 441f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_USE_IND_TABLE (0x2) 442f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_TYPE_CRSS (0x4) 443f10a77bbSDavid C Somayajulu 444f10a77bbSDavid C Somayajulu uint16_t indtbl_mask; 445f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_INDTBL_MASK 0x7F 446f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_FLAGS_MULTI_RSS_VALID 0x8000 447f10a77bbSDavid C Somayajulu 448f10a77bbSDavid C Somayajulu uint32_t multi_rss; 449f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_MULTI_RSS_ENGINE_ASSIGN BIT_30 450f10a77bbSDavid C Somayajulu #define Q8_MBX_RSS_USE_MULTI_RSS_ENGINES BIT_31 451f10a77bbSDavid C Somayajulu 452f10a77bbSDavid C Somayajulu uint64_t rss_key[5]; 453f10a77bbSDavid C Somayajulu } __packed q80_config_rss_t; 454f10a77bbSDavid C Somayajulu 455f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss_rsp { 456f10a77bbSDavid C Somayajulu uint16_t opcode; 457f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 458f10a77bbSDavid C Somayajulu } __packed q80_config_rss_rsp_t; 459f10a77bbSDavid C Somayajulu 460f10a77bbSDavid C Somayajulu /* 461f10a77bbSDavid C Somayajulu * Configure RSS Indirection Table 462f10a77bbSDavid C Somayajulu */ 463f10a77bbSDavid C Somayajulu #define Q8_RSS_IND_TBL_SIZE 40 464f10a77bbSDavid C Somayajulu #define Q8_RSS_IND_TBL_MIN_IDX 0 465f10a77bbSDavid C Somayajulu #define Q8_RSS_IND_TBL_MAX_IDX 127 466f10a77bbSDavid C Somayajulu 467f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss_ind_table { 468f10a77bbSDavid C Somayajulu uint16_t opcode; 469f10a77bbSDavid C Somayajulu uint16_t count_version; 470f10a77bbSDavid C Somayajulu uint8_t start_idx; 471f10a77bbSDavid C Somayajulu uint8_t end_idx; 472f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 47335291c22SDavid C Somayajulu uint8_t ind_table[Q8_RSS_IND_TBL_SIZE]; 474f10a77bbSDavid C Somayajulu } __packed q80_config_rss_ind_table_t; 475f10a77bbSDavid C Somayajulu 476f10a77bbSDavid C Somayajulu typedef struct _q80_config_rss_ind_table_rsp { 477f10a77bbSDavid C Somayajulu uint16_t opcode; 478f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 479f10a77bbSDavid C Somayajulu } __packed q80_config_rss_ind_table_rsp_t; 480f10a77bbSDavid C Somayajulu 481f10a77bbSDavid C Somayajulu /* 482f10a77bbSDavid C Somayajulu * Configure Interrupt Coalescing and Generation 483f10a77bbSDavid C Somayajulu */ 484f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr_coalesc { 485f10a77bbSDavid C Somayajulu uint16_t opcode; 486f10a77bbSDavid C Somayajulu uint16_t count_version; 487f10a77bbSDavid C Somayajulu uint16_t flags; 488f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_FLAGS_RCV 1 489f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_FLAGS_XMT 2 490f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_FLAGS_PERIODIC (1 << 3) 491f10a77bbSDavid C Somayajulu 492f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 493f10a77bbSDavid C Somayajulu uint16_t max_pkts; 494f10a77bbSDavid C Somayajulu uint16_t max_mswait; 495f10a77bbSDavid C Somayajulu uint8_t timer_type; 496f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_TIMER_NONE 0 497f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_TIMER_SINGLE 1 498f10a77bbSDavid C Somayajulu #define Q8_MBX_INTRC_TIMER_PERIODIC 2 499f10a77bbSDavid C Somayajulu 500f10a77bbSDavid C Somayajulu uint16_t sds_ring_mask; 501f10a77bbSDavid C Somayajulu 502f10a77bbSDavid C Somayajulu uint8_t rsrvd; 503f10a77bbSDavid C Somayajulu uint32_t ms_timeout; 504f10a77bbSDavid C Somayajulu } __packed q80_config_intr_coalesc_t; 505f10a77bbSDavid C Somayajulu 506f10a77bbSDavid C Somayajulu typedef struct _q80_config_intr_coalesc_rsp { 507f10a77bbSDavid C Somayajulu uint16_t opcode; 508f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 509f10a77bbSDavid C Somayajulu } __packed q80_config_intr_coalesc_rsp_t; 510f10a77bbSDavid C Somayajulu 511f10a77bbSDavid C Somayajulu /* 512f10a77bbSDavid C Somayajulu * Configure MAC Address 513f10a77bbSDavid C Somayajulu */ 514*da834d52SDavid C Somayajulu #define Q8_ETHER_ADDR_LEN 6 515f10a77bbSDavid C Somayajulu typedef struct _q80_mac_addr { 516*da834d52SDavid C Somayajulu uint8_t addr[Q8_ETHER_ADDR_LEN]; 517f10a77bbSDavid C Somayajulu uint16_t vlan_tci; 518f10a77bbSDavid C Somayajulu } __packed q80_mac_addr_t; 519f10a77bbSDavid C Somayajulu 520f10a77bbSDavid C Somayajulu #define Q8_MAX_MAC_ADDRS 64 521f10a77bbSDavid C Somayajulu 522f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_addr { 523f10a77bbSDavid C Somayajulu uint16_t opcode; 524f10a77bbSDavid C Somayajulu uint16_t count_version; 525f10a77bbSDavid C Somayajulu uint8_t cmd; 526f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_ADD_MAC_ADDR 1 527f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_DEL_MAC_ADDR 2 528f10a77bbSDavid C Somayajulu 529f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_CAM_BOTH (0x0 << 6) 530f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_CAM_INGRESS (0x1 << 6) 531f10a77bbSDavid C Somayajulu #define Q8_MBX_CMAC_CMD_CAM_EGRESS (0x2 << 6) 532f10a77bbSDavid C Somayajulu 533f10a77bbSDavid C Somayajulu uint8_t nmac_entries; 534f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 535f10a77bbSDavid C Somayajulu q80_mac_addr_t mac_addr[Q8_MAX_MAC_ADDRS]; 536f10a77bbSDavid C Somayajulu } __packed q80_config_mac_addr_t; 537f10a77bbSDavid C Somayajulu 538f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_addr_rsp { 539f10a77bbSDavid C Somayajulu uint16_t opcode; 540f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 541f10a77bbSDavid C Somayajulu uint8_t cmd; 542f10a77bbSDavid C Somayajulu uint8_t nmac_entries; 543f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 544f10a77bbSDavid C Somayajulu uint32_t status[Q8_MAX_MAC_ADDRS]; 545f10a77bbSDavid C Somayajulu } __packed q80_config_mac_addr_rsp_t; 546f10a77bbSDavid C Somayajulu 547f10a77bbSDavid C Somayajulu /* 548f10a77bbSDavid C Somayajulu * Configure MAC Receive Mode 549f10a77bbSDavid C Somayajulu */ 550f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_rcv_mode { 551f10a77bbSDavid C Somayajulu uint16_t opcode; 552f10a77bbSDavid C Somayajulu uint16_t count_version; 553f10a77bbSDavid C Somayajulu 554f10a77bbSDavid C Somayajulu uint8_t mode; 555f10a77bbSDavid C Somayajulu #define Q8_MBX_MAC_RCV_PROMISC_ENABLE 0x1 556f10a77bbSDavid C Somayajulu #define Q8_MBX_MAC_ALL_MULTI_ENABLE 0x2 557f10a77bbSDavid C Somayajulu 558f10a77bbSDavid C Somayajulu uint8_t rsrvd; 559f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 560f10a77bbSDavid C Somayajulu } __packed q80_config_mac_rcv_mode_t; 561f10a77bbSDavid C Somayajulu 562f10a77bbSDavid C Somayajulu typedef struct _q80_config_mac_rcv_mode_rsp { 563f10a77bbSDavid C Somayajulu uint16_t opcode; 564f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 565f10a77bbSDavid C Somayajulu } __packed q80_config_mac_rcv_mode_rsp_t; 566f10a77bbSDavid C Somayajulu 567f10a77bbSDavid C Somayajulu /* 568f10a77bbSDavid C Somayajulu * Configure Firmware Controlled LRO 569f10a77bbSDavid C Somayajulu */ 570f10a77bbSDavid C Somayajulu typedef struct _q80_config_fw_lro { 571f10a77bbSDavid C Somayajulu uint16_t opcode; 572f10a77bbSDavid C Somayajulu uint16_t count_version; 573f10a77bbSDavid C Somayajulu 574f10a77bbSDavid C Somayajulu uint8_t flags; 575f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV4 0x1 576f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV6 0x2 577f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV4_WO_DST_IP_CHK 0x4 578f10a77bbSDavid C Somayajulu #define Q8_MBX_FW_LRO_IPV6_WO_DST_IP_CHK 0x8 579c12c5bfbSDavid C Somayajulu #define Q8_MBX_FW_LRO_LOW_THRESHOLD 0x10 580f10a77bbSDavid C Somayajulu 581f10a77bbSDavid C Somayajulu uint8_t rsrvd; 582f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 583c12c5bfbSDavid C Somayajulu 584c12c5bfbSDavid C Somayajulu uint16_t low_threshold; 585c12c5bfbSDavid C Somayajulu uint16_t rsrvd0; 586f10a77bbSDavid C Somayajulu } __packed q80_config_fw_lro_t; 587f10a77bbSDavid C Somayajulu 588f10a77bbSDavid C Somayajulu typedef struct _q80_config_fw_lro_rsp { 589f10a77bbSDavid C Somayajulu uint16_t opcode; 590f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 591f10a77bbSDavid C Somayajulu } __packed q80_config_fw_lro_rsp_t; 592f10a77bbSDavid C Somayajulu 593f10a77bbSDavid C Somayajulu /* 594f10a77bbSDavid C Somayajulu * Minidump mailbox commands 595f10a77bbSDavid C Somayajulu */ 596f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_size { 597f10a77bbSDavid C Somayajulu uint16_t opcode; 598f10a77bbSDavid C Somayajulu uint16_t count_version; 599f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_size_t; 600f10a77bbSDavid C Somayajulu 601f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_size_rsp { 602f10a77bbSDavid C Somayajulu uint16_t opcode; 603f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 604f10a77bbSDavid C Somayajulu uint32_t rsrvd; 605f10a77bbSDavid C Somayajulu uint32_t templ_size; 606f10a77bbSDavid C Somayajulu uint32_t templ_version; 607f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_size_rsp_t; 608f10a77bbSDavid C Somayajulu 609f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_cmd { 610f10a77bbSDavid C Somayajulu uint16_t opcode; 611f10a77bbSDavid C Somayajulu uint16_t count_version; 612f10a77bbSDavid C Somayajulu uint64_t buf_addr; /* physical address of buffer */ 613f10a77bbSDavid C Somayajulu uint32_t buff_size; 614f10a77bbSDavid C Somayajulu uint32_t offset; 615f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_cmd_t; 616f10a77bbSDavid C Somayajulu 617f10a77bbSDavid C Somayajulu typedef struct _q80_config_md_templ_cmd_rsp { 618f10a77bbSDavid C Somayajulu uint16_t opcode; 619f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 620f10a77bbSDavid C Somayajulu uint32_t rsrvd; 621f10a77bbSDavid C Somayajulu uint32_t templ_size; 622f10a77bbSDavid C Somayajulu uint32_t buff_size; 623f10a77bbSDavid C Somayajulu uint32_t offset; 624f10a77bbSDavid C Somayajulu } __packed q80_config_md_templ_cmd_rsp_t; 625f10a77bbSDavid C Somayajulu 626f10a77bbSDavid C Somayajulu /* 62700caeec7SDavid C Somayajulu * Hardware Configuration Commands 62800caeec7SDavid C Somayajulu */ 62900caeec7SDavid C Somayajulu 63000caeec7SDavid C Somayajulu typedef struct _q80_hw_config { 63100caeec7SDavid C Somayajulu uint16_t opcode; 63200caeec7SDavid C Somayajulu uint16_t count_version; 63300caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_SET_MDIO_REG_COUNT 0x06 63400caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_MDIO_REG_COUNT 0x05 63500caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_SET_CAM_SEARCH_MODE_COUNT 0x03 63600caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_CAM_SEARCH_MODE_COUNT 0x02 63700caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_SET_TEMP_THRESHOLD_COUNT 0x03 63800caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_TEMP_THRESHOLD_COUNT 0x02 63900caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_ECC_COUNTS_COUNT 0x02 64000caeec7SDavid C Somayajulu 64100caeec7SDavid C Somayajulu uint32_t cmd; 64200caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_SET_MDIO_REG 0x01 64300caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_MDIO_REG 0x02 64400caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_SET_CAM_SEARCH_MODE 0x03 64500caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_CAM_SEARCH_MODE 0x04 64600caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_SET_TEMP_THRESHOLD 0x07 64700caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_TEMP_THRESHOLD 0x08 64800caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_GET_ECC_COUNTS 0x0A 64900caeec7SDavid C Somayajulu 65000caeec7SDavid C Somayajulu union { 65100caeec7SDavid C Somayajulu struct { 65200caeec7SDavid C Somayajulu uint32_t phys_port_number; 65300caeec7SDavid C Somayajulu uint32_t phy_dev_addr; 65400caeec7SDavid C Somayajulu uint32_t reg_addr; 65500caeec7SDavid C Somayajulu uint32_t data; 65600caeec7SDavid C Somayajulu } set_mdio; 65700caeec7SDavid C Somayajulu 65800caeec7SDavid C Somayajulu struct { 65900caeec7SDavid C Somayajulu uint32_t phys_port_number; 66000caeec7SDavid C Somayajulu uint32_t phy_dev_addr; 66100caeec7SDavid C Somayajulu uint32_t reg_addr; 66200caeec7SDavid C Somayajulu } get_mdio; 66300caeec7SDavid C Somayajulu 66400caeec7SDavid C Somayajulu struct { 66500caeec7SDavid C Somayajulu uint32_t mode; 66600caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_CAM_SEARCH_MODE_INTERNAL 0x1 66700caeec7SDavid C Somayajulu #define Q8_HW_CONFIG_CAM_SEARCH_MODE_AUTO 0x2 66800caeec7SDavid C Somayajulu 66900caeec7SDavid C Somayajulu } set_cam_search_mode; 67000caeec7SDavid C Somayajulu 67100caeec7SDavid C Somayajulu struct { 67200caeec7SDavid C Somayajulu uint32_t value; 67300caeec7SDavid C Somayajulu } set_temp_threshold; 67400caeec7SDavid C Somayajulu } u; 67500caeec7SDavid C Somayajulu } __packed q80_hw_config_t; 67600caeec7SDavid C Somayajulu 67700caeec7SDavid C Somayajulu typedef struct _q80_hw_config_rsp { 67800caeec7SDavid C Somayajulu uint16_t opcode; 67900caeec7SDavid C Somayajulu uint16_t regcnt_status; 68000caeec7SDavid C Somayajulu 68100caeec7SDavid C Somayajulu union { 68200caeec7SDavid C Somayajulu struct { 68300caeec7SDavid C Somayajulu uint32_t value; 68400caeec7SDavid C Somayajulu } get_mdio; 68500caeec7SDavid C Somayajulu 68600caeec7SDavid C Somayajulu struct { 68700caeec7SDavid C Somayajulu uint32_t mode; 68800caeec7SDavid C Somayajulu } get_cam_search_mode; 68900caeec7SDavid C Somayajulu 69000caeec7SDavid C Somayajulu struct { 69100caeec7SDavid C Somayajulu uint32_t temp_warn; 69200caeec7SDavid C Somayajulu uint32_t curr_temp; 69300caeec7SDavid C Somayajulu uint32_t osc_ring_rate; 69400caeec7SDavid C Somayajulu uint32_t core_voltage; 69500caeec7SDavid C Somayajulu } get_temp_threshold; 69600caeec7SDavid C Somayajulu 69700caeec7SDavid C Somayajulu struct { 69800caeec7SDavid C Somayajulu uint32_t ddr_ecc_error_count; 69900caeec7SDavid C Somayajulu uint32_t ocm_ecc_error_count; 70000caeec7SDavid C Somayajulu uint32_t l2_dcache_ecc_error_count; 70100caeec7SDavid C Somayajulu uint32_t l2_icache_ecc_error_count; 70200caeec7SDavid C Somayajulu uint32_t eport_ecc_error_count; 70300caeec7SDavid C Somayajulu } get_ecc_counts; 70400caeec7SDavid C Somayajulu } u; 70500caeec7SDavid C Somayajulu } __packed q80_hw_config_rsp_t; 70600caeec7SDavid C Somayajulu 70700caeec7SDavid C Somayajulu /* 708f10a77bbSDavid C Somayajulu * Link Event Request Command 709f10a77bbSDavid C Somayajulu */ 710f10a77bbSDavid C Somayajulu typedef struct _q80_link_event { 711f10a77bbSDavid C Somayajulu uint16_t opcode; 712f10a77bbSDavid C Somayajulu uint16_t count_version; 713f10a77bbSDavid C Somayajulu uint8_t cmd; 714f10a77bbSDavid C Somayajulu #define Q8_LINK_EVENT_CMD_STOP_PERIODIC 0 715f10a77bbSDavid C Somayajulu #define Q8_LINK_EVENT_CMD_ENABLE_ASYNC 1 716f10a77bbSDavid C Somayajulu 717f10a77bbSDavid C Somayajulu uint8_t flags; 718f10a77bbSDavid C Somayajulu #define Q8_LINK_EVENT_FLAGS_SEND_RSP 1 719f10a77bbSDavid C Somayajulu 720f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 721f10a77bbSDavid C Somayajulu } __packed q80_link_event_t; 722f10a77bbSDavid C Somayajulu 723f10a77bbSDavid C Somayajulu typedef struct _q80_link_event_rsp { 724f10a77bbSDavid C Somayajulu uint16_t opcode; 725f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 726f10a77bbSDavid C Somayajulu } __packed q80_link_event_rsp_t; 727f10a77bbSDavid C Somayajulu 728f10a77bbSDavid C Somayajulu /* 729f10a77bbSDavid C Somayajulu * Get Statistics Command 730f10a77bbSDavid C Somayajulu */ 731f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_stats { 732f10a77bbSDavid C Somayajulu uint64_t total_bytes; 733f10a77bbSDavid C Somayajulu uint64_t total_pkts; 734f10a77bbSDavid C Somayajulu uint64_t lro_pkt_count; 735f10a77bbSDavid C Somayajulu uint64_t sw_pkt_count; 736f10a77bbSDavid C Somayajulu uint64_t ip_chksum_err; 737f10a77bbSDavid C Somayajulu uint64_t pkts_wo_acntxts; 738f10a77bbSDavid C Somayajulu uint64_t pkts_dropped_no_sds_card; 739f10a77bbSDavid C Somayajulu uint64_t pkts_dropped_no_sds_host; 740f10a77bbSDavid C Somayajulu uint64_t oversized_pkts; 741f10a77bbSDavid C Somayajulu uint64_t pkts_dropped_no_rds; 742f10a77bbSDavid C Somayajulu uint64_t unxpctd_mcast_pkts; 743f10a77bbSDavid C Somayajulu uint64_t re1_fbq_error; 744f10a77bbSDavid C Somayajulu uint64_t invalid_mac_addr; 745f10a77bbSDavid C Somayajulu uint64_t rds_prime_trys; 746f10a77bbSDavid C Somayajulu uint64_t rds_prime_success; 747f10a77bbSDavid C Somayajulu uint64_t lro_flows_added; 748f10a77bbSDavid C Somayajulu uint64_t lro_flows_deleted; 749f10a77bbSDavid C Somayajulu uint64_t lro_flows_active; 750f10a77bbSDavid C Somayajulu uint64_t pkts_droped_unknown; 751f10a77bbSDavid C Somayajulu } __packed q80_rcv_stats_t; 752f10a77bbSDavid C Somayajulu 753f10a77bbSDavid C Somayajulu typedef struct _q80_xmt_stats { 754f10a77bbSDavid C Somayajulu uint64_t total_bytes; 755f10a77bbSDavid C Somayajulu uint64_t total_pkts; 756f10a77bbSDavid C Somayajulu uint64_t errors; 757f10a77bbSDavid C Somayajulu uint64_t pkts_dropped; 758f10a77bbSDavid C Somayajulu uint64_t switch_pkts; 759f10a77bbSDavid C Somayajulu uint64_t num_buffers; 760f10a77bbSDavid C Somayajulu } __packed q80_xmt_stats_t; 761f10a77bbSDavid C Somayajulu 762f10a77bbSDavid C Somayajulu typedef struct _q80_mac_stats { 763f10a77bbSDavid C Somayajulu uint64_t xmt_frames; 764f10a77bbSDavid C Somayajulu uint64_t xmt_bytes; 765f10a77bbSDavid C Somayajulu uint64_t xmt_mcast_pkts; 766f10a77bbSDavid C Somayajulu uint64_t xmt_bcast_pkts; 767f10a77bbSDavid C Somayajulu uint64_t xmt_pause_frames; 768f10a77bbSDavid C Somayajulu uint64_t xmt_cntrl_pkts; 769f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_64bytes; 770f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_127bytes; 771f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_255bytes; 772f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_511bytes; 773f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_1023bytes; 774f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_lt_1518bytes; 775f10a77bbSDavid C Somayajulu uint64_t xmt_pkt_gt_1518bytes; 776f10a77bbSDavid C Somayajulu uint64_t rsrvd0[3]; 777f10a77bbSDavid C Somayajulu uint64_t rcv_frames; 778f10a77bbSDavid C Somayajulu uint64_t rcv_bytes; 779f10a77bbSDavid C Somayajulu uint64_t rcv_mcast_pkts; 780f10a77bbSDavid C Somayajulu uint64_t rcv_bcast_pkts; 781f10a77bbSDavid C Somayajulu uint64_t rcv_pause_frames; 782f10a77bbSDavid C Somayajulu uint64_t rcv_cntrl_pkts; 783f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_64bytes; 784f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_127bytes; 785f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_255bytes; 786f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_511bytes; 787f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_1023bytes; 788f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_lt_1518bytes; 789f10a77bbSDavid C Somayajulu uint64_t rcv_pkt_gt_1518bytes; 790f10a77bbSDavid C Somayajulu uint64_t rsrvd1[3]; 791f10a77bbSDavid C Somayajulu uint64_t rcv_len_error; 792f10a77bbSDavid C Somayajulu uint64_t rcv_len_small; 793f10a77bbSDavid C Somayajulu uint64_t rcv_len_large; 794f10a77bbSDavid C Somayajulu uint64_t rcv_jabber; 795f10a77bbSDavid C Somayajulu uint64_t rcv_dropped; 796f10a77bbSDavid C Somayajulu uint64_t fcs_error; 797f10a77bbSDavid C Somayajulu uint64_t align_error; 79835291c22SDavid C Somayajulu uint64_t eswitched_frames; 79935291c22SDavid C Somayajulu uint64_t eswitched_bytes; 80035291c22SDavid C Somayajulu uint64_t eswitched_mcast_frames; 80135291c22SDavid C Somayajulu uint64_t eswitched_bcast_frames; 80235291c22SDavid C Somayajulu uint64_t eswitched_ucast_frames; 80335291c22SDavid C Somayajulu uint64_t eswitched_err_free_frames; 80435291c22SDavid C Somayajulu uint64_t eswitched_err_free_bytes; 805f10a77bbSDavid C Somayajulu } __packed q80_mac_stats_t; 806f10a77bbSDavid C Somayajulu 807f10a77bbSDavid C Somayajulu typedef struct _q80_get_stats { 808f10a77bbSDavid C Somayajulu uint16_t opcode; 809f10a77bbSDavid C Somayajulu uint16_t count_version; 810f10a77bbSDavid C Somayajulu 811f10a77bbSDavid C Somayajulu uint32_t cmd; 812f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_CLEAR 0x01 813f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_RCV 0x00 814f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_XMT 0x02 815f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_CNTXT 0x00 816f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_MAC 0x04 817f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_FUNC 0x08 818f10a77bbSDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_VPORT 0x0C 81935291c22SDavid C Somayajulu #define Q8_GET_STATS_CMD_TYPE_ALL (0x7 << 2) 820f10a77bbSDavid C Somayajulu 821f10a77bbSDavid C Somayajulu } __packed q80_get_stats_t; 822f10a77bbSDavid C Somayajulu 823f10a77bbSDavid C Somayajulu typedef struct _q80_get_stats_rsp { 824f10a77bbSDavid C Somayajulu uint16_t opcode; 825f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 826f10a77bbSDavid C Somayajulu uint32_t cmd; 827f10a77bbSDavid C Somayajulu union { 828f10a77bbSDavid C Somayajulu q80_rcv_stats_t rcv; 829f10a77bbSDavid C Somayajulu q80_xmt_stats_t xmt; 830f10a77bbSDavid C Somayajulu q80_mac_stats_t mac; 831f10a77bbSDavid C Somayajulu } u; 832f10a77bbSDavid C Somayajulu } __packed q80_get_stats_rsp_t; 833f10a77bbSDavid C Somayajulu 83435291c22SDavid C Somayajulu typedef struct _q80_get_mac_rcv_xmt_stats_rsp { 83535291c22SDavid C Somayajulu uint16_t opcode; 83635291c22SDavid C Somayajulu uint16_t regcnt_status; 83735291c22SDavid C Somayajulu uint32_t cmd; 83835291c22SDavid C Somayajulu q80_mac_stats_t mac; 83935291c22SDavid C Somayajulu q80_rcv_stats_t rcv; 84035291c22SDavid C Somayajulu q80_xmt_stats_t xmt; 84135291c22SDavid C Somayajulu } __packed q80_get_mac_rcv_xmt_stats_rsp_t; 84235291c22SDavid C Somayajulu 843f10a77bbSDavid C Somayajulu /* 844f10a77bbSDavid C Somayajulu * Init NIC Function 845f10a77bbSDavid C Somayajulu * Used to Register DCBX Configuration Change AEN 846f10a77bbSDavid C Somayajulu */ 847f10a77bbSDavid C Somayajulu typedef struct _q80_init_nic_func { 848f10a77bbSDavid C Somayajulu uint16_t opcode; 849f10a77bbSDavid C Somayajulu uint16_t count_version; 850f10a77bbSDavid C Somayajulu 851f10a77bbSDavid C Somayajulu uint32_t options; 85235291c22SDavid C Somayajulu #define Q8_INIT_NIC_REG_IDC_AEN 0x01 853f10a77bbSDavid C Somayajulu #define Q8_INIT_NIC_REG_DCBX_CHNG_AEN 0x02 854f10a77bbSDavid C Somayajulu #define Q8_INIT_NIC_REG_SFP_CHNG_AEN 0x04 855f10a77bbSDavid C Somayajulu 856f10a77bbSDavid C Somayajulu } __packed q80_init_nic_func_t; 857f10a77bbSDavid C Somayajulu 858f10a77bbSDavid C Somayajulu typedef struct _q80_init_nic_func_rsp { 859f10a77bbSDavid C Somayajulu uint16_t opcode; 860f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 861f10a77bbSDavid C Somayajulu } __packed q80_init_nic_func_rsp_t; 862f10a77bbSDavid C Somayajulu 863f10a77bbSDavid C Somayajulu /* 864f10a77bbSDavid C Somayajulu * Stop NIC Function 865f10a77bbSDavid C Somayajulu * Used to DeRegister DCBX Configuration Change AEN 866f10a77bbSDavid C Somayajulu */ 867f10a77bbSDavid C Somayajulu typedef struct _q80_stop_nic_func { 868f10a77bbSDavid C Somayajulu uint16_t opcode; 869f10a77bbSDavid C Somayajulu uint16_t count_version; 870f10a77bbSDavid C Somayajulu 871f10a77bbSDavid C Somayajulu uint32_t options; 872f10a77bbSDavid C Somayajulu #define Q8_STOP_NIC_DEREG_DCBX_CHNG_AEN 0x02 873f10a77bbSDavid C Somayajulu #define Q8_STOP_NIC_DEREG_SFP_CHNG_AEN 0x04 874f10a77bbSDavid C Somayajulu 875f10a77bbSDavid C Somayajulu } __packed q80_stop_nic_func_t; 876f10a77bbSDavid C Somayajulu 877f10a77bbSDavid C Somayajulu typedef struct _q80_stop_nic_func_rsp { 878f10a77bbSDavid C Somayajulu uint16_t opcode; 879f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 880f10a77bbSDavid C Somayajulu } __packed q80_stop_nic_func_rsp_t; 881f10a77bbSDavid C Somayajulu 882f10a77bbSDavid C Somayajulu /* 883f10a77bbSDavid C Somayajulu * Query Firmware DCBX Capabilities 884f10a77bbSDavid C Somayajulu */ 885f10a77bbSDavid C Somayajulu typedef struct _q80_query_fw_dcbx_caps { 886f10a77bbSDavid C Somayajulu uint16_t opcode; 887f10a77bbSDavid C Somayajulu uint16_t count_version; 888f10a77bbSDavid C Somayajulu } __packed q80_query_fw_dcbx_caps_t; 889f10a77bbSDavid C Somayajulu 890f10a77bbSDavid C Somayajulu typedef struct _q80_query_fw_dcbx_caps_rsp { 891f10a77bbSDavid C Somayajulu uint16_t opcode; 892f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 893f10a77bbSDavid C Somayajulu 894f10a77bbSDavid C Somayajulu uint32_t dcbx_caps; 895f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_TSA 0x00000001 896f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_ETS 0x00000002 897f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_DCBX_CEE_1_01 0x00000004 898f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_CAPS_DCBX_IEEE_1_0 0x00000008 899f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_MAX_TC_MASK 0x00F00000 900f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_MAX_ETS_TC_MASK 0x0F000000 901f10a77bbSDavid C Somayajulu #define Q8_QUERY_FW_DCBX_MAX_PFC_TC_MASK 0xF0000000 902f10a77bbSDavid C Somayajulu 903f10a77bbSDavid C Somayajulu } __packed q80_query_fw_dcbx_caps_rsp_t; 904f10a77bbSDavid C Somayajulu 905f10a77bbSDavid C Somayajulu /* 90635291c22SDavid C Somayajulu * IDC Ack Cmd 90735291c22SDavid C Somayajulu */ 90835291c22SDavid C Somayajulu 90935291c22SDavid C Somayajulu typedef struct _q80_idc_ack { 91035291c22SDavid C Somayajulu uint16_t opcode; 91135291c22SDavid C Somayajulu uint16_t count_version; 91235291c22SDavid C Somayajulu 91335291c22SDavid C Somayajulu uint32_t aen_mb1; 91435291c22SDavid C Somayajulu uint32_t aen_mb2; 91535291c22SDavid C Somayajulu uint32_t aen_mb3; 91635291c22SDavid C Somayajulu uint32_t aen_mb4; 91735291c22SDavid C Somayajulu 91835291c22SDavid C Somayajulu } __packed q80_idc_ack_t; 91935291c22SDavid C Somayajulu 92035291c22SDavid C Somayajulu typedef struct _q80_idc_ack_rsp { 92135291c22SDavid C Somayajulu uint16_t opcode; 92235291c22SDavid C Somayajulu uint16_t regcnt_status; 92335291c22SDavid C Somayajulu } __packed q80_idc_ack_rsp_t; 92435291c22SDavid C Somayajulu 92535291c22SDavid C Somayajulu 92635291c22SDavid C Somayajulu /* 927f10a77bbSDavid C Somayajulu * Set Port Configuration command 928f10a77bbSDavid C Somayajulu * Used to set Ethernet Standard Pause values 929f10a77bbSDavid C Somayajulu */ 930f10a77bbSDavid C Somayajulu 931f10a77bbSDavid C Somayajulu typedef struct _q80_set_port_cfg { 932f10a77bbSDavid C Somayajulu uint16_t opcode; 933f10a77bbSDavid C Somayajulu uint16_t count_version; 934f10a77bbSDavid C Somayajulu 935f10a77bbSDavid C Somayajulu uint32_t cfg_bits; 936f10a77bbSDavid C Somayajulu 937f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_MASK (0x7 << 1) 938f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_NONE (0x0 << 1) 939f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_HSS (0x2 << 1) 940f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_PHY (0x3 << 1) 941f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LOOPBACK_MODE_EXT (0x4 << 1) 942f10a77bbSDavid C Somayajulu 943f10a77bbSDavid C Somayajulu #define Q8_VALID_LOOPBACK_MODE(mode) \ 944f10a77bbSDavid C Somayajulu (((mode) == Q8_PORT_CFG_BITS_LOOPBACK_MODE_NONE) || \ 945f10a77bbSDavid C Somayajulu (((mode) >= Q8_PORT_CFG_BITS_LOOPBACK_MODE_HSS) && \ 946f10a77bbSDavid C Somayajulu ((mode) <= Q8_PORT_CFG_BITS_LOOPBACK_MODE_EXT))) 947f10a77bbSDavid C Somayajulu 948f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_DCBX_ENABLE BIT_4 949f10a77bbSDavid C Somayajulu 950f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_CFG_MASK (0x3 << 5) 951f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_DISABLED (0x0 << 5) 952f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_STD (0x1 << 5) 953f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_PAUSE_PPM (0x2 << 5) 954f10a77bbSDavid C Somayajulu 955f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_10MB BIT_8 956f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_100MB BIT_9 957f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_1GB BIT_10 958f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_LNKCAP_10GB BIT_11 959f10a77bbSDavid C Somayajulu 960f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_AUTONEG BIT_15 961f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_XMT_DISABLE BIT_17 962f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_FEC_RQSTD BIT_18 963f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_EEE_RQSTD BIT_19 964f10a77bbSDavid C Somayajulu 965f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_DIR_MASK (0x3 << 20) 966f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_XMT_RCV (0x0 << 20) 967f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_XMT (0x1 << 20) 968f10a77bbSDavid C Somayajulu #define Q8_PORT_CFG_BITS_STDPAUSE_RCV (0x2 << 20) 969f10a77bbSDavid C Somayajulu 970f10a77bbSDavid C Somayajulu } __packed q80_set_port_cfg_t; 971f10a77bbSDavid C Somayajulu 972f10a77bbSDavid C Somayajulu typedef struct _q80_set_port_cfg_rsp { 973f10a77bbSDavid C Somayajulu uint16_t opcode; 974f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 975f10a77bbSDavid C Somayajulu } __packed q80_set_port_cfg_rsp_t; 976f10a77bbSDavid C Somayajulu 977f10a77bbSDavid C Somayajulu /* 978f10a77bbSDavid C Somayajulu * Get Port Configuration Command 979f10a77bbSDavid C Somayajulu */ 980f10a77bbSDavid C Somayajulu 981f10a77bbSDavid C Somayajulu typedef struct _q80_get_port_cfg { 982f10a77bbSDavid C Somayajulu uint16_t opcode; 983f10a77bbSDavid C Somayajulu uint16_t count_version; 984f10a77bbSDavid C Somayajulu } __packed q80_get_port_cfg_t; 985f10a77bbSDavid C Somayajulu 986f10a77bbSDavid C Somayajulu typedef struct _q80_get_port_cfg_rsp { 987f10a77bbSDavid C Somayajulu uint16_t opcode; 988f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 989f10a77bbSDavid C Somayajulu 990f10a77bbSDavid C Somayajulu uint32_t cfg_bits; /* same as in q80_set_port_cfg_t */ 991f10a77bbSDavid C Somayajulu 992f10a77bbSDavid C Somayajulu uint8_t phys_port_type; 993f10a77bbSDavid C Somayajulu uint8_t rsvd[3]; 994f10a77bbSDavid C Somayajulu } __packed q80_get_port_cfg_rsp_t; 995f10a77bbSDavid C Somayajulu 996f10a77bbSDavid C Somayajulu /* 997f10a77bbSDavid C Somayajulu * Get Link Status Command 998f10a77bbSDavid C Somayajulu * Used to get current PAUSE values for the port 999f10a77bbSDavid C Somayajulu */ 1000f10a77bbSDavid C Somayajulu 1001f10a77bbSDavid C Somayajulu typedef struct _q80_get_link_status { 1002f10a77bbSDavid C Somayajulu uint16_t opcode; 1003f10a77bbSDavid C Somayajulu uint16_t count_version; 1004f10a77bbSDavid C Somayajulu } __packed q80_get_link_status_t; 1005f10a77bbSDavid C Somayajulu 1006f10a77bbSDavid C Somayajulu typedef struct _q80_get_link_status_rsp { 1007f10a77bbSDavid C Somayajulu uint16_t opcode; 1008f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1009f10a77bbSDavid C Somayajulu 1010f10a77bbSDavid C Somayajulu uint32_t cfg_bits; 1011f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_UP BIT_0 1012f10a77bbSDavid C Somayajulu 1013f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_MASK (0x7 << 3) 1014f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_UNKNOWN (0x0 << 3) 1015f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_10MB (0x1 << 3) 1016f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_100MB (0x2 << 3) 1017f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_1GB (0x3 << 3) 1018f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LINK_SPEED_10GB (0x4 << 3) 1019f10a77bbSDavid C Somayajulu 1020f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_MASK (0x3 << 6) 1021f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_DISABLE (0x0 << 6) 1022f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_STD (0x1 << 6) 1023f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_PAUSE_CFG_PPM (0x2 << 6) 1024f10a77bbSDavid C Somayajulu 1025f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_MASK (0x7 << 8) 1026f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_NONE (0x0 << 6) 1027f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_HSS (0x2 << 6) 1028f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_LOOPBACK_PHY (0x3 << 6) 1029f10a77bbSDavid C Somayajulu 1030f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_FEC_ENABLED BIT_12 1031f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_EEE_ENABLED BIT_13 1032f10a77bbSDavid C Somayajulu 1033f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_DIR_MASK (0x3 << 20) 1034f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_NONE (0x0 << 20) 1035f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_XMT (0x1 << 20) 1036f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_RCV (0x2 << 20) 1037f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_CFG_BITS_STDPAUSE_XMT_RCV (0x3 << 20) 1038f10a77bbSDavid C Somayajulu 1039f10a77bbSDavid C Somayajulu uint32_t link_state; 1040f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_LOSS_OF_SIGNAL BIT_0 1041f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_PORT_RST_DONE BIT_3 1042f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_PHY_LINK_DOWN BIT_4 1043f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_PCS_LINK_DOWN BIT_5 1044f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_MAC_LOCAL_FAULT BIT_6 1045f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_MAC_REMOTE_FAULT BIT_7 1046f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_XMT_DISABLED BIT_9 1047f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_XMT_FAULT BIT_10 1048f10a77bbSDavid C Somayajulu 1049f10a77bbSDavid C Somayajulu uint32_t sfp_info; 1050f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_MASK 0x3 1051f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_NOT_EXPECTED 0x0 1052f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_NONE 0x1 1053f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_INVALID 0x2 1054f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_TRNCVR_VALID 0x3 1055f10a77bbSDavid C Somayajulu 1056f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_MASK (0x3 << 2) 1057f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_UNREC_TRSVR (0x0 << 2) 1058f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_NOT_QLOGIC (0x1 << 2) 1059f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_SPEED_FAILED (0x2 << 2) 1060f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_ADDTL_INFO_ACCESS_ERROR (0x3 << 2) 1061f10a77bbSDavid C Somayajulu 1062f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_TYPE_MASK (0x1F << 4) 1063f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_NONE (0x00 << 4) 1064f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBLRM (0x01 << 4) 1065f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBLR (0x02 << 4) 1066f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBSR (0x03 << 4) 1067f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBC_P (0x04 << 4) 1068f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBC_AL (0x05 << 4) 1069f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_10GBC_PL (0x06 << 4) 1070f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBSX (0x07 << 4) 1071f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBLX (0x08 << 4) 1072f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBCX (0x09 << 4) 1073f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBT (0x0A << 4) 1074f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_1GBC_PL (0x0B << 4) 1075f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MOD_UNKNOWN (0x0F << 4) 1076f10a77bbSDavid C Somayajulu 1077f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_MULTI_RATE_MOD BIT_9 1078f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_XMT_FAULT BIT_10 1079f10a77bbSDavid C Somayajulu #define Q8_GET_LINK_STAT_SFP_COPPER_CBL_LENGTH_MASK (0xFF << 16) 1080f10a77bbSDavid C Somayajulu 1081f10a77bbSDavid C Somayajulu } __packed q80_get_link_status_rsp_t; 1082f10a77bbSDavid C Somayajulu 1083f10a77bbSDavid C Somayajulu 1084f10a77bbSDavid C Somayajulu /* 1085f10a77bbSDavid C Somayajulu * Transmit Related Definitions 1086f10a77bbSDavid C Somayajulu */ 1087f10a77bbSDavid C Somayajulu /* Max# of TX Rings per Tx Create Cntxt Mbx Cmd*/ 1088f10a77bbSDavid C Somayajulu #define MAX_TCNTXT_RINGS 8 1089f10a77bbSDavid C Somayajulu 1090f10a77bbSDavid C Somayajulu /* 1091f10a77bbSDavid C Somayajulu * Transmit Context - Q8_CMD_CREATE_TX_CNTXT Command Configuration Data 1092f10a77bbSDavid C Somayajulu */ 1093f10a77bbSDavid C Somayajulu 1094f10a77bbSDavid C Somayajulu typedef struct _q80_rq_tx_ring { 1095f10a77bbSDavid C Somayajulu uint64_t paddr; 1096f10a77bbSDavid C Somayajulu uint64_t tx_consumer; 1097f10a77bbSDavid C Somayajulu uint16_t nentries; 1098f10a77bbSDavid C Somayajulu uint16_t intr_id; 1099f10a77bbSDavid C Somayajulu uint8_t intr_src_bit; 1100f10a77bbSDavid C Somayajulu uint8_t rsrvd[3]; 1101f10a77bbSDavid C Somayajulu } __packed q80_rq_tx_ring_t; 1102f10a77bbSDavid C Somayajulu 1103f10a77bbSDavid C Somayajulu typedef struct _q80_rq_tx_cntxt { 1104f10a77bbSDavid C Somayajulu uint16_t opcode; 1105f10a77bbSDavid C Somayajulu uint16_t count_version; 1106f10a77bbSDavid C Somayajulu 1107f10a77bbSDavid C Somayajulu uint32_t cap0; 1108f10a77bbSDavid C Somayajulu #define Q8_TX_CNTXT_CAP0_BASEFW (1 << 0) 1109f10a77bbSDavid C Somayajulu #define Q8_TX_CNTXT_CAP0_LSO (1 << 6) 1110f10a77bbSDavid C Somayajulu #define Q8_TX_CNTXT_CAP0_TC (1 << 25) 1111f10a77bbSDavid C Somayajulu 1112f10a77bbSDavid C Somayajulu uint32_t cap1; 1113f10a77bbSDavid C Somayajulu uint32_t cap2; 1114f10a77bbSDavid C Somayajulu uint32_t cap3; 1115f10a77bbSDavid C Somayajulu uint8_t ntx_rings; 1116f10a77bbSDavid C Somayajulu uint8_t traffic_class; /* bits 8-10; others reserved */ 1117f10a77bbSDavid C Somayajulu uint16_t tx_vpid; 1118f10a77bbSDavid C Somayajulu q80_rq_tx_ring_t tx_ring[MAX_TCNTXT_RINGS]; 1119f10a77bbSDavid C Somayajulu } __packed q80_rq_tx_cntxt_t; 1120f10a77bbSDavid C Somayajulu 1121f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_tx_ring { 1122f10a77bbSDavid C Somayajulu uint32_t prod_index; 1123f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1124f10a77bbSDavid C Somayajulu uint8_t state; 1125f10a77bbSDavid C Somayajulu uint8_t rsrvd; 1126f10a77bbSDavid C Somayajulu } q80_rsp_tx_ring_t; 1127f10a77bbSDavid C Somayajulu 1128f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_tx_cntxt { 1129f10a77bbSDavid C Somayajulu uint16_t opcode; 1130f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1131f10a77bbSDavid C Somayajulu uint8_t ntx_rings; 1132f10a77bbSDavid C Somayajulu uint8_t phy_port; 1133f10a77bbSDavid C Somayajulu uint8_t virt_port; 1134f10a77bbSDavid C Somayajulu uint8_t rsrvd; 1135f10a77bbSDavid C Somayajulu q80_rsp_tx_ring_t tx_ring[MAX_TCNTXT_RINGS]; 1136f10a77bbSDavid C Somayajulu } __packed q80_rsp_tx_cntxt_t; 1137f10a77bbSDavid C Somayajulu 1138f10a77bbSDavid C Somayajulu typedef struct _q80_tx_cntxt_destroy { 1139f10a77bbSDavid C Somayajulu uint16_t opcode; 1140f10a77bbSDavid C Somayajulu uint16_t count_version; 1141f10a77bbSDavid C Somayajulu uint32_t cntxt_id; 1142f10a77bbSDavid C Somayajulu } __packed q80_tx_cntxt_destroy_t; 1143f10a77bbSDavid C Somayajulu 1144f10a77bbSDavid C Somayajulu typedef struct _q80_tx_cntxt_destroy_rsp { 1145f10a77bbSDavid C Somayajulu uint16_t opcode; 1146f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1147f10a77bbSDavid C Somayajulu } __packed q80_tx_cntxt_destroy_rsp_t; 1148f10a77bbSDavid C Somayajulu 1149f10a77bbSDavid C Somayajulu /* 1150f10a77bbSDavid C Somayajulu * Transmit Command Descriptor 1151f10a77bbSDavid C Somayajulu * These commands are issued on the Transmit Ring associated with a Transmit 1152f10a77bbSDavid C Somayajulu * context 1153f10a77bbSDavid C Somayajulu */ 1154f10a77bbSDavid C Somayajulu typedef struct _q80_tx_cmd { 1155f10a77bbSDavid C Somayajulu uint8_t tcp_hdr_off; /* TCP Header Offset */ 1156f10a77bbSDavid C Somayajulu uint8_t ip_hdr_off; /* IP Header Offset */ 1157f10a77bbSDavid C Somayajulu uint16_t flags_opcode; /* Bits 0-6: flags; 7-12: opcode */ 1158f10a77bbSDavid C Somayajulu 1159f10a77bbSDavid C Somayajulu /* flags field */ 1160f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_MULTICAST 0x01 1161f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_LSO_TSO 0x02 1162f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_VLAN_TAGGED 0x10 1163f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_FLAGS_HW_VLAN_ID 0x40 1164f10a77bbSDavid C Somayajulu 1165f10a77bbSDavid C Somayajulu /* opcode field */ 1166f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_UDP_CHKSUM_IPV6 (0xC << 7) 1167f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_CHKSUM_IPV6 (0xB << 7) 1168f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_LSO_IPV6 (0x6 << 7) 1169f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_LSO (0x5 << 7) 1170f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_UDP_CHKSUM (0x3 << 7) 1171f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_TCP_CHKSUM (0x2 << 7) 1172f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_OP_XMT_ETHER (0x1 << 7) 1173f10a77bbSDavid C Somayajulu 1174f10a77bbSDavid C Somayajulu uint8_t n_bufs; /* # of data segs in data buffer */ 1175f10a77bbSDavid C Somayajulu uint8_t data_len_lo; /* data length lower 8 bits */ 1176f10a77bbSDavid C Somayajulu uint16_t data_len_hi; /* data length upper 16 bits */ 1177f10a77bbSDavid C Somayajulu 1178f10a77bbSDavid C Somayajulu uint64_t buf2_addr; /* buffer 2 address */ 1179f10a77bbSDavid C Somayajulu 1180f10a77bbSDavid C Somayajulu uint16_t rsrvd0; 1181f10a77bbSDavid C Somayajulu uint16_t mss; /* MSS for this packet */ 1182f10a77bbSDavid C Somayajulu uint8_t cntxtid; /* Bits 7-4: ContextId; 3-0: reserved */ 1183f10a77bbSDavid C Somayajulu 1184f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_PORT_CNXTID(c_id) ((c_id & 0xF) << 4) 1185f10a77bbSDavid C Somayajulu 1186f10a77bbSDavid C Somayajulu uint8_t total_hdr_len; /* MAC+IP+TCP Header Length for LSO */ 1187f10a77bbSDavid C Somayajulu uint16_t rsrvd1; 1188f10a77bbSDavid C Somayajulu 1189f10a77bbSDavid C Somayajulu uint64_t buf3_addr; /* buffer 3 address */ 1190f10a77bbSDavid C Somayajulu uint64_t buf1_addr; /* buffer 1 address */ 1191f10a77bbSDavid C Somayajulu 1192f10a77bbSDavid C Somayajulu uint16_t buf1_len; /* length of buffer 1 */ 1193f10a77bbSDavid C Somayajulu uint16_t buf2_len; /* length of buffer 2 */ 1194f10a77bbSDavid C Somayajulu uint16_t buf3_len; /* length of buffer 3 */ 1195f10a77bbSDavid C Somayajulu uint16_t buf4_len; /* length of buffer 4 */ 1196f10a77bbSDavid C Somayajulu 1197f10a77bbSDavid C Somayajulu uint64_t buf4_addr; /* buffer 4 address */ 1198f10a77bbSDavid C Somayajulu 1199f10a77bbSDavid C Somayajulu uint32_t rsrvd2; 1200f10a77bbSDavid C Somayajulu uint16_t rsrvd3; 1201f10a77bbSDavid C Somayajulu uint16_t vlan_tci; /* VLAN TCI when hw tagging is enabled*/ 1202f10a77bbSDavid C Somayajulu 1203f10a77bbSDavid C Somayajulu } __packed q80_tx_cmd_t; /* 64 bytes */ 1204f10a77bbSDavid C Somayajulu 1205f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_MAX_SEGMENTS 4 1206f10a77bbSDavid C Somayajulu #define Q8_TX_CMD_TSO_ALIGN 2 1207f10a77bbSDavid C Somayajulu #define Q8_TX_MAX_NON_TSO_SEGS 62 1208f10a77bbSDavid C Somayajulu 1209f10a77bbSDavid C Somayajulu 1210f10a77bbSDavid C Somayajulu /* 1211f10a77bbSDavid C Somayajulu * Receive Related Definitions 1212f10a77bbSDavid C Somayajulu */ 1213f10a77bbSDavid C Somayajulu #define MAX_RDS_RING_SETS 8 /* Max# of Receive Descriptor Rings */ 121435291c22SDavid C Somayajulu 121535291c22SDavid C Somayajulu #ifdef QL_ENABLE_ISCSI_TLV 121635291c22SDavid C Somayajulu #define MAX_SDS_RINGS 32 /* Max# of Status Descriptor Rings */ 121735291c22SDavid C Somayajulu #define NUM_TX_RINGS (MAX_SDS_RINGS * 2) 121835291c22SDavid C Somayajulu #else 1219f10a77bbSDavid C Somayajulu #define MAX_SDS_RINGS 4 /* Max# of Status Descriptor Rings */ 122035291c22SDavid C Somayajulu #define NUM_TX_RINGS MAX_SDS_RINGS 122135291c22SDavid C Somayajulu #endif /* #ifdef QL_ENABLE_ISCSI_TLV */ 122235291c22SDavid C Somayajulu #define MAX_RDS_RINGS MAX_SDS_RINGS /* Max# of Rcv Descriptor Rings */ 122335291c22SDavid C Somayajulu 1224f10a77bbSDavid C Somayajulu 1225f10a77bbSDavid C Somayajulu typedef struct _q80_rq_sds_ring { 1226f10a77bbSDavid C Somayajulu uint64_t paddr; /* physical addr of status ring in system memory */ 1227f10a77bbSDavid C Somayajulu uint64_t hdr_split1; 1228f10a77bbSDavid C Somayajulu uint64_t hdr_split2; 1229f10a77bbSDavid C Somayajulu uint16_t size; /* number of entries in status ring */ 1230f10a77bbSDavid C Somayajulu uint16_t hdr_split1_size; 1231f10a77bbSDavid C Somayajulu uint16_t hdr_split2_size; 1232f10a77bbSDavid C Somayajulu uint16_t hdr_split_count; 1233f10a77bbSDavid C Somayajulu uint16_t intr_id; 1234f10a77bbSDavid C Somayajulu uint8_t intr_src_bit; 1235f10a77bbSDavid C Somayajulu uint8_t rsrvd[5]; 1236f10a77bbSDavid C Somayajulu } __packed q80_rq_sds_ring_t; /* 10 32bit words */ 1237f10a77bbSDavid C Somayajulu 1238f10a77bbSDavid C Somayajulu typedef struct _q80_rq_rds_ring { 1239f10a77bbSDavid C Somayajulu uint64_t paddr_std; /* physical addr of rcv ring in system memory */ 1240f10a77bbSDavid C Somayajulu uint64_t paddr_jumbo; /* physical addr of rcv ring in system memory */ 1241f10a77bbSDavid C Somayajulu uint16_t std_bsize; 1242f10a77bbSDavid C Somayajulu uint16_t std_nentries; 1243f10a77bbSDavid C Somayajulu uint16_t jumbo_bsize; 1244f10a77bbSDavid C Somayajulu uint16_t jumbo_nentries; 1245f10a77bbSDavid C Somayajulu } __packed q80_rq_rds_ring_t; /* 6 32bit words */ 1246f10a77bbSDavid C Somayajulu 1247f10a77bbSDavid C Somayajulu #define MAX_RCNTXT_SDS_RINGS 8 1248f10a77bbSDavid C Somayajulu 1249f10a77bbSDavid C Somayajulu typedef struct _q80_rq_rcv_cntxt { 1250f10a77bbSDavid C Somayajulu uint16_t opcode; 1251f10a77bbSDavid C Somayajulu uint16_t count_version; 1252f10a77bbSDavid C Somayajulu uint32_t cap0; 1253f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_BASEFW (1 << 0) 1254f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_MULTI_RDS (1 << 1) 1255f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_LRO (1 << 5) 1256f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_HW_LRO (1 << 10) 1257f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_VLAN_ALIGN (1 << 14) 1258f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_RSS (1 << 15) 1259f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_MSFT_RSS (1 << 16) 1260f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_SGL_JUMBO (1 << 18) 1261f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_SGL_LRO (1 << 19) 126235291c22SDavid C Somayajulu #define Q8_RCV_CNTXT_CAP0_SINGLE_JUMBO (1 << 26) 1263f10a77bbSDavid C Somayajulu 1264f10a77bbSDavid C Somayajulu uint32_t cap1; 1265f10a77bbSDavid C Somayajulu uint32_t cap2; 1266f10a77bbSDavid C Somayajulu uint32_t cap3; 1267f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1268f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1269f10a77bbSDavid C Somayajulu uint16_t rds_producer_mode; 1270f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_RDS_PROD_MODE_UNIQUE 0 1271f10a77bbSDavid C Somayajulu #define Q8_RCV_CNTXT_RDS_PROD_MODE_SHARED 1 1272f10a77bbSDavid C Somayajulu 1273f10a77bbSDavid C Somayajulu uint16_t rcv_vpid; 1274f10a77bbSDavid C Somayajulu uint16_t rsrvd0; 1275f10a77bbSDavid C Somayajulu uint32_t rsrvd1; 1276f10a77bbSDavid C Somayajulu q80_rq_sds_ring_t sds[MAX_RCNTXT_SDS_RINGS]; 1277f10a77bbSDavid C Somayajulu q80_rq_rds_ring_t rds[MAX_RDS_RING_SETS]; 1278f10a77bbSDavid C Somayajulu } __packed q80_rq_rcv_cntxt_t; 1279f10a77bbSDavid C Somayajulu 1280f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_rds_ring { 1281f10a77bbSDavid C Somayajulu uint32_t prod_std; 1282f10a77bbSDavid C Somayajulu uint32_t prod_jumbo; 1283f10a77bbSDavid C Somayajulu } __packed q80_rsp_rds_ring_t; /* 8 bytes */ 1284f10a77bbSDavid C Somayajulu 1285f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_rcv_cntxt { 1286f10a77bbSDavid C Somayajulu uint16_t opcode; 1287f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1288f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1289f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1290f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1291f10a77bbSDavid C Somayajulu uint8_t state; 1292f10a77bbSDavid C Somayajulu uint8_t num_funcs; 1293f10a77bbSDavid C Somayajulu uint8_t phy_port; 1294f10a77bbSDavid C Somayajulu uint8_t virt_port; 1295f10a77bbSDavid C Somayajulu uint32_t sds_cons[MAX_RCNTXT_SDS_RINGS]; 1296f10a77bbSDavid C Somayajulu q80_rsp_rds_ring_t rds[MAX_RDS_RING_SETS]; 1297f10a77bbSDavid C Somayajulu } __packed q80_rsp_rcv_cntxt_t; 1298f10a77bbSDavid C Somayajulu 1299f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_cntxt_destroy { 1300f10a77bbSDavid C Somayajulu uint16_t opcode; 1301f10a77bbSDavid C Somayajulu uint16_t count_version; 1302f10a77bbSDavid C Somayajulu uint32_t cntxt_id; 1303f10a77bbSDavid C Somayajulu } __packed q80_rcv_cntxt_destroy_t; 1304f10a77bbSDavid C Somayajulu 1305f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_cntxt_destroy_rsp { 1306f10a77bbSDavid C Somayajulu uint16_t opcode; 1307f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1308f10a77bbSDavid C Somayajulu } __packed q80_rcv_cntxt_destroy_rsp_t; 1309f10a77bbSDavid C Somayajulu 1310f10a77bbSDavid C Somayajulu 1311f10a77bbSDavid C Somayajulu /* 1312f10a77bbSDavid C Somayajulu * Add Receive Rings 1313f10a77bbSDavid C Somayajulu */ 1314f10a77bbSDavid C Somayajulu typedef struct _q80_rq_add_rcv_rings { 1315f10a77bbSDavid C Somayajulu uint16_t opcode; 1316f10a77bbSDavid C Somayajulu uint16_t count_version; 1317f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1318f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1319f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1320f10a77bbSDavid C Somayajulu q80_rq_sds_ring_t sds[MAX_RCNTXT_SDS_RINGS]; 1321f10a77bbSDavid C Somayajulu q80_rq_rds_ring_t rds[MAX_RDS_RING_SETS]; 1322f10a77bbSDavid C Somayajulu } __packed q80_rq_add_rcv_rings_t; 1323f10a77bbSDavid C Somayajulu 1324f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_add_rcv_rings { 1325f10a77bbSDavid C Somayajulu uint16_t opcode; 1326f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1327f10a77bbSDavid C Somayajulu uint8_t nrds_sets_rings; 1328f10a77bbSDavid C Somayajulu uint8_t nsds_rings; 1329f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1330f10a77bbSDavid C Somayajulu uint32_t sds_cons[MAX_RCNTXT_SDS_RINGS]; 1331f10a77bbSDavid C Somayajulu q80_rsp_rds_ring_t rds[MAX_RDS_RING_SETS]; 1332f10a77bbSDavid C Somayajulu } __packed q80_rsp_add_rcv_rings_t; 1333f10a77bbSDavid C Somayajulu 1334f10a77bbSDavid C Somayajulu /* 1335f10a77bbSDavid C Somayajulu * Map Status Ring to Receive Descriptor Set 1336f10a77bbSDavid C Somayajulu */ 1337f10a77bbSDavid C Somayajulu 1338f10a77bbSDavid C Somayajulu #define MAX_SDS_TO_RDS_MAP 16 1339f10a77bbSDavid C Somayajulu 1340f10a77bbSDavid C Somayajulu typedef struct _q80_sds_rds_map_e { 1341f10a77bbSDavid C Somayajulu uint8_t sds_ring; 1342f10a77bbSDavid C Somayajulu uint8_t rsrvd0; 1343f10a77bbSDavid C Somayajulu uint8_t rds_ring; 1344f10a77bbSDavid C Somayajulu uint8_t rsrvd1; 1345f10a77bbSDavid C Somayajulu } __packed q80_sds_rds_map_e_t; 1346f10a77bbSDavid C Somayajulu 1347f10a77bbSDavid C Somayajulu typedef struct _q80_rq_map_sds_to_rds { 1348f10a77bbSDavid C Somayajulu uint16_t opcode; 1349f10a77bbSDavid C Somayajulu uint16_t count_version; 1350f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1351f10a77bbSDavid C Somayajulu uint16_t num_rings; 1352f10a77bbSDavid C Somayajulu q80_sds_rds_map_e_t sds_rds[MAX_SDS_TO_RDS_MAP]; 1353f10a77bbSDavid C Somayajulu } __packed q80_rq_map_sds_to_rds_t; 1354f10a77bbSDavid C Somayajulu 1355f10a77bbSDavid C Somayajulu 1356f10a77bbSDavid C Somayajulu typedef struct _q80_rsp_map_sds_to_rds { 1357f10a77bbSDavid C Somayajulu uint16_t opcode; 1358f10a77bbSDavid C Somayajulu uint16_t regcnt_status; 1359f10a77bbSDavid C Somayajulu uint16_t cntxt_id; 1360f10a77bbSDavid C Somayajulu uint16_t num_rings; 1361f10a77bbSDavid C Somayajulu q80_sds_rds_map_e_t sds_rds[MAX_SDS_TO_RDS_MAP]; 1362f10a77bbSDavid C Somayajulu } __packed q80_rsp_map_sds_to_rds_t; 1363f10a77bbSDavid C Somayajulu 1364f10a77bbSDavid C Somayajulu 1365f10a77bbSDavid C Somayajulu /* 1366f10a77bbSDavid C Somayajulu * Receive Descriptor corresponding to each entry in the receive ring 1367f10a77bbSDavid C Somayajulu */ 1368f10a77bbSDavid C Somayajulu typedef struct _q80_rcv_desc { 1369f10a77bbSDavid C Somayajulu uint16_t handle; 1370f10a77bbSDavid C Somayajulu uint16_t rsrvd; 1371f10a77bbSDavid C Somayajulu uint32_t buf_size; /* buffer size in bytes */ 1372f10a77bbSDavid C Somayajulu uint64_t buf_addr; /* physical address of buffer */ 1373f10a77bbSDavid C Somayajulu } __packed q80_recv_desc_t; 1374f10a77bbSDavid C Somayajulu 1375f10a77bbSDavid C Somayajulu /* 1376f10a77bbSDavid C Somayajulu * Status Descriptor corresponding to each entry in the Status ring 1377f10a77bbSDavid C Somayajulu */ 1378f10a77bbSDavid C Somayajulu typedef struct _q80_stat_desc { 1379f10a77bbSDavid C Somayajulu uint64_t data[2]; 1380f10a77bbSDavid C Somayajulu } __packed q80_stat_desc_t; 1381f10a77bbSDavid C Somayajulu 1382f10a77bbSDavid C Somayajulu /* 1383f10a77bbSDavid C Somayajulu * definitions for data[0] field of Status Descriptor 1384f10a77bbSDavid C Somayajulu */ 1385f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_RSS_HASH(data) (data & 0xFFFFFFFF) 1386f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_TOTAL_LENGTH(data) ((data >> 32) & 0x3FFF) 1387f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_TOTAL_LENGTH_SGL_RCV(data) ((data >> 32) & 0xFFFF) 1388f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_HANDLE(data) ((data >> 48) & 0xFFFF) 1389f10a77bbSDavid C Somayajulu /* 1390f10a77bbSDavid C Somayajulu * definitions for data[1] field of Status Descriptor 1391f10a77bbSDavid C Somayajulu */ 1392f10a77bbSDavid C Somayajulu 1393f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE(data) ((data >> 42) & 0xF) 1394f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_RCV_PKT 0x01 1395f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_LRO_PKT 0x02 1396f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_SGL_LRO 0x04 1397f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_SGL_RCV 0x05 1398f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_OPCODE_CONT 0x06 1399f10a77bbSDavid C Somayajulu 1400f10a77bbSDavid C Somayajulu /* 1401f10a77bbSDavid C Somayajulu * definitions for data[1] field of Status Descriptor for standard frames 1402f10a77bbSDavid C Somayajulu * status descriptor opcode equals 0x04 1403f10a77bbSDavid C Somayajulu */ 1404f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS(data) ((data >> 39) & 0x0007) 1405f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_CHKSUM_NOT_DONE 0x00 1406f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_NO_CHKSUM 0x01 1407f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_CHKSUM_OK 0x02 1408f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_STATUS_CHKSUM_ERR 0x03 1409f10a77bbSDavid C Somayajulu 1410f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_VLAN(data) ((data >> 47) & 1) 1411f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_VLAN_ID(data) ((data >> 48) & 0xFFFF) 1412f10a77bbSDavid C Somayajulu 1413f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_PROTOCOL(data) ((data >> 44) & 0x000F) 1414f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_L2_OFFSET(data) ((data >> 48) & 0x001F) 1415f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_COUNT(data) ((data >> 37) & 0x0007) 1416f10a77bbSDavid C Somayajulu 1417f10a77bbSDavid C Somayajulu /* 1418f10a77bbSDavid C Somayajulu * definitions for data[0-1] fields of Status Descriptor for LRO 1419f10a77bbSDavid C Somayajulu * status descriptor opcode equals 0x04 1420f10a77bbSDavid C Somayajulu */ 1421f10a77bbSDavid C Somayajulu 1422f10a77bbSDavid C Somayajulu /* definitions for data[1] field */ 1423f10a77bbSDavid C Somayajulu #define Q8_LRO_STAT_DESC_SEQ_NUM(data) (uint32_t)(data) 1424f10a77bbSDavid C Somayajulu 1425f10a77bbSDavid C Somayajulu /* 1426f10a77bbSDavid C Somayajulu * definitions specific to opcode 0x04 data[1] 1427f10a77bbSDavid C Somayajulu */ 1428f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_COUNT_SGL_LRO(data) ((data >> 13) & 0x0007) 1429f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_L2_OFFSET(data) ((data >> 16) & 0xFF) 1430f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_L4_OFFSET(data) ((data >> 24) & 0xFF) 1431f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_TS(data) ((data >> 40) & 0x1) 1432f10a77bbSDavid C Somayajulu #define Q8_SGL_LRO_STAT_PUSH_BIT(data) ((data >> 41) & 0x1) 1433f10a77bbSDavid C Somayajulu 1434f10a77bbSDavid C Somayajulu 1435f10a77bbSDavid C Somayajulu /* 1436f10a77bbSDavid C Somayajulu * definitions specific to opcode 0x05 data[1] 1437f10a77bbSDavid C Somayajulu */ 1438f10a77bbSDavid C Somayajulu #define Q8_STAT_DESC_COUNT_SGL_RCV(data) ((data >> 37) & 0x0003) 1439f10a77bbSDavid C Somayajulu 1440f10a77bbSDavid C Somayajulu /* 1441f10a77bbSDavid C Somayajulu * definitions for opcode 0x06 1442f10a77bbSDavid C Somayajulu */ 1443f10a77bbSDavid C Somayajulu /* definitions for data[0] field */ 1444f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE1(data) (data & 0xFFFF) 1445f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE2(data) ((data >> 16) & 0xFFFF) 1446f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE3(data) ((data >> 32) & 0xFFFF) 1447f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE4(data) ((data >> 48) & 0xFFFF) 1448f10a77bbSDavid C Somayajulu 1449f10a77bbSDavid C Somayajulu /* definitions for data[1] field */ 1450f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE5(data) (data & 0xFFFF) 1451f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE6(data) ((data >> 16) & 0xFFFF) 1452f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_NUM_HANDLES(data) ((data >> 32) & 0x7) 1453f10a77bbSDavid C Somayajulu #define Q8_SGL_STAT_DESC_HANDLE7(data) ((data >> 48) & 0xFFFF) 1454f10a77bbSDavid C Somayajulu 1455f10a77bbSDavid C Somayajulu /** Driver Related Definitions Begin **/ 1456f10a77bbSDavid C Somayajulu 1457f10a77bbSDavid C Somayajulu #define TX_SMALL_PKT_SIZE 128 /* size in bytes of small packets */ 1458f10a77bbSDavid C Somayajulu 1459f10a77bbSDavid C Somayajulu /* The number of descriptors should be a power of 2 */ 1460f10a77bbSDavid C Somayajulu #define NUM_TX_DESCRIPTORS 1024 1461f10a77bbSDavid C Somayajulu #define NUM_STATUS_DESCRIPTORS 1024 1462f10a77bbSDavid C Somayajulu 1463f10a77bbSDavid C Somayajulu 1464f10a77bbSDavid C Somayajulu #define NUM_RX_DESCRIPTORS 2048 1465f10a77bbSDavid C Somayajulu 1466f10a77bbSDavid C Somayajulu /* 1467f10a77bbSDavid C Somayajulu * structure describing various dma buffers 1468f10a77bbSDavid C Somayajulu */ 1469f10a77bbSDavid C Somayajulu 1470f10a77bbSDavid C Somayajulu typedef struct qla_dmabuf { 1471f10a77bbSDavid C Somayajulu volatile struct { 1472f10a77bbSDavid C Somayajulu uint32_t tx_ring :1, 1473f10a77bbSDavid C Somayajulu rds_ring :1, 1474f10a77bbSDavid C Somayajulu sds_ring :1, 1475f10a77bbSDavid C Somayajulu minidump :1; 1476f10a77bbSDavid C Somayajulu } flags; 1477f10a77bbSDavid C Somayajulu 1478f10a77bbSDavid C Somayajulu qla_dma_t tx_ring; 1479f10a77bbSDavid C Somayajulu qla_dma_t rds_ring[MAX_RDS_RINGS]; 1480f10a77bbSDavid C Somayajulu qla_dma_t sds_ring[MAX_SDS_RINGS]; 1481f10a77bbSDavid C Somayajulu qla_dma_t minidump; 1482f10a77bbSDavid C Somayajulu } qla_dmabuf_t; 1483f10a77bbSDavid C Somayajulu 1484f10a77bbSDavid C Somayajulu typedef struct _qla_sds { 1485f10a77bbSDavid C Somayajulu q80_stat_desc_t *sds_ring_base; /* start of sds ring */ 1486f10a77bbSDavid C Somayajulu uint32_t sdsr_next; /* next entry in SDS ring to process */ 1487f10a77bbSDavid C Somayajulu struct lro_ctrl lro; 1488f10a77bbSDavid C Somayajulu void *rxb_free; 1489f10a77bbSDavid C Somayajulu uint32_t rx_free; 1490f10a77bbSDavid C Somayajulu volatile uint32_t rcv_active; 1491f10a77bbSDavid C Somayajulu uint32_t sds_consumer; 1492f10a77bbSDavid C Somayajulu uint64_t intr_count; 149300caeec7SDavid C Somayajulu uint64_t spurious_intr_count; 1494f10a77bbSDavid C Somayajulu } qla_sds_t; 1495f10a77bbSDavid C Somayajulu 1496f10a77bbSDavid C Somayajulu #define Q8_MAX_LRO_CONT_DESC 7 1497f10a77bbSDavid C Somayajulu #define Q8_MAX_HANDLES_LRO (1 + (Q8_MAX_LRO_CONT_DESC * 7)) 1498f10a77bbSDavid C Somayajulu #define Q8_MAX_HANDLES_NON_LRO 8 1499f10a77bbSDavid C Somayajulu 1500f10a77bbSDavid C Somayajulu typedef struct _qla_sgl_rcv { 1501f10a77bbSDavid C Somayajulu uint16_t pkt_length; 1502f10a77bbSDavid C Somayajulu uint16_t num_handles; 1503f10a77bbSDavid C Somayajulu uint16_t chksum_status; 1504f10a77bbSDavid C Somayajulu uint32_t rss_hash; 1505f10a77bbSDavid C Somayajulu uint16_t rss_hash_flags; 1506f10a77bbSDavid C Somayajulu uint16_t vlan_tag; 1507f10a77bbSDavid C Somayajulu uint16_t handle[Q8_MAX_HANDLES_NON_LRO]; 1508f10a77bbSDavid C Somayajulu } qla_sgl_rcv_t; 1509f10a77bbSDavid C Somayajulu 1510f10a77bbSDavid C Somayajulu typedef struct _qla_sgl_lro { 1511f10a77bbSDavid C Somayajulu uint16_t flags; 1512f10a77bbSDavid C Somayajulu #define Q8_LRO_COMP_TS 0x1 1513f10a77bbSDavid C Somayajulu #define Q8_LRO_COMP_PUSH_BIT 0x2 1514f10a77bbSDavid C Somayajulu uint16_t l2_offset; 1515f10a77bbSDavid C Somayajulu uint16_t l4_offset; 1516f10a77bbSDavid C Somayajulu 1517f10a77bbSDavid C Somayajulu uint16_t payload_length; 1518f10a77bbSDavid C Somayajulu uint16_t num_handles; 1519f10a77bbSDavid C Somayajulu uint32_t rss_hash; 1520f10a77bbSDavid C Somayajulu uint16_t rss_hash_flags; 1521f10a77bbSDavid C Somayajulu uint16_t vlan_tag; 1522f10a77bbSDavid C Somayajulu uint16_t handle[Q8_MAX_HANDLES_LRO]; 1523f10a77bbSDavid C Somayajulu } qla_sgl_lro_t; 1524f10a77bbSDavid C Somayajulu 1525f10a77bbSDavid C Somayajulu typedef union { 1526f10a77bbSDavid C Somayajulu qla_sgl_rcv_t rcv; 1527f10a77bbSDavid C Somayajulu qla_sgl_lro_t lro; 1528f10a77bbSDavid C Somayajulu } qla_sgl_comp_t; 1529f10a77bbSDavid C Somayajulu 1530f10a77bbSDavid C Somayajulu #define QL_FRAME_HDR_SIZE (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +\ 1531f10a77bbSDavid C Somayajulu sizeof (struct ip6_hdr) + sizeof (struct tcphdr) + 16) 1532f10a77bbSDavid C Somayajulu 1533f10a77bbSDavid C Somayajulu typedef struct _qla_hw_tx_cntxt { 1534f10a77bbSDavid C Somayajulu q80_tx_cmd_t *tx_ring_base; 1535f10a77bbSDavid C Somayajulu bus_addr_t tx_ring_paddr; 1536f10a77bbSDavid C Somayajulu 1537f10a77bbSDavid C Somayajulu volatile uint32_t *tx_cons; /* tx consumer shadow reg */ 1538f10a77bbSDavid C Somayajulu bus_addr_t tx_cons_paddr; 1539f10a77bbSDavid C Somayajulu 1540f10a77bbSDavid C Somayajulu volatile uint32_t txr_free; /* # of free entries in tx ring */ 1541f10a77bbSDavid C Somayajulu volatile uint32_t txr_next; /* # next available tx ring entry */ 1542f10a77bbSDavid C Somayajulu volatile uint32_t txr_comp; /* index of last tx entry completed */ 1543f10a77bbSDavid C Somayajulu 1544f10a77bbSDavid C Somayajulu uint32_t tx_prod_reg; 1545f10a77bbSDavid C Somayajulu uint16_t tx_cntxt_id; 1546f10a77bbSDavid C Somayajulu uint8_t frame_hdr[QL_FRAME_HDR_SIZE]; 1547f10a77bbSDavid C Somayajulu 1548f10a77bbSDavid C Somayajulu } qla_hw_tx_cntxt_t; 1549f10a77bbSDavid C Somayajulu 1550f10a77bbSDavid C Somayajulu typedef struct _qla_mcast { 1551f10a77bbSDavid C Somayajulu uint16_t rsrvd; 1552*da834d52SDavid C Somayajulu uint8_t addr[ETHER_ADDR_LEN]; 1553f10a77bbSDavid C Somayajulu } __packed qla_mcast_t; 1554f10a77bbSDavid C Somayajulu 1555f10a77bbSDavid C Somayajulu typedef struct _qla_rdesc { 1556f10a77bbSDavid C Somayajulu volatile uint32_t prod_std; 1557f10a77bbSDavid C Somayajulu volatile uint32_t prod_jumbo; 1558f10a77bbSDavid C Somayajulu volatile uint32_t rx_next; /* next standard rcv ring to arm fw */ 1559f10a77bbSDavid C Somayajulu volatile int32_t rx_in; /* next standard rcv ring to add mbufs */ 1560f10a77bbSDavid C Somayajulu volatile uint64_t count; 1561f10a77bbSDavid C Somayajulu } qla_rdesc_t; 1562f10a77bbSDavid C Somayajulu 1563f10a77bbSDavid C Somayajulu typedef struct _qla_flash_desc_table { 1564f10a77bbSDavid C Somayajulu uint32_t flash_valid; 1565f10a77bbSDavid C Somayajulu uint16_t flash_ver; 1566f10a77bbSDavid C Somayajulu uint16_t flash_len; 1567f10a77bbSDavid C Somayajulu uint16_t flash_cksum; 1568f10a77bbSDavid C Somayajulu uint16_t flash_unused; 1569f10a77bbSDavid C Somayajulu uint8_t flash_model[16]; 1570f10a77bbSDavid C Somayajulu uint16_t flash_manuf; 1571f10a77bbSDavid C Somayajulu uint16_t flash_id; 1572f10a77bbSDavid C Somayajulu uint8_t flash_flag; 1573f10a77bbSDavid C Somayajulu uint8_t erase_cmd; 1574f10a77bbSDavid C Somayajulu uint8_t alt_erase_cmd; 1575f10a77bbSDavid C Somayajulu uint8_t write_enable_cmd; 1576f10a77bbSDavid C Somayajulu uint8_t write_enable_bits; 1577f10a77bbSDavid C Somayajulu uint8_t write_statusreg_cmd; 1578f10a77bbSDavid C Somayajulu uint8_t unprotected_sec_cmd; 1579f10a77bbSDavid C Somayajulu uint8_t read_manuf_cmd; 1580f10a77bbSDavid C Somayajulu uint32_t block_size; 1581f10a77bbSDavid C Somayajulu uint32_t alt_block_size; 1582f10a77bbSDavid C Somayajulu uint32_t flash_size; 1583f10a77bbSDavid C Somayajulu uint32_t write_enable_data; 1584f10a77bbSDavid C Somayajulu uint8_t readid_addr_len; 1585f10a77bbSDavid C Somayajulu uint8_t write_disable_bits; 1586f10a77bbSDavid C Somayajulu uint8_t read_dev_id_len; 1587f10a77bbSDavid C Somayajulu uint8_t chip_erase_cmd; 1588f10a77bbSDavid C Somayajulu uint16_t read_timeo; 1589f10a77bbSDavid C Somayajulu uint8_t protected_sec_cmd; 1590f10a77bbSDavid C Somayajulu uint8_t resvd[65]; 1591f10a77bbSDavid C Somayajulu } __packed qla_flash_desc_table_t; 1592f10a77bbSDavid C Somayajulu 1593f10a77bbSDavid C Somayajulu /* 1594f10a77bbSDavid C Somayajulu * struct for storing hardware specific information for a given interface 1595f10a77bbSDavid C Somayajulu */ 1596f10a77bbSDavid C Somayajulu typedef struct _qla_hw { 1597f10a77bbSDavid C Somayajulu struct { 1598f10a77bbSDavid C Somayajulu uint32_t 1599f10a77bbSDavid C Somayajulu unicast_mac :1, 1600f10a77bbSDavid C Somayajulu bcast_mac :1, 1601f10a77bbSDavid C Somayajulu loopback_mode :2, 1602f10a77bbSDavid C Somayajulu init_tx_cnxt :1, 1603f10a77bbSDavid C Somayajulu init_rx_cnxt :1, 1604f10a77bbSDavid C Somayajulu init_intr_cnxt :1, 1605f10a77bbSDavid C Somayajulu fduplex :1, 1606f10a77bbSDavid C Somayajulu autoneg :1, 1607f10a77bbSDavid C Somayajulu fdt_valid :1; 1608f10a77bbSDavid C Somayajulu } flags; 1609f10a77bbSDavid C Somayajulu 1610f10a77bbSDavid C Somayajulu 1611f10a77bbSDavid C Somayajulu uint16_t link_speed; 1612f10a77bbSDavid C Somayajulu uint16_t cable_length; 1613f10a77bbSDavid C Somayajulu uint32_t cable_oui; 1614f10a77bbSDavid C Somayajulu uint8_t link_up; 1615f10a77bbSDavid C Somayajulu uint8_t module_type; 1616f10a77bbSDavid C Somayajulu uint8_t link_faults; 1617f10a77bbSDavid C Somayajulu 1618f10a77bbSDavid C Somayajulu uint8_t mac_rcv_mode; 1619f10a77bbSDavid C Somayajulu 1620f10a77bbSDavid C Somayajulu uint32_t max_mtu; 1621f10a77bbSDavid C Somayajulu 1622f10a77bbSDavid C Somayajulu uint8_t mac_addr[ETHER_ADDR_LEN]; 1623f10a77bbSDavid C Somayajulu 1624f10a77bbSDavid C Somayajulu uint32_t num_sds_rings; 1625f10a77bbSDavid C Somayajulu uint32_t num_rds_rings; 1626f10a77bbSDavid C Somayajulu uint32_t num_tx_rings; 1627f10a77bbSDavid C Somayajulu 1628f10a77bbSDavid C Somayajulu qla_dmabuf_t dma_buf; 1629f10a77bbSDavid C Somayajulu 1630f10a77bbSDavid C Somayajulu /* Transmit Side */ 1631f10a77bbSDavid C Somayajulu 1632f10a77bbSDavid C Somayajulu qla_hw_tx_cntxt_t tx_cntxt[NUM_TX_RINGS]; 1633f10a77bbSDavid C Somayajulu 1634f10a77bbSDavid C Somayajulu /* Receive Side */ 1635f10a77bbSDavid C Somayajulu 1636f10a77bbSDavid C Somayajulu uint16_t rcv_cntxt_id; 1637f10a77bbSDavid C Somayajulu 1638f10a77bbSDavid C Somayajulu uint32_t mbx_intr_mask_offset; 1639f10a77bbSDavid C Somayajulu 1640f10a77bbSDavid C Somayajulu uint16_t intr_id[MAX_SDS_RINGS]; 1641f10a77bbSDavid C Somayajulu uint32_t intr_src[MAX_SDS_RINGS]; 1642f10a77bbSDavid C Somayajulu 1643f10a77bbSDavid C Somayajulu qla_sds_t sds[MAX_SDS_RINGS]; 1644f10a77bbSDavid C Somayajulu uint32_t mbox[Q8_NUM_MBOX]; 1645f10a77bbSDavid C Somayajulu qla_rdesc_t rds[MAX_RDS_RINGS]; 1646f10a77bbSDavid C Somayajulu 1647f10a77bbSDavid C Somayajulu uint32_t rds_pidx_thres; 1648f10a77bbSDavid C Somayajulu uint32_t sds_cidx_thres; 1649f10a77bbSDavid C Somayajulu 165035291c22SDavid C Somayajulu uint32_t rcv_intr_coalesce; 165135291c22SDavid C Somayajulu uint32_t xmt_intr_coalesce; 165235291c22SDavid C Somayajulu 165335291c22SDavid C Somayajulu /* Immediate Completion */ 165435291c22SDavid C Somayajulu volatile uint32_t imd_compl; 165535291c22SDavid C Somayajulu volatile uint32_t aen_mb0; 165635291c22SDavid C Somayajulu volatile uint32_t aen_mb1; 165735291c22SDavid C Somayajulu volatile uint32_t aen_mb2; 165835291c22SDavid C Somayajulu volatile uint32_t aen_mb3; 165935291c22SDavid C Somayajulu volatile uint32_t aen_mb4; 166035291c22SDavid C Somayajulu 1661f10a77bbSDavid C Somayajulu /* multicast address list */ 1662f10a77bbSDavid C Somayajulu uint32_t nmcast; 1663f10a77bbSDavid C Somayajulu qla_mcast_t mcast[Q8_MAX_NUM_MULTICAST_ADDRS]; 1664*da834d52SDavid C Somayajulu uint8_t mac_addr_arr[(Q8_MAX_MAC_ADDRS * ETHER_ADDR_LEN)]; 1665f10a77bbSDavid C Somayajulu 1666f10a77bbSDavid C Somayajulu /* reset sequence */ 1667f10a77bbSDavid C Somayajulu #define Q8_MAX_RESET_SEQ_IDX 16 1668f10a77bbSDavid C Somayajulu uint32_t rst_seq[Q8_MAX_RESET_SEQ_IDX]; 1669f10a77bbSDavid C Somayajulu uint32_t rst_seq_idx; 1670f10a77bbSDavid C Somayajulu 1671f10a77bbSDavid C Somayajulu /* heart beat register value */ 1672f10a77bbSDavid C Somayajulu uint32_t hbeat_value; 1673f10a77bbSDavid C Somayajulu uint32_t health_count; 1674f10a77bbSDavid C Somayajulu 1675f10a77bbSDavid C Somayajulu uint32_t max_tx_segs; 1676c12c5bfbSDavid C Somayajulu uint32_t min_lro_pkt_size; 1677f10a77bbSDavid C Somayajulu 167835291c22SDavid C Somayajulu uint32_t enable_9kb; 167935291c22SDavid C Somayajulu 168035291c22SDavid C Somayajulu uint32_t user_pri_nic; 168135291c22SDavid C Somayajulu uint32_t user_pri_iscsi; 168235291c22SDavid C Somayajulu uint64_t iscsi_pkt_count; 168335291c22SDavid C Somayajulu 1684f10a77bbSDavid C Somayajulu /* Flash Descriptor Table */ 1685f10a77bbSDavid C Somayajulu qla_flash_desc_table_t fdt; 1686f10a77bbSDavid C Somayajulu 1687f10a77bbSDavid C Somayajulu /* Minidump Related */ 1688f10a77bbSDavid C Somayajulu uint32_t mdump_init; 16896a62bec0SDavid C Somayajulu uint32_t mdump_done; 1690f10a77bbSDavid C Somayajulu uint32_t mdump_active; 16916a62bec0SDavid C Somayajulu uint32_t mdump_capture_mask; 1692f10a77bbSDavid C Somayajulu uint32_t mdump_start_seq_index; 16936a62bec0SDavid C Somayajulu void *mdump_buffer; 16946a62bec0SDavid C Somayajulu uint32_t mdump_buffer_size; 16956a62bec0SDavid C Somayajulu void *mdump_template; 16966a62bec0SDavid C Somayajulu uint32_t mdump_template_size; 1697f10a77bbSDavid C Somayajulu } qla_hw_t; 1698f10a77bbSDavid C Somayajulu 1699f10a77bbSDavid C Somayajulu #define QL_UPDATE_RDS_PRODUCER_INDEX(ha, prod_reg, val) \ 1700c7d4c9d9SDavid C Somayajulu bus_write_4((ha->pci_reg), prod_reg, val); 1701f10a77bbSDavid C Somayajulu 1702f10a77bbSDavid C Somayajulu #define QL_UPDATE_TX_PRODUCER_INDEX(ha, val, i) \ 1703f10a77bbSDavid C Somayajulu WRITE_REG32(ha, ha->hw.tx_cntxt[i].tx_prod_reg, val) 1704f10a77bbSDavid C Somayajulu 1705f10a77bbSDavid C Somayajulu #define QL_UPDATE_SDS_CONSUMER_INDEX(ha, i, val) \ 1706c7d4c9d9SDavid C Somayajulu bus_write_4((ha->pci_reg), (ha->hw.sds[i].sds_consumer), val); 1707f10a77bbSDavid C Somayajulu 1708c7d4c9d9SDavid C Somayajulu #define QL_ENABLE_INTERRUPTS(ha, i) \ 1709c7d4c9d9SDavid C Somayajulu bus_write_4((ha->pci_reg), (ha->hw.intr_src[i]), 0); 1710f10a77bbSDavid C Somayajulu 1711f10a77bbSDavid C Somayajulu #define QL_BUFFER_ALIGN 16 1712f10a77bbSDavid C Somayajulu 1713f10a77bbSDavid C Somayajulu 1714f10a77bbSDavid C Somayajulu /* 1715f10a77bbSDavid C Somayajulu * Flash Configuration 1716f10a77bbSDavid C Somayajulu */ 1717f10a77bbSDavid C Somayajulu #define Q8_BOARD_CONFIG_OFFSET 0x370000 1718f10a77bbSDavid C Somayajulu #define Q8_BOARD_CONFIG_LENGTH 0x2000 1719f10a77bbSDavid C Somayajulu 1720f10a77bbSDavid C Somayajulu #define Q8_BOARD_CONFIG_MAC0_LO 0x400 1721f10a77bbSDavid C Somayajulu 1722f10a77bbSDavid C Somayajulu #define Q8_FDT_LOCK_MAGIC_ID 0x00FD00FD 1723f10a77bbSDavid C Somayajulu #define Q8_FDT_FLASH_ADDR_VAL 0xFD009F 1724f10a77bbSDavid C Somayajulu #define Q8_FDT_FLASH_CTRL_VAL 0x3F 1725f10a77bbSDavid C Somayajulu #define Q8_FDT_MASK_VAL 0xFF 1726f10a77bbSDavid C Somayajulu 1727f10a77bbSDavid C Somayajulu #define Q8_WR_ENABLE_FL_ADDR 0xFD0100 1728f10a77bbSDavid C Somayajulu #define Q8_WR_ENABLE_FL_CTRL 0x5 1729f10a77bbSDavid C Somayajulu 1730f10a77bbSDavid C Somayajulu #define Q8_ERASE_LOCK_MAGIC_ID 0x00EF00EF 1731f10a77bbSDavid C Somayajulu #define Q8_ERASE_FL_ADDR_MASK 0xFD0300 1732f10a77bbSDavid C Somayajulu #define Q8_ERASE_FL_CTRL_MASK 0x3D 1733f10a77bbSDavid C Somayajulu 1734f10a77bbSDavid C Somayajulu #define Q8_WR_FL_LOCK_MAGIC_ID 0xABCDABCD 1735f10a77bbSDavid C Somayajulu #define Q8_WR_FL_ADDR_MASK 0x800000 1736f10a77bbSDavid C Somayajulu #define Q8_WR_FL_CTRL_MASK 0x3D 1737f10a77bbSDavid C Somayajulu 1738f10a77bbSDavid C Somayajulu #define QL_FDT_OFFSET 0x3F0000 1739f10a77bbSDavid C Somayajulu #define Q8_FLASH_SECTOR_SIZE 0x10000 1740f10a77bbSDavid C Somayajulu 1741f10a77bbSDavid C Somayajulu /* 1742f10a77bbSDavid C Somayajulu * Off Chip Memory Access 1743f10a77bbSDavid C Somayajulu */ 1744f10a77bbSDavid C Somayajulu 1745f10a77bbSDavid C Somayajulu typedef struct _q80_offchip_mem_val { 1746f10a77bbSDavid C Somayajulu uint32_t data_lo; 1747f10a77bbSDavid C Somayajulu uint32_t data_hi; 1748f10a77bbSDavid C Somayajulu uint32_t data_ulo; 1749f10a77bbSDavid C Somayajulu uint32_t data_uhi; 1750f10a77bbSDavid C Somayajulu } q80_offchip_mem_val_t; 1751f10a77bbSDavid C Somayajulu 1752f10a77bbSDavid C Somayajulu #endif /* #ifndef _QL_HW_H_ */ 1753