1*11e25f0dSDavid C Somayajulu /* 2*11e25f0dSDavid C Somayajulu * Copyright (c) 2017-2018 Cavium, Inc. 3*11e25f0dSDavid C Somayajulu * All rights reserved. 4*11e25f0dSDavid C Somayajulu * 5*11e25f0dSDavid C Somayajulu * Redistribution and use in source and binary forms, with or without 6*11e25f0dSDavid C Somayajulu * modification, are permitted provided that the following conditions 7*11e25f0dSDavid C Somayajulu * are met: 8*11e25f0dSDavid C Somayajulu * 9*11e25f0dSDavid C Somayajulu * 1. Redistributions of source code must retain the above copyright 10*11e25f0dSDavid C Somayajulu * notice, this list of conditions and the following disclaimer. 11*11e25f0dSDavid C Somayajulu * 2. Redistributions in binary form must reproduce the above copyright 12*11e25f0dSDavid C Somayajulu * notice, this list of conditions and the following disclaimer in the 13*11e25f0dSDavid C Somayajulu * documentation and/or other materials provided with the distribution. 14*11e25f0dSDavid C Somayajulu * 15*11e25f0dSDavid C Somayajulu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 16*11e25f0dSDavid C Somayajulu * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17*11e25f0dSDavid C Somayajulu * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18*11e25f0dSDavid C Somayajulu * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 19*11e25f0dSDavid C Somayajulu * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 20*11e25f0dSDavid C Somayajulu * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 21*11e25f0dSDavid C Somayajulu * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 22*11e25f0dSDavid C Somayajulu * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 23*11e25f0dSDavid C Somayajulu * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 24*11e25f0dSDavid C Somayajulu * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25*11e25f0dSDavid C Somayajulu * POSSIBILITY OF SUCH DAMAGE. 26*11e25f0dSDavid C Somayajulu * 27*11e25f0dSDavid C Somayajulu * $FreeBSD$ 28*11e25f0dSDavid C Somayajulu * 29*11e25f0dSDavid C Somayajulu */ 30*11e25f0dSDavid C Somayajulu 31*11e25f0dSDavid C Somayajulu 32*11e25f0dSDavid C Somayajulu /**************************************************************************** 33*11e25f0dSDavid C Somayajulu * Name: spad_layout.h 34*11e25f0dSDavid C Somayajulu * 35*11e25f0dSDavid C Somayajulu * Description: Global definitions 36*11e25f0dSDavid C Somayajulu * 37*11e25f0dSDavid C Somayajulu * Created: 01/09/2013 38*11e25f0dSDavid C Somayajulu * 39*11e25f0dSDavid C Somayajulu ****************************************************************************/ 40*11e25f0dSDavid C Somayajulu /* 41*11e25f0dSDavid C Somayajulu * Spad Layout NVM CFG MCP public 42*11e25f0dSDavid C Somayajulu *========================================================================================================== 43*11e25f0dSDavid C Somayajulu * MCP_REG_SCRATCH REG_RD(MISC_REG_GEN_PURP_CR0) REG_RD(MISC_REG_SHARED_MEM_ADDR) 44*11e25f0dSDavid C Somayajulu * +------------------+ +-------------------------+ +-------------------+ 45*11e25f0dSDavid C Somayajulu * | Num Sections(4B)|Currently 4 | Num Sections(4B) | | Num Sections(4B)|Currently 6 46*11e25f0dSDavid C Somayajulu * +------------------+ +-------------------------+ +-------------------+ 47*11e25f0dSDavid C Somayajulu * | Offsize(Trace) |4B -+ +-- | Offset(NVM_CFG1) | | Offsize(drv_mb) | 48*11e25f0dSDavid C Somayajulu * +-| Offsize(NVM_CFG) |4B | | | (Size is fixed) | | Offsize(mfw_mb) | 49*11e25f0dSDavid C Somayajulu *+-|-| Offsize(Public) |4B | +-> +-------------------------+ | Offsize(global) | 50*11e25f0dSDavid C Somayajulu *| | | Offsize(Private) |4B | | | | Offsize(path) | 51*11e25f0dSDavid C Somayajulu *| | +------------------+ <--+ | nvm_cfg1_glob | | Offsize(port) | 52*11e25f0dSDavid C Somayajulu *| | | | +-------------------------+ | Offsize(func) | 53*11e25f0dSDavid C Somayajulu *| | | Trace | | nvm_cfg1_path 0 | +-------------------+ 54*11e25f0dSDavid C Somayajulu *| +>+------------------+ | nvm_cfg1_path 1 | | drv_mb PF0/2/4..|8 Funcs of engine0 55*11e25f0dSDavid C Somayajulu *| | | +-------------------------+ | drv_mb PF1/3/5..|8 Funcs of engine1 56*11e25f0dSDavid C Somayajulu *| | NVM_CFG | | nvm_cfg1_port 0 | +-------------------+ 57*11e25f0dSDavid C Somayajulu *+-> +------------------+ | .... | | mfw_mb PF0/2/4..|8 Funcs of engine0 58*11e25f0dSDavid C Somayajulu * | | | nvm_cfg1_port 3 | | mfw_mb PF1/3/5..|8 Funcs of engine1 59*11e25f0dSDavid C Somayajulu * | Public Data | +-------------------------+ +-------------------+ 60*11e25f0dSDavid C Somayajulu * +------------------+ 8 Funcs of Engine 0| nvm_cfg1_func PF0/2/4/..| | | 61*11e25f0dSDavid C Somayajulu * | | 8 Funcs of Engine 1| nvm_cfg1_func PF1/3/5/..| | public_global | 62*11e25f0dSDavid C Somayajulu * | Private Data | +-------------------------+ +-------------------+ 63*11e25f0dSDavid C Somayajulu * +------------------+ | public_path 0 | 64*11e25f0dSDavid C Somayajulu * | Code | | public_path 1 | 65*11e25f0dSDavid C Somayajulu * | Static Area | +-------------------+ 66*11e25f0dSDavid C Somayajulu * +--- ---+ | public_port 0 | 67*11e25f0dSDavid C Somayajulu * | Code | | .... | 68*11e25f0dSDavid C Somayajulu * | PIM Area | | public_port 3 | 69*11e25f0dSDavid C Somayajulu * +------------------+ +-------------------+ 70*11e25f0dSDavid C Somayajulu * | public_func 0/2/4.|8 Funcs of engine0 71*11e25f0dSDavid C Somayajulu * | public_func 1/3/5.|8 Funcs of engine1 72*11e25f0dSDavid C Somayajulu * +-------------------+ 73*11e25f0dSDavid C Somayajulu */ 74*11e25f0dSDavid C Somayajulu #ifndef SPAD_LAYOUT_H 75*11e25f0dSDavid C Somayajulu #define SPAD_LAYOUT_H 76*11e25f0dSDavid C Somayajulu 77*11e25f0dSDavid C Somayajulu #ifndef MDUMP_PARSE_TOOL 78*11e25f0dSDavid C Somayajulu 79*11e25f0dSDavid C Somayajulu #define PORT_0 0 80*11e25f0dSDavid C Somayajulu #define PORT_1 1 81*11e25f0dSDavid C Somayajulu #define PORT_2 2 82*11e25f0dSDavid C Somayajulu #define PORT_3 3 83*11e25f0dSDavid C Somayajulu 84*11e25f0dSDavid C Somayajulu #include "mcp_public.h" 85*11e25f0dSDavid C Somayajulu #include "mfw_hsi.h" 86*11e25f0dSDavid C Somayajulu #include "nvm_cfg.h" 87*11e25f0dSDavid C Somayajulu 88*11e25f0dSDavid C Somayajulu #ifdef MFW 89*11e25f0dSDavid C Somayajulu #include "mcp_private.h" 90*11e25f0dSDavid C Somayajulu #endif 91*11e25f0dSDavid C Somayajulu 92*11e25f0dSDavid C Somayajulu extern struct spad_layout g_spad; 93*11e25f0dSDavid C Somayajulu 94*11e25f0dSDavid C Somayajulu /* TBD - Consider renaming to MCP_STATIC_SPAD_SIZE, since the real size includes another 64kb */ 95*11e25f0dSDavid C Somayajulu #define MCP_SPAD_SIZE 0x00028000 /* 160 KB */ 96*11e25f0dSDavid C Somayajulu 97*11e25f0dSDavid C Somayajulu #define SPAD_OFFSET(addr) (((u32)addr - (u32)CPU_SPAD_BASE)) 98*11e25f0dSDavid C Somayajulu #endif /* MDUMP_PARSE_TOOL */ 99*11e25f0dSDavid C Somayajulu 100*11e25f0dSDavid C Somayajulu #define TO_OFFSIZE(_offset, _size) \ 101*11e25f0dSDavid C Somayajulu (u32)((((u32)(_offset) >> 2) << OFFSIZE_OFFSET_SHIFT) | \ 102*11e25f0dSDavid C Somayajulu (((u32)(_size) >> 2) << OFFSIZE_SIZE_SHIFT)) 103*11e25f0dSDavid C Somayajulu 104*11e25f0dSDavid C Somayajulu enum spad_sections { 105*11e25f0dSDavid C Somayajulu SPAD_SECTION_TRACE, 106*11e25f0dSDavid C Somayajulu SPAD_SECTION_NVM_CFG, 107*11e25f0dSDavid C Somayajulu SPAD_SECTION_PUBLIC, 108*11e25f0dSDavid C Somayajulu SPAD_SECTION_PRIVATE, 109*11e25f0dSDavid C Somayajulu SPAD_SECTION_MAX 110*11e25f0dSDavid C Somayajulu }; 111*11e25f0dSDavid C Somayajulu 112*11e25f0dSDavid C Somayajulu #ifndef MDUMP_PARSE_TOOL 113*11e25f0dSDavid C Somayajulu struct spad_layout { 114*11e25f0dSDavid C Somayajulu struct nvm_cfg nvm_cfg; 115*11e25f0dSDavid C Somayajulu struct mcp_public_data public_data; 116*11e25f0dSDavid C Somayajulu #ifdef MFW /* Drivers will not be compiled with this flag. */ 117*11e25f0dSDavid C Somayajulu /* Linux should remove this appearance at all. */ 118*11e25f0dSDavid C Somayajulu struct mcp_private_data private_data; 119*11e25f0dSDavid C Somayajulu #endif 120*11e25f0dSDavid C Somayajulu }; 121*11e25f0dSDavid C Somayajulu 122*11e25f0dSDavid C Somayajulu #endif /* MDUMP_PARSE_TOOL */ 123*11e25f0dSDavid C Somayajulu 124*11e25f0dSDavid C Somayajulu #define MCP_TRACE_SIZE 2048 /* 2kb */ 125*11e25f0dSDavid C Somayajulu #define STRUCT_OFFSET(f) (STATIC_INIT_BASE + __builtin_offsetof(struct static_init, f)) 126*11e25f0dSDavid C Somayajulu 127*11e25f0dSDavid C Somayajulu /* This section is located at a fixed location in the beginning of the scratchpad, 128*11e25f0dSDavid C Somayajulu * to ensure that the MCP trace is not run over during MFW upgrade. 129*11e25f0dSDavid C Somayajulu * All the rest of data has a floating location which differs from version to version, 130*11e25f0dSDavid C Somayajulu * and is pointed by the mcp_meta_data below. 131*11e25f0dSDavid C Somayajulu * Moreover, the spad_layout section is part of the MFW firmware, and is loaded with it 132*11e25f0dSDavid C Somayajulu * from nvram in order to clear this portion. 133*11e25f0dSDavid C Somayajulu */ 134*11e25f0dSDavid C Somayajulu struct static_init { 135*11e25f0dSDavid C Somayajulu u32 num_sections; /* 0xe20000 */ 136*11e25f0dSDavid C Somayajulu offsize_t sections[SPAD_SECTION_MAX]; /* 0xe20004 */ 137*11e25f0dSDavid C Somayajulu #define SECTION(_sec_) *((offsize_t*)(STRUCT_OFFSET(sections[_sec_]))) 138*11e25f0dSDavid C Somayajulu 139*11e25f0dSDavid C Somayajulu struct mcp_trace trace; /* 0xe20014 */ 140*11e25f0dSDavid C Somayajulu #define MCP_TRACE_P ((struct mcp_trace*)(STRUCT_OFFSET(trace))) 141*11e25f0dSDavid C Somayajulu u8 trace_buffer[MCP_TRACE_SIZE]; /* 0xe20030 */ 142*11e25f0dSDavid C Somayajulu #define MCP_TRACE_BUF ((u8*)(STRUCT_OFFSET(trace_buffer))) 143*11e25f0dSDavid C Somayajulu /* running_mfw has the same definition as in nvm_map.h. 144*11e25f0dSDavid C Somayajulu * This bit indicate both the running dir, and the running bundle. 145*11e25f0dSDavid C Somayajulu * It is set once when the LIM is loaded. 146*11e25f0dSDavid C Somayajulu */ 147*11e25f0dSDavid C Somayajulu u32 running_mfw; /* 0xe20830 */ 148*11e25f0dSDavid C Somayajulu #define RUNNING_MFW *((u32*)(STRUCT_OFFSET(running_mfw))) 149*11e25f0dSDavid C Somayajulu u32 build_time; /* 0xe20834 */ 150*11e25f0dSDavid C Somayajulu #define MFW_BUILD_TIME *((u32*)(STRUCT_OFFSET(build_time))) 151*11e25f0dSDavid C Somayajulu u32 reset_type; /* 0xe20838 */ 152*11e25f0dSDavid C Somayajulu #define RESET_TYPE *((u32*)(STRUCT_OFFSET(reset_type))) 153*11e25f0dSDavid C Somayajulu u32 mfw_secure_mode; /* 0xe2083c */ 154*11e25f0dSDavid C Somayajulu #define MFW_SECURE_MODE *((u32*)(STRUCT_OFFSET(mfw_secure_mode))) 155*11e25f0dSDavid C Somayajulu u16 pme_status_pf_bitmap; /* 0xe20840 */ 156*11e25f0dSDavid C Somayajulu #define PME_STATUS_PF_BITMAP *((u16*)(STRUCT_OFFSET(pme_status_pf_bitmap))) 157*11e25f0dSDavid C Somayajulu u16 pme_enable_pf_bitmap; 158*11e25f0dSDavid C Somayajulu #define PME_ENABLE_PF_BITMAP *((u16*)(STRUCT_OFFSET(pme_enable_pf_bitmap))) 159*11e25f0dSDavid C Somayajulu u32 mim_nvm_addr; /* 0xe20844 */ 160*11e25f0dSDavid C Somayajulu u32 mim_start_addr; /* 0xe20848 */ 161*11e25f0dSDavid C Somayajulu u32 ah_pcie_link_params; /* 0xe20850 Stores PCIe link configuration at start, so they can be used later also for Hot-Reset, without the need to re-reading them from nvm cfg. */ 162*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff) 163*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0) 164*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00) 165*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8) 166*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000) 167*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16) 168*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000) 169*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24) 170*11e25f0dSDavid C Somayajulu #define AH_PCIE_LINK_PARAMS *((u32*)(STRUCT_OFFSET(ah_pcie_link_params))) 171*11e25f0dSDavid C Somayajulu 172*11e25f0dSDavid C Somayajulu u32 flags; /* 0xe20850 */ 173*11e25f0dSDavid C Somayajulu #define M_GLOB_FLAGS *((u32*)(STRUCT_OFFSET(flags))) 174*11e25f0dSDavid C Somayajulu #define FLAGS_VAUX_REQUIRED (1 << 0) 175*11e25f0dSDavid C Somayajulu #define FLAGS_WAIT_AVS_READY (1 << 1) 176*11e25f0dSDavid C Somayajulu #define FLAGS_FAILURE_ISSUED (1 << 2) 177*11e25f0dSDavid C Somayajulu #define FLAGS_FAILURE_DETECTED (1 << 3) 178*11e25f0dSDavid C Somayajulu #define FLAGS_VAUX (1 << 4) 179*11e25f0dSDavid C Somayajulu #define FLAGS_PERST_ASSERT_OCCURED (1 << 5) 180*11e25f0dSDavid C Somayajulu #define FLAGS_HOT_RESET_STEP2 (1 << 6) 181*11e25f0dSDavid C Somayajulu #define FLAGS_MSIX_SYNC_ALLOWED (1 << 7) 182*11e25f0dSDavid C Somayajulu #define FLAGS_PROGRAM_PCI_COMPLETED (1 << 8) 183*11e25f0dSDavid C Somayajulu #define FLAGS_SMBUS_AUX_MODE (1 << 9) 184*11e25f0dSDavid C Somayajulu #define FLAGS_PEND_SMBUS_VMAIN_TO_AUX (1 << 10) 185*11e25f0dSDavid C Somayajulu #define FLAGS_NVM_CFG_EFUSE_FAILURE (1 << 11) 186*11e25f0dSDavid C Somayajulu #define FLAGS_OS_DRV_LOADED (1 << 29) 187*11e25f0dSDavid C Somayajulu #define FLAGS_OVER_TEMP_OCCUR (1 << 30) 188*11e25f0dSDavid C Somayajulu #define FLAGS_FAN_FAIL_OCCUR (1 << 31) 189*11e25f0dSDavid C Somayajulu u32 rsrv_persist[4]; /* Persist reserved for MFW upgrades */ /* 0xe20854 */ 190*11e25f0dSDavid C Somayajulu 191*11e25f0dSDavid C Somayajulu }; 192*11e25f0dSDavid C Somayajulu 193*11e25f0dSDavid C Somayajulu #ifndef MDUMP_PARSE_TOOL 194*11e25f0dSDavid C Somayajulu #define NVM_CFG1(x) g_spad.nvm_cfg.cfg1.x 195*11e25f0dSDavid C Somayajulu #define NVM_GLOB(x) NVM_CFG1(glob).x 196*11e25f0dSDavid C Somayajulu #define NVM_GLOB_VAL(n, m, o) ((NVM_GLOB(n) & m) >> o) 197*11e25f0dSDavid C Somayajulu #endif /* MDUMP_PARSE_TOOL */ 198*11e25f0dSDavid C Somayajulu 199*11e25f0dSDavid C Somayajulu #endif /* SPAD_LAYOUT_H */ 200