xref: /freebsd/sys/dev/qlnx/qlnxe/fcoe_common.h (revision 11e25f0da37e023dccdc0e571e0c0e5e7b11bee5)
1*11e25f0dSDavid C Somayajulu /*
2*11e25f0dSDavid C Somayajulu  * Copyright (c) 2017-2018 Cavium, Inc.
3*11e25f0dSDavid C Somayajulu  * All rights reserved.
4*11e25f0dSDavid C Somayajulu  *
5*11e25f0dSDavid C Somayajulu  *  Redistribution and use in source and binary forms, with or without
6*11e25f0dSDavid C Somayajulu  *  modification, are permitted provided that the following conditions
7*11e25f0dSDavid C Somayajulu  *  are met:
8*11e25f0dSDavid C Somayajulu  *
9*11e25f0dSDavid C Somayajulu  *  1. Redistributions of source code must retain the above copyright
10*11e25f0dSDavid C Somayajulu  *     notice, this list of conditions and the following disclaimer.
11*11e25f0dSDavid C Somayajulu  *  2. Redistributions in binary form must reproduce the above copyright
12*11e25f0dSDavid C Somayajulu  *     notice, this list of conditions and the following disclaimer in the
13*11e25f0dSDavid C Somayajulu  *     documentation and/or other materials provided with the distribution.
14*11e25f0dSDavid C Somayajulu  *
15*11e25f0dSDavid C Somayajulu  *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16*11e25f0dSDavid C Somayajulu  *  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17*11e25f0dSDavid C Somayajulu  *  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18*11e25f0dSDavid C Somayajulu  *  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
19*11e25f0dSDavid C Somayajulu  *  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
20*11e25f0dSDavid C Somayajulu  *  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
21*11e25f0dSDavid C Somayajulu  *  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
22*11e25f0dSDavid C Somayajulu  *  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
23*11e25f0dSDavid C Somayajulu  *  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
24*11e25f0dSDavid C Somayajulu  *  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25*11e25f0dSDavid C Somayajulu  *  POSSIBILITY OF SUCH DAMAGE.
26*11e25f0dSDavid C Somayajulu  *
27*11e25f0dSDavid C Somayajulu  * $FreeBSD$
28*11e25f0dSDavid C Somayajulu  *
29*11e25f0dSDavid C Somayajulu  */
30*11e25f0dSDavid C Somayajulu 
31*11e25f0dSDavid C Somayajulu #ifndef __FCOE_COMMON__
32*11e25f0dSDavid C Somayajulu #define __FCOE_COMMON__
33*11e25f0dSDavid C Somayajulu /*********************/
34*11e25f0dSDavid C Somayajulu /* FCOE FW CONSTANTS */
35*11e25f0dSDavid C Somayajulu /*********************/
36*11e25f0dSDavid C Somayajulu 
37*11e25f0dSDavid C Somayajulu #define FC_ABTS_REPLY_MAX_PAYLOAD_LEN	12
38*11e25f0dSDavid C Somayajulu 
39*11e25f0dSDavid C Somayajulu 
40*11e25f0dSDavid C Somayajulu 
41*11e25f0dSDavid C Somayajulu 
42*11e25f0dSDavid C Somayajulu 
43*11e25f0dSDavid C Somayajulu /*
44*11e25f0dSDavid C Somayajulu  * fields coppied from ABTSrsp pckt
45*11e25f0dSDavid C Somayajulu  */
46*11e25f0dSDavid C Somayajulu struct fcoe_abts_pkt
47*11e25f0dSDavid C Somayajulu {
48*11e25f0dSDavid C Somayajulu 	__le32 abts_rsp_fc_payload_lo /* Abts flow: last 32 bits of fcPayload, out of 96 */;
49*11e25f0dSDavid C Somayajulu 	__le16 abts_rsp_rx_id /* Abts flow: rxId parameter of the abts packet */;
50*11e25f0dSDavid C Somayajulu 	u8 abts_rsp_rctl /* Abts flow: rctl parameter of the abts packet */;
51*11e25f0dSDavid C Somayajulu 	u8 reserved2;
52*11e25f0dSDavid C Somayajulu };
53*11e25f0dSDavid C Somayajulu 
54*11e25f0dSDavid C Somayajulu 
55*11e25f0dSDavid C Somayajulu /*
56*11e25f0dSDavid C Somayajulu  * FCoE additional WQE (Sq/ XferQ) information
57*11e25f0dSDavid C Somayajulu  */
58*11e25f0dSDavid C Somayajulu union fcoe_additional_info_union
59*11e25f0dSDavid C Somayajulu {
60*11e25f0dSDavid C Somayajulu 	__le32 previous_tid /* Previous tid. Used for Send XFER WQEs in Multiple continuation mode - Target only. */;
61*11e25f0dSDavid C Somayajulu 	__le32 parent_tid /* Parent tid. Used for write tasks in a continuation mode - Target only */;
62*11e25f0dSDavid C Somayajulu 	__le32 burst_length /* The desired burst length. */;
63*11e25f0dSDavid C Somayajulu 	__le32 seq_rec_updated_offset /* The updated offset in SGL - Used in sequence recovery */;
64*11e25f0dSDavid C Somayajulu };
65*11e25f0dSDavid C Somayajulu 
66*11e25f0dSDavid C Somayajulu 
67*11e25f0dSDavid C Somayajulu /*
68*11e25f0dSDavid C Somayajulu  * Cached data sges
69*11e25f0dSDavid C Somayajulu  */
70*11e25f0dSDavid C Somayajulu struct fcoe_exp_ro
71*11e25f0dSDavid C Somayajulu {
72*11e25f0dSDavid C Somayajulu 	__le32 data_offset /* data-offset */;
73*11e25f0dSDavid C Somayajulu 	__le32 reserved /* High data-offset */;
74*11e25f0dSDavid C Somayajulu };
75*11e25f0dSDavid C Somayajulu 
76*11e25f0dSDavid C Somayajulu /*
77*11e25f0dSDavid C Somayajulu  * Union of Cleanup address \ expected relative offsets
78*11e25f0dSDavid C Somayajulu  */
79*11e25f0dSDavid C Somayajulu union fcoe_cleanup_addr_exp_ro_union
80*11e25f0dSDavid C Somayajulu {
81*11e25f0dSDavid C Somayajulu 	struct regpair abts_rsp_fc_payload_hi /* Abts flow: first 64 bits of fcPayload, out of 96 */;
82*11e25f0dSDavid C Somayajulu 	struct fcoe_exp_ro exp_ro /* Expected relative offsets */;
83*11e25f0dSDavid C Somayajulu };
84*11e25f0dSDavid C Somayajulu 
85*11e25f0dSDavid C Somayajulu 
86*11e25f0dSDavid C Somayajulu /*
87*11e25f0dSDavid C Somayajulu  * FCoE Ramrod Command IDs
88*11e25f0dSDavid C Somayajulu  */
89*11e25f0dSDavid C Somayajulu enum fcoe_completion_status
90*11e25f0dSDavid C Somayajulu {
91*11e25f0dSDavid C Somayajulu 	FCOE_COMPLETION_STATUS_SUCCESS /* FCoE ramrod completed successfully */,
92*11e25f0dSDavid C Somayajulu 	FCOE_COMPLETION_STATUS_FCOE_VER_ERR /* Wrong FCoE version */,
93*11e25f0dSDavid C Somayajulu 	FCOE_COMPLETION_STATUS_SRC_MAC_ADD_ARR_ERR /* src_mac_arr for the current physical port is full- allocation failed */,
94*11e25f0dSDavid C Somayajulu 	MAX_FCOE_COMPLETION_STATUS
95*11e25f0dSDavid C Somayajulu };
96*11e25f0dSDavid C Somayajulu 
97*11e25f0dSDavid C Somayajulu 
98*11e25f0dSDavid C Somayajulu /*
99*11e25f0dSDavid C Somayajulu  * FC address (SID/DID) network presentation
100*11e25f0dSDavid C Somayajulu  */
101*11e25f0dSDavid C Somayajulu struct fc_addr_nw
102*11e25f0dSDavid C Somayajulu {
103*11e25f0dSDavid C Somayajulu 	u8 addr_lo /* First byte of the SID/DID address that comes/goes from/to the NW (for example if SID is 11:22:33 - this is 0x11) */;
104*11e25f0dSDavid C Somayajulu 	u8 addr_mid;
105*11e25f0dSDavid C Somayajulu 	u8 addr_hi;
106*11e25f0dSDavid C Somayajulu };
107*11e25f0dSDavid C Somayajulu 
108*11e25f0dSDavid C Somayajulu /*
109*11e25f0dSDavid C Somayajulu  * FCoE connection offload
110*11e25f0dSDavid C Somayajulu  */
111*11e25f0dSDavid C Somayajulu struct fcoe_conn_offload_ramrod_data
112*11e25f0dSDavid C Somayajulu {
113*11e25f0dSDavid C Somayajulu 	struct regpair sq_pbl_addr /* SQ Pbl base address */;
114*11e25f0dSDavid C Somayajulu 	struct regpair sq_curr_page_addr /* SQ current page address */;
115*11e25f0dSDavid C Somayajulu 	struct regpair sq_next_page_addr /* SQ next page address */;
116*11e25f0dSDavid C Somayajulu 	struct regpair xferq_pbl_addr /* XFERQ Pbl base address */;
117*11e25f0dSDavid C Somayajulu 	struct regpair xferq_curr_page_addr /* XFERQ current page address */;
118*11e25f0dSDavid C Somayajulu 	struct regpair xferq_next_page_addr /* XFERQ next page address */;
119*11e25f0dSDavid C Somayajulu 	struct regpair respq_pbl_addr /* RESPQ Pbl base address */;
120*11e25f0dSDavid C Somayajulu 	struct regpair respq_curr_page_addr /* RESPQ current page address */;
121*11e25f0dSDavid C Somayajulu 	struct regpair respq_next_page_addr /* RESPQ next page address */;
122*11e25f0dSDavid C Somayajulu 	__le16 dst_mac_addr_lo /* First word of the MAC address that comes/goes from/to the NW (for example if MAC is 11:22:33:44:55:66 - this is 0x2211) */;
123*11e25f0dSDavid C Somayajulu 	__le16 dst_mac_addr_mid;
124*11e25f0dSDavid C Somayajulu 	__le16 dst_mac_addr_hi;
125*11e25f0dSDavid C Somayajulu 	__le16 src_mac_addr_lo /* Source MAC address in NW order - First word of the MAC address that comes/goes from/to the NW (for example if MAC is 11:22:33:44:55:66 - this is 0x2211) */;
126*11e25f0dSDavid C Somayajulu 	__le16 src_mac_addr_mid;
127*11e25f0dSDavid C Somayajulu 	__le16 src_mac_addr_hi;
128*11e25f0dSDavid C Somayajulu 	__le16 tx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by target, received during both FLOGI and PLOGI, minimum value should be taken */;
129*11e25f0dSDavid C Somayajulu 	__le16 e_d_tov_timer_val /* E_D_TOV timeout value in resolution of 1 msec */;
130*11e25f0dSDavid C Somayajulu 	__le16 rx_max_fc_pay_len /* Maximum acceptable FC payload size supported by us */;
131*11e25f0dSDavid C Somayajulu 	__le16 vlan_tag;
132*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_VLAN_ID_MASK              0xFFF /* Vlan id */
133*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_VLAN_ID_SHIFT             0
134*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_CFI_MASK                  0x1 /* Canonical format indicator */
135*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_CFI_SHIFT                 12
136*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_PRIORITY_MASK             0x7 /* Vlan priority */
137*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_PRIORITY_SHIFT            13
138*11e25f0dSDavid C Somayajulu 	__le16 physical_q0 /* Physical QM queue to be linked to logical queue 0 (fastPath queue) */;
139*11e25f0dSDavid C Somayajulu 	__le16 rec_rr_tov_timer_val /* REC_TOV timeout value in resolution of 1 msec  */;
140*11e25f0dSDavid C Somayajulu 	struct fc_addr_nw s_id /* Source ID in NW order, received during FLOGI */;
141*11e25f0dSDavid C Somayajulu 	u8 max_conc_seqs_c3 /* Maximum concurrent Sequences for Class 3 supported by target, received during PLOGI */;
142*11e25f0dSDavid C Somayajulu 	struct fc_addr_nw d_id /* Destination ID in NW order, received after inquiry of the fabric network */;
143*11e25f0dSDavid C Somayajulu 	u8 flags;
144*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONT_INCR_SEQ_CNT_MASK  0x1 /* Continuously increasing SEQ_CNT indication, received during PLOGI */
145*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONT_INCR_SEQ_CNT_SHIFT 0
146*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONF_REQ_MASK           0x1 /* Confirmation request supported */
147*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_CONF_REQ_SHIFT          1
148*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_REC_VALID_MASK          0x1 /* REC allowed */
149*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_REC_VALID_SHIFT         2
150*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_VLAN_FLAG_MASK          0x1 /* Does inner vlan exist */
151*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_B_VLAN_FLAG_SHIFT         3
152*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_MODE_MASK                 0x3 /* indication for conn mode: 0=Initiator, 1=Target, 2=Both Initiator and Traget */
153*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_MODE_SHIFT                4
154*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_RESERVED0_MASK            0x3
155*11e25f0dSDavid C Somayajulu #define FCOE_CONN_OFFLOAD_RAMROD_DATA_RESERVED0_SHIFT           6
156*11e25f0dSDavid C Somayajulu 	__le16 conn_id /* Drivers connection ID. Should be sent in EQs to speed-up drivers access to connection data. */;
157*11e25f0dSDavid C Somayajulu 	u8 def_q_idx /* Default queue number to be used for unsolicited traffic */;
158*11e25f0dSDavid C Somayajulu 	u8 reserved[5];
159*11e25f0dSDavid C Somayajulu };
160*11e25f0dSDavid C Somayajulu 
161*11e25f0dSDavid C Somayajulu 
162*11e25f0dSDavid C Somayajulu /*
163*11e25f0dSDavid C Somayajulu  * FCoE terminate connection request
164*11e25f0dSDavid C Somayajulu  */
165*11e25f0dSDavid C Somayajulu struct fcoe_conn_terminate_ramrod_data
166*11e25f0dSDavid C Somayajulu {
167*11e25f0dSDavid C Somayajulu 	struct regpair terminate_params_addr /* Terminate params ptr */;
168*11e25f0dSDavid C Somayajulu };
169*11e25f0dSDavid C Somayajulu 
170*11e25f0dSDavid C Somayajulu 
171*11e25f0dSDavid C Somayajulu /*
172*11e25f0dSDavid C Somayajulu  * Data sgl
173*11e25f0dSDavid C Somayajulu  */
174*11e25f0dSDavid C Somayajulu struct fcoe_slow_sgl_ctx
175*11e25f0dSDavid C Somayajulu {
176*11e25f0dSDavid C Somayajulu 	struct regpair base_sgl_addr /* Address of first SGE in SGL */;
177*11e25f0dSDavid C Somayajulu 	__le16 curr_sge_off /* Offset in current BD (in bytes) */;
178*11e25f0dSDavid C Somayajulu 	__le16 remainder_num_sges /* Number of BDs */;
179*11e25f0dSDavid C Somayajulu 	__le16 curr_sgl_index /* Index of current SGE */;
180*11e25f0dSDavid C Somayajulu 	__le16 reserved;
181*11e25f0dSDavid C Somayajulu };
182*11e25f0dSDavid C Somayajulu 
183*11e25f0dSDavid C Somayajulu /*
184*11e25f0dSDavid C Somayajulu  * Union of DIX SGL \ cached DIX sges
185*11e25f0dSDavid C Somayajulu  */
186*11e25f0dSDavid C Somayajulu union fcoe_dix_desc_ctx
187*11e25f0dSDavid C Somayajulu {
188*11e25f0dSDavid C Somayajulu 	struct fcoe_slow_sgl_ctx dix_sgl /* DIX slow-SGL data base */;
189*11e25f0dSDavid C Somayajulu 	struct scsi_sge cached_dix_sge /* Cached DIX sge */;
190*11e25f0dSDavid C Somayajulu };
191*11e25f0dSDavid C Somayajulu 
192*11e25f0dSDavid C Somayajulu 
193*11e25f0dSDavid C Somayajulu 
194*11e25f0dSDavid C Somayajulu /*
195*11e25f0dSDavid C Somayajulu  * Data sgl
196*11e25f0dSDavid C Somayajulu  */
197*11e25f0dSDavid C Somayajulu struct fcoe_fast_sgl_ctx
198*11e25f0dSDavid C Somayajulu {
199*11e25f0dSDavid C Somayajulu 	struct regpair sgl_start_addr /* Current sge address */;
200*11e25f0dSDavid C Somayajulu 	__le32 sgl_byte_offset /* Byte offset from the beginning of the first page in the SGL. In case SGL starts in the middle of page then driver should init this value with the start offset */;
201*11e25f0dSDavid C Somayajulu 	__le16 task_reuse_cnt /* The reuse count for that task. Wrap ion 4K value. */;
202*11e25f0dSDavid C Somayajulu 	__le16 init_offset_in_first_sge /* offset from the beginning of the first page in the SGL, never changed by FW */;
203*11e25f0dSDavid C Somayajulu };
204*11e25f0dSDavid C Somayajulu 
205*11e25f0dSDavid C Somayajulu 
206*11e25f0dSDavid C Somayajulu /*
207*11e25f0dSDavid C Somayajulu  * FCP CMD payload
208*11e25f0dSDavid C Somayajulu  */
209*11e25f0dSDavid C Somayajulu struct fcoe_fcp_cmd_payload
210*11e25f0dSDavid C Somayajulu {
211*11e25f0dSDavid C Somayajulu 	__le32 opaque[8] /* The FCP_CMD payload */;
212*11e25f0dSDavid C Somayajulu };
213*11e25f0dSDavid C Somayajulu 
214*11e25f0dSDavid C Somayajulu 
215*11e25f0dSDavid C Somayajulu /*
216*11e25f0dSDavid C Somayajulu  * FCP RSP payload
217*11e25f0dSDavid C Somayajulu  */
218*11e25f0dSDavid C Somayajulu struct fcoe_fcp_rsp_payload
219*11e25f0dSDavid C Somayajulu {
220*11e25f0dSDavid C Somayajulu 	__le32 opaque[6] /* The FCP_RSP payload */;
221*11e25f0dSDavid C Somayajulu };
222*11e25f0dSDavid C Somayajulu 
223*11e25f0dSDavid C Somayajulu 
224*11e25f0dSDavid C Somayajulu /*
225*11e25f0dSDavid C Somayajulu  * FCP RSP payload
226*11e25f0dSDavid C Somayajulu  */
227*11e25f0dSDavid C Somayajulu struct fcoe_fcp_xfer_payload
228*11e25f0dSDavid C Somayajulu {
229*11e25f0dSDavid C Somayajulu 	__le32 opaque[3] /* The FCP_XFER payload */;
230*11e25f0dSDavid C Somayajulu };
231*11e25f0dSDavid C Somayajulu 
232*11e25f0dSDavid C Somayajulu 
233*11e25f0dSDavid C Somayajulu /*
234*11e25f0dSDavid C Somayajulu  * FCoE firmware function init
235*11e25f0dSDavid C Somayajulu  */
236*11e25f0dSDavid C Somayajulu struct fcoe_init_func_ramrod_data
237*11e25f0dSDavid C Somayajulu {
238*11e25f0dSDavid C Somayajulu 	struct scsi_init_func_params func_params /* Common SCSI init params passed by driver to FW in function init ramrod */;
239*11e25f0dSDavid C Somayajulu 	struct scsi_init_func_queues q_params /* SCSI RQ/CQ/CMDQ firmware function init parameters */;
240*11e25f0dSDavid C Somayajulu 	__le16 mtu /* Max transmission unit */;
241*11e25f0dSDavid C Somayajulu 	__le16 sq_num_pages_in_pbl /* Number of pages at Send Queue */;
242*11e25f0dSDavid C Somayajulu 	__le32 reserved;
243*11e25f0dSDavid C Somayajulu };
244*11e25f0dSDavid C Somayajulu 
245*11e25f0dSDavid C Somayajulu 
246*11e25f0dSDavid C Somayajulu /*
247*11e25f0dSDavid C Somayajulu  * FCoE: Mode of the connection: Target or Initiator or both
248*11e25f0dSDavid C Somayajulu  */
249*11e25f0dSDavid C Somayajulu enum fcoe_mode_type
250*11e25f0dSDavid C Somayajulu {
251*11e25f0dSDavid C Somayajulu 	FCOE_INITIATOR_MODE=0x0,
252*11e25f0dSDavid C Somayajulu 	FCOE_TARGET_MODE=0x1,
253*11e25f0dSDavid C Somayajulu 	FCOE_BOTH_OR_NOT_CHOSEN=0x3,
254*11e25f0dSDavid C Somayajulu 	MAX_FCOE_MODE_TYPE
255*11e25f0dSDavid C Somayajulu };
256*11e25f0dSDavid C Somayajulu 
257*11e25f0dSDavid C Somayajulu 
258*11e25f0dSDavid C Somayajulu /*
259*11e25f0dSDavid C Somayajulu  * Per PF FCoE receive path statistics - tStorm RAM structure
260*11e25f0dSDavid C Somayajulu  */
261*11e25f0dSDavid C Somayajulu struct fcoe_rx_stat
262*11e25f0dSDavid C Somayajulu {
263*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_rx_byte_cnt /* Number of FCoE bytes that were received */;
264*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_rx_data_pkt_cnt /* Number of FCoE FCP DATA packets that were received */;
265*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_rx_xfer_pkt_cnt /* Number of FCoE FCP XFER RDY packets that were received */;
266*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_rx_other_pkt_cnt /* Number of FCoE packets which are not DATA/XFER_RDY that were received */;
267*11e25f0dSDavid C Somayajulu 	__le32 fcoe_silent_drop_pkt_cmdq_full_cnt /* Number of packets that were silently dropped since CMDQ was full */;
268*11e25f0dSDavid C Somayajulu 	__le32 fcoe_silent_drop_pkt_rq_full_cnt /* Number of packets that were silently dropped since RQ (BDQ) was full */;
269*11e25f0dSDavid C Somayajulu 	__le32 fcoe_silent_drop_pkt_crc_error_cnt /* Number of packets that were silently dropped due to FC CRC error */;
270*11e25f0dSDavid C Somayajulu 	__le32 fcoe_silent_drop_pkt_task_invalid_cnt /* Number of packets that were silently dropped since task was not valid */;
271*11e25f0dSDavid C Somayajulu 	__le32 fcoe_silent_drop_total_pkt_cnt /* Number of FCoE packets that were silently dropped */;
272*11e25f0dSDavid C Somayajulu 	__le32 rsrv;
273*11e25f0dSDavid C Somayajulu };
274*11e25f0dSDavid C Somayajulu 
275*11e25f0dSDavid C Somayajulu 
276*11e25f0dSDavid C Somayajulu 
277*11e25f0dSDavid C Somayajulu /*
278*11e25f0dSDavid C Somayajulu  * FCoe statistics request
279*11e25f0dSDavid C Somayajulu  */
280*11e25f0dSDavid C Somayajulu struct fcoe_stat_ramrod_data
281*11e25f0dSDavid C Somayajulu {
282*11e25f0dSDavid C Somayajulu 	struct regpair stat_params_addr /* Statistics host address */;
283*11e25f0dSDavid C Somayajulu };
284*11e25f0dSDavid C Somayajulu 
285*11e25f0dSDavid C Somayajulu 
286*11e25f0dSDavid C Somayajulu /*
287*11e25f0dSDavid C Somayajulu  * The fcoe storm task context protection-information of Ystorm
288*11e25f0dSDavid C Somayajulu  */
289*11e25f0dSDavid C Somayajulu struct protection_info_ctx
290*11e25f0dSDavid C Somayajulu {
291*11e25f0dSDavid C Somayajulu 	__le16 flags;
292*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_HOST_INTERFACE_MASK        0x3 /* 0=none, 1=DIF, 2=DIX */
293*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_HOST_INTERFACE_SHIFT       0
294*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_DIF_TO_PEER_MASK           0x1 /* 0=no, 1=yes */
295*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_DIF_TO_PEER_SHIFT          2
296*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_VALIDATE_DIX_APP_TAG_MASK  0x1 /* 0=no, 1=yes */
297*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_VALIDATE_DIX_APP_TAG_SHIFT 3
298*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_INTERVAL_SIZE_LOG_MASK     0xF /* Protection log interval (9=512 10=1024  11=2048 12=4096 13=8192) */
299*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_INTERVAL_SIZE_LOG_SHIFT    4
300*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_VALIDATE_DIX_REF_TAG_MASK  0x1 /* 0=no, 1=yes */
301*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_VALIDATE_DIX_REF_TAG_SHIFT 8
302*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_RESERVED0_MASK             0x7F
303*11e25f0dSDavid C Somayajulu #define PROTECTION_INFO_CTX_RESERVED0_SHIFT            9
304*11e25f0dSDavid C Somayajulu 	u8 dix_block_size /* Source protection data size */;
305*11e25f0dSDavid C Somayajulu 	u8 dst_size /* Destination protection data size */;
306*11e25f0dSDavid C Somayajulu };
307*11e25f0dSDavid C Somayajulu 
308*11e25f0dSDavid C Somayajulu /*
309*11e25f0dSDavid C Somayajulu  * The fcoe storm task context protection-information of Ystorm
310*11e25f0dSDavid C Somayajulu  */
311*11e25f0dSDavid C Somayajulu union protection_info_union_ctx
312*11e25f0dSDavid C Somayajulu {
313*11e25f0dSDavid C Somayajulu 	struct protection_info_ctx info;
314*11e25f0dSDavid C Somayajulu 	__le32 value /* If and only if this field is not 0 then protection is set */;
315*11e25f0dSDavid C Somayajulu };
316*11e25f0dSDavid C Somayajulu 
317*11e25f0dSDavid C Somayajulu /*
318*11e25f0dSDavid C Somayajulu  * FCP RSP payload
319*11e25f0dSDavid C Somayajulu  */
320*11e25f0dSDavid C Somayajulu struct fcp_rsp_payload_padded
321*11e25f0dSDavid C Somayajulu {
322*11e25f0dSDavid C Somayajulu 	struct fcoe_fcp_rsp_payload rsp_payload /* The FCP_RSP payload */;
323*11e25f0dSDavid C Somayajulu 	__le32 reserved[2];
324*11e25f0dSDavid C Somayajulu };
325*11e25f0dSDavid C Somayajulu 
326*11e25f0dSDavid C Somayajulu /*
327*11e25f0dSDavid C Somayajulu  * FCP RSP payload
328*11e25f0dSDavid C Somayajulu  */
329*11e25f0dSDavid C Somayajulu struct fcp_xfer_payload_padded
330*11e25f0dSDavid C Somayajulu {
331*11e25f0dSDavid C Somayajulu 	struct fcoe_fcp_xfer_payload xfer_payload /* The FCP_XFER payload */;
332*11e25f0dSDavid C Somayajulu 	__le32 reserved[5];
333*11e25f0dSDavid C Somayajulu };
334*11e25f0dSDavid C Somayajulu 
335*11e25f0dSDavid C Somayajulu /*
336*11e25f0dSDavid C Somayajulu  * Task params
337*11e25f0dSDavid C Somayajulu  */
338*11e25f0dSDavid C Somayajulu struct fcoe_tx_data_params
339*11e25f0dSDavid C Somayajulu {
340*11e25f0dSDavid C Somayajulu 	__le32 data_offset /* Data offset */;
341*11e25f0dSDavid C Somayajulu 	__le32 offset_in_io /* For sequence cleanup */;
342*11e25f0dSDavid C Somayajulu 	u8 flags;
343*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_OFFSET_IN_IO_VALID_MASK  0x1 /* Should we send offset in IO */
344*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_OFFSET_IN_IO_VALID_SHIFT 0
345*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_DROP_DATA_MASK           0x1 /* Should the PBF drop this data */
346*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_DROP_DATA_SHIFT          1
347*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_AFTER_SEQ_REC_MASK       0x1 /* Indication if the task after seqqence recovery flow */
348*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_AFTER_SEQ_REC_SHIFT      2
349*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_RESERVED0_MASK           0x1F
350*11e25f0dSDavid C Somayajulu #define FCOE_TX_DATA_PARAMS_RESERVED0_SHIFT          3
351*11e25f0dSDavid C Somayajulu 	u8 dif_residual /* Residual from protection interval */;
352*11e25f0dSDavid C Somayajulu 	__le16 seq_cnt /* Sequence counter */;
353*11e25f0dSDavid C Somayajulu 	__le16 single_sge_saved_offset /* Saved SGE length for single SGE case */;
354*11e25f0dSDavid C Somayajulu 	__le16 next_dif_offset /* Tracking next DIF offset in FC payload */;
355*11e25f0dSDavid C Somayajulu 	__le16 seq_id /* Sequence ID (Set [saved] upon seq_cnt==0 (start of sequence) and used throughout sequence) */;
356*11e25f0dSDavid C Somayajulu 	__le16 reserved3;
357*11e25f0dSDavid C Somayajulu };
358*11e25f0dSDavid C Somayajulu 
359*11e25f0dSDavid C Somayajulu /*
360*11e25f0dSDavid C Somayajulu  * Middle path parameters: FC header fields provided by the driver
361*11e25f0dSDavid C Somayajulu  */
362*11e25f0dSDavid C Somayajulu struct fcoe_tx_mid_path_params
363*11e25f0dSDavid C Somayajulu {
364*11e25f0dSDavid C Somayajulu 	__le32 parameter;
365*11e25f0dSDavid C Somayajulu 	u8 r_ctl;
366*11e25f0dSDavid C Somayajulu 	u8 type;
367*11e25f0dSDavid C Somayajulu 	u8 cs_ctl;
368*11e25f0dSDavid C Somayajulu 	u8 df_ctl;
369*11e25f0dSDavid C Somayajulu 	__le16 rx_id;
370*11e25f0dSDavid C Somayajulu 	__le16 ox_id;
371*11e25f0dSDavid C Somayajulu };
372*11e25f0dSDavid C Somayajulu 
373*11e25f0dSDavid C Somayajulu /*
374*11e25f0dSDavid C Somayajulu  * Task params
375*11e25f0dSDavid C Somayajulu  */
376*11e25f0dSDavid C Somayajulu struct fcoe_tx_params
377*11e25f0dSDavid C Somayajulu {
378*11e25f0dSDavid C Somayajulu 	struct fcoe_tx_data_params data /* Data offset */;
379*11e25f0dSDavid C Somayajulu 	struct fcoe_tx_mid_path_params mid_path;
380*11e25f0dSDavid C Somayajulu };
381*11e25f0dSDavid C Somayajulu 
382*11e25f0dSDavid C Somayajulu /*
383*11e25f0dSDavid C Somayajulu  * Union of FCP CMD payload \ TX params \ ABTS \ Cleanup
384*11e25f0dSDavid C Somayajulu  */
385*11e25f0dSDavid C Somayajulu union fcoe_tx_info_union_ctx
386*11e25f0dSDavid C Somayajulu {
387*11e25f0dSDavid C Somayajulu 	struct fcoe_fcp_cmd_payload fcp_cmd_payload /* FCP CMD payload */;
388*11e25f0dSDavid C Somayajulu 	struct fcp_rsp_payload_padded fcp_rsp_payload /* FCP RSP payload */;
389*11e25f0dSDavid C Somayajulu 	struct fcp_xfer_payload_padded fcp_xfer_payload /* FCP XFER payload */;
390*11e25f0dSDavid C Somayajulu 	struct fcoe_tx_params tx_params /* Task TX params */;
391*11e25f0dSDavid C Somayajulu };
392*11e25f0dSDavid C Somayajulu 
393*11e25f0dSDavid C Somayajulu /*
394*11e25f0dSDavid C Somayajulu  * The fcoe storm task context of Ystorm
395*11e25f0dSDavid C Somayajulu  */
396*11e25f0dSDavid C Somayajulu struct ystorm_fcoe_task_st_ctx
397*11e25f0dSDavid C Somayajulu {
398*11e25f0dSDavid C Somayajulu 	u8 task_type /* Task type. use enum fcoe_task_type  */;
399*11e25f0dSDavid C Somayajulu 	u8 sgl_mode;
400*11e25f0dSDavid C Somayajulu #define YSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_MASK  0x1 /* use enum scsi_sgl_mode (use enum scsi_sgl_mode) */
401*11e25f0dSDavid C Somayajulu #define YSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_SHIFT 0
402*11e25f0dSDavid C Somayajulu #define YSTORM_FCOE_TASK_ST_CTX_RSRV_MASK         0x7F
403*11e25f0dSDavid C Somayajulu #define YSTORM_FCOE_TASK_ST_CTX_RSRV_SHIFT        1
404*11e25f0dSDavid C Somayajulu 	u8 cached_dix_sge /* Dix sge is cached on task context */;
405*11e25f0dSDavid C Somayajulu 	u8 expect_first_xfer /* Will let Ystorm know when it should initialize fcp_cmd_payload_params_union.params */;
406*11e25f0dSDavid C Somayajulu 	__le32 num_pbf_zero_write /* The amount of bytes that PBF should dummy write - Relevant for protection only. */;
407*11e25f0dSDavid C Somayajulu 	union protection_info_union_ctx protection_info_union /* Protection information */;
408*11e25f0dSDavid C Somayajulu 	__le32 data_2_trns_rem /* Entire SGL-buffer remainder */;
409*11e25f0dSDavid C Somayajulu 	struct scsi_sgl_params sgl_params;
410*11e25f0dSDavid C Somayajulu 	u8 reserved1[12];
411*11e25f0dSDavid C Somayajulu 	union fcoe_tx_info_union_ctx tx_info_union /* Union of FCP CMD payload / TX params / ABTS / Cleanup */;
412*11e25f0dSDavid C Somayajulu 	union fcoe_dix_desc_ctx dix_desc /* Union of DIX SGL / cached DIX sges */;
413*11e25f0dSDavid C Somayajulu 	struct scsi_cached_sges data_desc /* Data cached SGEs */;
414*11e25f0dSDavid C Somayajulu 	__le16 ox_id /* OX-ID. Used in Target mode only */;
415*11e25f0dSDavid C Somayajulu 	__le16 rx_id /* RX-ID. Used in Target mode only */;
416*11e25f0dSDavid C Somayajulu 	__le32 task_rety_identifier /* Parameter field of the FCP CMDs FC header */;
417*11e25f0dSDavid C Somayajulu 	u8 reserved2[8];
418*11e25f0dSDavid C Somayajulu };
419*11e25f0dSDavid C Somayajulu 
420*11e25f0dSDavid C Somayajulu struct e4_ystorm_fcoe_task_ag_ctx
421*11e25f0dSDavid C Somayajulu {
422*11e25f0dSDavid C Somayajulu 	u8 byte0 /* cdu_validation */;
423*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state */;
424*11e25f0dSDavid C Somayajulu 	__le16 word0 /* icid */;
425*11e25f0dSDavid C Somayajulu 	u8 flags0;
426*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_NIBBLE0_MASK     0xF /* connection_type */
427*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_NIBBLE0_SHIFT    0
428*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT0_MASK        0x1 /* exist_in_qm0 */
429*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT0_SHIFT       4
430*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT1_MASK        0x1 /* exist_in_qm1 */
431*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT       5
432*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT2_MASK        0x1 /* bit2 */
433*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT2_SHIFT       6
434*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT3_MASK        0x1 /* bit3 */
435*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT3_SHIFT       7
436*11e25f0dSDavid C Somayajulu 	u8 flags1;
437*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF0_MASK         0x3 /* cf0 */
438*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF0_SHIFT        0
439*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF1_MASK         0x3 /* cf1 */
440*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF1_SHIFT        2
441*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF2SPECIAL_MASK  0x3 /* cf2special */
442*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
443*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF0EN_MASK       0x1 /* cf0en */
444*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF0EN_SHIFT      6
445*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF1EN_MASK       0x1 /* cf1en */
446*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT      7
447*11e25f0dSDavid C Somayajulu 	u8 flags2;
448*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT4_MASK        0x1 /* bit4 */
449*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_BIT4_SHIFT       0
450*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK     0x1 /* rule0en */
451*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT    1
452*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK     0x1 /* rule1en */
453*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT    2
454*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK     0x1 /* rule2en */
455*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT    3
456*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK     0x1 /* rule3en */
457*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT    4
458*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK     0x1 /* rule4en */
459*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT    5
460*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK     0x1 /* rule5en */
461*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT    6
462*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK     0x1 /* rule6en */
463*11e25f0dSDavid C Somayajulu #define E4_YSTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT    7
464*11e25f0dSDavid C Somayajulu 	u8 byte2 /* byte2 */;
465*11e25f0dSDavid C Somayajulu 	__le32 reg0 /* reg0 */;
466*11e25f0dSDavid C Somayajulu 	u8 byte3 /* byte3 */;
467*11e25f0dSDavid C Somayajulu 	u8 byte4 /* byte4 */;
468*11e25f0dSDavid C Somayajulu 	__le16 rx_id /* word1 */;
469*11e25f0dSDavid C Somayajulu 	__le16 word2 /* word2 */;
470*11e25f0dSDavid C Somayajulu 	__le16 word3 /* word3 */;
471*11e25f0dSDavid C Somayajulu 	__le16 word4 /* word4 */;
472*11e25f0dSDavid C Somayajulu 	__le16 word5 /* word5 */;
473*11e25f0dSDavid C Somayajulu 	__le32 reg1 /* reg1 */;
474*11e25f0dSDavid C Somayajulu 	__le32 reg2 /* reg2 */;
475*11e25f0dSDavid C Somayajulu };
476*11e25f0dSDavid C Somayajulu 
477*11e25f0dSDavid C Somayajulu struct e4_tstorm_fcoe_task_ag_ctx
478*11e25f0dSDavid C Somayajulu {
479*11e25f0dSDavid C Somayajulu 	u8 reserved /* cdu_validation */;
480*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state */;
481*11e25f0dSDavid C Somayajulu 	__le16 icid /* icid */;
482*11e25f0dSDavid C Somayajulu 	u8 flags0;
483*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK     0xF /* connection_type */
484*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT    0
485*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK        0x1 /* exist_in_qm0 */
486*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT       4
487*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_BIT1_MASK                0x1 /* exist_in_qm1 */
488*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT               5
489*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_WAIT_ABTS_RSP_F_MASK     0x1 /* bit2 */
490*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_WAIT_ABTS_RSP_F_SHIFT    6
491*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_VALID_MASK               0x1 /* bit3 */
492*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_VALID_SHIFT              7
493*11e25f0dSDavid C Somayajulu 	u8 flags1;
494*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_FALSE_RR_TOV_MASK        0x1 /* bit4 */
495*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_FALSE_RR_TOV_SHIFT       0
496*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_BIT5_MASK                0x1 /* bit5 */
497*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_BIT5_SHIFT               1
498*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_MASK       0x3 /* timer0cf */
499*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_SHIFT      2
500*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_MASK           0x3 /* timer1cf */
501*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_SHIFT          4
502*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_CF2_MASK                 0x3 /* timer2cf */
503*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_CF2_SHIFT                6
504*11e25f0dSDavid C Somayajulu 	u8 flags2;
505*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_MASK      0x3 /* timer_stop_all */
506*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_SHIFT     0
507*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_MASK       0x3 /* cf4 */
508*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_SHIFT      2
509*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_MASK         0x3 /* cf5 */
510*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_SHIFT        4
511*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_MASK     0x3 /* cf6 */
512*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_SHIFT    6
513*11e25f0dSDavid C Somayajulu 	u8 flags3;
514*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_MASK       0x3 /* cf7 */
515*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_SHIFT      0
516*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_EN_MASK    0x1 /* cf0en */
517*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_EN_SHIFT   2
518*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_EN_MASK        0x1 /* cf1en */
519*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_EN_SHIFT       3
520*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_CF2EN_MASK               0x1 /* cf2en */
521*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT              4
522*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_EN_MASK   0x1 /* cf3en */
523*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_EN_SHIFT  5
524*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_MASK    0x1 /* cf4en */
525*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_SHIFT   6
526*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_EN_MASK      0x1 /* cf5en */
527*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_EN_SHIFT     7
528*11e25f0dSDavid C Somayajulu 	u8 flags4;
529*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_EN_MASK  0x1 /* cf6en */
530*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_EN_SHIFT 0
531*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_EN_MASK    0x1 /* cf7en */
532*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_EN_SHIFT   1
533*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK             0x1 /* rule0en */
534*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT            2
535*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK             0x1 /* rule1en */
536*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT            3
537*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK             0x1 /* rule2en */
538*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT            4
539*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK             0x1 /* rule3en */
540*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT            5
541*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK             0x1 /* rule4en */
542*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT            6
543*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK             0x1 /* rule5en */
544*11e25f0dSDavid C Somayajulu #define E4_TSTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT            7
545*11e25f0dSDavid C Somayajulu 	u8 cleanup_state /* byte2 */;
546*11e25f0dSDavid C Somayajulu 	__le16 last_sent_tid /* word1 */;
547*11e25f0dSDavid C Somayajulu 	__le32 rec_rr_tov_exp_timeout /* reg0 */;
548*11e25f0dSDavid C Somayajulu 	u8 byte3 /* byte3 */;
549*11e25f0dSDavid C Somayajulu 	u8 byte4 /* byte4 */;
550*11e25f0dSDavid C Somayajulu 	__le16 word2 /* word2 */;
551*11e25f0dSDavid C Somayajulu 	__le16 word3 /* word3 */;
552*11e25f0dSDavid C Somayajulu 	__le16 word4 /* word4 */;
553*11e25f0dSDavid C Somayajulu 	__le32 data_offset_end_of_seq /* reg1 */;
554*11e25f0dSDavid C Somayajulu 	__le32 data_offset_next /* reg2 */;
555*11e25f0dSDavid C Somayajulu };
556*11e25f0dSDavid C Somayajulu 
557*11e25f0dSDavid C Somayajulu /*
558*11e25f0dSDavid C Somayajulu  * FW read- write (modifyable) part The fcoe task storm context of Tstorm
559*11e25f0dSDavid C Somayajulu  */
560*11e25f0dSDavid C Somayajulu struct fcoe_tstorm_fcoe_task_st_ctx_read_write
561*11e25f0dSDavid C Somayajulu {
562*11e25f0dSDavid C Somayajulu 	union fcoe_cleanup_addr_exp_ro_union cleanup_addr_exp_ro_union /* Union of Cleanup address / expected relative offsets */;
563*11e25f0dSDavid C Somayajulu 	__le16 flags;
564*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RX_SGL_MODE_MASK       0x1 /* Rx SGL type. use enum scsi_sgl_mode  (use enum scsi_sgl_mode) */
565*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RX_SGL_MODE_SHIFT      0
566*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_EXP_FIRST_FRAME_MASK   0x1 /* Expected first frame flag */
567*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_EXP_FIRST_FRAME_SHIFT  1
568*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_ACTIVE_MASK        0x1 /* Sequence active */
569*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_ACTIVE_SHIFT       2
570*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_TIMEOUT_MASK       0x1 /* Sequence timeout for an active Sequence */
571*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SEQ_TIMEOUT_SHIFT      3
572*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SINGLE_PKT_IN_EX_MASK  0x1 /* Set by Data-in flow. Indicate that this exchange contains a single FCP DATA packet */
573*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_SINGLE_PKT_IN_EX_SHIFT 4
574*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_OOO_RX_SEQ_STAT_MASK   0x1 /* The status of the current out of order received Sequence */
575*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_OOO_RX_SEQ_STAT_SHIFT  5
576*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_CQ_ADD_ADV_MASK        0x3 /* number of additional CQE that will be produced for this task completion */
577*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_CQ_ADD_ADV_SHIFT       6
578*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RSRV1_MASK             0xFF
579*11e25f0dSDavid C Somayajulu #define FCOE_TSTORM_FCOE_TASK_ST_CTX_READ_WRITE_RSRV1_SHIFT            8
580*11e25f0dSDavid C Somayajulu 	__le16 seq_cnt /* Sequence counter */;
581*11e25f0dSDavid C Somayajulu 	u8 seq_id /* Sequence id */;
582*11e25f0dSDavid C Somayajulu 	u8 ooo_rx_seq_id /* The last out of order received SEQ_ID */;
583*11e25f0dSDavid C Somayajulu 	__le16 rx_id /* RX_ID of the exchange - should match each packet expect for the first */;
584*11e25f0dSDavid C Somayajulu 	struct fcoe_abts_pkt abts_data /* The last out of order received SEQ_CNT */;
585*11e25f0dSDavid C Somayajulu 	__le32 e_d_tov_exp_timeout_val /* E_D_TOV timer val (in msec) */;
586*11e25f0dSDavid C Somayajulu 	__le16 ooo_rx_seq_cnt /* The last out of order received SEQ_CNT */;
587*11e25f0dSDavid C Somayajulu 	__le16 reserved1;
588*11e25f0dSDavid C Somayajulu };
589*11e25f0dSDavid C Somayajulu 
590*11e25f0dSDavid C Somayajulu /*
591*11e25f0dSDavid C Somayajulu  * FW read only part The fcoe task storm context of Tstorm
592*11e25f0dSDavid C Somayajulu  */
593*11e25f0dSDavid C Somayajulu struct fcoe_tstorm_fcoe_task_st_ctx_read_only
594*11e25f0dSDavid C Somayajulu {
595*11e25f0dSDavid C Somayajulu 	u8 task_type /* Task type. use enum fcoe_task_type */;
596*11e25f0dSDavid C Somayajulu 	u8 dev_type /* Device type (disk or tape). use enum fcoe_device_type */;
597*11e25f0dSDavid C Somayajulu 	u8 conf_supported /* Confirmation supported indication */;
598*11e25f0dSDavid C Somayajulu 	u8 glbl_q_num /* Global RQ/CQ num to be used for sense data placement/completion */;
599*11e25f0dSDavid C Somayajulu 	__le32 cid /* CID which that tasks associated to */;
600*11e25f0dSDavid C Somayajulu 	__le32 fcp_cmd_trns_size /* IO size as reflected in FCP CMD */;
601*11e25f0dSDavid C Somayajulu 	__le32 rsrv;
602*11e25f0dSDavid C Somayajulu };
603*11e25f0dSDavid C Somayajulu 
604*11e25f0dSDavid C Somayajulu /*
605*11e25f0dSDavid C Somayajulu  * The fcoe task storm context of Tstorm
606*11e25f0dSDavid C Somayajulu  */
607*11e25f0dSDavid C Somayajulu struct tstorm_fcoe_task_st_ctx
608*11e25f0dSDavid C Somayajulu {
609*11e25f0dSDavid C Somayajulu 	struct fcoe_tstorm_fcoe_task_st_ctx_read_write read_write /* FW read- write (modifyable) part The fcoe task storm context of Tstorm */;
610*11e25f0dSDavid C Somayajulu 	struct fcoe_tstorm_fcoe_task_st_ctx_read_only read_only /* FW read only part The fcoe task storm context of Tstorm */;
611*11e25f0dSDavid C Somayajulu };
612*11e25f0dSDavid C Somayajulu 
613*11e25f0dSDavid C Somayajulu struct e4_mstorm_fcoe_task_ag_ctx
614*11e25f0dSDavid C Somayajulu {
615*11e25f0dSDavid C Somayajulu 	u8 byte0 /* cdu_validation */;
616*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state */;
617*11e25f0dSDavid C Somayajulu 	__le16 icid /* icid */;
618*11e25f0dSDavid C Somayajulu 	u8 flags0;
619*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK    0xF /* connection_type */
620*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT   0
621*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK       0x1 /* exist_in_qm0 */
622*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT      4
623*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CQE_PLACED_MASK         0x1 /* exist_in_qm1 */
624*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CQE_PLACED_SHIFT        5
625*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_BIT2_MASK               0x1 /* bit2 */
626*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_BIT2_SHIFT              6
627*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_BIT3_MASK               0x1 /* bit3 */
628*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_BIT3_SHIFT              7
629*11e25f0dSDavid C Somayajulu 	u8 flags1;
630*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_MASK      0x3 /* cf0 */
631*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_SHIFT     0
632*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF1_MASK                0x3 /* cf1 */
633*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF1_SHIFT               2
634*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF2_MASK                0x3 /* cf2 */
635*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF2_SHIFT               4
636*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_MASK   0x1 /* cf0en */
637*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_SHIFT  6
638*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF1EN_MASK              0x1 /* cf1en */
639*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT             7
640*11e25f0dSDavid C Somayajulu 	u8 flags2;
641*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF2EN_MASK              0x1 /* cf2en */
642*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT             0
643*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK            0x1 /* rule0en */
644*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT           1
645*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK            0x1 /* rule1en */
646*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT           2
647*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK            0x1 /* rule2en */
648*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT           3
649*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK            0x1 /* rule3en */
650*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT           4
651*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK            0x1 /* rule4en */
652*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT           5
653*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_XFER_PLACEMENT_EN_MASK  0x1 /* rule5en */
654*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_XFER_PLACEMENT_EN_SHIFT 6
655*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK            0x1 /* rule6en */
656*11e25f0dSDavid C Somayajulu #define E4_MSTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT           7
657*11e25f0dSDavid C Somayajulu 	u8 cleanup_state /* byte2 */;
658*11e25f0dSDavid C Somayajulu 	__le32 received_bytes /* reg0 */;
659*11e25f0dSDavid C Somayajulu 	u8 byte3 /* byte3 */;
660*11e25f0dSDavid C Somayajulu 	u8 glbl_q_num /* byte4 */;
661*11e25f0dSDavid C Somayajulu 	__le16 word1 /* word1 */;
662*11e25f0dSDavid C Somayajulu 	__le16 tid_to_xfer /* word2 */;
663*11e25f0dSDavid C Somayajulu 	__le16 word3 /* word3 */;
664*11e25f0dSDavid C Somayajulu 	__le16 word4 /* word4 */;
665*11e25f0dSDavid C Somayajulu 	__le16 word5 /* word5 */;
666*11e25f0dSDavid C Somayajulu 	__le32 expected_bytes /* reg1 */;
667*11e25f0dSDavid C Somayajulu 	__le32 reg2 /* reg2 */;
668*11e25f0dSDavid C Somayajulu };
669*11e25f0dSDavid C Somayajulu 
670*11e25f0dSDavid C Somayajulu /*
671*11e25f0dSDavid C Somayajulu  * The fcoe task storm context of Mstorm
672*11e25f0dSDavid C Somayajulu  */
673*11e25f0dSDavid C Somayajulu struct mstorm_fcoe_task_st_ctx
674*11e25f0dSDavid C Somayajulu {
675*11e25f0dSDavid C Somayajulu 	struct regpair rsp_buf_addr /* Buffer to place the sense/response data attached to FCP_RSP frame */;
676*11e25f0dSDavid C Somayajulu 	__le32 rsrv[2];
677*11e25f0dSDavid C Somayajulu 	struct scsi_sgl_params sgl_params;
678*11e25f0dSDavid C Somayajulu 	__le32 data_2_trns_rem /* Entire SGL buffer size remainder */;
679*11e25f0dSDavid C Somayajulu 	__le32 data_buffer_offset /* Buffer offset */;
680*11e25f0dSDavid C Somayajulu 	__le16 parent_id /* Used for multiple continuation in Target mode */;
681*11e25f0dSDavid C Somayajulu 	__le16 flags;
682*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_INTERVAL_SIZE_LOG_MASK     0xF /* Protection log interval (9=512 10=1024  11=2048 12=4096 13=8192) */
683*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_INTERVAL_SIZE_LOG_SHIFT    0
684*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_HOST_INTERFACE_MASK        0x3 /* 0=none, 1=DIF, 2=DIX */
685*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_HOST_INTERFACE_SHIFT       4
686*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIF_TO_PEER_MASK           0x1 /* 0=no, 1=yes */
687*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIF_TO_PEER_SHIFT          6
688*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_MP_INCLUDE_FC_HEADER_MASK  0x1 /* 0 = 24 Bytes FC Header not included in Middle-Path placement, 1 = 24 Bytes FC Header included in MP placement */
689*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_MP_INCLUDE_FC_HEADER_SHIFT 7
690*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIX_BLOCK_SIZE_MASK        0x3 /* DIX block size: can be 0:2B, 1:4B, 2:8B */
691*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIX_BLOCK_SIZE_SHIFT       8
692*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_VALIDATE_DIX_REF_TAG_MASK  0x1 /* 0=no, 1=yes */
693*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_VALIDATE_DIX_REF_TAG_SHIFT 10
694*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIX_CACHED_SGE_FLG_MASK    0x1 /* Indication to a single cached DIX SGE instead of SGL */
695*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIX_CACHED_SGE_FLG_SHIFT   11
696*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIF_SUPPORTED_MASK         0x1
697*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_DIF_SUPPORTED_SHIFT        12
698*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_MASK           0x1 /* use_enum scsi_sgl_mode (use enum scsi_sgl_mode) */
699*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_TX_SGL_MODE_SHIFT          13
700*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_RESERVED_MASK              0x3
701*11e25f0dSDavid C Somayajulu #define MSTORM_FCOE_TASK_ST_CTX_RESERVED_SHIFT             14
702*11e25f0dSDavid C Somayajulu 	struct scsi_cached_sges data_desc /* Union of Data SGL / cached sge */;
703*11e25f0dSDavid C Somayajulu };
704*11e25f0dSDavid C Somayajulu 
705*11e25f0dSDavid C Somayajulu struct e4_ustorm_fcoe_task_ag_ctx
706*11e25f0dSDavid C Somayajulu {
707*11e25f0dSDavid C Somayajulu 	u8 reserved /* cdu_validation */;
708*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state */;
709*11e25f0dSDavid C Somayajulu 	__le16 icid /* icid */;
710*11e25f0dSDavid C Somayajulu 	u8 flags0;
711*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK  0xF /* connection_type */
712*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
713*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK     0x1 /* exist_in_qm0 */
714*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT    4
715*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_BIT1_MASK             0x1 /* exist_in_qm1 */
716*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT            5
717*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF0_MASK              0x3 /* timer0cf */
718*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF0_SHIFT             6
719*11e25f0dSDavid C Somayajulu 	u8 flags1;
720*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF1_MASK              0x3 /* timer1cf */
721*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF1_SHIFT             0
722*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF2_MASK              0x3 /* timer2cf */
723*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF2_SHIFT             2
724*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF3_MASK              0x3 /* timer_stop_all */
725*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF3_SHIFT             4
726*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_MASK     0x3 /* cf4 */
727*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_SHIFT    6
728*11e25f0dSDavid C Somayajulu 	u8 flags2;
729*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF0EN_MASK            0x1 /* cf0en */
730*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF0EN_SHIFT           0
731*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF1EN_MASK            0x1 /* cf1en */
732*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT           1
733*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF2EN_MASK            0x1 /* cf2en */
734*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT           2
735*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF3EN_MASK            0x1 /* cf3en */
736*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_CF3EN_SHIFT           3
737*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK  0x1 /* cf4en */
738*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
739*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK          0x1 /* rule0en */
740*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT         5
741*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK          0x1 /* rule1en */
742*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT         6
743*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK          0x1 /* rule2en */
744*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT         7
745*11e25f0dSDavid C Somayajulu 	u8 flags3;
746*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK          0x1 /* rule3en */
747*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT         0
748*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK          0x1 /* rule4en */
749*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT         1
750*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK          0x1 /* rule5en */
751*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT         2
752*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK          0x1 /* rule6en */
753*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT         3
754*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_TYPE_MASK   0xF /* nibble1 */
755*11e25f0dSDavid C Somayajulu #define E4_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT  4
756*11e25f0dSDavid C Somayajulu 	__le32 dif_err_intervals /* reg0 */;
757*11e25f0dSDavid C Somayajulu 	__le32 dif_error_1st_interval /* reg1 */;
758*11e25f0dSDavid C Somayajulu 	__le32 global_cq_num /* reg2 */;
759*11e25f0dSDavid C Somayajulu 	__le32 reg3 /* reg3 */;
760*11e25f0dSDavid C Somayajulu 	__le32 reg4 /* reg4 */;
761*11e25f0dSDavid C Somayajulu 	__le32 reg5 /* reg5 */;
762*11e25f0dSDavid C Somayajulu };
763*11e25f0dSDavid C Somayajulu 
764*11e25f0dSDavid C Somayajulu /*
765*11e25f0dSDavid C Somayajulu  * fcoe task context
766*11e25f0dSDavid C Somayajulu  */
767*11e25f0dSDavid C Somayajulu struct fcoe_task_context
768*11e25f0dSDavid C Somayajulu {
769*11e25f0dSDavid C Somayajulu 	struct ystorm_fcoe_task_st_ctx ystorm_st_context /* ystorm storm context */;
770*11e25f0dSDavid C Somayajulu 	struct regpair ystorm_st_padding[2] /* padding */;
771*11e25f0dSDavid C Somayajulu 	struct tdif_task_context tdif_context /* tdif context */;
772*11e25f0dSDavid C Somayajulu 	struct e4_ystorm_fcoe_task_ag_ctx ystorm_ag_context /* ystorm aggregative context */;
773*11e25f0dSDavid C Somayajulu 	struct e4_tstorm_fcoe_task_ag_ctx tstorm_ag_context /* tstorm aggregative context */;
774*11e25f0dSDavid C Somayajulu 	struct timers_context timer_context /* timer context */;
775*11e25f0dSDavid C Somayajulu 	struct tstorm_fcoe_task_st_ctx tstorm_st_context /* tstorm storm context */;
776*11e25f0dSDavid C Somayajulu 	struct regpair tstorm_st_padding[2] /* padding */;
777*11e25f0dSDavid C Somayajulu 	struct e4_mstorm_fcoe_task_ag_ctx mstorm_ag_context /* mstorm aggregative context */;
778*11e25f0dSDavid C Somayajulu 	struct mstorm_fcoe_task_st_ctx mstorm_st_context /* mstorm storm context */;
779*11e25f0dSDavid C Somayajulu 	struct e4_ustorm_fcoe_task_ag_ctx ustorm_ag_context /* ustorm aggregative context */;
780*11e25f0dSDavid C Somayajulu 	struct rdif_task_context rdif_context /* rdif context */;
781*11e25f0dSDavid C Somayajulu };
782*11e25f0dSDavid C Somayajulu 
783*11e25f0dSDavid C Somayajulu 
784*11e25f0dSDavid C Somayajulu 
785*11e25f0dSDavid C Somayajulu 
786*11e25f0dSDavid C Somayajulu 
787*11e25f0dSDavid C Somayajulu 
788*11e25f0dSDavid C Somayajulu 
789*11e25f0dSDavid C Somayajulu 
790*11e25f0dSDavid C Somayajulu /*
791*11e25f0dSDavid C Somayajulu  * Per PF FCoE transmit path statistics - pStorm RAM structure
792*11e25f0dSDavid C Somayajulu  */
793*11e25f0dSDavid C Somayajulu struct fcoe_tx_stat
794*11e25f0dSDavid C Somayajulu {
795*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_tx_byte_cnt /* Transmitted FCoE bytes count */;
796*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_tx_data_pkt_cnt /* Transmitted FCoE FCP DATA packets count */;
797*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_tx_xfer_pkt_cnt /* Transmitted FCoE XFER_RDY packets count */;
798*11e25f0dSDavid C Somayajulu 	struct regpair fcoe_tx_other_pkt_cnt /* Transmitted FCoE packets which are not DATA/XFER_RDY count */;
799*11e25f0dSDavid C Somayajulu };
800*11e25f0dSDavid C Somayajulu 
801*11e25f0dSDavid C Somayajulu 
802*11e25f0dSDavid C Somayajulu /*
803*11e25f0dSDavid C Somayajulu  * FCoE SQ/XferQ element
804*11e25f0dSDavid C Somayajulu  */
805*11e25f0dSDavid C Somayajulu struct fcoe_wqe
806*11e25f0dSDavid C Somayajulu {
807*11e25f0dSDavid C Somayajulu 	__le16 task_id /* Initiator - The task identifier (OX_ID). Target - Continuation tid or RX_ID in non-continuation mode */;
808*11e25f0dSDavid C Somayajulu 	__le16 flags;
809*11e25f0dSDavid C Somayajulu #define FCOE_WQE_REQ_TYPE_MASK       0xF /* Type of the wqe request. use enum fcoe_sqe_request_type  (use enum fcoe_sqe_request_type) */
810*11e25f0dSDavid C Somayajulu #define FCOE_WQE_REQ_TYPE_SHIFT      0
811*11e25f0dSDavid C Somayajulu #define FCOE_WQE_SGL_MODE_MASK       0x1 /* The driver will give a hint about sizes of SGEs for better credits evaluation at Xstorm. use enum scsi_sgl_mode (use enum scsi_sgl_mode) */
812*11e25f0dSDavid C Somayajulu #define FCOE_WQE_SGL_MODE_SHIFT      4
813*11e25f0dSDavid C Somayajulu #define FCOE_WQE_CONTINUATION_MASK   0x1 /* Indication if this wqe is a continuation to an existing task (Target only) */
814*11e25f0dSDavid C Somayajulu #define FCOE_WQE_CONTINUATION_SHIFT  5
815*11e25f0dSDavid C Somayajulu #define FCOE_WQE_SEND_AUTO_RSP_MASK  0x1 /* Indication to FW to send FCP_RSP after all data was sent - Target only */
816*11e25f0dSDavid C Somayajulu #define FCOE_WQE_SEND_AUTO_RSP_SHIFT 6
817*11e25f0dSDavid C Somayajulu #define FCOE_WQE_RESERVED_MASK       0x1
818*11e25f0dSDavid C Somayajulu #define FCOE_WQE_RESERVED_SHIFT      7
819*11e25f0dSDavid C Somayajulu #define FCOE_WQE_NUM_SGES_MASK       0xF /* Number of SGEs. 8 = at least 8 sges */
820*11e25f0dSDavid C Somayajulu #define FCOE_WQE_NUM_SGES_SHIFT      8
821*11e25f0dSDavid C Somayajulu #define FCOE_WQE_RESERVED1_MASK      0xF
822*11e25f0dSDavid C Somayajulu #define FCOE_WQE_RESERVED1_SHIFT     12
823*11e25f0dSDavid C Somayajulu 	union fcoe_additional_info_union additional_info_union /* Additional wqe information (if needed) */;
824*11e25f0dSDavid C Somayajulu };
825*11e25f0dSDavid C Somayajulu 
826*11e25f0dSDavid C Somayajulu 
827*11e25f0dSDavid C Somayajulu 
828*11e25f0dSDavid C Somayajulu 
829*11e25f0dSDavid C Somayajulu 
830*11e25f0dSDavid C Somayajulu 
831*11e25f0dSDavid C Somayajulu 
832*11e25f0dSDavid C Somayajulu 
833*11e25f0dSDavid C Somayajulu 
834*11e25f0dSDavid C Somayajulu /*
835*11e25f0dSDavid C Somayajulu  * FCoE XFRQ element
836*11e25f0dSDavid C Somayajulu  */
837*11e25f0dSDavid C Somayajulu struct xfrqe_prot_flags
838*11e25f0dSDavid C Somayajulu {
839*11e25f0dSDavid C Somayajulu 	u8 flags;
840*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_PROT_INTERVAL_SIZE_LOG_MASK  0xF /* Protection log interval (9=512 10=1024  11=2048 12=4096 13=8192) */
841*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_PROT_INTERVAL_SIZE_LOG_SHIFT 0
842*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_DIF_TO_PEER_MASK             0x1 /* If DIF protection is configured against target (0=no, 1=yes) */
843*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_DIF_TO_PEER_SHIFT            4
844*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_HOST_INTERFACE_MASK          0x3 /* If DIF/DIX protection is configured against the host (0=none, 1=DIF, 2=DIX) */
845*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_HOST_INTERFACE_SHIFT         5
846*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_RESERVED_MASK                0x1 /* Must set to 0 */
847*11e25f0dSDavid C Somayajulu #define XFRQE_PROT_FLAGS_RESERVED_SHIFT               7
848*11e25f0dSDavid C Somayajulu };
849*11e25f0dSDavid C Somayajulu 
850*11e25f0dSDavid C Somayajulu 
851*11e25f0dSDavid C Somayajulu 
852*11e25f0dSDavid C Somayajulu 
853*11e25f0dSDavid C Somayajulu 
854*11e25f0dSDavid C Somayajulu 
855*11e25f0dSDavid C Somayajulu 
856*11e25f0dSDavid C Somayajulu struct e5_mstorm_fcoe_task_ag_ctx
857*11e25f0dSDavid C Somayajulu {
858*11e25f0dSDavid C Somayajulu 	u8 byte0 /* cdu_validation */;
859*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state_and_core_id */;
860*11e25f0dSDavid C Somayajulu 	__le16 icid /* icid */;
861*11e25f0dSDavid C Somayajulu 	u8 flags0;
862*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK    0xF /* connection_type */
863*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT   0
864*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK       0x1 /* exist_in_qm0 */
865*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT      4
866*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CQE_PLACED_MASK         0x1 /* exist_in_qm1 */
867*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CQE_PLACED_SHIFT        5
868*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_BIT2_MASK               0x1 /* bit2 */
869*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_BIT2_SHIFT              6
870*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_BIT3_MASK               0x1 /* bit3 */
871*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_BIT3_SHIFT              7
872*11e25f0dSDavid C Somayajulu 	u8 flags1;
873*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_MASK      0x3 /* cf0 */
874*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_SHIFT     0
875*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF1_MASK                0x3 /* cf1 */
876*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF1_SHIFT               2
877*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF2_MASK                0x3 /* cf2 */
878*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF2_SHIFT               4
879*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_MASK   0x1 /* cf0en */
880*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_SHIFT  6
881*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF1EN_MASK              0x1 /* cf1en */
882*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT             7
883*11e25f0dSDavid C Somayajulu 	u8 flags2;
884*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF2EN_MASK              0x1 /* cf2en */
885*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT             0
886*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK            0x1 /* rule0en */
887*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT           1
888*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK            0x1 /* rule1en */
889*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT           2
890*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK            0x1 /* rule2en */
891*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT           3
892*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK            0x1 /* rule3en */
893*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT           4
894*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK            0x1 /* rule4en */
895*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT           5
896*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_XFER_PLACEMENT_EN_MASK  0x1 /* rule5en */
897*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_XFER_PLACEMENT_EN_SHIFT 6
898*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK            0x1 /* rule6en */
899*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT           7
900*11e25f0dSDavid C Somayajulu 	u8 flags3;
901*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED1_MASK       0x1 /* bit4 */
902*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED1_SHIFT      0
903*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED2_MASK       0x3 /* cf3 */
904*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED2_SHIFT      1
905*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED3_MASK       0x3 /* cf4 */
906*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED3_SHIFT      3
907*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED4_MASK       0x1 /* cf3en */
908*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED4_SHIFT      5
909*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED5_MASK       0x1 /* cf4en */
910*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED5_SHIFT      6
911*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED6_MASK       0x1 /* rule7en */
912*11e25f0dSDavid C Somayajulu #define E5_MSTORM_FCOE_TASK_AG_CTX_E4_RESERVED6_SHIFT      7
913*11e25f0dSDavid C Somayajulu 	__le32 received_bytes /* reg0 */;
914*11e25f0dSDavid C Somayajulu 	u8 cleanup_state /* byte2 */;
915*11e25f0dSDavid C Somayajulu 	u8 byte3 /* byte3 */;
916*11e25f0dSDavid C Somayajulu 	u8 glbl_q_num /* byte4 */;
917*11e25f0dSDavid C Somayajulu 	u8 e4_reserved7 /* byte5 */;
918*11e25f0dSDavid C Somayajulu 	__le16 word1 /* regpair0 */;
919*11e25f0dSDavid C Somayajulu 	__le16 tid_to_xfer /* word2 */;
920*11e25f0dSDavid C Somayajulu 	__le16 word3 /* word3 */;
921*11e25f0dSDavid C Somayajulu 	__le16 word4 /* word4 */;
922*11e25f0dSDavid C Somayajulu 	__le16 word5 /* regpair1 */;
923*11e25f0dSDavid C Somayajulu 	__le16 e4_reserved8 /* word6 */;
924*11e25f0dSDavid C Somayajulu 	__le32 expected_bytes /* reg1 */;
925*11e25f0dSDavid C Somayajulu };
926*11e25f0dSDavid C Somayajulu 
927*11e25f0dSDavid C Somayajulu 
928*11e25f0dSDavid C Somayajulu struct e5_tstorm_fcoe_task_ag_ctx
929*11e25f0dSDavid C Somayajulu {
930*11e25f0dSDavid C Somayajulu 	u8 reserved /* cdu_validation */;
931*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state_and_core_id */;
932*11e25f0dSDavid C Somayajulu 	__le16 icid /* icid */;
933*11e25f0dSDavid C Somayajulu 	u8 flags0;
934*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK     0xF /* connection_type */
935*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT    0
936*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK        0x1 /* exist_in_qm0 */
937*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT       4
938*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_BIT1_MASK                0x1 /* exist_in_qm1 */
939*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT               5
940*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_WAIT_ABTS_RSP_F_MASK     0x1 /* bit2 */
941*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_WAIT_ABTS_RSP_F_SHIFT    6
942*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_VALID_MASK               0x1 /* bit3 */
943*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_VALID_SHIFT              7
944*11e25f0dSDavid C Somayajulu 	u8 flags1;
945*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_FALSE_RR_TOV_MASK        0x1 /* bit4 */
946*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_FALSE_RR_TOV_SHIFT       0
947*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_BIT5_MASK                0x1 /* bit5 */
948*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_BIT5_SHIFT               1
949*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_MASK       0x3 /* timer0cf */
950*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_SHIFT      2
951*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_MASK           0x3 /* timer1cf */
952*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_SHIFT          4
953*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_CF2_MASK                 0x3 /* timer2cf */
954*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_CF2_SHIFT                6
955*11e25f0dSDavid C Somayajulu 	u8 flags2;
956*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_MASK      0x3 /* timer_stop_all */
957*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_SHIFT     0
958*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_MASK       0x3 /* cf4 */
959*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_SHIFT      2
960*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_MASK         0x3 /* cf5 */
961*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_SHIFT        4
962*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_MASK     0x3 /* cf6 */
963*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_SHIFT    6
964*11e25f0dSDavid C Somayajulu 	u8 flags3;
965*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_MASK       0x3 /* cf7 */
966*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_SHIFT      0
967*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_EN_MASK    0x1 /* cf0en */
968*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_REC_RR_TOV_CF_EN_SHIFT   2
969*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_EN_MASK        0x1 /* cf1en */
970*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_ED_TOV_CF_EN_SHIFT       3
971*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_CF2EN_MASK               0x1 /* cf2en */
972*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT              4
973*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_EN_MASK   0x1 /* cf3en */
974*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_TIMER_STOP_ALL_EN_SHIFT  5
975*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_MASK    0x1 /* cf4en */
976*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_EX_CLEANUP_CF_EN_SHIFT   6
977*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_EN_MASK      0x1 /* cf5en */
978*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_INIT_CF_EN_SHIFT     7
979*11e25f0dSDavid C Somayajulu 	u8 flags4;
980*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_EN_MASK  0x1 /* cf6en */
981*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_SEQ_RECOVERY_CF_EN_SHIFT 0
982*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_EN_MASK    0x1 /* cf7en */
983*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_UNSOL_COMP_CF_EN_SHIFT   1
984*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK             0x1 /* rule0en */
985*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT            2
986*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK             0x1 /* rule1en */
987*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT            3
988*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK             0x1 /* rule2en */
989*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT            4
990*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK             0x1 /* rule3en */
991*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT            5
992*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK             0x1 /* rule4en */
993*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT            6
994*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK             0x1 /* rule5en */
995*11e25f0dSDavid C Somayajulu #define E5_TSTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT            7
996*11e25f0dSDavid C Somayajulu 	u8 cleanup_state /* byte2 */;
997*11e25f0dSDavid C Somayajulu 	__le16 last_sent_tid /* word1 */;
998*11e25f0dSDavid C Somayajulu 	__le32 rec_rr_tov_exp_timeout /* reg0 */;
999*11e25f0dSDavid C Somayajulu 	u8 byte3 /* regpair0 */;
1000*11e25f0dSDavid C Somayajulu 	u8 byte4 /* byte4 */;
1001*11e25f0dSDavid C Somayajulu 	__le16 word2 /* word2 */;
1002*11e25f0dSDavid C Somayajulu 	__le16 word3 /* word3 */;
1003*11e25f0dSDavid C Somayajulu 	__le16 word4 /* word4 */;
1004*11e25f0dSDavid C Somayajulu 	__le32 data_offset_end_of_seq /* regpair1 */;
1005*11e25f0dSDavid C Somayajulu 	__le32 data_offset_next /* reg2 */;
1006*11e25f0dSDavid C Somayajulu };
1007*11e25f0dSDavid C Somayajulu 
1008*11e25f0dSDavid C Somayajulu 
1009*11e25f0dSDavid C Somayajulu struct e5_ustorm_fcoe_task_ag_ctx
1010*11e25f0dSDavid C Somayajulu {
1011*11e25f0dSDavid C Somayajulu 	u8 reserved /* cdu_validation */;
1012*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state_and_core_id */;
1013*11e25f0dSDavid C Somayajulu 	__le16 icid /* icid */;
1014*11e25f0dSDavid C Somayajulu 	u8 flags0;
1015*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_MASK  0xF /* connection_type */
1016*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
1017*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_MASK     0x1 /* exist_in_qm0 */
1018*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_EXIST_IN_QM0_SHIFT    4
1019*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_BIT1_MASK             0x1 /* exist_in_qm1 */
1020*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT            5
1021*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF0_MASK              0x3 /* timer0cf */
1022*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF0_SHIFT             6
1023*11e25f0dSDavid C Somayajulu 	u8 flags1;
1024*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF1_MASK              0x3 /* timer1cf */
1025*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF1_SHIFT             0
1026*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF2_MASK              0x3 /* timer2cf */
1027*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF2_SHIFT             2
1028*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF3_MASK              0x3 /* timer_stop_all */
1029*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF3_SHIFT             4
1030*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_MASK     0x3 /* dif_error_cf */
1031*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_SHIFT    6
1032*11e25f0dSDavid C Somayajulu 	u8 flags2;
1033*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF0EN_MASK            0x1 /* cf0en */
1034*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF0EN_SHIFT           0
1035*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF1EN_MASK            0x1 /* cf1en */
1036*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT           1
1037*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF2EN_MASK            0x1 /* cf2en */
1038*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF2EN_SHIFT           2
1039*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF3EN_MASK            0x1 /* cf3en */
1040*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_CF3EN_SHIFT           3
1041*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK  0x1 /* cf4en */
1042*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
1043*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK          0x1 /* rule0en */
1044*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT         5
1045*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK          0x1 /* rule1en */
1046*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT         6
1047*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK          0x1 /* rule2en */
1048*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT         7
1049*11e25f0dSDavid C Somayajulu 	u8 flags3;
1050*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK          0x1 /* rule3en */
1051*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT         0
1052*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK          0x1 /* rule4en */
1053*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT         1
1054*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK          0x1 /* rule5en */
1055*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT         2
1056*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK          0x1 /* rule6en */
1057*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT         3
1058*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED1_MASK     0x1 /* bit2 */
1059*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED1_SHIFT    4
1060*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED2_MASK     0x1 /* bit3 */
1061*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED2_SHIFT    5
1062*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED3_MASK     0x1 /* bit4 */
1063*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED3_SHIFT    6
1064*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED4_MASK     0x1 /* rule7en */
1065*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED4_SHIFT    7
1066*11e25f0dSDavid C Somayajulu 	u8 flags4;
1067*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED5_MASK     0x3 /* cf5 */
1068*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED5_SHIFT    0
1069*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED6_MASK     0x1 /* cf5en */
1070*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED6_SHIFT    2
1071*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED7_MASK     0x1 /* rule8en */
1072*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_E4_RESERVED7_SHIFT    3
1073*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_TYPE_MASK   0xF /* dif_error_type */
1074*11e25f0dSDavid C Somayajulu #define E5_USTORM_FCOE_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT  4
1075*11e25f0dSDavid C Somayajulu 	u8 byte2 /* byte2 */;
1076*11e25f0dSDavid C Somayajulu 	u8 byte3 /* byte3 */;
1077*11e25f0dSDavid C Somayajulu 	u8 e4_reserved8 /* byte4 */;
1078*11e25f0dSDavid C Somayajulu 	__le32 dif_err_intervals /* dif_err_intervals */;
1079*11e25f0dSDavid C Somayajulu 	__le32 dif_error_1st_interval /* dif_error_1st_interval */;
1080*11e25f0dSDavid C Somayajulu 	__le32 global_cq_num /* reg2 */;
1081*11e25f0dSDavid C Somayajulu 	__le32 reg3 /* reg3 */;
1082*11e25f0dSDavid C Somayajulu 	__le32 reg4 /* reg4 */;
1083*11e25f0dSDavid C Somayajulu };
1084*11e25f0dSDavid C Somayajulu 
1085*11e25f0dSDavid C Somayajulu 
1086*11e25f0dSDavid C Somayajulu struct e5_ystorm_fcoe_task_ag_ctx
1087*11e25f0dSDavid C Somayajulu {
1088*11e25f0dSDavid C Somayajulu 	u8 byte0 /* cdu_validation */;
1089*11e25f0dSDavid C Somayajulu 	u8 byte1 /* state_and_core_id */;
1090*11e25f0dSDavid C Somayajulu 	__le16 word0 /* icid */;
1091*11e25f0dSDavid C Somayajulu 	u8 flags0;
1092*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_NIBBLE0_MASK       0xF /* connection_type */
1093*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_NIBBLE0_SHIFT      0
1094*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT0_MASK          0x1 /* exist_in_qm0 */
1095*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT0_SHIFT         4
1096*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT1_MASK          0x1 /* exist_in_qm1 */
1097*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT1_SHIFT         5
1098*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT2_MASK          0x1 /* bit2 */
1099*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT2_SHIFT         6
1100*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT3_MASK          0x1 /* bit3 */
1101*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT3_SHIFT         7
1102*11e25f0dSDavid C Somayajulu 	u8 flags1;
1103*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF0_MASK           0x3 /* cf0 */
1104*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF0_SHIFT          0
1105*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF1_MASK           0x3 /* cf1 */
1106*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF1_SHIFT          2
1107*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF2SPECIAL_MASK    0x3 /* cf2special */
1108*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF2SPECIAL_SHIFT   4
1109*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF0EN_MASK         0x1 /* cf0en */
1110*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF0EN_SHIFT        6
1111*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF1EN_MASK         0x1 /* cf1en */
1112*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_CF1EN_SHIFT        7
1113*11e25f0dSDavid C Somayajulu 	u8 flags2;
1114*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT4_MASK          0x1 /* bit4 */
1115*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_BIT4_SHIFT         0
1116*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE0EN_MASK       0x1 /* rule0en */
1117*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE0EN_SHIFT      1
1118*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE1EN_MASK       0x1 /* rule1en */
1119*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE1EN_SHIFT      2
1120*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE2EN_MASK       0x1 /* rule2en */
1121*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE2EN_SHIFT      3
1122*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE3EN_MASK       0x1 /* rule3en */
1123*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE3EN_SHIFT      4
1124*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE4EN_MASK       0x1 /* rule4en */
1125*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE4EN_SHIFT      5
1126*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE5EN_MASK       0x1 /* rule5en */
1127*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE5EN_SHIFT      6
1128*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE6EN_MASK       0x1 /* rule6en */
1129*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_RULE6EN_SHIFT      7
1130*11e25f0dSDavid C Somayajulu 	u8 flags3;
1131*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED1_MASK  0x1 /* bit5 */
1132*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED1_SHIFT 0
1133*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED2_MASK  0x3 /* cf3 */
1134*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED2_SHIFT 1
1135*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED3_MASK  0x3 /* cf4 */
1136*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED3_SHIFT 3
1137*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED4_MASK  0x1 /* cf3en */
1138*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED4_SHIFT 5
1139*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED5_MASK  0x1 /* cf4en */
1140*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED5_SHIFT 6
1141*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED6_MASK  0x1 /* rule7en */
1142*11e25f0dSDavid C Somayajulu #define E5_YSTORM_FCOE_TASK_AG_CTX_E4_RESERVED6_SHIFT 7
1143*11e25f0dSDavid C Somayajulu 	__le32 reg0 /* reg0 */;
1144*11e25f0dSDavid C Somayajulu 	u8 byte2 /* byte2 */;
1145*11e25f0dSDavid C Somayajulu 	u8 byte3 /* byte3 */;
1146*11e25f0dSDavid C Somayajulu 	u8 byte4 /* byte4 */;
1147*11e25f0dSDavid C Somayajulu 	u8 e4_reserved7 /* byte5 */;
1148*11e25f0dSDavid C Somayajulu 	__le16 rx_id /* word1 */;
1149*11e25f0dSDavid C Somayajulu 	__le16 word2 /* word2 */;
1150*11e25f0dSDavid C Somayajulu 	__le16 word3 /* word3 */;
1151*11e25f0dSDavid C Somayajulu 	__le16 word4 /* word4 */;
1152*11e25f0dSDavid C Somayajulu 	__le16 word5 /* word5 */;
1153*11e25f0dSDavid C Somayajulu 	__le16 e4_reserved8 /* word6 */;
1154*11e25f0dSDavid C Somayajulu 	__le32 reg1 /* reg1 */;
1155*11e25f0dSDavid C Somayajulu };
1156*11e25f0dSDavid C Somayajulu 
1157*11e25f0dSDavid C Somayajulu 
1158*11e25f0dSDavid C Somayajulu /*
1159*11e25f0dSDavid C Somayajulu  * FCoE doorbell data
1160*11e25f0dSDavid C Somayajulu  */
1161*11e25f0dSDavid C Somayajulu struct fcoe_db_data
1162*11e25f0dSDavid C Somayajulu {
1163*11e25f0dSDavid C Somayajulu 	u8 params;
1164*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_DEST_MASK         0x3 /* destination of doorbell (use enum db_dest) */
1165*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_DEST_SHIFT        0
1166*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_AGG_CMD_MASK      0x3 /* aggregative command to CM (use enum db_agg_cmd_sel) */
1167*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_AGG_CMD_SHIFT     2
1168*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_BYPASS_EN_MASK    0x1 /* enable QM bypass */
1169*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_BYPASS_EN_SHIFT   4
1170*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_RESERVED_MASK     0x1
1171*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_RESERVED_SHIFT    5
1172*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_AGG_VAL_SEL_MASK  0x3 /* aggregative value selection */
1173*11e25f0dSDavid C Somayajulu #define FCOE_DB_DATA_AGG_VAL_SEL_SHIFT 6
1174*11e25f0dSDavid C Somayajulu 	u8 agg_flags /* bit for every DQ counter flags in CM context that DQ can increment */;
1175*11e25f0dSDavid C Somayajulu 	__le16 sq_prod;
1176*11e25f0dSDavid C Somayajulu };
1177*11e25f0dSDavid C Somayajulu 
1178*11e25f0dSDavid C Somayajulu #endif /* __FCOE_COMMON__ */
1179