178ee8d1cSJulian Grajkowski /* SPDX-License-Identifier: BSD-3-Clause */
25a8e5215SHareshx Sankar Raj /* Copyright(c) 2007-2025 Intel Corporation */
378ee8d1cSJulian Grajkowski #ifndef ADF_ACCEL_DEVICES_H_
478ee8d1cSJulian Grajkowski #define ADF_ACCEL_DEVICES_H_
578ee8d1cSJulian Grajkowski
678ee8d1cSJulian Grajkowski #include "qat_freebsd.h"
778ee8d1cSJulian Grajkowski #include "adf_cfg_common.h"
8266b0663SKrzysztof Zdziarski #include "adf_pfvf_msg.h"
978ee8d1cSJulian Grajkowski
105a8e5215SHareshx Sankar Raj #include "opt_qat.h"
115a8e5215SHareshx Sankar Raj
1278ee8d1cSJulian Grajkowski #define ADF_CFG_NUM_SERVICES 4
1378ee8d1cSJulian Grajkowski
1478ee8d1cSJulian Grajkowski #define ADF_DH895XCC_DEVICE_NAME "dh895xcc"
1578ee8d1cSJulian Grajkowski #define ADF_DH895XCCVF_DEVICE_NAME "dh895xccvf"
1678ee8d1cSJulian Grajkowski #define ADF_C62X_DEVICE_NAME "c6xx"
1778ee8d1cSJulian Grajkowski #define ADF_C62XVF_DEVICE_NAME "c6xxvf"
1878ee8d1cSJulian Grajkowski #define ADF_C3XXX_DEVICE_NAME "c3xxx"
1978ee8d1cSJulian Grajkowski #define ADF_C3XXXVF_DEVICE_NAME "c3xxxvf"
2078ee8d1cSJulian Grajkowski #define ADF_200XX_DEVICE_NAME "200xx"
2178ee8d1cSJulian Grajkowski #define ADF_200XXVF_DEVICE_NAME "200xxvf"
2278ee8d1cSJulian Grajkowski #define ADF_C4XXX_DEVICE_NAME "c4xxx"
2378ee8d1cSJulian Grajkowski #define ADF_C4XXXVF_DEVICE_NAME "c4xxxvf"
24a977168cSMichal Gulbicki #define ADF_4XXX_DEVICE_NAME "4xxx"
25266b0663SKrzysztof Zdziarski #define ADF_4XXXVF_DEVICE_NAME "4xxxvf"
2678ee8d1cSJulian Grajkowski #define ADF_DH895XCC_PCI_DEVICE_ID 0x435
2778ee8d1cSJulian Grajkowski #define ADF_DH895XCCIOV_PCI_DEVICE_ID 0x443
2878ee8d1cSJulian Grajkowski #define ADF_C62X_PCI_DEVICE_ID 0x37c8
2978ee8d1cSJulian Grajkowski #define ADF_C62XIOV_PCI_DEVICE_ID 0x37c9
3078ee8d1cSJulian Grajkowski #define ADF_C3XXX_PCI_DEVICE_ID 0x19e2
3178ee8d1cSJulian Grajkowski #define ADF_C3XXXIOV_PCI_DEVICE_ID 0x19e3
3278ee8d1cSJulian Grajkowski #define ADF_200XX_PCI_DEVICE_ID 0x18ee
3378ee8d1cSJulian Grajkowski #define ADF_200XXIOV_PCI_DEVICE_ID 0x18ef
3478ee8d1cSJulian Grajkowski #define ADF_D15XX_PCI_DEVICE_ID 0x6f54
3578ee8d1cSJulian Grajkowski #define ADF_D15XXIOV_PCI_DEVICE_ID 0x6f55
3678ee8d1cSJulian Grajkowski #define ADF_C4XXX_PCI_DEVICE_ID 0x18a0
3778ee8d1cSJulian Grajkowski #define ADF_C4XXXIOV_PCI_DEVICE_ID 0x18a1
38a977168cSMichal Gulbicki #define ADF_4XXX_PCI_DEVICE_ID 0x4940
39266b0663SKrzysztof Zdziarski #define ADF_4XXXIOV_PCI_DEVICE_ID 0x4941
40a977168cSMichal Gulbicki #define ADF_401XX_PCI_DEVICE_ID 0x4942
41266b0663SKrzysztof Zdziarski #define ADF_401XXIOV_PCI_DEVICE_ID 0x4943
42*7fbd362cSHareshx Sankar Raj #define ADF_402XX_PCI_DEVICE_ID 0x4944
43*7fbd362cSHareshx Sankar Raj #define ADF_402XXIOV_PCI_DEVICE_ID 0x4945
4478ee8d1cSJulian Grajkowski
4578ee8d1cSJulian Grajkowski #define IS_QAT_GEN3(ID) ({ (ID == ADF_C4XXX_PCI_DEVICE_ID); })
46a977168cSMichal Gulbicki static inline bool
IS_QAT_GEN4(const unsigned int id)47a977168cSMichal Gulbicki IS_QAT_GEN4(const unsigned int id)
48a977168cSMichal Gulbicki {
49266b0663SKrzysztof Zdziarski return (id == ADF_4XXX_PCI_DEVICE_ID || id == ADF_401XX_PCI_DEVICE_ID ||
50*7fbd362cSHareshx Sankar Raj id == ADF_402XX_PCI_DEVICE_ID ||
51*7fbd362cSHareshx Sankar Raj id == ADF_402XXIOV_PCI_DEVICE_ID ||
52266b0663SKrzysztof Zdziarski id == ADF_4XXXIOV_PCI_DEVICE_ID ||
53266b0663SKrzysztof Zdziarski id == ADF_401XXIOV_PCI_DEVICE_ID);
54a977168cSMichal Gulbicki }
55a977168cSMichal Gulbicki
56a977168cSMichal Gulbicki #define IS_QAT_GEN3_OR_GEN4(ID) (IS_QAT_GEN3(ID) || IS_QAT_GEN4(ID))
5778ee8d1cSJulian Grajkowski #define ADF_VF2PF_SET_SIZE 32
5878ee8d1cSJulian Grajkowski #define ADF_MAX_VF2PF_SET 4
5978ee8d1cSJulian Grajkowski #define ADF_VF2PF_SET_OFFSET(set_nr) ((set_nr)*ADF_VF2PF_SET_SIZE)
6078ee8d1cSJulian Grajkowski #define ADF_VF2PF_VFNR_TO_SET(vf_nr) ((vf_nr) / ADF_VF2PF_SET_SIZE)
6178ee8d1cSJulian Grajkowski #define ADF_VF2PF_VFNR_TO_MASK(vf_nr) \
6278ee8d1cSJulian Grajkowski ({ \
6378ee8d1cSJulian Grajkowski u32 vf_nr_ = (vf_nr); \
6478ee8d1cSJulian Grajkowski BIT((vf_nr_)-ADF_VF2PF_SET_SIZE *ADF_VF2PF_VFNR_TO_SET( \
6578ee8d1cSJulian Grajkowski vf_nr_)); \
6678ee8d1cSJulian Grajkowski })
6778ee8d1cSJulian Grajkowski
6878ee8d1cSJulian Grajkowski #define ADF_DEVICE_FUSECTL_OFFSET 0x40
6978ee8d1cSJulian Grajkowski #define ADF_DEVICE_LEGFUSE_OFFSET 0x4C
7078ee8d1cSJulian Grajkowski #define ADF_DEVICE_FUSECTL_MASK 0x80000000
7178ee8d1cSJulian Grajkowski #define ADF_PCI_MAX_BARS 3
7278ee8d1cSJulian Grajkowski #define ADF_DEVICE_NAME_LENGTH 32
7378ee8d1cSJulian Grajkowski #define ADF_ETR_MAX_RINGS_PER_BANK 16
74a977168cSMichal Gulbicki #define ADF_MAX_MSIX_VECTOR_NAME 32
7578ee8d1cSJulian Grajkowski #define ADF_DEVICE_NAME_PREFIX "qat_"
7678ee8d1cSJulian Grajkowski #define ADF_STOP_RETRY 50
7778ee8d1cSJulian Grajkowski #define ADF_NUM_THREADS_PER_AE (8)
7878ee8d1cSJulian Grajkowski #define ADF_AE_ADMIN_THREAD (7)
7978ee8d1cSJulian Grajkowski #define ADF_NUM_PKE_STRAND (2)
8078ee8d1cSJulian Grajkowski #define ADF_AE_STRAND0_THREAD (8)
8178ee8d1cSJulian Grajkowski #define ADF_AE_STRAND1_THREAD (9)
8278ee8d1cSJulian Grajkowski #define ADF_CFG_NUM_SERVICES 4
8378ee8d1cSJulian Grajkowski #define ADF_SRV_TYPE_BIT_LEN 3
8478ee8d1cSJulian Grajkowski #define ADF_SRV_TYPE_MASK 0x7
8578ee8d1cSJulian Grajkowski #define ADF_RINGS_PER_SRV_TYPE 2
8678ee8d1cSJulian Grajkowski #define ADF_THRD_ABILITY_BIT_LEN 4
8778ee8d1cSJulian Grajkowski #define ADF_THRD_ABILITY_MASK 0xf
8878ee8d1cSJulian Grajkowski #define ADF_VF_OFFSET 0x8
8978ee8d1cSJulian Grajkowski #define ADF_MAX_FUNC_PER_DEV 0x7
9078ee8d1cSJulian Grajkowski #define ADF_PCI_DEV_OFFSET 0x3
9178ee8d1cSJulian Grajkowski
9278ee8d1cSJulian Grajkowski #define ADF_SRV_TYPE_BIT_LEN 3
9378ee8d1cSJulian Grajkowski #define ADF_SRV_TYPE_MASK 0x7
9478ee8d1cSJulian Grajkowski
9578ee8d1cSJulian Grajkowski #define GET_SRV_TYPE(ena_srv_mask, srv) \
9678ee8d1cSJulian Grajkowski (((ena_srv_mask) >> (ADF_SRV_TYPE_BIT_LEN * (srv))) & ADF_SRV_TYPE_MASK)
9778ee8d1cSJulian Grajkowski
98a977168cSMichal Gulbicki #define GET_CSR_OPS(accel_dev) (&(accel_dev)->hw_device->csr_info.csr_ops)
99266b0663SKrzysztof Zdziarski #define GET_PFVF_OPS(accel_dev) (&(accel_dev)->hw_device->csr_info.pfvf_ops)
10078ee8d1cSJulian Grajkowski #define ADF_DEFAULT_RING_TO_SRV_MAP \
10178ee8d1cSJulian Grajkowski (CRYPTO | CRYPTO << ADF_CFG_SERV_RING_PAIR_1_SHIFT | \
10278ee8d1cSJulian Grajkowski NA << ADF_CFG_SERV_RING_PAIR_2_SHIFT | \
10378ee8d1cSJulian Grajkowski COMP << ADF_CFG_SERV_RING_PAIR_3_SHIFT)
10478ee8d1cSJulian Grajkowski
10578ee8d1cSJulian Grajkowski enum adf_accel_capabilities {
10678ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_NULL = 0,
10778ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_CRYPTO_SYMMETRIC = 1,
10878ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_CRYPTO_ASYMMETRIC = 2,
10978ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_CIPHER = 4,
11078ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_AUTHENTICATION = 8,
11178ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_COMPRESSION = 32,
11278ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_DEPRECATED = 64,
11378ee8d1cSJulian Grajkowski ADF_ACCEL_CAPABILITIES_RANDOM_NUMBER = 128
11478ee8d1cSJulian Grajkowski };
11578ee8d1cSJulian Grajkowski
11678ee8d1cSJulian Grajkowski struct adf_bar {
11778ee8d1cSJulian Grajkowski rman_res_t base_addr;
11878ee8d1cSJulian Grajkowski struct resource *virt_addr;
11978ee8d1cSJulian Grajkowski rman_res_t size;
12078ee8d1cSJulian Grajkowski } __packed;
12178ee8d1cSJulian Grajkowski
12278ee8d1cSJulian Grajkowski struct adf_accel_msix {
12378ee8d1cSJulian Grajkowski struct msix_entry *entries;
12478ee8d1cSJulian Grajkowski u32 num_entries;
12578ee8d1cSJulian Grajkowski } __packed;
12678ee8d1cSJulian Grajkowski
12778ee8d1cSJulian Grajkowski struct adf_accel_pci {
12878ee8d1cSJulian Grajkowski device_t pci_dev;
12978ee8d1cSJulian Grajkowski struct adf_accel_msix msix_entries;
13078ee8d1cSJulian Grajkowski struct adf_bar pci_bars[ADF_PCI_MAX_BARS];
13178ee8d1cSJulian Grajkowski uint8_t revid;
13278ee8d1cSJulian Grajkowski uint8_t sku;
13378ee8d1cSJulian Grajkowski int node;
13478ee8d1cSJulian Grajkowski } __packed;
13578ee8d1cSJulian Grajkowski
13678ee8d1cSJulian Grajkowski enum dev_state { DEV_DOWN = 0, DEV_UP };
13778ee8d1cSJulian Grajkowski
13878ee8d1cSJulian Grajkowski enum dev_sku_info {
13978ee8d1cSJulian Grajkowski DEV_SKU_1 = 0,
14078ee8d1cSJulian Grajkowski DEV_SKU_2,
14178ee8d1cSJulian Grajkowski DEV_SKU_3,
14278ee8d1cSJulian Grajkowski DEV_SKU_4,
14378ee8d1cSJulian Grajkowski DEV_SKU_VF,
14478ee8d1cSJulian Grajkowski DEV_SKU_1_CY,
14578ee8d1cSJulian Grajkowski DEV_SKU_2_CY,
14678ee8d1cSJulian Grajkowski DEV_SKU_3_CY,
14778ee8d1cSJulian Grajkowski DEV_SKU_UNKNOWN
14878ee8d1cSJulian Grajkowski };
14978ee8d1cSJulian Grajkowski
15078ee8d1cSJulian Grajkowski static inline const char *
get_sku_info(enum dev_sku_info info)15178ee8d1cSJulian Grajkowski get_sku_info(enum dev_sku_info info)
15278ee8d1cSJulian Grajkowski {
15378ee8d1cSJulian Grajkowski switch (info) {
15478ee8d1cSJulian Grajkowski case DEV_SKU_1:
15578ee8d1cSJulian Grajkowski return "SKU1";
15678ee8d1cSJulian Grajkowski case DEV_SKU_1_CY:
15778ee8d1cSJulian Grajkowski return "SKU1CY";
15878ee8d1cSJulian Grajkowski case DEV_SKU_2:
15978ee8d1cSJulian Grajkowski return "SKU2";
16078ee8d1cSJulian Grajkowski case DEV_SKU_2_CY:
16178ee8d1cSJulian Grajkowski return "SKU2CY";
16278ee8d1cSJulian Grajkowski case DEV_SKU_3:
16378ee8d1cSJulian Grajkowski return "SKU3";
16478ee8d1cSJulian Grajkowski case DEV_SKU_3_CY:
16578ee8d1cSJulian Grajkowski return "SKU3CY";
16678ee8d1cSJulian Grajkowski case DEV_SKU_4:
16778ee8d1cSJulian Grajkowski return "SKU4";
16878ee8d1cSJulian Grajkowski case DEV_SKU_VF:
16978ee8d1cSJulian Grajkowski return "SKUVF";
17078ee8d1cSJulian Grajkowski case DEV_SKU_UNKNOWN:
17178ee8d1cSJulian Grajkowski default:
17278ee8d1cSJulian Grajkowski break;
17378ee8d1cSJulian Grajkowski }
17478ee8d1cSJulian Grajkowski return "Unknown SKU";
17578ee8d1cSJulian Grajkowski }
17678ee8d1cSJulian Grajkowski
17778ee8d1cSJulian Grajkowski enum adf_accel_unit_services {
17878ee8d1cSJulian Grajkowski ADF_ACCEL_SERVICE_NULL = 0,
17978ee8d1cSJulian Grajkowski ADF_ACCEL_INLINE_CRYPTO = 1,
18078ee8d1cSJulian Grajkowski ADF_ACCEL_CRYPTO = 2,
181a977168cSMichal Gulbicki ADF_ACCEL_COMPRESSION = 4,
182a977168cSMichal Gulbicki ADF_ACCEL_ASYM = 8,
183a977168cSMichal Gulbicki ADF_ACCEL_ADMIN = 16
18478ee8d1cSJulian Grajkowski };
18578ee8d1cSJulian Grajkowski
18678ee8d1cSJulian Grajkowski struct adf_ae_info {
18778ee8d1cSJulian Grajkowski u32 num_asym_thd;
18878ee8d1cSJulian Grajkowski u32 num_sym_thd;
18978ee8d1cSJulian Grajkowski u32 num_dc_thd;
19078ee8d1cSJulian Grajkowski } __packed;
19178ee8d1cSJulian Grajkowski
19278ee8d1cSJulian Grajkowski struct adf_accel_unit {
19378ee8d1cSJulian Grajkowski u8 au_mask;
19478ee8d1cSJulian Grajkowski u32 accel_mask;
19578ee8d1cSJulian Grajkowski u64 ae_mask;
19678ee8d1cSJulian Grajkowski u64 comp_ae_mask;
19778ee8d1cSJulian Grajkowski u32 num_ae;
19878ee8d1cSJulian Grajkowski enum adf_accel_unit_services services;
19978ee8d1cSJulian Grajkowski } __packed;
20078ee8d1cSJulian Grajkowski
20178ee8d1cSJulian Grajkowski struct adf_accel_unit_info {
20278ee8d1cSJulian Grajkowski u32 inline_ingress_msk;
20378ee8d1cSJulian Grajkowski u32 inline_egress_msk;
20478ee8d1cSJulian Grajkowski u32 sym_ae_msk;
20578ee8d1cSJulian Grajkowski u32 asym_ae_msk;
20678ee8d1cSJulian Grajkowski u32 dc_ae_msk;
20778ee8d1cSJulian Grajkowski u8 num_cy_au;
20878ee8d1cSJulian Grajkowski u8 num_dc_au;
209a977168cSMichal Gulbicki u8 num_asym_au;
21078ee8d1cSJulian Grajkowski u8 num_inline_au;
21178ee8d1cSJulian Grajkowski struct adf_accel_unit *au;
21278ee8d1cSJulian Grajkowski const struct adf_ae_info *ae_info;
21378ee8d1cSJulian Grajkowski } __packed;
21478ee8d1cSJulian Grajkowski
21578ee8d1cSJulian Grajkowski struct adf_hw_aram_info {
21678ee8d1cSJulian Grajkowski /* Inline Egress mask. "1" = AE is working with egress traffic */
21778ee8d1cSJulian Grajkowski u32 inline_direction_egress_mask;
21878ee8d1cSJulian Grajkowski /* Inline congestion managmenet profiles set in config file */
21978ee8d1cSJulian Grajkowski u32 inline_congest_mngt_profile;
22078ee8d1cSJulian Grajkowski /* Initialise CY AE mask, "1" = AE is used for CY operations */
22178ee8d1cSJulian Grajkowski u32 cy_ae_mask;
22278ee8d1cSJulian Grajkowski /* Initialise DC AE mask, "1" = AE is used for DC operations */
22378ee8d1cSJulian Grajkowski u32 dc_ae_mask;
22478ee8d1cSJulian Grajkowski /* Number of long words used to define the ARAM regions */
22578ee8d1cSJulian Grajkowski u32 num_aram_lw_entries;
22678ee8d1cSJulian Grajkowski /* ARAM region definitions */
22778ee8d1cSJulian Grajkowski u32 mmp_region_size;
22878ee8d1cSJulian Grajkowski u32 mmp_region_offset;
22978ee8d1cSJulian Grajkowski u32 skm_region_size;
23078ee8d1cSJulian Grajkowski u32 skm_region_offset;
23178ee8d1cSJulian Grajkowski /*
23278ee8d1cSJulian Grajkowski * Defines size and offset of compression intermediate buffers stored
23378ee8d1cSJulian Grajkowski * in ARAM (device's on-chip memory).
23478ee8d1cSJulian Grajkowski */
23578ee8d1cSJulian Grajkowski u32 inter_buff_aram_region_size;
23678ee8d1cSJulian Grajkowski u32 inter_buff_aram_region_offset;
23778ee8d1cSJulian Grajkowski u32 sadb_region_size;
23878ee8d1cSJulian Grajkowski u32 sadb_region_offset;
23978ee8d1cSJulian Grajkowski } __packed;
24078ee8d1cSJulian Grajkowski
24178ee8d1cSJulian Grajkowski struct adf_hw_device_class {
24278ee8d1cSJulian Grajkowski const char *name;
24378ee8d1cSJulian Grajkowski const enum adf_device_type type;
24478ee8d1cSJulian Grajkowski uint32_t instances;
24578ee8d1cSJulian Grajkowski } __packed;
24678ee8d1cSJulian Grajkowski
24778ee8d1cSJulian Grajkowski struct arb_info {
24878ee8d1cSJulian Grajkowski u32 arbiter_offset;
24978ee8d1cSJulian Grajkowski u32 wrk_thd_2_srv_arb_map;
25078ee8d1cSJulian Grajkowski u32 wrk_cfg_offset;
25178ee8d1cSJulian Grajkowski } __packed;
25278ee8d1cSJulian Grajkowski
25378ee8d1cSJulian Grajkowski struct admin_info {
25478ee8d1cSJulian Grajkowski u32 admin_msg_ur;
25578ee8d1cSJulian Grajkowski u32 admin_msg_lr;
25678ee8d1cSJulian Grajkowski u32 mailbox_offset;
25778ee8d1cSJulian Grajkowski } __packed;
25878ee8d1cSJulian Grajkowski
259a977168cSMichal Gulbicki struct adf_hw_csr_ops {
260a977168cSMichal Gulbicki u64 (*build_csr_ring_base_addr)(bus_addr_t addr, u32 size);
261a977168cSMichal Gulbicki u32 (*read_csr_ring_head)(struct resource *csr_base_addr,
262a977168cSMichal Gulbicki u32 bank,
263a977168cSMichal Gulbicki u32 ring);
264a977168cSMichal Gulbicki void (*write_csr_ring_head)(struct resource *csr_base_addr,
265a977168cSMichal Gulbicki u32 bank,
266a977168cSMichal Gulbicki u32 ring,
267a977168cSMichal Gulbicki u32 value);
268a977168cSMichal Gulbicki u32 (*read_csr_ring_tail)(struct resource *csr_base_addr,
269a977168cSMichal Gulbicki u32 bank,
270a977168cSMichal Gulbicki u32 ring);
271a977168cSMichal Gulbicki void (*write_csr_ring_tail)(struct resource *csr_base_addr,
272a977168cSMichal Gulbicki u32 bank,
273a977168cSMichal Gulbicki u32 ring,
274a977168cSMichal Gulbicki u32 value);
275a977168cSMichal Gulbicki u32 (*read_csr_e_stat)(struct resource *csr_base_addr, u32 bank);
276a977168cSMichal Gulbicki void (*write_csr_ring_config)(struct resource *csr_base_addr,
277a977168cSMichal Gulbicki u32 bank,
278a977168cSMichal Gulbicki u32 ring,
279a977168cSMichal Gulbicki u32 value);
280266b0663SKrzysztof Zdziarski bus_addr_t (*read_csr_ring_base)(struct resource *csr_base_addr,
281266b0663SKrzysztof Zdziarski u32 bank,
282266b0663SKrzysztof Zdziarski u32 ring);
283a977168cSMichal Gulbicki void (*write_csr_ring_base)(struct resource *csr_base_addr,
284a977168cSMichal Gulbicki u32 bank,
285a977168cSMichal Gulbicki u32 ring,
286a977168cSMichal Gulbicki bus_addr_t addr);
287a977168cSMichal Gulbicki void (*write_csr_int_flag)(struct resource *csr_base_addr,
288a977168cSMichal Gulbicki u32 bank,
289a977168cSMichal Gulbicki u32 value);
290a977168cSMichal Gulbicki void (*write_csr_int_srcsel)(struct resource *csr_base_addr, u32 bank);
291a977168cSMichal Gulbicki void (*write_csr_int_col_en)(struct resource *csr_base_addr,
292a977168cSMichal Gulbicki u32 bank,
293a977168cSMichal Gulbicki u32 value);
294a977168cSMichal Gulbicki void (*write_csr_int_col_ctl)(struct resource *csr_base_addr,
295a977168cSMichal Gulbicki u32 bank,
296a977168cSMichal Gulbicki u32 value);
297a977168cSMichal Gulbicki void (*write_csr_int_flag_and_col)(struct resource *csr_base_addr,
298a977168cSMichal Gulbicki u32 bank,
299a977168cSMichal Gulbicki u32 value);
300a977168cSMichal Gulbicki u32 (*read_csr_ring_srv_arb_en)(struct resource *csr_base_addr,
301a977168cSMichal Gulbicki u32 bank);
302a977168cSMichal Gulbicki void (*write_csr_ring_srv_arb_en)(struct resource *csr_base_addr,
303a977168cSMichal Gulbicki u32 bank,
304a977168cSMichal Gulbicki u32 value);
305266b0663SKrzysztof Zdziarski u32 (*get_src_sel_mask)(void);
306266b0663SKrzysztof Zdziarski u32 (*get_int_col_ctl_enable_mask)(void);
307266b0663SKrzysztof Zdziarski u32 (*get_bank_irq_mask)(u32 irq_mask);
308a977168cSMichal Gulbicki };
309a977168cSMichal Gulbicki
31078ee8d1cSJulian Grajkowski struct adf_cfg_device_data;
31178ee8d1cSJulian Grajkowski struct adf_accel_dev;
31278ee8d1cSJulian Grajkowski struct adf_etr_data;
31378ee8d1cSJulian Grajkowski struct adf_etr_ring_data;
31478ee8d1cSJulian Grajkowski
315266b0663SKrzysztof Zdziarski struct adf_pfvf_ops {
316266b0663SKrzysztof Zdziarski int (*enable_comms)(struct adf_accel_dev *accel_dev);
317266b0663SKrzysztof Zdziarski u32 (*get_pf2vf_offset)(u32 i);
318266b0663SKrzysztof Zdziarski u32 (*get_vf2pf_offset)(u32 i);
319266b0663SKrzysztof Zdziarski void (*enable_vf2pf_interrupts)(struct resource *pmisc_addr,
320266b0663SKrzysztof Zdziarski u32 vf_mask);
321266b0663SKrzysztof Zdziarski void (*disable_all_vf2pf_interrupts)(struct resource *pmisc_addr);
322266b0663SKrzysztof Zdziarski u32 (*disable_pending_vf2pf_interrupts)(struct resource *pmisc_addr);
323266b0663SKrzysztof Zdziarski int (*send_msg)(struct adf_accel_dev *accel_dev,
324266b0663SKrzysztof Zdziarski struct pfvf_message msg,
325266b0663SKrzysztof Zdziarski u32 pfvf_offset,
326266b0663SKrzysztof Zdziarski struct mutex *csr_lock);
327266b0663SKrzysztof Zdziarski struct pfvf_message (*recv_msg)(struct adf_accel_dev *accel_dev,
328266b0663SKrzysztof Zdziarski u32 pfvf_offset,
329266b0663SKrzysztof Zdziarski u8 compat_ver);
330266b0663SKrzysztof Zdziarski };
331266b0663SKrzysztof Zdziarski
332266b0663SKrzysztof Zdziarski struct adf_hw_csr_info {
333266b0663SKrzysztof Zdziarski struct adf_hw_csr_ops csr_ops;
334266b0663SKrzysztof Zdziarski struct adf_pfvf_ops pfvf_ops;
335266b0663SKrzysztof Zdziarski u32 csr_addr_offset;
336266b0663SKrzysztof Zdziarski u32 ring_bundle_size;
337266b0663SKrzysztof Zdziarski u32 bank_int_flag_clear_mask;
338266b0663SKrzysztof Zdziarski u32 num_rings_per_int_srcsel;
339266b0663SKrzysztof Zdziarski u32 arb_enable_mask;
340266b0663SKrzysztof Zdziarski };
341266b0663SKrzysztof Zdziarski
34278ee8d1cSJulian Grajkowski struct adf_hw_device_data {
34378ee8d1cSJulian Grajkowski struct adf_hw_device_class *dev_class;
34478ee8d1cSJulian Grajkowski uint32_t (*get_accel_mask)(struct adf_accel_dev *accel_dev);
34578ee8d1cSJulian Grajkowski uint32_t (*get_ae_mask)(struct adf_accel_dev *accel_dev);
34678ee8d1cSJulian Grajkowski uint32_t (*get_sram_bar_id)(struct adf_hw_device_data *self);
34778ee8d1cSJulian Grajkowski uint32_t (*get_misc_bar_id)(struct adf_hw_device_data *self);
34878ee8d1cSJulian Grajkowski uint32_t (*get_etr_bar_id)(struct adf_hw_device_data *self);
34978ee8d1cSJulian Grajkowski uint32_t (*get_num_aes)(struct adf_hw_device_data *self);
35078ee8d1cSJulian Grajkowski uint32_t (*get_num_accels)(struct adf_hw_device_data *self);
35178ee8d1cSJulian Grajkowski void (*notify_and_wait_ethernet)(struct adf_accel_dev *accel_dev);
35278ee8d1cSJulian Grajkowski bool (*get_eth_doorbell_msg)(struct adf_accel_dev *accel_dev);
35378ee8d1cSJulian Grajkowski void (*get_arb_info)(struct arb_info *arb_csrs_info);
35478ee8d1cSJulian Grajkowski void (*get_admin_info)(struct admin_info *admin_csrs_info);
35578ee8d1cSJulian Grajkowski void (*get_errsou_offset)(u32 *errsou3, u32 *errsou5);
35678ee8d1cSJulian Grajkowski uint32_t (*get_num_accel_units)(struct adf_hw_device_data *self);
35778ee8d1cSJulian Grajkowski int (*init_accel_units)(struct adf_accel_dev *accel_dev);
35878ee8d1cSJulian Grajkowski void (*exit_accel_units)(struct adf_accel_dev *accel_dev);
35978ee8d1cSJulian Grajkowski uint32_t (*get_clock_speed)(struct adf_hw_device_data *self);
36078ee8d1cSJulian Grajkowski enum dev_sku_info (*get_sku)(struct adf_hw_device_data *self);
36178ee8d1cSJulian Grajkowski bool (*check_prod_sku)(struct adf_accel_dev *accel_dev);
36278ee8d1cSJulian Grajkowski int (*alloc_irq)(struct adf_accel_dev *accel_dev);
36378ee8d1cSJulian Grajkowski void (*free_irq)(struct adf_accel_dev *accel_dev);
36478ee8d1cSJulian Grajkowski void (*enable_error_correction)(struct adf_accel_dev *accel_dev);
36578ee8d1cSJulian Grajkowski int (*check_uncorrectable_error)(struct adf_accel_dev *accel_dev);
36678ee8d1cSJulian Grajkowski void (*print_err_registers)(struct adf_accel_dev *accel_dev);
36778ee8d1cSJulian Grajkowski void (*disable_error_interrupts)(struct adf_accel_dev *accel_dev);
36878ee8d1cSJulian Grajkowski int (*init_ras)(struct adf_accel_dev *accel_dev);
36978ee8d1cSJulian Grajkowski void (*exit_ras)(struct adf_accel_dev *accel_dev);
37078ee8d1cSJulian Grajkowski void (*disable_arb)(struct adf_accel_dev *accel_dev);
37178ee8d1cSJulian Grajkowski void (*update_ras_errors)(struct adf_accel_dev *accel_dev, int error);
37278ee8d1cSJulian Grajkowski bool (*ras_interrupts)(struct adf_accel_dev *accel_dev,
37378ee8d1cSJulian Grajkowski bool *reset_required);
37478ee8d1cSJulian Grajkowski int (*init_admin_comms)(struct adf_accel_dev *accel_dev);
37578ee8d1cSJulian Grajkowski void (*exit_admin_comms)(struct adf_accel_dev *accel_dev);
37678ee8d1cSJulian Grajkowski int (*send_admin_init)(struct adf_accel_dev *accel_dev);
37778ee8d1cSJulian Grajkowski void (*set_asym_rings_mask)(struct adf_accel_dev *accel_dev);
37878ee8d1cSJulian Grajkowski int (*get_ring_to_svc_map)(struct adf_accel_dev *accel_dev,
37978ee8d1cSJulian Grajkowski u16 *ring_to_svc_map);
38078ee8d1cSJulian Grajkowski uint32_t (*get_accel_cap)(struct adf_accel_dev *accel_dev);
38178ee8d1cSJulian Grajkowski int (*init_arb)(struct adf_accel_dev *accel_dev);
38278ee8d1cSJulian Grajkowski void (*exit_arb)(struct adf_accel_dev *accel_dev);
38378ee8d1cSJulian Grajkowski void (*get_arb_mapping)(struct adf_accel_dev *accel_dev,
38478ee8d1cSJulian Grajkowski const uint32_t **cfg);
385a977168cSMichal Gulbicki int (*init_device)(struct adf_accel_dev *accel_dev);
38678ee8d1cSJulian Grajkowski int (*get_heartbeat_status)(struct adf_accel_dev *accel_dev);
387266b0663SKrzysztof Zdziarski int (*int_timer_init)(struct adf_accel_dev *accel_dev);
388266b0663SKrzysztof Zdziarski void (*int_timer_exit)(struct adf_accel_dev *accel_dev);
38978ee8d1cSJulian Grajkowski uint32_t (*get_ae_clock)(struct adf_hw_device_data *self);
390a977168cSMichal Gulbicki uint32_t (*get_hb_clock)(struct adf_hw_device_data *self);
39178ee8d1cSJulian Grajkowski void (*disable_iov)(struct adf_accel_dev *accel_dev);
39278ee8d1cSJulian Grajkowski void (*configure_iov_threads)(struct adf_accel_dev *accel_dev,
39378ee8d1cSJulian Grajkowski bool enable);
39478ee8d1cSJulian Grajkowski void (*enable_ints)(struct adf_accel_dev *accel_dev);
39578ee8d1cSJulian Grajkowski bool (*check_slice_hang)(struct adf_accel_dev *accel_dev);
39678ee8d1cSJulian Grajkowski int (*set_ssm_wdtimer)(struct adf_accel_dev *accel_dev);
397266b0663SKrzysztof Zdziarski void (*enable_pf2vf_interrupt)(struct adf_accel_dev *accel_dev);
398266b0663SKrzysztof Zdziarski void (*disable_pf2vf_interrupt)(struct adf_accel_dev *accel_dev);
399266b0663SKrzysztof Zdziarski int (*interrupt_active_pf2vf)(struct adf_accel_dev *accel_dev);
400266b0663SKrzysztof Zdziarski int (*get_int_active_bundles)(struct adf_accel_dev *accel_dev);
40178ee8d1cSJulian Grajkowski void (*reset_device)(struct adf_accel_dev *accel_dev);
40278ee8d1cSJulian Grajkowski void (*reset_hw_units)(struct adf_accel_dev *accel_dev);
40378ee8d1cSJulian Grajkowski int (*measure_clock)(struct adf_accel_dev *accel_dev);
40478ee8d1cSJulian Grajkowski void (*restore_device)(struct adf_accel_dev *accel_dev);
40578ee8d1cSJulian Grajkowski uint32_t (*get_obj_cfg_ae_mask)(struct adf_accel_dev *accel_dev,
40678ee8d1cSJulian Grajkowski enum adf_accel_unit_services services);
407a977168cSMichal Gulbicki enum adf_accel_unit_services (
408a977168cSMichal Gulbicki *get_service_type)(struct adf_accel_dev *accel_dev, s32 obj_num);
40978ee8d1cSJulian Grajkowski int (*add_pke_stats)(struct adf_accel_dev *accel_dev);
41078ee8d1cSJulian Grajkowski void (*remove_pke_stats)(struct adf_accel_dev *accel_dev);
41178ee8d1cSJulian Grajkowski int (*add_misc_error)(struct adf_accel_dev *accel_dev);
41278ee8d1cSJulian Grajkowski int (*count_ras_event)(struct adf_accel_dev *accel_dev,
41378ee8d1cSJulian Grajkowski u32 *ras_event,
41478ee8d1cSJulian Grajkowski char *aeidstr);
41578ee8d1cSJulian Grajkowski void (*remove_misc_error)(struct adf_accel_dev *accel_dev);
41678ee8d1cSJulian Grajkowski int (*configure_accel_units)(struct adf_accel_dev *accel_dev);
417266b0663SKrzysztof Zdziarski int (*ring_pair_reset)(struct adf_accel_dev *accel_dev,
418266b0663SKrzysztof Zdziarski u32 bank_number);
419266b0663SKrzysztof Zdziarski void (*config_ring_irq)(struct adf_accel_dev *accel_dev,
420266b0663SKrzysztof Zdziarski u32 bank_number,
421266b0663SKrzysztof Zdziarski u16 ring_mask);
42278ee8d1cSJulian Grajkowski uint32_t (*get_objs_num)(struct adf_accel_dev *accel_dev);
42378ee8d1cSJulian Grajkowski const char *(*get_obj_name)(struct adf_accel_dev *accel_dev,
42478ee8d1cSJulian Grajkowski enum adf_accel_unit_services services);
42578ee8d1cSJulian Grajkowski void (*pre_reset)(struct adf_accel_dev *accel_dev);
42678ee8d1cSJulian Grajkowski void (*post_reset)(struct adf_accel_dev *accel_dev);
427a977168cSMichal Gulbicki void (*set_msix_rttable)(struct adf_accel_dev *accel_dev);
428a977168cSMichal Gulbicki void (*get_ring_svc_map_data)(int ring_pair_index,
429a977168cSMichal Gulbicki u16 ring_to_svc_map,
430a977168cSMichal Gulbicki u8 *serv_type,
431a977168cSMichal Gulbicki int *ring_index,
432a977168cSMichal Gulbicki int *num_rings_per_srv,
433a977168cSMichal Gulbicki int bundle_num);
434a977168cSMichal Gulbicki struct adf_hw_csr_info csr_info;
43578ee8d1cSJulian Grajkowski const char *fw_name;
43678ee8d1cSJulian Grajkowski const char *fw_mmp_name;
43778ee8d1cSJulian Grajkowski bool reset_ack;
43878ee8d1cSJulian Grajkowski uint32_t fuses;
43978ee8d1cSJulian Grajkowski uint32_t accel_capabilities_mask;
44078ee8d1cSJulian Grajkowski uint32_t instance_id;
44178ee8d1cSJulian Grajkowski uint16_t accel_mask;
44278ee8d1cSJulian Grajkowski u32 aerucm_mask;
44378ee8d1cSJulian Grajkowski u32 ae_mask;
444a977168cSMichal Gulbicki u32 admin_ae_mask;
44578ee8d1cSJulian Grajkowski u32 service_mask;
446a977168cSMichal Gulbicki u32 service_to_load_mask;
447a977168cSMichal Gulbicki u32 heartbeat_ctr_num;
44878ee8d1cSJulian Grajkowski uint16_t tx_rings_mask;
44978ee8d1cSJulian Grajkowski uint8_t tx_rx_gap;
45078ee8d1cSJulian Grajkowski uint8_t num_banks;
45178ee8d1cSJulian Grajkowski u8 num_rings_per_bank;
45278ee8d1cSJulian Grajkowski uint8_t num_accel;
45378ee8d1cSJulian Grajkowski uint8_t num_logical_accel;
45478ee8d1cSJulian Grajkowski uint8_t num_engines;
455ded037e6SHareshx Sankar Raj bool get_ring_to_svc_done;
45678ee8d1cSJulian Grajkowski int (*get_storage_enabled)(struct adf_accel_dev *accel_dev,
45778ee8d1cSJulian Grajkowski uint32_t *storage_enabled);
45878ee8d1cSJulian Grajkowski u8 query_storage_cap;
45978ee8d1cSJulian Grajkowski u32 clock_frequency;
46078ee8d1cSJulian Grajkowski u8 storage_enable;
46178ee8d1cSJulian Grajkowski u32 extended_dc_capabilities;
46278ee8d1cSJulian Grajkowski int (*config_device)(struct adf_accel_dev *accel_dev);
463266b0663SKrzysztof Zdziarski u32 asym_ae_active_thd_mask;
46478ee8d1cSJulian Grajkowski u16 asym_rings_mask;
46578ee8d1cSJulian Grajkowski int (*get_fw_image_type)(struct adf_accel_dev *accel_dev,
46678ee8d1cSJulian Grajkowski enum adf_cfg_fw_image_type *fw_image_type);
46778ee8d1cSJulian Grajkowski u16 ring_to_svc_map;
46878ee8d1cSJulian Grajkowski } __packed;
46978ee8d1cSJulian Grajkowski
47078ee8d1cSJulian Grajkowski /* helper enum for performing CSR operations */
47178ee8d1cSJulian Grajkowski enum operation {
47278ee8d1cSJulian Grajkowski AND,
47378ee8d1cSJulian Grajkowski OR,
47478ee8d1cSJulian Grajkowski };
47578ee8d1cSJulian Grajkowski
47678ee8d1cSJulian Grajkowski /* 32-bit CSR write macro */
47778ee8d1cSJulian Grajkowski #define ADF_CSR_WR(csr_base, csr_offset, val) \
47878ee8d1cSJulian Grajkowski bus_write_4(csr_base, csr_offset, val)
47978ee8d1cSJulian Grajkowski
48078ee8d1cSJulian Grajkowski /* 64-bit CSR write macro */
48178ee8d1cSJulian Grajkowski #ifdef __x86_64__
48278ee8d1cSJulian Grajkowski #define ADF_CSR_WR64(csr_base, csr_offset, val) \
48378ee8d1cSJulian Grajkowski bus_write_8(csr_base, csr_offset, val)
48478ee8d1cSJulian Grajkowski #else
48578ee8d1cSJulian Grajkowski static __inline void
adf_csr_wr64(struct resource * csr_base,bus_size_t offset,uint64_t value)48678ee8d1cSJulian Grajkowski adf_csr_wr64(struct resource *csr_base, bus_size_t offset, uint64_t value)
48778ee8d1cSJulian Grajkowski {
48878ee8d1cSJulian Grajkowski bus_write_4(csr_base, offset, (uint32_t)value);
48978ee8d1cSJulian Grajkowski bus_write_4(csr_base, offset + 4, (uint32_t)(value >> 32));
49078ee8d1cSJulian Grajkowski }
49178ee8d1cSJulian Grajkowski #define ADF_CSR_WR64(csr_base, csr_offset, val) \
49278ee8d1cSJulian Grajkowski adf_csr_wr64(csr_base, csr_offset, val)
49378ee8d1cSJulian Grajkowski #endif
49478ee8d1cSJulian Grajkowski
49578ee8d1cSJulian Grajkowski /* 32-bit CSR read macro */
49678ee8d1cSJulian Grajkowski #define ADF_CSR_RD(csr_base, csr_offset) bus_read_4(csr_base, csr_offset)
49778ee8d1cSJulian Grajkowski
49878ee8d1cSJulian Grajkowski /* 64-bit CSR read macro */
49978ee8d1cSJulian Grajkowski #ifdef __x86_64__
50078ee8d1cSJulian Grajkowski #define ADF_CSR_RD64(csr_base, csr_offset) bus_read_8(csr_base, csr_offset)
50178ee8d1cSJulian Grajkowski #else
50278ee8d1cSJulian Grajkowski static __inline uint64_t
adf_csr_rd64(struct resource * csr_base,bus_size_t offset)50378ee8d1cSJulian Grajkowski adf_csr_rd64(struct resource *csr_base, bus_size_t offset)
50478ee8d1cSJulian Grajkowski {
50578ee8d1cSJulian Grajkowski return (((uint64_t)bus_read_4(csr_base, offset)) |
50678ee8d1cSJulian Grajkowski (((uint64_t)bus_read_4(csr_base, offset + 4)) << 32));
50778ee8d1cSJulian Grajkowski }
50878ee8d1cSJulian Grajkowski #define ADF_CSR_RD64(csr_base, csr_offset) adf_csr_rd64(csr_base, csr_offset)
50978ee8d1cSJulian Grajkowski #endif
51078ee8d1cSJulian Grajkowski
51178ee8d1cSJulian Grajkowski #define GET_DEV(accel_dev) ((accel_dev)->accel_pci_dev.pci_dev)
51278ee8d1cSJulian Grajkowski #define GET_BARS(accel_dev) ((accel_dev)->accel_pci_dev.pci_bars)
51378ee8d1cSJulian Grajkowski #define GET_HW_DATA(accel_dev) (accel_dev->hw_device)
51478ee8d1cSJulian Grajkowski #define GET_MAX_BANKS(accel_dev) (GET_HW_DATA(accel_dev)->num_banks)
51578ee8d1cSJulian Grajkowski #define GET_DEV_SKU(accel_dev) (accel_dev->accel_pci_dev.sku)
51678ee8d1cSJulian Grajkowski #define GET_NUM_RINGS_PER_BANK(accel_dev) \
51778ee8d1cSJulian Grajkowski (GET_HW_DATA(accel_dev)->num_rings_per_bank)
51878ee8d1cSJulian Grajkowski #define GET_MAX_ACCELENGINES(accel_dev) (GET_HW_DATA(accel_dev)->num_engines)
51978ee8d1cSJulian Grajkowski #define accel_to_pci_dev(accel_ptr) accel_ptr->accel_pci_dev.pci_dev
52078ee8d1cSJulian Grajkowski #define GET_SRV_TYPE(ena_srv_mask, srv) \
52178ee8d1cSJulian Grajkowski (((ena_srv_mask) >> (ADF_SRV_TYPE_BIT_LEN * (srv))) & ADF_SRV_TYPE_MASK)
52278ee8d1cSJulian Grajkowski #define SET_ASYM_MASK(asym_mask, srv) \
52378ee8d1cSJulian Grajkowski ({ \
52478ee8d1cSJulian Grajkowski typeof(srv) srv_ = (srv); \
52578ee8d1cSJulian Grajkowski (asym_mask) |= ((1 << (srv_)*ADF_RINGS_PER_SRV_TYPE) | \
52678ee8d1cSJulian Grajkowski (1 << ((srv_)*ADF_RINGS_PER_SRV_TYPE + 1))); \
52778ee8d1cSJulian Grajkowski })
52878ee8d1cSJulian Grajkowski
52978ee8d1cSJulian Grajkowski #define GET_NUM_RINGS_PER_BANK(accel_dev) \
53078ee8d1cSJulian Grajkowski (GET_HW_DATA(accel_dev)->num_rings_per_bank)
53178ee8d1cSJulian Grajkowski #define GET_MAX_PROCESSES(accel_dev) \
53278ee8d1cSJulian Grajkowski ({ \
53378ee8d1cSJulian Grajkowski typeof(accel_dev) dev = (accel_dev); \
53478ee8d1cSJulian Grajkowski (GET_MAX_BANKS(dev) * (GET_NUM_RINGS_PER_BANK(dev) / 2)); \
53578ee8d1cSJulian Grajkowski })
53678ee8d1cSJulian Grajkowski #define GET_DU_TABLE(accel_dev) (accel_dev->du_table)
53778ee8d1cSJulian Grajkowski
53878ee8d1cSJulian Grajkowski static inline void
adf_csr_fetch_and_and(struct resource * csr,size_t offs,unsigned long mask)53978ee8d1cSJulian Grajkowski adf_csr_fetch_and_and(struct resource *csr, size_t offs, unsigned long mask)
54078ee8d1cSJulian Grajkowski {
54178ee8d1cSJulian Grajkowski unsigned int val = ADF_CSR_RD(csr, offs);
54278ee8d1cSJulian Grajkowski
54378ee8d1cSJulian Grajkowski val &= mask;
54478ee8d1cSJulian Grajkowski ADF_CSR_WR(csr, offs, val);
54578ee8d1cSJulian Grajkowski }
54678ee8d1cSJulian Grajkowski
54778ee8d1cSJulian Grajkowski static inline void
adf_csr_fetch_and_or(struct resource * csr,size_t offs,unsigned long mask)54878ee8d1cSJulian Grajkowski adf_csr_fetch_and_or(struct resource *csr, size_t offs, unsigned long mask)
54978ee8d1cSJulian Grajkowski {
55078ee8d1cSJulian Grajkowski unsigned int val = ADF_CSR_RD(csr, offs);
55178ee8d1cSJulian Grajkowski
55278ee8d1cSJulian Grajkowski val |= mask;
55378ee8d1cSJulian Grajkowski ADF_CSR_WR(csr, offs, val);
55478ee8d1cSJulian Grajkowski }
55578ee8d1cSJulian Grajkowski
55678ee8d1cSJulian Grajkowski static inline void
adf_csr_fetch_and_update(enum operation op,struct resource * csr,size_t offs,unsigned long mask)55778ee8d1cSJulian Grajkowski adf_csr_fetch_and_update(enum operation op,
55878ee8d1cSJulian Grajkowski struct resource *csr,
55978ee8d1cSJulian Grajkowski size_t offs,
56078ee8d1cSJulian Grajkowski unsigned long mask)
56178ee8d1cSJulian Grajkowski {
56278ee8d1cSJulian Grajkowski switch (op) {
56378ee8d1cSJulian Grajkowski case AND:
56478ee8d1cSJulian Grajkowski adf_csr_fetch_and_and(csr, offs, mask);
56578ee8d1cSJulian Grajkowski break;
56678ee8d1cSJulian Grajkowski case OR:
56778ee8d1cSJulian Grajkowski adf_csr_fetch_and_or(csr, offs, mask);
56878ee8d1cSJulian Grajkowski break;
56978ee8d1cSJulian Grajkowski }
57078ee8d1cSJulian Grajkowski }
57178ee8d1cSJulian Grajkowski
57278ee8d1cSJulian Grajkowski struct pfvf_stats {
57378ee8d1cSJulian Grajkowski struct dentry *stats_file;
57478ee8d1cSJulian Grajkowski /* Messages put in CSR */
57578ee8d1cSJulian Grajkowski unsigned int tx;
57678ee8d1cSJulian Grajkowski /* Messages read from CSR */
57778ee8d1cSJulian Grajkowski unsigned int rx;
57878ee8d1cSJulian Grajkowski /* Interrupt fired but int bit was clear */
57978ee8d1cSJulian Grajkowski unsigned int spurious;
58078ee8d1cSJulian Grajkowski /* Block messages sent */
58178ee8d1cSJulian Grajkowski unsigned int blk_tx;
58278ee8d1cSJulian Grajkowski /* Block messages received */
58378ee8d1cSJulian Grajkowski unsigned int blk_rx;
58478ee8d1cSJulian Grajkowski /* Blocks received with CRC errors */
58578ee8d1cSJulian Grajkowski unsigned int crc_err;
58678ee8d1cSJulian Grajkowski /* CSR in use by other side */
58778ee8d1cSJulian Grajkowski unsigned int busy;
58878ee8d1cSJulian Grajkowski /* Receiver did not acknowledge */
58978ee8d1cSJulian Grajkowski unsigned int no_ack;
59078ee8d1cSJulian Grajkowski /* Collision detected */
59178ee8d1cSJulian Grajkowski unsigned int collision;
59278ee8d1cSJulian Grajkowski /* Couldn't send a response */
59378ee8d1cSJulian Grajkowski unsigned int tx_timeout;
59478ee8d1cSJulian Grajkowski /* Didn't receive a response */
59578ee8d1cSJulian Grajkowski unsigned int rx_timeout;
59678ee8d1cSJulian Grajkowski /* Responses received */
59778ee8d1cSJulian Grajkowski unsigned int rx_rsp;
59878ee8d1cSJulian Grajkowski /* Messages re-transmitted */
59978ee8d1cSJulian Grajkowski unsigned int retry;
60078ee8d1cSJulian Grajkowski /* Event put timeout */
60178ee8d1cSJulian Grajkowski unsigned int event_timeout;
60278ee8d1cSJulian Grajkowski };
60378ee8d1cSJulian Grajkowski
60478ee8d1cSJulian Grajkowski #define NUM_PFVF_COUNTERS 14
60578ee8d1cSJulian Grajkowski
60678ee8d1cSJulian Grajkowski void adf_get_admin_info(struct admin_info *admin_csrs_info);
60778ee8d1cSJulian Grajkowski struct adf_admin_comms {
60878ee8d1cSJulian Grajkowski bus_addr_t phy_addr;
60978ee8d1cSJulian Grajkowski bus_addr_t const_tbl_addr;
61078ee8d1cSJulian Grajkowski bus_addr_t aram_map_phys_addr;
61178ee8d1cSJulian Grajkowski bus_addr_t phy_hb_addr;
61278ee8d1cSJulian Grajkowski bus_dmamap_t aram_map;
61378ee8d1cSJulian Grajkowski bus_dmamap_t const_tbl_map;
61478ee8d1cSJulian Grajkowski bus_dmamap_t hb_map;
61578ee8d1cSJulian Grajkowski char *virt_addr;
61678ee8d1cSJulian Grajkowski char *virt_hb_addr;
61778ee8d1cSJulian Grajkowski struct resource *mailbox_addr;
61878ee8d1cSJulian Grajkowski struct sx lock;
61978ee8d1cSJulian Grajkowski struct bus_dmamem dma_mem;
62078ee8d1cSJulian Grajkowski struct bus_dmamem dma_hb;
62178ee8d1cSJulian Grajkowski };
62278ee8d1cSJulian Grajkowski
62378ee8d1cSJulian Grajkowski struct icp_qat_fw_loader_handle;
62478ee8d1cSJulian Grajkowski struct adf_fw_loader_data {
62578ee8d1cSJulian Grajkowski struct icp_qat_fw_loader_handle *fw_loader;
62678ee8d1cSJulian Grajkowski const struct firmware *uof_fw;
62778ee8d1cSJulian Grajkowski const struct firmware *mmp_fw;
62878ee8d1cSJulian Grajkowski };
62978ee8d1cSJulian Grajkowski
63078ee8d1cSJulian Grajkowski struct adf_accel_vf_info {
63178ee8d1cSJulian Grajkowski struct adf_accel_dev *accel_dev;
63278ee8d1cSJulian Grajkowski struct mutex pf2vf_lock; /* protect CSR access for PF2VF messages */
63378ee8d1cSJulian Grajkowski u32 vf_nr;
63478ee8d1cSJulian Grajkowski bool init;
63578ee8d1cSJulian Grajkowski u8 compat_ver;
63678ee8d1cSJulian Grajkowski struct pfvf_stats pfvf_counters;
63778ee8d1cSJulian Grajkowski };
63878ee8d1cSJulian Grajkowski
63978ee8d1cSJulian Grajkowski struct adf_fw_versions {
64078ee8d1cSJulian Grajkowski u8 fw_version_major;
64178ee8d1cSJulian Grajkowski u8 fw_version_minor;
64278ee8d1cSJulian Grajkowski u8 fw_version_patch;
64378ee8d1cSJulian Grajkowski u8 mmp_version_major;
64478ee8d1cSJulian Grajkowski u8 mmp_version_minor;
64578ee8d1cSJulian Grajkowski u8 mmp_version_patch;
64678ee8d1cSJulian Grajkowski };
64778ee8d1cSJulian Grajkowski
648266b0663SKrzysztof Zdziarski struct adf_int_timer {
649266b0663SKrzysztof Zdziarski struct adf_accel_dev *accel_dev;
650266b0663SKrzysztof Zdziarski struct workqueue_struct *timer_irq_wq;
651266b0663SKrzysztof Zdziarski struct timer_list timer;
652266b0663SKrzysztof Zdziarski u32 timeout_val;
653266b0663SKrzysztof Zdziarski u32 int_cnt;
654266b0663SKrzysztof Zdziarski bool enabled;
655266b0663SKrzysztof Zdziarski };
656266b0663SKrzysztof Zdziarski
65778ee8d1cSJulian Grajkowski #define ADF_COMPAT_CHECKER_MAX 8
65878ee8d1cSJulian Grajkowski typedef int (*adf_iov_compat_checker_t)(struct adf_accel_dev *accel_dev,
65978ee8d1cSJulian Grajkowski u8 vf_compat_ver);
66078ee8d1cSJulian Grajkowski struct adf_accel_compat_manager {
66178ee8d1cSJulian Grajkowski u8 num_chker;
66278ee8d1cSJulian Grajkowski adf_iov_compat_checker_t iov_compat_checkers[ADF_COMPAT_CHECKER_MAX];
66378ee8d1cSJulian Grajkowski };
66478ee8d1cSJulian Grajkowski
66578ee8d1cSJulian Grajkowski struct adf_heartbeat;
66678ee8d1cSJulian Grajkowski struct adf_accel_dev {
66778ee8d1cSJulian Grajkowski struct adf_hw_aram_info *aram_info;
66878ee8d1cSJulian Grajkowski struct adf_accel_unit_info *au_info;
66978ee8d1cSJulian Grajkowski struct adf_etr_data *transport;
67078ee8d1cSJulian Grajkowski struct adf_hw_device_data *hw_device;
67178ee8d1cSJulian Grajkowski struct adf_cfg_device_data *cfg;
67278ee8d1cSJulian Grajkowski struct adf_fw_loader_data *fw_loader;
67378ee8d1cSJulian Grajkowski struct adf_admin_comms *admin;
674266b0663SKrzysztof Zdziarski struct adf_uio_control_accel *accel;
67578ee8d1cSJulian Grajkowski struct adf_heartbeat *heartbeat;
676266b0663SKrzysztof Zdziarski struct adf_int_timer *int_timer;
67778ee8d1cSJulian Grajkowski struct adf_fw_versions fw_versions;
67878ee8d1cSJulian Grajkowski unsigned int autoreset_on_error;
67978ee8d1cSJulian Grajkowski struct adf_fw_counters_data *fw_counters_data;
68078ee8d1cSJulian Grajkowski struct sysctl_oid *debugfs_ae_config;
68178ee8d1cSJulian Grajkowski struct list_head crypto_list;
68278ee8d1cSJulian Grajkowski atomic_t *ras_counters;
68378ee8d1cSJulian Grajkowski unsigned long status;
68478ee8d1cSJulian Grajkowski atomic_t ref_count;
68578ee8d1cSJulian Grajkowski bus_dma_tag_t dma_tag;
68678ee8d1cSJulian Grajkowski struct sysctl_ctx_list sysctl_ctx;
68778ee8d1cSJulian Grajkowski struct sysctl_oid *ras_correctable;
68878ee8d1cSJulian Grajkowski struct sysctl_oid *ras_uncorrectable;
68978ee8d1cSJulian Grajkowski struct sysctl_oid *ras_fatal;
69078ee8d1cSJulian Grajkowski struct sysctl_oid *ras_reset;
69178ee8d1cSJulian Grajkowski struct sysctl_oid *pke_replay_dbgfile;
69278ee8d1cSJulian Grajkowski struct sysctl_oid *misc_error_dbgfile;
693c38bafeeSHareshx Sankar Raj struct sysctl_oid *fw_version_oid;
694c38bafeeSHareshx Sankar Raj struct sysctl_oid *mmp_version_oid;
695c38bafeeSHareshx Sankar Raj struct sysctl_oid *hw_version_oid;
696c38bafeeSHareshx Sankar Raj struct sysctl_oid *cnv_error_oid;
69778ee8d1cSJulian Grajkowski struct list_head list;
69878ee8d1cSJulian Grajkowski struct adf_accel_pci accel_pci_dev;
69978ee8d1cSJulian Grajkowski struct adf_accel_compat_manager *cm;
70078ee8d1cSJulian Grajkowski u8 compat_ver;
7015a8e5215SHareshx Sankar Raj #ifdef QAT_DISABLE_SAFE_DC_MODE
7025a8e5215SHareshx Sankar Raj struct sysctl_oid *safe_dc_mode;
7035a8e5215SHareshx Sankar Raj u8 disable_safe_dc_mode;
7045a8e5215SHareshx Sankar Raj #endif /* QAT_DISABLE_SAFE_DC_MODE */
70578ee8d1cSJulian Grajkowski union {
70678ee8d1cSJulian Grajkowski struct {
70778ee8d1cSJulian Grajkowski /* vf_info is non-zero when SR-IOV is init'ed */
70878ee8d1cSJulian Grajkowski struct adf_accel_vf_info *vf_info;
70978ee8d1cSJulian Grajkowski int num_vfs;
71078ee8d1cSJulian Grajkowski } pf;
71178ee8d1cSJulian Grajkowski struct {
712266b0663SKrzysztof Zdziarski bool irq_enabled;
71378ee8d1cSJulian Grajkowski struct resource *irq;
71478ee8d1cSJulian Grajkowski void *cookie;
71578ee8d1cSJulian Grajkowski struct task pf2vf_bh_tasklet;
71678ee8d1cSJulian Grajkowski struct mutex vf2pf_lock; /* protect CSR access */
717266b0663SKrzysztof Zdziarski struct completion msg_received;
718266b0663SKrzysztof Zdziarski struct pfvf_message
719266b0663SKrzysztof Zdziarski response; /* temp field holding pf2vf response */
720266b0663SKrzysztof Zdziarski enum ring_reset_result rpreset_sts;
721266b0663SKrzysztof Zdziarski struct mutex rpreset_lock; /* protect rpreset_sts */
72278ee8d1cSJulian Grajkowski struct pfvf_stats pfvf_counters;
723266b0663SKrzysztof Zdziarski u8 pf_compat_ver;
72478ee8d1cSJulian Grajkowski } vf;
72578ee8d1cSJulian Grajkowski } u1;
72678ee8d1cSJulian Grajkowski bool is_vf;
72778ee8d1cSJulian Grajkowski u32 accel_id;
72878ee8d1cSJulian Grajkowski void *lac_dev;
729ded037e6SHareshx Sankar Raj struct mutex lock; /* protect accel_dev during start/stop e.t.c */
73078ee8d1cSJulian Grajkowski };
73178ee8d1cSJulian Grajkowski #endif
732