xref: /freebsd/sys/dev/ppc/ppc.c (revision ff80967485d23d23b4992c1fa6f69bfe7110a57e)
167646539SMike Smith /*-
2ddd22fb7SNicolas Souchu  * Copyright (c) 1997-2000 Nicolas Souchu
3c264e80fSNicolas Souchu  * Copyright (c) 2001 Alcove - Nicolas Souchu
467646539SMike Smith  * All rights reserved.
567646539SMike Smith  *
667646539SMike Smith  * Redistribution and use in source and binary forms, with or without
767646539SMike Smith  * modification, are permitted provided that the following conditions
867646539SMike Smith  * are met:
967646539SMike Smith  * 1. Redistributions of source code must retain the above copyright
1067646539SMike Smith  *    notice, this list of conditions and the following disclaimer.
1167646539SMike Smith  * 2. Redistributions in binary form must reproduce the above copyright
1267646539SMike Smith  *    notice, this list of conditions and the following disclaimer in the
1367646539SMike Smith  *    documentation and/or other materials provided with the distribution.
1467646539SMike Smith  *
1567646539SMike Smith  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1667646539SMike Smith  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1767646539SMike Smith  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1867646539SMike Smith  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1967646539SMike Smith  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2067646539SMike Smith  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2167646539SMike Smith  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2267646539SMike Smith  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2367646539SMike Smith  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2467646539SMike Smith  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2567646539SMike Smith  * SUCH DAMAGE.
2667646539SMike Smith  */
2767646539SMike Smith 
288c9bbf48SDavid E. O'Brien #include <sys/cdefs.h>
298c9bbf48SDavid E. O'Brien __FBSDID("$FreeBSD$");
308c9bbf48SDavid E. O'Brien 
310f210c92SNicolas Souchu #include "opt_ppc.h"
320f210c92SNicolas Souchu 
3367646539SMike Smith #include <sys/param.h>
3467646539SMike Smith #include <sys/systm.h>
350f210c92SNicolas Souchu #include <sys/bus.h>
36ca3d3795SJohn Baldwin #include <sys/kernel.h>
37ca3d3795SJohn Baldwin #include <sys/interrupt.h>
38ca3d3795SJohn Baldwin #include <sys/module.h>
390f210c92SNicolas Souchu #include <sys/malloc.h>
40ca3d3795SJohn Baldwin #include <sys/proc.h>
4167646539SMike Smith 
420f210c92SNicolas Souchu #include <machine/bus.h>
430f210c92SNicolas Souchu #include <machine/resource.h>
440f210c92SNicolas Souchu #include <sys/rman.h>
4567646539SMike Smith 
46cea4d875SMarcel Moolenaar #ifdef __i386__
47cea4d875SMarcel Moolenaar #include <vm/vm.h>
48cea4d875SMarcel Moolenaar #include <vm/pmap.h>
49cea4d875SMarcel Moolenaar #include <machine/vmparam.h>
50cea4d875SMarcel Moolenaar #endif
5167646539SMike Smith 
5267646539SMike Smith #include <dev/ppbus/ppbconf.h>
5346f3ff79SMike Smith #include <dev/ppbus/ppb_msq.h>
5446f3ff79SMike Smith 
55a3732274SDoug Ambrisko #include <dev/ppc/ppcvar.h>
56a3732274SDoug Ambrisko #include <dev/ppc/ppcreg.h>
5767646539SMike Smith 
580f210c92SNicolas Souchu #include "ppbus_if.h"
59bc35c174SNicolas Souchu 
60a3732274SDoug Ambrisko static void ppcintr(void *arg);
61a3732274SDoug Ambrisko 
62cea4d875SMarcel Moolenaar #define	IO_LPTSIZE_EXTENDED	8	/* "Extended" LPT controllers */
63cea4d875SMarcel Moolenaar #define	IO_LPTSIZE_NORMAL	4	/* "Normal" LPT controllers */
64cea4d875SMarcel Moolenaar 
65bc35c174SNicolas Souchu #define LOG_PPC(function, ppc, string) \
66bc35c174SNicolas Souchu 		if (bootverbose) printf("%s: %s\n", function, string)
67bc35c174SNicolas Souchu 
68cea4d875SMarcel Moolenaar #if defined(__i386__) && defined(PC98)
69cea4d875SMarcel Moolenaar #define	PC98_IEEE_1284_DISABLE	0x100
70cea4d875SMarcel Moolenaar #define	PC98_IEEE_1284_PORT	0x140
71cea4d875SMarcel Moolenaar #endif
7267646539SMike Smith 
730f210c92SNicolas Souchu #define DEVTOSOFTC(dev) ((struct ppc_data *)device_get_softc(dev))
740f210c92SNicolas Souchu 
75a3732274SDoug Ambrisko devclass_t ppc_devclass;
76cea4d875SMarcel Moolenaar const char ppc_driver_name[] = "ppc";
7767646539SMike Smith 
780f210c92SNicolas Souchu static char *ppc_models[] = {
7946f3ff79SMike Smith 	"SMC-like", "SMC FDC37C665GT", "SMC FDC37C666GT", "PC87332", "PC87306",
806a5be862SDoug Rabson 	"82091AA", "Generic", "W83877F", "W83877AF", "Winbond", "PC87334",
81ac7ba926SDoug Rabson 	"SMC FDC37C935", "PC87303", 0
8267646539SMike Smith };
8367646539SMike Smith 
8446f3ff79SMike Smith /* list of available modes */
8546f3ff79SMike Smith static char *ppc_avms[] = {
8646f3ff79SMike Smith 	"COMPATIBLE", "NIBBLE-only", "PS2-only", "PS2/NIBBLE", "EPP-only",
8746f3ff79SMike Smith 	"EPP/NIBBLE", "EPP/PS2", "EPP/PS2/NIBBLE", "ECP-only",
8846f3ff79SMike Smith 	"ECP/NIBBLE", "ECP/PS2", "ECP/PS2/NIBBLE", "ECP/EPP",
8946f3ff79SMike Smith 	"ECP/EPP/NIBBLE", "ECP/EPP/PS2", "ECP/EPP/PS2/NIBBLE", 0
9046f3ff79SMike Smith };
9146f3ff79SMike Smith 
9246f3ff79SMike Smith /* list of current executing modes
9346f3ff79SMike Smith  * Note that few modes do not actually exist.
9446f3ff79SMike Smith  */
9567646539SMike Smith static char *ppc_modes[] = {
9646f3ff79SMike Smith 	"COMPATIBLE", "NIBBLE", "PS/2", "PS/2", "EPP",
9746f3ff79SMike Smith 	"EPP", "EPP", "EPP", "ECP",
9846f3ff79SMike Smith 	"ECP", "ECP+PS2", "ECP+PS2", "ECP+EPP",
9946f3ff79SMike Smith 	"ECP+EPP", "ECP+EPP", "ECP+EPP", 0
10067646539SMike Smith };
10167646539SMike Smith 
10267646539SMike Smith static char *ppc_epp_protocol[] = { " (EPP 1.9)", " (EPP 1.7)", 0 };
10367646539SMike Smith 
104d64d73c9SDoug Rabson #ifdef __i386__
10567646539SMike Smith /*
10667646539SMike Smith  * BIOS printer list - used by BIOS probe.
10767646539SMike Smith  */
10867646539SMike Smith #define	BIOS_PPC_PORTS	0x408
10967646539SMike Smith #define	BIOS_PORTS	(short *)(KERNBASE+BIOS_PPC_PORTS)
11067646539SMike Smith #define	BIOS_MAX_PPC	4
111d64d73c9SDoug Rabson #endif
11267646539SMike Smith 
11367646539SMike Smith /*
11467646539SMike Smith  * ppc_ecp_sync()		XXX
11567646539SMike Smith  */
116a3732274SDoug Ambrisko void
1170f210c92SNicolas Souchu ppc_ecp_sync(device_t dev) {
11867646539SMike Smith 
11967646539SMike Smith 	int i, r;
1200f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
12167646539SMike Smith 
122c264e80fSNicolas Souchu 	if (!(ppc->ppc_avm & PPB_ECP) && !(ppc->ppc_dtm & PPB_ECP))
123bc35c174SNicolas Souchu 		return;
124bc35c174SNicolas Souchu 
12567646539SMike Smith 	r = r_ecr(ppc);
126bc35c174SNicolas Souchu 	if ((r & 0xe0) != PPC_ECR_EPP)
12767646539SMike Smith 		return;
12867646539SMike Smith 
12967646539SMike Smith 	for (i = 0; i < 100; i++) {
13067646539SMike Smith 		r = r_ecr(ppc);
13167646539SMike Smith 		if (r & 0x1)
13267646539SMike Smith 			return;
13367646539SMike Smith 		DELAY(100);
13467646539SMike Smith 	}
13567646539SMike Smith 
136ae6b868aSJohn Baldwin 	device_printf(dev, "ECP sync failed as data still present in FIFO.\n");
13767646539SMike Smith 
13867646539SMike Smith 	return;
13967646539SMike Smith }
14067646539SMike Smith 
141bc35c174SNicolas Souchu /*
142bc35c174SNicolas Souchu  * ppc_detect_fifo()
143bc35c174SNicolas Souchu  *
144bc35c174SNicolas Souchu  * Detect parallel port FIFO
145bc35c174SNicolas Souchu  */
146bc35c174SNicolas Souchu static int
147bc35c174SNicolas Souchu ppc_detect_fifo(struct ppc_data *ppc)
14867646539SMike Smith {
149bc35c174SNicolas Souchu 	char ecr_sav;
150bc35c174SNicolas Souchu 	char ctr_sav, ctr, cc;
151bc35c174SNicolas Souchu 	short i;
15267646539SMike Smith 
153bc35c174SNicolas Souchu 	/* save registers */
154bc35c174SNicolas Souchu 	ecr_sav = r_ecr(ppc);
155bc35c174SNicolas Souchu 	ctr_sav = r_ctr(ppc);
156bc35c174SNicolas Souchu 
157bc35c174SNicolas Souchu 	/* enter ECP configuration mode, no interrupt, no DMA */
158bc35c174SNicolas Souchu 	w_ecr(ppc, 0xf4);
159bc35c174SNicolas Souchu 
160bc35c174SNicolas Souchu 	/* read PWord size - transfers in FIFO mode must be PWord aligned */
161bc35c174SNicolas Souchu 	ppc->ppc_pword = (r_cnfgA(ppc) & PPC_PWORD_MASK);
162bc35c174SNicolas Souchu 
163bc35c174SNicolas Souchu 	/* XXX 16 and 32 bits implementations not supported */
164bc35c174SNicolas Souchu 	if (ppc->ppc_pword != PPC_PWORD_8) {
1656e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "PWord not supported");
166bc35c174SNicolas Souchu 		goto error;
167bc35c174SNicolas Souchu 	}
168bc35c174SNicolas Souchu 
169bc35c174SNicolas Souchu 	w_ecr(ppc, 0x34);		/* byte mode, no interrupt, no DMA */
170bc35c174SNicolas Souchu 	ctr = r_ctr(ppc);
171bc35c174SNicolas Souchu 	w_ctr(ppc, ctr | PCD);		/* set direction to 1 */
172bc35c174SNicolas Souchu 
173bc35c174SNicolas Souchu 	/* enter ECP test mode, no interrupt, no DMA */
174bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd4);
175bc35c174SNicolas Souchu 
176bc35c174SNicolas Souchu 	/* flush the FIFO */
177bc35c174SNicolas Souchu 	for (i=0; i<1024; i++) {
178bc35c174SNicolas Souchu 		if (r_ecr(ppc) & PPC_FIFO_EMPTY)
179bc35c174SNicolas Souchu 			break;
180bc35c174SNicolas Souchu 		cc = r_fifo(ppc);
181bc35c174SNicolas Souchu 	}
182bc35c174SNicolas Souchu 
183bc35c174SNicolas Souchu 	if (i >= 1024) {
1846e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "can't flush FIFO");
185bc35c174SNicolas Souchu 		goto error;
186bc35c174SNicolas Souchu 	}
187bc35c174SNicolas Souchu 
188bc35c174SNicolas Souchu 	/* enable interrupts, no DMA */
189bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd0);
190bc35c174SNicolas Souchu 
191bc35c174SNicolas Souchu 	/* determine readIntrThreshold
192bc35c174SNicolas Souchu 	 * fill the FIFO until serviceIntr is set
193bc35c174SNicolas Souchu 	 */
194bc35c174SNicolas Souchu 	for (i=0; i<1024; i++) {
195bc35c174SNicolas Souchu 		w_fifo(ppc, (char)i);
196bc35c174SNicolas Souchu 		if (!ppc->ppc_rthr && (r_ecr(ppc) & PPC_SERVICE_INTR)) {
197bc35c174SNicolas Souchu 			/* readThreshold reached */
198bc35c174SNicolas Souchu 			ppc->ppc_rthr = i+1;
199bc35c174SNicolas Souchu 		}
200bc35c174SNicolas Souchu 		if (r_ecr(ppc) & PPC_FIFO_FULL) {
201bc35c174SNicolas Souchu 			ppc->ppc_fifo = i+1;
202bc35c174SNicolas Souchu 			break;
203bc35c174SNicolas Souchu 		}
204bc35c174SNicolas Souchu 	}
205bc35c174SNicolas Souchu 
206bc35c174SNicolas Souchu 	if (i >= 1024) {
2076e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "can't fill FIFO");
208bc35c174SNicolas Souchu 		goto error;
209bc35c174SNicolas Souchu 	}
210bc35c174SNicolas Souchu 
211bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd4);		/* test mode, no interrupt, no DMA */
212bc35c174SNicolas Souchu 	w_ctr(ppc, ctr & ~PCD);		/* set direction to 0 */
213bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd0);		/* enable interrupts */
214bc35c174SNicolas Souchu 
215bc35c174SNicolas Souchu 	/* determine writeIntrThreshold
216bc35c174SNicolas Souchu 	 * empty the FIFO until serviceIntr is set
217bc35c174SNicolas Souchu 	 */
218bc35c174SNicolas Souchu 	for (i=ppc->ppc_fifo; i>0; i--) {
219bc35c174SNicolas Souchu 		if (r_fifo(ppc) != (char)(ppc->ppc_fifo-i)) {
2206e551fb6SDavid E. O'Brien 			LOG_PPC(__func__, ppc, "invalid data in FIFO");
221bc35c174SNicolas Souchu 			goto error;
222bc35c174SNicolas Souchu 		}
223bc35c174SNicolas Souchu 		if (r_ecr(ppc) & PPC_SERVICE_INTR) {
224bc35c174SNicolas Souchu 			/* writeIntrThreshold reached */
225bc35c174SNicolas Souchu 			ppc->ppc_wthr = ppc->ppc_fifo - i+1;
226bc35c174SNicolas Souchu 		}
227bc35c174SNicolas Souchu 		/* if FIFO empty before the last byte, error */
228bc35c174SNicolas Souchu 		if (i>1 && (r_ecr(ppc) & PPC_FIFO_EMPTY)) {
2296e551fb6SDavid E. O'Brien 			LOG_PPC(__func__, ppc, "data lost in FIFO");
230bc35c174SNicolas Souchu 			goto error;
231bc35c174SNicolas Souchu 		}
232bc35c174SNicolas Souchu 	}
233bc35c174SNicolas Souchu 
234bc35c174SNicolas Souchu 	/* FIFO must be empty after the last byte */
235bc35c174SNicolas Souchu 	if (!(r_ecr(ppc) & PPC_FIFO_EMPTY)) {
2366e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "can't empty the FIFO");
237bc35c174SNicolas Souchu 		goto error;
238bc35c174SNicolas Souchu 	}
239bc35c174SNicolas Souchu 
240bc35c174SNicolas Souchu 	w_ctr(ppc, ctr_sav);
241bc35c174SNicolas Souchu 	w_ecr(ppc, ecr_sav);
242bc35c174SNicolas Souchu 
243bc35c174SNicolas Souchu 	return (0);
244bc35c174SNicolas Souchu 
245bc35c174SNicolas Souchu error:
246bc35c174SNicolas Souchu 	w_ctr(ppc, ctr_sav);
247bc35c174SNicolas Souchu 	w_ecr(ppc, ecr_sav);
248bc35c174SNicolas Souchu 
249bc35c174SNicolas Souchu 	return (EINVAL);
25067646539SMike Smith }
25167646539SMike Smith 
25246f3ff79SMike Smith static int
25346f3ff79SMike Smith ppc_detect_port(struct ppc_data *ppc)
25446f3ff79SMike Smith {
25546f3ff79SMike Smith 
25646f3ff79SMike Smith 	w_ctr(ppc, 0x0c);	/* To avoid missing PS2 ports */
25746f3ff79SMike Smith 	w_dtr(ppc, 0xaa);
258a7006f89SNicolas Souchu 	if (r_dtr(ppc) != 0xaa)
25946f3ff79SMike Smith 		return (0);
26046f3ff79SMike Smith 
26146f3ff79SMike Smith 	return (1);
26246f3ff79SMike Smith }
26346f3ff79SMike Smith 
26467646539SMike Smith /*
2650f210c92SNicolas Souchu  * EPP timeout, according to the PC87332 manual
2660f210c92SNicolas Souchu  * Semantics of clearing EPP timeout bit.
2670f210c92SNicolas Souchu  * PC87332	- reading SPP_STR does it...
2680f210c92SNicolas Souchu  * SMC		- write 1 to EPP timeout bit			XXX
2690f210c92SNicolas Souchu  * Others	- (?) write 0 to EPP timeout bit
2700f210c92SNicolas Souchu  */
2710f210c92SNicolas Souchu static void
2720f210c92SNicolas Souchu ppc_reset_epp_timeout(struct ppc_data *ppc)
2730f210c92SNicolas Souchu {
2740f210c92SNicolas Souchu 	register char r;
2750f210c92SNicolas Souchu 
2760f210c92SNicolas Souchu 	r = r_str(ppc);
2770f210c92SNicolas Souchu 	w_str(ppc, r | 0x1);
2780f210c92SNicolas Souchu 	w_str(ppc, r & 0xfe);
2790f210c92SNicolas Souchu 
2800f210c92SNicolas Souchu 	return;
2810f210c92SNicolas Souchu }
2820f210c92SNicolas Souchu 
2830f210c92SNicolas Souchu static int
2840f210c92SNicolas Souchu ppc_check_epp_timeout(struct ppc_data *ppc)
2850f210c92SNicolas Souchu {
2860f210c92SNicolas Souchu 	ppc_reset_epp_timeout(ppc);
2870f210c92SNicolas Souchu 
2880f210c92SNicolas Souchu 	return (!(r_str(ppc) & TIMEOUT));
2890f210c92SNicolas Souchu }
2900f210c92SNicolas Souchu 
2910f210c92SNicolas Souchu /*
2920f210c92SNicolas Souchu  * Configure current operating mode
2930f210c92SNicolas Souchu  */
2940f210c92SNicolas Souchu static int
2950f210c92SNicolas Souchu ppc_generic_setmode(struct ppc_data *ppc, int mode)
2960f210c92SNicolas Souchu {
2970f210c92SNicolas Souchu 	u_char ecr = 0;
2980f210c92SNicolas Souchu 
2990f210c92SNicolas Souchu 	/* check if mode is available */
3000f210c92SNicolas Souchu 	if (mode && !(ppc->ppc_avm & mode))
3010f210c92SNicolas Souchu 		return (EINVAL);
3020f210c92SNicolas Souchu 
3030f210c92SNicolas Souchu 	/* if ECP mode, configure ecr register */
304c264e80fSNicolas Souchu 	if ((ppc->ppc_avm & PPB_ECP) || (ppc->ppc_dtm & PPB_ECP)) {
3050f210c92SNicolas Souchu 		/* return to byte mode (keeping direction bit),
3060f210c92SNicolas Souchu 		 * no interrupt, no DMA to be able to change to
3070f210c92SNicolas Souchu 		 * ECP
3080f210c92SNicolas Souchu 		 */
3090f210c92SNicolas Souchu 		w_ecr(ppc, PPC_ECR_RESET);
3100f210c92SNicolas Souchu 		ecr = PPC_DISABLE_INTR;
3110f210c92SNicolas Souchu 
3120f210c92SNicolas Souchu 		if (mode & PPB_EPP)
3130f210c92SNicolas Souchu 			return (EINVAL);
3140f210c92SNicolas Souchu 		else if (mode & PPB_ECP)
3150f210c92SNicolas Souchu 			/* select ECP mode */
3160f210c92SNicolas Souchu 			ecr |= PPC_ECR_ECP;
3170f210c92SNicolas Souchu 		else if (mode & PPB_PS2)
3180f210c92SNicolas Souchu 			/* select PS2 mode with ECP */
3190f210c92SNicolas Souchu 			ecr |= PPC_ECR_PS2;
3200f210c92SNicolas Souchu 		else
3210f210c92SNicolas Souchu 			/* select COMPATIBLE/NIBBLE mode */
3220f210c92SNicolas Souchu 			ecr |= PPC_ECR_STD;
3230f210c92SNicolas Souchu 
3240f210c92SNicolas Souchu 		w_ecr(ppc, ecr);
3250f210c92SNicolas Souchu 	}
3260f210c92SNicolas Souchu 
3270f210c92SNicolas Souchu 	ppc->ppc_mode = mode;
3280f210c92SNicolas Souchu 
3290f210c92SNicolas Souchu 	return (0);
3300f210c92SNicolas Souchu }
3310f210c92SNicolas Souchu 
3320f210c92SNicolas Souchu /*
3330f210c92SNicolas Souchu  * The ppc driver is free to choose options like FIFO or DMA
3340f210c92SNicolas Souchu  * if ECP mode is available.
3350f210c92SNicolas Souchu  *
3360f210c92SNicolas Souchu  * The 'RAW' option allows the upper drivers to force the ppc mode
3370f210c92SNicolas Souchu  * even with FIFO, DMA available.
3380f210c92SNicolas Souchu  */
3390f210c92SNicolas Souchu static int
3400f210c92SNicolas Souchu ppc_smclike_setmode(struct ppc_data *ppc, int mode)
3410f210c92SNicolas Souchu {
3420f210c92SNicolas Souchu 	u_char ecr = 0;
3430f210c92SNicolas Souchu 
3440f210c92SNicolas Souchu 	/* check if mode is available */
3450f210c92SNicolas Souchu 	if (mode && !(ppc->ppc_avm & mode))
3460f210c92SNicolas Souchu 		return (EINVAL);
3470f210c92SNicolas Souchu 
3480f210c92SNicolas Souchu 	/* if ECP mode, configure ecr register */
349c264e80fSNicolas Souchu 	if ((ppc->ppc_avm & PPB_ECP) || (ppc->ppc_dtm & PPB_ECP)) {
3500f210c92SNicolas Souchu 		/* return to byte mode (keeping direction bit),
3510f210c92SNicolas Souchu 		 * no interrupt, no DMA to be able to change to
3520f210c92SNicolas Souchu 		 * ECP or EPP mode
3530f210c92SNicolas Souchu 		 */
3540f210c92SNicolas Souchu 		w_ecr(ppc, PPC_ECR_RESET);
3550f210c92SNicolas Souchu 		ecr = PPC_DISABLE_INTR;
3560f210c92SNicolas Souchu 
3570f210c92SNicolas Souchu 		if (mode & PPB_EPP)
3580f210c92SNicolas Souchu 			/* select EPP mode */
3590f210c92SNicolas Souchu 			ecr |= PPC_ECR_EPP;
3600f210c92SNicolas Souchu 		else if (mode & PPB_ECP)
3610f210c92SNicolas Souchu 			/* select ECP mode */
3620f210c92SNicolas Souchu 			ecr |= PPC_ECR_ECP;
3630f210c92SNicolas Souchu 		else if (mode & PPB_PS2)
3640f210c92SNicolas Souchu 			/* select PS2 mode with ECP */
3650f210c92SNicolas Souchu 			ecr |= PPC_ECR_PS2;
3660f210c92SNicolas Souchu 		else
3670f210c92SNicolas Souchu 			/* select COMPATIBLE/NIBBLE mode */
3680f210c92SNicolas Souchu 			ecr |= PPC_ECR_STD;
3690f210c92SNicolas Souchu 
3700f210c92SNicolas Souchu 		w_ecr(ppc, ecr);
3710f210c92SNicolas Souchu 	}
3720f210c92SNicolas Souchu 
3730f210c92SNicolas Souchu 	ppc->ppc_mode = mode;
3740f210c92SNicolas Souchu 
3750f210c92SNicolas Souchu 	return (0);
3760f210c92SNicolas Souchu }
3770f210c92SNicolas Souchu 
3780f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
3790f210c92SNicolas Souchu /*
38067646539SMike Smith  * ppc_pc873xx_detect
38167646539SMike Smith  *
38267646539SMike Smith  * Probe for a Natsemi PC873xx-family part.
38367646539SMike Smith  *
38467646539SMike Smith  * References in this function are to the National Semiconductor
38567646539SMike Smith  * PC87332 datasheet TL/C/11930, May 1995 revision.
38667646539SMike Smith  */
38767646539SMike Smith static int pc873xx_basetab[] = {0x0398, 0x026e, 0x015c, 0x002e, 0};
38867646539SMike Smith static int pc873xx_porttab[] = {0x0378, 0x03bc, 0x0278, 0};
389af548787SNicolas Souchu static int pc873xx_irqtab[] = {5, 7, 5, 0};
390af548787SNicolas Souchu 
391af548787SNicolas Souchu static int pc873xx_regstab[] = {
392af548787SNicolas Souchu 	PC873_FER, PC873_FAR, PC873_PTR,
393af548787SNicolas Souchu 	PC873_FCR, PC873_PCR, PC873_PMC,
394af548787SNicolas Souchu 	PC873_TUP, PC873_SID, PC873_PNP0,
395af548787SNicolas Souchu 	PC873_PNP1, PC873_LPTBA, -1
396af548787SNicolas Souchu };
397af548787SNicolas Souchu 
398af548787SNicolas Souchu static char *pc873xx_rnametab[] = {
399af548787SNicolas Souchu 	"FER", "FAR", "PTR", "FCR", "PCR",
400af548787SNicolas Souchu 	"PMC", "TUP", "SID", "PNP0", "PNP1",
401af548787SNicolas Souchu 	"LPTBA", NULL
402af548787SNicolas Souchu };
40367646539SMike Smith 
40467646539SMike Smith static int
40546f3ff79SMike Smith ppc_pc873xx_detect(struct ppc_data *ppc, int chipset_mode)	/* XXX mode never forced */
40667646539SMike Smith {
40767646539SMike Smith     static int	index = 0;
408f1d19042SArchie Cobbs     int		idport, irq;
409af548787SNicolas Souchu     int		ptr, pcr, val, i;
41067646539SMike Smith 
41167646539SMike Smith     while ((idport = pc873xx_basetab[index++])) {
41267646539SMike Smith 
41367646539SMike Smith 	/* XXX should check first to see if this location is already claimed */
41467646539SMike Smith 
41567646539SMike Smith 	/*
416af548787SNicolas Souchu 	 * Pull the 873xx through the power-on ID cycle (2.2,1.).
417af548787SNicolas Souchu 	 * We can't use this to locate the chip as it may already have
418af548787SNicolas Souchu 	 * been used by the BIOS.
41967646539SMike Smith 	 */
420af548787SNicolas Souchu 	(void)inb(idport); (void)inb(idport);
421af548787SNicolas Souchu 	(void)inb(idport); (void)inb(idport);
42267646539SMike Smith 
42367646539SMike Smith 	/*
42467646539SMike Smith 	 * Read the SID byte.  Possible values are :
42567646539SMike Smith 	 *
426af548787SNicolas Souchu 	 * 01010xxx	PC87334
42767646539SMike Smith 	 * 0001xxxx	PC87332
42867646539SMike Smith 	 * 01110xxx	PC87306
429ac7ba926SDoug Rabson 	 * 00110xxx	PC87303
43067646539SMike Smith 	 */
43167646539SMike Smith 	outb(idport, PC873_SID);
43267646539SMike Smith 	val = inb(idport + 1);
43367646539SMike Smith 	if ((val & 0xf0) == 0x10) {
4340f210c92SNicolas Souchu 	    ppc->ppc_model = NS_PC87332;
43567646539SMike Smith 	} else if ((val & 0xf8) == 0x70) {
4360f210c92SNicolas Souchu 	    ppc->ppc_model = NS_PC87306;
437af548787SNicolas Souchu 	} else if ((val & 0xf8) == 0x50) {
4380f210c92SNicolas Souchu 	    ppc->ppc_model = NS_PC87334;
439ac7ba926SDoug Rabson 	} else if ((val & 0xf8) == 0x40) { /* Should be 0x30 by the
440ac7ba926SDoug Rabson 					      documentation, but probing
441ac7ba926SDoug Rabson 					      yielded 0x40... */
442ac7ba926SDoug Rabson 	    ppc->ppc_model = NS_PC87303;
44367646539SMike Smith 	} else {
44467646539SMike Smith 	    if (bootverbose && (val != 0xff))
44567646539SMike Smith 		printf("PC873xx probe at 0x%x got unknown ID 0x%x\n", idport, val);
44667646539SMike Smith 	    continue ;		/* not recognised */
44767646539SMike Smith 	}
44867646539SMike Smith 
449af548787SNicolas Souchu 	/* print registers */
450af548787SNicolas Souchu 	if (bootverbose) {
451af548787SNicolas Souchu 		printf("PC873xx");
452af548787SNicolas Souchu 		for (i=0; pc873xx_regstab[i] != -1; i++) {
453af548787SNicolas Souchu 			outb(idport, pc873xx_regstab[i]);
454af548787SNicolas Souchu 			printf(" %s=0x%x", pc873xx_rnametab[i],
455af548787SNicolas Souchu 						inb(idport + 1) & 0xff);
456af548787SNicolas Souchu 		}
457af548787SNicolas Souchu 		printf("\n");
458af548787SNicolas Souchu 	}
459af548787SNicolas Souchu 
46067646539SMike Smith 	/*
46167646539SMike Smith 	 * We think we have one.  Is it enabled and where we want it to be?
46267646539SMike Smith 	 */
46367646539SMike Smith 	outb(idport, PC873_FER);
46467646539SMike Smith 	val = inb(idport + 1);
46567646539SMike Smith 	if (!(val & PC873_PPENABLE)) {
46667646539SMike Smith 	    if (bootverbose)
46767646539SMike Smith 		printf("PC873xx parallel port disabled\n");
46867646539SMike Smith 	    continue;
46967646539SMike Smith 	}
47067646539SMike Smith 	outb(idport, PC873_FAR);
471ac7ba926SDoug Rabson 	val = inb(idport + 1);
47267646539SMike Smith 	/* XXX we should create a driver instance for every port found */
473ac7ba926SDoug Rabson 	if (pc873xx_porttab[val & 0x3] != ppc->ppc_base) {
474ac7ba926SDoug Rabson 
475ac7ba926SDoug Rabson 	    /* First try to change the port address to that requested... */
476ac7ba926SDoug Rabson 
477ac7ba926SDoug Rabson 	    switch(ppc->ppc_base) {
478ac7ba926SDoug Rabson 		case 0x378:
479ac7ba926SDoug Rabson 		val &= 0xfc;
480ac7ba926SDoug Rabson 		break;
481ac7ba926SDoug Rabson 
482ac7ba926SDoug Rabson 		case 0x3bc:
483ac7ba926SDoug Rabson 		val &= 0xfd;
484ac7ba926SDoug Rabson 		break;
485ac7ba926SDoug Rabson 
486ac7ba926SDoug Rabson 		case 0x278:
487ac7ba926SDoug Rabson 		val &= 0xfe;
488ac7ba926SDoug Rabson 		break;
489ac7ba926SDoug Rabson 
490ac7ba926SDoug Rabson 		default:
491ac7ba926SDoug Rabson 		val &= 0xfd;
492ac7ba926SDoug Rabson 		break;
493ac7ba926SDoug Rabson 	    }
494ac7ba926SDoug Rabson 
495ac7ba926SDoug Rabson 	    outb(idport, PC873_FAR);
496ac7ba926SDoug Rabson 	    outb(idport + 1, val);
497ac7ba926SDoug Rabson 	    outb(idport + 1, val);
498ac7ba926SDoug Rabson 
499ac7ba926SDoug Rabson 	    /* Check for success by reading back the value we supposedly
500ac7ba926SDoug Rabson 	       wrote and comparing...*/
501ac7ba926SDoug Rabson 
502ac7ba926SDoug Rabson 	    outb(idport, PC873_FAR);
503ac7ba926SDoug Rabson 	    val = inb(idport + 1) & 0x3;
504ac7ba926SDoug Rabson 
505ac7ba926SDoug Rabson 	    /* If we fail, report the failure... */
506ac7ba926SDoug Rabson 
50767646539SMike Smith 	    if (pc873xx_porttab[val] != ppc->ppc_base) {
50867646539SMike Smith  		if (bootverbose)
50967646539SMike Smith 	  	    printf("PC873xx at 0x%x not for driver at port 0x%x\n",
51067646539SMike Smith 			   pc873xx_porttab[val], ppc->ppc_base);
511ac7ba926SDoug Rabson 	    }
51267646539SMike Smith 	    continue;
51367646539SMike Smith 	}
51467646539SMike Smith 
51567646539SMike Smith 	outb(idport, PC873_PTR);
516af548787SNicolas Souchu         ptr = inb(idport + 1);
517af548787SNicolas Souchu 
518af548787SNicolas Souchu 	/* get irq settings */
519af548787SNicolas Souchu 	if (ppc->ppc_base == 0x378)
520af548787SNicolas Souchu 		irq = (ptr & PC873_LPTBIRQ7) ? 7 : 5;
521af548787SNicolas Souchu 	else
522af548787SNicolas Souchu 		irq = pc873xx_irqtab[val];
523af548787SNicolas Souchu 
52467646539SMike Smith 	if (bootverbose)
525af548787SNicolas Souchu 		printf("PC873xx irq %d at 0x%x\n", irq, ppc->ppc_base);
52667646539SMike Smith 
527af548787SNicolas Souchu 	/*
528af548787SNicolas Souchu 	 * Check if irq settings are correct
529af548787SNicolas Souchu 	 */
530af548787SNicolas Souchu 	if (irq != ppc->ppc_irq) {
531af548787SNicolas Souchu 		/*
532af548787SNicolas Souchu 		 * If the chipset is not locked and base address is 0x378,
533af548787SNicolas Souchu 		 * we have another chance
534af548787SNicolas Souchu 		 */
535af548787SNicolas Souchu 		if (ppc->ppc_base == 0x378 && !(ptr & PC873_CFGLOCK)) {
536af548787SNicolas Souchu 			if (ppc->ppc_irq == 7) {
537af548787SNicolas Souchu 				outb(idport + 1, (ptr | PC873_LPTBIRQ7));
538af548787SNicolas Souchu 				outb(idport + 1, (ptr | PC873_LPTBIRQ7));
539af548787SNicolas Souchu 			} else {
540af548787SNicolas Souchu 				outb(idport + 1, (ptr & ~PC873_LPTBIRQ7));
541af548787SNicolas Souchu 				outb(idport + 1, (ptr & ~PC873_LPTBIRQ7));
54267646539SMike Smith 			}
543af548787SNicolas Souchu 			if (bootverbose)
544af548787SNicolas Souchu 			   printf("PC873xx irq set to %d\n", ppc->ppc_irq);
545af548787SNicolas Souchu 		} else {
546af548787SNicolas Souchu 			if (bootverbose)
547af548787SNicolas Souchu 			   printf("PC873xx sorry, can't change irq setting\n");
54867646539SMike Smith 		}
54967646539SMike Smith 	} else {
55067646539SMike Smith 		if (bootverbose)
551af548787SNicolas Souchu 			printf("PC873xx irq settings are correct\n");
55267646539SMike Smith 	}
55367646539SMike Smith 
55467646539SMike Smith 	outb(idport, PC873_PCR);
555af548787SNicolas Souchu 	pcr = inb(idport + 1);
556af548787SNicolas Souchu 
557af548787SNicolas Souchu 	if ((ptr & PC873_CFGLOCK) || !chipset_mode) {
558af548787SNicolas Souchu 	    if (bootverbose)
559af548787SNicolas Souchu 		printf("PC873xx %s", (ptr & PC873_CFGLOCK)?"locked":"unlocked");
560af548787SNicolas Souchu 
561af548787SNicolas Souchu 	    ppc->ppc_avm |= PPB_NIBBLE;
562af548787SNicolas Souchu 	    if (bootverbose)
563af548787SNicolas Souchu 		printf(", NIBBLE");
564af548787SNicolas Souchu 
565af548787SNicolas Souchu 	    if (pcr & PC873_EPPEN) {
566af548787SNicolas Souchu 	        ppc->ppc_avm |= PPB_EPP;
567af548787SNicolas Souchu 
568af548787SNicolas Souchu 		if (bootverbose)
569af548787SNicolas Souchu 			printf(", EPP");
570af548787SNicolas Souchu 
571af548787SNicolas Souchu 		if (pcr & PC873_EPP19)
572af548787SNicolas Souchu 			ppc->ppc_epp = EPP_1_9;
573af548787SNicolas Souchu 		else
574af548787SNicolas Souchu 			ppc->ppc_epp = EPP_1_7;
575af548787SNicolas Souchu 
5760f210c92SNicolas Souchu 		if ((ppc->ppc_model == NS_PC87332) && bootverbose) {
577af548787SNicolas Souchu 			outb(idport, PC873_PTR);
578af548787SNicolas Souchu 			ptr = inb(idport + 1);
579af548787SNicolas Souchu 			if (ptr & PC873_EPPRDIR)
580af548787SNicolas Souchu 				printf(", Regular mode");
581af548787SNicolas Souchu 			else
582af548787SNicolas Souchu 				printf(", Automatic mode");
583af548787SNicolas Souchu 		}
584af548787SNicolas Souchu 	    } else if (pcr & PC873_ECPEN) {
585af548787SNicolas Souchu 		ppc->ppc_avm |= PPB_ECP;
586af548787SNicolas Souchu 		if (bootverbose)
587af548787SNicolas Souchu 			printf(", ECP");
588af548787SNicolas Souchu 
589af548787SNicolas Souchu 		if (pcr & PC873_ECPCLK)	{		/* XXX */
590af548787SNicolas Souchu 			ppc->ppc_avm |= PPB_PS2;
591af548787SNicolas Souchu 			if (bootverbose)
592af548787SNicolas Souchu 				printf(", PS/2");
593af548787SNicolas Souchu 		}
594af548787SNicolas Souchu 	    } else {
595af548787SNicolas Souchu 		outb(idport, PC873_PTR);
596af548787SNicolas Souchu 		ptr = inb(idport + 1);
597af548787SNicolas Souchu 		if (ptr & PC873_EXTENDED) {
598af548787SNicolas Souchu 			ppc->ppc_avm |= PPB_SPP;
599af548787SNicolas Souchu                         if (bootverbose)
600af548787SNicolas Souchu                                 printf(", SPP");
601af548787SNicolas Souchu 		}
602af548787SNicolas Souchu 	    }
603af548787SNicolas Souchu 	} else {
604af548787SNicolas Souchu 		if (bootverbose)
605af548787SNicolas Souchu 			printf("PC873xx unlocked");
606af548787SNicolas Souchu 
607af548787SNicolas Souchu 		if (chipset_mode & PPB_ECP) {
608af548787SNicolas Souchu 			if ((chipset_mode & PPB_EPP) && bootverbose)
609af548787SNicolas Souchu 				printf(", ECP+EPP not supported");
610af548787SNicolas Souchu 
611af548787SNicolas Souchu 			pcr &= ~PC873_EPPEN;
612af548787SNicolas Souchu 			pcr |= (PC873_ECPEN | PC873_ECPCLK);	/* XXX */
613af548787SNicolas Souchu 			outb(idport + 1, pcr);
614af548787SNicolas Souchu 			outb(idport + 1, pcr);
615af548787SNicolas Souchu 
616af548787SNicolas Souchu 			if (bootverbose)
617af548787SNicolas Souchu 				printf(", ECP");
618af548787SNicolas Souchu 
619af548787SNicolas Souchu 		} else if (chipset_mode & PPB_EPP) {
620af548787SNicolas Souchu 			pcr &= ~(PC873_ECPEN | PC873_ECPCLK);
621af548787SNicolas Souchu 			pcr |= (PC873_EPPEN | PC873_EPP19);
622af548787SNicolas Souchu 			outb(idport + 1, pcr);
623af548787SNicolas Souchu 			outb(idport + 1, pcr);
624af548787SNicolas Souchu 
625af548787SNicolas Souchu 			ppc->ppc_epp = EPP_1_9;			/* XXX */
626af548787SNicolas Souchu 
627af548787SNicolas Souchu 			if (bootverbose)
628af548787SNicolas Souchu 				printf(", EPP1.9");
62967646539SMike Smith 
63067646539SMike Smith 			/* enable automatic direction turnover */
6310f210c92SNicolas Souchu 			if (ppc->ppc_model == NS_PC87332) {
63267646539SMike Smith 				outb(idport, PC873_PTR);
633af548787SNicolas Souchu 				ptr = inb(idport + 1);
634af548787SNicolas Souchu 				ptr &= ~PC873_EPPRDIR;
635af548787SNicolas Souchu 				outb(idport + 1, ptr);
636af548787SNicolas Souchu 				outb(idport + 1, ptr);
63767646539SMike Smith 
63867646539SMike Smith 				if (bootverbose)
639af548787SNicolas Souchu 					printf(", Automatic mode");
64067646539SMike Smith 			}
641af548787SNicolas Souchu 		} else {
642af548787SNicolas Souchu 			pcr &= ~(PC873_ECPEN | PC873_ECPCLK | PC873_EPPEN);
643af548787SNicolas Souchu 			outb(idport + 1, pcr);
644af548787SNicolas Souchu 			outb(idport + 1, pcr);
645af548787SNicolas Souchu 
646af548787SNicolas Souchu 			/* configure extended bit in PTR */
647af548787SNicolas Souchu 			outb(idport, PC873_PTR);
648af548787SNicolas Souchu 			ptr = inb(idport + 1);
649af548787SNicolas Souchu 
650af548787SNicolas Souchu 			if (chipset_mode & PPB_PS2) {
651af548787SNicolas Souchu 				ptr |= PC873_EXTENDED;
652af548787SNicolas Souchu 
653af548787SNicolas Souchu 				if (bootverbose)
654af548787SNicolas Souchu 					printf(", PS/2");
655af548787SNicolas Souchu 
656af548787SNicolas Souchu 			} else {
657af548787SNicolas Souchu 				/* default to NIBBLE mode */
658af548787SNicolas Souchu 				ptr &= ~PC873_EXTENDED;
659af548787SNicolas Souchu 
660af548787SNicolas Souchu 				if (bootverbose)
661af548787SNicolas Souchu 					printf(", NIBBLE");
66267646539SMike Smith 			}
663af548787SNicolas Souchu 			outb(idport + 1, ptr);
664af548787SNicolas Souchu 			outb(idport + 1, ptr);
665af548787SNicolas Souchu 		}
666af548787SNicolas Souchu 
667af548787SNicolas Souchu 		ppc->ppc_avm = chipset_mode;
668af548787SNicolas Souchu 	}
669af548787SNicolas Souchu 
670af548787SNicolas Souchu 	if (bootverbose)
671af548787SNicolas Souchu 		printf("\n");
672af548787SNicolas Souchu 
6730f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
6740f210c92SNicolas Souchu 	ppc_generic_setmode(ppc, chipset_mode);
67546f3ff79SMike Smith 
67646f3ff79SMike Smith 	return(chipset_mode);
67767646539SMike Smith     }
67846f3ff79SMike Smith     return(-1);
67967646539SMike Smith }
68067646539SMike Smith 
68167646539SMike Smith /*
68267646539SMike Smith  * ppc_smc37c66xgt_detect
68367646539SMike Smith  *
68467646539SMike Smith  * SMC FDC37C66xGT configuration.
68567646539SMike Smith  */
68667646539SMike Smith static int
68746f3ff79SMike Smith ppc_smc37c66xgt_detect(struct ppc_data *ppc, int chipset_mode)
68867646539SMike Smith {
68967646539SMike Smith 	int s, i;
690c9ab0738SNicolas Souchu 	u_char r;
69167646539SMike Smith 	int type = -1;
69267646539SMike Smith 	int csr = SMC66x_CSR;	/* initial value is 0x3F0 */
69367646539SMike Smith 
69467646539SMike Smith 	int port_address[] = { -1 /* disabled */ , 0x3bc, 0x378, 0x278 };
69567646539SMike Smith 
69667646539SMike Smith 
69767646539SMike Smith #define cio csr+1	/* config IO port is either 0x3F1 or 0x371 */
69867646539SMike Smith 
69967646539SMike Smith 	/*
70067646539SMike Smith 	 * Detection: enter configuration mode and read CRD register.
70167646539SMike Smith 	 */
70267646539SMike Smith 
70367646539SMike Smith 	s = splhigh();
70467646539SMike Smith 	outb(csr, SMC665_iCODE);
70567646539SMike Smith 	outb(csr, SMC665_iCODE);
70667646539SMike Smith 	splx(s);
70767646539SMike Smith 
70867646539SMike Smith 	outb(csr, 0xd);
70967646539SMike Smith 	if (inb(cio) == 0x65) {
71067646539SMike Smith 		type = SMC_37C665GT;
71167646539SMike Smith 		goto config;
71267646539SMike Smith 	}
71367646539SMike Smith 
71467646539SMike Smith 	for (i = 0; i < 2; i++) {
71567646539SMike Smith 		s = splhigh();
71667646539SMike Smith 		outb(csr, SMC666_iCODE);
71767646539SMike Smith 		outb(csr, SMC666_iCODE);
71867646539SMike Smith 		splx(s);
71967646539SMike Smith 
72067646539SMike Smith 		outb(csr, 0xd);
72167646539SMike Smith 		if (inb(cio) == 0x66) {
72267646539SMike Smith 			type = SMC_37C666GT;
72367646539SMike Smith 			break;
72467646539SMike Smith 		}
72567646539SMike Smith 
72667646539SMike Smith 		/* Another chance, CSR may be hard-configured to be at 0x370 */
72767646539SMike Smith 		csr = SMC666_CSR;
72867646539SMike Smith 	}
72967646539SMike Smith 
73067646539SMike Smith config:
73167646539SMike Smith 	/*
73267646539SMike Smith 	 * If chipset not found, do not continue.
73367646539SMike Smith 	 */
73467646539SMike Smith 	if (type == -1)
73546f3ff79SMike Smith 		return (-1);
73667646539SMike Smith 
73767646539SMike Smith 	/* select CR1 */
73867646539SMike Smith 	outb(csr, 0x1);
73967646539SMike Smith 
74067646539SMike Smith 	/* read the port's address: bits 0 and 1 of CR1 */
74167646539SMike Smith 	r = inb(cio) & SMC_CR1_ADDR;
742c9ab0738SNicolas Souchu 	if (port_address[(int)r] != ppc->ppc_base)
74346f3ff79SMike Smith 		return (-1);
74467646539SMike Smith 
7450f210c92SNicolas Souchu 	ppc->ppc_model = type;
74667646539SMike Smith 
74767646539SMike Smith 	/*
74867646539SMike Smith 	 * CR1 and CR4 registers bits 3 and 0/1 for mode configuration
74946f3ff79SMike Smith 	 * If SPP mode is detected, try to set ECP+EPP mode
75067646539SMike Smith 	 */
75167646539SMike Smith 
75246f3ff79SMike Smith 	if (bootverbose) {
75346f3ff79SMike Smith 		outb(csr, 0x1);
754ff809674SJohn Baldwin 		device_printf(ppc->ppc_dev, "SMC registers CR1=0x%x",
755ff809674SJohn Baldwin 		    inb(cio) & 0xff);
75646f3ff79SMike Smith 
75746f3ff79SMike Smith 		outb(csr, 0x4);
75846f3ff79SMike Smith 		printf(" CR4=0x%x", inb(cio) & 0xff);
75946f3ff79SMike Smith 	}
76046f3ff79SMike Smith 
76146f3ff79SMike Smith 	/* select CR1 */
76267646539SMike Smith 	outb(csr, 0x1);
76367646539SMike Smith 
76446f3ff79SMike Smith 	if (!chipset_mode) {
76567646539SMike Smith 		/* autodetect mode */
76667646539SMike Smith 
76746f3ff79SMike Smith 		/* 666GT is ~certainly~ hardwired to an extended ECP+EPP mode */
76846f3ff79SMike Smith 		if (type == SMC_37C666GT) {
76946f3ff79SMike Smith 			ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP;
770edcfcf27SNicolas Souchu 			if (bootverbose)
771edcfcf27SNicolas Souchu 				printf(" configuration hardwired, supposing " \
772edcfcf27SNicolas Souchu 					"ECP+EPP SPP");
77367646539SMike Smith 
77446f3ff79SMike Smith 		} else
77546f3ff79SMike Smith 		   if ((inb(cio) & SMC_CR1_MODE) == 0) {
77667646539SMike Smith 			/* already in extended parallel port mode, read CR4 */
77767646539SMike Smith 			outb(csr, 0x4);
77867646539SMike Smith 			r = (inb(cio) & SMC_CR4_EMODE);
77967646539SMike Smith 
78067646539SMike Smith 			switch (r) {
78167646539SMike Smith 			case SMC_SPP:
78246f3ff79SMike Smith 				ppc->ppc_avm |= PPB_SPP;
783edcfcf27SNicolas Souchu 				if (bootverbose)
784edcfcf27SNicolas Souchu 					printf(" SPP");
78567646539SMike Smith 				break;
78667646539SMike Smith 
78767646539SMike Smith 			case SMC_EPPSPP:
78846f3ff79SMike Smith 				ppc->ppc_avm |= PPB_EPP | PPB_SPP;
789edcfcf27SNicolas Souchu 				if (bootverbose)
790edcfcf27SNicolas Souchu 					printf(" EPP SPP");
79167646539SMike Smith 				break;
79267646539SMike Smith 
79367646539SMike Smith 			case SMC_ECP:
79446f3ff79SMike Smith 				ppc->ppc_avm |= PPB_ECP | PPB_SPP;
795edcfcf27SNicolas Souchu 				if (bootverbose)
796edcfcf27SNicolas Souchu 					printf(" ECP SPP");
79767646539SMike Smith 				break;
79867646539SMike Smith 
79967646539SMike Smith 			case SMC_ECPEPP:
80046f3ff79SMike Smith 				ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP;
801edcfcf27SNicolas Souchu 				if (bootverbose)
802edcfcf27SNicolas Souchu 					printf(" ECP+EPP SPP");
80367646539SMike Smith 				break;
80467646539SMike Smith 			}
80546f3ff79SMike Smith 		   } else {
80646f3ff79SMike Smith 			/* not an extended port mode */
80746f3ff79SMike Smith 			ppc->ppc_avm |= PPB_SPP;
808edcfcf27SNicolas Souchu 			if (bootverbose)
809edcfcf27SNicolas Souchu 				printf(" SPP");
81067646539SMike Smith 		   }
81146f3ff79SMike Smith 
81267646539SMike Smith 	} else {
81367646539SMike Smith 		/* mode forced */
81454ad6085SNicolas Souchu 		ppc->ppc_avm = chipset_mode;
81567646539SMike Smith 
81646f3ff79SMike Smith 		/* 666GT is ~certainly~ hardwired to an extended ECP+EPP mode */
81767646539SMike Smith 		if (type == SMC_37C666GT)
81867646539SMike Smith 			goto end_detect;
81967646539SMike Smith 
82067646539SMike Smith 		r = inb(cio);
82146f3ff79SMike Smith 		if ((chipset_mode & (PPB_ECP | PPB_EPP)) == 0) {
82246f3ff79SMike Smith 			/* do not use ECP when the mode is not forced to */
82367646539SMike Smith 			outb(cio, r | SMC_CR1_MODE);
824edcfcf27SNicolas Souchu 			if (bootverbose)
825edcfcf27SNicolas Souchu 				printf(" SPP");
82667646539SMike Smith 		} else {
82767646539SMike Smith 			/* an extended mode is selected */
82867646539SMike Smith 			outb(cio, r & ~SMC_CR1_MODE);
82967646539SMike Smith 
83067646539SMike Smith 			/* read CR4 register and reset mode field */
83167646539SMike Smith 			outb(csr, 0x4);
83267646539SMike Smith 			r = inb(cio) & ~SMC_CR4_EMODE;
83367646539SMike Smith 
83446f3ff79SMike Smith 			if (chipset_mode & PPB_ECP) {
83546f3ff79SMike Smith 				if (chipset_mode & PPB_EPP) {
83667646539SMike Smith 					outb(cio, r | SMC_ECPEPP);
837edcfcf27SNicolas Souchu 					if (bootverbose)
838edcfcf27SNicolas Souchu 						printf(" ECP+EPP");
83946f3ff79SMike Smith 				} else {
84046f3ff79SMike Smith 					outb(cio, r | SMC_ECP);
841edcfcf27SNicolas Souchu 					if (bootverbose)
842edcfcf27SNicolas Souchu 						printf(" ECP");
84346f3ff79SMike Smith 				}
84446f3ff79SMike Smith 			} else {
84546f3ff79SMike Smith 				/* PPB_EPP is set */
84646f3ff79SMike Smith 				outb(cio, r | SMC_EPPSPP);
847edcfcf27SNicolas Souchu 				if (bootverbose)
848edcfcf27SNicolas Souchu 					printf(" EPP SPP");
84967646539SMike Smith 			}
85067646539SMike Smith 		}
85146f3ff79SMike Smith 		ppc->ppc_avm = chipset_mode;
85267646539SMike Smith 	}
85367646539SMike Smith 
854bc35c174SNicolas Souchu 	/* set FIFO threshold to 16 */
855bc35c174SNicolas Souchu 	if (ppc->ppc_avm & PPB_ECP) {
856bc35c174SNicolas Souchu 		/* select CRA */
857bc35c174SNicolas Souchu 		outb(csr, 0xa);
858bc35c174SNicolas Souchu 		outb(cio, 16);
859bc35c174SNicolas Souchu 	}
860bc35c174SNicolas Souchu 
86167646539SMike Smith end_detect:
86246f3ff79SMike Smith 
86346f3ff79SMike Smith 	if (bootverbose)
86446f3ff79SMike Smith 		printf ("\n");
86546f3ff79SMike Smith 
86654ad6085SNicolas Souchu 	if (ppc->ppc_avm & PPB_EPP) {
86767646539SMike Smith 		/* select CR4 */
86867646539SMike Smith 		outb(csr, 0x4);
86967646539SMike Smith 		r = inb(cio);
87067646539SMike Smith 
87167646539SMike Smith 		/*
87267646539SMike Smith 		 * Set the EPP protocol...
87367646539SMike Smith 		 * Low=EPP 1.9 (1284 standard) and High=EPP 1.7
87467646539SMike Smith 		 */
87567646539SMike Smith 		if (ppc->ppc_epp == EPP_1_9)
87667646539SMike Smith 			outb(cio, (r & ~SMC_CR4_EPPTYPE));
87767646539SMike Smith 		else
87867646539SMike Smith 			outb(cio, (r | SMC_CR4_EPPTYPE));
87967646539SMike Smith 	}
88067646539SMike Smith 
88167646539SMike Smith 	/* end config mode */
88267646539SMike Smith 	outb(csr, 0xaa);
88367646539SMike Smith 
8840f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_SMCLIKE;
8850f210c92SNicolas Souchu 	ppc_smclike_setmode(ppc, chipset_mode);
88667646539SMike Smith 
88746f3ff79SMike Smith 	return (chipset_mode);
88867646539SMike Smith }
88967646539SMike Smith 
89046f3ff79SMike Smith /*
8916a5be862SDoug Rabson  * SMC FDC37C935 configuration
8926a5be862SDoug Rabson  * Found on many Alpha machines
8936a5be862SDoug Rabson  */
8946a5be862SDoug Rabson static int
8956a5be862SDoug Rabson ppc_smc37c935_detect(struct ppc_data *ppc, int chipset_mode)
8966a5be862SDoug Rabson {
8976a5be862SDoug Rabson 	int s;
8986a5be862SDoug Rabson 	int type = -1;
8996a5be862SDoug Rabson 
9006a5be862SDoug Rabson 	s = splhigh();
9016a5be862SDoug Rabson 	outb(SMC935_CFG, 0x55); /* enter config mode */
9026a5be862SDoug Rabson 	outb(SMC935_CFG, 0x55);
9036a5be862SDoug Rabson 	splx(s);
9046a5be862SDoug Rabson 
9056a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_ID); /* check device id */
9066a5be862SDoug Rabson 	if (inb(SMC935_DAT) == 0x2)
9076a5be862SDoug Rabson 		type = SMC_37C935;
9086a5be862SDoug Rabson 
9096a5be862SDoug Rabson 	if (type == -1) {
9106a5be862SDoug Rabson 		outb(SMC935_CFG, 0xaa); /* exit config mode */
9116a5be862SDoug Rabson 		return (-1);
9126a5be862SDoug Rabson 	}
9136a5be862SDoug Rabson 
9146a5be862SDoug Rabson 	ppc->ppc_model = type;
9156a5be862SDoug Rabson 
9166a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_LOGDEV); /* select parallel port, */
9176a5be862SDoug Rabson 	outb(SMC935_DAT, 3);             /* which is logical device 3 */
9186a5be862SDoug Rabson 
9196a5be862SDoug Rabson 	/* set io port base */
9206a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_PORTHI);
9216a5be862SDoug Rabson 	outb(SMC935_DAT, (u_char)((ppc->ppc_base & 0xff00) >> 8));
9226a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_PORTLO);
9236a5be862SDoug Rabson 	outb(SMC935_DAT, (u_char)(ppc->ppc_base & 0xff));
9246a5be862SDoug Rabson 
9256a5be862SDoug Rabson 	if (!chipset_mode)
9266a5be862SDoug Rabson 		ppc->ppc_avm = PPB_COMPATIBLE; /* default mode */
9276a5be862SDoug Rabson 	else {
9286a5be862SDoug Rabson 		ppc->ppc_avm = chipset_mode;
9296a5be862SDoug Rabson 		outb(SMC935_IND, SMC935_PPMODE);
9306a5be862SDoug Rabson 		outb(SMC935_DAT, SMC935_CENT); /* start in compatible mode */
9316a5be862SDoug Rabson 
9326a5be862SDoug Rabson 		/* SPP + EPP or just plain SPP */
9336a5be862SDoug Rabson 		if (chipset_mode & (PPB_SPP)) {
9346a5be862SDoug Rabson 			if (chipset_mode & PPB_EPP) {
9356a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_9) {
9366a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9376a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_EPP19SPP);
9386a5be862SDoug Rabson 				}
9396a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_7) {
9406a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9416a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_EPP17SPP);
9426a5be862SDoug Rabson 				}
9436a5be862SDoug Rabson 			} else {
9446a5be862SDoug Rabson 				outb(SMC935_IND, SMC935_PPMODE);
9456a5be862SDoug Rabson 				outb(SMC935_DAT, SMC935_SPP);
9466a5be862SDoug Rabson 			}
9476a5be862SDoug Rabson 		}
9486a5be862SDoug Rabson 
9496a5be862SDoug Rabson 		/* ECP + EPP or just plain ECP */
9506a5be862SDoug Rabson 		if (chipset_mode & PPB_ECP) {
9516a5be862SDoug Rabson 			if (chipset_mode & PPB_EPP) {
9526a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_9) {
9536a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9546a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_ECPEPP19);
9556a5be862SDoug Rabson 				}
9566a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_7) {
9576a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9586a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_ECPEPP17);
9596a5be862SDoug Rabson 				}
9606a5be862SDoug Rabson 			} else {
9616a5be862SDoug Rabson 				outb(SMC935_IND, SMC935_PPMODE);
9626a5be862SDoug Rabson 				outb(SMC935_DAT, SMC935_ECP);
9636a5be862SDoug Rabson 			}
9646a5be862SDoug Rabson 		}
9656a5be862SDoug Rabson 	}
9666a5be862SDoug Rabson 
9676a5be862SDoug Rabson 	outb(SMC935_CFG, 0xaa); /* exit config mode */
9686a5be862SDoug Rabson 
9696a5be862SDoug Rabson 	ppc->ppc_type = PPC_TYPE_SMCLIKE;
9706a5be862SDoug Rabson 	ppc_smclike_setmode(ppc, chipset_mode);
9716a5be862SDoug Rabson 
9726a5be862SDoug Rabson 	return (chipset_mode);
9736a5be862SDoug Rabson }
9746a5be862SDoug Rabson 
9756a5be862SDoug Rabson /*
97646f3ff79SMike Smith  * Winbond W83877F stuff
97746f3ff79SMike Smith  *
97846f3ff79SMike Smith  * EFER: extended function enable register
97946f3ff79SMike Smith  * EFIR: extended function index register
98046f3ff79SMike Smith  * EFDR: extended function data register
98146f3ff79SMike Smith  */
98246f3ff79SMike Smith #define efir ((efer == 0x250) ? 0x251 : 0x3f0)
98346f3ff79SMike Smith #define efdr ((efer == 0x250) ? 0x252 : 0x3f1)
98446f3ff79SMike Smith 
98546f3ff79SMike Smith static int w83877f_efers[] = { 0x250, 0x3f0, 0x3f0, 0x250 };
98646f3ff79SMike Smith static int w83877f_keys[] = { 0x89, 0x86, 0x87, 0x88 };
98746f3ff79SMike Smith static int w83877f_keyiter[] = { 1, 2, 2, 1 };
98846f3ff79SMike Smith static int w83877f_hefs[] = { WINB_HEFERE, WINB_HEFRAS, WINB_HEFERE | WINB_HEFRAS, 0 };
98967646539SMike Smith 
99067646539SMike Smith static int
99146f3ff79SMike Smith ppc_w83877f_detect(struct ppc_data *ppc, int chipset_mode)
99267646539SMike Smith {
993f1d19042SArchie Cobbs 	int i, j, efer;
99446f3ff79SMike Smith 	unsigned char r, hefere, hefras;
99567646539SMike Smith 
99646f3ff79SMike Smith 	for (i = 0; i < 4; i ++) {
99746f3ff79SMike Smith 		/* first try to enable configuration registers */
99846f3ff79SMike Smith 		efer = w83877f_efers[i];
99967646539SMike Smith 
100046f3ff79SMike Smith 		/* write the key to the EFER */
100146f3ff79SMike Smith 		for (j = 0; j < w83877f_keyiter[i]; j ++)
100246f3ff79SMike Smith 			outb (efer, w83877f_keys[i]);
100346f3ff79SMike Smith 
100446f3ff79SMike Smith 		/* then check HEFERE and HEFRAS bits */
100546f3ff79SMike Smith 		outb (efir, 0x0c);
100646f3ff79SMike Smith 		hefere = inb(efdr) & WINB_HEFERE;
100746f3ff79SMike Smith 
100846f3ff79SMike Smith 		outb (efir, 0x16);
100946f3ff79SMike Smith 		hefras = inb(efdr) & WINB_HEFRAS;
101046f3ff79SMike Smith 
101146f3ff79SMike Smith 		/*
101246f3ff79SMike Smith 		 * HEFRAS	HEFERE
101346f3ff79SMike Smith 		 *   0		   1	write 89h to 250h (power-on default)
101446f3ff79SMike Smith 		 *   1		   0	write 86h twice to 3f0h
101546f3ff79SMike Smith 		 *   1		   1	write 87h twice to 3f0h
101646f3ff79SMike Smith 		 *   0		   0	write 88h to 250h
101746f3ff79SMike Smith 		 */
101846f3ff79SMike Smith 		if ((hefere | hefras) == w83877f_hefs[i])
101946f3ff79SMike Smith 			goto found;
102067646539SMike Smith 	}
102167646539SMike Smith 
102246f3ff79SMike Smith 	return (-1);	/* failed */
102367646539SMike Smith 
102446f3ff79SMike Smith found:
102546f3ff79SMike Smith 	/* check base port address - read from CR23 */
102646f3ff79SMike Smith 	outb(efir, 0x23);
102746f3ff79SMike Smith 	if (ppc->ppc_base != inb(efdr) * 4)		/* 4 bytes boundaries */
102846f3ff79SMike Smith 		return (-1);
102946f3ff79SMike Smith 
103046f3ff79SMike Smith 	/* read CHIP ID from CR9/bits0-3 */
103146f3ff79SMike Smith 	outb(efir, 0x9);
103246f3ff79SMike Smith 
103346f3ff79SMike Smith 	switch (inb(efdr) & WINB_CHIPID) {
103446f3ff79SMike Smith 		case WINB_W83877F_ID:
10350f210c92SNicolas Souchu 			ppc->ppc_model = WINB_W83877F;
103646f3ff79SMike Smith 			break;
103746f3ff79SMike Smith 
103846f3ff79SMike Smith 		case WINB_W83877AF_ID:
10390f210c92SNicolas Souchu 			ppc->ppc_model = WINB_W83877AF;
104046f3ff79SMike Smith 			break;
104146f3ff79SMike Smith 
104246f3ff79SMike Smith 		default:
10430f210c92SNicolas Souchu 			ppc->ppc_model = WINB_UNKNOWN;
104446f3ff79SMike Smith 	}
104546f3ff79SMike Smith 
104646f3ff79SMike Smith 	if (bootverbose) {
104746f3ff79SMike Smith 		/* dump of registers */
1048ff809674SJohn Baldwin 		device_printf(ppc->ppc_dev, "0x%x - ", w83877f_keys[i]);
104946f3ff79SMike Smith 		for (i = 0; i <= 0xd; i ++) {
105046f3ff79SMike Smith 			outb(efir, i);
105146f3ff79SMike Smith 			printf("0x%x ", inb(efdr));
105246f3ff79SMike Smith 		}
105346f3ff79SMike Smith 		for (i = 0x10; i <= 0x17; i ++) {
105446f3ff79SMike Smith 			outb(efir, i);
105546f3ff79SMike Smith 			printf("0x%x ", inb(efdr));
105646f3ff79SMike Smith 		}
105746f3ff79SMike Smith 		outb(efir, 0x1e);
105846f3ff79SMike Smith 		printf("0x%x ", inb(efdr));
105946f3ff79SMike Smith 		for (i = 0x20; i <= 0x29; i ++) {
106046f3ff79SMike Smith 			outb(efir, i);
106146f3ff79SMike Smith 			printf("0x%x ", inb(efdr));
106246f3ff79SMike Smith 		}
106346f3ff79SMike Smith 		printf("\n");
106446f3ff79SMike Smith 	}
106546f3ff79SMike Smith 
10660f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
1067edcfcf27SNicolas Souchu 
106846f3ff79SMike Smith 	if (!chipset_mode) {
106946f3ff79SMike Smith 		/* autodetect mode */
107046f3ff79SMike Smith 
107146f3ff79SMike Smith 		/* select CR0 */
107246f3ff79SMike Smith 		outb(efir, 0x0);
107346f3ff79SMike Smith 		r = inb(efdr) & (WINB_PRTMODS0 | WINB_PRTMODS1);
107446f3ff79SMike Smith 
107546f3ff79SMike Smith 		/* select CR9 */
107646f3ff79SMike Smith 		outb(efir, 0x9);
107746f3ff79SMike Smith 		r |= (inb(efdr) & WINB_PRTMODS2);
107846f3ff79SMike Smith 
107946f3ff79SMike Smith 		switch (r) {
108046f3ff79SMike Smith 		case WINB_W83757:
108146f3ff79SMike Smith 			if (bootverbose)
1082ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev,
1083ff809674SJohn Baldwin 				    "W83757 compatible mode\n");
108446f3ff79SMike Smith 			return (-1);	/* generic or SMC-like */
108546f3ff79SMike Smith 
108646f3ff79SMike Smith 		case WINB_EXTFDC:
108746f3ff79SMike Smith 		case WINB_EXTADP:
108846f3ff79SMike Smith 		case WINB_EXT2FDD:
108946f3ff79SMike Smith 		case WINB_JOYSTICK:
109046f3ff79SMike Smith 			if (bootverbose)
1091ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev,
1092ae6b868aSJohn Baldwin 				    "not in parallel port mode\n");
109346f3ff79SMike Smith 			return (-1);
109446f3ff79SMike Smith 
109546f3ff79SMike Smith 		case (WINB_PARALLEL | WINB_EPP_SPP):
109646f3ff79SMike Smith 			ppc->ppc_avm |= PPB_EPP | PPB_SPP;
1097edcfcf27SNicolas Souchu 			if (bootverbose)
1098ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "EPP SPP\n");
109946f3ff79SMike Smith 			break;
110046f3ff79SMike Smith 
110146f3ff79SMike Smith 		case (WINB_PARALLEL | WINB_ECP):
110246f3ff79SMike Smith 			ppc->ppc_avm |= PPB_ECP | PPB_SPP;
1103edcfcf27SNicolas Souchu 			if (bootverbose)
1104ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "ECP SPP\n");
110546f3ff79SMike Smith 			break;
110646f3ff79SMike Smith 
110746f3ff79SMike Smith 		case (WINB_PARALLEL | WINB_ECP_EPP):
110846f3ff79SMike Smith 			ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP;
11090f210c92SNicolas Souchu 			ppc->ppc_type = PPC_TYPE_SMCLIKE;
1110edcfcf27SNicolas Souchu 
1111edcfcf27SNicolas Souchu 			if (bootverbose)
1112ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "ECP+EPP SPP\n");
111346f3ff79SMike Smith 			break;
111446f3ff79SMike Smith 		default:
11156e551fb6SDavid E. O'Brien 			printf("%s: unknown case (0x%x)!\n", __func__, r);
111646f3ff79SMike Smith 		}
111746f3ff79SMike Smith 
111846f3ff79SMike Smith 	} else {
111946f3ff79SMike Smith 		/* mode forced */
112046f3ff79SMike Smith 
112146f3ff79SMike Smith 		/* select CR9 and set PRTMODS2 bit */
112246f3ff79SMike Smith 		outb(efir, 0x9);
112346f3ff79SMike Smith 		outb(efdr, inb(efdr) & ~WINB_PRTMODS2);
112446f3ff79SMike Smith 
112546f3ff79SMike Smith 		/* select CR0 and reset PRTMODSx bits */
112646f3ff79SMike Smith 		outb(efir, 0x0);
112746f3ff79SMike Smith 		outb(efdr, inb(efdr) & ~(WINB_PRTMODS0 | WINB_PRTMODS1));
112846f3ff79SMike Smith 
112946f3ff79SMike Smith 		if (chipset_mode & PPB_ECP) {
1130edcfcf27SNicolas Souchu 			if (chipset_mode & PPB_EPP) {
113146f3ff79SMike Smith 				outb(efdr, inb(efdr) | WINB_ECP_EPP);
1132edcfcf27SNicolas Souchu 				if (bootverbose)
1133ff809674SJohn Baldwin 					device_printf(ppc->ppc_dev,
1134ff809674SJohn Baldwin 					    "ECP+EPP\n");
1135edcfcf27SNicolas Souchu 
11360f210c92SNicolas Souchu 				ppc->ppc_type = PPC_TYPE_SMCLIKE;
1137edcfcf27SNicolas Souchu 
1138edcfcf27SNicolas Souchu 			} else {
113946f3ff79SMike Smith 				outb(efdr, inb(efdr) | WINB_ECP);
1140edcfcf27SNicolas Souchu 				if (bootverbose)
1141ff809674SJohn Baldwin 					device_printf(ppc->ppc_dev, "ECP\n");
1142edcfcf27SNicolas Souchu 			}
114346f3ff79SMike Smith 		} else {
114446f3ff79SMike Smith 			/* select EPP_SPP otherwise */
114546f3ff79SMike Smith 			outb(efdr, inb(efdr) | WINB_EPP_SPP);
1146edcfcf27SNicolas Souchu 			if (bootverbose)
1147ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "EPP SPP\n");
114846f3ff79SMike Smith 		}
114946f3ff79SMike Smith 		ppc->ppc_avm = chipset_mode;
115046f3ff79SMike Smith 	}
115146f3ff79SMike Smith 
115246f3ff79SMike Smith 	/* exit configuration mode */
115346f3ff79SMike Smith 	outb(efer, 0xaa);
115446f3ff79SMike Smith 
11550f210c92SNicolas Souchu 	switch (ppc->ppc_type) {
11560f210c92SNicolas Souchu 	case PPC_TYPE_SMCLIKE:
11570f210c92SNicolas Souchu 		ppc_smclike_setmode(ppc, chipset_mode);
11580f210c92SNicolas Souchu 		break;
11590f210c92SNicolas Souchu 	default:
11600f210c92SNicolas Souchu 		ppc_generic_setmode(ppc, chipset_mode);
11610f210c92SNicolas Souchu 		break;
11620f210c92SNicolas Souchu 	}
116346f3ff79SMike Smith 
116446f3ff79SMike Smith 	return (chipset_mode);
116567646539SMike Smith }
11660f210c92SNicolas Souchu #endif
116767646539SMike Smith 
116867646539SMike Smith /*
116967646539SMike Smith  * ppc_generic_detect
117067646539SMike Smith  */
117167646539SMike Smith static int
117246f3ff79SMike Smith ppc_generic_detect(struct ppc_data *ppc, int chipset_mode)
117367646539SMike Smith {
1174edcfcf27SNicolas Souchu 	/* default to generic */
11750f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
1176edcfcf27SNicolas Souchu 
1177edcfcf27SNicolas Souchu 	if (bootverbose)
1178ae6b868aSJohn Baldwin 		device_printf(ppc->ppc_dev, "SPP");
1179edcfcf27SNicolas Souchu 
118046f3ff79SMike Smith 	/* first, check for ECP */
1181bc35c174SNicolas Souchu 	w_ecr(ppc, PPC_ECR_PS2);
1182bc35c174SNicolas Souchu 	if ((r_ecr(ppc) & 0xe0) == PPC_ECR_PS2) {
1183c264e80fSNicolas Souchu 		ppc->ppc_dtm |= PPB_ECP | PPB_SPP;
1184edcfcf27SNicolas Souchu 		if (bootverbose)
1185ae6b868aSJohn Baldwin 			printf(" ECP ");
118646f3ff79SMike Smith 
118746f3ff79SMike Smith 		/* search for SMC style ECP+EPP mode */
1188bc35c174SNicolas Souchu 		w_ecr(ppc, PPC_ECR_EPP);
118946f3ff79SMike Smith 	}
119067646539SMike Smith 
119167646539SMike Smith 	/* try to reset EPP timeout bit */
119246f3ff79SMike Smith 	if (ppc_check_epp_timeout(ppc)) {
1193c264e80fSNicolas Souchu 		ppc->ppc_dtm |= PPB_EPP;
119467646539SMike Smith 
1195c264e80fSNicolas Souchu 		if (ppc->ppc_dtm & PPB_ECP) {
119646f3ff79SMike Smith 			/* SMC like chipset found */
11970f210c92SNicolas Souchu 			ppc->ppc_model = SMC_LIKE;
11980f210c92SNicolas Souchu 			ppc->ppc_type = PPC_TYPE_SMCLIKE;
1199edcfcf27SNicolas Souchu 
1200edcfcf27SNicolas Souchu 			if (bootverbose)
1201edcfcf27SNicolas Souchu 				printf(" ECP+EPP");
1202edcfcf27SNicolas Souchu 		} else {
1203edcfcf27SNicolas Souchu 			if (bootverbose)
1204edcfcf27SNicolas Souchu 				printf(" EPP");
1205edcfcf27SNicolas Souchu 		}
1206edcfcf27SNicolas Souchu 	} else {
1207edcfcf27SNicolas Souchu 		/* restore to standard mode */
1208bc35c174SNicolas Souchu 		w_ecr(ppc, PPC_ECR_STD);
120967646539SMike Smith 	}
121067646539SMike Smith 
1211edcfcf27SNicolas Souchu 	/* XXX try to detect NIBBLE and PS2 modes */
1212c264e80fSNicolas Souchu 	ppc->ppc_dtm |= PPB_NIBBLE;
121367646539SMike Smith 
1214c264e80fSNicolas Souchu 	if (chipset_mode)
1215edcfcf27SNicolas Souchu 		ppc->ppc_avm = chipset_mode;
1216c264e80fSNicolas Souchu 	else
1217c264e80fSNicolas Souchu 		ppc->ppc_avm = ppc->ppc_dtm;
1218edcfcf27SNicolas Souchu 
1219edcfcf27SNicolas Souchu 	if (bootverbose)
1220edcfcf27SNicolas Souchu 		printf("\n");
1221edcfcf27SNicolas Souchu 
12220f210c92SNicolas Souchu 	switch (ppc->ppc_type) {
12230f210c92SNicolas Souchu 	case PPC_TYPE_SMCLIKE:
12240f210c92SNicolas Souchu 		ppc_smclike_setmode(ppc, chipset_mode);
12250f210c92SNicolas Souchu 		break;
12260f210c92SNicolas Souchu 	default:
12270f210c92SNicolas Souchu 		ppc_generic_setmode(ppc, chipset_mode);
12280f210c92SNicolas Souchu 		break;
12290f210c92SNicolas Souchu 	}
123046f3ff79SMike Smith 
123146f3ff79SMike Smith 	return (chipset_mode);
123267646539SMike Smith }
123367646539SMike Smith 
123467646539SMike Smith /*
123567646539SMike Smith  * ppc_detect()
123667646539SMike Smith  *
123767646539SMike Smith  * mode is the mode suggested at boot
123867646539SMike Smith  */
123967646539SMike Smith static int
124046f3ff79SMike Smith ppc_detect(struct ppc_data *ppc, int chipset_mode) {
124167646539SMike Smith 
12420f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
124346f3ff79SMike Smith 	int i, mode;
124467646539SMike Smith 
124546f3ff79SMike Smith 	/* list of supported chipsets */
124646f3ff79SMike Smith 	int (*chipset_detect[])(struct ppc_data *, int) = {
124746f3ff79SMike Smith 		ppc_pc873xx_detect,
124846f3ff79SMike Smith 		ppc_smc37c66xgt_detect,
124946f3ff79SMike Smith 		ppc_w83877f_detect,
12506a5be862SDoug Rabson 		ppc_smc37c935_detect,
125146f3ff79SMike Smith 		ppc_generic_detect,
125246f3ff79SMike Smith 		NULL
125346f3ff79SMike Smith 	};
12540f210c92SNicolas Souchu #endif
125567646539SMike Smith 
125646f3ff79SMike Smith 	/* if can't find the port and mode not forced return error */
125746f3ff79SMike Smith 	if (!ppc_detect_port(ppc) && chipset_mode == 0)
125846f3ff79SMike Smith 		return (EIO);			/* failed, port not present */
125967646539SMike Smith 
126046f3ff79SMike Smith 	/* assume centronics compatible mode is supported */
126146f3ff79SMike Smith 	ppc->ppc_avm = PPB_COMPATIBLE;
126267646539SMike Smith 
12630f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
126446f3ff79SMike Smith 	/* we have to differenciate available chipset modes,
126546f3ff79SMike Smith 	 * chipset running modes and IEEE-1284 operating modes
126646f3ff79SMike Smith 	 *
126746f3ff79SMike Smith 	 * after detection, the port must support running in compatible mode
126846f3ff79SMike Smith 	 */
1269af548787SNicolas Souchu 	if (ppc->ppc_flags & 0x40) {
1270af548787SNicolas Souchu 		if (bootverbose)
1271af548787SNicolas Souchu 			printf("ppc: chipset forced to generic\n");
12720f210c92SNicolas Souchu #endif
1273af548787SNicolas Souchu 
1274af548787SNicolas Souchu 		ppc->ppc_mode = ppc_generic_detect(ppc, chipset_mode);
1275af548787SNicolas Souchu 
12760f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
1277af548787SNicolas Souchu 	} else {
127846f3ff79SMike Smith 		for (i=0; chipset_detect[i] != NULL; i++) {
127946f3ff79SMike Smith 			if ((mode = chipset_detect[i](ppc, chipset_mode)) != -1) {
128046f3ff79SMike Smith 				ppc->ppc_mode = mode;
128146f3ff79SMike Smith 				break;
128246f3ff79SMike Smith 			}
128346f3ff79SMike Smith 		}
1284af548787SNicolas Souchu 	}
12850f210c92SNicolas Souchu #endif
128646f3ff79SMike Smith 
1287bc35c174SNicolas Souchu 	/* configure/detect ECP FIFO */
1288bc35c174SNicolas Souchu 	if ((ppc->ppc_avm & PPB_ECP) && !(ppc->ppc_flags & 0x80))
1289bc35c174SNicolas Souchu 		ppc_detect_fifo(ppc);
1290bc35c174SNicolas Souchu 
129146f3ff79SMike Smith 	return (0);
129246f3ff79SMike Smith }
129346f3ff79SMike Smith 
129446f3ff79SMike Smith /*
129546f3ff79SMike Smith  * ppc_exec_microseq()
129646f3ff79SMike Smith  *
129746f3ff79SMike Smith  * Execute a microsequence.
129846f3ff79SMike Smith  * Microsequence mechanism is supposed to handle fast I/O operations.
129946f3ff79SMike Smith  */
1300a3732274SDoug Ambrisko int
13010f210c92SNicolas Souchu ppc_exec_microseq(device_t dev, struct ppb_microseq **p_msq)
130246f3ff79SMike Smith {
13030f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
13040a40e22aSNicolas Souchu 	struct ppb_microseq *mi;
130546f3ff79SMike Smith 	char cc, *p;
130654ad6085SNicolas Souchu 	int i, iter, len;
130746f3ff79SMike Smith 	int error;
130846f3ff79SMike Smith 
130954ad6085SNicolas Souchu 	register int reg;
131054ad6085SNicolas Souchu 	register char mask;
131154ad6085SNicolas Souchu 	register int accum = 0;
131254ad6085SNicolas Souchu 	register char *ptr = 0;
131346f3ff79SMike Smith 
13140a40e22aSNicolas Souchu 	struct ppb_microseq *stack = 0;
131546f3ff79SMike Smith 
131646f3ff79SMike Smith /* microsequence registers are equivalent to PC-like port registers */
13173ae3f8b0SNicolas Souchu 
13188fd40d8aSJohn Baldwin #define r_reg(reg,ppc) (bus_read_1((ppc)->res_ioport, reg))
13198fd40d8aSJohn Baldwin #define w_reg(reg, ppc, byte) (bus_write_1((ppc)->res_ioport, reg, byte))
132046f3ff79SMike Smith 
13210a40e22aSNicolas Souchu #define INCR_PC (mi ++)		/* increment program counter */
132246f3ff79SMike Smith 
13230a40e22aSNicolas Souchu 	mi = *p_msq;
132446f3ff79SMike Smith 	for (;;) {
132546f3ff79SMike Smith 		switch (mi->opcode) {
132646f3ff79SMike Smith 		case MS_OP_RSET:
132746f3ff79SMike Smith 			cc = r_reg(mi->arg[0].i, ppc);
132854ad6085SNicolas Souchu 			cc &= (char)mi->arg[2].i;	/* clear mask */
132954ad6085SNicolas Souchu 			cc |= (char)mi->arg[1].i;	/* assert mask */
133046f3ff79SMike Smith                         w_reg(mi->arg[0].i, ppc, cc);
133146f3ff79SMike Smith 			INCR_PC;
133246f3ff79SMike Smith                         break;
133346f3ff79SMike Smith 
133446f3ff79SMike Smith 		case MS_OP_RASSERT_P:
133554ad6085SNicolas Souchu 			reg = mi->arg[1].i;
133654ad6085SNicolas Souchu 			ptr = ppc->ppc_ptr;
133754ad6085SNicolas Souchu 
133854ad6085SNicolas Souchu 			if ((len = mi->arg[0].i) == MS_ACCUM) {
133954ad6085SNicolas Souchu 				accum = ppc->ppc_accum;
134054ad6085SNicolas Souchu 				for (; accum; accum--)
134154ad6085SNicolas Souchu 					w_reg(reg, ppc, *ptr++);
134254ad6085SNicolas Souchu 				ppc->ppc_accum = accum;
134354ad6085SNicolas Souchu 			} else
134454ad6085SNicolas Souchu 				for (i=0; i<len; i++)
134554ad6085SNicolas Souchu 					w_reg(reg, ppc, *ptr++);
134654ad6085SNicolas Souchu 			ppc->ppc_ptr = ptr;
134754ad6085SNicolas Souchu 
134846f3ff79SMike Smith 			INCR_PC;
134946f3ff79SMike Smith 			break;
135046f3ff79SMike Smith 
135146f3ff79SMike Smith                 case MS_OP_RFETCH_P:
135254ad6085SNicolas Souchu 			reg = mi->arg[1].i;
135354ad6085SNicolas Souchu 			mask = (char)mi->arg[2].i;
135454ad6085SNicolas Souchu 			ptr = ppc->ppc_ptr;
135554ad6085SNicolas Souchu 
135654ad6085SNicolas Souchu 			if ((len = mi->arg[0].i) == MS_ACCUM) {
135754ad6085SNicolas Souchu 				accum = ppc->ppc_accum;
135854ad6085SNicolas Souchu 				for (; accum; accum--)
135954ad6085SNicolas Souchu 					*ptr++ = r_reg(reg, ppc) & mask;
136054ad6085SNicolas Souchu 				ppc->ppc_accum = accum;
136154ad6085SNicolas Souchu 			} else
136254ad6085SNicolas Souchu 				for (i=0; i<len; i++)
136354ad6085SNicolas Souchu 					*ptr++ = r_reg(reg, ppc) & mask;
136454ad6085SNicolas Souchu 			ppc->ppc_ptr = ptr;
136554ad6085SNicolas Souchu 
136646f3ff79SMike Smith 			INCR_PC;
136746f3ff79SMike Smith                         break;
136846f3ff79SMike Smith 
136946f3ff79SMike Smith                 case MS_OP_RFETCH:
137046f3ff79SMike Smith 			*((char *) mi->arg[2].p) = r_reg(mi->arg[0].i, ppc) &
137154ad6085SNicolas Souchu 							(char)mi->arg[1].i;
137246f3ff79SMike Smith 			INCR_PC;
137346f3ff79SMike Smith                         break;
137446f3ff79SMike Smith 
137546f3ff79SMike Smith 		case MS_OP_RASSERT:
137654ad6085SNicolas Souchu                 case MS_OP_DELAY:
137746f3ff79SMike Smith 
137846f3ff79SMike Smith 		/* let's suppose the next instr. is the same */
137946f3ff79SMike Smith 		prefetch:
138046f3ff79SMike Smith 			for (;mi->opcode == MS_OP_RASSERT; INCR_PC)
138154ad6085SNicolas Souchu 				w_reg(mi->arg[0].i, ppc, (char)mi->arg[1].i);
138246f3ff79SMike Smith 
138346f3ff79SMike Smith 			if (mi->opcode == MS_OP_DELAY) {
138446f3ff79SMike Smith 				DELAY(mi->arg[0].i);
138546f3ff79SMike Smith 				INCR_PC;
138646f3ff79SMike Smith 				goto prefetch;
138746f3ff79SMike Smith 			}
138846f3ff79SMike Smith 			break;
138946f3ff79SMike Smith 
139054ad6085SNicolas Souchu 		case MS_OP_ADELAY:
139154ad6085SNicolas Souchu 			if (mi->arg[0].i)
1392a96255b6SJohn Baldwin 				pause("ppbdelay", mi->arg[0].i * (hz/1000));
139346f3ff79SMike Smith 			INCR_PC;
139446f3ff79SMike Smith 			break;
139546f3ff79SMike Smith 
139646f3ff79SMike Smith 		case MS_OP_TRIG:
139746f3ff79SMike Smith 			reg = mi->arg[0].i;
139846f3ff79SMike Smith 			iter = mi->arg[1].i;
139946f3ff79SMike Smith 			p = (char *)mi->arg[2].p;
140046f3ff79SMike Smith 
140154ad6085SNicolas Souchu 			/* XXX delay limited to 255 us */
140246f3ff79SMike Smith 			for (i=0; i<iter; i++) {
140346f3ff79SMike Smith 				w_reg(reg, ppc, *p++);
140446f3ff79SMike Smith 				DELAY((unsigned char)*p++);
140546f3ff79SMike Smith 			}
140646f3ff79SMike Smith 			INCR_PC;
140746f3ff79SMike Smith 			break;
140846f3ff79SMike Smith 
140946f3ff79SMike Smith                 case MS_OP_SET:
141054ad6085SNicolas Souchu                         ppc->ppc_accum = mi->arg[0].i;
141146f3ff79SMike Smith 			INCR_PC;
141246f3ff79SMike Smith                         break;
141346f3ff79SMike Smith 
141446f3ff79SMike Smith                 case MS_OP_DBRA:
141554ad6085SNicolas Souchu                         if (--ppc->ppc_accum > 0)
14160a40e22aSNicolas Souchu                                 mi += mi->arg[0].i;
141746f3ff79SMike Smith 			INCR_PC;
141846f3ff79SMike Smith                         break;
141946f3ff79SMike Smith 
142046f3ff79SMike Smith                 case MS_OP_BRSET:
142146f3ff79SMike Smith                         cc = r_str(ppc);
142254ad6085SNicolas Souchu                         if ((cc & (char)mi->arg[0].i) == (char)mi->arg[0].i)
14230a40e22aSNicolas Souchu                                 mi += mi->arg[1].i;
142446f3ff79SMike Smith 			INCR_PC;
142546f3ff79SMike Smith                         break;
142646f3ff79SMike Smith 
142746f3ff79SMike Smith                 case MS_OP_BRCLEAR:
142846f3ff79SMike Smith                         cc = r_str(ppc);
142954ad6085SNicolas Souchu                         if ((cc & (char)mi->arg[0].i) == 0)
14300a40e22aSNicolas Souchu                                 mi += mi->arg[1].i;
143146f3ff79SMike Smith 			INCR_PC;
143246f3ff79SMike Smith                         break;
143346f3ff79SMike Smith 
143454ad6085SNicolas Souchu 		case MS_OP_BRSTAT:
143554ad6085SNicolas Souchu 			cc = r_str(ppc);
143654ad6085SNicolas Souchu 			if ((cc & ((char)mi->arg[0].i | (char)mi->arg[1].i)) ==
143754ad6085SNicolas Souchu 							(char)mi->arg[0].i)
14380a40e22aSNicolas Souchu 				mi += mi->arg[2].i;
143954ad6085SNicolas Souchu 			INCR_PC;
144054ad6085SNicolas Souchu 			break;
144154ad6085SNicolas Souchu 
144246f3ff79SMike Smith 		case MS_OP_C_CALL:
144346f3ff79SMike Smith 			/*
144446f3ff79SMike Smith 			 * If the C call returns !0 then end the microseq.
144546f3ff79SMike Smith 			 * The current state of ptr is passed to the C function
144646f3ff79SMike Smith 			 */
144754ad6085SNicolas Souchu 			if ((error = mi->arg[0].f(mi->arg[1].p, ppc->ppc_ptr)))
144846f3ff79SMike Smith 				return (error);
144946f3ff79SMike Smith 
145046f3ff79SMike Smith 			INCR_PC;
145146f3ff79SMike Smith 			break;
145246f3ff79SMike Smith 
145346f3ff79SMike Smith 		case MS_OP_PTR:
145454ad6085SNicolas Souchu 			ppc->ppc_ptr = (char *)mi->arg[0].p;
145546f3ff79SMike Smith 			INCR_PC;
145646f3ff79SMike Smith 			break;
145746f3ff79SMike Smith 
145846f3ff79SMike Smith 		case MS_OP_CALL:
14590a40e22aSNicolas Souchu 			if (stack)
14606e551fb6SDavid E. O'Brien 				panic("%s: too much calls", __func__);
146146f3ff79SMike Smith 
146246f3ff79SMike Smith 			if (mi->arg[0].p) {
146346f3ff79SMike Smith 				/* store the state of the actual
146446f3ff79SMike Smith 				 * microsequence
146546f3ff79SMike Smith 				 */
14660a40e22aSNicolas Souchu 				stack = mi;
146746f3ff79SMike Smith 
146846f3ff79SMike Smith 				/* jump to the new microsequence */
14690a40e22aSNicolas Souchu 				mi = (struct ppb_microseq *)mi->arg[0].p;
147046f3ff79SMike Smith 			} else
147146f3ff79SMike Smith 				INCR_PC;
147246f3ff79SMike Smith 
147346f3ff79SMike Smith 			break;
147446f3ff79SMike Smith 
147546f3ff79SMike Smith 		case MS_OP_SUBRET:
147646f3ff79SMike Smith 			/* retrieve microseq and pc state before the call */
14770a40e22aSNicolas Souchu 			mi = stack;
147846f3ff79SMike Smith 
147946f3ff79SMike Smith 			/* reset the stack */
14800a40e22aSNicolas Souchu 			stack = 0;
148146f3ff79SMike Smith 
148246f3ff79SMike Smith 			/* XXX return code */
148346f3ff79SMike Smith 
148446f3ff79SMike Smith 			INCR_PC;
148546f3ff79SMike Smith 			break;
148646f3ff79SMike Smith 
148746f3ff79SMike Smith                 case MS_OP_PUT:
148846f3ff79SMike Smith                 case MS_OP_GET:
148946f3ff79SMike Smith                 case MS_OP_RET:
149046f3ff79SMike Smith 			/* can't return to ppb level during the execution
149146f3ff79SMike Smith 			 * of a submicrosequence */
14920a40e22aSNicolas Souchu 			if (stack)
149346f3ff79SMike Smith 				panic("%s: can't return to ppb level",
14946e551fb6SDavid E. O'Brien 								__func__);
149546f3ff79SMike Smith 
149646f3ff79SMike Smith 			/* update pc for ppb level of execution */
14970a40e22aSNicolas Souchu 			*p_msq = mi;
149846f3ff79SMike Smith 
149946f3ff79SMike Smith 			/* return to ppb level of execution */
150046f3ff79SMike Smith 			return (0);
150146f3ff79SMike Smith 
150246f3ff79SMike Smith                 default:
150346f3ff79SMike Smith                         panic("%s: unknown microsequence opcode 0x%x",
15046e551fb6SDavid E. O'Brien                                 __func__, mi->opcode);
150546f3ff79SMike Smith                 }
150646f3ff79SMike Smith 	}
150746f3ff79SMike Smith 
150846f3ff79SMike Smith 	/* unreached */
150946f3ff79SMike Smith }
151046f3ff79SMike Smith 
1511bc35c174SNicolas Souchu static void
15120f210c92SNicolas Souchu ppcintr(void *arg)
1513bc35c174SNicolas Souchu {
1514ca3d3795SJohn Baldwin 	struct ppc_data *ppc = arg;
15153ab971c1SNicolas Souchu 	u_char ctr, ecr, str;
1516bc35c174SNicolas Souchu 
1517ca3d3795SJohn Baldwin 	/*
1518ca3d3795SJohn Baldwin 	 * If we have any child interrupt handlers registered, let
1519ca3d3795SJohn Baldwin 	 * them handle this interrupt.
1520ca3d3795SJohn Baldwin 	 *
1521ca3d3795SJohn Baldwin 	 * XXX: If DMA is in progress should we just complete that w/o
1522ca3d3795SJohn Baldwin 	 * doing this?
1523ca3d3795SJohn Baldwin 	 */
1524ca3d3795SJohn Baldwin 	if (ppc->ppc_child_handlers > 0) {
1525ca3d3795SJohn Baldwin 		intr_event_execute_handlers(curproc, ppc->ppc_intr_event);
1526ca3d3795SJohn Baldwin 		return;
1527ca3d3795SJohn Baldwin 	}
1528ca3d3795SJohn Baldwin 
15293ab971c1SNicolas Souchu 	str = r_str(ppc);
1530bc35c174SNicolas Souchu 	ctr = r_ctr(ppc);
1531bc35c174SNicolas Souchu 	ecr = r_ecr(ppc);
1532bc35c174SNicolas Souchu 
1533f4e98881SRuslan Ermilov #if defined(PPC_DEBUG) && PPC_DEBUG > 1
15343ab971c1SNicolas Souchu 		printf("![%x/%x/%x]", ctr, ecr, str);
1535bc35c174SNicolas Souchu #endif
1536bc35c174SNicolas Souchu 
1537bc35c174SNicolas Souchu 	/* don't use ecp mode with IRQENABLE set */
1538bc35c174SNicolas Souchu 	if (ctr & IRQENABLE) {
1539bc35c174SNicolas Souchu 		return;
1540bc35c174SNicolas Souchu 	}
1541bc35c174SNicolas Souchu 
15423ab971c1SNicolas Souchu 	/* interrupts are generated by nFault signal
15433ab971c1SNicolas Souchu 	 * only in ECP mode */
15443ab971c1SNicolas Souchu 	if ((str & nFAULT) && (ppc->ppc_mode & PPB_ECP)) {
15453ab971c1SNicolas Souchu 		/* check if ppc driver has programmed the
15463ab971c1SNicolas Souchu 		 * nFault interrupt */
1547bc35c174SNicolas Souchu 		if  (ppc->ppc_irqstat & PPC_IRQ_nFAULT) {
1548bc35c174SNicolas Souchu 
1549bc35c174SNicolas Souchu 			w_ecr(ppc, ecr | PPC_nFAULT_INTR);
1550bc35c174SNicolas Souchu 			ppc->ppc_irqstat &= ~PPC_IRQ_nFAULT;
1551bc35c174SNicolas Souchu 		} else {
15520f210c92SNicolas Souchu 			/* shall be handled by underlying layers XXX */
1553bc35c174SNicolas Souchu 			return;
1554bc35c174SNicolas Souchu 		}
1555bc35c174SNicolas Souchu 	}
1556bc35c174SNicolas Souchu 
1557bc35c174SNicolas Souchu 	if (ppc->ppc_irqstat & PPC_IRQ_DMA) {
1558bc35c174SNicolas Souchu 		/* disable interrupts (should be done by hardware though) */
1559bc35c174SNicolas Souchu 		w_ecr(ppc, ecr | PPC_SERVICE_INTR);
1560bc35c174SNicolas Souchu 		ppc->ppc_irqstat &= ~PPC_IRQ_DMA;
1561bc35c174SNicolas Souchu 		ecr = r_ecr(ppc);
1562bc35c174SNicolas Souchu 
1563bc35c174SNicolas Souchu 		/* check if DMA completed */
1564bc35c174SNicolas Souchu 		if ((ppc->ppc_avm & PPB_ECP) && (ecr & PPC_ENABLE_DMA)) {
1565bc35c174SNicolas Souchu #ifdef PPC_DEBUG
1566bc35c174SNicolas Souchu 			printf("a");
1567bc35c174SNicolas Souchu #endif
1568bc35c174SNicolas Souchu 			/* stop DMA */
1569bc35c174SNicolas Souchu 			w_ecr(ppc, ecr & ~PPC_ENABLE_DMA);
1570bc35c174SNicolas Souchu 			ecr = r_ecr(ppc);
1571bc35c174SNicolas Souchu 
1572bc35c174SNicolas Souchu 			if (ppc->ppc_dmastat == PPC_DMA_STARTED) {
1573bc35c174SNicolas Souchu #ifdef PPC_DEBUG
1574bc35c174SNicolas Souchu 				printf("d");
1575bc35c174SNicolas Souchu #endif
1576cea4d875SMarcel Moolenaar 				ppc->ppc_dmadone(ppc);
1577bc35c174SNicolas Souchu 				ppc->ppc_dmastat = PPC_DMA_COMPLETE;
1578bc35c174SNicolas Souchu 
1579bc35c174SNicolas Souchu 				/* wakeup the waiting process */
1580521f364bSDag-Erling Smørgrav 				wakeup(ppc);
1581bc35c174SNicolas Souchu 			}
1582bc35c174SNicolas Souchu 		}
1583bc35c174SNicolas Souchu 	} else if (ppc->ppc_irqstat & PPC_IRQ_FIFO) {
1584bc35c174SNicolas Souchu 
1585bc35c174SNicolas Souchu 		/* classic interrupt I/O */
1586bc35c174SNicolas Souchu 		ppc->ppc_irqstat &= ~PPC_IRQ_FIFO;
1587bc35c174SNicolas Souchu 	}
1588bc35c174SNicolas Souchu 
1589bc35c174SNicolas Souchu 	return;
1590bc35c174SNicolas Souchu }
1591bc35c174SNicolas Souchu 
1592a3732274SDoug Ambrisko int
15930f210c92SNicolas Souchu ppc_read(device_t dev, char *buf, int len, int mode)
1594bc35c174SNicolas Souchu {
1595bc35c174SNicolas Souchu 	return (EINVAL);
1596bc35c174SNicolas Souchu }
1597bc35c174SNicolas Souchu 
1598a3732274SDoug Ambrisko int
15990f210c92SNicolas Souchu ppc_write(device_t dev, char *buf, int len, int how)
1600bc35c174SNicolas Souchu {
1601cea4d875SMarcel Moolenaar 	return (EINVAL);
1602bc35c174SNicolas Souchu }
1603bc35c174SNicolas Souchu 
1604a3732274SDoug Ambrisko void
16050f210c92SNicolas Souchu ppc_reset_epp(device_t dev)
160667646539SMike Smith {
16070f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
160867646539SMike Smith 
16090f210c92SNicolas Souchu 	ppc_reset_epp_timeout(ppc);
161067646539SMike Smith 
161167646539SMike Smith 	return;
161267646539SMike Smith }
161367646539SMike Smith 
1614a3732274SDoug Ambrisko int
16150f210c92SNicolas Souchu ppc_setmode(device_t dev, int mode)
16160f210c92SNicolas Souchu {
16170f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
16180f210c92SNicolas Souchu 
16190f210c92SNicolas Souchu 	switch (ppc->ppc_type) {
16200f210c92SNicolas Souchu 	case PPC_TYPE_SMCLIKE:
16210f210c92SNicolas Souchu 		return (ppc_smclike_setmode(ppc, mode));
16220f210c92SNicolas Souchu 		break;
16230f210c92SNicolas Souchu 
16240f210c92SNicolas Souchu 	case PPC_TYPE_GENERIC:
16250f210c92SNicolas Souchu 	default:
16260f210c92SNicolas Souchu 		return (ppc_generic_setmode(ppc, mode));
16270f210c92SNicolas Souchu 		break;
16280f210c92SNicolas Souchu 	}
16290f210c92SNicolas Souchu 
16300f210c92SNicolas Souchu 	/* not reached */
16310f210c92SNicolas Souchu 	return (ENXIO);
16320f210c92SNicolas Souchu }
16330f210c92SNicolas Souchu 
1634a3732274SDoug Ambrisko int
1635cea4d875SMarcel Moolenaar ppc_probe(device_t dev, int rid)
1636a3732274SDoug Ambrisko {
1637a3732274SDoug Ambrisko #ifdef __i386__
1638a3732274SDoug Ambrisko 	static short next_bios_ppc = 0;
1639cea4d875SMarcel Moolenaar #ifdef PC98
1640cea4d875SMarcel Moolenaar 	unsigned int pc98_ieee_mode = 0x00;
1641cea4d875SMarcel Moolenaar 	unsigned int tmp;
1642cea4d875SMarcel Moolenaar #endif
1643a3732274SDoug Ambrisko #endif
1644a3732274SDoug Ambrisko 	struct ppc_data *ppc;
1645a3732274SDoug Ambrisko 	int error;
1646a3732274SDoug Ambrisko 	u_long port;
1647a3732274SDoug Ambrisko 
164867646539SMike Smith 	/*
164967646539SMike Smith 	 * Allocate the ppc_data structure.
165067646539SMike Smith 	 */
16510f210c92SNicolas Souchu 	ppc = DEVTOSOFTC(dev);
165267646539SMike Smith 	bzero(ppc, sizeof(struct ppc_data));
165367646539SMike Smith 
1654cea4d875SMarcel Moolenaar 	ppc->rid_ioport = rid;
165567646539SMike Smith 
16560f210c92SNicolas Souchu 	/* retrieve ISA parameters */
1657cea4d875SMarcel Moolenaar 	error = bus_get_resource(dev, SYS_RES_IOPORT, rid, &port, NULL);
16580f210c92SNicolas Souchu 
1659d64d73c9SDoug Rabson #ifdef __i386__
16600f210c92SNicolas Souchu 	/*
16610f210c92SNicolas Souchu 	 * If port not specified, use bios list.
16620f210c92SNicolas Souchu 	 */
1663d64d73c9SDoug Rabson 	if (error) {
1664cea4d875SMarcel Moolenaar #ifdef PC98
1665cea4d875SMarcel Moolenaar 		if (next_bios_ppc == 0) {
1666cea4d875SMarcel Moolenaar 			/* Use default IEEE-1284 port of NEC PC-98x1 */
1667cea4d875SMarcel Moolenaar 			port = PC98_IEEE_1284_PORT;
1668cea4d875SMarcel Moolenaar 			next_bios_ppc += 1;
1669cea4d875SMarcel Moolenaar 			if (bootverbose)
1670cea4d875SMarcel Moolenaar 				device_printf(dev,
1671cea4d875SMarcel Moolenaar 				    "parallel port found at 0x%x\n",
1672cea4d875SMarcel Moolenaar 				    (int) port);
1673cea4d875SMarcel Moolenaar 		}
1674cea4d875SMarcel Moolenaar #else
16750f210c92SNicolas Souchu 		if((next_bios_ppc < BIOS_MAX_PPC) &&
16760f210c92SNicolas Souchu 				(*(BIOS_PORTS+next_bios_ppc) != 0) ) {
16770f210c92SNicolas Souchu 			port = *(BIOS_PORTS+next_bios_ppc++);
16780f210c92SNicolas Souchu 			if (bootverbose)
16790f210c92SNicolas Souchu 			  device_printf(dev, "parallel port found at 0x%x\n",
1680d64d73c9SDoug Rabson 					(int) port);
16810f210c92SNicolas Souchu 		} else {
16820f210c92SNicolas Souchu 			device_printf(dev, "parallel port not found.\n");
16830f210c92SNicolas Souchu 			return ENXIO;
16840f210c92SNicolas Souchu 		}
1685cea4d875SMarcel Moolenaar #endif	/* PC98 */
1686cea4d875SMarcel Moolenaar 		bus_set_resource(dev, SYS_RES_IOPORT, rid, port,
16876a5be862SDoug Rabson 				 IO_LPTSIZE_EXTENDED);
16880f210c92SNicolas Souchu 	}
1689d64d73c9SDoug Rabson #endif
16900f210c92SNicolas Souchu 
16910f210c92SNicolas Souchu 	/* IO port is mandatory */
16926a5be862SDoug Rabson 
16936a5be862SDoug Rabson 	/* Try "extended" IO port range...*/
16940f210c92SNicolas Souchu 	ppc->res_ioport = bus_alloc_resource(dev, SYS_RES_IOPORT,
1695d64d73c9SDoug Rabson 					     &ppc->rid_ioport, 0, ~0,
16966a5be862SDoug Rabson 					     IO_LPTSIZE_EXTENDED, RF_ACTIVE);
16976a5be862SDoug Rabson 
16986a5be862SDoug Rabson 	if (ppc->res_ioport != 0) {
16996a5be862SDoug Rabson 		if (bootverbose)
17006a5be862SDoug Rabson 			device_printf(dev, "using extended I/O port range\n");
17016a5be862SDoug Rabson 	} else {
17026a5be862SDoug Rabson 		/* Failed? If so, then try the "normal" IO port range... */
17036a5be862SDoug Rabson 		 ppc->res_ioport = bus_alloc_resource(dev, SYS_RES_IOPORT,
17046a5be862SDoug Rabson 						      &ppc->rid_ioport, 0, ~0,
17056a5be862SDoug Rabson 						      IO_LPTSIZE_NORMAL,
17066a5be862SDoug Rabson 						      RF_ACTIVE);
17076a5be862SDoug Rabson 		if (ppc->res_ioport != 0) {
17086a5be862SDoug Rabson 			if (bootverbose)
17096a5be862SDoug Rabson 				device_printf(dev, "using normal I/O port range\n");
17106a5be862SDoug Rabson 		} else {
17110f210c92SNicolas Souchu 			device_printf(dev, "cannot reserve I/O port range\n");
17120f210c92SNicolas Souchu 			goto error;
17130f210c92SNicolas Souchu 		}
17145c885c3fSDoug Rabson 	}
17155c885c3fSDoug Rabson 
1716d64d73c9SDoug Rabson  	ppc->ppc_base = rman_get_start(ppc->res_ioport);
17170f210c92SNicolas Souchu 
17180f210c92SNicolas Souchu 	ppc->ppc_flags = device_get_flags(dev);
17190f210c92SNicolas Souchu 
17200f210c92SNicolas Souchu 	if (!(ppc->ppc_flags & 0x20)) {
17215f96beb9SNate Lawson 		ppc->res_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
17225f96beb9SNate Lawson 						      &ppc->rid_irq,
17235f96beb9SNate Lawson 						      RF_SHAREABLE);
17245f96beb9SNate Lawson 		ppc->res_drq = bus_alloc_resource_any(dev, SYS_RES_DRQ,
17255f96beb9SNate Lawson 						      &ppc->rid_drq,
17265f96beb9SNate Lawson 						      RF_ACTIVE);
17270f210c92SNicolas Souchu 	}
17280f210c92SNicolas Souchu 
17290f210c92SNicolas Souchu 	if (ppc->res_irq)
1730d64d73c9SDoug Rabson 		ppc->ppc_irq = rman_get_start(ppc->res_irq);
17310f210c92SNicolas Souchu 	if (ppc->res_drq)
1732d64d73c9SDoug Rabson 		ppc->ppc_dmachan = rman_get_start(ppc->res_drq);
17330f210c92SNicolas Souchu 
1734ae6b868aSJohn Baldwin 	ppc->ppc_dev = dev;
17350f210c92SNicolas Souchu 	ppc->ppc_model = GENERIC;
1736af548787SNicolas Souchu 
173746f3ff79SMike Smith 	ppc->ppc_mode = PPB_COMPATIBLE;
17380f210c92SNicolas Souchu 	ppc->ppc_epp = (ppc->ppc_flags & 0x10) >> 4;
173967646539SMike Smith 
17400f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
1741edcfcf27SNicolas Souchu 
1742cea4d875SMarcel Moolenaar #if defined(__i386__) && defined(PC98)
1743cea4d875SMarcel Moolenaar 	/*
1744cea4d875SMarcel Moolenaar 	 * IEEE STD 1284 Function Check and Enable
1745cea4d875SMarcel Moolenaar 	 * for default IEEE-1284 port of NEC PC-98x1
1746cea4d875SMarcel Moolenaar 	 */
1747cea4d875SMarcel Moolenaar 	if (ppc->ppc_base == PC98_IEEE_1284_PORT &&
1748cea4d875SMarcel Moolenaar 	    !(ppc->ppc_flags & PC98_IEEE_1284_DISABLE)) {
1749cea4d875SMarcel Moolenaar 		tmp = inb(ppc->ppc_base + PPC_1284_ENABLE);
1750cea4d875SMarcel Moolenaar 		pc98_ieee_mode = tmp;
1751cea4d875SMarcel Moolenaar 		if ((tmp & 0x10) == 0x10) {
1752cea4d875SMarcel Moolenaar 			outb(ppc->ppc_base + PPC_1284_ENABLE, tmp & ~0x10);
1753cea4d875SMarcel Moolenaar 			tmp = inb(ppc->ppc_base + PPC_1284_ENABLE);
1754cea4d875SMarcel Moolenaar 			if ((tmp & 0x10) == 0x10)
1755cea4d875SMarcel Moolenaar 				goto error;
1756cea4d875SMarcel Moolenaar 		} else {
1757cea4d875SMarcel Moolenaar 			outb(ppc->ppc_base + PPC_1284_ENABLE, tmp | 0x10);
1758cea4d875SMarcel Moolenaar 			tmp = inb(ppc->ppc_base + PPC_1284_ENABLE);
1759cea4d875SMarcel Moolenaar 			if ((tmp & 0x10) != 0x10)
1760cea4d875SMarcel Moolenaar 				goto error;
1761cea4d875SMarcel Moolenaar 		}
1762cea4d875SMarcel Moolenaar 		outb(ppc->ppc_base + PPC_1284_ENABLE, pc98_ieee_mode | 0x10);
1763cea4d875SMarcel Moolenaar 	}
1764cea4d875SMarcel Moolenaar #endif
1765cea4d875SMarcel Moolenaar 
1766edcfcf27SNicolas Souchu 	/*
1767dc733423SDag-Erling Smørgrav 	 * Try to detect the chipset and its mode.
176867646539SMike Smith 	 */
17690f210c92SNicolas Souchu 	if (ppc_detect(ppc, ppc->ppc_flags & 0xf))
177067646539SMike Smith 		goto error;
177167646539SMike Smith 
17720f210c92SNicolas Souchu 	return (0);
177367646539SMike Smith 
177467646539SMike Smith error:
1775cea4d875SMarcel Moolenaar #if defined(__i386__) && defined(PC98)
1776cea4d875SMarcel Moolenaar 	if (ppc->ppc_base == PC98_IEEE_1284_PORT &&
1777cea4d875SMarcel Moolenaar 	    !(ppc->ppc_flags & PC98_IEEE_1284_DISABLE)) {
1778cea4d875SMarcel Moolenaar 		outb(ppc->ppc_base + PPC_1284_ENABLE, pc98_ieee_mode);
1779cea4d875SMarcel Moolenaar 	}
1780cea4d875SMarcel Moolenaar #endif
17810f210c92SNicolas Souchu 	if (ppc->res_irq != 0) {
17820f210c92SNicolas Souchu 		bus_release_resource(dev, SYS_RES_IRQ, ppc->rid_irq,
17830f210c92SNicolas Souchu 				     ppc->res_irq);
17840f210c92SNicolas Souchu 	}
17850f210c92SNicolas Souchu 	if (ppc->res_ioport != 0) {
17860f210c92SNicolas Souchu 		bus_release_resource(dev, SYS_RES_IOPORT, ppc->rid_ioport,
17870f210c92SNicolas Souchu 				     ppc->res_ioport);
17880f210c92SNicolas Souchu 	}
17890f210c92SNicolas Souchu 	if (ppc->res_drq != 0) {
17900f210c92SNicolas Souchu 		bus_release_resource(dev, SYS_RES_DRQ, ppc->rid_drq,
17910f210c92SNicolas Souchu 				     ppc->res_drq);
17920f210c92SNicolas Souchu 	}
17930f210c92SNicolas Souchu 	return (ENXIO);
179467646539SMike Smith }
179567646539SMike Smith 
1796a3732274SDoug Ambrisko int
17970f210c92SNicolas Souchu ppc_attach(device_t dev)
179867646539SMike Smith {
17990f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
18000f210c92SNicolas Souchu 	device_t ppbus;
1801ca3d3795SJohn Baldwin 	int error;
18020f210c92SNicolas Souchu 
18030f210c92SNicolas Souchu 	device_printf(dev, "%s chipset (%s) in %s mode%s\n",
18040f210c92SNicolas Souchu 		      ppc_models[ppc->ppc_model], ppc_avms[ppc->ppc_avm],
180546f3ff79SMike Smith 		      ppc_modes[ppc->ppc_mode], (PPB_IS_EPP(ppc->ppc_mode)) ?
180667646539SMike Smith 		      ppc_epp_protocol[ppc->ppc_epp] : "");
180767646539SMike Smith 
1808bc35c174SNicolas Souchu 	if (ppc->ppc_fifo)
18090f210c92SNicolas Souchu 		device_printf(dev, "FIFO with %d/%d/%d bytes threshold\n",
18100f210c92SNicolas Souchu 			      ppc->ppc_fifo, ppc->ppc_wthr, ppc->ppc_rthr);
181167646539SMike Smith 
1812ca3d3795SJohn Baldwin 	if (ppc->res_irq) {
1813ca3d3795SJohn Baldwin 		/*
1814ca3d3795SJohn Baldwin 		 * Create an interrupt event to manage the handlers of
1815ca3d3795SJohn Baldwin 		 * child devices.
1816ca3d3795SJohn Baldwin 		 */
1817ca3d3795SJohn Baldwin 		error = intr_event_create(&ppc->ppc_intr_event, ppc, 0, -1,
1818ca3d3795SJohn Baldwin 		    NULL, NULL, NULL, NULL, "%s:", device_get_nameunit(dev));
1819ca3d3795SJohn Baldwin 		if (error) {
1820ca3d3795SJohn Baldwin 			device_printf(dev,
1821ca3d3795SJohn Baldwin 			    "failed to create interrupt event: %d\n", error);
1822ca3d3795SJohn Baldwin 			return (error);
1823ca3d3795SJohn Baldwin 		}
1824ca3d3795SJohn Baldwin 
1825ca3d3795SJohn Baldwin 		/* default to the tty mask for registration */	/* XXX */
1826ca3d3795SJohn Baldwin 		error = bus_setup_intr(dev, ppc->res_irq, INTR_TYPE_TTY,
1827ca3d3795SJohn Baldwin 		    NULL, ppcintr, ppc, &ppc->intr_cookie);
1828ca3d3795SJohn Baldwin 		if (error) {
1829ca3d3795SJohn Baldwin 			device_printf(dev,
1830ca3d3795SJohn Baldwin 			    "failed to register interrupt handler: %d\n",
1831ca3d3795SJohn Baldwin 			    error);
1832ca3d3795SJohn Baldwin 			return (error);
1833ca3d3795SJohn Baldwin 		}
1834ca3d3795SJohn Baldwin 	}
1835ca3d3795SJohn Baldwin 
18360f210c92SNicolas Souchu 	/* add ppbus as a child of this isa to parallel bridge */
18370f210c92SNicolas Souchu 	ppbus = device_add_child(dev, "ppbus", -1);
18380f210c92SNicolas Souchu 
183967646539SMike Smith 	/*
184067646539SMike Smith 	 * Probe the ppbus and attach devices found.
184167646539SMike Smith 	 */
18420f210c92SNicolas Souchu 	device_probe_and_attach(ppbus);
184367646539SMike Smith 
18440f210c92SNicolas Souchu 	return (0);
18450f210c92SNicolas Souchu }
18460f210c92SNicolas Souchu 
1847858a52f4SMitsuru IWASAKI int
1848858a52f4SMitsuru IWASAKI ppc_detach(device_t dev)
1849858a52f4SMitsuru IWASAKI {
1850858a52f4SMitsuru IWASAKI 	struct ppc_data *ppc = DEVTOSOFTC(dev);
1851858a52f4SMitsuru IWASAKI 	device_t *children;
1852858a52f4SMitsuru IWASAKI 	int nchildren, i;
1853858a52f4SMitsuru IWASAKI 
1854858a52f4SMitsuru IWASAKI 	if (ppc->res_irq == 0) {
1855858a52f4SMitsuru IWASAKI 		return (ENXIO);
1856858a52f4SMitsuru IWASAKI 	}
1857858a52f4SMitsuru IWASAKI 
1858858a52f4SMitsuru IWASAKI 	/* detach & delete all children */
1859858a52f4SMitsuru IWASAKI 	if (!device_get_children(dev, &children, &nchildren)) {
1860858a52f4SMitsuru IWASAKI 		for (i = 0; i < nchildren; i++)
1861858a52f4SMitsuru IWASAKI 			if (children[i])
1862858a52f4SMitsuru IWASAKI 				device_delete_child(dev, children[i]);
1863858a52f4SMitsuru IWASAKI 		free(children, M_TEMP);
1864858a52f4SMitsuru IWASAKI 	}
1865858a52f4SMitsuru IWASAKI 
1866858a52f4SMitsuru IWASAKI 	if (ppc->res_irq != 0) {
1867858a52f4SMitsuru IWASAKI 		bus_teardown_intr(dev, ppc->res_irq, ppc->intr_cookie);
1868858a52f4SMitsuru IWASAKI 		bus_release_resource(dev, SYS_RES_IRQ, ppc->rid_irq,
1869858a52f4SMitsuru IWASAKI 				     ppc->res_irq);
1870858a52f4SMitsuru IWASAKI 	}
1871858a52f4SMitsuru IWASAKI 	if (ppc->res_ioport != 0) {
1872858a52f4SMitsuru IWASAKI 		bus_release_resource(dev, SYS_RES_IOPORT, ppc->rid_ioport,
1873858a52f4SMitsuru IWASAKI 				     ppc->res_ioport);
1874858a52f4SMitsuru IWASAKI 	}
1875858a52f4SMitsuru IWASAKI 	if (ppc->res_drq != 0) {
1876858a52f4SMitsuru IWASAKI 		bus_release_resource(dev, SYS_RES_DRQ, ppc->rid_drq,
1877858a52f4SMitsuru IWASAKI 				     ppc->res_drq);
1878858a52f4SMitsuru IWASAKI 	}
1879858a52f4SMitsuru IWASAKI 
1880858a52f4SMitsuru IWASAKI 	return (0);
1881858a52f4SMitsuru IWASAKI }
1882858a52f4SMitsuru IWASAKI 
1883a3732274SDoug Ambrisko u_char
18840f210c92SNicolas Souchu ppc_io(device_t ppcdev, int iop, u_char *addr, int cnt, u_char byte)
18850f210c92SNicolas Souchu {
18860f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(ppcdev);
18870f210c92SNicolas Souchu 	switch (iop) {
18880f210c92SNicolas Souchu 	case PPB_OUTSB_EPP:
18898fd40d8aSJohn Baldwin 	    bus_write_multi_1(ppc->res_ioport, PPC_EPP_DATA, addr, cnt);
18900f210c92SNicolas Souchu 		break;
18910f210c92SNicolas Souchu 	case PPB_OUTSW_EPP:
18928fd40d8aSJohn Baldwin 	    bus_write_multi_2(ppc->res_ioport, PPC_EPP_DATA, (u_int16_t *)addr, cnt);
18930f210c92SNicolas Souchu 		break;
18940f210c92SNicolas Souchu 	case PPB_OUTSL_EPP:
18958fd40d8aSJohn Baldwin 	    bus_write_multi_4(ppc->res_ioport, PPC_EPP_DATA, (u_int32_t *)addr, cnt);
18960f210c92SNicolas Souchu 		break;
18970f210c92SNicolas Souchu 	case PPB_INSB_EPP:
18988fd40d8aSJohn Baldwin 	    bus_read_multi_1(ppc->res_ioport, PPC_EPP_DATA, addr, cnt);
18990f210c92SNicolas Souchu 		break;
19000f210c92SNicolas Souchu 	case PPB_INSW_EPP:
19018fd40d8aSJohn Baldwin 	    bus_read_multi_2(ppc->res_ioport, PPC_EPP_DATA, (u_int16_t *)addr, cnt);
19020f210c92SNicolas Souchu 		break;
19030f210c92SNicolas Souchu 	case PPB_INSL_EPP:
19048fd40d8aSJohn Baldwin 	    bus_read_multi_4(ppc->res_ioport, PPC_EPP_DATA, (u_int32_t *)addr, cnt);
19050f210c92SNicolas Souchu 		break;
19060f210c92SNicolas Souchu 	case PPB_RDTR:
19070f210c92SNicolas Souchu 		return (r_dtr(ppc));
19080f210c92SNicolas Souchu 	case PPB_RSTR:
19090f210c92SNicolas Souchu 		return (r_str(ppc));
19100f210c92SNicolas Souchu 	case PPB_RCTR:
19110f210c92SNicolas Souchu 		return (r_ctr(ppc));
19120f210c92SNicolas Souchu 	case PPB_REPP_A:
19130f210c92SNicolas Souchu 		return (r_epp_A(ppc));
19140f210c92SNicolas Souchu 	case PPB_REPP_D:
19150f210c92SNicolas Souchu 		return (r_epp_D(ppc));
19160f210c92SNicolas Souchu 	case PPB_RECR:
19170f210c92SNicolas Souchu 		return (r_ecr(ppc));
19180f210c92SNicolas Souchu 	case PPB_RFIFO:
19190f210c92SNicolas Souchu 		return (r_fifo(ppc));
19200f210c92SNicolas Souchu 	case PPB_WDTR:
19210f210c92SNicolas Souchu 		w_dtr(ppc, byte);
19220f210c92SNicolas Souchu 		break;
19230f210c92SNicolas Souchu 	case PPB_WSTR:
19240f210c92SNicolas Souchu 		w_str(ppc, byte);
19250f210c92SNicolas Souchu 		break;
19260f210c92SNicolas Souchu 	case PPB_WCTR:
19270f210c92SNicolas Souchu 		w_ctr(ppc, byte);
19280f210c92SNicolas Souchu 		break;
19290f210c92SNicolas Souchu 	case PPB_WEPP_A:
19300f210c92SNicolas Souchu 		w_epp_A(ppc, byte);
19310f210c92SNicolas Souchu 		break;
19320f210c92SNicolas Souchu 	case PPB_WEPP_D:
19330f210c92SNicolas Souchu 		w_epp_D(ppc, byte);
19340f210c92SNicolas Souchu 		break;
19350f210c92SNicolas Souchu 	case PPB_WECR:
19360f210c92SNicolas Souchu 		w_ecr(ppc, byte);
19370f210c92SNicolas Souchu 		break;
19380f210c92SNicolas Souchu 	case PPB_WFIFO:
19390f210c92SNicolas Souchu 		w_fifo(ppc, byte);
19400f210c92SNicolas Souchu 		break;
19410f210c92SNicolas Souchu 	default:
19426e551fb6SDavid E. O'Brien 		panic("%s: unknown I/O operation", __func__);
19430f210c92SNicolas Souchu 		break;
19440f210c92SNicolas Souchu 	}
19450f210c92SNicolas Souchu 
19460f210c92SNicolas Souchu 	return (0);	/* not significative */
19470f210c92SNicolas Souchu }
19480f210c92SNicolas Souchu 
1949a3732274SDoug Ambrisko int
19500f210c92SNicolas Souchu ppc_read_ivar(device_t bus, device_t dev, int index, uintptr_t *val)
19510f210c92SNicolas Souchu {
19520f210c92SNicolas Souchu 	struct ppc_data *ppc = (struct ppc_data *)device_get_softc(bus);
19530f210c92SNicolas Souchu 
19540f210c92SNicolas Souchu 	switch (index) {
19550f210c92SNicolas Souchu 	case PPC_IVAR_EPP_PROTO:
19560f210c92SNicolas Souchu 		*val = (u_long)ppc->ppc_epp;
19570f210c92SNicolas Souchu 		break;
19580f210c92SNicolas Souchu 	default:
19590f210c92SNicolas Souchu 		return (ENOENT);
19600f210c92SNicolas Souchu 	}
19610f210c92SNicolas Souchu 
19620f210c92SNicolas Souchu 	return (0);
19630f210c92SNicolas Souchu }
19640f210c92SNicolas Souchu 
19650f210c92SNicolas Souchu /*
1966ca3d3795SJohn Baldwin  * We allow child devices to allocate an IRQ resource at rid 0 for their
1967ca3d3795SJohn Baldwin  * interrupt handlers.
1968ca3d3795SJohn Baldwin  */
1969ca3d3795SJohn Baldwin struct resource *
1970ca3d3795SJohn Baldwin ppc_alloc_resource(device_t bus, device_t child, int type, int *rid,
1971ca3d3795SJohn Baldwin     u_long start, u_long end, u_long count, u_int flags)
1972ca3d3795SJohn Baldwin {
1973ca3d3795SJohn Baldwin 	struct ppc_data *ppc = DEVTOSOFTC(bus);
1974ca3d3795SJohn Baldwin 
1975ca3d3795SJohn Baldwin 	switch (type) {
1976ca3d3795SJohn Baldwin 	case SYS_RES_IRQ:
1977ca3d3795SJohn Baldwin 		if (*rid == 0)
1978ca3d3795SJohn Baldwin 			return (ppc->res_irq);
1979ca3d3795SJohn Baldwin 		break;
1980ca3d3795SJohn Baldwin 	}
1981ca3d3795SJohn Baldwin 	return (NULL);
1982ca3d3795SJohn Baldwin }
1983ca3d3795SJohn Baldwin 
1984ca3d3795SJohn Baldwin int
1985ca3d3795SJohn Baldwin ppc_release_resource(device_t bus, device_t child, int type, int rid,
1986ca3d3795SJohn Baldwin     struct resource *r)
1987ca3d3795SJohn Baldwin {
1988ca3d3795SJohn Baldwin #ifdef INVARIANTS
1989ca3d3795SJohn Baldwin 	struct ppc_data *ppc = DEVTOSOFTC(bus);
1990ca3d3795SJohn Baldwin #endif
1991ca3d3795SJohn Baldwin 
1992ca3d3795SJohn Baldwin 	switch (type) {
1993ca3d3795SJohn Baldwin 	case SYS_RES_IRQ:
1994ca3d3795SJohn Baldwin 		if (rid == 0) {
1995ca3d3795SJohn Baldwin 			KASSERT(r == ppc->res_irq,
1996ca3d3795SJohn Baldwin 			    ("ppc child IRQ resource mismatch"));
1997ca3d3795SJohn Baldwin 			return (0);
1998ca3d3795SJohn Baldwin 		}
1999ca3d3795SJohn Baldwin 		break;
2000ca3d3795SJohn Baldwin 	}
2001ca3d3795SJohn Baldwin 	return (EINVAL);
2002ca3d3795SJohn Baldwin }
2003ca3d3795SJohn Baldwin 
2004ca3d3795SJohn Baldwin /*
2005ca3d3795SJohn Baldwin  * If a child wants to add a handler for our IRQ, add it to our interrupt
2006ca3d3795SJohn Baldwin  * event.  Otherwise, fail the request.
20070f210c92SNicolas Souchu  */
2008a3732274SDoug Ambrisko int
20090f210c92SNicolas Souchu ppc_setup_intr(device_t bus, device_t child, struct resource *r, int flags,
2010ef544f63SPaolo Pisati     driver_filter_t *filt, void (*ihand)(void *), void *arg, void **cookiep)
20110f210c92SNicolas Souchu {
20120f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(bus);
2013ca3d3795SJohn Baldwin 	int error;
20140f210c92SNicolas Souchu 
2015ca3d3795SJohn Baldwin 	if (r != ppc->res_irq)
2016ca3d3795SJohn Baldwin 		return (EINVAL);
20170f210c92SNicolas Souchu 
2018ca3d3795SJohn Baldwin 	/* We don't allow filters. */
2019ca3d3795SJohn Baldwin 	if (filt != NULL)
2020ca3d3795SJohn Baldwin 		return (EINVAL);
2021ca3d3795SJohn Baldwin 
2022ca3d3795SJohn Baldwin 	error = intr_event_add_handler(ppc->ppc_intr_event,
2023ca3d3795SJohn Baldwin 	    device_get_nameunit(child), NULL, ihand, arg, intr_priority(flags),
2024ca3d3795SJohn Baldwin 	    flags, cookiep);
2025ca3d3795SJohn Baldwin 	if (error == 0)
2026ca3d3795SJohn Baldwin 		ppc->ppc_child_handlers++;
20270f210c92SNicolas Souchu 	return (error);
20280f210c92SNicolas Souchu }
20290f210c92SNicolas Souchu 
2030a3732274SDoug Ambrisko int
2031ca3d3795SJohn Baldwin ppc_teardown_intr(device_t bus, device_t child, struct resource *r, void *cookie)
20320f210c92SNicolas Souchu {
20330f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(bus);
2034ca3d3795SJohn Baldwin 	int error;
20350f210c92SNicolas Souchu 
2036ca3d3795SJohn Baldwin 	if (r != ppc->res_irq)
2037ca3d3795SJohn Baldwin 		return (EINVAL);
20380f210c92SNicolas Souchu 
2039ca3d3795SJohn Baldwin 	KASSERT(intr_handler_source(cookie) == ppc,
2040ca3d3795SJohn Baldwin 	    ("ppc_teardown_intr: source mismatch"));
2041ca3d3795SJohn Baldwin 	error = intr_event_remove_handler(cookie);
2042ca3d3795SJohn Baldwin 	if (error == 0)
2043ca3d3795SJohn Baldwin 		ppc->ppc_child_handlers--;
20440f210c92SNicolas Souchu 	return (error);
20450f210c92SNicolas Souchu }
20460f210c92SNicolas Souchu 
2047f5fd5611SRuslan Ermilov MODULE_DEPEND(ppc, ppbus, 1, 1, 1);
2048