167646539SMike Smith /*- 2c264e80fSNicolas Souchu * Copyright (c) 2001 Alcove - Nicolas Souchu 367646539SMike Smith * All rights reserved. 467646539SMike Smith * 567646539SMike Smith * Redistribution and use in source and binary forms, with or without 667646539SMike Smith * modification, are permitted provided that the following conditions 767646539SMike Smith * are met: 867646539SMike Smith * 1. Redistributions of source code must retain the above copyright 967646539SMike Smith * notice, this list of conditions and the following disclaimer. 1067646539SMike Smith * 2. Redistributions in binary form must reproduce the above copyright 1167646539SMike Smith * notice, this list of conditions and the following disclaimer in the 1267646539SMike Smith * documentation and/or other materials provided with the distribution. 1367646539SMike Smith * 1467646539SMike Smith * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1567646539SMike Smith * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 1667646539SMike Smith * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1767646539SMike Smith * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1867646539SMike Smith * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1967646539SMike Smith * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2067646539SMike Smith * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2167646539SMike Smith * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2267646539SMike Smith * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2367646539SMike Smith * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2467646539SMike Smith * SUCH DAMAGE. 2567646539SMike Smith * 26c3aac50fSPeter Wemm * $FreeBSD$ 2767646539SMike Smith * 2867646539SMike Smith */ 2967646539SMike Smith 300f210c92SNicolas Souchu #include "opt_ppc.h" 310f210c92SNicolas Souchu 3267646539SMike Smith #include <sys/param.h> 3367646539SMike Smith #include <sys/systm.h> 3454ad6085SNicolas Souchu #include <sys/kernel.h> 350f210c92SNicolas Souchu #include <sys/bus.h> 360f210c92SNicolas Souchu #include <sys/malloc.h> 3767646539SMike Smith 3867646539SMike Smith #include <vm/vm.h> 3967646539SMike Smith #include <vm/pmap.h> 400f210c92SNicolas Souchu #include <machine/clock.h> 410f210c92SNicolas Souchu #include <machine/bus.h> 420f210c92SNicolas Souchu #include <machine/resource.h> 430f210c92SNicolas Souchu #include <machine/vmparam.h> 440f210c92SNicolas Souchu #include <sys/rman.h> 4567646539SMike Smith 460f210c92SNicolas Souchu #include <isa/isareg.h> 470f210c92SNicolas Souchu #include <isa/isavar.h> 4867646539SMike Smith 4967646539SMike Smith #include <dev/ppbus/ppbconf.h> 5046f3ff79SMike Smith #include <dev/ppbus/ppb_msq.h> 5146f3ff79SMike Smith 52d64d73c9SDoug Rabson #include <isa/ppcreg.h> 5367646539SMike Smith 540f210c92SNicolas Souchu #include "ppbus_if.h" 55bc35c174SNicolas Souchu 56bc35c174SNicolas Souchu #define LOG_PPC(function, ppc, string) \ 57bc35c174SNicolas Souchu if (bootverbose) printf("%s: %s\n", function, string) 58bc35c174SNicolas Souchu 5967646539SMike Smith 600f210c92SNicolas Souchu #define DEVTOSOFTC(dev) ((struct ppc_data *)device_get_softc(dev)) 610f210c92SNicolas Souchu 620f210c92SNicolas Souchu devclass_t ppc_devclass; 630f210c92SNicolas Souchu 640f210c92SNicolas Souchu static int ppc_probe(device_t dev); 650f210c92SNicolas Souchu static int ppc_attach(device_t dev); 660f210c92SNicolas Souchu static int ppc_read_ivar(device_t bus, device_t dev, int index, uintptr_t *val); 670f210c92SNicolas Souchu 680f210c92SNicolas Souchu static void ppc_reset_epp(device_t); 690f210c92SNicolas Souchu static void ppc_ecp_sync(device_t); 700f210c92SNicolas Souchu static void ppcintr(void *arg); 710f210c92SNicolas Souchu 720f210c92SNicolas Souchu static int ppc_exec_microseq(device_t, struct ppb_microseq **); 730f210c92SNicolas Souchu static int ppc_setmode(device_t, int); 740f210c92SNicolas Souchu 750f210c92SNicolas Souchu static int ppc_read(device_t, char *, int, int); 760f210c92SNicolas Souchu static int ppc_write(device_t, char *, int, int); 770f210c92SNicolas Souchu 780f210c92SNicolas Souchu static u_char ppc_io(device_t, int, u_char *, int, u_char); 790f210c92SNicolas Souchu 800f210c92SNicolas Souchu static int ppc_setup_intr(device_t, device_t, struct resource *, int, 810f210c92SNicolas Souchu void (*)(void *), void *, void **); 820f210c92SNicolas Souchu static int ppc_teardown_intr(device_t, device_t, struct resource *, void *); 830f210c92SNicolas Souchu 840f210c92SNicolas Souchu static device_method_t ppc_methods[] = { 850f210c92SNicolas Souchu /* device interface */ 860f210c92SNicolas Souchu DEVMETHOD(device_probe, ppc_probe), 870f210c92SNicolas Souchu DEVMETHOD(device_attach, ppc_attach), 880f210c92SNicolas Souchu 890f210c92SNicolas Souchu /* bus interface */ 900f210c92SNicolas Souchu DEVMETHOD(bus_read_ivar, ppc_read_ivar), 910f210c92SNicolas Souchu DEVMETHOD(bus_setup_intr, ppc_setup_intr), 920f210c92SNicolas Souchu DEVMETHOD(bus_teardown_intr, ppc_teardown_intr), 930f210c92SNicolas Souchu DEVMETHOD(bus_alloc_resource, bus_generic_alloc_resource), 940f210c92SNicolas Souchu 950f210c92SNicolas Souchu /* ppbus interface */ 960f210c92SNicolas Souchu DEVMETHOD(ppbus_io, ppc_io), 970f210c92SNicolas Souchu DEVMETHOD(ppbus_exec_microseq, ppc_exec_microseq), 980f210c92SNicolas Souchu DEVMETHOD(ppbus_reset_epp, ppc_reset_epp), 990f210c92SNicolas Souchu DEVMETHOD(ppbus_setmode, ppc_setmode), 1000f210c92SNicolas Souchu DEVMETHOD(ppbus_ecp_sync, ppc_ecp_sync), 1010f210c92SNicolas Souchu DEVMETHOD(ppbus_read, ppc_read), 1020f210c92SNicolas Souchu DEVMETHOD(ppbus_write, ppc_write), 1030f210c92SNicolas Souchu 1040f210c92SNicolas Souchu { 0, 0 } 10567646539SMike Smith }; 10667646539SMike Smith 1070f210c92SNicolas Souchu static driver_t ppc_driver = { 1080f210c92SNicolas Souchu "ppc", 1090f210c92SNicolas Souchu ppc_methods, 1100f210c92SNicolas Souchu sizeof(struct ppc_data), 1110f210c92SNicolas Souchu }; 11267646539SMike Smith 1130f210c92SNicolas Souchu static char *ppc_models[] = { 11446f3ff79SMike Smith "SMC-like", "SMC FDC37C665GT", "SMC FDC37C666GT", "PC87332", "PC87306", 1156a5be862SDoug Rabson "82091AA", "Generic", "W83877F", "W83877AF", "Winbond", "PC87334", 116ac7ba926SDoug Rabson "SMC FDC37C935", "PC87303", 0 11767646539SMike Smith }; 11867646539SMike Smith 11946f3ff79SMike Smith /* list of available modes */ 12046f3ff79SMike Smith static char *ppc_avms[] = { 12146f3ff79SMike Smith "COMPATIBLE", "NIBBLE-only", "PS2-only", "PS2/NIBBLE", "EPP-only", 12246f3ff79SMike Smith "EPP/NIBBLE", "EPP/PS2", "EPP/PS2/NIBBLE", "ECP-only", 12346f3ff79SMike Smith "ECP/NIBBLE", "ECP/PS2", "ECP/PS2/NIBBLE", "ECP/EPP", 12446f3ff79SMike Smith "ECP/EPP/NIBBLE", "ECP/EPP/PS2", "ECP/EPP/PS2/NIBBLE", 0 12546f3ff79SMike Smith }; 12646f3ff79SMike Smith 12746f3ff79SMike Smith /* list of current executing modes 12846f3ff79SMike Smith * Note that few modes do not actually exist. 12946f3ff79SMike Smith */ 13067646539SMike Smith static char *ppc_modes[] = { 13146f3ff79SMike Smith "COMPATIBLE", "NIBBLE", "PS/2", "PS/2", "EPP", 13246f3ff79SMike Smith "EPP", "EPP", "EPP", "ECP", 13346f3ff79SMike Smith "ECP", "ECP+PS2", "ECP+PS2", "ECP+EPP", 13446f3ff79SMike Smith "ECP+EPP", "ECP+EPP", "ECP+EPP", 0 13567646539SMike Smith }; 13667646539SMike Smith 13767646539SMike Smith static char *ppc_epp_protocol[] = { " (EPP 1.9)", " (EPP 1.7)", 0 }; 13867646539SMike Smith 139d64d73c9SDoug Rabson #ifdef __i386__ 14067646539SMike Smith /* 14167646539SMike Smith * BIOS printer list - used by BIOS probe. 14267646539SMike Smith */ 14367646539SMike Smith #define BIOS_PPC_PORTS 0x408 14467646539SMike Smith #define BIOS_PORTS (short *)(KERNBASE+BIOS_PPC_PORTS) 14567646539SMike Smith #define BIOS_MAX_PPC 4 146d64d73c9SDoug Rabson #endif 14767646539SMike Smith 14867646539SMike Smith /* 14967646539SMike Smith * ppc_ecp_sync() XXX 15067646539SMike Smith */ 15167646539SMike Smith static void 1520f210c92SNicolas Souchu ppc_ecp_sync(device_t dev) { 15367646539SMike Smith 15467646539SMike Smith int i, r; 1550f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(dev); 15667646539SMike Smith 157c264e80fSNicolas Souchu if (!(ppc->ppc_avm & PPB_ECP) && !(ppc->ppc_dtm & PPB_ECP)) 158bc35c174SNicolas Souchu return; 159bc35c174SNicolas Souchu 16067646539SMike Smith r = r_ecr(ppc); 161bc35c174SNicolas Souchu if ((r & 0xe0) != PPC_ECR_EPP) 16267646539SMike Smith return; 16367646539SMike Smith 16467646539SMike Smith for (i = 0; i < 100; i++) { 16567646539SMike Smith r = r_ecr(ppc); 16667646539SMike Smith if (r & 0x1) 16767646539SMike Smith return; 16867646539SMike Smith DELAY(100); 16967646539SMike Smith } 17067646539SMike Smith 17146f3ff79SMike Smith printf("ppc%d: ECP sync failed as data still " \ 1720f210c92SNicolas Souchu "present in FIFO.\n", ppc->ppc_unit); 17367646539SMike Smith 17467646539SMike Smith return; 17567646539SMike Smith } 17667646539SMike Smith 177bc35c174SNicolas Souchu /* 178bc35c174SNicolas Souchu * ppc_detect_fifo() 179bc35c174SNicolas Souchu * 180bc35c174SNicolas Souchu * Detect parallel port FIFO 181bc35c174SNicolas Souchu */ 182bc35c174SNicolas Souchu static int 183bc35c174SNicolas Souchu ppc_detect_fifo(struct ppc_data *ppc) 18467646539SMike Smith { 185bc35c174SNicolas Souchu char ecr_sav; 186bc35c174SNicolas Souchu char ctr_sav, ctr, cc; 187bc35c174SNicolas Souchu short i; 18867646539SMike Smith 189bc35c174SNicolas Souchu /* save registers */ 190bc35c174SNicolas Souchu ecr_sav = r_ecr(ppc); 191bc35c174SNicolas Souchu ctr_sav = r_ctr(ppc); 192bc35c174SNicolas Souchu 193bc35c174SNicolas Souchu /* enter ECP configuration mode, no interrupt, no DMA */ 194bc35c174SNicolas Souchu w_ecr(ppc, 0xf4); 195bc35c174SNicolas Souchu 196bc35c174SNicolas Souchu /* read PWord size - transfers in FIFO mode must be PWord aligned */ 197bc35c174SNicolas Souchu ppc->ppc_pword = (r_cnfgA(ppc) & PPC_PWORD_MASK); 198bc35c174SNicolas Souchu 199bc35c174SNicolas Souchu /* XXX 16 and 32 bits implementations not supported */ 200bc35c174SNicolas Souchu if (ppc->ppc_pword != PPC_PWORD_8) { 201bc35c174SNicolas Souchu LOG_PPC(__FUNCTION__, ppc, "PWord not supported"); 202bc35c174SNicolas Souchu goto error; 203bc35c174SNicolas Souchu } 204bc35c174SNicolas Souchu 205bc35c174SNicolas Souchu w_ecr(ppc, 0x34); /* byte mode, no interrupt, no DMA */ 206bc35c174SNicolas Souchu ctr = r_ctr(ppc); 207bc35c174SNicolas Souchu w_ctr(ppc, ctr | PCD); /* set direction to 1 */ 208bc35c174SNicolas Souchu 209bc35c174SNicolas Souchu /* enter ECP test mode, no interrupt, no DMA */ 210bc35c174SNicolas Souchu w_ecr(ppc, 0xd4); 211bc35c174SNicolas Souchu 212bc35c174SNicolas Souchu /* flush the FIFO */ 213bc35c174SNicolas Souchu for (i=0; i<1024; i++) { 214bc35c174SNicolas Souchu if (r_ecr(ppc) & PPC_FIFO_EMPTY) 215bc35c174SNicolas Souchu break; 216bc35c174SNicolas Souchu cc = r_fifo(ppc); 217bc35c174SNicolas Souchu } 218bc35c174SNicolas Souchu 219bc35c174SNicolas Souchu if (i >= 1024) { 220bc35c174SNicolas Souchu LOG_PPC(__FUNCTION__, ppc, "can't flush FIFO"); 221bc35c174SNicolas Souchu goto error; 222bc35c174SNicolas Souchu } 223bc35c174SNicolas Souchu 224bc35c174SNicolas Souchu /* enable interrupts, no DMA */ 225bc35c174SNicolas Souchu w_ecr(ppc, 0xd0); 226bc35c174SNicolas Souchu 227bc35c174SNicolas Souchu /* determine readIntrThreshold 228bc35c174SNicolas Souchu * fill the FIFO until serviceIntr is set 229bc35c174SNicolas Souchu */ 230bc35c174SNicolas Souchu for (i=0; i<1024; i++) { 231bc35c174SNicolas Souchu w_fifo(ppc, (char)i); 232bc35c174SNicolas Souchu if (!ppc->ppc_rthr && (r_ecr(ppc) & PPC_SERVICE_INTR)) { 233bc35c174SNicolas Souchu /* readThreshold reached */ 234bc35c174SNicolas Souchu ppc->ppc_rthr = i+1; 235bc35c174SNicolas Souchu } 236bc35c174SNicolas Souchu if (r_ecr(ppc) & PPC_FIFO_FULL) { 237bc35c174SNicolas Souchu ppc->ppc_fifo = i+1; 238bc35c174SNicolas Souchu break; 239bc35c174SNicolas Souchu } 240bc35c174SNicolas Souchu } 241bc35c174SNicolas Souchu 242bc35c174SNicolas Souchu if (i >= 1024) { 243bc35c174SNicolas Souchu LOG_PPC(__FUNCTION__, ppc, "can't fill FIFO"); 244bc35c174SNicolas Souchu goto error; 245bc35c174SNicolas Souchu } 246bc35c174SNicolas Souchu 247bc35c174SNicolas Souchu w_ecr(ppc, 0xd4); /* test mode, no interrupt, no DMA */ 248bc35c174SNicolas Souchu w_ctr(ppc, ctr & ~PCD); /* set direction to 0 */ 249bc35c174SNicolas Souchu w_ecr(ppc, 0xd0); /* enable interrupts */ 250bc35c174SNicolas Souchu 251bc35c174SNicolas Souchu /* determine writeIntrThreshold 252bc35c174SNicolas Souchu * empty the FIFO until serviceIntr is set 253bc35c174SNicolas Souchu */ 254bc35c174SNicolas Souchu for (i=ppc->ppc_fifo; i>0; i--) { 255bc35c174SNicolas Souchu if (r_fifo(ppc) != (char)(ppc->ppc_fifo-i)) { 256bc35c174SNicolas Souchu LOG_PPC(__FUNCTION__, ppc, "invalid data in FIFO"); 257bc35c174SNicolas Souchu goto error; 258bc35c174SNicolas Souchu } 259bc35c174SNicolas Souchu if (r_ecr(ppc) & PPC_SERVICE_INTR) { 260bc35c174SNicolas Souchu /* writeIntrThreshold reached */ 261bc35c174SNicolas Souchu ppc->ppc_wthr = ppc->ppc_fifo - i+1; 262bc35c174SNicolas Souchu } 263bc35c174SNicolas Souchu /* if FIFO empty before the last byte, error */ 264bc35c174SNicolas Souchu if (i>1 && (r_ecr(ppc) & PPC_FIFO_EMPTY)) { 265bc35c174SNicolas Souchu LOG_PPC(__FUNCTION__, ppc, "data lost in FIFO"); 266bc35c174SNicolas Souchu goto error; 267bc35c174SNicolas Souchu } 268bc35c174SNicolas Souchu } 269bc35c174SNicolas Souchu 270bc35c174SNicolas Souchu /* FIFO must be empty after the last byte */ 271bc35c174SNicolas Souchu if (!(r_ecr(ppc) & PPC_FIFO_EMPTY)) { 272bc35c174SNicolas Souchu LOG_PPC(__FUNCTION__, ppc, "can't empty the FIFO"); 273bc35c174SNicolas Souchu goto error; 274bc35c174SNicolas Souchu } 275bc35c174SNicolas Souchu 276bc35c174SNicolas Souchu w_ctr(ppc, ctr_sav); 277bc35c174SNicolas Souchu w_ecr(ppc, ecr_sav); 278bc35c174SNicolas Souchu 279bc35c174SNicolas Souchu return (0); 280bc35c174SNicolas Souchu 281bc35c174SNicolas Souchu error: 282bc35c174SNicolas Souchu w_ctr(ppc, ctr_sav); 283bc35c174SNicolas Souchu w_ecr(ppc, ecr_sav); 284bc35c174SNicolas Souchu 285bc35c174SNicolas Souchu return (EINVAL); 28667646539SMike Smith } 28767646539SMike Smith 28846f3ff79SMike Smith static int 28946f3ff79SMike Smith ppc_detect_port(struct ppc_data *ppc) 29046f3ff79SMike Smith { 29146f3ff79SMike Smith 29246f3ff79SMike Smith w_ctr(ppc, 0x0c); /* To avoid missing PS2 ports */ 29346f3ff79SMike Smith w_dtr(ppc, 0xaa); 294a7006f89SNicolas Souchu if (r_dtr(ppc) != 0xaa) 29546f3ff79SMike Smith return (0); 29646f3ff79SMike Smith 29746f3ff79SMike Smith return (1); 29846f3ff79SMike Smith } 29946f3ff79SMike Smith 30067646539SMike Smith /* 3010f210c92SNicolas Souchu * EPP timeout, according to the PC87332 manual 3020f210c92SNicolas Souchu * Semantics of clearing EPP timeout bit. 3030f210c92SNicolas Souchu * PC87332 - reading SPP_STR does it... 3040f210c92SNicolas Souchu * SMC - write 1 to EPP timeout bit XXX 3050f210c92SNicolas Souchu * Others - (?) write 0 to EPP timeout bit 3060f210c92SNicolas Souchu */ 3070f210c92SNicolas Souchu static void 3080f210c92SNicolas Souchu ppc_reset_epp_timeout(struct ppc_data *ppc) 3090f210c92SNicolas Souchu { 3100f210c92SNicolas Souchu register char r; 3110f210c92SNicolas Souchu 3120f210c92SNicolas Souchu r = r_str(ppc); 3130f210c92SNicolas Souchu w_str(ppc, r | 0x1); 3140f210c92SNicolas Souchu w_str(ppc, r & 0xfe); 3150f210c92SNicolas Souchu 3160f210c92SNicolas Souchu return; 3170f210c92SNicolas Souchu } 3180f210c92SNicolas Souchu 3190f210c92SNicolas Souchu static int 3200f210c92SNicolas Souchu ppc_check_epp_timeout(struct ppc_data *ppc) 3210f210c92SNicolas Souchu { 3220f210c92SNicolas Souchu ppc_reset_epp_timeout(ppc); 3230f210c92SNicolas Souchu 3240f210c92SNicolas Souchu return (!(r_str(ppc) & TIMEOUT)); 3250f210c92SNicolas Souchu } 3260f210c92SNicolas Souchu 3270f210c92SNicolas Souchu /* 3280f210c92SNicolas Souchu * Configure current operating mode 3290f210c92SNicolas Souchu */ 3300f210c92SNicolas Souchu static int 3310f210c92SNicolas Souchu ppc_generic_setmode(struct ppc_data *ppc, int mode) 3320f210c92SNicolas Souchu { 3330f210c92SNicolas Souchu u_char ecr = 0; 3340f210c92SNicolas Souchu 3350f210c92SNicolas Souchu /* check if mode is available */ 3360f210c92SNicolas Souchu if (mode && !(ppc->ppc_avm & mode)) 3370f210c92SNicolas Souchu return (EINVAL); 3380f210c92SNicolas Souchu 3390f210c92SNicolas Souchu /* if ECP mode, configure ecr register */ 340c264e80fSNicolas Souchu if ((ppc->ppc_avm & PPB_ECP) || (ppc->ppc_dtm & PPB_ECP)) { 3410f210c92SNicolas Souchu /* return to byte mode (keeping direction bit), 3420f210c92SNicolas Souchu * no interrupt, no DMA to be able to change to 3430f210c92SNicolas Souchu * ECP 3440f210c92SNicolas Souchu */ 3450f210c92SNicolas Souchu w_ecr(ppc, PPC_ECR_RESET); 3460f210c92SNicolas Souchu ecr = PPC_DISABLE_INTR; 3470f210c92SNicolas Souchu 3480f210c92SNicolas Souchu if (mode & PPB_EPP) 3490f210c92SNicolas Souchu return (EINVAL); 3500f210c92SNicolas Souchu else if (mode & PPB_ECP) 3510f210c92SNicolas Souchu /* select ECP mode */ 3520f210c92SNicolas Souchu ecr |= PPC_ECR_ECP; 3530f210c92SNicolas Souchu else if (mode & PPB_PS2) 3540f210c92SNicolas Souchu /* select PS2 mode with ECP */ 3550f210c92SNicolas Souchu ecr |= PPC_ECR_PS2; 3560f210c92SNicolas Souchu else 3570f210c92SNicolas Souchu /* select COMPATIBLE/NIBBLE mode */ 3580f210c92SNicolas Souchu ecr |= PPC_ECR_STD; 3590f210c92SNicolas Souchu 3600f210c92SNicolas Souchu w_ecr(ppc, ecr); 3610f210c92SNicolas Souchu } 3620f210c92SNicolas Souchu 3630f210c92SNicolas Souchu ppc->ppc_mode = mode; 3640f210c92SNicolas Souchu 3650f210c92SNicolas Souchu return (0); 3660f210c92SNicolas Souchu } 3670f210c92SNicolas Souchu 3680f210c92SNicolas Souchu /* 3690f210c92SNicolas Souchu * The ppc driver is free to choose options like FIFO or DMA 3700f210c92SNicolas Souchu * if ECP mode is available. 3710f210c92SNicolas Souchu * 3720f210c92SNicolas Souchu * The 'RAW' option allows the upper drivers to force the ppc mode 3730f210c92SNicolas Souchu * even with FIFO, DMA available. 3740f210c92SNicolas Souchu */ 3750f210c92SNicolas Souchu static int 3760f210c92SNicolas Souchu ppc_smclike_setmode(struct ppc_data *ppc, int mode) 3770f210c92SNicolas Souchu { 3780f210c92SNicolas Souchu u_char ecr = 0; 3790f210c92SNicolas Souchu 3800f210c92SNicolas Souchu /* check if mode is available */ 3810f210c92SNicolas Souchu if (mode && !(ppc->ppc_avm & mode)) 3820f210c92SNicolas Souchu return (EINVAL); 3830f210c92SNicolas Souchu 3840f210c92SNicolas Souchu /* if ECP mode, configure ecr register */ 385c264e80fSNicolas Souchu if ((ppc->ppc_avm & PPB_ECP) || (ppc->ppc_dtm & PPB_ECP)) { 3860f210c92SNicolas Souchu /* return to byte mode (keeping direction bit), 3870f210c92SNicolas Souchu * no interrupt, no DMA to be able to change to 3880f210c92SNicolas Souchu * ECP or EPP mode 3890f210c92SNicolas Souchu */ 3900f210c92SNicolas Souchu w_ecr(ppc, PPC_ECR_RESET); 3910f210c92SNicolas Souchu ecr = PPC_DISABLE_INTR; 3920f210c92SNicolas Souchu 3930f210c92SNicolas Souchu if (mode & PPB_EPP) 3940f210c92SNicolas Souchu /* select EPP mode */ 3950f210c92SNicolas Souchu ecr |= PPC_ECR_EPP; 3960f210c92SNicolas Souchu else if (mode & PPB_ECP) 3970f210c92SNicolas Souchu /* select ECP mode */ 3980f210c92SNicolas Souchu ecr |= PPC_ECR_ECP; 3990f210c92SNicolas Souchu else if (mode & PPB_PS2) 4000f210c92SNicolas Souchu /* select PS2 mode with ECP */ 4010f210c92SNicolas Souchu ecr |= PPC_ECR_PS2; 4020f210c92SNicolas Souchu else 4030f210c92SNicolas Souchu /* select COMPATIBLE/NIBBLE mode */ 4040f210c92SNicolas Souchu ecr |= PPC_ECR_STD; 4050f210c92SNicolas Souchu 4060f210c92SNicolas Souchu w_ecr(ppc, ecr); 4070f210c92SNicolas Souchu } 4080f210c92SNicolas Souchu 4090f210c92SNicolas Souchu ppc->ppc_mode = mode; 4100f210c92SNicolas Souchu 4110f210c92SNicolas Souchu return (0); 4120f210c92SNicolas Souchu } 4130f210c92SNicolas Souchu 4140f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET 4150f210c92SNicolas Souchu /* 41667646539SMike Smith * ppc_pc873xx_detect 41767646539SMike Smith * 41867646539SMike Smith * Probe for a Natsemi PC873xx-family part. 41967646539SMike Smith * 42067646539SMike Smith * References in this function are to the National Semiconductor 42167646539SMike Smith * PC87332 datasheet TL/C/11930, May 1995 revision. 42267646539SMike Smith */ 42367646539SMike Smith static int pc873xx_basetab[] = {0x0398, 0x026e, 0x015c, 0x002e, 0}; 42467646539SMike Smith static int pc873xx_porttab[] = {0x0378, 0x03bc, 0x0278, 0}; 425af548787SNicolas Souchu static int pc873xx_irqtab[] = {5, 7, 5, 0}; 426af548787SNicolas Souchu 427af548787SNicolas Souchu static int pc873xx_regstab[] = { 428af548787SNicolas Souchu PC873_FER, PC873_FAR, PC873_PTR, 429af548787SNicolas Souchu PC873_FCR, PC873_PCR, PC873_PMC, 430af548787SNicolas Souchu PC873_TUP, PC873_SID, PC873_PNP0, 431af548787SNicolas Souchu PC873_PNP1, PC873_LPTBA, -1 432af548787SNicolas Souchu }; 433af548787SNicolas Souchu 434af548787SNicolas Souchu static char *pc873xx_rnametab[] = { 435af548787SNicolas Souchu "FER", "FAR", "PTR", "FCR", "PCR", 436af548787SNicolas Souchu "PMC", "TUP", "SID", "PNP0", "PNP1", 437af548787SNicolas Souchu "LPTBA", NULL 438af548787SNicolas Souchu }; 43967646539SMike Smith 44067646539SMike Smith static int 44146f3ff79SMike Smith ppc_pc873xx_detect(struct ppc_data *ppc, int chipset_mode) /* XXX mode never forced */ 44267646539SMike Smith { 44367646539SMike Smith static int index = 0; 444f1d19042SArchie Cobbs int idport, irq; 445af548787SNicolas Souchu int ptr, pcr, val, i; 44667646539SMike Smith 44767646539SMike Smith while ((idport = pc873xx_basetab[index++])) { 44867646539SMike Smith 44967646539SMike Smith /* XXX should check first to see if this location is already claimed */ 45067646539SMike Smith 45167646539SMike Smith /* 452af548787SNicolas Souchu * Pull the 873xx through the power-on ID cycle (2.2,1.). 453af548787SNicolas Souchu * We can't use this to locate the chip as it may already have 454af548787SNicolas Souchu * been used by the BIOS. 45567646539SMike Smith */ 456af548787SNicolas Souchu (void)inb(idport); (void)inb(idport); 457af548787SNicolas Souchu (void)inb(idport); (void)inb(idport); 45867646539SMike Smith 45967646539SMike Smith /* 46067646539SMike Smith * Read the SID byte. Possible values are : 46167646539SMike Smith * 462af548787SNicolas Souchu * 01010xxx PC87334 46367646539SMike Smith * 0001xxxx PC87332 46467646539SMike Smith * 01110xxx PC87306 465ac7ba926SDoug Rabson * 00110xxx PC87303 46667646539SMike Smith */ 46767646539SMike Smith outb(idport, PC873_SID); 46867646539SMike Smith val = inb(idport + 1); 46967646539SMike Smith if ((val & 0xf0) == 0x10) { 4700f210c92SNicolas Souchu ppc->ppc_model = NS_PC87332; 47167646539SMike Smith } else if ((val & 0xf8) == 0x70) { 4720f210c92SNicolas Souchu ppc->ppc_model = NS_PC87306; 473af548787SNicolas Souchu } else if ((val & 0xf8) == 0x50) { 4740f210c92SNicolas Souchu ppc->ppc_model = NS_PC87334; 475ac7ba926SDoug Rabson } else if ((val & 0xf8) == 0x40) { /* Should be 0x30 by the 476ac7ba926SDoug Rabson documentation, but probing 477ac7ba926SDoug Rabson yielded 0x40... */ 478ac7ba926SDoug Rabson ppc->ppc_model = NS_PC87303; 47967646539SMike Smith } else { 48067646539SMike Smith if (bootverbose && (val != 0xff)) 48167646539SMike Smith printf("PC873xx probe at 0x%x got unknown ID 0x%x\n", idport, val); 48267646539SMike Smith continue ; /* not recognised */ 48367646539SMike Smith } 48467646539SMike Smith 485af548787SNicolas Souchu /* print registers */ 486af548787SNicolas Souchu if (bootverbose) { 487af548787SNicolas Souchu printf("PC873xx"); 488af548787SNicolas Souchu for (i=0; pc873xx_regstab[i] != -1; i++) { 489af548787SNicolas Souchu outb(idport, pc873xx_regstab[i]); 490af548787SNicolas Souchu printf(" %s=0x%x", pc873xx_rnametab[i], 491af548787SNicolas Souchu inb(idport + 1) & 0xff); 492af548787SNicolas Souchu } 493af548787SNicolas Souchu printf("\n"); 494af548787SNicolas Souchu } 495af548787SNicolas Souchu 49667646539SMike Smith /* 49767646539SMike Smith * We think we have one. Is it enabled and where we want it to be? 49867646539SMike Smith */ 49967646539SMike Smith outb(idport, PC873_FER); 50067646539SMike Smith val = inb(idport + 1); 50167646539SMike Smith if (!(val & PC873_PPENABLE)) { 50267646539SMike Smith if (bootverbose) 50367646539SMike Smith printf("PC873xx parallel port disabled\n"); 50467646539SMike Smith continue; 50567646539SMike Smith } 50667646539SMike Smith outb(idport, PC873_FAR); 507ac7ba926SDoug Rabson val = inb(idport + 1); 50867646539SMike Smith /* XXX we should create a driver instance for every port found */ 509ac7ba926SDoug Rabson if (pc873xx_porttab[val & 0x3] != ppc->ppc_base) { 510ac7ba926SDoug Rabson 511ac7ba926SDoug Rabson /* First try to change the port address to that requested... */ 512ac7ba926SDoug Rabson 513ac7ba926SDoug Rabson switch(ppc->ppc_base) { 514ac7ba926SDoug Rabson case 0x378: 515ac7ba926SDoug Rabson val &= 0xfc; 516ac7ba926SDoug Rabson break; 517ac7ba926SDoug Rabson 518ac7ba926SDoug Rabson case 0x3bc: 519ac7ba926SDoug Rabson val &= 0xfd; 520ac7ba926SDoug Rabson break; 521ac7ba926SDoug Rabson 522ac7ba926SDoug Rabson case 0x278: 523ac7ba926SDoug Rabson val &= 0xfe; 524ac7ba926SDoug Rabson break; 525ac7ba926SDoug Rabson 526ac7ba926SDoug Rabson default: 527ac7ba926SDoug Rabson val &= 0xfd; 528ac7ba926SDoug Rabson break; 529ac7ba926SDoug Rabson } 530ac7ba926SDoug Rabson 531ac7ba926SDoug Rabson outb(idport, PC873_FAR); 532ac7ba926SDoug Rabson outb(idport + 1, val); 533ac7ba926SDoug Rabson outb(idport + 1, val); 534ac7ba926SDoug Rabson 535ac7ba926SDoug Rabson /* Check for success by reading back the value we supposedly 536ac7ba926SDoug Rabson wrote and comparing...*/ 537ac7ba926SDoug Rabson 538ac7ba926SDoug Rabson outb(idport, PC873_FAR); 539ac7ba926SDoug Rabson val = inb(idport + 1) & 0x3; 540ac7ba926SDoug Rabson 541ac7ba926SDoug Rabson /* If we fail, report the failure... */ 542ac7ba926SDoug Rabson 54367646539SMike Smith if (pc873xx_porttab[val] != ppc->ppc_base) { 54467646539SMike Smith if (bootverbose) 54567646539SMike Smith printf("PC873xx at 0x%x not for driver at port 0x%x\n", 54667646539SMike Smith pc873xx_porttab[val], ppc->ppc_base); 547ac7ba926SDoug Rabson } 54867646539SMike Smith continue; 54967646539SMike Smith } 55067646539SMike Smith 55167646539SMike Smith outb(idport, PC873_PTR); 552af548787SNicolas Souchu ptr = inb(idport + 1); 553af548787SNicolas Souchu 554af548787SNicolas Souchu /* get irq settings */ 555af548787SNicolas Souchu if (ppc->ppc_base == 0x378) 556af548787SNicolas Souchu irq = (ptr & PC873_LPTBIRQ7) ? 7 : 5; 557af548787SNicolas Souchu else 558af548787SNicolas Souchu irq = pc873xx_irqtab[val]; 559af548787SNicolas Souchu 56067646539SMike Smith if (bootverbose) 561af548787SNicolas Souchu printf("PC873xx irq %d at 0x%x\n", irq, ppc->ppc_base); 56267646539SMike Smith 563af548787SNicolas Souchu /* 564af548787SNicolas Souchu * Check if irq settings are correct 565af548787SNicolas Souchu */ 566af548787SNicolas Souchu if (irq != ppc->ppc_irq) { 567af548787SNicolas Souchu /* 568af548787SNicolas Souchu * If the chipset is not locked and base address is 0x378, 569af548787SNicolas Souchu * we have another chance 570af548787SNicolas Souchu */ 571af548787SNicolas Souchu if (ppc->ppc_base == 0x378 && !(ptr & PC873_CFGLOCK)) { 572af548787SNicolas Souchu if (ppc->ppc_irq == 7) { 573af548787SNicolas Souchu outb(idport + 1, (ptr | PC873_LPTBIRQ7)); 574af548787SNicolas Souchu outb(idport + 1, (ptr | PC873_LPTBIRQ7)); 575af548787SNicolas Souchu } else { 576af548787SNicolas Souchu outb(idport + 1, (ptr & ~PC873_LPTBIRQ7)); 577af548787SNicolas Souchu outb(idport + 1, (ptr & ~PC873_LPTBIRQ7)); 57867646539SMike Smith } 579af548787SNicolas Souchu if (bootverbose) 580af548787SNicolas Souchu printf("PC873xx irq set to %d\n", ppc->ppc_irq); 581af548787SNicolas Souchu } else { 582af548787SNicolas Souchu if (bootverbose) 583af548787SNicolas Souchu printf("PC873xx sorry, can't change irq setting\n"); 58467646539SMike Smith } 58567646539SMike Smith } else { 58667646539SMike Smith if (bootverbose) 587af548787SNicolas Souchu printf("PC873xx irq settings are correct\n"); 58867646539SMike Smith } 58967646539SMike Smith 59067646539SMike Smith outb(idport, PC873_PCR); 591af548787SNicolas Souchu pcr = inb(idport + 1); 592af548787SNicolas Souchu 593af548787SNicolas Souchu if ((ptr & PC873_CFGLOCK) || !chipset_mode) { 594af548787SNicolas Souchu if (bootverbose) 595af548787SNicolas Souchu printf("PC873xx %s", (ptr & PC873_CFGLOCK)?"locked":"unlocked"); 596af548787SNicolas Souchu 597af548787SNicolas Souchu ppc->ppc_avm |= PPB_NIBBLE; 598af548787SNicolas Souchu if (bootverbose) 599af548787SNicolas Souchu printf(", NIBBLE"); 600af548787SNicolas Souchu 601af548787SNicolas Souchu if (pcr & PC873_EPPEN) { 602af548787SNicolas Souchu ppc->ppc_avm |= PPB_EPP; 603af548787SNicolas Souchu 604af548787SNicolas Souchu if (bootverbose) 605af548787SNicolas Souchu printf(", EPP"); 606af548787SNicolas Souchu 607af548787SNicolas Souchu if (pcr & PC873_EPP19) 608af548787SNicolas Souchu ppc->ppc_epp = EPP_1_9; 609af548787SNicolas Souchu else 610af548787SNicolas Souchu ppc->ppc_epp = EPP_1_7; 611af548787SNicolas Souchu 6120f210c92SNicolas Souchu if ((ppc->ppc_model == NS_PC87332) && bootverbose) { 613af548787SNicolas Souchu outb(idport, PC873_PTR); 614af548787SNicolas Souchu ptr = inb(idport + 1); 615af548787SNicolas Souchu if (ptr & PC873_EPPRDIR) 616af548787SNicolas Souchu printf(", Regular mode"); 617af548787SNicolas Souchu else 618af548787SNicolas Souchu printf(", Automatic mode"); 619af548787SNicolas Souchu } 620af548787SNicolas Souchu } else if (pcr & PC873_ECPEN) { 621af548787SNicolas Souchu ppc->ppc_avm |= PPB_ECP; 622af548787SNicolas Souchu if (bootverbose) 623af548787SNicolas Souchu printf(", ECP"); 624af548787SNicolas Souchu 625af548787SNicolas Souchu if (pcr & PC873_ECPCLK) { /* XXX */ 626af548787SNicolas Souchu ppc->ppc_avm |= PPB_PS2; 627af548787SNicolas Souchu if (bootverbose) 628af548787SNicolas Souchu printf(", PS/2"); 629af548787SNicolas Souchu } 630af548787SNicolas Souchu } else { 631af548787SNicolas Souchu outb(idport, PC873_PTR); 632af548787SNicolas Souchu ptr = inb(idport + 1); 633af548787SNicolas Souchu if (ptr & PC873_EXTENDED) { 634af548787SNicolas Souchu ppc->ppc_avm |= PPB_SPP; 635af548787SNicolas Souchu if (bootverbose) 636af548787SNicolas Souchu printf(", SPP"); 637af548787SNicolas Souchu } 638af548787SNicolas Souchu } 639af548787SNicolas Souchu } else { 640af548787SNicolas Souchu if (bootverbose) 641af548787SNicolas Souchu printf("PC873xx unlocked"); 642af548787SNicolas Souchu 643af548787SNicolas Souchu if (chipset_mode & PPB_ECP) { 644af548787SNicolas Souchu if ((chipset_mode & PPB_EPP) && bootverbose) 645af548787SNicolas Souchu printf(", ECP+EPP not supported"); 646af548787SNicolas Souchu 647af548787SNicolas Souchu pcr &= ~PC873_EPPEN; 648af548787SNicolas Souchu pcr |= (PC873_ECPEN | PC873_ECPCLK); /* XXX */ 649af548787SNicolas Souchu outb(idport + 1, pcr); 650af548787SNicolas Souchu outb(idport + 1, pcr); 651af548787SNicolas Souchu 652af548787SNicolas Souchu if (bootverbose) 653af548787SNicolas Souchu printf(", ECP"); 654af548787SNicolas Souchu 655af548787SNicolas Souchu } else if (chipset_mode & PPB_EPP) { 656af548787SNicolas Souchu pcr &= ~(PC873_ECPEN | PC873_ECPCLK); 657af548787SNicolas Souchu pcr |= (PC873_EPPEN | PC873_EPP19); 658af548787SNicolas Souchu outb(idport + 1, pcr); 659af548787SNicolas Souchu outb(idport + 1, pcr); 660af548787SNicolas Souchu 661af548787SNicolas Souchu ppc->ppc_epp = EPP_1_9; /* XXX */ 662af548787SNicolas Souchu 663af548787SNicolas Souchu if (bootverbose) 664af548787SNicolas Souchu printf(", EPP1.9"); 66567646539SMike Smith 66667646539SMike Smith /* enable automatic direction turnover */ 6670f210c92SNicolas Souchu if (ppc->ppc_model == NS_PC87332) { 66867646539SMike Smith outb(idport, PC873_PTR); 669af548787SNicolas Souchu ptr = inb(idport + 1); 670af548787SNicolas Souchu ptr &= ~PC873_EPPRDIR; 671af548787SNicolas Souchu outb(idport + 1, ptr); 672af548787SNicolas Souchu outb(idport + 1, ptr); 67367646539SMike Smith 67467646539SMike Smith if (bootverbose) 675af548787SNicolas Souchu printf(", Automatic mode"); 67667646539SMike Smith } 677af548787SNicolas Souchu } else { 678af548787SNicolas Souchu pcr &= ~(PC873_ECPEN | PC873_ECPCLK | PC873_EPPEN); 679af548787SNicolas Souchu outb(idport + 1, pcr); 680af548787SNicolas Souchu outb(idport + 1, pcr); 681af548787SNicolas Souchu 682af548787SNicolas Souchu /* configure extended bit in PTR */ 683af548787SNicolas Souchu outb(idport, PC873_PTR); 684af548787SNicolas Souchu ptr = inb(idport + 1); 685af548787SNicolas Souchu 686af548787SNicolas Souchu if (chipset_mode & PPB_PS2) { 687af548787SNicolas Souchu ptr |= PC873_EXTENDED; 688af548787SNicolas Souchu 689af548787SNicolas Souchu if (bootverbose) 690af548787SNicolas Souchu printf(", PS/2"); 691af548787SNicolas Souchu 692af548787SNicolas Souchu } else { 693af548787SNicolas Souchu /* default to NIBBLE mode */ 694af548787SNicolas Souchu ptr &= ~PC873_EXTENDED; 695af548787SNicolas Souchu 696af548787SNicolas Souchu if (bootverbose) 697af548787SNicolas Souchu printf(", NIBBLE"); 69867646539SMike Smith } 699af548787SNicolas Souchu outb(idport + 1, ptr); 700af548787SNicolas Souchu outb(idport + 1, ptr); 701af548787SNicolas Souchu } 702af548787SNicolas Souchu 703af548787SNicolas Souchu ppc->ppc_avm = chipset_mode; 704af548787SNicolas Souchu } 705af548787SNicolas Souchu 706af548787SNicolas Souchu if (bootverbose) 707af548787SNicolas Souchu printf("\n"); 708af548787SNicolas Souchu 7090f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_GENERIC; 7100f210c92SNicolas Souchu ppc_generic_setmode(ppc, chipset_mode); 71146f3ff79SMike Smith 71246f3ff79SMike Smith return(chipset_mode); 71367646539SMike Smith } 71446f3ff79SMike Smith return(-1); 71567646539SMike Smith } 71667646539SMike Smith 71767646539SMike Smith /* 71867646539SMike Smith * ppc_smc37c66xgt_detect 71967646539SMike Smith * 72067646539SMike Smith * SMC FDC37C66xGT configuration. 72167646539SMike Smith */ 72267646539SMike Smith static int 72346f3ff79SMike Smith ppc_smc37c66xgt_detect(struct ppc_data *ppc, int chipset_mode) 72467646539SMike Smith { 72567646539SMike Smith int s, i; 726c9ab0738SNicolas Souchu u_char r; 72767646539SMike Smith int type = -1; 72867646539SMike Smith int csr = SMC66x_CSR; /* initial value is 0x3F0 */ 72967646539SMike Smith 73067646539SMike Smith int port_address[] = { -1 /* disabled */ , 0x3bc, 0x378, 0x278 }; 73167646539SMike Smith 73267646539SMike Smith 73367646539SMike Smith #define cio csr+1 /* config IO port is either 0x3F1 or 0x371 */ 73467646539SMike Smith 73567646539SMike Smith /* 73667646539SMike Smith * Detection: enter configuration mode and read CRD register. 73767646539SMike Smith */ 73867646539SMike Smith 73967646539SMike Smith s = splhigh(); 74067646539SMike Smith outb(csr, SMC665_iCODE); 74167646539SMike Smith outb(csr, SMC665_iCODE); 74267646539SMike Smith splx(s); 74367646539SMike Smith 74467646539SMike Smith outb(csr, 0xd); 74567646539SMike Smith if (inb(cio) == 0x65) { 74667646539SMike Smith type = SMC_37C665GT; 74767646539SMike Smith goto config; 74867646539SMike Smith } 74967646539SMike Smith 75067646539SMike Smith for (i = 0; i < 2; i++) { 75167646539SMike Smith s = splhigh(); 75267646539SMike Smith outb(csr, SMC666_iCODE); 75367646539SMike Smith outb(csr, SMC666_iCODE); 75467646539SMike Smith splx(s); 75567646539SMike Smith 75667646539SMike Smith outb(csr, 0xd); 75767646539SMike Smith if (inb(cio) == 0x66) { 75867646539SMike Smith type = SMC_37C666GT; 75967646539SMike Smith break; 76067646539SMike Smith } 76167646539SMike Smith 76267646539SMike Smith /* Another chance, CSR may be hard-configured to be at 0x370 */ 76367646539SMike Smith csr = SMC666_CSR; 76467646539SMike Smith } 76567646539SMike Smith 76667646539SMike Smith config: 76767646539SMike Smith /* 76867646539SMike Smith * If chipset not found, do not continue. 76967646539SMike Smith */ 77067646539SMike Smith if (type == -1) 77146f3ff79SMike Smith return (-1); 77267646539SMike Smith 77367646539SMike Smith /* select CR1 */ 77467646539SMike Smith outb(csr, 0x1); 77567646539SMike Smith 77667646539SMike Smith /* read the port's address: bits 0 and 1 of CR1 */ 77767646539SMike Smith r = inb(cio) & SMC_CR1_ADDR; 778c9ab0738SNicolas Souchu if (port_address[(int)r] != ppc->ppc_base) 77946f3ff79SMike Smith return (-1); 78067646539SMike Smith 7810f210c92SNicolas Souchu ppc->ppc_model = type; 78267646539SMike Smith 78367646539SMike Smith /* 78467646539SMike Smith * CR1 and CR4 registers bits 3 and 0/1 for mode configuration 78546f3ff79SMike Smith * If SPP mode is detected, try to set ECP+EPP mode 78667646539SMike Smith */ 78767646539SMike Smith 78846f3ff79SMike Smith if (bootverbose) { 78946f3ff79SMike Smith outb(csr, 0x1); 79041990851SNicolas Souchu printf("ppc%d: SMC registers CR1=0x%x", ppc->ppc_unit, 79154ad6085SNicolas Souchu inb(cio) & 0xff); 79246f3ff79SMike Smith 79346f3ff79SMike Smith outb(csr, 0x4); 79446f3ff79SMike Smith printf(" CR4=0x%x", inb(cio) & 0xff); 79546f3ff79SMike Smith } 79646f3ff79SMike Smith 79746f3ff79SMike Smith /* select CR1 */ 79867646539SMike Smith outb(csr, 0x1); 79967646539SMike Smith 80046f3ff79SMike Smith if (!chipset_mode) { 80167646539SMike Smith /* autodetect mode */ 80267646539SMike Smith 80346f3ff79SMike Smith /* 666GT is ~certainly~ hardwired to an extended ECP+EPP mode */ 80446f3ff79SMike Smith if (type == SMC_37C666GT) { 80546f3ff79SMike Smith ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP; 806edcfcf27SNicolas Souchu if (bootverbose) 807edcfcf27SNicolas Souchu printf(" configuration hardwired, supposing " \ 808edcfcf27SNicolas Souchu "ECP+EPP SPP"); 80967646539SMike Smith 81046f3ff79SMike Smith } else 81146f3ff79SMike Smith if ((inb(cio) & SMC_CR1_MODE) == 0) { 81267646539SMike Smith /* already in extended parallel port mode, read CR4 */ 81367646539SMike Smith outb(csr, 0x4); 81467646539SMike Smith r = (inb(cio) & SMC_CR4_EMODE); 81567646539SMike Smith 81667646539SMike Smith switch (r) { 81767646539SMike Smith case SMC_SPP: 81846f3ff79SMike Smith ppc->ppc_avm |= PPB_SPP; 819edcfcf27SNicolas Souchu if (bootverbose) 820edcfcf27SNicolas Souchu printf(" SPP"); 82167646539SMike Smith break; 82267646539SMike Smith 82367646539SMike Smith case SMC_EPPSPP: 82446f3ff79SMike Smith ppc->ppc_avm |= PPB_EPP | PPB_SPP; 825edcfcf27SNicolas Souchu if (bootverbose) 826edcfcf27SNicolas Souchu printf(" EPP SPP"); 82767646539SMike Smith break; 82867646539SMike Smith 82967646539SMike Smith case SMC_ECP: 83046f3ff79SMike Smith ppc->ppc_avm |= PPB_ECP | PPB_SPP; 831edcfcf27SNicolas Souchu if (bootverbose) 832edcfcf27SNicolas Souchu printf(" ECP SPP"); 83367646539SMike Smith break; 83467646539SMike Smith 83567646539SMike Smith case SMC_ECPEPP: 83646f3ff79SMike Smith ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP; 837edcfcf27SNicolas Souchu if (bootverbose) 838edcfcf27SNicolas Souchu printf(" ECP+EPP SPP"); 83967646539SMike Smith break; 84067646539SMike Smith } 84146f3ff79SMike Smith } else { 84246f3ff79SMike Smith /* not an extended port mode */ 84346f3ff79SMike Smith ppc->ppc_avm |= PPB_SPP; 844edcfcf27SNicolas Souchu if (bootverbose) 845edcfcf27SNicolas Souchu printf(" SPP"); 84667646539SMike Smith } 84746f3ff79SMike Smith 84867646539SMike Smith } else { 84967646539SMike Smith /* mode forced */ 85054ad6085SNicolas Souchu ppc->ppc_avm = chipset_mode; 85167646539SMike Smith 85246f3ff79SMike Smith /* 666GT is ~certainly~ hardwired to an extended ECP+EPP mode */ 85367646539SMike Smith if (type == SMC_37C666GT) 85467646539SMike Smith goto end_detect; 85567646539SMike Smith 85667646539SMike Smith r = inb(cio); 85746f3ff79SMike Smith if ((chipset_mode & (PPB_ECP | PPB_EPP)) == 0) { 85846f3ff79SMike Smith /* do not use ECP when the mode is not forced to */ 85967646539SMike Smith outb(cio, r | SMC_CR1_MODE); 860edcfcf27SNicolas Souchu if (bootverbose) 861edcfcf27SNicolas Souchu printf(" SPP"); 86267646539SMike Smith } else { 86367646539SMike Smith /* an extended mode is selected */ 86467646539SMike Smith outb(cio, r & ~SMC_CR1_MODE); 86567646539SMike Smith 86667646539SMike Smith /* read CR4 register and reset mode field */ 86767646539SMike Smith outb(csr, 0x4); 86867646539SMike Smith r = inb(cio) & ~SMC_CR4_EMODE; 86967646539SMike Smith 87046f3ff79SMike Smith if (chipset_mode & PPB_ECP) { 87146f3ff79SMike Smith if (chipset_mode & PPB_EPP) { 87267646539SMike Smith outb(cio, r | SMC_ECPEPP); 873edcfcf27SNicolas Souchu if (bootverbose) 874edcfcf27SNicolas Souchu printf(" ECP+EPP"); 87546f3ff79SMike Smith } else { 87646f3ff79SMike Smith outb(cio, r | SMC_ECP); 877edcfcf27SNicolas Souchu if (bootverbose) 878edcfcf27SNicolas Souchu printf(" ECP"); 87946f3ff79SMike Smith } 88046f3ff79SMike Smith } else { 88146f3ff79SMike Smith /* PPB_EPP is set */ 88246f3ff79SMike Smith outb(cio, r | SMC_EPPSPP); 883edcfcf27SNicolas Souchu if (bootverbose) 884edcfcf27SNicolas Souchu printf(" EPP SPP"); 88567646539SMike Smith } 88667646539SMike Smith } 88746f3ff79SMike Smith ppc->ppc_avm = chipset_mode; 88867646539SMike Smith } 88967646539SMike Smith 890bc35c174SNicolas Souchu /* set FIFO threshold to 16 */ 891bc35c174SNicolas Souchu if (ppc->ppc_avm & PPB_ECP) { 892bc35c174SNicolas Souchu /* select CRA */ 893bc35c174SNicolas Souchu outb(csr, 0xa); 894bc35c174SNicolas Souchu outb(cio, 16); 895bc35c174SNicolas Souchu } 896bc35c174SNicolas Souchu 89767646539SMike Smith end_detect: 89846f3ff79SMike Smith 89946f3ff79SMike Smith if (bootverbose) 90046f3ff79SMike Smith printf ("\n"); 90146f3ff79SMike Smith 90254ad6085SNicolas Souchu if (ppc->ppc_avm & PPB_EPP) { 90367646539SMike Smith /* select CR4 */ 90467646539SMike Smith outb(csr, 0x4); 90567646539SMike Smith r = inb(cio); 90667646539SMike Smith 90767646539SMike Smith /* 90867646539SMike Smith * Set the EPP protocol... 90967646539SMike Smith * Low=EPP 1.9 (1284 standard) and High=EPP 1.7 91067646539SMike Smith */ 91167646539SMike Smith if (ppc->ppc_epp == EPP_1_9) 91267646539SMike Smith outb(cio, (r & ~SMC_CR4_EPPTYPE)); 91367646539SMike Smith else 91467646539SMike Smith outb(cio, (r | SMC_CR4_EPPTYPE)); 91567646539SMike Smith } 91667646539SMike Smith 91767646539SMike Smith /* end config mode */ 91867646539SMike Smith outb(csr, 0xaa); 91967646539SMike Smith 9200f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_SMCLIKE; 9210f210c92SNicolas Souchu ppc_smclike_setmode(ppc, chipset_mode); 92267646539SMike Smith 92346f3ff79SMike Smith return (chipset_mode); 92467646539SMike Smith } 92567646539SMike Smith 92646f3ff79SMike Smith /* 9276a5be862SDoug Rabson * SMC FDC37C935 configuration 9286a5be862SDoug Rabson * Found on many Alpha machines 9296a5be862SDoug Rabson */ 9306a5be862SDoug Rabson static int 9316a5be862SDoug Rabson ppc_smc37c935_detect(struct ppc_data *ppc, int chipset_mode) 9326a5be862SDoug Rabson { 9336a5be862SDoug Rabson int s; 9346a5be862SDoug Rabson int type = -1; 9356a5be862SDoug Rabson 9366a5be862SDoug Rabson s = splhigh(); 9376a5be862SDoug Rabson outb(SMC935_CFG, 0x55); /* enter config mode */ 9386a5be862SDoug Rabson outb(SMC935_CFG, 0x55); 9396a5be862SDoug Rabson splx(s); 9406a5be862SDoug Rabson 9416a5be862SDoug Rabson outb(SMC935_IND, SMC935_ID); /* check device id */ 9426a5be862SDoug Rabson if (inb(SMC935_DAT) == 0x2) 9436a5be862SDoug Rabson type = SMC_37C935; 9446a5be862SDoug Rabson 9456a5be862SDoug Rabson if (type == -1) { 9466a5be862SDoug Rabson outb(SMC935_CFG, 0xaa); /* exit config mode */ 9476a5be862SDoug Rabson return (-1); 9486a5be862SDoug Rabson } 9496a5be862SDoug Rabson 9506a5be862SDoug Rabson ppc->ppc_model = type; 9516a5be862SDoug Rabson 9526a5be862SDoug Rabson outb(SMC935_IND, SMC935_LOGDEV); /* select parallel port, */ 9536a5be862SDoug Rabson outb(SMC935_DAT, 3); /* which is logical device 3 */ 9546a5be862SDoug Rabson 9556a5be862SDoug Rabson /* set io port base */ 9566a5be862SDoug Rabson outb(SMC935_IND, SMC935_PORTHI); 9576a5be862SDoug Rabson outb(SMC935_DAT, (u_char)((ppc->ppc_base & 0xff00) >> 8)); 9586a5be862SDoug Rabson outb(SMC935_IND, SMC935_PORTLO); 9596a5be862SDoug Rabson outb(SMC935_DAT, (u_char)(ppc->ppc_base & 0xff)); 9606a5be862SDoug Rabson 9616a5be862SDoug Rabson if (!chipset_mode) 9626a5be862SDoug Rabson ppc->ppc_avm = PPB_COMPATIBLE; /* default mode */ 9636a5be862SDoug Rabson else { 9646a5be862SDoug Rabson ppc->ppc_avm = chipset_mode; 9656a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9666a5be862SDoug Rabson outb(SMC935_DAT, SMC935_CENT); /* start in compatible mode */ 9676a5be862SDoug Rabson 9686a5be862SDoug Rabson /* SPP + EPP or just plain SPP */ 9696a5be862SDoug Rabson if (chipset_mode & (PPB_SPP)) { 9706a5be862SDoug Rabson if (chipset_mode & PPB_EPP) { 9716a5be862SDoug Rabson if (ppc->ppc_epp == EPP_1_9) { 9726a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9736a5be862SDoug Rabson outb(SMC935_DAT, SMC935_EPP19SPP); 9746a5be862SDoug Rabson } 9756a5be862SDoug Rabson if (ppc->ppc_epp == EPP_1_7) { 9766a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9776a5be862SDoug Rabson outb(SMC935_DAT, SMC935_EPP17SPP); 9786a5be862SDoug Rabson } 9796a5be862SDoug Rabson } else { 9806a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9816a5be862SDoug Rabson outb(SMC935_DAT, SMC935_SPP); 9826a5be862SDoug Rabson } 9836a5be862SDoug Rabson } 9846a5be862SDoug Rabson 9856a5be862SDoug Rabson /* ECP + EPP or just plain ECP */ 9866a5be862SDoug Rabson if (chipset_mode & PPB_ECP) { 9876a5be862SDoug Rabson if (chipset_mode & PPB_EPP) { 9886a5be862SDoug Rabson if (ppc->ppc_epp == EPP_1_9) { 9896a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9906a5be862SDoug Rabson outb(SMC935_DAT, SMC935_ECPEPP19); 9916a5be862SDoug Rabson } 9926a5be862SDoug Rabson if (ppc->ppc_epp == EPP_1_7) { 9936a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9946a5be862SDoug Rabson outb(SMC935_DAT, SMC935_ECPEPP17); 9956a5be862SDoug Rabson } 9966a5be862SDoug Rabson } else { 9976a5be862SDoug Rabson outb(SMC935_IND, SMC935_PPMODE); 9986a5be862SDoug Rabson outb(SMC935_DAT, SMC935_ECP); 9996a5be862SDoug Rabson } 10006a5be862SDoug Rabson } 10016a5be862SDoug Rabson } 10026a5be862SDoug Rabson 10036a5be862SDoug Rabson outb(SMC935_CFG, 0xaa); /* exit config mode */ 10046a5be862SDoug Rabson 10056a5be862SDoug Rabson ppc->ppc_type = PPC_TYPE_SMCLIKE; 10066a5be862SDoug Rabson ppc_smclike_setmode(ppc, chipset_mode); 10076a5be862SDoug Rabson 10086a5be862SDoug Rabson return (chipset_mode); 10096a5be862SDoug Rabson } 10106a5be862SDoug Rabson 10116a5be862SDoug Rabson /* 101246f3ff79SMike Smith * Winbond W83877F stuff 101346f3ff79SMike Smith * 101446f3ff79SMike Smith * EFER: extended function enable register 101546f3ff79SMike Smith * EFIR: extended function index register 101646f3ff79SMike Smith * EFDR: extended function data register 101746f3ff79SMike Smith */ 101846f3ff79SMike Smith #define efir ((efer == 0x250) ? 0x251 : 0x3f0) 101946f3ff79SMike Smith #define efdr ((efer == 0x250) ? 0x252 : 0x3f1) 102046f3ff79SMike Smith 102146f3ff79SMike Smith static int w83877f_efers[] = { 0x250, 0x3f0, 0x3f0, 0x250 }; 102246f3ff79SMike Smith static int w83877f_keys[] = { 0x89, 0x86, 0x87, 0x88 }; 102346f3ff79SMike Smith static int w83877f_keyiter[] = { 1, 2, 2, 1 }; 102446f3ff79SMike Smith static int w83877f_hefs[] = { WINB_HEFERE, WINB_HEFRAS, WINB_HEFERE | WINB_HEFRAS, 0 }; 102567646539SMike Smith 102667646539SMike Smith static int 102746f3ff79SMike Smith ppc_w83877f_detect(struct ppc_data *ppc, int chipset_mode) 102867646539SMike Smith { 1029f1d19042SArchie Cobbs int i, j, efer; 103046f3ff79SMike Smith unsigned char r, hefere, hefras; 103167646539SMike Smith 103246f3ff79SMike Smith for (i = 0; i < 4; i ++) { 103346f3ff79SMike Smith /* first try to enable configuration registers */ 103446f3ff79SMike Smith efer = w83877f_efers[i]; 103567646539SMike Smith 103646f3ff79SMike Smith /* write the key to the EFER */ 103746f3ff79SMike Smith for (j = 0; j < w83877f_keyiter[i]; j ++) 103846f3ff79SMike Smith outb (efer, w83877f_keys[i]); 103946f3ff79SMike Smith 104046f3ff79SMike Smith /* then check HEFERE and HEFRAS bits */ 104146f3ff79SMike Smith outb (efir, 0x0c); 104246f3ff79SMike Smith hefere = inb(efdr) & WINB_HEFERE; 104346f3ff79SMike Smith 104446f3ff79SMike Smith outb (efir, 0x16); 104546f3ff79SMike Smith hefras = inb(efdr) & WINB_HEFRAS; 104646f3ff79SMike Smith 104746f3ff79SMike Smith /* 104846f3ff79SMike Smith * HEFRAS HEFERE 104946f3ff79SMike Smith * 0 1 write 89h to 250h (power-on default) 105046f3ff79SMike Smith * 1 0 write 86h twice to 3f0h 105146f3ff79SMike Smith * 1 1 write 87h twice to 3f0h 105246f3ff79SMike Smith * 0 0 write 88h to 250h 105346f3ff79SMike Smith */ 105446f3ff79SMike Smith if ((hefere | hefras) == w83877f_hefs[i]) 105546f3ff79SMike Smith goto found; 105667646539SMike Smith } 105767646539SMike Smith 105846f3ff79SMike Smith return (-1); /* failed */ 105967646539SMike Smith 106046f3ff79SMike Smith found: 106146f3ff79SMike Smith /* check base port address - read from CR23 */ 106246f3ff79SMike Smith outb(efir, 0x23); 106346f3ff79SMike Smith if (ppc->ppc_base != inb(efdr) * 4) /* 4 bytes boundaries */ 106446f3ff79SMike Smith return (-1); 106546f3ff79SMike Smith 106646f3ff79SMike Smith /* read CHIP ID from CR9/bits0-3 */ 106746f3ff79SMike Smith outb(efir, 0x9); 106846f3ff79SMike Smith 106946f3ff79SMike Smith switch (inb(efdr) & WINB_CHIPID) { 107046f3ff79SMike Smith case WINB_W83877F_ID: 10710f210c92SNicolas Souchu ppc->ppc_model = WINB_W83877F; 107246f3ff79SMike Smith break; 107346f3ff79SMike Smith 107446f3ff79SMike Smith case WINB_W83877AF_ID: 10750f210c92SNicolas Souchu ppc->ppc_model = WINB_W83877AF; 107646f3ff79SMike Smith break; 107746f3ff79SMike Smith 107846f3ff79SMike Smith default: 10790f210c92SNicolas Souchu ppc->ppc_model = WINB_UNKNOWN; 108046f3ff79SMike Smith } 108146f3ff79SMike Smith 108246f3ff79SMike Smith if (bootverbose) { 108346f3ff79SMike Smith /* dump of registers */ 108446f3ff79SMike Smith printf("ppc%d: 0x%x - ", ppc->ppc_unit, w83877f_keys[i]); 108546f3ff79SMike Smith for (i = 0; i <= 0xd; i ++) { 108646f3ff79SMike Smith outb(efir, i); 108746f3ff79SMike Smith printf("0x%x ", inb(efdr)); 108846f3ff79SMike Smith } 108946f3ff79SMike Smith for (i = 0x10; i <= 0x17; i ++) { 109046f3ff79SMike Smith outb(efir, i); 109146f3ff79SMike Smith printf("0x%x ", inb(efdr)); 109246f3ff79SMike Smith } 109346f3ff79SMike Smith outb(efir, 0x1e); 109446f3ff79SMike Smith printf("0x%x ", inb(efdr)); 109546f3ff79SMike Smith for (i = 0x20; i <= 0x29; i ++) { 109646f3ff79SMike Smith outb(efir, i); 109746f3ff79SMike Smith printf("0x%x ", inb(efdr)); 109846f3ff79SMike Smith } 109946f3ff79SMike Smith printf("\n"); 1100edcfcf27SNicolas Souchu printf("ppc%d:", ppc->ppc_unit); 110146f3ff79SMike Smith } 110246f3ff79SMike Smith 11030f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_GENERIC; 1104edcfcf27SNicolas Souchu 110546f3ff79SMike Smith if (!chipset_mode) { 110646f3ff79SMike Smith /* autodetect mode */ 110746f3ff79SMike Smith 110846f3ff79SMike Smith /* select CR0 */ 110946f3ff79SMike Smith outb(efir, 0x0); 111046f3ff79SMike Smith r = inb(efdr) & (WINB_PRTMODS0 | WINB_PRTMODS1); 111146f3ff79SMike Smith 111246f3ff79SMike Smith /* select CR9 */ 111346f3ff79SMike Smith outb(efir, 0x9); 111446f3ff79SMike Smith r |= (inb(efdr) & WINB_PRTMODS2); 111546f3ff79SMike Smith 111646f3ff79SMike Smith switch (r) { 111746f3ff79SMike Smith case WINB_W83757: 111846f3ff79SMike Smith if (bootverbose) 111946f3ff79SMike Smith printf("ppc%d: W83757 compatible mode\n", 112046f3ff79SMike Smith ppc->ppc_unit); 112146f3ff79SMike Smith return (-1); /* generic or SMC-like */ 112246f3ff79SMike Smith 112346f3ff79SMike Smith case WINB_EXTFDC: 112446f3ff79SMike Smith case WINB_EXTADP: 112546f3ff79SMike Smith case WINB_EXT2FDD: 112646f3ff79SMike Smith case WINB_JOYSTICK: 112746f3ff79SMike Smith if (bootverbose) 1128edcfcf27SNicolas Souchu printf(" not in parallel port mode\n"); 112946f3ff79SMike Smith return (-1); 113046f3ff79SMike Smith 113146f3ff79SMike Smith case (WINB_PARALLEL | WINB_EPP_SPP): 113246f3ff79SMike Smith ppc->ppc_avm |= PPB_EPP | PPB_SPP; 1133edcfcf27SNicolas Souchu if (bootverbose) 1134edcfcf27SNicolas Souchu printf(" EPP SPP"); 113546f3ff79SMike Smith break; 113646f3ff79SMike Smith 113746f3ff79SMike Smith case (WINB_PARALLEL | WINB_ECP): 113846f3ff79SMike Smith ppc->ppc_avm |= PPB_ECP | PPB_SPP; 1139edcfcf27SNicolas Souchu if (bootverbose) 1140edcfcf27SNicolas Souchu printf(" ECP SPP"); 114146f3ff79SMike Smith break; 114246f3ff79SMike Smith 114346f3ff79SMike Smith case (WINB_PARALLEL | WINB_ECP_EPP): 114446f3ff79SMike Smith ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP; 11450f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_SMCLIKE; 1146edcfcf27SNicolas Souchu 1147edcfcf27SNicolas Souchu if (bootverbose) 1148edcfcf27SNicolas Souchu printf(" ECP+EPP SPP"); 114946f3ff79SMike Smith break; 115046f3ff79SMike Smith default: 115146f3ff79SMike Smith printf("%s: unknown case (0x%x)!\n", __FUNCTION__, r); 115246f3ff79SMike Smith } 115346f3ff79SMike Smith 115446f3ff79SMike Smith } else { 115546f3ff79SMike Smith /* mode forced */ 115646f3ff79SMike Smith 115746f3ff79SMike Smith /* select CR9 and set PRTMODS2 bit */ 115846f3ff79SMike Smith outb(efir, 0x9); 115946f3ff79SMike Smith outb(efdr, inb(efdr) & ~WINB_PRTMODS2); 116046f3ff79SMike Smith 116146f3ff79SMike Smith /* select CR0 and reset PRTMODSx bits */ 116246f3ff79SMike Smith outb(efir, 0x0); 116346f3ff79SMike Smith outb(efdr, inb(efdr) & ~(WINB_PRTMODS0 | WINB_PRTMODS1)); 116446f3ff79SMike Smith 116546f3ff79SMike Smith if (chipset_mode & PPB_ECP) { 1166edcfcf27SNicolas Souchu if (chipset_mode & PPB_EPP) { 116746f3ff79SMike Smith outb(efdr, inb(efdr) | WINB_ECP_EPP); 1168edcfcf27SNicolas Souchu if (bootverbose) 1169edcfcf27SNicolas Souchu printf(" ECP+EPP"); 1170edcfcf27SNicolas Souchu 11710f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_SMCLIKE; 1172edcfcf27SNicolas Souchu 1173edcfcf27SNicolas Souchu } else { 117446f3ff79SMike Smith outb(efdr, inb(efdr) | WINB_ECP); 1175edcfcf27SNicolas Souchu if (bootverbose) 1176edcfcf27SNicolas Souchu printf(" ECP"); 1177edcfcf27SNicolas Souchu } 117846f3ff79SMike Smith } else { 117946f3ff79SMike Smith /* select EPP_SPP otherwise */ 118046f3ff79SMike Smith outb(efdr, inb(efdr) | WINB_EPP_SPP); 1181edcfcf27SNicolas Souchu if (bootverbose) 1182edcfcf27SNicolas Souchu printf(" EPP SPP"); 118346f3ff79SMike Smith } 118446f3ff79SMike Smith ppc->ppc_avm = chipset_mode; 118546f3ff79SMike Smith } 118646f3ff79SMike Smith 1187edcfcf27SNicolas Souchu if (bootverbose) 1188edcfcf27SNicolas Souchu printf("\n"); 1189edcfcf27SNicolas Souchu 119046f3ff79SMike Smith /* exit configuration mode */ 119146f3ff79SMike Smith outb(efer, 0xaa); 119246f3ff79SMike Smith 11930f210c92SNicolas Souchu switch (ppc->ppc_type) { 11940f210c92SNicolas Souchu case PPC_TYPE_SMCLIKE: 11950f210c92SNicolas Souchu ppc_smclike_setmode(ppc, chipset_mode); 11960f210c92SNicolas Souchu break; 11970f210c92SNicolas Souchu default: 11980f210c92SNicolas Souchu ppc_generic_setmode(ppc, chipset_mode); 11990f210c92SNicolas Souchu break; 12000f210c92SNicolas Souchu } 120146f3ff79SMike Smith 120246f3ff79SMike Smith return (chipset_mode); 120367646539SMike Smith } 12040f210c92SNicolas Souchu #endif 120567646539SMike Smith 120667646539SMike Smith /* 120767646539SMike Smith * ppc_generic_detect 120867646539SMike Smith */ 120967646539SMike Smith static int 121046f3ff79SMike Smith ppc_generic_detect(struct ppc_data *ppc, int chipset_mode) 121167646539SMike Smith { 1212edcfcf27SNicolas Souchu /* default to generic */ 12130f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_GENERIC; 1214edcfcf27SNicolas Souchu 1215edcfcf27SNicolas Souchu if (bootverbose) 1216edcfcf27SNicolas Souchu printf("ppc%d:", ppc->ppc_unit); 1217edcfcf27SNicolas Souchu 121846f3ff79SMike Smith /* first, check for ECP */ 1219bc35c174SNicolas Souchu w_ecr(ppc, PPC_ECR_PS2); 1220bc35c174SNicolas Souchu if ((r_ecr(ppc) & 0xe0) == PPC_ECR_PS2) { 1221c264e80fSNicolas Souchu ppc->ppc_dtm |= PPB_ECP | PPB_SPP; 1222edcfcf27SNicolas Souchu if (bootverbose) 1223edcfcf27SNicolas Souchu printf(" ECP SPP"); 122446f3ff79SMike Smith 122546f3ff79SMike Smith /* search for SMC style ECP+EPP mode */ 1226bc35c174SNicolas Souchu w_ecr(ppc, PPC_ECR_EPP); 122746f3ff79SMike Smith } 122867646539SMike Smith 122967646539SMike Smith /* try to reset EPP timeout bit */ 123046f3ff79SMike Smith if (ppc_check_epp_timeout(ppc)) { 1231c264e80fSNicolas Souchu ppc->ppc_dtm |= PPB_EPP; 123267646539SMike Smith 1233c264e80fSNicolas Souchu if (ppc->ppc_dtm & PPB_ECP) { 123446f3ff79SMike Smith /* SMC like chipset found */ 12350f210c92SNicolas Souchu ppc->ppc_model = SMC_LIKE; 12360f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_SMCLIKE; 1237edcfcf27SNicolas Souchu 1238edcfcf27SNicolas Souchu if (bootverbose) 1239edcfcf27SNicolas Souchu printf(" ECP+EPP"); 1240edcfcf27SNicolas Souchu } else { 1241edcfcf27SNicolas Souchu if (bootverbose) 1242edcfcf27SNicolas Souchu printf(" EPP"); 1243edcfcf27SNicolas Souchu } 1244edcfcf27SNicolas Souchu } else { 1245edcfcf27SNicolas Souchu /* restore to standard mode */ 1246bc35c174SNicolas Souchu w_ecr(ppc, PPC_ECR_STD); 124767646539SMike Smith } 124867646539SMike Smith 1249edcfcf27SNicolas Souchu /* XXX try to detect NIBBLE and PS2 modes */ 1250c264e80fSNicolas Souchu ppc->ppc_dtm |= PPB_NIBBLE; 125167646539SMike Smith 1252edcfcf27SNicolas Souchu if (bootverbose) 1253edcfcf27SNicolas Souchu printf(" SPP"); 125467646539SMike Smith 1255c264e80fSNicolas Souchu if (chipset_mode) 1256edcfcf27SNicolas Souchu ppc->ppc_avm = chipset_mode; 1257c264e80fSNicolas Souchu else 1258c264e80fSNicolas Souchu ppc->ppc_avm = ppc->ppc_dtm; 1259edcfcf27SNicolas Souchu 1260edcfcf27SNicolas Souchu if (bootverbose) 1261edcfcf27SNicolas Souchu printf("\n"); 1262edcfcf27SNicolas Souchu 12630f210c92SNicolas Souchu switch (ppc->ppc_type) { 12640f210c92SNicolas Souchu case PPC_TYPE_SMCLIKE: 12650f210c92SNicolas Souchu ppc_smclike_setmode(ppc, chipset_mode); 12660f210c92SNicolas Souchu break; 12670f210c92SNicolas Souchu default: 12680f210c92SNicolas Souchu ppc_generic_setmode(ppc, chipset_mode); 12690f210c92SNicolas Souchu break; 12700f210c92SNicolas Souchu } 127146f3ff79SMike Smith 127246f3ff79SMike Smith return (chipset_mode); 127367646539SMike Smith } 127467646539SMike Smith 127567646539SMike Smith /* 127667646539SMike Smith * ppc_detect() 127767646539SMike Smith * 127867646539SMike Smith * mode is the mode suggested at boot 127967646539SMike Smith */ 128067646539SMike Smith static int 128146f3ff79SMike Smith ppc_detect(struct ppc_data *ppc, int chipset_mode) { 128267646539SMike Smith 12830f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET 128446f3ff79SMike Smith int i, mode; 128567646539SMike Smith 128646f3ff79SMike Smith /* list of supported chipsets */ 128746f3ff79SMike Smith int (*chipset_detect[])(struct ppc_data *, int) = { 128846f3ff79SMike Smith ppc_pc873xx_detect, 128946f3ff79SMike Smith ppc_smc37c66xgt_detect, 129046f3ff79SMike Smith ppc_w83877f_detect, 12916a5be862SDoug Rabson ppc_smc37c935_detect, 129246f3ff79SMike Smith ppc_generic_detect, 129346f3ff79SMike Smith NULL 129446f3ff79SMike Smith }; 12950f210c92SNicolas Souchu #endif 129667646539SMike Smith 129746f3ff79SMike Smith /* if can't find the port and mode not forced return error */ 129846f3ff79SMike Smith if (!ppc_detect_port(ppc) && chipset_mode == 0) 129946f3ff79SMike Smith return (EIO); /* failed, port not present */ 130067646539SMike Smith 130146f3ff79SMike Smith /* assume centronics compatible mode is supported */ 130246f3ff79SMike Smith ppc->ppc_avm = PPB_COMPATIBLE; 130367646539SMike Smith 13040f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET 130546f3ff79SMike Smith /* we have to differenciate available chipset modes, 130646f3ff79SMike Smith * chipset running modes and IEEE-1284 operating modes 130746f3ff79SMike Smith * 130846f3ff79SMike Smith * after detection, the port must support running in compatible mode 130946f3ff79SMike Smith */ 1310af548787SNicolas Souchu if (ppc->ppc_flags & 0x40) { 1311af548787SNicolas Souchu if (bootverbose) 1312af548787SNicolas Souchu printf("ppc: chipset forced to generic\n"); 13130f210c92SNicolas Souchu #endif 1314af548787SNicolas Souchu 1315af548787SNicolas Souchu ppc->ppc_mode = ppc_generic_detect(ppc, chipset_mode); 1316af548787SNicolas Souchu 13170f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET 1318af548787SNicolas Souchu } else { 131946f3ff79SMike Smith for (i=0; chipset_detect[i] != NULL; i++) { 132046f3ff79SMike Smith if ((mode = chipset_detect[i](ppc, chipset_mode)) != -1) { 132146f3ff79SMike Smith ppc->ppc_mode = mode; 132246f3ff79SMike Smith break; 132346f3ff79SMike Smith } 132446f3ff79SMike Smith } 1325af548787SNicolas Souchu } 13260f210c92SNicolas Souchu #endif 132746f3ff79SMike Smith 1328bc35c174SNicolas Souchu /* configure/detect ECP FIFO */ 1329bc35c174SNicolas Souchu if ((ppc->ppc_avm & PPB_ECP) && !(ppc->ppc_flags & 0x80)) 1330bc35c174SNicolas Souchu ppc_detect_fifo(ppc); 1331bc35c174SNicolas Souchu 133246f3ff79SMike Smith return (0); 133346f3ff79SMike Smith } 133446f3ff79SMike Smith 133546f3ff79SMike Smith /* 133646f3ff79SMike Smith * ppc_exec_microseq() 133746f3ff79SMike Smith * 133846f3ff79SMike Smith * Execute a microsequence. 133946f3ff79SMike Smith * Microsequence mechanism is supposed to handle fast I/O operations. 134046f3ff79SMike Smith */ 134146f3ff79SMike Smith static int 13420f210c92SNicolas Souchu ppc_exec_microseq(device_t dev, struct ppb_microseq **p_msq) 134346f3ff79SMike Smith { 13440f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(dev); 13450a40e22aSNicolas Souchu struct ppb_microseq *mi; 134646f3ff79SMike Smith char cc, *p; 134754ad6085SNicolas Souchu int i, iter, len; 134846f3ff79SMike Smith int error; 134946f3ff79SMike Smith 135054ad6085SNicolas Souchu register int reg; 135154ad6085SNicolas Souchu register char mask; 135254ad6085SNicolas Souchu register int accum = 0; 135354ad6085SNicolas Souchu register char *ptr = 0; 135446f3ff79SMike Smith 13550a40e22aSNicolas Souchu struct ppb_microseq *stack = 0; 135646f3ff79SMike Smith 135746f3ff79SMike Smith /* microsequence registers are equivalent to PC-like port registers */ 13583ae3f8b0SNicolas Souchu 13593ae3f8b0SNicolas Souchu #define r_reg(register,ppc) (bus_space_read_1((ppc)->bst, (ppc)->bsh, register)) 13603ae3f8b0SNicolas Souchu #define w_reg(register, ppc, byte) (bus_space_write_1((ppc)->bst, (ppc)->bsh, register, byte)) 136146f3ff79SMike Smith 13620a40e22aSNicolas Souchu #define INCR_PC (mi ++) /* increment program counter */ 136346f3ff79SMike Smith 13640a40e22aSNicolas Souchu mi = *p_msq; 136546f3ff79SMike Smith for (;;) { 136646f3ff79SMike Smith switch (mi->opcode) { 136746f3ff79SMike Smith case MS_OP_RSET: 136846f3ff79SMike Smith cc = r_reg(mi->arg[0].i, ppc); 136954ad6085SNicolas Souchu cc &= (char)mi->arg[2].i; /* clear mask */ 137054ad6085SNicolas Souchu cc |= (char)mi->arg[1].i; /* assert mask */ 137146f3ff79SMike Smith w_reg(mi->arg[0].i, ppc, cc); 137246f3ff79SMike Smith INCR_PC; 137346f3ff79SMike Smith break; 137446f3ff79SMike Smith 137546f3ff79SMike Smith case MS_OP_RASSERT_P: 137654ad6085SNicolas Souchu reg = mi->arg[1].i; 137754ad6085SNicolas Souchu ptr = ppc->ppc_ptr; 137854ad6085SNicolas Souchu 137954ad6085SNicolas Souchu if ((len = mi->arg[0].i) == MS_ACCUM) { 138054ad6085SNicolas Souchu accum = ppc->ppc_accum; 138154ad6085SNicolas Souchu for (; accum; accum--) 138254ad6085SNicolas Souchu w_reg(reg, ppc, *ptr++); 138354ad6085SNicolas Souchu ppc->ppc_accum = accum; 138454ad6085SNicolas Souchu } else 138554ad6085SNicolas Souchu for (i=0; i<len; i++) 138654ad6085SNicolas Souchu w_reg(reg, ppc, *ptr++); 138754ad6085SNicolas Souchu ppc->ppc_ptr = ptr; 138854ad6085SNicolas Souchu 138946f3ff79SMike Smith INCR_PC; 139046f3ff79SMike Smith break; 139146f3ff79SMike Smith 139246f3ff79SMike Smith case MS_OP_RFETCH_P: 139354ad6085SNicolas Souchu reg = mi->arg[1].i; 139454ad6085SNicolas Souchu mask = (char)mi->arg[2].i; 139554ad6085SNicolas Souchu ptr = ppc->ppc_ptr; 139654ad6085SNicolas Souchu 139754ad6085SNicolas Souchu if ((len = mi->arg[0].i) == MS_ACCUM) { 139854ad6085SNicolas Souchu accum = ppc->ppc_accum; 139954ad6085SNicolas Souchu for (; accum; accum--) 140054ad6085SNicolas Souchu *ptr++ = r_reg(reg, ppc) & mask; 140154ad6085SNicolas Souchu ppc->ppc_accum = accum; 140254ad6085SNicolas Souchu } else 140354ad6085SNicolas Souchu for (i=0; i<len; i++) 140454ad6085SNicolas Souchu *ptr++ = r_reg(reg, ppc) & mask; 140554ad6085SNicolas Souchu ppc->ppc_ptr = ptr; 140654ad6085SNicolas Souchu 140746f3ff79SMike Smith INCR_PC; 140846f3ff79SMike Smith break; 140946f3ff79SMike Smith 141046f3ff79SMike Smith case MS_OP_RFETCH: 141146f3ff79SMike Smith *((char *) mi->arg[2].p) = r_reg(mi->arg[0].i, ppc) & 141254ad6085SNicolas Souchu (char)mi->arg[1].i; 141346f3ff79SMike Smith INCR_PC; 141446f3ff79SMike Smith break; 141546f3ff79SMike Smith 141646f3ff79SMike Smith case MS_OP_RASSERT: 141754ad6085SNicolas Souchu case MS_OP_DELAY: 141846f3ff79SMike Smith 141946f3ff79SMike Smith /* let's suppose the next instr. is the same */ 142046f3ff79SMike Smith prefetch: 142146f3ff79SMike Smith for (;mi->opcode == MS_OP_RASSERT; INCR_PC) 142254ad6085SNicolas Souchu w_reg(mi->arg[0].i, ppc, (char)mi->arg[1].i); 142346f3ff79SMike Smith 142446f3ff79SMike Smith if (mi->opcode == MS_OP_DELAY) { 142546f3ff79SMike Smith DELAY(mi->arg[0].i); 142646f3ff79SMike Smith INCR_PC; 142746f3ff79SMike Smith goto prefetch; 142846f3ff79SMike Smith } 142946f3ff79SMike Smith break; 143046f3ff79SMike Smith 143154ad6085SNicolas Souchu case MS_OP_ADELAY: 143254ad6085SNicolas Souchu if (mi->arg[0].i) 143354ad6085SNicolas Souchu tsleep(NULL, PPBPRI, "ppbdelay", 143454ad6085SNicolas Souchu mi->arg[0].i * (hz/1000)); 143546f3ff79SMike Smith INCR_PC; 143646f3ff79SMike Smith break; 143746f3ff79SMike Smith 143846f3ff79SMike Smith case MS_OP_TRIG: 143946f3ff79SMike Smith reg = mi->arg[0].i; 144046f3ff79SMike Smith iter = mi->arg[1].i; 144146f3ff79SMike Smith p = (char *)mi->arg[2].p; 144246f3ff79SMike Smith 144354ad6085SNicolas Souchu /* XXX delay limited to 255 us */ 144446f3ff79SMike Smith for (i=0; i<iter; i++) { 144546f3ff79SMike Smith w_reg(reg, ppc, *p++); 144646f3ff79SMike Smith DELAY((unsigned char)*p++); 144746f3ff79SMike Smith } 144846f3ff79SMike Smith INCR_PC; 144946f3ff79SMike Smith break; 145046f3ff79SMike Smith 145146f3ff79SMike Smith case MS_OP_SET: 145254ad6085SNicolas Souchu ppc->ppc_accum = mi->arg[0].i; 145346f3ff79SMike Smith INCR_PC; 145446f3ff79SMike Smith break; 145546f3ff79SMike Smith 145646f3ff79SMike Smith case MS_OP_DBRA: 145754ad6085SNicolas Souchu if (--ppc->ppc_accum > 0) 14580a40e22aSNicolas Souchu mi += mi->arg[0].i; 145946f3ff79SMike Smith INCR_PC; 146046f3ff79SMike Smith break; 146146f3ff79SMike Smith 146246f3ff79SMike Smith case MS_OP_BRSET: 146346f3ff79SMike Smith cc = r_str(ppc); 146454ad6085SNicolas Souchu if ((cc & (char)mi->arg[0].i) == (char)mi->arg[0].i) 14650a40e22aSNicolas Souchu mi += mi->arg[1].i; 146646f3ff79SMike Smith INCR_PC; 146746f3ff79SMike Smith break; 146846f3ff79SMike Smith 146946f3ff79SMike Smith case MS_OP_BRCLEAR: 147046f3ff79SMike Smith cc = r_str(ppc); 147154ad6085SNicolas Souchu if ((cc & (char)mi->arg[0].i) == 0) 14720a40e22aSNicolas Souchu mi += mi->arg[1].i; 147346f3ff79SMike Smith INCR_PC; 147446f3ff79SMike Smith break; 147546f3ff79SMike Smith 147654ad6085SNicolas Souchu case MS_OP_BRSTAT: 147754ad6085SNicolas Souchu cc = r_str(ppc); 147854ad6085SNicolas Souchu if ((cc & ((char)mi->arg[0].i | (char)mi->arg[1].i)) == 147954ad6085SNicolas Souchu (char)mi->arg[0].i) 14800a40e22aSNicolas Souchu mi += mi->arg[2].i; 148154ad6085SNicolas Souchu INCR_PC; 148254ad6085SNicolas Souchu break; 148354ad6085SNicolas Souchu 148446f3ff79SMike Smith case MS_OP_C_CALL: 148546f3ff79SMike Smith /* 148646f3ff79SMike Smith * If the C call returns !0 then end the microseq. 148746f3ff79SMike Smith * The current state of ptr is passed to the C function 148846f3ff79SMike Smith */ 148954ad6085SNicolas Souchu if ((error = mi->arg[0].f(mi->arg[1].p, ppc->ppc_ptr))) 149046f3ff79SMike Smith return (error); 149146f3ff79SMike Smith 149246f3ff79SMike Smith INCR_PC; 149346f3ff79SMike Smith break; 149446f3ff79SMike Smith 149546f3ff79SMike Smith case MS_OP_PTR: 149654ad6085SNicolas Souchu ppc->ppc_ptr = (char *)mi->arg[0].p; 149746f3ff79SMike Smith INCR_PC; 149846f3ff79SMike Smith break; 149946f3ff79SMike Smith 150046f3ff79SMike Smith case MS_OP_CALL: 15010a40e22aSNicolas Souchu if (stack) 150246f3ff79SMike Smith panic("%s: too much calls", __FUNCTION__); 150346f3ff79SMike Smith 150446f3ff79SMike Smith if (mi->arg[0].p) { 150546f3ff79SMike Smith /* store the state of the actual 150646f3ff79SMike Smith * microsequence 150746f3ff79SMike Smith */ 15080a40e22aSNicolas Souchu stack = mi; 150946f3ff79SMike Smith 151046f3ff79SMike Smith /* jump to the new microsequence */ 15110a40e22aSNicolas Souchu mi = (struct ppb_microseq *)mi->arg[0].p; 151246f3ff79SMike Smith } else 151346f3ff79SMike Smith INCR_PC; 151446f3ff79SMike Smith 151546f3ff79SMike Smith break; 151646f3ff79SMike Smith 151746f3ff79SMike Smith case MS_OP_SUBRET: 151846f3ff79SMike Smith /* retrieve microseq and pc state before the call */ 15190a40e22aSNicolas Souchu mi = stack; 152046f3ff79SMike Smith 152146f3ff79SMike Smith /* reset the stack */ 15220a40e22aSNicolas Souchu stack = 0; 152346f3ff79SMike Smith 152446f3ff79SMike Smith /* XXX return code */ 152546f3ff79SMike Smith 152646f3ff79SMike Smith INCR_PC; 152746f3ff79SMike Smith break; 152846f3ff79SMike Smith 152946f3ff79SMike Smith case MS_OP_PUT: 153046f3ff79SMike Smith case MS_OP_GET: 153146f3ff79SMike Smith case MS_OP_RET: 153246f3ff79SMike Smith /* can't return to ppb level during the execution 153346f3ff79SMike Smith * of a submicrosequence */ 15340a40e22aSNicolas Souchu if (stack) 153546f3ff79SMike Smith panic("%s: can't return to ppb level", 153646f3ff79SMike Smith __FUNCTION__); 153746f3ff79SMike Smith 153846f3ff79SMike Smith /* update pc for ppb level of execution */ 15390a40e22aSNicolas Souchu *p_msq = mi; 154046f3ff79SMike Smith 154146f3ff79SMike Smith /* return to ppb level of execution */ 154246f3ff79SMike Smith return (0); 154346f3ff79SMike Smith 154446f3ff79SMike Smith default: 154546f3ff79SMike Smith panic("%s: unknown microsequence opcode 0x%x", 154646f3ff79SMike Smith __FUNCTION__, mi->opcode); 154746f3ff79SMike Smith } 154846f3ff79SMike Smith } 154946f3ff79SMike Smith 155046f3ff79SMike Smith /* unreached */ 155146f3ff79SMike Smith } 155246f3ff79SMike Smith 1553bc35c174SNicolas Souchu static void 15540f210c92SNicolas Souchu ppcintr(void *arg) 1555bc35c174SNicolas Souchu { 15560f210c92SNicolas Souchu device_t dev = (device_t)arg; 15570f210c92SNicolas Souchu struct ppc_data *ppc = (struct ppc_data *)device_get_softc(dev); 15583ab971c1SNicolas Souchu u_char ctr, ecr, str; 1559bc35c174SNicolas Souchu 15603ab971c1SNicolas Souchu str = r_str(ppc); 1561bc35c174SNicolas Souchu ctr = r_ctr(ppc); 1562bc35c174SNicolas Souchu ecr = r_ecr(ppc); 1563bc35c174SNicolas Souchu 15643ab971c1SNicolas Souchu #if PPC_DEBUG > 1 15653ab971c1SNicolas Souchu printf("![%x/%x/%x]", ctr, ecr, str); 1566bc35c174SNicolas Souchu #endif 1567bc35c174SNicolas Souchu 1568bc35c174SNicolas Souchu /* don't use ecp mode with IRQENABLE set */ 1569bc35c174SNicolas Souchu if (ctr & IRQENABLE) { 1570bc35c174SNicolas Souchu return; 1571bc35c174SNicolas Souchu } 1572bc35c174SNicolas Souchu 15733ab971c1SNicolas Souchu /* interrupts are generated by nFault signal 15743ab971c1SNicolas Souchu * only in ECP mode */ 15753ab971c1SNicolas Souchu if ((str & nFAULT) && (ppc->ppc_mode & PPB_ECP)) { 15763ab971c1SNicolas Souchu /* check if ppc driver has programmed the 15773ab971c1SNicolas Souchu * nFault interrupt */ 1578bc35c174SNicolas Souchu if (ppc->ppc_irqstat & PPC_IRQ_nFAULT) { 1579bc35c174SNicolas Souchu 1580bc35c174SNicolas Souchu w_ecr(ppc, ecr | PPC_nFAULT_INTR); 1581bc35c174SNicolas Souchu ppc->ppc_irqstat &= ~PPC_IRQ_nFAULT; 1582bc35c174SNicolas Souchu } else { 15830f210c92SNicolas Souchu /* shall be handled by underlying layers XXX */ 1584bc35c174SNicolas Souchu return; 1585bc35c174SNicolas Souchu } 1586bc35c174SNicolas Souchu } 1587bc35c174SNicolas Souchu 1588bc35c174SNicolas Souchu if (ppc->ppc_irqstat & PPC_IRQ_DMA) { 1589bc35c174SNicolas Souchu /* disable interrupts (should be done by hardware though) */ 1590bc35c174SNicolas Souchu w_ecr(ppc, ecr | PPC_SERVICE_INTR); 1591bc35c174SNicolas Souchu ppc->ppc_irqstat &= ~PPC_IRQ_DMA; 1592bc35c174SNicolas Souchu ecr = r_ecr(ppc); 1593bc35c174SNicolas Souchu 1594bc35c174SNicolas Souchu /* check if DMA completed */ 1595bc35c174SNicolas Souchu if ((ppc->ppc_avm & PPB_ECP) && (ecr & PPC_ENABLE_DMA)) { 1596bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1597bc35c174SNicolas Souchu printf("a"); 1598bc35c174SNicolas Souchu #endif 1599bc35c174SNicolas Souchu /* stop DMA */ 1600bc35c174SNicolas Souchu w_ecr(ppc, ecr & ~PPC_ENABLE_DMA); 1601bc35c174SNicolas Souchu ecr = r_ecr(ppc); 1602bc35c174SNicolas Souchu 1603bc35c174SNicolas Souchu if (ppc->ppc_dmastat == PPC_DMA_STARTED) { 1604bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1605bc35c174SNicolas Souchu printf("d"); 1606bc35c174SNicolas Souchu #endif 1607bc35c174SNicolas Souchu isa_dmadone( 1608bc35c174SNicolas Souchu ppc->ppc_dmaflags, 1609bc35c174SNicolas Souchu ppc->ppc_dmaddr, 1610bc35c174SNicolas Souchu ppc->ppc_dmacnt, 1611bc35c174SNicolas Souchu ppc->ppc_dmachan); 1612bc35c174SNicolas Souchu 1613bc35c174SNicolas Souchu ppc->ppc_dmastat = PPC_DMA_COMPLETE; 1614bc35c174SNicolas Souchu 1615bc35c174SNicolas Souchu /* wakeup the waiting process */ 1616bc35c174SNicolas Souchu wakeup((caddr_t)ppc); 1617bc35c174SNicolas Souchu } 1618bc35c174SNicolas Souchu } 1619bc35c174SNicolas Souchu } else if (ppc->ppc_irqstat & PPC_IRQ_FIFO) { 1620bc35c174SNicolas Souchu 1621bc35c174SNicolas Souchu /* classic interrupt I/O */ 1622bc35c174SNicolas Souchu ppc->ppc_irqstat &= ~PPC_IRQ_FIFO; 1623bc35c174SNicolas Souchu } 1624bc35c174SNicolas Souchu 1625bc35c174SNicolas Souchu return; 1626bc35c174SNicolas Souchu } 1627bc35c174SNicolas Souchu 1628bc35c174SNicolas Souchu static int 16290f210c92SNicolas Souchu ppc_read(device_t dev, char *buf, int len, int mode) 1630bc35c174SNicolas Souchu { 1631bc35c174SNicolas Souchu return (EINVAL); 1632bc35c174SNicolas Souchu } 1633bc35c174SNicolas Souchu 1634bc35c174SNicolas Souchu /* 1635bc35c174SNicolas Souchu * Call this function if you want to send data in any advanced mode 1636bc35c174SNicolas Souchu * of your parallel port: FIFO, DMA 1637bc35c174SNicolas Souchu * 1638bc35c174SNicolas Souchu * If what you want is not possible (no ECP, no DMA...), 1639bc35c174SNicolas Souchu * EINVAL is returned 1640bc35c174SNicolas Souchu */ 1641bc35c174SNicolas Souchu static int 16420f210c92SNicolas Souchu ppc_write(device_t dev, char *buf, int len, int how) 1643bc35c174SNicolas Souchu { 16440f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(dev); 1645bc35c174SNicolas Souchu char ecr, ecr_sav, ctr, ctr_sav; 1646bc35c174SNicolas Souchu int s, error = 0; 1647bc35c174SNicolas Souchu int spin; 1648bc35c174SNicolas Souchu 1649bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1650bc35c174SNicolas Souchu printf("w"); 1651bc35c174SNicolas Souchu #endif 1652bc35c174SNicolas Souchu 1653bc35c174SNicolas Souchu ecr_sav = r_ecr(ppc); 1654bc35c174SNicolas Souchu ctr_sav = r_ctr(ppc); 1655bc35c174SNicolas Souchu 1656bc35c174SNicolas Souchu /* 1657bc35c174SNicolas Souchu * Send buffer with DMA, FIFO and interrupts 1658bc35c174SNicolas Souchu */ 16590f210c92SNicolas Souchu if ((ppc->ppc_avm & PPB_ECP) && (ppc->ppc_registered)) { 1660bc35c174SNicolas Souchu 16611afd1f99SNicolas Souchu if (ppc->ppc_dmachan > 0) { 1662bc35c174SNicolas Souchu 1663bc35c174SNicolas Souchu /* byte mode, no intr, no DMA, dir=0, flush fifo 1664bc35c174SNicolas Souchu */ 1665bc35c174SNicolas Souchu ecr = PPC_ECR_STD | PPC_DISABLE_INTR; 1666bc35c174SNicolas Souchu w_ecr(ppc, ecr); 1667bc35c174SNicolas Souchu 1668bc35c174SNicolas Souchu /* disable nAck interrupts */ 1669bc35c174SNicolas Souchu ctr = r_ctr(ppc); 1670bc35c174SNicolas Souchu ctr &= ~IRQENABLE; 1671bc35c174SNicolas Souchu w_ctr(ppc, ctr); 1672bc35c174SNicolas Souchu 1673bc35c174SNicolas Souchu ppc->ppc_dmaflags = 0; 1674bc35c174SNicolas Souchu ppc->ppc_dmaddr = (caddr_t)buf; 1675bc35c174SNicolas Souchu ppc->ppc_dmacnt = (u_int)len; 1676bc35c174SNicolas Souchu 1677bc35c174SNicolas Souchu switch (ppc->ppc_mode) { 1678bc35c174SNicolas Souchu case PPB_COMPATIBLE: 1679bc35c174SNicolas Souchu /* compatible mode with FIFO, no intr, DMA, dir=0 */ 1680bc35c174SNicolas Souchu ecr = PPC_ECR_FIFO | PPC_DISABLE_INTR | PPC_ENABLE_DMA; 1681bc35c174SNicolas Souchu break; 1682bc35c174SNicolas Souchu case PPB_ECP: 1683bc35c174SNicolas Souchu ecr = PPC_ECR_ECP | PPC_DISABLE_INTR | PPC_ENABLE_DMA; 1684bc35c174SNicolas Souchu break; 1685bc35c174SNicolas Souchu default: 1686bc35c174SNicolas Souchu error = EINVAL; 1687bc35c174SNicolas Souchu goto error; 1688bc35c174SNicolas Souchu } 1689bc35c174SNicolas Souchu 1690bc35c174SNicolas Souchu w_ecr(ppc, ecr); 1691bc35c174SNicolas Souchu ecr = r_ecr(ppc); 1692bc35c174SNicolas Souchu 1693bc35c174SNicolas Souchu /* enter splhigh() not to be preempted 1694bc35c174SNicolas Souchu * by the dma interrupt, we may miss 1695bc35c174SNicolas Souchu * the wakeup otherwise 1696bc35c174SNicolas Souchu */ 1697bc35c174SNicolas Souchu s = splhigh(); 1698bc35c174SNicolas Souchu 1699bc35c174SNicolas Souchu ppc->ppc_dmastat = PPC_DMA_INIT; 1700bc35c174SNicolas Souchu 1701bc35c174SNicolas Souchu /* enable interrupts */ 1702bc35c174SNicolas Souchu ecr &= ~PPC_SERVICE_INTR; 1703bc35c174SNicolas Souchu ppc->ppc_irqstat = PPC_IRQ_DMA; 1704bc35c174SNicolas Souchu w_ecr(ppc, ecr); 1705bc35c174SNicolas Souchu 1706bc35c174SNicolas Souchu isa_dmastart( 1707bc35c174SNicolas Souchu ppc->ppc_dmaflags, 1708bc35c174SNicolas Souchu ppc->ppc_dmaddr, 1709bc35c174SNicolas Souchu ppc->ppc_dmacnt, 1710bc35c174SNicolas Souchu ppc->ppc_dmachan); 1711bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1712bc35c174SNicolas Souchu printf("s%d", ppc->ppc_dmacnt); 1713bc35c174SNicolas Souchu #endif 1714bc35c174SNicolas Souchu ppc->ppc_dmastat = PPC_DMA_STARTED; 1715bc35c174SNicolas Souchu 1716bc35c174SNicolas Souchu /* Wait for the DMA completed interrupt. We hope we won't 1717bc35c174SNicolas Souchu * miss it, otherwise a signal will be necessary to unlock the 1718bc35c174SNicolas Souchu * process. 1719bc35c174SNicolas Souchu */ 1720bc35c174SNicolas Souchu do { 1721bc35c174SNicolas Souchu /* release CPU */ 1722bc35c174SNicolas Souchu error = tsleep((caddr_t)ppc, 1723bc35c174SNicolas Souchu PPBPRI | PCATCH, "ppcdma", 0); 1724bc35c174SNicolas Souchu 1725bc35c174SNicolas Souchu } while (error == EWOULDBLOCK); 1726bc35c174SNicolas Souchu 1727bc35c174SNicolas Souchu splx(s); 1728bc35c174SNicolas Souchu 1729bc35c174SNicolas Souchu if (error) { 1730bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1731bc35c174SNicolas Souchu printf("i"); 1732bc35c174SNicolas Souchu #endif 1733bc35c174SNicolas Souchu /* stop DMA */ 1734bc35c174SNicolas Souchu isa_dmadone( 1735bc35c174SNicolas Souchu ppc->ppc_dmaflags, ppc->ppc_dmaddr, 1736bc35c174SNicolas Souchu ppc->ppc_dmacnt, ppc->ppc_dmachan); 1737bc35c174SNicolas Souchu 1738bc35c174SNicolas Souchu /* no dma, no interrupt, flush the fifo */ 1739bc35c174SNicolas Souchu w_ecr(ppc, PPC_ECR_RESET); 1740bc35c174SNicolas Souchu 1741bc35c174SNicolas Souchu ppc->ppc_dmastat = PPC_DMA_INTERRUPTED; 1742bc35c174SNicolas Souchu goto error; 1743bc35c174SNicolas Souchu } 1744bc35c174SNicolas Souchu 1745bc35c174SNicolas Souchu /* wait for an empty fifo */ 1746bc35c174SNicolas Souchu while (!(r_ecr(ppc) & PPC_FIFO_EMPTY)) { 1747bc35c174SNicolas Souchu 1748bc35c174SNicolas Souchu for (spin=100; spin; spin--) 1749bc35c174SNicolas Souchu if (r_ecr(ppc) & PPC_FIFO_EMPTY) 1750bc35c174SNicolas Souchu goto fifo_empty; 1751bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1752bc35c174SNicolas Souchu printf("Z"); 1753bc35c174SNicolas Souchu #endif 1754bc35c174SNicolas Souchu error = tsleep((caddr_t)ppc, PPBPRI | PCATCH, "ppcfifo", hz/100); 1755bc35c174SNicolas Souchu if (error != EWOULDBLOCK) { 1756bc35c174SNicolas Souchu #ifdef PPC_DEBUG 1757bc35c174SNicolas Souchu printf("I"); 1758bc35c174SNicolas Souchu #endif 1759bc35c174SNicolas Souchu /* no dma, no interrupt, flush the fifo */ 1760bc35c174SNicolas Souchu w_ecr(ppc, PPC_ECR_RESET); 1761bc35c174SNicolas Souchu 1762bc35c174SNicolas Souchu ppc->ppc_dmastat = PPC_DMA_INTERRUPTED; 1763bc35c174SNicolas Souchu error = EINTR; 1764bc35c174SNicolas Souchu goto error; 1765bc35c174SNicolas Souchu } 1766bc35c174SNicolas Souchu } 1767bc35c174SNicolas Souchu 1768bc35c174SNicolas Souchu fifo_empty: 1769bc35c174SNicolas Souchu /* no dma, no interrupt, flush the fifo */ 1770bc35c174SNicolas Souchu w_ecr(ppc, PPC_ECR_RESET); 1771bc35c174SNicolas Souchu 1772bc35c174SNicolas Souchu } else 1773bc35c174SNicolas Souchu error = EINVAL; /* XXX we should FIFO and 1774bc35c174SNicolas Souchu * interrupts */ 1775bc35c174SNicolas Souchu } else 1776bc35c174SNicolas Souchu error = EINVAL; 1777bc35c174SNicolas Souchu 1778bc35c174SNicolas Souchu error: 1779bc35c174SNicolas Souchu 1780bc35c174SNicolas Souchu /* PDRQ must be kept unasserted until nPDACK is 1781bc35c174SNicolas Souchu * deasserted for a minimum of 350ns (SMC datasheet) 1782bc35c174SNicolas Souchu * 1783bc35c174SNicolas Souchu * Consequence may be a FIFO that never empty 1784bc35c174SNicolas Souchu */ 1785bc35c174SNicolas Souchu DELAY(1); 1786bc35c174SNicolas Souchu 1787bc35c174SNicolas Souchu w_ecr(ppc, ecr_sav); 1788bc35c174SNicolas Souchu w_ctr(ppc, ctr_sav); 1789bc35c174SNicolas Souchu 1790bc35c174SNicolas Souchu return (error); 1791bc35c174SNicolas Souchu } 1792bc35c174SNicolas Souchu 179367646539SMike Smith static void 17940f210c92SNicolas Souchu ppc_reset_epp(device_t dev) 179567646539SMike Smith { 17960f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(dev); 179767646539SMike Smith 17980f210c92SNicolas Souchu ppc_reset_epp_timeout(ppc); 179967646539SMike Smith 180067646539SMike Smith return; 180167646539SMike Smith } 180267646539SMike Smith 180367646539SMike Smith static int 18040f210c92SNicolas Souchu ppc_setmode(device_t dev, int mode) 18050f210c92SNicolas Souchu { 18060f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(dev); 18070f210c92SNicolas Souchu 18080f210c92SNicolas Souchu switch (ppc->ppc_type) { 18090f210c92SNicolas Souchu case PPC_TYPE_SMCLIKE: 18100f210c92SNicolas Souchu return (ppc_smclike_setmode(ppc, mode)); 18110f210c92SNicolas Souchu break; 18120f210c92SNicolas Souchu 18130f210c92SNicolas Souchu case PPC_TYPE_GENERIC: 18140f210c92SNicolas Souchu default: 18150f210c92SNicolas Souchu return (ppc_generic_setmode(ppc, mode)); 18160f210c92SNicolas Souchu break; 18170f210c92SNicolas Souchu } 18180f210c92SNicolas Souchu 18190f210c92SNicolas Souchu /* not reached */ 18200f210c92SNicolas Souchu return (ENXIO); 18210f210c92SNicolas Souchu } 18220f210c92SNicolas Souchu 18237a15d619SGarrett Wollman static struct isa_pnp_id lpc_ids[] = { 18247a15d619SGarrett Wollman { 0x0004d041, "Standard parallel printer port" }, /* PNP0400 */ 18257a15d619SGarrett Wollman { 0x0104d041, "ECP parallel printer port" }, /* PNP0401 */ 18267a15d619SGarrett Wollman { 0 } 18277a15d619SGarrett Wollman }; 18287a15d619SGarrett Wollman 18290f210c92SNicolas Souchu static int 18300f210c92SNicolas Souchu ppc_probe(device_t dev) 183167646539SMike Smith { 1832d64d73c9SDoug Rabson #ifdef __i386__ 183367646539SMike Smith static short next_bios_ppc = 0; 1834d64d73c9SDoug Rabson #endif 183567646539SMike Smith struct ppc_data *ppc; 18360f210c92SNicolas Souchu device_t parent; 1837d64d73c9SDoug Rabson int error; 1838d64d73c9SDoug Rabson u_long port; 183967646539SMike Smith 18400f210c92SNicolas Souchu parent = device_get_parent(dev); 184167646539SMike Smith 18427a15d619SGarrett Wollman error = ISA_PNP_PROBE(parent, dev, lpc_ids); 18437a15d619SGarrett Wollman if (error == ENXIO) 18447a15d619SGarrett Wollman return (ENXIO); 18457a15d619SGarrett Wollman else if (error != 0) /* XXX shall be set after detection */ 1846a9d565fcSPeter Wemm device_set_desc(dev, "Parallel port"); 1847a9d565fcSPeter Wemm 184867646539SMike Smith /* 184967646539SMike Smith * Allocate the ppc_data structure. 185067646539SMike Smith */ 18510f210c92SNicolas Souchu ppc = DEVTOSOFTC(dev); 185267646539SMike Smith bzero(ppc, sizeof(struct ppc_data)); 185367646539SMike Smith 18540f210c92SNicolas Souchu ppc->rid_irq = ppc->rid_drq = ppc->rid_ioport = 0; 18550f210c92SNicolas Souchu ppc->res_irq = ppc->res_drq = ppc->res_ioport = 0; 185667646539SMike Smith 18570f210c92SNicolas Souchu /* retrieve ISA parameters */ 1858d64d73c9SDoug Rabson error = bus_get_resource(dev, SYS_RES_IOPORT, 0, &port, NULL); 18590f210c92SNicolas Souchu 1860d64d73c9SDoug Rabson #ifdef __i386__ 18610f210c92SNicolas Souchu /* 18620f210c92SNicolas Souchu * If port not specified, use bios list. 18630f210c92SNicolas Souchu */ 1864d64d73c9SDoug Rabson if (error) { 18650f210c92SNicolas Souchu if((next_bios_ppc < BIOS_MAX_PPC) && 18660f210c92SNicolas Souchu (*(BIOS_PORTS+next_bios_ppc) != 0) ) { 18670f210c92SNicolas Souchu port = *(BIOS_PORTS+next_bios_ppc++); 18680f210c92SNicolas Souchu if (bootverbose) 18690f210c92SNicolas Souchu device_printf(dev, "parallel port found at 0x%x\n", 1870d64d73c9SDoug Rabson (int) port); 18710f210c92SNicolas Souchu } else { 18720f210c92SNicolas Souchu device_printf(dev, "parallel port not found.\n"); 18730f210c92SNicolas Souchu return ENXIO; 18740f210c92SNicolas Souchu } 18756a5be862SDoug Rabson bus_set_resource(dev, SYS_RES_IOPORT, 0, port, 18766a5be862SDoug Rabson IO_LPTSIZE_EXTENDED); 18770f210c92SNicolas Souchu } 1878d64d73c9SDoug Rabson #endif 1879d64d73c9SDoug Rabson #ifdef __alpha__ 1880d64d73c9SDoug Rabson /* 1881d64d73c9SDoug Rabson * There isn't a bios list on alpha. Put it in the usual place. 1882d64d73c9SDoug Rabson */ 1883d64d73c9SDoug Rabson if (error) { 18846a5be862SDoug Rabson bus_set_resource(dev, SYS_RES_IOPORT, 0, 0x3bc, 18856a5be862SDoug Rabson IO_LPTSIZE_NORMAL); 1886d64d73c9SDoug Rabson } 1887d64d73c9SDoug Rabson #endif 18880f210c92SNicolas Souchu 18890f210c92SNicolas Souchu /* IO port is mandatory */ 18906a5be862SDoug Rabson 18916a5be862SDoug Rabson /* Try "extended" IO port range...*/ 18920f210c92SNicolas Souchu ppc->res_ioport = bus_alloc_resource(dev, SYS_RES_IOPORT, 1893d64d73c9SDoug Rabson &ppc->rid_ioport, 0, ~0, 18946a5be862SDoug Rabson IO_LPTSIZE_EXTENDED, RF_ACTIVE); 18956a5be862SDoug Rabson 18966a5be862SDoug Rabson if (ppc->res_ioport != 0) { 18976a5be862SDoug Rabson if (bootverbose) 18986a5be862SDoug Rabson device_printf(dev, "using extended I/O port range\n"); 18996a5be862SDoug Rabson } else { 19006a5be862SDoug Rabson /* Failed? If so, then try the "normal" IO port range... */ 19016a5be862SDoug Rabson ppc->res_ioport = bus_alloc_resource(dev, SYS_RES_IOPORT, 19026a5be862SDoug Rabson &ppc->rid_ioport, 0, ~0, 19036a5be862SDoug Rabson IO_LPTSIZE_NORMAL, 19046a5be862SDoug Rabson RF_ACTIVE); 19056a5be862SDoug Rabson if (ppc->res_ioport != 0) { 19066a5be862SDoug Rabson if (bootverbose) 19076a5be862SDoug Rabson device_printf(dev, "using normal I/O port range\n"); 19086a5be862SDoug Rabson } else { 19090f210c92SNicolas Souchu device_printf(dev, "cannot reserve I/O port range\n"); 19100f210c92SNicolas Souchu goto error; 19110f210c92SNicolas Souchu } 19125c885c3fSDoug Rabson } 19135c885c3fSDoug Rabson 1914d64d73c9SDoug Rabson ppc->ppc_base = rman_get_start(ppc->res_ioport); 19150f210c92SNicolas Souchu 19163ae3f8b0SNicolas Souchu ppc->bsh = rman_get_bushandle(ppc->res_ioport); 19173ae3f8b0SNicolas Souchu ppc->bst = rman_get_bustag(ppc->res_ioport); 19183ae3f8b0SNicolas Souchu 19190f210c92SNicolas Souchu ppc->ppc_flags = device_get_flags(dev); 19200f210c92SNicolas Souchu 19210f210c92SNicolas Souchu if (!(ppc->ppc_flags & 0x20)) { 19220f210c92SNicolas Souchu ppc->res_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &ppc->rid_irq, 19230f210c92SNicolas Souchu 0ul, ~0ul, 1, RF_SHAREABLE); 19240f210c92SNicolas Souchu ppc->res_drq = bus_alloc_resource(dev, SYS_RES_DRQ, &ppc->rid_drq, 19250f210c92SNicolas Souchu 0ul, ~0ul, 1, RF_ACTIVE); 19260f210c92SNicolas Souchu } 19270f210c92SNicolas Souchu 19280f210c92SNicolas Souchu if (ppc->res_irq) 1929d64d73c9SDoug Rabson ppc->ppc_irq = rman_get_start(ppc->res_irq); 19300f210c92SNicolas Souchu if (ppc->res_drq) 1931d64d73c9SDoug Rabson ppc->ppc_dmachan = rman_get_start(ppc->res_drq); 19320f210c92SNicolas Souchu 19330f210c92SNicolas Souchu ppc->ppc_unit = device_get_unit(dev); 19340f210c92SNicolas Souchu ppc->ppc_model = GENERIC; 1935af548787SNicolas Souchu 193646f3ff79SMike Smith ppc->ppc_mode = PPB_COMPATIBLE; 19370f210c92SNicolas Souchu ppc->ppc_epp = (ppc->ppc_flags & 0x10) >> 4; 193867646539SMike Smith 19390f210c92SNicolas Souchu ppc->ppc_type = PPC_TYPE_GENERIC; 1940edcfcf27SNicolas Souchu 1941edcfcf27SNicolas Souchu /* 1942dc733423SDag-Erling Smørgrav * Try to detect the chipset and its mode. 194367646539SMike Smith */ 19440f210c92SNicolas Souchu if (ppc_detect(ppc, ppc->ppc_flags & 0xf)) 194567646539SMike Smith goto error; 194667646539SMike Smith 19470f210c92SNicolas Souchu return (0); 194867646539SMike Smith 194967646539SMike Smith error: 19500f210c92SNicolas Souchu if (ppc->res_irq != 0) { 19510f210c92SNicolas Souchu bus_release_resource(dev, SYS_RES_IRQ, ppc->rid_irq, 19520f210c92SNicolas Souchu ppc->res_irq); 19530f210c92SNicolas Souchu } 19540f210c92SNicolas Souchu if (ppc->res_ioport != 0) { 19550f210c92SNicolas Souchu bus_deactivate_resource(dev, SYS_RES_IOPORT, ppc->rid_ioport, 19560f210c92SNicolas Souchu ppc->res_ioport); 19570f210c92SNicolas Souchu bus_release_resource(dev, SYS_RES_IOPORT, ppc->rid_ioport, 19580f210c92SNicolas Souchu ppc->res_ioport); 19590f210c92SNicolas Souchu } 19600f210c92SNicolas Souchu if (ppc->res_drq != 0) { 19610f210c92SNicolas Souchu bus_deactivate_resource(dev, SYS_RES_DRQ, ppc->rid_drq, 19620f210c92SNicolas Souchu ppc->res_drq); 19630f210c92SNicolas Souchu bus_release_resource(dev, SYS_RES_DRQ, ppc->rid_drq, 19640f210c92SNicolas Souchu ppc->res_drq); 19650f210c92SNicolas Souchu } 19660f210c92SNicolas Souchu return (ENXIO); 196767646539SMike Smith } 196867646539SMike Smith 196967646539SMike Smith static int 19700f210c92SNicolas Souchu ppc_attach(device_t dev) 197167646539SMike Smith { 19720f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(dev); 197367646539SMike Smith 19740f210c92SNicolas Souchu device_t ppbus; 19750f210c92SNicolas Souchu device_t parent = device_get_parent(dev); 19760f210c92SNicolas Souchu 19770f210c92SNicolas Souchu device_printf(dev, "%s chipset (%s) in %s mode%s\n", 19780f210c92SNicolas Souchu ppc_models[ppc->ppc_model], ppc_avms[ppc->ppc_avm], 197946f3ff79SMike Smith ppc_modes[ppc->ppc_mode], (PPB_IS_EPP(ppc->ppc_mode)) ? 198067646539SMike Smith ppc_epp_protocol[ppc->ppc_epp] : ""); 198167646539SMike Smith 1982bc35c174SNicolas Souchu if (ppc->ppc_fifo) 19830f210c92SNicolas Souchu device_printf(dev, "FIFO with %d/%d/%d bytes threshold\n", 19840f210c92SNicolas Souchu ppc->ppc_fifo, ppc->ppc_wthr, ppc->ppc_rthr); 198567646539SMike Smith 1986bc35c174SNicolas Souchu if ((ppc->ppc_avm & PPB_ECP) && (ppc->ppc_dmachan > 0)) { 19870f210c92SNicolas Souchu /* acquire the DMA channel forever */ /* XXX */ 1988bc35c174SNicolas Souchu isa_dma_acquire(ppc->ppc_dmachan); 1989bc35c174SNicolas Souchu isa_dmainit(ppc->ppc_dmachan, 1024); /* nlpt.BUFSIZE */ 1990bc35c174SNicolas Souchu } 1991bc35c174SNicolas Souchu 19920f210c92SNicolas Souchu /* add ppbus as a child of this isa to parallel bridge */ 19930f210c92SNicolas Souchu ppbus = device_add_child(dev, "ppbus", -1); 19940f210c92SNicolas Souchu 199567646539SMike Smith /* 199667646539SMike Smith * Probe the ppbus and attach devices found. 199767646539SMike Smith */ 19980f210c92SNicolas Souchu device_probe_and_attach(ppbus); 199967646539SMike Smith 20000f210c92SNicolas Souchu /* register the ppc interrupt handler as default */ 20010f210c92SNicolas Souchu if (ppc->res_irq) { 20020f210c92SNicolas Souchu /* default to the tty mask for registration */ /* XXX */ 20030f210c92SNicolas Souchu if (BUS_SETUP_INTR(parent, dev, ppc->res_irq, INTR_TYPE_TTY, 20040f210c92SNicolas Souchu ppcintr, dev, &ppc->intr_cookie) == 0) { 20050f210c92SNicolas Souchu 20060f210c92SNicolas Souchu /* remember the ppcintr is registered */ 20070f210c92SNicolas Souchu ppc->ppc_registered = 1; 200867646539SMike Smith } 20090f210c92SNicolas Souchu } 20100f210c92SNicolas Souchu 20110f210c92SNicolas Souchu return (0); 20120f210c92SNicolas Souchu } 20130f210c92SNicolas Souchu 20140f210c92SNicolas Souchu static u_char 20150f210c92SNicolas Souchu ppc_io(device_t ppcdev, int iop, u_char *addr, int cnt, u_char byte) 20160f210c92SNicolas Souchu { 20170f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(ppcdev); 20180f210c92SNicolas Souchu switch (iop) { 20190f210c92SNicolas Souchu case PPB_OUTSB_EPP: 20203ae3f8b0SNicolas Souchu bus_space_write_multi_1(ppc->bst, ppc->bsh, PPC_EPP_DATA, addr, cnt); 20210f210c92SNicolas Souchu break; 20220f210c92SNicolas Souchu case PPB_OUTSW_EPP: 20233ae3f8b0SNicolas Souchu bus_space_write_multi_2(ppc->bst, ppc->bsh, PPC_EPP_DATA, (u_int16_t *)addr, cnt); 20240f210c92SNicolas Souchu break; 20250f210c92SNicolas Souchu case PPB_OUTSL_EPP: 20263ae3f8b0SNicolas Souchu bus_space_write_multi_4(ppc->bst, ppc->bsh, PPC_EPP_DATA, (u_int32_t *)addr, cnt); 20270f210c92SNicolas Souchu break; 20280f210c92SNicolas Souchu case PPB_INSB_EPP: 20293ae3f8b0SNicolas Souchu bus_space_read_multi_1(ppc->bst, ppc->bsh, PPC_EPP_DATA, addr, cnt); 20300f210c92SNicolas Souchu break; 20310f210c92SNicolas Souchu case PPB_INSW_EPP: 20323ae3f8b0SNicolas Souchu bus_space_read_multi_2(ppc->bst, ppc->bsh, PPC_EPP_DATA, (u_int16_t *)addr, cnt); 20330f210c92SNicolas Souchu break; 20340f210c92SNicolas Souchu case PPB_INSL_EPP: 20353ae3f8b0SNicolas Souchu bus_space_read_multi_4(ppc->bst, ppc->bsh, PPC_EPP_DATA, (u_int32_t *)addr, cnt); 20360f210c92SNicolas Souchu break; 20370f210c92SNicolas Souchu case PPB_RDTR: 20380f210c92SNicolas Souchu return (r_dtr(ppc)); 20390f210c92SNicolas Souchu break; 20400f210c92SNicolas Souchu case PPB_RSTR: 20410f210c92SNicolas Souchu return (r_str(ppc)); 20420f210c92SNicolas Souchu break; 20430f210c92SNicolas Souchu case PPB_RCTR: 20440f210c92SNicolas Souchu return (r_ctr(ppc)); 20450f210c92SNicolas Souchu break; 20460f210c92SNicolas Souchu case PPB_REPP_A: 20470f210c92SNicolas Souchu return (r_epp_A(ppc)); 20480f210c92SNicolas Souchu break; 20490f210c92SNicolas Souchu case PPB_REPP_D: 20500f210c92SNicolas Souchu return (r_epp_D(ppc)); 20510f210c92SNicolas Souchu break; 20520f210c92SNicolas Souchu case PPB_RECR: 20530f210c92SNicolas Souchu return (r_ecr(ppc)); 20540f210c92SNicolas Souchu break; 20550f210c92SNicolas Souchu case PPB_RFIFO: 20560f210c92SNicolas Souchu return (r_fifo(ppc)); 20570f210c92SNicolas Souchu break; 20580f210c92SNicolas Souchu case PPB_WDTR: 20590f210c92SNicolas Souchu w_dtr(ppc, byte); 20600f210c92SNicolas Souchu break; 20610f210c92SNicolas Souchu case PPB_WSTR: 20620f210c92SNicolas Souchu w_str(ppc, byte); 20630f210c92SNicolas Souchu break; 20640f210c92SNicolas Souchu case PPB_WCTR: 20650f210c92SNicolas Souchu w_ctr(ppc, byte); 20660f210c92SNicolas Souchu break; 20670f210c92SNicolas Souchu case PPB_WEPP_A: 20680f210c92SNicolas Souchu w_epp_A(ppc, byte); 20690f210c92SNicolas Souchu break; 20700f210c92SNicolas Souchu case PPB_WEPP_D: 20710f210c92SNicolas Souchu w_epp_D(ppc, byte); 20720f210c92SNicolas Souchu break; 20730f210c92SNicolas Souchu case PPB_WECR: 20740f210c92SNicolas Souchu w_ecr(ppc, byte); 20750f210c92SNicolas Souchu break; 20760f210c92SNicolas Souchu case PPB_WFIFO: 20770f210c92SNicolas Souchu w_fifo(ppc, byte); 20780f210c92SNicolas Souchu break; 20790f210c92SNicolas Souchu default: 20800f210c92SNicolas Souchu panic("%s: unknown I/O operation", __FUNCTION__); 20810f210c92SNicolas Souchu break; 20820f210c92SNicolas Souchu } 20830f210c92SNicolas Souchu 20840f210c92SNicolas Souchu return (0); /* not significative */ 20850f210c92SNicolas Souchu } 20860f210c92SNicolas Souchu 20870f210c92SNicolas Souchu static int 20880f210c92SNicolas Souchu ppc_read_ivar(device_t bus, device_t dev, int index, uintptr_t *val) 20890f210c92SNicolas Souchu { 20900f210c92SNicolas Souchu struct ppc_data *ppc = (struct ppc_data *)device_get_softc(bus); 20910f210c92SNicolas Souchu 20920f210c92SNicolas Souchu switch (index) { 20930f210c92SNicolas Souchu case PPC_IVAR_EPP_PROTO: 20940f210c92SNicolas Souchu *val = (u_long)ppc->ppc_epp; 20950f210c92SNicolas Souchu break; 20960f210c92SNicolas Souchu case PPC_IVAR_IRQ: 2097d64d73c9SDoug Rabson *val = (u_long)ppc->ppc_irq; 20980f210c92SNicolas Souchu break; 20990f210c92SNicolas Souchu default: 21000f210c92SNicolas Souchu return (ENOENT); 21010f210c92SNicolas Souchu } 21020f210c92SNicolas Souchu 21030f210c92SNicolas Souchu return (0); 21040f210c92SNicolas Souchu } 21050f210c92SNicolas Souchu 21060f210c92SNicolas Souchu /* 21070f210c92SNicolas Souchu * Resource is useless here since ppbus devices' interrupt handlers are 21080f210c92SNicolas Souchu * multiplexed to the same resource initially allocated by ppc 21090f210c92SNicolas Souchu */ 21100f210c92SNicolas Souchu static int 21110f210c92SNicolas Souchu ppc_setup_intr(device_t bus, device_t child, struct resource *r, int flags, 21120f210c92SNicolas Souchu void (*ihand)(void *), void *arg, void **cookiep) 21130f210c92SNicolas Souchu { 21140f210c92SNicolas Souchu int error; 21150f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(bus); 21160f210c92SNicolas Souchu 21170f210c92SNicolas Souchu if (ppc->ppc_registered) { 21180f210c92SNicolas Souchu /* XXX refuse registration if DMA is in progress */ 21190f210c92SNicolas Souchu 21200f210c92SNicolas Souchu /* first, unregister the default interrupt handler */ 21210f210c92SNicolas Souchu if ((error = BUS_TEARDOWN_INTR(device_get_parent(bus), 21220f210c92SNicolas Souchu bus, ppc->res_irq, ppc->intr_cookie))) 21230f210c92SNicolas Souchu return (error); 21240f210c92SNicolas Souchu 21250f210c92SNicolas Souchu /* bus_deactivate_resource(bus, SYS_RES_IRQ, ppc->rid_irq, */ 21260f210c92SNicolas Souchu /* ppc->res_irq); */ 21270f210c92SNicolas Souchu 21280f210c92SNicolas Souchu /* DMA/FIFO operation won't be possible anymore */ 21290f210c92SNicolas Souchu ppc->ppc_registered = 0; 21300f210c92SNicolas Souchu } 21310f210c92SNicolas Souchu 21320f210c92SNicolas Souchu /* pass registration to the upper layer, ignore the incoming resource */ 21330f210c92SNicolas Souchu return (BUS_SETUP_INTR(device_get_parent(bus), child, 21340f210c92SNicolas Souchu r, flags, ihand, arg, cookiep)); 21350f210c92SNicolas Souchu } 21360f210c92SNicolas Souchu 21370f210c92SNicolas Souchu /* 21380f210c92SNicolas Souchu * When no underlying device has a registered interrupt, register the ppc 21390f210c92SNicolas Souchu * layer one 21400f210c92SNicolas Souchu */ 21410f210c92SNicolas Souchu static int 21420f210c92SNicolas Souchu ppc_teardown_intr(device_t bus, device_t child, struct resource *r, void *ih) 21430f210c92SNicolas Souchu { 21440f210c92SNicolas Souchu int error; 21450f210c92SNicolas Souchu struct ppc_data *ppc = DEVTOSOFTC(bus); 21460f210c92SNicolas Souchu device_t parent = device_get_parent(bus); 21470f210c92SNicolas Souchu 21480f210c92SNicolas Souchu /* pass unregistration to the upper layer */ 21490f210c92SNicolas Souchu if ((error = BUS_TEARDOWN_INTR(parent, child, r, ih))) 21500f210c92SNicolas Souchu return (error); 21510f210c92SNicolas Souchu 21520f210c92SNicolas Souchu /* default to the tty mask for registration */ /* XXX */ 21530f210c92SNicolas Souchu if (ppc->ppc_irq && 21540f210c92SNicolas Souchu !(error = BUS_SETUP_INTR(parent, bus, ppc->res_irq, 21550f210c92SNicolas Souchu INTR_TYPE_TTY, ppcintr, bus, &ppc->intr_cookie))) { 21560f210c92SNicolas Souchu 21570f210c92SNicolas Souchu /* remember the ppcintr is registered */ 21580f210c92SNicolas Souchu ppc->ppc_registered = 1; 21590f210c92SNicolas Souchu } 21600f210c92SNicolas Souchu 21610f210c92SNicolas Souchu return (error); 21620f210c92SNicolas Souchu } 21630f210c92SNicolas Souchu 21640f210c92SNicolas Souchu DRIVER_MODULE(ppc, isa, ppc_driver, ppc_devclass, 0, 0); 2165