xref: /freebsd/sys/dev/ppc/ppc.c (revision 2dd1bdf1834c53d048d3d9a7079b45afea5cecd7)
167646539SMike Smith /*-
2ddd22fb7SNicolas Souchu  * Copyright (c) 1997-2000 Nicolas Souchu
3c264e80fSNicolas Souchu  * Copyright (c) 2001 Alcove - Nicolas Souchu
467646539SMike Smith  * All rights reserved.
567646539SMike Smith  *
667646539SMike Smith  * Redistribution and use in source and binary forms, with or without
767646539SMike Smith  * modification, are permitted provided that the following conditions
867646539SMike Smith  * are met:
967646539SMike Smith  * 1. Redistributions of source code must retain the above copyright
1067646539SMike Smith  *    notice, this list of conditions and the following disclaimer.
1167646539SMike Smith  * 2. Redistributions in binary form must reproduce the above copyright
1267646539SMike Smith  *    notice, this list of conditions and the following disclaimer in the
1367646539SMike Smith  *    documentation and/or other materials provided with the distribution.
1467646539SMike Smith  *
1567646539SMike Smith  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1667646539SMike Smith  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1767646539SMike Smith  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1867646539SMike Smith  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1967646539SMike Smith  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2067646539SMike Smith  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2167646539SMike Smith  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2267646539SMike Smith  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2367646539SMike Smith  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2467646539SMike Smith  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2567646539SMike Smith  * SUCH DAMAGE.
2667646539SMike Smith  */
2767646539SMike Smith 
288c9bbf48SDavid E. O'Brien #include <sys/cdefs.h>
298c9bbf48SDavid E. O'Brien __FBSDID("$FreeBSD$");
308c9bbf48SDavid E. O'Brien 
310f210c92SNicolas Souchu #include "opt_ppc.h"
320f210c92SNicolas Souchu 
3367646539SMike Smith #include <sys/param.h>
3467646539SMike Smith #include <sys/systm.h>
350f210c92SNicolas Souchu #include <sys/bus.h>
36ca3d3795SJohn Baldwin #include <sys/kernel.h>
372067d312SJohn Baldwin #include <sys/lock.h>
38ca3d3795SJohn Baldwin #include <sys/interrupt.h>
39ca3d3795SJohn Baldwin #include <sys/module.h>
400f210c92SNicolas Souchu #include <sys/malloc.h>
412067d312SJohn Baldwin #include <sys/mutex.h>
42ca3d3795SJohn Baldwin #include <sys/proc.h>
4367646539SMike Smith 
440f210c92SNicolas Souchu #include <machine/bus.h>
450f210c92SNicolas Souchu #include <machine/resource.h>
460f210c92SNicolas Souchu #include <sys/rman.h>
4767646539SMike Smith 
48cea4d875SMarcel Moolenaar #ifdef __i386__
49cea4d875SMarcel Moolenaar #include <vm/vm.h>
50cea4d875SMarcel Moolenaar #include <vm/pmap.h>
51cea4d875SMarcel Moolenaar #include <machine/vmparam.h>
52cea4d875SMarcel Moolenaar #endif
5367646539SMike Smith 
5467646539SMike Smith #include <dev/ppbus/ppbconf.h>
5546f3ff79SMike Smith #include <dev/ppbus/ppb_msq.h>
5646f3ff79SMike Smith 
57a3732274SDoug Ambrisko #include <dev/ppc/ppcvar.h>
58a3732274SDoug Ambrisko #include <dev/ppc/ppcreg.h>
5967646539SMike Smith 
600f210c92SNicolas Souchu #include "ppbus_if.h"
61bc35c174SNicolas Souchu 
62a3732274SDoug Ambrisko static void ppcintr(void *arg);
63a3732274SDoug Ambrisko 
64cea4d875SMarcel Moolenaar #define	IO_LPTSIZE_EXTENDED	8	/* "Extended" LPT controllers */
65cea4d875SMarcel Moolenaar #define	IO_LPTSIZE_NORMAL	4	/* "Normal" LPT controllers */
66cea4d875SMarcel Moolenaar 
67bc35c174SNicolas Souchu #define LOG_PPC(function, ppc, string) \
68bc35c174SNicolas Souchu 		if (bootverbose) printf("%s: %s\n", function, string)
69bc35c174SNicolas Souchu 
70cea4d875SMarcel Moolenaar #if defined(__i386__) && defined(PC98)
71cea4d875SMarcel Moolenaar #define	PC98_IEEE_1284_DISABLE	0x100
72cea4d875SMarcel Moolenaar #define	PC98_IEEE_1284_PORT	0x140
73cea4d875SMarcel Moolenaar #endif
7467646539SMike Smith 
750f210c92SNicolas Souchu #define DEVTOSOFTC(dev) ((struct ppc_data *)device_get_softc(dev))
760f210c92SNicolas Souchu 
771eb7e5feSWarner Losh /*
78d0741ed4SGleb Smirnoff  * We use critical enter/exit for the simple config locking needed to
791eb7e5feSWarner Losh  * detect the devices. We just want to make sure that both of our writes
801eb7e5feSWarner Losh  * happen without someone else also writing to those config registers. Since
811eb7e5feSWarner Losh  * we just do this at startup, Giant keeps multiple threads from executing,
821eb7e5feSWarner Losh  * and critical_enter() then is all that's needed to keep us from being preempted
831eb7e5feSWarner Losh  * during the critical sequences with the hardware.
841eb7e5feSWarner Losh  *
851eb7e5feSWarner Losh  * Note: this doesn't prevent multiple threads from putting the chips into
861eb7e5feSWarner Losh  * config mode, but since we only do that to detect the type at startup the
871eb7e5feSWarner Losh  * extra overhead isn't needed since Giant protects us from multiple entry
881eb7e5feSWarner Losh  * and no other code changes these registers.
891eb7e5feSWarner Losh  */
901eb7e5feSWarner Losh #define PPC_CONFIG_LOCK(ppc)		critical_enter()
91d0741ed4SGleb Smirnoff #define PPC_CONFIG_UNLOCK(ppc)		critical_exit()
921eb7e5feSWarner Losh 
93a3732274SDoug Ambrisko devclass_t ppc_devclass;
94cea4d875SMarcel Moolenaar const char ppc_driver_name[] = "ppc";
9567646539SMike Smith 
960f210c92SNicolas Souchu static char *ppc_models[] = {
9746f3ff79SMike Smith 	"SMC-like", "SMC FDC37C665GT", "SMC FDC37C666GT", "PC87332", "PC87306",
986a5be862SDoug Rabson 	"82091AA", "Generic", "W83877F", "W83877AF", "Winbond", "PC87334",
99ac7ba926SDoug Rabson 	"SMC FDC37C935", "PC87303", 0
10067646539SMike Smith };
10167646539SMike Smith 
10246f3ff79SMike Smith /* list of available modes */
10346f3ff79SMike Smith static char *ppc_avms[] = {
10446f3ff79SMike Smith 	"COMPATIBLE", "NIBBLE-only", "PS2-only", "PS2/NIBBLE", "EPP-only",
10546f3ff79SMike Smith 	"EPP/NIBBLE", "EPP/PS2", "EPP/PS2/NIBBLE", "ECP-only",
10646f3ff79SMike Smith 	"ECP/NIBBLE", "ECP/PS2", "ECP/PS2/NIBBLE", "ECP/EPP",
10746f3ff79SMike Smith 	"ECP/EPP/NIBBLE", "ECP/EPP/PS2", "ECP/EPP/PS2/NIBBLE", 0
10846f3ff79SMike Smith };
10946f3ff79SMike Smith 
11046f3ff79SMike Smith /* list of current executing modes
11146f3ff79SMike Smith  * Note that few modes do not actually exist.
11246f3ff79SMike Smith  */
11367646539SMike Smith static char *ppc_modes[] = {
11446f3ff79SMike Smith 	"COMPATIBLE", "NIBBLE", "PS/2", "PS/2", "EPP",
11546f3ff79SMike Smith 	"EPP", "EPP", "EPP", "ECP",
11646f3ff79SMike Smith 	"ECP", "ECP+PS2", "ECP+PS2", "ECP+EPP",
11746f3ff79SMike Smith 	"ECP+EPP", "ECP+EPP", "ECP+EPP", 0
11867646539SMike Smith };
11967646539SMike Smith 
12067646539SMike Smith static char *ppc_epp_protocol[] = { " (EPP 1.9)", " (EPP 1.7)", 0 };
12167646539SMike Smith 
122d64d73c9SDoug Rabson #ifdef __i386__
12367646539SMike Smith /*
12467646539SMike Smith  * BIOS printer list - used by BIOS probe.
12567646539SMike Smith  */
12667646539SMike Smith #define	BIOS_PPC_PORTS	0x408
12767646539SMike Smith #define	BIOS_PORTS	(short *)(KERNBASE+BIOS_PPC_PORTS)
12867646539SMike Smith #define	BIOS_MAX_PPC	4
129d64d73c9SDoug Rabson #endif
13067646539SMike Smith 
13167646539SMike Smith /*
13267646539SMike Smith  * ppc_ecp_sync()		XXX
13367646539SMike Smith  */
1343fd85273SWarner Losh int
135284c87f6SJohn Baldwin ppc_ecp_sync(device_t dev)
136284c87f6SJohn Baldwin {
13767646539SMike Smith 	int i, r;
1380f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
13967646539SMike Smith 
1402067d312SJohn Baldwin 	PPC_ASSERT_LOCKED(ppc);
141c264e80fSNicolas Souchu 	if (!(ppc->ppc_avm & PPB_ECP) && !(ppc->ppc_dtm & PPB_ECP))
1423fd85273SWarner Losh 		return 0;
143bc35c174SNicolas Souchu 
14467646539SMike Smith 	r = r_ecr(ppc);
145bc35c174SNicolas Souchu 	if ((r & 0xe0) != PPC_ECR_EPP)
1463fd85273SWarner Losh 		return 0;
14767646539SMike Smith 
14867646539SMike Smith 	for (i = 0; i < 100; i++) {
14967646539SMike Smith 		r = r_ecr(ppc);
15067646539SMike Smith 		if (r & 0x1)
1513fd85273SWarner Losh 			return 0;
15267646539SMike Smith 		DELAY(100);
15367646539SMike Smith 	}
15467646539SMike Smith 
155ae6b868aSJohn Baldwin 	device_printf(dev, "ECP sync failed as data still present in FIFO.\n");
15667646539SMike Smith 
1573fd85273SWarner Losh 	return 0;
15867646539SMike Smith }
15967646539SMike Smith 
160bc35c174SNicolas Souchu /*
161bc35c174SNicolas Souchu  * ppc_detect_fifo()
162bc35c174SNicolas Souchu  *
163bc35c174SNicolas Souchu  * Detect parallel port FIFO
164bc35c174SNicolas Souchu  */
165bc35c174SNicolas Souchu static int
166bc35c174SNicolas Souchu ppc_detect_fifo(struct ppc_data *ppc)
16767646539SMike Smith {
168bc35c174SNicolas Souchu 	char ecr_sav;
169bc35c174SNicolas Souchu 	char ctr_sav, ctr, cc;
170bc35c174SNicolas Souchu 	short i;
17167646539SMike Smith 
172bc35c174SNicolas Souchu 	/* save registers */
173bc35c174SNicolas Souchu 	ecr_sav = r_ecr(ppc);
174bc35c174SNicolas Souchu 	ctr_sav = r_ctr(ppc);
175bc35c174SNicolas Souchu 
176bc35c174SNicolas Souchu 	/* enter ECP configuration mode, no interrupt, no DMA */
177bc35c174SNicolas Souchu 	w_ecr(ppc, 0xf4);
178bc35c174SNicolas Souchu 
179bc35c174SNicolas Souchu 	/* read PWord size - transfers in FIFO mode must be PWord aligned */
180bc35c174SNicolas Souchu 	ppc->ppc_pword = (r_cnfgA(ppc) & PPC_PWORD_MASK);
181bc35c174SNicolas Souchu 
182bc35c174SNicolas Souchu 	/* XXX 16 and 32 bits implementations not supported */
183bc35c174SNicolas Souchu 	if (ppc->ppc_pword != PPC_PWORD_8) {
1846e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "PWord not supported");
185bc35c174SNicolas Souchu 		goto error;
186bc35c174SNicolas Souchu 	}
187bc35c174SNicolas Souchu 
188bc35c174SNicolas Souchu 	w_ecr(ppc, 0x34);		/* byte mode, no interrupt, no DMA */
189bc35c174SNicolas Souchu 	ctr = r_ctr(ppc);
190bc35c174SNicolas Souchu 	w_ctr(ppc, ctr | PCD);		/* set direction to 1 */
191bc35c174SNicolas Souchu 
192bc35c174SNicolas Souchu 	/* enter ECP test mode, no interrupt, no DMA */
193bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd4);
194bc35c174SNicolas Souchu 
195bc35c174SNicolas Souchu 	/* flush the FIFO */
196bc35c174SNicolas Souchu 	for (i=0; i<1024; i++) {
197bc35c174SNicolas Souchu 		if (r_ecr(ppc) & PPC_FIFO_EMPTY)
198bc35c174SNicolas Souchu 			break;
199bc35c174SNicolas Souchu 		cc = r_fifo(ppc);
200bc35c174SNicolas Souchu 	}
201bc35c174SNicolas Souchu 
202bc35c174SNicolas Souchu 	if (i >= 1024) {
2036e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "can't flush FIFO");
204bc35c174SNicolas Souchu 		goto error;
205bc35c174SNicolas Souchu 	}
206bc35c174SNicolas Souchu 
207bc35c174SNicolas Souchu 	/* enable interrupts, no DMA */
208bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd0);
209bc35c174SNicolas Souchu 
210bc35c174SNicolas Souchu 	/* determine readIntrThreshold
211bc35c174SNicolas Souchu 	 * fill the FIFO until serviceIntr is set
212bc35c174SNicolas Souchu 	 */
213bc35c174SNicolas Souchu 	for (i=0; i<1024; i++) {
214bc35c174SNicolas Souchu 		w_fifo(ppc, (char)i);
215bc35c174SNicolas Souchu 		if (!ppc->ppc_rthr && (r_ecr(ppc) & PPC_SERVICE_INTR)) {
216bc35c174SNicolas Souchu 			/* readThreshold reached */
217bc35c174SNicolas Souchu 			ppc->ppc_rthr = i+1;
218bc35c174SNicolas Souchu 		}
219bc35c174SNicolas Souchu 		if (r_ecr(ppc) & PPC_FIFO_FULL) {
220bc35c174SNicolas Souchu 			ppc->ppc_fifo = i+1;
221bc35c174SNicolas Souchu 			break;
222bc35c174SNicolas Souchu 		}
223bc35c174SNicolas Souchu 	}
224bc35c174SNicolas Souchu 
225bc35c174SNicolas Souchu 	if (i >= 1024) {
2266e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "can't fill FIFO");
227bc35c174SNicolas Souchu 		goto error;
228bc35c174SNicolas Souchu 	}
229bc35c174SNicolas Souchu 
230bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd4);		/* test mode, no interrupt, no DMA */
231bc35c174SNicolas Souchu 	w_ctr(ppc, ctr & ~PCD);		/* set direction to 0 */
232bc35c174SNicolas Souchu 	w_ecr(ppc, 0xd0);		/* enable interrupts */
233bc35c174SNicolas Souchu 
234bc35c174SNicolas Souchu 	/* determine writeIntrThreshold
235bc35c174SNicolas Souchu 	 * empty the FIFO until serviceIntr is set
236bc35c174SNicolas Souchu 	 */
237bc35c174SNicolas Souchu 	for (i=ppc->ppc_fifo; i>0; i--) {
238bc35c174SNicolas Souchu 		if (r_fifo(ppc) != (char)(ppc->ppc_fifo-i)) {
2396e551fb6SDavid E. O'Brien 			LOG_PPC(__func__, ppc, "invalid data in FIFO");
240bc35c174SNicolas Souchu 			goto error;
241bc35c174SNicolas Souchu 		}
242bc35c174SNicolas Souchu 		if (r_ecr(ppc) & PPC_SERVICE_INTR) {
243bc35c174SNicolas Souchu 			/* writeIntrThreshold reached */
244bc35c174SNicolas Souchu 			ppc->ppc_wthr = ppc->ppc_fifo - i+1;
245bc35c174SNicolas Souchu 		}
246bc35c174SNicolas Souchu 		/* if FIFO empty before the last byte, error */
247bc35c174SNicolas Souchu 		if (i>1 && (r_ecr(ppc) & PPC_FIFO_EMPTY)) {
2486e551fb6SDavid E. O'Brien 			LOG_PPC(__func__, ppc, "data lost in FIFO");
249bc35c174SNicolas Souchu 			goto error;
250bc35c174SNicolas Souchu 		}
251bc35c174SNicolas Souchu 	}
252bc35c174SNicolas Souchu 
253bc35c174SNicolas Souchu 	/* FIFO must be empty after the last byte */
254bc35c174SNicolas Souchu 	if (!(r_ecr(ppc) & PPC_FIFO_EMPTY)) {
2556e551fb6SDavid E. O'Brien 		LOG_PPC(__func__, ppc, "can't empty the FIFO");
256bc35c174SNicolas Souchu 		goto error;
257bc35c174SNicolas Souchu 	}
258bc35c174SNicolas Souchu 
259bc35c174SNicolas Souchu 	w_ctr(ppc, ctr_sav);
260bc35c174SNicolas Souchu 	w_ecr(ppc, ecr_sav);
261bc35c174SNicolas Souchu 
262bc35c174SNicolas Souchu 	return (0);
263bc35c174SNicolas Souchu 
264bc35c174SNicolas Souchu error:
265bc35c174SNicolas Souchu 	w_ctr(ppc, ctr_sav);
266bc35c174SNicolas Souchu 	w_ecr(ppc, ecr_sav);
267bc35c174SNicolas Souchu 
268bc35c174SNicolas Souchu 	return (EINVAL);
26967646539SMike Smith }
27067646539SMike Smith 
27146f3ff79SMike Smith static int
27246f3ff79SMike Smith ppc_detect_port(struct ppc_data *ppc)
27346f3ff79SMike Smith {
27446f3ff79SMike Smith 
27546f3ff79SMike Smith 	w_ctr(ppc, 0x0c);	/* To avoid missing PS2 ports */
27646f3ff79SMike Smith 	w_dtr(ppc, 0xaa);
277a7006f89SNicolas Souchu 	if (r_dtr(ppc) != 0xaa)
27846f3ff79SMike Smith 		return (0);
27946f3ff79SMike Smith 
28046f3ff79SMike Smith 	return (1);
28146f3ff79SMike Smith }
28246f3ff79SMike Smith 
28367646539SMike Smith /*
2840f210c92SNicolas Souchu  * EPP timeout, according to the PC87332 manual
2850f210c92SNicolas Souchu  * Semantics of clearing EPP timeout bit.
2860f210c92SNicolas Souchu  * PC87332	- reading SPP_STR does it...
2870f210c92SNicolas Souchu  * SMC		- write 1 to EPP timeout bit			XXX
2880f210c92SNicolas Souchu  * Others	- (?) write 0 to EPP timeout bit
2890f210c92SNicolas Souchu  */
2900f210c92SNicolas Souchu static void
2910f210c92SNicolas Souchu ppc_reset_epp_timeout(struct ppc_data *ppc)
2920f210c92SNicolas Souchu {
2930f210c92SNicolas Souchu 	register char r;
2940f210c92SNicolas Souchu 
2950f210c92SNicolas Souchu 	r = r_str(ppc);
2960f210c92SNicolas Souchu 	w_str(ppc, r | 0x1);
2970f210c92SNicolas Souchu 	w_str(ppc, r & 0xfe);
2980f210c92SNicolas Souchu 
2990f210c92SNicolas Souchu 	return;
3000f210c92SNicolas Souchu }
3010f210c92SNicolas Souchu 
3020f210c92SNicolas Souchu static int
3030f210c92SNicolas Souchu ppc_check_epp_timeout(struct ppc_data *ppc)
3040f210c92SNicolas Souchu {
3050f210c92SNicolas Souchu 	ppc_reset_epp_timeout(ppc);
3060f210c92SNicolas Souchu 
3070f210c92SNicolas Souchu 	return (!(r_str(ppc) & TIMEOUT));
3080f210c92SNicolas Souchu }
3090f210c92SNicolas Souchu 
3100f210c92SNicolas Souchu /*
3110f210c92SNicolas Souchu  * Configure current operating mode
3120f210c92SNicolas Souchu  */
3130f210c92SNicolas Souchu static int
3140f210c92SNicolas Souchu ppc_generic_setmode(struct ppc_data *ppc, int mode)
3150f210c92SNicolas Souchu {
3160f210c92SNicolas Souchu 	u_char ecr = 0;
3170f210c92SNicolas Souchu 
3180f210c92SNicolas Souchu 	/* check if mode is available */
3190f210c92SNicolas Souchu 	if (mode && !(ppc->ppc_avm & mode))
3200f210c92SNicolas Souchu 		return (EINVAL);
3210f210c92SNicolas Souchu 
3220f210c92SNicolas Souchu 	/* if ECP mode, configure ecr register */
323c264e80fSNicolas Souchu 	if ((ppc->ppc_avm & PPB_ECP) || (ppc->ppc_dtm & PPB_ECP)) {
3240f210c92SNicolas Souchu 		/* return to byte mode (keeping direction bit),
3250f210c92SNicolas Souchu 		 * no interrupt, no DMA to be able to change to
3260f210c92SNicolas Souchu 		 * ECP
3270f210c92SNicolas Souchu 		 */
3280f210c92SNicolas Souchu 		w_ecr(ppc, PPC_ECR_RESET);
3290f210c92SNicolas Souchu 		ecr = PPC_DISABLE_INTR;
3300f210c92SNicolas Souchu 
3310f210c92SNicolas Souchu 		if (mode & PPB_EPP)
3320f210c92SNicolas Souchu 			return (EINVAL);
3330f210c92SNicolas Souchu 		else if (mode & PPB_ECP)
3340f210c92SNicolas Souchu 			/* select ECP mode */
3350f210c92SNicolas Souchu 			ecr |= PPC_ECR_ECP;
3360f210c92SNicolas Souchu 		else if (mode & PPB_PS2)
3370f210c92SNicolas Souchu 			/* select PS2 mode with ECP */
3380f210c92SNicolas Souchu 			ecr |= PPC_ECR_PS2;
3390f210c92SNicolas Souchu 		else
3400f210c92SNicolas Souchu 			/* select COMPATIBLE/NIBBLE mode */
3410f210c92SNicolas Souchu 			ecr |= PPC_ECR_STD;
3420f210c92SNicolas Souchu 
3430f210c92SNicolas Souchu 		w_ecr(ppc, ecr);
3440f210c92SNicolas Souchu 	}
3450f210c92SNicolas Souchu 
3460f210c92SNicolas Souchu 	ppc->ppc_mode = mode;
3470f210c92SNicolas Souchu 
3480f210c92SNicolas Souchu 	return (0);
3490f210c92SNicolas Souchu }
3500f210c92SNicolas Souchu 
3510f210c92SNicolas Souchu /*
3520f210c92SNicolas Souchu  * The ppc driver is free to choose options like FIFO or DMA
3530f210c92SNicolas Souchu  * if ECP mode is available.
3540f210c92SNicolas Souchu  *
3550f210c92SNicolas Souchu  * The 'RAW' option allows the upper drivers to force the ppc mode
3560f210c92SNicolas Souchu  * even with FIFO, DMA available.
3570f210c92SNicolas Souchu  */
3580f210c92SNicolas Souchu static int
3590f210c92SNicolas Souchu ppc_smclike_setmode(struct ppc_data *ppc, int mode)
3600f210c92SNicolas Souchu {
3610f210c92SNicolas Souchu 	u_char ecr = 0;
3620f210c92SNicolas Souchu 
3630f210c92SNicolas Souchu 	/* check if mode is available */
3640f210c92SNicolas Souchu 	if (mode && !(ppc->ppc_avm & mode))
3650f210c92SNicolas Souchu 		return (EINVAL);
3660f210c92SNicolas Souchu 
3670f210c92SNicolas Souchu 	/* if ECP mode, configure ecr register */
368c264e80fSNicolas Souchu 	if ((ppc->ppc_avm & PPB_ECP) || (ppc->ppc_dtm & PPB_ECP)) {
3690f210c92SNicolas Souchu 		/* return to byte mode (keeping direction bit),
3700f210c92SNicolas Souchu 		 * no interrupt, no DMA to be able to change to
3710f210c92SNicolas Souchu 		 * ECP or EPP mode
3720f210c92SNicolas Souchu 		 */
3730f210c92SNicolas Souchu 		w_ecr(ppc, PPC_ECR_RESET);
3740f210c92SNicolas Souchu 		ecr = PPC_DISABLE_INTR;
3750f210c92SNicolas Souchu 
3760f210c92SNicolas Souchu 		if (mode & PPB_EPP)
3770f210c92SNicolas Souchu 			/* select EPP mode */
3780f210c92SNicolas Souchu 			ecr |= PPC_ECR_EPP;
3790f210c92SNicolas Souchu 		else if (mode & PPB_ECP)
3800f210c92SNicolas Souchu 			/* select ECP mode */
3810f210c92SNicolas Souchu 			ecr |= PPC_ECR_ECP;
3820f210c92SNicolas Souchu 		else if (mode & PPB_PS2)
3830f210c92SNicolas Souchu 			/* select PS2 mode with ECP */
3840f210c92SNicolas Souchu 			ecr |= PPC_ECR_PS2;
3850f210c92SNicolas Souchu 		else
3860f210c92SNicolas Souchu 			/* select COMPATIBLE/NIBBLE mode */
3870f210c92SNicolas Souchu 			ecr |= PPC_ECR_STD;
3880f210c92SNicolas Souchu 
3890f210c92SNicolas Souchu 		w_ecr(ppc, ecr);
3900f210c92SNicolas Souchu 	}
3910f210c92SNicolas Souchu 
3920f210c92SNicolas Souchu 	ppc->ppc_mode = mode;
3930f210c92SNicolas Souchu 
3940f210c92SNicolas Souchu 	return (0);
3950f210c92SNicolas Souchu }
3960f210c92SNicolas Souchu 
3970f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
3980f210c92SNicolas Souchu /*
39967646539SMike Smith  * ppc_pc873xx_detect
40067646539SMike Smith  *
40167646539SMike Smith  * Probe for a Natsemi PC873xx-family part.
40267646539SMike Smith  *
40367646539SMike Smith  * References in this function are to the National Semiconductor
40467646539SMike Smith  * PC87332 datasheet TL/C/11930, May 1995 revision.
40567646539SMike Smith  */
40667646539SMike Smith static int pc873xx_basetab[] = {0x0398, 0x026e, 0x015c, 0x002e, 0};
40767646539SMike Smith static int pc873xx_porttab[] = {0x0378, 0x03bc, 0x0278, 0};
408af548787SNicolas Souchu static int pc873xx_irqtab[] = {5, 7, 5, 0};
409af548787SNicolas Souchu 
410af548787SNicolas Souchu static int pc873xx_regstab[] = {
411af548787SNicolas Souchu 	PC873_FER, PC873_FAR, PC873_PTR,
412af548787SNicolas Souchu 	PC873_FCR, PC873_PCR, PC873_PMC,
413af548787SNicolas Souchu 	PC873_TUP, PC873_SID, PC873_PNP0,
414af548787SNicolas Souchu 	PC873_PNP1, PC873_LPTBA, -1
415af548787SNicolas Souchu };
416af548787SNicolas Souchu 
417af548787SNicolas Souchu static char *pc873xx_rnametab[] = {
418af548787SNicolas Souchu 	"FER", "FAR", "PTR", "FCR", "PCR",
419af548787SNicolas Souchu 	"PMC", "TUP", "SID", "PNP0", "PNP1",
420af548787SNicolas Souchu 	"LPTBA", NULL
421af548787SNicolas Souchu };
42267646539SMike Smith 
42367646539SMike Smith static int
42446f3ff79SMike Smith ppc_pc873xx_detect(struct ppc_data *ppc, int chipset_mode)	/* XXX mode never forced */
42567646539SMike Smith {
42667646539SMike Smith     static int	index = 0;
427f1d19042SArchie Cobbs     int		idport, irq;
428af548787SNicolas Souchu     int		ptr, pcr, val, i;
42967646539SMike Smith 
43067646539SMike Smith     while ((idport = pc873xx_basetab[index++])) {
43167646539SMike Smith 
43267646539SMike Smith 	/* XXX should check first to see if this location is already claimed */
43367646539SMike Smith 
43467646539SMike Smith 	/*
435af548787SNicolas Souchu 	 * Pull the 873xx through the power-on ID cycle (2.2,1.).
436af548787SNicolas Souchu 	 * We can't use this to locate the chip as it may already have
437af548787SNicolas Souchu 	 * been used by the BIOS.
43867646539SMike Smith 	 */
439af548787SNicolas Souchu 	(void)inb(idport); (void)inb(idport);
440af548787SNicolas Souchu 	(void)inb(idport); (void)inb(idport);
44167646539SMike Smith 
44267646539SMike Smith 	/*
44367646539SMike Smith 	 * Read the SID byte.  Possible values are :
44467646539SMike Smith 	 *
445af548787SNicolas Souchu 	 * 01010xxx	PC87334
44667646539SMike Smith 	 * 0001xxxx	PC87332
44767646539SMike Smith 	 * 01110xxx	PC87306
448ac7ba926SDoug Rabson 	 * 00110xxx	PC87303
44967646539SMike Smith 	 */
45067646539SMike Smith 	outb(idport, PC873_SID);
45167646539SMike Smith 	val = inb(idport + 1);
45267646539SMike Smith 	if ((val & 0xf0) == 0x10) {
4530f210c92SNicolas Souchu 	    ppc->ppc_model = NS_PC87332;
45467646539SMike Smith 	} else if ((val & 0xf8) == 0x70) {
4550f210c92SNicolas Souchu 	    ppc->ppc_model = NS_PC87306;
456af548787SNicolas Souchu 	} else if ((val & 0xf8) == 0x50) {
4570f210c92SNicolas Souchu 	    ppc->ppc_model = NS_PC87334;
458ac7ba926SDoug Rabson 	} else if ((val & 0xf8) == 0x40) { /* Should be 0x30 by the
459ac7ba926SDoug Rabson 					      documentation, but probing
460ac7ba926SDoug Rabson 					      yielded 0x40... */
461ac7ba926SDoug Rabson 	    ppc->ppc_model = NS_PC87303;
46267646539SMike Smith 	} else {
46367646539SMike Smith 	    if (bootverbose && (val != 0xff))
46467646539SMike Smith 		printf("PC873xx probe at 0x%x got unknown ID 0x%x\n", idport, val);
46567646539SMike Smith 	    continue ;		/* not recognised */
46667646539SMike Smith 	}
46767646539SMike Smith 
468af548787SNicolas Souchu 	/* print registers */
469af548787SNicolas Souchu 	if (bootverbose) {
470af548787SNicolas Souchu 		printf("PC873xx");
471af548787SNicolas Souchu 		for (i=0; pc873xx_regstab[i] != -1; i++) {
472af548787SNicolas Souchu 			outb(idport, pc873xx_regstab[i]);
473af548787SNicolas Souchu 			printf(" %s=0x%x", pc873xx_rnametab[i],
474af548787SNicolas Souchu 						inb(idport + 1) & 0xff);
475af548787SNicolas Souchu 		}
476af548787SNicolas Souchu 		printf("\n");
477af548787SNicolas Souchu 	}
478af548787SNicolas Souchu 
47967646539SMike Smith 	/*
48067646539SMike Smith 	 * We think we have one.  Is it enabled and where we want it to be?
48167646539SMike Smith 	 */
48267646539SMike Smith 	outb(idport, PC873_FER);
48367646539SMike Smith 	val = inb(idport + 1);
48467646539SMike Smith 	if (!(val & PC873_PPENABLE)) {
48567646539SMike Smith 	    if (bootverbose)
48667646539SMike Smith 		printf("PC873xx parallel port disabled\n");
48767646539SMike Smith 	    continue;
48867646539SMike Smith 	}
48967646539SMike Smith 	outb(idport, PC873_FAR);
490ac7ba926SDoug Rabson 	val = inb(idport + 1);
49167646539SMike Smith 	/* XXX we should create a driver instance for every port found */
492ac7ba926SDoug Rabson 	if (pc873xx_porttab[val & 0x3] != ppc->ppc_base) {
493ac7ba926SDoug Rabson 
494ac7ba926SDoug Rabson 	    /* First try to change the port address to that requested... */
495ac7ba926SDoug Rabson 
496ac7ba926SDoug Rabson 	    switch (ppc->ppc_base) {
497ac7ba926SDoug Rabson 		case 0x378:
498ac7ba926SDoug Rabson 		val &= 0xfc;
499ac7ba926SDoug Rabson 		break;
500ac7ba926SDoug Rabson 
501ac7ba926SDoug Rabson 		case 0x3bc:
502ac7ba926SDoug Rabson 		val &= 0xfd;
503ac7ba926SDoug Rabson 		break;
504ac7ba926SDoug Rabson 
505ac7ba926SDoug Rabson 		case 0x278:
506ac7ba926SDoug Rabson 		val &= 0xfe;
507ac7ba926SDoug Rabson 		break;
508ac7ba926SDoug Rabson 
509ac7ba926SDoug Rabson 		default:
510ac7ba926SDoug Rabson 		val &= 0xfd;
511ac7ba926SDoug Rabson 		break;
512ac7ba926SDoug Rabson 	    }
513ac7ba926SDoug Rabson 
514ac7ba926SDoug Rabson 	    outb(idport, PC873_FAR);
515ac7ba926SDoug Rabson 	    outb(idport + 1, val);
516ac7ba926SDoug Rabson 	    outb(idport + 1, val);
517ac7ba926SDoug Rabson 
518ac7ba926SDoug Rabson 	    /* Check for success by reading back the value we supposedly
519ac7ba926SDoug Rabson 	       wrote and comparing...*/
520ac7ba926SDoug Rabson 
521ac7ba926SDoug Rabson 	    outb(idport, PC873_FAR);
522ac7ba926SDoug Rabson 	    val = inb(idport + 1) & 0x3;
523ac7ba926SDoug Rabson 
524ac7ba926SDoug Rabson 	    /* If we fail, report the failure... */
525ac7ba926SDoug Rabson 
52667646539SMike Smith 	    if (pc873xx_porttab[val] != ppc->ppc_base) {
52767646539SMike Smith  		if (bootverbose)
52867646539SMike Smith 	  	    printf("PC873xx at 0x%x not for driver at port 0x%x\n",
52967646539SMike Smith 			   pc873xx_porttab[val], ppc->ppc_base);
530ac7ba926SDoug Rabson 	    }
53167646539SMike Smith 	    continue;
53267646539SMike Smith 	}
53367646539SMike Smith 
53467646539SMike Smith 	outb(idport, PC873_PTR);
535af548787SNicolas Souchu 	ptr = inb(idport + 1);
536af548787SNicolas Souchu 
537af548787SNicolas Souchu 	/* get irq settings */
538af548787SNicolas Souchu 	if (ppc->ppc_base == 0x378)
539af548787SNicolas Souchu 		irq = (ptr & PC873_LPTBIRQ7) ? 7 : 5;
540af548787SNicolas Souchu 	else
541af548787SNicolas Souchu 		irq = pc873xx_irqtab[val];
542af548787SNicolas Souchu 
54367646539SMike Smith 	if (bootverbose)
544af548787SNicolas Souchu 		printf("PC873xx irq %d at 0x%x\n", irq, ppc->ppc_base);
54567646539SMike Smith 
546af548787SNicolas Souchu 	/*
547af548787SNicolas Souchu 	 * Check if irq settings are correct
548af548787SNicolas Souchu 	 */
549af548787SNicolas Souchu 	if (irq != ppc->ppc_irq) {
550af548787SNicolas Souchu 		/*
551af548787SNicolas Souchu 		 * If the chipset is not locked and base address is 0x378,
552af548787SNicolas Souchu 		 * we have another chance
553af548787SNicolas Souchu 		 */
554af548787SNicolas Souchu 		if (ppc->ppc_base == 0x378 && !(ptr & PC873_CFGLOCK)) {
555af548787SNicolas Souchu 			if (ppc->ppc_irq == 7) {
556af548787SNicolas Souchu 				outb(idport + 1, (ptr | PC873_LPTBIRQ7));
557af548787SNicolas Souchu 				outb(idport + 1, (ptr | PC873_LPTBIRQ7));
558af548787SNicolas Souchu 			} else {
559af548787SNicolas Souchu 				outb(idport + 1, (ptr & ~PC873_LPTBIRQ7));
560af548787SNicolas Souchu 				outb(idport + 1, (ptr & ~PC873_LPTBIRQ7));
56167646539SMike Smith 			}
562af548787SNicolas Souchu 			if (bootverbose)
563af548787SNicolas Souchu 			   printf("PC873xx irq set to %d\n", ppc->ppc_irq);
564af548787SNicolas Souchu 		} else {
565af548787SNicolas Souchu 			if (bootverbose)
566af548787SNicolas Souchu 			   printf("PC873xx sorry, can't change irq setting\n");
56767646539SMike Smith 		}
56867646539SMike Smith 	} else {
56967646539SMike Smith 		if (bootverbose)
570af548787SNicolas Souchu 			printf("PC873xx irq settings are correct\n");
57167646539SMike Smith 	}
57267646539SMike Smith 
57367646539SMike Smith 	outb(idport, PC873_PCR);
574af548787SNicolas Souchu 	pcr = inb(idport + 1);
575af548787SNicolas Souchu 
576af548787SNicolas Souchu 	if ((ptr & PC873_CFGLOCK) || !chipset_mode) {
577af548787SNicolas Souchu 	    if (bootverbose)
578af548787SNicolas Souchu 		printf("PC873xx %s", (ptr & PC873_CFGLOCK)?"locked":"unlocked");
579af548787SNicolas Souchu 
580af548787SNicolas Souchu 	    ppc->ppc_avm |= PPB_NIBBLE;
581af548787SNicolas Souchu 	    if (bootverbose)
582af548787SNicolas Souchu 		printf(", NIBBLE");
583af548787SNicolas Souchu 
584af548787SNicolas Souchu 	    if (pcr & PC873_EPPEN) {
585af548787SNicolas Souchu 		ppc->ppc_avm |= PPB_EPP;
586af548787SNicolas Souchu 
587af548787SNicolas Souchu 		if (bootverbose)
588af548787SNicolas Souchu 			printf(", EPP");
589af548787SNicolas Souchu 
590af548787SNicolas Souchu 		if (pcr & PC873_EPP19)
591af548787SNicolas Souchu 			ppc->ppc_epp = EPP_1_9;
592af548787SNicolas Souchu 		else
593af548787SNicolas Souchu 			ppc->ppc_epp = EPP_1_7;
594af548787SNicolas Souchu 
5950f210c92SNicolas Souchu 		if ((ppc->ppc_model == NS_PC87332) && bootverbose) {
596af548787SNicolas Souchu 			outb(idport, PC873_PTR);
597af548787SNicolas Souchu 			ptr = inb(idport + 1);
598af548787SNicolas Souchu 			if (ptr & PC873_EPPRDIR)
599af548787SNicolas Souchu 				printf(", Regular mode");
600af548787SNicolas Souchu 			else
601af548787SNicolas Souchu 				printf(", Automatic mode");
602af548787SNicolas Souchu 		}
603af548787SNicolas Souchu 	    } else if (pcr & PC873_ECPEN) {
604af548787SNicolas Souchu 		ppc->ppc_avm |= PPB_ECP;
605af548787SNicolas Souchu 		if (bootverbose)
606af548787SNicolas Souchu 			printf(", ECP");
607af548787SNicolas Souchu 
608af548787SNicolas Souchu 		if (pcr & PC873_ECPCLK)	{		/* XXX */
609af548787SNicolas Souchu 			ppc->ppc_avm |= PPB_PS2;
610af548787SNicolas Souchu 			if (bootverbose)
611af548787SNicolas Souchu 				printf(", PS/2");
612af548787SNicolas Souchu 		}
613af548787SNicolas Souchu 	    } else {
614af548787SNicolas Souchu 		outb(idport, PC873_PTR);
615af548787SNicolas Souchu 		ptr = inb(idport + 1);
616af548787SNicolas Souchu 		if (ptr & PC873_EXTENDED) {
617af548787SNicolas Souchu 			ppc->ppc_avm |= PPB_SPP;
618af548787SNicolas Souchu 			if (bootverbose)
619af548787SNicolas Souchu 				printf(", SPP");
620af548787SNicolas Souchu 		}
621af548787SNicolas Souchu 	    }
622af548787SNicolas Souchu 	} else {
623af548787SNicolas Souchu 		if (bootverbose)
624af548787SNicolas Souchu 			printf("PC873xx unlocked");
625af548787SNicolas Souchu 
626af548787SNicolas Souchu 		if (chipset_mode & PPB_ECP) {
627af548787SNicolas Souchu 			if ((chipset_mode & PPB_EPP) && bootverbose)
628af548787SNicolas Souchu 				printf(", ECP+EPP not supported");
629af548787SNicolas Souchu 
630af548787SNicolas Souchu 			pcr &= ~PC873_EPPEN;
631af548787SNicolas Souchu 			pcr |= (PC873_ECPEN | PC873_ECPCLK);	/* XXX */
632af548787SNicolas Souchu 			outb(idport + 1, pcr);
633af548787SNicolas Souchu 			outb(idport + 1, pcr);
634af548787SNicolas Souchu 
635af548787SNicolas Souchu 			if (bootverbose)
636af548787SNicolas Souchu 				printf(", ECP");
637af548787SNicolas Souchu 
638af548787SNicolas Souchu 		} else if (chipset_mode & PPB_EPP) {
639af548787SNicolas Souchu 			pcr &= ~(PC873_ECPEN | PC873_ECPCLK);
640af548787SNicolas Souchu 			pcr |= (PC873_EPPEN | PC873_EPP19);
641af548787SNicolas Souchu 			outb(idport + 1, pcr);
642af548787SNicolas Souchu 			outb(idport + 1, pcr);
643af548787SNicolas Souchu 
644af548787SNicolas Souchu 			ppc->ppc_epp = EPP_1_9;			/* XXX */
645af548787SNicolas Souchu 
646af548787SNicolas Souchu 			if (bootverbose)
647af548787SNicolas Souchu 				printf(", EPP1.9");
64867646539SMike Smith 
64967646539SMike Smith 			/* enable automatic direction turnover */
6500f210c92SNicolas Souchu 			if (ppc->ppc_model == NS_PC87332) {
65167646539SMike Smith 				outb(idport, PC873_PTR);
652af548787SNicolas Souchu 				ptr = inb(idport + 1);
653af548787SNicolas Souchu 				ptr &= ~PC873_EPPRDIR;
654af548787SNicolas Souchu 				outb(idport + 1, ptr);
655af548787SNicolas Souchu 				outb(idport + 1, ptr);
65667646539SMike Smith 
65767646539SMike Smith 				if (bootverbose)
658af548787SNicolas Souchu 					printf(", Automatic mode");
65967646539SMike Smith 			}
660af548787SNicolas Souchu 		} else {
661af548787SNicolas Souchu 			pcr &= ~(PC873_ECPEN | PC873_ECPCLK | PC873_EPPEN);
662af548787SNicolas Souchu 			outb(idport + 1, pcr);
663af548787SNicolas Souchu 			outb(idport + 1, pcr);
664af548787SNicolas Souchu 
665af548787SNicolas Souchu 			/* configure extended bit in PTR */
666af548787SNicolas Souchu 			outb(idport, PC873_PTR);
667af548787SNicolas Souchu 			ptr = inb(idport + 1);
668af548787SNicolas Souchu 
669af548787SNicolas Souchu 			if (chipset_mode & PPB_PS2) {
670af548787SNicolas Souchu 				ptr |= PC873_EXTENDED;
671af548787SNicolas Souchu 
672af548787SNicolas Souchu 				if (bootverbose)
673af548787SNicolas Souchu 					printf(", PS/2");
674af548787SNicolas Souchu 
675af548787SNicolas Souchu 			} else {
676af548787SNicolas Souchu 				/* default to NIBBLE mode */
677af548787SNicolas Souchu 				ptr &= ~PC873_EXTENDED;
678af548787SNicolas Souchu 
679af548787SNicolas Souchu 				if (bootverbose)
680af548787SNicolas Souchu 					printf(", NIBBLE");
68167646539SMike Smith 			}
682af548787SNicolas Souchu 			outb(idport + 1, ptr);
683af548787SNicolas Souchu 			outb(idport + 1, ptr);
684af548787SNicolas Souchu 		}
685af548787SNicolas Souchu 
686af548787SNicolas Souchu 		ppc->ppc_avm = chipset_mode;
687af548787SNicolas Souchu 	}
688af548787SNicolas Souchu 
689af548787SNicolas Souchu 	if (bootverbose)
690af548787SNicolas Souchu 		printf("\n");
691af548787SNicolas Souchu 
6920f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
6930f210c92SNicolas Souchu 	ppc_generic_setmode(ppc, chipset_mode);
69446f3ff79SMike Smith 
69546f3ff79SMike Smith 	return(chipset_mode);
69667646539SMike Smith     }
69746f3ff79SMike Smith     return(-1);
69867646539SMike Smith }
69967646539SMike Smith 
70067646539SMike Smith /*
70167646539SMike Smith  * ppc_smc37c66xgt_detect
70267646539SMike Smith  *
70367646539SMike Smith  * SMC FDC37C66xGT configuration.
70467646539SMike Smith  */
70567646539SMike Smith static int
70646f3ff79SMike Smith ppc_smc37c66xgt_detect(struct ppc_data *ppc, int chipset_mode)
70767646539SMike Smith {
7081eb7e5feSWarner Losh 	int i;
709c9ab0738SNicolas Souchu 	u_char r;
71067646539SMike Smith 	int type = -1;
71167646539SMike Smith 	int csr = SMC66x_CSR;	/* initial value is 0x3F0 */
71267646539SMike Smith 
71367646539SMike Smith 	int port_address[] = { -1 /* disabled */ , 0x3bc, 0x378, 0x278 };
71467646539SMike Smith 
71567646539SMike Smith 
71667646539SMike Smith #define cio csr+1	/* config IO port is either 0x3F1 or 0x371 */
71767646539SMike Smith 
71867646539SMike Smith 	/*
71967646539SMike Smith 	 * Detection: enter configuration mode and read CRD register.
72067646539SMike Smith 	 */
7211eb7e5feSWarner Losh 	PPC_CONFIG_LOCK(ppc);
72267646539SMike Smith 	outb(csr, SMC665_iCODE);
72367646539SMike Smith 	outb(csr, SMC665_iCODE);
7241eb7e5feSWarner Losh 	PPC_CONFIG_UNLOCK(ppc);
72567646539SMike Smith 
72667646539SMike Smith 	outb(csr, 0xd);
72767646539SMike Smith 	if (inb(cio) == 0x65) {
72867646539SMike Smith 		type = SMC_37C665GT;
72967646539SMike Smith 		goto config;
73067646539SMike Smith 	}
73167646539SMike Smith 
73267646539SMike Smith 	for (i = 0; i < 2; i++) {
7331eb7e5feSWarner Losh 		PPC_CONFIG_LOCK(ppc);
73467646539SMike Smith 		outb(csr, SMC666_iCODE);
73567646539SMike Smith 		outb(csr, SMC666_iCODE);
7361eb7e5feSWarner Losh 		PPC_CONFIG_UNLOCK(ppc);
73767646539SMike Smith 
73867646539SMike Smith 		outb(csr, 0xd);
73967646539SMike Smith 		if (inb(cio) == 0x66) {
74067646539SMike Smith 			type = SMC_37C666GT;
74167646539SMike Smith 			break;
74267646539SMike Smith 		}
74367646539SMike Smith 
74467646539SMike Smith 		/* Another chance, CSR may be hard-configured to be at 0x370 */
74567646539SMike Smith 		csr = SMC666_CSR;
74667646539SMike Smith 	}
74767646539SMike Smith 
74867646539SMike Smith config:
74967646539SMike Smith 	/*
75067646539SMike Smith 	 * If chipset not found, do not continue.
75167646539SMike Smith 	 */
7521eb7e5feSWarner Losh 	if (type == -1) {
7531eb7e5feSWarner Losh 		outb(csr, 0xaa);	/* end config mode */
75446f3ff79SMike Smith 		return (-1);
7551eb7e5feSWarner Losh 	}
75667646539SMike Smith 
75767646539SMike Smith 	/* select CR1 */
75867646539SMike Smith 	outb(csr, 0x1);
75967646539SMike Smith 
76067646539SMike Smith 	/* read the port's address: bits 0 and 1 of CR1 */
76167646539SMike Smith 	r = inb(cio) & SMC_CR1_ADDR;
7621eb7e5feSWarner Losh 	if (port_address[(int)r] != ppc->ppc_base) {
7631eb7e5feSWarner Losh 		outb(csr, 0xaa);	/* end config mode */
76446f3ff79SMike Smith 		return (-1);
7651eb7e5feSWarner Losh 	}
76667646539SMike Smith 
7670f210c92SNicolas Souchu 	ppc->ppc_model = type;
76867646539SMike Smith 
76967646539SMike Smith 	/*
77067646539SMike Smith 	 * CR1 and CR4 registers bits 3 and 0/1 for mode configuration
77146f3ff79SMike Smith 	 * If SPP mode is detected, try to set ECP+EPP mode
77267646539SMike Smith 	 */
77367646539SMike Smith 
77446f3ff79SMike Smith 	if (bootverbose) {
77546f3ff79SMike Smith 		outb(csr, 0x1);
776ff809674SJohn Baldwin 		device_printf(ppc->ppc_dev, "SMC registers CR1=0x%x",
777ff809674SJohn Baldwin 		    inb(cio) & 0xff);
77846f3ff79SMike Smith 
77946f3ff79SMike Smith 		outb(csr, 0x4);
78046f3ff79SMike Smith 		printf(" CR4=0x%x", inb(cio) & 0xff);
78146f3ff79SMike Smith 	}
78246f3ff79SMike Smith 
78346f3ff79SMike Smith 	/* select CR1 */
78467646539SMike Smith 	outb(csr, 0x1);
78567646539SMike Smith 
78646f3ff79SMike Smith 	if (!chipset_mode) {
78767646539SMike Smith 		/* autodetect mode */
78867646539SMike Smith 
78946f3ff79SMike Smith 		/* 666GT is ~certainly~ hardwired to an extended ECP+EPP mode */
79046f3ff79SMike Smith 		if (type == SMC_37C666GT) {
79146f3ff79SMike Smith 			ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP;
792edcfcf27SNicolas Souchu 			if (bootverbose)
793edcfcf27SNicolas Souchu 				printf(" configuration hardwired, supposing " \
794edcfcf27SNicolas Souchu 					"ECP+EPP SPP");
79567646539SMike Smith 
79646f3ff79SMike Smith 		} else
79746f3ff79SMike Smith 		   if ((inb(cio) & SMC_CR1_MODE) == 0) {
79867646539SMike Smith 			/* already in extended parallel port mode, read CR4 */
79967646539SMike Smith 			outb(csr, 0x4);
80067646539SMike Smith 			r = (inb(cio) & SMC_CR4_EMODE);
80167646539SMike Smith 
80267646539SMike Smith 			switch (r) {
80367646539SMike Smith 			case SMC_SPP:
80446f3ff79SMike Smith 				ppc->ppc_avm |= PPB_SPP;
805edcfcf27SNicolas Souchu 				if (bootverbose)
806edcfcf27SNicolas Souchu 					printf(" SPP");
80767646539SMike Smith 				break;
80867646539SMike Smith 
80967646539SMike Smith 			case SMC_EPPSPP:
81046f3ff79SMike Smith 				ppc->ppc_avm |= PPB_EPP | PPB_SPP;
811edcfcf27SNicolas Souchu 				if (bootverbose)
812edcfcf27SNicolas Souchu 					printf(" EPP SPP");
81367646539SMike Smith 				break;
81467646539SMike Smith 
81567646539SMike Smith 			case SMC_ECP:
81646f3ff79SMike Smith 				ppc->ppc_avm |= PPB_ECP | PPB_SPP;
817edcfcf27SNicolas Souchu 				if (bootverbose)
818edcfcf27SNicolas Souchu 					printf(" ECP SPP");
81967646539SMike Smith 				break;
82067646539SMike Smith 
82167646539SMike Smith 			case SMC_ECPEPP:
82246f3ff79SMike Smith 				ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP;
823edcfcf27SNicolas Souchu 				if (bootverbose)
824edcfcf27SNicolas Souchu 					printf(" ECP+EPP SPP");
82567646539SMike Smith 				break;
82667646539SMike Smith 			}
82746f3ff79SMike Smith 		   } else {
82846f3ff79SMike Smith 			/* not an extended port mode */
82946f3ff79SMike Smith 			ppc->ppc_avm |= PPB_SPP;
830edcfcf27SNicolas Souchu 			if (bootverbose)
831edcfcf27SNicolas Souchu 				printf(" SPP");
83267646539SMike Smith 		   }
83346f3ff79SMike Smith 
83467646539SMike Smith 	} else {
83567646539SMike Smith 		/* mode forced */
83654ad6085SNicolas Souchu 		ppc->ppc_avm = chipset_mode;
83767646539SMike Smith 
83846f3ff79SMike Smith 		/* 666GT is ~certainly~ hardwired to an extended ECP+EPP mode */
83967646539SMike Smith 		if (type == SMC_37C666GT)
84067646539SMike Smith 			goto end_detect;
84167646539SMike Smith 
84267646539SMike Smith 		r = inb(cio);
84346f3ff79SMike Smith 		if ((chipset_mode & (PPB_ECP | PPB_EPP)) == 0) {
84446f3ff79SMike Smith 			/* do not use ECP when the mode is not forced to */
84567646539SMike Smith 			outb(cio, r | SMC_CR1_MODE);
846edcfcf27SNicolas Souchu 			if (bootverbose)
847edcfcf27SNicolas Souchu 				printf(" SPP");
84867646539SMike Smith 		} else {
84967646539SMike Smith 			/* an extended mode is selected */
85067646539SMike Smith 			outb(cio, r & ~SMC_CR1_MODE);
85167646539SMike Smith 
85267646539SMike Smith 			/* read CR4 register and reset mode field */
85367646539SMike Smith 			outb(csr, 0x4);
85467646539SMike Smith 			r = inb(cio) & ~SMC_CR4_EMODE;
85567646539SMike Smith 
85646f3ff79SMike Smith 			if (chipset_mode & PPB_ECP) {
85746f3ff79SMike Smith 				if (chipset_mode & PPB_EPP) {
85867646539SMike Smith 					outb(cio, r | SMC_ECPEPP);
859edcfcf27SNicolas Souchu 					if (bootverbose)
860edcfcf27SNicolas Souchu 						printf(" ECP+EPP");
86146f3ff79SMike Smith 				} else {
86246f3ff79SMike Smith 					outb(cio, r | SMC_ECP);
863edcfcf27SNicolas Souchu 					if (bootverbose)
864edcfcf27SNicolas Souchu 						printf(" ECP");
86546f3ff79SMike Smith 				}
86646f3ff79SMike Smith 			} else {
86746f3ff79SMike Smith 				/* PPB_EPP is set */
86846f3ff79SMike Smith 				outb(cio, r | SMC_EPPSPP);
869edcfcf27SNicolas Souchu 				if (bootverbose)
870edcfcf27SNicolas Souchu 					printf(" EPP SPP");
87167646539SMike Smith 			}
87267646539SMike Smith 		}
87346f3ff79SMike Smith 		ppc->ppc_avm = chipset_mode;
87467646539SMike Smith 	}
87567646539SMike Smith 
876bc35c174SNicolas Souchu 	/* set FIFO threshold to 16 */
877bc35c174SNicolas Souchu 	if (ppc->ppc_avm & PPB_ECP) {
878bc35c174SNicolas Souchu 		/* select CRA */
879bc35c174SNicolas Souchu 		outb(csr, 0xa);
880bc35c174SNicolas Souchu 		outb(cio, 16);
881bc35c174SNicolas Souchu 	}
882bc35c174SNicolas Souchu 
88367646539SMike Smith end_detect:
88446f3ff79SMike Smith 
88546f3ff79SMike Smith 	if (bootverbose)
88646f3ff79SMike Smith 		printf ("\n");
88746f3ff79SMike Smith 
88854ad6085SNicolas Souchu 	if (ppc->ppc_avm & PPB_EPP) {
88967646539SMike Smith 		/* select CR4 */
89067646539SMike Smith 		outb(csr, 0x4);
89167646539SMike Smith 		r = inb(cio);
89267646539SMike Smith 
89367646539SMike Smith 		/*
89467646539SMike Smith 		 * Set the EPP protocol...
89567646539SMike Smith 		 * Low=EPP 1.9 (1284 standard) and High=EPP 1.7
89667646539SMike Smith 		 */
89767646539SMike Smith 		if (ppc->ppc_epp == EPP_1_9)
89867646539SMike Smith 			outb(cio, (r & ~SMC_CR4_EPPTYPE));
89967646539SMike Smith 		else
90067646539SMike Smith 			outb(cio, (r | SMC_CR4_EPPTYPE));
90167646539SMike Smith 	}
90267646539SMike Smith 
9031eb7e5feSWarner Losh 	outb(csr, 0xaa);	/* end config mode */
90467646539SMike Smith 
9050f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_SMCLIKE;
9060f210c92SNicolas Souchu 	ppc_smclike_setmode(ppc, chipset_mode);
90767646539SMike Smith 
90846f3ff79SMike Smith 	return (chipset_mode);
90967646539SMike Smith }
91067646539SMike Smith 
91146f3ff79SMike Smith /*
9126a5be862SDoug Rabson  * SMC FDC37C935 configuration
9136a5be862SDoug Rabson  * Found on many Alpha machines
9146a5be862SDoug Rabson  */
9156a5be862SDoug Rabson static int
9166a5be862SDoug Rabson ppc_smc37c935_detect(struct ppc_data *ppc, int chipset_mode)
9176a5be862SDoug Rabson {
9186a5be862SDoug Rabson 	int type = -1;
9196a5be862SDoug Rabson 
9201eb7e5feSWarner Losh 	PPC_CONFIG_LOCK(ppc);
9216a5be862SDoug Rabson 	outb(SMC935_CFG, 0x55); /* enter config mode */
9226a5be862SDoug Rabson 	outb(SMC935_CFG, 0x55);
9231eb7e5feSWarner Losh 	PPC_CONFIG_UNLOCK(ppc);
9246a5be862SDoug Rabson 
9256a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_ID); /* check device id */
9266a5be862SDoug Rabson 	if (inb(SMC935_DAT) == 0x2)
9276a5be862SDoug Rabson 		type = SMC_37C935;
9286a5be862SDoug Rabson 
9296a5be862SDoug Rabson 	if (type == -1) {
9306a5be862SDoug Rabson 		outb(SMC935_CFG, 0xaa); /* exit config mode */
9316a5be862SDoug Rabson 		return (-1);
9326a5be862SDoug Rabson 	}
9336a5be862SDoug Rabson 
9346a5be862SDoug Rabson 	ppc->ppc_model = type;
9356a5be862SDoug Rabson 
9366a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_LOGDEV); /* select parallel port, */
9376a5be862SDoug Rabson 	outb(SMC935_DAT, 3);	     /* which is logical device 3 */
9386a5be862SDoug Rabson 
9396a5be862SDoug Rabson 	/* set io port base */
9406a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_PORTHI);
9416a5be862SDoug Rabson 	outb(SMC935_DAT, (u_char)((ppc->ppc_base & 0xff00) >> 8));
9426a5be862SDoug Rabson 	outb(SMC935_IND, SMC935_PORTLO);
9436a5be862SDoug Rabson 	outb(SMC935_DAT, (u_char)(ppc->ppc_base & 0xff));
9446a5be862SDoug Rabson 
9456a5be862SDoug Rabson 	if (!chipset_mode)
9466a5be862SDoug Rabson 		ppc->ppc_avm = PPB_COMPATIBLE; /* default mode */
9476a5be862SDoug Rabson 	else {
9486a5be862SDoug Rabson 		ppc->ppc_avm = chipset_mode;
9496a5be862SDoug Rabson 		outb(SMC935_IND, SMC935_PPMODE);
9506a5be862SDoug Rabson 		outb(SMC935_DAT, SMC935_CENT); /* start in compatible mode */
9516a5be862SDoug Rabson 
9526a5be862SDoug Rabson 		/* SPP + EPP or just plain SPP */
9536a5be862SDoug Rabson 		if (chipset_mode & (PPB_SPP)) {
9546a5be862SDoug Rabson 			if (chipset_mode & PPB_EPP) {
9556a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_9) {
9566a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9576a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_EPP19SPP);
9586a5be862SDoug Rabson 				}
9596a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_7) {
9606a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9616a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_EPP17SPP);
9626a5be862SDoug Rabson 				}
9636a5be862SDoug Rabson 			} else {
9646a5be862SDoug Rabson 				outb(SMC935_IND, SMC935_PPMODE);
9656a5be862SDoug Rabson 				outb(SMC935_DAT, SMC935_SPP);
9666a5be862SDoug Rabson 			}
9676a5be862SDoug Rabson 		}
9686a5be862SDoug Rabson 
9696a5be862SDoug Rabson 		/* ECP + EPP or just plain ECP */
9706a5be862SDoug Rabson 		if (chipset_mode & PPB_ECP) {
9716a5be862SDoug Rabson 			if (chipset_mode & PPB_EPP) {
9726a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_9) {
9736a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9746a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_ECPEPP19);
9756a5be862SDoug Rabson 				}
9766a5be862SDoug Rabson 				if (ppc->ppc_epp == EPP_1_7) {
9776a5be862SDoug Rabson 					outb(SMC935_IND, SMC935_PPMODE);
9786a5be862SDoug Rabson 					outb(SMC935_DAT, SMC935_ECPEPP17);
9796a5be862SDoug Rabson 				}
9806a5be862SDoug Rabson 			} else {
9816a5be862SDoug Rabson 				outb(SMC935_IND, SMC935_PPMODE);
9826a5be862SDoug Rabson 				outb(SMC935_DAT, SMC935_ECP);
9836a5be862SDoug Rabson 			}
9846a5be862SDoug Rabson 		}
9856a5be862SDoug Rabson 	}
9866a5be862SDoug Rabson 
9876a5be862SDoug Rabson 	outb(SMC935_CFG, 0xaa); /* exit config mode */
9886a5be862SDoug Rabson 
9896a5be862SDoug Rabson 	ppc->ppc_type = PPC_TYPE_SMCLIKE;
9906a5be862SDoug Rabson 	ppc_smclike_setmode(ppc, chipset_mode);
9916a5be862SDoug Rabson 
9926a5be862SDoug Rabson 	return (chipset_mode);
9936a5be862SDoug Rabson }
9946a5be862SDoug Rabson 
9956a5be862SDoug Rabson /*
99646f3ff79SMike Smith  * Winbond W83877F stuff
99746f3ff79SMike Smith  *
99846f3ff79SMike Smith  * EFER: extended function enable register
99946f3ff79SMike Smith  * EFIR: extended function index register
100046f3ff79SMike Smith  * EFDR: extended function data register
100146f3ff79SMike Smith  */
100246f3ff79SMike Smith #define efir ((efer == 0x250) ? 0x251 : 0x3f0)
100346f3ff79SMike Smith #define efdr ((efer == 0x250) ? 0x252 : 0x3f1)
100446f3ff79SMike Smith 
100546f3ff79SMike Smith static int w83877f_efers[] = { 0x250, 0x3f0, 0x3f0, 0x250 };
100646f3ff79SMike Smith static int w83877f_keys[] = { 0x89, 0x86, 0x87, 0x88 };
100746f3ff79SMike Smith static int w83877f_keyiter[] = { 1, 2, 2, 1 };
100846f3ff79SMike Smith static int w83877f_hefs[] = { WINB_HEFERE, WINB_HEFRAS, WINB_HEFERE | WINB_HEFRAS, 0 };
100967646539SMike Smith 
101067646539SMike Smith static int
101146f3ff79SMike Smith ppc_w83877f_detect(struct ppc_data *ppc, int chipset_mode)
101267646539SMike Smith {
1013f1d19042SArchie Cobbs 	int i, j, efer;
101446f3ff79SMike Smith 	unsigned char r, hefere, hefras;
101567646539SMike Smith 
101646f3ff79SMike Smith 	for (i = 0; i < 4; i ++) {
101746f3ff79SMike Smith 		/* first try to enable configuration registers */
101846f3ff79SMike Smith 		efer = w83877f_efers[i];
101967646539SMike Smith 
102046f3ff79SMike Smith 		/* write the key to the EFER */
102146f3ff79SMike Smith 		for (j = 0; j < w83877f_keyiter[i]; j ++)
102246f3ff79SMike Smith 			outb (efer, w83877f_keys[i]);
102346f3ff79SMike Smith 
102446f3ff79SMike Smith 		/* then check HEFERE and HEFRAS bits */
102546f3ff79SMike Smith 		outb (efir, 0x0c);
102646f3ff79SMike Smith 		hefere = inb(efdr) & WINB_HEFERE;
102746f3ff79SMike Smith 
102846f3ff79SMike Smith 		outb (efir, 0x16);
102946f3ff79SMike Smith 		hefras = inb(efdr) & WINB_HEFRAS;
103046f3ff79SMike Smith 
103146f3ff79SMike Smith 		/*
103246f3ff79SMike Smith 		 * HEFRAS	HEFERE
103346f3ff79SMike Smith 		 *   0		   1	write 89h to 250h (power-on default)
103446f3ff79SMike Smith 		 *   1		   0	write 86h twice to 3f0h
103546f3ff79SMike Smith 		 *   1		   1	write 87h twice to 3f0h
103646f3ff79SMike Smith 		 *   0		   0	write 88h to 250h
103746f3ff79SMike Smith 		 */
103846f3ff79SMike Smith 		if ((hefere | hefras) == w83877f_hefs[i])
103946f3ff79SMike Smith 			goto found;
104067646539SMike Smith 	}
104167646539SMike Smith 
104246f3ff79SMike Smith 	return (-1);	/* failed */
104367646539SMike Smith 
104446f3ff79SMike Smith found:
104546f3ff79SMike Smith 	/* check base port address - read from CR23 */
104646f3ff79SMike Smith 	outb(efir, 0x23);
104746f3ff79SMike Smith 	if (ppc->ppc_base != inb(efdr) * 4)		/* 4 bytes boundaries */
104846f3ff79SMike Smith 		return (-1);
104946f3ff79SMike Smith 
105046f3ff79SMike Smith 	/* read CHIP ID from CR9/bits0-3 */
105146f3ff79SMike Smith 	outb(efir, 0x9);
105246f3ff79SMike Smith 
105346f3ff79SMike Smith 	switch (inb(efdr) & WINB_CHIPID) {
105446f3ff79SMike Smith 		case WINB_W83877F_ID:
10550f210c92SNicolas Souchu 			ppc->ppc_model = WINB_W83877F;
105646f3ff79SMike Smith 			break;
105746f3ff79SMike Smith 
105846f3ff79SMike Smith 		case WINB_W83877AF_ID:
10590f210c92SNicolas Souchu 			ppc->ppc_model = WINB_W83877AF;
106046f3ff79SMike Smith 			break;
106146f3ff79SMike Smith 
106246f3ff79SMike Smith 		default:
10630f210c92SNicolas Souchu 			ppc->ppc_model = WINB_UNKNOWN;
106446f3ff79SMike Smith 	}
106546f3ff79SMike Smith 
106646f3ff79SMike Smith 	if (bootverbose) {
106746f3ff79SMike Smith 		/* dump of registers */
1068ff809674SJohn Baldwin 		device_printf(ppc->ppc_dev, "0x%x - ", w83877f_keys[i]);
106946f3ff79SMike Smith 		for (i = 0; i <= 0xd; i ++) {
107046f3ff79SMike Smith 			outb(efir, i);
107146f3ff79SMike Smith 			printf("0x%x ", inb(efdr));
107246f3ff79SMike Smith 		}
107346f3ff79SMike Smith 		for (i = 0x10; i <= 0x17; i ++) {
107446f3ff79SMike Smith 			outb(efir, i);
107546f3ff79SMike Smith 			printf("0x%x ", inb(efdr));
107646f3ff79SMike Smith 		}
107746f3ff79SMike Smith 		outb(efir, 0x1e);
107846f3ff79SMike Smith 		printf("0x%x ", inb(efdr));
107946f3ff79SMike Smith 		for (i = 0x20; i <= 0x29; i ++) {
108046f3ff79SMike Smith 			outb(efir, i);
108146f3ff79SMike Smith 			printf("0x%x ", inb(efdr));
108246f3ff79SMike Smith 		}
108346f3ff79SMike Smith 		printf("\n");
108446f3ff79SMike Smith 	}
108546f3ff79SMike Smith 
10860f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
1087edcfcf27SNicolas Souchu 
108846f3ff79SMike Smith 	if (!chipset_mode) {
108946f3ff79SMike Smith 		/* autodetect mode */
109046f3ff79SMike Smith 
109146f3ff79SMike Smith 		/* select CR0 */
109246f3ff79SMike Smith 		outb(efir, 0x0);
109346f3ff79SMike Smith 		r = inb(efdr) & (WINB_PRTMODS0 | WINB_PRTMODS1);
109446f3ff79SMike Smith 
109546f3ff79SMike Smith 		/* select CR9 */
109646f3ff79SMike Smith 		outb(efir, 0x9);
109746f3ff79SMike Smith 		r |= (inb(efdr) & WINB_PRTMODS2);
109846f3ff79SMike Smith 
109946f3ff79SMike Smith 		switch (r) {
110046f3ff79SMike Smith 		case WINB_W83757:
110146f3ff79SMike Smith 			if (bootverbose)
1102ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev,
1103ff809674SJohn Baldwin 				    "W83757 compatible mode\n");
110446f3ff79SMike Smith 			return (-1);	/* generic or SMC-like */
110546f3ff79SMike Smith 
110646f3ff79SMike Smith 		case WINB_EXTFDC:
110746f3ff79SMike Smith 		case WINB_EXTADP:
110846f3ff79SMike Smith 		case WINB_EXT2FDD:
110946f3ff79SMike Smith 		case WINB_JOYSTICK:
111046f3ff79SMike Smith 			if (bootverbose)
1111ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev,
1112ae6b868aSJohn Baldwin 				    "not in parallel port mode\n");
111346f3ff79SMike Smith 			return (-1);
111446f3ff79SMike Smith 
111546f3ff79SMike Smith 		case (WINB_PARALLEL | WINB_EPP_SPP):
111646f3ff79SMike Smith 			ppc->ppc_avm |= PPB_EPP | PPB_SPP;
1117edcfcf27SNicolas Souchu 			if (bootverbose)
1118ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "EPP SPP\n");
111946f3ff79SMike Smith 			break;
112046f3ff79SMike Smith 
112146f3ff79SMike Smith 		case (WINB_PARALLEL | WINB_ECP):
112246f3ff79SMike Smith 			ppc->ppc_avm |= PPB_ECP | PPB_SPP;
1123edcfcf27SNicolas Souchu 			if (bootverbose)
1124ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "ECP SPP\n");
112546f3ff79SMike Smith 			break;
112646f3ff79SMike Smith 
112746f3ff79SMike Smith 		case (WINB_PARALLEL | WINB_ECP_EPP):
112846f3ff79SMike Smith 			ppc->ppc_avm |= PPB_ECP | PPB_EPP | PPB_SPP;
11290f210c92SNicolas Souchu 			ppc->ppc_type = PPC_TYPE_SMCLIKE;
1130edcfcf27SNicolas Souchu 
1131edcfcf27SNicolas Souchu 			if (bootverbose)
1132ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "ECP+EPP SPP\n");
113346f3ff79SMike Smith 			break;
113446f3ff79SMike Smith 		default:
11356e551fb6SDavid E. O'Brien 			printf("%s: unknown case (0x%x)!\n", __func__, r);
113646f3ff79SMike Smith 		}
113746f3ff79SMike Smith 
113846f3ff79SMike Smith 	} else {
113946f3ff79SMike Smith 		/* mode forced */
114046f3ff79SMike Smith 
114146f3ff79SMike Smith 		/* select CR9 and set PRTMODS2 bit */
114246f3ff79SMike Smith 		outb(efir, 0x9);
114346f3ff79SMike Smith 		outb(efdr, inb(efdr) & ~WINB_PRTMODS2);
114446f3ff79SMike Smith 
114546f3ff79SMike Smith 		/* select CR0 and reset PRTMODSx bits */
114646f3ff79SMike Smith 		outb(efir, 0x0);
114746f3ff79SMike Smith 		outb(efdr, inb(efdr) & ~(WINB_PRTMODS0 | WINB_PRTMODS1));
114846f3ff79SMike Smith 
114946f3ff79SMike Smith 		if (chipset_mode & PPB_ECP) {
1150edcfcf27SNicolas Souchu 			if (chipset_mode & PPB_EPP) {
115146f3ff79SMike Smith 				outb(efdr, inb(efdr) | WINB_ECP_EPP);
1152edcfcf27SNicolas Souchu 				if (bootverbose)
1153ff809674SJohn Baldwin 					device_printf(ppc->ppc_dev,
1154ff809674SJohn Baldwin 					    "ECP+EPP\n");
1155edcfcf27SNicolas Souchu 
11560f210c92SNicolas Souchu 				ppc->ppc_type = PPC_TYPE_SMCLIKE;
1157edcfcf27SNicolas Souchu 
1158edcfcf27SNicolas Souchu 			} else {
115946f3ff79SMike Smith 				outb(efdr, inb(efdr) | WINB_ECP);
1160edcfcf27SNicolas Souchu 				if (bootverbose)
1161ff809674SJohn Baldwin 					device_printf(ppc->ppc_dev, "ECP\n");
1162edcfcf27SNicolas Souchu 			}
116346f3ff79SMike Smith 		} else {
116446f3ff79SMike Smith 			/* select EPP_SPP otherwise */
116546f3ff79SMike Smith 			outb(efdr, inb(efdr) | WINB_EPP_SPP);
1166edcfcf27SNicolas Souchu 			if (bootverbose)
1167ff809674SJohn Baldwin 				device_printf(ppc->ppc_dev, "EPP SPP\n");
116846f3ff79SMike Smith 		}
116946f3ff79SMike Smith 		ppc->ppc_avm = chipset_mode;
117046f3ff79SMike Smith 	}
117146f3ff79SMike Smith 
117246f3ff79SMike Smith 	/* exit configuration mode */
117346f3ff79SMike Smith 	outb(efer, 0xaa);
117446f3ff79SMike Smith 
11750f210c92SNicolas Souchu 	switch (ppc->ppc_type) {
11760f210c92SNicolas Souchu 	case PPC_TYPE_SMCLIKE:
11770f210c92SNicolas Souchu 		ppc_smclike_setmode(ppc, chipset_mode);
11780f210c92SNicolas Souchu 		break;
11790f210c92SNicolas Souchu 	default:
11800f210c92SNicolas Souchu 		ppc_generic_setmode(ppc, chipset_mode);
11810f210c92SNicolas Souchu 		break;
11820f210c92SNicolas Souchu 	}
118346f3ff79SMike Smith 
118446f3ff79SMike Smith 	return (chipset_mode);
118567646539SMike Smith }
11860f210c92SNicolas Souchu #endif
118767646539SMike Smith 
118867646539SMike Smith /*
118967646539SMike Smith  * ppc_generic_detect
119067646539SMike Smith  */
119167646539SMike Smith static int
119246f3ff79SMike Smith ppc_generic_detect(struct ppc_data *ppc, int chipset_mode)
119367646539SMike Smith {
1194edcfcf27SNicolas Souchu 	/* default to generic */
11950f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
1196edcfcf27SNicolas Souchu 
1197edcfcf27SNicolas Souchu 	if (bootverbose)
1198ae6b868aSJohn Baldwin 		device_printf(ppc->ppc_dev, "SPP");
1199edcfcf27SNicolas Souchu 
120046f3ff79SMike Smith 	/* first, check for ECP */
1201bc35c174SNicolas Souchu 	w_ecr(ppc, PPC_ECR_PS2);
1202bc35c174SNicolas Souchu 	if ((r_ecr(ppc) & 0xe0) == PPC_ECR_PS2) {
1203c264e80fSNicolas Souchu 		ppc->ppc_dtm |= PPB_ECP | PPB_SPP;
1204edcfcf27SNicolas Souchu 		if (bootverbose)
1205ae6b868aSJohn Baldwin 			printf(" ECP ");
120646f3ff79SMike Smith 
120746f3ff79SMike Smith 		/* search for SMC style ECP+EPP mode */
1208bc35c174SNicolas Souchu 		w_ecr(ppc, PPC_ECR_EPP);
120946f3ff79SMike Smith 	}
121067646539SMike Smith 
121167646539SMike Smith 	/* try to reset EPP timeout bit */
121246f3ff79SMike Smith 	if (ppc_check_epp_timeout(ppc)) {
1213c264e80fSNicolas Souchu 		ppc->ppc_dtm |= PPB_EPP;
121467646539SMike Smith 
1215c264e80fSNicolas Souchu 		if (ppc->ppc_dtm & PPB_ECP) {
121646f3ff79SMike Smith 			/* SMC like chipset found */
12170f210c92SNicolas Souchu 			ppc->ppc_model = SMC_LIKE;
12180f210c92SNicolas Souchu 			ppc->ppc_type = PPC_TYPE_SMCLIKE;
1219edcfcf27SNicolas Souchu 
1220edcfcf27SNicolas Souchu 			if (bootverbose)
1221edcfcf27SNicolas Souchu 				printf(" ECP+EPP");
1222edcfcf27SNicolas Souchu 		} else {
1223edcfcf27SNicolas Souchu 			if (bootverbose)
1224edcfcf27SNicolas Souchu 				printf(" EPP");
1225edcfcf27SNicolas Souchu 		}
1226edcfcf27SNicolas Souchu 	} else {
1227edcfcf27SNicolas Souchu 		/* restore to standard mode */
1228bc35c174SNicolas Souchu 		w_ecr(ppc, PPC_ECR_STD);
122967646539SMike Smith 	}
123067646539SMike Smith 
1231edcfcf27SNicolas Souchu 	/* XXX try to detect NIBBLE and PS2 modes */
1232c264e80fSNicolas Souchu 	ppc->ppc_dtm |= PPB_NIBBLE;
123367646539SMike Smith 
1234c264e80fSNicolas Souchu 	if (chipset_mode)
1235edcfcf27SNicolas Souchu 		ppc->ppc_avm = chipset_mode;
1236c264e80fSNicolas Souchu 	else
1237c264e80fSNicolas Souchu 		ppc->ppc_avm = ppc->ppc_dtm;
1238edcfcf27SNicolas Souchu 
1239edcfcf27SNicolas Souchu 	if (bootverbose)
1240edcfcf27SNicolas Souchu 		printf("\n");
1241edcfcf27SNicolas Souchu 
12420f210c92SNicolas Souchu 	switch (ppc->ppc_type) {
12430f210c92SNicolas Souchu 	case PPC_TYPE_SMCLIKE:
12440f210c92SNicolas Souchu 		ppc_smclike_setmode(ppc, chipset_mode);
12450f210c92SNicolas Souchu 		break;
12460f210c92SNicolas Souchu 	default:
12470f210c92SNicolas Souchu 		ppc_generic_setmode(ppc, chipset_mode);
12480f210c92SNicolas Souchu 		break;
12490f210c92SNicolas Souchu 	}
125046f3ff79SMike Smith 
125146f3ff79SMike Smith 	return (chipset_mode);
125267646539SMike Smith }
125367646539SMike Smith 
125467646539SMike Smith /*
125567646539SMike Smith  * ppc_detect()
125667646539SMike Smith  *
125767646539SMike Smith  * mode is the mode suggested at boot
125867646539SMike Smith  */
125967646539SMike Smith static int
126046f3ff79SMike Smith ppc_detect(struct ppc_data *ppc, int chipset_mode) {
126167646539SMike Smith 
12620f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
126346f3ff79SMike Smith 	int i, mode;
126467646539SMike Smith 
126546f3ff79SMike Smith 	/* list of supported chipsets */
126646f3ff79SMike Smith 	int (*chipset_detect[])(struct ppc_data *, int) = {
126746f3ff79SMike Smith 		ppc_pc873xx_detect,
126846f3ff79SMike Smith 		ppc_smc37c66xgt_detect,
126946f3ff79SMike Smith 		ppc_w83877f_detect,
12706a5be862SDoug Rabson 		ppc_smc37c935_detect,
127146f3ff79SMike Smith 		ppc_generic_detect,
127246f3ff79SMike Smith 		NULL
127346f3ff79SMike Smith 	};
12740f210c92SNicolas Souchu #endif
127567646539SMike Smith 
127646f3ff79SMike Smith 	/* if can't find the port and mode not forced return error */
127746f3ff79SMike Smith 	if (!ppc_detect_port(ppc) && chipset_mode == 0)
127846f3ff79SMike Smith 		return (EIO);			/* failed, port not present */
127967646539SMike Smith 
128046f3ff79SMike Smith 	/* assume centronics compatible mode is supported */
128146f3ff79SMike Smith 	ppc->ppc_avm = PPB_COMPATIBLE;
128267646539SMike Smith 
12830f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
128446f3ff79SMike Smith 	/* we have to differenciate available chipset modes,
128546f3ff79SMike Smith 	 * chipset running modes and IEEE-1284 operating modes
128646f3ff79SMike Smith 	 *
128746f3ff79SMike Smith 	 * after detection, the port must support running in compatible mode
128846f3ff79SMike Smith 	 */
1289af548787SNicolas Souchu 	if (ppc->ppc_flags & 0x40) {
1290af548787SNicolas Souchu 		if (bootverbose)
1291af548787SNicolas Souchu 			printf("ppc: chipset forced to generic\n");
12920f210c92SNicolas Souchu #endif
1293af548787SNicolas Souchu 
1294af548787SNicolas Souchu 		ppc->ppc_mode = ppc_generic_detect(ppc, chipset_mode);
1295af548787SNicolas Souchu 
12960f210c92SNicolas Souchu #ifdef PPC_PROBE_CHIPSET
1297af548787SNicolas Souchu 	} else {
129846f3ff79SMike Smith 		for (i=0; chipset_detect[i] != NULL; i++) {
129946f3ff79SMike Smith 			if ((mode = chipset_detect[i](ppc, chipset_mode)) != -1) {
130046f3ff79SMike Smith 				ppc->ppc_mode = mode;
130146f3ff79SMike Smith 				break;
130246f3ff79SMike Smith 			}
130346f3ff79SMike Smith 		}
1304af548787SNicolas Souchu 	}
13050f210c92SNicolas Souchu #endif
130646f3ff79SMike Smith 
1307bc35c174SNicolas Souchu 	/* configure/detect ECP FIFO */
1308bc35c174SNicolas Souchu 	if ((ppc->ppc_avm & PPB_ECP) && !(ppc->ppc_flags & 0x80))
1309bc35c174SNicolas Souchu 		ppc_detect_fifo(ppc);
1310bc35c174SNicolas Souchu 
131146f3ff79SMike Smith 	return (0);
131246f3ff79SMike Smith }
131346f3ff79SMike Smith 
131446f3ff79SMike Smith /*
131546f3ff79SMike Smith  * ppc_exec_microseq()
131646f3ff79SMike Smith  *
131746f3ff79SMike Smith  * Execute a microsequence.
131846f3ff79SMike Smith  * Microsequence mechanism is supposed to handle fast I/O operations.
131946f3ff79SMike Smith  */
1320a3732274SDoug Ambrisko int
13210f210c92SNicolas Souchu ppc_exec_microseq(device_t dev, struct ppb_microseq **p_msq)
132246f3ff79SMike Smith {
13230f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
13240a40e22aSNicolas Souchu 	struct ppb_microseq *mi;
132546f3ff79SMike Smith 	char cc, *p;
132654ad6085SNicolas Souchu 	int i, iter, len;
132746f3ff79SMike Smith 	int error;
132846f3ff79SMike Smith 
132954ad6085SNicolas Souchu 	register int reg;
133054ad6085SNicolas Souchu 	register char mask;
133154ad6085SNicolas Souchu 	register int accum = 0;
133254ad6085SNicolas Souchu 	register char *ptr = 0;
133346f3ff79SMike Smith 
13340a40e22aSNicolas Souchu 	struct ppb_microseq *stack = 0;
133546f3ff79SMike Smith 
133646f3ff79SMike Smith /* microsequence registers are equivalent to PC-like port registers */
13373ae3f8b0SNicolas Souchu 
13388fd40d8aSJohn Baldwin #define r_reg(reg,ppc) (bus_read_1((ppc)->res_ioport, reg))
13398fd40d8aSJohn Baldwin #define w_reg(reg, ppc, byte) (bus_write_1((ppc)->res_ioport, reg, byte))
134046f3ff79SMike Smith 
13410a40e22aSNicolas Souchu #define INCR_PC (mi ++)		/* increment program counter */
134246f3ff79SMike Smith 
13432067d312SJohn Baldwin 	PPC_ASSERT_LOCKED(ppc);
13440a40e22aSNicolas Souchu 	mi = *p_msq;
134546f3ff79SMike Smith 	for (;;) {
134646f3ff79SMike Smith 		switch (mi->opcode) {
134746f3ff79SMike Smith 		case MS_OP_RSET:
134846f3ff79SMike Smith 			cc = r_reg(mi->arg[0].i, ppc);
134954ad6085SNicolas Souchu 			cc &= (char)mi->arg[2].i;	/* clear mask */
135054ad6085SNicolas Souchu 			cc |= (char)mi->arg[1].i;	/* assert mask */
135146f3ff79SMike Smith 			w_reg(mi->arg[0].i, ppc, cc);
135246f3ff79SMike Smith 			INCR_PC;
135346f3ff79SMike Smith 			break;
135446f3ff79SMike Smith 
135546f3ff79SMike Smith 		case MS_OP_RASSERT_P:
135654ad6085SNicolas Souchu 			reg = mi->arg[1].i;
135754ad6085SNicolas Souchu 			ptr = ppc->ppc_ptr;
135854ad6085SNicolas Souchu 
135954ad6085SNicolas Souchu 			if ((len = mi->arg[0].i) == MS_ACCUM) {
136054ad6085SNicolas Souchu 				accum = ppc->ppc_accum;
136154ad6085SNicolas Souchu 				for (; accum; accum--)
136254ad6085SNicolas Souchu 					w_reg(reg, ppc, *ptr++);
136354ad6085SNicolas Souchu 				ppc->ppc_accum = accum;
136454ad6085SNicolas Souchu 			} else
136554ad6085SNicolas Souchu 				for (i=0; i<len; i++)
136654ad6085SNicolas Souchu 					w_reg(reg, ppc, *ptr++);
136754ad6085SNicolas Souchu 			ppc->ppc_ptr = ptr;
136854ad6085SNicolas Souchu 
136946f3ff79SMike Smith 			INCR_PC;
137046f3ff79SMike Smith 			break;
137146f3ff79SMike Smith 
137246f3ff79SMike Smith 		case MS_OP_RFETCH_P:
137354ad6085SNicolas Souchu 			reg = mi->arg[1].i;
137454ad6085SNicolas Souchu 			mask = (char)mi->arg[2].i;
137554ad6085SNicolas Souchu 			ptr = ppc->ppc_ptr;
137654ad6085SNicolas Souchu 
137754ad6085SNicolas Souchu 			if ((len = mi->arg[0].i) == MS_ACCUM) {
137854ad6085SNicolas Souchu 				accum = ppc->ppc_accum;
137954ad6085SNicolas Souchu 				for (; accum; accum--)
138054ad6085SNicolas Souchu 					*ptr++ = r_reg(reg, ppc) & mask;
138154ad6085SNicolas Souchu 				ppc->ppc_accum = accum;
138254ad6085SNicolas Souchu 			} else
138354ad6085SNicolas Souchu 				for (i=0; i<len; i++)
138454ad6085SNicolas Souchu 					*ptr++ = r_reg(reg, ppc) & mask;
138554ad6085SNicolas Souchu 			ppc->ppc_ptr = ptr;
138654ad6085SNicolas Souchu 
138746f3ff79SMike Smith 			INCR_PC;
138846f3ff79SMike Smith 			break;
138946f3ff79SMike Smith 
139046f3ff79SMike Smith 		case MS_OP_RFETCH:
139146f3ff79SMike Smith 			*((char *) mi->arg[2].p) = r_reg(mi->arg[0].i, ppc) &
139254ad6085SNicolas Souchu 							(char)mi->arg[1].i;
139346f3ff79SMike Smith 			INCR_PC;
139446f3ff79SMike Smith 			break;
139546f3ff79SMike Smith 
139646f3ff79SMike Smith 		case MS_OP_RASSERT:
139754ad6085SNicolas Souchu 		case MS_OP_DELAY:
139846f3ff79SMike Smith 
139946f3ff79SMike Smith 		/* let's suppose the next instr. is the same */
140046f3ff79SMike Smith 		prefetch:
140146f3ff79SMike Smith 			for (;mi->opcode == MS_OP_RASSERT; INCR_PC)
140254ad6085SNicolas Souchu 				w_reg(mi->arg[0].i, ppc, (char)mi->arg[1].i);
140346f3ff79SMike Smith 
140446f3ff79SMike Smith 			if (mi->opcode == MS_OP_DELAY) {
140546f3ff79SMike Smith 				DELAY(mi->arg[0].i);
140646f3ff79SMike Smith 				INCR_PC;
140746f3ff79SMike Smith 				goto prefetch;
140846f3ff79SMike Smith 			}
140946f3ff79SMike Smith 			break;
141046f3ff79SMike Smith 
141154ad6085SNicolas Souchu 		case MS_OP_ADELAY:
14122067d312SJohn Baldwin 			if (mi->arg[0].i) {
14132067d312SJohn Baldwin 				PPC_UNLOCK(ppc);
1414a96255b6SJohn Baldwin 				pause("ppbdelay", mi->arg[0].i * (hz/1000));
14152067d312SJohn Baldwin 				PPC_LOCK(ppc);
14162067d312SJohn Baldwin 			}
141746f3ff79SMike Smith 			INCR_PC;
141846f3ff79SMike Smith 			break;
141946f3ff79SMike Smith 
142046f3ff79SMike Smith 		case MS_OP_TRIG:
142146f3ff79SMike Smith 			reg = mi->arg[0].i;
142246f3ff79SMike Smith 			iter = mi->arg[1].i;
142346f3ff79SMike Smith 			p = (char *)mi->arg[2].p;
142446f3ff79SMike Smith 
142554ad6085SNicolas Souchu 			/* XXX delay limited to 255 us */
142646f3ff79SMike Smith 			for (i=0; i<iter; i++) {
142746f3ff79SMike Smith 				w_reg(reg, ppc, *p++);
142846f3ff79SMike Smith 				DELAY((unsigned char)*p++);
142946f3ff79SMike Smith 			}
143046f3ff79SMike Smith 			INCR_PC;
143146f3ff79SMike Smith 			break;
143246f3ff79SMike Smith 
143346f3ff79SMike Smith 		case MS_OP_SET:
143454ad6085SNicolas Souchu 			ppc->ppc_accum = mi->arg[0].i;
143546f3ff79SMike Smith 			INCR_PC;
143646f3ff79SMike Smith 			break;
143746f3ff79SMike Smith 
143846f3ff79SMike Smith 		case MS_OP_DBRA:
143954ad6085SNicolas Souchu 			if (--ppc->ppc_accum > 0)
14400a40e22aSNicolas Souchu 				mi += mi->arg[0].i;
144146f3ff79SMike Smith 			INCR_PC;
144246f3ff79SMike Smith 			break;
144346f3ff79SMike Smith 
144446f3ff79SMike Smith 		case MS_OP_BRSET:
144546f3ff79SMike Smith 			cc = r_str(ppc);
144654ad6085SNicolas Souchu 			if ((cc & (char)mi->arg[0].i) == (char)mi->arg[0].i)
14470a40e22aSNicolas Souchu 				mi += mi->arg[1].i;
144846f3ff79SMike Smith 			INCR_PC;
144946f3ff79SMike Smith 			break;
145046f3ff79SMike Smith 
145146f3ff79SMike Smith 		case MS_OP_BRCLEAR:
145246f3ff79SMike Smith 			cc = r_str(ppc);
145354ad6085SNicolas Souchu 			if ((cc & (char)mi->arg[0].i) == 0)
14540a40e22aSNicolas Souchu 				mi += mi->arg[1].i;
145546f3ff79SMike Smith 			INCR_PC;
145646f3ff79SMike Smith 			break;
145746f3ff79SMike Smith 
145854ad6085SNicolas Souchu 		case MS_OP_BRSTAT:
145954ad6085SNicolas Souchu 			cc = r_str(ppc);
146054ad6085SNicolas Souchu 			if ((cc & ((char)mi->arg[0].i | (char)mi->arg[1].i)) ==
146154ad6085SNicolas Souchu 							(char)mi->arg[0].i)
14620a40e22aSNicolas Souchu 				mi += mi->arg[2].i;
146354ad6085SNicolas Souchu 			INCR_PC;
146454ad6085SNicolas Souchu 			break;
146554ad6085SNicolas Souchu 
146646f3ff79SMike Smith 		case MS_OP_C_CALL:
146746f3ff79SMike Smith 			/*
146846f3ff79SMike Smith 			 * If the C call returns !0 then end the microseq.
146946f3ff79SMike Smith 			 * The current state of ptr is passed to the C function
147046f3ff79SMike Smith 			 */
147154ad6085SNicolas Souchu 			if ((error = mi->arg[0].f(mi->arg[1].p, ppc->ppc_ptr)))
147246f3ff79SMike Smith 				return (error);
147346f3ff79SMike Smith 
147446f3ff79SMike Smith 			INCR_PC;
147546f3ff79SMike Smith 			break;
147646f3ff79SMike Smith 
147746f3ff79SMike Smith 		case MS_OP_PTR:
147854ad6085SNicolas Souchu 			ppc->ppc_ptr = (char *)mi->arg[0].p;
147946f3ff79SMike Smith 			INCR_PC;
148046f3ff79SMike Smith 			break;
148146f3ff79SMike Smith 
148246f3ff79SMike Smith 		case MS_OP_CALL:
14830a40e22aSNicolas Souchu 			if (stack)
14846e551fb6SDavid E. O'Brien 				panic("%s: too much calls", __func__);
148546f3ff79SMike Smith 
148646f3ff79SMike Smith 			if (mi->arg[0].p) {
148746f3ff79SMike Smith 				/* store the state of the actual
148846f3ff79SMike Smith 				 * microsequence
148946f3ff79SMike Smith 				 */
14900a40e22aSNicolas Souchu 				stack = mi;
149146f3ff79SMike Smith 
149246f3ff79SMike Smith 				/* jump to the new microsequence */
14930a40e22aSNicolas Souchu 				mi = (struct ppb_microseq *)mi->arg[0].p;
149446f3ff79SMike Smith 			} else
149546f3ff79SMike Smith 				INCR_PC;
149646f3ff79SMike Smith 
149746f3ff79SMike Smith 			break;
149846f3ff79SMike Smith 
149946f3ff79SMike Smith 		case MS_OP_SUBRET:
150046f3ff79SMike Smith 			/* retrieve microseq and pc state before the call */
15010a40e22aSNicolas Souchu 			mi = stack;
150246f3ff79SMike Smith 
150346f3ff79SMike Smith 			/* reset the stack */
15040a40e22aSNicolas Souchu 			stack = 0;
150546f3ff79SMike Smith 
150646f3ff79SMike Smith 			/* XXX return code */
150746f3ff79SMike Smith 
150846f3ff79SMike Smith 			INCR_PC;
150946f3ff79SMike Smith 			break;
151046f3ff79SMike Smith 
151146f3ff79SMike Smith 		case MS_OP_PUT:
151246f3ff79SMike Smith 		case MS_OP_GET:
151346f3ff79SMike Smith 		case MS_OP_RET:
151446f3ff79SMike Smith 			/* can't return to ppb level during the execution
151546f3ff79SMike Smith 			 * of a submicrosequence */
15160a40e22aSNicolas Souchu 			if (stack)
151746f3ff79SMike Smith 				panic("%s: can't return to ppb level",
15186e551fb6SDavid E. O'Brien 								__func__);
151946f3ff79SMike Smith 
152046f3ff79SMike Smith 			/* update pc for ppb level of execution */
15210a40e22aSNicolas Souchu 			*p_msq = mi;
152246f3ff79SMike Smith 
152346f3ff79SMike Smith 			/* return to ppb level of execution */
152446f3ff79SMike Smith 			return (0);
152546f3ff79SMike Smith 
152646f3ff79SMike Smith 		default:
152746f3ff79SMike Smith 			panic("%s: unknown microsequence opcode 0x%x",
15286e551fb6SDavid E. O'Brien 			    __func__, mi->opcode);
152946f3ff79SMike Smith 		}
153046f3ff79SMike Smith 	}
153146f3ff79SMike Smith 
153246f3ff79SMike Smith 	/* unreached */
153346f3ff79SMike Smith }
153446f3ff79SMike Smith 
1535bc35c174SNicolas Souchu static void
15360f210c92SNicolas Souchu ppcintr(void *arg)
1537bc35c174SNicolas Souchu {
1538ca3d3795SJohn Baldwin 	struct ppc_data *ppc = arg;
15393ab971c1SNicolas Souchu 	u_char ctr, ecr, str;
1540bc35c174SNicolas Souchu 
1541ca3d3795SJohn Baldwin 	/*
1542ca3d3795SJohn Baldwin 	 * If we have any child interrupt handlers registered, let
1543ca3d3795SJohn Baldwin 	 * them handle this interrupt.
1544ca3d3795SJohn Baldwin 	 *
1545ca3d3795SJohn Baldwin 	 * XXX: If DMA is in progress should we just complete that w/o
1546ca3d3795SJohn Baldwin 	 * doing this?
1547ca3d3795SJohn Baldwin 	 */
15482067d312SJohn Baldwin 	PPC_LOCK(ppc);
15492067d312SJohn Baldwin 	if (ppc->ppc_intr_hook != NULL &&
15502067d312SJohn Baldwin 	    ppc->ppc_intr_hook(ppc->ppc_intr_arg) == 0) {
15512067d312SJohn Baldwin 		PPC_UNLOCK(ppc);
1552ca3d3795SJohn Baldwin 		return;
1553ca3d3795SJohn Baldwin 	}
1554ca3d3795SJohn Baldwin 
15553ab971c1SNicolas Souchu 	str = r_str(ppc);
1556bc35c174SNicolas Souchu 	ctr = r_ctr(ppc);
1557bc35c174SNicolas Souchu 	ecr = r_ecr(ppc);
1558bc35c174SNicolas Souchu 
1559f4e98881SRuslan Ermilov #if defined(PPC_DEBUG) && PPC_DEBUG > 1
15603ab971c1SNicolas Souchu 		printf("![%x/%x/%x]", ctr, ecr, str);
1561bc35c174SNicolas Souchu #endif
1562bc35c174SNicolas Souchu 
1563bc35c174SNicolas Souchu 	/* don't use ecp mode with IRQENABLE set */
1564bc35c174SNicolas Souchu 	if (ctr & IRQENABLE) {
15652067d312SJohn Baldwin 		PPC_UNLOCK(ppc);
1566bc35c174SNicolas Souchu 		return;
1567bc35c174SNicolas Souchu 	}
1568bc35c174SNicolas Souchu 
15693ab971c1SNicolas Souchu 	/* interrupts are generated by nFault signal
15703ab971c1SNicolas Souchu 	 * only in ECP mode */
15713ab971c1SNicolas Souchu 	if ((str & nFAULT) && (ppc->ppc_mode & PPB_ECP)) {
15723ab971c1SNicolas Souchu 		/* check if ppc driver has programmed the
15733ab971c1SNicolas Souchu 		 * nFault interrupt */
1574bc35c174SNicolas Souchu 		if  (ppc->ppc_irqstat & PPC_IRQ_nFAULT) {
1575bc35c174SNicolas Souchu 
1576bc35c174SNicolas Souchu 			w_ecr(ppc, ecr | PPC_nFAULT_INTR);
1577bc35c174SNicolas Souchu 			ppc->ppc_irqstat &= ~PPC_IRQ_nFAULT;
1578bc35c174SNicolas Souchu 		} else {
15790f210c92SNicolas Souchu 			/* shall be handled by underlying layers XXX */
15802067d312SJohn Baldwin 			PPC_UNLOCK(ppc);
1581bc35c174SNicolas Souchu 			return;
1582bc35c174SNicolas Souchu 		}
1583bc35c174SNicolas Souchu 	}
1584bc35c174SNicolas Souchu 
1585bc35c174SNicolas Souchu 	if (ppc->ppc_irqstat & PPC_IRQ_DMA) {
1586bc35c174SNicolas Souchu 		/* disable interrupts (should be done by hardware though) */
1587bc35c174SNicolas Souchu 		w_ecr(ppc, ecr | PPC_SERVICE_INTR);
1588bc35c174SNicolas Souchu 		ppc->ppc_irqstat &= ~PPC_IRQ_DMA;
1589bc35c174SNicolas Souchu 		ecr = r_ecr(ppc);
1590bc35c174SNicolas Souchu 
1591bc35c174SNicolas Souchu 		/* check if DMA completed */
1592bc35c174SNicolas Souchu 		if ((ppc->ppc_avm & PPB_ECP) && (ecr & PPC_ENABLE_DMA)) {
1593bc35c174SNicolas Souchu #ifdef PPC_DEBUG
1594bc35c174SNicolas Souchu 			printf("a");
1595bc35c174SNicolas Souchu #endif
1596bc35c174SNicolas Souchu 			/* stop DMA */
1597bc35c174SNicolas Souchu 			w_ecr(ppc, ecr & ~PPC_ENABLE_DMA);
1598bc35c174SNicolas Souchu 			ecr = r_ecr(ppc);
1599bc35c174SNicolas Souchu 
1600bc35c174SNicolas Souchu 			if (ppc->ppc_dmastat == PPC_DMA_STARTED) {
1601bc35c174SNicolas Souchu #ifdef PPC_DEBUG
1602bc35c174SNicolas Souchu 				printf("d");
1603bc35c174SNicolas Souchu #endif
1604cea4d875SMarcel Moolenaar 				ppc->ppc_dmadone(ppc);
1605bc35c174SNicolas Souchu 				ppc->ppc_dmastat = PPC_DMA_COMPLETE;
1606bc35c174SNicolas Souchu 
1607bc35c174SNicolas Souchu 				/* wakeup the waiting process */
1608521f364bSDag-Erling Smørgrav 				wakeup(ppc);
1609bc35c174SNicolas Souchu 			}
1610bc35c174SNicolas Souchu 		}
1611bc35c174SNicolas Souchu 	} else if (ppc->ppc_irqstat & PPC_IRQ_FIFO) {
1612bc35c174SNicolas Souchu 
1613bc35c174SNicolas Souchu 		/* classic interrupt I/O */
1614bc35c174SNicolas Souchu 		ppc->ppc_irqstat &= ~PPC_IRQ_FIFO;
1615bc35c174SNicolas Souchu 	}
16162067d312SJohn Baldwin 	PPC_UNLOCK(ppc);
1617bc35c174SNicolas Souchu 
1618bc35c174SNicolas Souchu 	return;
1619bc35c174SNicolas Souchu }
1620bc35c174SNicolas Souchu 
1621a3732274SDoug Ambrisko int
16220f210c92SNicolas Souchu ppc_read(device_t dev, char *buf, int len, int mode)
1623bc35c174SNicolas Souchu {
1624bc35c174SNicolas Souchu 	return (EINVAL);
1625bc35c174SNicolas Souchu }
1626bc35c174SNicolas Souchu 
1627a3732274SDoug Ambrisko int
16280f210c92SNicolas Souchu ppc_write(device_t dev, char *buf, int len, int how)
1629bc35c174SNicolas Souchu {
1630cea4d875SMarcel Moolenaar 	return (EINVAL);
1631bc35c174SNicolas Souchu }
1632bc35c174SNicolas Souchu 
16333fd85273SWarner Losh int
16340f210c92SNicolas Souchu ppc_reset_epp(device_t dev)
163567646539SMike Smith {
16360f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
163767646539SMike Smith 
16382067d312SJohn Baldwin 	PPC_ASSERT_LOCKED(ppc);
16390f210c92SNicolas Souchu 	ppc_reset_epp_timeout(ppc);
164067646539SMike Smith 
16413fd85273SWarner Losh 	return 0;
164267646539SMike Smith }
164367646539SMike Smith 
1644a3732274SDoug Ambrisko int
16450f210c92SNicolas Souchu ppc_setmode(device_t dev, int mode)
16460f210c92SNicolas Souchu {
16470f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
16480f210c92SNicolas Souchu 
16492067d312SJohn Baldwin 	PPC_ASSERT_LOCKED(ppc);
16500f210c92SNicolas Souchu 	switch (ppc->ppc_type) {
16510f210c92SNicolas Souchu 	case PPC_TYPE_SMCLIKE:
16520f210c92SNicolas Souchu 		return (ppc_smclike_setmode(ppc, mode));
16530f210c92SNicolas Souchu 		break;
16540f210c92SNicolas Souchu 
16550f210c92SNicolas Souchu 	case PPC_TYPE_GENERIC:
16560f210c92SNicolas Souchu 	default:
16570f210c92SNicolas Souchu 		return (ppc_generic_setmode(ppc, mode));
16580f210c92SNicolas Souchu 		break;
16590f210c92SNicolas Souchu 	}
16600f210c92SNicolas Souchu 
16610f210c92SNicolas Souchu 	/* not reached */
16620f210c92SNicolas Souchu 	return (ENXIO);
16630f210c92SNicolas Souchu }
16640f210c92SNicolas Souchu 
1665a3732274SDoug Ambrisko int
1666cea4d875SMarcel Moolenaar ppc_probe(device_t dev, int rid)
1667a3732274SDoug Ambrisko {
1668a3732274SDoug Ambrisko #ifdef __i386__
1669a3732274SDoug Ambrisko 	static short next_bios_ppc = 0;
1670cea4d875SMarcel Moolenaar #ifdef PC98
1671cea4d875SMarcel Moolenaar 	unsigned int pc98_ieee_mode = 0x00;
1672cea4d875SMarcel Moolenaar 	unsigned int tmp;
1673cea4d875SMarcel Moolenaar #endif
1674a3732274SDoug Ambrisko #endif
1675a3732274SDoug Ambrisko 	struct ppc_data *ppc;
1676a3732274SDoug Ambrisko 	int error;
1677*2dd1bdf1SJustin Hibbits 	rman_res_t port;
1678a3732274SDoug Ambrisko 
167967646539SMike Smith 	/*
168067646539SMike Smith 	 * Allocate the ppc_data structure.
168167646539SMike Smith 	 */
16820f210c92SNicolas Souchu 	ppc = DEVTOSOFTC(dev);
168367646539SMike Smith 	bzero(ppc, sizeof(struct ppc_data));
168467646539SMike Smith 
1685cea4d875SMarcel Moolenaar 	ppc->rid_ioport = rid;
168667646539SMike Smith 
16870f210c92SNicolas Souchu 	/* retrieve ISA parameters */
1688cea4d875SMarcel Moolenaar 	error = bus_get_resource(dev, SYS_RES_IOPORT, rid, &port, NULL);
16890f210c92SNicolas Souchu 
1690d64d73c9SDoug Rabson #ifdef __i386__
16910f210c92SNicolas Souchu 	/*
16920f210c92SNicolas Souchu 	 * If port not specified, use bios list.
16930f210c92SNicolas Souchu 	 */
1694d64d73c9SDoug Rabson 	if (error) {
1695cea4d875SMarcel Moolenaar #ifdef PC98
1696cea4d875SMarcel Moolenaar 		if (next_bios_ppc == 0) {
1697cea4d875SMarcel Moolenaar 			/* Use default IEEE-1284 port of NEC PC-98x1 */
1698cea4d875SMarcel Moolenaar 			port = PC98_IEEE_1284_PORT;
1699cea4d875SMarcel Moolenaar 			next_bios_ppc += 1;
1700cea4d875SMarcel Moolenaar 			if (bootverbose)
1701cea4d875SMarcel Moolenaar 				device_printf(dev,
1702284c87f6SJohn Baldwin 				    "parallel port found at 0x%lx\n", port);
1703cea4d875SMarcel Moolenaar 		}
1704cea4d875SMarcel Moolenaar #else
17050f210c92SNicolas Souchu 		if ((next_bios_ppc < BIOS_MAX_PPC) &&
17060f210c92SNicolas Souchu 		    (*(BIOS_PORTS + next_bios_ppc) != 0)) {
17070f210c92SNicolas Souchu 			port = *(BIOS_PORTS + next_bios_ppc++);
17080f210c92SNicolas Souchu 			if (bootverbose)
1709284c87f6SJohn Baldwin 				device_printf(dev,
1710284c87f6SJohn Baldwin 				    "parallel port found at 0x%lx\n", port);
17110f210c92SNicolas Souchu 		} else {
17120f210c92SNicolas Souchu 			device_printf(dev, "parallel port not found.\n");
1713284c87f6SJohn Baldwin 			return (ENXIO);
17140f210c92SNicolas Souchu 		}
1715cea4d875SMarcel Moolenaar #endif	/* PC98 */
1716cea4d875SMarcel Moolenaar 		bus_set_resource(dev, SYS_RES_IOPORT, rid, port,
17176a5be862SDoug Rabson 				 IO_LPTSIZE_EXTENDED);
17180f210c92SNicolas Souchu 	}
1719d64d73c9SDoug Rabson #endif
17200f210c92SNicolas Souchu 
17210f210c92SNicolas Souchu 	/* IO port is mandatory */
17226a5be862SDoug Rabson 
17236a5be862SDoug Rabson 	/* Try "extended" IO port range...*/
17240f210c92SNicolas Souchu 	ppc->res_ioport = bus_alloc_resource(dev, SYS_RES_IOPORT,
1725d64d73c9SDoug Rabson 					     &ppc->rid_ioport, 0, ~0,
17266a5be862SDoug Rabson 					     IO_LPTSIZE_EXTENDED, RF_ACTIVE);
17276a5be862SDoug Rabson 
17286a5be862SDoug Rabson 	if (ppc->res_ioport != 0) {
17296a5be862SDoug Rabson 		if (bootverbose)
17306a5be862SDoug Rabson 			device_printf(dev, "using extended I/O port range\n");
17316a5be862SDoug Rabson 	} else {
17326a5be862SDoug Rabson 		/* Failed? If so, then try the "normal" IO port range... */
17336a5be862SDoug Rabson 		 ppc->res_ioport = bus_alloc_resource(dev, SYS_RES_IOPORT,
17346a5be862SDoug Rabson 						      &ppc->rid_ioport, 0, ~0,
17356a5be862SDoug Rabson 						      IO_LPTSIZE_NORMAL,
17366a5be862SDoug Rabson 						      RF_ACTIVE);
17376a5be862SDoug Rabson 		if (ppc->res_ioport != 0) {
17386a5be862SDoug Rabson 			if (bootverbose)
17396a5be862SDoug Rabson 				device_printf(dev, "using normal I/O port range\n");
17406a5be862SDoug Rabson 		} else {
17410f210c92SNicolas Souchu 			device_printf(dev, "cannot reserve I/O port range\n");
17420f210c92SNicolas Souchu 			goto error;
17430f210c92SNicolas Souchu 		}
17445c885c3fSDoug Rabson 	}
17455c885c3fSDoug Rabson 
1746d64d73c9SDoug Rabson  	ppc->ppc_base = rman_get_start(ppc->res_ioport);
17470f210c92SNicolas Souchu 
17480f210c92SNicolas Souchu 	ppc->ppc_flags = device_get_flags(dev);
17490f210c92SNicolas Souchu 
17500f210c92SNicolas Souchu 	if (!(ppc->ppc_flags & 0x20)) {
17515f96beb9SNate Lawson 		ppc->res_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ,
17525f96beb9SNate Lawson 						      &ppc->rid_irq,
17535f96beb9SNate Lawson 						      RF_SHAREABLE);
17545f96beb9SNate Lawson 		ppc->res_drq = bus_alloc_resource_any(dev, SYS_RES_DRQ,
17555f96beb9SNate Lawson 						      &ppc->rid_drq,
17565f96beb9SNate Lawson 						      RF_ACTIVE);
17570f210c92SNicolas Souchu 	}
17580f210c92SNicolas Souchu 
17590f210c92SNicolas Souchu 	if (ppc->res_irq)
1760d64d73c9SDoug Rabson 		ppc->ppc_irq = rman_get_start(ppc->res_irq);
17610f210c92SNicolas Souchu 	if (ppc->res_drq)
1762d64d73c9SDoug Rabson 		ppc->ppc_dmachan = rman_get_start(ppc->res_drq);
17630f210c92SNicolas Souchu 
1764ae6b868aSJohn Baldwin 	ppc->ppc_dev = dev;
17650f210c92SNicolas Souchu 	ppc->ppc_model = GENERIC;
1766af548787SNicolas Souchu 
176746f3ff79SMike Smith 	ppc->ppc_mode = PPB_COMPATIBLE;
17680f210c92SNicolas Souchu 	ppc->ppc_epp = (ppc->ppc_flags & 0x10) >> 4;
176967646539SMike Smith 
17700f210c92SNicolas Souchu 	ppc->ppc_type = PPC_TYPE_GENERIC;
1771edcfcf27SNicolas Souchu 
1772cea4d875SMarcel Moolenaar #if defined(__i386__) && defined(PC98)
1773cea4d875SMarcel Moolenaar 	/*
1774cea4d875SMarcel Moolenaar 	 * IEEE STD 1284 Function Check and Enable
1775cea4d875SMarcel Moolenaar 	 * for default IEEE-1284 port of NEC PC-98x1
1776cea4d875SMarcel Moolenaar 	 */
1777cea4d875SMarcel Moolenaar 	if (ppc->ppc_base == PC98_IEEE_1284_PORT &&
1778cea4d875SMarcel Moolenaar 	    !(ppc->ppc_flags & PC98_IEEE_1284_DISABLE)) {
1779cea4d875SMarcel Moolenaar 		tmp = inb(ppc->ppc_base + PPC_1284_ENABLE);
1780cea4d875SMarcel Moolenaar 		pc98_ieee_mode = tmp;
1781cea4d875SMarcel Moolenaar 		if ((tmp & 0x10) == 0x10) {
1782cea4d875SMarcel Moolenaar 			outb(ppc->ppc_base + PPC_1284_ENABLE, tmp & ~0x10);
1783cea4d875SMarcel Moolenaar 			tmp = inb(ppc->ppc_base + PPC_1284_ENABLE);
1784cea4d875SMarcel Moolenaar 			if ((tmp & 0x10) == 0x10)
1785cea4d875SMarcel Moolenaar 				goto error;
1786cea4d875SMarcel Moolenaar 		} else {
1787cea4d875SMarcel Moolenaar 			outb(ppc->ppc_base + PPC_1284_ENABLE, tmp | 0x10);
1788cea4d875SMarcel Moolenaar 			tmp = inb(ppc->ppc_base + PPC_1284_ENABLE);
1789cea4d875SMarcel Moolenaar 			if ((tmp & 0x10) != 0x10)
1790cea4d875SMarcel Moolenaar 				goto error;
1791cea4d875SMarcel Moolenaar 		}
1792cea4d875SMarcel Moolenaar 		outb(ppc->ppc_base + PPC_1284_ENABLE, pc98_ieee_mode | 0x10);
1793cea4d875SMarcel Moolenaar 	}
1794cea4d875SMarcel Moolenaar #endif
1795cea4d875SMarcel Moolenaar 
1796edcfcf27SNicolas Souchu 	/*
1797dc733423SDag-Erling Smørgrav 	 * Try to detect the chipset and its mode.
179867646539SMike Smith 	 */
17990f210c92SNicolas Souchu 	if (ppc_detect(ppc, ppc->ppc_flags & 0xf))
180067646539SMike Smith 		goto error;
180167646539SMike Smith 
18020f210c92SNicolas Souchu 	return (0);
180367646539SMike Smith 
180467646539SMike Smith error:
1805cea4d875SMarcel Moolenaar #if defined(__i386__) && defined(PC98)
1806cea4d875SMarcel Moolenaar 	if (ppc->ppc_base == PC98_IEEE_1284_PORT &&
1807cea4d875SMarcel Moolenaar 	    !(ppc->ppc_flags & PC98_IEEE_1284_DISABLE)) {
1808cea4d875SMarcel Moolenaar 		outb(ppc->ppc_base + PPC_1284_ENABLE, pc98_ieee_mode);
1809cea4d875SMarcel Moolenaar 	}
1810cea4d875SMarcel Moolenaar #endif
18110f210c92SNicolas Souchu 	if (ppc->res_irq != 0) {
18120f210c92SNicolas Souchu 		bus_release_resource(dev, SYS_RES_IRQ, ppc->rid_irq,
18130f210c92SNicolas Souchu 				     ppc->res_irq);
18140f210c92SNicolas Souchu 	}
18150f210c92SNicolas Souchu 	if (ppc->res_ioport != 0) {
18160f210c92SNicolas Souchu 		bus_release_resource(dev, SYS_RES_IOPORT, ppc->rid_ioport,
18170f210c92SNicolas Souchu 				     ppc->res_ioport);
18180f210c92SNicolas Souchu 	}
18190f210c92SNicolas Souchu 	if (ppc->res_drq != 0) {
18200f210c92SNicolas Souchu 		bus_release_resource(dev, SYS_RES_DRQ, ppc->rid_drq,
18210f210c92SNicolas Souchu 				     ppc->res_drq);
18220f210c92SNicolas Souchu 	}
18230f210c92SNicolas Souchu 	return (ENXIO);
182467646539SMike Smith }
182567646539SMike Smith 
1826a3732274SDoug Ambrisko int
18270f210c92SNicolas Souchu ppc_attach(device_t dev)
182867646539SMike Smith {
18290f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(dev);
1830ca3d3795SJohn Baldwin 	int error;
18310f210c92SNicolas Souchu 
18322067d312SJohn Baldwin 	mtx_init(&ppc->ppc_lock, device_get_nameunit(dev), "ppc", MTX_DEF);
18332067d312SJohn Baldwin 
18340f210c92SNicolas Souchu 	device_printf(dev, "%s chipset (%s) in %s mode%s\n",
18350f210c92SNicolas Souchu 		      ppc_models[ppc->ppc_model], ppc_avms[ppc->ppc_avm],
183646f3ff79SMike Smith 		      ppc_modes[ppc->ppc_mode], (PPB_IS_EPP(ppc->ppc_mode)) ?
183767646539SMike Smith 		      ppc_epp_protocol[ppc->ppc_epp] : "");
183867646539SMike Smith 
1839bc35c174SNicolas Souchu 	if (ppc->ppc_fifo)
18400f210c92SNicolas Souchu 		device_printf(dev, "FIFO with %d/%d/%d bytes threshold\n",
18410f210c92SNicolas Souchu 			      ppc->ppc_fifo, ppc->ppc_wthr, ppc->ppc_rthr);
184267646539SMike Smith 
1843ca3d3795SJohn Baldwin 	if (ppc->res_irq) {
1844ca3d3795SJohn Baldwin 		/* default to the tty mask for registration */	/* XXX */
18452067d312SJohn Baldwin 		error = bus_setup_intr(dev, ppc->res_irq, INTR_TYPE_TTY |
18462067d312SJohn Baldwin 		    INTR_MPSAFE, NULL, ppcintr, ppc, &ppc->intr_cookie);
1847ca3d3795SJohn Baldwin 		if (error) {
1848ca3d3795SJohn Baldwin 			device_printf(dev,
1849ca3d3795SJohn Baldwin 			    "failed to register interrupt handler: %d\n",
1850ca3d3795SJohn Baldwin 			    error);
18512067d312SJohn Baldwin 			mtx_destroy(&ppc->ppc_lock);
1852ca3d3795SJohn Baldwin 			return (error);
1853ca3d3795SJohn Baldwin 		}
1854ca3d3795SJohn Baldwin 	}
1855ca3d3795SJohn Baldwin 
18560f210c92SNicolas Souchu 	/* add ppbus as a child of this isa to parallel bridge */
18572067d312SJohn Baldwin 	ppc->ppbus = device_add_child(dev, "ppbus", -1);
18580f210c92SNicolas Souchu 
185967646539SMike Smith 	/*
186067646539SMike Smith 	 * Probe the ppbus and attach devices found.
186167646539SMike Smith 	 */
18622067d312SJohn Baldwin 	device_probe_and_attach(ppc->ppbus);
186367646539SMike Smith 
18640f210c92SNicolas Souchu 	return (0);
18650f210c92SNicolas Souchu }
18660f210c92SNicolas Souchu 
1867858a52f4SMitsuru IWASAKI int
1868858a52f4SMitsuru IWASAKI ppc_detach(device_t dev)
1869858a52f4SMitsuru IWASAKI {
1870858a52f4SMitsuru IWASAKI 	struct ppc_data *ppc = DEVTOSOFTC(dev);
1871858a52f4SMitsuru IWASAKI 
1872858a52f4SMitsuru IWASAKI 	if (ppc->res_irq == 0) {
1873858a52f4SMitsuru IWASAKI 		return (ENXIO);
1874858a52f4SMitsuru IWASAKI 	}
1875858a52f4SMitsuru IWASAKI 
1876858a52f4SMitsuru IWASAKI 	/* detach & delete all children */
18773b12bdb5SHans Petter Selasky 	device_delete_children(dev);
1878858a52f4SMitsuru IWASAKI 
1879858a52f4SMitsuru IWASAKI 	if (ppc->res_irq != 0) {
1880858a52f4SMitsuru IWASAKI 		bus_teardown_intr(dev, ppc->res_irq, ppc->intr_cookie);
1881858a52f4SMitsuru IWASAKI 		bus_release_resource(dev, SYS_RES_IRQ, ppc->rid_irq,
1882858a52f4SMitsuru IWASAKI 				     ppc->res_irq);
1883858a52f4SMitsuru IWASAKI 	}
1884858a52f4SMitsuru IWASAKI 	if (ppc->res_ioport != 0) {
1885858a52f4SMitsuru IWASAKI 		bus_release_resource(dev, SYS_RES_IOPORT, ppc->rid_ioport,
1886858a52f4SMitsuru IWASAKI 				     ppc->res_ioport);
1887858a52f4SMitsuru IWASAKI 	}
1888858a52f4SMitsuru IWASAKI 	if (ppc->res_drq != 0) {
1889858a52f4SMitsuru IWASAKI 		bus_release_resource(dev, SYS_RES_DRQ, ppc->rid_drq,
1890858a52f4SMitsuru IWASAKI 				     ppc->res_drq);
1891858a52f4SMitsuru IWASAKI 	}
1892858a52f4SMitsuru IWASAKI 
18932067d312SJohn Baldwin 	mtx_destroy(&ppc->ppc_lock);
18942067d312SJohn Baldwin 
1895858a52f4SMitsuru IWASAKI 	return (0);
1896858a52f4SMitsuru IWASAKI }
1897858a52f4SMitsuru IWASAKI 
1898a3732274SDoug Ambrisko u_char
18990f210c92SNicolas Souchu ppc_io(device_t ppcdev, int iop, u_char *addr, int cnt, u_char byte)
19000f210c92SNicolas Souchu {
19010f210c92SNicolas Souchu 	struct ppc_data *ppc = DEVTOSOFTC(ppcdev);
1902284c87f6SJohn Baldwin 
19032067d312SJohn Baldwin 	PPC_ASSERT_LOCKED(ppc);
19040f210c92SNicolas Souchu 	switch (iop) {
19050f210c92SNicolas Souchu 	case PPB_OUTSB_EPP:
19068fd40d8aSJohn Baldwin 	    bus_write_multi_1(ppc->res_ioport, PPC_EPP_DATA, addr, cnt);
19070f210c92SNicolas Souchu 		break;
19080f210c92SNicolas Souchu 	case PPB_OUTSW_EPP:
19098fd40d8aSJohn Baldwin 	    bus_write_multi_2(ppc->res_ioport, PPC_EPP_DATA, (u_int16_t *)addr, cnt);
19100f210c92SNicolas Souchu 		break;
19110f210c92SNicolas Souchu 	case PPB_OUTSL_EPP:
19128fd40d8aSJohn Baldwin 	    bus_write_multi_4(ppc->res_ioport, PPC_EPP_DATA, (u_int32_t *)addr, cnt);
19130f210c92SNicolas Souchu 		break;
19140f210c92SNicolas Souchu 	case PPB_INSB_EPP:
19158fd40d8aSJohn Baldwin 	    bus_read_multi_1(ppc->res_ioport, PPC_EPP_DATA, addr, cnt);
19160f210c92SNicolas Souchu 		break;
19170f210c92SNicolas Souchu 	case PPB_INSW_EPP:
19188fd40d8aSJohn Baldwin 	    bus_read_multi_2(ppc->res_ioport, PPC_EPP_DATA, (u_int16_t *)addr, cnt);
19190f210c92SNicolas Souchu 		break;
19200f210c92SNicolas Souchu 	case PPB_INSL_EPP:
19218fd40d8aSJohn Baldwin 	    bus_read_multi_4(ppc->res_ioport, PPC_EPP_DATA, (u_int32_t *)addr, cnt);
19220f210c92SNicolas Souchu 		break;
19230f210c92SNicolas Souchu 	case PPB_RDTR:
19240f210c92SNicolas Souchu 		return (r_dtr(ppc));
19250f210c92SNicolas Souchu 	case PPB_RSTR:
19260f210c92SNicolas Souchu 		return (r_str(ppc));
19270f210c92SNicolas Souchu 	case PPB_RCTR:
19280f210c92SNicolas Souchu 		return (r_ctr(ppc));
19290f210c92SNicolas Souchu 	case PPB_REPP_A:
19300f210c92SNicolas Souchu 		return (r_epp_A(ppc));
19310f210c92SNicolas Souchu 	case PPB_REPP_D:
19320f210c92SNicolas Souchu 		return (r_epp_D(ppc));
19330f210c92SNicolas Souchu 	case PPB_RECR:
19340f210c92SNicolas Souchu 		return (r_ecr(ppc));
19350f210c92SNicolas Souchu 	case PPB_RFIFO:
19360f210c92SNicolas Souchu 		return (r_fifo(ppc));
19370f210c92SNicolas Souchu 	case PPB_WDTR:
19380f210c92SNicolas Souchu 		w_dtr(ppc, byte);
19390f210c92SNicolas Souchu 		break;
19400f210c92SNicolas Souchu 	case PPB_WSTR:
19410f210c92SNicolas Souchu 		w_str(ppc, byte);
19420f210c92SNicolas Souchu 		break;
19430f210c92SNicolas Souchu 	case PPB_WCTR:
19440f210c92SNicolas Souchu 		w_ctr(ppc, byte);
19450f210c92SNicolas Souchu 		break;
19460f210c92SNicolas Souchu 	case PPB_WEPP_A:
19470f210c92SNicolas Souchu 		w_epp_A(ppc, byte);
19480f210c92SNicolas Souchu 		break;
19490f210c92SNicolas Souchu 	case PPB_WEPP_D:
19500f210c92SNicolas Souchu 		w_epp_D(ppc, byte);
19510f210c92SNicolas Souchu 		break;
19520f210c92SNicolas Souchu 	case PPB_WECR:
19530f210c92SNicolas Souchu 		w_ecr(ppc, byte);
19540f210c92SNicolas Souchu 		break;
19550f210c92SNicolas Souchu 	case PPB_WFIFO:
19560f210c92SNicolas Souchu 		w_fifo(ppc, byte);
19570f210c92SNicolas Souchu 		break;
19580f210c92SNicolas Souchu 	default:
19596e551fb6SDavid E. O'Brien 		panic("%s: unknown I/O operation", __func__);
19600f210c92SNicolas Souchu 		break;
19610f210c92SNicolas Souchu 	}
19620f210c92SNicolas Souchu 
19630f210c92SNicolas Souchu 	return (0);	/* not significative */
19640f210c92SNicolas Souchu }
19650f210c92SNicolas Souchu 
1966a3732274SDoug Ambrisko int
19670f210c92SNicolas Souchu ppc_read_ivar(device_t bus, device_t dev, int index, uintptr_t *val)
19680f210c92SNicolas Souchu {
19690f210c92SNicolas Souchu 	struct ppc_data *ppc = (struct ppc_data *)device_get_softc(bus);
19700f210c92SNicolas Souchu 
19710f210c92SNicolas Souchu 	switch (index) {
19720f210c92SNicolas Souchu 	case PPC_IVAR_EPP_PROTO:
19732067d312SJohn Baldwin 		PPC_ASSERT_LOCKED(ppc);
19740f210c92SNicolas Souchu 		*val = (u_long)ppc->ppc_epp;
19750f210c92SNicolas Souchu 		break;
19762067d312SJohn Baldwin 	case PPC_IVAR_LOCK:
19772067d312SJohn Baldwin 		*val = (uintptr_t)&ppc->ppc_lock;
19782067d312SJohn Baldwin 		break;
19792067d312SJohn Baldwin 	default:
19802067d312SJohn Baldwin 		return (ENOENT);
19812067d312SJohn Baldwin 	}
19822067d312SJohn Baldwin 
19832067d312SJohn Baldwin 	return (0);
19842067d312SJohn Baldwin }
19852067d312SJohn Baldwin 
19862067d312SJohn Baldwin int
19872067d312SJohn Baldwin ppc_write_ivar(device_t bus, device_t dev, int index, uintptr_t val)
19882067d312SJohn Baldwin {
19892067d312SJohn Baldwin 	struct ppc_data *ppc = (struct ppc_data *)device_get_softc(bus);
19902067d312SJohn Baldwin 
19912067d312SJohn Baldwin 	switch (index) {
19922067d312SJohn Baldwin 	case PPC_IVAR_INTR_HANDLER:
19932067d312SJohn Baldwin 		PPC_ASSERT_LOCKED(ppc);
19942067d312SJohn Baldwin 		if (dev != ppc->ppbus)
19952067d312SJohn Baldwin 			return (EINVAL);
19962067d312SJohn Baldwin 		if (val == 0) {
19972067d312SJohn Baldwin 			ppc->ppc_intr_hook = NULL;
19982067d312SJohn Baldwin 			break;
19992067d312SJohn Baldwin 		}
20002067d312SJohn Baldwin 		if (ppc->ppc_intr_hook != NULL)
20012067d312SJohn Baldwin 			return (EBUSY);
20022067d312SJohn Baldwin 		ppc->ppc_intr_hook = (void *)val;
20032067d312SJohn Baldwin 		ppc->ppc_intr_arg = device_get_softc(dev);
20042067d312SJohn Baldwin 		break;
20050f210c92SNicolas Souchu 	default:
20060f210c92SNicolas Souchu 		return (ENOENT);
20070f210c92SNicolas Souchu 	}
20080f210c92SNicolas Souchu 
20090f210c92SNicolas Souchu 	return (0);
20100f210c92SNicolas Souchu }
20110f210c92SNicolas Souchu 
20120f210c92SNicolas Souchu /*
2013ca3d3795SJohn Baldwin  * We allow child devices to allocate an IRQ resource at rid 0 for their
2014ca3d3795SJohn Baldwin  * interrupt handlers.
2015ca3d3795SJohn Baldwin  */
2016ca3d3795SJohn Baldwin struct resource *
2017ca3d3795SJohn Baldwin ppc_alloc_resource(device_t bus, device_t child, int type, int *rid,
2018*2dd1bdf1SJustin Hibbits     rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
2019ca3d3795SJohn Baldwin {
2020ca3d3795SJohn Baldwin 	struct ppc_data *ppc = DEVTOSOFTC(bus);
2021ca3d3795SJohn Baldwin 
2022ca3d3795SJohn Baldwin 	switch (type) {
2023ca3d3795SJohn Baldwin 	case SYS_RES_IRQ:
2024ca3d3795SJohn Baldwin 		if (*rid == 0)
2025ca3d3795SJohn Baldwin 			return (ppc->res_irq);
2026ca3d3795SJohn Baldwin 		break;
2027ca3d3795SJohn Baldwin 	}
2028ca3d3795SJohn Baldwin 	return (NULL);
2029ca3d3795SJohn Baldwin }
2030ca3d3795SJohn Baldwin 
2031ca3d3795SJohn Baldwin int
2032ca3d3795SJohn Baldwin ppc_release_resource(device_t bus, device_t child, int type, int rid,
2033ca3d3795SJohn Baldwin     struct resource *r)
2034ca3d3795SJohn Baldwin {
2035ca3d3795SJohn Baldwin #ifdef INVARIANTS
2036ca3d3795SJohn Baldwin 	struct ppc_data *ppc = DEVTOSOFTC(bus);
2037ca3d3795SJohn Baldwin #endif
2038ca3d3795SJohn Baldwin 
2039ca3d3795SJohn Baldwin 	switch (type) {
2040ca3d3795SJohn Baldwin 	case SYS_RES_IRQ:
2041ca3d3795SJohn Baldwin 		if (rid == 0) {
2042ca3d3795SJohn Baldwin 			KASSERT(r == ppc->res_irq,
2043ca3d3795SJohn Baldwin 			    ("ppc child IRQ resource mismatch"));
2044ca3d3795SJohn Baldwin 			return (0);
2045ca3d3795SJohn Baldwin 		}
2046ca3d3795SJohn Baldwin 		break;
2047ca3d3795SJohn Baldwin 	}
2048ca3d3795SJohn Baldwin 	return (EINVAL);
2049ca3d3795SJohn Baldwin }
2050ca3d3795SJohn Baldwin 
2051f5fd5611SRuslan Ermilov MODULE_DEPEND(ppc, ppbus, 1, 1, 1);
2052