1bb0d0a8eSMike Smith /*- 2bb0d0a8eSMike Smith * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier 3bb0d0a8eSMike Smith * Copyright (c) 2000 Michael Smith <msmith@freebsd.org> 4bb0d0a8eSMike Smith * Copyright (c) 2000 BSDi 5bb0d0a8eSMike Smith * All rights reserved. 6bb0d0a8eSMike Smith * 7bb0d0a8eSMike Smith * Redistribution and use in source and binary forms, with or without 8bb0d0a8eSMike Smith * modification, are permitted provided that the following conditions 9bb0d0a8eSMike Smith * are met: 10bb0d0a8eSMike Smith * 1. Redistributions of source code must retain the above copyright 11bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer. 12bb0d0a8eSMike Smith * 2. Redistributions in binary form must reproduce the above copyright 13bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer in the 14bb0d0a8eSMike Smith * documentation and/or other materials provided with the distribution. 15bb0d0a8eSMike Smith * 3. The name of the author may not be used to endorse or promote products 16bb0d0a8eSMike Smith * derived from this software without specific prior written permission. 17bb0d0a8eSMike Smith * 18bb0d0a8eSMike Smith * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19bb0d0a8eSMike Smith * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20bb0d0a8eSMike Smith * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21bb0d0a8eSMike Smith * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22bb0d0a8eSMike Smith * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23bb0d0a8eSMike Smith * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24bb0d0a8eSMike Smith * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25bb0d0a8eSMike Smith * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26bb0d0a8eSMike Smith * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27bb0d0a8eSMike Smith * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28bb0d0a8eSMike Smith * SUCH DAMAGE. 29bb0d0a8eSMike Smith * 30bb0d0a8eSMike Smith * $FreeBSD$ 31bb0d0a8eSMike Smith */ 32bb0d0a8eSMike Smith 33bb0d0a8eSMike Smith /* 34bb0d0a8eSMike Smith * PCI:PCI bridge support. 35bb0d0a8eSMike Smith */ 36bb0d0a8eSMike Smith 37bb0d0a8eSMike Smith #include <sys/param.h> 38bb0d0a8eSMike Smith #include <sys/systm.h> 39bb0d0a8eSMike Smith #include <sys/kernel.h> 40bb0d0a8eSMike Smith #include <sys/bus.h> 411c54ff33SMatthew N. Dodd #include <sys/sysctl.h> 42bb0d0a8eSMike Smith 43bb0d0a8eSMike Smith #include <machine/resource.h> 44bb0d0a8eSMike Smith 45bb0d0a8eSMike Smith #include <pci/pcivar.h> 46bb0d0a8eSMike Smith #include <pci/pcireg.h> 476f0d5884SJohn Baldwin #include <pci/pcib_private.h> 48bb0d0a8eSMike Smith 49bb0d0a8eSMike Smith #include "pcib_if.h" 50bb0d0a8eSMike Smith 51bb0d0a8eSMike Smith static int pcib_probe(device_t dev); 52bb0d0a8eSMike Smith static int pcib_route_interrupt(device_t pcib, device_t dev, int pin); 53bb0d0a8eSMike Smith 54bb0d0a8eSMike Smith static device_method_t pcib_methods[] = { 55bb0d0a8eSMike Smith /* Device interface */ 56bb0d0a8eSMike Smith DEVMETHOD(device_probe, pcib_probe), 57bb0d0a8eSMike Smith DEVMETHOD(device_attach, pcib_attach), 58bb0d0a8eSMike Smith DEVMETHOD(device_shutdown, bus_generic_shutdown), 59bb0d0a8eSMike Smith DEVMETHOD(device_suspend, bus_generic_suspend), 60bb0d0a8eSMike Smith DEVMETHOD(device_resume, bus_generic_resume), 61bb0d0a8eSMike Smith 62bb0d0a8eSMike Smith /* Bus interface */ 63bb0d0a8eSMike Smith DEVMETHOD(bus_print_child, bus_generic_print_child), 64bb0d0a8eSMike Smith DEVMETHOD(bus_read_ivar, pcib_read_ivar), 65bb0d0a8eSMike Smith DEVMETHOD(bus_write_ivar, pcib_write_ivar), 66bb0d0a8eSMike Smith DEVMETHOD(bus_alloc_resource, pcib_alloc_resource), 67bb0d0a8eSMike Smith DEVMETHOD(bus_release_resource, bus_generic_release_resource), 68bb0d0a8eSMike Smith DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 69bb0d0a8eSMike Smith DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 70bb0d0a8eSMike Smith DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 71bb0d0a8eSMike Smith DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 72bb0d0a8eSMike Smith 73bb0d0a8eSMike Smith /* pcib interface */ 74bb0d0a8eSMike Smith DEVMETHOD(pcib_maxslots, pcib_maxslots), 75bb0d0a8eSMike Smith DEVMETHOD(pcib_read_config, pcib_read_config), 76bb0d0a8eSMike Smith DEVMETHOD(pcib_write_config, pcib_write_config), 77bb0d0a8eSMike Smith DEVMETHOD(pcib_route_interrupt, pcib_route_interrupt), 78bb0d0a8eSMike Smith 79bb0d0a8eSMike Smith { 0, 0 } 80bb0d0a8eSMike Smith }; 81bb0d0a8eSMike Smith 82bb0d0a8eSMike Smith static driver_t pcib_driver = { 83bb0d0a8eSMike Smith "pcib", 84bb0d0a8eSMike Smith pcib_methods, 85bb0d0a8eSMike Smith sizeof(struct pcib_softc), 86bb0d0a8eSMike Smith }; 87bb0d0a8eSMike Smith 886f0d5884SJohn Baldwin devclass_t pcib_devclass; 89bb0d0a8eSMike Smith 90bb0d0a8eSMike Smith DRIVER_MODULE(pcib, pci, pcib_driver, pcib_devclass, 0, 0); 91bb0d0a8eSMike Smith 92bb0d0a8eSMike Smith /* 931c54ff33SMatthew N. Dodd * sysctl and tunable vars 941c54ff33SMatthew N. Dodd */ 951c54ff33SMatthew N. Dodd static int pci_allow_unsupported_io_range = 0; 961c54ff33SMatthew N. Dodd TUNABLE_INT("hw.pci.allow_unsupported_io_range", 971c54ff33SMatthew N. Dodd (int *)&pci_allow_unsupported_io_range); 981c54ff33SMatthew N. Dodd SYSCTL_DECL(_hw_pci); 991c54ff33SMatthew N. Dodd SYSCTL_INT(_hw_pci, OID_AUTO, allow_unsupported_io_range, CTLFLAG_RD, 1001c54ff33SMatthew N. Dodd &pci_allow_unsupported_io_range, 0, 1011c54ff33SMatthew N. Dodd "Allows the PCI Bridge to pass through an unsupported memory range " 1021c54ff33SMatthew N. Dodd "assigned by the BIOS."); 1031c54ff33SMatthew N. Dodd 1041c54ff33SMatthew N. Dodd /* 105bb0d0a8eSMike Smith * Generic device interface 106bb0d0a8eSMike Smith */ 107bb0d0a8eSMike Smith static int 108bb0d0a8eSMike Smith pcib_probe(device_t dev) 109bb0d0a8eSMike Smith { 110bb0d0a8eSMike Smith if ((pci_get_class(dev) == PCIC_BRIDGE) && 111bb0d0a8eSMike Smith (pci_get_subclass(dev) == PCIS_BRIDGE_PCI)) { 112bb0d0a8eSMike Smith device_set_desc(dev, "PCI-PCI bridge"); 113bb0d0a8eSMike Smith return(-10000); 114bb0d0a8eSMike Smith } 115bb0d0a8eSMike Smith return(ENXIO); 116bb0d0a8eSMike Smith } 117bb0d0a8eSMike Smith 1186f0d5884SJohn Baldwin void 1196f0d5884SJohn Baldwin pcib_attach_common(device_t dev) 120bb0d0a8eSMike Smith { 121bb0d0a8eSMike Smith struct pcib_softc *sc; 1224fa59183SMike Smith u_int8_t iolow; 123bb0d0a8eSMike Smith 124bb0d0a8eSMike Smith sc = device_get_softc(dev); 125bb0d0a8eSMike Smith sc->dev = dev; 126bb0d0a8eSMike Smith 1274fa59183SMike Smith /* 1284fa59183SMike Smith * Get current bridge configuration. 1294fa59183SMike Smith */ 1308983cfbfSMike Smith sc->command = pci_read_config(dev, PCIR_COMMAND, 1); 1314fa59183SMike Smith sc->secbus = pci_read_config(dev, PCIR_SECBUS_1, 1); 1324fa59183SMike Smith sc->subbus = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1334fa59183SMike Smith sc->secstat = pci_read_config(dev, PCIR_SECSTAT_1, 2); 1344fa59183SMike Smith sc->bridgectl = pci_read_config(dev, PCIR_BRIDGECTL_1, 2); 1354fa59183SMike Smith sc->seclat = pci_read_config(dev, PCIR_SECLAT_1, 1); 1364fa59183SMike Smith 1374fa59183SMike Smith /* 1384fa59183SMike Smith * Determine current I/O decode. 1394fa59183SMike Smith */ 1408983cfbfSMike Smith if (sc->command & PCIM_CMD_PORTEN) { 1414fa59183SMike Smith iolow = pci_read_config(dev, PCIR_IOBASEL_1, 1); 1424fa59183SMike Smith if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 1434fa59183SMike Smith sc->iobase = PCI_PPBIOBASE(pci_read_config(dev, PCIR_IOBASEH_1, 2), 1444fa59183SMike Smith pci_read_config(dev, PCIR_IOBASEL_1, 1)); 1454fa59183SMike Smith } else { 1464fa59183SMike Smith sc->iobase = PCI_PPBIOBASE(0, pci_read_config(dev, PCIR_IOBASEL_1, 1)); 1474fa59183SMike Smith } 1484fa59183SMike Smith 1494fa59183SMike Smith iolow = pci_read_config(dev, PCIR_IOLIMITL_1, 1); 1504fa59183SMike Smith if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 1514fa59183SMike Smith sc->iolimit = PCI_PPBIOLIMIT(pci_read_config(dev, PCIR_IOLIMITH_1, 2), 1524fa59183SMike Smith pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 1534fa59183SMike Smith } else { 1544fa59183SMike Smith sc->iolimit = PCI_PPBIOLIMIT(0, pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 1554fa59183SMike Smith } 1568983cfbfSMike Smith } 1574fa59183SMike Smith 1584fa59183SMike Smith /* 1594fa59183SMike Smith * Determine current memory decode. 1604fa59183SMike Smith */ 1618983cfbfSMike Smith if (sc->command & PCIM_CMD_MEMEN) { 1624fa59183SMike Smith sc->membase = PCI_PPBMEMBASE(0, pci_read_config(dev, PCIR_MEMBASE_1, 2)); 1634fa59183SMike Smith sc->memlimit = PCI_PPBMEMLIMIT(0, pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 1644fa59183SMike Smith sc->pmembase = PCI_PPBMEMBASE((pci_addr_t)pci_read_config(dev, PCIR_PMBASEH_1, 4), 1654fa59183SMike Smith pci_read_config(dev, PCIR_PMBASEL_1, 2)); 1664fa59183SMike Smith sc->pmemlimit = PCI_PPBMEMLIMIT((pci_addr_t)pci_read_config(dev, PCIR_PMLIMITH_1, 4), 1674fa59183SMike Smith pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 1688983cfbfSMike Smith } 1694fa59183SMike Smith 1704fa59183SMike Smith /* 1714fa59183SMike Smith * Quirk handling. 1724fa59183SMike Smith */ 1734fa59183SMike Smith switch (pci_get_devid(dev)) { 1744fa59183SMike Smith case 0x12258086: /* Intel 82454KX/GX (Orion) */ 1754fa59183SMike Smith { 1764fa59183SMike Smith u_int8_t supbus; 1774fa59183SMike Smith 1784fa59183SMike Smith supbus = pci_read_config(dev, 0x41, 1); 1794fa59183SMike Smith if (supbus != 0xff) { 1804fa59183SMike Smith sc->secbus = supbus + 1; 1814fa59183SMike Smith sc->subbus = supbus + 1; 1824fa59183SMike Smith } 1834fa59183SMike Smith } 1844fa59183SMike Smith break; 1854fa59183SMike Smith } 1864fa59183SMike Smith 187bb0d0a8eSMike Smith if (bootverbose) { 188bb0d0a8eSMike Smith device_printf(dev, " secondary bus %d\n", sc->secbus); 189bb0d0a8eSMike Smith device_printf(dev, " subordinate bus %d\n", sc->subbus); 190bb0d0a8eSMike Smith device_printf(dev, " I/O decode 0x%x-0x%x\n", sc->iobase, sc->iolimit); 191bb0d0a8eSMike Smith device_printf(dev, " memory decode 0x%x-0x%x\n", sc->membase, sc->memlimit); 192bb0d0a8eSMike Smith device_printf(dev, " prefetched decode 0x%x-0x%x\n", sc->pmembase, sc->pmemlimit); 193bb0d0a8eSMike Smith } 194bb0d0a8eSMike Smith 195bb0d0a8eSMike Smith /* 196bb0d0a8eSMike Smith * XXX If the secondary bus number is zero, we should assign a bus number 197bb0d0a8eSMike Smith * since the BIOS hasn't, then initialise the bridge. 198bb0d0a8eSMike Smith */ 199bb0d0a8eSMike Smith 200bb0d0a8eSMike Smith /* 201bb0d0a8eSMike Smith * XXX If the subordinate bus number is less than the secondary bus number, 202bb0d0a8eSMike Smith * we should pick a better value. One sensible alternative would be to 203bb0d0a8eSMike Smith * pick 255; the only tradeoff here is that configuration transactions 204bb0d0a8eSMike Smith * would be more widely routed than absolutely necessary. 205bb0d0a8eSMike Smith */ 2066f0d5884SJohn Baldwin } 207bb0d0a8eSMike Smith 20838906aedSJohn Baldwin int 2096f0d5884SJohn Baldwin pcib_attach(device_t dev) 2106f0d5884SJohn Baldwin { 2116f0d5884SJohn Baldwin struct pcib_softc *sc; 2126f0d5884SJohn Baldwin device_t child; 2136f0d5884SJohn Baldwin 2146f0d5884SJohn Baldwin pcib_attach_common(dev); 2156f0d5884SJohn Baldwin sc = device_get_softc(dev); 216bb0d0a8eSMike Smith if (sc->secbus != 0) { 217cea0a895SJohn Baldwin child = device_add_child(dev, "pci", sc->secbus); 218bb0d0a8eSMike Smith if (child != NULL) 219bb0d0a8eSMike Smith return(bus_generic_attach(dev)); 220bb0d0a8eSMike Smith } 221bb0d0a8eSMike Smith 222bb0d0a8eSMike Smith /* no secondary bus; we should have fixed this */ 223bb0d0a8eSMike Smith return(0); 224bb0d0a8eSMike Smith } 225bb0d0a8eSMike Smith 2266f0d5884SJohn Baldwin int 227bb0d0a8eSMike Smith pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 228bb0d0a8eSMike Smith { 229bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 230bb0d0a8eSMike Smith 231bb0d0a8eSMike Smith switch (which) { 232bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 233bb0d0a8eSMike Smith *result = sc->secbus; 234bb0d0a8eSMike Smith return(0); 235bb0d0a8eSMike Smith } 236bb0d0a8eSMike Smith return(ENOENT); 237bb0d0a8eSMike Smith } 238bb0d0a8eSMike Smith 2396f0d5884SJohn Baldwin int 240bb0d0a8eSMike Smith pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 241bb0d0a8eSMike Smith { 242bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 243bb0d0a8eSMike Smith 244bb0d0a8eSMike Smith switch (which) { 245bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 246bb0d0a8eSMike Smith sc->secbus = value; 247bb0d0a8eSMike Smith break; 248bb0d0a8eSMike Smith } 249bb0d0a8eSMike Smith return(ENOENT); 250bb0d0a8eSMike Smith } 251bb0d0a8eSMike Smith 252bb0d0a8eSMike Smith /* 253d0036d6eSWarner Losh * Is this a decoded ISA I/O port address? Note, we need to do the mask that 254d0036d6eSWarner Losh * we do below because of the ISA alias addresses. I'm not 100% sure that 255d0036d6eSWarner Losh * this is correct. 256d0036d6eSWarner Losh */ 257d0036d6eSWarner Losh static int 258d0036d6eSWarner Losh pcib_is_isa_io(u_long start) 259d0036d6eSWarner Losh { 26012b8c86eSWarner Losh if ((start & 0xfffUL) > 0x3ffUL || start == 0) 261d0036d6eSWarner Losh return (0); 262d0036d6eSWarner Losh return (1); 263d0036d6eSWarner Losh } 264d0036d6eSWarner Losh 265d0036d6eSWarner Losh /* 266d0036d6eSWarner Losh * Is this a decoded ISA memory address? 267d0036d6eSWarner Losh */ 268d0036d6eSWarner Losh static int 269d0036d6eSWarner Losh pcib_is_isa_mem(u_long start) 270d0036d6eSWarner Losh { 27112b8c86eSWarner Losh if (start > 0xfffffUL || start == 0) 272d0036d6eSWarner Losh return (0); 273d0036d6eSWarner Losh return (1); 274d0036d6eSWarner Losh } 275d0036d6eSWarner Losh 276d0036d6eSWarner Losh /* 277bb0d0a8eSMike Smith * We have to trap resource allocation requests and ensure that the bridge 278bb0d0a8eSMike Smith * is set up to, or capable of handling them. 279bb0d0a8eSMike Smith */ 2806f0d5884SJohn Baldwin struct resource * 281bb0d0a8eSMike Smith pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 282bb0d0a8eSMike Smith u_long start, u_long end, u_long count, u_int flags) 283bb0d0a8eSMike Smith { 284bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 285bb0d0a8eSMike Smith 286bb0d0a8eSMike Smith /* 287bb0d0a8eSMike Smith * If this is a "default" allocation against this rid, we can't work 288bb0d0a8eSMike Smith * out where it's coming from (we should actually never see these) so we 289bb0d0a8eSMike Smith * just have to punt. 290bb0d0a8eSMike Smith */ 291bb0d0a8eSMike Smith if ((start == 0) && (end == ~0)) { 292bb0d0a8eSMike Smith device_printf(dev, "can't decode default resource id %d for %s%d, bypassing\n", 293bb0d0a8eSMike Smith *rid, device_get_name(child), device_get_unit(child)); 294bb0d0a8eSMike Smith } else { 295bb0d0a8eSMike Smith /* 296bb0d0a8eSMike Smith * Fail the allocation for this range if it's not supported. 297bb0d0a8eSMike Smith * 298bb0d0a8eSMike Smith * XXX we should probably just fix up the bridge decode and soldier on. 299bb0d0a8eSMike Smith */ 300bb0d0a8eSMike Smith switch (type) { 301bb0d0a8eSMike Smith case SYS_RES_IOPORT: 30212b8c86eSWarner Losh if (!pcib_is_isa_io(start)) { 3031c54ff33SMatthew N. Dodd if (!pci_allow_unsupported_io_range) { 30412b8c86eSWarner Losh if (start < sc->iobase) 30512b8c86eSWarner Losh start = sc->iobase; 30612b8c86eSWarner Losh if (end > sc->iolimit) 30712b8c86eSWarner Losh end = sc->iolimit; 30812b8c86eSWarner Losh if (end < start) 30912b8c86eSWarner Losh start = 0; 3101c54ff33SMatthew N. Dodd } else { 3116e47a4f6SPoul-Henning Kamp if (start < sc->iobase) 3121c54ff33SMatthew N. Dodd printf("start (%lx) < sc->iobase (%x)\n", start, 3131c54ff33SMatthew N. Dodd sc->iobase); 3146e47a4f6SPoul-Henning Kamp if (end > sc->iolimit) 3151c54ff33SMatthew N. Dodd printf("end (%lx) > sc->iolimit (%x)\n", 3161c54ff33SMatthew N. Dodd end, sc->iolimit); 3176e47a4f6SPoul-Henning Kamp if (end < start) 3181efefb2dSWarner Losh printf("end (%lx) < start (%lx)\n", end, start); 3191c54ff33SMatthew N. Dodd } 32012b8c86eSWarner Losh } 321d0036d6eSWarner Losh if (!pcib_is_isa_io(start) && 322d0036d6eSWarner Losh ((start < sc->iobase) || (end > sc->iolimit))) { 323bb0d0a8eSMike Smith device_printf(dev, "device %s%d requested unsupported I/O range 0x%lx-0x%lx" 324bb0d0a8eSMike Smith " (decoding 0x%x-0x%x)\n", 325bb0d0a8eSMike Smith device_get_name(child), device_get_unit(child), start, end, 326bb0d0a8eSMike Smith sc->iobase, sc->iolimit); 327bb0d0a8eSMike Smith return (NULL); 328bb0d0a8eSMike Smith } 3294fa59183SMike Smith if (bootverbose) 3304fa59183SMike Smith device_printf(sc->dev, "device %s%d requested decoded I/O range 0x%lx-0x%lx\n", 3314fa59183SMike Smith device_get_name(child), device_get_unit(child), start, end); 332bb0d0a8eSMike Smith break; 333bb0d0a8eSMike Smith 334bb0d0a8eSMike Smith /* 335bb0d0a8eSMike Smith * XXX will have to decide whether the device making the request is asking 336bb0d0a8eSMike Smith * for prefetchable memory or not. If it's coming from another bridge 337bb0d0a8eSMike Smith * down the line, do we assume not, or ask the bridge to pass in another 338bb0d0a8eSMike Smith * flag as the request bubbles up? 339bb0d0a8eSMike Smith */ 340bb0d0a8eSMike Smith case SYS_RES_MEMORY: 34112b8c86eSWarner Losh if (!pcib_is_isa_mem(start)) { 3421c54ff33SMatthew N. Dodd if (!pci_allow_unsupported_io_range) { 3438961964dSWarner Losh if (start < sc->membase && end >= sc->membase) 34412b8c86eSWarner Losh start = sc->membase; 34512b8c86eSWarner Losh if (end > sc->memlimit) 34612b8c86eSWarner Losh end = sc->memlimit; 34712b8c86eSWarner Losh if (end < start) 34812b8c86eSWarner Losh start = 0; 3491c54ff33SMatthew N. Dodd } else { 3506e47a4f6SPoul-Henning Kamp if (start < sc->membase && end > sc->membase) 3511c54ff33SMatthew N. Dodd printf("start (%lx) < sc->membase (%x)\n", 3521c54ff33SMatthew N. Dodd start, sc->membase); 3536e47a4f6SPoul-Henning Kamp if (end > sc->memlimit) 3541c54ff33SMatthew N. Dodd printf("end (%lx) > sc->memlimit (%x)\n", 3551c54ff33SMatthew N. Dodd end, sc->memlimit); 3566e47a4f6SPoul-Henning Kamp if (end < start) 3571efefb2dSWarner Losh printf("end (%lx) < start (%lx)\n", end, start); 3581c54ff33SMatthew N. Dodd } 35912b8c86eSWarner Losh } 360d0036d6eSWarner Losh if (!pcib_is_isa_mem(start) && 361d0036d6eSWarner Losh (((start < sc->membase) || (end > sc->memlimit)) && 362d0036d6eSWarner Losh ((start < sc->pmembase) || (end > sc->pmemlimit)))) { 36334428485SWarner Losh if (bootverbose) 36434428485SWarner Losh device_printf(dev, 36534428485SWarner Losh "device %s%d requested unsupported memory range " 36634428485SWarner Losh "0x%lx-0x%lx (decoding 0x%x-0x%x, 0x%x-0x%x)\n", 36734428485SWarner Losh device_get_name(child), device_get_unit(child), start, 36834428485SWarner Losh end, sc->membase, sc->memlimit, sc->pmembase, 36934428485SWarner Losh sc->pmemlimit); 3701c54ff33SMatthew N. Dodd if (!pci_allow_unsupported_io_range) 371bb0d0a8eSMike Smith return (NULL); 372bb0d0a8eSMike Smith } 3734fa59183SMike Smith if (bootverbose) 3744fa59183SMike Smith device_printf(sc->dev, "device %s%d requested decoded memory range 0x%lx-0x%lx\n", 3754fa59183SMike Smith device_get_name(child), device_get_unit(child), start, end); 3764fa59183SMike Smith break; 3774fa59183SMike Smith 378bb0d0a8eSMike Smith default: 3794fa59183SMike Smith break; 380bb0d0a8eSMike Smith } 381bb0d0a8eSMike Smith } 3824fa59183SMike Smith 383bb0d0a8eSMike Smith /* 384bb0d0a8eSMike Smith * Bridge is OK decoding this resource, so pass it up. 385bb0d0a8eSMike Smith */ 386bb0d0a8eSMike Smith return(bus_generic_alloc_resource(dev, child, type, rid, start, end, count, flags)); 387bb0d0a8eSMike Smith } 388bb0d0a8eSMike Smith 389bb0d0a8eSMike Smith /* 390bb0d0a8eSMike Smith * PCIB interface. 391bb0d0a8eSMike Smith */ 3926f0d5884SJohn Baldwin int 393bb0d0a8eSMike Smith pcib_maxslots(device_t dev) 394bb0d0a8eSMike Smith { 3954fa59183SMike Smith return(PCI_SLOTMAX); 396bb0d0a8eSMike Smith } 397bb0d0a8eSMike Smith 398bb0d0a8eSMike Smith /* 399bb0d0a8eSMike Smith * Since we are a child of a PCI bus, its parent must support the pcib interface. 400bb0d0a8eSMike Smith */ 4016f0d5884SJohn Baldwin u_int32_t 402bb0d0a8eSMike Smith pcib_read_config(device_t dev, int b, int s, int f, int reg, int width) 403bb0d0a8eSMike Smith { 404bb0d0a8eSMike Smith return(PCIB_READ_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, reg, width)); 405bb0d0a8eSMike Smith } 406bb0d0a8eSMike Smith 4076f0d5884SJohn Baldwin void 408bb0d0a8eSMike Smith pcib_write_config(device_t dev, int b, int s, int f, int reg, u_int32_t val, int width) 409bb0d0a8eSMike Smith { 410bb0d0a8eSMike Smith PCIB_WRITE_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, reg, val, width); 411bb0d0a8eSMike Smith } 412bb0d0a8eSMike Smith 413bb0d0a8eSMike Smith /* 414bb0d0a8eSMike Smith * Route an interrupt across a PCI bridge. 415bb0d0a8eSMike Smith */ 416bb0d0a8eSMike Smith static int 417bb0d0a8eSMike Smith pcib_route_interrupt(device_t pcib, device_t dev, int pin) 418bb0d0a8eSMike Smith { 419bb0d0a8eSMike Smith device_t bus; 420bb0d0a8eSMike Smith int parent_intpin; 421bb0d0a8eSMike Smith int intnum; 422bb0d0a8eSMike Smith 423bb0d0a8eSMike Smith /* 424bb0d0a8eSMike Smith * 425bb0d0a8eSMike Smith * The PCI standard defines a swizzle of the child-side device/intpin to 426bb0d0a8eSMike Smith * the parent-side intpin as follows. 427bb0d0a8eSMike Smith * 428bb0d0a8eSMike Smith * device = device on child bus 429bb0d0a8eSMike Smith * child_intpin = intpin on child bus slot (0-3) 430bb0d0a8eSMike Smith * parent_intpin = intpin on parent bus slot (0-3) 431bb0d0a8eSMike Smith * 432bb0d0a8eSMike Smith * parent_intpin = (device + child_intpin) % 4 433bb0d0a8eSMike Smith */ 434bb0d0a8eSMike Smith parent_intpin = (pci_get_slot(pcib) + (pin - 1)) % 4; 435bb0d0a8eSMike Smith 436bb0d0a8eSMike Smith /* 437bb0d0a8eSMike Smith * Our parent is a PCI bus. Its parent must export the pcib interface 438bb0d0a8eSMike Smith * which includes the ability to route interrupts. 439bb0d0a8eSMike Smith */ 440bb0d0a8eSMike Smith bus = device_get_parent(pcib); 441bb0d0a8eSMike Smith intnum = PCIB_ROUTE_INTERRUPT(device_get_parent(bus), pcib, parent_intpin + 1); 4428046c4b9SMike Smith if (PCI_INTERRUPT_VALID(intnum)) { 443c6a121abSJohn Baldwin device_printf(pcib, "slot %d INT%c is routed to irq %d\n", 444c6a121abSJohn Baldwin pci_get_slot(dev), 'A' + pin - 1, intnum); 4458046c4b9SMike Smith } 446bb0d0a8eSMike Smith return(intnum); 447bb0d0a8eSMike Smith } 448b173edafSJohn Baldwin 449b173edafSJohn Baldwin /* 450b173edafSJohn Baldwin * Try to read the bus number of a host-PCI bridge using appropriate config 451b173edafSJohn Baldwin * registers. 452b173edafSJohn Baldwin */ 453b173edafSJohn Baldwin int 454b173edafSJohn Baldwin host_pcib_get_busno(pci_read_config_fn read_config, int bus, int slot, int func, 455b173edafSJohn Baldwin u_int8_t *busnum) 456b173edafSJohn Baldwin { 457b173edafSJohn Baldwin u_int32_t id; 458b173edafSJohn Baldwin 459b173edafSJohn Baldwin id = read_config(bus, slot, func, PCIR_DEVVENDOR, 4); 460b173edafSJohn Baldwin if (id == 0xffff) 461b173edafSJohn Baldwin return (0); 462b173edafSJohn Baldwin 463b173edafSJohn Baldwin switch (id) { 464b173edafSJohn Baldwin case 0x12258086: 465b173edafSJohn Baldwin /* Intel 824?? */ 466b173edafSJohn Baldwin /* XXX This is a guess */ 467b173edafSJohn Baldwin /* *busnum = read_config(bus, slot, func, 0x41, 1); */ 468b173edafSJohn Baldwin *busnum = bus; 469b173edafSJohn Baldwin break; 470b173edafSJohn Baldwin case 0x84c48086: 471b173edafSJohn Baldwin /* Intel 82454KX/GX (Orion) */ 472b173edafSJohn Baldwin *busnum = read_config(bus, slot, func, 0x4a, 1); 473b173edafSJohn Baldwin break; 474b173edafSJohn Baldwin case 0x84ca8086: 475b173edafSJohn Baldwin /* 476b173edafSJohn Baldwin * For the 450nx chipset, there is a whole bundle of 477b173edafSJohn Baldwin * things pretending to be host bridges. The MIOC will 478b173edafSJohn Baldwin * be seen first and isn't really a pci bridge (the 479b173edafSJohn Baldwin * actual busses are attached to the PXB's). We need to 480b173edafSJohn Baldwin * read the registers of the MIOC to figure out the 481b173edafSJohn Baldwin * bus numbers for the PXB channels. 482b173edafSJohn Baldwin * 483b173edafSJohn Baldwin * Since the MIOC doesn't have a pci bus attached, we 484b173edafSJohn Baldwin * pretend it wasn't there. 485b173edafSJohn Baldwin */ 486b173edafSJohn Baldwin return (0); 487b173edafSJohn Baldwin case 0x84cb8086: 488b173edafSJohn Baldwin switch (slot) { 489b173edafSJohn Baldwin case 0x12: 490b173edafSJohn Baldwin /* Intel 82454NX PXB#0, Bus#A */ 491b173edafSJohn Baldwin *busnum = read_config(bus, 0, func, 0xd0, 1); 492b173edafSJohn Baldwin break; 493b173edafSJohn Baldwin case 0x13: 494b173edafSJohn Baldwin /* Intel 82454NX PXB#0, Bus#B */ 495b173edafSJohn Baldwin *busnum = read_config(bus, 0, func, 0xd1, 1) + 1; 496b173edafSJohn Baldwin break; 497b173edafSJohn Baldwin case 0x14: 498b173edafSJohn Baldwin /* Intel 82454NX PXB#1, Bus#A */ 499b173edafSJohn Baldwin *busnum = read_config(bus, 0, func, 0xd3, 1); 500b173edafSJohn Baldwin break; 501b173edafSJohn Baldwin case 0x15: 502b173edafSJohn Baldwin /* Intel 82454NX PXB#1, Bus#B */ 503b173edafSJohn Baldwin *busnum = read_config(bus, 0, func, 0xd4, 1) + 1; 504b173edafSJohn Baldwin break; 505b173edafSJohn Baldwin } 506b173edafSJohn Baldwin break; 507b173edafSJohn Baldwin 508b173edafSJohn Baldwin /* ServerWorks -- vendor 0x1166 */ 509b173edafSJohn Baldwin case 0x00051166: 510b173edafSJohn Baldwin case 0x00061166: 511b173edafSJohn Baldwin case 0x00081166: 512b173edafSJohn Baldwin case 0x00091166: 513b173edafSJohn Baldwin case 0x00101166: 514b173edafSJohn Baldwin case 0x00111166: 515b173edafSJohn Baldwin case 0x00171166: 516b173edafSJohn Baldwin case 0x01011166: 517b173edafSJohn Baldwin case 0x010f1014: 518b173edafSJohn Baldwin case 0x02011166: 519b173edafSJohn Baldwin case 0x03021014: 520b173edafSJohn Baldwin *busnum = read_config(bus, slot, func, 0x44, 1); 521b173edafSJohn Baldwin break; 522b173edafSJohn Baldwin default: 523b173edafSJohn Baldwin /* Don't know how to read bus number. */ 524b173edafSJohn Baldwin return 0; 525b173edafSJohn Baldwin } 526b173edafSJohn Baldwin 527b173edafSJohn Baldwin return 1; 528b173edafSJohn Baldwin } 529