1bb0d0a8eSMike Smith /*- 2bb0d0a8eSMike Smith * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier 3bb0d0a8eSMike Smith * Copyright (c) 2000 Michael Smith <msmith@freebsd.org> 4bb0d0a8eSMike Smith * Copyright (c) 2000 BSDi 5bb0d0a8eSMike Smith * All rights reserved. 6bb0d0a8eSMike Smith * 7bb0d0a8eSMike Smith * Redistribution and use in source and binary forms, with or without 8bb0d0a8eSMike Smith * modification, are permitted provided that the following conditions 9bb0d0a8eSMike Smith * are met: 10bb0d0a8eSMike Smith * 1. Redistributions of source code must retain the above copyright 11bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer. 12bb0d0a8eSMike Smith * 2. Redistributions in binary form must reproduce the above copyright 13bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer in the 14bb0d0a8eSMike Smith * documentation and/or other materials provided with the distribution. 15bb0d0a8eSMike Smith * 3. The name of the author may not be used to endorse or promote products 16bb0d0a8eSMike Smith * derived from this software without specific prior written permission. 17bb0d0a8eSMike Smith * 18bb0d0a8eSMike Smith * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19bb0d0a8eSMike Smith * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20bb0d0a8eSMike Smith * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21bb0d0a8eSMike Smith * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22bb0d0a8eSMike Smith * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23bb0d0a8eSMike Smith * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24bb0d0a8eSMike Smith * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25bb0d0a8eSMike Smith * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26bb0d0a8eSMike Smith * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27bb0d0a8eSMike Smith * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28bb0d0a8eSMike Smith * SUCH DAMAGE. 29bb0d0a8eSMike Smith */ 30bb0d0a8eSMike Smith 31aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 32aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 33aad970f1SDavid E. O'Brien 34bb0d0a8eSMike Smith /* 35bb0d0a8eSMike Smith * PCI:PCI bridge support. 36bb0d0a8eSMike Smith */ 37bb0d0a8eSMike Smith 3882cb5c3bSJohn Baldwin #include "opt_pci.h" 3982cb5c3bSJohn Baldwin 40bb0d0a8eSMike Smith #include <sys/param.h> 41bb0d0a8eSMike Smith #include <sys/bus.h> 4283c41143SJohn Baldwin #include <sys/kernel.h> 4383c41143SJohn Baldwin #include <sys/malloc.h> 4483c41143SJohn Baldwin #include <sys/module.h> 45a8b354a8SWarner Losh #include <sys/rman.h> 461c54ff33SMatthew N. Dodd #include <sys/sysctl.h> 4783c41143SJohn Baldwin #include <sys/systm.h> 4882cb5c3bSJohn Baldwin #include <sys/taskqueue.h> 49bb0d0a8eSMike Smith 5038d8c994SWarner Losh #include <dev/pci/pcivar.h> 5138d8c994SWarner Losh #include <dev/pci/pcireg.h> 5262508c53SJohn Baldwin #include <dev/pci/pci_private.h> 5338d8c994SWarner Losh #include <dev/pci/pcib_private.h> 54bb0d0a8eSMike Smith 55bb0d0a8eSMike Smith #include "pcib_if.h" 56bb0d0a8eSMike Smith 57bb0d0a8eSMike Smith static int pcib_probe(device_t dev); 58e36af292SJung-uk Kim static int pcib_suspend(device_t dev); 59e36af292SJung-uk Kim static int pcib_resume(device_t dev); 6062508c53SJohn Baldwin static int pcib_power_for_sleep(device_t pcib, device_t dev, 6162508c53SJohn Baldwin int *pstate); 62d7be980dSAndrew Turner static int pcib_ari_get_id(device_t pcib, device_t dev, 63d7be980dSAndrew Turner enum pci_id_type type, uintptr_t *id); 6455d3ea17SRyan Stone static uint32_t pcib_read_config(device_t dev, u_int b, u_int s, 6555d3ea17SRyan Stone u_int f, u_int reg, int width); 6655d3ea17SRyan Stone static void pcib_write_config(device_t dev, u_int b, u_int s, 6755d3ea17SRyan Stone u_int f, u_int reg, uint32_t val, int width); 6855d3ea17SRyan Stone static int pcib_ari_maxslots(device_t dev); 6955d3ea17SRyan Stone static int pcib_ari_maxfuncs(device_t dev); 7055d3ea17SRyan Stone static int pcib_try_enable_ari(device_t pcib, device_t dev); 712397d2d8SRyan Stone static int pcib_ari_enabled(device_t pcib); 722397d2d8SRyan Stone static void pcib_ari_decode_rid(device_t pcib, uint16_t rid, 732397d2d8SRyan Stone int *bus, int *slot, int *func); 7482cb5c3bSJohn Baldwin #ifdef PCI_HP 7582cb5c3bSJohn Baldwin static void pcib_pcie_ab_timeout(void *arg); 7682cb5c3bSJohn Baldwin static void pcib_pcie_cc_timeout(void *arg); 7782cb5c3bSJohn Baldwin static void pcib_pcie_dll_timeout(void *arg); 7882cb5c3bSJohn Baldwin #endif 794cb67729SWarner Losh static int pcib_request_feature(device_t pcib, device_t dev, 804cb67729SWarner Losh enum pci_feature feature); 81bb0d0a8eSMike Smith 82bb0d0a8eSMike Smith static device_method_t pcib_methods[] = { 83bb0d0a8eSMike Smith /* Device interface */ 84bb0d0a8eSMike Smith DEVMETHOD(device_probe, pcib_probe), 85bb0d0a8eSMike Smith DEVMETHOD(device_attach, pcib_attach), 866f33eaa5SJohn Baldwin DEVMETHOD(device_detach, pcib_detach), 87bb0d0a8eSMike Smith DEVMETHOD(device_shutdown, bus_generic_shutdown), 88e36af292SJung-uk Kim DEVMETHOD(device_suspend, pcib_suspend), 89e36af292SJung-uk Kim DEVMETHOD(device_resume, pcib_resume), 90bb0d0a8eSMike Smith 91bb0d0a8eSMike Smith /* Bus interface */ 9282cb5c3bSJohn Baldwin DEVMETHOD(bus_child_present, pcib_child_present), 93bb0d0a8eSMike Smith DEVMETHOD(bus_read_ivar, pcib_read_ivar), 94bb0d0a8eSMike Smith DEVMETHOD(bus_write_ivar, pcib_write_ivar), 95bb0d0a8eSMike Smith DEVMETHOD(bus_alloc_resource, pcib_alloc_resource), 9683c41143SJohn Baldwin #ifdef NEW_PCIB 9783c41143SJohn Baldwin DEVMETHOD(bus_adjust_resource, pcib_adjust_resource), 9883c41143SJohn Baldwin DEVMETHOD(bus_release_resource, pcib_release_resource), 9983c41143SJohn Baldwin #else 100d2c9344fSJohn Baldwin DEVMETHOD(bus_adjust_resource, bus_generic_adjust_resource), 101bb0d0a8eSMike Smith DEVMETHOD(bus_release_resource, bus_generic_release_resource), 10283c41143SJohn Baldwin #endif 103bb0d0a8eSMike Smith DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 104bb0d0a8eSMike Smith DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 105bb0d0a8eSMike Smith DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 106bb0d0a8eSMike Smith DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 107bb0d0a8eSMike Smith 108bb0d0a8eSMike Smith /* pcib interface */ 10955d3ea17SRyan Stone DEVMETHOD(pcib_maxslots, pcib_ari_maxslots), 11055d3ea17SRyan Stone DEVMETHOD(pcib_maxfuncs, pcib_ari_maxfuncs), 111bb0d0a8eSMike Smith DEVMETHOD(pcib_read_config, pcib_read_config), 112bb0d0a8eSMike Smith DEVMETHOD(pcib_write_config, pcib_write_config), 113bb0d0a8eSMike Smith DEVMETHOD(pcib_route_interrupt, pcib_route_interrupt), 1149bf4c9c1SJohn Baldwin DEVMETHOD(pcib_alloc_msi, pcib_alloc_msi), 1159bf4c9c1SJohn Baldwin DEVMETHOD(pcib_release_msi, pcib_release_msi), 1169bf4c9c1SJohn Baldwin DEVMETHOD(pcib_alloc_msix, pcib_alloc_msix), 1179bf4c9c1SJohn Baldwin DEVMETHOD(pcib_release_msix, pcib_release_msix), 118e706f7f0SJohn Baldwin DEVMETHOD(pcib_map_msi, pcib_map_msi), 11962508c53SJohn Baldwin DEVMETHOD(pcib_power_for_sleep, pcib_power_for_sleep), 120d7be980dSAndrew Turner DEVMETHOD(pcib_get_id, pcib_ari_get_id), 12155d3ea17SRyan Stone DEVMETHOD(pcib_try_enable_ari, pcib_try_enable_ari), 1222397d2d8SRyan Stone DEVMETHOD(pcib_ari_enabled, pcib_ari_enabled), 1232397d2d8SRyan Stone DEVMETHOD(pcib_decode_rid, pcib_ari_decode_rid), 1244cb67729SWarner Losh DEVMETHOD(pcib_request_feature, pcib_request_feature), 125bb0d0a8eSMike Smith 1264b7ec270SMarius Strobl DEVMETHOD_END 127bb0d0a8eSMike Smith }; 128bb0d0a8eSMike Smith 12904dda605SJohn Baldwin static devclass_t pcib_devclass; 130bb0d0a8eSMike Smith 13104dda605SJohn Baldwin DEFINE_CLASS_0(pcib, pcib_driver, pcib_methods, sizeof(struct pcib_softc)); 13268e9cbd3SMarius Strobl DRIVER_MODULE(pcib, pci, pcib_driver, pcib_devclass, NULL, NULL); 133bb0d0a8eSMike Smith 1346ca2d094SBjoern A. Zeeb #if defined(NEW_PCIB) || defined(PCI_HP) 1350070c94bSJohn Baldwin SYSCTL_DECL(_hw_pci); 1366ca2d094SBjoern A. Zeeb #endif 1370070c94bSJohn Baldwin 1386ca2d094SBjoern A. Zeeb #ifdef NEW_PCIB 1390070c94bSJohn Baldwin static int pci_clear_pcib; 1400070c94bSJohn Baldwin SYSCTL_INT(_hw_pci, OID_AUTO, clear_pcib, CTLFLAG_RDTUN, &pci_clear_pcib, 0, 1410070c94bSJohn Baldwin "Clear firmware-assigned resources for PCI-PCI bridge I/O windows."); 14283c41143SJohn Baldwin 14383c41143SJohn Baldwin /* 14483c41143SJohn Baldwin * Is a resource from a child device sub-allocated from one of our 14583c41143SJohn Baldwin * resource managers? 14683c41143SJohn Baldwin */ 14783c41143SJohn Baldwin static int 14883c41143SJohn Baldwin pcib_is_resource_managed(struct pcib_softc *sc, int type, struct resource *r) 14983c41143SJohn Baldwin { 15083c41143SJohn Baldwin 15183c41143SJohn Baldwin switch (type) { 1524edef187SJohn Baldwin #ifdef PCI_RES_BUS 1534edef187SJohn Baldwin case PCI_RES_BUS: 1544edef187SJohn Baldwin return (rman_is_region_manager(r, &sc->bus.rman)); 1554edef187SJohn Baldwin #endif 15683c41143SJohn Baldwin case SYS_RES_IOPORT: 15783c41143SJohn Baldwin return (rman_is_region_manager(r, &sc->io.rman)); 15883c41143SJohn Baldwin case SYS_RES_MEMORY: 15983c41143SJohn Baldwin /* Prefetchable resources may live in either memory rman. */ 16083c41143SJohn Baldwin if (rman_get_flags(r) & RF_PREFETCHABLE && 16183c41143SJohn Baldwin rman_is_region_manager(r, &sc->pmem.rman)) 16283c41143SJohn Baldwin return (1); 16383c41143SJohn Baldwin return (rman_is_region_manager(r, &sc->mem.rman)); 16483c41143SJohn Baldwin } 16583c41143SJohn Baldwin return (0); 16683c41143SJohn Baldwin } 16783c41143SJohn Baldwin 16883c41143SJohn Baldwin static int 16983c41143SJohn Baldwin pcib_is_window_open(struct pcib_window *pw) 17083c41143SJohn Baldwin { 17183c41143SJohn Baldwin 17283c41143SJohn Baldwin return (pw->valid && pw->base < pw->limit); 17383c41143SJohn Baldwin } 17483c41143SJohn Baldwin 17583c41143SJohn Baldwin /* 17683c41143SJohn Baldwin * XXX: If RF_ACTIVE did not also imply allocating a bus space tag and 17783c41143SJohn Baldwin * handle for the resource, we could pass RF_ACTIVE up to the PCI bus 17883c41143SJohn Baldwin * when allocating the resource windows and rely on the PCI bus driver 17983c41143SJohn Baldwin * to do this for us. 18083c41143SJohn Baldwin */ 18183c41143SJohn Baldwin static void 18283c41143SJohn Baldwin pcib_activate_window(struct pcib_softc *sc, int type) 18383c41143SJohn Baldwin { 18483c41143SJohn Baldwin 18583c41143SJohn Baldwin PCI_ENABLE_IO(device_get_parent(sc->dev), sc->dev, type); 18683c41143SJohn Baldwin } 18783c41143SJohn Baldwin 18883c41143SJohn Baldwin static void 18983c41143SJohn Baldwin pcib_write_windows(struct pcib_softc *sc, int mask) 19083c41143SJohn Baldwin { 19183c41143SJohn Baldwin device_t dev; 19283c41143SJohn Baldwin uint32_t val; 19383c41143SJohn Baldwin 19483c41143SJohn Baldwin dev = sc->dev; 19583c41143SJohn Baldwin if (sc->io.valid && mask & WIN_IO) { 19683c41143SJohn Baldwin val = pci_read_config(dev, PCIR_IOBASEL_1, 1); 19783c41143SJohn Baldwin if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 19883c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEH_1, 19983c41143SJohn Baldwin sc->io.base >> 16, 2); 20083c41143SJohn Baldwin pci_write_config(dev, PCIR_IOLIMITH_1, 20183c41143SJohn Baldwin sc->io.limit >> 16, 2); 20283c41143SJohn Baldwin } 20383c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, sc->io.base >> 8, 1); 20483c41143SJohn Baldwin pci_write_config(dev, PCIR_IOLIMITL_1, sc->io.limit >> 8, 1); 20583c41143SJohn Baldwin } 20683c41143SJohn Baldwin 20783c41143SJohn Baldwin if (mask & WIN_MEM) { 20883c41143SJohn Baldwin pci_write_config(dev, PCIR_MEMBASE_1, sc->mem.base >> 16, 2); 20983c41143SJohn Baldwin pci_write_config(dev, PCIR_MEMLIMIT_1, sc->mem.limit >> 16, 2); 21083c41143SJohn Baldwin } 21183c41143SJohn Baldwin 21283c41143SJohn Baldwin if (sc->pmem.valid && mask & WIN_PMEM) { 21383c41143SJohn Baldwin val = pci_read_config(dev, PCIR_PMBASEL_1, 2); 21483c41143SJohn Baldwin if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) { 21583c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEH_1, 21683c41143SJohn Baldwin sc->pmem.base >> 32, 4); 21783c41143SJohn Baldwin pci_write_config(dev, PCIR_PMLIMITH_1, 21883c41143SJohn Baldwin sc->pmem.limit >> 32, 4); 21983c41143SJohn Baldwin } 22083c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, sc->pmem.base >> 16, 2); 22183c41143SJohn Baldwin pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmem.limit >> 16, 2); 22283c41143SJohn Baldwin } 22383c41143SJohn Baldwin } 22483c41143SJohn Baldwin 225c825d4dcSJohn Baldwin /* 226c825d4dcSJohn Baldwin * This is used to reject I/O port allocations that conflict with an 227c825d4dcSJohn Baldwin * ISA alias range. 228c825d4dcSJohn Baldwin */ 229c825d4dcSJohn Baldwin static int 2302dd1bdf1SJustin Hibbits pcib_is_isa_range(struct pcib_softc *sc, rman_res_t start, rman_res_t end, 2312dd1bdf1SJustin Hibbits rman_res_t count) 232c825d4dcSJohn Baldwin { 2332dd1bdf1SJustin Hibbits rman_res_t next_alias; 234c825d4dcSJohn Baldwin 235c825d4dcSJohn Baldwin if (!(sc->bridgectl & PCIB_BCR_ISA_ENABLE)) 236c825d4dcSJohn Baldwin return (0); 237c825d4dcSJohn Baldwin 238c825d4dcSJohn Baldwin /* Only check fixed ranges for overlap. */ 239c825d4dcSJohn Baldwin if (start + count - 1 != end) 240c825d4dcSJohn Baldwin return (0); 241c825d4dcSJohn Baldwin 242c825d4dcSJohn Baldwin /* ISA aliases are only in the lower 64KB of I/O space. */ 243c825d4dcSJohn Baldwin if (start >= 65536) 244c825d4dcSJohn Baldwin return (0); 245c825d4dcSJohn Baldwin 246c825d4dcSJohn Baldwin /* Check for overlap with 0x000 - 0x0ff as a special case. */ 247c825d4dcSJohn Baldwin if (start < 0x100) 248c825d4dcSJohn Baldwin goto alias; 249c825d4dcSJohn Baldwin 250c825d4dcSJohn Baldwin /* 251c825d4dcSJohn Baldwin * If the start address is an alias, the range is an alias. 252c825d4dcSJohn Baldwin * Otherwise, compute the start of the next alias range and 253c825d4dcSJohn Baldwin * check if it is before the end of the candidate range. 254c825d4dcSJohn Baldwin */ 255c825d4dcSJohn Baldwin if ((start & 0x300) != 0) 256c825d4dcSJohn Baldwin goto alias; 257c825d4dcSJohn Baldwin next_alias = (start & ~0x3fful) | 0x100; 258c825d4dcSJohn Baldwin if (next_alias <= end) 259c825d4dcSJohn Baldwin goto alias; 260c825d4dcSJohn Baldwin return (0); 261c825d4dcSJohn Baldwin 262c825d4dcSJohn Baldwin alias: 263c825d4dcSJohn Baldwin if (bootverbose) 264c825d4dcSJohn Baldwin device_printf(sc->dev, 265da1b038aSJustin Hibbits "I/O range %#jx-%#jx overlaps with an ISA alias\n", start, 266c825d4dcSJohn Baldwin end); 267c825d4dcSJohn Baldwin return (1); 268c825d4dcSJohn Baldwin } 269c825d4dcSJohn Baldwin 270c825d4dcSJohn Baldwin static void 271c825d4dcSJohn Baldwin pcib_add_window_resources(struct pcib_window *w, struct resource **res, 272c825d4dcSJohn Baldwin int count) 273c825d4dcSJohn Baldwin { 274c825d4dcSJohn Baldwin struct resource **newarray; 275c825d4dcSJohn Baldwin int error, i; 276c825d4dcSJohn Baldwin 277c825d4dcSJohn Baldwin newarray = malloc(sizeof(struct resource *) * (w->count + count), 278c825d4dcSJohn Baldwin M_DEVBUF, M_WAITOK); 279c825d4dcSJohn Baldwin if (w->res != NULL) 280c825d4dcSJohn Baldwin bcopy(w->res, newarray, sizeof(struct resource *) * w->count); 281c825d4dcSJohn Baldwin bcopy(res, newarray + w->count, sizeof(struct resource *) * count); 282c825d4dcSJohn Baldwin free(w->res, M_DEVBUF); 283c825d4dcSJohn Baldwin w->res = newarray; 284c825d4dcSJohn Baldwin w->count += count; 285c825d4dcSJohn Baldwin 286c825d4dcSJohn Baldwin for (i = 0; i < count; i++) { 287c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, rman_get_start(res[i]), 288c825d4dcSJohn Baldwin rman_get_end(res[i])); 289c825d4dcSJohn Baldwin if (error) 290c825d4dcSJohn Baldwin panic("Failed to add resource to rman"); 291c825d4dcSJohn Baldwin } 292c825d4dcSJohn Baldwin } 293c825d4dcSJohn Baldwin 2942dd1bdf1SJustin Hibbits typedef void (nonisa_callback)(rman_res_t start, rman_res_t end, void *arg); 295c825d4dcSJohn Baldwin 296c825d4dcSJohn Baldwin static void 2972dd1bdf1SJustin Hibbits pcib_walk_nonisa_ranges(rman_res_t start, rman_res_t end, nonisa_callback *cb, 298c825d4dcSJohn Baldwin void *arg) 299c825d4dcSJohn Baldwin { 3002dd1bdf1SJustin Hibbits rman_res_t next_end; 301c825d4dcSJohn Baldwin 302c825d4dcSJohn Baldwin /* 303c825d4dcSJohn Baldwin * If start is within an ISA alias range, move up to the start 304c825d4dcSJohn Baldwin * of the next non-alias range. As a special case, addresses 305c825d4dcSJohn Baldwin * in the range 0x000 - 0x0ff should also be skipped since 306c825d4dcSJohn Baldwin * those are used for various system I/O devices in ISA 307c825d4dcSJohn Baldwin * systems. 308c825d4dcSJohn Baldwin */ 309c825d4dcSJohn Baldwin if (start <= 65535) { 310c825d4dcSJohn Baldwin if (start < 0x100 || (start & 0x300) != 0) { 311c825d4dcSJohn Baldwin start &= ~0x3ff; 312c825d4dcSJohn Baldwin start += 0x400; 313c825d4dcSJohn Baldwin } 314c825d4dcSJohn Baldwin } 315c825d4dcSJohn Baldwin 316c825d4dcSJohn Baldwin /* ISA aliases are only in the lower 64KB of I/O space. */ 317c825d4dcSJohn Baldwin while (start <= MIN(end, 65535)) { 318c825d4dcSJohn Baldwin next_end = MIN(start | 0xff, end); 319c825d4dcSJohn Baldwin cb(start, next_end, arg); 320c825d4dcSJohn Baldwin start += 0x400; 321c825d4dcSJohn Baldwin } 322c825d4dcSJohn Baldwin 323c825d4dcSJohn Baldwin if (start <= end) 324c825d4dcSJohn Baldwin cb(start, end, arg); 325c825d4dcSJohn Baldwin } 326c825d4dcSJohn Baldwin 327c825d4dcSJohn Baldwin static void 3282dd1bdf1SJustin Hibbits count_ranges(rman_res_t start, rman_res_t end, void *arg) 329c825d4dcSJohn Baldwin { 330c825d4dcSJohn Baldwin int *countp; 331c825d4dcSJohn Baldwin 332c825d4dcSJohn Baldwin countp = arg; 333c825d4dcSJohn Baldwin (*countp)++; 334c825d4dcSJohn Baldwin } 335c825d4dcSJohn Baldwin 336c825d4dcSJohn Baldwin struct alloc_state { 337c825d4dcSJohn Baldwin struct resource **res; 338c825d4dcSJohn Baldwin struct pcib_softc *sc; 339c825d4dcSJohn Baldwin int count, error; 340c825d4dcSJohn Baldwin }; 341c825d4dcSJohn Baldwin 342c825d4dcSJohn Baldwin static void 3432dd1bdf1SJustin Hibbits alloc_ranges(rman_res_t start, rman_res_t end, void *arg) 344c825d4dcSJohn Baldwin { 345c825d4dcSJohn Baldwin struct alloc_state *as; 346c825d4dcSJohn Baldwin struct pcib_window *w; 347c825d4dcSJohn Baldwin int rid; 348c825d4dcSJohn Baldwin 349c825d4dcSJohn Baldwin as = arg; 350c825d4dcSJohn Baldwin if (as->error != 0) 351c825d4dcSJohn Baldwin return; 352c825d4dcSJohn Baldwin 353c825d4dcSJohn Baldwin w = &as->sc->io; 354c825d4dcSJohn Baldwin rid = w->reg; 355c825d4dcSJohn Baldwin if (bootverbose) 356c825d4dcSJohn Baldwin device_printf(as->sc->dev, 357da1b038aSJustin Hibbits "allocating non-ISA range %#jx-%#jx\n", start, end); 358c825d4dcSJohn Baldwin as->res[as->count] = bus_alloc_resource(as->sc->dev, SYS_RES_IOPORT, 359c825d4dcSJohn Baldwin &rid, start, end, end - start + 1, 0); 360c825d4dcSJohn Baldwin if (as->res[as->count] == NULL) 361c825d4dcSJohn Baldwin as->error = ENXIO; 362c825d4dcSJohn Baldwin else 363c825d4dcSJohn Baldwin as->count++; 364c825d4dcSJohn Baldwin } 365c825d4dcSJohn Baldwin 366c825d4dcSJohn Baldwin static int 3672dd1bdf1SJustin Hibbits pcib_alloc_nonisa_ranges(struct pcib_softc *sc, rman_res_t start, rman_res_t end) 368c825d4dcSJohn Baldwin { 369c825d4dcSJohn Baldwin struct alloc_state as; 370c825d4dcSJohn Baldwin int i, new_count; 371c825d4dcSJohn Baldwin 372c825d4dcSJohn Baldwin /* First, see how many ranges we need. */ 373c825d4dcSJohn Baldwin new_count = 0; 374c825d4dcSJohn Baldwin pcib_walk_nonisa_ranges(start, end, count_ranges, &new_count); 375c825d4dcSJohn Baldwin 376c825d4dcSJohn Baldwin /* Second, allocate the ranges. */ 377c825d4dcSJohn Baldwin as.res = malloc(sizeof(struct resource *) * new_count, M_DEVBUF, 378c825d4dcSJohn Baldwin M_WAITOK); 379c825d4dcSJohn Baldwin as.sc = sc; 380c825d4dcSJohn Baldwin as.count = 0; 381c825d4dcSJohn Baldwin as.error = 0; 382c825d4dcSJohn Baldwin pcib_walk_nonisa_ranges(start, end, alloc_ranges, &as); 383c825d4dcSJohn Baldwin if (as.error != 0) { 384c825d4dcSJohn Baldwin for (i = 0; i < as.count; i++) 385c825d4dcSJohn Baldwin bus_release_resource(sc->dev, SYS_RES_IOPORT, 386c825d4dcSJohn Baldwin sc->io.reg, as.res[i]); 387c825d4dcSJohn Baldwin free(as.res, M_DEVBUF); 388c825d4dcSJohn Baldwin return (as.error); 389c825d4dcSJohn Baldwin } 390c825d4dcSJohn Baldwin KASSERT(as.count == new_count, ("%s: count mismatch", __func__)); 391c825d4dcSJohn Baldwin 392c825d4dcSJohn Baldwin /* Third, add the ranges to the window. */ 393c825d4dcSJohn Baldwin pcib_add_window_resources(&sc->io, as.res, as.count); 394c825d4dcSJohn Baldwin free(as.res, M_DEVBUF); 395c825d4dcSJohn Baldwin return (0); 396c825d4dcSJohn Baldwin } 397c825d4dcSJohn Baldwin 39883c41143SJohn Baldwin static void 39983c41143SJohn Baldwin pcib_alloc_window(struct pcib_softc *sc, struct pcib_window *w, int type, 40083c41143SJohn Baldwin int flags, pci_addr_t max_address) 40183c41143SJohn Baldwin { 402c825d4dcSJohn Baldwin struct resource *res; 40383c41143SJohn Baldwin char buf[64]; 40483c41143SJohn Baldwin int error, rid; 40583c41143SJohn Baldwin 40689977ce2SJustin Hibbits if (max_address != (rman_res_t)max_address) 407534ccd7bSJustin Hibbits max_address = ~0; 40883c41143SJohn Baldwin w->rman.rm_start = 0; 40983c41143SJohn Baldwin w->rman.rm_end = max_address; 41083c41143SJohn Baldwin w->rman.rm_type = RMAN_ARRAY; 41183c41143SJohn Baldwin snprintf(buf, sizeof(buf), "%s %s window", 41283c41143SJohn Baldwin device_get_nameunit(sc->dev), w->name); 41383c41143SJohn Baldwin w->rman.rm_descr = strdup(buf, M_DEVBUF); 41483c41143SJohn Baldwin error = rman_init(&w->rman); 41583c41143SJohn Baldwin if (error) 41683c41143SJohn Baldwin panic("Failed to initialize %s %s rman", 41783c41143SJohn Baldwin device_get_nameunit(sc->dev), w->name); 41883c41143SJohn Baldwin 41983c41143SJohn Baldwin if (!pcib_is_window_open(w)) 42083c41143SJohn Baldwin return; 42183c41143SJohn Baldwin 42283c41143SJohn Baldwin if (w->base > max_address || w->limit > max_address) { 42383c41143SJohn Baldwin device_printf(sc->dev, 42483c41143SJohn Baldwin "initial %s window has too many bits, ignoring\n", w->name); 42583c41143SJohn Baldwin return; 42683c41143SJohn Baldwin } 427c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE) 428c825d4dcSJohn Baldwin (void)pcib_alloc_nonisa_ranges(sc, w->base, w->limit); 429c825d4dcSJohn Baldwin else { 43083c41143SJohn Baldwin rid = w->reg; 431c825d4dcSJohn Baldwin res = bus_alloc_resource(sc->dev, type, &rid, w->base, w->limit, 43283c41143SJohn Baldwin w->limit - w->base + 1, flags); 433c825d4dcSJohn Baldwin if (res != NULL) 434c825d4dcSJohn Baldwin pcib_add_window_resources(w, &res, 1); 435c825d4dcSJohn Baldwin } 43683c41143SJohn Baldwin if (w->res == NULL) { 43783c41143SJohn Baldwin device_printf(sc->dev, 43883c41143SJohn Baldwin "failed to allocate initial %s window: %#jx-%#jx\n", 43983c41143SJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 44083c41143SJohn Baldwin w->base = max_address; 44183c41143SJohn Baldwin w->limit = 0; 44283c41143SJohn Baldwin pcib_write_windows(sc, w->mask); 44383c41143SJohn Baldwin return; 44483c41143SJohn Baldwin } 44583c41143SJohn Baldwin pcib_activate_window(sc, type); 44683c41143SJohn Baldwin } 44783c41143SJohn Baldwin 44883c41143SJohn Baldwin /* 44983c41143SJohn Baldwin * Initialize I/O windows. 45083c41143SJohn Baldwin */ 45183c41143SJohn Baldwin static void 45283c41143SJohn Baldwin pcib_probe_windows(struct pcib_softc *sc) 45383c41143SJohn Baldwin { 45483c41143SJohn Baldwin pci_addr_t max; 45583c41143SJohn Baldwin device_t dev; 45683c41143SJohn Baldwin uint32_t val; 45783c41143SJohn Baldwin 45883c41143SJohn Baldwin dev = sc->dev; 45983c41143SJohn Baldwin 4600070c94bSJohn Baldwin if (pci_clear_pcib) { 461809923caSJustin Hibbits pcib_bridge_init(dev); 4620070c94bSJohn Baldwin } 4630070c94bSJohn Baldwin 46483c41143SJohn Baldwin /* Determine if the I/O port window is implemented. */ 46583c41143SJohn Baldwin val = pci_read_config(dev, PCIR_IOBASEL_1, 1); 46683c41143SJohn Baldwin if (val == 0) { 46783c41143SJohn Baldwin /* 46883c41143SJohn Baldwin * If 'val' is zero, then only 16-bits of I/O space 46983c41143SJohn Baldwin * are supported. 47083c41143SJohn Baldwin */ 47183c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1); 47283c41143SJohn Baldwin if (pci_read_config(dev, PCIR_IOBASEL_1, 1) != 0) { 47383c41143SJohn Baldwin sc->io.valid = 1; 47483c41143SJohn Baldwin pci_write_config(dev, PCIR_IOBASEL_1, 0, 1); 47583c41143SJohn Baldwin } 47683c41143SJohn Baldwin } else 47783c41143SJohn Baldwin sc->io.valid = 1; 47883c41143SJohn Baldwin 47983c41143SJohn Baldwin /* Read the existing I/O port window. */ 48083c41143SJohn Baldwin if (sc->io.valid) { 48183c41143SJohn Baldwin sc->io.reg = PCIR_IOBASEL_1; 48283c41143SJohn Baldwin sc->io.step = 12; 48383c41143SJohn Baldwin sc->io.mask = WIN_IO; 48483c41143SJohn Baldwin sc->io.name = "I/O port"; 48583c41143SJohn Baldwin if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 48683c41143SJohn Baldwin sc->io.base = PCI_PPBIOBASE( 48783c41143SJohn Baldwin pci_read_config(dev, PCIR_IOBASEH_1, 2), val); 48883c41143SJohn Baldwin sc->io.limit = PCI_PPBIOLIMIT( 48983c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITH_1, 2), 49083c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 49183c41143SJohn Baldwin max = 0xffffffff; 49283c41143SJohn Baldwin } else { 49383c41143SJohn Baldwin sc->io.base = PCI_PPBIOBASE(0, val); 49483c41143SJohn Baldwin sc->io.limit = PCI_PPBIOLIMIT(0, 49583c41143SJohn Baldwin pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 49683c41143SJohn Baldwin max = 0xffff; 49783c41143SJohn Baldwin } 49883c41143SJohn Baldwin pcib_alloc_window(sc, &sc->io, SYS_RES_IOPORT, 0, max); 49983c41143SJohn Baldwin } 50083c41143SJohn Baldwin 50183c41143SJohn Baldwin /* Read the existing memory window. */ 50283c41143SJohn Baldwin sc->mem.valid = 1; 50383c41143SJohn Baldwin sc->mem.reg = PCIR_MEMBASE_1; 50483c41143SJohn Baldwin sc->mem.step = 20; 50583c41143SJohn Baldwin sc->mem.mask = WIN_MEM; 50683c41143SJohn Baldwin sc->mem.name = "memory"; 50783c41143SJohn Baldwin sc->mem.base = PCI_PPBMEMBASE(0, 50883c41143SJohn Baldwin pci_read_config(dev, PCIR_MEMBASE_1, 2)); 50983c41143SJohn Baldwin sc->mem.limit = PCI_PPBMEMLIMIT(0, 51083c41143SJohn Baldwin pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 51183c41143SJohn Baldwin pcib_alloc_window(sc, &sc->mem, SYS_RES_MEMORY, 0, 0xffffffff); 51283c41143SJohn Baldwin 51383c41143SJohn Baldwin /* Determine if the prefetchable memory window is implemented. */ 51483c41143SJohn Baldwin val = pci_read_config(dev, PCIR_PMBASEL_1, 2); 51583c41143SJohn Baldwin if (val == 0) { 51683c41143SJohn Baldwin /* 51783c41143SJohn Baldwin * If 'val' is zero, then only 32-bits of memory space 51883c41143SJohn Baldwin * are supported. 51983c41143SJohn Baldwin */ 52083c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2); 52183c41143SJohn Baldwin if (pci_read_config(dev, PCIR_PMBASEL_1, 2) != 0) { 52283c41143SJohn Baldwin sc->pmem.valid = 1; 52383c41143SJohn Baldwin pci_write_config(dev, PCIR_PMBASEL_1, 0, 2); 52483c41143SJohn Baldwin } 52583c41143SJohn Baldwin } else 52683c41143SJohn Baldwin sc->pmem.valid = 1; 52783c41143SJohn Baldwin 52883c41143SJohn Baldwin /* Read the existing prefetchable memory window. */ 52983c41143SJohn Baldwin if (sc->pmem.valid) { 53083c41143SJohn Baldwin sc->pmem.reg = PCIR_PMBASEL_1; 53183c41143SJohn Baldwin sc->pmem.step = 20; 53283c41143SJohn Baldwin sc->pmem.mask = WIN_PMEM; 53383c41143SJohn Baldwin sc->pmem.name = "prefetch"; 53483c41143SJohn Baldwin if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) { 53583c41143SJohn Baldwin sc->pmem.base = PCI_PPBMEMBASE( 53683c41143SJohn Baldwin pci_read_config(dev, PCIR_PMBASEH_1, 4), val); 53783c41143SJohn Baldwin sc->pmem.limit = PCI_PPBMEMLIMIT( 53883c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITH_1, 4), 53983c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 54083c41143SJohn Baldwin max = 0xffffffffffffffff; 54183c41143SJohn Baldwin } else { 54283c41143SJohn Baldwin sc->pmem.base = PCI_PPBMEMBASE(0, val); 54383c41143SJohn Baldwin sc->pmem.limit = PCI_PPBMEMLIMIT(0, 54483c41143SJohn Baldwin pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 54583c41143SJohn Baldwin max = 0xffffffff; 54683c41143SJohn Baldwin } 54783c41143SJohn Baldwin pcib_alloc_window(sc, &sc->pmem, SYS_RES_MEMORY, 54883c41143SJohn Baldwin RF_PREFETCHABLE, max); 54983c41143SJohn Baldwin } 55083c41143SJohn Baldwin } 55183c41143SJohn Baldwin 5526f33eaa5SJohn Baldwin static void 5536f33eaa5SJohn Baldwin pcib_release_window(struct pcib_softc *sc, struct pcib_window *w, int type) 5546f33eaa5SJohn Baldwin { 5556f33eaa5SJohn Baldwin device_t dev; 5566f33eaa5SJohn Baldwin int error, i; 5576f33eaa5SJohn Baldwin 5586f33eaa5SJohn Baldwin if (!w->valid) 5596f33eaa5SJohn Baldwin return; 5606f33eaa5SJohn Baldwin 5616f33eaa5SJohn Baldwin dev = sc->dev; 5626f33eaa5SJohn Baldwin error = rman_fini(&w->rman); 5636f33eaa5SJohn Baldwin if (error) { 5646f33eaa5SJohn Baldwin device_printf(dev, "failed to release %s rman\n", w->name); 5656f33eaa5SJohn Baldwin return; 5666f33eaa5SJohn Baldwin } 5676f33eaa5SJohn Baldwin free(__DECONST(char *, w->rman.rm_descr), M_DEVBUF); 5686f33eaa5SJohn Baldwin 5696f33eaa5SJohn Baldwin for (i = 0; i < w->count; i++) { 5706f33eaa5SJohn Baldwin error = bus_free_resource(dev, type, w->res[i]); 5716f33eaa5SJohn Baldwin if (error) 5726f33eaa5SJohn Baldwin device_printf(dev, 5736f33eaa5SJohn Baldwin "failed to release %s resource: %d\n", w->name, 5746f33eaa5SJohn Baldwin error); 5756f33eaa5SJohn Baldwin } 5766f33eaa5SJohn Baldwin free(w->res, M_DEVBUF); 5776f33eaa5SJohn Baldwin } 5786f33eaa5SJohn Baldwin 5796f33eaa5SJohn Baldwin static void 5806f33eaa5SJohn Baldwin pcib_free_windows(struct pcib_softc *sc) 5816f33eaa5SJohn Baldwin { 5826f33eaa5SJohn Baldwin 5836f33eaa5SJohn Baldwin pcib_release_window(sc, &sc->pmem, SYS_RES_MEMORY); 5846f33eaa5SJohn Baldwin pcib_release_window(sc, &sc->mem, SYS_RES_MEMORY); 5856f33eaa5SJohn Baldwin pcib_release_window(sc, &sc->io, SYS_RES_IOPORT); 5866f33eaa5SJohn Baldwin } 5876f33eaa5SJohn Baldwin 5884edef187SJohn Baldwin #ifdef PCI_RES_BUS 5894edef187SJohn Baldwin /* 5904edef187SJohn Baldwin * Allocate a suitable secondary bus for this bridge if needed and 5914edef187SJohn Baldwin * initialize the resource manager for the secondary bus range. Note 5924edef187SJohn Baldwin * that the minimum count is a desired value and this may allocate a 5934edef187SJohn Baldwin * smaller range. 5944edef187SJohn Baldwin */ 5954edef187SJohn Baldwin void 5964edef187SJohn Baldwin pcib_setup_secbus(device_t dev, struct pcib_secbus *bus, int min_count) 5974edef187SJohn Baldwin { 5984edef187SJohn Baldwin char buf[64]; 599ad6f36f8SJohn Baldwin int error, rid, sec_reg; 6004edef187SJohn Baldwin 6014edef187SJohn Baldwin switch (pci_read_config(dev, PCIR_HDRTYPE, 1) & PCIM_HDRTYPE) { 6024edef187SJohn Baldwin case PCIM_HDRTYPE_BRIDGE: 603ad6f36f8SJohn Baldwin sec_reg = PCIR_SECBUS_1; 6044edef187SJohn Baldwin bus->sub_reg = PCIR_SUBBUS_1; 6054edef187SJohn Baldwin break; 6064edef187SJohn Baldwin case PCIM_HDRTYPE_CARDBUS: 607ad6f36f8SJohn Baldwin sec_reg = PCIR_SECBUS_2; 6084edef187SJohn Baldwin bus->sub_reg = PCIR_SUBBUS_2; 6094edef187SJohn Baldwin break; 6104edef187SJohn Baldwin default: 6114edef187SJohn Baldwin panic("not a PCI bridge"); 6124edef187SJohn Baldwin } 613ad6f36f8SJohn Baldwin bus->sec = pci_read_config(dev, sec_reg, 1); 614ad6f36f8SJohn Baldwin bus->sub = pci_read_config(dev, bus->sub_reg, 1); 6154edef187SJohn Baldwin bus->dev = dev; 6164edef187SJohn Baldwin bus->rman.rm_start = 0; 6174edef187SJohn Baldwin bus->rman.rm_end = PCI_BUSMAX; 6184edef187SJohn Baldwin bus->rman.rm_type = RMAN_ARRAY; 6194edef187SJohn Baldwin snprintf(buf, sizeof(buf), "%s bus numbers", device_get_nameunit(dev)); 6204edef187SJohn Baldwin bus->rman.rm_descr = strdup(buf, M_DEVBUF); 6214edef187SJohn Baldwin error = rman_init(&bus->rman); 6224edef187SJohn Baldwin if (error) 6234edef187SJohn Baldwin panic("Failed to initialize %s bus number rman", 6244edef187SJohn Baldwin device_get_nameunit(dev)); 6254edef187SJohn Baldwin 6264edef187SJohn Baldwin /* 6274edef187SJohn Baldwin * Allocate a bus range. This will return an existing bus range 6284edef187SJohn Baldwin * if one exists, or a new bus range if one does not. 6294edef187SJohn Baldwin */ 6304edef187SJohn Baldwin rid = 0; 631c47476d7SJustin Hibbits bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid, 6324edef187SJohn Baldwin min_count, 0); 6334edef187SJohn Baldwin if (bus->res == NULL) { 6344edef187SJohn Baldwin /* 6354edef187SJohn Baldwin * Fall back to just allocating a range of a single bus 6364edef187SJohn Baldwin * number. 6374edef187SJohn Baldwin */ 638c47476d7SJustin Hibbits bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid, 6394edef187SJohn Baldwin 1, 0); 6404edef187SJohn Baldwin } else if (rman_get_size(bus->res) < min_count) 6414edef187SJohn Baldwin /* 6424edef187SJohn Baldwin * Attempt to grow the existing range to satisfy the 6434edef187SJohn Baldwin * minimum desired count. 6444edef187SJohn Baldwin */ 6454edef187SJohn Baldwin (void)bus_adjust_resource(dev, PCI_RES_BUS, bus->res, 6464edef187SJohn Baldwin rman_get_start(bus->res), rman_get_start(bus->res) + 6474edef187SJohn Baldwin min_count - 1); 6484edef187SJohn Baldwin 6494edef187SJohn Baldwin /* 6504edef187SJohn Baldwin * Add the initial resource to the rman. 6514edef187SJohn Baldwin */ 6524edef187SJohn Baldwin if (bus->res != NULL) { 6534edef187SJohn Baldwin error = rman_manage_region(&bus->rman, rman_get_start(bus->res), 6544edef187SJohn Baldwin rman_get_end(bus->res)); 6554edef187SJohn Baldwin if (error) 6564edef187SJohn Baldwin panic("Failed to add resource to rman"); 6574edef187SJohn Baldwin bus->sec = rman_get_start(bus->res); 6584edef187SJohn Baldwin bus->sub = rman_get_end(bus->res); 6594edef187SJohn Baldwin } 6604edef187SJohn Baldwin } 6614edef187SJohn Baldwin 6626f33eaa5SJohn Baldwin void 6636f33eaa5SJohn Baldwin pcib_free_secbus(device_t dev, struct pcib_secbus *bus) 6646f33eaa5SJohn Baldwin { 6656f33eaa5SJohn Baldwin int error; 6666f33eaa5SJohn Baldwin 6676f33eaa5SJohn Baldwin error = rman_fini(&bus->rman); 6686f33eaa5SJohn Baldwin if (error) { 6696f33eaa5SJohn Baldwin device_printf(dev, "failed to release bus number rman\n"); 6706f33eaa5SJohn Baldwin return; 6716f33eaa5SJohn Baldwin } 6726f33eaa5SJohn Baldwin free(__DECONST(char *, bus->rman.rm_descr), M_DEVBUF); 6736f33eaa5SJohn Baldwin 6746f33eaa5SJohn Baldwin error = bus_free_resource(dev, PCI_RES_BUS, bus->res); 6756f33eaa5SJohn Baldwin if (error) 6766f33eaa5SJohn Baldwin device_printf(dev, 6776f33eaa5SJohn Baldwin "failed to release bus numbers resource: %d\n", error); 6786f33eaa5SJohn Baldwin } 6796f33eaa5SJohn Baldwin 6804edef187SJohn Baldwin static struct resource * 6814edef187SJohn Baldwin pcib_suballoc_bus(struct pcib_secbus *bus, device_t child, int *rid, 6822dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 6834edef187SJohn Baldwin { 6844edef187SJohn Baldwin struct resource *res; 6854edef187SJohn Baldwin 6864edef187SJohn Baldwin res = rman_reserve_resource(&bus->rman, start, end, count, flags, 6874edef187SJohn Baldwin child); 6884edef187SJohn Baldwin if (res == NULL) 6894edef187SJohn Baldwin return (NULL); 6904edef187SJohn Baldwin 6914edef187SJohn Baldwin if (bootverbose) 6924edef187SJohn Baldwin device_printf(bus->dev, 693da1b038aSJustin Hibbits "allocated bus range (%ju-%ju) for rid %d of %s\n", 6944edef187SJohn Baldwin rman_get_start(res), rman_get_end(res), *rid, 6954edef187SJohn Baldwin pcib_child_name(child)); 6964edef187SJohn Baldwin rman_set_rid(res, *rid); 6974edef187SJohn Baldwin return (res); 6984edef187SJohn Baldwin } 6994edef187SJohn Baldwin 7004edef187SJohn Baldwin /* 7014edef187SJohn Baldwin * Attempt to grow the secondary bus range. This is much simpler than 7024edef187SJohn Baldwin * for I/O windows as the range can only be grown by increasing 7034edef187SJohn Baldwin * subbus. 7044edef187SJohn Baldwin */ 7054edef187SJohn Baldwin static int 7062dd1bdf1SJustin Hibbits pcib_grow_subbus(struct pcib_secbus *bus, rman_res_t new_end) 7074edef187SJohn Baldwin { 7082dd1bdf1SJustin Hibbits rman_res_t old_end; 7094edef187SJohn Baldwin int error; 7104edef187SJohn Baldwin 7114edef187SJohn Baldwin old_end = rman_get_end(bus->res); 7124edef187SJohn Baldwin KASSERT(new_end > old_end, ("attempt to shrink subbus")); 7134edef187SJohn Baldwin error = bus_adjust_resource(bus->dev, PCI_RES_BUS, bus->res, 7144edef187SJohn Baldwin rman_get_start(bus->res), new_end); 7154edef187SJohn Baldwin if (error) 7164edef187SJohn Baldwin return (error); 7174edef187SJohn Baldwin if (bootverbose) 718da1b038aSJustin Hibbits device_printf(bus->dev, "grew bus range to %ju-%ju\n", 7194edef187SJohn Baldwin rman_get_start(bus->res), rman_get_end(bus->res)); 7204edef187SJohn Baldwin error = rman_manage_region(&bus->rman, old_end + 1, 7214edef187SJohn Baldwin rman_get_end(bus->res)); 7224edef187SJohn Baldwin if (error) 7234edef187SJohn Baldwin panic("Failed to add resource to rman"); 7244edef187SJohn Baldwin bus->sub = rman_get_end(bus->res); 7254edef187SJohn Baldwin pci_write_config(bus->dev, bus->sub_reg, bus->sub, 1); 7264edef187SJohn Baldwin return (0); 7274edef187SJohn Baldwin } 7284edef187SJohn Baldwin 7294edef187SJohn Baldwin struct resource * 7304edef187SJohn Baldwin pcib_alloc_subbus(struct pcib_secbus *bus, device_t child, int *rid, 7312dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 7324edef187SJohn Baldwin { 7334edef187SJohn Baldwin struct resource *res; 7342dd1bdf1SJustin Hibbits rman_res_t start_free, end_free, new_end; 7354edef187SJohn Baldwin 7364edef187SJohn Baldwin /* 7374edef187SJohn Baldwin * First, see if the request can be satisified by the existing 7384edef187SJohn Baldwin * bus range. 7394edef187SJohn Baldwin */ 7404edef187SJohn Baldwin res = pcib_suballoc_bus(bus, child, rid, start, end, count, flags); 7414edef187SJohn Baldwin if (res != NULL) 7424edef187SJohn Baldwin return (res); 7434edef187SJohn Baldwin 7444edef187SJohn Baldwin /* 7454edef187SJohn Baldwin * Figure out a range to grow the bus range. First, find the 7464edef187SJohn Baldwin * first bus number after the last allocated bus in the rman and 7474edef187SJohn Baldwin * enforce that as a minimum starting point for the range. 7484edef187SJohn Baldwin */ 7494edef187SJohn Baldwin if (rman_last_free_region(&bus->rman, &start_free, &end_free) != 0 || 7504edef187SJohn Baldwin end_free != bus->sub) 7514edef187SJohn Baldwin start_free = bus->sub + 1; 7524edef187SJohn Baldwin if (start_free < start) 7534edef187SJohn Baldwin start_free = start; 7544edef187SJohn Baldwin new_end = start_free + count - 1; 7554edef187SJohn Baldwin 7564edef187SJohn Baldwin /* 7574edef187SJohn Baldwin * See if this new range would satisfy the request if it 7584edef187SJohn Baldwin * succeeds. 7594edef187SJohn Baldwin */ 7604edef187SJohn Baldwin if (new_end > end) 7614edef187SJohn Baldwin return (NULL); 7624edef187SJohn Baldwin 7634edef187SJohn Baldwin /* Finally, attempt to grow the existing resource. */ 7644edef187SJohn Baldwin if (bootverbose) { 7654edef187SJohn Baldwin device_printf(bus->dev, 766da1b038aSJustin Hibbits "attempting to grow bus range for %ju buses\n", count); 767da1b038aSJustin Hibbits printf("\tback candidate range: %ju-%ju\n", start_free, 7684edef187SJohn Baldwin new_end); 7694edef187SJohn Baldwin } 7704edef187SJohn Baldwin if (pcib_grow_subbus(bus, new_end) == 0) 7714edef187SJohn Baldwin return (pcib_suballoc_bus(bus, child, rid, start, end, count, 7724edef187SJohn Baldwin flags)); 7734edef187SJohn Baldwin return (NULL); 7744edef187SJohn Baldwin } 7754edef187SJohn Baldwin #endif 7764edef187SJohn Baldwin 77783c41143SJohn Baldwin #else 77883c41143SJohn Baldwin 779bb0d0a8eSMike Smith /* 780b0a2d4b8SWarner Losh * Is the prefetch window open (eg, can we allocate memory in it?) 781b0a2d4b8SWarner Losh */ 782b0a2d4b8SWarner Losh static int 783b0a2d4b8SWarner Losh pcib_is_prefetch_open(struct pcib_softc *sc) 784b0a2d4b8SWarner Losh { 785b0a2d4b8SWarner Losh return (sc->pmembase > 0 && sc->pmembase < sc->pmemlimit); 786b0a2d4b8SWarner Losh } 787b0a2d4b8SWarner Losh 788b0a2d4b8SWarner Losh /* 789b0a2d4b8SWarner Losh * Is the nonprefetch window open (eg, can we allocate memory in it?) 790b0a2d4b8SWarner Losh */ 791b0a2d4b8SWarner Losh static int 792b0a2d4b8SWarner Losh pcib_is_nonprefetch_open(struct pcib_softc *sc) 793b0a2d4b8SWarner Losh { 794b0a2d4b8SWarner Losh return (sc->membase > 0 && sc->membase < sc->memlimit); 795b0a2d4b8SWarner Losh } 796b0a2d4b8SWarner Losh 797b0a2d4b8SWarner Losh /* 798b0a2d4b8SWarner Losh * Is the io window open (eg, can we allocate ports in it?) 799b0a2d4b8SWarner Losh */ 800b0a2d4b8SWarner Losh static int 801b0a2d4b8SWarner Losh pcib_is_io_open(struct pcib_softc *sc) 802b0a2d4b8SWarner Losh { 803b0a2d4b8SWarner Losh return (sc->iobase > 0 && sc->iobase < sc->iolimit); 804b0a2d4b8SWarner Losh } 805b0a2d4b8SWarner Losh 806b0a2d4b8SWarner Losh /* 807e36af292SJung-uk Kim * Get current I/O decode. 808e36af292SJung-uk Kim */ 809e36af292SJung-uk Kim static void 810e36af292SJung-uk Kim pcib_get_io_decode(struct pcib_softc *sc) 811e36af292SJung-uk Kim { 812e36af292SJung-uk Kim device_t dev; 813e36af292SJung-uk Kim uint32_t iolow; 814e36af292SJung-uk Kim 815e36af292SJung-uk Kim dev = sc->dev; 816e36af292SJung-uk Kim 817e36af292SJung-uk Kim iolow = pci_read_config(dev, PCIR_IOBASEL_1, 1); 818e36af292SJung-uk Kim if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) 819e36af292SJung-uk Kim sc->iobase = PCI_PPBIOBASE( 820e36af292SJung-uk Kim pci_read_config(dev, PCIR_IOBASEH_1, 2), iolow); 821e36af292SJung-uk Kim else 822e36af292SJung-uk Kim sc->iobase = PCI_PPBIOBASE(0, iolow); 823e36af292SJung-uk Kim 824e36af292SJung-uk Kim iolow = pci_read_config(dev, PCIR_IOLIMITL_1, 1); 825e36af292SJung-uk Kim if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) 826e36af292SJung-uk Kim sc->iolimit = PCI_PPBIOLIMIT( 827e36af292SJung-uk Kim pci_read_config(dev, PCIR_IOLIMITH_1, 2), iolow); 828e36af292SJung-uk Kim else 829e36af292SJung-uk Kim sc->iolimit = PCI_PPBIOLIMIT(0, iolow); 830e36af292SJung-uk Kim } 831e36af292SJung-uk Kim 832e36af292SJung-uk Kim /* 833e36af292SJung-uk Kim * Get current memory decode. 834e36af292SJung-uk Kim */ 835e36af292SJung-uk Kim static void 836e36af292SJung-uk Kim pcib_get_mem_decode(struct pcib_softc *sc) 837e36af292SJung-uk Kim { 838e36af292SJung-uk Kim device_t dev; 839e36af292SJung-uk Kim pci_addr_t pmemlow; 840e36af292SJung-uk Kim 841e36af292SJung-uk Kim dev = sc->dev; 842e36af292SJung-uk Kim 843e36af292SJung-uk Kim sc->membase = PCI_PPBMEMBASE(0, 844e36af292SJung-uk Kim pci_read_config(dev, PCIR_MEMBASE_1, 2)); 845e36af292SJung-uk Kim sc->memlimit = PCI_PPBMEMLIMIT(0, 846e36af292SJung-uk Kim pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 847e36af292SJung-uk Kim 848e36af292SJung-uk Kim pmemlow = pci_read_config(dev, PCIR_PMBASEL_1, 2); 849e36af292SJung-uk Kim if ((pmemlow & PCIM_BRPM_MASK) == PCIM_BRPM_64) 850e36af292SJung-uk Kim sc->pmembase = PCI_PPBMEMBASE( 851e36af292SJung-uk Kim pci_read_config(dev, PCIR_PMBASEH_1, 4), pmemlow); 852e36af292SJung-uk Kim else 853e36af292SJung-uk Kim sc->pmembase = PCI_PPBMEMBASE(0, pmemlow); 854e36af292SJung-uk Kim 855e36af292SJung-uk Kim pmemlow = pci_read_config(dev, PCIR_PMLIMITL_1, 2); 856e36af292SJung-uk Kim if ((pmemlow & PCIM_BRPM_MASK) == PCIM_BRPM_64) 857e36af292SJung-uk Kim sc->pmemlimit = PCI_PPBMEMLIMIT( 858e36af292SJung-uk Kim pci_read_config(dev, PCIR_PMLIMITH_1, 4), pmemlow); 859e36af292SJung-uk Kim else 860e36af292SJung-uk Kim sc->pmemlimit = PCI_PPBMEMLIMIT(0, pmemlow); 861e36af292SJung-uk Kim } 862e36af292SJung-uk Kim 863e36af292SJung-uk Kim /* 864e36af292SJung-uk Kim * Restore previous I/O decode. 865e36af292SJung-uk Kim */ 866e36af292SJung-uk Kim static void 867e36af292SJung-uk Kim pcib_set_io_decode(struct pcib_softc *sc) 868e36af292SJung-uk Kim { 869e36af292SJung-uk Kim device_t dev; 870e36af292SJung-uk Kim uint32_t iohi; 871e36af292SJung-uk Kim 872e36af292SJung-uk Kim dev = sc->dev; 873e36af292SJung-uk Kim 874e36af292SJung-uk Kim iohi = sc->iobase >> 16; 875e36af292SJung-uk Kim if (iohi > 0) 876e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOBASEH_1, iohi, 2); 877e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOBASEL_1, sc->iobase >> 8, 1); 878e36af292SJung-uk Kim 879e36af292SJung-uk Kim iohi = sc->iolimit >> 16; 880e36af292SJung-uk Kim if (iohi > 0) 881e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOLIMITH_1, iohi, 2); 882e36af292SJung-uk Kim pci_write_config(dev, PCIR_IOLIMITL_1, sc->iolimit >> 8, 1); 883e36af292SJung-uk Kim } 884e36af292SJung-uk Kim 885e36af292SJung-uk Kim /* 886e36af292SJung-uk Kim * Restore previous memory decode. 887e36af292SJung-uk Kim */ 888e36af292SJung-uk Kim static void 889e36af292SJung-uk Kim pcib_set_mem_decode(struct pcib_softc *sc) 890e36af292SJung-uk Kim { 891e36af292SJung-uk Kim device_t dev; 892e36af292SJung-uk Kim pci_addr_t pmemhi; 893e36af292SJung-uk Kim 894e36af292SJung-uk Kim dev = sc->dev; 895e36af292SJung-uk Kim 896e36af292SJung-uk Kim pci_write_config(dev, PCIR_MEMBASE_1, sc->membase >> 16, 2); 897e36af292SJung-uk Kim pci_write_config(dev, PCIR_MEMLIMIT_1, sc->memlimit >> 16, 2); 898e36af292SJung-uk Kim 899e36af292SJung-uk Kim pmemhi = sc->pmembase >> 32; 900e36af292SJung-uk Kim if (pmemhi > 0) 901e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMBASEH_1, pmemhi, 4); 902e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMBASEL_1, sc->pmembase >> 16, 2); 903e36af292SJung-uk Kim 904e36af292SJung-uk Kim pmemhi = sc->pmemlimit >> 32; 905e36af292SJung-uk Kim if (pmemhi > 0) 906e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMLIMITH_1, pmemhi, 4); 907e36af292SJung-uk Kim pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmemlimit >> 16, 2); 908e36af292SJung-uk Kim } 90983c41143SJohn Baldwin #endif 910e36af292SJung-uk Kim 91182cb5c3bSJohn Baldwin #ifdef PCI_HP 91282cb5c3bSJohn Baldwin /* 91382cb5c3bSJohn Baldwin * PCI-express HotPlug support. 91482cb5c3bSJohn Baldwin */ 91525a57bd6SJohn Baldwin static int pci_enable_pcie_hp = 1; 91625a57bd6SJohn Baldwin SYSCTL_INT(_hw_pci, OID_AUTO, enable_pcie_hp, CTLFLAG_RDTUN, 91725a57bd6SJohn Baldwin &pci_enable_pcie_hp, 0, 91825a57bd6SJohn Baldwin "Enable support for native PCI-express HotPlug."); 91925a57bd6SJohn Baldwin 92082cb5c3bSJohn Baldwin static void 92182cb5c3bSJohn Baldwin pcib_probe_hotplug(struct pcib_softc *sc) 92282cb5c3bSJohn Baldwin { 92382cb5c3bSJohn Baldwin device_t dev; 92437290148SEric van Gyzen uint32_t link_cap; 925991d431fSEric van Gyzen uint16_t link_sta, slot_sta; 92682cb5c3bSJohn Baldwin 92725a57bd6SJohn Baldwin if (!pci_enable_pcie_hp) 92825a57bd6SJohn Baldwin return; 92925a57bd6SJohn Baldwin 93082cb5c3bSJohn Baldwin dev = sc->dev; 93182cb5c3bSJohn Baldwin if (pci_find_cap(dev, PCIY_EXPRESS, NULL) != 0) 93282cb5c3bSJohn Baldwin return; 93382cb5c3bSJohn Baldwin 93482cb5c3bSJohn Baldwin if (!(pcie_read_config(dev, PCIER_FLAGS, 2) & PCIEM_FLAGS_SLOT)) 93582cb5c3bSJohn Baldwin return; 93682cb5c3bSJohn Baldwin 93782cb5c3bSJohn Baldwin sc->pcie_slot_cap = pcie_read_config(dev, PCIER_SLOT_CAP, 4); 93882cb5c3bSJohn Baldwin 939991d431fSEric van Gyzen if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_HPC) == 0) 9402611037cSJohn Baldwin return; 94137290148SEric van Gyzen link_cap = pcie_read_config(dev, PCIER_LINK_CAP, 4); 94237290148SEric van Gyzen if ((link_cap & PCIEM_LINK_CAP_DL_ACTIVE) == 0) 9432ffb582aSJohn Baldwin return; 9442611037cSJohn Baldwin 945991d431fSEric van Gyzen /* 946991d431fSEric van Gyzen * Some devices report that they have an MRL when they actually 947991d431fSEric van Gyzen * do not. Since they always report that the MRL is open, child 948991d431fSEric van Gyzen * devices would be ignored. Try to detect these devices and 949991d431fSEric van Gyzen * ignore their claim of HotPlug support. 950991d431fSEric van Gyzen * 951991d431fSEric van Gyzen * If there is an open MRL but the Data Link Layer is active, 952991d431fSEric van Gyzen * the MRL is not real. 953991d431fSEric van Gyzen */ 95437290148SEric van Gyzen if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP) != 0) { 955991d431fSEric van Gyzen link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 956991d431fSEric van Gyzen slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 957991d431fSEric van Gyzen if ((slot_sta & PCIEM_SLOT_STA_MRLSS) != 0 && 958991d431fSEric van Gyzen (link_sta & PCIEM_LINK_STA_DL_ACTIVE) != 0) { 959991d431fSEric van Gyzen return; 960991d431fSEric van Gyzen } 961991d431fSEric van Gyzen } 962991d431fSEric van Gyzen 96328586889SWarner Losh /* 96428586889SWarner Losh * Now that we're sure we want to do hot plug, ask the 96528586889SWarner Losh * firmware, if any, if that's OK. 96628586889SWarner Losh */ 96728586889SWarner Losh if (pcib_request_feature(device_get_parent(device_get_parent(dev)), dev, 96828586889SWarner Losh PCI_FEATURE_HP) != 0) { 96928586889SWarner Losh if (bootverbose) 97028586889SWarner Losh device_printf(dev, "Unable to activate hot plug feature.\n"); 97128586889SWarner Losh return; 97228586889SWarner Losh } 97328586889SWarner Losh 97482cb5c3bSJohn Baldwin sc->flags |= PCIB_HOTPLUG; 97582cb5c3bSJohn Baldwin } 97682cb5c3bSJohn Baldwin 97782cb5c3bSJohn Baldwin /* 97882cb5c3bSJohn Baldwin * Send a HotPlug command to the slot control register. If this slot 97907454911SJohn Baldwin * uses command completion interrupts and a previous command is still 98007454911SJohn Baldwin * in progress, then the command is dropped. Once the previous 98107454911SJohn Baldwin * command completes or times out, pcib_pcie_hotplug_update() will be 98207454911SJohn Baldwin * invoked to post a new command based on the slot's state at that 98307454911SJohn Baldwin * time. 98482cb5c3bSJohn Baldwin */ 98582cb5c3bSJohn Baldwin static void 98682cb5c3bSJohn Baldwin pcib_pcie_hotplug_command(struct pcib_softc *sc, uint16_t val, uint16_t mask) 98782cb5c3bSJohn Baldwin { 98882cb5c3bSJohn Baldwin device_t dev; 98982cb5c3bSJohn Baldwin uint16_t ctl, new; 99082cb5c3bSJohn Baldwin 99182cb5c3bSJohn Baldwin dev = sc->dev; 99282cb5c3bSJohn Baldwin 99307454911SJohn Baldwin if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) 99407454911SJohn Baldwin return; 99507454911SJohn Baldwin 99682cb5c3bSJohn Baldwin ctl = pcie_read_config(dev, PCIER_SLOT_CTL, 2); 99782cb5c3bSJohn Baldwin new = (ctl & ~mask) | val; 99807454911SJohn Baldwin if (new == ctl) 99907454911SJohn Baldwin return; 1000991d431fSEric van Gyzen if (bootverbose) 1001991d431fSEric van Gyzen device_printf(dev, "HotPlug command: %04x -> %04x\n", ctl, new); 100207454911SJohn Baldwin pcie_write_config(dev, PCIER_SLOT_CTL, new, 2); 10036f33eaa5SJohn Baldwin if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS) && 10046f33eaa5SJohn Baldwin (ctl & new) & PCIEM_SLOT_CTL_CCIE) { 100582cb5c3bSJohn Baldwin sc->flags |= PCIB_HOTPLUG_CMD_PENDING; 100682cb5c3bSJohn Baldwin if (!cold) 100782cb5c3bSJohn Baldwin callout_reset(&sc->pcie_cc_timer, hz, 100882cb5c3bSJohn Baldwin pcib_pcie_cc_timeout, sc); 100982cb5c3bSJohn Baldwin } 101082cb5c3bSJohn Baldwin } 101182cb5c3bSJohn Baldwin 101282cb5c3bSJohn Baldwin static void 101382cb5c3bSJohn Baldwin pcib_pcie_hotplug_command_completed(struct pcib_softc *sc) 101482cb5c3bSJohn Baldwin { 101582cb5c3bSJohn Baldwin device_t dev; 101682cb5c3bSJohn Baldwin 101782cb5c3bSJohn Baldwin dev = sc->dev; 101882cb5c3bSJohn Baldwin 101982cb5c3bSJohn Baldwin if (bootverbose) 102082cb5c3bSJohn Baldwin device_printf(dev, "Command Completed\n"); 102182cb5c3bSJohn Baldwin if (!(sc->flags & PCIB_HOTPLUG_CMD_PENDING)) 102282cb5c3bSJohn Baldwin return; 102382cb5c3bSJohn Baldwin callout_stop(&sc->pcie_cc_timer); 102482cb5c3bSJohn Baldwin sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING; 10256f33eaa5SJohn Baldwin wakeup(sc); 102682cb5c3bSJohn Baldwin } 102782cb5c3bSJohn Baldwin 102882cb5c3bSJohn Baldwin /* 102982cb5c3bSJohn Baldwin * Returns true if a card is fully inserted from the user's 103082cb5c3bSJohn Baldwin * perspective. It may not yet be ready for access, but the driver 103182cb5c3bSJohn Baldwin * can now start enabling access if necessary. 103282cb5c3bSJohn Baldwin */ 103382cb5c3bSJohn Baldwin static bool 103482cb5c3bSJohn Baldwin pcib_hotplug_inserted(struct pcib_softc *sc) 103582cb5c3bSJohn Baldwin { 103682cb5c3bSJohn Baldwin 103782cb5c3bSJohn Baldwin /* Pretend the card isn't present if a detach is forced. */ 103882cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACHING) 103982cb5c3bSJohn Baldwin return (false); 104082cb5c3bSJohn Baldwin 104182cb5c3bSJohn Baldwin /* Card must be present in the slot. */ 104282cb5c3bSJohn Baldwin if ((sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS) == 0) 104382cb5c3bSJohn Baldwin return (false); 104482cb5c3bSJohn Baldwin 104582cb5c3bSJohn Baldwin /* A power fault implicitly turns off power to the slot. */ 104682cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD) 104782cb5c3bSJohn Baldwin return (false); 104882cb5c3bSJohn Baldwin 104982cb5c3bSJohn Baldwin /* If the MRL is disengaged, the slot is powered off. */ 105082cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP && 105182cb5c3bSJohn Baldwin (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS) != 0) 105282cb5c3bSJohn Baldwin return (false); 105382cb5c3bSJohn Baldwin 105482cb5c3bSJohn Baldwin return (true); 105582cb5c3bSJohn Baldwin } 105682cb5c3bSJohn Baldwin 105782cb5c3bSJohn Baldwin /* 105882cb5c3bSJohn Baldwin * Returns -1 if the card is fully inserted, powered, and ready for 105982cb5c3bSJohn Baldwin * access. Otherwise, returns 0. 106082cb5c3bSJohn Baldwin */ 106182cb5c3bSJohn Baldwin static int 106282cb5c3bSJohn Baldwin pcib_hotplug_present(struct pcib_softc *sc) 106382cb5c3bSJohn Baldwin { 106482cb5c3bSJohn Baldwin 106582cb5c3bSJohn Baldwin /* Card must be inserted. */ 106682cb5c3bSJohn Baldwin if (!pcib_hotplug_inserted(sc)) 106782cb5c3bSJohn Baldwin return (0); 106882cb5c3bSJohn Baldwin 106982cb5c3bSJohn Baldwin /* 107082cb5c3bSJohn Baldwin * Require the Electromechanical Interlock to be engaged if 107182cb5c3bSJohn Baldwin * present. 107282cb5c3bSJohn Baldwin */ 107382cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP && 107482cb5c3bSJohn Baldwin (sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS) == 0) 107582cb5c3bSJohn Baldwin return (0); 107682cb5c3bSJohn Baldwin 107782cb5c3bSJohn Baldwin /* Require the Data Link Layer to be active. */ 107882cb5c3bSJohn Baldwin if (!(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE)) 107982cb5c3bSJohn Baldwin return (0); 108082cb5c3bSJohn Baldwin 108182cb5c3bSJohn Baldwin return (-1); 108282cb5c3bSJohn Baldwin } 108382cb5c3bSJohn Baldwin 108482cb5c3bSJohn Baldwin static void 108582cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(struct pcib_softc *sc, uint16_t val, uint16_t mask, 108682cb5c3bSJohn Baldwin bool schedule_task) 108782cb5c3bSJohn Baldwin { 1088a1566487SEric van Gyzen bool card_inserted, ei_engaged; 108982cb5c3bSJohn Baldwin 1090991d431fSEric van Gyzen /* Clear DETACHING if Presence Detect has cleared. */ 109182cb5c3bSJohn Baldwin if ((sc->pcie_slot_sta & (PCIEM_SLOT_STA_PDC | PCIEM_SLOT_STA_PDS)) == 109282cb5c3bSJohn Baldwin PCIEM_SLOT_STA_PDC) 109382cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACHING; 109482cb5c3bSJohn Baldwin 109582cb5c3bSJohn Baldwin card_inserted = pcib_hotplug_inserted(sc); 109682cb5c3bSJohn Baldwin 109782cb5c3bSJohn Baldwin /* Turn the power indicator on if a card is inserted. */ 109882cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PIP) { 109982cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_PIC; 110082cb5c3bSJohn Baldwin if (card_inserted) 110182cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_ON; 110282cb5c3bSJohn Baldwin else if (sc->flags & PCIB_DETACH_PENDING) 110382cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_BLINK; 110482cb5c3bSJohn Baldwin else 110582cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PI_OFF; 110682cb5c3bSJohn Baldwin } 110782cb5c3bSJohn Baldwin 110882cb5c3bSJohn Baldwin /* Turn the power on via the Power Controller if a card is inserted. */ 110982cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) { 111082cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_PCC; 111182cb5c3bSJohn Baldwin if (card_inserted) 111282cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PC_ON; 111382cb5c3bSJohn Baldwin else 111482cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PC_OFF; 111582cb5c3bSJohn Baldwin } 111682cb5c3bSJohn Baldwin 111782cb5c3bSJohn Baldwin /* 111882cb5c3bSJohn Baldwin * If a card is inserted, enable the Electromechanical 111982cb5c3bSJohn Baldwin * Interlock. If a card is not inserted (or we are in the 112082cb5c3bSJohn Baldwin * process of detaching), disable the Electromechanical 112182cb5c3bSJohn Baldwin * Interlock. 112282cb5c3bSJohn Baldwin */ 112382cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP) { 112482cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_EIC; 1125a1566487SEric van Gyzen ei_engaged = (sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS) != 0; 1126a1566487SEric van Gyzen if (card_inserted != ei_engaged) 112782cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_EIC; 112882cb5c3bSJohn Baldwin } 112982cb5c3bSJohn Baldwin 113082cb5c3bSJohn Baldwin /* 113182cb5c3bSJohn Baldwin * Start a timer to see if the Data Link Layer times out. 1132991d431fSEric van Gyzen * Note that we only start the timer if Presence Detect or MRL Sensor 113382cb5c3bSJohn Baldwin * changed on this interrupt. Stop any scheduled timer if 113482cb5c3bSJohn Baldwin * the Data Link Layer is active. 113582cb5c3bSJohn Baldwin */ 113682cb5c3bSJohn Baldwin if (card_inserted && 113782cb5c3bSJohn Baldwin !(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) && 1138991d431fSEric van Gyzen sc->pcie_slot_sta & 1139991d431fSEric van Gyzen (PCIEM_SLOT_STA_MRLSC | PCIEM_SLOT_STA_PDC)) { 114082cb5c3bSJohn Baldwin if (cold) 114182cb5c3bSJohn Baldwin device_printf(sc->dev, 114282cb5c3bSJohn Baldwin "Data Link Layer inactive\n"); 114382cb5c3bSJohn Baldwin else 114482cb5c3bSJohn Baldwin callout_reset(&sc->pcie_dll_timer, hz, 114582cb5c3bSJohn Baldwin pcib_pcie_dll_timeout, sc); 114682cb5c3bSJohn Baldwin } else if (sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) 114782cb5c3bSJohn Baldwin callout_stop(&sc->pcie_dll_timer); 114882cb5c3bSJohn Baldwin 114982cb5c3bSJohn Baldwin pcib_pcie_hotplug_command(sc, val, mask); 115082cb5c3bSJohn Baldwin 115182cb5c3bSJohn Baldwin /* 1152a1566487SEric van Gyzen * During attach the child "pci" device is added synchronously; 115382cb5c3bSJohn Baldwin * otherwise, the task is scheduled to manage the child 115482cb5c3bSJohn Baldwin * device. 115582cb5c3bSJohn Baldwin */ 115682cb5c3bSJohn Baldwin if (schedule_task && 115782cb5c3bSJohn Baldwin (pcib_hotplug_present(sc) != 0) != (sc->child != NULL)) 115882cb5c3bSJohn Baldwin taskqueue_enqueue(taskqueue_thread, &sc->pcie_hp_task); 115982cb5c3bSJohn Baldwin } 116082cb5c3bSJohn Baldwin 116182cb5c3bSJohn Baldwin static void 11628a1926c5SWarner Losh pcib_pcie_intr_hotplug(void *arg) 116382cb5c3bSJohn Baldwin { 116482cb5c3bSJohn Baldwin struct pcib_softc *sc; 116582cb5c3bSJohn Baldwin device_t dev; 116682cb5c3bSJohn Baldwin 116782cb5c3bSJohn Baldwin sc = arg; 116882cb5c3bSJohn Baldwin dev = sc->dev; 116982cb5c3bSJohn Baldwin sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 117082cb5c3bSJohn Baldwin 117182cb5c3bSJohn Baldwin /* Clear the events just reported. */ 117282cb5c3bSJohn Baldwin pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2); 117382cb5c3bSJohn Baldwin 1174991d431fSEric van Gyzen if (bootverbose) 1175991d431fSEric van Gyzen device_printf(dev, "HotPlug interrupt: %#x\n", 1176991d431fSEric van Gyzen sc->pcie_slot_sta); 1177991d431fSEric van Gyzen 117882cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_ABP) { 117982cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 118082cb5c3bSJohn Baldwin device_printf(dev, 118182cb5c3bSJohn Baldwin "Attention Button Pressed: Detach Cancelled\n"); 118282cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 118382cb5c3bSJohn Baldwin callout_stop(&sc->pcie_ab_timer); 118482cb5c3bSJohn Baldwin } else { 118582cb5c3bSJohn Baldwin device_printf(dev, 118682cb5c3bSJohn Baldwin "Attention Button Pressed: Detaching in 5 seconds\n"); 118782cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACH_PENDING; 118882cb5c3bSJohn Baldwin callout_reset(&sc->pcie_ab_timer, 5 * hz, 118982cb5c3bSJohn Baldwin pcib_pcie_ab_timeout, sc); 119082cb5c3bSJohn Baldwin } 119182cb5c3bSJohn Baldwin } 119282cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD) 119382cb5c3bSJohn Baldwin device_printf(dev, "Power Fault Detected\n"); 119482cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSC) 119582cb5c3bSJohn Baldwin device_printf(dev, "MRL Sensor Changed to %s\n", 119682cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS ? "open" : 119782cb5c3bSJohn Baldwin "closed"); 119882cb5c3bSJohn Baldwin if (bootverbose && sc->pcie_slot_sta & PCIEM_SLOT_STA_PDC) 1199991d431fSEric van Gyzen device_printf(dev, "Presence Detect Changed to %s\n", 120082cb5c3bSJohn Baldwin sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS ? "card present" : 120182cb5c3bSJohn Baldwin "empty"); 120282cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_CC) 120382cb5c3bSJohn Baldwin pcib_pcie_hotplug_command_completed(sc); 120482cb5c3bSJohn Baldwin if (sc->pcie_slot_sta & PCIEM_SLOT_STA_DLLSC) { 120582cb5c3bSJohn Baldwin sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 120682cb5c3bSJohn Baldwin if (bootverbose) 120782cb5c3bSJohn Baldwin device_printf(dev, 120882cb5c3bSJohn Baldwin "Data Link Layer State Changed to %s\n", 120982cb5c3bSJohn Baldwin sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE ? 121082cb5c3bSJohn Baldwin "active" : "inactive"); 121182cb5c3bSJohn Baldwin } 121282cb5c3bSJohn Baldwin 121382cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 121482cb5c3bSJohn Baldwin } 121582cb5c3bSJohn Baldwin 121682cb5c3bSJohn Baldwin static void 121782cb5c3bSJohn Baldwin pcib_pcie_hotplug_task(void *context, int pending) 121882cb5c3bSJohn Baldwin { 121982cb5c3bSJohn Baldwin struct pcib_softc *sc; 122082cb5c3bSJohn Baldwin device_t dev; 122182cb5c3bSJohn Baldwin 122282cb5c3bSJohn Baldwin sc = context; 122382cb5c3bSJohn Baldwin mtx_lock(&Giant); 122482cb5c3bSJohn Baldwin dev = sc->dev; 122582cb5c3bSJohn Baldwin if (pcib_hotplug_present(sc) != 0) { 122682cb5c3bSJohn Baldwin if (sc->child == NULL) { 122782cb5c3bSJohn Baldwin sc->child = device_add_child(dev, "pci", -1); 122882cb5c3bSJohn Baldwin bus_generic_attach(dev); 122982cb5c3bSJohn Baldwin } 123082cb5c3bSJohn Baldwin } else { 123182cb5c3bSJohn Baldwin if (sc->child != NULL) { 123282cb5c3bSJohn Baldwin if (device_delete_child(dev, sc->child) == 0) 123382cb5c3bSJohn Baldwin sc->child = NULL; 123482cb5c3bSJohn Baldwin } 123582cb5c3bSJohn Baldwin } 123682cb5c3bSJohn Baldwin mtx_unlock(&Giant); 123782cb5c3bSJohn Baldwin } 123882cb5c3bSJohn Baldwin 123982cb5c3bSJohn Baldwin static void 124082cb5c3bSJohn Baldwin pcib_pcie_ab_timeout(void *arg) 124182cb5c3bSJohn Baldwin { 124282cb5c3bSJohn Baldwin struct pcib_softc *sc; 124382cb5c3bSJohn Baldwin device_t dev; 124482cb5c3bSJohn Baldwin 124582cb5c3bSJohn Baldwin sc = arg; 124682cb5c3bSJohn Baldwin dev = sc->dev; 124782cb5c3bSJohn Baldwin mtx_assert(&Giant, MA_OWNED); 124882cb5c3bSJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 124982cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 125082cb5c3bSJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 125182cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 125282cb5c3bSJohn Baldwin } 125382cb5c3bSJohn Baldwin } 125482cb5c3bSJohn Baldwin 125582cb5c3bSJohn Baldwin static void 125682cb5c3bSJohn Baldwin pcib_pcie_cc_timeout(void *arg) 125782cb5c3bSJohn Baldwin { 125882cb5c3bSJohn Baldwin struct pcib_softc *sc; 125982cb5c3bSJohn Baldwin device_t dev; 12606f33eaa5SJohn Baldwin uint16_t sta; 126182cb5c3bSJohn Baldwin 126282cb5c3bSJohn Baldwin sc = arg; 126382cb5c3bSJohn Baldwin dev = sc->dev; 126482cb5c3bSJohn Baldwin mtx_assert(&Giant, MA_OWNED); 12656f33eaa5SJohn Baldwin sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 12666f33eaa5SJohn Baldwin if (!(sta & PCIEM_SLOT_STA_CC)) { 126782cb5c3bSJohn Baldwin device_printf(dev, 1268991d431fSEric van Gyzen "HotPlug Command Timed Out - forcing detach\n"); 126982cb5c3bSJohn Baldwin sc->flags &= ~(PCIB_HOTPLUG_CMD_PENDING | PCIB_DETACH_PENDING); 127082cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 127182cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 12726f33eaa5SJohn Baldwin } else { 12736f33eaa5SJohn Baldwin device_printf(dev, 12746f33eaa5SJohn Baldwin "Missed HotPlug interrupt waiting for Command Completion\n"); 12758a1926c5SWarner Losh pcib_pcie_intr_hotplug(sc); 127682cb5c3bSJohn Baldwin } 127782cb5c3bSJohn Baldwin } 127882cb5c3bSJohn Baldwin 127982cb5c3bSJohn Baldwin static void 128082cb5c3bSJohn Baldwin pcib_pcie_dll_timeout(void *arg) 128182cb5c3bSJohn Baldwin { 128282cb5c3bSJohn Baldwin struct pcib_softc *sc; 128382cb5c3bSJohn Baldwin device_t dev; 128482cb5c3bSJohn Baldwin uint16_t sta; 128582cb5c3bSJohn Baldwin 128682cb5c3bSJohn Baldwin sc = arg; 128782cb5c3bSJohn Baldwin dev = sc->dev; 128882cb5c3bSJohn Baldwin mtx_assert(&Giant, MA_OWNED); 128982cb5c3bSJohn Baldwin sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 129082cb5c3bSJohn Baldwin if (!(sta & PCIEM_LINK_STA_DL_ACTIVE)) { 129182cb5c3bSJohn Baldwin device_printf(dev, 129282cb5c3bSJohn Baldwin "Timed out waiting for Data Link Layer Active\n"); 129382cb5c3bSJohn Baldwin sc->flags |= PCIB_DETACHING; 129482cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, 0, 0, true); 129582cb5c3bSJohn Baldwin } else if (sta != sc->pcie_link_sta) { 129682cb5c3bSJohn Baldwin device_printf(dev, 129782cb5c3bSJohn Baldwin "Missed HotPlug interrupt waiting for DLL Active\n"); 12988a1926c5SWarner Losh pcib_pcie_intr_hotplug(sc); 129982cb5c3bSJohn Baldwin } 130082cb5c3bSJohn Baldwin } 130182cb5c3bSJohn Baldwin 130282cb5c3bSJohn Baldwin static int 130382cb5c3bSJohn Baldwin pcib_alloc_pcie_irq(struct pcib_softc *sc) 130482cb5c3bSJohn Baldwin { 130582cb5c3bSJohn Baldwin device_t dev; 130682cb5c3bSJohn Baldwin int count, error, rid; 130782cb5c3bSJohn Baldwin 130882cb5c3bSJohn Baldwin rid = -1; 130982cb5c3bSJohn Baldwin dev = sc->dev; 131082cb5c3bSJohn Baldwin 131182cb5c3bSJohn Baldwin /* 131282cb5c3bSJohn Baldwin * For simplicity, only use MSI-X if there is a single message. 131382cb5c3bSJohn Baldwin * To support a device with multiple messages we would have to 131482cb5c3bSJohn Baldwin * use remap intr if the MSI number is not 0. 131582cb5c3bSJohn Baldwin */ 131682cb5c3bSJohn Baldwin count = pci_msix_count(dev); 131782cb5c3bSJohn Baldwin if (count == 1) { 131882cb5c3bSJohn Baldwin error = pci_alloc_msix(dev, &count); 131982cb5c3bSJohn Baldwin if (error == 0) 132082cb5c3bSJohn Baldwin rid = 1; 132182cb5c3bSJohn Baldwin } 132282cb5c3bSJohn Baldwin 132382cb5c3bSJohn Baldwin if (rid < 0 && pci_msi_count(dev) > 0) { 132482cb5c3bSJohn Baldwin count = 1; 132582cb5c3bSJohn Baldwin error = pci_alloc_msi(dev, &count); 132682cb5c3bSJohn Baldwin if (error == 0) 132782cb5c3bSJohn Baldwin rid = 1; 132882cb5c3bSJohn Baldwin } 132982cb5c3bSJohn Baldwin 133082cb5c3bSJohn Baldwin if (rid < 0) 133182cb5c3bSJohn Baldwin rid = 0; 133282cb5c3bSJohn Baldwin 133382cb5c3bSJohn Baldwin sc->pcie_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 133482cb5c3bSJohn Baldwin RF_ACTIVE); 133582cb5c3bSJohn Baldwin if (sc->pcie_irq == NULL) { 133682cb5c3bSJohn Baldwin device_printf(dev, 133782cb5c3bSJohn Baldwin "Failed to allocate interrupt for PCI-e events\n"); 133882cb5c3bSJohn Baldwin if (rid > 0) 133982cb5c3bSJohn Baldwin pci_release_msi(dev); 134082cb5c3bSJohn Baldwin return (ENXIO); 134182cb5c3bSJohn Baldwin } 134282cb5c3bSJohn Baldwin 134382cb5c3bSJohn Baldwin error = bus_setup_intr(dev, sc->pcie_irq, INTR_TYPE_MISC, 13448a1926c5SWarner Losh NULL, pcib_pcie_intr_hotplug, sc, &sc->pcie_ihand); 134582cb5c3bSJohn Baldwin if (error) { 134682cb5c3bSJohn Baldwin device_printf(dev, "Failed to setup PCI-e interrupt handler\n"); 134782cb5c3bSJohn Baldwin bus_release_resource(dev, SYS_RES_IRQ, rid, sc->pcie_irq); 134882cb5c3bSJohn Baldwin if (rid > 0) 134982cb5c3bSJohn Baldwin pci_release_msi(dev); 135082cb5c3bSJohn Baldwin return (error); 135182cb5c3bSJohn Baldwin } 135282cb5c3bSJohn Baldwin return (0); 135382cb5c3bSJohn Baldwin } 135482cb5c3bSJohn Baldwin 13556f33eaa5SJohn Baldwin static int 13566f33eaa5SJohn Baldwin pcib_release_pcie_irq(struct pcib_softc *sc) 13576f33eaa5SJohn Baldwin { 13586f33eaa5SJohn Baldwin device_t dev; 13596f33eaa5SJohn Baldwin int error; 13606f33eaa5SJohn Baldwin 13616f33eaa5SJohn Baldwin dev = sc->dev; 13626f33eaa5SJohn Baldwin error = bus_teardown_intr(dev, sc->pcie_irq, sc->pcie_ihand); 13636f33eaa5SJohn Baldwin if (error) 13646f33eaa5SJohn Baldwin return (error); 13656f33eaa5SJohn Baldwin error = bus_free_resource(dev, SYS_RES_IRQ, sc->pcie_irq); 13666f33eaa5SJohn Baldwin if (error) 13676f33eaa5SJohn Baldwin return (error); 13686f33eaa5SJohn Baldwin return (pci_release_msi(dev)); 13696f33eaa5SJohn Baldwin } 13706f33eaa5SJohn Baldwin 137182cb5c3bSJohn Baldwin static void 137282cb5c3bSJohn Baldwin pcib_setup_hotplug(struct pcib_softc *sc) 137382cb5c3bSJohn Baldwin { 137482cb5c3bSJohn Baldwin device_t dev; 137582cb5c3bSJohn Baldwin uint16_t mask, val; 137682cb5c3bSJohn Baldwin 137782cb5c3bSJohn Baldwin dev = sc->dev; 137882cb5c3bSJohn Baldwin callout_init(&sc->pcie_ab_timer, 0); 137982cb5c3bSJohn Baldwin callout_init(&sc->pcie_cc_timer, 0); 138082cb5c3bSJohn Baldwin callout_init(&sc->pcie_dll_timer, 0); 138182cb5c3bSJohn Baldwin TASK_INIT(&sc->pcie_hp_task, 0, pcib_pcie_hotplug_task, sc); 138282cb5c3bSJohn Baldwin 138382cb5c3bSJohn Baldwin /* Allocate IRQ. */ 138482cb5c3bSJohn Baldwin if (pcib_alloc_pcie_irq(sc) != 0) 138582cb5c3bSJohn Baldwin return; 138682cb5c3bSJohn Baldwin 138782cb5c3bSJohn Baldwin sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2); 138882cb5c3bSJohn Baldwin sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2); 138982cb5c3bSJohn Baldwin 13906f33eaa5SJohn Baldwin /* Clear any events previously pending. */ 13916f33eaa5SJohn Baldwin pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2); 13926f33eaa5SJohn Baldwin 139382cb5c3bSJohn Baldwin /* Enable HotPlug events. */ 139482cb5c3bSJohn Baldwin mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | 139582cb5c3bSJohn Baldwin PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE | 139682cb5c3bSJohn Baldwin PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE; 139737290148SEric van Gyzen val = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | PCIEM_SLOT_CTL_PDCE; 139882cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_APB) 139982cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_ABPE; 140082cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) 140182cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_PFDE; 140282cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP) 140382cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_MRLSCE; 140482cb5c3bSJohn Baldwin if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS)) 140582cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_CCIE; 140682cb5c3bSJohn Baldwin 140782cb5c3bSJohn Baldwin /* Turn the attention indicator off. */ 140882cb5c3bSJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) { 140982cb5c3bSJohn Baldwin mask |= PCIEM_SLOT_CTL_AIC; 141082cb5c3bSJohn Baldwin val |= PCIEM_SLOT_CTL_AI_OFF; 141182cb5c3bSJohn Baldwin } 141282cb5c3bSJohn Baldwin 141382cb5c3bSJohn Baldwin pcib_pcie_hotplug_update(sc, val, mask, false); 141482cb5c3bSJohn Baldwin } 14156f33eaa5SJohn Baldwin 14166f33eaa5SJohn Baldwin static int 14176f33eaa5SJohn Baldwin pcib_detach_hotplug(struct pcib_softc *sc) 14186f33eaa5SJohn Baldwin { 14196f33eaa5SJohn Baldwin uint16_t mask, val; 14206f33eaa5SJohn Baldwin int error; 14216f33eaa5SJohn Baldwin 14226f33eaa5SJohn Baldwin /* Disable the card in the slot and force it to detach. */ 14236f33eaa5SJohn Baldwin if (sc->flags & PCIB_DETACH_PENDING) { 14246f33eaa5SJohn Baldwin sc->flags &= ~PCIB_DETACH_PENDING; 14256f33eaa5SJohn Baldwin callout_stop(&sc->pcie_ab_timer); 14266f33eaa5SJohn Baldwin } 14276f33eaa5SJohn Baldwin sc->flags |= PCIB_DETACHING; 14286f33eaa5SJohn Baldwin 14296f33eaa5SJohn Baldwin if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) { 14306f33eaa5SJohn Baldwin callout_stop(&sc->pcie_cc_timer); 14316f33eaa5SJohn Baldwin tsleep(sc, 0, "hpcmd", hz); 14326f33eaa5SJohn Baldwin sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING; 14336f33eaa5SJohn Baldwin } 14346f33eaa5SJohn Baldwin 14356f33eaa5SJohn Baldwin /* Disable HotPlug events. */ 14366f33eaa5SJohn Baldwin mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | 14376f33eaa5SJohn Baldwin PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE | 14386f33eaa5SJohn Baldwin PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE; 14396f33eaa5SJohn Baldwin val = 0; 14406f33eaa5SJohn Baldwin 14416f33eaa5SJohn Baldwin /* Turn the attention indicator off. */ 14426f33eaa5SJohn Baldwin if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) { 14436f33eaa5SJohn Baldwin mask |= PCIEM_SLOT_CTL_AIC; 14446f33eaa5SJohn Baldwin val |= PCIEM_SLOT_CTL_AI_OFF; 14456f33eaa5SJohn Baldwin } 14466f33eaa5SJohn Baldwin 14476f33eaa5SJohn Baldwin pcib_pcie_hotplug_update(sc, val, mask, false); 14486f33eaa5SJohn Baldwin 14496f33eaa5SJohn Baldwin error = pcib_release_pcie_irq(sc); 14506f33eaa5SJohn Baldwin if (error) 14516f33eaa5SJohn Baldwin return (error); 14526f33eaa5SJohn Baldwin taskqueue_drain(taskqueue_thread, &sc->pcie_hp_task); 14536f33eaa5SJohn Baldwin callout_drain(&sc->pcie_ab_timer); 14546f33eaa5SJohn Baldwin callout_drain(&sc->pcie_cc_timer); 14556f33eaa5SJohn Baldwin callout_drain(&sc->pcie_dll_timer); 14566f33eaa5SJohn Baldwin return (0); 14576f33eaa5SJohn Baldwin } 145882cb5c3bSJohn Baldwin #endif 145982cb5c3bSJohn Baldwin 1460e36af292SJung-uk Kim /* 1461e36af292SJung-uk Kim * Get current bridge configuration. 1462e36af292SJung-uk Kim */ 1463e36af292SJung-uk Kim static void 1464e36af292SJung-uk Kim pcib_cfg_save(struct pcib_softc *sc) 1465e36af292SJung-uk Kim { 1466ad6f36f8SJohn Baldwin #ifndef NEW_PCIB 1467e36af292SJung-uk Kim device_t dev; 1468ad6f36f8SJohn Baldwin uint16_t command; 1469e36af292SJung-uk Kim 1470e36af292SJung-uk Kim dev = sc->dev; 1471e36af292SJung-uk Kim 1472ad6f36f8SJohn Baldwin command = pci_read_config(dev, PCIR_COMMAND, 2); 1473ad6f36f8SJohn Baldwin if (command & PCIM_CMD_PORTEN) 1474e36af292SJung-uk Kim pcib_get_io_decode(sc); 1475ad6f36f8SJohn Baldwin if (command & PCIM_CMD_MEMEN) 1476e36af292SJung-uk Kim pcib_get_mem_decode(sc); 147783c41143SJohn Baldwin #endif 1478e36af292SJung-uk Kim } 1479e36af292SJung-uk Kim 1480e36af292SJung-uk Kim /* 1481e36af292SJung-uk Kim * Restore previous bridge configuration. 1482e36af292SJung-uk Kim */ 1483e36af292SJung-uk Kim static void 1484e36af292SJung-uk Kim pcib_cfg_restore(struct pcib_softc *sc) 1485e36af292SJung-uk Kim { 1486e36af292SJung-uk Kim device_t dev; 1487ad6f36f8SJohn Baldwin #ifndef NEW_PCIB 1488ad6f36f8SJohn Baldwin uint16_t command; 1489ad6f36f8SJohn Baldwin #endif 1490e36af292SJung-uk Kim dev = sc->dev; 1491e36af292SJung-uk Kim 149283c41143SJohn Baldwin #ifdef NEW_PCIB 149383c41143SJohn Baldwin pcib_write_windows(sc, WIN_IO | WIN_MEM | WIN_PMEM); 149483c41143SJohn Baldwin #else 1495ad6f36f8SJohn Baldwin command = pci_read_config(dev, PCIR_COMMAND, 2); 1496ad6f36f8SJohn Baldwin if (command & PCIM_CMD_PORTEN) 1497e36af292SJung-uk Kim pcib_set_io_decode(sc); 1498ad6f36f8SJohn Baldwin if (command & PCIM_CMD_MEMEN) 1499e36af292SJung-uk Kim pcib_set_mem_decode(sc); 150083c41143SJohn Baldwin #endif 1501e36af292SJung-uk Kim } 1502e36af292SJung-uk Kim 1503e36af292SJung-uk Kim /* 1504bb0d0a8eSMike Smith * Generic device interface 1505bb0d0a8eSMike Smith */ 1506bb0d0a8eSMike Smith static int 1507bb0d0a8eSMike Smith pcib_probe(device_t dev) 1508bb0d0a8eSMike Smith { 1509bb0d0a8eSMike Smith if ((pci_get_class(dev) == PCIC_BRIDGE) && 1510bb0d0a8eSMike Smith (pci_get_subclass(dev) == PCIS_BRIDGE_PCI)) { 1511bb0d0a8eSMike Smith device_set_desc(dev, "PCI-PCI bridge"); 1512b7cbd25bSMarcel Moolenaar return(-10000); 1513bb0d0a8eSMike Smith } 1514bb0d0a8eSMike Smith return(ENXIO); 1515bb0d0a8eSMike Smith } 1516bb0d0a8eSMike Smith 15176f0d5884SJohn Baldwin void 15186f0d5884SJohn Baldwin pcib_attach_common(device_t dev) 1519bb0d0a8eSMike Smith { 1520bb0d0a8eSMike Smith struct pcib_softc *sc; 1521abf07f13SWarner Losh struct sysctl_ctx_list *sctx; 1522abf07f13SWarner Losh struct sysctl_oid *soid; 1523c825d4dcSJohn Baldwin int comma; 1524bb0d0a8eSMike Smith 1525bb0d0a8eSMike Smith sc = device_get_softc(dev); 1526bb0d0a8eSMike Smith sc->dev = dev; 1527bb0d0a8eSMike Smith 15284fa59183SMike Smith /* 15294fa59183SMike Smith * Get current bridge configuration. 15304fa59183SMike Smith */ 153155aaf894SMarius Strobl sc->domain = pci_get_domain(dev); 1532ad6f36f8SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 1533ad6f36f8SJohn Baldwin sc->bus.sec = pci_read_config(dev, PCIR_SECBUS_1, 1); 1534ad6f36f8SJohn Baldwin sc->bus.sub = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1535ad6f36f8SJohn Baldwin #endif 1536ad6f36f8SJohn Baldwin sc->bridgectl = pci_read_config(dev, PCIR_BRIDGECTL_1, 2); 1537e36af292SJung-uk Kim pcib_cfg_save(sc); 15384fa59183SMike Smith 15394fa59183SMike Smith /* 15404edef187SJohn Baldwin * The primary bus register should always be the bus of the 15414edef187SJohn Baldwin * parent. 15424edef187SJohn Baldwin */ 15434edef187SJohn Baldwin sc->pribus = pci_get_bus(dev); 15444edef187SJohn Baldwin pci_write_config(dev, PCIR_PRIBUS_1, sc->pribus, 1); 15454edef187SJohn Baldwin 15464edef187SJohn Baldwin /* 1547abf07f13SWarner Losh * Setup sysctl reporting nodes 1548abf07f13SWarner Losh */ 1549abf07f13SWarner Losh sctx = device_get_sysctl_ctx(dev); 1550abf07f13SWarner Losh soid = device_get_sysctl_tree(dev); 1551abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "domain", 1552abf07f13SWarner Losh CTLFLAG_RD, &sc->domain, 0, "Domain number"); 1553abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "pribus", 1554abf07f13SWarner Losh CTLFLAG_RD, &sc->pribus, 0, "Primary bus number"); 1555abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "secbus", 15564edef187SJohn Baldwin CTLFLAG_RD, &sc->bus.sec, 0, "Secondary bus number"); 1557abf07f13SWarner Losh SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "subbus", 15584edef187SJohn Baldwin CTLFLAG_RD, &sc->bus.sub, 0, "Subordinate bus number"); 1559abf07f13SWarner Losh 1560abf07f13SWarner Losh /* 15614fa59183SMike Smith * Quirk handling. 15624fa59183SMike Smith */ 15634fa59183SMike Smith switch (pci_get_devid(dev)) { 15642ae5fd15SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 15654fa59183SMike Smith case 0x12258086: /* Intel 82454KX/GX (Orion) */ 15664fa59183SMike Smith { 1567b0cb115fSWarner Losh uint8_t supbus; 15684fa59183SMike Smith 15694fa59183SMike Smith supbus = pci_read_config(dev, 0x41, 1); 15704fa59183SMike Smith if (supbus != 0xff) { 15714edef187SJohn Baldwin sc->bus.sec = supbus + 1; 15724edef187SJohn Baldwin sc->bus.sub = supbus + 1; 15734fa59183SMike Smith } 15744fa59183SMike Smith break; 15754fa59183SMike Smith } 15764edef187SJohn Baldwin #endif 15774fa59183SMike Smith 1578e4b59fc5SWarner Losh /* 1579e4b59fc5SWarner Losh * The i82380FB mobile docking controller is a PCI-PCI bridge, 1580e4b59fc5SWarner Losh * and it is a subtractive bridge. However, the ProgIf is wrong 1581e4b59fc5SWarner Losh * so the normal setting of PCIB_SUBTRACTIVE bit doesn't 15824718610dSZbigniew Bodek * happen. There are also Toshiba and Cavium ThunderX bridges 15834718610dSZbigniew Bodek * that behave this way. 1584e4b59fc5SWarner Losh */ 15854718610dSZbigniew Bodek case 0xa002177d: /* Cavium ThunderX */ 1586e4b59fc5SWarner Losh case 0x124b8086: /* Intel 82380FB Mobile */ 1587e4b59fc5SWarner Losh case 0x060513d7: /* Toshiba ???? */ 1588e4b59fc5SWarner Losh sc->flags |= PCIB_SUBTRACTIVE; 1589e4b59fc5SWarner Losh break; 1590c94d6dbeSJung-uk Kim 15912ae5fd15SJohn Baldwin #if !(defined(NEW_PCIB) && defined(PCI_RES_BUS)) 1592c94d6dbeSJung-uk Kim /* Compaq R3000 BIOS sets wrong subordinate bus number. */ 1593c94d6dbeSJung-uk Kim case 0x00dd10de: 1594c94d6dbeSJung-uk Kim { 1595c94d6dbeSJung-uk Kim char *cp; 1596c94d6dbeSJung-uk Kim 15972be111bfSDavide Italiano if ((cp = kern_getenv("smbios.planar.maker")) == NULL) 1598c94d6dbeSJung-uk Kim break; 15991def0ca6SJung-uk Kim if (strncmp(cp, "Compal", 6) != 0) { 16001def0ca6SJung-uk Kim freeenv(cp); 1601c94d6dbeSJung-uk Kim break; 16021def0ca6SJung-uk Kim } 16031def0ca6SJung-uk Kim freeenv(cp); 16042be111bfSDavide Italiano if ((cp = kern_getenv("smbios.planar.product")) == NULL) 16051def0ca6SJung-uk Kim break; 16061def0ca6SJung-uk Kim if (strncmp(cp, "08A0", 4) != 0) { 16071def0ca6SJung-uk Kim freeenv(cp); 16081def0ca6SJung-uk Kim break; 16091def0ca6SJung-uk Kim } 16101def0ca6SJung-uk Kim freeenv(cp); 16114edef187SJohn Baldwin if (sc->bus.sub < 0xa) { 1612c94d6dbeSJung-uk Kim pci_write_config(dev, PCIR_SUBBUS_1, 0xa, 1); 16134edef187SJohn Baldwin sc->bus.sub = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1614c94d6dbeSJung-uk Kim } 1615c94d6dbeSJung-uk Kim break; 1616c94d6dbeSJung-uk Kim } 16174edef187SJohn Baldwin #endif 1618e4b59fc5SWarner Losh } 1619e4b59fc5SWarner Losh 162022bf1c7fSJohn Baldwin if (pci_msi_device_blacklisted(dev)) 162122bf1c7fSJohn Baldwin sc->flags |= PCIB_DISABLE_MSI; 162222bf1c7fSJohn Baldwin 162368e9cbd3SMarius Strobl if (pci_msix_device_blacklisted(dev)) 162468e9cbd3SMarius Strobl sc->flags |= PCIB_DISABLE_MSIX; 162568e9cbd3SMarius Strobl 1626e4b59fc5SWarner Losh /* 1627e4b59fc5SWarner Losh * Intel 815, 845 and other chipsets say they are PCI-PCI bridges, 1628e4b59fc5SWarner Losh * but have a ProgIF of 0x80. The 82801 family (AA, AB, BAM/CAM, 1629e4b59fc5SWarner Losh * BA/CA/DB and E) PCI bridges are HUB-PCI bridges, in Intelese. 1630e4b59fc5SWarner Losh * This means they act as if they were subtractively decoding 1631e4b59fc5SWarner Losh * bridges and pass all transactions. Mark them and real ProgIf 1 1632e4b59fc5SWarner Losh * parts as subtractive. 1633e4b59fc5SWarner Losh */ 1634e4b59fc5SWarner Losh if ((pci_get_devid(dev) & 0xff00ffff) == 0x24008086 || 1635657d9f9fSJohn Baldwin pci_read_config(dev, PCIR_PROGIF, 1) == PCIP_BRIDGE_PCI_SUBTRACTIVE) 1636e4b59fc5SWarner Losh sc->flags |= PCIB_SUBTRACTIVE; 1637e4b59fc5SWarner Losh 163882cb5c3bSJohn Baldwin #ifdef PCI_HP 163982cb5c3bSJohn Baldwin pcib_probe_hotplug(sc); 164082cb5c3bSJohn Baldwin #endif 164183c41143SJohn Baldwin #ifdef NEW_PCIB 16424edef187SJohn Baldwin #ifdef PCI_RES_BUS 16434edef187SJohn Baldwin pcib_setup_secbus(dev, &sc->bus, 1); 16444edef187SJohn Baldwin #endif 164583c41143SJohn Baldwin pcib_probe_windows(sc); 164683c41143SJohn Baldwin #endif 164782cb5c3bSJohn Baldwin #ifdef PCI_HP 164882cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG) 164982cb5c3bSJohn Baldwin pcib_setup_hotplug(sc); 165082cb5c3bSJohn Baldwin #endif 1651bb0d0a8eSMike Smith if (bootverbose) { 165255aaf894SMarius Strobl device_printf(dev, " domain %d\n", sc->domain); 16534edef187SJohn Baldwin device_printf(dev, " secondary bus %d\n", sc->bus.sec); 16544edef187SJohn Baldwin device_printf(dev, " subordinate bus %d\n", sc->bus.sub); 165583c41143SJohn Baldwin #ifdef NEW_PCIB 165683c41143SJohn Baldwin if (pcib_is_window_open(&sc->io)) 165783c41143SJohn Baldwin device_printf(dev, " I/O decode 0x%jx-0x%jx\n", 165883c41143SJohn Baldwin (uintmax_t)sc->io.base, (uintmax_t)sc->io.limit); 165983c41143SJohn Baldwin if (pcib_is_window_open(&sc->mem)) 166083c41143SJohn Baldwin device_printf(dev, " memory decode 0x%jx-0x%jx\n", 166183c41143SJohn Baldwin (uintmax_t)sc->mem.base, (uintmax_t)sc->mem.limit); 166283c41143SJohn Baldwin if (pcib_is_window_open(&sc->pmem)) 166383c41143SJohn Baldwin device_printf(dev, " prefetched decode 0x%jx-0x%jx\n", 166483c41143SJohn Baldwin (uintmax_t)sc->pmem.base, (uintmax_t)sc->pmem.limit); 166583c41143SJohn Baldwin #else 166683c41143SJohn Baldwin if (pcib_is_io_open(sc)) 166783c41143SJohn Baldwin device_printf(dev, " I/O decode 0x%x-0x%x\n", 166883c41143SJohn Baldwin sc->iobase, sc->iolimit); 1669b0a2d4b8SWarner Losh if (pcib_is_nonprefetch_open(sc)) 1670b0a2d4b8SWarner Losh device_printf(dev, " memory decode 0x%jx-0x%jx\n", 1671b0a2d4b8SWarner Losh (uintmax_t)sc->membase, (uintmax_t)sc->memlimit); 1672b0a2d4b8SWarner Losh if (pcib_is_prefetch_open(sc)) 1673b0a2d4b8SWarner Losh device_printf(dev, " prefetched decode 0x%jx-0x%jx\n", 1674b0a2d4b8SWarner Losh (uintmax_t)sc->pmembase, (uintmax_t)sc->pmemlimit); 167583c41143SJohn Baldwin #endif 1676c825d4dcSJohn Baldwin if (sc->bridgectl & (PCIB_BCR_ISA_ENABLE | PCIB_BCR_VGA_ENABLE) || 1677c825d4dcSJohn Baldwin sc->flags & PCIB_SUBTRACTIVE) { 1678c825d4dcSJohn Baldwin device_printf(dev, " special decode "); 1679c825d4dcSJohn Baldwin comma = 0; 1680c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_ISA_ENABLE) { 1681c825d4dcSJohn Baldwin printf("ISA"); 1682c825d4dcSJohn Baldwin comma = 1; 1683c825d4dcSJohn Baldwin } 1684c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) { 1685c825d4dcSJohn Baldwin printf("%sVGA", comma ? ", " : ""); 1686c825d4dcSJohn Baldwin comma = 1; 1687c825d4dcSJohn Baldwin } 1688e4b59fc5SWarner Losh if (sc->flags & PCIB_SUBTRACTIVE) 1689c825d4dcSJohn Baldwin printf("%ssubtractive", comma ? ", " : ""); 1690c825d4dcSJohn Baldwin printf("\n"); 1691c825d4dcSJohn Baldwin } 1692bb0d0a8eSMike Smith } 1693bb0d0a8eSMike Smith 1694bb0d0a8eSMike Smith /* 1695ef888152SJohn Baldwin * Always enable busmastering on bridges so that transactions 1696ef888152SJohn Baldwin * initiated on the secondary bus are passed through to the 1697ef888152SJohn Baldwin * primary bus. 1698ef888152SJohn Baldwin */ 1699ef888152SJohn Baldwin pci_enable_busmaster(dev); 17006f0d5884SJohn Baldwin } 1701bb0d0a8eSMike Smith 170282cb5c3bSJohn Baldwin #ifdef PCI_HP 170382cb5c3bSJohn Baldwin static int 170482cb5c3bSJohn Baldwin pcib_present(struct pcib_softc *sc) 170582cb5c3bSJohn Baldwin { 170682cb5c3bSJohn Baldwin 170782cb5c3bSJohn Baldwin if (sc->flags & PCIB_HOTPLUG) 170882cb5c3bSJohn Baldwin return (pcib_hotplug_present(sc) != 0); 170982cb5c3bSJohn Baldwin return (1); 171082cb5c3bSJohn Baldwin } 171182cb5c3bSJohn Baldwin #endif 171282cb5c3bSJohn Baldwin 171338906aedSJohn Baldwin int 171467e7d085SJohn Baldwin pcib_attach_child(device_t dev) 17156f0d5884SJohn Baldwin { 17166f0d5884SJohn Baldwin struct pcib_softc *sc; 17176f0d5884SJohn Baldwin 17186f0d5884SJohn Baldwin sc = device_get_softc(dev); 171967e7d085SJohn Baldwin if (sc->bus.sec == 0) { 172067e7d085SJohn Baldwin /* no secondary bus; we should have fixed this */ 172167e7d085SJohn Baldwin return(0); 172267e7d085SJohn Baldwin } 172367e7d085SJohn Baldwin 172482cb5c3bSJohn Baldwin #ifdef PCI_HP 172582cb5c3bSJohn Baldwin if (!pcib_present(sc)) { 172682cb5c3bSJohn Baldwin /* An empty HotPlug slot, so don't add a PCI bus yet. */ 172782cb5c3bSJohn Baldwin return (0); 172882cb5c3bSJohn Baldwin } 172982cb5c3bSJohn Baldwin #endif 173082cb5c3bSJohn Baldwin 173167e7d085SJohn Baldwin sc->child = device_add_child(dev, "pci", -1); 1732bb0d0a8eSMike Smith return (bus_generic_attach(dev)); 1733bb0d0a8eSMike Smith } 1734bb0d0a8eSMike Smith 173567e7d085SJohn Baldwin int 173667e7d085SJohn Baldwin pcib_attach(device_t dev) 173767e7d085SJohn Baldwin { 173867e7d085SJohn Baldwin 173967e7d085SJohn Baldwin pcib_attach_common(dev); 174067e7d085SJohn Baldwin return (pcib_attach_child(dev)); 1741bb0d0a8eSMike Smith } 1742bb0d0a8eSMike Smith 17436f0d5884SJohn Baldwin int 17446f33eaa5SJohn Baldwin pcib_detach(device_t dev) 17456f33eaa5SJohn Baldwin { 17466f33eaa5SJohn Baldwin #if defined(PCI_HP) || defined(NEW_PCIB) 17476f33eaa5SJohn Baldwin struct pcib_softc *sc; 17486f33eaa5SJohn Baldwin #endif 17496f33eaa5SJohn Baldwin int error; 17506f33eaa5SJohn Baldwin 17516f33eaa5SJohn Baldwin #if defined(PCI_HP) || defined(NEW_PCIB) 17526f33eaa5SJohn Baldwin sc = device_get_softc(dev); 17536f33eaa5SJohn Baldwin #endif 17546f33eaa5SJohn Baldwin error = bus_generic_detach(dev); 17556f33eaa5SJohn Baldwin if (error) 17566f33eaa5SJohn Baldwin return (error); 17576f33eaa5SJohn Baldwin #ifdef PCI_HP 17586f33eaa5SJohn Baldwin if (sc->flags & PCIB_HOTPLUG) { 17596f33eaa5SJohn Baldwin error = pcib_detach_hotplug(sc); 17606f33eaa5SJohn Baldwin if (error) 17616f33eaa5SJohn Baldwin return (error); 17626f33eaa5SJohn Baldwin } 17636f33eaa5SJohn Baldwin #endif 17646f33eaa5SJohn Baldwin error = device_delete_children(dev); 17656f33eaa5SJohn Baldwin if (error) 17666f33eaa5SJohn Baldwin return (error); 17676f33eaa5SJohn Baldwin #ifdef NEW_PCIB 17686f33eaa5SJohn Baldwin pcib_free_windows(sc); 17696f33eaa5SJohn Baldwin #ifdef PCI_RES_BUS 17706f33eaa5SJohn Baldwin pcib_free_secbus(dev, &sc->bus); 17716f33eaa5SJohn Baldwin #endif 17726f33eaa5SJohn Baldwin #endif 17736f33eaa5SJohn Baldwin return (0); 17746f33eaa5SJohn Baldwin } 17756f33eaa5SJohn Baldwin 17766f33eaa5SJohn Baldwin int 1777e36af292SJung-uk Kim pcib_suspend(device_t dev) 1778e36af292SJung-uk Kim { 1779e36af292SJung-uk Kim 1780e36af292SJung-uk Kim pcib_cfg_save(device_get_softc(dev)); 17817212fc6aSJohn Baldwin return (bus_generic_suspend(dev)); 1782e36af292SJung-uk Kim } 1783e36af292SJung-uk Kim 1784e36af292SJung-uk Kim int 1785e36af292SJung-uk Kim pcib_resume(device_t dev) 1786e36af292SJung-uk Kim { 1787e36af292SJung-uk Kim 1788e36af292SJung-uk Kim pcib_cfg_restore(device_get_softc(dev)); 1789e36af292SJung-uk Kim return (bus_generic_resume(dev)); 1790e36af292SJung-uk Kim } 1791e36af292SJung-uk Kim 1792809923caSJustin Hibbits void 1793809923caSJustin Hibbits pcib_bridge_init(device_t dev) 1794809923caSJustin Hibbits { 1795809923caSJustin Hibbits pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1); 1796809923caSJustin Hibbits pci_write_config(dev, PCIR_IOBASEH_1, 0xffff, 2); 1797809923caSJustin Hibbits pci_write_config(dev, PCIR_IOLIMITL_1, 0, 1); 1798809923caSJustin Hibbits pci_write_config(dev, PCIR_IOLIMITH_1, 0, 2); 1799809923caSJustin Hibbits pci_write_config(dev, PCIR_MEMBASE_1, 0xffff, 2); 1800809923caSJustin Hibbits pci_write_config(dev, PCIR_MEMLIMIT_1, 0, 2); 1801809923caSJustin Hibbits pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2); 1802809923caSJustin Hibbits pci_write_config(dev, PCIR_PMBASEH_1, 0xffffffff, 4); 1803809923caSJustin Hibbits pci_write_config(dev, PCIR_PMLIMITL_1, 0, 2); 1804809923caSJustin Hibbits pci_write_config(dev, PCIR_PMLIMITH_1, 0, 4); 1805809923caSJustin Hibbits } 1806809923caSJustin Hibbits 1807e36af292SJung-uk Kim int 180882cb5c3bSJohn Baldwin pcib_child_present(device_t dev, device_t child) 180982cb5c3bSJohn Baldwin { 181082cb5c3bSJohn Baldwin #ifdef PCI_HP 181182cb5c3bSJohn Baldwin struct pcib_softc *sc = device_get_softc(dev); 181282cb5c3bSJohn Baldwin int retval; 181382cb5c3bSJohn Baldwin 181482cb5c3bSJohn Baldwin retval = bus_child_present(dev); 181582cb5c3bSJohn Baldwin if (retval != 0 && sc->flags & PCIB_HOTPLUG) 181682cb5c3bSJohn Baldwin retval = pcib_hotplug_present(sc); 181782cb5c3bSJohn Baldwin return (retval); 181882cb5c3bSJohn Baldwin #else 181982cb5c3bSJohn Baldwin return (bus_child_present(dev)); 182082cb5c3bSJohn Baldwin #endif 182182cb5c3bSJohn Baldwin } 182282cb5c3bSJohn Baldwin 182382cb5c3bSJohn Baldwin int 1824bb0d0a8eSMike Smith pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 1825bb0d0a8eSMike Smith { 1826bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 1827bb0d0a8eSMike Smith 1828bb0d0a8eSMike Smith switch (which) { 182955aaf894SMarius Strobl case PCIB_IVAR_DOMAIN: 183055aaf894SMarius Strobl *result = sc->domain; 183155aaf894SMarius Strobl return(0); 1832bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 18334edef187SJohn Baldwin *result = sc->bus.sec; 1834bb0d0a8eSMike Smith return(0); 1835bb0d0a8eSMike Smith } 1836bb0d0a8eSMike Smith return(ENOENT); 1837bb0d0a8eSMike Smith } 1838bb0d0a8eSMike Smith 18396f0d5884SJohn Baldwin int 1840bb0d0a8eSMike Smith pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 1841bb0d0a8eSMike Smith { 1842bb0d0a8eSMike Smith 1843bb0d0a8eSMike Smith switch (which) { 184455aaf894SMarius Strobl case PCIB_IVAR_DOMAIN: 184555aaf894SMarius Strobl return(EINVAL); 1846bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 18474edef187SJohn Baldwin return(EINVAL); 1848bb0d0a8eSMike Smith } 1849bb0d0a8eSMike Smith return(ENOENT); 1850bb0d0a8eSMike Smith } 1851bb0d0a8eSMike Smith 185283c41143SJohn Baldwin #ifdef NEW_PCIB 185383c41143SJohn Baldwin /* 185483c41143SJohn Baldwin * Attempt to allocate a resource from the existing resources assigned 185583c41143SJohn Baldwin * to a window. 185683c41143SJohn Baldwin */ 185783c41143SJohn Baldwin static struct resource * 185883c41143SJohn Baldwin pcib_suballoc_resource(struct pcib_softc *sc, struct pcib_window *w, 18592dd1bdf1SJustin Hibbits device_t child, int type, int *rid, rman_res_t start, rman_res_t end, 18602dd1bdf1SJustin Hibbits rman_res_t count, u_int flags) 186183c41143SJohn Baldwin { 186283c41143SJohn Baldwin struct resource *res; 186383c41143SJohn Baldwin 186483c41143SJohn Baldwin if (!pcib_is_window_open(w)) 186583c41143SJohn Baldwin return (NULL); 186683c41143SJohn Baldwin 186783c41143SJohn Baldwin res = rman_reserve_resource(&w->rman, start, end, count, 186883c41143SJohn Baldwin flags & ~RF_ACTIVE, child); 186983c41143SJohn Baldwin if (res == NULL) 187083c41143SJohn Baldwin return (NULL); 187183c41143SJohn Baldwin 187283c41143SJohn Baldwin if (bootverbose) 187383c41143SJohn Baldwin device_printf(sc->dev, 1874da1b038aSJustin Hibbits "allocated %s range (%#jx-%#jx) for rid %x of %s\n", 187583c41143SJohn Baldwin w->name, rman_get_start(res), rman_get_end(res), *rid, 187683c41143SJohn Baldwin pcib_child_name(child)); 187783c41143SJohn Baldwin rman_set_rid(res, *rid); 187883c41143SJohn Baldwin 187983c41143SJohn Baldwin /* 188083c41143SJohn Baldwin * If the resource should be active, pass that request up the 188183c41143SJohn Baldwin * tree. This assumes the parent drivers can handle 188283c41143SJohn Baldwin * activating sub-allocated resources. 188383c41143SJohn Baldwin */ 188483c41143SJohn Baldwin if (flags & RF_ACTIVE) { 188583c41143SJohn Baldwin if (bus_activate_resource(child, type, *rid, res) != 0) { 188683c41143SJohn Baldwin rman_release_resource(res); 188783c41143SJohn Baldwin return (NULL); 188883c41143SJohn Baldwin } 188983c41143SJohn Baldwin } 189083c41143SJohn Baldwin 189183c41143SJohn Baldwin return (res); 189283c41143SJohn Baldwin } 189383c41143SJohn Baldwin 1894c825d4dcSJohn Baldwin /* Allocate a fresh resource range for an unconfigured window. */ 1895c825d4dcSJohn Baldwin static int 1896c825d4dcSJohn Baldwin pcib_alloc_new_window(struct pcib_softc *sc, struct pcib_window *w, int type, 18972dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 1898c825d4dcSJohn Baldwin { 1899c825d4dcSJohn Baldwin struct resource *res; 19002dd1bdf1SJustin Hibbits rman_res_t base, limit, wmask; 1901c825d4dcSJohn Baldwin int rid; 1902c825d4dcSJohn Baldwin 1903c825d4dcSJohn Baldwin /* 1904c825d4dcSJohn Baldwin * If this is an I/O window on a bridge with ISA enable set 1905c825d4dcSJohn Baldwin * and the start address is below 64k, then try to allocate an 1906c825d4dcSJohn Baldwin * initial window of 0x1000 bytes long starting at address 1907c825d4dcSJohn Baldwin * 0xf000 and walking down. Note that if the original request 1908c825d4dcSJohn Baldwin * was larger than the non-aliased range size of 0x100 our 1909c825d4dcSJohn Baldwin * caller would have raised the start address up to 64k 1910c825d4dcSJohn Baldwin * already. 1911c825d4dcSJohn Baldwin */ 1912c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 1913c825d4dcSJohn Baldwin start < 65536) { 1914c825d4dcSJohn Baldwin for (base = 0xf000; (long)base >= 0; base -= 0x1000) { 1915c825d4dcSJohn Baldwin limit = base + 0xfff; 1916c825d4dcSJohn Baldwin 1917c825d4dcSJohn Baldwin /* 1918c825d4dcSJohn Baldwin * Skip ranges that wouldn't work for the 1919c825d4dcSJohn Baldwin * original request. Note that the actual 1920c825d4dcSJohn Baldwin * window that overlaps are the non-alias 1921c825d4dcSJohn Baldwin * ranges within [base, limit], so this isn't 1922c825d4dcSJohn Baldwin * quite a simple comparison. 1923c825d4dcSJohn Baldwin */ 1924c825d4dcSJohn Baldwin if (start + count > limit - 0x400) 1925c825d4dcSJohn Baldwin continue; 1926c825d4dcSJohn Baldwin if (base == 0) { 1927c825d4dcSJohn Baldwin /* 1928c825d4dcSJohn Baldwin * The first open region for the window at 1929c825d4dcSJohn Baldwin * 0 is 0x400-0x4ff. 1930c825d4dcSJohn Baldwin */ 1931c825d4dcSJohn Baldwin if (end - count + 1 < 0x400) 1932c825d4dcSJohn Baldwin continue; 1933c825d4dcSJohn Baldwin } else { 1934c825d4dcSJohn Baldwin if (end - count + 1 < base) 1935c825d4dcSJohn Baldwin continue; 1936c825d4dcSJohn Baldwin } 1937c825d4dcSJohn Baldwin 1938c825d4dcSJohn Baldwin if (pcib_alloc_nonisa_ranges(sc, base, limit) == 0) { 1939c825d4dcSJohn Baldwin w->base = base; 1940c825d4dcSJohn Baldwin w->limit = limit; 1941c825d4dcSJohn Baldwin return (0); 1942c825d4dcSJohn Baldwin } 1943c825d4dcSJohn Baldwin } 1944c825d4dcSJohn Baldwin return (ENOSPC); 1945c825d4dcSJohn Baldwin } 1946c825d4dcSJohn Baldwin 194789977ce2SJustin Hibbits wmask = ((rman_res_t)1 << w->step) - 1; 1948c825d4dcSJohn Baldwin if (RF_ALIGNMENT(flags) < w->step) { 1949c825d4dcSJohn Baldwin flags &= ~RF_ALIGNMENT_MASK; 1950c825d4dcSJohn Baldwin flags |= RF_ALIGNMENT_LOG2(w->step); 1951c825d4dcSJohn Baldwin } 1952c825d4dcSJohn Baldwin start &= ~wmask; 1953c825d4dcSJohn Baldwin end |= wmask; 195489977ce2SJustin Hibbits count = roundup2(count, (rman_res_t)1 << w->step); 1955c825d4dcSJohn Baldwin rid = w->reg; 1956c825d4dcSJohn Baldwin res = bus_alloc_resource(sc->dev, type, &rid, start, end, count, 1957c825d4dcSJohn Baldwin flags & ~RF_ACTIVE); 1958c825d4dcSJohn Baldwin if (res == NULL) 1959c825d4dcSJohn Baldwin return (ENOSPC); 1960c825d4dcSJohn Baldwin pcib_add_window_resources(w, &res, 1); 1961c825d4dcSJohn Baldwin pcib_activate_window(sc, type); 1962c825d4dcSJohn Baldwin w->base = rman_get_start(res); 1963c825d4dcSJohn Baldwin w->limit = rman_get_end(res); 1964c825d4dcSJohn Baldwin return (0); 1965c825d4dcSJohn Baldwin } 1966c825d4dcSJohn Baldwin 1967c825d4dcSJohn Baldwin /* Try to expand an existing window to the requested base and limit. */ 1968c825d4dcSJohn Baldwin static int 1969c825d4dcSJohn Baldwin pcib_expand_window(struct pcib_softc *sc, struct pcib_window *w, int type, 19702dd1bdf1SJustin Hibbits rman_res_t base, rman_res_t limit) 1971c825d4dcSJohn Baldwin { 1972c825d4dcSJohn Baldwin struct resource *res; 1973c825d4dcSJohn Baldwin int error, i, force_64k_base; 1974c825d4dcSJohn Baldwin 1975c825d4dcSJohn Baldwin KASSERT(base <= w->base && limit >= w->limit, 1976c825d4dcSJohn Baldwin ("attempting to shrink window")); 1977c825d4dcSJohn Baldwin 1978c825d4dcSJohn Baldwin /* 1979c825d4dcSJohn Baldwin * XXX: pcib_grow_window() doesn't try to do this anyway and 1980c825d4dcSJohn Baldwin * the error handling for all the edge cases would be tedious. 1981c825d4dcSJohn Baldwin */ 1982c825d4dcSJohn Baldwin KASSERT(limit == w->limit || base == w->base, 1983c825d4dcSJohn Baldwin ("attempting to grow both ends of a window")); 1984c825d4dcSJohn Baldwin 1985c825d4dcSJohn Baldwin /* 1986c825d4dcSJohn Baldwin * Yet more special handling for requests to expand an I/O 1987c825d4dcSJohn Baldwin * window behind an ISA-enabled bridge. Since I/O windows 1988c825d4dcSJohn Baldwin * have to grow in 0x1000 increments and the end of the 0xffff 1989c825d4dcSJohn Baldwin * range is an alias, growing a window below 64k will always 1990c825d4dcSJohn Baldwin * result in allocating new resources and never adjusting an 1991c825d4dcSJohn Baldwin * existing resource. 1992c825d4dcSJohn Baldwin */ 1993c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 1994c825d4dcSJohn Baldwin (limit <= 65535 || (base <= 65535 && base != w->base))) { 1995c825d4dcSJohn Baldwin KASSERT(limit == w->limit || limit <= 65535, 1996c825d4dcSJohn Baldwin ("attempting to grow both ends across 64k ISA alias")); 1997c825d4dcSJohn Baldwin 1998c825d4dcSJohn Baldwin if (base != w->base) 1999c825d4dcSJohn Baldwin error = pcib_alloc_nonisa_ranges(sc, base, w->base - 1); 2000c825d4dcSJohn Baldwin else 2001c825d4dcSJohn Baldwin error = pcib_alloc_nonisa_ranges(sc, w->limit + 1, 2002c825d4dcSJohn Baldwin limit); 2003c825d4dcSJohn Baldwin if (error == 0) { 2004c825d4dcSJohn Baldwin w->base = base; 2005c825d4dcSJohn Baldwin w->limit = limit; 2006c825d4dcSJohn Baldwin } 2007c825d4dcSJohn Baldwin return (error); 2008c825d4dcSJohn Baldwin } 2009c825d4dcSJohn Baldwin 2010c825d4dcSJohn Baldwin /* 2011c825d4dcSJohn Baldwin * Find the existing resource to adjust. Usually there is only one, 2012c825d4dcSJohn Baldwin * but for an ISA-enabled bridge we might be growing the I/O window 2013c825d4dcSJohn Baldwin * above 64k and need to find the existing resource that maps all 2014c825d4dcSJohn Baldwin * of the area above 64k. 2015c825d4dcSJohn Baldwin */ 2016c825d4dcSJohn Baldwin for (i = 0; i < w->count; i++) { 2017c825d4dcSJohn Baldwin if (rman_get_end(w->res[i]) == w->limit) 2018c825d4dcSJohn Baldwin break; 2019c825d4dcSJohn Baldwin } 2020c825d4dcSJohn Baldwin KASSERT(i != w->count, ("did not find existing resource")); 2021c825d4dcSJohn Baldwin res = w->res[i]; 2022c825d4dcSJohn Baldwin 2023c825d4dcSJohn Baldwin /* 2024c825d4dcSJohn Baldwin * Usually the resource we found should match the window's 2025c825d4dcSJohn Baldwin * existing range. The one exception is the ISA-enabled case 2026c825d4dcSJohn Baldwin * mentioned above in which case the resource should start at 2027c825d4dcSJohn Baldwin * 64k. 2028c825d4dcSJohn Baldwin */ 2029c825d4dcSJohn Baldwin if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE && 2030c825d4dcSJohn Baldwin w->base <= 65535) { 2031c825d4dcSJohn Baldwin KASSERT(rman_get_start(res) == 65536, 2032c825d4dcSJohn Baldwin ("existing resource mismatch")); 2033c825d4dcSJohn Baldwin force_64k_base = 1; 2034c825d4dcSJohn Baldwin } else { 2035c825d4dcSJohn Baldwin KASSERT(w->base == rman_get_start(res), 2036c825d4dcSJohn Baldwin ("existing resource mismatch")); 2037c825d4dcSJohn Baldwin force_64k_base = 0; 2038c825d4dcSJohn Baldwin } 2039c825d4dcSJohn Baldwin 2040c825d4dcSJohn Baldwin error = bus_adjust_resource(sc->dev, type, res, force_64k_base ? 2041c825d4dcSJohn Baldwin rman_get_start(res) : base, limit); 2042c825d4dcSJohn Baldwin if (error) 2043c825d4dcSJohn Baldwin return (error); 2044c825d4dcSJohn Baldwin 2045c825d4dcSJohn Baldwin /* Add the newly allocated region to the resource manager. */ 2046c825d4dcSJohn Baldwin if (w->base != base) { 2047c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, base, w->base - 1); 2048c825d4dcSJohn Baldwin w->base = base; 2049c825d4dcSJohn Baldwin } else { 2050c825d4dcSJohn Baldwin error = rman_manage_region(&w->rman, w->limit + 1, limit); 2051c825d4dcSJohn Baldwin w->limit = limit; 2052c825d4dcSJohn Baldwin } 2053c825d4dcSJohn Baldwin if (error) { 2054c825d4dcSJohn Baldwin if (bootverbose) 2055c825d4dcSJohn Baldwin device_printf(sc->dev, 2056c825d4dcSJohn Baldwin "failed to expand %s resource manager\n", w->name); 2057c825d4dcSJohn Baldwin (void)bus_adjust_resource(sc->dev, type, res, force_64k_base ? 2058c825d4dcSJohn Baldwin rman_get_start(res) : w->base, w->limit); 2059c825d4dcSJohn Baldwin } 2060c825d4dcSJohn Baldwin return (error); 2061c825d4dcSJohn Baldwin } 2062c825d4dcSJohn Baldwin 206383c41143SJohn Baldwin /* 206483c41143SJohn Baldwin * Attempt to grow a window to make room for a given resource request. 206583c41143SJohn Baldwin */ 206683c41143SJohn Baldwin static int 206783c41143SJohn Baldwin pcib_grow_window(struct pcib_softc *sc, struct pcib_window *w, int type, 20682dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 206983c41143SJohn Baldwin { 20702dd1bdf1SJustin Hibbits rman_res_t align, start_free, end_free, front, back, wmask; 2071c825d4dcSJohn Baldwin int error; 207283c41143SJohn Baldwin 207383c41143SJohn Baldwin /* 207483c41143SJohn Baldwin * Clamp the desired resource range to the maximum address 207583c41143SJohn Baldwin * this window supports. Reject impossible requests. 2076c825d4dcSJohn Baldwin * 2077c825d4dcSJohn Baldwin * For I/O port requests behind a bridge with the ISA enable 2078c825d4dcSJohn Baldwin * bit set, force large allocations to start above 64k. 207983c41143SJohn Baldwin */ 208083c41143SJohn Baldwin if (!w->valid) 208183c41143SJohn Baldwin return (EINVAL); 2082c825d4dcSJohn Baldwin if (sc->bridgectl & PCIB_BCR_ISA_ENABLE && count > 0x100 && 2083c825d4dcSJohn Baldwin start < 65536) 2084c825d4dcSJohn Baldwin start = 65536; 208583c41143SJohn Baldwin if (end > w->rman.rm_end) 208683c41143SJohn Baldwin end = w->rman.rm_end; 208783c41143SJohn Baldwin if (start + count - 1 > end || start + count < start) 208883c41143SJohn Baldwin return (EINVAL); 208989977ce2SJustin Hibbits wmask = ((rman_res_t)1 << w->step) - 1; 209083c41143SJohn Baldwin 209183c41143SJohn Baldwin /* 209283c41143SJohn Baldwin * If there is no resource at all, just try to allocate enough 209383c41143SJohn Baldwin * aligned space for this resource. 209483c41143SJohn Baldwin */ 209583c41143SJohn Baldwin if (w->res == NULL) { 2096c825d4dcSJohn Baldwin error = pcib_alloc_new_window(sc, w, type, start, end, count, 2097c825d4dcSJohn Baldwin flags); 2098c825d4dcSJohn Baldwin if (error) { 209983c41143SJohn Baldwin if (bootverbose) 210083c41143SJohn Baldwin device_printf(sc->dev, 2101da1b038aSJustin Hibbits "failed to allocate initial %s window (%#jx-%#jx,%#jx)\n", 210283c41143SJohn Baldwin w->name, start, end, count); 210383c41143SJohn Baldwin return (error); 210483c41143SJohn Baldwin } 2105c825d4dcSJohn Baldwin if (bootverbose) 2106c825d4dcSJohn Baldwin device_printf(sc->dev, 2107c825d4dcSJohn Baldwin "allocated initial %s window of %#jx-%#jx\n", 2108c825d4dcSJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 210983c41143SJohn Baldwin goto updatewin; 211083c41143SJohn Baldwin } 211183c41143SJohn Baldwin 211283c41143SJohn Baldwin /* 211383c41143SJohn Baldwin * See if growing the window would help. Compute the minimum 211483c41143SJohn Baldwin * amount of address space needed on both the front and back 211583c41143SJohn Baldwin * ends of the existing window to satisfy the allocation. 211683c41143SJohn Baldwin * 211783c41143SJohn Baldwin * For each end, build a candidate region adjusting for the 211883c41143SJohn Baldwin * required alignment, etc. If there is a free region at the 211983c41143SJohn Baldwin * edge of the window, grow from the inner edge of the free 212083c41143SJohn Baldwin * region. Otherwise grow from the window boundary. 212183c41143SJohn Baldwin * 2122c825d4dcSJohn Baldwin * Growing an I/O window below 64k for a bridge with the ISA 2123c825d4dcSJohn Baldwin * enable bit doesn't require any special magic as the step 2124c825d4dcSJohn Baldwin * size of an I/O window (1k) always includes multiple 2125c825d4dcSJohn Baldwin * non-alias ranges when it is grown in either direction. 2126c825d4dcSJohn Baldwin * 212783c41143SJohn Baldwin * XXX: Special case: if w->res is completely empty and the 212883c41143SJohn Baldwin * request size is larger than w->res, we should find the 212983c41143SJohn Baldwin * optimal aligned buffer containing w->res and allocate that. 213083c41143SJohn Baldwin */ 213183c41143SJohn Baldwin if (bootverbose) 213283c41143SJohn Baldwin device_printf(sc->dev, 2133da1b038aSJustin Hibbits "attempting to grow %s window for (%#jx-%#jx,%#jx)\n", 213483c41143SJohn Baldwin w->name, start, end, count); 213589977ce2SJustin Hibbits align = (rman_res_t)1 << RF_ALIGNMENT(flags); 2136c825d4dcSJohn Baldwin if (start < w->base) { 213783c41143SJohn Baldwin if (rman_first_free_region(&w->rman, &start_free, &end_free) != 2138c825d4dcSJohn Baldwin 0 || start_free != w->base) 2139c825d4dcSJohn Baldwin end_free = w->base; 214083c41143SJohn Baldwin if (end_free > end) 2141ddac8cc9SJohn Baldwin end_free = end + 1; 214283c41143SJohn Baldwin 214383c41143SJohn Baldwin /* Move end_free down until it is properly aligned. */ 214483c41143SJohn Baldwin end_free &= ~(align - 1); 2145a49dcb46SJohn Baldwin end_free--; 2146a49dcb46SJohn Baldwin front = end_free - (count - 1); 214783c41143SJohn Baldwin 214883c41143SJohn Baldwin /* 214983c41143SJohn Baldwin * The resource would now be allocated at (front, 215083c41143SJohn Baldwin * end_free). Ensure that fits in the (start, end) 215183c41143SJohn Baldwin * bounds. end_free is checked above. If 'front' is 215283c41143SJohn Baldwin * ok, ensure it is properly aligned for this window. 215383c41143SJohn Baldwin * Also check for underflow. 215483c41143SJohn Baldwin */ 215583c41143SJohn Baldwin if (front >= start && front <= end_free) { 215683c41143SJohn Baldwin if (bootverbose) 2157da1b038aSJustin Hibbits printf("\tfront candidate range: %#jx-%#jx\n", 215883c41143SJohn Baldwin front, end_free); 2159a7b5acacSJohn Baldwin front &= ~wmask; 2160c825d4dcSJohn Baldwin front = w->base - front; 216183c41143SJohn Baldwin } else 216283c41143SJohn Baldwin front = 0; 216383c41143SJohn Baldwin } else 216483c41143SJohn Baldwin front = 0; 2165c825d4dcSJohn Baldwin if (end > w->limit) { 216683c41143SJohn Baldwin if (rman_last_free_region(&w->rman, &start_free, &end_free) != 2167c825d4dcSJohn Baldwin 0 || end_free != w->limit) 2168c825d4dcSJohn Baldwin start_free = w->limit + 1; 216983c41143SJohn Baldwin if (start_free < start) 217083c41143SJohn Baldwin start_free = start; 217183c41143SJohn Baldwin 217283c41143SJohn Baldwin /* Move start_free up until it is properly aligned. */ 217383c41143SJohn Baldwin start_free = roundup2(start_free, align); 2174a49dcb46SJohn Baldwin back = start_free + count - 1; 217583c41143SJohn Baldwin 217683c41143SJohn Baldwin /* 217783c41143SJohn Baldwin * The resource would now be allocated at (start_free, 217883c41143SJohn Baldwin * back). Ensure that fits in the (start, end) 217983c41143SJohn Baldwin * bounds. start_free is checked above. If 'back' is 218083c41143SJohn Baldwin * ok, ensure it is properly aligned for this window. 218183c41143SJohn Baldwin * Also check for overflow. 218283c41143SJohn Baldwin */ 218383c41143SJohn Baldwin if (back <= end && start_free <= back) { 218483c41143SJohn Baldwin if (bootverbose) 2185da1b038aSJustin Hibbits printf("\tback candidate range: %#jx-%#jx\n", 218683c41143SJohn Baldwin start_free, back); 2187a7b5acacSJohn Baldwin back |= wmask; 2188c825d4dcSJohn Baldwin back -= w->limit; 218983c41143SJohn Baldwin } else 219083c41143SJohn Baldwin back = 0; 219183c41143SJohn Baldwin } else 219283c41143SJohn Baldwin back = 0; 219383c41143SJohn Baldwin 219483c41143SJohn Baldwin /* 219583c41143SJohn Baldwin * Try to allocate the smallest needed region first. 219683c41143SJohn Baldwin * If that fails, fall back to the other region. 219783c41143SJohn Baldwin */ 219883c41143SJohn Baldwin error = ENOSPC; 219983c41143SJohn Baldwin while (front != 0 || back != 0) { 220083c41143SJohn Baldwin if (front != 0 && (front <= back || back == 0)) { 2201c825d4dcSJohn Baldwin error = pcib_expand_window(sc, w, type, w->base - front, 2202c825d4dcSJohn Baldwin w->limit); 220383c41143SJohn Baldwin if (error == 0) 220483c41143SJohn Baldwin break; 220583c41143SJohn Baldwin front = 0; 220683c41143SJohn Baldwin } else { 2207c825d4dcSJohn Baldwin error = pcib_expand_window(sc, w, type, w->base, 2208c825d4dcSJohn Baldwin w->limit + back); 220983c41143SJohn Baldwin if (error == 0) 221083c41143SJohn Baldwin break; 221183c41143SJohn Baldwin back = 0; 221283c41143SJohn Baldwin } 221383c41143SJohn Baldwin } 221483c41143SJohn Baldwin 221583c41143SJohn Baldwin if (error) 221683c41143SJohn Baldwin return (error); 221783c41143SJohn Baldwin if (bootverbose) 2218c825d4dcSJohn Baldwin device_printf(sc->dev, "grew %s window to %#jx-%#jx\n", 2219c825d4dcSJohn Baldwin w->name, (uintmax_t)w->base, (uintmax_t)w->limit); 222083c41143SJohn Baldwin 222183c41143SJohn Baldwin updatewin: 2222c825d4dcSJohn Baldwin /* Write the new window. */ 2223a7b5acacSJohn Baldwin KASSERT((w->base & wmask) == 0, ("start address is not aligned")); 2224a7b5acacSJohn Baldwin KASSERT((w->limit & wmask) == wmask, ("end address is not aligned")); 222583c41143SJohn Baldwin pcib_write_windows(sc, w->mask); 222683c41143SJohn Baldwin return (0); 222783c41143SJohn Baldwin } 222883c41143SJohn Baldwin 222983c41143SJohn Baldwin /* 223083c41143SJohn Baldwin * We have to trap resource allocation requests and ensure that the bridge 223183c41143SJohn Baldwin * is set up to, or capable of handling them. 223283c41143SJohn Baldwin */ 223383c41143SJohn Baldwin struct resource * 223483c41143SJohn Baldwin pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 22352dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 223683c41143SJohn Baldwin { 223783c41143SJohn Baldwin struct pcib_softc *sc; 223883c41143SJohn Baldwin struct resource *r; 223983c41143SJohn Baldwin 224083c41143SJohn Baldwin sc = device_get_softc(dev); 224183c41143SJohn Baldwin 224283c41143SJohn Baldwin /* 224383c41143SJohn Baldwin * VGA resources are decoded iff the VGA enable bit is set in 224483c41143SJohn Baldwin * the bridge control register. VGA resources do not fall into 224583c41143SJohn Baldwin * the resource windows and are passed up to the parent. 224683c41143SJohn Baldwin */ 224783c41143SJohn Baldwin if ((type == SYS_RES_IOPORT && pci_is_vga_ioport_range(start, end)) || 224883c41143SJohn Baldwin (type == SYS_RES_MEMORY && pci_is_vga_memory_range(start, end))) { 224983c41143SJohn Baldwin if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) 225083c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, 225183c41143SJohn Baldwin rid, start, end, count, flags)); 225283c41143SJohn Baldwin else 225383c41143SJohn Baldwin return (NULL); 225483c41143SJohn Baldwin } 225583c41143SJohn Baldwin 225683c41143SJohn Baldwin switch (type) { 22574edef187SJohn Baldwin #ifdef PCI_RES_BUS 22584edef187SJohn Baldwin case PCI_RES_BUS: 22594edef187SJohn Baldwin return (pcib_alloc_subbus(&sc->bus, child, rid, start, end, 22604edef187SJohn Baldwin count, flags)); 22614edef187SJohn Baldwin #endif 226283c41143SJohn Baldwin case SYS_RES_IOPORT: 2263c825d4dcSJohn Baldwin if (pcib_is_isa_range(sc, start, end, count)) 2264c825d4dcSJohn Baldwin return (NULL); 226583c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->io, child, type, rid, start, 226683c41143SJohn Baldwin end, count, flags); 2267a6c82265SMarius Strobl if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0) 226883c41143SJohn Baldwin break; 226983c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->io, type, start, end, count, 227083c41143SJohn Baldwin flags) == 0) 227183c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->io, child, type, 227283c41143SJohn Baldwin rid, start, end, count, flags); 227383c41143SJohn Baldwin break; 227483c41143SJohn Baldwin case SYS_RES_MEMORY: 227583c41143SJohn Baldwin /* 227683c41143SJohn Baldwin * For prefetchable resources, prefer the prefetchable 227783c41143SJohn Baldwin * memory window, but fall back to the regular memory 227883c41143SJohn Baldwin * window if that fails. Try both windows before 227983c41143SJohn Baldwin * attempting to grow a window in case the firmware 228083c41143SJohn Baldwin * has used a range in the regular memory window to 228183c41143SJohn Baldwin * map a prefetchable BAR. 228283c41143SJohn Baldwin */ 228383c41143SJohn Baldwin if (flags & RF_PREFETCHABLE) { 228483c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->pmem, child, type, 228583c41143SJohn Baldwin rid, start, end, count, flags); 228683c41143SJohn Baldwin if (r != NULL) 228783c41143SJohn Baldwin break; 228883c41143SJohn Baldwin } 228983c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->mem, child, type, rid, 229083c41143SJohn Baldwin start, end, count, flags); 2291a6c82265SMarius Strobl if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0) 229283c41143SJohn Baldwin break; 229383c41143SJohn Baldwin if (flags & RF_PREFETCHABLE) { 229483c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->pmem, type, start, end, 229583c41143SJohn Baldwin count, flags) == 0) { 229683c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->pmem, child, 229783c41143SJohn Baldwin type, rid, start, end, count, flags); 229883c41143SJohn Baldwin if (r != NULL) 229983c41143SJohn Baldwin break; 230083c41143SJohn Baldwin } 230183c41143SJohn Baldwin } 230283c41143SJohn Baldwin if (pcib_grow_window(sc, &sc->mem, type, start, end, count, 230383c41143SJohn Baldwin flags & ~RF_PREFETCHABLE) == 0) 230483c41143SJohn Baldwin r = pcib_suballoc_resource(sc, &sc->mem, child, type, 230583c41143SJohn Baldwin rid, start, end, count, flags); 230683c41143SJohn Baldwin break; 230783c41143SJohn Baldwin default: 230883c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, rid, 230983c41143SJohn Baldwin start, end, count, flags)); 231083c41143SJohn Baldwin } 231183c41143SJohn Baldwin 231283c41143SJohn Baldwin /* 231383c41143SJohn Baldwin * If attempts to suballocate from the window fail but this is a 231483c41143SJohn Baldwin * subtractive bridge, pass the request up the tree. 231583c41143SJohn Baldwin */ 231683c41143SJohn Baldwin if (sc->flags & PCIB_SUBTRACTIVE && r == NULL) 231783c41143SJohn Baldwin return (bus_generic_alloc_resource(dev, child, type, rid, 231883c41143SJohn Baldwin start, end, count, flags)); 231983c41143SJohn Baldwin return (r); 232083c41143SJohn Baldwin } 232183c41143SJohn Baldwin 232283c41143SJohn Baldwin int 232383c41143SJohn Baldwin pcib_adjust_resource(device_t bus, device_t child, int type, struct resource *r, 23242dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end) 232583c41143SJohn Baldwin { 232683c41143SJohn Baldwin struct pcib_softc *sc; 232783c41143SJohn Baldwin 232883c41143SJohn Baldwin sc = device_get_softc(bus); 232983c41143SJohn Baldwin if (pcib_is_resource_managed(sc, type, r)) 233083c41143SJohn Baldwin return (rman_adjust_resource(r, start, end)); 233183c41143SJohn Baldwin return (bus_generic_adjust_resource(bus, child, type, r, start, end)); 233283c41143SJohn Baldwin } 233383c41143SJohn Baldwin 233483c41143SJohn Baldwin int 233583c41143SJohn Baldwin pcib_release_resource(device_t dev, device_t child, int type, int rid, 233683c41143SJohn Baldwin struct resource *r) 233783c41143SJohn Baldwin { 233883c41143SJohn Baldwin struct pcib_softc *sc; 233983c41143SJohn Baldwin int error; 234083c41143SJohn Baldwin 234183c41143SJohn Baldwin sc = device_get_softc(dev); 234283c41143SJohn Baldwin if (pcib_is_resource_managed(sc, type, r)) { 234383c41143SJohn Baldwin if (rman_get_flags(r) & RF_ACTIVE) { 234483c41143SJohn Baldwin error = bus_deactivate_resource(child, type, rid, r); 234583c41143SJohn Baldwin if (error) 234683c41143SJohn Baldwin return (error); 234783c41143SJohn Baldwin } 234883c41143SJohn Baldwin return (rman_release_resource(r)); 234983c41143SJohn Baldwin } 235083c41143SJohn Baldwin return (bus_generic_release_resource(dev, child, type, rid, r)); 235183c41143SJohn Baldwin } 235283c41143SJohn Baldwin #else 2353bb0d0a8eSMike Smith /* 2354bb0d0a8eSMike Smith * We have to trap resource allocation requests and ensure that the bridge 2355bb0d0a8eSMike Smith * is set up to, or capable of handling them. 2356bb0d0a8eSMike Smith */ 23576f0d5884SJohn Baldwin struct resource * 2358bb0d0a8eSMike Smith pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 23592dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 2360bb0d0a8eSMike Smith { 2361bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 236226043836SJohn Baldwin const char *name, *suffix; 2363a8b354a8SWarner Losh int ok; 2364bb0d0a8eSMike Smith 2365bb0d0a8eSMike Smith /* 2366bb0d0a8eSMike Smith * Fail the allocation for this range if it's not supported. 2367bb0d0a8eSMike Smith */ 236826043836SJohn Baldwin name = device_get_nameunit(child); 236926043836SJohn Baldwin if (name == NULL) { 237026043836SJohn Baldwin name = ""; 237126043836SJohn Baldwin suffix = ""; 237226043836SJohn Baldwin } else 237326043836SJohn Baldwin suffix = " "; 2374bb0d0a8eSMike Smith switch (type) { 2375bb0d0a8eSMike Smith case SYS_RES_IOPORT: 2376a8b354a8SWarner Losh ok = 0; 2377e4b59fc5SWarner Losh if (!pcib_is_io_open(sc)) 2378e4b59fc5SWarner Losh break; 2379a8b354a8SWarner Losh ok = (start >= sc->iobase && end <= sc->iolimit); 2380d98d9b12SMarcel Moolenaar 2381d98d9b12SMarcel Moolenaar /* 2382d98d9b12SMarcel Moolenaar * Make sure we allow access to VGA I/O addresses when the 2383d98d9b12SMarcel Moolenaar * bridge has the "VGA Enable" bit set. 2384d98d9b12SMarcel Moolenaar */ 2385d98d9b12SMarcel Moolenaar if (!ok && pci_is_vga_ioport_range(start, end)) 2386d98d9b12SMarcel Moolenaar ok = (sc->bridgectl & PCIB_BCR_VGA_ENABLE) ? 1 : 0; 2387d98d9b12SMarcel Moolenaar 2388e4b59fc5SWarner Losh if ((sc->flags & PCIB_SUBTRACTIVE) == 0) { 2389a8b354a8SWarner Losh if (!ok) { 239012b8c86eSWarner Losh if (start < sc->iobase) 239112b8c86eSWarner Losh start = sc->iobase; 239212b8c86eSWarner Losh if (end > sc->iolimit) 239312b8c86eSWarner Losh end = sc->iolimit; 23942daa7a07SWarner Losh if (start < end) 23952daa7a07SWarner Losh ok = 1; 2396a8b354a8SWarner Losh } 23971c54ff33SMatthew N. Dodd } else { 2398e4b59fc5SWarner Losh ok = 1; 23999dffe835SWarner Losh #if 0 2400795dceffSWarner Losh /* 2401795dceffSWarner Losh * If we overlap with the subtractive range, then 2402795dceffSWarner Losh * pick the upper range to use. 2403795dceffSWarner Losh */ 2404795dceffSWarner Losh if (start < sc->iolimit && end > sc->iobase) 2405795dceffSWarner Losh start = sc->iolimit + 1; 24069dffe835SWarner Losh #endif 240712b8c86eSWarner Losh } 2408a8b354a8SWarner Losh if (end < start) { 2409da1b038aSJustin Hibbits device_printf(dev, "ioport: end (%jx) < start (%jx)\n", 24102daa7a07SWarner Losh end, start); 2411a8b354a8SWarner Losh start = 0; 2412a8b354a8SWarner Losh end = 0; 2413a8b354a8SWarner Losh ok = 0; 2414a8b354a8SWarner Losh } 2415a8b354a8SWarner Losh if (!ok) { 241626043836SJohn Baldwin device_printf(dev, "%s%srequested unsupported I/O " 2417da1b038aSJustin Hibbits "range 0x%jx-0x%jx (decoding 0x%x-0x%x)\n", 241826043836SJohn Baldwin name, suffix, start, end, sc->iobase, sc->iolimit); 2419bb0d0a8eSMike Smith return (NULL); 2420bb0d0a8eSMike Smith } 24214fa59183SMike Smith if (bootverbose) 24222daa7a07SWarner Losh device_printf(dev, 2423da1b038aSJustin Hibbits "%s%srequested I/O range 0x%jx-0x%jx: in range\n", 242426043836SJohn Baldwin name, suffix, start, end); 2425bb0d0a8eSMike Smith break; 2426bb0d0a8eSMike Smith 2427bb0d0a8eSMike Smith case SYS_RES_MEMORY: 2428a8b354a8SWarner Losh ok = 0; 2429a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) 2430a8b354a8SWarner Losh ok = ok || (start >= sc->membase && end <= sc->memlimit); 2431a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) 2432a8b354a8SWarner Losh ok = ok || (start >= sc->pmembase && end <= sc->pmemlimit); 2433d98d9b12SMarcel Moolenaar 2434d98d9b12SMarcel Moolenaar /* 2435d98d9b12SMarcel Moolenaar * Make sure we allow access to VGA memory addresses when the 2436d98d9b12SMarcel Moolenaar * bridge has the "VGA Enable" bit set. 2437d98d9b12SMarcel Moolenaar */ 2438d98d9b12SMarcel Moolenaar if (!ok && pci_is_vga_memory_range(start, end)) 2439d98d9b12SMarcel Moolenaar ok = (sc->bridgectl & PCIB_BCR_VGA_ENABLE) ? 1 : 0; 2440d98d9b12SMarcel Moolenaar 2441e4b59fc5SWarner Losh if ((sc->flags & PCIB_SUBTRACTIVE) == 0) { 2442a8b354a8SWarner Losh if (!ok) { 2443a8b354a8SWarner Losh ok = 1; 2444a8b354a8SWarner Losh if (flags & RF_PREFETCHABLE) { 2445a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) { 2446a8b354a8SWarner Losh if (start < sc->pmembase) 2447a8b354a8SWarner Losh start = sc->pmembase; 2448a8b354a8SWarner Losh if (end > sc->pmemlimit) 2449a8b354a8SWarner Losh end = sc->pmemlimit; 2450a8b354a8SWarner Losh } else { 2451a8b354a8SWarner Losh ok = 0; 2452a8b354a8SWarner Losh } 2453a8b354a8SWarner Losh } else { /* non-prefetchable */ 2454a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) { 2455a8b354a8SWarner Losh if (start < sc->membase) 245612b8c86eSWarner Losh start = sc->membase; 245712b8c86eSWarner Losh if (end > sc->memlimit) 245812b8c86eSWarner Losh end = sc->memlimit; 24591c54ff33SMatthew N. Dodd } else { 2460a8b354a8SWarner Losh ok = 0; 2461a8b354a8SWarner Losh } 2462a8b354a8SWarner Losh } 2463a8b354a8SWarner Losh } 2464a8b354a8SWarner Losh } else if (!ok) { 2465e4b59fc5SWarner Losh ok = 1; /* subtractive bridge: always ok */ 24669dffe835SWarner Losh #if 0 2467a8b354a8SWarner Losh if (pcib_is_nonprefetch_open(sc)) { 2468795dceffSWarner Losh if (start < sc->memlimit && end > sc->membase) 2469795dceffSWarner Losh start = sc->memlimit + 1; 2470a8b354a8SWarner Losh } 2471a8b354a8SWarner Losh if (pcib_is_prefetch_open(sc)) { 2472795dceffSWarner Losh if (start < sc->pmemlimit && end > sc->pmembase) 2473795dceffSWarner Losh start = sc->pmemlimit + 1; 24741c54ff33SMatthew N. Dodd } 24759dffe835SWarner Losh #endif 247612b8c86eSWarner Losh } 2477a8b354a8SWarner Losh if (end < start) { 2478da1b038aSJustin Hibbits device_printf(dev, "memory: end (%jx) < start (%jx)\n", 24792daa7a07SWarner Losh end, start); 2480a8b354a8SWarner Losh start = 0; 2481a8b354a8SWarner Losh end = 0; 2482a8b354a8SWarner Losh ok = 0; 2483a8b354a8SWarner Losh } 2484a8b354a8SWarner Losh if (!ok && bootverbose) 248534428485SWarner Losh device_printf(dev, 2486da1b038aSJustin Hibbits "%s%srequested unsupported memory range %#jx-%#jx " 2487b0a2d4b8SWarner Losh "(decoding %#jx-%#jx, %#jx-%#jx)\n", 248826043836SJohn Baldwin name, suffix, start, end, 2489b0a2d4b8SWarner Losh (uintmax_t)sc->membase, (uintmax_t)sc->memlimit, 2490b0a2d4b8SWarner Losh (uintmax_t)sc->pmembase, (uintmax_t)sc->pmemlimit); 2491a8b354a8SWarner Losh if (!ok) 2492bb0d0a8eSMike Smith return (NULL); 24934fa59183SMike Smith if (bootverbose) 249426043836SJohn Baldwin device_printf(dev,"%s%srequested memory range " 2495da1b038aSJustin Hibbits "0x%jx-0x%jx: good\n", 249626043836SJohn Baldwin name, suffix, start, end); 24974fa59183SMike Smith break; 24984fa59183SMike Smith 2499bb0d0a8eSMike Smith default: 25004fa59183SMike Smith break; 2501bb0d0a8eSMike Smith } 2502bb0d0a8eSMike Smith /* 2503bb0d0a8eSMike Smith * Bridge is OK decoding this resource, so pass it up. 2504bb0d0a8eSMike Smith */ 25052daa7a07SWarner Losh return (bus_generic_alloc_resource(dev, child, type, rid, start, end, 25062daa7a07SWarner Losh count, flags)); 2507bb0d0a8eSMike Smith } 250883c41143SJohn Baldwin #endif 2509bb0d0a8eSMike Smith 2510bb0d0a8eSMike Smith /* 251155d3ea17SRyan Stone * If ARI is enabled on this downstream port, translate the function number 251255d3ea17SRyan Stone * to the non-ARI slot/function. The downstream port will convert it back in 251355d3ea17SRyan Stone * hardware. If ARI is not enabled slot and func are not modified. 251455d3ea17SRyan Stone */ 251555d3ea17SRyan Stone static __inline void 251655d3ea17SRyan Stone pcib_xlate_ari(device_t pcib, int bus, int *slot, int *func) 251755d3ea17SRyan Stone { 251855d3ea17SRyan Stone struct pcib_softc *sc; 251955d3ea17SRyan Stone int ari_func; 252055d3ea17SRyan Stone 252155d3ea17SRyan Stone sc = device_get_softc(pcib); 252255d3ea17SRyan Stone ari_func = *func; 252355d3ea17SRyan Stone 252455d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 252555d3ea17SRyan Stone KASSERT(*slot == 0, 252655d3ea17SRyan Stone ("Non-zero slot number with ARI enabled!")); 252755d3ea17SRyan Stone *slot = PCIE_ARI_SLOT(ari_func); 252855d3ea17SRyan Stone *func = PCIE_ARI_FUNC(ari_func); 252955d3ea17SRyan Stone } 253055d3ea17SRyan Stone } 253155d3ea17SRyan Stone 253255d3ea17SRyan Stone 253355d3ea17SRyan Stone static void 253455d3ea17SRyan Stone pcib_enable_ari(struct pcib_softc *sc, uint32_t pcie_pos) 253555d3ea17SRyan Stone { 253655d3ea17SRyan Stone uint32_t ctl2; 253755d3ea17SRyan Stone 253855d3ea17SRyan Stone ctl2 = pci_read_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, 4); 253955d3ea17SRyan Stone ctl2 |= PCIEM_CTL2_ARI; 254055d3ea17SRyan Stone pci_write_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, ctl2, 4); 254155d3ea17SRyan Stone 254255d3ea17SRyan Stone sc->flags |= PCIB_ENABLE_ARI; 254355d3ea17SRyan Stone } 254455d3ea17SRyan Stone 254555d3ea17SRyan Stone /* 2546bb0d0a8eSMike Smith * PCIB interface. 2547bb0d0a8eSMike Smith */ 25486f0d5884SJohn Baldwin int 2549bb0d0a8eSMike Smith pcib_maxslots(device_t dev) 2550bb0d0a8eSMike Smith { 25514fa59183SMike Smith return (PCI_SLOTMAX); 2552bb0d0a8eSMike Smith } 2553bb0d0a8eSMike Smith 255455d3ea17SRyan Stone static int 255555d3ea17SRyan Stone pcib_ari_maxslots(device_t dev) 255655d3ea17SRyan Stone { 255755d3ea17SRyan Stone struct pcib_softc *sc; 255855d3ea17SRyan Stone 255955d3ea17SRyan Stone sc = device_get_softc(dev); 256055d3ea17SRyan Stone 256155d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) 256255d3ea17SRyan Stone return (PCIE_ARI_SLOTMAX); 256355d3ea17SRyan Stone else 256455d3ea17SRyan Stone return (PCI_SLOTMAX); 256555d3ea17SRyan Stone } 256655d3ea17SRyan Stone 256755d3ea17SRyan Stone static int 256855d3ea17SRyan Stone pcib_ari_maxfuncs(device_t dev) 256955d3ea17SRyan Stone { 257055d3ea17SRyan Stone struct pcib_softc *sc; 257155d3ea17SRyan Stone 257255d3ea17SRyan Stone sc = device_get_softc(dev); 257355d3ea17SRyan Stone 257455d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) 257555d3ea17SRyan Stone return (PCIE_ARI_FUNCMAX); 257655d3ea17SRyan Stone else 257755d3ea17SRyan Stone return (PCI_FUNCMAX); 257855d3ea17SRyan Stone } 257955d3ea17SRyan Stone 25802397d2d8SRyan Stone static void 25812397d2d8SRyan Stone pcib_ari_decode_rid(device_t pcib, uint16_t rid, int *bus, int *slot, 25822397d2d8SRyan Stone int *func) 25832397d2d8SRyan Stone { 25842397d2d8SRyan Stone struct pcib_softc *sc; 25852397d2d8SRyan Stone 25862397d2d8SRyan Stone sc = device_get_softc(pcib); 25872397d2d8SRyan Stone 25882397d2d8SRyan Stone *bus = PCI_RID2BUS(rid); 25892397d2d8SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 25902397d2d8SRyan Stone *slot = PCIE_ARI_RID2SLOT(rid); 25912397d2d8SRyan Stone *func = PCIE_ARI_RID2FUNC(rid); 25922397d2d8SRyan Stone } else { 25932397d2d8SRyan Stone *slot = PCI_RID2SLOT(rid); 25942397d2d8SRyan Stone *func = PCI_RID2FUNC(rid); 25952397d2d8SRyan Stone } 25962397d2d8SRyan Stone } 25972397d2d8SRyan Stone 2598bb0d0a8eSMike Smith /* 2599bb0d0a8eSMike Smith * Since we are a child of a PCI bus, its parent must support the pcib interface. 2600bb0d0a8eSMike Smith */ 260155d3ea17SRyan Stone static uint32_t 2602795dceffSWarner Losh pcib_read_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, int width) 2603bb0d0a8eSMike Smith { 260482cb5c3bSJohn Baldwin #ifdef PCI_HP 260582cb5c3bSJohn Baldwin struct pcib_softc *sc; 260655d3ea17SRyan Stone 260782cb5c3bSJohn Baldwin sc = device_get_softc(dev); 260882cb5c3bSJohn Baldwin if (!pcib_present(sc)) { 260982cb5c3bSJohn Baldwin switch (width) { 261082cb5c3bSJohn Baldwin case 2: 261182cb5c3bSJohn Baldwin return (0xffff); 261282cb5c3bSJohn Baldwin case 1: 261382cb5c3bSJohn Baldwin return (0xff); 261482cb5c3bSJohn Baldwin default: 261582cb5c3bSJohn Baldwin return (0xffffffff); 261682cb5c3bSJohn Baldwin } 261782cb5c3bSJohn Baldwin } 261882cb5c3bSJohn Baldwin #endif 261955d3ea17SRyan Stone pcib_xlate_ari(dev, b, &s, &f); 262055d3ea17SRyan Stone return(PCIB_READ_CONFIG(device_get_parent(device_get_parent(dev)), b, s, 262155d3ea17SRyan Stone f, reg, width)); 2622bb0d0a8eSMike Smith } 2623bb0d0a8eSMike Smith 262455d3ea17SRyan Stone static void 2625795dceffSWarner Losh pcib_write_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, uint32_t val, int width) 2626bb0d0a8eSMike Smith { 262782cb5c3bSJohn Baldwin #ifdef PCI_HP 262882cb5c3bSJohn Baldwin struct pcib_softc *sc; 262955d3ea17SRyan Stone 263082cb5c3bSJohn Baldwin sc = device_get_softc(dev); 263182cb5c3bSJohn Baldwin if (!pcib_present(sc)) 263282cb5c3bSJohn Baldwin return; 263382cb5c3bSJohn Baldwin #endif 263455d3ea17SRyan Stone pcib_xlate_ari(dev, b, &s, &f); 263555d3ea17SRyan Stone PCIB_WRITE_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, 263655d3ea17SRyan Stone reg, val, width); 2637bb0d0a8eSMike Smith } 2638bb0d0a8eSMike Smith 2639bb0d0a8eSMike Smith /* 2640bb0d0a8eSMike Smith * Route an interrupt across a PCI bridge. 2641bb0d0a8eSMike Smith */ 26422c2d1d07SBenno Rice int 2643bb0d0a8eSMike Smith pcib_route_interrupt(device_t pcib, device_t dev, int pin) 2644bb0d0a8eSMike Smith { 2645bb0d0a8eSMike Smith device_t bus; 2646bb0d0a8eSMike Smith int parent_intpin; 2647bb0d0a8eSMike Smith int intnum; 2648bb0d0a8eSMike Smith 2649bb0d0a8eSMike Smith /* 2650bb0d0a8eSMike Smith * 2651bb0d0a8eSMike Smith * The PCI standard defines a swizzle of the child-side device/intpin to 2652bb0d0a8eSMike Smith * the parent-side intpin as follows. 2653bb0d0a8eSMike Smith * 2654bb0d0a8eSMike Smith * device = device on child bus 2655bb0d0a8eSMike Smith * child_intpin = intpin on child bus slot (0-3) 2656bb0d0a8eSMike Smith * parent_intpin = intpin on parent bus slot (0-3) 2657bb0d0a8eSMike Smith * 2658bb0d0a8eSMike Smith * parent_intpin = (device + child_intpin) % 4 2659bb0d0a8eSMike Smith */ 2660cdc95e1bSBernd Walter parent_intpin = (pci_get_slot(dev) + (pin - 1)) % 4; 2661bb0d0a8eSMike Smith 2662bb0d0a8eSMike Smith /* 2663bb0d0a8eSMike Smith * Our parent is a PCI bus. Its parent must export the pcib interface 2664bb0d0a8eSMike Smith * which includes the ability to route interrupts. 2665bb0d0a8eSMike Smith */ 2666bb0d0a8eSMike Smith bus = device_get_parent(pcib); 2667bb0d0a8eSMike Smith intnum = PCIB_ROUTE_INTERRUPT(device_get_parent(bus), pcib, parent_intpin + 1); 266839981fedSJohn Baldwin if (PCI_INTERRUPT_VALID(intnum) && bootverbose) { 2669c6a121abSJohn Baldwin device_printf(pcib, "slot %d INT%c is routed to irq %d\n", 2670c6a121abSJohn Baldwin pci_get_slot(dev), 'A' + pin - 1, intnum); 26718046c4b9SMike Smith } 2672bb0d0a8eSMike Smith return(intnum); 2673bb0d0a8eSMike Smith } 2674b173edafSJohn Baldwin 2675e706f7f0SJohn Baldwin /* Pass request to alloc MSI/MSI-X messages up to the parent bridge. */ 26769bf4c9c1SJohn Baldwin int 26779bf4c9c1SJohn Baldwin pcib_alloc_msi(device_t pcib, device_t dev, int count, int maxcount, int *irqs) 26789bf4c9c1SJohn Baldwin { 2679bd82bbb1SAndrew Gallatin struct pcib_softc *sc = device_get_softc(pcib); 26809bf4c9c1SJohn Baldwin device_t bus; 26819bf4c9c1SJohn Baldwin 268222bf1c7fSJohn Baldwin if (sc->flags & PCIB_DISABLE_MSI) 268322bf1c7fSJohn Baldwin return (ENXIO); 26849bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 26859bf4c9c1SJohn Baldwin return (PCIB_ALLOC_MSI(device_get_parent(bus), dev, count, maxcount, 26869bf4c9c1SJohn Baldwin irqs)); 26879bf4c9c1SJohn Baldwin } 26889bf4c9c1SJohn Baldwin 2689e706f7f0SJohn Baldwin /* Pass request to release MSI/MSI-X messages up to the parent bridge. */ 26909bf4c9c1SJohn Baldwin int 26919bf4c9c1SJohn Baldwin pcib_release_msi(device_t pcib, device_t dev, int count, int *irqs) 26929bf4c9c1SJohn Baldwin { 26939bf4c9c1SJohn Baldwin device_t bus; 26949bf4c9c1SJohn Baldwin 26959bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 26969bf4c9c1SJohn Baldwin return (PCIB_RELEASE_MSI(device_get_parent(bus), dev, count, irqs)); 26979bf4c9c1SJohn Baldwin } 26989bf4c9c1SJohn Baldwin 26999bf4c9c1SJohn Baldwin /* Pass request to alloc an MSI-X message up to the parent bridge. */ 27009bf4c9c1SJohn Baldwin int 2701e706f7f0SJohn Baldwin pcib_alloc_msix(device_t pcib, device_t dev, int *irq) 27029bf4c9c1SJohn Baldwin { 2703bd82bbb1SAndrew Gallatin struct pcib_softc *sc = device_get_softc(pcib); 27049bf4c9c1SJohn Baldwin device_t bus; 27059bf4c9c1SJohn Baldwin 270668e9cbd3SMarius Strobl if (sc->flags & PCIB_DISABLE_MSIX) 270722bf1c7fSJohn Baldwin return (ENXIO); 27089bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 2709e706f7f0SJohn Baldwin return (PCIB_ALLOC_MSIX(device_get_parent(bus), dev, irq)); 27105fe82bcaSJohn Baldwin } 27115fe82bcaSJohn Baldwin 27129bf4c9c1SJohn Baldwin /* Pass request to release an MSI-X message up to the parent bridge. */ 27139bf4c9c1SJohn Baldwin int 27149bf4c9c1SJohn Baldwin pcib_release_msix(device_t pcib, device_t dev, int irq) 27159bf4c9c1SJohn Baldwin { 27169bf4c9c1SJohn Baldwin device_t bus; 27179bf4c9c1SJohn Baldwin 27189bf4c9c1SJohn Baldwin bus = device_get_parent(pcib); 27199bf4c9c1SJohn Baldwin return (PCIB_RELEASE_MSIX(device_get_parent(bus), dev, irq)); 27209bf4c9c1SJohn Baldwin } 27219bf4c9c1SJohn Baldwin 2722e706f7f0SJohn Baldwin /* Pass request to map MSI/MSI-X message up to parent bridge. */ 2723e706f7f0SJohn Baldwin int 2724e706f7f0SJohn Baldwin pcib_map_msi(device_t pcib, device_t dev, int irq, uint64_t *addr, 2725e706f7f0SJohn Baldwin uint32_t *data) 2726e706f7f0SJohn Baldwin { 2727e706f7f0SJohn Baldwin device_t bus; 27284522ac77SLuoqi Chen int error; 2729e706f7f0SJohn Baldwin 2730e706f7f0SJohn Baldwin bus = device_get_parent(pcib); 27314522ac77SLuoqi Chen error = PCIB_MAP_MSI(device_get_parent(bus), dev, irq, addr, data); 27324522ac77SLuoqi Chen if (error) 27334522ac77SLuoqi Chen return (error); 27344522ac77SLuoqi Chen 27354522ac77SLuoqi Chen pci_ht_map_msi(pcib, *addr); 27364522ac77SLuoqi Chen return (0); 2737e706f7f0SJohn Baldwin } 2738e706f7f0SJohn Baldwin 273962508c53SJohn Baldwin /* Pass request for device power state up to parent bridge. */ 274062508c53SJohn Baldwin int 274162508c53SJohn Baldwin pcib_power_for_sleep(device_t pcib, device_t dev, int *pstate) 274262508c53SJohn Baldwin { 274362508c53SJohn Baldwin device_t bus; 274462508c53SJohn Baldwin 274562508c53SJohn Baldwin bus = device_get_parent(pcib); 274662508c53SJohn Baldwin return (PCIB_POWER_FOR_SLEEP(bus, dev, pstate)); 274762508c53SJohn Baldwin } 27485605a99eSRyan Stone 27492397d2d8SRyan Stone static int 27502397d2d8SRyan Stone pcib_ari_enabled(device_t pcib) 27512397d2d8SRyan Stone { 27522397d2d8SRyan Stone struct pcib_softc *sc; 27532397d2d8SRyan Stone 27542397d2d8SRyan Stone sc = device_get_softc(pcib); 27552397d2d8SRyan Stone 27562397d2d8SRyan Stone return ((sc->flags & PCIB_ENABLE_ARI) != 0); 27572397d2d8SRyan Stone } 27582397d2d8SRyan Stone 2759d7be980dSAndrew Turner static int 2760d7be980dSAndrew Turner pcib_ari_get_id(device_t pcib, device_t dev, enum pci_id_type type, 2761d7be980dSAndrew Turner uintptr_t *id) 276255d3ea17SRyan Stone { 276355d3ea17SRyan Stone struct pcib_softc *sc; 27641e43b18cSAndrew Turner device_t bus_dev; 276555d3ea17SRyan Stone uint8_t bus, slot, func; 276655d3ea17SRyan Stone 27671e43b18cSAndrew Turner if (type != PCI_ID_RID) { 27681e43b18cSAndrew Turner bus_dev = device_get_parent(pcib); 27691e43b18cSAndrew Turner return (PCIB_GET_ID(device_get_parent(bus_dev), dev, type, id)); 27701e43b18cSAndrew Turner } 2771d7be980dSAndrew Turner 277255d3ea17SRyan Stone sc = device_get_softc(pcib); 277355d3ea17SRyan Stone 277455d3ea17SRyan Stone if (sc->flags & PCIB_ENABLE_ARI) { 277555d3ea17SRyan Stone bus = pci_get_bus(dev); 277655d3ea17SRyan Stone func = pci_get_function(dev); 277755d3ea17SRyan Stone 2778d7be980dSAndrew Turner *id = (PCI_ARI_RID(bus, func)); 277955d3ea17SRyan Stone } else { 278055d3ea17SRyan Stone bus = pci_get_bus(dev); 278155d3ea17SRyan Stone slot = pci_get_slot(dev); 278255d3ea17SRyan Stone func = pci_get_function(dev); 278355d3ea17SRyan Stone 2784d7be980dSAndrew Turner *id = (PCI_RID(bus, slot, func)); 278555d3ea17SRyan Stone } 2786d7be980dSAndrew Turner 2787d7be980dSAndrew Turner return (0); 278855d3ea17SRyan Stone } 278955d3ea17SRyan Stone 279055d3ea17SRyan Stone /* 279155d3ea17SRyan Stone * Check that the downstream port (pcib) and the endpoint device (dev) both 279255d3ea17SRyan Stone * support ARI. If so, enable it and return 0, otherwise return an error. 279355d3ea17SRyan Stone */ 279455d3ea17SRyan Stone static int 279555d3ea17SRyan Stone pcib_try_enable_ari(device_t pcib, device_t dev) 279655d3ea17SRyan Stone { 279755d3ea17SRyan Stone struct pcib_softc *sc; 279855d3ea17SRyan Stone int error; 279955d3ea17SRyan Stone uint32_t cap2; 280055d3ea17SRyan Stone int ari_cap_off; 280155d3ea17SRyan Stone uint32_t ari_ver; 280255d3ea17SRyan Stone uint32_t pcie_pos; 280355d3ea17SRyan Stone 280455d3ea17SRyan Stone sc = device_get_softc(pcib); 280555d3ea17SRyan Stone 280655d3ea17SRyan Stone /* 280755d3ea17SRyan Stone * ARI is controlled in a register in the PCIe capability structure. 280855d3ea17SRyan Stone * If the downstream port does not have the PCIe capability structure 280955d3ea17SRyan Stone * then it does not support ARI. 281055d3ea17SRyan Stone */ 281155d3ea17SRyan Stone error = pci_find_cap(pcib, PCIY_EXPRESS, &pcie_pos); 281255d3ea17SRyan Stone if (error != 0) 281355d3ea17SRyan Stone return (ENODEV); 281455d3ea17SRyan Stone 281555d3ea17SRyan Stone /* Check that the PCIe port advertises ARI support. */ 281655d3ea17SRyan Stone cap2 = pci_read_config(pcib, pcie_pos + PCIER_DEVICE_CAP2, 4); 281755d3ea17SRyan Stone if (!(cap2 & PCIEM_CAP2_ARI)) 281855d3ea17SRyan Stone return (ENODEV); 281955d3ea17SRyan Stone 282055d3ea17SRyan Stone /* 282155d3ea17SRyan Stone * Check that the endpoint device advertises ARI support via the ARI 282255d3ea17SRyan Stone * extended capability structure. 282355d3ea17SRyan Stone */ 282455d3ea17SRyan Stone error = pci_find_extcap(dev, PCIZ_ARI, &ari_cap_off); 282555d3ea17SRyan Stone if (error != 0) 282655d3ea17SRyan Stone return (ENODEV); 282755d3ea17SRyan Stone 282855d3ea17SRyan Stone /* 282955d3ea17SRyan Stone * Finally, check that the endpoint device supports the same version 283055d3ea17SRyan Stone * of ARI that we do. 283155d3ea17SRyan Stone */ 283255d3ea17SRyan Stone ari_ver = pci_read_config(dev, ari_cap_off, 4); 283355d3ea17SRyan Stone if (PCI_EXTCAP_VER(ari_ver) != PCIB_SUPPORTED_ARI_VER) { 283455d3ea17SRyan Stone if (bootverbose) 283555d3ea17SRyan Stone device_printf(pcib, 283655d3ea17SRyan Stone "Unsupported version of ARI (%d) detected\n", 283755d3ea17SRyan Stone PCI_EXTCAP_VER(ari_ver)); 283855d3ea17SRyan Stone 283955d3ea17SRyan Stone return (ENXIO); 284055d3ea17SRyan Stone } 284155d3ea17SRyan Stone 284255d3ea17SRyan Stone pcib_enable_ari(sc, pcie_pos); 284355d3ea17SRyan Stone 284455d3ea17SRyan Stone return (0); 284555d3ea17SRyan Stone } 28464cb67729SWarner Losh 284728586889SWarner Losh int 284828586889SWarner Losh pcib_request_feature_allow(device_t pcib, device_t dev, 284928586889SWarner Losh enum pci_feature feature) 285028586889SWarner Losh { 285128586889SWarner Losh /* 2852*5914c62eSGavin Atkinson * No host firmware we have to negotiate with, so we allow 285328586889SWarner Losh * every valid feature requested. 285428586889SWarner Losh */ 285528586889SWarner Losh switch (feature) { 285628586889SWarner Losh case PCI_FEATURE_AER: 285728586889SWarner Losh case PCI_FEATURE_HP: 285828586889SWarner Losh break; 285928586889SWarner Losh default: 286028586889SWarner Losh return (EINVAL); 286128586889SWarner Losh } 286228586889SWarner Losh 286328586889SWarner Losh return (0); 286428586889SWarner Losh } 286528586889SWarner Losh 28664cb67729SWarner Losh /* 28674cb67729SWarner Losh * Pass the request to use this PCI feature up the tree. Either there's a 28684cb67729SWarner Losh * firmware like ACPI that's using this feature that will approve (or deny) the 28694cb67729SWarner Losh * request to take it over, or the platform has no such firmware, in which case 28704cb67729SWarner Losh * the request will be approved. If the request is approved, the OS is expected 28714cb67729SWarner Losh * to make use of the feature or render it harmless. 28724cb67729SWarner Losh */ 28734cb67729SWarner Losh static int 28744cb67729SWarner Losh pcib_request_feature(device_t pcib, device_t dev, enum pci_feature feature) 28754cb67729SWarner Losh { 28764cb67729SWarner Losh device_t bus; 28774cb67729SWarner Losh 28784cb67729SWarner Losh /* 28794cb67729SWarner Losh * Our parent is necessarily a pci bus. Its parent will either be 28804cb67729SWarner Losh * another pci bridge (which passes it up) or a host bridge that can 28814cb67729SWarner Losh * approve or reject the request. 28824cb67729SWarner Losh */ 28834cb67729SWarner Losh bus = device_get_parent(pcib); 28844cb67729SWarner Losh return (PCIB_REQUEST_FEATURE(device_get_parent(bus), dev, feature)); 28854cb67729SWarner Losh } 2886