1bb0d0a8eSMike Smith /*- 2bb0d0a8eSMike Smith * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier 3bb0d0a8eSMike Smith * Copyright (c) 2000 Michael Smith <msmith@freebsd.org> 4bb0d0a8eSMike Smith * Copyright (c) 2000 BSDi 5bb0d0a8eSMike Smith * All rights reserved. 6bb0d0a8eSMike Smith * 7bb0d0a8eSMike Smith * Redistribution and use in source and binary forms, with or without 8bb0d0a8eSMike Smith * modification, are permitted provided that the following conditions 9bb0d0a8eSMike Smith * are met: 10bb0d0a8eSMike Smith * 1. Redistributions of source code must retain the above copyright 11bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer. 12bb0d0a8eSMike Smith * 2. Redistributions in binary form must reproduce the above copyright 13bb0d0a8eSMike Smith * notice, this list of conditions and the following disclaimer in the 14bb0d0a8eSMike Smith * documentation and/or other materials provided with the distribution. 15bb0d0a8eSMike Smith * 3. The name of the author may not be used to endorse or promote products 16bb0d0a8eSMike Smith * derived from this software without specific prior written permission. 17bb0d0a8eSMike Smith * 18bb0d0a8eSMike Smith * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19bb0d0a8eSMike Smith * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20bb0d0a8eSMike Smith * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21bb0d0a8eSMike Smith * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22bb0d0a8eSMike Smith * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23bb0d0a8eSMike Smith * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24bb0d0a8eSMike Smith * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25bb0d0a8eSMike Smith * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26bb0d0a8eSMike Smith * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27bb0d0a8eSMike Smith * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28bb0d0a8eSMike Smith * SUCH DAMAGE. 29bb0d0a8eSMike Smith * 30bb0d0a8eSMike Smith * $FreeBSD$ 31bb0d0a8eSMike Smith */ 32bb0d0a8eSMike Smith 33bb0d0a8eSMike Smith /* 34bb0d0a8eSMike Smith * PCI:PCI bridge support. 35bb0d0a8eSMike Smith */ 36bb0d0a8eSMike Smith 37bb0d0a8eSMike Smith #include <sys/param.h> 38bb0d0a8eSMike Smith #include <sys/systm.h> 39bb0d0a8eSMike Smith #include <sys/kernel.h> 40bb0d0a8eSMike Smith #include <sys/bus.h> 41bb0d0a8eSMike Smith 42bb0d0a8eSMike Smith #include <machine/resource.h> 43bb0d0a8eSMike Smith 44bb0d0a8eSMike Smith #include <pci/pcivar.h> 45bb0d0a8eSMike Smith #include <pci/pcireg.h> 46bb0d0a8eSMike Smith 47bb0d0a8eSMike Smith #include "pcib_if.h" 48bb0d0a8eSMike Smith 49bb0d0a8eSMike Smith /* 50bb0d0a8eSMike Smith * Bridge-specific data. 51bb0d0a8eSMike Smith */ 52bb0d0a8eSMike Smith struct pcib_softc 53bb0d0a8eSMike Smith { 54bb0d0a8eSMike Smith device_t dev; 55bb0d0a8eSMike Smith u_int8_t secbus; /* secondary bus number */ 56bb0d0a8eSMike Smith u_int8_t subbus; /* subordinate bus number */ 57bb0d0a8eSMike Smith pci_addr_t pmembase; /* base address of prefetchable memory */ 58bb0d0a8eSMike Smith pci_addr_t pmemlimit; /* topmost address of prefetchable memory */ 59bb0d0a8eSMike Smith u_int32_t membase; /* base address of memory window */ 60bb0d0a8eSMike Smith u_int32_t memlimit; /* topmost address of memory window */ 61bb0d0a8eSMike Smith u_int32_t iobase; /* base address of port window */ 62bb0d0a8eSMike Smith u_int32_t iolimit; /* topmost address of port window */ 63bb0d0a8eSMike Smith u_int16_t secstat; /* secondary bus status register */ 64bb0d0a8eSMike Smith u_int16_t bridgectl; /* bridge control register */ 65bb0d0a8eSMike Smith u_int8_t seclat; /* secondary bus latency timer */ 66bb0d0a8eSMike Smith }; 67bb0d0a8eSMike Smith 68bb0d0a8eSMike Smith static int pcib_probe(device_t dev); 69bb0d0a8eSMike Smith static int pcib_attach(device_t dev); 70bb0d0a8eSMike Smith static int pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result); 71bb0d0a8eSMike Smith static int pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value); 72bb0d0a8eSMike Smith static struct resource *pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 73bb0d0a8eSMike Smith u_long start, u_long end, u_long count, u_int flags); 74bb0d0a8eSMike Smith static int pcib_maxslots(device_t dev); 75bb0d0a8eSMike Smith static u_int32_t pcib_read_config(device_t dev, int b, int s, int f, int reg, int width); 76bb0d0a8eSMike Smith static void pcib_write_config(device_t dev, int b, int s, int f, int reg, u_int32_t val, int width); 77bb0d0a8eSMike Smith static int pcib_route_interrupt(device_t pcib, device_t dev, int pin); 78bb0d0a8eSMike Smith 79bb0d0a8eSMike Smith static device_method_t pcib_methods[] = { 80bb0d0a8eSMike Smith /* Device interface */ 81bb0d0a8eSMike Smith DEVMETHOD(device_probe, pcib_probe), 82bb0d0a8eSMike Smith DEVMETHOD(device_attach, pcib_attach), 83bb0d0a8eSMike Smith DEVMETHOD(device_shutdown, bus_generic_shutdown), 84bb0d0a8eSMike Smith DEVMETHOD(device_suspend, bus_generic_suspend), 85bb0d0a8eSMike Smith DEVMETHOD(device_resume, bus_generic_resume), 86bb0d0a8eSMike Smith 87bb0d0a8eSMike Smith /* Bus interface */ 88bb0d0a8eSMike Smith DEVMETHOD(bus_print_child, bus_generic_print_child), 89bb0d0a8eSMike Smith DEVMETHOD(bus_read_ivar, pcib_read_ivar), 90bb0d0a8eSMike Smith DEVMETHOD(bus_write_ivar, pcib_write_ivar), 91bb0d0a8eSMike Smith DEVMETHOD(bus_alloc_resource, pcib_alloc_resource), 92bb0d0a8eSMike Smith DEVMETHOD(bus_release_resource, bus_generic_release_resource), 93bb0d0a8eSMike Smith DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 94bb0d0a8eSMike Smith DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 95bb0d0a8eSMike Smith DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 96bb0d0a8eSMike Smith DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 97bb0d0a8eSMike Smith 98bb0d0a8eSMike Smith /* pcib interface */ 99bb0d0a8eSMike Smith DEVMETHOD(pcib_maxslots, pcib_maxslots), 100bb0d0a8eSMike Smith DEVMETHOD(pcib_read_config, pcib_read_config), 101bb0d0a8eSMike Smith DEVMETHOD(pcib_write_config, pcib_write_config), 102bb0d0a8eSMike Smith DEVMETHOD(pcib_route_interrupt, pcib_route_interrupt), 103bb0d0a8eSMike Smith 104bb0d0a8eSMike Smith { 0, 0 } 105bb0d0a8eSMike Smith }; 106bb0d0a8eSMike Smith 107bb0d0a8eSMike Smith static driver_t pcib_driver = { 108bb0d0a8eSMike Smith "pcib", 109bb0d0a8eSMike Smith pcib_methods, 110bb0d0a8eSMike Smith sizeof(struct pcib_softc), 111bb0d0a8eSMike Smith }; 112bb0d0a8eSMike Smith 113bb0d0a8eSMike Smith static devclass_t pcib_devclass; 114bb0d0a8eSMike Smith 115bb0d0a8eSMike Smith DRIVER_MODULE(pcib, pci, pcib_driver, pcib_devclass, 0, 0); 116bb0d0a8eSMike Smith 117bb0d0a8eSMike Smith /* 118bb0d0a8eSMike Smith * Generic device interface 119bb0d0a8eSMike Smith */ 120bb0d0a8eSMike Smith static int 121bb0d0a8eSMike Smith pcib_probe(device_t dev) 122bb0d0a8eSMike Smith { 123bb0d0a8eSMike Smith if ((pci_get_class(dev) == PCIC_BRIDGE) && 124bb0d0a8eSMike Smith (pci_get_subclass(dev) == PCIS_BRIDGE_PCI)) { 125bb0d0a8eSMike Smith device_set_desc(dev, "PCI-PCI bridge"); 126bb0d0a8eSMike Smith return(-10000); 127bb0d0a8eSMike Smith } 128bb0d0a8eSMike Smith return(ENXIO); 129bb0d0a8eSMike Smith } 130bb0d0a8eSMike Smith 131bb0d0a8eSMike Smith static int 132bb0d0a8eSMike Smith pcib_attach(device_t dev) 133bb0d0a8eSMike Smith { 134bb0d0a8eSMike Smith struct pcib_softc *sc; 1354fa59183SMike Smith device_t child; 1364fa59183SMike Smith u_int8_t iolow; 137bb0d0a8eSMike Smith 138bb0d0a8eSMike Smith sc = device_get_softc(dev); 139bb0d0a8eSMike Smith sc->dev = dev; 140bb0d0a8eSMike Smith 1414fa59183SMike Smith /* 1424fa59183SMike Smith * Get current bridge configuration. 1434fa59183SMike Smith */ 1444fa59183SMike Smith sc->secbus = pci_read_config(dev, PCIR_SECBUS_1, 1); 1454fa59183SMike Smith sc->subbus = pci_read_config(dev, PCIR_SUBBUS_1, 1); 1464fa59183SMike Smith sc->secstat = pci_read_config(dev, PCIR_SECSTAT_1, 2); 1474fa59183SMike Smith sc->bridgectl = pci_read_config(dev, PCIR_BRIDGECTL_1, 2); 1484fa59183SMike Smith sc->seclat = pci_read_config(dev, PCIR_SECLAT_1, 1); 1494fa59183SMike Smith 1504fa59183SMike Smith /* 1514fa59183SMike Smith * Determine current I/O decode. 1524fa59183SMike Smith */ 1534fa59183SMike Smith iolow = pci_read_config(dev, PCIR_IOBASEL_1, 1); 1544fa59183SMike Smith if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 1554fa59183SMike Smith sc->iobase = PCI_PPBIOBASE(pci_read_config(dev, PCIR_IOBASEH_1, 2), 1564fa59183SMike Smith pci_read_config(dev, PCIR_IOBASEL_1, 1)); 1574fa59183SMike Smith } else { 1584fa59183SMike Smith sc->iobase = PCI_PPBIOBASE(0, pci_read_config(dev, PCIR_IOBASEL_1, 1)); 1594fa59183SMike Smith } 1604fa59183SMike Smith 1614fa59183SMike Smith iolow = pci_read_config(dev, PCIR_IOLIMITL_1, 1); 1624fa59183SMike Smith if ((iolow & PCIM_BRIO_MASK) == PCIM_BRIO_32) { 1634fa59183SMike Smith sc->iolimit = PCI_PPBIOLIMIT(pci_read_config(dev, PCIR_IOLIMITH_1, 2), 1644fa59183SMike Smith pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 1654fa59183SMike Smith } else { 1664fa59183SMike Smith sc->iolimit = PCI_PPBIOLIMIT(0, pci_read_config(dev, PCIR_IOLIMITL_1, 1)); 1674fa59183SMike Smith } 1684fa59183SMike Smith 1694fa59183SMike Smith /* 1704fa59183SMike Smith * Determine current memory decode. 1714fa59183SMike Smith */ 1724fa59183SMike Smith sc->membase = PCI_PPBMEMBASE(0, pci_read_config(dev, PCIR_MEMBASE_1, 2)); 1734fa59183SMike Smith sc->memlimit = PCI_PPBMEMLIMIT(0, pci_read_config(dev, PCIR_MEMLIMIT_1, 2)); 1744fa59183SMike Smith sc->pmembase = PCI_PPBMEMBASE((pci_addr_t)pci_read_config(dev, PCIR_PMBASEH_1, 4), 1754fa59183SMike Smith pci_read_config(dev, PCIR_PMBASEL_1, 2)); 1764fa59183SMike Smith sc->pmemlimit = PCI_PPBMEMLIMIT((pci_addr_t)pci_read_config(dev, PCIR_PMLIMITH_1, 4), 1774fa59183SMike Smith pci_read_config(dev, PCIR_PMLIMITL_1, 2)); 1784fa59183SMike Smith 1794fa59183SMike Smith /* 1804fa59183SMike Smith * Quirk handling. 1814fa59183SMike Smith */ 1824fa59183SMike Smith switch (pci_get_devid(dev)) { 1834fa59183SMike Smith case 0x12258086: /* Intel 82454KX/GX (Orion) */ 1844fa59183SMike Smith { 1854fa59183SMike Smith u_int8_t supbus; 1864fa59183SMike Smith 1874fa59183SMike Smith supbus = pci_read_config(dev, 0x41, 1); 1884fa59183SMike Smith if (supbus != 0xff) { 1894fa59183SMike Smith sc->secbus = supbus + 1; 1904fa59183SMike Smith sc->subbus = supbus + 1; 1914fa59183SMike Smith } 1924fa59183SMike Smith } 1934fa59183SMike Smith break; 1944fa59183SMike Smith } 1954fa59183SMike Smith 196bb0d0a8eSMike Smith 197bb0d0a8eSMike Smith if (bootverbose) { 198bb0d0a8eSMike Smith device_printf(dev, " secondary bus %d\n", sc->secbus); 199bb0d0a8eSMike Smith device_printf(dev, " subordinate bus %d\n", sc->subbus); 200bb0d0a8eSMike Smith device_printf(dev, " I/O decode 0x%x-0x%x\n", sc->iobase, sc->iolimit); 201bb0d0a8eSMike Smith device_printf(dev, " memory decode 0x%x-0x%x\n", sc->membase, sc->memlimit); 202bb0d0a8eSMike Smith device_printf(dev, " prefetched decode 0x%x-0x%x\n", sc->pmembase, sc->pmemlimit); 203bb0d0a8eSMike Smith } 204bb0d0a8eSMike Smith 205bb0d0a8eSMike Smith /* 206bb0d0a8eSMike Smith * XXX If the secondary bus number is zero, we should assign a bus number 207bb0d0a8eSMike Smith * since the BIOS hasn't, then initialise the bridge. 208bb0d0a8eSMike Smith */ 209bb0d0a8eSMike Smith 210bb0d0a8eSMike Smith /* 211bb0d0a8eSMike Smith * XXX If the subordinate bus number is less than the secondary bus number, 212bb0d0a8eSMike Smith * we should pick a better value. One sensible alternative would be to 213bb0d0a8eSMike Smith * pick 255; the only tradeoff here is that configuration transactions 214bb0d0a8eSMike Smith * would be more widely routed than absolutely necessary. 215bb0d0a8eSMike Smith */ 216bb0d0a8eSMike Smith 217bb0d0a8eSMike Smith if (sc->secbus != 0) { 218bb0d0a8eSMike Smith child = device_add_child(dev, "pci", -1); 219bb0d0a8eSMike Smith if (child != NULL) 220bb0d0a8eSMike Smith return(bus_generic_attach(dev)); 221bb0d0a8eSMike Smith } 222bb0d0a8eSMike Smith 223bb0d0a8eSMike Smith /* no secondary bus; we should have fixed this */ 224bb0d0a8eSMike Smith return(0); 225bb0d0a8eSMike Smith } 226bb0d0a8eSMike Smith 227bb0d0a8eSMike Smith static int 228bb0d0a8eSMike Smith pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 229bb0d0a8eSMike Smith { 230bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 231bb0d0a8eSMike Smith 232bb0d0a8eSMike Smith switch (which) { 233bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 234bb0d0a8eSMike Smith *result = sc->secbus; 235bb0d0a8eSMike Smith return(0); 236bb0d0a8eSMike Smith } 237bb0d0a8eSMike Smith return(ENOENT); 238bb0d0a8eSMike Smith } 239bb0d0a8eSMike Smith 240bb0d0a8eSMike Smith static int 241bb0d0a8eSMike Smith pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 242bb0d0a8eSMike Smith { 243bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 244bb0d0a8eSMike Smith 245bb0d0a8eSMike Smith switch (which) { 246bb0d0a8eSMike Smith case PCIB_IVAR_BUS: 247bb0d0a8eSMike Smith sc->secbus = value; 248bb0d0a8eSMike Smith break; 249bb0d0a8eSMike Smith } 250bb0d0a8eSMike Smith return(ENOENT); 251bb0d0a8eSMike Smith } 252bb0d0a8eSMike Smith 253bb0d0a8eSMike Smith /* 254bb0d0a8eSMike Smith * We have to trap resource allocation requests and ensure that the bridge 255bb0d0a8eSMike Smith * is set up to, or capable of handling them. 256bb0d0a8eSMike Smith */ 257bb0d0a8eSMike Smith static struct resource * 258bb0d0a8eSMike Smith pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 259bb0d0a8eSMike Smith u_long start, u_long end, u_long count, u_int flags) 260bb0d0a8eSMike Smith { 261bb0d0a8eSMike Smith struct pcib_softc *sc = device_get_softc(dev); 262bb0d0a8eSMike Smith 263bb0d0a8eSMike Smith /* 264bb0d0a8eSMike Smith * If this is a "default" allocation against this rid, we can't work 265bb0d0a8eSMike Smith * out where it's coming from (we should actually never see these) so we 266bb0d0a8eSMike Smith * just have to punt. 267bb0d0a8eSMike Smith */ 268bb0d0a8eSMike Smith if ((start == 0) && (end == ~0)) { 269bb0d0a8eSMike Smith device_printf(dev, "can't decode default resource id %d for %s%d, bypassing\n", 270bb0d0a8eSMike Smith *rid, device_get_name(child), device_get_unit(child)); 271bb0d0a8eSMike Smith } else { 272bb0d0a8eSMike Smith /* 273bb0d0a8eSMike Smith * Fail the allocation for this range if it's not supported. 274bb0d0a8eSMike Smith * 275bb0d0a8eSMike Smith * XXX we should probably just fix up the bridge decode and soldier on. 276bb0d0a8eSMike Smith */ 277bb0d0a8eSMike Smith switch (type) { 278bb0d0a8eSMike Smith case SYS_RES_IOPORT: 279bb0d0a8eSMike Smith if ((start < sc->iobase) || (end > sc->iolimit)) { 280bb0d0a8eSMike Smith device_printf(dev, "device %s%d requested unsupported I/O range 0x%lx-0x%lx" 281bb0d0a8eSMike Smith " (decoding 0x%x-0x%x)\n", 282bb0d0a8eSMike Smith device_get_name(child), device_get_unit(child), start, end, 283bb0d0a8eSMike Smith sc->iobase, sc->iolimit); 284bb0d0a8eSMike Smith return(NULL); 285bb0d0a8eSMike Smith } 2864fa59183SMike Smith if (bootverbose) 2874fa59183SMike Smith device_printf(sc->dev, "device %s%d requested decoded I/O range 0x%lx-0x%lx\n", 2884fa59183SMike Smith device_get_name(child), device_get_unit(child), start, end); 289bb0d0a8eSMike Smith break; 290bb0d0a8eSMike Smith 291bb0d0a8eSMike Smith /* 292bb0d0a8eSMike Smith * XXX will have to decide whether the device making the request is asking 293bb0d0a8eSMike Smith * for prefetchable memory or not. If it's coming from another bridge 294bb0d0a8eSMike Smith * down the line, do we assume not, or ask the bridge to pass in another 295bb0d0a8eSMike Smith * flag as the request bubbles up? 296bb0d0a8eSMike Smith */ 297bb0d0a8eSMike Smith case SYS_RES_MEMORY: 298bb0d0a8eSMike Smith if (((start < sc->membase) || (end > sc->memlimit)) && 299bb0d0a8eSMike Smith ((start < sc->pmembase) || (end > sc->pmemlimit))) { 300bb0d0a8eSMike Smith device_printf(dev, "device %s%d requested unsupported memory range 0x%lx-0x%lx" 301bb0d0a8eSMike Smith " (decoding 0x%x-0x%x, 0x%x-0x%x)\n", 302bb0d0a8eSMike Smith device_get_name(child), device_get_unit(child), start, end, 303bb0d0a8eSMike Smith sc->membase, sc->memlimit, sc->pmembase, sc->pmemlimit); 304bb0d0a8eSMike Smith return(NULL); 305bb0d0a8eSMike Smith } 3064fa59183SMike Smith if (bootverbose) 3074fa59183SMike Smith device_printf(sc->dev, "device %s%d requested decoded memory range 0x%lx-0x%lx\n", 3084fa59183SMike Smith device_get_name(child), device_get_unit(child), start, end); 3094fa59183SMike Smith break; 3104fa59183SMike Smith 311bb0d0a8eSMike Smith default: 3124fa59183SMike Smith break; 313bb0d0a8eSMike Smith } 314bb0d0a8eSMike Smith } 3154fa59183SMike Smith 316bb0d0a8eSMike Smith /* 317bb0d0a8eSMike Smith * Bridge is OK decoding this resource, so pass it up. 318bb0d0a8eSMike Smith */ 319bb0d0a8eSMike Smith return(bus_generic_alloc_resource(dev, child, type, rid, start, end, count, flags)); 320bb0d0a8eSMike Smith } 321bb0d0a8eSMike Smith 322bb0d0a8eSMike Smith /* 323bb0d0a8eSMike Smith * PCIB interface. 324bb0d0a8eSMike Smith */ 325bb0d0a8eSMike Smith static int 326bb0d0a8eSMike Smith pcib_maxslots(device_t dev) 327bb0d0a8eSMike Smith { 3284fa59183SMike Smith return(PCI_SLOTMAX); 329bb0d0a8eSMike Smith } 330bb0d0a8eSMike Smith 331bb0d0a8eSMike Smith /* 332bb0d0a8eSMike Smith * Since we are a child of a PCI bus, its parent must support the pcib interface. 333bb0d0a8eSMike Smith */ 334bb0d0a8eSMike Smith static u_int32_t 335bb0d0a8eSMike Smith pcib_read_config(device_t dev, int b, int s, int f, int reg, int width) 336bb0d0a8eSMike Smith { 337bb0d0a8eSMike Smith return(PCIB_READ_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, reg, width)); 338bb0d0a8eSMike Smith } 339bb0d0a8eSMike Smith 340bb0d0a8eSMike Smith static void 341bb0d0a8eSMike Smith pcib_write_config(device_t dev, int b, int s, int f, int reg, u_int32_t val, int width) 342bb0d0a8eSMike Smith { 343bb0d0a8eSMike Smith PCIB_WRITE_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f, reg, val, width); 344bb0d0a8eSMike Smith } 345bb0d0a8eSMike Smith 346bb0d0a8eSMike Smith /* 347bb0d0a8eSMike Smith * Route an interrupt across a PCI bridge. 348bb0d0a8eSMike Smith */ 349bb0d0a8eSMike Smith static int 350bb0d0a8eSMike Smith pcib_route_interrupt(device_t pcib, device_t dev, int pin) 351bb0d0a8eSMike Smith { 352bb0d0a8eSMike Smith device_t bus; 353bb0d0a8eSMike Smith int parent_intpin; 354bb0d0a8eSMike Smith int intnum; 355bb0d0a8eSMike Smith 356bb0d0a8eSMike Smith /* 357bb0d0a8eSMike Smith * 358bb0d0a8eSMike Smith * The PCI standard defines a swizzle of the child-side device/intpin to 359bb0d0a8eSMike Smith * the parent-side intpin as follows. 360bb0d0a8eSMike Smith * 361bb0d0a8eSMike Smith * device = device on child bus 362bb0d0a8eSMike Smith * child_intpin = intpin on child bus slot (0-3) 363bb0d0a8eSMike Smith * parent_intpin = intpin on parent bus slot (0-3) 364bb0d0a8eSMike Smith * 365bb0d0a8eSMike Smith * parent_intpin = (device + child_intpin) % 4 366bb0d0a8eSMike Smith */ 367bb0d0a8eSMike Smith parent_intpin = (pci_get_slot(pcib) + (pin - 1)) % 4; 368bb0d0a8eSMike Smith 369bb0d0a8eSMike Smith /* 370bb0d0a8eSMike Smith * Our parent is a PCI bus. Its parent must export the pcib interface 371bb0d0a8eSMike Smith * which includes the ability to route interrupts. 372bb0d0a8eSMike Smith */ 373bb0d0a8eSMike Smith bus = device_get_parent(pcib); 374bb0d0a8eSMike Smith intnum = PCIB_ROUTE_INTERRUPT(device_get_parent(bus), pcib, parent_intpin + 1); 375bb0d0a8eSMike Smith device_printf(pcib, "routed slot %d INT%c to irq %d\n", pci_get_slot(dev), 376bb0d0a8eSMike Smith 'A' + pin - 1, intnum); 377bb0d0a8eSMike Smith return(intnum); 378bb0d0a8eSMike Smith } 379